blob: 6a4a2a25d97a6bd258f1fee4c7cad287d7ef8c0d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050046#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
49#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090050#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
Tejun Heoa22e6442008-03-10 10:25:25 +090052static int ahci_skip_host_reset;
53module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444);
54MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)");
55
Kristen Carlson Accardi31556592007-10-25 01:33:26 -040056static int ahci_enable_alpm(struct ata_port *ap,
57 enum link_pm policy);
58static void ahci_disable_alpm(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
60enum {
61 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090062 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 AHCI_MAX_SG = 168, /* hardware max is 64K */
64 AHCI_DMA_BOUNDARY = 0xffffffff,
Tejun Heo12fad3f2006-05-15 21:03:55 +090065 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090066 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090067 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040069 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090070 AHCI_CMD_TBL_HDR_SZ = 0x80,
71 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
72 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
73 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 AHCI_RX_FIS_SZ,
75 AHCI_IRQ_ON_SG = (1 << 31),
76 AHCI_CMD_ATAPI = (1 << 5),
77 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090078 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +090079 AHCI_CMD_RESET = (1 << 8),
80 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
82 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +090083 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +090084 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
86 board_ahci = 0,
Tejun Heo7a234af2007-09-03 12:44:57 +090087 board_ahci_vt8251 = 1,
88 board_ahci_ign_iferr = 2,
89 board_ahci_sb600 = 3,
90 board_ahci_mv = 4,
Shane Huange39fc8c2008-02-22 05:00:31 -080091 board_ahci_sb700 = 5,
Tejun Heoe297d992008-06-10 00:13:04 +090092 board_ahci_mcp65 = 6,
Tejun Heo9a3b1032008-06-18 20:56:58 -040093 board_ahci_nopmp = 7,
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
95 /* global controller registers */
96 HOST_CAP = 0x00, /* host capabilities */
97 HOST_CTL = 0x04, /* global host control */
98 HOST_IRQ_STAT = 0x08, /* interrupt status */
99 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
100 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
101
102 /* HOST_CTL bits */
103 HOST_RESET = (1 << 0), /* reset controller; self-clear */
104 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
105 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
106
107 /* HOST_CAP bits */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900108 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo7d50b602007-09-23 13:19:54 +0900109 HOST_CAP_PMP = (1 << 17), /* Port Multiplier support */
Tejun Heo22b49982006-01-23 21:38:44 +0900110 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400111 HOST_CAP_ALPM = (1 << 26), /* Aggressive Link PM support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900112 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900113 HOST_CAP_SNTF = (1 << 29), /* SNotification register */
Tejun Heo979db802006-05-15 21:03:52 +0900114 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900115 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116
117 /* registers for each SATA port */
118 PORT_LST_ADDR = 0x00, /* command list DMA addr */
119 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
120 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
121 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
122 PORT_IRQ_STAT = 0x10, /* interrupt status */
123 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
124 PORT_CMD = 0x18, /* port command */
125 PORT_TFDATA = 0x20, /* taskfile data */
126 PORT_SIG = 0x24, /* device TF signature */
127 PORT_CMD_ISSUE = 0x38, /* command issue */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
129 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
130 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
131 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900132 PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
134 /* PORT_IRQ_{STAT,MASK} bits */
135 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
136 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
137 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
138 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
139 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
140 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
141 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
142 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
143
144 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
145 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
146 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
147 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
148 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
149 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
150 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
151 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
152 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
153
Tejun Heo78cd52d2006-05-15 20:58:29 +0900154 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
155 PORT_IRQ_IF_ERR |
156 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900157 PORT_IRQ_PHYRDY |
Tejun Heo7d50b602007-09-23 13:19:54 +0900158 PORT_IRQ_UNK_FIS |
159 PORT_IRQ_BAD_PMP,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900160 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
161 PORT_IRQ_TF_ERR |
162 PORT_IRQ_HBUS_DATA_ERR,
163 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
164 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
165 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166
167 /* PORT_CMD bits */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400168 PORT_CMD_ASP = (1 << 27), /* Aggressive Slumber/Partial */
169 PORT_CMD_ALPE = (1 << 26), /* Aggressive Link PM enable */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500170 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Tejun Heo7d50b602007-09-23 13:19:54 +0900171 PORT_CMD_PMP = (1 << 17), /* PMP attached */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
173 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
174 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900175 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
177 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
178 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
179
Tejun Heo0be0aa92006-07-26 15:59:26 +0900180 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
182 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
183 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400184
Tejun Heo417a1a62007-09-23 13:19:55 +0900185 /* hpriv->flags bits */
186 AHCI_HFLAG_NO_NCQ = (1 << 0),
187 AHCI_HFLAG_IGN_IRQ_IF_ERR = (1 << 1), /* ignore IRQ_IF_ERR */
188 AHCI_HFLAG_IGN_SERR_INTERNAL = (1 << 2), /* ignore SERR_INTERNAL */
189 AHCI_HFLAG_32BIT_ONLY = (1 << 3), /* force 32bit */
190 AHCI_HFLAG_MV_PATA = (1 << 4), /* PATA port */
191 AHCI_HFLAG_NO_MSI = (1 << 5), /* no PCI MSI */
Tejun Heo6949b912007-09-23 13:19:55 +0900192 AHCI_HFLAG_NO_PMP = (1 << 6), /* no PMP */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400193 AHCI_HFLAG_NO_HOTPLUG = (1 << 7), /* ignore PxSERR.DIAG.N */
Jeff Garzika8785392008-02-28 15:43:48 -0500194 AHCI_HFLAG_SECT255 = (1 << 8), /* max 255 sectors */
Tejun Heoe297d992008-06-10 00:13:04 +0900195 AHCI_HFLAG_YES_NCQ = (1 << 9), /* force NCQ cap on */
Tejun Heo417a1a62007-09-23 13:19:55 +0900196
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200197 /* ap->flags bits */
Tejun Heo1188c0d2007-04-23 02:41:05 +0900198
199 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
200 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400201 ATA_FLAG_ACPI_SATA | ATA_FLAG_AN |
202 ATA_FLAG_IPM,
Tejun Heoc4f77922007-12-06 15:09:43 +0900203
204 ICH_MAP = 0x90, /* ICH MAP register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205};
206
207struct ahci_cmd_hdr {
Al Viro4ca4e432007-12-30 09:32:22 +0000208 __le32 opts;
209 __le32 status;
210 __le32 tbl_addr;
211 __le32 tbl_addr_hi;
212 __le32 reserved[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213};
214
215struct ahci_sg {
Al Viro4ca4e432007-12-30 09:32:22 +0000216 __le32 addr;
217 __le32 addr_hi;
218 __le32 reserved;
219 __le32 flags_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220};
221
222struct ahci_host_priv {
Tejun Heo417a1a62007-09-23 13:19:55 +0900223 unsigned int flags; /* AHCI_HFLAG_* */
Tejun Heod447df12007-03-18 22:15:33 +0900224 u32 cap; /* cap to use */
225 u32 port_map; /* port map to use */
226 u32 saved_cap; /* saved initial cap */
227 u32 saved_port_map; /* saved initial port_map */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228};
229
230struct ahci_port_priv {
Tejun Heo7d50b602007-09-23 13:19:54 +0900231 struct ata_link *active_link;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 struct ahci_cmd_hdr *cmd_slot;
233 dma_addr_t cmd_slot_dma;
234 void *cmd_tbl;
235 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 void *rx_fis;
237 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900238 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900239 unsigned int ncq_saw_d2h:1;
240 unsigned int ncq_saw_dmas:1;
Tejun Heoafb2d552007-02-27 13:24:19 +0900241 unsigned int ncq_saw_sdb:1;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -0700242 u32 intr_mask; /* interrupts to enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243};
244
Tejun Heoda3dbb12007-07-16 14:29:40 +0900245static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
246static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400247static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900248static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Tejun Heo4c9bf4e2008-04-07 22:47:20 +0900249static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250static int ahci_port_start(struct ata_port *ap);
251static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252static void ahci_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900253static void ahci_freeze(struct ata_port *ap);
254static void ahci_thaw(struct ata_port *ap);
Tejun Heo7d50b602007-09-23 13:19:54 +0900255static void ahci_pmp_attach(struct ata_port *ap);
256static void ahci_pmp_detach(struct ata_port *ap);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900257static int ahci_softreset(struct ata_link *link, unsigned int *class,
258 unsigned long deadline);
Shane Huangbd172432008-06-10 15:52:04 +0800259static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
260 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900261static int ahci_hardreset(struct ata_link *link, unsigned int *class,
262 unsigned long deadline);
263static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
264 unsigned long deadline);
265static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
266 unsigned long deadline);
267static void ahci_postreset(struct ata_link *link, unsigned int *class);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900268static void ahci_error_handler(struct ata_port *ap);
269static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400270static int ahci_port_resume(struct ata_port *ap);
Jeff Garzika8785392008-02-28 15:43:48 -0500271static void ahci_dev_config(struct ata_device *dev);
Jeff Garzikdab632e2007-05-28 08:33:01 -0400272static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
273static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
274 u32 opts);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900275#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900276static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
Tejun Heoc1332872006-07-26 15:59:26 +0900277static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
278static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900279#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280
Tony Jonesee959b02008-02-22 00:13:36 +0100281static struct device_attribute *ahci_shost_attrs[] = {
282 &dev_attr_link_power_management_policy,
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400283 NULL
284};
285
Jeff Garzik193515d2005-11-07 00:59:37 -0500286static struct scsi_host_template ahci_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900287 ATA_NCQ_SHT(DRV_NAME),
Tejun Heo12fad3f2006-05-15 21:03:55 +0900288 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 .dma_boundary = AHCI_DMA_BOUNDARY,
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400291 .shost_attrs = ahci_shost_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292};
293
Tejun Heo029cfd62008-03-25 12:22:49 +0900294static struct ata_port_operations ahci_ops = {
295 .inherits = &sata_pmp_port_ops,
296
Tejun Heo7d50b602007-09-23 13:19:54 +0900297 .qc_defer = sata_pmp_qc_defer_cmd_switch,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 .qc_prep = ahci_qc_prep,
299 .qc_issue = ahci_qc_issue,
Tejun Heo4c9bf4e2008-04-07 22:47:20 +0900300 .qc_fill_rtf = ahci_qc_fill_rtf,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
Tejun Heo78cd52d2006-05-15 20:58:29 +0900302 .freeze = ahci_freeze,
303 .thaw = ahci_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900304 .softreset = ahci_softreset,
305 .hardreset = ahci_hardreset,
306 .postreset = ahci_postreset,
Tejun Heo071f44b2008-04-07 22:47:22 +0900307 .pmp_softreset = ahci_softreset,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900308 .error_handler = ahci_error_handler,
309 .post_internal_cmd = ahci_post_internal_cmd,
Tejun Heo029cfd62008-03-25 12:22:49 +0900310 .dev_config = ahci_dev_config,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900311
Tejun Heo029cfd62008-03-25 12:22:49 +0900312 .scr_read = ahci_scr_read,
313 .scr_write = ahci_scr_write,
Tejun Heo7d50b602007-09-23 13:19:54 +0900314 .pmp_attach = ahci_pmp_attach,
315 .pmp_detach = ahci_pmp_detach,
Tejun Heo7d50b602007-09-23 13:19:54 +0900316
Tejun Heo029cfd62008-03-25 12:22:49 +0900317 .enable_pm = ahci_enable_alpm,
318 .disable_pm = ahci_disable_alpm,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900319#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900320 .port_suspend = ahci_port_suspend,
321 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900322#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 .port_start = ahci_port_start,
324 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325};
326
Tejun Heo029cfd62008-03-25 12:22:49 +0900327static struct ata_port_operations ahci_vt8251_ops = {
328 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900329 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900330};
331
Tejun Heo029cfd62008-03-25 12:22:49 +0900332static struct ata_port_operations ahci_p5wdh_ops = {
333 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900334 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900335};
336
Shane Huangbd172432008-06-10 15:52:04 +0800337static struct ata_port_operations ahci_sb600_ops = {
338 .inherits = &ahci_ops,
339 .softreset = ahci_sb600_softreset,
340 .pmp_softreset = ahci_sb600_softreset,
341};
342
Tejun Heo417a1a62007-09-23 13:19:55 +0900343#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
344
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100345static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 /* board_ahci */
347 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900348 .flags = AHCI_FLAG_COMMON,
Brett Russ7da79312005-09-01 21:53:34 -0400349 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400350 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 .port_ops = &ahci_ops,
352 },
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200353 /* board_ahci_vt8251 */
354 {
Tejun Heo6949b912007-09-23 13:19:55 +0900355 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heo417a1a62007-09-23 13:19:55 +0900356 .flags = AHCI_FLAG_COMMON,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200357 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400358 .udma_mask = ATA_UDMA6,
Tejun Heoad616ff2006-11-01 18:00:24 +0900359 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200360 },
Tejun Heo41669552006-11-29 11:33:14 +0900361 /* board_ahci_ign_iferr */
362 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900363 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
364 .flags = AHCI_FLAG_COMMON,
Tejun Heo41669552006-11-29 11:33:14 +0900365 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400366 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900367 .port_ops = &ahci_ops,
368 },
Conke Hu55a61602007-03-27 18:33:05 +0800369 /* board_ahci_sb600 */
370 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900371 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo22b5e7a2008-04-29 16:09:22 +0900372 AHCI_HFLAG_32BIT_ONLY | AHCI_HFLAG_NO_MSI |
Shane Huangbd172432008-06-10 15:52:04 +0800373 AHCI_HFLAG_SECT255),
Tejun Heo417a1a62007-09-23 13:19:55 +0900374 .flags = AHCI_FLAG_COMMON,
Conke Hu55a61602007-03-27 18:33:05 +0800375 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400376 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800377 .port_ops = &ahci_sb600_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800378 },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400379 /* board_ahci_mv */
380 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900381 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
382 AHCI_HFLAG_MV_PATA),
Jeff Garzikcd70c262007-07-08 02:29:42 -0400383 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heo417a1a62007-09-23 13:19:55 +0900384 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
Jeff Garzikcd70c262007-07-08 02:29:42 -0400385 .pio_mask = 0x1f, /* pio0-4 */
386 .udma_mask = ATA_UDMA6,
387 .port_ops = &ahci_ops,
388 },
Shane Huange39fc8c2008-02-22 05:00:31 -0800389 /* board_ahci_sb700 */
390 {
Shane Huangbd172432008-06-10 15:52:04 +0800391 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800392 .flags = AHCI_FLAG_COMMON,
Shane Huange39fc8c2008-02-22 05:00:31 -0800393 .pio_mask = 0x1f, /* pio0-4 */
394 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800395 .port_ops = &ahci_sb600_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800396 },
Tejun Heoe297d992008-06-10 00:13:04 +0900397 /* board_ahci_mcp65 */
398 {
399 AHCI_HFLAGS (AHCI_HFLAG_YES_NCQ),
400 .flags = AHCI_FLAG_COMMON,
401 .pio_mask = 0x1f, /* pio0-4 */
402 .udma_mask = ATA_UDMA6,
403 .port_ops = &ahci_ops,
404 },
Tejun Heo9a3b1032008-06-18 20:56:58 -0400405 /* board_ahci_nopmp */
406 {
407 AHCI_HFLAGS (AHCI_HFLAG_NO_PMP),
408 .flags = AHCI_FLAG_COMMON,
409 .pio_mask = 0x1f, /* pio0-4 */
410 .udma_mask = ATA_UDMA6,
411 .port_ops = &ahci_ops,
412 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413};
414
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500415static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400416 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400417 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
418 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
419 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
420 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
421 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900422 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400423 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
424 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
425 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
426 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900427 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
428 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
429 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
430 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
431 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
432 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
433 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
434 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
435 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
436 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
437 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
438 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
439 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
440 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
441 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
442 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
443 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400444 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
445 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800446 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
447 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400448
Tejun Heoe34bb372007-02-26 20:24:03 +0900449 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
450 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
451 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400452
453 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800454 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800455 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
456 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
457 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
458 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
459 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
460 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400461
462 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400463 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900464 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400465
466 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900467 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
468 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
469 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
470 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
471 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
472 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
473 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
474 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Peer Chen6fbf5ba2006-12-20 14:18:00 -0500475 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
476 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
477 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
478 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
Peer Chen895663c2006-11-02 17:59:46 -0500479 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
480 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
481 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
482 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
483 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
484 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
485 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
486 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
Peer Chen0522b282007-06-07 18:05:12 +0800487 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */
488 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */
489 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */
490 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */
491 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */
492 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */
493 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */
494 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */
495 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */
496 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */
497 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */
498 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */
499 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
500 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
501 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
502 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
503 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
504 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
505 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
506 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
507 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
508 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
509 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
510 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
peerchen6ba86952007-12-03 22:20:37 +0800511 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci }, /* MCP79 */
512 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci }, /* MCP79 */
513 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci }, /* MCP79 */
514 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci }, /* MCP79 */
Peer Chen71008192007-09-24 10:16:25 +0800515 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci }, /* MCP79 */
516 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci }, /* MCP79 */
517 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci }, /* MCP79 */
518 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci }, /* MCP79 */
519 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci }, /* MCP79 */
520 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci }, /* MCP79 */
521 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci }, /* MCP79 */
522 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci }, /* MCP79 */
peerchen70d562c2008-03-06 21:22:41 +0800523 { PCI_VDEVICE(NVIDIA, 0x0bc8), board_ahci }, /* MCP7B */
524 { PCI_VDEVICE(NVIDIA, 0x0bc9), board_ahci }, /* MCP7B */
525 { PCI_VDEVICE(NVIDIA, 0x0bca), board_ahci }, /* MCP7B */
526 { PCI_VDEVICE(NVIDIA, 0x0bcb), board_ahci }, /* MCP7B */
527 { PCI_VDEVICE(NVIDIA, 0x0bcc), board_ahci }, /* MCP7B */
528 { PCI_VDEVICE(NVIDIA, 0x0bcd), board_ahci }, /* MCP7B */
529 { PCI_VDEVICE(NVIDIA, 0x0bce), board_ahci }, /* MCP7B */
530 { PCI_VDEVICE(NVIDIA, 0x0bcf), board_ahci }, /* MCP7B */
peerchen3072c372008-05-19 14:44:57 +0800531 { PCI_VDEVICE(NVIDIA, 0x0bc4), board_ahci }, /* MCP7B */
532 { PCI_VDEVICE(NVIDIA, 0x0bc5), board_ahci }, /* MCP7B */
533 { PCI_VDEVICE(NVIDIA, 0x0bc6), board_ahci }, /* MCP7B */
534 { PCI_VDEVICE(NVIDIA, 0x0bc7), board_ahci }, /* MCP7B */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400535
Jeff Garzik95916ed2006-07-29 04:10:14 -0400536 /* SiS */
Tejun Heo9a3b1032008-06-18 20:56:58 -0400537 { PCI_VDEVICE(SI, 0x1184), board_ahci_nopmp }, /* SiS 966 */
538 { PCI_VDEVICE(SI, 0x1185), board_ahci_nopmp }, /* SiS 968 */
539 { PCI_VDEVICE(SI, 0x0186), board_ahci_nopmp }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400540
Jeff Garzikcd70c262007-07-08 02:29:42 -0400541 /* Marvell */
542 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100543 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400544
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500545 /* Generic, PCI class code for AHCI */
546 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500547 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500548
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 { } /* terminate list */
550};
551
552
553static struct pci_driver ahci_pci_driver = {
554 .name = DRV_NAME,
555 .id_table = ahci_pci_tbl,
556 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900557 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900558#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900559 .suspend = ahci_pci_device_suspend,
560 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900561#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562};
563
564
Tejun Heo98fa4b62006-11-02 12:17:23 +0900565static inline int ahci_nr_ports(u32 cap)
566{
567 return (cap & 0x1f) + 1;
568}
569
Jeff Garzikdab632e2007-05-28 08:33:01 -0400570static inline void __iomem *__ahci_port_base(struct ata_host *host,
571 unsigned int port_no)
572{
573 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
574
575 return mmio + 0x100 + (port_no * 0x80);
576}
577
Tejun Heo4447d352007-04-17 23:44:08 +0900578static inline void __iomem *ahci_port_base(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579{
Jeff Garzikdab632e2007-05-28 08:33:01 -0400580 return __ahci_port_base(ap->host, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581}
582
Tejun Heob710a1f2008-01-05 23:11:57 +0900583static void ahci_enable_ahci(void __iomem *mmio)
584{
Tejun Heo15fe9822008-04-23 20:52:58 +0900585 int i;
Tejun Heob710a1f2008-01-05 23:11:57 +0900586 u32 tmp;
587
588 /* turn on AHCI_EN */
589 tmp = readl(mmio + HOST_CTL);
Tejun Heo15fe9822008-04-23 20:52:58 +0900590 if (tmp & HOST_AHCI_EN)
591 return;
592
593 /* Some controllers need AHCI_EN to be written multiple times.
594 * Try a few times before giving up.
595 */
596 for (i = 0; i < 5; i++) {
Tejun Heob710a1f2008-01-05 23:11:57 +0900597 tmp |= HOST_AHCI_EN;
598 writel(tmp, mmio + HOST_CTL);
599 tmp = readl(mmio + HOST_CTL); /* flush && sanity check */
Tejun Heo15fe9822008-04-23 20:52:58 +0900600 if (tmp & HOST_AHCI_EN)
601 return;
602 msleep(10);
Tejun Heob710a1f2008-01-05 23:11:57 +0900603 }
Tejun Heo15fe9822008-04-23 20:52:58 +0900604
605 WARN_ON(1);
Tejun Heob710a1f2008-01-05 23:11:57 +0900606}
607
Tejun Heod447df12007-03-18 22:15:33 +0900608/**
609 * ahci_save_initial_config - Save and fixup initial config values
Tejun Heo4447d352007-04-17 23:44:08 +0900610 * @pdev: target PCI device
Tejun Heo4447d352007-04-17 23:44:08 +0900611 * @hpriv: host private area to store config values
Tejun Heod447df12007-03-18 22:15:33 +0900612 *
613 * Some registers containing configuration info might be setup by
614 * BIOS and might be cleared on reset. This function saves the
615 * initial values of those registers into @hpriv such that they
616 * can be restored after controller reset.
617 *
618 * If inconsistent, config values are fixed up by this function.
619 *
620 * LOCKING:
621 * None.
622 */
Tejun Heo4447d352007-04-17 23:44:08 +0900623static void ahci_save_initial_config(struct pci_dev *pdev,
Tejun Heo4447d352007-04-17 23:44:08 +0900624 struct ahci_host_priv *hpriv)
Tejun Heod447df12007-03-18 22:15:33 +0900625{
Tejun Heo4447d352007-04-17 23:44:08 +0900626 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900627 u32 cap, port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900628 int i;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100629 int mv;
Tejun Heod447df12007-03-18 22:15:33 +0900630
Tejun Heob710a1f2008-01-05 23:11:57 +0900631 /* make sure AHCI mode is enabled before accessing CAP */
632 ahci_enable_ahci(mmio);
633
Tejun Heod447df12007-03-18 22:15:33 +0900634 /* Values prefixed with saved_ are written back to host after
635 * reset. Values without are used for driver operation.
636 */
637 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
638 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
639
Tejun Heo274c1fd2007-07-16 14:29:40 +0900640 /* some chips have errata preventing 64bit use */
Tejun Heo417a1a62007-09-23 13:19:55 +0900641 if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
Tejun Heoc7a42152007-05-18 16:23:19 +0200642 dev_printk(KERN_INFO, &pdev->dev,
643 "controller can't do 64bit DMA, forcing 32bit\n");
644 cap &= ~HOST_CAP_64;
645 }
646
Tejun Heo417a1a62007-09-23 13:19:55 +0900647 if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
Tejun Heo274c1fd2007-07-16 14:29:40 +0900648 dev_printk(KERN_INFO, &pdev->dev,
649 "controller can't do NCQ, turning off CAP_NCQ\n");
650 cap &= ~HOST_CAP_NCQ;
651 }
652
Tejun Heoe297d992008-06-10 00:13:04 +0900653 if (!(cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_YES_NCQ)) {
654 dev_printk(KERN_INFO, &pdev->dev,
655 "controller can do NCQ, turning on CAP_NCQ\n");
656 cap |= HOST_CAP_NCQ;
657 }
658
Roel Kluin258cd842008-03-09 21:42:40 +0100659 if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
Tejun Heo6949b912007-09-23 13:19:55 +0900660 dev_printk(KERN_INFO, &pdev->dev,
661 "controller can't do PMP, turning off CAP_PMP\n");
662 cap &= ~HOST_CAP_PMP;
663 }
664
Tejun Heod799e082008-06-17 12:46:30 +0900665 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361 &&
666 port_map != 1) {
667 dev_printk(KERN_INFO, &pdev->dev,
668 "JMB361 has only one port, port_map 0x%x -> 0x%x\n",
669 port_map, 1);
670 port_map = 1;
671 }
672
Jeff Garzikcd70c262007-07-08 02:29:42 -0400673 /*
674 * Temporary Marvell 6145 hack: PATA port presence
675 * is asserted through the standard AHCI port
676 * presence register, as bit 4 (counting from 0)
677 */
Tejun Heo417a1a62007-09-23 13:19:55 +0900678 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100679 if (pdev->device == 0x6121)
680 mv = 0x3;
681 else
682 mv = 0xf;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400683 dev_printk(KERN_ERR, &pdev->dev,
684 "MV_AHCI HACK: port_map %x -> %x\n",
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100685 port_map,
686 port_map & mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400687
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100688 port_map &= mv;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400689 }
690
Tejun Heo17199b12007-03-18 22:26:53 +0900691 /* cross check port_map and cap.n_ports */
Tejun Heo7a234af2007-09-03 12:44:57 +0900692 if (port_map) {
Tejun Heo837f5f82008-02-06 15:13:51 +0900693 int map_ports = 0;
Tejun Heo17199b12007-03-18 22:26:53 +0900694
Tejun Heo837f5f82008-02-06 15:13:51 +0900695 for (i = 0; i < AHCI_MAX_PORTS; i++)
696 if (port_map & (1 << i))
697 map_ports++;
Tejun Heo17199b12007-03-18 22:26:53 +0900698
Tejun Heo837f5f82008-02-06 15:13:51 +0900699 /* If PI has more ports than n_ports, whine, clear
700 * port_map and let it be generated from n_ports.
Tejun Heo17199b12007-03-18 22:26:53 +0900701 */
Tejun Heo837f5f82008-02-06 15:13:51 +0900702 if (map_ports > ahci_nr_ports(cap)) {
Tejun Heo4447d352007-04-17 23:44:08 +0900703 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heo837f5f82008-02-06 15:13:51 +0900704 "implemented port map (0x%x) contains more "
705 "ports than nr_ports (%u), using nr_ports\n",
706 port_map, ahci_nr_ports(cap));
Tejun Heo7a234af2007-09-03 12:44:57 +0900707 port_map = 0;
708 }
709 }
710
711 /* fabricate port_map from cap.nr_ports */
712 if (!port_map) {
Tejun Heo17199b12007-03-18 22:26:53 +0900713 port_map = (1 << ahci_nr_ports(cap)) - 1;
Tejun Heo7a234af2007-09-03 12:44:57 +0900714 dev_printk(KERN_WARNING, &pdev->dev,
715 "forcing PORTS_IMPL to 0x%x\n", port_map);
716
717 /* write the fixed up value to the PI register */
718 hpriv->saved_port_map = port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900719 }
720
Tejun Heod447df12007-03-18 22:15:33 +0900721 /* record values to use during operation */
722 hpriv->cap = cap;
723 hpriv->port_map = port_map;
724}
725
726/**
727 * ahci_restore_initial_config - Restore initial config
Tejun Heo4447d352007-04-17 23:44:08 +0900728 * @host: target ATA host
Tejun Heod447df12007-03-18 22:15:33 +0900729 *
730 * Restore initial config stored by ahci_save_initial_config().
731 *
732 * LOCKING:
733 * None.
734 */
Tejun Heo4447d352007-04-17 23:44:08 +0900735static void ahci_restore_initial_config(struct ata_host *host)
Tejun Heod447df12007-03-18 22:15:33 +0900736{
Tejun Heo4447d352007-04-17 23:44:08 +0900737 struct ahci_host_priv *hpriv = host->private_data;
738 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
739
Tejun Heod447df12007-03-18 22:15:33 +0900740 writel(hpriv->saved_cap, mmio + HOST_CAP);
741 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
742 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
743}
744
Tejun Heo203ef6c2007-07-16 14:29:40 +0900745static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900747 static const int offset[] = {
748 [SCR_STATUS] = PORT_SCR_STAT,
749 [SCR_CONTROL] = PORT_SCR_CTL,
750 [SCR_ERROR] = PORT_SCR_ERR,
751 [SCR_ACTIVE] = PORT_SCR_ACT,
752 [SCR_NOTIFICATION] = PORT_SCR_NTF,
753 };
754 struct ahci_host_priv *hpriv = ap->host->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755
Tejun Heo203ef6c2007-07-16 14:29:40 +0900756 if (sc_reg < ARRAY_SIZE(offset) &&
757 (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
758 return offset[sc_reg];
Tejun Heoda3dbb12007-07-16 14:29:40 +0900759 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760}
761
Tejun Heo203ef6c2007-07-16 14:29:40 +0900762static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900764 void __iomem *port_mmio = ahci_port_base(ap);
765 int offset = ahci_scr_offset(ap, sc_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766
Tejun Heo203ef6c2007-07-16 14:29:40 +0900767 if (offset) {
768 *val = readl(port_mmio + offset);
769 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 }
Tejun Heo203ef6c2007-07-16 14:29:40 +0900771 return -EINVAL;
772}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773
Tejun Heo203ef6c2007-07-16 14:29:40 +0900774static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
775{
776 void __iomem *port_mmio = ahci_port_base(ap);
777 int offset = ahci_scr_offset(ap, sc_reg);
778
779 if (offset) {
780 writel(val, port_mmio + offset);
781 return 0;
782 }
783 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784}
785
Tejun Heo4447d352007-04-17 23:44:08 +0900786static void ahci_start_engine(struct ata_port *ap)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900787{
Tejun Heo4447d352007-04-17 23:44:08 +0900788 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900789 u32 tmp;
790
Tejun Heod8fcd112006-07-26 15:59:25 +0900791 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900792 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900793 tmp |= PORT_CMD_START;
794 writel(tmp, port_mmio + PORT_CMD);
795 readl(port_mmio + PORT_CMD); /* flush */
796}
797
Tejun Heo4447d352007-04-17 23:44:08 +0900798static int ahci_stop_engine(struct ata_port *ap)
Tejun Heo254950c2006-07-26 15:59:25 +0900799{
Tejun Heo4447d352007-04-17 23:44:08 +0900800 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo254950c2006-07-26 15:59:25 +0900801 u32 tmp;
802
803 tmp = readl(port_mmio + PORT_CMD);
804
Tejun Heod8fcd112006-07-26 15:59:25 +0900805 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900806 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
807 return 0;
808
Tejun Heod8fcd112006-07-26 15:59:25 +0900809 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900810 tmp &= ~PORT_CMD_START;
811 writel(tmp, port_mmio + PORT_CMD);
812
Tejun Heod8fcd112006-07-26 15:59:25 +0900813 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900814 tmp = ata_wait_register(port_mmio + PORT_CMD,
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400815 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900816 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900817 return -EIO;
818
819 return 0;
820}
821
Tejun Heo4447d352007-04-17 23:44:08 +0900822static void ahci_start_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900823{
Tejun Heo4447d352007-04-17 23:44:08 +0900824 void __iomem *port_mmio = ahci_port_base(ap);
825 struct ahci_host_priv *hpriv = ap->host->private_data;
826 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0be0aa92006-07-26 15:59:26 +0900827 u32 tmp;
828
829 /* set FIS registers */
Tejun Heo4447d352007-04-17 23:44:08 +0900830 if (hpriv->cap & HOST_CAP_64)
831 writel((pp->cmd_slot_dma >> 16) >> 16,
832 port_mmio + PORT_LST_ADDR_HI);
833 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900834
Tejun Heo4447d352007-04-17 23:44:08 +0900835 if (hpriv->cap & HOST_CAP_64)
836 writel((pp->rx_fis_dma >> 16) >> 16,
837 port_mmio + PORT_FIS_ADDR_HI);
838 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900839
840 /* enable FIS reception */
841 tmp = readl(port_mmio + PORT_CMD);
842 tmp |= PORT_CMD_FIS_RX;
843 writel(tmp, port_mmio + PORT_CMD);
844
845 /* flush */
846 readl(port_mmio + PORT_CMD);
847}
848
Tejun Heo4447d352007-04-17 23:44:08 +0900849static int ahci_stop_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900850{
Tejun Heo4447d352007-04-17 23:44:08 +0900851 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900852 u32 tmp;
853
854 /* disable FIS reception */
855 tmp = readl(port_mmio + PORT_CMD);
856 tmp &= ~PORT_CMD_FIS_RX;
857 writel(tmp, port_mmio + PORT_CMD);
858
859 /* wait for completion, spec says 500ms, give it 1000 */
860 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
861 PORT_CMD_FIS_ON, 10, 1000);
862 if (tmp & PORT_CMD_FIS_ON)
863 return -EBUSY;
864
865 return 0;
866}
867
Tejun Heo4447d352007-04-17 23:44:08 +0900868static void ahci_power_up(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900869{
Tejun Heo4447d352007-04-17 23:44:08 +0900870 struct ahci_host_priv *hpriv = ap->host->private_data;
871 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900872 u32 cmd;
873
874 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
875
876 /* spin up device */
Tejun Heo4447d352007-04-17 23:44:08 +0900877 if (hpriv->cap & HOST_CAP_SSS) {
Tejun Heo0be0aa92006-07-26 15:59:26 +0900878 cmd |= PORT_CMD_SPIN_UP;
879 writel(cmd, port_mmio + PORT_CMD);
880 }
881
882 /* wake up link */
883 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
884}
885
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400886static void ahci_disable_alpm(struct ata_port *ap)
887{
888 struct ahci_host_priv *hpriv = ap->host->private_data;
889 void __iomem *port_mmio = ahci_port_base(ap);
890 u32 cmd;
891 struct ahci_port_priv *pp = ap->private_data;
892
893 /* IPM bits should be disabled by libata-core */
894 /* get the existing command bits */
895 cmd = readl(port_mmio + PORT_CMD);
896
897 /* disable ALPM and ASP */
898 cmd &= ~PORT_CMD_ASP;
899 cmd &= ~PORT_CMD_ALPE;
900
901 /* force the interface back to active */
902 cmd |= PORT_CMD_ICC_ACTIVE;
903
904 /* write out new cmd value */
905 writel(cmd, port_mmio + PORT_CMD);
906 cmd = readl(port_mmio + PORT_CMD);
907
908 /* wait 10ms to be sure we've come out of any low power state */
909 msleep(10);
910
911 /* clear out any PhyRdy stuff from interrupt status */
912 writel(PORT_IRQ_PHYRDY, port_mmio + PORT_IRQ_STAT);
913
914 /* go ahead and clean out PhyRdy Change from Serror too */
915 ahci_scr_write(ap, SCR_ERROR, ((1 << 16) | (1 << 18)));
916
917 /*
918 * Clear flag to indicate that we should ignore all PhyRdy
919 * state changes
920 */
921 hpriv->flags &= ~AHCI_HFLAG_NO_HOTPLUG;
922
923 /*
924 * Enable interrupts on Phy Ready.
925 */
926 pp->intr_mask |= PORT_IRQ_PHYRDY;
927 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
928
929 /*
930 * don't change the link pm policy - we can be called
931 * just to turn of link pm temporarily
932 */
933}
934
935static int ahci_enable_alpm(struct ata_port *ap,
936 enum link_pm policy)
937{
938 struct ahci_host_priv *hpriv = ap->host->private_data;
939 void __iomem *port_mmio = ahci_port_base(ap);
940 u32 cmd;
941 struct ahci_port_priv *pp = ap->private_data;
942 u32 asp;
943
944 /* Make sure the host is capable of link power management */
945 if (!(hpriv->cap & HOST_CAP_ALPM))
946 return -EINVAL;
947
948 switch (policy) {
949 case MAX_PERFORMANCE:
950 case NOT_AVAILABLE:
951 /*
952 * if we came here with NOT_AVAILABLE,
953 * it just means this is the first time we
954 * have tried to enable - default to max performance,
955 * and let the user go to lower power modes on request.
956 */
957 ahci_disable_alpm(ap);
958 return 0;
959 case MIN_POWER:
960 /* configure HBA to enter SLUMBER */
961 asp = PORT_CMD_ASP;
962 break;
963 case MEDIUM_POWER:
964 /* configure HBA to enter PARTIAL */
965 asp = 0;
966 break;
967 default:
968 return -EINVAL;
969 }
970
971 /*
972 * Disable interrupts on Phy Ready. This keeps us from
973 * getting woken up due to spurious phy ready interrupts
974 * TBD - Hot plug should be done via polling now, is
975 * that even supported?
976 */
977 pp->intr_mask &= ~PORT_IRQ_PHYRDY;
978 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
979
980 /*
981 * Set a flag to indicate that we should ignore all PhyRdy
982 * state changes since these can happen now whenever we
983 * change link state
984 */
985 hpriv->flags |= AHCI_HFLAG_NO_HOTPLUG;
986
987 /* get the existing command bits */
988 cmd = readl(port_mmio + PORT_CMD);
989
990 /*
991 * Set ASP based on Policy
992 */
993 cmd |= asp;
994
995 /*
996 * Setting this bit will instruct the HBA to aggressively
997 * enter a lower power link state when it's appropriate and
998 * based on the value set above for ASP
999 */
1000 cmd |= PORT_CMD_ALPE;
1001
1002 /* write out new cmd value */
1003 writel(cmd, port_mmio + PORT_CMD);
1004 cmd = readl(port_mmio + PORT_CMD);
1005
1006 /* IPM bits should be set by libata-core */
1007 return 0;
1008}
1009
Tejun Heo438ac6d2007-03-02 17:31:26 +09001010#ifdef CONFIG_PM
Tejun Heo4447d352007-04-17 23:44:08 +09001011static void ahci_power_down(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001012{
Tejun Heo4447d352007-04-17 23:44:08 +09001013 struct ahci_host_priv *hpriv = ap->host->private_data;
1014 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001015 u32 cmd, scontrol;
1016
Tejun Heo4447d352007-04-17 23:44:08 +09001017 if (!(hpriv->cap & HOST_CAP_SSS))
Tejun Heo07c53da2007-01-21 02:10:11 +09001018 return;
1019
1020 /* put device into listen mode, first set PxSCTL.DET to 0 */
1021 scontrol = readl(port_mmio + PORT_SCR_CTL);
1022 scontrol &= ~0xf;
1023 writel(scontrol, port_mmio + PORT_SCR_CTL);
1024
1025 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +09001026 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +09001027 cmd &= ~PORT_CMD_SPIN_UP;
1028 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001029}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001030#endif
Tejun Heo0be0aa92006-07-26 15:59:26 +09001031
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001032static void ahci_start_port(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001033{
Tejun Heo0be0aa92006-07-26 15:59:26 +09001034 /* enable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +09001035 ahci_start_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001036
1037 /* enable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +09001038 ahci_start_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001039}
1040
Tejun Heo4447d352007-04-17 23:44:08 +09001041static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001042{
1043 int rc;
1044
1045 /* disable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +09001046 rc = ahci_stop_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001047 if (rc) {
1048 *emsg = "failed to stop engine";
1049 return rc;
1050 }
1051
1052 /* disable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +09001053 rc = ahci_stop_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001054 if (rc) {
1055 *emsg = "failed stop FIS RX";
1056 return rc;
1057 }
1058
Tejun Heo0be0aa92006-07-26 15:59:26 +09001059 return 0;
1060}
1061
Tejun Heo4447d352007-04-17 23:44:08 +09001062static int ahci_reset_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001063{
Tejun Heo4447d352007-04-17 23:44:08 +09001064 struct pci_dev *pdev = to_pci_dev(host->dev);
Tejun Heo49f29092007-11-19 16:03:44 +09001065 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +09001066 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +09001067 u32 tmp;
Tejun Heod91542c2006-07-26 15:59:26 +09001068
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001069 /* we must be in AHCI mode, before using anything
1070 * AHCI-specific, such as HOST_RESET.
1071 */
Tejun Heob710a1f2008-01-05 23:11:57 +09001072 ahci_enable_ahci(mmio);
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001073
1074 /* global controller reset */
Tejun Heoa22e6442008-03-10 10:25:25 +09001075 if (!ahci_skip_host_reset) {
1076 tmp = readl(mmio + HOST_CTL);
1077 if ((tmp & HOST_RESET) == 0) {
1078 writel(tmp | HOST_RESET, mmio + HOST_CTL);
1079 readl(mmio + HOST_CTL); /* flush */
1080 }
Tejun Heod91542c2006-07-26 15:59:26 +09001081
Tejun Heoa22e6442008-03-10 10:25:25 +09001082 /* reset must complete within 1 second, or
1083 * the hardware should be considered fried.
1084 */
1085 ssleep(1);
Tejun Heod91542c2006-07-26 15:59:26 +09001086
Tejun Heoa22e6442008-03-10 10:25:25 +09001087 tmp = readl(mmio + HOST_CTL);
1088 if (tmp & HOST_RESET) {
1089 dev_printk(KERN_ERR, host->dev,
1090 "controller reset failed (0x%x)\n", tmp);
1091 return -EIO;
1092 }
Tejun Heod91542c2006-07-26 15:59:26 +09001093
Tejun Heoa22e6442008-03-10 10:25:25 +09001094 /* turn on AHCI mode */
1095 ahci_enable_ahci(mmio);
Tejun Heo98fa4b62006-11-02 12:17:23 +09001096
Tejun Heoa22e6442008-03-10 10:25:25 +09001097 /* Some registers might be cleared on reset. Restore
1098 * initial values.
1099 */
1100 ahci_restore_initial_config(host);
1101 } else
1102 dev_printk(KERN_INFO, host->dev,
1103 "skipping global host reset\n");
Tejun Heod91542c2006-07-26 15:59:26 +09001104
1105 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
1106 u16 tmp16;
1107
1108 /* configure PCS */
1109 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +09001110 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
1111 tmp16 |= hpriv->port_map;
1112 pci_write_config_word(pdev, 0x92, tmp16);
1113 }
Tejun Heod91542c2006-07-26 15:59:26 +09001114 }
1115
1116 return 0;
1117}
1118
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001119static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
1120 int port_no, void __iomem *mmio,
1121 void __iomem *port_mmio)
1122{
1123 const char *emsg = NULL;
1124 int rc;
1125 u32 tmp;
1126
1127 /* make sure port is not active */
1128 rc = ahci_deinit_port(ap, &emsg);
1129 if (rc)
1130 dev_printk(KERN_WARNING, &pdev->dev,
1131 "%s (%d)\n", emsg, rc);
1132
1133 /* clear SError */
1134 tmp = readl(port_mmio + PORT_SCR_ERR);
1135 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
1136 writel(tmp, port_mmio + PORT_SCR_ERR);
1137
1138 /* clear port IRQ */
1139 tmp = readl(port_mmio + PORT_IRQ_STAT);
1140 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1141 if (tmp)
1142 writel(tmp, port_mmio + PORT_IRQ_STAT);
1143
1144 writel(1 << port_no, mmio + HOST_IRQ_STAT);
1145}
1146
Tejun Heo4447d352007-04-17 23:44:08 +09001147static void ahci_init_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001148{
Tejun Heo417a1a62007-09-23 13:19:55 +09001149 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +09001150 struct pci_dev *pdev = to_pci_dev(host->dev);
1151 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001152 int i;
Jeff Garzikcd70c262007-07-08 02:29:42 -04001153 void __iomem *port_mmio;
Tejun Heod91542c2006-07-26 15:59:26 +09001154 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +01001155 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +09001156
Tejun Heo417a1a62007-09-23 13:19:55 +09001157 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +01001158 if (pdev->device == 0x6121)
1159 mv = 2;
1160 else
1161 mv = 4;
1162 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -04001163
1164 writel(0, port_mmio + PORT_IRQ_MASK);
1165
1166 /* clear port IRQ */
1167 tmp = readl(port_mmio + PORT_IRQ_STAT);
1168 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1169 if (tmp)
1170 writel(tmp, port_mmio + PORT_IRQ_STAT);
1171 }
1172
Tejun Heo4447d352007-04-17 23:44:08 +09001173 for (i = 0; i < host->n_ports; i++) {
1174 struct ata_port *ap = host->ports[i];
Tejun Heod91542c2006-07-26 15:59:26 +09001175
Jeff Garzikcd70c262007-07-08 02:29:42 -04001176 port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +09001177 if (ata_port_is_dummy(ap))
Tejun Heod91542c2006-07-26 15:59:26 +09001178 continue;
Tejun Heod91542c2006-07-26 15:59:26 +09001179
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001180 ahci_port_init(pdev, ap, i, mmio, port_mmio);
Tejun Heod91542c2006-07-26 15:59:26 +09001181 }
1182
1183 tmp = readl(mmio + HOST_CTL);
1184 VPRINTK("HOST_CTL 0x%x\n", tmp);
1185 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
1186 tmp = readl(mmio + HOST_CTL);
1187 VPRINTK("HOST_CTL 0x%x\n", tmp);
1188}
1189
Jeff Garzika8785392008-02-28 15:43:48 -05001190static void ahci_dev_config(struct ata_device *dev)
1191{
1192 struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;
1193
Jeff Garzik4cde32f2008-03-24 22:40:40 -04001194 if (hpriv->flags & AHCI_HFLAG_SECT255) {
Jeff Garzika8785392008-02-28 15:43:48 -05001195 dev->max_sectors = 255;
Jeff Garzik4cde32f2008-03-24 22:40:40 -04001196 ata_dev_printk(dev, KERN_INFO,
1197 "SB600 AHCI: limiting to 255 sectors per cmd\n");
1198 }
Jeff Garzika8785392008-02-28 15:43:48 -05001199}
1200
Tejun Heo422b7592005-12-19 22:37:17 +09001201static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202{
Tejun Heo4447d352007-04-17 23:44:08 +09001203 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +09001205 u32 tmp;
1206
1207 tmp = readl(port_mmio + PORT_SIG);
1208 tf.lbah = (tmp >> 24) & 0xff;
1209 tf.lbam = (tmp >> 16) & 0xff;
1210 tf.lbal = (tmp >> 8) & 0xff;
1211 tf.nsect = (tmp) & 0xff;
1212
1213 return ata_dev_classify(&tf);
1214}
1215
Tejun Heo12fad3f2006-05-15 21:03:55 +09001216static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
1217 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +09001218{
Tejun Heo12fad3f2006-05-15 21:03:55 +09001219 dma_addr_t cmd_tbl_dma;
1220
1221 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
1222
1223 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
1224 pp->cmd_slot[tag].status = 0;
1225 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
1226 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +09001227}
1228
Tejun Heod2e75df2007-07-16 14:29:39 +09001229static int ahci_kick_engine(struct ata_port *ap, int force_restart)
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001230{
Tejun Heo350756f2008-04-07 22:47:21 +09001231 void __iomem *port_mmio = ahci_port_base(ap);
Jeff Garzikcca39742006-08-24 03:19:22 -04001232 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo520d06f2008-04-07 22:47:21 +09001233 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001234 u32 tmp;
Tejun Heod2e75df2007-07-16 14:29:39 +09001235 int busy, rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001236
Tejun Heod2e75df2007-07-16 14:29:39 +09001237 /* do we need to kick the port? */
Tejun Heo520d06f2008-04-07 22:47:21 +09001238 busy = status & (ATA_BUSY | ATA_DRQ);
Tejun Heod2e75df2007-07-16 14:29:39 +09001239 if (!busy && !force_restart)
1240 return 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001241
Tejun Heod2e75df2007-07-16 14:29:39 +09001242 /* stop engine */
1243 rc = ahci_stop_engine(ap);
1244 if (rc)
1245 goto out_restart;
1246
1247 /* need to do CLO? */
1248 if (!busy) {
1249 rc = 0;
1250 goto out_restart;
1251 }
1252
1253 if (!(hpriv->cap & HOST_CAP_CLO)) {
1254 rc = -EOPNOTSUPP;
1255 goto out_restart;
1256 }
1257
1258 /* perform CLO */
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001259 tmp = readl(port_mmio + PORT_CMD);
1260 tmp |= PORT_CMD_CLO;
1261 writel(tmp, port_mmio + PORT_CMD);
1262
Tejun Heod2e75df2007-07-16 14:29:39 +09001263 rc = 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001264 tmp = ata_wait_register(port_mmio + PORT_CMD,
1265 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
1266 if (tmp & PORT_CMD_CLO)
Tejun Heod2e75df2007-07-16 14:29:39 +09001267 rc = -EIO;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001268
Tejun Heod2e75df2007-07-16 14:29:39 +09001269 /* restart engine */
1270 out_restart:
1271 ahci_start_engine(ap);
1272 return rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001273}
1274
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001275static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1276 struct ata_taskfile *tf, int is_cmd, u16 flags,
1277 unsigned long timeout_msec)
1278{
1279 const u32 cmd_fis_len = 5; /* five dwords */
1280 struct ahci_port_priv *pp = ap->private_data;
1281 void __iomem *port_mmio = ahci_port_base(ap);
1282 u8 *fis = pp->cmd_tbl;
1283 u32 tmp;
1284
1285 /* prep the command */
1286 ata_tf_to_fis(tf, pmp, is_cmd, fis);
1287 ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1288
1289 /* issue & wait */
1290 writel(1, port_mmio + PORT_CMD_ISSUE);
1291
1292 if (timeout_msec) {
1293 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
1294 1, timeout_msec);
1295 if (tmp & 0x1) {
1296 ahci_kick_engine(ap, 1);
1297 return -EBUSY;
1298 }
1299 } else
1300 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1301
1302 return 0;
1303}
1304
Shane Huangbd172432008-06-10 15:52:04 +08001305static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
1306 int pmp, unsigned long deadline,
1307 int (*check_ready)(struct ata_link *link))
Tejun Heo4658f792006-03-22 21:07:03 +09001308{
Tejun Heocc0680a2007-08-06 18:36:23 +09001309 struct ata_port *ap = link->ap;
Tejun Heo4658f792006-03-22 21:07:03 +09001310 const char *reason = NULL;
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001311 unsigned long now, msecs;
Tejun Heo4658f792006-03-22 21:07:03 +09001312 struct ata_taskfile tf;
Tejun Heo4658f792006-03-22 21:07:03 +09001313 int rc;
1314
1315 DPRINTK("ENTER\n");
1316
1317 /* prepare for SRST (AHCI-1.1 10.4.1) */
Tejun Heod2e75df2007-07-16 14:29:39 +09001318 rc = ahci_kick_engine(ap, 1);
Tejun Heo994056d2007-12-06 15:02:48 +09001319 if (rc && rc != -EOPNOTSUPP)
Tejun Heocc0680a2007-08-06 18:36:23 +09001320 ata_link_printk(link, KERN_WARNING,
Tejun Heo994056d2007-12-06 15:02:48 +09001321 "failed to reset engine (errno=%d)\n", rc);
Tejun Heo4658f792006-03-22 21:07:03 +09001322
Tejun Heocc0680a2007-08-06 18:36:23 +09001323 ata_tf_init(link->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +09001324
1325 /* issue the first D2H Register FIS */
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001326 msecs = 0;
1327 now = jiffies;
1328 if (time_after(now, deadline))
1329 msecs = jiffies_to_msecs(deadline - now);
1330
Tejun Heo4658f792006-03-22 21:07:03 +09001331 tf.ctl |= ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001332 if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001333 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
Tejun Heo4658f792006-03-22 21:07:03 +09001334 rc = -EIO;
1335 reason = "1st FIS failed";
1336 goto fail;
1337 }
1338
1339 /* spec says at least 5us, but be generous and sleep for 1ms */
1340 msleep(1);
1341
1342 /* issue the second D2H Register FIS */
Tejun Heo4658f792006-03-22 21:07:03 +09001343 tf.ctl &= ~ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001344 ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
Tejun Heo4658f792006-03-22 21:07:03 +09001345
Tejun Heo705e76b2008-04-07 22:47:19 +09001346 /* wait for link to become ready */
Shane Huangbd172432008-06-10 15:52:04 +08001347 rc = ata_wait_after_reset(link, deadline, check_ready);
Tejun Heo9b893912007-02-02 16:50:52 +09001348 /* link occupied, -ENODEV too is an error */
1349 if (rc) {
1350 reason = "device not ready";
1351 goto fail;
Tejun Heo4658f792006-03-22 21:07:03 +09001352 }
Tejun Heo9b893912007-02-02 16:50:52 +09001353 *class = ahci_dev_classify(ap);
Tejun Heo4658f792006-03-22 21:07:03 +09001354
1355 DPRINTK("EXIT, class=%u\n", *class);
1356 return 0;
1357
Tejun Heo4658f792006-03-22 21:07:03 +09001358 fail:
Tejun Heocc0680a2007-08-06 18:36:23 +09001359 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +09001360 return rc;
1361}
1362
Shane Huangbd172432008-06-10 15:52:04 +08001363static int ahci_check_ready(struct ata_link *link)
1364{
1365 void __iomem *port_mmio = ahci_port_base(link->ap);
1366 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1367
1368 return ata_check_ready(status);
1369}
1370
1371static int ahci_softreset(struct ata_link *link, unsigned int *class,
1372 unsigned long deadline)
1373{
1374 int pmp = sata_srst_pmp(link);
1375
1376 DPRINTK("ENTER\n");
1377
1378 return ahci_do_softreset(link, class, pmp, deadline, ahci_check_ready);
1379}
1380
1381static int ahci_sb600_check_ready(struct ata_link *link)
1382{
1383 void __iomem *port_mmio = ahci_port_base(link->ap);
1384 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1385 u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
1386
1387 /*
1388 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
1389 * which can save timeout delay.
1390 */
1391 if (irq_status & PORT_IRQ_BAD_PMP)
1392 return -EIO;
1393
1394 return ata_check_ready(status);
1395}
1396
1397static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
1398 unsigned long deadline)
1399{
1400 struct ata_port *ap = link->ap;
1401 void __iomem *port_mmio = ahci_port_base(ap);
1402 int pmp = sata_srst_pmp(link);
1403 int rc;
1404 u32 irq_sts;
1405
1406 DPRINTK("ENTER\n");
1407
1408 rc = ahci_do_softreset(link, class, pmp, deadline,
1409 ahci_sb600_check_ready);
1410
1411 /*
1412 * Soft reset fails on some ATI chips with IPMS set when PMP
1413 * is enabled but SATA HDD/ODD is connected to SATA port,
1414 * do soft reset again to port 0.
1415 */
1416 if (rc == -EIO) {
1417 irq_sts = readl(port_mmio + PORT_IRQ_STAT);
1418 if (irq_sts & PORT_IRQ_BAD_PMP) {
1419 ata_link_printk(link, KERN_WARNING,
1420 "failed due to HW bug, retry pmp=0\n");
1421 rc = ahci_do_softreset(link, class, 0, deadline,
1422 ahci_check_ready);
1423 }
1424 }
1425
1426 return rc;
1427}
1428
Tejun Heocc0680a2007-08-06 18:36:23 +09001429static int ahci_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001430 unsigned long deadline)
Tejun Heo422b7592005-12-19 22:37:17 +09001431{
Tejun Heo9dadd452008-04-07 22:47:19 +09001432 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
Tejun Heocc0680a2007-08-06 18:36:23 +09001433 struct ata_port *ap = link->ap;
Tejun Heo42969712006-05-31 18:28:18 +09001434 struct ahci_port_priv *pp = ap->private_data;
1435 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1436 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +09001437 bool online;
Tejun Heo4bd00f62006-02-11 16:26:02 +09001438 int rc;
1439
1440 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441
Tejun Heo4447d352007-04-17 23:44:08 +09001442 ahci_stop_engine(ap);
Tejun Heo42969712006-05-31 18:28:18 +09001443
1444 /* clear D2H reception area to properly wait for D2H FIS */
Tejun Heocc0680a2007-08-06 18:36:23 +09001445 ata_tf_init(link->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +09001446 tf.command = 0x80;
Tejun Heo99771262007-07-16 14:29:38 +09001447 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
Tejun Heo42969712006-05-31 18:28:18 +09001448
Tejun Heo9dadd452008-04-07 22:47:19 +09001449 rc = sata_link_hardreset(link, timing, deadline, &online,
1450 ahci_check_ready);
Tejun Heo42969712006-05-31 18:28:18 +09001451
Tejun Heo4447d352007-04-17 23:44:08 +09001452 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453
Tejun Heo9dadd452008-04-07 22:47:19 +09001454 if (online)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001455 *class = ahci_dev_classify(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456
Tejun Heo4bd00f62006-02-11 16:26:02 +09001457 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1458 return rc;
1459}
1460
Tejun Heocc0680a2007-08-06 18:36:23 +09001461static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001462 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +09001463{
Tejun Heocc0680a2007-08-06 18:36:23 +09001464 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +09001465 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +09001466 int rc;
1467
1468 DPRINTK("ENTER\n");
1469
Tejun Heo4447d352007-04-17 23:44:08 +09001470 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001471
Tejun Heocc0680a2007-08-06 18:36:23 +09001472 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +09001473 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +09001474
Tejun Heo4447d352007-04-17 23:44:08 +09001475 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001476
1477 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1478
1479 /* vt8251 doesn't clear BSY on signature FIS reception,
1480 * request follow-up softreset.
1481 */
Tejun Heo9dadd452008-04-07 22:47:19 +09001482 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +09001483}
1484
Tejun Heoedc93052007-10-25 14:59:16 +09001485static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
1486 unsigned long deadline)
1487{
1488 struct ata_port *ap = link->ap;
1489 struct ahci_port_priv *pp = ap->private_data;
1490 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1491 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +09001492 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +09001493 int rc;
1494
1495 ahci_stop_engine(ap);
1496
1497 /* clear D2H reception area to properly wait for D2H FIS */
1498 ata_tf_init(link->device, &tf);
1499 tf.command = 0x80;
1500 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1501
1502 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +09001503 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +09001504
1505 ahci_start_engine(ap);
1506
Tejun Heoedc93052007-10-25 14:59:16 +09001507 /* The pseudo configuration device on SIMG4726 attached to
1508 * ASUS P5W-DH Deluxe doesn't send signature FIS after
1509 * hardreset if no device is attached to the first downstream
1510 * port && the pseudo device locks up on SRST w/ PMP==0. To
1511 * work around this, wait for !BSY only briefly. If BSY isn't
1512 * cleared, perform CLO and proceed to IDENTIFY (achieved by
1513 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
1514 *
1515 * Wait for two seconds. Devices attached to downstream port
1516 * which can't process the following IDENTIFY after this will
1517 * have to be reset again. For most cases, this should
1518 * suffice while making probing snappish enough.
1519 */
Tejun Heo9dadd452008-04-07 22:47:19 +09001520 if (online) {
1521 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
1522 ahci_check_ready);
1523 if (rc)
1524 ahci_kick_engine(ap, 0);
1525 }
Tejun Heo9dadd452008-04-07 22:47:19 +09001526 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +09001527}
1528
Tejun Heocc0680a2007-08-06 18:36:23 +09001529static void ahci_postreset(struct ata_link *link, unsigned int *class)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001530{
Tejun Heocc0680a2007-08-06 18:36:23 +09001531 struct ata_port *ap = link->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001532 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001533 u32 new_tmp, tmp;
1534
Tejun Heo203c75b2008-04-07 22:47:18 +09001535 ata_std_postreset(link, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -05001536
1537 /* Make sure port's ATAPI bit is set appropriately */
1538 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001539 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -05001540 new_tmp |= PORT_CMD_ATAPI;
1541 else
1542 new_tmp &= ~PORT_CMD_ATAPI;
1543 if (new_tmp != tmp) {
1544 writel(new_tmp, port_mmio + PORT_CMD);
1545 readl(port_mmio + PORT_CMD); /* flush */
1546 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547}
1548
Tejun Heo12fad3f2006-05-15 21:03:55 +09001549static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550{
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001551 struct scatterlist *sg;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001552 struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
1553 unsigned int si;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554
1555 VPRINTK("ENTER\n");
1556
1557 /*
1558 * Next, the S/G list.
1559 */
Tejun Heoff2aeb12007-12-05 16:43:11 +09001560 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001561 dma_addr_t addr = sg_dma_address(sg);
1562 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563
Tejun Heoff2aeb12007-12-05 16:43:11 +09001564 ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
1565 ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
1566 ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567 }
Jeff Garzik828d09d2005-11-12 01:27:07 -05001568
Tejun Heoff2aeb12007-12-05 16:43:11 +09001569 return si;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570}
1571
1572static void ahci_qc_prep(struct ata_queued_cmd *qc)
1573{
Jeff Garzika0ea7322005-06-04 01:13:15 -04001574 struct ata_port *ap = qc->ap;
1575 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo405e66b2007-11-27 19:28:53 +09001576 int is_atapi = ata_is_atapi(qc->tf.protocol);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001577 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578 u32 opts;
1579 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001580 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581
1582 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583 * Fill in command table information. First, the header,
1584 * a SATA Register - Host to Device command FIS.
1585 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001586 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1587
Tejun Heo7d50b602007-09-23 13:19:54 +09001588 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
Tejun Heocc9278e2006-02-10 17:25:47 +09001589 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001590 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1591 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04001592 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593
Tejun Heocc9278e2006-02-10 17:25:47 +09001594 n_elem = 0;
1595 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001596 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597
Tejun Heocc9278e2006-02-10 17:25:47 +09001598 /*
1599 * Fill in command slot information.
1600 */
Tejun Heo7d50b602007-09-23 13:19:54 +09001601 opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
Tejun Heocc9278e2006-02-10 17:25:47 +09001602 if (qc->tf.flags & ATA_TFLAG_WRITE)
1603 opts |= AHCI_CMD_WRITE;
1604 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09001605 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001606
Tejun Heo12fad3f2006-05-15 21:03:55 +09001607 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608}
1609
Tejun Heo78cd52d2006-05-15 20:58:29 +09001610static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611{
Tejun Heo417a1a62007-09-23 13:19:55 +09001612 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001613 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001614 struct ata_eh_info *host_ehi = &ap->link.eh_info;
1615 struct ata_link *link = NULL;
1616 struct ata_queued_cmd *active_qc;
1617 struct ata_eh_info *active_ehi;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001618 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619
Tejun Heo7d50b602007-09-23 13:19:54 +09001620 /* determine active link */
1621 ata_port_for_each_link(link, ap)
1622 if (ata_link_active(link))
1623 break;
1624 if (!link)
1625 link = &ap->link;
1626
1627 active_qc = ata_qc_from_tag(ap, link->active_tag);
1628 active_ehi = &link->eh_info;
1629
1630 /* record irq stat */
1631 ata_ehi_clear_desc(host_ehi);
1632 ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
Jeff Garzik9f68a242005-11-15 14:03:47 -05001633
Tejun Heo78cd52d2006-05-15 20:58:29 +09001634 /* AHCI needs SError cleared; otherwise, it might lock up */
Tejun Heoda3dbb12007-07-16 14:29:40 +09001635 ahci_scr_read(ap, SCR_ERROR, &serror);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001636 ahci_scr_write(ap, SCR_ERROR, serror);
Tejun Heo7d50b602007-09-23 13:19:54 +09001637 host_ehi->serror |= serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638
Tejun Heo41669552006-11-29 11:33:14 +09001639 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
Tejun Heo417a1a62007-09-23 13:19:55 +09001640 if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
Tejun Heo41669552006-11-29 11:33:14 +09001641 irq_stat &= ~PORT_IRQ_IF_ERR;
1642
Conke Hu55a61602007-03-27 18:33:05 +08001643 if (irq_stat & PORT_IRQ_TF_ERR) {
Tejun Heo7d50b602007-09-23 13:19:54 +09001644 /* If qc is active, charge it; otherwise, the active
1645 * link. There's no active qc on NCQ errors. It will
1646 * be determined by EH by reading log page 10h.
1647 */
1648 if (active_qc)
1649 active_qc->err_mask |= AC_ERR_DEV;
1650 else
1651 active_ehi->err_mask |= AC_ERR_DEV;
1652
Tejun Heo417a1a62007-09-23 13:19:55 +09001653 if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
Tejun Heo7d50b602007-09-23 13:19:54 +09001654 host_ehi->serror &= ~SERR_INTERNAL;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001655 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656
Tejun Heo78cd52d2006-05-15 20:58:29 +09001657 if (irq_stat & PORT_IRQ_UNK_FIS) {
1658 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659
Tejun Heo7d50b602007-09-23 13:19:54 +09001660 active_ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001661 active_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09001662 ata_ehi_push_desc(active_ehi,
1663 "unknown FIS %08x %08x %08x %08x" ,
Tejun Heo78cd52d2006-05-15 20:58:29 +09001664 unk[0], unk[1], unk[2], unk[3]);
1665 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04001666
Tejun Heo071f44b2008-04-07 22:47:22 +09001667 if (sata_pmp_attached(ap) && (irq_stat & PORT_IRQ_BAD_PMP)) {
Tejun Heo7d50b602007-09-23 13:19:54 +09001668 active_ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001669 active_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09001670 ata_ehi_push_desc(active_ehi, "incorrect PMP");
1671 }
Tejun Heo78cd52d2006-05-15 20:58:29 +09001672
Tejun Heo7d50b602007-09-23 13:19:54 +09001673 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1674 host_ehi->err_mask |= AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001675 host_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09001676 ata_ehi_push_desc(host_ehi, "host bus error");
1677 }
1678
1679 if (irq_stat & PORT_IRQ_IF_ERR) {
1680 host_ehi->err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001681 host_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09001682 ata_ehi_push_desc(host_ehi, "interface fatal error");
1683 }
1684
1685 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
1686 ata_ehi_hotplugged(host_ehi);
1687 ata_ehi_push_desc(host_ehi, "%s",
1688 irq_stat & PORT_IRQ_CONNECT ?
1689 "connection status changed" : "PHY RDY changed");
1690 }
1691
1692 /* okay, let's hand over to EH */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693
Tejun Heo78cd52d2006-05-15 20:58:29 +09001694 if (irq_stat & PORT_IRQ_FREEZE)
1695 ata_port_freeze(ap);
1696 else
1697 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698}
1699
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001700static void ahci_port_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701{
Tejun Heo350756f2008-04-07 22:47:21 +09001702 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001703 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09001704 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo5f226c62007-10-09 15:02:23 +09001705 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heob06ce3e2007-10-09 15:06:48 +09001706 int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001707 u32 status, qc_active;
Tejun Heo459ad682007-12-07 12:46:23 +09001708 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709
1710 status = readl(port_mmio + PORT_IRQ_STAT);
1711 writel(status, port_mmio + PORT_IRQ_STAT);
1712
Tejun Heob06ce3e2007-10-09 15:06:48 +09001713 /* ignore BAD_PMP while resetting */
1714 if (unlikely(resetting))
1715 status &= ~PORT_IRQ_BAD_PMP;
1716
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04001717 /* If we are getting PhyRdy, this is
1718 * just a power state change, we should
1719 * clear out this, plus the PhyRdy/Comm
1720 * Wake bits from Serror
1721 */
1722 if ((hpriv->flags & AHCI_HFLAG_NO_HOTPLUG) &&
1723 (status & PORT_IRQ_PHYRDY)) {
1724 status &= ~PORT_IRQ_PHYRDY;
1725 ahci_scr_write(ap, SCR_ERROR, ((1 << 16) | (1 << 18)));
1726 }
1727
Tejun Heo78cd52d2006-05-15 20:58:29 +09001728 if (unlikely(status & PORT_IRQ_ERROR)) {
1729 ahci_error_intr(ap, status);
1730 return;
1731 }
1732
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001733 if (status & PORT_IRQ_SDB_FIS) {
Tejun Heo5f226c62007-10-09 15:02:23 +09001734 /* If SNotification is available, leave notification
1735 * handling to sata_async_notification(). If not,
1736 * emulate it by snooping SDB FIS RX area.
1737 *
1738 * Snooping FIS RX area is probably cheaper than
1739 * poking SNotification but some constrollers which
1740 * implement SNotification, ICH9 for example, don't
1741 * store AN SDB FIS into receive area.
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001742 */
Tejun Heo5f226c62007-10-09 15:02:23 +09001743 if (hpriv->cap & HOST_CAP_SNTF)
Tejun Heo7d77b242007-09-23 13:14:13 +09001744 sata_async_notification(ap);
Tejun Heo5f226c62007-10-09 15:02:23 +09001745 else {
1746 /* If the 'N' bit in word 0 of the FIS is set,
1747 * we just received asynchronous notification.
1748 * Tell libata about it.
1749 */
1750 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1751 u32 f0 = le32_to_cpu(f[0]);
1752
1753 if (f0 & (1 << 15))
1754 sata_async_notification(ap);
1755 }
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001756 }
1757
Tejun Heo7d50b602007-09-23 13:19:54 +09001758 /* pp->active_link is valid iff any command is in flight */
1759 if (ap->qc_active && pp->active_link->sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001760 qc_active = readl(port_mmio + PORT_SCR_ACT);
1761 else
1762 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1763
Tejun Heo79f97da2008-04-07 22:47:20 +09001764 rc = ata_qc_complete_multiple(ap, qc_active);
Tejun Heob06ce3e2007-10-09 15:06:48 +09001765
Tejun Heo459ad682007-12-07 12:46:23 +09001766 /* while resetting, invalid completions are expected */
1767 if (unlikely(rc < 0 && !resetting)) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001768 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001769 ehi->action |= ATA_EH_RESET;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001770 ata_port_freeze(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772}
1773
David Howells7d12e782006-10-05 14:55:46 +01001774static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775{
Jeff Garzikcca39742006-08-24 03:19:22 -04001776 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777 struct ahci_host_priv *hpriv;
1778 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001779 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780 u32 irq_stat, irq_ack = 0;
1781
1782 VPRINTK("ENTER\n");
1783
Jeff Garzikcca39742006-08-24 03:19:22 -04001784 hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001785 mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786
1787 /* sigh. 0xffffffff is a valid return from h/w */
1788 irq_stat = readl(mmio + HOST_IRQ_STAT);
1789 irq_stat &= hpriv->port_map;
1790 if (!irq_stat)
1791 return IRQ_NONE;
1792
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001793 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001795 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797
Jeff Garzik67846b32005-10-05 02:58:32 -04001798 if (!(irq_stat & (1 << i)))
1799 continue;
1800
Jeff Garzikcca39742006-08-24 03:19:22 -04001801 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04001802 if (ap) {
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001803 ahci_port_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04001804 VPRINTK("port %u\n", i);
1805 } else {
1806 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09001807 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04001808 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05001809 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810 }
Jeff Garzik67846b32005-10-05 02:58:32 -04001811
1812 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813 }
1814
1815 if (irq_ack) {
1816 writel(irq_ack, mmio + HOST_IRQ_STAT);
1817 handled = 1;
1818 }
1819
Jeff Garzikcca39742006-08-24 03:19:22 -04001820 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821
1822 VPRINTK("EXIT\n");
1823
1824 return IRQ_RETVAL(handled);
1825}
1826
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001827static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828{
1829 struct ata_port *ap = qc->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001830 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7d50b602007-09-23 13:19:54 +09001831 struct ahci_port_priv *pp = ap->private_data;
1832
1833 /* Keep track of the currently active link. It will be used
1834 * in completion path to determine whether NCQ phase is in
1835 * progress.
1836 */
1837 pp->active_link = qc->dev->link;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838
Tejun Heo12fad3f2006-05-15 21:03:55 +09001839 if (qc->tf.protocol == ATA_PROT_NCQ)
1840 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1841 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1843
1844 return 0;
1845}
1846
Tejun Heo4c9bf4e2008-04-07 22:47:20 +09001847static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc)
1848{
1849 struct ahci_port_priv *pp = qc->ap->private_data;
1850 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1851
1852 ata_tf_from_fis(d2h_fis, &qc->result_tf);
1853 return true;
1854}
1855
Tejun Heo78cd52d2006-05-15 20:58:29 +09001856static void ahci_freeze(struct ata_port *ap)
1857{
Tejun Heo4447d352007-04-17 23:44:08 +09001858 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001859
1860 /* turn IRQ off */
1861 writel(0, port_mmio + PORT_IRQ_MASK);
1862}
1863
1864static void ahci_thaw(struct ata_port *ap)
1865{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001866 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo4447d352007-04-17 23:44:08 +09001867 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001868 u32 tmp;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07001869 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001870
1871 /* clear IRQ */
1872 tmp = readl(port_mmio + PORT_IRQ_STAT);
1873 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09001874 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001875
Tejun Heo1c954a42007-10-09 15:01:37 +09001876 /* turn IRQ back on */
1877 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001878}
1879
1880static void ahci_error_handler(struct ata_port *ap)
1881{
Tejun Heob51e9e52006-06-29 01:29:30 +09001882 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001883 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001884 ahci_stop_engine(ap);
1885 ahci_start_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001886 }
1887
Tejun Heoa1efdab2008-03-25 12:22:50 +09001888 sata_pmp_error_handler(ap);
Tejun Heoedc93052007-10-25 14:59:16 +09001889}
1890
Tejun Heo78cd52d2006-05-15 20:58:29 +09001891static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1892{
1893 struct ata_port *ap = qc->ap;
1894
Tejun Heod2e75df2007-07-16 14:29:39 +09001895 /* make DMA engine forget about the failed command */
1896 if (qc->flags & ATA_QCFLAG_FAILED)
1897 ahci_kick_engine(ap, 1);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001898}
1899
Tejun Heo7d50b602007-09-23 13:19:54 +09001900static void ahci_pmp_attach(struct ata_port *ap)
1901{
1902 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09001903 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001904 u32 cmd;
1905
1906 cmd = readl(port_mmio + PORT_CMD);
1907 cmd |= PORT_CMD_PMP;
1908 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09001909
1910 pp->intr_mask |= PORT_IRQ_BAD_PMP;
1911 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09001912}
1913
1914static void ahci_pmp_detach(struct ata_port *ap)
1915{
1916 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09001917 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001918 u32 cmd;
1919
1920 cmd = readl(port_mmio + PORT_CMD);
1921 cmd &= ~PORT_CMD_PMP;
1922 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09001923
1924 pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
1925 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09001926}
1927
Alexey Dobriyan028a2592007-07-17 23:48:48 +04001928static int ahci_port_resume(struct ata_port *ap)
1929{
1930 ahci_power_up(ap);
1931 ahci_start_port(ap);
1932
Tejun Heo071f44b2008-04-07 22:47:22 +09001933 if (sata_pmp_attached(ap))
Tejun Heo7d50b602007-09-23 13:19:54 +09001934 ahci_pmp_attach(ap);
1935 else
1936 ahci_pmp_detach(ap);
1937
Alexey Dobriyan028a2592007-07-17 23:48:48 +04001938 return 0;
1939}
1940
Tejun Heo438ac6d2007-03-02 17:31:26 +09001941#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +09001942static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1943{
Tejun Heoc1332872006-07-26 15:59:26 +09001944 const char *emsg = NULL;
1945 int rc;
1946
Tejun Heo4447d352007-04-17 23:44:08 +09001947 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09001948 if (rc == 0)
Tejun Heo4447d352007-04-17 23:44:08 +09001949 ahci_power_down(ap);
Tejun Heo8e16f942006-11-20 15:42:36 +09001950 else {
Tejun Heoc1332872006-07-26 15:59:26 +09001951 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001952 ahci_start_port(ap);
Tejun Heoc1332872006-07-26 15:59:26 +09001953 }
1954
1955 return rc;
1956}
1957
Tejun Heoc1332872006-07-26 15:59:26 +09001958static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1959{
Jeff Garzikcca39742006-08-24 03:19:22 -04001960 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001961 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001962 u32 ctl;
1963
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001964 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +09001965 /* AHCI spec rev1.1 section 8.3.3:
1966 * Software must disable interrupts prior to requesting a
1967 * transition of the HBA to D3 state.
1968 */
1969 ctl = readl(mmio + HOST_CTL);
1970 ctl &= ~HOST_IRQ_EN;
1971 writel(ctl, mmio + HOST_CTL);
1972 readl(mmio + HOST_CTL); /* flush */
1973 }
1974
1975 return ata_pci_device_suspend(pdev, mesg);
1976}
1977
1978static int ahci_pci_device_resume(struct pci_dev *pdev)
1979{
Jeff Garzikcca39742006-08-24 03:19:22 -04001980 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +09001981 int rc;
1982
Tejun Heo553c4aa2006-12-26 19:39:50 +09001983 rc = ata_pci_device_do_resume(pdev);
1984 if (rc)
1985 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09001986
1987 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heo4447d352007-04-17 23:44:08 +09001988 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001989 if (rc)
1990 return rc;
1991
Tejun Heo4447d352007-04-17 23:44:08 +09001992 ahci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001993 }
1994
Jeff Garzikcca39742006-08-24 03:19:22 -04001995 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001996
1997 return 0;
1998}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001999#endif
Tejun Heoc1332872006-07-26 15:59:26 +09002000
Tejun Heo254950c2006-07-26 15:59:25 +09002001static int ahci_port_start(struct ata_port *ap)
2002{
Jeff Garzikcca39742006-08-24 03:19:22 -04002003 struct device *dev = ap->host->dev;
Tejun Heo254950c2006-07-26 15:59:25 +09002004 struct ahci_port_priv *pp;
Tejun Heo254950c2006-07-26 15:59:25 +09002005 void *mem;
2006 dma_addr_t mem_dma;
Tejun Heo254950c2006-07-26 15:59:25 +09002007
Tejun Heo24dc5f32007-01-20 16:00:28 +09002008 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09002009 if (!pp)
2010 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09002011
Tejun Heo24dc5f32007-01-20 16:00:28 +09002012 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
2013 GFP_KERNEL);
2014 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09002015 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09002016 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
2017
2018 /*
2019 * First item in chunk of DMA memory: 32-slot command table,
2020 * 32 bytes each in size
2021 */
2022 pp->cmd_slot = mem;
2023 pp->cmd_slot_dma = mem_dma;
2024
2025 mem += AHCI_CMD_SLOT_SZ;
2026 mem_dma += AHCI_CMD_SLOT_SZ;
2027
2028 /*
2029 * Second item: Received-FIS area
2030 */
2031 pp->rx_fis = mem;
2032 pp->rx_fis_dma = mem_dma;
2033
2034 mem += AHCI_RX_FIS_SZ;
2035 mem_dma += AHCI_RX_FIS_SZ;
2036
2037 /*
2038 * Third item: data area for storing a single command
2039 * and its scatter-gather table
2040 */
2041 pp->cmd_tbl = mem;
2042 pp->cmd_tbl_dma = mem_dma;
2043
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002044 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002045 * Save off initial list of interrupts to be enabled.
2046 * This could be changed later
2047 */
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002048 pp->intr_mask = DEF_PORT_IRQ;
2049
Tejun Heo254950c2006-07-26 15:59:25 +09002050 ap->private_data = pp;
2051
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002052 /* engage engines, captain */
2053 return ahci_port_resume(ap);
Tejun Heo254950c2006-07-26 15:59:25 +09002054}
2055
2056static void ahci_port_stop(struct ata_port *ap)
2057{
Tejun Heo0be0aa92006-07-26 15:59:26 +09002058 const char *emsg = NULL;
2059 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09002060
Tejun Heo0be0aa92006-07-26 15:59:26 +09002061 /* de-initialize port */
Tejun Heo4447d352007-04-17 23:44:08 +09002062 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo0be0aa92006-07-26 15:59:26 +09002063 if (rc)
2064 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09002065}
2066
Tejun Heo4447d352007-04-17 23:44:08 +09002067static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071 if (using_dac &&
2072 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
2073 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
2074 if (rc) {
2075 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
2076 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002077 dev_printk(KERN_ERR, &pdev->dev,
2078 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002079 return rc;
2080 }
2081 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082 } else {
2083 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
2084 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002085 dev_printk(KERN_ERR, &pdev->dev,
2086 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087 return rc;
2088 }
2089 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
2090 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002091 dev_printk(KERN_ERR, &pdev->dev,
2092 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093 return rc;
2094 }
2095 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096 return 0;
2097}
2098
Tejun Heo4447d352007-04-17 23:44:08 +09002099static void ahci_print_info(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100{
Tejun Heo4447d352007-04-17 23:44:08 +09002101 struct ahci_host_priv *hpriv = host->private_data;
2102 struct pci_dev *pdev = to_pci_dev(host->dev);
2103 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002104 u32 vers, cap, impl, speed;
2105 const char *speed_s;
2106 u16 cc;
2107 const char *scc_s;
2108
2109 vers = readl(mmio + HOST_VERSION);
2110 cap = hpriv->cap;
2111 impl = hpriv->port_map;
2112
2113 speed = (cap >> 20) & 0xf;
2114 if (speed == 1)
2115 speed_s = "1.5";
2116 else if (speed == 2)
2117 speed_s = "3";
2118 else
2119 speed_s = "?";
2120
2121 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05002122 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05002124 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002125 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05002126 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127 scc_s = "RAID";
2128 else
2129 scc_s = "unknown";
2130
Jeff Garzika9524a72005-10-30 14:39:11 -05002131 dev_printk(KERN_INFO, &pdev->dev,
2132 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002134 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002136 (vers >> 24) & 0xff,
2137 (vers >> 16) & 0xff,
2138 (vers >> 8) & 0xff,
2139 vers & 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140
2141 ((cap >> 8) & 0x1f) + 1,
2142 (cap & 0x1f) + 1,
2143 speed_s,
2144 impl,
2145 scc_s);
2146
Jeff Garzika9524a72005-10-30 14:39:11 -05002147 dev_printk(KERN_INFO, &pdev->dev,
2148 "flags: "
Tejun Heo203ef6c2007-07-16 14:29:40 +09002149 "%s%s%s%s%s%s%s"
2150 "%s%s%s%s%s%s%s\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002151 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002152
2153 cap & (1 << 31) ? "64bit " : "",
2154 cap & (1 << 30) ? "ncq " : "",
Tejun Heo203ef6c2007-07-16 14:29:40 +09002155 cap & (1 << 29) ? "sntf " : "",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002156 cap & (1 << 28) ? "ilck " : "",
2157 cap & (1 << 27) ? "stag " : "",
2158 cap & (1 << 26) ? "pm " : "",
2159 cap & (1 << 25) ? "led " : "",
2160
2161 cap & (1 << 24) ? "clo " : "",
2162 cap & (1 << 19) ? "nz " : "",
2163 cap & (1 << 18) ? "only " : "",
2164 cap & (1 << 17) ? "pmp " : "",
2165 cap & (1 << 15) ? "pio " : "",
2166 cap & (1 << 14) ? "slum " : "",
2167 cap & (1 << 13) ? "part " : ""
2168 );
2169}
2170
Tejun Heoedc93052007-10-25 14:59:16 +09002171/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
2172 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
2173 * support PMP and the 4726 either directly exports the device
2174 * attached to the first downstream port or acts as a hardware storage
2175 * controller and emulate a single ATA device (can be RAID 0/1 or some
2176 * other configuration).
2177 *
2178 * When there's no device attached to the first downstream port of the
2179 * 4726, "Config Disk" appears, which is a pseudo ATA device to
2180 * configure the 4726. However, ATA emulation of the device is very
2181 * lame. It doesn't send signature D2H Reg FIS after the initial
2182 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
2183 *
2184 * The following function works around the problem by always using
2185 * hardreset on the port and not depending on receiving signature FIS
2186 * afterward. If signature FIS isn't received soon, ATA class is
2187 * assumed without follow-up softreset.
2188 */
2189static void ahci_p5wdh_workaround(struct ata_host *host)
2190{
2191 static struct dmi_system_id sysids[] = {
2192 {
2193 .ident = "P5W DH Deluxe",
2194 .matches = {
2195 DMI_MATCH(DMI_SYS_VENDOR,
2196 "ASUSTEK COMPUTER INC"),
2197 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
2198 },
2199 },
2200 { }
2201 };
2202 struct pci_dev *pdev = to_pci_dev(host->dev);
2203
2204 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
2205 dmi_check_system(sysids)) {
2206 struct ata_port *ap = host->ports[1];
2207
2208 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
2209 "Deluxe on-board SIMG4726 workaround\n");
2210
2211 ap->ops = &ahci_p5wdh_ops;
2212 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
2213 }
2214}
2215
Tejun Heo24dc5f32007-01-20 16:00:28 +09002216static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217{
2218 static int printed_version;
Tejun Heoe297d992008-06-10 00:13:04 +09002219 unsigned int board_id = ent->driver_data;
2220 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09002221 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09002222 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09002224 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09002225 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002226
2227 VPRINTK("ENTER\n");
2228
Tejun Heo12fad3f2006-05-15 21:03:55 +09002229 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
2230
Linus Torvalds1da177e2005-04-16 15:20:36 -07002231 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05002232 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233
Tejun Heo4447d352007-04-17 23:44:08 +09002234 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09002235 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002236 if (rc)
2237 return rc;
2238
Tejun Heodea55132008-03-11 19:52:31 +09002239 /* AHCI controllers often implement SFF compatible interface.
2240 * Grab all PCI BARs just in case.
2241 */
2242 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002243 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002244 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002245 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002246 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002247
Tejun Heoc4f77922007-12-06 15:09:43 +09002248 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
2249 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
2250 u8 map;
2251
2252 /* ICH6s share the same PCI ID for both piix and ahci
2253 * modes. Enabling ahci mode while MAP indicates
2254 * combined mode is a bad idea. Yield to ata_piix.
2255 */
2256 pci_read_config_byte(pdev, ICH_MAP, &map);
2257 if (map & 0x3) {
2258 dev_printk(KERN_INFO, &pdev->dev, "controller is in "
2259 "combined mode, can't enable AHCI mode\n");
2260 return -ENODEV;
2261 }
2262 }
2263
Tejun Heo24dc5f32007-01-20 16:00:28 +09002264 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
2265 if (!hpriv)
2266 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09002267 hpriv->flags |= (unsigned long)pi.private_data;
2268
Tejun Heoe297d992008-06-10 00:13:04 +09002269 /* MCP65 revision A1 and A2 can't do MSI */
2270 if (board_id == board_ahci_mcp65 &&
2271 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
2272 hpriv->flags |= AHCI_HFLAG_NO_MSI;
2273
Tejun Heo417a1a62007-09-23 13:19:55 +09002274 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
2275 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276
Tejun Heo4447d352007-04-17 23:44:08 +09002277 /* save initial config */
Tejun Heo417a1a62007-09-23 13:19:55 +09002278 ahci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002279
Tejun Heo4447d352007-04-17 23:44:08 +09002280 /* prepare host */
Tejun Heo274c1fd2007-07-16 14:29:40 +09002281 if (hpriv->cap & HOST_CAP_NCQ)
Tejun Heo4447d352007-04-17 23:44:08 +09002282 pi.flags |= ATA_FLAG_NCQ;
2283
Tejun Heo7d50b602007-09-23 13:19:54 +09002284 if (hpriv->cap & HOST_CAP_PMP)
2285 pi.flags |= ATA_FLAG_PMP;
2286
Tejun Heo837f5f82008-02-06 15:13:51 +09002287 /* CAP.NP sometimes indicate the index of the last enabled
2288 * port, at other times, that of the last possible port, so
2289 * determining the maximum port number requires looking at
2290 * both CAP.NP and port_map.
2291 */
2292 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
2293
2294 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09002295 if (!host)
2296 return -ENOMEM;
2297 host->iomap = pcim_iomap_table(pdev);
2298 host->private_data = hpriv;
2299
2300 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04002301 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09002302
Tejun Heocbcdd872007-08-18 13:14:55 +09002303 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
2304 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
2305 0x100 + ap->port_no * 0x80, "port");
2306
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04002307 /* set initial link pm policy */
2308 ap->pm_policy = NOT_AVAILABLE;
2309
Jeff Garzikdab632e2007-05-28 08:33:01 -04002310 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09002311 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04002312 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09002313 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002314
Tejun Heoedc93052007-10-25 14:59:16 +09002315 /* apply workaround for ASUS P5W DH Deluxe mainboard */
2316 ahci_p5wdh_workaround(host);
2317
Linus Torvalds1da177e2005-04-16 15:20:36 -07002318 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09002319 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002320 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002321 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002322
Tejun Heo4447d352007-04-17 23:44:08 +09002323 rc = ahci_reset_controller(host);
2324 if (rc)
2325 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09002326
Tejun Heo4447d352007-04-17 23:44:08 +09002327 ahci_init_controller(host);
2328 ahci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002329
Tejun Heo4447d352007-04-17 23:44:08 +09002330 pci_set_master(pdev);
2331 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
2332 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04002333}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002334
2335static int __init ahci_init(void)
2336{
Pavel Roskinb7887192006-08-10 18:13:18 +09002337 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002338}
2339
Linus Torvalds1da177e2005-04-16 15:20:36 -07002340static void __exit ahci_exit(void)
2341{
2342 pci_unregister_driver(&ahci_pci_driver);
2343}
2344
2345
2346MODULE_AUTHOR("Jeff Garzik");
2347MODULE_DESCRIPTION("AHCI SATA low-level driver");
2348MODULE_LICENSE("GPL");
2349MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04002350MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002351
2352module_init(ahci_init);
2353module_exit(ahci_exit);