blob: d44ecc30865f576cd5897452957e35e120db395c [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.c: Broadcom NX2 network driver.
2 *
Michael Chanbec92042010-02-16 15:19:42 -08003 * Copyright (c) 2004-2010 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
Joe Perches3a9c6a42010-02-17 15:01:51 +000012#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Michael Chanf2a4f052006-03-23 01:13:12 -080013
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16
17#include <linux/kernel.h>
18#include <linux/timer.h>
19#include <linux/errno.h>
20#include <linux/ioport.h>
21#include <linux/slab.h>
22#include <linux/vmalloc.h>
23#include <linux/interrupt.h>
24#include <linux/pci.h>
25#include <linux/init.h>
26#include <linux/netdevice.h>
27#include <linux/etherdevice.h>
28#include <linux/skbuff.h>
29#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070030#include <linux/bitops.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080031#include <asm/io.h>
32#include <asm/irq.h>
33#include <linux/delay.h>
34#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070035#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080036#include <linux/time.h>
37#include <linux/ethtool.h>
38#include <linux/mii.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080039#include <linux/if_vlan.h>
David S. Miller08013fa2008-08-15 19:46:01 -070040#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
Michael Chanf2a4f052006-03-23 01:13:12 -080041#define BCM_VLAN 1
42#endif
Michael Chanf2a4f052006-03-23 01:13:12 -080043#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070044#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080045#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080046#include <linux/workqueue.h>
47#include <linux/crc32.h>
48#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080049#include <linux/cache.h>
Michael Chan57579f72009-04-04 16:51:14 -070050#include <linux/firmware.h>
Benjamin Li706bf242008-07-18 17:55:11 -070051#include <linux/log2.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080052
Michael Chan4edd4732009-06-08 18:14:42 -070053#if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
54#define BCM_CNIC 1
55#include "cnic_if.h"
56#endif
Michael Chanb6016b72005-05-26 13:03:09 -070057#include "bnx2.h"
58#include "bnx2_fw.h"
Denys Vlasenkob3448b02007-09-30 17:55:51 -070059
Michael Chanb6016b72005-05-26 13:03:09 -070060#define DRV_MODULE_NAME "bnx2"
Michael Chane5a0c1f2010-07-03 20:42:18 +000061#define DRV_MODULE_VERSION "2.0.16"
62#define DRV_MODULE_RELDATE "July 2, 2010"
Michael Chanbec92042010-02-16 15:19:42 -080063#define FW_MIPS_FILE_06 "bnx2/bnx2-mips-06-5.0.0.j6.fw"
Michael Chan078b0732009-08-29 00:02:46 -070064#define FW_RV2P_FILE_06 "bnx2/bnx2-rv2p-06-5.0.0.j3.fw"
Michael Chana931d292010-05-17 17:33:31 -070065#define FW_MIPS_FILE_09 "bnx2/bnx2-mips-09-5.0.0.j15.fw"
Michael Chanbec92042010-02-16 15:19:42 -080066#define FW_RV2P_FILE_09_Ax "bnx2/bnx2-rv2p-09ax-5.0.0.j10.fw"
67#define FW_RV2P_FILE_09 "bnx2/bnx2-rv2p-09-5.0.0.j10.fw"
Michael Chanb6016b72005-05-26 13:03:09 -070068
69#define RUN_AT(x) (jiffies + (x))
70
71/* Time in jiffies before concluding the transmitter is hung. */
72#define TX_TIMEOUT (5*HZ)
73
Andrew Mortonfefa8642008-02-09 23:17:15 -080074static char version[] __devinitdata =
Michael Chanb6016b72005-05-26 13:03:09 -070075 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
76
77MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Benjamin Li453a9c62008-09-18 16:39:16 -070078MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070079MODULE_LICENSE("GPL");
80MODULE_VERSION(DRV_MODULE_VERSION);
Michael Chan57579f72009-04-04 16:51:14 -070081MODULE_FIRMWARE(FW_MIPS_FILE_06);
82MODULE_FIRMWARE(FW_RV2P_FILE_06);
83MODULE_FIRMWARE(FW_MIPS_FILE_09);
84MODULE_FIRMWARE(FW_RV2P_FILE_09);
Michael Chan078b0732009-08-29 00:02:46 -070085MODULE_FIRMWARE(FW_RV2P_FILE_09_Ax);
Michael Chanb6016b72005-05-26 13:03:09 -070086
87static int disable_msi = 0;
88
89module_param(disable_msi, int, 0);
90MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
91
92typedef enum {
93 BCM5706 = 0,
94 NC370T,
95 NC370I,
96 BCM5706S,
97 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080098 BCM5708,
99 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -0800100 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -0700101 BCM5709S,
Michael Chan7bb0a042008-07-14 22:37:47 -0700102 BCM5716,
Michael Chan1caacec2008-11-12 16:01:12 -0800103 BCM5716S,
Michael Chanb6016b72005-05-26 13:03:09 -0700104} board_t;
105
106/* indexed by board_t, above */
Andrew Mortonfefa8642008-02-09 23:17:15 -0800107static struct {
Michael Chanb6016b72005-05-26 13:03:09 -0700108 char *name;
109} board_info[] __devinitdata = {
110 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
111 { "HP NC370T Multifunction Gigabit Server Adapter" },
112 { "HP NC370i Multifunction Gigabit Server Adapter" },
113 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
114 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800115 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
116 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800117 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700118 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chan7bb0a042008-07-14 22:37:47 -0700119 { "Broadcom NetXtreme II BCM5716 1000Base-T" },
Michael Chan1caacec2008-11-12 16:01:12 -0800120 { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
Michael Chanb6016b72005-05-26 13:03:09 -0700121 };
122
Michael Chan7bb0a042008-07-14 22:37:47 -0700123static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
Michael Chanb6016b72005-05-26 13:03:09 -0700124 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
125 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
126 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
127 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
128 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
129 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800130 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
131 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700132 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
133 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
134 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
135 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800136 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
137 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800138 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
139 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700140 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
141 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chan7bb0a042008-07-14 22:37:47 -0700142 { PCI_VENDOR_ID_BROADCOM, 0x163b,
143 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
Michael Chan1caacec2008-11-12 16:01:12 -0800144 { PCI_VENDOR_ID_BROADCOM, 0x163c,
Michael Chan1f2435e2008-12-16 20:28:13 -0800145 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716S },
Michael Chanb6016b72005-05-26 13:03:09 -0700146 { 0, }
147};
148
Michael Chan0ced9d02009-08-21 16:20:49 +0000149static const struct flash_spec flash_table[] =
Michael Chanb6016b72005-05-26 13:03:09 -0700150{
Michael Chane30372c2007-07-16 18:26:23 -0700151#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
152#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700153 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800154 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700155 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700156 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
157 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800158 /* Expansion entry 0001 */
159 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700160 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800161 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
162 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700163 /* Saifun SA25F010 (non-buffered flash) */
164 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800165 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700166 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700167 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
168 "Non-buffered flash (128kB)"},
169 /* Saifun SA25F020 (non-buffered flash) */
170 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800171 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700172 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700173 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
174 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800175 /* Expansion entry 0100 */
176 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700177 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800178 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
179 "Entry 0100"},
180 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400181 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700182 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800183 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
184 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
185 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
186 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700187 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800188 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
189 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
190 /* Saifun SA25F005 (non-buffered flash) */
191 /* strap, cfg1, & write1 need updates */
192 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700193 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800194 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
195 "Non-buffered flash (64kB)"},
196 /* Fast EEPROM */
197 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700198 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800199 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
200 "EEPROM - fast"},
201 /* Expansion entry 1001 */
202 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700203 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800204 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
205 "Entry 1001"},
206 /* Expansion entry 1010 */
207 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700208 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800209 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
210 "Entry 1010"},
211 /* ATMEL AT45DB011B (buffered flash) */
212 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700213 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800214 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
215 "Buffered flash (128kB)"},
216 /* Expansion entry 1100 */
217 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700218 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800219 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
220 "Entry 1100"},
221 /* Expansion entry 1101 */
222 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700223 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800224 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
225 "Entry 1101"},
226 /* Ateml Expansion entry 1110 */
227 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700228 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800229 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
230 "Entry 1110 (Atmel)"},
231 /* ATMEL AT45DB021B (buffered flash) */
232 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700233 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800234 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
235 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700236};
237
Michael Chan0ced9d02009-08-21 16:20:49 +0000238static const struct flash_spec flash_5709 = {
Michael Chane30372c2007-07-16 18:26:23 -0700239 .flags = BNX2_NV_BUFFERED,
240 .page_bits = BCM5709_FLASH_PAGE_BITS,
241 .page_size = BCM5709_FLASH_PAGE_SIZE,
242 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
243 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
244 .name = "5709 Buffered flash (256kB)",
245};
246
Michael Chanb6016b72005-05-26 13:03:09 -0700247MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
248
Benjamin Li4327ba42010-03-23 13:13:11 +0000249static void bnx2_init_napi(struct bnx2 *bp);
Michael Chanf048fa92010-06-01 15:05:36 +0000250static void bnx2_del_napi(struct bnx2 *bp);
Benjamin Li4327ba42010-03-23 13:13:11 +0000251
Michael Chan35e90102008-06-19 16:37:42 -0700252static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
Michael Chane89bbf12005-08-25 15:36:58 -0700253{
Michael Chan2f8af122006-08-15 01:39:10 -0700254 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700255
Michael Chan2f8af122006-08-15 01:39:10 -0700256 smp_mb();
Michael Chanfaac9c42006-12-14 15:56:32 -0800257
258 /* The ring uses 256 indices for 255 entries, one of them
259 * needs to be skipped.
260 */
Michael Chan35e90102008-06-19 16:37:42 -0700261 diff = txr->tx_prod - txr->tx_cons;
Michael Chanfaac9c42006-12-14 15:56:32 -0800262 if (unlikely(diff >= TX_DESC_CNT)) {
263 diff &= 0xffff;
264 if (diff == TX_DESC_CNT)
265 diff = MAX_TX_DESC_CNT;
266 }
Michael Chane89bbf12005-08-25 15:36:58 -0700267 return (bp->tx_ring_size - diff);
268}
269
Michael Chanb6016b72005-05-26 13:03:09 -0700270static u32
271bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
272{
Michael Chan1b8227c2007-05-03 13:24:05 -0700273 u32 val;
274
275 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700276 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
Michael Chan1b8227c2007-05-03 13:24:05 -0700277 val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
278 spin_unlock_bh(&bp->indirect_lock);
279 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700280}
281
282static void
283bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
284{
Michael Chan1b8227c2007-05-03 13:24:05 -0700285 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700286 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
287 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Michael Chan1b8227c2007-05-03 13:24:05 -0700288 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700289}
290
291static void
Michael Chan2726d6e2008-01-29 21:35:05 -0800292bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
293{
294 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
295}
296
297static u32
298bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
299{
300 return (bnx2_reg_rd_ind(bp, bp->shmem_base + offset));
301}
302
303static void
Michael Chanb6016b72005-05-26 13:03:09 -0700304bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
305{
306 offset += cid_addr;
Michael Chan1b8227c2007-05-03 13:24:05 -0700307 spin_lock_bh(&bp->indirect_lock);
Michael Chan59b47d82006-11-19 14:10:45 -0800308 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
309 int i;
310
311 REG_WR(bp, BNX2_CTX_CTX_DATA, val);
312 REG_WR(bp, BNX2_CTX_CTX_CTRL,
313 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
314 for (i = 0; i < 5; i++) {
Michael Chan59b47d82006-11-19 14:10:45 -0800315 val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
316 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
317 break;
318 udelay(5);
319 }
320 } else {
321 REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
322 REG_WR(bp, BNX2_CTX_DATA, val);
323 }
Michael Chan1b8227c2007-05-03 13:24:05 -0700324 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700325}
326
Michael Chan4edd4732009-06-08 18:14:42 -0700327#ifdef BCM_CNIC
328static int
329bnx2_drv_ctl(struct net_device *dev, struct drv_ctl_info *info)
330{
331 struct bnx2 *bp = netdev_priv(dev);
332 struct drv_ctl_io *io = &info->data.io;
333
334 switch (info->cmd) {
335 case DRV_CTL_IO_WR_CMD:
336 bnx2_reg_wr_ind(bp, io->offset, io->data);
337 break;
338 case DRV_CTL_IO_RD_CMD:
339 io->data = bnx2_reg_rd_ind(bp, io->offset);
340 break;
341 case DRV_CTL_CTX_WR_CMD:
342 bnx2_ctx_wr(bp, io->cid_addr, io->offset, io->data);
343 break;
344 default:
345 return -EINVAL;
346 }
347 return 0;
348}
349
350static void bnx2_setup_cnic_irq_info(struct bnx2 *bp)
351{
352 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
353 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
354 int sb_id;
355
356 if (bp->flags & BNX2_FLAG_USING_MSIX) {
357 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
358 bnapi->cnic_present = 0;
359 sb_id = bp->irq_nvecs;
360 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
361 } else {
362 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
363 bnapi->cnic_tag = bnapi->last_status_idx;
364 bnapi->cnic_present = 1;
365 sb_id = 0;
366 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
367 }
368
369 cp->irq_arr[0].vector = bp->irq_tbl[sb_id].vector;
370 cp->irq_arr[0].status_blk = (void *)
371 ((unsigned long) bnapi->status_blk.msi +
372 (BNX2_SBLK_MSIX_ALIGN_SIZE * sb_id));
373 cp->irq_arr[0].status_blk_num = sb_id;
374 cp->num_irq = 1;
375}
376
377static int bnx2_register_cnic(struct net_device *dev, struct cnic_ops *ops,
378 void *data)
379{
380 struct bnx2 *bp = netdev_priv(dev);
381 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
382
383 if (ops == NULL)
384 return -EINVAL;
385
386 if (cp->drv_state & CNIC_DRV_STATE_REGD)
387 return -EBUSY;
388
389 bp->cnic_data = data;
390 rcu_assign_pointer(bp->cnic_ops, ops);
391
392 cp->num_irq = 0;
393 cp->drv_state = CNIC_DRV_STATE_REGD;
394
395 bnx2_setup_cnic_irq_info(bp);
396
397 return 0;
398}
399
400static int bnx2_unregister_cnic(struct net_device *dev)
401{
402 struct bnx2 *bp = netdev_priv(dev);
403 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
404 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
405
Michael Chanc5a88952009-08-14 15:49:45 +0000406 mutex_lock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700407 cp->drv_state = 0;
408 bnapi->cnic_present = 0;
409 rcu_assign_pointer(bp->cnic_ops, NULL);
Michael Chanc5a88952009-08-14 15:49:45 +0000410 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700411 synchronize_rcu();
412 return 0;
413}
414
415struct cnic_eth_dev *bnx2_cnic_probe(struct net_device *dev)
416{
417 struct bnx2 *bp = netdev_priv(dev);
418 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
419
420 cp->drv_owner = THIS_MODULE;
421 cp->chip_id = bp->chip_id;
422 cp->pdev = bp->pdev;
423 cp->io_base = bp->regview;
424 cp->drv_ctl = bnx2_drv_ctl;
425 cp->drv_register_cnic = bnx2_register_cnic;
426 cp->drv_unregister_cnic = bnx2_unregister_cnic;
427
428 return cp;
429}
430EXPORT_SYMBOL(bnx2_cnic_probe);
431
432static void
433bnx2_cnic_stop(struct bnx2 *bp)
434{
435 struct cnic_ops *c_ops;
436 struct cnic_ctl_info info;
437
Michael Chanc5a88952009-08-14 15:49:45 +0000438 mutex_lock(&bp->cnic_lock);
439 c_ops = bp->cnic_ops;
Michael Chan4edd4732009-06-08 18:14:42 -0700440 if (c_ops) {
441 info.cmd = CNIC_CTL_STOP_CMD;
442 c_ops->cnic_ctl(bp->cnic_data, &info);
443 }
Michael Chanc5a88952009-08-14 15:49:45 +0000444 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700445}
446
447static void
448bnx2_cnic_start(struct bnx2 *bp)
449{
450 struct cnic_ops *c_ops;
451 struct cnic_ctl_info info;
452
Michael Chanc5a88952009-08-14 15:49:45 +0000453 mutex_lock(&bp->cnic_lock);
454 c_ops = bp->cnic_ops;
Michael Chan4edd4732009-06-08 18:14:42 -0700455 if (c_ops) {
456 if (!(bp->flags & BNX2_FLAG_USING_MSIX)) {
457 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
458
459 bnapi->cnic_tag = bnapi->last_status_idx;
460 }
461 info.cmd = CNIC_CTL_START_CMD;
462 c_ops->cnic_ctl(bp->cnic_data, &info);
463 }
Michael Chanc5a88952009-08-14 15:49:45 +0000464 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700465}
466
467#else
468
469static void
470bnx2_cnic_stop(struct bnx2 *bp)
471{
472}
473
474static void
475bnx2_cnic_start(struct bnx2 *bp)
476{
477}
478
479#endif
480
Michael Chanb6016b72005-05-26 13:03:09 -0700481static int
482bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
483{
484 u32 val1;
485 int i, ret;
486
Michael Chan583c28e2008-01-21 19:51:35 -0800487 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700488 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
489 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
490
491 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
492 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
493
494 udelay(40);
495 }
496
497 val1 = (bp->phy_addr << 21) | (reg << 16) |
498 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
499 BNX2_EMAC_MDIO_COMM_START_BUSY;
500 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
501
502 for (i = 0; i < 50; i++) {
503 udelay(10);
504
505 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
506 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
507 udelay(5);
508
509 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
510 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
511
512 break;
513 }
514 }
515
516 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
517 *val = 0x0;
518 ret = -EBUSY;
519 }
520 else {
521 *val = val1;
522 ret = 0;
523 }
524
Michael Chan583c28e2008-01-21 19:51:35 -0800525 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700526 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
527 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
528
529 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
530 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
531
532 udelay(40);
533 }
534
535 return ret;
536}
537
538static int
539bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
540{
541 u32 val1;
542 int i, ret;
543
Michael Chan583c28e2008-01-21 19:51:35 -0800544 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700545 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
546 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
547
548 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
549 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
550
551 udelay(40);
552 }
553
554 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
555 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
556 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
557 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400558
Michael Chanb6016b72005-05-26 13:03:09 -0700559 for (i = 0; i < 50; i++) {
560 udelay(10);
561
562 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
563 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
564 udelay(5);
565 break;
566 }
567 }
568
569 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
570 ret = -EBUSY;
571 else
572 ret = 0;
573
Michael Chan583c28e2008-01-21 19:51:35 -0800574 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700575 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
576 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
577
578 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
579 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
580
581 udelay(40);
582 }
583
584 return ret;
585}
586
587static void
588bnx2_disable_int(struct bnx2 *bp)
589{
Michael Chanb4b36042007-12-20 19:59:30 -0800590 int i;
591 struct bnx2_napi *bnapi;
592
593 for (i = 0; i < bp->irq_nvecs; i++) {
594 bnapi = &bp->bnx2_napi[i];
595 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
596 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
597 }
Michael Chanb6016b72005-05-26 13:03:09 -0700598 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
599}
600
601static void
602bnx2_enable_int(struct bnx2 *bp)
603{
Michael Chanb4b36042007-12-20 19:59:30 -0800604 int i;
605 struct bnx2_napi *bnapi;
Michael Chan1269a8a2006-01-23 16:11:03 -0800606
Michael Chanb4b36042007-12-20 19:59:30 -0800607 for (i = 0; i < bp->irq_nvecs; i++) {
608 bnapi = &bp->bnx2_napi[i];
Michael Chan35efa7c2007-12-20 19:56:37 -0800609
Michael Chanb4b36042007-12-20 19:59:30 -0800610 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
611 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
612 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
613 bnapi->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -0700614
Michael Chanb4b36042007-12-20 19:59:30 -0800615 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
616 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
617 bnapi->last_status_idx);
618 }
Michael Chanbf5295b2006-03-23 01:11:56 -0800619 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700620}
621
622static void
623bnx2_disable_int_sync(struct bnx2 *bp)
624{
Michael Chanb4b36042007-12-20 19:59:30 -0800625 int i;
626
Michael Chanb6016b72005-05-26 13:03:09 -0700627 atomic_inc(&bp->intr_sem);
Michael Chan37675462009-08-21 16:20:44 +0000628 if (!netif_running(bp->dev))
629 return;
630
Michael Chanb6016b72005-05-26 13:03:09 -0700631 bnx2_disable_int(bp);
Michael Chanb4b36042007-12-20 19:59:30 -0800632 for (i = 0; i < bp->irq_nvecs; i++)
633 synchronize_irq(bp->irq_tbl[i].vector);
Michael Chanb6016b72005-05-26 13:03:09 -0700634}
635
636static void
Michael Chan35efa7c2007-12-20 19:56:37 -0800637bnx2_napi_disable(struct bnx2 *bp)
638{
Michael Chanb4b36042007-12-20 19:59:30 -0800639 int i;
640
641 for (i = 0; i < bp->irq_nvecs; i++)
642 napi_disable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800643}
644
645static void
646bnx2_napi_enable(struct bnx2 *bp)
647{
Michael Chanb4b36042007-12-20 19:59:30 -0800648 int i;
649
650 for (i = 0; i < bp->irq_nvecs; i++)
651 napi_enable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800652}
653
654static void
Michael Chan212f9932010-04-27 11:28:10 +0000655bnx2_netif_stop(struct bnx2 *bp, bool stop_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700656{
Michael Chan212f9932010-04-27 11:28:10 +0000657 if (stop_cnic)
658 bnx2_cnic_stop(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700659 if (netif_running(bp->dev)) {
Michael Chan35efa7c2007-12-20 19:56:37 -0800660 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700661 netif_tx_disable(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -0700662 }
Michael Chanb7466562009-12-20 18:40:18 -0800663 bnx2_disable_int_sync(bp);
Michael Chana0ba6762010-05-17 17:34:43 -0700664 netif_carrier_off(bp->dev); /* prevent tx timeout */
Michael Chanb6016b72005-05-26 13:03:09 -0700665}
666
667static void
Michael Chan212f9932010-04-27 11:28:10 +0000668bnx2_netif_start(struct bnx2 *bp, bool start_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700669{
670 if (atomic_dec_and_test(&bp->intr_sem)) {
671 if (netif_running(bp->dev)) {
Benjamin Li706bf242008-07-18 17:55:11 -0700672 netif_tx_wake_all_queues(bp->dev);
Michael Chana0ba6762010-05-17 17:34:43 -0700673 spin_lock_bh(&bp->phy_lock);
674 if (bp->link_up)
675 netif_carrier_on(bp->dev);
676 spin_unlock_bh(&bp->phy_lock);
Michael Chan35efa7c2007-12-20 19:56:37 -0800677 bnx2_napi_enable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700678 bnx2_enable_int(bp);
Michael Chan212f9932010-04-27 11:28:10 +0000679 if (start_cnic)
680 bnx2_cnic_start(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700681 }
682 }
683}
684
685static void
Michael Chan35e90102008-06-19 16:37:42 -0700686bnx2_free_tx_mem(struct bnx2 *bp)
687{
688 int i;
689
690 for (i = 0; i < bp->num_tx_rings; i++) {
691 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
692 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
693
694 if (txr->tx_desc_ring) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000695 dma_free_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
696 txr->tx_desc_ring,
697 txr->tx_desc_mapping);
Michael Chan35e90102008-06-19 16:37:42 -0700698 txr->tx_desc_ring = NULL;
699 }
700 kfree(txr->tx_buf_ring);
701 txr->tx_buf_ring = NULL;
702 }
703}
704
Michael Chanbb4f98a2008-06-19 16:38:19 -0700705static void
706bnx2_free_rx_mem(struct bnx2 *bp)
707{
708 int i;
709
710 for (i = 0; i < bp->num_rx_rings; i++) {
711 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
712 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
713 int j;
714
715 for (j = 0; j < bp->rx_max_ring; j++) {
716 if (rxr->rx_desc_ring[j])
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000717 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
718 rxr->rx_desc_ring[j],
719 rxr->rx_desc_mapping[j]);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700720 rxr->rx_desc_ring[j] = NULL;
721 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000722 vfree(rxr->rx_buf_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700723 rxr->rx_buf_ring = NULL;
724
725 for (j = 0; j < bp->rx_max_pg_ring; j++) {
726 if (rxr->rx_pg_desc_ring[j])
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000727 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
728 rxr->rx_pg_desc_ring[j],
729 rxr->rx_pg_desc_mapping[j]);
Michael Chan3298a732008-12-17 19:06:08 -0800730 rxr->rx_pg_desc_ring[j] = NULL;
Michael Chanbb4f98a2008-06-19 16:38:19 -0700731 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000732 vfree(rxr->rx_pg_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700733 rxr->rx_pg_ring = NULL;
734 }
735}
736
Michael Chan35e90102008-06-19 16:37:42 -0700737static int
738bnx2_alloc_tx_mem(struct bnx2 *bp)
739{
740 int i;
741
742 for (i = 0; i < bp->num_tx_rings; i++) {
743 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
744 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
745
746 txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
747 if (txr->tx_buf_ring == NULL)
748 return -ENOMEM;
749
750 txr->tx_desc_ring =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000751 dma_alloc_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
752 &txr->tx_desc_mapping, GFP_KERNEL);
Michael Chan35e90102008-06-19 16:37:42 -0700753 if (txr->tx_desc_ring == NULL)
754 return -ENOMEM;
755 }
756 return 0;
757}
758
Michael Chanbb4f98a2008-06-19 16:38:19 -0700759static int
760bnx2_alloc_rx_mem(struct bnx2 *bp)
761{
762 int i;
763
764 for (i = 0; i < bp->num_rx_rings; i++) {
765 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
766 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
767 int j;
768
769 rxr->rx_buf_ring =
770 vmalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
771 if (rxr->rx_buf_ring == NULL)
772 return -ENOMEM;
773
774 memset(rxr->rx_buf_ring, 0,
775 SW_RXBD_RING_SIZE * bp->rx_max_ring);
776
777 for (j = 0; j < bp->rx_max_ring; j++) {
778 rxr->rx_desc_ring[j] =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000779 dma_alloc_coherent(&bp->pdev->dev,
780 RXBD_RING_SIZE,
781 &rxr->rx_desc_mapping[j],
782 GFP_KERNEL);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700783 if (rxr->rx_desc_ring[j] == NULL)
784 return -ENOMEM;
785
786 }
787
788 if (bp->rx_pg_ring_size) {
789 rxr->rx_pg_ring = vmalloc(SW_RXPG_RING_SIZE *
790 bp->rx_max_pg_ring);
791 if (rxr->rx_pg_ring == NULL)
792 return -ENOMEM;
793
794 memset(rxr->rx_pg_ring, 0, SW_RXPG_RING_SIZE *
795 bp->rx_max_pg_ring);
796 }
797
798 for (j = 0; j < bp->rx_max_pg_ring; j++) {
799 rxr->rx_pg_desc_ring[j] =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000800 dma_alloc_coherent(&bp->pdev->dev,
801 RXBD_RING_SIZE,
802 &rxr->rx_pg_desc_mapping[j],
803 GFP_KERNEL);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700804 if (rxr->rx_pg_desc_ring[j] == NULL)
805 return -ENOMEM;
806
807 }
808 }
809 return 0;
810}
811
Michael Chan35e90102008-06-19 16:37:42 -0700812static void
Michael Chanb6016b72005-05-26 13:03:09 -0700813bnx2_free_mem(struct bnx2 *bp)
814{
Michael Chan13daffa2006-03-20 17:49:20 -0800815 int i;
Michael Chan43e80b82008-06-19 16:41:08 -0700816 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan13daffa2006-03-20 17:49:20 -0800817
Michael Chan35e90102008-06-19 16:37:42 -0700818 bnx2_free_tx_mem(bp);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700819 bnx2_free_rx_mem(bp);
Michael Chan35e90102008-06-19 16:37:42 -0700820
Michael Chan59b47d82006-11-19 14:10:45 -0800821 for (i = 0; i < bp->ctx_pages; i++) {
822 if (bp->ctx_blk[i]) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000823 dma_free_coherent(&bp->pdev->dev, BCM_PAGE_SIZE,
824 bp->ctx_blk[i],
825 bp->ctx_blk_mapping[i]);
Michael Chan59b47d82006-11-19 14:10:45 -0800826 bp->ctx_blk[i] = NULL;
827 }
828 }
Michael Chan43e80b82008-06-19 16:41:08 -0700829 if (bnapi->status_blk.msi) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000830 dma_free_coherent(&bp->pdev->dev, bp->status_stats_size,
831 bnapi->status_blk.msi,
832 bp->status_blk_mapping);
Michael Chan43e80b82008-06-19 16:41:08 -0700833 bnapi->status_blk.msi = NULL;
Michael Chan0f31f992006-03-23 01:12:38 -0800834 bp->stats_blk = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700835 }
Michael Chanb6016b72005-05-26 13:03:09 -0700836}
837
838static int
839bnx2_alloc_mem(struct bnx2 *bp)
840{
Michael Chan35e90102008-06-19 16:37:42 -0700841 int i, status_blk_size, err;
Michael Chan43e80b82008-06-19 16:41:08 -0700842 struct bnx2_napi *bnapi;
843 void *status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -0700844
Michael Chan0f31f992006-03-23 01:12:38 -0800845 /* Combine status and statistics blocks into one allocation. */
846 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
David S. Millerf86e82f2008-01-21 17:15:40 -0800847 if (bp->flags & BNX2_FLAG_MSIX_CAP)
Michael Chanb4b36042007-12-20 19:59:30 -0800848 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
849 BNX2_SBLK_MSIX_ALIGN_SIZE);
Michael Chan0f31f992006-03-23 01:12:38 -0800850 bp->status_stats_size = status_blk_size +
851 sizeof(struct statistics_block);
852
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000853 status_blk = dma_alloc_coherent(&bp->pdev->dev, bp->status_stats_size,
854 &bp->status_blk_mapping, GFP_KERNEL);
Michael Chan43e80b82008-06-19 16:41:08 -0700855 if (status_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -0700856 goto alloc_mem_err;
857
Michael Chan43e80b82008-06-19 16:41:08 -0700858 memset(status_blk, 0, bp->status_stats_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700859
Michael Chan43e80b82008-06-19 16:41:08 -0700860 bnapi = &bp->bnx2_napi[0];
861 bnapi->status_blk.msi = status_blk;
862 bnapi->hw_tx_cons_ptr =
863 &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
864 bnapi->hw_rx_cons_ptr =
865 &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
David S. Millerf86e82f2008-01-21 17:15:40 -0800866 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
Michael Chan379b39a2010-07-19 14:15:03 +0000867 for (i = 1; i < bp->irq_nvecs; i++) {
Michael Chan43e80b82008-06-19 16:41:08 -0700868 struct status_block_msix *sblk;
Michael Chanb4b36042007-12-20 19:59:30 -0800869
Michael Chan43e80b82008-06-19 16:41:08 -0700870 bnapi = &bp->bnx2_napi[i];
871
872 sblk = (void *) (status_blk +
873 BNX2_SBLK_MSIX_ALIGN_SIZE * i);
874 bnapi->status_blk.msix = sblk;
875 bnapi->hw_tx_cons_ptr =
876 &sblk->status_tx_quick_consumer_index;
877 bnapi->hw_rx_cons_ptr =
878 &sblk->status_rx_quick_consumer_index;
Michael Chanb4b36042007-12-20 19:59:30 -0800879 bnapi->int_num = i << 24;
880 }
881 }
Michael Chan35efa7c2007-12-20 19:56:37 -0800882
Michael Chan43e80b82008-06-19 16:41:08 -0700883 bp->stats_blk = status_blk + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700884
Michael Chan0f31f992006-03-23 01:12:38 -0800885 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700886
Michael Chan59b47d82006-11-19 14:10:45 -0800887 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
888 bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
889 if (bp->ctx_pages == 0)
890 bp->ctx_pages = 1;
891 for (i = 0; i < bp->ctx_pages; i++) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000892 bp->ctx_blk[i] = dma_alloc_coherent(&bp->pdev->dev,
Michael Chan59b47d82006-11-19 14:10:45 -0800893 BCM_PAGE_SIZE,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000894 &bp->ctx_blk_mapping[i],
895 GFP_KERNEL);
Michael Chan59b47d82006-11-19 14:10:45 -0800896 if (bp->ctx_blk[i] == NULL)
897 goto alloc_mem_err;
898 }
899 }
Michael Chan35e90102008-06-19 16:37:42 -0700900
Michael Chanbb4f98a2008-06-19 16:38:19 -0700901 err = bnx2_alloc_rx_mem(bp);
902 if (err)
903 goto alloc_mem_err;
904
Michael Chan35e90102008-06-19 16:37:42 -0700905 err = bnx2_alloc_tx_mem(bp);
906 if (err)
907 goto alloc_mem_err;
908
Michael Chanb6016b72005-05-26 13:03:09 -0700909 return 0;
910
911alloc_mem_err:
912 bnx2_free_mem(bp);
913 return -ENOMEM;
914}
915
916static void
Michael Chane3648b32005-11-04 08:51:21 -0800917bnx2_report_fw_link(struct bnx2 *bp)
918{
919 u32 fw_link_status = 0;
920
Michael Chan583c28e2008-01-21 19:51:35 -0800921 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -0700922 return;
923
Michael Chane3648b32005-11-04 08:51:21 -0800924 if (bp->link_up) {
925 u32 bmsr;
926
927 switch (bp->line_speed) {
928 case SPEED_10:
929 if (bp->duplex == DUPLEX_HALF)
930 fw_link_status = BNX2_LINK_STATUS_10HALF;
931 else
932 fw_link_status = BNX2_LINK_STATUS_10FULL;
933 break;
934 case SPEED_100:
935 if (bp->duplex == DUPLEX_HALF)
936 fw_link_status = BNX2_LINK_STATUS_100HALF;
937 else
938 fw_link_status = BNX2_LINK_STATUS_100FULL;
939 break;
940 case SPEED_1000:
941 if (bp->duplex == DUPLEX_HALF)
942 fw_link_status = BNX2_LINK_STATUS_1000HALF;
943 else
944 fw_link_status = BNX2_LINK_STATUS_1000FULL;
945 break;
946 case SPEED_2500:
947 if (bp->duplex == DUPLEX_HALF)
948 fw_link_status = BNX2_LINK_STATUS_2500HALF;
949 else
950 fw_link_status = BNX2_LINK_STATUS_2500FULL;
951 break;
952 }
953
954 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
955
956 if (bp->autoneg) {
957 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
958
Michael Chanca58c3a2007-05-03 13:22:52 -0700959 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
960 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800961
962 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
Michael Chan583c28e2008-01-21 19:51:35 -0800963 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
Michael Chane3648b32005-11-04 08:51:21 -0800964 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
965 else
966 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
967 }
968 }
969 else
970 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
971
Michael Chan2726d6e2008-01-29 21:35:05 -0800972 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
Michael Chane3648b32005-11-04 08:51:21 -0800973}
974
Michael Chan9b1084b2007-07-07 22:50:37 -0700975static char *
976bnx2_xceiver_str(struct bnx2 *bp)
977{
978 return ((bp->phy_port == PORT_FIBRE) ? "SerDes" :
Michael Chan583c28e2008-01-21 19:51:35 -0800979 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
Michael Chan9b1084b2007-07-07 22:50:37 -0700980 "Copper"));
981}
982
Michael Chane3648b32005-11-04 08:51:21 -0800983static void
Michael Chanb6016b72005-05-26 13:03:09 -0700984bnx2_report_link(struct bnx2 *bp)
985{
986 if (bp->link_up) {
987 netif_carrier_on(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +0000988 netdev_info(bp->dev, "NIC %s Link is Up, %d Mbps %s duplex",
989 bnx2_xceiver_str(bp),
990 bp->line_speed,
991 bp->duplex == DUPLEX_FULL ? "full" : "half");
Michael Chanb6016b72005-05-26 13:03:09 -0700992
993 if (bp->flow_ctrl) {
994 if (bp->flow_ctrl & FLOW_CTRL_RX) {
Joe Perches3a9c6a42010-02-17 15:01:51 +0000995 pr_cont(", receive ");
Michael Chanb6016b72005-05-26 13:03:09 -0700996 if (bp->flow_ctrl & FLOW_CTRL_TX)
Joe Perches3a9c6a42010-02-17 15:01:51 +0000997 pr_cont("& transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -0700998 }
999 else {
Joe Perches3a9c6a42010-02-17 15:01:51 +00001000 pr_cont(", transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -07001001 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00001002 pr_cont("flow control ON");
Michael Chanb6016b72005-05-26 13:03:09 -07001003 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00001004 pr_cont("\n");
1005 } else {
Michael Chanb6016b72005-05-26 13:03:09 -07001006 netif_carrier_off(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +00001007 netdev_err(bp->dev, "NIC %s Link is Down\n",
1008 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -07001009 }
Michael Chane3648b32005-11-04 08:51:21 -08001010
1011 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001012}
1013
1014static void
1015bnx2_resolve_flow_ctrl(struct bnx2 *bp)
1016{
1017 u32 local_adv, remote_adv;
1018
1019 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001020 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -07001021 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1022
1023 if (bp->duplex == DUPLEX_FULL) {
1024 bp->flow_ctrl = bp->req_flow_ctrl;
1025 }
1026 return;
1027 }
1028
1029 if (bp->duplex != DUPLEX_FULL) {
1030 return;
1031 }
1032
Michael Chan583c28e2008-01-21 19:51:35 -08001033 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan5b0c76a2005-11-04 08:45:49 -08001034 (CHIP_NUM(bp) == CHIP_NUM_5708)) {
1035 u32 val;
1036
1037 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1038 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
1039 bp->flow_ctrl |= FLOW_CTRL_TX;
1040 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
1041 bp->flow_ctrl |= FLOW_CTRL_RX;
1042 return;
1043 }
1044
Michael Chanca58c3a2007-05-03 13:22:52 -07001045 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1046 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001047
Michael Chan583c28e2008-01-21 19:51:35 -08001048 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001049 u32 new_local_adv = 0;
1050 u32 new_remote_adv = 0;
1051
1052 if (local_adv & ADVERTISE_1000XPAUSE)
1053 new_local_adv |= ADVERTISE_PAUSE_CAP;
1054 if (local_adv & ADVERTISE_1000XPSE_ASYM)
1055 new_local_adv |= ADVERTISE_PAUSE_ASYM;
1056 if (remote_adv & ADVERTISE_1000XPAUSE)
1057 new_remote_adv |= ADVERTISE_PAUSE_CAP;
1058 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
1059 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
1060
1061 local_adv = new_local_adv;
1062 remote_adv = new_remote_adv;
1063 }
1064
1065 /* See Table 28B-3 of 802.3ab-1999 spec. */
1066 if (local_adv & ADVERTISE_PAUSE_CAP) {
1067 if(local_adv & ADVERTISE_PAUSE_ASYM) {
1068 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1069 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1070 }
1071 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
1072 bp->flow_ctrl = FLOW_CTRL_RX;
1073 }
1074 }
1075 else {
1076 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1077 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1078 }
1079 }
1080 }
1081 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
1082 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
1083 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
1084
1085 bp->flow_ctrl = FLOW_CTRL_TX;
1086 }
1087 }
1088}
1089
1090static int
Michael Chan27a005b2007-05-03 13:23:41 -07001091bnx2_5709s_linkup(struct bnx2 *bp)
1092{
1093 u32 val, speed;
1094
1095 bp->link_up = 1;
1096
1097 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
1098 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
1099 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1100
1101 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
1102 bp->line_speed = bp->req_line_speed;
1103 bp->duplex = bp->req_duplex;
1104 return 0;
1105 }
1106 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
1107 switch (speed) {
1108 case MII_BNX2_GP_TOP_AN_SPEED_10:
1109 bp->line_speed = SPEED_10;
1110 break;
1111 case MII_BNX2_GP_TOP_AN_SPEED_100:
1112 bp->line_speed = SPEED_100;
1113 break;
1114 case MII_BNX2_GP_TOP_AN_SPEED_1G:
1115 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
1116 bp->line_speed = SPEED_1000;
1117 break;
1118 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
1119 bp->line_speed = SPEED_2500;
1120 break;
1121 }
1122 if (val & MII_BNX2_GP_TOP_AN_FD)
1123 bp->duplex = DUPLEX_FULL;
1124 else
1125 bp->duplex = DUPLEX_HALF;
1126 return 0;
1127}
1128
1129static int
Michael Chan5b0c76a2005-11-04 08:45:49 -08001130bnx2_5708s_linkup(struct bnx2 *bp)
1131{
1132 u32 val;
1133
1134 bp->link_up = 1;
1135 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1136 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
1137 case BCM5708S_1000X_STAT1_SPEED_10:
1138 bp->line_speed = SPEED_10;
1139 break;
1140 case BCM5708S_1000X_STAT1_SPEED_100:
1141 bp->line_speed = SPEED_100;
1142 break;
1143 case BCM5708S_1000X_STAT1_SPEED_1G:
1144 bp->line_speed = SPEED_1000;
1145 break;
1146 case BCM5708S_1000X_STAT1_SPEED_2G5:
1147 bp->line_speed = SPEED_2500;
1148 break;
1149 }
1150 if (val & BCM5708S_1000X_STAT1_FD)
1151 bp->duplex = DUPLEX_FULL;
1152 else
1153 bp->duplex = DUPLEX_HALF;
1154
1155 return 0;
1156}
1157
1158static int
1159bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -07001160{
1161 u32 bmcr, local_adv, remote_adv, common;
1162
1163 bp->link_up = 1;
1164 bp->line_speed = SPEED_1000;
1165
Michael Chanca58c3a2007-05-03 13:22:52 -07001166 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001167 if (bmcr & BMCR_FULLDPLX) {
1168 bp->duplex = DUPLEX_FULL;
1169 }
1170 else {
1171 bp->duplex = DUPLEX_HALF;
1172 }
1173
1174 if (!(bmcr & BMCR_ANENABLE)) {
1175 return 0;
1176 }
1177
Michael Chanca58c3a2007-05-03 13:22:52 -07001178 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1179 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001180
1181 common = local_adv & remote_adv;
1182 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
1183
1184 if (common & ADVERTISE_1000XFULL) {
1185 bp->duplex = DUPLEX_FULL;
1186 }
1187 else {
1188 bp->duplex = DUPLEX_HALF;
1189 }
1190 }
1191
1192 return 0;
1193}
1194
1195static int
1196bnx2_copper_linkup(struct bnx2 *bp)
1197{
1198 u32 bmcr;
1199
Michael Chanca58c3a2007-05-03 13:22:52 -07001200 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001201 if (bmcr & BMCR_ANENABLE) {
1202 u32 local_adv, remote_adv, common;
1203
1204 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
1205 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
1206
1207 common = local_adv & (remote_adv >> 2);
1208 if (common & ADVERTISE_1000FULL) {
1209 bp->line_speed = SPEED_1000;
1210 bp->duplex = DUPLEX_FULL;
1211 }
1212 else if (common & ADVERTISE_1000HALF) {
1213 bp->line_speed = SPEED_1000;
1214 bp->duplex = DUPLEX_HALF;
1215 }
1216 else {
Michael Chanca58c3a2007-05-03 13:22:52 -07001217 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1218 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001219
1220 common = local_adv & remote_adv;
1221 if (common & ADVERTISE_100FULL) {
1222 bp->line_speed = SPEED_100;
1223 bp->duplex = DUPLEX_FULL;
1224 }
1225 else if (common & ADVERTISE_100HALF) {
1226 bp->line_speed = SPEED_100;
1227 bp->duplex = DUPLEX_HALF;
1228 }
1229 else if (common & ADVERTISE_10FULL) {
1230 bp->line_speed = SPEED_10;
1231 bp->duplex = DUPLEX_FULL;
1232 }
1233 else if (common & ADVERTISE_10HALF) {
1234 bp->line_speed = SPEED_10;
1235 bp->duplex = DUPLEX_HALF;
1236 }
1237 else {
1238 bp->line_speed = 0;
1239 bp->link_up = 0;
1240 }
1241 }
1242 }
1243 else {
1244 if (bmcr & BMCR_SPEED100) {
1245 bp->line_speed = SPEED_100;
1246 }
1247 else {
1248 bp->line_speed = SPEED_10;
1249 }
1250 if (bmcr & BMCR_FULLDPLX) {
1251 bp->duplex = DUPLEX_FULL;
1252 }
1253 else {
1254 bp->duplex = DUPLEX_HALF;
1255 }
1256 }
1257
1258 return 0;
1259}
1260
Michael Chan83e3fc82008-01-29 21:37:17 -08001261static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07001262bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
Michael Chan83e3fc82008-01-29 21:37:17 -08001263{
Michael Chanbb4f98a2008-06-19 16:38:19 -07001264 u32 val, rx_cid_addr = GET_CID_ADDR(cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08001265
1266 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1267 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1268 val |= 0x02 << 8;
1269
1270 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1271 u32 lo_water, hi_water;
1272
1273 if (bp->flow_ctrl & FLOW_CTRL_TX)
1274 lo_water = BNX2_L2CTX_LO_WATER_MARK_DEFAULT;
1275 else
1276 lo_water = BNX2_L2CTX_LO_WATER_MARK_DIS;
1277 if (lo_water >= bp->rx_ring_size)
1278 lo_water = 0;
1279
Michael Chan57260262010-02-15 19:42:09 +00001280 hi_water = min_t(int, bp->rx_ring_size / 4, lo_water + 16);
Michael Chan83e3fc82008-01-29 21:37:17 -08001281
1282 if (hi_water <= lo_water)
1283 lo_water = 0;
1284
1285 hi_water /= BNX2_L2CTX_HI_WATER_MARK_SCALE;
1286 lo_water /= BNX2_L2CTX_LO_WATER_MARK_SCALE;
1287
1288 if (hi_water > 0xf)
1289 hi_water = 0xf;
1290 else if (hi_water == 0)
1291 lo_water = 0;
1292 val |= lo_water | (hi_water << BNX2_L2CTX_HI_WATER_MARK_SHIFT);
1293 }
1294 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1295}
1296
Michael Chanbb4f98a2008-06-19 16:38:19 -07001297static void
1298bnx2_init_all_rx_contexts(struct bnx2 *bp)
1299{
1300 int i;
1301 u32 cid;
1302
1303 for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
1304 if (i == 1)
1305 cid = RX_RSS_CID;
1306 bnx2_init_rx_context(bp, cid);
1307 }
1308}
1309
Benjamin Li344478d2008-09-18 16:38:24 -07001310static void
Michael Chanb6016b72005-05-26 13:03:09 -07001311bnx2_set_mac_link(struct bnx2 *bp)
1312{
1313 u32 val;
1314
1315 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
1316 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1317 (bp->duplex == DUPLEX_HALF)) {
1318 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
1319 }
1320
1321 /* Configure the EMAC mode register. */
1322 val = REG_RD(bp, BNX2_EMAC_MODE);
1323
1324 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -08001325 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08001326 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001327
1328 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001329 switch (bp->line_speed) {
1330 case SPEED_10:
Michael Chan59b47d82006-11-19 14:10:45 -08001331 if (CHIP_NUM(bp) != CHIP_NUM_5706) {
1332 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001333 break;
1334 }
1335 /* fall through */
1336 case SPEED_100:
1337 val |= BNX2_EMAC_MODE_PORT_MII;
1338 break;
1339 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -08001340 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001341 /* fall through */
1342 case SPEED_1000:
1343 val |= BNX2_EMAC_MODE_PORT_GMII;
1344 break;
1345 }
Michael Chanb6016b72005-05-26 13:03:09 -07001346 }
1347 else {
1348 val |= BNX2_EMAC_MODE_PORT_GMII;
1349 }
1350
1351 /* Set the MAC to operate in the appropriate duplex mode. */
1352 if (bp->duplex == DUPLEX_HALF)
1353 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
1354 REG_WR(bp, BNX2_EMAC_MODE, val);
1355
1356 /* Enable/disable rx PAUSE. */
1357 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1358
1359 if (bp->flow_ctrl & FLOW_CTRL_RX)
1360 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
1361 REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
1362
1363 /* Enable/disable tx PAUSE. */
1364 val = REG_RD(bp, BNX2_EMAC_TX_MODE);
1365 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1366
1367 if (bp->flow_ctrl & FLOW_CTRL_TX)
1368 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
1369 REG_WR(bp, BNX2_EMAC_TX_MODE, val);
1370
1371 /* Acknowledge the interrupt. */
1372 REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
1373
Michael Chan83e3fc82008-01-29 21:37:17 -08001374 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chanbb4f98a2008-06-19 16:38:19 -07001375 bnx2_init_all_rx_contexts(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001376}
1377
Michael Chan27a005b2007-05-03 13:23:41 -07001378static void
1379bnx2_enable_bmsr1(struct bnx2 *bp)
1380{
Michael Chan583c28e2008-01-21 19:51:35 -08001381 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001382 (CHIP_NUM(bp) == CHIP_NUM_5709))
1383 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1384 MII_BNX2_BLK_ADDR_GP_STATUS);
1385}
1386
1387static void
1388bnx2_disable_bmsr1(struct bnx2 *bp)
1389{
Michael Chan583c28e2008-01-21 19:51:35 -08001390 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001391 (CHIP_NUM(bp) == CHIP_NUM_5709))
1392 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1393 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1394}
1395
Michael Chanb6016b72005-05-26 13:03:09 -07001396static int
Michael Chan605a9e22007-05-03 13:23:13 -07001397bnx2_test_and_enable_2g5(struct bnx2 *bp)
1398{
1399 u32 up1;
1400 int ret = 1;
1401
Michael Chan583c28e2008-01-21 19:51:35 -08001402 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001403 return 0;
1404
1405 if (bp->autoneg & AUTONEG_SPEED)
1406 bp->advertising |= ADVERTISED_2500baseX_Full;
1407
Michael Chan27a005b2007-05-03 13:23:41 -07001408 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1409 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1410
Michael Chan605a9e22007-05-03 13:23:13 -07001411 bnx2_read_phy(bp, bp->mii_up1, &up1);
1412 if (!(up1 & BCM5708S_UP1_2G5)) {
1413 up1 |= BCM5708S_UP1_2G5;
1414 bnx2_write_phy(bp, bp->mii_up1, up1);
1415 ret = 0;
1416 }
1417
Michael Chan27a005b2007-05-03 13:23:41 -07001418 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1419 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1420 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1421
Michael Chan605a9e22007-05-03 13:23:13 -07001422 return ret;
1423}
1424
1425static int
1426bnx2_test_and_disable_2g5(struct bnx2 *bp)
1427{
1428 u32 up1;
1429 int ret = 0;
1430
Michael Chan583c28e2008-01-21 19:51:35 -08001431 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001432 return 0;
1433
Michael Chan27a005b2007-05-03 13:23:41 -07001434 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1435 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1436
Michael Chan605a9e22007-05-03 13:23:13 -07001437 bnx2_read_phy(bp, bp->mii_up1, &up1);
1438 if (up1 & BCM5708S_UP1_2G5) {
1439 up1 &= ~BCM5708S_UP1_2G5;
1440 bnx2_write_phy(bp, bp->mii_up1, up1);
1441 ret = 1;
1442 }
1443
Michael Chan27a005b2007-05-03 13:23:41 -07001444 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1445 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1446 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1447
Michael Chan605a9e22007-05-03 13:23:13 -07001448 return ret;
1449}
1450
1451static void
1452bnx2_enable_forced_2g5(struct bnx2 *bp)
1453{
Michael Chancbd68902010-06-08 07:21:30 +00001454 u32 uninitialized_var(bmcr);
1455 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001456
Michael Chan583c28e2008-01-21 19:51:35 -08001457 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001458 return;
1459
Michael Chan27a005b2007-05-03 13:23:41 -07001460 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1461 u32 val;
1462
1463 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1464 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001465 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1466 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1467 val |= MII_BNX2_SD_MISC1_FORCE |
1468 MII_BNX2_SD_MISC1_FORCE_2_5G;
1469 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1470 }
Michael Chan27a005b2007-05-03 13:23:41 -07001471
1472 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1473 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001474 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001475
1476 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001477 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1478 if (!err)
1479 bmcr |= BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc7079852009-11-02 23:17:42 +00001480 } else {
1481 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001482 }
1483
Michael Chancbd68902010-06-08 07:21:30 +00001484 if (err)
1485 return;
1486
Michael Chan605a9e22007-05-03 13:23:13 -07001487 if (bp->autoneg & AUTONEG_SPEED) {
1488 bmcr &= ~BMCR_ANENABLE;
1489 if (bp->req_duplex == DUPLEX_FULL)
1490 bmcr |= BMCR_FULLDPLX;
1491 }
1492 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1493}
1494
1495static void
1496bnx2_disable_forced_2g5(struct bnx2 *bp)
1497{
Michael Chancbd68902010-06-08 07:21:30 +00001498 u32 uninitialized_var(bmcr);
1499 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001500
Michael Chan583c28e2008-01-21 19:51:35 -08001501 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001502 return;
1503
Michael Chan27a005b2007-05-03 13:23:41 -07001504 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1505 u32 val;
1506
1507 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1508 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001509 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1510 val &= ~MII_BNX2_SD_MISC1_FORCE;
1511 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1512 }
Michael Chan27a005b2007-05-03 13:23:41 -07001513
1514 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1515 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001516 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001517
1518 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001519 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1520 if (!err)
1521 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc7079852009-11-02 23:17:42 +00001522 } else {
1523 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001524 }
1525
Michael Chancbd68902010-06-08 07:21:30 +00001526 if (err)
1527 return;
1528
Michael Chan605a9e22007-05-03 13:23:13 -07001529 if (bp->autoneg & AUTONEG_SPEED)
1530 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1531 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1532}
1533
Michael Chanb2fadea2008-01-21 17:07:06 -08001534static void
1535bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1536{
1537 u32 val;
1538
1539 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1540 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1541 if (start)
1542 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1543 else
1544 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1545}
1546
Michael Chan605a9e22007-05-03 13:23:13 -07001547static int
Michael Chanb6016b72005-05-26 13:03:09 -07001548bnx2_set_link(struct bnx2 *bp)
1549{
1550 u32 bmsr;
1551 u8 link_up;
1552
Michael Chan80be4432006-11-19 14:07:28 -08001553 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001554 bp->link_up = 1;
1555 return 0;
1556 }
1557
Michael Chan583c28e2008-01-21 19:51:35 -08001558 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001559 return 0;
1560
Michael Chanb6016b72005-05-26 13:03:09 -07001561 link_up = bp->link_up;
1562
Michael Chan27a005b2007-05-03 13:23:41 -07001563 bnx2_enable_bmsr1(bp);
1564 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1565 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1566 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001567
Michael Chan583c28e2008-01-21 19:51:35 -08001568 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chanb6016b72005-05-26 13:03:09 -07001569 (CHIP_NUM(bp) == CHIP_NUM_5706)) {
Michael Chana2724e22008-02-23 19:47:44 -08001570 u32 val, an_dbg;
Michael Chanb6016b72005-05-26 13:03:09 -07001571
Michael Chan583c28e2008-01-21 19:51:35 -08001572 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001573 bnx2_5706s_force_link_dn(bp, 0);
Michael Chan583c28e2008-01-21 19:51:35 -08001574 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
Michael Chanb2fadea2008-01-21 17:07:06 -08001575 }
Michael Chanb6016b72005-05-26 13:03:09 -07001576 val = REG_RD(bp, BNX2_EMAC_STATUS);
Michael Chana2724e22008-02-23 19:47:44 -08001577
1578 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1579 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1580 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1581
1582 if ((val & BNX2_EMAC_STATUS_LINK) &&
1583 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
Michael Chanb6016b72005-05-26 13:03:09 -07001584 bmsr |= BMSR_LSTATUS;
1585 else
1586 bmsr &= ~BMSR_LSTATUS;
1587 }
1588
1589 if (bmsr & BMSR_LSTATUS) {
1590 bp->link_up = 1;
1591
Michael Chan583c28e2008-01-21 19:51:35 -08001592 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001593 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1594 bnx2_5706s_linkup(bp);
1595 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
1596 bnx2_5708s_linkup(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001597 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
1598 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001599 }
1600 else {
1601 bnx2_copper_linkup(bp);
1602 }
1603 bnx2_resolve_flow_ctrl(bp);
1604 }
1605 else {
Michael Chan583c28e2008-01-21 19:51:35 -08001606 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001607 (bp->autoneg & AUTONEG_SPEED))
1608 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001609
Michael Chan583c28e2008-01-21 19:51:35 -08001610 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001611 u32 bmcr;
1612
1613 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1614 bmcr |= BMCR_ANENABLE;
1615 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1616
Michael Chan583c28e2008-01-21 19:51:35 -08001617 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb2fadea2008-01-21 17:07:06 -08001618 }
Michael Chanb6016b72005-05-26 13:03:09 -07001619 bp->link_up = 0;
1620 }
1621
1622 if (bp->link_up != link_up) {
1623 bnx2_report_link(bp);
1624 }
1625
1626 bnx2_set_mac_link(bp);
1627
1628 return 0;
1629}
1630
1631static int
1632bnx2_reset_phy(struct bnx2 *bp)
1633{
1634 int i;
1635 u32 reg;
1636
Michael Chanca58c3a2007-05-03 13:22:52 -07001637 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001638
1639#define PHY_RESET_MAX_WAIT 100
1640 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1641 udelay(10);
1642
Michael Chanca58c3a2007-05-03 13:22:52 -07001643 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001644 if (!(reg & BMCR_RESET)) {
1645 udelay(20);
1646 break;
1647 }
1648 }
1649 if (i == PHY_RESET_MAX_WAIT) {
1650 return -EBUSY;
1651 }
1652 return 0;
1653}
1654
1655static u32
1656bnx2_phy_get_pause_adv(struct bnx2 *bp)
1657{
1658 u32 adv = 0;
1659
1660 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1661 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1662
Michael Chan583c28e2008-01-21 19:51:35 -08001663 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001664 adv = ADVERTISE_1000XPAUSE;
1665 }
1666 else {
1667 adv = ADVERTISE_PAUSE_CAP;
1668 }
1669 }
1670 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001671 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001672 adv = ADVERTISE_1000XPSE_ASYM;
1673 }
1674 else {
1675 adv = ADVERTISE_PAUSE_ASYM;
1676 }
1677 }
1678 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001679 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001680 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1681 }
1682 else {
1683 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1684 }
1685 }
1686 return adv;
1687}
1688
Michael Chana2f13892008-07-14 22:38:23 -07001689static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
Michael Chan0d8a6572007-07-07 22:49:43 -07001690
Michael Chanb6016b72005-05-26 13:03:09 -07001691static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001692bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001693__releases(&bp->phy_lock)
1694__acquires(&bp->phy_lock)
Michael Chan0d8a6572007-07-07 22:49:43 -07001695{
1696 u32 speed_arg = 0, pause_adv;
1697
1698 pause_adv = bnx2_phy_get_pause_adv(bp);
1699
1700 if (bp->autoneg & AUTONEG_SPEED) {
1701 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1702 if (bp->advertising & ADVERTISED_10baseT_Half)
1703 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1704 if (bp->advertising & ADVERTISED_10baseT_Full)
1705 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1706 if (bp->advertising & ADVERTISED_100baseT_Half)
1707 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1708 if (bp->advertising & ADVERTISED_100baseT_Full)
1709 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1710 if (bp->advertising & ADVERTISED_1000baseT_Full)
1711 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1712 if (bp->advertising & ADVERTISED_2500baseX_Full)
1713 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1714 } else {
1715 if (bp->req_line_speed == SPEED_2500)
1716 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1717 else if (bp->req_line_speed == SPEED_1000)
1718 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1719 else if (bp->req_line_speed == SPEED_100) {
1720 if (bp->req_duplex == DUPLEX_FULL)
1721 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1722 else
1723 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1724 } else if (bp->req_line_speed == SPEED_10) {
1725 if (bp->req_duplex == DUPLEX_FULL)
1726 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1727 else
1728 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1729 }
1730 }
1731
1732 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1733 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
Michael Chanc26736e2008-01-31 17:07:21 -08001734 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
Michael Chan0d8a6572007-07-07 22:49:43 -07001735 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1736
1737 if (port == PORT_TP)
1738 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1739 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1740
Michael Chan2726d6e2008-01-29 21:35:05 -08001741 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
Michael Chan0d8a6572007-07-07 22:49:43 -07001742
1743 spin_unlock_bh(&bp->phy_lock);
Michael Chana2f13892008-07-14 22:38:23 -07001744 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
Michael Chan0d8a6572007-07-07 22:49:43 -07001745 spin_lock_bh(&bp->phy_lock);
1746
1747 return 0;
1748}
1749
1750static int
1751bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001752__releases(&bp->phy_lock)
1753__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07001754{
Michael Chan605a9e22007-05-03 13:23:13 -07001755 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001756 u32 new_adv = 0;
1757
Michael Chan583c28e2008-01-21 19:51:35 -08001758 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001759 return (bnx2_setup_remote_phy(bp, port));
1760
Michael Chanb6016b72005-05-26 13:03:09 -07001761 if (!(bp->autoneg & AUTONEG_SPEED)) {
1762 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001763 int force_link_down = 0;
1764
Michael Chan605a9e22007-05-03 13:23:13 -07001765 if (bp->req_line_speed == SPEED_2500) {
1766 if (!bnx2_test_and_enable_2g5(bp))
1767 force_link_down = 1;
1768 } else if (bp->req_line_speed == SPEED_1000) {
1769 if (bnx2_test_and_disable_2g5(bp))
1770 force_link_down = 1;
1771 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001772 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001773 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1774
Michael Chanca58c3a2007-05-03 13:22:52 -07001775 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001776 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001777 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001778
Michael Chan27a005b2007-05-03 13:23:41 -07001779 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1780 if (bp->req_line_speed == SPEED_2500)
1781 bnx2_enable_forced_2g5(bp);
1782 else if (bp->req_line_speed == SPEED_1000) {
1783 bnx2_disable_forced_2g5(bp);
1784 new_bmcr &= ~0x2000;
1785 }
1786
1787 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001788 if (bp->req_line_speed == SPEED_2500)
1789 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1790 else
1791 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001792 }
1793
Michael Chanb6016b72005-05-26 13:03:09 -07001794 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001795 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001796 new_bmcr |= BMCR_FULLDPLX;
1797 }
1798 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001799 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001800 new_bmcr &= ~BMCR_FULLDPLX;
1801 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001802 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001803 /* Force a link down visible on the other side */
1804 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001805 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001806 ~(ADVERTISE_1000XFULL |
1807 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001808 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001809 BMCR_ANRESTART | BMCR_ANENABLE);
1810
1811 bp->link_up = 0;
1812 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001813 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001814 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001815 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001816 bnx2_write_phy(bp, bp->mii_adv, adv);
1817 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001818 } else {
1819 bnx2_resolve_flow_ctrl(bp);
1820 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001821 }
1822 return 0;
1823 }
1824
Michael Chan605a9e22007-05-03 13:23:13 -07001825 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001826
Michael Chanb6016b72005-05-26 13:03:09 -07001827 if (bp->advertising & ADVERTISED_1000baseT_Full)
1828 new_adv |= ADVERTISE_1000XFULL;
1829
1830 new_adv |= bnx2_phy_get_pause_adv(bp);
1831
Michael Chanca58c3a2007-05-03 13:22:52 -07001832 bnx2_read_phy(bp, bp->mii_adv, &adv);
1833 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001834
1835 bp->serdes_an_pending = 0;
1836 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1837 /* Force a link down visible on the other side */
1838 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001839 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001840 spin_unlock_bh(&bp->phy_lock);
1841 msleep(20);
1842 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001843 }
1844
Michael Chanca58c3a2007-05-03 13:22:52 -07001845 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1846 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001847 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001848 /* Speed up link-up time when the link partner
1849 * does not autonegotiate which is very common
1850 * in blade servers. Some blade servers use
1851 * IPMI for kerboard input and it's important
1852 * to minimize link disruptions. Autoneg. involves
1853 * exchanging base pages plus 3 next pages and
1854 * normally completes in about 120 msec.
1855 */
Michael Chan40105c02008-11-12 16:02:45 -08001856 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08001857 bp->serdes_an_pending = 1;
1858 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001859 } else {
1860 bnx2_resolve_flow_ctrl(bp);
1861 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001862 }
1863
1864 return 0;
1865}
1866
1867#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chan583c28e2008-01-21 19:51:35 -08001868 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
Michael Chandeaf3912007-07-07 22:48:00 -07001869 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1870 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001871
1872#define ETHTOOL_ALL_COPPER_SPEED \
1873 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1874 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1875 ADVERTISED_1000baseT_Full)
1876
1877#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1878 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001879
Michael Chanb6016b72005-05-26 13:03:09 -07001880#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1881
Michael Chandeaf3912007-07-07 22:48:00 -07001882static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001883bnx2_set_default_remote_link(struct bnx2 *bp)
1884{
1885 u32 link;
1886
1887 if (bp->phy_port == PORT_TP)
Michael Chan2726d6e2008-01-29 21:35:05 -08001888 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001889 else
Michael Chan2726d6e2008-01-29 21:35:05 -08001890 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001891
1892 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1893 bp->req_line_speed = 0;
1894 bp->autoneg |= AUTONEG_SPEED;
1895 bp->advertising = ADVERTISED_Autoneg;
1896 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1897 bp->advertising |= ADVERTISED_10baseT_Half;
1898 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1899 bp->advertising |= ADVERTISED_10baseT_Full;
1900 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1901 bp->advertising |= ADVERTISED_100baseT_Half;
1902 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1903 bp->advertising |= ADVERTISED_100baseT_Full;
1904 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1905 bp->advertising |= ADVERTISED_1000baseT_Full;
1906 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1907 bp->advertising |= ADVERTISED_2500baseX_Full;
1908 } else {
1909 bp->autoneg = 0;
1910 bp->advertising = 0;
1911 bp->req_duplex = DUPLEX_FULL;
1912 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1913 bp->req_line_speed = SPEED_10;
1914 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1915 bp->req_duplex = DUPLEX_HALF;
1916 }
1917 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1918 bp->req_line_speed = SPEED_100;
1919 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1920 bp->req_duplex = DUPLEX_HALF;
1921 }
1922 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1923 bp->req_line_speed = SPEED_1000;
1924 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1925 bp->req_line_speed = SPEED_2500;
1926 }
1927}
1928
1929static void
Michael Chandeaf3912007-07-07 22:48:00 -07001930bnx2_set_default_link(struct bnx2 *bp)
1931{
Harvey Harrisonab598592008-05-01 02:47:38 -07001932 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1933 bnx2_set_default_remote_link(bp);
1934 return;
1935 }
Michael Chan0d8a6572007-07-07 22:49:43 -07001936
Michael Chandeaf3912007-07-07 22:48:00 -07001937 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1938 bp->req_line_speed = 0;
Michael Chan583c28e2008-01-21 19:51:35 -08001939 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chandeaf3912007-07-07 22:48:00 -07001940 u32 reg;
1941
1942 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1943
Michael Chan2726d6e2008-01-29 21:35:05 -08001944 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
Michael Chandeaf3912007-07-07 22:48:00 -07001945 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1946 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1947 bp->autoneg = 0;
1948 bp->req_line_speed = bp->line_speed = SPEED_1000;
1949 bp->req_duplex = DUPLEX_FULL;
1950 }
1951 } else
1952 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1953}
1954
Michael Chan0d8a6572007-07-07 22:49:43 -07001955static void
Michael Chandf149d72007-07-07 22:51:36 -07001956bnx2_send_heart_beat(struct bnx2 *bp)
1957{
1958 u32 msg;
1959 u32 addr;
1960
1961 spin_lock(&bp->indirect_lock);
1962 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1963 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
1964 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1965 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
1966 spin_unlock(&bp->indirect_lock);
1967}
1968
1969static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001970bnx2_remote_phy_event(struct bnx2 *bp)
1971{
1972 u32 msg;
1973 u8 link_up = bp->link_up;
1974 u8 old_port;
1975
Michael Chan2726d6e2008-01-29 21:35:05 -08001976 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07001977
Michael Chandf149d72007-07-07 22:51:36 -07001978 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1979 bnx2_send_heart_beat(bp);
1980
1981 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1982
Michael Chan0d8a6572007-07-07 22:49:43 -07001983 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1984 bp->link_up = 0;
1985 else {
1986 u32 speed;
1987
1988 bp->link_up = 1;
1989 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1990 bp->duplex = DUPLEX_FULL;
1991 switch (speed) {
1992 case BNX2_LINK_STATUS_10HALF:
1993 bp->duplex = DUPLEX_HALF;
1994 case BNX2_LINK_STATUS_10FULL:
1995 bp->line_speed = SPEED_10;
1996 break;
1997 case BNX2_LINK_STATUS_100HALF:
1998 bp->duplex = DUPLEX_HALF;
1999 case BNX2_LINK_STATUS_100BASE_T4:
2000 case BNX2_LINK_STATUS_100FULL:
2001 bp->line_speed = SPEED_100;
2002 break;
2003 case BNX2_LINK_STATUS_1000HALF:
2004 bp->duplex = DUPLEX_HALF;
2005 case BNX2_LINK_STATUS_1000FULL:
2006 bp->line_speed = SPEED_1000;
2007 break;
2008 case BNX2_LINK_STATUS_2500HALF:
2009 bp->duplex = DUPLEX_HALF;
2010 case BNX2_LINK_STATUS_2500FULL:
2011 bp->line_speed = SPEED_2500;
2012 break;
2013 default:
2014 bp->line_speed = 0;
2015 break;
2016 }
2017
Michael Chan0d8a6572007-07-07 22:49:43 -07002018 bp->flow_ctrl = 0;
2019 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
2020 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
2021 if (bp->duplex == DUPLEX_FULL)
2022 bp->flow_ctrl = bp->req_flow_ctrl;
2023 } else {
2024 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
2025 bp->flow_ctrl |= FLOW_CTRL_TX;
2026 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
2027 bp->flow_ctrl |= FLOW_CTRL_RX;
2028 }
2029
2030 old_port = bp->phy_port;
2031 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
2032 bp->phy_port = PORT_FIBRE;
2033 else
2034 bp->phy_port = PORT_TP;
2035
2036 if (old_port != bp->phy_port)
2037 bnx2_set_default_link(bp);
2038
Michael Chan0d8a6572007-07-07 22:49:43 -07002039 }
2040 if (bp->link_up != link_up)
2041 bnx2_report_link(bp);
2042
2043 bnx2_set_mac_link(bp);
2044}
2045
2046static int
2047bnx2_set_remote_link(struct bnx2 *bp)
2048{
2049 u32 evt_code;
2050
Michael Chan2726d6e2008-01-29 21:35:05 -08002051 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07002052 switch (evt_code) {
2053 case BNX2_FW_EVT_CODE_LINK_EVENT:
2054 bnx2_remote_phy_event(bp);
2055 break;
2056 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
2057 default:
Michael Chandf149d72007-07-07 22:51:36 -07002058 bnx2_send_heart_beat(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07002059 break;
2060 }
2061 return 0;
2062}
2063
Michael Chanb6016b72005-05-26 13:03:09 -07002064static int
2065bnx2_setup_copper_phy(struct bnx2 *bp)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002066__releases(&bp->phy_lock)
2067__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002068{
2069 u32 bmcr;
2070 u32 new_bmcr;
2071
Michael Chanca58c3a2007-05-03 13:22:52 -07002072 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002073
2074 if (bp->autoneg & AUTONEG_SPEED) {
2075 u32 adv_reg, adv1000_reg;
2076 u32 new_adv_reg = 0;
2077 u32 new_adv1000_reg = 0;
2078
Michael Chanca58c3a2007-05-03 13:22:52 -07002079 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07002080 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
2081 ADVERTISE_PAUSE_ASYM);
2082
2083 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
2084 adv1000_reg &= PHY_ALL_1000_SPEED;
2085
2086 if (bp->advertising & ADVERTISED_10baseT_Half)
2087 new_adv_reg |= ADVERTISE_10HALF;
2088 if (bp->advertising & ADVERTISED_10baseT_Full)
2089 new_adv_reg |= ADVERTISE_10FULL;
2090 if (bp->advertising & ADVERTISED_100baseT_Half)
2091 new_adv_reg |= ADVERTISE_100HALF;
2092 if (bp->advertising & ADVERTISED_100baseT_Full)
2093 new_adv_reg |= ADVERTISE_100FULL;
2094 if (bp->advertising & ADVERTISED_1000baseT_Full)
2095 new_adv1000_reg |= ADVERTISE_1000FULL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002096
Michael Chanb6016b72005-05-26 13:03:09 -07002097 new_adv_reg |= ADVERTISE_CSMA;
2098
2099 new_adv_reg |= bnx2_phy_get_pause_adv(bp);
2100
2101 if ((adv1000_reg != new_adv1000_reg) ||
2102 (adv_reg != new_adv_reg) ||
2103 ((bmcr & BMCR_ANENABLE) == 0)) {
2104
Michael Chanca58c3a2007-05-03 13:22:52 -07002105 bnx2_write_phy(bp, bp->mii_adv, new_adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07002106 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000_reg);
Michael Chanca58c3a2007-05-03 13:22:52 -07002107 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07002108 BMCR_ANENABLE);
2109 }
2110 else if (bp->link_up) {
2111 /* Flow ctrl may have changed from auto to forced */
2112 /* or vice-versa. */
2113
2114 bnx2_resolve_flow_ctrl(bp);
2115 bnx2_set_mac_link(bp);
2116 }
2117 return 0;
2118 }
2119
2120 new_bmcr = 0;
2121 if (bp->req_line_speed == SPEED_100) {
2122 new_bmcr |= BMCR_SPEED100;
2123 }
2124 if (bp->req_duplex == DUPLEX_FULL) {
2125 new_bmcr |= BMCR_FULLDPLX;
2126 }
2127 if (new_bmcr != bmcr) {
2128 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07002129
Michael Chanca58c3a2007-05-03 13:22:52 -07002130 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2131 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002132
Michael Chanb6016b72005-05-26 13:03:09 -07002133 if (bmsr & BMSR_LSTATUS) {
2134 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07002135 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08002136 spin_unlock_bh(&bp->phy_lock);
2137 msleep(50);
2138 spin_lock_bh(&bp->phy_lock);
2139
Michael Chanca58c3a2007-05-03 13:22:52 -07002140 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2141 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07002142 }
2143
Michael Chanca58c3a2007-05-03 13:22:52 -07002144 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002145
2146 /* Normally, the new speed is setup after the link has
2147 * gone down and up again. In some cases, link will not go
2148 * down so we need to set up the new speed here.
2149 */
2150 if (bmsr & BMSR_LSTATUS) {
2151 bp->line_speed = bp->req_line_speed;
2152 bp->duplex = bp->req_duplex;
2153 bnx2_resolve_flow_ctrl(bp);
2154 bnx2_set_mac_link(bp);
2155 }
Michael Chan27a005b2007-05-03 13:23:41 -07002156 } else {
2157 bnx2_resolve_flow_ctrl(bp);
2158 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002159 }
2160 return 0;
2161}
2162
2163static int
Michael Chan0d8a6572007-07-07 22:49:43 -07002164bnx2_setup_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002165__releases(&bp->phy_lock)
2166__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002167{
2168 if (bp->loopback == MAC_LOOPBACK)
2169 return 0;
2170
Michael Chan583c28e2008-01-21 19:51:35 -08002171 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07002172 return (bnx2_setup_serdes_phy(bp, port));
Michael Chanb6016b72005-05-26 13:03:09 -07002173 }
2174 else {
2175 return (bnx2_setup_copper_phy(bp));
2176 }
2177}
2178
2179static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002180bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan27a005b2007-05-03 13:23:41 -07002181{
2182 u32 val;
2183
2184 bp->mii_bmcr = MII_BMCR + 0x10;
2185 bp->mii_bmsr = MII_BMSR + 0x10;
2186 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
2187 bp->mii_adv = MII_ADVERTISE + 0x10;
2188 bp->mii_lpa = MII_LPA + 0x10;
2189 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
2190
2191 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
2192 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
2193
2194 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chan9a120bc2008-05-16 22:17:45 -07002195 if (reset_phy)
2196 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002197
2198 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
2199
2200 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
2201 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
2202 val |= MII_BNX2_SD_1000XCTL1_FIBER;
2203 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
2204
2205 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
2206 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
Michael Chan583c28e2008-01-21 19:51:35 -08002207 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan27a005b2007-05-03 13:23:41 -07002208 val |= BCM5708S_UP1_2G5;
2209 else
2210 val &= ~BCM5708S_UP1_2G5;
2211 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
2212
2213 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
2214 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
2215 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
2216 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
2217
2218 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
2219
2220 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
2221 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
2222 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
2223
2224 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
2225
2226 return 0;
2227}
2228
2229static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002230bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan5b0c76a2005-11-04 08:45:49 -08002231{
2232 u32 val;
2233
Michael Chan9a120bc2008-05-16 22:17:45 -07002234 if (reset_phy)
2235 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002236
2237 bp->mii_up1 = BCM5708S_UP1;
2238
Michael Chan5b0c76a2005-11-04 08:45:49 -08002239 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
2240 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
2241 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2242
2243 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
2244 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
2245 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
2246
2247 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
2248 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
2249 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
2250
Michael Chan583c28e2008-01-21 19:51:35 -08002251 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002252 bnx2_read_phy(bp, BCM5708S_UP1, &val);
2253 val |= BCM5708S_UP1_2G5;
2254 bnx2_write_phy(bp, BCM5708S_UP1, val);
2255 }
2256
2257 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
Michael Chandda1e392006-01-23 16:08:14 -08002258 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
2259 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002260 /* increase tx signal amplitude */
2261 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2262 BCM5708S_BLK_ADDR_TX_MISC);
2263 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
2264 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
2265 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
2266 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2267 }
2268
Michael Chan2726d6e2008-01-29 21:35:05 -08002269 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08002270 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
2271
2272 if (val) {
2273 u32 is_backplane;
2274
Michael Chan2726d6e2008-01-29 21:35:05 -08002275 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002276 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
2277 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2278 BCM5708S_BLK_ADDR_TX_MISC);
2279 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
2280 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2281 BCM5708S_BLK_ADDR_DIG);
2282 }
2283 }
2284 return 0;
2285}
2286
2287static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002288bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002289{
Michael Chan9a120bc2008-05-16 22:17:45 -07002290 if (reset_phy)
2291 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002292
Michael Chan583c28e2008-01-21 19:51:35 -08002293 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb6016b72005-05-26 13:03:09 -07002294
Michael Chan59b47d82006-11-19 14:10:45 -08002295 if (CHIP_NUM(bp) == CHIP_NUM_5706)
2296 REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07002297
2298 if (bp->dev->mtu > 1500) {
2299 u32 val;
2300
2301 /* Set extended packet length bit */
2302 bnx2_write_phy(bp, 0x18, 0x7);
2303 bnx2_read_phy(bp, 0x18, &val);
2304 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2305
2306 bnx2_write_phy(bp, 0x1c, 0x6c00);
2307 bnx2_read_phy(bp, 0x1c, &val);
2308 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2309 }
2310 else {
2311 u32 val;
2312
2313 bnx2_write_phy(bp, 0x18, 0x7);
2314 bnx2_read_phy(bp, 0x18, &val);
2315 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2316
2317 bnx2_write_phy(bp, 0x1c, 0x6c00);
2318 bnx2_read_phy(bp, 0x1c, &val);
2319 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2320 }
2321
2322 return 0;
2323}
2324
2325static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002326bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002327{
Michael Chan5b0c76a2005-11-04 08:45:49 -08002328 u32 val;
2329
Michael Chan9a120bc2008-05-16 22:17:45 -07002330 if (reset_phy)
2331 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002332
Michael Chan583c28e2008-01-21 19:51:35 -08002333 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07002334 bnx2_write_phy(bp, 0x18, 0x0c00);
2335 bnx2_write_phy(bp, 0x17, 0x000a);
2336 bnx2_write_phy(bp, 0x15, 0x310b);
2337 bnx2_write_phy(bp, 0x17, 0x201f);
2338 bnx2_write_phy(bp, 0x15, 0x9506);
2339 bnx2_write_phy(bp, 0x17, 0x401f);
2340 bnx2_write_phy(bp, 0x15, 0x14e2);
2341 bnx2_write_phy(bp, 0x18, 0x0400);
2342 }
2343
Michael Chan583c28e2008-01-21 19:51:35 -08002344 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
Michael Chanb659f442007-02-02 00:46:35 -08002345 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2346 MII_BNX2_DSP_EXPAND_REG | 0x8);
2347 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2348 val &= ~(1 << 8);
2349 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2350 }
2351
Michael Chanb6016b72005-05-26 13:03:09 -07002352 if (bp->dev->mtu > 1500) {
Michael Chanb6016b72005-05-26 13:03:09 -07002353 /* Set extended packet length bit */
2354 bnx2_write_phy(bp, 0x18, 0x7);
2355 bnx2_read_phy(bp, 0x18, &val);
2356 bnx2_write_phy(bp, 0x18, val | 0x4000);
2357
2358 bnx2_read_phy(bp, 0x10, &val);
2359 bnx2_write_phy(bp, 0x10, val | 0x1);
2360 }
2361 else {
Michael Chanb6016b72005-05-26 13:03:09 -07002362 bnx2_write_phy(bp, 0x18, 0x7);
2363 bnx2_read_phy(bp, 0x18, &val);
2364 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2365
2366 bnx2_read_phy(bp, 0x10, &val);
2367 bnx2_write_phy(bp, 0x10, val & ~0x1);
2368 }
2369
Michael Chan5b0c76a2005-11-04 08:45:49 -08002370 /* ethernet@wirespeed */
2371 bnx2_write_phy(bp, 0x18, 0x7007);
2372 bnx2_read_phy(bp, 0x18, &val);
2373 bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
Michael Chanb6016b72005-05-26 13:03:09 -07002374 return 0;
2375}
2376
2377
2378static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002379bnx2_init_phy(struct bnx2 *bp, int reset_phy)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002380__releases(&bp->phy_lock)
2381__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002382{
2383 u32 val;
2384 int rc = 0;
2385
Michael Chan583c28e2008-01-21 19:51:35 -08002386 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2387 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
Michael Chanb6016b72005-05-26 13:03:09 -07002388
Michael Chanca58c3a2007-05-03 13:22:52 -07002389 bp->mii_bmcr = MII_BMCR;
2390 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07002391 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07002392 bp->mii_adv = MII_ADVERTISE;
2393 bp->mii_lpa = MII_LPA;
2394
Michael Chanb6016b72005-05-26 13:03:09 -07002395 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
2396
Michael Chan583c28e2008-01-21 19:51:35 -08002397 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07002398 goto setup_phy;
2399
Michael Chanb6016b72005-05-26 13:03:09 -07002400 bnx2_read_phy(bp, MII_PHYSID1, &val);
2401 bp->phy_id = val << 16;
2402 bnx2_read_phy(bp, MII_PHYSID2, &val);
2403 bp->phy_id |= val & 0xffff;
2404
Michael Chan583c28e2008-01-21 19:51:35 -08002405 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002406 if (CHIP_NUM(bp) == CHIP_NUM_5706)
Michael Chan9a120bc2008-05-16 22:17:45 -07002407 rc = bnx2_init_5706s_phy(bp, reset_phy);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002408 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan9a120bc2008-05-16 22:17:45 -07002409 rc = bnx2_init_5708s_phy(bp, reset_phy);
Michael Chan27a005b2007-05-03 13:23:41 -07002410 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan9a120bc2008-05-16 22:17:45 -07002411 rc = bnx2_init_5709s_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002412 }
2413 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07002414 rc = bnx2_init_copper_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002415 }
2416
Michael Chan0d8a6572007-07-07 22:49:43 -07002417setup_phy:
2418 if (!rc)
2419 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07002420
2421 return rc;
2422}
2423
2424static int
2425bnx2_set_mac_loopback(struct bnx2 *bp)
2426{
2427 u32 mac_mode;
2428
2429 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2430 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2431 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
2432 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2433 bp->link_up = 1;
2434 return 0;
2435}
2436
Michael Chanbc5a0692006-01-23 16:13:22 -08002437static int bnx2_test_link(struct bnx2 *);
2438
2439static int
2440bnx2_set_phy_loopback(struct bnx2 *bp)
2441{
2442 u32 mac_mode;
2443 int rc, i;
2444
2445 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07002446 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08002447 BMCR_SPEED1000);
2448 spin_unlock_bh(&bp->phy_lock);
2449 if (rc)
2450 return rc;
2451
2452 for (i = 0; i < 10; i++) {
2453 if (bnx2_test_link(bp) == 0)
2454 break;
Michael Chan80be4432006-11-19 14:07:28 -08002455 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08002456 }
2457
2458 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2459 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2460 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002461 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002462
2463 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
2464 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2465 bp->link_up = 1;
2466 return 0;
2467}
2468
Michael Chanb6016b72005-05-26 13:03:09 -07002469static int
Michael Chana2f13892008-07-14 22:38:23 -07002470bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002471{
2472 int i;
2473 u32 val;
2474
Michael Chanb6016b72005-05-26 13:03:09 -07002475 bp->fw_wr_seq++;
2476 msg_data |= bp->fw_wr_seq;
2477
Michael Chan2726d6e2008-01-29 21:35:05 -08002478 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002479
Michael Chana2f13892008-07-14 22:38:23 -07002480 if (!ack)
2481 return 0;
2482
Michael Chanb6016b72005-05-26 13:03:09 -07002483 /* wait for an acknowledgement. */
Michael Chan40105c02008-11-12 16:02:45 -08002484 for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
Michael Chanb090ae22006-01-23 16:07:10 -08002485 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002486
Michael Chan2726d6e2008-01-29 21:35:05 -08002487 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002488
2489 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2490 break;
2491 }
Michael Chanb090ae22006-01-23 16:07:10 -08002492 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2493 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002494
2495 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002496 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
2497 if (!silent)
Joe Perches3a9c6a42010-02-17 15:01:51 +00002498 pr_err("fw sync timeout, reset code = %x\n", msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002499
2500 msg_data &= ~BNX2_DRV_MSG_CODE;
2501 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2502
Michael Chan2726d6e2008-01-29 21:35:05 -08002503 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002504
Michael Chanb6016b72005-05-26 13:03:09 -07002505 return -EBUSY;
2506 }
2507
Michael Chanb090ae22006-01-23 16:07:10 -08002508 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2509 return -EIO;
2510
Michael Chanb6016b72005-05-26 13:03:09 -07002511 return 0;
2512}
2513
Michael Chan59b47d82006-11-19 14:10:45 -08002514static int
2515bnx2_init_5709_context(struct bnx2 *bp)
2516{
2517 int i, ret = 0;
2518 u32 val;
2519
2520 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
2521 val |= (BCM_PAGE_BITS - 8) << 16;
2522 REG_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002523 for (i = 0; i < 10; i++) {
2524 val = REG_RD(bp, BNX2_CTX_COMMAND);
2525 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2526 break;
2527 udelay(2);
2528 }
2529 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2530 return -EBUSY;
2531
Michael Chan59b47d82006-11-19 14:10:45 -08002532 for (i = 0; i < bp->ctx_pages; i++) {
2533 int j;
2534
Michael Chan352f7682008-05-02 16:57:26 -07002535 if (bp->ctx_blk[i])
2536 memset(bp->ctx_blk[i], 0, BCM_PAGE_SIZE);
2537 else
2538 return -ENOMEM;
2539
Michael Chan59b47d82006-11-19 14:10:45 -08002540 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2541 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2542 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2543 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2544 (u64) bp->ctx_blk_mapping[i] >> 32);
2545 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2546 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
2547 for (j = 0; j < 10; j++) {
2548
2549 val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
2550 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2551 break;
2552 udelay(5);
2553 }
2554 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2555 ret = -EBUSY;
2556 break;
2557 }
2558 }
2559 return ret;
2560}
2561
Michael Chanb6016b72005-05-26 13:03:09 -07002562static void
2563bnx2_init_context(struct bnx2 *bp)
2564{
2565 u32 vcid;
2566
2567 vcid = 96;
2568 while (vcid) {
2569 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002570 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002571
2572 vcid--;
2573
2574 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
2575 u32 new_vcid;
2576
2577 vcid_addr = GET_PCID_ADDR(vcid);
2578 if (vcid & 0x8) {
2579 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2580 }
2581 else {
2582 new_vcid = vcid;
2583 }
2584 pcid_addr = GET_PCID_ADDR(new_vcid);
2585 }
2586 else {
2587 vcid_addr = GET_CID_ADDR(vcid);
2588 pcid_addr = vcid_addr;
2589 }
2590
Michael Chan7947b202007-06-04 21:17:10 -07002591 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2592 vcid_addr += (i << PHY_CTX_SHIFT);
2593 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002594
Michael Chan5d5d0012007-12-12 11:17:43 -08002595 REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
Michael Chan7947b202007-06-04 21:17:10 -07002596 REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
2597
2598 /* Zero out the context. */
2599 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
Michael Chan62a83132008-01-29 21:35:40 -08002600 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002601 }
Michael Chanb6016b72005-05-26 13:03:09 -07002602 }
2603}
2604
2605static int
2606bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2607{
2608 u16 *good_mbuf;
2609 u32 good_mbuf_cnt;
2610 u32 val;
2611
2612 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
2613 if (good_mbuf == NULL) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00002614 pr_err("Failed to allocate memory in %s\n", __func__);
Michael Chanb6016b72005-05-26 13:03:09 -07002615 return -ENOMEM;
2616 }
2617
2618 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
2619 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2620
2621 good_mbuf_cnt = 0;
2622
2623 /* Allocate a bunch of mbufs and save the good ones in an array. */
Michael Chan2726d6e2008-01-29 21:35:05 -08002624 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002625 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
Michael Chan2726d6e2008-01-29 21:35:05 -08002626 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2627 BNX2_RBUF_COMMAND_ALLOC_REQ);
Michael Chanb6016b72005-05-26 13:03:09 -07002628
Michael Chan2726d6e2008-01-29 21:35:05 -08002629 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
Michael Chanb6016b72005-05-26 13:03:09 -07002630
2631 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2632
2633 /* The addresses with Bit 9 set are bad memory blocks. */
2634 if (!(val & (1 << 9))) {
2635 good_mbuf[good_mbuf_cnt] = (u16) val;
2636 good_mbuf_cnt++;
2637 }
2638
Michael Chan2726d6e2008-01-29 21:35:05 -08002639 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002640 }
2641
2642 /* Free the good ones back to the mbuf pool thus discarding
2643 * all the bad ones. */
2644 while (good_mbuf_cnt) {
2645 good_mbuf_cnt--;
2646
2647 val = good_mbuf[good_mbuf_cnt];
2648 val = (val << 9) | val | 1;
2649
Michael Chan2726d6e2008-01-29 21:35:05 -08002650 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002651 }
2652 kfree(good_mbuf);
2653 return 0;
2654}
2655
2656static void
Benjamin Li5fcaed02008-07-14 22:39:52 -07002657bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
Michael Chanb6016b72005-05-26 13:03:09 -07002658{
2659 u32 val;
Michael Chanb6016b72005-05-26 13:03:09 -07002660
2661 val = (mac_addr[0] << 8) | mac_addr[1];
2662
Benjamin Li5fcaed02008-07-14 22:39:52 -07002663 REG_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002664
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002665 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002666 (mac_addr[4] << 8) | mac_addr[5];
2667
Benjamin Li5fcaed02008-07-14 22:39:52 -07002668 REG_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002669}
2670
2671static inline int
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002672bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
Michael Chan47bf4242007-12-12 11:19:12 -08002673{
2674 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002675 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002676 struct rx_bd *rxbd =
Michael Chanbb4f98a2008-06-19 16:38:19 -07002677 &rxr->rx_pg_desc_ring[RX_RING(index)][RX_IDX(index)];
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002678 struct page *page = alloc_page(gfp);
Michael Chan47bf4242007-12-12 11:19:12 -08002679
2680 if (!page)
2681 return -ENOMEM;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002682 mapping = dma_map_page(&bp->pdev->dev, page, 0, PAGE_SIZE,
Michael Chan47bf4242007-12-12 11:19:12 -08002683 PCI_DMA_FROMDEVICE);
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002684 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002685 __free_page(page);
2686 return -EIO;
2687 }
2688
Michael Chan47bf4242007-12-12 11:19:12 -08002689 rx_pg->page = page;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002690 dma_unmap_addr_set(rx_pg, mapping, mapping);
Michael Chan47bf4242007-12-12 11:19:12 -08002691 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2692 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2693 return 0;
2694}
2695
2696static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002697bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002698{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002699 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002700 struct page *page = rx_pg->page;
2701
2702 if (!page)
2703 return;
2704
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002705 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(rx_pg, mapping),
2706 PAGE_SIZE, PCI_DMA_FROMDEVICE);
Michael Chan47bf4242007-12-12 11:19:12 -08002707
2708 __free_page(page);
2709 rx_pg->page = NULL;
2710}
2711
2712static inline int
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002713bnx2_alloc_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
Michael Chanb6016b72005-05-26 13:03:09 -07002714{
2715 struct sk_buff *skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002716 struct sw_bd *rx_buf = &rxr->rx_buf_ring[index];
Michael Chanb6016b72005-05-26 13:03:09 -07002717 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002718 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002719 unsigned long align;
2720
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002721 skb = __netdev_alloc_skb(bp->dev, bp->rx_buf_size, gfp);
Michael Chanb6016b72005-05-26 13:03:09 -07002722 if (skb == NULL) {
2723 return -ENOMEM;
2724 }
2725
Michael Chan59b47d82006-11-19 14:10:45 -08002726 if (unlikely((align = (unsigned long) skb->data & (BNX2_RX_ALIGN - 1))))
2727 skb_reserve(skb, BNX2_RX_ALIGN - align);
Michael Chanb6016b72005-05-26 13:03:09 -07002728
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002729 mapping = dma_map_single(&bp->pdev->dev, skb->data, bp->rx_buf_use_size,
2730 PCI_DMA_FROMDEVICE);
2731 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002732 dev_kfree_skb(skb);
2733 return -EIO;
2734 }
Michael Chanb6016b72005-05-26 13:03:09 -07002735
2736 rx_buf->skb = skb;
Michael Chana33fa662010-05-06 08:58:13 +00002737 rx_buf->desc = (struct l2_fhdr *) skb->data;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002738 dma_unmap_addr_set(rx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07002739
2740 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2741 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2742
Michael Chanbb4f98a2008-06-19 16:38:19 -07002743 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chanb6016b72005-05-26 13:03:09 -07002744
2745 return 0;
2746}
2747
Michael Chanda3e4fb2007-05-03 13:24:23 -07002748static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002749bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002750{
Michael Chan43e80b82008-06-19 16:41:08 -07002751 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002752 u32 new_link_state, old_link_state;
2753 int is_set = 1;
2754
2755 new_link_state = sblk->status_attn_bits & event;
2756 old_link_state = sblk->status_attn_bits_ack & event;
2757 if (new_link_state != old_link_state) {
2758 if (new_link_state)
2759 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
2760 else
2761 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
2762 } else
2763 is_set = 0;
2764
2765 return is_set;
2766}
2767
Michael Chanb6016b72005-05-26 13:03:09 -07002768static void
Michael Chan35efa7c2007-12-20 19:56:37 -08002769bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07002770{
Michael Chan74ecc622008-05-02 16:56:16 -07002771 spin_lock(&bp->phy_lock);
2772
2773 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
Michael Chanb6016b72005-05-26 13:03:09 -07002774 bnx2_set_link(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08002775 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
Michael Chan0d8a6572007-07-07 22:49:43 -07002776 bnx2_set_remote_link(bp);
2777
Michael Chan74ecc622008-05-02 16:56:16 -07002778 spin_unlock(&bp->phy_lock);
2779
Michael Chanb6016b72005-05-26 13:03:09 -07002780}
2781
Michael Chanead72702007-12-20 19:55:39 -08002782static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002783bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
Michael Chanead72702007-12-20 19:55:39 -08002784{
2785 u16 cons;
2786
Michael Chan43e80b82008-06-19 16:41:08 -07002787 /* Tell compiler that status block fields can change. */
2788 barrier();
2789 cons = *bnapi->hw_tx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07002790 barrier();
Michael Chanead72702007-12-20 19:55:39 -08002791 if (unlikely((cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT))
2792 cons++;
2793 return cons;
2794}
2795
Michael Chan57851d82007-12-20 20:01:44 -08002796static int
2797bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002798{
Michael Chan35e90102008-06-19 16:37:42 -07002799 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002800 u16 hw_cons, sw_cons, sw_ring_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002801 int tx_pkt = 0, index;
2802 struct netdev_queue *txq;
2803
2804 index = (bnapi - bp->bnx2_napi);
2805 txq = netdev_get_tx_queue(bp->dev, index);
Michael Chanb6016b72005-05-26 13:03:09 -07002806
Michael Chan35efa7c2007-12-20 19:56:37 -08002807 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chan35e90102008-06-19 16:37:42 -07002808 sw_cons = txr->tx_cons;
Michael Chanb6016b72005-05-26 13:03:09 -07002809
2810 while (sw_cons != hw_cons) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002811 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07002812 struct sk_buff *skb;
2813 int i, last;
2814
2815 sw_ring_cons = TX_RING_IDX(sw_cons);
2816
Michael Chan35e90102008-06-19 16:37:42 -07002817 tx_buf = &txr->tx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002818 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002819
Eric Dumazetd62fda02009-05-12 20:48:02 +00002820 /* prefetch skb_end_pointer() to speedup skb_shinfo(skb) */
2821 prefetch(&skb->end);
2822
Michael Chanb6016b72005-05-26 13:03:09 -07002823 /* partial BD completions possible with TSO packets */
Eric Dumazetd62fda02009-05-12 20:48:02 +00002824 if (tx_buf->is_gso) {
Michael Chanb6016b72005-05-26 13:03:09 -07002825 u16 last_idx, last_ring_idx;
2826
Eric Dumazetd62fda02009-05-12 20:48:02 +00002827 last_idx = sw_cons + tx_buf->nr_frags + 1;
2828 last_ring_idx = sw_ring_cons + tx_buf->nr_frags + 1;
Michael Chanb6016b72005-05-26 13:03:09 -07002829 if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
2830 last_idx++;
2831 }
2832 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2833 break;
2834 }
2835 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002836
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002837 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00002838 skb_headlen(skb), PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002839
2840 tx_buf->skb = NULL;
Eric Dumazetd62fda02009-05-12 20:48:02 +00002841 last = tx_buf->nr_frags;
Michael Chanb6016b72005-05-26 13:03:09 -07002842
2843 for (i = 0; i < last; i++) {
2844 sw_cons = NEXT_TX_BD(sw_cons);
Alexander Duycke95524a2009-12-02 16:47:57 +00002845
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002846 dma_unmap_page(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002847 dma_unmap_addr(
Alexander Duycke95524a2009-12-02 16:47:57 +00002848 &txr->tx_buf_ring[TX_RING_IDX(sw_cons)],
2849 mapping),
2850 skb_shinfo(skb)->frags[i].size,
2851 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002852 }
2853
2854 sw_cons = NEXT_TX_BD(sw_cons);
2855
Michael Chan745720e2006-06-29 12:37:41 -07002856 dev_kfree_skb(skb);
Michael Chan57851d82007-12-20 20:01:44 -08002857 tx_pkt++;
2858 if (tx_pkt == budget)
2859 break;
Michael Chanb6016b72005-05-26 13:03:09 -07002860
Eric Dumazetd62fda02009-05-12 20:48:02 +00002861 if (hw_cons == sw_cons)
2862 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07002863 }
2864
Michael Chan35e90102008-06-19 16:37:42 -07002865 txr->hw_tx_cons = hw_cons;
2866 txr->tx_cons = sw_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002867
Michael Chan2f8af122006-08-15 01:39:10 -07002868 /* Need to make the tx_cons update visible to bnx2_start_xmit()
Benjamin Li706bf242008-07-18 17:55:11 -07002869 * before checking for netif_tx_queue_stopped(). Without the
Michael Chan2f8af122006-08-15 01:39:10 -07002870 * memory barrier, there is a small possibility that bnx2_start_xmit()
2871 * will miss it and cause the queue to be stopped forever.
2872 */
2873 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002874
Benjamin Li706bf242008-07-18 17:55:11 -07002875 if (unlikely(netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002876 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
Benjamin Li706bf242008-07-18 17:55:11 -07002877 __netif_tx_lock(txq, smp_processor_id());
2878 if ((netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002879 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
Benjamin Li706bf242008-07-18 17:55:11 -07002880 netif_tx_wake_queue(txq);
2881 __netif_tx_unlock(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07002882 }
Benjamin Li706bf242008-07-18 17:55:11 -07002883
Michael Chan57851d82007-12-20 20:01:44 -08002884 return tx_pkt;
Michael Chanb6016b72005-05-26 13:03:09 -07002885}
2886
Michael Chan1db82f22007-12-12 11:19:35 -08002887static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002888bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
Michael Chana1f60192007-12-20 19:57:19 -08002889 struct sk_buff *skb, int count)
Michael Chan1db82f22007-12-12 11:19:35 -08002890{
2891 struct sw_pg *cons_rx_pg, *prod_rx_pg;
2892 struct rx_bd *cons_bd, *prod_bd;
Michael Chan1db82f22007-12-12 11:19:35 -08002893 int i;
Benjamin Li3d16af82008-10-09 12:26:41 -07002894 u16 hw_prod, prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002895 u16 cons = rxr->rx_pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002896
Benjamin Li3d16af82008-10-09 12:26:41 -07002897 cons_rx_pg = &rxr->rx_pg_ring[cons];
2898
2899 /* The caller was unable to allocate a new page to replace the
2900 * last one in the frags array, so we need to recycle that page
2901 * and then free the skb.
2902 */
2903 if (skb) {
2904 struct page *page;
2905 struct skb_shared_info *shinfo;
2906
2907 shinfo = skb_shinfo(skb);
2908 shinfo->nr_frags--;
2909 page = shinfo->frags[shinfo->nr_frags].page;
2910 shinfo->frags[shinfo->nr_frags].page = NULL;
2911
2912 cons_rx_pg->page = page;
2913 dev_kfree_skb(skb);
2914 }
2915
2916 hw_prod = rxr->rx_pg_prod;
2917
Michael Chan1db82f22007-12-12 11:19:35 -08002918 for (i = 0; i < count; i++) {
2919 prod = RX_PG_RING_IDX(hw_prod);
2920
Michael Chanbb4f98a2008-06-19 16:38:19 -07002921 prod_rx_pg = &rxr->rx_pg_ring[prod];
2922 cons_rx_pg = &rxr->rx_pg_ring[cons];
2923 cons_bd = &rxr->rx_pg_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2924 prod_bd = &rxr->rx_pg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan1db82f22007-12-12 11:19:35 -08002925
Michael Chan1db82f22007-12-12 11:19:35 -08002926 if (prod != cons) {
2927 prod_rx_pg->page = cons_rx_pg->page;
2928 cons_rx_pg->page = NULL;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002929 dma_unmap_addr_set(prod_rx_pg, mapping,
2930 dma_unmap_addr(cons_rx_pg, mapping));
Michael Chan1db82f22007-12-12 11:19:35 -08002931
2932 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2933 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2934
2935 }
2936 cons = RX_PG_RING_IDX(NEXT_RX_BD(cons));
2937 hw_prod = NEXT_RX_BD(hw_prod);
2938 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002939 rxr->rx_pg_prod = hw_prod;
2940 rxr->rx_pg_cons = cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002941}
2942
Michael Chanb6016b72005-05-26 13:03:09 -07002943static inline void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002944bnx2_reuse_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
2945 struct sk_buff *skb, u16 cons, u16 prod)
Michael Chanb6016b72005-05-26 13:03:09 -07002946{
Michael Chan236b6392006-03-20 17:49:02 -08002947 struct sw_bd *cons_rx_buf, *prod_rx_buf;
2948 struct rx_bd *cons_bd, *prod_bd;
2949
Michael Chanbb4f98a2008-06-19 16:38:19 -07002950 cons_rx_buf = &rxr->rx_buf_ring[cons];
2951 prod_rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07002952
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002953 dma_sync_single_for_device(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002954 dma_unmap_addr(cons_rx_buf, mapping),
Benjamin Li601d3d12008-05-16 22:19:35 -07002955 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002956
Michael Chanbb4f98a2008-06-19 16:38:19 -07002957 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chan236b6392006-03-20 17:49:02 -08002958
2959 prod_rx_buf->skb = skb;
Michael Chana33fa662010-05-06 08:58:13 +00002960 prod_rx_buf->desc = (struct l2_fhdr *) skb->data;
Michael Chan236b6392006-03-20 17:49:02 -08002961
2962 if (cons == prod)
2963 return;
2964
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002965 dma_unmap_addr_set(prod_rx_buf, mapping,
2966 dma_unmap_addr(cons_rx_buf, mapping));
Michael Chanb6016b72005-05-26 13:03:09 -07002967
Michael Chanbb4f98a2008-06-19 16:38:19 -07002968 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2969 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08002970 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2971 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07002972}
2973
Michael Chan85833c62007-12-12 11:17:01 -08002974static int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002975bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, struct sk_buff *skb,
Michael Chana1f60192007-12-20 19:57:19 -08002976 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
2977 u32 ring_idx)
Michael Chan85833c62007-12-12 11:17:01 -08002978{
2979 int err;
2980 u16 prod = ring_idx & 0xffff;
2981
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002982 err = bnx2_alloc_rx_skb(bp, rxr, prod, GFP_ATOMIC);
Michael Chan85833c62007-12-12 11:17:01 -08002983 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07002984 bnx2_reuse_rx_skb(bp, rxr, skb, (u16) (ring_idx >> 16), prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002985 if (hdr_len) {
2986 unsigned int raw_len = len + 4;
2987 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
2988
Michael Chanbb4f98a2008-06-19 16:38:19 -07002989 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
Michael Chan1db82f22007-12-12 11:19:35 -08002990 }
Michael Chan85833c62007-12-12 11:17:01 -08002991 return err;
2992 }
2993
Benjamin Lid89cb6a2008-05-16 22:18:57 -07002994 skb_reserve(skb, BNX2_RX_OFFSET);
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002995 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
Michael Chan85833c62007-12-12 11:17:01 -08002996 PCI_DMA_FROMDEVICE);
2997
Michael Chan1db82f22007-12-12 11:19:35 -08002998 if (hdr_len == 0) {
2999 skb_put(skb, len);
3000 return 0;
3001 } else {
3002 unsigned int i, frag_len, frag_size, pages;
3003 struct sw_pg *rx_pg;
Michael Chanbb4f98a2008-06-19 16:38:19 -07003004 u16 pg_cons = rxr->rx_pg_cons;
3005 u16 pg_prod = rxr->rx_pg_prod;
Michael Chan1db82f22007-12-12 11:19:35 -08003006
3007 frag_size = len + 4 - hdr_len;
3008 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
3009 skb_put(skb, hdr_len);
3010
3011 for (i = 0; i < pages; i++) {
Benjamin Li3d16af82008-10-09 12:26:41 -07003012 dma_addr_t mapping_old;
3013
Michael Chan1db82f22007-12-12 11:19:35 -08003014 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
3015 if (unlikely(frag_len <= 4)) {
3016 unsigned int tail = 4 - frag_len;
3017
Michael Chanbb4f98a2008-06-19 16:38:19 -07003018 rxr->rx_pg_cons = pg_cons;
3019 rxr->rx_pg_prod = pg_prod;
3020 bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
Michael Chana1f60192007-12-20 19:57:19 -08003021 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08003022 skb->len -= tail;
3023 if (i == 0) {
3024 skb->tail -= tail;
3025 } else {
3026 skb_frag_t *frag =
3027 &skb_shinfo(skb)->frags[i - 1];
3028 frag->size -= tail;
3029 skb->data_len -= tail;
3030 skb->truesize -= tail;
3031 }
3032 return 0;
3033 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003034 rx_pg = &rxr->rx_pg_ring[pg_cons];
Michael Chan1db82f22007-12-12 11:19:35 -08003035
Benjamin Li3d16af82008-10-09 12:26:41 -07003036 /* Don't unmap yet. If we're unable to allocate a new
3037 * page, we need to recycle the page and the DMA addr.
3038 */
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003039 mapping_old = dma_unmap_addr(rx_pg, mapping);
Michael Chan1db82f22007-12-12 11:19:35 -08003040 if (i == pages - 1)
3041 frag_len -= 4;
3042
3043 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
3044 rx_pg->page = NULL;
3045
Michael Chanbb4f98a2008-06-19 16:38:19 -07003046 err = bnx2_alloc_rx_page(bp, rxr,
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00003047 RX_PG_RING_IDX(pg_prod),
3048 GFP_ATOMIC);
Michael Chan1db82f22007-12-12 11:19:35 -08003049 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07003050 rxr->rx_pg_cons = pg_cons;
3051 rxr->rx_pg_prod = pg_prod;
3052 bnx2_reuse_rx_skb_pages(bp, rxr, skb,
Michael Chana1f60192007-12-20 19:57:19 -08003053 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08003054 return err;
3055 }
3056
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003057 dma_unmap_page(&bp->pdev->dev, mapping_old,
Benjamin Li3d16af82008-10-09 12:26:41 -07003058 PAGE_SIZE, PCI_DMA_FROMDEVICE);
3059
Michael Chan1db82f22007-12-12 11:19:35 -08003060 frag_size -= frag_len;
3061 skb->data_len += frag_len;
3062 skb->truesize += frag_len;
3063 skb->len += frag_len;
3064
3065 pg_prod = NEXT_RX_BD(pg_prod);
3066 pg_cons = RX_PG_RING_IDX(NEXT_RX_BD(pg_cons));
3067 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003068 rxr->rx_pg_prod = pg_prod;
3069 rxr->rx_pg_cons = pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08003070 }
Michael Chan85833c62007-12-12 11:17:01 -08003071 return 0;
3072}
3073
Michael Chanc09c2622007-12-10 17:18:37 -08003074static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08003075bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
Michael Chanc09c2622007-12-10 17:18:37 -08003076{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003077 u16 cons;
3078
Michael Chan43e80b82008-06-19 16:41:08 -07003079 /* Tell compiler that status block fields can change. */
3080 barrier();
3081 cons = *bnapi->hw_rx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07003082 barrier();
Michael Chanc09c2622007-12-10 17:18:37 -08003083 if (unlikely((cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT))
3084 cons++;
3085 return cons;
3086}
3087
Michael Chanb6016b72005-05-26 13:03:09 -07003088static int
Michael Chan35efa7c2007-12-20 19:56:37 -08003089bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07003090{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003091 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003092 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
3093 struct l2_fhdr *rx_hdr;
Michael Chan1db82f22007-12-12 11:19:35 -08003094 int rx_pkt = 0, pg_ring_used = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003095
Michael Chan35efa7c2007-12-20 19:56:37 -08003096 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanbb4f98a2008-06-19 16:38:19 -07003097 sw_cons = rxr->rx_cons;
3098 sw_prod = rxr->rx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003099
3100 /* Memory barrier necessary as speculative reads of the rx
3101 * buffer can be ahead of the index in the status block
3102 */
3103 rmb();
3104 while (sw_cons != hw_cons) {
Michael Chan1db82f22007-12-12 11:19:35 -08003105 unsigned int len, hdr_len;
Michael Chanade2bfe2006-01-23 16:09:51 -08003106 u32 status;
Michael Chana33fa662010-05-06 08:58:13 +00003107 struct sw_bd *rx_buf, *next_rx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07003108 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08003109 dma_addr_t dma_addr;
Michael Chanf22828e2008-08-14 15:30:14 -07003110 u16 vtag = 0;
3111 int hw_vlan __maybe_unused = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003112
3113 sw_ring_cons = RX_RING_IDX(sw_cons);
3114 sw_ring_prod = RX_RING_IDX(sw_prod);
3115
Michael Chanbb4f98a2008-06-19 16:38:19 -07003116 rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07003117 skb = rx_buf->skb;
Michael Chana33fa662010-05-06 08:58:13 +00003118 prefetchw(skb);
Michael Chan236b6392006-03-20 17:49:02 -08003119
FUJITA Tomonoriaabef8b2010-06-17 08:56:05 -07003120 next_rx_buf =
3121 &rxr->rx_buf_ring[RX_RING_IDX(NEXT_RX_BD(sw_cons))];
3122 prefetch(next_rx_buf->desc);
3123
Michael Chan236b6392006-03-20 17:49:02 -08003124 rx_buf->skb = NULL;
3125
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003126 dma_addr = dma_unmap_addr(rx_buf, mapping);
Michael Chan236b6392006-03-20 17:49:02 -08003127
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003128 dma_sync_single_for_cpu(&bp->pdev->dev, dma_addr,
Benjamin Li601d3d12008-05-16 22:19:35 -07003129 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
3130 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07003131
Michael Chana33fa662010-05-06 08:58:13 +00003132 rx_hdr = rx_buf->desc;
Michael Chan1db82f22007-12-12 11:19:35 -08003133 len = rx_hdr->l2_fhdr_pkt_len;
Michael Chan990ec382009-02-12 16:54:13 -08003134 status = rx_hdr->l2_fhdr_status;
Michael Chanb6016b72005-05-26 13:03:09 -07003135
Michael Chan1db82f22007-12-12 11:19:35 -08003136 hdr_len = 0;
3137 if (status & L2_FHDR_STATUS_SPLIT) {
3138 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
3139 pg_ring_used = 1;
3140 } else if (len > bp->rx_jumbo_thresh) {
3141 hdr_len = bp->rx_jumbo_thresh;
3142 pg_ring_used = 1;
3143 }
3144
Michael Chan990ec382009-02-12 16:54:13 -08003145 if (unlikely(status & (L2_FHDR_ERRORS_BAD_CRC |
3146 L2_FHDR_ERRORS_PHY_DECODE |
3147 L2_FHDR_ERRORS_ALIGNMENT |
3148 L2_FHDR_ERRORS_TOO_SHORT |
3149 L2_FHDR_ERRORS_GIANT_FRAME))) {
3150
3151 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
3152 sw_ring_prod);
3153 if (pg_ring_used) {
3154 int pages;
3155
3156 pages = PAGE_ALIGN(len - hdr_len) >> PAGE_SHIFT;
3157
3158 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
3159 }
3160 goto next_rx;
3161 }
3162
Michael Chan1db82f22007-12-12 11:19:35 -08003163 len -= 4;
Michael Chanb6016b72005-05-26 13:03:09 -07003164
Michael Chan5d5d0012007-12-12 11:17:43 -08003165 if (len <= bp->rx_copy_thresh) {
Michael Chanb6016b72005-05-26 13:03:09 -07003166 struct sk_buff *new_skb;
3167
Michael Chanf22828e2008-08-14 15:30:14 -07003168 new_skb = netdev_alloc_skb(bp->dev, len + 6);
Michael Chan85833c62007-12-12 11:17:01 -08003169 if (new_skb == NULL) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07003170 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
Michael Chan85833c62007-12-12 11:17:01 -08003171 sw_ring_prod);
3172 goto next_rx;
3173 }
Michael Chanb6016b72005-05-26 13:03:09 -07003174
3175 /* aligned copy */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07003176 skb_copy_from_linear_data_offset(skb,
Michael Chanf22828e2008-08-14 15:30:14 -07003177 BNX2_RX_OFFSET - 6,
3178 new_skb->data, len + 6);
3179 skb_reserve(new_skb, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07003180 skb_put(new_skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07003181
Michael Chanbb4f98a2008-06-19 16:38:19 -07003182 bnx2_reuse_rx_skb(bp, rxr, skb,
Michael Chanb6016b72005-05-26 13:03:09 -07003183 sw_ring_cons, sw_ring_prod);
3184
3185 skb = new_skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07003186 } else if (unlikely(bnx2_rx_skb(bp, rxr, skb, len, hdr_len,
Michael Chana1f60192007-12-20 19:57:19 -08003187 dma_addr, (sw_ring_cons << 16) | sw_ring_prod)))
Michael Chanb6016b72005-05-26 13:03:09 -07003188 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07003189
Michael Chanf22828e2008-08-14 15:30:14 -07003190 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
3191 !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) {
3192 vtag = rx_hdr->l2_fhdr_vlan_tag;
3193#ifdef BCM_VLAN
3194 if (bp->vlgrp)
3195 hw_vlan = 1;
3196 else
3197#endif
3198 {
3199 struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
3200 __skb_push(skb, 4);
3201
3202 memmove(ve, skb->data + 4, ETH_ALEN * 2);
3203 ve->h_vlan_proto = htons(ETH_P_8021Q);
3204 ve->h_vlan_TCI = htons(vtag);
3205 len += 4;
3206 }
3207 }
3208
Michael Chanb6016b72005-05-26 13:03:09 -07003209 skb->protocol = eth_type_trans(skb, bp->dev);
3210
3211 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
Alexey Dobriyand1e100b2006-06-11 20:57:17 -07003212 (ntohs(skb->protocol) != 0x8100)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003213
Michael Chan745720e2006-06-29 12:37:41 -07003214 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003215 goto next_rx;
3216
3217 }
3218
Michael Chanb6016b72005-05-26 13:03:09 -07003219 skb->ip_summed = CHECKSUM_NONE;
3220 if (bp->rx_csum &&
3221 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
3222 L2_FHDR_STATUS_UDP_DATAGRAM))) {
3223
Michael Chanade2bfe2006-01-23 16:09:51 -08003224 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
3225 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07003226 skb->ip_summed = CHECKSUM_UNNECESSARY;
3227 }
Michael Chanfdc85412010-07-03 20:42:16 +00003228 if ((bp->dev->features & NETIF_F_RXHASH) &&
3229 ((status & L2_FHDR_STATUS_USE_RXHASH) ==
3230 L2_FHDR_STATUS_USE_RXHASH))
3231 skb->rxhash = rx_hdr->l2_fhdr_hash;
Michael Chanb6016b72005-05-26 13:03:09 -07003232
David S. Miller0c8dfc82009-01-27 16:22:32 -08003233 skb_record_rx_queue(skb, bnapi - &bp->bnx2_napi[0]);
3234
Michael Chanb6016b72005-05-26 13:03:09 -07003235#ifdef BCM_VLAN
Michael Chanf22828e2008-08-14 15:30:14 -07003236 if (hw_vlan)
Michael Chanc67938a2010-05-06 08:58:12 +00003237 vlan_gro_receive(&bnapi->napi, bp->vlgrp, vtag, skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003238 else
3239#endif
Michael Chanc67938a2010-05-06 08:58:12 +00003240 napi_gro_receive(&bnapi->napi, skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003241
Michael Chanb6016b72005-05-26 13:03:09 -07003242 rx_pkt++;
3243
3244next_rx:
Michael Chanb6016b72005-05-26 13:03:09 -07003245 sw_cons = NEXT_RX_BD(sw_cons);
3246 sw_prod = NEXT_RX_BD(sw_prod);
3247
3248 if ((rx_pkt == budget))
3249 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08003250
3251 /* Refresh hw_cons to see if there is new work */
3252 if (sw_cons == hw_cons) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003253 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanf4e418f2005-11-04 08:53:48 -08003254 rmb();
3255 }
Michael Chanb6016b72005-05-26 13:03:09 -07003256 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003257 rxr->rx_cons = sw_cons;
3258 rxr->rx_prod = sw_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003259
Michael Chan1db82f22007-12-12 11:19:35 -08003260 if (pg_ring_used)
Michael Chanbb4f98a2008-06-19 16:38:19 -07003261 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08003262
Michael Chanbb4f98a2008-06-19 16:38:19 -07003263 REG_WR16(bp, rxr->rx_bidx_addr, sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003264
Michael Chanbb4f98a2008-06-19 16:38:19 -07003265 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07003266
3267 mmiowb();
3268
3269 return rx_pkt;
3270
3271}
3272
3273/* MSI ISR - The only difference between this and the INTx ISR
3274 * is that the MSI interrupt is always serviced.
3275 */
3276static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003277bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003278{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003279 struct bnx2_napi *bnapi = dev_instance;
3280 struct bnx2 *bp = bnapi->bp;
Michael Chanb6016b72005-05-26 13:03:09 -07003281
Michael Chan43e80b82008-06-19 16:41:08 -07003282 prefetch(bnapi->status_blk.msi);
Michael Chanb6016b72005-05-26 13:03:09 -07003283 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3284 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3285 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3286
3287 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003288 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3289 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003290
Ben Hutchings288379f2009-01-19 16:43:59 -08003291 napi_schedule(&bnapi->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07003292
Michael Chan73eef4c2005-08-25 15:39:15 -07003293 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003294}
3295
3296static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07003297bnx2_msi_1shot(int irq, void *dev_instance)
3298{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003299 struct bnx2_napi *bnapi = dev_instance;
3300 struct bnx2 *bp = bnapi->bp;
Michael Chan8e6a72c2007-05-03 13:24:48 -07003301
Michael Chan43e80b82008-06-19 16:41:08 -07003302 prefetch(bnapi->status_blk.msi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003303
3304 /* Return here if interrupt is disabled. */
3305 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3306 return IRQ_HANDLED;
3307
Ben Hutchings288379f2009-01-19 16:43:59 -08003308 napi_schedule(&bnapi->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003309
3310 return IRQ_HANDLED;
3311}
3312
3313static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003314bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003315{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003316 struct bnx2_napi *bnapi = dev_instance;
3317 struct bnx2 *bp = bnapi->bp;
Michael Chan43e80b82008-06-19 16:41:08 -07003318 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanb6016b72005-05-26 13:03:09 -07003319
3320 /* When using INTx, it is possible for the interrupt to arrive
3321 * at the CPU before the status block posted prior to the
3322 * interrupt. Reading a register will flush the status block.
3323 * When using MSI, the MSI message will always complete after
3324 * the status block write.
3325 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003326 if ((sblk->status_idx == bnapi->last_status_idx) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003327 (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
3328 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07003329 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07003330
3331 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3332 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3333 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3334
Michael Chanb8a7ce72007-07-07 22:51:03 -07003335 /* Read back to deassert IRQ immediately to avoid too many
3336 * spurious interrupts.
3337 */
3338 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
3339
Michael Chanb6016b72005-05-26 13:03:09 -07003340 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003341 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3342 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003343
Ben Hutchings288379f2009-01-19 16:43:59 -08003344 if (napi_schedule_prep(&bnapi->napi)) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003345 bnapi->last_status_idx = sblk->status_idx;
Ben Hutchings288379f2009-01-19 16:43:59 -08003346 __napi_schedule(&bnapi->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003347 }
Michael Chanb6016b72005-05-26 13:03:09 -07003348
Michael Chan73eef4c2005-08-25 15:39:15 -07003349 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003350}
3351
Michael Chan43e80b82008-06-19 16:41:08 -07003352static inline int
3353bnx2_has_fast_work(struct bnx2_napi *bnapi)
3354{
3355 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3356 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
3357
3358 if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
3359 (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
3360 return 1;
3361 return 0;
3362}
3363
Michael Chan0d8a6572007-07-07 22:49:43 -07003364#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
3365 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07003366
Michael Chanf4e418f2005-11-04 08:53:48 -08003367static inline int
Michael Chan35efa7c2007-12-20 19:56:37 -08003368bnx2_has_work(struct bnx2_napi *bnapi)
Michael Chanf4e418f2005-11-04 08:53:48 -08003369{
Michael Chan43e80b82008-06-19 16:41:08 -07003370 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanf4e418f2005-11-04 08:53:48 -08003371
Michael Chan43e80b82008-06-19 16:41:08 -07003372 if (bnx2_has_fast_work(bnapi))
Michael Chanf4e418f2005-11-04 08:53:48 -08003373 return 1;
3374
Michael Chan4edd4732009-06-08 18:14:42 -07003375#ifdef BCM_CNIC
3376 if (bnapi->cnic_present && (bnapi->cnic_tag != sblk->status_idx))
3377 return 1;
3378#endif
3379
Michael Chanda3e4fb2007-05-03 13:24:23 -07003380 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3381 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08003382 return 1;
3383
3384 return 0;
3385}
3386
Michael Chanefba0182008-12-03 00:36:15 -08003387static void
3388bnx2_chk_missed_msi(struct bnx2 *bp)
3389{
3390 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
3391 u32 msi_ctrl;
3392
3393 if (bnx2_has_work(bnapi)) {
3394 msi_ctrl = REG_RD(bp, BNX2_PCICFG_MSI_CONTROL);
3395 if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
3396 return;
3397
3398 if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
3399 REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
3400 ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
3401 REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
3402 bnx2_msi(bp->irq_tbl[0].vector, bnapi);
3403 }
3404 }
3405
3406 bp->idle_chk_status_idx = bnapi->last_status_idx;
3407}
3408
Michael Chan4edd4732009-06-08 18:14:42 -07003409#ifdef BCM_CNIC
3410static void bnx2_poll_cnic(struct bnx2 *bp, struct bnx2_napi *bnapi)
3411{
3412 struct cnic_ops *c_ops;
3413
3414 if (!bnapi->cnic_present)
3415 return;
3416
3417 rcu_read_lock();
3418 c_ops = rcu_dereference(bp->cnic_ops);
3419 if (c_ops)
3420 bnapi->cnic_tag = c_ops->cnic_handler(bp->cnic_data,
3421 bnapi->status_blk.msi);
3422 rcu_read_unlock();
3423}
3424#endif
3425
Michael Chan43e80b82008-06-19 16:41:08 -07003426static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07003427{
Michael Chan43e80b82008-06-19 16:41:08 -07003428 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07003429 u32 status_attn_bits = sblk->status_attn_bits;
3430 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Michael Chanb6016b72005-05-26 13:03:09 -07003431
Michael Chanda3e4fb2007-05-03 13:24:23 -07003432 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3433 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003434
Michael Chan35efa7c2007-12-20 19:56:37 -08003435 bnx2_phy_int(bp, bnapi);
Michael Chanbf5295b2006-03-23 01:11:56 -08003436
3437 /* This is needed to take care of transient status
3438 * during link changes.
3439 */
3440 REG_WR(bp, BNX2_HC_COMMAND,
3441 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3442 REG_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07003443 }
Michael Chan43e80b82008-06-19 16:41:08 -07003444}
3445
3446static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3447 int work_done, int budget)
3448{
3449 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3450 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003451
Michael Chan35e90102008-06-19 16:37:42 -07003452 if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
Michael Chan57851d82007-12-20 20:01:44 -08003453 bnx2_tx_int(bp, bnapi, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003454
Michael Chanbb4f98a2008-06-19 16:38:19 -07003455 if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
Michael Chan35efa7c2007-12-20 19:56:37 -08003456 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003457
David S. Miller6f535762007-10-11 18:08:29 -07003458 return work_done;
3459}
Michael Chanf4e418f2005-11-04 08:53:48 -08003460
Michael Chanf0ea2e62008-06-19 16:41:57 -07003461static int bnx2_poll_msix(struct napi_struct *napi, int budget)
3462{
3463 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3464 struct bnx2 *bp = bnapi->bp;
3465 int work_done = 0;
3466 struct status_block_msix *sblk = bnapi->status_blk.msix;
3467
3468 while (1) {
3469 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
3470 if (unlikely(work_done >= budget))
3471 break;
3472
3473 bnapi->last_status_idx = sblk->status_idx;
3474 /* status idx must be read before checking for more work. */
3475 rmb();
3476 if (likely(!bnx2_has_fast_work(bnapi))) {
3477
Ben Hutchings288379f2009-01-19 16:43:59 -08003478 napi_complete(napi);
Michael Chanf0ea2e62008-06-19 16:41:57 -07003479 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3480 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3481 bnapi->last_status_idx);
3482 break;
3483 }
3484 }
3485 return work_done;
3486}
3487
David S. Miller6f535762007-10-11 18:08:29 -07003488static int bnx2_poll(struct napi_struct *napi, int budget)
3489{
Michael Chan35efa7c2007-12-20 19:56:37 -08003490 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3491 struct bnx2 *bp = bnapi->bp;
David S. Miller6f535762007-10-11 18:08:29 -07003492 int work_done = 0;
Michael Chan43e80b82008-06-19 16:41:08 -07003493 struct status_block *sblk = bnapi->status_blk.msi;
David S. Miller6f535762007-10-11 18:08:29 -07003494
3495 while (1) {
Michael Chan43e80b82008-06-19 16:41:08 -07003496 bnx2_poll_link(bp, bnapi);
3497
Michael Chan35efa7c2007-12-20 19:56:37 -08003498 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07003499
Michael Chan4edd4732009-06-08 18:14:42 -07003500#ifdef BCM_CNIC
3501 bnx2_poll_cnic(bp, bnapi);
3502#endif
3503
Michael Chan35efa7c2007-12-20 19:56:37 -08003504 /* bnapi->last_status_idx is used below to tell the hw how
Michael Chan6dee6422007-10-12 01:40:38 -07003505 * much work has been processed, so we must read it before
3506 * checking for more work.
3507 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003508 bnapi->last_status_idx = sblk->status_idx;
Michael Chanefba0182008-12-03 00:36:15 -08003509
3510 if (unlikely(work_done >= budget))
3511 break;
3512
Michael Chan6dee6422007-10-12 01:40:38 -07003513 rmb();
Michael Chan35efa7c2007-12-20 19:56:37 -08003514 if (likely(!bnx2_has_work(bnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003515 napi_complete(napi);
David S. Millerf86e82f2008-01-21 17:15:40 -08003516 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
David S. Miller6f535762007-10-11 18:08:29 -07003517 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3518 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003519 bnapi->last_status_idx);
Michael Chan6dee6422007-10-12 01:40:38 -07003520 break;
David S. Miller6f535762007-10-11 18:08:29 -07003521 }
3522 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3523 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3524 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
Michael Chan35efa7c2007-12-20 19:56:37 -08003525 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003526
Michael Chan1269a8a2006-01-23 16:11:03 -08003527 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3528 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003529 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003530 break;
Michael Chan1269a8a2006-01-23 16:11:03 -08003531 }
Michael Chanb6016b72005-05-26 13:03:09 -07003532 }
3533
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003534 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07003535}
3536
Herbert Xu932ff272006-06-09 12:20:56 -07003537/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07003538 * from set_multicast.
3539 */
3540static void
3541bnx2_set_rx_mode(struct net_device *dev)
3542{
Michael Chan972ec0d2006-01-23 16:12:43 -08003543 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07003544 u32 rx_mode, sort_mode;
Jiri Pirkoccffad252009-05-22 23:22:17 +00003545 struct netdev_hw_addr *ha;
Michael Chanb6016b72005-05-26 13:03:09 -07003546 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003547
Michael Chan9f52b562008-10-09 12:21:46 -07003548 if (!netif_running(dev))
3549 return;
3550
Michael Chanc770a652005-08-25 15:38:39 -07003551 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003552
3553 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3554 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3555 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
3556#ifdef BCM_VLAN
Michael Chan7c6337a2008-08-14 15:29:09 -07003557 if (!bp->vlgrp && (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
Michael Chanb6016b72005-05-26 13:03:09 -07003558 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003559#else
Michael Chan7c6337a2008-08-14 15:29:09 -07003560 if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
Michael Chane29054f2006-01-23 16:06:06 -08003561 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003562#endif
3563 if (dev->flags & IFF_PROMISC) {
3564 /* Promiscuous mode. */
3565 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08003566 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3567 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07003568 }
3569 else if (dev->flags & IFF_ALLMULTI) {
3570 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3571 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3572 0xffffffff);
3573 }
3574 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3575 }
3576 else {
3577 /* Accept one or more multicast(s). */
Michael Chanb6016b72005-05-26 13:03:09 -07003578 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3579 u32 regidx;
3580 u32 bit;
3581 u32 crc;
3582
3583 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3584
Jiri Pirko22bedad32010-04-01 21:22:57 +00003585 netdev_for_each_mc_addr(ha, dev) {
3586 crc = ether_crc_le(ETH_ALEN, ha->addr);
Michael Chanb6016b72005-05-26 13:03:09 -07003587 bit = crc & 0xff;
3588 regidx = (bit & 0xe0) >> 5;
3589 bit &= 0x1f;
3590 mc_filter[regidx] |= (1 << bit);
3591 }
3592
3593 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3594 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3595 mc_filter[i]);
3596 }
3597
3598 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3599 }
3600
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003601 if (netdev_uc_count(dev) > BNX2_MAX_UNICAST_ADDRESSES) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003602 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
3603 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3604 BNX2_RPM_SORT_USER0_PROM_VLAN;
3605 } else if (!(dev->flags & IFF_PROMISC)) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003606 /* Add all entries into to the match filter list */
Jiri Pirkoccffad252009-05-22 23:22:17 +00003607 i = 0;
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003608 netdev_for_each_uc_addr(ha, dev) {
Jiri Pirkoccffad252009-05-22 23:22:17 +00003609 bnx2_set_mac_addr(bp, ha->addr,
Benjamin Li5fcaed02008-07-14 22:39:52 -07003610 i + BNX2_START_UNICAST_ADDRESS_INDEX);
3611 sort_mode |= (1 <<
3612 (i + BNX2_START_UNICAST_ADDRESS_INDEX));
Jiri Pirkoccffad252009-05-22 23:22:17 +00003613 i++;
Benjamin Li5fcaed02008-07-14 22:39:52 -07003614 }
3615
3616 }
3617
Michael Chanb6016b72005-05-26 13:03:09 -07003618 if (rx_mode != bp->rx_mode) {
3619 bp->rx_mode = rx_mode;
3620 REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
3621 }
3622
3623 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3624 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3625 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
3626
Michael Chanc770a652005-08-25 15:38:39 -07003627 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003628}
3629
Michael Chan57579f72009-04-04 16:51:14 -07003630static int __devinit
3631check_fw_section(const struct firmware *fw,
3632 const struct bnx2_fw_file_section *section,
3633 u32 alignment, bool non_empty)
Michael Chanb6016b72005-05-26 13:03:09 -07003634{
Michael Chan57579f72009-04-04 16:51:14 -07003635 u32 offset = be32_to_cpu(section->offset);
3636 u32 len = be32_to_cpu(section->len);
Michael Chanb6016b72005-05-26 13:03:09 -07003637
Michael Chan57579f72009-04-04 16:51:14 -07003638 if ((offset == 0 && len != 0) || offset >= fw->size || offset & 3)
3639 return -EINVAL;
3640 if ((non_empty && len == 0) || len > fw->size - offset ||
3641 len & (alignment - 1))
3642 return -EINVAL;
3643 return 0;
3644}
3645
3646static int __devinit
3647check_mips_fw_entry(const struct firmware *fw,
3648 const struct bnx2_mips_fw_file_entry *entry)
3649{
3650 if (check_fw_section(fw, &entry->text, 4, true) ||
3651 check_fw_section(fw, &entry->data, 4, false) ||
3652 check_fw_section(fw, &entry->rodata, 4, false))
3653 return -EINVAL;
3654 return 0;
3655}
3656
3657static int __devinit
3658bnx2_request_firmware(struct bnx2 *bp)
3659{
3660 const char *mips_fw_file, *rv2p_fw_file;
Bastian Blank5ee1c322009-04-08 15:50:07 -07003661 const struct bnx2_mips_fw_file *mips_fw;
3662 const struct bnx2_rv2p_fw_file *rv2p_fw;
Michael Chan57579f72009-04-04 16:51:14 -07003663 int rc;
3664
3665 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3666 mips_fw_file = FW_MIPS_FILE_09;
Michael Chan078b0732009-08-29 00:02:46 -07003667 if ((CHIP_ID(bp) == CHIP_ID_5709_A0) ||
3668 (CHIP_ID(bp) == CHIP_ID_5709_A1))
3669 rv2p_fw_file = FW_RV2P_FILE_09_Ax;
3670 else
3671 rv2p_fw_file = FW_RV2P_FILE_09;
Michael Chan57579f72009-04-04 16:51:14 -07003672 } else {
3673 mips_fw_file = FW_MIPS_FILE_06;
3674 rv2p_fw_file = FW_RV2P_FILE_06;
3675 }
3676
3677 rc = request_firmware(&bp->mips_firmware, mips_fw_file, &bp->pdev->dev);
3678 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003679 pr_err("Can't load firmware file \"%s\"\n", mips_fw_file);
Michael Chan57579f72009-04-04 16:51:14 -07003680 return rc;
3681 }
3682
3683 rc = request_firmware(&bp->rv2p_firmware, rv2p_fw_file, &bp->pdev->dev);
3684 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003685 pr_err("Can't load firmware file \"%s\"\n", rv2p_fw_file);
Michael Chan57579f72009-04-04 16:51:14 -07003686 return rc;
3687 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003688 mips_fw = (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3689 rv2p_fw = (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3690 if (bp->mips_firmware->size < sizeof(*mips_fw) ||
3691 check_mips_fw_entry(bp->mips_firmware, &mips_fw->com) ||
3692 check_mips_fw_entry(bp->mips_firmware, &mips_fw->cp) ||
3693 check_mips_fw_entry(bp->mips_firmware, &mips_fw->rxp) ||
3694 check_mips_fw_entry(bp->mips_firmware, &mips_fw->tpat) ||
3695 check_mips_fw_entry(bp->mips_firmware, &mips_fw->txp)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003696 pr_err("Firmware file \"%s\" is invalid\n", mips_fw_file);
Michael Chan57579f72009-04-04 16:51:14 -07003697 return -EINVAL;
3698 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003699 if (bp->rv2p_firmware->size < sizeof(*rv2p_fw) ||
3700 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc1.rv2p, 8, true) ||
3701 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc2.rv2p, 8, true)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003702 pr_err("Firmware file \"%s\" is invalid\n", rv2p_fw_file);
Michael Chan57579f72009-04-04 16:51:14 -07003703 return -EINVAL;
3704 }
3705
3706 return 0;
3707}
3708
3709static u32
3710rv2p_fw_fixup(u32 rv2p_proc, int idx, u32 loc, u32 rv2p_code)
3711{
3712 switch (idx) {
3713 case RV2P_P1_FIXUP_PAGE_SIZE_IDX:
3714 rv2p_code &= ~RV2P_BD_PAGE_SIZE_MSK;
3715 rv2p_code |= RV2P_BD_PAGE_SIZE;
3716 break;
3717 }
3718 return rv2p_code;
3719}
3720
3721static int
3722load_rv2p_fw(struct bnx2 *bp, u32 rv2p_proc,
3723 const struct bnx2_rv2p_fw_file_entry *fw_entry)
3724{
3725 u32 rv2p_code_len, file_offset;
3726 __be32 *rv2p_code;
3727 int i;
3728 u32 val, cmd, addr;
3729
3730 rv2p_code_len = be32_to_cpu(fw_entry->rv2p.len);
3731 file_offset = be32_to_cpu(fw_entry->rv2p.offset);
3732
3733 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3734
3735 if (rv2p_proc == RV2P_PROC1) {
3736 cmd = BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3737 addr = BNX2_RV2P_PROC1_ADDR_CMD;
3738 } else {
3739 cmd = BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3740 addr = BNX2_RV2P_PROC2_ADDR_CMD;
Michael Chand25be1d2008-05-02 16:57:59 -07003741 }
Michael Chanb6016b72005-05-26 13:03:09 -07003742
3743 for (i = 0; i < rv2p_code_len; i += 8) {
Michael Chan57579f72009-04-04 16:51:14 -07003744 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003745 rv2p_code++;
Michael Chan57579f72009-04-04 16:51:14 -07003746 REG_WR(bp, BNX2_RV2P_INSTR_LOW, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003747 rv2p_code++;
3748
Michael Chan57579f72009-04-04 16:51:14 -07003749 val = (i / 8) | cmd;
3750 REG_WR(bp, addr, val);
3751 }
3752
3753 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3754 for (i = 0; i < 8; i++) {
3755 u32 loc, code;
3756
3757 loc = be32_to_cpu(fw_entry->fixup[i]);
3758 if (loc && ((loc * 4) < rv2p_code_len)) {
3759 code = be32_to_cpu(*(rv2p_code + loc - 1));
3760 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, code);
3761 code = be32_to_cpu(*(rv2p_code + loc));
3762 code = rv2p_fw_fixup(rv2p_proc, i, loc, code);
3763 REG_WR(bp, BNX2_RV2P_INSTR_LOW, code);
3764
3765 val = (loc / 2) | cmd;
3766 REG_WR(bp, addr, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003767 }
3768 }
3769
3770 /* Reset the processor, un-stall is done later. */
3771 if (rv2p_proc == RV2P_PROC1) {
3772 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
3773 }
3774 else {
3775 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
3776 }
Michael Chan57579f72009-04-04 16:51:14 -07003777
3778 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003779}
3780
Michael Chanaf3ee512006-11-19 14:09:25 -08003781static int
Michael Chan57579f72009-04-04 16:51:14 -07003782load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg,
3783 const struct bnx2_mips_fw_file_entry *fw_entry)
Michael Chanb6016b72005-05-26 13:03:09 -07003784{
Michael Chan57579f72009-04-04 16:51:14 -07003785 u32 addr, len, file_offset;
3786 __be32 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07003787 u32 offset;
3788 u32 val;
3789
3790 /* Halt the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003791 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003792 val |= cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003793 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3794 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
Michael Chanb6016b72005-05-26 13:03:09 -07003795
3796 /* Load the Text area. */
Michael Chan57579f72009-04-04 16:51:14 -07003797 addr = be32_to_cpu(fw_entry->text.addr);
3798 len = be32_to_cpu(fw_entry->text.len);
3799 file_offset = be32_to_cpu(fw_entry->text.offset);
3800 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3801
3802 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3803 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003804 int j;
3805
Michael Chan57579f72009-04-04 16:51:14 -07003806 for (j = 0; j < (len / 4); j++, offset += 4)
3807 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003808 }
3809
3810 /* Load the Data area. */
Michael Chan57579f72009-04-04 16:51:14 -07003811 addr = be32_to_cpu(fw_entry->data.addr);
3812 len = be32_to_cpu(fw_entry->data.len);
3813 file_offset = be32_to_cpu(fw_entry->data.offset);
3814 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3815
3816 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3817 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003818 int j;
3819
Michael Chan57579f72009-04-04 16:51:14 -07003820 for (j = 0; j < (len / 4); j++, offset += 4)
3821 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003822 }
3823
3824 /* Load the Read-Only area. */
Michael Chan57579f72009-04-04 16:51:14 -07003825 addr = be32_to_cpu(fw_entry->rodata.addr);
3826 len = be32_to_cpu(fw_entry->rodata.len);
3827 file_offset = be32_to_cpu(fw_entry->rodata.offset);
3828 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3829
3830 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3831 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003832 int j;
3833
Michael Chan57579f72009-04-04 16:51:14 -07003834 for (j = 0; j < (len / 4); j++, offset += 4)
3835 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003836 }
3837
3838 /* Clear the pre-fetch instruction. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003839 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
Michael Chan57579f72009-04-04 16:51:14 -07003840
3841 val = be32_to_cpu(fw_entry->start_addr);
3842 bnx2_reg_wr_ind(bp, cpu_reg->pc, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003843
3844 /* Start the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003845 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003846 val &= ~cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003847 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3848 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08003849
3850 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003851}
3852
Michael Chanfba9fe92006-06-12 22:21:25 -07003853static int
Michael Chanb6016b72005-05-26 13:03:09 -07003854bnx2_init_cpus(struct bnx2 *bp)
3855{
Michael Chan57579f72009-04-04 16:51:14 -07003856 const struct bnx2_mips_fw_file *mips_fw =
3857 (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3858 const struct bnx2_rv2p_fw_file *rv2p_fw =
3859 (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3860 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003861
3862 /* Initialize the RV2P processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003863 load_rv2p_fw(bp, RV2P_PROC1, &rv2p_fw->proc1);
3864 load_rv2p_fw(bp, RV2P_PROC2, &rv2p_fw->proc2);
Michael Chanb6016b72005-05-26 13:03:09 -07003865
3866 /* Initialize the RX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003867 rc = load_cpu_fw(bp, &cpu_reg_rxp, &mips_fw->rxp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003868 if (rc)
3869 goto init_cpu_err;
3870
Michael Chanb6016b72005-05-26 13:03:09 -07003871 /* Initialize the TX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003872 rc = load_cpu_fw(bp, &cpu_reg_txp, &mips_fw->txp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003873 if (rc)
3874 goto init_cpu_err;
3875
Michael Chanb6016b72005-05-26 13:03:09 -07003876 /* Initialize the TX Patch-up Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003877 rc = load_cpu_fw(bp, &cpu_reg_tpat, &mips_fw->tpat);
Michael Chanfba9fe92006-06-12 22:21:25 -07003878 if (rc)
3879 goto init_cpu_err;
3880
Michael Chanb6016b72005-05-26 13:03:09 -07003881 /* Initialize the Completion Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003882 rc = load_cpu_fw(bp, &cpu_reg_com, &mips_fw->com);
Michael Chanfba9fe92006-06-12 22:21:25 -07003883 if (rc)
3884 goto init_cpu_err;
3885
Michael Chand43584c2006-11-19 14:14:35 -08003886 /* Initialize the Command Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003887 rc = load_cpu_fw(bp, &cpu_reg_cp, &mips_fw->cp);
Michael Chan110d0ef2007-12-12 11:18:34 -08003888
Michael Chanfba9fe92006-06-12 22:21:25 -07003889init_cpu_err:
Michael Chanfba9fe92006-06-12 22:21:25 -07003890 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003891}
3892
3893static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07003894bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07003895{
3896 u16 pmcsr;
3897
3898 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
3899
3900 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07003901 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07003902 u32 val;
3903
3904 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3905 (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
3906 PCI_PM_CTRL_PME_STATUS);
3907
3908 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
3909 /* delay required during transition out of D3hot */
3910 msleep(20);
3911
3912 val = REG_RD(bp, BNX2_EMAC_MODE);
3913 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
3914 val &= ~BNX2_EMAC_MODE_MPKT;
3915 REG_WR(bp, BNX2_EMAC_MODE, val);
3916
3917 val = REG_RD(bp, BNX2_RPM_CONFIG);
3918 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3919 REG_WR(bp, BNX2_RPM_CONFIG, val);
3920 break;
3921 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07003922 case PCI_D3hot: {
Michael Chanb6016b72005-05-26 13:03:09 -07003923 int i;
3924 u32 val, wol_msg;
3925
3926 if (bp->wol) {
3927 u32 advertising;
3928 u8 autoneg;
3929
3930 autoneg = bp->autoneg;
3931 advertising = bp->advertising;
3932
Michael Chan239cd342007-10-17 19:26:15 -07003933 if (bp->phy_port == PORT_TP) {
3934 bp->autoneg = AUTONEG_SPEED;
3935 bp->advertising = ADVERTISED_10baseT_Half |
3936 ADVERTISED_10baseT_Full |
3937 ADVERTISED_100baseT_Half |
3938 ADVERTISED_100baseT_Full |
3939 ADVERTISED_Autoneg;
3940 }
Michael Chanb6016b72005-05-26 13:03:09 -07003941
Michael Chan239cd342007-10-17 19:26:15 -07003942 spin_lock_bh(&bp->phy_lock);
3943 bnx2_setup_phy(bp, bp->phy_port);
3944 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003945
3946 bp->autoneg = autoneg;
3947 bp->advertising = advertising;
3948
Benjamin Li5fcaed02008-07-14 22:39:52 -07003949 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003950
3951 val = REG_RD(bp, BNX2_EMAC_MODE);
3952
3953 /* Enable port mode. */
3954 val &= ~BNX2_EMAC_MODE_PORT;
Michael Chan239cd342007-10-17 19:26:15 -07003955 val |= BNX2_EMAC_MODE_MPKT_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003956 BNX2_EMAC_MODE_ACPI_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003957 BNX2_EMAC_MODE_MPKT;
Michael Chan239cd342007-10-17 19:26:15 -07003958 if (bp->phy_port == PORT_TP)
3959 val |= BNX2_EMAC_MODE_PORT_MII;
3960 else {
3961 val |= BNX2_EMAC_MODE_PORT_GMII;
3962 if (bp->line_speed == SPEED_2500)
3963 val |= BNX2_EMAC_MODE_25G_MODE;
3964 }
Michael Chanb6016b72005-05-26 13:03:09 -07003965
3966 REG_WR(bp, BNX2_EMAC_MODE, val);
3967
3968 /* receive all multicast */
3969 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3970 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3971 0xffffffff);
3972 }
3973 REG_WR(bp, BNX2_EMAC_RX_MODE,
3974 BNX2_EMAC_RX_MODE_SORT_MODE);
3975
3976 val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
3977 BNX2_RPM_SORT_USER0_MC_EN;
3978 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3979 REG_WR(bp, BNX2_RPM_SORT_USER0, val);
3980 REG_WR(bp, BNX2_RPM_SORT_USER0, val |
3981 BNX2_RPM_SORT_USER0_ENA);
3982
3983 /* Need to enable EMAC and RPM for WOL. */
3984 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3985 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
3986 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
3987 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
3988
3989 val = REG_RD(bp, BNX2_RPM_CONFIG);
3990 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3991 REG_WR(bp, BNX2_RPM_CONFIG, val);
3992
3993 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
3994 }
3995 else {
3996 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
3997 }
3998
David S. Millerf86e82f2008-01-21 17:15:40 -08003999 if (!(bp->flags & BNX2_FLAG_NO_WOL))
Michael Chana2f13892008-07-14 22:38:23 -07004000 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg,
4001 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004002
4003 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
4004 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
4005 (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
4006
4007 if (bp->wol)
4008 pmcsr |= 3;
4009 }
4010 else {
4011 pmcsr |= 3;
4012 }
4013 if (bp->wol) {
4014 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
4015 }
4016 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
4017 pmcsr);
4018
4019 /* No more memory access after this point until
4020 * device is brought back to D0.
4021 */
4022 udelay(50);
4023 break;
4024 }
4025 default:
4026 return -EINVAL;
4027 }
4028 return 0;
4029}
4030
4031static int
4032bnx2_acquire_nvram_lock(struct bnx2 *bp)
4033{
4034 u32 val;
4035 int j;
4036
4037 /* Request access to the flash interface. */
4038 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
4039 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4040 val = REG_RD(bp, BNX2_NVM_SW_ARB);
4041 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
4042 break;
4043
4044 udelay(5);
4045 }
4046
4047 if (j >= NVRAM_TIMEOUT_COUNT)
4048 return -EBUSY;
4049
4050 return 0;
4051}
4052
4053static int
4054bnx2_release_nvram_lock(struct bnx2 *bp)
4055{
4056 int j;
4057 u32 val;
4058
4059 /* Relinquish nvram interface. */
4060 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
4061
4062 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4063 val = REG_RD(bp, BNX2_NVM_SW_ARB);
4064 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
4065 break;
4066
4067 udelay(5);
4068 }
4069
4070 if (j >= NVRAM_TIMEOUT_COUNT)
4071 return -EBUSY;
4072
4073 return 0;
4074}
4075
4076
4077static int
4078bnx2_enable_nvram_write(struct bnx2 *bp)
4079{
4080 u32 val;
4081
4082 val = REG_RD(bp, BNX2_MISC_CFG);
4083 REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
4084
Michael Chane30372c2007-07-16 18:26:23 -07004085 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07004086 int j;
4087
4088 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4089 REG_WR(bp, BNX2_NVM_COMMAND,
4090 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
4091
4092 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4093 udelay(5);
4094
4095 val = REG_RD(bp, BNX2_NVM_COMMAND);
4096 if (val & BNX2_NVM_COMMAND_DONE)
4097 break;
4098 }
4099
4100 if (j >= NVRAM_TIMEOUT_COUNT)
4101 return -EBUSY;
4102 }
4103 return 0;
4104}
4105
4106static void
4107bnx2_disable_nvram_write(struct bnx2 *bp)
4108{
4109 u32 val;
4110
4111 val = REG_RD(bp, BNX2_MISC_CFG);
4112 REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
4113}
4114
4115
4116static void
4117bnx2_enable_nvram_access(struct bnx2 *bp)
4118{
4119 u32 val;
4120
4121 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
4122 /* Enable both bits, even on read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004123 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07004124 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
4125}
4126
4127static void
4128bnx2_disable_nvram_access(struct bnx2 *bp)
4129{
4130 u32 val;
4131
4132 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
4133 /* Disable both bits, even after read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004134 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07004135 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
4136 BNX2_NVM_ACCESS_ENABLE_WR_EN));
4137}
4138
4139static int
4140bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
4141{
4142 u32 cmd;
4143 int j;
4144
Michael Chane30372c2007-07-16 18:26:23 -07004145 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07004146 /* Buffered flash, no erase needed */
4147 return 0;
4148
4149 /* Build an erase command */
4150 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
4151 BNX2_NVM_COMMAND_DOIT;
4152
4153 /* Need to clear DONE bit separately. */
4154 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4155
4156 /* Address of the NVRAM to read from. */
4157 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4158
4159 /* Issue an erase command. */
4160 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4161
4162 /* Wait for completion. */
4163 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4164 u32 val;
4165
4166 udelay(5);
4167
4168 val = REG_RD(bp, BNX2_NVM_COMMAND);
4169 if (val & BNX2_NVM_COMMAND_DONE)
4170 break;
4171 }
4172
4173 if (j >= NVRAM_TIMEOUT_COUNT)
4174 return -EBUSY;
4175
4176 return 0;
4177}
4178
4179static int
4180bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
4181{
4182 u32 cmd;
4183 int j;
4184
4185 /* Build the command word. */
4186 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
4187
Michael Chane30372c2007-07-16 18:26:23 -07004188 /* Calculate an offset of a buffered flash, not needed for 5709. */
4189 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004190 offset = ((offset / bp->flash_info->page_size) <<
4191 bp->flash_info->page_bits) +
4192 (offset % bp->flash_info->page_size);
4193 }
4194
4195 /* Need to clear DONE bit separately. */
4196 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4197
4198 /* Address of the NVRAM to read from. */
4199 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4200
4201 /* Issue a read command. */
4202 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4203
4204 /* Wait for completion. */
4205 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4206 u32 val;
4207
4208 udelay(5);
4209
4210 val = REG_RD(bp, BNX2_NVM_COMMAND);
4211 if (val & BNX2_NVM_COMMAND_DONE) {
Al Virob491edd2007-12-22 19:44:51 +00004212 __be32 v = cpu_to_be32(REG_RD(bp, BNX2_NVM_READ));
4213 memcpy(ret_val, &v, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004214 break;
4215 }
4216 }
4217 if (j >= NVRAM_TIMEOUT_COUNT)
4218 return -EBUSY;
4219
4220 return 0;
4221}
4222
4223
4224static int
4225bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
4226{
Al Virob491edd2007-12-22 19:44:51 +00004227 u32 cmd;
4228 __be32 val32;
Michael Chanb6016b72005-05-26 13:03:09 -07004229 int j;
4230
4231 /* Build the command word. */
4232 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
4233
Michael Chane30372c2007-07-16 18:26:23 -07004234 /* Calculate an offset of a buffered flash, not needed for 5709. */
4235 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004236 offset = ((offset / bp->flash_info->page_size) <<
4237 bp->flash_info->page_bits) +
4238 (offset % bp->flash_info->page_size);
4239 }
4240
4241 /* Need to clear DONE bit separately. */
4242 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4243
4244 memcpy(&val32, val, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004245
4246 /* Write the data. */
Al Virob491edd2007-12-22 19:44:51 +00004247 REG_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
Michael Chanb6016b72005-05-26 13:03:09 -07004248
4249 /* Address of the NVRAM to write to. */
4250 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4251
4252 /* Issue the write command. */
4253 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4254
4255 /* Wait for completion. */
4256 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4257 udelay(5);
4258
4259 if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
4260 break;
4261 }
4262 if (j >= NVRAM_TIMEOUT_COUNT)
4263 return -EBUSY;
4264
4265 return 0;
4266}
4267
4268static int
4269bnx2_init_nvram(struct bnx2 *bp)
4270{
4271 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07004272 int j, entry_count, rc = 0;
Michael Chan0ced9d02009-08-21 16:20:49 +00004273 const struct flash_spec *flash;
Michael Chanb6016b72005-05-26 13:03:09 -07004274
Michael Chane30372c2007-07-16 18:26:23 -07004275 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4276 bp->flash_info = &flash_5709;
4277 goto get_flash_size;
4278 }
4279
Michael Chanb6016b72005-05-26 13:03:09 -07004280 /* Determine the selected interface. */
4281 val = REG_RD(bp, BNX2_NVM_CFG1);
4282
Denis Chengff8ac602007-09-02 18:30:18 +08004283 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07004284
Michael Chanb6016b72005-05-26 13:03:09 -07004285 if (val & 0x40000000) {
4286
4287 /* Flash interface has been reconfigured */
4288 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08004289 j++, flash++) {
4290 if ((val & FLASH_BACKUP_STRAP_MASK) ==
4291 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004292 bp->flash_info = flash;
4293 break;
4294 }
4295 }
4296 }
4297 else {
Michael Chan37137702005-11-04 08:49:17 -08004298 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07004299 /* Not yet been reconfigured */
4300
Michael Chan37137702005-11-04 08:49:17 -08004301 if (val & (1 << 23))
4302 mask = FLASH_BACKUP_STRAP_MASK;
4303 else
4304 mask = FLASH_STRAP_MASK;
4305
Michael Chanb6016b72005-05-26 13:03:09 -07004306 for (j = 0, flash = &flash_table[0]; j < entry_count;
4307 j++, flash++) {
4308
Michael Chan37137702005-11-04 08:49:17 -08004309 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004310 bp->flash_info = flash;
4311
4312 /* Request access to the flash interface. */
4313 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4314 return rc;
4315
4316 /* Enable access to flash interface */
4317 bnx2_enable_nvram_access(bp);
4318
4319 /* Reconfigure the flash interface */
4320 REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
4321 REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
4322 REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
4323 REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
4324
4325 /* Disable access to flash interface */
4326 bnx2_disable_nvram_access(bp);
4327 bnx2_release_nvram_lock(bp);
4328
4329 break;
4330 }
4331 }
4332 } /* if (val & 0x40000000) */
4333
4334 if (j == entry_count) {
4335 bp->flash_info = NULL;
Joe Perches3a9c6a42010-02-17 15:01:51 +00004336 pr_alert("Unknown flash/EEPROM type\n");
Michael Chan1122db72006-01-23 16:11:42 -08004337 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07004338 }
4339
Michael Chane30372c2007-07-16 18:26:23 -07004340get_flash_size:
Michael Chan2726d6e2008-01-29 21:35:05 -08004341 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
Michael Chan1122db72006-01-23 16:11:42 -08004342 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
4343 if (val)
4344 bp->flash_size = val;
4345 else
4346 bp->flash_size = bp->flash_info->total_size;
4347
Michael Chanb6016b72005-05-26 13:03:09 -07004348 return rc;
4349}
4350
4351static int
4352bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
4353 int buf_size)
4354{
4355 int rc = 0;
4356 u32 cmd_flags, offset32, len32, extra;
4357
4358 if (buf_size == 0)
4359 return 0;
4360
4361 /* Request access to the flash interface. */
4362 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4363 return rc;
4364
4365 /* Enable access to flash interface */
4366 bnx2_enable_nvram_access(bp);
4367
4368 len32 = buf_size;
4369 offset32 = offset;
4370 extra = 0;
4371
4372 cmd_flags = 0;
4373
4374 if (offset32 & 3) {
4375 u8 buf[4];
4376 u32 pre_len;
4377
4378 offset32 &= ~3;
4379 pre_len = 4 - (offset & 3);
4380
4381 if (pre_len >= len32) {
4382 pre_len = len32;
4383 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4384 BNX2_NVM_COMMAND_LAST;
4385 }
4386 else {
4387 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4388 }
4389
4390 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4391
4392 if (rc)
4393 return rc;
4394
4395 memcpy(ret_buf, buf + (offset & 3), pre_len);
4396
4397 offset32 += 4;
4398 ret_buf += pre_len;
4399 len32 -= pre_len;
4400 }
4401 if (len32 & 3) {
4402 extra = 4 - (len32 & 3);
4403 len32 = (len32 + 4) & ~3;
4404 }
4405
4406 if (len32 == 4) {
4407 u8 buf[4];
4408
4409 if (cmd_flags)
4410 cmd_flags = BNX2_NVM_COMMAND_LAST;
4411 else
4412 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4413 BNX2_NVM_COMMAND_LAST;
4414
4415 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4416
4417 memcpy(ret_buf, buf, 4 - extra);
4418 }
4419 else if (len32 > 0) {
4420 u8 buf[4];
4421
4422 /* Read the first word. */
4423 if (cmd_flags)
4424 cmd_flags = 0;
4425 else
4426 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4427
4428 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
4429
4430 /* Advance to the next dword. */
4431 offset32 += 4;
4432 ret_buf += 4;
4433 len32 -= 4;
4434
4435 while (len32 > 4 && rc == 0) {
4436 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4437
4438 /* Advance to the next dword. */
4439 offset32 += 4;
4440 ret_buf += 4;
4441 len32 -= 4;
4442 }
4443
4444 if (rc)
4445 return rc;
4446
4447 cmd_flags = BNX2_NVM_COMMAND_LAST;
4448 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4449
4450 memcpy(ret_buf, buf, 4 - extra);
4451 }
4452
4453 /* Disable access to flash interface */
4454 bnx2_disable_nvram_access(bp);
4455
4456 bnx2_release_nvram_lock(bp);
4457
4458 return rc;
4459}
4460
4461static int
4462bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4463 int buf_size)
4464{
4465 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08004466 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004467 int rc = 0;
4468 int align_start, align_end;
4469
4470 buf = data_buf;
4471 offset32 = offset;
4472 len32 = buf_size;
4473 align_start = align_end = 0;
4474
4475 if ((align_start = (offset32 & 3))) {
4476 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07004477 len32 += align_start;
4478 if (len32 < 4)
4479 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07004480 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4481 return rc;
4482 }
4483
4484 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07004485 align_end = 4 - (len32 & 3);
4486 len32 += align_end;
4487 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4488 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004489 }
4490
4491 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004492 align_buf = kmalloc(len32, GFP_KERNEL);
4493 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004494 return -ENOMEM;
4495 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08004496 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004497 }
4498 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004499 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004500 }
Michael Chane6be7632007-01-08 19:56:13 -08004501 memcpy(align_buf + align_start, data_buf, buf_size);
4502 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07004503 }
4504
Michael Chane30372c2007-07-16 18:26:23 -07004505 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07004506 flash_buffer = kmalloc(264, GFP_KERNEL);
4507 if (flash_buffer == NULL) {
4508 rc = -ENOMEM;
4509 goto nvram_write_end;
4510 }
4511 }
4512
Michael Chanb6016b72005-05-26 13:03:09 -07004513 written = 0;
4514 while ((written < len32) && (rc == 0)) {
4515 u32 page_start, page_end, data_start, data_end;
4516 u32 addr, cmd_flags;
4517 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004518
4519 /* Find the page_start addr */
4520 page_start = offset32 + written;
4521 page_start -= (page_start % bp->flash_info->page_size);
4522 /* Find the page_end addr */
4523 page_end = page_start + bp->flash_info->page_size;
4524 /* Find the data_start addr */
4525 data_start = (written == 0) ? offset32 : page_start;
4526 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004527 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07004528 (offset32 + len32) : page_end;
4529
4530 /* Request access to the flash interface. */
4531 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4532 goto nvram_write_end;
4533
4534 /* Enable access to flash interface */
4535 bnx2_enable_nvram_access(bp);
4536
4537 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07004538 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004539 int j;
4540
4541 /* Read the whole page into the buffer
4542 * (non-buffer flash only) */
4543 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4544 if (j == (bp->flash_info->page_size - 4)) {
4545 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4546 }
4547 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004548 page_start + j,
4549 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07004550 cmd_flags);
4551
4552 if (rc)
4553 goto nvram_write_end;
4554
4555 cmd_flags = 0;
4556 }
4557 }
4558
4559 /* Enable writes to flash interface (unlock write-protect) */
4560 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4561 goto nvram_write_end;
4562
Michael Chanb6016b72005-05-26 13:03:09 -07004563 /* Loop to write back the buffer data from page_start to
4564 * data_start */
4565 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07004566 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07004567 /* Erase the page */
4568 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4569 goto nvram_write_end;
4570
4571 /* Re-enable the write again for the actual write */
4572 bnx2_enable_nvram_write(bp);
4573
Michael Chanb6016b72005-05-26 13:03:09 -07004574 for (addr = page_start; addr < data_start;
4575 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004576
Michael Chanb6016b72005-05-26 13:03:09 -07004577 rc = bnx2_nvram_write_dword(bp, addr,
4578 &flash_buffer[i], cmd_flags);
4579
4580 if (rc != 0)
4581 goto nvram_write_end;
4582
4583 cmd_flags = 0;
4584 }
4585 }
4586
4587 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07004588 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07004589 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07004590 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07004591 (addr == data_end - 4))) {
4592
4593 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4594 }
4595 rc = bnx2_nvram_write_dword(bp, addr, buf,
4596 cmd_flags);
4597
4598 if (rc != 0)
4599 goto nvram_write_end;
4600
4601 cmd_flags = 0;
4602 buf += 4;
4603 }
4604
4605 /* Loop to write back the buffer data from data_end
4606 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07004607 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004608 for (addr = data_end; addr < page_end;
4609 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004610
Michael Chanb6016b72005-05-26 13:03:09 -07004611 if (addr == page_end-4) {
4612 cmd_flags = BNX2_NVM_COMMAND_LAST;
4613 }
4614 rc = bnx2_nvram_write_dword(bp, addr,
4615 &flash_buffer[i], cmd_flags);
4616
4617 if (rc != 0)
4618 goto nvram_write_end;
4619
4620 cmd_flags = 0;
4621 }
4622 }
4623
4624 /* Disable writes to flash interface (lock write-protect) */
4625 bnx2_disable_nvram_write(bp);
4626
4627 /* Disable access to flash interface */
4628 bnx2_disable_nvram_access(bp);
4629 bnx2_release_nvram_lock(bp);
4630
4631 /* Increment written */
4632 written += data_end - data_start;
4633 }
4634
4635nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08004636 kfree(flash_buffer);
4637 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07004638 return rc;
4639}
4640
Michael Chan0d8a6572007-07-07 22:49:43 -07004641static void
Michael Chan7c62e832008-07-14 22:39:03 -07004642bnx2_init_fw_cap(struct bnx2 *bp)
Michael Chan0d8a6572007-07-07 22:49:43 -07004643{
Michael Chan7c62e832008-07-14 22:39:03 -07004644 u32 val, sig = 0;
Michael Chan0d8a6572007-07-07 22:49:43 -07004645
Michael Chan583c28e2008-01-21 19:51:35 -08004646 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan7c62e832008-07-14 22:39:03 -07004647 bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
4648
4649 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
4650 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
Michael Chan0d8a6572007-07-07 22:49:43 -07004651
Michael Chan2726d6e2008-01-29 21:35:05 -08004652 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07004653 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4654 return;
4655
Michael Chan7c62e832008-07-14 22:39:03 -07004656 if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
4657 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
4658 sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
4659 }
4660
4661 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4662 (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
4663 u32 link;
4664
Michael Chan583c28e2008-01-21 19:51:35 -08004665 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan0d8a6572007-07-07 22:49:43 -07004666
Michael Chan7c62e832008-07-14 22:39:03 -07004667 link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
4668 if (link & BNX2_LINK_STATUS_SERDES_LINK)
Michael Chan0d8a6572007-07-07 22:49:43 -07004669 bp->phy_port = PORT_FIBRE;
4670 else
4671 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07004672
Michael Chan7c62e832008-07-14 22:39:03 -07004673 sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
4674 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
Michael Chan0d8a6572007-07-07 22:49:43 -07004675 }
Michael Chan7c62e832008-07-14 22:39:03 -07004676
4677 if (netif_running(bp->dev) && sig)
4678 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
Michael Chan0d8a6572007-07-07 22:49:43 -07004679}
4680
Michael Chanb4b36042007-12-20 19:59:30 -08004681static void
4682bnx2_setup_msix_tbl(struct bnx2 *bp)
4683{
4684 REG_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
4685
4686 REG_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4687 REG_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
4688}
4689
Michael Chanb6016b72005-05-26 13:03:09 -07004690static int
4691bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4692{
4693 u32 val;
4694 int i, rc = 0;
Michael Chan489310a2007-10-10 16:16:31 -07004695 u8 old_port;
Michael Chanb6016b72005-05-26 13:03:09 -07004696
4697 /* Wait for the current PCI transaction to complete before
4698 * issuing a reset. */
4699 REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4700 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4701 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4702 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4703 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4704 val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
4705 udelay(5);
4706
Michael Chanb090ae22006-01-23 16:07:10 -08004707 /* Wait for the firmware to tell us it is ok to issue a reset. */
Michael Chana2f13892008-07-14 22:38:23 -07004708 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
Michael Chanb090ae22006-01-23 16:07:10 -08004709
Michael Chanb6016b72005-05-26 13:03:09 -07004710 /* Deposit a driver reset signature so the firmware knows that
4711 * this is a soft reset. */
Michael Chan2726d6e2008-01-29 21:35:05 -08004712 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4713 BNX2_DRV_RESET_SIGNATURE_MAGIC);
Michael Chanb6016b72005-05-26 13:03:09 -07004714
Michael Chanb6016b72005-05-26 13:03:09 -07004715 /* Do a dummy read to force the chip to complete all current transaction
4716 * before we issue a reset. */
4717 val = REG_RD(bp, BNX2_MISC_ID);
4718
Michael Chan234754d2006-11-19 14:11:41 -08004719 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4720 REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4721 REG_RD(bp, BNX2_MISC_COMMAND);
4722 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07004723
Michael Chan234754d2006-11-19 14:11:41 -08004724 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4725 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07004726
Michael Chan234754d2006-11-19 14:11:41 -08004727 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004728
Michael Chan234754d2006-11-19 14:11:41 -08004729 } else {
4730 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4731 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4732 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4733
4734 /* Chip reset. */
4735 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
4736
Michael Chan594a9df2007-08-28 15:39:42 -07004737 /* Reading back any register after chip reset will hang the
4738 * bus on 5706 A0 and A1. The msleep below provides plenty
4739 * of margin for write posting.
4740 */
Michael Chan234754d2006-11-19 14:11:41 -08004741 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
Arjan van de Ven8e545882007-08-28 14:34:43 -07004742 (CHIP_ID(bp) == CHIP_ID_5706_A1))
4743 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07004744
Michael Chan234754d2006-11-19 14:11:41 -08004745 /* Reset takes approximate 30 usec */
4746 for (i = 0; i < 10; i++) {
4747 val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
4748 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4749 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4750 break;
4751 udelay(10);
4752 }
4753
4754 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4755 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004756 pr_err("Chip reset did not complete\n");
Michael Chan234754d2006-11-19 14:11:41 -08004757 return -EBUSY;
4758 }
Michael Chanb6016b72005-05-26 13:03:09 -07004759 }
4760
4761 /* Make sure byte swapping is properly configured. */
4762 val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
4763 if (val != 0x01020304) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004764 pr_err("Chip not in correct endian mode\n");
Michael Chanb6016b72005-05-26 13:03:09 -07004765 return -ENODEV;
4766 }
4767
Michael Chanb6016b72005-05-26 13:03:09 -07004768 /* Wait for the firmware to finish its initialization. */
Michael Chana2f13892008-07-14 22:38:23 -07004769 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
Michael Chanb090ae22006-01-23 16:07:10 -08004770 if (rc)
4771 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004772
Michael Chan0d8a6572007-07-07 22:49:43 -07004773 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07004774 old_port = bp->phy_port;
Michael Chan7c62e832008-07-14 22:39:03 -07004775 bnx2_init_fw_cap(bp);
Michael Chan583c28e2008-01-21 19:51:35 -08004776 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4777 old_port != bp->phy_port)
Michael Chan0d8a6572007-07-07 22:49:43 -07004778 bnx2_set_default_remote_link(bp);
4779 spin_unlock_bh(&bp->phy_lock);
4780
Michael Chanb6016b72005-05-26 13:03:09 -07004781 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4782 /* Adjust the voltage regular to two steps lower. The default
4783 * of this register is 0x0000000e. */
4784 REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
4785
4786 /* Remove bad rbuf memory from the free pool. */
4787 rc = bnx2_alloc_bad_rbuf(bp);
4788 }
4789
Michael Chanc441b8d2010-04-27 11:28:09 +00004790 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chanb4b36042007-12-20 19:59:30 -08004791 bnx2_setup_msix_tbl(bp);
Michael Chanc441b8d2010-04-27 11:28:09 +00004792 /* Prevent MSIX table reads and write from timing out */
4793 REG_WR(bp, BNX2_MISC_ECO_HW_CTL,
4794 BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN);
4795 }
Michael Chanb4b36042007-12-20 19:59:30 -08004796
Michael Chanb6016b72005-05-26 13:03:09 -07004797 return rc;
4798}
4799
4800static int
4801bnx2_init_chip(struct bnx2 *bp)
4802{
Michael Chand8026d92008-11-12 16:02:20 -08004803 u32 val, mtu;
Michael Chanb4b36042007-12-20 19:59:30 -08004804 int rc, i;
Michael Chanb6016b72005-05-26 13:03:09 -07004805
4806 /* Make sure the interrupt is not active. */
4807 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
4808
4809 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4810 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4811#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004812 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004813#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004814 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004815 DMA_READ_CHANS << 12 |
4816 DMA_WRITE_CHANS << 16;
4817
4818 val |= (0x2 << 20) | (1 << 11);
4819
David S. Millerf86e82f2008-01-21 17:15:40 -08004820 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07004821 val |= (1 << 23);
4822
4823 if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08004824 (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & BNX2_FLAG_PCIX))
Michael Chanb6016b72005-05-26 13:03:09 -07004825 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4826
4827 REG_WR(bp, BNX2_DMA_CONFIG, val);
4828
4829 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4830 val = REG_RD(bp, BNX2_TDMA_CONFIG);
4831 val |= BNX2_TDMA_CONFIG_ONE_DMA;
4832 REG_WR(bp, BNX2_TDMA_CONFIG, val);
4833 }
4834
David S. Millerf86e82f2008-01-21 17:15:40 -08004835 if (bp->flags & BNX2_FLAG_PCIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07004836 u16 val16;
4837
4838 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4839 &val16);
4840 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4841 val16 & ~PCI_X_CMD_ERO);
4842 }
4843
4844 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4845 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4846 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4847 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
4848
4849 /* Initialize context mapping and zero out the quick contexts. The
4850 * context block must have already been enabled. */
Michael Chan641bdcd2007-06-04 21:22:24 -07004851 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4852 rc = bnx2_init_5709_context(bp);
4853 if (rc)
4854 return rc;
4855 } else
Michael Chan59b47d82006-11-19 14:10:45 -08004856 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004857
Michael Chanfba9fe92006-06-12 22:21:25 -07004858 if ((rc = bnx2_init_cpus(bp)) != 0)
4859 return rc;
4860
Michael Chanb6016b72005-05-26 13:03:09 -07004861 bnx2_init_nvram(bp);
4862
Benjamin Li5fcaed02008-07-14 22:39:52 -07004863 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004864
4865 val = REG_RD(bp, BNX2_MQ_CONFIG);
4866 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4867 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan4edd4732009-06-08 18:14:42 -07004868 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4869 val |= BNX2_MQ_CONFIG_BIN_MQ_MODE;
4870 if (CHIP_REV(bp) == CHIP_REV_Ax)
4871 val |= BNX2_MQ_CONFIG_HALT_DIS;
4872 }
Michael Chan68c9f752007-04-24 15:35:53 -07004873
Michael Chanb6016b72005-05-26 13:03:09 -07004874 REG_WR(bp, BNX2_MQ_CONFIG, val);
4875
4876 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
4877 REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4878 REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
4879
4880 val = (BCM_PAGE_BITS - 8) << 24;
4881 REG_WR(bp, BNX2_RV2P_CONFIG, val);
4882
4883 /* Configure page size. */
4884 val = REG_RD(bp, BNX2_TBDR_CONFIG);
4885 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
4886 val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
4887 REG_WR(bp, BNX2_TBDR_CONFIG, val);
4888
4889 val = bp->mac_addr[0] +
4890 (bp->mac_addr[1] << 8) +
4891 (bp->mac_addr[2] << 16) +
4892 bp->mac_addr[3] +
4893 (bp->mac_addr[4] << 8) +
4894 (bp->mac_addr[5] << 16);
4895 REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
4896
4897 /* Program the MTU. Also include 4 bytes for CRC32. */
Michael Chand8026d92008-11-12 16:02:20 -08004898 mtu = bp->dev->mtu;
4899 val = mtu + ETH_HLEN + ETH_FCS_LEN;
Michael Chanb6016b72005-05-26 13:03:09 -07004900 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4901 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
4902 REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
4903
Michael Chand8026d92008-11-12 16:02:20 -08004904 if (mtu < 1500)
4905 mtu = 1500;
4906
4907 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
4908 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
4909 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
4910
Michael Chan155d5562009-08-21 16:20:43 +00004911 memset(bp->bnx2_napi[0].status_blk.msi, 0, bp->status_stats_size);
Michael Chanb4b36042007-12-20 19:59:30 -08004912 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4913 bp->bnx2_napi[i].last_status_idx = 0;
4914
Michael Chanefba0182008-12-03 00:36:15 -08004915 bp->idle_chk_status_idx = 0xffff;
4916
Michael Chanb6016b72005-05-26 13:03:09 -07004917 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4918
4919 /* Set up how to generate a link change interrupt. */
4920 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
4921
4922 REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
4923 (u64) bp->status_blk_mapping & 0xffffffff);
4924 REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
4925
4926 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4927 (u64) bp->stats_blk_mapping & 0xffffffff);
4928 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4929 (u64) bp->stats_blk_mapping >> 32);
4930
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004931 REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
Michael Chanb6016b72005-05-26 13:03:09 -07004932 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
4933
4934 REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4935 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
4936
4937 REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4938 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
4939
4940 REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
4941
4942 REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
4943
4944 REG_WR(bp, BNX2_HC_COM_TICKS,
4945 (bp->com_ticks_int << 16) | bp->com_ticks);
4946
4947 REG_WR(bp, BNX2_HC_CMD_TICKS,
4948 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
4949
Michael Chan61d9e3f2009-08-21 16:20:46 +00004950 if (bp->flags & BNX2_FLAG_BROKEN_STATS)
Michael Chan02537b062007-06-04 21:24:07 -07004951 REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
4952 else
Michael Chan7ea69202007-07-16 18:27:10 -07004953 REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004954 REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
4955
4956 if (CHIP_ID(bp) == CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004957 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004958 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07004959 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4960 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004961 }
4962
Michael Chanefde73a2010-02-15 19:42:07 +00004963 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chanc76c0472007-12-20 20:01:19 -08004964 REG_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
4965 BNX2_HC_MSIX_BIT_VECTOR_VAL);
4966
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004967 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
4968 }
4969
4970 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
Michael Chancf7474a2009-08-21 16:20:48 +00004971 val |= BNX2_HC_CONFIG_ONE_SHOT | BNX2_HC_CONFIG_USE_INT_PARAM;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004972
4973 REG_WR(bp, BNX2_HC_CONFIG, val);
4974
4975 for (i = 1; i < bp->irq_nvecs; i++) {
4976 u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
4977 BNX2_HC_SB_CONFIG_1;
4978
Michael Chan6f743ca2008-01-29 21:34:08 -08004979 REG_WR(bp, base,
Michael Chanc76c0472007-12-20 20:01:19 -08004980 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004981 BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
Michael Chanc76c0472007-12-20 20:01:19 -08004982 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
4983
Michael Chan6f743ca2008-01-29 21:34:08 -08004984 REG_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004985 (bp->tx_quick_cons_trip_int << 16) |
4986 bp->tx_quick_cons_trip);
4987
Michael Chan6f743ca2008-01-29 21:34:08 -08004988 REG_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004989 (bp->tx_ticks_int << 16) | bp->tx_ticks);
4990
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004991 REG_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
4992 (bp->rx_quick_cons_trip_int << 16) |
4993 bp->rx_quick_cons_trip);
4994
4995 REG_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
4996 (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanc76c0472007-12-20 20:01:19 -08004997 }
4998
Michael Chanb6016b72005-05-26 13:03:09 -07004999 /* Clear internal stats counters. */
5000 REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
5001
Michael Chanda3e4fb2007-05-03 13:24:23 -07005002 REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07005003
5004 /* Initialize the receive filter. */
5005 bnx2_set_rx_mode(bp->dev);
5006
Michael Chan0aa38df2007-06-04 21:23:06 -07005007 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
5008 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
5009 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
5010 REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
5011 }
Michael Chanb090ae22006-01-23 16:07:10 -08005012 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
Michael Chana2f13892008-07-14 22:38:23 -07005013 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07005014
Michael Chandf149d72007-07-07 22:51:36 -07005015 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
Michael Chanb6016b72005-05-26 13:03:09 -07005016 REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
5017
5018 udelay(20);
5019
Michael Chanbf5295b2006-03-23 01:11:56 -08005020 bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
5021
Michael Chanb090ae22006-01-23 16:07:10 -08005022 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07005023}
5024
Michael Chan59b47d82006-11-19 14:10:45 -08005025static void
Michael Chanc76c0472007-12-20 20:01:19 -08005026bnx2_clear_ring_states(struct bnx2 *bp)
5027{
5028 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005029 struct bnx2_tx_ring_info *txr;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005030 struct bnx2_rx_ring_info *rxr;
Michael Chanc76c0472007-12-20 20:01:19 -08005031 int i;
5032
5033 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5034 bnapi = &bp->bnx2_napi[i];
Michael Chan35e90102008-06-19 16:37:42 -07005035 txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005036 rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005037
Michael Chan35e90102008-06-19 16:37:42 -07005038 txr->tx_cons = 0;
5039 txr->hw_tx_cons = 0;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005040 rxr->rx_prod_bseq = 0;
5041 rxr->rx_prod = 0;
5042 rxr->rx_cons = 0;
5043 rxr->rx_pg_prod = 0;
5044 rxr->rx_pg_cons = 0;
Michael Chanc76c0472007-12-20 20:01:19 -08005045 }
5046}
5047
5048static void
Michael Chan35e90102008-06-19 16:37:42 -07005049bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
Michael Chan59b47d82006-11-19 14:10:45 -08005050{
5051 u32 val, offset0, offset1, offset2, offset3;
Michael Chan62a83132008-01-29 21:35:40 -08005052 u32 cid_addr = GET_CID_ADDR(cid);
Michael Chan59b47d82006-11-19 14:10:45 -08005053
5054 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
5055 offset0 = BNX2_L2CTX_TYPE_XI;
5056 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
5057 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
5058 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
5059 } else {
5060 offset0 = BNX2_L2CTX_TYPE;
5061 offset1 = BNX2_L2CTX_CMD_TYPE;
5062 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
5063 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
5064 }
5065 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
Michael Chan62a83132008-01-29 21:35:40 -08005066 bnx2_ctx_wr(bp, cid_addr, offset0, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005067
5068 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
Michael Chan62a83132008-01-29 21:35:40 -08005069 bnx2_ctx_wr(bp, cid_addr, offset1, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005070
Michael Chan35e90102008-06-19 16:37:42 -07005071 val = (u64) txr->tx_desc_mapping >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005072 bnx2_ctx_wr(bp, cid_addr, offset2, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005073
Michael Chan35e90102008-06-19 16:37:42 -07005074 val = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005075 bnx2_ctx_wr(bp, cid_addr, offset3, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005076}
Michael Chanb6016b72005-05-26 13:03:09 -07005077
5078static void
Michael Chan35e90102008-06-19 16:37:42 -07005079bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
Michael Chanb6016b72005-05-26 13:03:09 -07005080{
5081 struct tx_bd *txbd;
Michael Chanc76c0472007-12-20 20:01:19 -08005082 u32 cid = TX_CID;
5083 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005084 struct bnx2_tx_ring_info *txr;
Michael Chanc76c0472007-12-20 20:01:19 -08005085
Michael Chan35e90102008-06-19 16:37:42 -07005086 bnapi = &bp->bnx2_napi[ring_num];
5087 txr = &bnapi->tx_ring;
5088
5089 if (ring_num == 0)
5090 cid = TX_CID;
5091 else
5092 cid = TX_TSS_CID + ring_num - 1;
Michael Chanb6016b72005-05-26 13:03:09 -07005093
Michael Chan2f8af122006-08-15 01:39:10 -07005094 bp->tx_wake_thresh = bp->tx_ring_size / 2;
5095
Michael Chan35e90102008-06-19 16:37:42 -07005096 txbd = &txr->tx_desc_ring[MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005097
Michael Chan35e90102008-06-19 16:37:42 -07005098 txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
5099 txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chanb6016b72005-05-26 13:03:09 -07005100
Michael Chan35e90102008-06-19 16:37:42 -07005101 txr->tx_prod = 0;
5102 txr->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005103
Michael Chan35e90102008-06-19 16:37:42 -07005104 txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
5105 txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07005106
Michael Chan35e90102008-06-19 16:37:42 -07005107 bnx2_init_tx_context(bp, cid, txr);
Michael Chanb6016b72005-05-26 13:03:09 -07005108}
5109
5110static void
Michael Chan5d5d0012007-12-12 11:17:43 -08005111bnx2_init_rxbd_rings(struct rx_bd *rx_ring[], dma_addr_t dma[], u32 buf_size,
5112 int num_rings)
Michael Chanb6016b72005-05-26 13:03:09 -07005113{
Michael Chanb6016b72005-05-26 13:03:09 -07005114 int i;
Michael Chan5d5d0012007-12-12 11:17:43 -08005115 struct rx_bd *rxbd;
Michael Chanb6016b72005-05-26 13:03:09 -07005116
Michael Chan5d5d0012007-12-12 11:17:43 -08005117 for (i = 0; i < num_rings; i++) {
Michael Chan13daffa2006-03-20 17:49:20 -08005118 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005119
Michael Chan5d5d0012007-12-12 11:17:43 -08005120 rxbd = &rx_ring[i][0];
Michael Chan13daffa2006-03-20 17:49:20 -08005121 for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
Michael Chan5d5d0012007-12-12 11:17:43 -08005122 rxbd->rx_bd_len = buf_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005123 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
5124 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005125 if (i == (num_rings - 1))
Michael Chan13daffa2006-03-20 17:49:20 -08005126 j = 0;
5127 else
5128 j = i + 1;
Michael Chan5d5d0012007-12-12 11:17:43 -08005129 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
5130 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
Michael Chan13daffa2006-03-20 17:49:20 -08005131 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005132}
5133
5134static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07005135bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
Michael Chan5d5d0012007-12-12 11:17:43 -08005136{
5137 int i;
5138 u16 prod, ring_prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005139 u32 cid, rx_cid_addr, val;
5140 struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
5141 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chan5d5d0012007-12-12 11:17:43 -08005142
Michael Chanbb4f98a2008-06-19 16:38:19 -07005143 if (ring_num == 0)
5144 cid = RX_CID;
5145 else
5146 cid = RX_RSS_CID + ring_num - 1;
5147
5148 rx_cid_addr = GET_CID_ADDR(cid);
5149
5150 bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
Michael Chan5d5d0012007-12-12 11:17:43 -08005151 bp->rx_buf_use_size, bp->rx_max_ring);
5152
Michael Chanbb4f98a2008-06-19 16:38:19 -07005153 bnx2_init_rx_context(bp, cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08005154
5155 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
5156 val = REG_RD(bp, BNX2_MQ_MAP_L2_5);
5157 REG_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
5158 }
5159
Michael Chan62a83132008-01-29 21:35:40 -08005160 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
Michael Chan47bf4242007-12-12 11:19:12 -08005161 if (bp->rx_pg_ring_size) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07005162 bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
5163 rxr->rx_pg_desc_mapping,
Michael Chan47bf4242007-12-12 11:19:12 -08005164 PAGE_SIZE, bp->rx_max_pg_ring);
5165 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
Michael Chan62a83132008-01-29 21:35:40 -08005166 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
5167 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005168 BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
Michael Chan47bf4242007-12-12 11:19:12 -08005169
Michael Chanbb4f98a2008-06-19 16:38:19 -07005170 val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005171 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005172
Michael Chanbb4f98a2008-06-19 16:38:19 -07005173 val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005174 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005175
5176 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5177 REG_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
5178 }
Michael Chanb6016b72005-05-26 13:03:09 -07005179
Michael Chanbb4f98a2008-06-19 16:38:19 -07005180 val = (u64) rxr->rx_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005181 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005182
Michael Chanbb4f98a2008-06-19 16:38:19 -07005183 val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005184 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005185
Michael Chanbb4f98a2008-06-19 16:38:19 -07005186 ring_prod = prod = rxr->rx_pg_prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005187 for (i = 0; i < bp->rx_pg_ring_size; i++) {
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00005188 if (bnx2_alloc_rx_page(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005189 netdev_warn(bp->dev, "init'ed rx page ring %d with %d/%d pages only\n",
5190 ring_num, i, bp->rx_pg_ring_size);
Michael Chan47bf4242007-12-12 11:19:12 -08005191 break;
Michael Chanb929e532009-12-03 09:46:33 +00005192 }
Michael Chan47bf4242007-12-12 11:19:12 -08005193 prod = NEXT_RX_BD(prod);
5194 ring_prod = RX_PG_RING_IDX(prod);
5195 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005196 rxr->rx_pg_prod = prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005197
Michael Chanbb4f98a2008-06-19 16:38:19 -07005198 ring_prod = prod = rxr->rx_prod;
Michael Chan236b6392006-03-20 17:49:02 -08005199 for (i = 0; i < bp->rx_ring_size; i++) {
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00005200 if (bnx2_alloc_rx_skb(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005201 netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d skbs only\n",
5202 ring_num, i, bp->rx_ring_size);
Michael Chanb6016b72005-05-26 13:03:09 -07005203 break;
Michael Chanb929e532009-12-03 09:46:33 +00005204 }
Michael Chanb6016b72005-05-26 13:03:09 -07005205 prod = NEXT_RX_BD(prod);
5206 ring_prod = RX_RING_IDX(prod);
5207 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005208 rxr->rx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07005209
Michael Chanbb4f98a2008-06-19 16:38:19 -07005210 rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
5211 rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
5212 rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
Michael Chanb6016b72005-05-26 13:03:09 -07005213
Michael Chanbb4f98a2008-06-19 16:38:19 -07005214 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
5215 REG_WR16(bp, rxr->rx_bidx_addr, prod);
5216
5217 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005218}
5219
Michael Chan35e90102008-06-19 16:37:42 -07005220static void
5221bnx2_init_all_rings(struct bnx2 *bp)
5222{
5223 int i;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005224 u32 val;
Michael Chan35e90102008-06-19 16:37:42 -07005225
5226 bnx2_clear_ring_states(bp);
5227
5228 REG_WR(bp, BNX2_TSCH_TSS_CFG, 0);
5229 for (i = 0; i < bp->num_tx_rings; i++)
5230 bnx2_init_tx_ring(bp, i);
5231
5232 if (bp->num_tx_rings > 1)
5233 REG_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
5234 (TX_TSS_CID << 7));
5235
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005236 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
5237 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
5238
Michael Chanbb4f98a2008-06-19 16:38:19 -07005239 for (i = 0; i < bp->num_rx_rings; i++)
5240 bnx2_init_rx_ring(bp, i);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005241
5242 if (bp->num_rx_rings > 1) {
5243 u32 tbl_32;
5244 u8 *tbl = (u8 *) &tbl_32;
5245
5246 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ,
5247 BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES);
5248
5249 for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
5250 tbl[i % 4] = i % (bp->num_rx_rings - 1);
5251 if ((i % 4) == 3)
5252 bnx2_reg_wr_ind(bp,
5253 BNX2_RXP_SCRATCH_RSS_TBL + i,
5254 cpu_to_be32(tbl_32));
5255 }
5256
5257 val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
5258 BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
5259
5260 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
5261
5262 }
Michael Chan35e90102008-06-19 16:37:42 -07005263}
5264
Michael Chan5d5d0012007-12-12 11:17:43 -08005265static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
Michael Chan13daffa2006-03-20 17:49:20 -08005266{
Michael Chan5d5d0012007-12-12 11:17:43 -08005267 u32 max, num_rings = 1;
Michael Chan13daffa2006-03-20 17:49:20 -08005268
Michael Chan5d5d0012007-12-12 11:17:43 -08005269 while (ring_size > MAX_RX_DESC_CNT) {
5270 ring_size -= MAX_RX_DESC_CNT;
Michael Chan13daffa2006-03-20 17:49:20 -08005271 num_rings++;
5272 }
5273 /* round to next power of 2 */
Michael Chan5d5d0012007-12-12 11:17:43 -08005274 max = max_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005275 while ((max & num_rings) == 0)
5276 max >>= 1;
5277
5278 if (num_rings != max)
5279 max <<= 1;
5280
Michael Chan5d5d0012007-12-12 11:17:43 -08005281 return max;
5282}
5283
5284static void
5285bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
5286{
Michael Chan84eaa182007-12-12 11:19:57 -08005287 u32 rx_size, rx_space, jumbo_size;
Michael Chan5d5d0012007-12-12 11:17:43 -08005288
5289 /* 8 for CRC and VLAN */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005290 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
Michael Chan5d5d0012007-12-12 11:17:43 -08005291
Michael Chan84eaa182007-12-12 11:19:57 -08005292 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
5293 sizeof(struct skb_shared_info);
5294
Benjamin Li601d3d12008-05-16 22:19:35 -07005295 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
Michael Chan47bf4242007-12-12 11:19:12 -08005296 bp->rx_pg_ring_size = 0;
5297 bp->rx_max_pg_ring = 0;
5298 bp->rx_max_pg_ring_idx = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08005299 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
Michael Chan84eaa182007-12-12 11:19:57 -08005300 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
5301
5302 jumbo_size = size * pages;
5303 if (jumbo_size > MAX_TOTAL_RX_PG_DESC_CNT)
5304 jumbo_size = MAX_TOTAL_RX_PG_DESC_CNT;
5305
5306 bp->rx_pg_ring_size = jumbo_size;
5307 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
5308 MAX_RX_PG_RINGS);
5309 bp->rx_max_pg_ring_idx = (bp->rx_max_pg_ring * RX_DESC_CNT) - 1;
Benjamin Li601d3d12008-05-16 22:19:35 -07005310 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
Michael Chan84eaa182007-12-12 11:19:57 -08005311 bp->rx_copy_thresh = 0;
5312 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005313
5314 bp->rx_buf_use_size = rx_size;
5315 /* hw alignment */
5316 bp->rx_buf_size = bp->rx_buf_use_size + BNX2_RX_ALIGN;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005317 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
Michael Chan5d5d0012007-12-12 11:17:43 -08005318 bp->rx_ring_size = size;
5319 bp->rx_max_ring = bnx2_find_max_ring(size, MAX_RX_RINGS);
Michael Chan13daffa2006-03-20 17:49:20 -08005320 bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
5321}
5322
5323static void
Michael Chanb6016b72005-05-26 13:03:09 -07005324bnx2_free_tx_skbs(struct bnx2 *bp)
5325{
5326 int i;
5327
Michael Chan35e90102008-06-19 16:37:42 -07005328 for (i = 0; i < bp->num_tx_rings; i++) {
5329 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5330 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
5331 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005332
Michael Chan35e90102008-06-19 16:37:42 -07005333 if (txr->tx_buf_ring == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07005334 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005335
Michael Chan35e90102008-06-19 16:37:42 -07005336 for (j = 0; j < TX_DESC_CNT; ) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005337 struct sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
Michael Chan35e90102008-06-19 16:37:42 -07005338 struct sk_buff *skb = tx_buf->skb;
Alexander Duycke95524a2009-12-02 16:47:57 +00005339 int k, last;
Michael Chan35e90102008-06-19 16:37:42 -07005340
5341 if (skb == NULL) {
5342 j++;
5343 continue;
5344 }
5345
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005346 dma_unmap_single(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005347 dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00005348 skb_headlen(skb),
5349 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005350
Michael Chan35e90102008-06-19 16:37:42 -07005351 tx_buf->skb = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07005352
Alexander Duycke95524a2009-12-02 16:47:57 +00005353 last = tx_buf->nr_frags;
5354 j++;
5355 for (k = 0; k < last; k++, j++) {
5356 tx_buf = &txr->tx_buf_ring[TX_RING_IDX(j)];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005357 dma_unmap_page(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005358 dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00005359 skb_shinfo(skb)->frags[k].size,
5360 PCI_DMA_TODEVICE);
5361 }
Michael Chan35e90102008-06-19 16:37:42 -07005362 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005363 }
Michael Chanb6016b72005-05-26 13:03:09 -07005364 }
Michael Chanb6016b72005-05-26 13:03:09 -07005365}
5366
5367static void
5368bnx2_free_rx_skbs(struct bnx2 *bp)
5369{
5370 int i;
5371
Michael Chanbb4f98a2008-06-19 16:38:19 -07005372 for (i = 0; i < bp->num_rx_rings; i++) {
5373 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5374 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
5375 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005376
Michael Chanbb4f98a2008-06-19 16:38:19 -07005377 if (rxr->rx_buf_ring == NULL)
5378 return;
Michael Chanb6016b72005-05-26 13:03:09 -07005379
Michael Chanbb4f98a2008-06-19 16:38:19 -07005380 for (j = 0; j < bp->rx_max_ring_idx; j++) {
5381 struct sw_bd *rx_buf = &rxr->rx_buf_ring[j];
5382 struct sk_buff *skb = rx_buf->skb;
Michael Chanb6016b72005-05-26 13:03:09 -07005383
Michael Chanbb4f98a2008-06-19 16:38:19 -07005384 if (skb == NULL)
5385 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005386
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005387 dma_unmap_single(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005388 dma_unmap_addr(rx_buf, mapping),
Michael Chanbb4f98a2008-06-19 16:38:19 -07005389 bp->rx_buf_use_size,
5390 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005391
Michael Chanbb4f98a2008-06-19 16:38:19 -07005392 rx_buf->skb = NULL;
5393
5394 dev_kfree_skb(skb);
5395 }
5396 for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
5397 bnx2_free_rx_page(bp, rxr, j);
Michael Chanb6016b72005-05-26 13:03:09 -07005398 }
5399}
5400
5401static void
5402bnx2_free_skbs(struct bnx2 *bp)
5403{
5404 bnx2_free_tx_skbs(bp);
5405 bnx2_free_rx_skbs(bp);
5406}
5407
5408static int
5409bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
5410{
5411 int rc;
5412
5413 rc = bnx2_reset_chip(bp, reset_code);
5414 bnx2_free_skbs(bp);
5415 if (rc)
5416 return rc;
5417
Michael Chanfba9fe92006-06-12 22:21:25 -07005418 if ((rc = bnx2_init_chip(bp)) != 0)
5419 return rc;
5420
Michael Chan35e90102008-06-19 16:37:42 -07005421 bnx2_init_all_rings(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005422 return 0;
5423}
5424
5425static int
Michael Chan9a120bc2008-05-16 22:17:45 -07005426bnx2_init_nic(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07005427{
5428 int rc;
5429
5430 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
5431 return rc;
5432
Michael Chan80be4432006-11-19 14:07:28 -08005433 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005434 bnx2_init_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07005435 bnx2_set_link(bp);
Michael Chan543a8272008-05-02 16:56:44 -07005436 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
5437 bnx2_remote_phy_event(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07005438 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005439 return 0;
5440}
5441
5442static int
Michael Chan74bf4ba2008-10-09 12:21:08 -07005443bnx2_shutdown_chip(struct bnx2 *bp)
5444{
5445 u32 reset_code;
5446
5447 if (bp->flags & BNX2_FLAG_NO_WOL)
5448 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
5449 else if (bp->wol)
5450 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5451 else
5452 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5453
5454 return bnx2_reset_chip(bp, reset_code);
5455}
5456
5457static int
Michael Chanb6016b72005-05-26 13:03:09 -07005458bnx2_test_registers(struct bnx2 *bp)
5459{
5460 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07005461 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05005462 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07005463 u16 offset;
5464 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07005465#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07005466 u32 rw_mask;
5467 u32 ro_mask;
5468 } reg_tbl[] = {
5469 { 0x006c, 0, 0x00000000, 0x0000003f },
5470 { 0x0090, 0, 0xffffffff, 0x00000000 },
5471 { 0x0094, 0, 0x00000000, 0x00000000 },
5472
Michael Chan5bae30c2007-05-03 13:18:46 -07005473 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
5474 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5475 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5476 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
5477 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
5478 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5479 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
5480 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5481 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07005482
Michael Chan5bae30c2007-05-03 13:18:46 -07005483 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5484 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5485 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5486 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5487 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5488 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07005489
Michael Chan5bae30c2007-05-03 13:18:46 -07005490 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5491 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
5492 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005493
5494 { 0x1000, 0, 0x00000000, 0x00000001 },
Michael Chan15b169c2008-05-02 16:57:08 -07005495 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07005496
5497 { 0x1408, 0, 0x01c00800, 0x00000000 },
5498 { 0x149c, 0, 0x8000ffff, 0x00000000 },
5499 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005500 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005501 { 0x14b0, 0, 0x00000002, 0x00000001 },
5502 { 0x14b8, 0, 0x00000000, 0x00000000 },
5503 { 0x14c0, 0, 0x00000000, 0x00000009 },
5504 { 0x14c4, 0, 0x00003fff, 0x00000000 },
5505 { 0x14cc, 0, 0x00000000, 0x00000001 },
5506 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005507
5508 { 0x1800, 0, 0x00000000, 0x00000001 },
5509 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07005510
5511 { 0x2800, 0, 0x00000000, 0x00000001 },
5512 { 0x2804, 0, 0x00000000, 0x00003f01 },
5513 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
5514 { 0x2810, 0, 0xffff0000, 0x00000000 },
5515 { 0x2814, 0, 0xffff0000, 0x00000000 },
5516 { 0x2818, 0, 0xffff0000, 0x00000000 },
5517 { 0x281c, 0, 0xffff0000, 0x00000000 },
5518 { 0x2834, 0, 0xffffffff, 0x00000000 },
5519 { 0x2840, 0, 0x00000000, 0xffffffff },
5520 { 0x2844, 0, 0x00000000, 0xffffffff },
5521 { 0x2848, 0, 0xffffffff, 0x00000000 },
5522 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
5523
5524 { 0x2c00, 0, 0x00000000, 0x00000011 },
5525 { 0x2c04, 0, 0x00000000, 0x00030007 },
5526
Michael Chanb6016b72005-05-26 13:03:09 -07005527 { 0x3c00, 0, 0x00000000, 0x00000001 },
5528 { 0x3c04, 0, 0x00000000, 0x00070000 },
5529 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
5530 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
5531 { 0x3c10, 0, 0xffffffff, 0x00000000 },
5532 { 0x3c14, 0, 0x00000000, 0xffffffff },
5533 { 0x3c18, 0, 0x00000000, 0xffffffff },
5534 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
5535 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005536
5537 { 0x5004, 0, 0x00000000, 0x0000007f },
5538 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005539
Michael Chanb6016b72005-05-26 13:03:09 -07005540 { 0x5c00, 0, 0x00000000, 0x00000001 },
5541 { 0x5c04, 0, 0x00000000, 0x0003000f },
5542 { 0x5c08, 0, 0x00000003, 0x00000000 },
5543 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
5544 { 0x5c10, 0, 0x00000000, 0xffffffff },
5545 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
5546 { 0x5c84, 0, 0x00000000, 0x0000f333 },
5547 { 0x5c88, 0, 0x00000000, 0x00077373 },
5548 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
5549
5550 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
5551 { 0x680c, 0, 0xffffffff, 0x00000000 },
5552 { 0x6810, 0, 0xffffffff, 0x00000000 },
5553 { 0x6814, 0, 0xffffffff, 0x00000000 },
5554 { 0x6818, 0, 0xffffffff, 0x00000000 },
5555 { 0x681c, 0, 0xffffffff, 0x00000000 },
5556 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
5557 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
5558 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5559 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5560 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5561 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5562 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5563 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5564 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5565 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5566 { 0x684c, 0, 0xffffffff, 0x00000000 },
5567 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5568 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5569 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5570 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5571 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5572 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5573
5574 { 0xffff, 0, 0x00000000, 0x00000000 },
5575 };
5576
5577 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07005578 is_5709 = 0;
5579 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5580 is_5709 = 1;
5581
Michael Chanb6016b72005-05-26 13:03:09 -07005582 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5583 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07005584 u16 flags = reg_tbl[i].flags;
5585
5586 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5587 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005588
5589 offset = (u32) reg_tbl[i].offset;
5590 rw_mask = reg_tbl[i].rw_mask;
5591 ro_mask = reg_tbl[i].ro_mask;
5592
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005593 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005594
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005595 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005596
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005597 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005598 if ((val & rw_mask) != 0) {
5599 goto reg_test_err;
5600 }
5601
5602 if ((val & ro_mask) != (save_val & ro_mask)) {
5603 goto reg_test_err;
5604 }
5605
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005606 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005607
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005608 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005609 if ((val & rw_mask) != rw_mask) {
5610 goto reg_test_err;
5611 }
5612
5613 if ((val & ro_mask) != (save_val & ro_mask)) {
5614 goto reg_test_err;
5615 }
5616
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005617 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005618 continue;
5619
5620reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005621 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005622 ret = -ENODEV;
5623 break;
5624 }
5625 return ret;
5626}
5627
5628static int
5629bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5630{
Arjan van de Venf71e1302006-03-03 21:33:57 -05005631 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07005632 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5633 int i;
5634
5635 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5636 u32 offset;
5637
5638 for (offset = 0; offset < size; offset += 4) {
5639
Michael Chan2726d6e2008-01-29 21:35:05 -08005640 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07005641
Michael Chan2726d6e2008-01-29 21:35:05 -08005642 if (bnx2_reg_rd_ind(bp, start + offset) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005643 test_pattern[i]) {
5644 return -ENODEV;
5645 }
5646 }
5647 }
5648 return 0;
5649}
5650
5651static int
5652bnx2_test_memory(struct bnx2 *bp)
5653{
5654 int ret = 0;
5655 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07005656 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07005657 u32 offset;
5658 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07005659 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005660 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005661 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005662 { 0xe0000, 0x4000 },
5663 { 0x120000, 0x4000 },
5664 { 0x1a0000, 0x4000 },
5665 { 0x160000, 0x4000 },
5666 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07005667 },
5668 mem_tbl_5709[] = {
5669 { 0x60000, 0x4000 },
5670 { 0xa0000, 0x3000 },
5671 { 0xe0000, 0x4000 },
5672 { 0x120000, 0x4000 },
5673 { 0x1a0000, 0x4000 },
5674 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07005675 };
Michael Chan5bae30c2007-05-03 13:18:46 -07005676 struct mem_entry *mem_tbl;
5677
5678 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5679 mem_tbl = mem_tbl_5709;
5680 else
5681 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07005682
5683 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5684 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5685 mem_tbl[i].len)) != 0) {
5686 return ret;
5687 }
5688 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005689
Michael Chanb6016b72005-05-26 13:03:09 -07005690 return ret;
5691}
5692
Michael Chanbc5a0692006-01-23 16:13:22 -08005693#define BNX2_MAC_LOOPBACK 0
5694#define BNX2_PHY_LOOPBACK 1
5695
Michael Chanb6016b72005-05-26 13:03:09 -07005696static int
Michael Chanbc5a0692006-01-23 16:13:22 -08005697bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07005698{
5699 unsigned int pkt_size, num_pkts, i;
5700 struct sk_buff *skb, *rx_skb;
5701 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08005702 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07005703 dma_addr_t map;
5704 struct tx_bd *txbd;
5705 struct sw_bd *rx_buf;
5706 struct l2_fhdr *rx_hdr;
5707 int ret = -ENODEV;
Michael Chanc76c0472007-12-20 20:01:19 -08005708 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
Michael Chan35e90102008-06-19 16:37:42 -07005709 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005710 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005711
5712 tx_napi = bnapi;
Michael Chanb6016b72005-05-26 13:03:09 -07005713
Michael Chan35e90102008-06-19 16:37:42 -07005714 txr = &tx_napi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005715 rxr = &bnapi->rx_ring;
Michael Chanbc5a0692006-01-23 16:13:22 -08005716 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5717 bp->loopback = MAC_LOOPBACK;
5718 bnx2_set_mac_loopback(bp);
5719 }
5720 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan583c28e2008-01-21 19:51:35 -08005721 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan489310a2007-10-10 16:16:31 -07005722 return 0;
5723
Michael Chan80be4432006-11-19 14:07:28 -08005724 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08005725 bnx2_set_phy_loopback(bp);
5726 }
5727 else
5728 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07005729
Michael Chan84eaa182007-12-12 11:19:57 -08005730 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
Michael Chan932f3772006-08-15 01:39:36 -07005731 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b62005-11-10 12:58:00 -08005732 if (!skb)
5733 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07005734 packet = skb_put(skb, pkt_size);
Michael Chan66342922006-12-14 15:57:04 -08005735 memcpy(packet, bp->dev->dev_addr, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07005736 memset(packet + 6, 0x0, 8);
5737 for (i = 14; i < pkt_size; i++)
5738 packet[i] = (unsigned char) (i & 0xff);
5739
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005740 map = dma_map_single(&bp->pdev->dev, skb->data, pkt_size,
5741 PCI_DMA_TODEVICE);
5742 if (dma_mapping_error(&bp->pdev->dev, map)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005743 dev_kfree_skb(skb);
5744 return -EIO;
5745 }
Michael Chanb6016b72005-05-26 13:03:09 -07005746
Michael Chanbf5295b2006-03-23 01:11:56 -08005747 REG_WR(bp, BNX2_HC_COMMAND,
5748 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5749
Michael Chanb6016b72005-05-26 13:03:09 -07005750 REG_RD(bp, BNX2_HC_COMMAND);
5751
5752 udelay(5);
Michael Chan35efa7c2007-12-20 19:56:37 -08005753 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005754
Michael Chanb6016b72005-05-26 13:03:09 -07005755 num_pkts = 0;
5756
Michael Chan35e90102008-06-19 16:37:42 -07005757 txbd = &txr->tx_desc_ring[TX_RING_IDX(txr->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07005758
5759 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5760 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5761 txbd->tx_bd_mss_nbytes = pkt_size;
5762 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5763
5764 num_pkts++;
Michael Chan35e90102008-06-19 16:37:42 -07005765 txr->tx_prod = NEXT_TX_BD(txr->tx_prod);
5766 txr->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005767
Michael Chan35e90102008-06-19 16:37:42 -07005768 REG_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
5769 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005770
5771 udelay(100);
5772
Michael Chanbf5295b2006-03-23 01:11:56 -08005773 REG_WR(bp, BNX2_HC_COMMAND,
5774 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5775
Michael Chanb6016b72005-05-26 13:03:09 -07005776 REG_RD(bp, BNX2_HC_COMMAND);
5777
5778 udelay(5);
5779
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005780 dma_unmap_single(&bp->pdev->dev, map, pkt_size, PCI_DMA_TODEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07005781 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005782
Michael Chan35e90102008-06-19 16:37:42 -07005783 if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
Michael Chanb6016b72005-05-26 13:03:09 -07005784 goto loopback_test_done;
Michael Chanb6016b72005-05-26 13:03:09 -07005785
Michael Chan35efa7c2007-12-20 19:56:37 -08005786 rx_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005787 if (rx_idx != rx_start_idx + num_pkts) {
5788 goto loopback_test_done;
5789 }
5790
Michael Chanbb4f98a2008-06-19 16:38:19 -07005791 rx_buf = &rxr->rx_buf_ring[rx_start_idx];
Michael Chanb6016b72005-05-26 13:03:09 -07005792 rx_skb = rx_buf->skb;
5793
Michael Chana33fa662010-05-06 08:58:13 +00005794 rx_hdr = rx_buf->desc;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005795 skb_reserve(rx_skb, BNX2_RX_OFFSET);
Michael Chanb6016b72005-05-26 13:03:09 -07005796
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005797 dma_sync_single_for_cpu(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005798 dma_unmap_addr(rx_buf, mapping),
Michael Chanb6016b72005-05-26 13:03:09 -07005799 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
5800
Michael Chanade2bfe2006-01-23 16:09:51 -08005801 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07005802 (L2_FHDR_ERRORS_BAD_CRC |
5803 L2_FHDR_ERRORS_PHY_DECODE |
5804 L2_FHDR_ERRORS_ALIGNMENT |
5805 L2_FHDR_ERRORS_TOO_SHORT |
5806 L2_FHDR_ERRORS_GIANT_FRAME)) {
5807
5808 goto loopback_test_done;
5809 }
5810
5811 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5812 goto loopback_test_done;
5813 }
5814
5815 for (i = 14; i < pkt_size; i++) {
5816 if (*(rx_skb->data + i) != (unsigned char) (i & 0xff)) {
5817 goto loopback_test_done;
5818 }
5819 }
5820
5821 ret = 0;
5822
5823loopback_test_done:
5824 bp->loopback = 0;
5825 return ret;
5826}
5827
Michael Chanbc5a0692006-01-23 16:13:22 -08005828#define BNX2_MAC_LOOPBACK_FAILED 1
5829#define BNX2_PHY_LOOPBACK_FAILED 2
5830#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5831 BNX2_PHY_LOOPBACK_FAILED)
5832
5833static int
5834bnx2_test_loopback(struct bnx2 *bp)
5835{
5836 int rc = 0;
5837
5838 if (!netif_running(bp->dev))
5839 return BNX2_LOOPBACK_FAILED;
5840
5841 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5842 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005843 bnx2_init_phy(bp, 1);
Michael Chanbc5a0692006-01-23 16:13:22 -08005844 spin_unlock_bh(&bp->phy_lock);
5845 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5846 rc |= BNX2_MAC_LOOPBACK_FAILED;
5847 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5848 rc |= BNX2_PHY_LOOPBACK_FAILED;
5849 return rc;
5850}
5851
Michael Chanb6016b72005-05-26 13:03:09 -07005852#define NVRAM_SIZE 0x200
5853#define CRC32_RESIDUAL 0xdebb20e3
5854
5855static int
5856bnx2_test_nvram(struct bnx2 *bp)
5857{
Al Virob491edd2007-12-22 19:44:51 +00005858 __be32 buf[NVRAM_SIZE / 4];
Michael Chanb6016b72005-05-26 13:03:09 -07005859 u8 *data = (u8 *) buf;
5860 int rc = 0;
5861 u32 magic, csum;
5862
5863 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5864 goto test_nvram_done;
5865
5866 magic = be32_to_cpu(buf[0]);
5867 if (magic != 0x669955aa) {
5868 rc = -ENODEV;
5869 goto test_nvram_done;
5870 }
5871
5872 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5873 goto test_nvram_done;
5874
5875 csum = ether_crc_le(0x100, data);
5876 if (csum != CRC32_RESIDUAL) {
5877 rc = -ENODEV;
5878 goto test_nvram_done;
5879 }
5880
5881 csum = ether_crc_le(0x100, data + 0x100);
5882 if (csum != CRC32_RESIDUAL) {
5883 rc = -ENODEV;
5884 }
5885
5886test_nvram_done:
5887 return rc;
5888}
5889
5890static int
5891bnx2_test_link(struct bnx2 *bp)
5892{
5893 u32 bmsr;
5894
Michael Chan9f52b562008-10-09 12:21:46 -07005895 if (!netif_running(bp->dev))
5896 return -ENODEV;
5897
Michael Chan583c28e2008-01-21 19:51:35 -08005898 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan489310a2007-10-10 16:16:31 -07005899 if (bp->link_up)
5900 return 0;
5901 return -ENODEV;
5902 }
Michael Chanc770a652005-08-25 15:38:39 -07005903 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07005904 bnx2_enable_bmsr1(bp);
5905 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5906 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5907 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07005908 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005909
Michael Chanb6016b72005-05-26 13:03:09 -07005910 if (bmsr & BMSR_LSTATUS) {
5911 return 0;
5912 }
5913 return -ENODEV;
5914}
5915
5916static int
5917bnx2_test_intr(struct bnx2 *bp)
5918{
5919 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07005920 u16 status_idx;
5921
5922 if (!netif_running(bp->dev))
5923 return -ENODEV;
5924
5925 status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
5926
5927 /* This register is not touched during run-time. */
Michael Chanbf5295b2006-03-23 01:11:56 -08005928 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07005929 REG_RD(bp, BNX2_HC_COMMAND);
5930
5931 for (i = 0; i < 10; i++) {
5932 if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
5933 status_idx) {
5934
5935 break;
5936 }
5937
5938 msleep_interruptible(10);
5939 }
5940 if (i < 10)
5941 return 0;
5942
5943 return -ENODEV;
5944}
5945
Michael Chan38ea3682008-02-23 19:48:57 -08005946/* Determining link for parallel detection. */
Michael Chanb2fadea2008-01-21 17:07:06 -08005947static int
5948bnx2_5706_serdes_has_link(struct bnx2 *bp)
5949{
5950 u32 mode_ctl, an_dbg, exp;
5951
Michael Chan38ea3682008-02-23 19:48:57 -08005952 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
5953 return 0;
5954
Michael Chanb2fadea2008-01-21 17:07:06 -08005955 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
5956 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
5957
5958 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
5959 return 0;
5960
5961 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5962 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5963 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5964
Michael Chanf3014c02008-01-29 21:33:03 -08005965 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
Michael Chanb2fadea2008-01-21 17:07:06 -08005966 return 0;
5967
5968 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
5969 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5970 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5971
5972 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
5973 return 0;
5974
5975 return 1;
5976}
5977
Michael Chanb6016b72005-05-26 13:03:09 -07005978static void
Michael Chan48b01e22006-11-19 14:08:00 -08005979bnx2_5706_serdes_timer(struct bnx2 *bp)
5980{
Michael Chanb2fadea2008-01-21 17:07:06 -08005981 int check_link = 1;
5982
Michael Chan48b01e22006-11-19 14:08:00 -08005983 spin_lock(&bp->phy_lock);
Michael Chanb2fadea2008-01-21 17:07:06 -08005984 if (bp->serdes_an_pending) {
Michael Chan48b01e22006-11-19 14:08:00 -08005985 bp->serdes_an_pending--;
Michael Chanb2fadea2008-01-21 17:07:06 -08005986 check_link = 0;
5987 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005988 u32 bmcr;
5989
Benjamin Liac392ab2008-09-18 16:40:49 -07005990 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08005991
Michael Chanca58c3a2007-05-03 13:22:52 -07005992 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005993
5994 if (bmcr & BMCR_ANENABLE) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005995 if (bnx2_5706_serdes_has_link(bp)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005996 bmcr &= ~BMCR_ANENABLE;
5997 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07005998 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan583c28e2008-01-21 19:51:35 -08005999 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08006000 }
6001 }
6002 }
6003 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
Michael Chan583c28e2008-01-21 19:51:35 -08006004 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006005 u32 phy2;
6006
6007 bnx2_write_phy(bp, 0x17, 0x0f01);
6008 bnx2_read_phy(bp, 0x15, &phy2);
6009 if (phy2 & 0x20) {
6010 u32 bmcr;
6011
Michael Chanca58c3a2007-05-03 13:22:52 -07006012 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006013 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07006014 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006015
Michael Chan583c28e2008-01-21 19:51:35 -08006016 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08006017 }
6018 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006019 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08006020
Michael Chana2724e22008-02-23 19:47:44 -08006021 if (check_link) {
Michael Chanb2fadea2008-01-21 17:07:06 -08006022 u32 val;
6023
6024 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
6025 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6026 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6027
Michael Chana2724e22008-02-23 19:47:44 -08006028 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
6029 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
6030 bnx2_5706s_force_link_dn(bp, 1);
6031 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
6032 } else
6033 bnx2_set_link(bp);
6034 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
6035 bnx2_set_link(bp);
Michael Chanb2fadea2008-01-21 17:07:06 -08006036 }
Michael Chan48b01e22006-11-19 14:08:00 -08006037 spin_unlock(&bp->phy_lock);
6038}
6039
6040static void
Michael Chanf8dd0642006-11-19 14:08:29 -08006041bnx2_5708_serdes_timer(struct bnx2 *bp)
6042{
Michael Chan583c28e2008-01-21 19:51:35 -08006043 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07006044 return;
6045
Michael Chan583c28e2008-01-21 19:51:35 -08006046 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
Michael Chanf8dd0642006-11-19 14:08:29 -08006047 bp->serdes_an_pending = 0;
6048 return;
6049 }
6050
6051 spin_lock(&bp->phy_lock);
6052 if (bp->serdes_an_pending)
6053 bp->serdes_an_pending--;
6054 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
6055 u32 bmcr;
6056
Michael Chanca58c3a2007-05-03 13:22:52 -07006057 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08006058 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07006059 bnx2_enable_forced_2g5(bp);
Michael Chan40105c02008-11-12 16:02:45 -08006060 bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08006061 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07006062 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08006063 bp->serdes_an_pending = 2;
Benjamin Liac392ab2008-09-18 16:40:49 -07006064 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006065 }
6066
6067 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006068 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006069
6070 spin_unlock(&bp->phy_lock);
6071}
6072
6073static void
Michael Chanb6016b72005-05-26 13:03:09 -07006074bnx2_timer(unsigned long data)
6075{
6076 struct bnx2 *bp = (struct bnx2 *) data;
Michael Chanb6016b72005-05-26 13:03:09 -07006077
Michael Chancd339a02005-08-25 15:35:24 -07006078 if (!netif_running(bp->dev))
6079 return;
6080
Michael Chanb6016b72005-05-26 13:03:09 -07006081 if (atomic_read(&bp->intr_sem) != 0)
6082 goto bnx2_restart_timer;
6083
Michael Chanefba0182008-12-03 00:36:15 -08006084 if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
6085 BNX2_FLAG_USING_MSI)
6086 bnx2_chk_missed_msi(bp);
6087
Michael Chandf149d72007-07-07 22:51:36 -07006088 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006089
Michael Chan2726d6e2008-01-29 21:35:05 -08006090 bp->stats_blk->stat_FwRxDrop =
6091 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
Michael Chancea94db2006-06-12 22:16:13 -07006092
Michael Chan02537b062007-06-04 21:24:07 -07006093 /* workaround occasional corrupted counters */
Michael Chan61d9e3f2009-08-21 16:20:46 +00006094 if ((bp->flags & BNX2_FLAG_BROKEN_STATS) && bp->stats_ticks)
Michael Chan02537b062007-06-04 21:24:07 -07006095 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
6096 BNX2_HC_COMMAND_STATS_NOW);
6097
Michael Chan583c28e2008-01-21 19:51:35 -08006098 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanf8dd0642006-11-19 14:08:29 -08006099 if (CHIP_NUM(bp) == CHIP_NUM_5706)
6100 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07006101 else
Michael Chanf8dd0642006-11-19 14:08:29 -08006102 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006103 }
6104
6105bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07006106 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006107}
6108
Michael Chan8e6a72c2007-05-03 13:24:48 -07006109static int
6110bnx2_request_irq(struct bnx2 *bp)
6111{
Michael Chan6d866ff2007-12-20 19:56:09 -08006112 unsigned long flags;
Michael Chanb4b36042007-12-20 19:59:30 -08006113 struct bnx2_irq *irq;
6114 int rc = 0, i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006115
David S. Millerf86e82f2008-01-21 17:15:40 -08006116 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
Michael Chan6d866ff2007-12-20 19:56:09 -08006117 flags = 0;
6118 else
6119 flags = IRQF_SHARED;
Michael Chanb4b36042007-12-20 19:59:30 -08006120
6121 for (i = 0; i < bp->irq_nvecs; i++) {
6122 irq = &bp->irq_tbl[i];
Michael Chanc76c0472007-12-20 20:01:19 -08006123 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
Michael Chanf0ea2e62008-06-19 16:41:57 -07006124 &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006125 if (rc)
6126 break;
6127 irq->requested = 1;
6128 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07006129 return rc;
6130}
6131
6132static void
6133bnx2_free_irq(struct bnx2 *bp)
6134{
Michael Chanb4b36042007-12-20 19:59:30 -08006135 struct bnx2_irq *irq;
6136 int i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006137
Michael Chanb4b36042007-12-20 19:59:30 -08006138 for (i = 0; i < bp->irq_nvecs; i++) {
6139 irq = &bp->irq_tbl[i];
6140 if (irq->requested)
Michael Chanf0ea2e62008-06-19 16:41:57 -07006141 free_irq(irq->vector, &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006142 irq->requested = 0;
Michael Chan6d866ff2007-12-20 19:56:09 -08006143 }
David S. Millerf86e82f2008-01-21 17:15:40 -08006144 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb4b36042007-12-20 19:59:30 -08006145 pci_disable_msi(bp->pdev);
David S. Millerf86e82f2008-01-21 17:15:40 -08006146 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08006147 pci_disable_msix(bp->pdev);
6148
David S. Millerf86e82f2008-01-21 17:15:40 -08006149 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
Michael Chanb4b36042007-12-20 19:59:30 -08006150}
6151
6152static void
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006153bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
Michael Chanb4b36042007-12-20 19:59:30 -08006154{
Michael Chan379b39a2010-07-19 14:15:03 +00006155 int i, total_vecs, rc;
Michael Chan57851d82007-12-20 20:01:44 -08006156 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
Michael Chan4e1d0de2008-12-16 20:27:45 -08006157 struct net_device *dev = bp->dev;
6158 const int len = sizeof(bp->irq_tbl[0].name);
Michael Chan57851d82007-12-20 20:01:44 -08006159
Michael Chanb4b36042007-12-20 19:59:30 -08006160 bnx2_setup_msix_tbl(bp);
6161 REG_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
6162 REG_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
6163 REG_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
Michael Chan57851d82007-12-20 20:01:44 -08006164
Benjamin Lie2eb8e32010-01-08 00:51:21 -08006165 /* Need to flush the previous three writes to ensure MSI-X
6166 * is setup properly */
6167 REG_RD(bp, BNX2_PCI_MSIX_CONTROL);
6168
Michael Chan57851d82007-12-20 20:01:44 -08006169 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
6170 msix_ent[i].entry = i;
6171 msix_ent[i].vector = 0;
6172 }
6173
Michael Chan379b39a2010-07-19 14:15:03 +00006174 total_vecs = msix_vecs;
6175#ifdef BCM_CNIC
6176 total_vecs++;
6177#endif
6178 rc = -ENOSPC;
6179 while (total_vecs >= BNX2_MIN_MSIX_VEC) {
6180 rc = pci_enable_msix(bp->pdev, msix_ent, total_vecs);
6181 if (rc <= 0)
6182 break;
6183 if (rc > 0)
6184 total_vecs = rc;
6185 }
6186
Michael Chan57851d82007-12-20 20:01:44 -08006187 if (rc != 0)
6188 return;
6189
Michael Chan379b39a2010-07-19 14:15:03 +00006190 msix_vecs = total_vecs;
6191#ifdef BCM_CNIC
6192 msix_vecs--;
6193#endif
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006194 bp->irq_nvecs = msix_vecs;
David S. Millerf86e82f2008-01-21 17:15:40 -08006195 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan379b39a2010-07-19 14:15:03 +00006196 for (i = 0; i < total_vecs; i++) {
Michael Chan57851d82007-12-20 20:01:44 -08006197 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan69010312009-03-18 18:11:51 -07006198 snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
6199 bp->irq_tbl[i].handler = bnx2_msi_1shot;
6200 }
Michael Chan6d866ff2007-12-20 19:56:09 -08006201}
6202
6203static void
6204bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
6205{
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006206 int cpus = num_online_cpus();
Benjamin Li706bf242008-07-18 17:55:11 -07006207 int msix_vecs = min(cpus + 1, RX_MAX_RINGS);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006208
Michael Chan6d866ff2007-12-20 19:56:09 -08006209 bp->irq_tbl[0].handler = bnx2_interrupt;
6210 strcpy(bp->irq_tbl[0].name, bp->dev->name);
Michael Chanb4b36042007-12-20 19:59:30 -08006211 bp->irq_nvecs = 1;
6212 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006213
Michael Chan3d5f3a72010-07-03 20:42:15 +00006214 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006215 bnx2_enable_msix(bp, msix_vecs);
Michael Chanb4b36042007-12-20 19:59:30 -08006216
David S. Millerf86e82f2008-01-21 17:15:40 -08006217 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
6218 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
Michael Chan6d866ff2007-12-20 19:56:09 -08006219 if (pci_enable_msi(bp->pdev) == 0) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006220 bp->flags |= BNX2_FLAG_USING_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08006221 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006222 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08006223 bp->irq_tbl[0].handler = bnx2_msi_1shot;
6224 } else
6225 bp->irq_tbl[0].handler = bnx2_msi;
Michael Chanb4b36042007-12-20 19:59:30 -08006226
6227 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006228 }
6229 }
Benjamin Li706bf242008-07-18 17:55:11 -07006230
6231 bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
6232 bp->dev->real_num_tx_queues = bp->num_tx_rings;
6233
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006234 bp->num_rx_rings = bp->irq_nvecs;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006235}
6236
Michael Chanb6016b72005-05-26 13:03:09 -07006237/* Called with rtnl_lock */
6238static int
6239bnx2_open(struct net_device *dev)
6240{
Michael Chan972ec0d2006-01-23 16:12:43 -08006241 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006242 int rc;
6243
Michael Chan1b2f9222007-05-03 13:20:19 -07006244 netif_carrier_off(dev);
6245
Pavel Machek829ca9a2005-09-03 15:56:56 -07006246 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07006247 bnx2_disable_int(bp);
6248
Michael Chan6d866ff2007-12-20 19:56:09 -08006249 bnx2_setup_int_mode(bp, disable_msi);
Benjamin Li4327ba42010-03-23 13:13:11 +00006250 bnx2_init_napi(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006251 bnx2_napi_enable(bp);
Michael Chan35e90102008-06-19 16:37:42 -07006252 rc = bnx2_alloc_mem(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006253 if (rc)
6254 goto open_err;
Michael Chan35e90102008-06-19 16:37:42 -07006255
Michael Chan8e6a72c2007-05-03 13:24:48 -07006256 rc = bnx2_request_irq(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006257 if (rc)
6258 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006259
Michael Chan9a120bc2008-05-16 22:17:45 -07006260 rc = bnx2_init_nic(bp, 1);
Michael Chan2739a8b2008-06-19 16:44:10 -07006261 if (rc)
6262 goto open_err;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006263
Michael Chancd339a02005-08-25 15:35:24 -07006264 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006265
6266 atomic_set(&bp->intr_sem, 0);
6267
Michael Chan354fcd72010-01-17 07:30:44 +00006268 memset(bp->temp_stats_blk, 0, sizeof(struct statistics_block));
6269
Michael Chanb6016b72005-05-26 13:03:09 -07006270 bnx2_enable_int(bp);
6271
David S. Millerf86e82f2008-01-21 17:15:40 -08006272 if (bp->flags & BNX2_FLAG_USING_MSI) {
Michael Chanb6016b72005-05-26 13:03:09 -07006273 /* Test MSI to make sure it is working
6274 * If MSI test fails, go back to INTx mode
6275 */
6276 if (bnx2_test_intr(bp) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00006277 netdev_warn(bp->dev, "No interrupt was generated using MSI, switching to INTx mode. Please report this failure to the PCI maintainer and include system chipset information.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006278
6279 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006280 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006281
Michael Chan6d866ff2007-12-20 19:56:09 -08006282 bnx2_setup_int_mode(bp, 1);
6283
Michael Chan9a120bc2008-05-16 22:17:45 -07006284 rc = bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006285
Michael Chan8e6a72c2007-05-03 13:24:48 -07006286 if (!rc)
6287 rc = bnx2_request_irq(bp);
6288
Michael Chanb6016b72005-05-26 13:03:09 -07006289 if (rc) {
Michael Chanb6016b72005-05-26 13:03:09 -07006290 del_timer_sync(&bp->timer);
Michael Chan2739a8b2008-06-19 16:44:10 -07006291 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006292 }
6293 bnx2_enable_int(bp);
6294 }
6295 }
David S. Millerf86e82f2008-01-21 17:15:40 -08006296 if (bp->flags & BNX2_FLAG_USING_MSI)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006297 netdev_info(dev, "using MSI\n");
David S. Millerf86e82f2008-01-21 17:15:40 -08006298 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006299 netdev_info(dev, "using MSIX\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006300
Benjamin Li706bf242008-07-18 17:55:11 -07006301 netif_tx_start_all_queues(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006302
6303 return 0;
Michael Chan2739a8b2008-06-19 16:44:10 -07006304
6305open_err:
6306 bnx2_napi_disable(bp);
6307 bnx2_free_skbs(bp);
6308 bnx2_free_irq(bp);
6309 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006310 bnx2_del_napi(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006311 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07006312}
6313
6314static void
David Howellsc4028952006-11-22 14:57:56 +00006315bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07006316{
David Howellsc4028952006-11-22 14:57:56 +00006317 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07006318
Michael Chan51bf6bb2009-12-03 09:46:31 +00006319 rtnl_lock();
6320 if (!netif_running(bp->dev)) {
6321 rtnl_unlock();
Michael Chanafdc08b2005-08-25 15:34:29 -07006322 return;
Michael Chan51bf6bb2009-12-03 09:46:31 +00006323 }
Michael Chanafdc08b2005-08-25 15:34:29 -07006324
Michael Chan212f9932010-04-27 11:28:10 +00006325 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07006326
Michael Chan9a120bc2008-05-16 22:17:45 -07006327 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07006328
6329 atomic_set(&bp->intr_sem, 1);
Michael Chan212f9932010-04-27 11:28:10 +00006330 bnx2_netif_start(bp, true);
Michael Chan51bf6bb2009-12-03 09:46:31 +00006331 rtnl_unlock();
Michael Chanb6016b72005-05-26 13:03:09 -07006332}
6333
6334static void
Michael Chan20175c52009-12-03 09:46:32 +00006335bnx2_dump_state(struct bnx2 *bp)
6336{
6337 struct net_device *dev = bp->dev;
Michael Chan5804a8f2010-07-03 20:42:17 +00006338 u32 mcp_p0, mcp_p1, val1, val2;
Michael Chan20175c52009-12-03 09:46:32 +00006339
Michael Chan5804a8f2010-07-03 20:42:17 +00006340 pci_read_config_dword(bp->pdev, PCI_COMMAND, &val1);
6341 netdev_err(dev, "DEBUG: intr_sem[%x] PCI_CMD[%08x]\n",
6342 atomic_read(&bp->intr_sem), val1);
6343 pci_read_config_dword(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &val1);
6344 pci_read_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, &val2);
6345 netdev_err(dev, "DEBUG: PCI_PM[%08x] PCI_MISC_CFG[%08x]\n", val1, val2);
Eddie Waib98eba52010-05-17 17:32:56 -07006346 netdev_err(dev, "DEBUG: EMAC_TX_STATUS[%08x] EMAC_RX_STATUS[%08x]\n",
Joe Perches3a9c6a42010-02-17 15:01:51 +00006347 REG_RD(bp, BNX2_EMAC_TX_STATUS),
Eddie Waib98eba52010-05-17 17:32:56 -07006348 REG_RD(bp, BNX2_EMAC_RX_STATUS));
6349 netdev_err(dev, "DEBUG: RPM_MGMT_PKT_CTRL[%08x]\n",
Joe Perches3a9c6a42010-02-17 15:01:51 +00006350 REG_RD(bp, BNX2_RPM_MGMT_PKT_CTRL));
Eddie Waib98eba52010-05-17 17:32:56 -07006351 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
6352 mcp_p0 = BNX2_MCP_STATE_P0;
6353 mcp_p1 = BNX2_MCP_STATE_P1;
6354 } else {
6355 mcp_p0 = BNX2_MCP_STATE_P0_5708;
6356 mcp_p1 = BNX2_MCP_STATE_P1_5708;
6357 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00006358 netdev_err(dev, "DEBUG: MCP_STATE_P0[%08x] MCP_STATE_P1[%08x]\n",
Eddie Waib98eba52010-05-17 17:32:56 -07006359 bnx2_reg_rd_ind(bp, mcp_p0), bnx2_reg_rd_ind(bp, mcp_p1));
Joe Perches3a9c6a42010-02-17 15:01:51 +00006360 netdev_err(dev, "DEBUG: HC_STATS_INTERRUPT_STATUS[%08x]\n",
6361 REG_RD(bp, BNX2_HC_STATS_INTERRUPT_STATUS));
Michael Chan20175c52009-12-03 09:46:32 +00006362 if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006363 netdev_err(dev, "DEBUG: PBA[%08x]\n",
6364 REG_RD(bp, BNX2_PCI_GRC_WINDOW3_BASE));
Michael Chan20175c52009-12-03 09:46:32 +00006365}
6366
6367static void
Michael Chanb6016b72005-05-26 13:03:09 -07006368bnx2_tx_timeout(struct net_device *dev)
6369{
Michael Chan972ec0d2006-01-23 16:12:43 -08006370 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006371
Michael Chan20175c52009-12-03 09:46:32 +00006372 bnx2_dump_state(bp);
6373
Michael Chanb6016b72005-05-26 13:03:09 -07006374 /* This allows the netif to be shutdown gracefully before resetting */
6375 schedule_work(&bp->reset_task);
6376}
6377
6378#ifdef BCM_VLAN
6379/* Called with rtnl_lock */
6380static void
6381bnx2_vlan_rx_register(struct net_device *dev, struct vlan_group *vlgrp)
6382{
Michael Chan972ec0d2006-01-23 16:12:43 -08006383 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006384
Michael Chan37675462009-08-21 16:20:44 +00006385 if (netif_running(dev))
Michael Chan212f9932010-04-27 11:28:10 +00006386 bnx2_netif_stop(bp, false);
Michael Chanb6016b72005-05-26 13:03:09 -07006387
6388 bp->vlgrp = vlgrp;
Michael Chan37675462009-08-21 16:20:44 +00006389
6390 if (!netif_running(dev))
6391 return;
6392
Michael Chanb6016b72005-05-26 13:03:09 -07006393 bnx2_set_rx_mode(dev);
Michael Chan7c62e832008-07-14 22:39:03 -07006394 if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
6395 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07006396
Michael Chan212f9932010-04-27 11:28:10 +00006397 bnx2_netif_start(bp, false);
Michael Chanb6016b72005-05-26 13:03:09 -07006398}
Michael Chanb6016b72005-05-26 13:03:09 -07006399#endif
6400
Herbert Xu932ff272006-06-09 12:20:56 -07006401/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07006402 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
6403 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07006404 */
Stephen Hemminger613573252009-08-31 19:50:58 +00006405static netdev_tx_t
Michael Chanb6016b72005-05-26 13:03:09 -07006406bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
6407{
Michael Chan972ec0d2006-01-23 16:12:43 -08006408 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006409 dma_addr_t mapping;
6410 struct tx_bd *txbd;
Benjamin Li3d16af82008-10-09 12:26:41 -07006411 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07006412 u32 len, vlan_tag_flags, last_frag, mss;
6413 u16 prod, ring_prod;
6414 int i;
Benjamin Li706bf242008-07-18 17:55:11 -07006415 struct bnx2_napi *bnapi;
6416 struct bnx2_tx_ring_info *txr;
6417 struct netdev_queue *txq;
6418
6419 /* Determine which tx ring we will be placed on */
6420 i = skb_get_queue_mapping(skb);
6421 bnapi = &bp->bnx2_napi[i];
6422 txr = &bnapi->tx_ring;
6423 txq = netdev_get_tx_queue(dev, i);
Michael Chanb6016b72005-05-26 13:03:09 -07006424
Michael Chan35e90102008-06-19 16:37:42 -07006425 if (unlikely(bnx2_tx_avail(bp, txr) <
Michael Chana550c992007-12-20 19:56:59 -08006426 (skb_shinfo(skb)->nr_frags + 1))) {
Benjamin Li706bf242008-07-18 17:55:11 -07006427 netif_tx_stop_queue(txq);
Joe Perches3a9c6a42010-02-17 15:01:51 +00006428 netdev_err(dev, "BUG! Tx ring full when queue awake!\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006429
6430 return NETDEV_TX_BUSY;
6431 }
6432 len = skb_headlen(skb);
Michael Chan35e90102008-06-19 16:37:42 -07006433 prod = txr->tx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006434 ring_prod = TX_RING_IDX(prod);
6435
6436 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006437 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006438 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
6439 }
6440
Michael Chan729b85c2008-08-14 15:29:39 -07006441#ifdef BCM_VLAN
Al Viro79ea13c2008-01-24 02:06:46 -08006442 if (bp->vlgrp && vlan_tx_tag_present(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07006443 vlan_tag_flags |=
6444 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
6445 }
Michael Chan729b85c2008-08-14 15:29:39 -07006446#endif
Michael Chanfde82052007-05-03 17:23:35 -07006447 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chana1efb4b2008-10-09 12:24:39 -07006448 u32 tcp_opt_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006449 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07006450
Michael Chanb6016b72005-05-26 13:03:09 -07006451 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
6452
Michael Chan4666f872007-05-03 13:22:28 -07006453 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006454
Michael Chan4666f872007-05-03 13:22:28 -07006455 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
6456 u32 tcp_off = skb_transport_offset(skb) -
6457 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07006458
Michael Chan4666f872007-05-03 13:22:28 -07006459 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
6460 TX_BD_FLAGS_SW_FLAGS;
6461 if (likely(tcp_off == 0))
6462 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
6463 else {
6464 tcp_off >>= 3;
6465 vlan_tag_flags |= ((tcp_off & 0x3) <<
6466 TX_BD_FLAGS_TCP6_OFF0_SHL) |
6467 ((tcp_off & 0x10) <<
6468 TX_BD_FLAGS_TCP6_OFF4_SHL);
6469 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
6470 }
6471 } else {
Michael Chan4666f872007-05-03 13:22:28 -07006472 iph = ip_hdr(skb);
Michael Chan4666f872007-05-03 13:22:28 -07006473 if (tcp_opt_len || (iph->ihl > 5)) {
6474 vlan_tag_flags |= ((iph->ihl - 5) +
6475 (tcp_opt_len >> 2)) << 8;
6476 }
Michael Chanb6016b72005-05-26 13:03:09 -07006477 }
Michael Chan4666f872007-05-03 13:22:28 -07006478 } else
Michael Chanb6016b72005-05-26 13:03:09 -07006479 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006480
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006481 mapping = dma_map_single(&bp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
6482 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07006483 dev_kfree_skb(skb);
6484 return NETDEV_TX_OK;
6485 }
6486
Michael Chan35e90102008-06-19 16:37:42 -07006487 tx_buf = &txr->tx_buf_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006488 tx_buf->skb = skb;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006489 dma_unmap_addr_set(tx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006490
Michael Chan35e90102008-06-19 16:37:42 -07006491 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006492
6493 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6494 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6495 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6496 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
6497
6498 last_frag = skb_shinfo(skb)->nr_frags;
Eric Dumazetd62fda02009-05-12 20:48:02 +00006499 tx_buf->nr_frags = last_frag;
6500 tx_buf->is_gso = skb_is_gso(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07006501
6502 for (i = 0; i < last_frag; i++) {
6503 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6504
6505 prod = NEXT_TX_BD(prod);
6506 ring_prod = TX_RING_IDX(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006507 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006508
6509 len = frag->size;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006510 mapping = dma_map_page(&bp->pdev->dev, frag->page, frag->page_offset,
6511 len, PCI_DMA_TODEVICE);
6512 if (dma_mapping_error(&bp->pdev->dev, mapping))
Alexander Duycke95524a2009-12-02 16:47:57 +00006513 goto dma_error;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006514 dma_unmap_addr_set(&txr->tx_buf_ring[ring_prod], mapping,
Alexander Duycke95524a2009-12-02 16:47:57 +00006515 mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006516
6517 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6518 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6519 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6520 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
6521
6522 }
6523 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
6524
6525 prod = NEXT_TX_BD(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006526 txr->tx_prod_bseq += skb->len;
Michael Chanb6016b72005-05-26 13:03:09 -07006527
Michael Chan35e90102008-06-19 16:37:42 -07006528 REG_WR16(bp, txr->tx_bidx_addr, prod);
6529 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07006530
6531 mmiowb();
6532
Michael Chan35e90102008-06-19 16:37:42 -07006533 txr->tx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006534
Michael Chan35e90102008-06-19 16:37:42 -07006535 if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
Benjamin Li706bf242008-07-18 17:55:11 -07006536 netif_tx_stop_queue(txq);
Michael Chan35e90102008-06-19 16:37:42 -07006537 if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
Benjamin Li706bf242008-07-18 17:55:11 -07006538 netif_tx_wake_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07006539 }
6540
6541 return NETDEV_TX_OK;
Alexander Duycke95524a2009-12-02 16:47:57 +00006542dma_error:
6543 /* save value of frag that failed */
6544 last_frag = i;
6545
6546 /* start back at beginning and unmap skb */
6547 prod = txr->tx_prod;
6548 ring_prod = TX_RING_IDX(prod);
6549 tx_buf = &txr->tx_buf_ring[ring_prod];
6550 tx_buf->skb = NULL;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006551 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00006552 skb_headlen(skb), PCI_DMA_TODEVICE);
6553
6554 /* unmap remaining mapped pages */
6555 for (i = 0; i < last_frag; i++) {
6556 prod = NEXT_TX_BD(prod);
6557 ring_prod = TX_RING_IDX(prod);
6558 tx_buf = &txr->tx_buf_ring[ring_prod];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006559 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00006560 skb_shinfo(skb)->frags[i].size,
6561 PCI_DMA_TODEVICE);
6562 }
6563
6564 dev_kfree_skb(skb);
6565 return NETDEV_TX_OK;
Michael Chanb6016b72005-05-26 13:03:09 -07006566}
6567
6568/* Called with rtnl_lock */
6569static int
6570bnx2_close(struct net_device *dev)
6571{
Michael Chan972ec0d2006-01-23 16:12:43 -08006572 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006573
David S. Miller4bb073c2008-06-12 02:22:02 -07006574 cancel_work_sync(&bp->reset_task);
Michael Chanafdc08b2005-08-25 15:34:29 -07006575
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006576 bnx2_disable_int_sync(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006577 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006578 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07006579 bnx2_shutdown_chip(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006580 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006581 bnx2_free_skbs(bp);
6582 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006583 bnx2_del_napi(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006584 bp->link_up = 0;
6585 netif_carrier_off(bp->dev);
Pavel Machek829ca9a2005-09-03 15:56:56 -07006586 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07006587 return 0;
6588}
6589
Michael Chan354fcd72010-01-17 07:30:44 +00006590static void
6591bnx2_save_stats(struct bnx2 *bp)
6592{
6593 u32 *hw_stats = (u32 *) bp->stats_blk;
6594 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
6595 int i;
6596
6597 /* The 1st 10 counters are 64-bit counters */
6598 for (i = 0; i < 20; i += 2) {
6599 u32 hi;
6600 u64 lo;
6601
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006602 hi = temp_stats[i] + hw_stats[i];
6603 lo = (u64) temp_stats[i + 1] + (u64) hw_stats[i + 1];
Michael Chan354fcd72010-01-17 07:30:44 +00006604 if (lo > 0xffffffff)
6605 hi++;
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006606 temp_stats[i] = hi;
6607 temp_stats[i + 1] = lo & 0xffffffff;
Michael Chan354fcd72010-01-17 07:30:44 +00006608 }
6609
6610 for ( ; i < sizeof(struct statistics_block) / 4; i++)
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006611 temp_stats[i] += hw_stats[i];
Michael Chan354fcd72010-01-17 07:30:44 +00006612}
6613
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006614#define GET_64BIT_NET_STATS64(ctr) \
6615 (((u64) (ctr##_hi) << 32) + (u64) (ctr##_lo))
Michael Chanb6016b72005-05-26 13:03:09 -07006616
Michael Chana4743052010-01-17 07:30:43 +00006617#define GET_64BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006618 GET_64BIT_NET_STATS64(bp->stats_blk->ctr) + \
6619 GET_64BIT_NET_STATS64(bp->temp_stats_blk->ctr)
Michael Chanb6016b72005-05-26 13:03:09 -07006620
Michael Chana4743052010-01-17 07:30:43 +00006621#define GET_32BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006622 (unsigned long) (bp->stats_blk->ctr + \
6623 bp->temp_stats_blk->ctr)
Michael Chana4743052010-01-17 07:30:43 +00006624
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006625static struct rtnl_link_stats64 *
6626bnx2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *net_stats)
Michael Chanb6016b72005-05-26 13:03:09 -07006627{
Michael Chan972ec0d2006-01-23 16:12:43 -08006628 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006629
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006630 if (bp->stats_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07006631 return net_stats;
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006632
Michael Chanb6016b72005-05-26 13:03:09 -07006633 net_stats->rx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006634 GET_64BIT_NET_STATS(stat_IfHCInUcastPkts) +
6635 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts) +
6636 GET_64BIT_NET_STATS(stat_IfHCInBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006637
6638 net_stats->tx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006639 GET_64BIT_NET_STATS(stat_IfHCOutUcastPkts) +
6640 GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts) +
6641 GET_64BIT_NET_STATS(stat_IfHCOutBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006642
6643 net_stats->rx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006644 GET_64BIT_NET_STATS(stat_IfHCInOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006645
6646 net_stats->tx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006647 GET_64BIT_NET_STATS(stat_IfHCOutOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006648
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006649 net_stats->multicast =
Michael Chan6fdae992010-07-19 14:15:02 +00006650 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006651
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006652 net_stats->collisions =
Michael Chana4743052010-01-17 07:30:43 +00006653 GET_32BIT_NET_STATS(stat_EtherStatsCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006654
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006655 net_stats->rx_length_errors =
Michael Chana4743052010-01-17 07:30:43 +00006656 GET_32BIT_NET_STATS(stat_EtherStatsUndersizePkts) +
6657 GET_32BIT_NET_STATS(stat_EtherStatsOverrsizePkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006658
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006659 net_stats->rx_over_errors =
Michael Chana4743052010-01-17 07:30:43 +00006660 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6661 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards);
Michael Chanb6016b72005-05-26 13:03:09 -07006662
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006663 net_stats->rx_frame_errors =
Michael Chana4743052010-01-17 07:30:43 +00006664 GET_32BIT_NET_STATS(stat_Dot3StatsAlignmentErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006665
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006666 net_stats->rx_crc_errors =
Michael Chana4743052010-01-17 07:30:43 +00006667 GET_32BIT_NET_STATS(stat_Dot3StatsFCSErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006668
6669 net_stats->rx_errors = net_stats->rx_length_errors +
6670 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6671 net_stats->rx_crc_errors;
6672
6673 net_stats->tx_aborted_errors =
Michael Chana4743052010-01-17 07:30:43 +00006674 GET_32BIT_NET_STATS(stat_Dot3StatsExcessiveCollisions) +
6675 GET_32BIT_NET_STATS(stat_Dot3StatsLateCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006676
Michael Chan5b0c76a2005-11-04 08:45:49 -08006677 if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
6678 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006679 net_stats->tx_carrier_errors = 0;
6680 else {
6681 net_stats->tx_carrier_errors =
Michael Chana4743052010-01-17 07:30:43 +00006682 GET_32BIT_NET_STATS(stat_Dot3StatsCarrierSenseErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006683 }
6684
6685 net_stats->tx_errors =
Michael Chana4743052010-01-17 07:30:43 +00006686 GET_32BIT_NET_STATS(stat_emac_tx_stat_dot3statsinternalmactransmiterrors) +
Michael Chanb6016b72005-05-26 13:03:09 -07006687 net_stats->tx_aborted_errors +
6688 net_stats->tx_carrier_errors;
6689
Michael Chancea94db2006-06-12 22:16:13 -07006690 net_stats->rx_missed_errors =
Michael Chana4743052010-01-17 07:30:43 +00006691 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6692 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards) +
6693 GET_32BIT_NET_STATS(stat_FwRxDrop);
Michael Chancea94db2006-06-12 22:16:13 -07006694
Michael Chanb6016b72005-05-26 13:03:09 -07006695 return net_stats;
6696}
6697
6698/* All ethtool functions called with rtnl_lock */
6699
6700static int
6701bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6702{
Michael Chan972ec0d2006-01-23 16:12:43 -08006703 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07006704 int support_serdes = 0, support_copper = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006705
6706 cmd->supported = SUPPORTED_Autoneg;
Michael Chan583c28e2008-01-21 19:51:35 -08006707 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006708 support_serdes = 1;
6709 support_copper = 1;
6710 } else if (bp->phy_port == PORT_FIBRE)
6711 support_serdes = 1;
6712 else
6713 support_copper = 1;
6714
6715 if (support_serdes) {
Michael Chanb6016b72005-05-26 13:03:09 -07006716 cmd->supported |= SUPPORTED_1000baseT_Full |
6717 SUPPORTED_FIBRE;
Michael Chan583c28e2008-01-21 19:51:35 -08006718 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan605a9e22007-05-03 13:23:13 -07006719 cmd->supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07006720
Michael Chanb6016b72005-05-26 13:03:09 -07006721 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006722 if (support_copper) {
Michael Chanb6016b72005-05-26 13:03:09 -07006723 cmd->supported |= SUPPORTED_10baseT_Half |
6724 SUPPORTED_10baseT_Full |
6725 SUPPORTED_100baseT_Half |
6726 SUPPORTED_100baseT_Full |
6727 SUPPORTED_1000baseT_Full |
6728 SUPPORTED_TP;
6729
Michael Chanb6016b72005-05-26 13:03:09 -07006730 }
6731
Michael Chan7b6b8342007-07-07 22:50:15 -07006732 spin_lock_bh(&bp->phy_lock);
6733 cmd->port = bp->phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07006734 cmd->advertising = bp->advertising;
6735
6736 if (bp->autoneg & AUTONEG_SPEED) {
6737 cmd->autoneg = AUTONEG_ENABLE;
6738 }
6739 else {
6740 cmd->autoneg = AUTONEG_DISABLE;
6741 }
6742
6743 if (netif_carrier_ok(dev)) {
6744 cmd->speed = bp->line_speed;
6745 cmd->duplex = bp->duplex;
6746 }
6747 else {
6748 cmd->speed = -1;
6749 cmd->duplex = -1;
6750 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006751 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006752
6753 cmd->transceiver = XCVR_INTERNAL;
6754 cmd->phy_address = bp->phy_addr;
6755
6756 return 0;
6757}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006758
Michael Chanb6016b72005-05-26 13:03:09 -07006759static int
6760bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6761{
Michael Chan972ec0d2006-01-23 16:12:43 -08006762 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006763 u8 autoneg = bp->autoneg;
6764 u8 req_duplex = bp->req_duplex;
6765 u16 req_line_speed = bp->req_line_speed;
6766 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006767 int err = -EINVAL;
6768
6769 spin_lock_bh(&bp->phy_lock);
6770
6771 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6772 goto err_out_unlock;
6773
Michael Chan583c28e2008-01-21 19:51:35 -08006774 if (cmd->port != bp->phy_port &&
6775 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
Michael Chan7b6b8342007-07-07 22:50:15 -07006776 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006777
Michael Chand6b14482008-07-14 22:37:21 -07006778 /* If device is down, we can store the settings only if the user
6779 * is setting the currently active port.
6780 */
6781 if (!netif_running(dev) && cmd->port != bp->phy_port)
6782 goto err_out_unlock;
6783
Michael Chanb6016b72005-05-26 13:03:09 -07006784 if (cmd->autoneg == AUTONEG_ENABLE) {
6785 autoneg |= AUTONEG_SPEED;
6786
Michael Chanbeb499a2010-02-15 19:42:10 +00006787 advertising = cmd->advertising;
6788 if (cmd->port == PORT_TP) {
6789 advertising &= ETHTOOL_ALL_COPPER_SPEED;
6790 if (!advertising)
Michael Chanb6016b72005-05-26 13:03:09 -07006791 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanbeb499a2010-02-15 19:42:10 +00006792 } else {
6793 advertising &= ETHTOOL_ALL_FIBRE_SPEED;
6794 if (!advertising)
6795 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006796 }
6797 advertising |= ADVERTISED_Autoneg;
6798 }
6799 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006800 if (cmd->port == PORT_FIBRE) {
Michael Chan80be4432006-11-19 14:07:28 -08006801 if ((cmd->speed != SPEED_1000 &&
6802 cmd->speed != SPEED_2500) ||
6803 (cmd->duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07006804 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08006805
6806 if (cmd->speed == SPEED_2500 &&
Michael Chan583c28e2008-01-21 19:51:35 -08006807 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan7b6b8342007-07-07 22:50:15 -07006808 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006809 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006810 else if (cmd->speed == SPEED_1000 || cmd->speed == SPEED_2500)
6811 goto err_out_unlock;
6812
Michael Chanb6016b72005-05-26 13:03:09 -07006813 autoneg &= ~AUTONEG_SPEED;
6814 req_line_speed = cmd->speed;
6815 req_duplex = cmd->duplex;
6816 advertising = 0;
6817 }
6818
6819 bp->autoneg = autoneg;
6820 bp->advertising = advertising;
6821 bp->req_line_speed = req_line_speed;
6822 bp->req_duplex = req_duplex;
6823
Michael Chand6b14482008-07-14 22:37:21 -07006824 err = 0;
6825 /* If device is down, the new settings will be picked up when it is
6826 * brought up.
6827 */
6828 if (netif_running(dev))
6829 err = bnx2_setup_phy(bp, cmd->port);
Michael Chanb6016b72005-05-26 13:03:09 -07006830
Michael Chan7b6b8342007-07-07 22:50:15 -07006831err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07006832 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006833
Michael Chan7b6b8342007-07-07 22:50:15 -07006834 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07006835}
6836
6837static void
6838bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
6839{
Michael Chan972ec0d2006-01-23 16:12:43 -08006840 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006841
6842 strcpy(info->driver, DRV_MODULE_NAME);
6843 strcpy(info->version, DRV_MODULE_VERSION);
6844 strcpy(info->bus_info, pci_name(bp->pdev));
Michael Chan58fc2ea2007-07-07 22:52:02 -07006845 strcpy(info->fw_version, bp->fw_version);
Michael Chanb6016b72005-05-26 13:03:09 -07006846}
6847
Michael Chan244ac4f2006-03-20 17:48:46 -08006848#define BNX2_REGDUMP_LEN (32 * 1024)
6849
6850static int
6851bnx2_get_regs_len(struct net_device *dev)
6852{
6853 return BNX2_REGDUMP_LEN;
6854}
6855
6856static void
6857bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
6858{
6859 u32 *p = _p, i, offset;
6860 u8 *orig_p = _p;
6861 struct bnx2 *bp = netdev_priv(dev);
6862 u32 reg_boundaries[] = { 0x0000, 0x0098, 0x0400, 0x045c,
6863 0x0800, 0x0880, 0x0c00, 0x0c10,
6864 0x0c30, 0x0d08, 0x1000, 0x101c,
6865 0x1040, 0x1048, 0x1080, 0x10a4,
6866 0x1400, 0x1490, 0x1498, 0x14f0,
6867 0x1500, 0x155c, 0x1580, 0x15dc,
6868 0x1600, 0x1658, 0x1680, 0x16d8,
6869 0x1800, 0x1820, 0x1840, 0x1854,
6870 0x1880, 0x1894, 0x1900, 0x1984,
6871 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
6872 0x1c80, 0x1c94, 0x1d00, 0x1d84,
6873 0x2000, 0x2030, 0x23c0, 0x2400,
6874 0x2800, 0x2820, 0x2830, 0x2850,
6875 0x2b40, 0x2c10, 0x2fc0, 0x3058,
6876 0x3c00, 0x3c94, 0x4000, 0x4010,
6877 0x4080, 0x4090, 0x43c0, 0x4458,
6878 0x4c00, 0x4c18, 0x4c40, 0x4c54,
6879 0x4fc0, 0x5010, 0x53c0, 0x5444,
6880 0x5c00, 0x5c18, 0x5c80, 0x5c90,
6881 0x5fc0, 0x6000, 0x6400, 0x6428,
6882 0x6800, 0x6848, 0x684c, 0x6860,
6883 0x6888, 0x6910, 0x8000 };
6884
6885 regs->version = 0;
6886
6887 memset(p, 0, BNX2_REGDUMP_LEN);
6888
6889 if (!netif_running(bp->dev))
6890 return;
6891
6892 i = 0;
6893 offset = reg_boundaries[0];
6894 p += offset;
6895 while (offset < BNX2_REGDUMP_LEN) {
6896 *p++ = REG_RD(bp, offset);
6897 offset += 4;
6898 if (offset == reg_boundaries[i + 1]) {
6899 offset = reg_boundaries[i + 2];
6900 p = (u32 *) (orig_p + offset);
6901 i += 2;
6902 }
6903 }
6904}
6905
Michael Chanb6016b72005-05-26 13:03:09 -07006906static void
6907bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6908{
Michael Chan972ec0d2006-01-23 16:12:43 -08006909 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006910
David S. Millerf86e82f2008-01-21 17:15:40 -08006911 if (bp->flags & BNX2_FLAG_NO_WOL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006912 wol->supported = 0;
6913 wol->wolopts = 0;
6914 }
6915 else {
6916 wol->supported = WAKE_MAGIC;
6917 if (bp->wol)
6918 wol->wolopts = WAKE_MAGIC;
6919 else
6920 wol->wolopts = 0;
6921 }
6922 memset(&wol->sopass, 0, sizeof(wol->sopass));
6923}
6924
6925static int
6926bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6927{
Michael Chan972ec0d2006-01-23 16:12:43 -08006928 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006929
6930 if (wol->wolopts & ~WAKE_MAGIC)
6931 return -EINVAL;
6932
6933 if (wol->wolopts & WAKE_MAGIC) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006934 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chanb6016b72005-05-26 13:03:09 -07006935 return -EINVAL;
6936
6937 bp->wol = 1;
6938 }
6939 else {
6940 bp->wol = 0;
6941 }
6942 return 0;
6943}
6944
6945static int
6946bnx2_nway_reset(struct net_device *dev)
6947{
Michael Chan972ec0d2006-01-23 16:12:43 -08006948 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006949 u32 bmcr;
6950
Michael Chan9f52b562008-10-09 12:21:46 -07006951 if (!netif_running(dev))
6952 return -EAGAIN;
6953
Michael Chanb6016b72005-05-26 13:03:09 -07006954 if (!(bp->autoneg & AUTONEG_SPEED)) {
6955 return -EINVAL;
6956 }
6957
Michael Chanc770a652005-08-25 15:38:39 -07006958 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006959
Michael Chan583c28e2008-01-21 19:51:35 -08006960 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006961 int rc;
6962
6963 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
6964 spin_unlock_bh(&bp->phy_lock);
6965 return rc;
6966 }
6967
Michael Chanb6016b72005-05-26 13:03:09 -07006968 /* Force a link down visible on the other side */
Michael Chan583c28e2008-01-21 19:51:35 -08006969 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanca58c3a2007-05-03 13:22:52 -07006970 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07006971 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006972
6973 msleep(20);
6974
Michael Chanc770a652005-08-25 15:38:39 -07006975 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08006976
Michael Chan40105c02008-11-12 16:02:45 -08006977 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08006978 bp->serdes_an_pending = 1;
6979 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006980 }
6981
Michael Chanca58c3a2007-05-03 13:22:52 -07006982 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07006983 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07006984 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07006985
Michael Chanc770a652005-08-25 15:38:39 -07006986 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006987
6988 return 0;
6989}
6990
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07006991static u32
6992bnx2_get_link(struct net_device *dev)
6993{
6994 struct bnx2 *bp = netdev_priv(dev);
6995
6996 return bp->link_up;
6997}
6998
Michael Chanb6016b72005-05-26 13:03:09 -07006999static int
7000bnx2_get_eeprom_len(struct net_device *dev)
7001{
Michael Chan972ec0d2006-01-23 16:12:43 -08007002 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007003
Michael Chan1122db72006-01-23 16:11:42 -08007004 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07007005 return 0;
7006
Michael Chan1122db72006-01-23 16:11:42 -08007007 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007008}
7009
7010static int
7011bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7012 u8 *eebuf)
7013{
Michael Chan972ec0d2006-01-23 16:12:43 -08007014 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007015 int rc;
7016
Michael Chan9f52b562008-10-09 12:21:46 -07007017 if (!netif_running(dev))
7018 return -EAGAIN;
7019
John W. Linville1064e942005-11-10 12:58:24 -08007020 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007021
7022 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
7023
7024 return rc;
7025}
7026
7027static int
7028bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7029 u8 *eebuf)
7030{
Michael Chan972ec0d2006-01-23 16:12:43 -08007031 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007032 int rc;
7033
Michael Chan9f52b562008-10-09 12:21:46 -07007034 if (!netif_running(dev))
7035 return -EAGAIN;
7036
John W. Linville1064e942005-11-10 12:58:24 -08007037 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007038
7039 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
7040
7041 return rc;
7042}
7043
7044static int
7045bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7046{
Michael Chan972ec0d2006-01-23 16:12:43 -08007047 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007048
7049 memset(coal, 0, sizeof(struct ethtool_coalesce));
7050
7051 coal->rx_coalesce_usecs = bp->rx_ticks;
7052 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
7053 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
7054 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
7055
7056 coal->tx_coalesce_usecs = bp->tx_ticks;
7057 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
7058 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
7059 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
7060
7061 coal->stats_block_coalesce_usecs = bp->stats_ticks;
7062
7063 return 0;
7064}
7065
7066static int
7067bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7068{
Michael Chan972ec0d2006-01-23 16:12:43 -08007069 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007070
7071 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
7072 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
7073
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007074 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07007075 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
7076
7077 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
7078 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
7079
7080 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
7081 if (bp->rx_quick_cons_trip_int > 0xff)
7082 bp->rx_quick_cons_trip_int = 0xff;
7083
7084 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
7085 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
7086
7087 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
7088 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
7089
7090 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
7091 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
7092
7093 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
7094 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
7095 0xff;
7096
7097 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan61d9e3f2009-08-21 16:20:46 +00007098 if (bp->flags & BNX2_FLAG_BROKEN_STATS) {
Michael Chan02537b062007-06-04 21:24:07 -07007099 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
7100 bp->stats_ticks = USEC_PER_SEC;
7101 }
Michael Chan7ea69202007-07-16 18:27:10 -07007102 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
7103 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
7104 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07007105
7106 if (netif_running(bp->dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00007107 bnx2_netif_stop(bp, true);
Michael Chan9a120bc2008-05-16 22:17:45 -07007108 bnx2_init_nic(bp, 0);
Michael Chan212f9932010-04-27 11:28:10 +00007109 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007110 }
7111
7112 return 0;
7113}
7114
7115static void
7116bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7117{
Michael Chan972ec0d2006-01-23 16:12:43 -08007118 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007119
Michael Chan13daffa2006-03-20 17:49:20 -08007120 ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007121 ering->rx_mini_max_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08007122 ering->rx_jumbo_max_pending = MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007123
7124 ering->rx_pending = bp->rx_ring_size;
7125 ering->rx_mini_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08007126 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007127
7128 ering->tx_max_pending = MAX_TX_DESC_CNT;
7129 ering->tx_pending = bp->tx_ring_size;
7130}
7131
7132static int
Michael Chan5d5d0012007-12-12 11:17:43 -08007133bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx)
Michael Chanb6016b72005-05-26 13:03:09 -07007134{
Michael Chan13daffa2006-03-20 17:49:20 -08007135 if (netif_running(bp->dev)) {
Michael Chan354fcd72010-01-17 07:30:44 +00007136 /* Reset will erase chipset stats; save them */
7137 bnx2_save_stats(bp);
7138
Michael Chan212f9932010-04-27 11:28:10 +00007139 bnx2_netif_stop(bp, true);
Michael Chan13daffa2006-03-20 17:49:20 -08007140 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
7141 bnx2_free_skbs(bp);
7142 bnx2_free_mem(bp);
7143 }
7144
Michael Chan5d5d0012007-12-12 11:17:43 -08007145 bnx2_set_rx_ring_size(bp, rx);
7146 bp->tx_ring_size = tx;
Michael Chanb6016b72005-05-26 13:03:09 -07007147
7148 if (netif_running(bp->dev)) {
Michael Chan13daffa2006-03-20 17:49:20 -08007149 int rc;
7150
7151 rc = bnx2_alloc_mem(bp);
Michael Chan6fefb65e2009-08-21 16:20:45 +00007152 if (!rc)
7153 rc = bnx2_init_nic(bp, 0);
7154
7155 if (rc) {
7156 bnx2_napi_enable(bp);
7157 dev_close(bp->dev);
Michael Chan13daffa2006-03-20 17:49:20 -08007158 return rc;
Michael Chan6fefb65e2009-08-21 16:20:45 +00007159 }
Michael Chane9f26c42010-02-15 19:42:08 +00007160#ifdef BCM_CNIC
7161 mutex_lock(&bp->cnic_lock);
7162 /* Let cnic know about the new status block. */
7163 if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD)
7164 bnx2_setup_cnic_irq_info(bp);
7165 mutex_unlock(&bp->cnic_lock);
7166#endif
Michael Chan212f9932010-04-27 11:28:10 +00007167 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007168 }
Michael Chanb6016b72005-05-26 13:03:09 -07007169 return 0;
7170}
7171
Michael Chan5d5d0012007-12-12 11:17:43 -08007172static int
7173bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7174{
7175 struct bnx2 *bp = netdev_priv(dev);
7176 int rc;
7177
7178 if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
7179 (ering->tx_pending > MAX_TX_DESC_CNT) ||
7180 (ering->tx_pending <= MAX_SKB_FRAGS)) {
7181
7182 return -EINVAL;
7183 }
7184 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending);
7185 return rc;
7186}
7187
Michael Chanb6016b72005-05-26 13:03:09 -07007188static void
7189bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7190{
Michael Chan972ec0d2006-01-23 16:12:43 -08007191 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007192
7193 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
7194 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
7195 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
7196}
7197
7198static int
7199bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7200{
Michael Chan972ec0d2006-01-23 16:12:43 -08007201 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007202
7203 bp->req_flow_ctrl = 0;
7204 if (epause->rx_pause)
7205 bp->req_flow_ctrl |= FLOW_CTRL_RX;
7206 if (epause->tx_pause)
7207 bp->req_flow_ctrl |= FLOW_CTRL_TX;
7208
7209 if (epause->autoneg) {
7210 bp->autoneg |= AUTONEG_FLOW_CTRL;
7211 }
7212 else {
7213 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
7214 }
7215
Michael Chan9f52b562008-10-09 12:21:46 -07007216 if (netif_running(dev)) {
7217 spin_lock_bh(&bp->phy_lock);
7218 bnx2_setup_phy(bp, bp->phy_port);
7219 spin_unlock_bh(&bp->phy_lock);
7220 }
Michael Chanb6016b72005-05-26 13:03:09 -07007221
7222 return 0;
7223}
7224
7225static u32
7226bnx2_get_rx_csum(struct net_device *dev)
7227{
Michael Chan972ec0d2006-01-23 16:12:43 -08007228 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007229
7230 return bp->rx_csum;
7231}
7232
7233static int
7234bnx2_set_rx_csum(struct net_device *dev, u32 data)
7235{
Michael Chan972ec0d2006-01-23 16:12:43 -08007236 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007237
7238 bp->rx_csum = data;
7239 return 0;
7240}
7241
Michael Chanb11d6212006-06-29 12:31:21 -07007242static int
7243bnx2_set_tso(struct net_device *dev, u32 data)
7244{
Michael Chan4666f872007-05-03 13:22:28 -07007245 struct bnx2 *bp = netdev_priv(dev);
7246
7247 if (data) {
Michael Chanb11d6212006-06-29 12:31:21 -07007248 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07007249 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7250 dev->features |= NETIF_F_TSO6;
7251 } else
7252 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6 |
7253 NETIF_F_TSO_ECN);
Michael Chanb11d6212006-06-29 12:31:21 -07007254 return 0;
7255}
7256
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007257static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007258 char string[ETH_GSTRING_LEN];
Michael Chan790dab22009-08-21 16:20:47 +00007259} bnx2_stats_str_arr[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007260 { "rx_bytes" },
7261 { "rx_error_bytes" },
7262 { "tx_bytes" },
7263 { "tx_error_bytes" },
7264 { "rx_ucast_packets" },
7265 { "rx_mcast_packets" },
7266 { "rx_bcast_packets" },
7267 { "tx_ucast_packets" },
7268 { "tx_mcast_packets" },
7269 { "tx_bcast_packets" },
7270 { "tx_mac_errors" },
7271 { "tx_carrier_errors" },
7272 { "rx_crc_errors" },
7273 { "rx_align_errors" },
7274 { "tx_single_collisions" },
7275 { "tx_multi_collisions" },
7276 { "tx_deferred" },
7277 { "tx_excess_collisions" },
7278 { "tx_late_collisions" },
7279 { "tx_total_collisions" },
7280 { "rx_fragments" },
7281 { "rx_jabbers" },
7282 { "rx_undersize_packets" },
7283 { "rx_oversize_packets" },
7284 { "rx_64_byte_packets" },
7285 { "rx_65_to_127_byte_packets" },
7286 { "rx_128_to_255_byte_packets" },
7287 { "rx_256_to_511_byte_packets" },
7288 { "rx_512_to_1023_byte_packets" },
7289 { "rx_1024_to_1522_byte_packets" },
7290 { "rx_1523_to_9022_byte_packets" },
7291 { "tx_64_byte_packets" },
7292 { "tx_65_to_127_byte_packets" },
7293 { "tx_128_to_255_byte_packets" },
7294 { "tx_256_to_511_byte_packets" },
7295 { "tx_512_to_1023_byte_packets" },
7296 { "tx_1024_to_1522_byte_packets" },
7297 { "tx_1523_to_9022_byte_packets" },
7298 { "rx_xon_frames" },
7299 { "rx_xoff_frames" },
7300 { "tx_xon_frames" },
7301 { "tx_xoff_frames" },
7302 { "rx_mac_ctrl_frames" },
7303 { "rx_filtered_packets" },
Michael Chan790dab22009-08-21 16:20:47 +00007304 { "rx_ftq_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007305 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07007306 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007307};
7308
Michael Chan790dab22009-08-21 16:20:47 +00007309#define BNX2_NUM_STATS (sizeof(bnx2_stats_str_arr)/\
7310 sizeof(bnx2_stats_str_arr[0]))
7311
Michael Chanb6016b72005-05-26 13:03:09 -07007312#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
7313
Arjan van de Venf71e1302006-03-03 21:33:57 -05007314static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007315 STATS_OFFSET32(stat_IfHCInOctets_hi),
7316 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
7317 STATS_OFFSET32(stat_IfHCOutOctets_hi),
7318 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
7319 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
7320 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
7321 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
7322 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
7323 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
7324 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
7325 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007326 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
7327 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
7328 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
7329 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
7330 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
7331 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
7332 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
7333 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
7334 STATS_OFFSET32(stat_EtherStatsCollisions),
7335 STATS_OFFSET32(stat_EtherStatsFragments),
7336 STATS_OFFSET32(stat_EtherStatsJabbers),
7337 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
7338 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
7339 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
7340 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
7341 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
7342 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
7343 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
7344 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
7345 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
7346 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
7347 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
7348 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
7349 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
7350 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
7351 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
7352 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
7353 STATS_OFFSET32(stat_XonPauseFramesReceived),
7354 STATS_OFFSET32(stat_XoffPauseFramesReceived),
7355 STATS_OFFSET32(stat_OutXonSent),
7356 STATS_OFFSET32(stat_OutXoffSent),
7357 STATS_OFFSET32(stat_MacControlFramesReceived),
7358 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
Michael Chan790dab22009-08-21 16:20:47 +00007359 STATS_OFFSET32(stat_IfInFTQDiscards),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007360 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07007361 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07007362};
7363
7364/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
7365 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007366 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007367static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007368 8,0,8,8,8,8,8,8,8,8,
7369 4,0,4,4,4,4,4,4,4,4,
7370 4,4,4,4,4,4,4,4,4,4,
7371 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007372 4,4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07007373};
7374
Michael Chan5b0c76a2005-11-04 08:45:49 -08007375static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
7376 8,0,8,8,8,8,8,8,8,8,
7377 4,4,4,4,4,4,4,4,4,4,
7378 4,4,4,4,4,4,4,4,4,4,
7379 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007380 4,4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08007381};
7382
Michael Chanb6016b72005-05-26 13:03:09 -07007383#define BNX2_NUM_TESTS 6
7384
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007385static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007386 char string[ETH_GSTRING_LEN];
7387} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
7388 { "register_test (offline)" },
7389 { "memory_test (offline)" },
7390 { "loopback_test (offline)" },
7391 { "nvram_test (online)" },
7392 { "interrupt_test (online)" },
7393 { "link_test (online)" },
7394};
7395
7396static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007397bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07007398{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007399 switch (sset) {
7400 case ETH_SS_TEST:
7401 return BNX2_NUM_TESTS;
7402 case ETH_SS_STATS:
7403 return BNX2_NUM_STATS;
7404 default:
7405 return -EOPNOTSUPP;
7406 }
Michael Chanb6016b72005-05-26 13:03:09 -07007407}
7408
7409static void
7410bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
7411{
Michael Chan972ec0d2006-01-23 16:12:43 -08007412 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007413
Michael Chan9f52b562008-10-09 12:21:46 -07007414 bnx2_set_power_state(bp, PCI_D0);
7415
Michael Chanb6016b72005-05-26 13:03:09 -07007416 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
7417 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08007418 int i;
7419
Michael Chan212f9932010-04-27 11:28:10 +00007420 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007421 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
7422 bnx2_free_skbs(bp);
7423
7424 if (bnx2_test_registers(bp) != 0) {
7425 buf[0] = 1;
7426 etest->flags |= ETH_TEST_FL_FAILED;
7427 }
7428 if (bnx2_test_memory(bp) != 0) {
7429 buf[1] = 1;
7430 etest->flags |= ETH_TEST_FL_FAILED;
7431 }
Michael Chanbc5a0692006-01-23 16:13:22 -08007432 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07007433 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07007434
Michael Chan9f52b562008-10-09 12:21:46 -07007435 if (!netif_running(bp->dev))
7436 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007437 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07007438 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00007439 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007440 }
7441
7442 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08007443 for (i = 0; i < 7; i++) {
7444 if (bp->link_up)
7445 break;
7446 msleep_interruptible(1000);
7447 }
Michael Chanb6016b72005-05-26 13:03:09 -07007448 }
7449
7450 if (bnx2_test_nvram(bp) != 0) {
7451 buf[3] = 1;
7452 etest->flags |= ETH_TEST_FL_FAILED;
7453 }
7454 if (bnx2_test_intr(bp) != 0) {
7455 buf[4] = 1;
7456 etest->flags |= ETH_TEST_FL_FAILED;
7457 }
7458
7459 if (bnx2_test_link(bp) != 0) {
7460 buf[5] = 1;
7461 etest->flags |= ETH_TEST_FL_FAILED;
7462
7463 }
Michael Chan9f52b562008-10-09 12:21:46 -07007464 if (!netif_running(bp->dev))
7465 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07007466}
7467
7468static void
7469bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
7470{
7471 switch (stringset) {
7472 case ETH_SS_STATS:
7473 memcpy(buf, bnx2_stats_str_arr,
7474 sizeof(bnx2_stats_str_arr));
7475 break;
7476 case ETH_SS_TEST:
7477 memcpy(buf, bnx2_tests_str_arr,
7478 sizeof(bnx2_tests_str_arr));
7479 break;
7480 }
7481}
7482
Michael Chanb6016b72005-05-26 13:03:09 -07007483static void
7484bnx2_get_ethtool_stats(struct net_device *dev,
7485 struct ethtool_stats *stats, u64 *buf)
7486{
Michael Chan972ec0d2006-01-23 16:12:43 -08007487 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007488 int i;
7489 u32 *hw_stats = (u32 *) bp->stats_blk;
Michael Chan354fcd72010-01-17 07:30:44 +00007490 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007491 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007492
7493 if (hw_stats == NULL) {
7494 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
7495 return;
7496 }
7497
Michael Chan5b0c76a2005-11-04 08:45:49 -08007498 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
7499 (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
7500 (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
7501 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07007502 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007503 else
7504 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07007505
7506 for (i = 0; i < BNX2_NUM_STATS; i++) {
Michael Chan354fcd72010-01-17 07:30:44 +00007507 unsigned long offset;
7508
Michael Chanb6016b72005-05-26 13:03:09 -07007509 if (stats_len_arr[i] == 0) {
7510 /* skip this counter */
7511 buf[i] = 0;
7512 continue;
7513 }
Michael Chan354fcd72010-01-17 07:30:44 +00007514
7515 offset = bnx2_stats_offset_arr[i];
Michael Chanb6016b72005-05-26 13:03:09 -07007516 if (stats_len_arr[i] == 4) {
7517 /* 4-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007518 buf[i] = (u64) *(hw_stats + offset) +
7519 *(temp_stats + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07007520 continue;
7521 }
7522 /* 8-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007523 buf[i] = (((u64) *(hw_stats + offset)) << 32) +
7524 *(hw_stats + offset + 1) +
7525 (((u64) *(temp_stats + offset)) << 32) +
7526 *(temp_stats + offset + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007527 }
7528}
7529
7530static int
7531bnx2_phys_id(struct net_device *dev, u32 data)
7532{
Michael Chan972ec0d2006-01-23 16:12:43 -08007533 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007534 int i;
7535 u32 save;
7536
Michael Chan9f52b562008-10-09 12:21:46 -07007537 bnx2_set_power_state(bp, PCI_D0);
7538
Michael Chanb6016b72005-05-26 13:03:09 -07007539 if (data == 0)
7540 data = 2;
7541
7542 save = REG_RD(bp, BNX2_MISC_CFG);
7543 REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
7544
7545 for (i = 0; i < (data * 2); i++) {
7546 if ((i % 2) == 0) {
7547 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
7548 }
7549 else {
7550 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
7551 BNX2_EMAC_LED_1000MB_OVERRIDE |
7552 BNX2_EMAC_LED_100MB_OVERRIDE |
7553 BNX2_EMAC_LED_10MB_OVERRIDE |
7554 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
7555 BNX2_EMAC_LED_TRAFFIC);
7556 }
7557 msleep_interruptible(500);
7558 if (signal_pending(current))
7559 break;
7560 }
7561 REG_WR(bp, BNX2_EMAC_LED, 0);
7562 REG_WR(bp, BNX2_MISC_CFG, save);
Michael Chan9f52b562008-10-09 12:21:46 -07007563
7564 if (!netif_running(dev))
7565 bnx2_set_power_state(bp, PCI_D3hot);
7566
Michael Chanb6016b72005-05-26 13:03:09 -07007567 return 0;
7568}
7569
Michael Chan4666f872007-05-03 13:22:28 -07007570static int
7571bnx2_set_tx_csum(struct net_device *dev, u32 data)
7572{
7573 struct bnx2 *bp = netdev_priv(dev);
7574
7575 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan6460d942007-07-14 19:07:52 -07007576 return (ethtool_op_set_tx_ipv6_csum(dev, data));
Michael Chan4666f872007-05-03 13:22:28 -07007577 else
7578 return (ethtool_op_set_tx_csum(dev, data));
7579}
7580
Michael Chanfdc85412010-07-03 20:42:16 +00007581static int
7582bnx2_set_flags(struct net_device *dev, u32 data)
7583{
7584 return ethtool_op_set_flags(dev, data, ETH_FLAG_RXHASH);
7585}
7586
Jeff Garzik7282d492006-09-13 14:30:00 -04007587static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07007588 .get_settings = bnx2_get_settings,
7589 .set_settings = bnx2_set_settings,
7590 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08007591 .get_regs_len = bnx2_get_regs_len,
7592 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07007593 .get_wol = bnx2_get_wol,
7594 .set_wol = bnx2_set_wol,
7595 .nway_reset = bnx2_nway_reset,
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007596 .get_link = bnx2_get_link,
Michael Chanb6016b72005-05-26 13:03:09 -07007597 .get_eeprom_len = bnx2_get_eeprom_len,
7598 .get_eeprom = bnx2_get_eeprom,
7599 .set_eeprom = bnx2_set_eeprom,
7600 .get_coalesce = bnx2_get_coalesce,
7601 .set_coalesce = bnx2_set_coalesce,
7602 .get_ringparam = bnx2_get_ringparam,
7603 .set_ringparam = bnx2_set_ringparam,
7604 .get_pauseparam = bnx2_get_pauseparam,
7605 .set_pauseparam = bnx2_set_pauseparam,
7606 .get_rx_csum = bnx2_get_rx_csum,
7607 .set_rx_csum = bnx2_set_rx_csum,
Michael Chan4666f872007-05-03 13:22:28 -07007608 .set_tx_csum = bnx2_set_tx_csum,
Michael Chanb6016b72005-05-26 13:03:09 -07007609 .set_sg = ethtool_op_set_sg,
Michael Chanb11d6212006-06-29 12:31:21 -07007610 .set_tso = bnx2_set_tso,
Michael Chanb6016b72005-05-26 13:03:09 -07007611 .self_test = bnx2_self_test,
7612 .get_strings = bnx2_get_strings,
7613 .phys_id = bnx2_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07007614 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007615 .get_sset_count = bnx2_get_sset_count,
Michael Chanfdc85412010-07-03 20:42:16 +00007616 .set_flags = bnx2_set_flags,
7617 .get_flags = ethtool_op_get_flags,
Michael Chanb6016b72005-05-26 13:03:09 -07007618};
7619
7620/* Called with rtnl_lock */
7621static int
7622bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7623{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007624 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08007625 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007626 int err;
7627
7628 switch(cmd) {
7629 case SIOCGMIIPHY:
7630 data->phy_id = bp->phy_addr;
7631
7632 /* fallthru */
7633 case SIOCGMIIREG: {
7634 u32 mii_regval;
7635
Michael Chan583c28e2008-01-21 19:51:35 -08007636 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007637 return -EOPNOTSUPP;
7638
Michael Chandad3e452007-05-03 13:18:03 -07007639 if (!netif_running(dev))
7640 return -EAGAIN;
7641
Michael Chanc770a652005-08-25 15:38:39 -07007642 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007643 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07007644 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007645
7646 data->val_out = mii_regval;
7647
7648 return err;
7649 }
7650
7651 case SIOCSMIIREG:
Michael Chan583c28e2008-01-21 19:51:35 -08007652 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007653 return -EOPNOTSUPP;
7654
Michael Chandad3e452007-05-03 13:18:03 -07007655 if (!netif_running(dev))
7656 return -EAGAIN;
7657
Michael Chanc770a652005-08-25 15:38:39 -07007658 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007659 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07007660 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007661
7662 return err;
7663
7664 default:
7665 /* do nothing */
7666 break;
7667 }
7668 return -EOPNOTSUPP;
7669}
7670
7671/* Called with rtnl_lock */
7672static int
7673bnx2_change_mac_addr(struct net_device *dev, void *p)
7674{
7675 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08007676 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007677
Michael Chan73eef4c2005-08-25 15:39:15 -07007678 if (!is_valid_ether_addr(addr->sa_data))
7679 return -EINVAL;
7680
Michael Chanb6016b72005-05-26 13:03:09 -07007681 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7682 if (netif_running(dev))
Benjamin Li5fcaed02008-07-14 22:39:52 -07007683 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07007684
7685 return 0;
7686}
7687
7688/* Called with rtnl_lock */
7689static int
7690bnx2_change_mtu(struct net_device *dev, int new_mtu)
7691{
Michael Chan972ec0d2006-01-23 16:12:43 -08007692 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007693
7694 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
7695 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
7696 return -EINVAL;
7697
7698 dev->mtu = new_mtu;
Michael Chan5d5d0012007-12-12 11:17:43 -08007699 return (bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size));
Michael Chanb6016b72005-05-26 13:03:09 -07007700}
7701
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00007702#ifdef CONFIG_NET_POLL_CONTROLLER
Michael Chanb6016b72005-05-26 13:03:09 -07007703static void
7704poll_bnx2(struct net_device *dev)
7705{
Michael Chan972ec0d2006-01-23 16:12:43 -08007706 struct bnx2 *bp = netdev_priv(dev);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007707 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07007708
Neil Hormanb2af2c12008-11-12 16:23:44 -08007709 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan1bf1e342010-03-23 13:13:12 +00007710 struct bnx2_irq *irq = &bp->irq_tbl[i];
7711
7712 disable_irq(irq->vector);
7713 irq->handler(irq->vector, &bp->bnx2_napi[i]);
7714 enable_irq(irq->vector);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007715 }
Michael Chanb6016b72005-05-26 13:03:09 -07007716}
7717#endif
7718
Michael Chan253c8b72007-01-08 19:56:01 -08007719static void __devinit
7720bnx2_get_5709_media(struct bnx2 *bp)
7721{
7722 u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
7723 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7724 u32 strap;
7725
7726 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7727 return;
7728 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
Michael Chan583c28e2008-01-21 19:51:35 -08007729 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007730 return;
7731 }
7732
7733 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7734 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7735 else
7736 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7737
7738 if (PCI_FUNC(bp->pdev->devfn) == 0) {
7739 switch (strap) {
7740 case 0x4:
7741 case 0x5:
7742 case 0x6:
Michael Chan583c28e2008-01-21 19:51:35 -08007743 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007744 return;
7745 }
7746 } else {
7747 switch (strap) {
7748 case 0x1:
7749 case 0x2:
7750 case 0x4:
Michael Chan583c28e2008-01-21 19:51:35 -08007751 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007752 return;
7753 }
7754 }
7755}
7756
Michael Chan883e5152007-05-03 13:25:11 -07007757static void __devinit
7758bnx2_get_pci_speed(struct bnx2 *bp)
7759{
7760 u32 reg;
7761
7762 reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
7763 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7764 u32 clkreg;
7765
David S. Millerf86e82f2008-01-21 17:15:40 -08007766 bp->flags |= BNX2_FLAG_PCIX;
Michael Chan883e5152007-05-03 13:25:11 -07007767
7768 clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
7769
7770 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7771 switch (clkreg) {
7772 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7773 bp->bus_speed_mhz = 133;
7774 break;
7775
7776 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7777 bp->bus_speed_mhz = 100;
7778 break;
7779
7780 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7781 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7782 bp->bus_speed_mhz = 66;
7783 break;
7784
7785 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7786 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7787 bp->bus_speed_mhz = 50;
7788 break;
7789
7790 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7791 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7792 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7793 bp->bus_speed_mhz = 33;
7794 break;
7795 }
7796 }
7797 else {
7798 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
7799 bp->bus_speed_mhz = 66;
7800 else
7801 bp->bus_speed_mhz = 33;
7802 }
7803
7804 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
David S. Millerf86e82f2008-01-21 17:15:40 -08007805 bp->flags |= BNX2_FLAG_PCI_32BIT;
Michael Chan883e5152007-05-03 13:25:11 -07007806
7807}
7808
Michael Chan76d99062009-12-03 09:46:34 +00007809static void __devinit
7810bnx2_read_vpd_fw_ver(struct bnx2 *bp)
7811{
Matt Carlsondf25bc32010-02-26 14:04:44 +00007812 int rc, i, j;
Michael Chan76d99062009-12-03 09:46:34 +00007813 u8 *data;
Matt Carlsondf25bc32010-02-26 14:04:44 +00007814 unsigned int block_end, rosize, len;
Michael Chan76d99062009-12-03 09:46:34 +00007815
Michael Chan012093f2009-12-03 15:58:00 -08007816#define BNX2_VPD_NVRAM_OFFSET 0x300
7817#define BNX2_VPD_LEN 128
Michael Chan76d99062009-12-03 09:46:34 +00007818#define BNX2_MAX_VER_SLEN 30
7819
7820 data = kmalloc(256, GFP_KERNEL);
7821 if (!data)
7822 return;
7823
Michael Chan012093f2009-12-03 15:58:00 -08007824 rc = bnx2_nvram_read(bp, BNX2_VPD_NVRAM_OFFSET, data + BNX2_VPD_LEN,
7825 BNX2_VPD_LEN);
Michael Chan76d99062009-12-03 09:46:34 +00007826 if (rc)
7827 goto vpd_done;
7828
Michael Chan012093f2009-12-03 15:58:00 -08007829 for (i = 0; i < BNX2_VPD_LEN; i += 4) {
7830 data[i] = data[i + BNX2_VPD_LEN + 3];
7831 data[i + 1] = data[i + BNX2_VPD_LEN + 2];
7832 data[i + 2] = data[i + BNX2_VPD_LEN + 1];
7833 data[i + 3] = data[i + BNX2_VPD_LEN];
Michael Chan76d99062009-12-03 09:46:34 +00007834 }
7835
Matt Carlsondf25bc32010-02-26 14:04:44 +00007836 i = pci_vpd_find_tag(data, 0, BNX2_VPD_LEN, PCI_VPD_LRDT_RO_DATA);
7837 if (i < 0)
Michael Chan76d99062009-12-03 09:46:34 +00007838 goto vpd_done;
Matt Carlsondf25bc32010-02-26 14:04:44 +00007839
7840 rosize = pci_vpd_lrdt_size(&data[i]);
7841 i += PCI_VPD_LRDT_TAG_SIZE;
7842 block_end = i + rosize;
7843
7844 if (block_end > BNX2_VPD_LEN)
7845 goto vpd_done;
7846
7847 j = pci_vpd_find_info_keyword(data, i, rosize,
7848 PCI_VPD_RO_KEYWORD_MFR_ID);
7849 if (j < 0)
7850 goto vpd_done;
7851
7852 len = pci_vpd_info_field_size(&data[j]);
7853
7854 j += PCI_VPD_INFO_FLD_HDR_SIZE;
7855 if (j + len > block_end || len != 4 ||
7856 memcmp(&data[j], "1028", 4))
7857 goto vpd_done;
7858
7859 j = pci_vpd_find_info_keyword(data, i, rosize,
7860 PCI_VPD_RO_KEYWORD_VENDOR0);
7861 if (j < 0)
7862 goto vpd_done;
7863
7864 len = pci_vpd_info_field_size(&data[j]);
7865
7866 j += PCI_VPD_INFO_FLD_HDR_SIZE;
7867 if (j + len > block_end || len > BNX2_MAX_VER_SLEN)
7868 goto vpd_done;
7869
7870 memcpy(bp->fw_version, &data[j], len);
7871 bp->fw_version[len] = ' ';
Michael Chan76d99062009-12-03 09:46:34 +00007872
7873vpd_done:
7874 kfree(data);
7875}
7876
Michael Chanb6016b72005-05-26 13:03:09 -07007877static int __devinit
7878bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
7879{
7880 struct bnx2 *bp;
7881 unsigned long mem_len;
Michael Chan58fc2ea2007-07-07 22:52:02 -07007882 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07007883 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07007884 u64 dma_mask, persist_dma_mask;
Michael Chanb6016b72005-05-26 13:03:09 -07007885
Michael Chanb6016b72005-05-26 13:03:09 -07007886 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007887 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007888
7889 bp->flags = 0;
7890 bp->phy_flags = 0;
7891
Michael Chan354fcd72010-01-17 07:30:44 +00007892 bp->temp_stats_blk =
7893 kzalloc(sizeof(struct statistics_block), GFP_KERNEL);
7894
7895 if (bp->temp_stats_blk == NULL) {
7896 rc = -ENOMEM;
7897 goto err_out;
7898 }
7899
Michael Chanb6016b72005-05-26 13:03:09 -07007900 /* enable device (incl. PCI PM wakeup), and bus-mastering */
7901 rc = pci_enable_device(pdev);
7902 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007903 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007904 goto err_out;
7905 }
7906
7907 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007908 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007909 "Cannot find PCI device base address, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007910 rc = -ENODEV;
7911 goto err_out_disable;
7912 }
7913
7914 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
7915 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007916 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007917 goto err_out_disable;
7918 }
7919
7920 pci_set_master(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007921 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007922
7923 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
7924 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007925 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007926 "Cannot find power management capability, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007927 rc = -EIO;
7928 goto err_out_release;
7929 }
7930
Michael Chanb6016b72005-05-26 13:03:09 -07007931 bp->dev = dev;
7932 bp->pdev = pdev;
7933
7934 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07007935 spin_lock_init(&bp->indirect_lock);
Michael Chanc5a88952009-08-14 15:49:45 +00007936#ifdef BCM_CNIC
7937 mutex_init(&bp->cnic_lock);
7938#endif
David Howellsc4028952006-11-22 14:57:56 +00007939 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07007940
7941 dev->base_addr = dev->mem_start = pci_resource_start(pdev, 0);
Michael Chan4edd4732009-06-08 18:14:42 -07007942 mem_len = MB_GET_CID_ADDR(TX_TSS_CID + TX_MAX_TSS_RINGS + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007943 dev->mem_end = dev->mem_start + mem_len;
7944 dev->irq = pdev->irq;
7945
7946 bp->regview = ioremap_nocache(dev->base_addr, mem_len);
7947
7948 if (!bp->regview) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007949 dev_err(&pdev->dev, "Cannot map register space, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007950 rc = -ENOMEM;
7951 goto err_out_release;
7952 }
7953
7954 /* Configure byte swap and enable write to the reg_window registers.
7955 * Rely on CPU to do target byte swapping on big endian systems
7956 * The chip's target access swapping will not swap all accesses
7957 */
7958 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG,
7959 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
7960 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
7961
Pavel Machek829ca9a2005-09-03 15:56:56 -07007962 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07007963
7964 bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
7965
Michael Chan883e5152007-05-03 13:25:11 -07007966 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
7967 if (pci_find_capability(pdev, PCI_CAP_ID_EXP) == 0) {
7968 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007969 "Cannot find PCIE capability, aborting\n");
Michael Chan883e5152007-05-03 13:25:11 -07007970 rc = -EIO;
7971 goto err_out_unmap;
7972 }
David S. Millerf86e82f2008-01-21 17:15:40 -08007973 bp->flags |= BNX2_FLAG_PCIE;
Michael Chan2dd201d2008-01-21 17:06:09 -08007974 if (CHIP_REV(bp) == CHIP_REV_Ax)
David S. Millerf86e82f2008-01-21 17:15:40 -08007975 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
Michael Chan883e5152007-05-03 13:25:11 -07007976 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08007977 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
7978 if (bp->pcix_cap == 0) {
7979 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007980 "Cannot find PCIX capability, aborting\n");
Michael Chan59b47d82006-11-19 14:10:45 -08007981 rc = -EIO;
7982 goto err_out_unmap;
7983 }
Michael Chan61d9e3f2009-08-21 16:20:46 +00007984 bp->flags |= BNX2_FLAG_BROKEN_STATS;
Michael Chan59b47d82006-11-19 14:10:45 -08007985 }
7986
Michael Chanb4b36042007-12-20 19:59:30 -08007987 if (CHIP_NUM(bp) == CHIP_NUM_5709 && CHIP_REV(bp) != CHIP_REV_Ax) {
7988 if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
David S. Millerf86e82f2008-01-21 17:15:40 -08007989 bp->flags |= BNX2_FLAG_MSIX_CAP;
Michael Chanb4b36042007-12-20 19:59:30 -08007990 }
7991
Michael Chan8e6a72c2007-05-03 13:24:48 -07007992 if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
7993 if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
David S. Millerf86e82f2008-01-21 17:15:40 -08007994 bp->flags |= BNX2_FLAG_MSI_CAP;
Michael Chan8e6a72c2007-05-03 13:24:48 -07007995 }
7996
Michael Chan40453c82007-05-03 13:19:18 -07007997 /* 5708 cannot support DMA addresses > 40-bit. */
7998 if (CHIP_NUM(bp) == CHIP_NUM_5708)
Yang Hongyang50cf1562009-04-06 19:01:14 -07007999 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan40453c82007-05-03 13:19:18 -07008000 else
Yang Hongyang6a355282009-04-06 19:01:13 -07008001 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan40453c82007-05-03 13:19:18 -07008002
8003 /* Configure DMA attributes. */
8004 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
8005 dev->features |= NETIF_F_HIGHDMA;
8006 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
8007 if (rc) {
8008 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008009 "pci_set_consistent_dma_mask failed, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07008010 goto err_out_unmap;
8011 }
Yang Hongyang284901a2009-04-06 19:01:15 -07008012 } else if ((rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008013 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07008014 goto err_out_unmap;
8015 }
8016
David S. Millerf86e82f2008-01-21 17:15:40 -08008017 if (!(bp->flags & BNX2_FLAG_PCIE))
Michael Chan883e5152007-05-03 13:25:11 -07008018 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008019
8020 /* 5706A0 may falsely detect SERR and PERR. */
8021 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
8022 reg = REG_RD(bp, PCI_COMMAND);
8023 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
8024 REG_WR(bp, PCI_COMMAND, reg);
8025 }
8026 else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08008027 !(bp->flags & BNX2_FLAG_PCIX)) {
Michael Chanb6016b72005-05-26 13:03:09 -07008028
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008029 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008030 "5706 A1 can only be used in a PCIX bus, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008031 goto err_out_unmap;
8032 }
8033
8034 bnx2_init_nvram(bp);
8035
Michael Chan2726d6e2008-01-29 21:35:05 -08008036 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
Michael Chane3648b32005-11-04 08:51:21 -08008037
8038 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08008039 BNX2_SHM_HDR_SIGNATURE_SIG) {
8040 u32 off = PCI_FUNC(pdev->devfn) << 2;
8041
Michael Chan2726d6e2008-01-29 21:35:05 -08008042 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
Michael Chan24cb2302007-01-25 15:49:56 -08008043 } else
Michael Chane3648b32005-11-04 08:51:21 -08008044 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
8045
Michael Chanb6016b72005-05-26 13:03:09 -07008046 /* Get the permanent MAC address. First we need to make sure the
8047 * firmware is actually running.
8048 */
Michael Chan2726d6e2008-01-29 21:35:05 -08008049 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07008050
8051 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
8052 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008053 dev_err(&pdev->dev, "Firmware not running, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008054 rc = -ENODEV;
8055 goto err_out_unmap;
8056 }
8057
Michael Chan76d99062009-12-03 09:46:34 +00008058 bnx2_read_vpd_fw_ver(bp);
8059
8060 j = strlen(bp->fw_version);
Michael Chan2726d6e2008-01-29 21:35:05 -08008061 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
Michael Chan76d99062009-12-03 09:46:34 +00008062 for (i = 0; i < 3 && j < 24; i++) {
Michael Chan58fc2ea2007-07-07 22:52:02 -07008063 u8 num, k, skip0;
8064
Michael Chan76d99062009-12-03 09:46:34 +00008065 if (i == 0) {
8066 bp->fw_version[j++] = 'b';
8067 bp->fw_version[j++] = 'c';
8068 bp->fw_version[j++] = ' ';
8069 }
Michael Chan58fc2ea2007-07-07 22:52:02 -07008070 num = (u8) (reg >> (24 - (i * 8)));
8071 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
8072 if (num >= k || !skip0 || k == 1) {
8073 bp->fw_version[j++] = (num / k) + '0';
8074 skip0 = 0;
8075 }
8076 }
8077 if (i != 2)
8078 bp->fw_version[j++] = '.';
8079 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008080 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
Michael Chan846f5c62007-10-10 16:16:51 -07008081 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
8082 bp->wol = 1;
8083
8084 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008085 bp->flags |= BNX2_FLAG_ASF_ENABLE;
Michael Chanc2d3db82007-07-16 18:26:43 -07008086
8087 for (i = 0; i < 30; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008088 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chanc2d3db82007-07-16 18:26:43 -07008089 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
8090 break;
8091 msleep(10);
8092 }
8093 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008094 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008095 reg &= BNX2_CONDITION_MFW_RUN_MASK;
8096 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
8097 reg != BNX2_CONDITION_MFW_RUN_NONE) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008098 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008099
Michael Chan76d99062009-12-03 09:46:34 +00008100 if (j < 32)
8101 bp->fw_version[j++] = ' ';
8102 for (i = 0; i < 3 && j < 28; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008103 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008104 reg = swab32(reg);
8105 memcpy(&bp->fw_version[j], &reg, 4);
8106 j += 4;
8107 }
8108 }
Michael Chanb6016b72005-05-26 13:03:09 -07008109
Michael Chan2726d6e2008-01-29 21:35:05 -08008110 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07008111 bp->mac_addr[0] = (u8) (reg >> 8);
8112 bp->mac_addr[1] = (u8) reg;
8113
Michael Chan2726d6e2008-01-29 21:35:05 -08008114 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07008115 bp->mac_addr[2] = (u8) (reg >> 24);
8116 bp->mac_addr[3] = (u8) (reg >> 16);
8117 bp->mac_addr[4] = (u8) (reg >> 8);
8118 bp->mac_addr[5] = (u8) reg;
8119
8120 bp->tx_ring_size = MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07008121 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07008122
8123 bp->rx_csum = 1;
8124
Michael Chancf7474a2009-08-21 16:20:48 +00008125 bp->tx_quick_cons_trip_int = 2;
Michael Chanb6016b72005-05-26 13:03:09 -07008126 bp->tx_quick_cons_trip = 20;
Michael Chancf7474a2009-08-21 16:20:48 +00008127 bp->tx_ticks_int = 18;
Michael Chanb6016b72005-05-26 13:03:09 -07008128 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008129
Michael Chancf7474a2009-08-21 16:20:48 +00008130 bp->rx_quick_cons_trip_int = 2;
8131 bp->rx_quick_cons_trip = 12;
Michael Chanb6016b72005-05-26 13:03:09 -07008132 bp->rx_ticks_int = 18;
8133 bp->rx_ticks = 18;
8134
Michael Chan7ea69202007-07-16 18:27:10 -07008135 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07008136
Benjamin Liac392ab2008-09-18 16:40:49 -07008137 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07008138
Michael Chan5b0c76a2005-11-04 08:45:49 -08008139 bp->phy_addr = 1;
8140
Michael Chanb6016b72005-05-26 13:03:09 -07008141 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan253c8b72007-01-08 19:56:01 -08008142 if (CHIP_NUM(bp) == CHIP_NUM_5709)
8143 bnx2_get_5709_media(bp);
8144 else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
Michael Chan583c28e2008-01-21 19:51:35 -08008145 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chanbac0dff2006-11-19 14:15:05 -08008146
Michael Chan0d8a6572007-07-07 22:49:43 -07008147 bp->phy_port = PORT_TP;
Michael Chan583c28e2008-01-21 19:51:35 -08008148 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07008149 bp->phy_port = PORT_FIBRE;
Michael Chan2726d6e2008-01-29 21:35:05 -08008150 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan846f5c62007-10-10 16:16:51 -07008151 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008152 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008153 bp->wol = 0;
8154 }
Michael Chan38ea3682008-02-23 19:48:57 -08008155 if (CHIP_NUM(bp) == CHIP_NUM_5706) {
8156 /* Don't do parallel detect on this board because of
8157 * some board problems. The link will not go down
8158 * if we do parallel detect.
8159 */
8160 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
8161 pdev->subsystem_device == 0x310c)
8162 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
8163 } else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08008164 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008165 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
Michael Chan583c28e2008-01-21 19:51:35 -08008166 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008167 }
Michael Chan261dd5c2007-01-08 19:55:46 -08008168 } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
8169 CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan583c28e2008-01-21 19:51:35 -08008170 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
Michael Chanfb0c18b2007-12-10 17:18:23 -08008171 else if (CHIP_NUM(bp) == CHIP_NUM_5709 &&
8172 (CHIP_REV(bp) == CHIP_REV_Ax ||
8173 CHIP_REV(bp) == CHIP_REV_Bx))
Michael Chan583c28e2008-01-21 19:51:35 -08008174 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
Michael Chanb6016b72005-05-26 13:03:09 -07008175
Michael Chan7c62e832008-07-14 22:39:03 -07008176 bnx2_init_fw_cap(bp);
8177
Michael Chan16088272006-06-12 22:16:43 -07008178 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
8179 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
Michael Chan5ec6d7b2008-11-12 16:01:41 -08008180 (CHIP_ID(bp) == CHIP_ID_5708_B1) ||
8181 !(REG_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008182 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008183 bp->wol = 0;
8184 }
Michael Chandda1e392006-01-23 16:08:14 -08008185
Michael Chanb6016b72005-05-26 13:03:09 -07008186 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
8187 bp->tx_quick_cons_trip_int =
8188 bp->tx_quick_cons_trip;
8189 bp->tx_ticks_int = bp->tx_ticks;
8190 bp->rx_quick_cons_trip_int =
8191 bp->rx_quick_cons_trip;
8192 bp->rx_ticks_int = bp->rx_ticks;
8193 bp->comp_prod_trip_int = bp->comp_prod_trip;
8194 bp->com_ticks_int = bp->com_ticks;
8195 bp->cmd_ticks_int = bp->cmd_ticks;
8196 }
8197
Michael Chanf9317a42006-09-29 17:06:23 -07008198 /* Disable MSI on 5706 if AMD 8132 bridge is found.
8199 *
8200 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
8201 * with byte enables disabled on the unused 32-bit word. This is legal
8202 * but causes problems on the AMD 8132 which will eventually stop
8203 * responding after a while.
8204 *
8205 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11008206 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07008207 */
8208 if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
8209 struct pci_dev *amd_8132 = NULL;
8210
8211 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
8212 PCI_DEVICE_ID_AMD_8132_BRIDGE,
8213 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07008214
Auke Kok44c10132007-06-08 15:46:36 -07008215 if (amd_8132->revision >= 0x10 &&
8216 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07008217 disable_msi = 1;
8218 pci_dev_put(amd_8132);
8219 break;
8220 }
8221 }
8222 }
8223
Michael Chandeaf3912007-07-07 22:48:00 -07008224 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008225 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
8226
Michael Chancd339a02005-08-25 15:35:24 -07008227 init_timer(&bp->timer);
Benjamin Liac392ab2008-09-18 16:40:49 -07008228 bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
Michael Chancd339a02005-08-25 15:35:24 -07008229 bp->timer.data = (unsigned long) bp;
8230 bp->timer.function = bnx2_timer;
8231
Michael Chanb6016b72005-05-26 13:03:09 -07008232 return 0;
8233
8234err_out_unmap:
8235 if (bp->regview) {
8236 iounmap(bp->regview);
Michael Chan73eef4c2005-08-25 15:39:15 -07008237 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07008238 }
8239
8240err_out_release:
8241 pci_release_regions(pdev);
8242
8243err_out_disable:
8244 pci_disable_device(pdev);
8245 pci_set_drvdata(pdev, NULL);
8246
8247err_out:
8248 return rc;
8249}
8250
Michael Chan883e5152007-05-03 13:25:11 -07008251static char * __devinit
8252bnx2_bus_string(struct bnx2 *bp, char *str)
8253{
8254 char *s = str;
8255
David S. Millerf86e82f2008-01-21 17:15:40 -08008256 if (bp->flags & BNX2_FLAG_PCIE) {
Michael Chan883e5152007-05-03 13:25:11 -07008257 s += sprintf(s, "PCI Express");
8258 } else {
8259 s += sprintf(s, "PCI");
David S. Millerf86e82f2008-01-21 17:15:40 -08008260 if (bp->flags & BNX2_FLAG_PCIX)
Michael Chan883e5152007-05-03 13:25:11 -07008261 s += sprintf(s, "-X");
David S. Millerf86e82f2008-01-21 17:15:40 -08008262 if (bp->flags & BNX2_FLAG_PCI_32BIT)
Michael Chan883e5152007-05-03 13:25:11 -07008263 s += sprintf(s, " 32-bit");
8264 else
8265 s += sprintf(s, " 64-bit");
8266 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
8267 }
8268 return str;
8269}
8270
Michael Chanf048fa92010-06-01 15:05:36 +00008271static void
8272bnx2_del_napi(struct bnx2 *bp)
8273{
8274 int i;
8275
8276 for (i = 0; i < bp->irq_nvecs; i++)
8277 netif_napi_del(&bp->bnx2_napi[i].napi);
8278}
8279
8280static void
Michael Chan35efa7c2007-12-20 19:56:37 -08008281bnx2_init_napi(struct bnx2 *bp)
8282{
Michael Chanb4b36042007-12-20 19:59:30 -08008283 int i;
Michael Chan35efa7c2007-12-20 19:56:37 -08008284
Benjamin Li4327ba42010-03-23 13:13:11 +00008285 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan35e90102008-06-19 16:37:42 -07008286 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
8287 int (*poll)(struct napi_struct *, int);
8288
8289 if (i == 0)
8290 poll = bnx2_poll;
8291 else
Michael Chanf0ea2e62008-06-19 16:41:57 -07008292 poll = bnx2_poll_msix;
Michael Chan35e90102008-06-19 16:37:42 -07008293
8294 netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
Michael Chanb4b36042007-12-20 19:59:30 -08008295 bnapi->bp = bp;
8296 }
Michael Chan35efa7c2007-12-20 19:56:37 -08008297}
8298
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008299static const struct net_device_ops bnx2_netdev_ops = {
8300 .ndo_open = bnx2_open,
8301 .ndo_start_xmit = bnx2_start_xmit,
8302 .ndo_stop = bnx2_close,
Eric Dumazet5d07bf22010-07-08 04:08:43 +00008303 .ndo_get_stats64 = bnx2_get_stats64,
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008304 .ndo_set_rx_mode = bnx2_set_rx_mode,
8305 .ndo_do_ioctl = bnx2_ioctl,
8306 .ndo_validate_addr = eth_validate_addr,
8307 .ndo_set_mac_address = bnx2_change_mac_addr,
8308 .ndo_change_mtu = bnx2_change_mtu,
8309 .ndo_tx_timeout = bnx2_tx_timeout,
8310#ifdef BCM_VLAN
8311 .ndo_vlan_rx_register = bnx2_vlan_rx_register,
8312#endif
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00008313#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008314 .ndo_poll_controller = poll_bnx2,
8315#endif
8316};
8317
Eric Dumazet72dccb02009-07-23 02:01:38 +00008318static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
8319{
8320#ifdef BCM_VLAN
8321 dev->vlan_features |= flags;
8322#endif
8323}
8324
Michael Chan35efa7c2007-12-20 19:56:37 -08008325static int __devinit
Michael Chanb6016b72005-05-26 13:03:09 -07008326bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8327{
8328 static int version_printed = 0;
8329 struct net_device *dev = NULL;
8330 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07008331 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07008332 char str[40];
Michael Chanb6016b72005-05-26 13:03:09 -07008333
8334 if (version_printed++ == 0)
Joe Perches3a9c6a42010-02-17 15:01:51 +00008335 pr_info("%s", version);
Michael Chanb6016b72005-05-26 13:03:09 -07008336
8337 /* dev zeroed in init_etherdev */
Benjamin Li706bf242008-07-18 17:55:11 -07008338 dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07008339
8340 if (!dev)
8341 return -ENOMEM;
8342
8343 rc = bnx2_init_board(pdev, dev);
8344 if (rc < 0) {
8345 free_netdev(dev);
8346 return rc;
8347 }
8348
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008349 dev->netdev_ops = &bnx2_netdev_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008350 dev->watchdog_timeo = TX_TIMEOUT;
Michael Chanb6016b72005-05-26 13:03:09 -07008351 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008352
Michael Chan972ec0d2006-01-23 16:12:43 -08008353 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008354
Michael Chan1b2f9222007-05-03 13:20:19 -07008355 pci_set_drvdata(pdev, dev);
8356
Michael Chan57579f72009-04-04 16:51:14 -07008357 rc = bnx2_request_firmware(bp);
8358 if (rc)
8359 goto error;
8360
Michael Chan1b2f9222007-05-03 13:20:19 -07008361 memcpy(dev->dev_addr, bp->mac_addr, 6);
8362 memcpy(dev->perm_addr, bp->mac_addr, 6);
Michael Chan1b2f9222007-05-03 13:20:19 -07008363
Michael Chanfdc85412010-07-03 20:42:16 +00008364 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO |
8365 NETIF_F_RXHASH;
Eric Dumazet72dccb02009-07-23 02:01:38 +00008366 vlan_features_add(dev, NETIF_F_IP_CSUM | NETIF_F_SG);
8367 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
Stephen Hemmingerd212f872007-06-27 00:47:37 -07008368 dev->features |= NETIF_F_IPV6_CSUM;
Eric Dumazet72dccb02009-07-23 02:01:38 +00008369 vlan_features_add(dev, NETIF_F_IPV6_CSUM);
8370 }
Michael Chan1b2f9222007-05-03 13:20:19 -07008371#ifdef BCM_VLAN
8372 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
8373#endif
8374 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Eric Dumazet72dccb02009-07-23 02:01:38 +00008375 vlan_features_add(dev, NETIF_F_TSO | NETIF_F_TSO_ECN);
8376 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
Michael Chan4666f872007-05-03 13:22:28 -07008377 dev->features |= NETIF_F_TSO6;
Eric Dumazet72dccb02009-07-23 02:01:38 +00008378 vlan_features_add(dev, NETIF_F_TSO6);
8379 }
Michael Chanb6016b72005-05-26 13:03:09 -07008380 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008381 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chan57579f72009-04-04 16:51:14 -07008382 goto error;
Michael Chanb6016b72005-05-26 13:03:09 -07008383 }
8384
Joe Perches3a9c6a42010-02-17 15:01:51 +00008385 netdev_info(dev, "%s (%c%d) %s found at mem %lx, IRQ %d, node addr %pM\n",
8386 board_info[ent->driver_data].name,
8387 ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
8388 ((CHIP_ID(bp) & 0x0ff0) >> 4),
8389 bnx2_bus_string(bp, str),
8390 dev->base_addr,
8391 bp->pdev->irq, dev->dev_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07008392
Michael Chanb6016b72005-05-26 13:03:09 -07008393 return 0;
Michael Chan57579f72009-04-04 16:51:14 -07008394
8395error:
8396 if (bp->mips_firmware)
8397 release_firmware(bp->mips_firmware);
8398 if (bp->rv2p_firmware)
8399 release_firmware(bp->rv2p_firmware);
8400
8401 if (bp->regview)
8402 iounmap(bp->regview);
8403 pci_release_regions(pdev);
8404 pci_disable_device(pdev);
8405 pci_set_drvdata(pdev, NULL);
8406 free_netdev(dev);
8407 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07008408}
8409
8410static void __devexit
8411bnx2_remove_one(struct pci_dev *pdev)
8412{
8413 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008414 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008415
Michael Chanafdc08b2005-08-25 15:34:29 -07008416 flush_scheduled_work();
8417
Michael Chanb6016b72005-05-26 13:03:09 -07008418 unregister_netdev(dev);
8419
Michael Chan57579f72009-04-04 16:51:14 -07008420 if (bp->mips_firmware)
8421 release_firmware(bp->mips_firmware);
8422 if (bp->rv2p_firmware)
8423 release_firmware(bp->rv2p_firmware);
8424
Michael Chanb6016b72005-05-26 13:03:09 -07008425 if (bp->regview)
8426 iounmap(bp->regview);
8427
Michael Chan354fcd72010-01-17 07:30:44 +00008428 kfree(bp->temp_stats_blk);
8429
Michael Chanb6016b72005-05-26 13:03:09 -07008430 free_netdev(dev);
8431 pci_release_regions(pdev);
8432 pci_disable_device(pdev);
8433 pci_set_drvdata(pdev, NULL);
8434}
8435
8436static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07008437bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07008438{
8439 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008440 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008441
Michael Chan6caebb02007-08-03 20:57:25 -07008442 /* PCI register 4 needs to be saved whether netif_running() or not.
8443 * MSI address and data need to be saved if using MSI and
8444 * netif_running().
8445 */
8446 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008447 if (!netif_running(dev))
8448 return 0;
8449
Michael Chan1d60290f2006-03-20 17:50:08 -08008450 flush_scheduled_work();
Michael Chan212f9932010-04-27 11:28:10 +00008451 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07008452 netif_device_detach(dev);
8453 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07008454 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008455 bnx2_free_skbs(bp);
Pavel Machek829ca9a2005-09-03 15:56:56 -07008456 bnx2_set_power_state(bp, pci_choose_state(pdev, state));
Michael Chanb6016b72005-05-26 13:03:09 -07008457 return 0;
8458}
8459
8460static int
8461bnx2_resume(struct pci_dev *pdev)
8462{
8463 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008464 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008465
Michael Chan6caebb02007-08-03 20:57:25 -07008466 pci_restore_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008467 if (!netif_running(dev))
8468 return 0;
8469
Pavel Machek829ca9a2005-09-03 15:56:56 -07008470 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07008471 netif_device_attach(dev);
Michael Chan9a120bc2008-05-16 22:17:45 -07008472 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00008473 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07008474 return 0;
8475}
8476
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008477/**
8478 * bnx2_io_error_detected - called when PCI error is detected
8479 * @pdev: Pointer to PCI device
8480 * @state: The current pci connection state
8481 *
8482 * This function is called after a PCI bus error affecting
8483 * this device has been detected.
8484 */
8485static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
8486 pci_channel_state_t state)
8487{
8488 struct net_device *dev = pci_get_drvdata(pdev);
8489 struct bnx2 *bp = netdev_priv(dev);
8490
8491 rtnl_lock();
8492 netif_device_detach(dev);
8493
Dean Nelson2ec3de22009-07-31 09:13:18 +00008494 if (state == pci_channel_io_perm_failure) {
8495 rtnl_unlock();
8496 return PCI_ERS_RESULT_DISCONNECT;
8497 }
8498
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008499 if (netif_running(dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00008500 bnx2_netif_stop(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008501 del_timer_sync(&bp->timer);
8502 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
8503 }
8504
8505 pci_disable_device(pdev);
8506 rtnl_unlock();
8507
8508 /* Request a slot slot reset. */
8509 return PCI_ERS_RESULT_NEED_RESET;
8510}
8511
8512/**
8513 * bnx2_io_slot_reset - called after the pci bus has been reset.
8514 * @pdev: Pointer to PCI device
8515 *
8516 * Restart the card from scratch, as if from a cold-boot.
8517 */
8518static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
8519{
8520 struct net_device *dev = pci_get_drvdata(pdev);
8521 struct bnx2 *bp = netdev_priv(dev);
8522
8523 rtnl_lock();
8524 if (pci_enable_device(pdev)) {
8525 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008526 "Cannot re-enable PCI device after reset\n");
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008527 rtnl_unlock();
8528 return PCI_ERS_RESULT_DISCONNECT;
8529 }
8530 pci_set_master(pdev);
8531 pci_restore_state(pdev);
Breno Leitao529fab62009-11-26 07:31:49 +00008532 pci_save_state(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008533
8534 if (netif_running(dev)) {
8535 bnx2_set_power_state(bp, PCI_D0);
8536 bnx2_init_nic(bp, 1);
8537 }
8538
8539 rtnl_unlock();
8540 return PCI_ERS_RESULT_RECOVERED;
8541}
8542
8543/**
8544 * bnx2_io_resume - called when traffic can start flowing again.
8545 * @pdev: Pointer to PCI device
8546 *
8547 * This callback is called when the error recovery driver tells us that
8548 * its OK to resume normal operation.
8549 */
8550static void bnx2_io_resume(struct pci_dev *pdev)
8551{
8552 struct net_device *dev = pci_get_drvdata(pdev);
8553 struct bnx2 *bp = netdev_priv(dev);
8554
8555 rtnl_lock();
8556 if (netif_running(dev))
Michael Chan212f9932010-04-27 11:28:10 +00008557 bnx2_netif_start(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008558
8559 netif_device_attach(dev);
8560 rtnl_unlock();
8561}
8562
8563static struct pci_error_handlers bnx2_err_handler = {
8564 .error_detected = bnx2_io_error_detected,
8565 .slot_reset = bnx2_io_slot_reset,
8566 .resume = bnx2_io_resume,
8567};
8568
Michael Chanb6016b72005-05-26 13:03:09 -07008569static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07008570 .name = DRV_MODULE_NAME,
8571 .id_table = bnx2_pci_tbl,
8572 .probe = bnx2_init_one,
8573 .remove = __devexit_p(bnx2_remove_one),
8574 .suspend = bnx2_suspend,
8575 .resume = bnx2_resume,
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008576 .err_handler = &bnx2_err_handler,
Michael Chanb6016b72005-05-26 13:03:09 -07008577};
8578
8579static int __init bnx2_init(void)
8580{
Jeff Garzik29917622006-08-19 17:48:59 -04008581 return pci_register_driver(&bnx2_pci_driver);
Michael Chanb6016b72005-05-26 13:03:09 -07008582}
8583
8584static void __exit bnx2_cleanup(void)
8585{
8586 pci_unregister_driver(&bnx2_pci_driver);
8587}
8588
8589module_init(bnx2_init);
8590module_exit(bnx2_cleanup);
8591
8592
8593