blob: 06721c0e9f98fdf5fcd9cfa1665da26595efb0a6 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "drmP.h"
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100040#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080041#include "drm_crtc_helper.h"
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
50typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040051 /* given values */
52 int n;
53 int m1, m2;
54 int p1, p2;
55 /* derived values */
56 int dot;
57 int vco;
58 int m;
59 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080060} intel_clock_t;
61
62typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040063 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_range_t;
65
66typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 int dot_limit;
68 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080069} intel_p2_t;
70
71#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080072typedef struct intel_limit intel_limit_t;
73struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040074 intel_range_t dot, vco, n, m, m1, m2, p, p1;
75 intel_p2_t p2;
76 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080077 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080078};
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnes2377b742010-07-07 14:06:43 -070080/* FDI */
81#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
82
Ma Lingd4906092009-03-18 20:13:27 +080083static bool
84intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080085 int target, int refclk, intel_clock_t *match_clock,
86 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080087static bool
88intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080089 int target, int refclk, intel_clock_t *match_clock,
90 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080091
Keith Packarda4fc5ed2009-04-07 16:16:42 -070092static bool
93intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080094 int target, int refclk, intel_clock_t *match_clock,
95 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080096static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050097intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080098 int target, int refclk, intel_clock_t *match_clock,
99 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700100
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700101static bool
102intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
103 int target, int refclk, intel_clock_t *match_clock,
104 intel_clock_t *best_clock);
105
Chris Wilson021357a2010-09-07 20:54:59 +0100106static inline u32 /* units of 100MHz */
107intel_fdi_link_freq(struct drm_device *dev)
108{
Chris Wilson8b99e682010-10-13 09:59:17 +0100109 if (IS_GEN5(dev)) {
110 struct drm_i915_private *dev_priv = dev->dev_private;
111 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
112 } else
113 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100114}
115
Keith Packarde4b36692009-06-05 19:22:17 -0700116static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400117 .dot = { .min = 25000, .max = 350000 },
118 .vco = { .min = 930000, .max = 1400000 },
119 .n = { .min = 3, .max = 16 },
120 .m = { .min = 96, .max = 140 },
121 .m1 = { .min = 18, .max = 26 },
122 .m2 = { .min = 6, .max = 16 },
123 .p = { .min = 4, .max = 128 },
124 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700125 .p2 = { .dot_limit = 165000,
126 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800127 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
129
130static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 25000, .max = 350000 },
132 .vco = { .min = 930000, .max = 1400000 },
133 .n = { .min = 3, .max = 16 },
134 .m = { .min = 96, .max = 140 },
135 .m1 = { .min = 18, .max = 26 },
136 .m2 = { .min = 6, .max = 16 },
137 .p = { .min = 4, .max = 128 },
138 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 165000,
140 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800141 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700142};
Eric Anholt273e27c2011-03-30 13:01:10 -0700143
Keith Packarde4b36692009-06-05 19:22:17 -0700144static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400145 .dot = { .min = 20000, .max = 400000 },
146 .vco = { .min = 1400000, .max = 2800000 },
147 .n = { .min = 1, .max = 6 },
148 .m = { .min = 70, .max = 120 },
149 .m1 = { .min = 10, .max = 22 },
150 .m2 = { .min = 5, .max = 9 },
151 .p = { .min = 5, .max = 80 },
152 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700153 .p2 = { .dot_limit = 200000,
154 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800155 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700156};
157
158static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400159 .dot = { .min = 20000, .max = 400000 },
160 .vco = { .min = 1400000, .max = 2800000 },
161 .n = { .min = 1, .max = 6 },
162 .m = { .min = 70, .max = 120 },
163 .m1 = { .min = 10, .max = 22 },
164 .m2 = { .min = 5, .max = 9 },
165 .p = { .min = 7, .max = 98 },
166 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700167 .p2 = { .dot_limit = 112000,
168 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800169 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
Eric Anholt273e27c2011-03-30 13:01:10 -0700172
Keith Packarde4b36692009-06-05 19:22:17 -0700173static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700174 .dot = { .min = 25000, .max = 270000 },
175 .vco = { .min = 1750000, .max = 3500000},
176 .n = { .min = 1, .max = 4 },
177 .m = { .min = 104, .max = 138 },
178 .m1 = { .min = 17, .max = 23 },
179 .m2 = { .min = 5, .max = 11 },
180 .p = { .min = 10, .max = 30 },
181 .p1 = { .min = 1, .max = 3},
182 .p2 = { .dot_limit = 270000,
183 .p2_slow = 10,
184 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800185 },
Ma Lingd4906092009-03-18 20:13:27 +0800186 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700187};
188
189static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700190 .dot = { .min = 22000, .max = 400000 },
191 .vco = { .min = 1750000, .max = 3500000},
192 .n = { .min = 1, .max = 4 },
193 .m = { .min = 104, .max = 138 },
194 .m1 = { .min = 16, .max = 23 },
195 .m2 = { .min = 5, .max = 11 },
196 .p = { .min = 5, .max = 80 },
197 .p1 = { .min = 1, .max = 8},
198 .p2 = { .dot_limit = 165000,
199 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800200 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700201};
202
203static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700204 .dot = { .min = 20000, .max = 115000 },
205 .vco = { .min = 1750000, .max = 3500000 },
206 .n = { .min = 1, .max = 3 },
207 .m = { .min = 104, .max = 138 },
208 .m1 = { .min = 17, .max = 23 },
209 .m2 = { .min = 5, .max = 11 },
210 .p = { .min = 28, .max = 112 },
211 .p1 = { .min = 2, .max = 8 },
212 .p2 = { .dot_limit = 0,
213 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800214 },
Ma Lingd4906092009-03-18 20:13:27 +0800215 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700216};
217
218static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 .dot = { .min = 80000, .max = 224000 },
220 .vco = { .min = 1750000, .max = 3500000 },
221 .n = { .min = 1, .max = 3 },
222 .m = { .min = 104, .max = 138 },
223 .m1 = { .min = 17, .max = 23 },
224 .m2 = { .min = 5, .max = 11 },
225 .p = { .min = 14, .max = 42 },
226 .p1 = { .min = 2, .max = 6 },
227 .p2 = { .dot_limit = 0,
228 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800229 },
Ma Lingd4906092009-03-18 20:13:27 +0800230 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700231};
232
233static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400234 .dot = { .min = 161670, .max = 227000 },
235 .vco = { .min = 1750000, .max = 3500000},
236 .n = { .min = 1, .max = 2 },
237 .m = { .min = 97, .max = 108 },
238 .m1 = { .min = 0x10, .max = 0x12 },
239 .m2 = { .min = 0x05, .max = 0x06 },
240 .p = { .min = 10, .max = 20 },
241 .p1 = { .min = 1, .max = 2},
242 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400244 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700245};
246
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400248 .dot = { .min = 20000, .max = 400000},
249 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400251 .n = { .min = 3, .max = 6 },
252 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400254 .m1 = { .min = 0, .max = 0 },
255 .m2 = { .min = 0, .max = 254 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700258 .p2 = { .dot_limit = 200000,
259 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800260 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700261};
262
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500263static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 20000, .max = 400000 },
265 .vco = { .min = 1700000, .max = 3500000 },
266 .n = { .min = 3, .max = 6 },
267 .m = { .min = 2, .max = 256 },
268 .m1 = { .min = 0, .max = 0 },
269 .m2 = { .min = 0, .max = 254 },
270 .p = { .min = 7, .max = 112 },
271 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 112000,
273 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800274 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700275};
276
Eric Anholt273e27c2011-03-30 13:01:10 -0700277/* Ironlake / Sandybridge
278 *
279 * We calculate clock using (register_value + 2) for N/M1/M2, so here
280 * the range value for them is (actual_value - 2).
281 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800282static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .dot = { .min = 25000, .max = 350000 },
284 .vco = { .min = 1760000, .max = 3510000 },
285 .n = { .min = 1, .max = 5 },
286 .m = { .min = 79, .max = 127 },
287 .m1 = { .min = 12, .max = 22 },
288 .m2 = { .min = 5, .max = 9 },
289 .p = { .min = 5, .max = 80 },
290 .p1 = { .min = 1, .max = 8 },
291 .p2 = { .dot_limit = 225000,
292 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800293 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700294};
295
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800296static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .dot = { .min = 25000, .max = 350000 },
298 .vco = { .min = 1760000, .max = 3510000 },
299 .n = { .min = 1, .max = 3 },
300 .m = { .min = 79, .max = 118 },
301 .m1 = { .min = 12, .max = 22 },
302 .m2 = { .min = 5, .max = 9 },
303 .p = { .min = 28, .max = 112 },
304 .p1 = { .min = 2, .max = 8 },
305 .p2 = { .dot_limit = 225000,
306 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800307 .find_pll = intel_g4x_find_best_PLL,
308};
309
310static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .dot = { .min = 25000, .max = 350000 },
312 .vco = { .min = 1760000, .max = 3510000 },
313 .n = { .min = 1, .max = 3 },
314 .m = { .min = 79, .max = 127 },
315 .m1 = { .min = 12, .max = 22 },
316 .m2 = { .min = 5, .max = 9 },
317 .p = { .min = 14, .max = 56 },
318 .p1 = { .min = 2, .max = 8 },
319 .p2 = { .dot_limit = 225000,
320 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800321 .find_pll = intel_g4x_find_best_PLL,
322};
323
Eric Anholt273e27c2011-03-30 13:01:10 -0700324/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800325static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700326 .dot = { .min = 25000, .max = 350000 },
327 .vco = { .min = 1760000, .max = 3510000 },
328 .n = { .min = 1, .max = 2 },
329 .m = { .min = 79, .max = 126 },
330 .m1 = { .min = 12, .max = 22 },
331 .m2 = { .min = 5, .max = 9 },
332 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400333 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700334 .p2 = { .dot_limit = 225000,
335 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800336 .find_pll = intel_g4x_find_best_PLL,
337};
338
339static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700340 .dot = { .min = 25000, .max = 350000 },
341 .vco = { .min = 1760000, .max = 3510000 },
342 .n = { .min = 1, .max = 3 },
343 .m = { .min = 79, .max = 126 },
344 .m1 = { .min = 12, .max = 22 },
345 .m2 = { .min = 5, .max = 9 },
346 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400347 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700348 .p2 = { .dot_limit = 225000,
349 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800350 .find_pll = intel_g4x_find_best_PLL,
351};
352
353static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000},
356 .n = { .min = 1, .max = 2 },
357 .m = { .min = 81, .max = 90 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 10, .max = 20 },
361 .p1 = { .min = 1, .max = 2},
362 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800365};
366
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700367static const intel_limit_t intel_limits_vlv_dac = {
368 .dot = { .min = 25000, .max = 270000 },
369 .vco = { .min = 4000000, .max = 6000000 },
370 .n = { .min = 1, .max = 7 },
371 .m = { .min = 22, .max = 450 }, /* guess */
372 .m1 = { .min = 2, .max = 3 },
373 .m2 = { .min = 11, .max = 156 },
374 .p = { .min = 10, .max = 30 },
375 .p1 = { .min = 2, .max = 3 },
376 .p2 = { .dot_limit = 270000,
377 .p2_slow = 2, .p2_fast = 20 },
378 .find_pll = intel_vlv_find_best_pll,
379};
380
381static const intel_limit_t intel_limits_vlv_hdmi = {
382 .dot = { .min = 20000, .max = 165000 },
383 .vco = { .min = 5994000, .max = 4000000 },
384 .n = { .min = 1, .max = 7 },
385 .m = { .min = 60, .max = 300 }, /* guess */
386 .m1 = { .min = 2, .max = 3 },
387 .m2 = { .min = 11, .max = 156 },
388 .p = { .min = 10, .max = 30 },
389 .p1 = { .min = 2, .max = 3 },
390 .p2 = { .dot_limit = 270000,
391 .p2_slow = 2, .p2_fast = 20 },
392 .find_pll = intel_vlv_find_best_pll,
393};
394
395static const intel_limit_t intel_limits_vlv_dp = {
396 .dot = { .min = 162000, .max = 270000 },
397 .vco = { .min = 5994000, .max = 4000000 },
398 .n = { .min = 1, .max = 7 },
399 .m = { .min = 60, .max = 300 }, /* guess */
400 .m1 = { .min = 2, .max = 3 },
401 .m2 = { .min = 11, .max = 156 },
402 .p = { .min = 10, .max = 30 },
403 .p1 = { .min = 2, .max = 3 },
404 .p2 = { .dot_limit = 270000,
405 .p2_slow = 2, .p2_fast = 20 },
406 .find_pll = intel_vlv_find_best_pll,
407};
408
Jesse Barnes57f350b2012-03-28 13:39:25 -0700409u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
410{
411 unsigned long flags;
412 u32 val = 0;
413
414 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
415 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
416 DRM_ERROR("DPIO idle wait timed out\n");
417 goto out_unlock;
418 }
419
420 I915_WRITE(DPIO_REG, reg);
421 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
422 DPIO_BYTE);
423 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
424 DRM_ERROR("DPIO read wait timed out\n");
425 goto out_unlock;
426 }
427 val = I915_READ(DPIO_DATA);
428
429out_unlock:
430 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
431 return val;
432}
433
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700434static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
435 u32 val)
436{
437 unsigned long flags;
438
439 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
440 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
441 DRM_ERROR("DPIO idle wait timed out\n");
442 goto out_unlock;
443 }
444
445 I915_WRITE(DPIO_DATA, val);
446 I915_WRITE(DPIO_REG, reg);
447 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
448 DPIO_BYTE);
449 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
450 DRM_ERROR("DPIO write wait timed out\n");
451
452out_unlock:
453 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
454}
455
Jesse Barnes57f350b2012-03-28 13:39:25 -0700456static void vlv_init_dpio(struct drm_device *dev)
457{
458 struct drm_i915_private *dev_priv = dev->dev_private;
459
460 /* Reset the DPIO config */
461 I915_WRITE(DPIO_CTL, 0);
462 POSTING_READ(DPIO_CTL);
463 I915_WRITE(DPIO_CTL, 1);
464 POSTING_READ(DPIO_CTL);
465}
466
Daniel Vetter618563e2012-04-01 13:38:50 +0200467static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
468{
469 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
470 return 1;
471}
472
473static const struct dmi_system_id intel_dual_link_lvds[] = {
474 {
475 .callback = intel_dual_link_lvds_callback,
476 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
477 .matches = {
478 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
479 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
480 },
481 },
482 { } /* terminating entry */
483};
484
Takashi Iwaib0354382012-03-20 13:07:05 +0100485static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
486 unsigned int reg)
487{
488 unsigned int val;
489
Takashi Iwai121d5272012-03-20 13:07:06 +0100490 /* use the module option value if specified */
491 if (i915_lvds_channel_mode > 0)
492 return i915_lvds_channel_mode == 2;
493
Daniel Vetter618563e2012-04-01 13:38:50 +0200494 if (dmi_check_system(intel_dual_link_lvds))
495 return true;
496
Takashi Iwaib0354382012-03-20 13:07:05 +0100497 if (dev_priv->lvds_val)
498 val = dev_priv->lvds_val;
499 else {
500 /* BIOS should set the proper LVDS register value at boot, but
501 * in reality, it doesn't set the value when the lid is closed;
502 * we need to check "the value to be set" in VBT when LVDS
503 * register is uninitialized.
504 */
505 val = I915_READ(reg);
Seth Forshee14d94a32012-06-13 13:46:58 -0500506 if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
Takashi Iwaib0354382012-03-20 13:07:05 +0100507 val = dev_priv->bios_lvds_val;
508 dev_priv->lvds_val = val;
509 }
510 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
511}
512
Chris Wilson1b894b52010-12-14 20:04:54 +0000513static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
514 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800515{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800516 struct drm_device *dev = crtc->dev;
517 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800518 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800519
520 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100521 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800522 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000523 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800524 limit = &intel_limits_ironlake_dual_lvds_100m;
525 else
526 limit = &intel_limits_ironlake_dual_lvds;
527 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000528 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800529 limit = &intel_limits_ironlake_single_lvds_100m;
530 else
531 limit = &intel_limits_ironlake_single_lvds;
532 }
533 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800534 HAS_eDP)
535 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800536 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800537 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800538
539 return limit;
540}
541
Ma Ling044c7c42009-03-18 20:13:23 +0800542static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
543{
544 struct drm_device *dev = crtc->dev;
545 struct drm_i915_private *dev_priv = dev->dev_private;
546 const intel_limit_t *limit;
547
548 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100549 if (is_dual_link_lvds(dev_priv, LVDS))
Ma Ling044c7c42009-03-18 20:13:23 +0800550 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700551 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800552 else
553 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700554 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800555 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
556 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700557 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800558 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700559 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400560 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700561 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800562 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700563 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800564
565 return limit;
566}
567
Chris Wilson1b894b52010-12-14 20:04:54 +0000568static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
570 struct drm_device *dev = crtc->dev;
571 const intel_limit_t *limit;
572
Eric Anholtbad720f2009-10-22 16:11:14 -0700573 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000574 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800575 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800576 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500577 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800578 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500579 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800580 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500581 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700582 } else if (IS_VALLEYVIEW(dev)) {
583 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
584 limit = &intel_limits_vlv_dac;
585 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
586 limit = &intel_limits_vlv_hdmi;
587 else
588 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100589 } else if (!IS_GEN2(dev)) {
590 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
591 limit = &intel_limits_i9xx_lvds;
592 else
593 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 } else {
595 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700596 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 else
Keith Packarde4b36692009-06-05 19:22:17 -0700598 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800599 }
600 return limit;
601}
602
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500603/* m1 is reserved as 0 in Pineview, n is a ring counter */
604static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800605{
Shaohua Li21778322009-02-23 15:19:16 +0800606 clock->m = clock->m2 + 2;
607 clock->p = clock->p1 * clock->p2;
608 clock->vco = refclk * clock->m / clock->n;
609 clock->dot = clock->vco / clock->p;
610}
611
612static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
613{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 if (IS_PINEVIEW(dev)) {
615 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800616 return;
617 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
619 clock->p = clock->p1 * clock->p2;
620 clock->vco = refclk * clock->m / (clock->n + 2);
621 clock->dot = clock->vco / clock->p;
622}
623
Jesse Barnes79e53942008-11-07 14:24:08 -0800624/**
625 * Returns whether any output on the specified pipe is of the specified type
626 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100627bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800628{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100629 struct drm_device *dev = crtc->dev;
630 struct drm_mode_config *mode_config = &dev->mode_config;
631 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800632
Chris Wilson4ef69c72010-09-09 15:14:28 +0100633 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
634 if (encoder->base.crtc == crtc && encoder->type == type)
635 return true;
636
637 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800638}
639
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800640#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800641/**
642 * Returns whether the given set of divisors are valid for a given refclk with
643 * the given connectors.
644 */
645
Chris Wilson1b894b52010-12-14 20:04:54 +0000646static bool intel_PLL_is_valid(struct drm_device *dev,
647 const intel_limit_t *limit,
648 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800649{
Jesse Barnes79e53942008-11-07 14:24:08 -0800650 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400651 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800652 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400653 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400655 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800656 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400657 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500658 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400659 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800660 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400661 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400663 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400665 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800666 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
667 * connector, etc., rather than just a single range.
668 */
669 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400670 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800671
672 return true;
673}
674
Ma Lingd4906092009-03-18 20:13:27 +0800675static bool
676intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800677 int target, int refclk, intel_clock_t *match_clock,
678 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800679
Jesse Barnes79e53942008-11-07 14:24:08 -0800680{
681 struct drm_device *dev = crtc->dev;
682 struct drm_i915_private *dev_priv = dev->dev_private;
683 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800684 int err = target;
685
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200686 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800687 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800688 /*
689 * For LVDS, if the panel is on, just rely on its current
690 * settings for dual-channel. We haven't figured out how to
691 * reliably set up different single/dual channel state, if we
692 * even can.
693 */
Takashi Iwaib0354382012-03-20 13:07:05 +0100694 if (is_dual_link_lvds(dev_priv, LVDS))
Jesse Barnes79e53942008-11-07 14:24:08 -0800695 clock.p2 = limit->p2.p2_fast;
696 else
697 clock.p2 = limit->p2.p2_slow;
698 } else {
699 if (target < limit->p2.dot_limit)
700 clock.p2 = limit->p2.p2_slow;
701 else
702 clock.p2 = limit->p2.p2_fast;
703 }
704
Akshay Joshi0206e352011-08-16 15:34:10 -0400705 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800706
Zhao Yakui42158662009-11-20 11:24:18 +0800707 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
708 clock.m1++) {
709 for (clock.m2 = limit->m2.min;
710 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 /* m1 is always 0 in Pineview */
712 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800713 break;
714 for (clock.n = limit->n.min;
715 clock.n <= limit->n.max; clock.n++) {
716 for (clock.p1 = limit->p1.min;
717 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800718 int this_err;
719
Shaohua Li21778322009-02-23 15:19:16 +0800720 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000721 if (!intel_PLL_is_valid(dev, limit,
722 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800723 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800724 if (match_clock &&
725 clock.p != match_clock->p)
726 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800727
728 this_err = abs(clock.dot - target);
729 if (this_err < err) {
730 *best_clock = clock;
731 err = this_err;
732 }
733 }
734 }
735 }
736 }
737
738 return (err != target);
739}
740
Ma Lingd4906092009-03-18 20:13:27 +0800741static bool
742intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800743 int target, int refclk, intel_clock_t *match_clock,
744 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800745{
746 struct drm_device *dev = crtc->dev;
747 struct drm_i915_private *dev_priv = dev->dev_private;
748 intel_clock_t clock;
749 int max_n;
750 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400751 /* approximately equals target * 0.00585 */
752 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800753 found = false;
754
755 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800756 int lvds_reg;
757
Eric Anholtc619eed2010-01-28 16:45:52 -0800758 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800759 lvds_reg = PCH_LVDS;
760 else
761 lvds_reg = LVDS;
762 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800763 LVDS_CLKB_POWER_UP)
764 clock.p2 = limit->p2.p2_fast;
765 else
766 clock.p2 = limit->p2.p2_slow;
767 } else {
768 if (target < limit->p2.dot_limit)
769 clock.p2 = limit->p2.p2_slow;
770 else
771 clock.p2 = limit->p2.p2_fast;
772 }
773
774 memset(best_clock, 0, sizeof(*best_clock));
775 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200776 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800777 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200778 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800779 for (clock.m1 = limit->m1.max;
780 clock.m1 >= limit->m1.min; clock.m1--) {
781 for (clock.m2 = limit->m2.max;
782 clock.m2 >= limit->m2.min; clock.m2--) {
783 for (clock.p1 = limit->p1.max;
784 clock.p1 >= limit->p1.min; clock.p1--) {
785 int this_err;
786
Shaohua Li21778322009-02-23 15:19:16 +0800787 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000788 if (!intel_PLL_is_valid(dev, limit,
789 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800790 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800791 if (match_clock &&
792 clock.p != match_clock->p)
793 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000794
795 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800796 if (this_err < err_most) {
797 *best_clock = clock;
798 err_most = this_err;
799 max_n = clock.n;
800 found = true;
801 }
802 }
803 }
804 }
805 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800806 return found;
807}
Ma Lingd4906092009-03-18 20:13:27 +0800808
Zhenyu Wang2c072452009-06-05 15:38:42 +0800809static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500810intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800811 int target, int refclk, intel_clock_t *match_clock,
812 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800813{
814 struct drm_device *dev = crtc->dev;
815 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800816
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800817 if (target < 200000) {
818 clock.n = 1;
819 clock.p1 = 2;
820 clock.p2 = 10;
821 clock.m1 = 12;
822 clock.m2 = 9;
823 } else {
824 clock.n = 2;
825 clock.p1 = 1;
826 clock.p2 = 10;
827 clock.m1 = 14;
828 clock.m2 = 8;
829 }
830 intel_clock(dev, refclk, &clock);
831 memcpy(best_clock, &clock, sizeof(intel_clock_t));
832 return true;
833}
834
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700835/* DisplayPort has only two frequencies, 162MHz and 270MHz */
836static bool
837intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800838 int target, int refclk, intel_clock_t *match_clock,
839 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700840{
Chris Wilson5eddb702010-09-11 13:48:45 +0100841 intel_clock_t clock;
842 if (target < 200000) {
843 clock.p1 = 2;
844 clock.p2 = 10;
845 clock.n = 2;
846 clock.m1 = 23;
847 clock.m2 = 8;
848 } else {
849 clock.p1 = 1;
850 clock.p2 = 10;
851 clock.n = 1;
852 clock.m1 = 14;
853 clock.m2 = 2;
854 }
855 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
856 clock.p = (clock.p1 * clock.p2);
857 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
858 clock.vco = 0;
859 memcpy(best_clock, &clock, sizeof(intel_clock_t));
860 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700861}
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700862static bool
863intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
864 int target, int refclk, intel_clock_t *match_clock,
865 intel_clock_t *best_clock)
866{
867 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
868 u32 m, n, fastclk;
869 u32 updrate, minupdate, fracbits, p;
870 unsigned long bestppm, ppm, absppm;
871 int dotclk, flag;
872
873 dotclk = target * 1000;
874 bestppm = 1000000;
875 ppm = absppm = 0;
876 fastclk = dotclk / (2*100);
877 updrate = 0;
878 minupdate = 19200;
879 fracbits = 1;
880 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
881 bestm1 = bestm2 = bestp1 = bestp2 = 0;
882
883 /* based on hardware requirement, prefer smaller n to precision */
884 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
885 updrate = refclk / n;
886 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
887 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
888 if (p2 > 10)
889 p2 = p2 - 1;
890 p = p1 * p2;
891 /* based on hardware requirement, prefer bigger m1,m2 values */
892 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
893 m2 = (((2*(fastclk * p * n / m1 )) +
894 refclk) / (2*refclk));
895 m = m1 * m2;
896 vco = updrate * m;
897 if (vco >= limit->vco.min && vco < limit->vco.max) {
898 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
899 absppm = (ppm > 0) ? ppm : (-ppm);
900 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
901 bestppm = 0;
902 flag = 1;
903 }
904 if (absppm < bestppm - 10) {
905 bestppm = absppm;
906 flag = 1;
907 }
908 if (flag) {
909 bestn = n;
910 bestm1 = m1;
911 bestm2 = m2;
912 bestp1 = p1;
913 bestp2 = p2;
914 flag = 0;
915 }
916 }
917 }
918 }
919 }
920 }
921 best_clock->n = bestn;
922 best_clock->m1 = bestm1;
923 best_clock->m2 = bestm2;
924 best_clock->p1 = bestp1;
925 best_clock->p2 = bestp2;
926
927 return true;
928}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700929
Paulo Zanonia928d532012-05-04 17:18:15 -0300930static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
931{
932 struct drm_i915_private *dev_priv = dev->dev_private;
933 u32 frame, frame_reg = PIPEFRAME(pipe);
934
935 frame = I915_READ(frame_reg);
936
937 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
938 DRM_DEBUG_KMS("vblank wait timed out\n");
939}
940
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700941/**
942 * intel_wait_for_vblank - wait for vblank on a given pipe
943 * @dev: drm device
944 * @pipe: pipe to wait for
945 *
946 * Wait for vblank to occur on a given pipe. Needed for various bits of
947 * mode setting code.
948 */
949void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800950{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700951 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800952 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700953
Paulo Zanonia928d532012-05-04 17:18:15 -0300954 if (INTEL_INFO(dev)->gen >= 5) {
955 ironlake_wait_for_vblank(dev, pipe);
956 return;
957 }
958
Chris Wilson300387c2010-09-05 20:25:43 +0100959 /* Clear existing vblank status. Note this will clear any other
960 * sticky status fields as well.
961 *
962 * This races with i915_driver_irq_handler() with the result
963 * that either function could miss a vblank event. Here it is not
964 * fatal, as we will either wait upon the next vblank interrupt or
965 * timeout. Generally speaking intel_wait_for_vblank() is only
966 * called during modeset at which time the GPU should be idle and
967 * should *not* be performing page flips and thus not waiting on
968 * vblanks...
969 * Currently, the result of us stealing a vblank from the irq
970 * handler is that a single frame will be skipped during swapbuffers.
971 */
972 I915_WRITE(pipestat_reg,
973 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
974
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700975 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100976 if (wait_for(I915_READ(pipestat_reg) &
977 PIPE_VBLANK_INTERRUPT_STATUS,
978 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700979 DRM_DEBUG_KMS("vblank wait timed out\n");
980}
981
Keith Packardab7ad7f2010-10-03 00:33:06 -0700982/*
983 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700984 * @dev: drm device
985 * @pipe: pipe to wait for
986 *
987 * After disabling a pipe, we can't wait for vblank in the usual way,
988 * spinning on the vblank interrupt status bit, since we won't actually
989 * see an interrupt when the pipe is disabled.
990 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700991 * On Gen4 and above:
992 * wait for the pipe register state bit to turn off
993 *
994 * Otherwise:
995 * wait for the display line value to settle (it usually
996 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100997 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700998 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100999void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001000{
1001 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001002
Keith Packardab7ad7f2010-10-03 00:33:06 -07001003 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001004 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001005
Keith Packardab7ad7f2010-10-03 00:33:06 -07001006 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001007 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1008 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -07001009 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1010 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001011 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001012 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001013 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1014
Paulo Zanoni837ba002012-05-04 17:18:14 -03001015 if (IS_GEN2(dev))
1016 line_mask = DSL_LINEMASK_GEN2;
1017 else
1018 line_mask = DSL_LINEMASK_GEN3;
1019
Keith Packardab7ad7f2010-10-03 00:33:06 -07001020 /* Wait for the display line to settle */
1021 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001022 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001023 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -03001024 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001025 time_after(timeout, jiffies));
1026 if (time_after(jiffies, timeout))
1027 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1028 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001029}
1030
Jesse Barnesb24e7172011-01-04 15:09:30 -08001031static const char *state_string(bool enabled)
1032{
1033 return enabled ? "on" : "off";
1034}
1035
1036/* Only for pre-ILK configs */
1037static void assert_pll(struct drm_i915_private *dev_priv,
1038 enum pipe pipe, bool state)
1039{
1040 int reg;
1041 u32 val;
1042 bool cur_state;
1043
1044 reg = DPLL(pipe);
1045 val = I915_READ(reg);
1046 cur_state = !!(val & DPLL_VCO_ENABLE);
1047 WARN(cur_state != state,
1048 "PLL state assertion failure (expected %s, current %s)\n",
1049 state_string(state), state_string(cur_state));
1050}
1051#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1052#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1053
Jesse Barnes040484a2011-01-03 12:14:26 -08001054/* For ILK+ */
1055static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +01001056 struct intel_pch_pll *pll,
1057 struct intel_crtc *crtc,
1058 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001059{
Jesse Barnes040484a2011-01-03 12:14:26 -08001060 u32 val;
1061 bool cur_state;
1062
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001063 if (HAS_PCH_LPT(dev_priv->dev)) {
1064 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1065 return;
1066 }
1067
Chris Wilson92b27b02012-05-20 18:10:50 +01001068 if (WARN (!pll,
1069 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001070 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001071
Chris Wilson92b27b02012-05-20 18:10:50 +01001072 val = I915_READ(pll->pll_reg);
1073 cur_state = !!(val & DPLL_VCO_ENABLE);
1074 WARN(cur_state != state,
1075 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1076 pll->pll_reg, state_string(state), state_string(cur_state), val);
1077
1078 /* Make sure the selected PLL is correctly attached to the transcoder */
1079 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001080 u32 pch_dpll;
1081
1082 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +01001083 cur_state = pll->pll_reg == _PCH_DPLL_B;
1084 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1085 "PLL[%d] not attached to this transcoder %d: %08x\n",
1086 cur_state, crtc->pipe, pch_dpll)) {
1087 cur_state = !!(val >> (4*crtc->pipe + 3));
1088 WARN(cur_state != state,
1089 "PLL[%d] not %s on this transcoder %d: %08x\n",
1090 pll->pll_reg == _PCH_DPLL_B,
1091 state_string(state),
1092 crtc->pipe,
1093 val);
1094 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001095 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001096}
Chris Wilson92b27b02012-05-20 18:10:50 +01001097#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1098#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -08001099
1100static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1101 enum pipe pipe, bool state)
1102{
1103 int reg;
1104 u32 val;
1105 bool cur_state;
1106
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001107 if (IS_HASWELL(dev_priv->dev)) {
1108 /* On Haswell, DDI is used instead of FDI_TX_CTL */
1109 reg = DDI_FUNC_CTL(pipe);
1110 val = I915_READ(reg);
1111 cur_state = !!(val & PIPE_DDI_FUNC_ENABLE);
1112 } else {
1113 reg = FDI_TX_CTL(pipe);
1114 val = I915_READ(reg);
1115 cur_state = !!(val & FDI_TX_ENABLE);
1116 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001117 WARN(cur_state != state,
1118 "FDI TX state assertion failure (expected %s, current %s)\n",
1119 state_string(state), state_string(cur_state));
1120}
1121#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1122#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1123
1124static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1125 enum pipe pipe, bool state)
1126{
1127 int reg;
1128 u32 val;
1129 bool cur_state;
1130
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001131 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1132 DRM_ERROR("Attempting to enable FDI_RX on Haswell pipe > 0\n");
1133 return;
1134 } else {
1135 reg = FDI_RX_CTL(pipe);
1136 val = I915_READ(reg);
1137 cur_state = !!(val & FDI_RX_ENABLE);
1138 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 WARN(cur_state != state,
1140 "FDI RX state assertion failure (expected %s, current %s)\n",
1141 state_string(state), state_string(cur_state));
1142}
1143#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1144#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1145
1146static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1147 enum pipe pipe)
1148{
1149 int reg;
1150 u32 val;
1151
1152 /* ILK FDI PLL is always enabled */
1153 if (dev_priv->info->gen == 5)
1154 return;
1155
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001156 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
1157 if (IS_HASWELL(dev_priv->dev))
1158 return;
1159
Jesse Barnes040484a2011-01-03 12:14:26 -08001160 reg = FDI_TX_CTL(pipe);
1161 val = I915_READ(reg);
1162 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1163}
1164
1165static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1166 enum pipe pipe)
1167{
1168 int reg;
1169 u32 val;
1170
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001171 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1172 DRM_ERROR("Attempting to enable FDI on Haswell with pipe > 0\n");
1173 return;
1174 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001175 reg = FDI_RX_CTL(pipe);
1176 val = I915_READ(reg);
1177 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1178}
1179
Jesse Barnesea0760c2011-01-04 15:09:32 -08001180static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1181 enum pipe pipe)
1182{
1183 int pp_reg, lvds_reg;
1184 u32 val;
1185 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001186 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001187
1188 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1189 pp_reg = PCH_PP_CONTROL;
1190 lvds_reg = PCH_LVDS;
1191 } else {
1192 pp_reg = PP_CONTROL;
1193 lvds_reg = LVDS;
1194 }
1195
1196 val = I915_READ(pp_reg);
1197 if (!(val & PANEL_POWER_ON) ||
1198 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1199 locked = false;
1200
1201 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1202 panel_pipe = PIPE_B;
1203
1204 WARN(panel_pipe == pipe && locked,
1205 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001206 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001207}
1208
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001209void assert_pipe(struct drm_i915_private *dev_priv,
1210 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001211{
1212 int reg;
1213 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001214 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001215
Daniel Vetter8e636782012-01-22 01:36:48 +01001216 /* if we need the pipe A quirk it must be always on */
1217 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1218 state = true;
1219
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220 reg = PIPECONF(pipe);
1221 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001222 cur_state = !!(val & PIPECONF_ENABLE);
1223 WARN(cur_state != state,
1224 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001225 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226}
1227
Chris Wilson931872f2012-01-16 23:01:13 +00001228static void assert_plane(struct drm_i915_private *dev_priv,
1229 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001230{
1231 int reg;
1232 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001233 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001234
1235 reg = DSPCNTR(plane);
1236 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001237 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1238 WARN(cur_state != state,
1239 "plane %c assertion failure (expected %s, current %s)\n",
1240 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241}
1242
Chris Wilson931872f2012-01-16 23:01:13 +00001243#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1244#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1245
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1247 enum pipe pipe)
1248{
1249 int reg, i;
1250 u32 val;
1251 int cur_pipe;
1252
Jesse Barnes19ec1352011-02-02 12:28:02 -08001253 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001254 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1255 reg = DSPCNTR(pipe);
1256 val = I915_READ(reg);
1257 WARN((val & DISPLAY_PLANE_ENABLE),
1258 "plane %c assertion failure, should be disabled but not\n",
1259 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001260 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001261 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001262
Jesse Barnesb24e7172011-01-04 15:09:30 -08001263 /* Need to check both planes against the pipe */
1264 for (i = 0; i < 2; i++) {
1265 reg = DSPCNTR(i);
1266 val = I915_READ(reg);
1267 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1268 DISPPLANE_SEL_PIPE_SHIFT;
1269 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001270 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1271 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001272 }
1273}
1274
Jesse Barnes92f25842011-01-04 15:09:34 -08001275static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1276{
1277 u32 val;
1278 bool enabled;
1279
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001280 if (HAS_PCH_LPT(dev_priv->dev)) {
1281 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1282 return;
1283 }
1284
Jesse Barnes92f25842011-01-04 15:09:34 -08001285 val = I915_READ(PCH_DREF_CONTROL);
1286 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1287 DREF_SUPERSPREAD_SOURCE_MASK));
1288 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1289}
1290
1291static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1292 enum pipe pipe)
1293{
1294 int reg;
1295 u32 val;
1296 bool enabled;
1297
1298 reg = TRANSCONF(pipe);
1299 val = I915_READ(reg);
1300 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001301 WARN(enabled,
1302 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1303 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001304}
1305
Keith Packard4e634382011-08-06 10:39:45 -07001306static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1307 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001308{
1309 if ((val & DP_PORT_EN) == 0)
1310 return false;
1311
1312 if (HAS_PCH_CPT(dev_priv->dev)) {
1313 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1314 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1315 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1316 return false;
1317 } else {
1318 if ((val & DP_PIPE_MASK) != (pipe << 30))
1319 return false;
1320 }
1321 return true;
1322}
1323
Keith Packard1519b992011-08-06 10:35:34 -07001324static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1325 enum pipe pipe, u32 val)
1326{
1327 if ((val & PORT_ENABLE) == 0)
1328 return false;
1329
1330 if (HAS_PCH_CPT(dev_priv->dev)) {
1331 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1332 return false;
1333 } else {
1334 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1335 return false;
1336 }
1337 return true;
1338}
1339
1340static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, u32 val)
1342{
1343 if ((val & LVDS_PORT_EN) == 0)
1344 return false;
1345
1346 if (HAS_PCH_CPT(dev_priv->dev)) {
1347 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1348 return false;
1349 } else {
1350 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1351 return false;
1352 }
1353 return true;
1354}
1355
1356static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1357 enum pipe pipe, u32 val)
1358{
1359 if ((val & ADPA_DAC_ENABLE) == 0)
1360 return false;
1361 if (HAS_PCH_CPT(dev_priv->dev)) {
1362 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1363 return false;
1364 } else {
1365 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1366 return false;
1367 }
1368 return true;
1369}
1370
Jesse Barnes291906f2011-02-02 12:28:03 -08001371static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001372 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001373{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001374 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001375 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001376 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001377 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001378
1379 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_PIPE_B_SELECT),
1380 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001381}
1382
1383static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1384 enum pipe pipe, int reg)
1385{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001386 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001387 WARN(hdmi_pipe_enabled(dev_priv, val, pipe),
Adam Jackson23c99e72011-10-07 14:38:43 -04001388 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001389 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001390
1391 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_PIPE_B_SELECT),
1392 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001393}
1394
1395static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1396 enum pipe pipe)
1397{
1398 int reg;
1399 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001400
Keith Packardf0575e92011-07-25 22:12:43 -07001401 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1402 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1403 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001404
1405 reg = PCH_ADPA;
1406 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001407 WARN(adpa_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001408 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001409 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001410
1411 reg = PCH_LVDS;
1412 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001413 WARN(lvds_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001414 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001415 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001416
1417 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1418 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1419 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1420}
1421
Jesse Barnesb24e7172011-01-04 15:09:30 -08001422/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001423 * intel_enable_pll - enable a PLL
1424 * @dev_priv: i915 private structure
1425 * @pipe: pipe PLL to enable
1426 *
1427 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1428 * make sure the PLL reg is writable first though, since the panel write
1429 * protect mechanism may be enabled.
1430 *
1431 * Note! This is for pre-ILK only.
1432 */
1433static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1434{
1435 int reg;
1436 u32 val;
1437
1438 /* No really, not for ILK+ */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001439 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001440
1441 /* PLL is protected by panel, make sure we can write it */
1442 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1443 assert_panel_unlocked(dev_priv, pipe);
1444
1445 reg = DPLL(pipe);
1446 val = I915_READ(reg);
1447 val |= DPLL_VCO_ENABLE;
1448
1449 /* We do this three times for luck */
1450 I915_WRITE(reg, val);
1451 POSTING_READ(reg);
1452 udelay(150); /* wait for warmup */
1453 I915_WRITE(reg, val);
1454 POSTING_READ(reg);
1455 udelay(150); /* wait for warmup */
1456 I915_WRITE(reg, val);
1457 POSTING_READ(reg);
1458 udelay(150); /* wait for warmup */
1459}
1460
1461/**
1462 * intel_disable_pll - disable a PLL
1463 * @dev_priv: i915 private structure
1464 * @pipe: pipe PLL to disable
1465 *
1466 * Disable the PLL for @pipe, making sure the pipe is off first.
1467 *
1468 * Note! This is for pre-ILK only.
1469 */
1470static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1471{
1472 int reg;
1473 u32 val;
1474
1475 /* Don't disable pipe A or pipe A PLLs if needed */
1476 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1477 return;
1478
1479 /* Make sure the pipe isn't still relying on us */
1480 assert_pipe_disabled(dev_priv, pipe);
1481
1482 reg = DPLL(pipe);
1483 val = I915_READ(reg);
1484 val &= ~DPLL_VCO_ENABLE;
1485 I915_WRITE(reg, val);
1486 POSTING_READ(reg);
1487}
1488
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001489/* SBI access */
1490static void
1491intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value)
1492{
1493 unsigned long flags;
1494
1495 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001496 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001497 100)) {
1498 DRM_ERROR("timeout waiting for SBI to become ready\n");
1499 goto out_unlock;
1500 }
1501
1502 I915_WRITE(SBI_ADDR,
1503 (reg << 16));
1504 I915_WRITE(SBI_DATA,
1505 value);
1506 I915_WRITE(SBI_CTL_STAT,
1507 SBI_BUSY |
1508 SBI_CTL_OP_CRWR);
1509
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001510 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001511 100)) {
1512 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
1513 goto out_unlock;
1514 }
1515
1516out_unlock:
1517 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1518}
1519
1520static u32
1521intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg)
1522{
1523 unsigned long flags;
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001524 u32 value = 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001525
1526 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001527 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001528 100)) {
1529 DRM_ERROR("timeout waiting for SBI to become ready\n");
1530 goto out_unlock;
1531 }
1532
1533 I915_WRITE(SBI_ADDR,
1534 (reg << 16));
1535 I915_WRITE(SBI_CTL_STAT,
1536 SBI_BUSY |
1537 SBI_CTL_OP_CRRD);
1538
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001539 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001540 100)) {
1541 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
1542 goto out_unlock;
1543 }
1544
1545 value = I915_READ(SBI_DATA);
1546
1547out_unlock:
1548 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1549 return value;
1550}
1551
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001552/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001553 * intel_enable_pch_pll - enable PCH PLL
1554 * @dev_priv: i915 private structure
1555 * @pipe: pipe PLL to enable
1556 *
1557 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1558 * drives the transcoder clock.
1559 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001560static void intel_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001561{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001562 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001563 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001564 int reg;
1565 u32 val;
1566
Chris Wilson48da64a2012-05-13 20:16:12 +01001567 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001568 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001569 pll = intel_crtc->pch_pll;
1570 if (pll == NULL)
1571 return;
1572
1573 if (WARN_ON(pll->refcount == 0))
1574 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001575
1576 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1577 pll->pll_reg, pll->active, pll->on,
1578 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001579
1580 /* PCH refclock must be enabled first */
1581 assert_pch_refclk_enabled(dev_priv);
1582
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001583 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001584 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001585 return;
1586 }
1587
1588 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1589
1590 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001591 val = I915_READ(reg);
1592 val |= DPLL_VCO_ENABLE;
1593 I915_WRITE(reg, val);
1594 POSTING_READ(reg);
1595 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001596
1597 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001598}
1599
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001600static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001601{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001602 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1603 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001604 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001605 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001606
Jesse Barnes92f25842011-01-04 15:09:34 -08001607 /* PCH only available on ILK+ */
1608 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001609 if (pll == NULL)
1610 return;
1611
Chris Wilson48da64a2012-05-13 20:16:12 +01001612 if (WARN_ON(pll->refcount == 0))
1613 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001614
1615 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1616 pll->pll_reg, pll->active, pll->on,
1617 intel_crtc->base.base.id);
1618
Chris Wilson48da64a2012-05-13 20:16:12 +01001619 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001620 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001621 return;
1622 }
1623
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001624 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001625 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001626 return;
1627 }
1628
1629 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001630
1631 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001632 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001633
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001634 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001635 val = I915_READ(reg);
1636 val &= ~DPLL_VCO_ENABLE;
1637 I915_WRITE(reg, val);
1638 POSTING_READ(reg);
1639 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001640
1641 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001642}
1643
Jesse Barnes040484a2011-01-03 12:14:26 -08001644static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1645 enum pipe pipe)
1646{
1647 int reg;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001648 u32 val, pipeconf_val;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001649 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Jesse Barnes040484a2011-01-03 12:14:26 -08001650
1651 /* PCH only available on ILK+ */
1652 BUG_ON(dev_priv->info->gen < 5);
1653
1654 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001655 assert_pch_pll_enabled(dev_priv,
1656 to_intel_crtc(crtc)->pch_pll,
1657 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001658
1659 /* FDI must be feeding us bits for PCH ports */
1660 assert_fdi_tx_enabled(dev_priv, pipe);
1661 assert_fdi_rx_enabled(dev_priv, pipe);
1662
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001663 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1664 DRM_ERROR("Attempting to enable transcoder on Haswell with pipe > 0\n");
1665 return;
1666 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001667 reg = TRANSCONF(pipe);
1668 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001669 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001670
1671 if (HAS_PCH_IBX(dev_priv->dev)) {
1672 /*
1673 * make the BPC in transcoder be consistent with
1674 * that in pipeconf reg.
1675 */
1676 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001677 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001678 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001679
1680 val &= ~TRANS_INTERLACE_MASK;
1681 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001682 if (HAS_PCH_IBX(dev_priv->dev) &&
1683 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1684 val |= TRANS_LEGACY_INTERLACED_ILK;
1685 else
1686 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001687 else
1688 val |= TRANS_PROGRESSIVE;
1689
Jesse Barnes040484a2011-01-03 12:14:26 -08001690 I915_WRITE(reg, val | TRANS_ENABLE);
1691 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1692 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1693}
1694
1695static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1696 enum pipe pipe)
1697{
1698 int reg;
1699 u32 val;
1700
1701 /* FDI relies on the transcoder */
1702 assert_fdi_tx_disabled(dev_priv, pipe);
1703 assert_fdi_rx_disabled(dev_priv, pipe);
1704
Jesse Barnes291906f2011-02-02 12:28:03 -08001705 /* Ports must be off as well */
1706 assert_pch_ports_disabled(dev_priv, pipe);
1707
Jesse Barnes040484a2011-01-03 12:14:26 -08001708 reg = TRANSCONF(pipe);
1709 val = I915_READ(reg);
1710 val &= ~TRANS_ENABLE;
1711 I915_WRITE(reg, val);
1712 /* wait for PCH transcoder off, transcoder state */
1713 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001714 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001715}
1716
Jesse Barnes92f25842011-01-04 15:09:34 -08001717/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001718 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001719 * @dev_priv: i915 private structure
1720 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001721 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001722 *
1723 * Enable @pipe, making sure that various hardware specific requirements
1724 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1725 *
1726 * @pipe should be %PIPE_A or %PIPE_B.
1727 *
1728 * Will wait until the pipe is actually running (i.e. first vblank) before
1729 * returning.
1730 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001731static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1732 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001733{
1734 int reg;
1735 u32 val;
1736
1737 /*
1738 * A pipe without a PLL won't actually be able to drive bits from
1739 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1740 * need the check.
1741 */
1742 if (!HAS_PCH_SPLIT(dev_priv->dev))
1743 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001744 else {
1745 if (pch_port) {
1746 /* if driving the PCH, we need FDI enabled */
1747 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1748 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1749 }
1750 /* FIXME: assert CPU port conditions for SNB+ */
1751 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001752
1753 reg = PIPECONF(pipe);
1754 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001755 if (val & PIPECONF_ENABLE)
1756 return;
1757
1758 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001759 intel_wait_for_vblank(dev_priv->dev, pipe);
1760}
1761
1762/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001763 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001764 * @dev_priv: i915 private structure
1765 * @pipe: pipe to disable
1766 *
1767 * Disable @pipe, making sure that various hardware specific requirements
1768 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1769 *
1770 * @pipe should be %PIPE_A or %PIPE_B.
1771 *
1772 * Will wait until the pipe has shut down before returning.
1773 */
1774static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1775 enum pipe pipe)
1776{
1777 int reg;
1778 u32 val;
1779
1780 /*
1781 * Make sure planes won't keep trying to pump pixels to us,
1782 * or we might hang the display.
1783 */
1784 assert_planes_disabled(dev_priv, pipe);
1785
1786 /* Don't disable pipe A or pipe A PLLs if needed */
1787 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1788 return;
1789
1790 reg = PIPECONF(pipe);
1791 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001792 if ((val & PIPECONF_ENABLE) == 0)
1793 return;
1794
1795 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001796 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1797}
1798
Keith Packardd74362c2011-07-28 14:47:14 -07001799/*
1800 * Plane regs are double buffered, going from enabled->disabled needs a
1801 * trigger in order to latch. The display address reg provides this.
1802 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001803void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001804 enum plane plane)
1805{
1806 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1807 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1808}
1809
Jesse Barnesb24e7172011-01-04 15:09:30 -08001810/**
1811 * intel_enable_plane - enable a display plane on a given pipe
1812 * @dev_priv: i915 private structure
1813 * @plane: plane to enable
1814 * @pipe: pipe being fed
1815 *
1816 * Enable @plane on @pipe, making sure that @pipe is running first.
1817 */
1818static void intel_enable_plane(struct drm_i915_private *dev_priv,
1819 enum plane plane, enum pipe pipe)
1820{
1821 int reg;
1822 u32 val;
1823
1824 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1825 assert_pipe_enabled(dev_priv, pipe);
1826
1827 reg = DSPCNTR(plane);
1828 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001829 if (val & DISPLAY_PLANE_ENABLE)
1830 return;
1831
1832 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001833 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001834 intel_wait_for_vblank(dev_priv->dev, pipe);
1835}
1836
Jesse Barnesb24e7172011-01-04 15:09:30 -08001837/**
1838 * intel_disable_plane - disable a display plane
1839 * @dev_priv: i915 private structure
1840 * @plane: plane to disable
1841 * @pipe: pipe consuming the data
1842 *
1843 * Disable @plane; should be an independent operation.
1844 */
1845static void intel_disable_plane(struct drm_i915_private *dev_priv,
1846 enum plane plane, enum pipe pipe)
1847{
1848 int reg;
1849 u32 val;
1850
1851 reg = DSPCNTR(plane);
1852 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001853 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1854 return;
1855
1856 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001857 intel_flush_display_plane(dev_priv, plane);
1858 intel_wait_for_vblank(dev_priv->dev, pipe);
1859}
1860
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001861static void disable_pch_dp(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001862 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001863{
1864 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001865 if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001866 DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001867 I915_WRITE(reg, val & ~DP_PORT_EN);
Keith Packardf0575e92011-07-25 22:12:43 -07001868 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001869}
1870
1871static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1872 enum pipe pipe, int reg)
1873{
1874 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001875 if (hdmi_pipe_enabled(dev_priv, val, pipe)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001876 DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
1877 reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001878 I915_WRITE(reg, val & ~PORT_ENABLE);
Keith Packardf0575e92011-07-25 22:12:43 -07001879 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001880}
1881
1882/* Disable any ports connected to this transcoder */
1883static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1884 enum pipe pipe)
1885{
1886 u32 reg, val;
1887
1888 val = I915_READ(PCH_PP_CONTROL);
1889 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1890
Keith Packardf0575e92011-07-25 22:12:43 -07001891 disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1892 disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1893 disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001894
1895 reg = PCH_ADPA;
1896 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001897 if (adpa_pipe_enabled(dev_priv, val, pipe))
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001898 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1899
1900 reg = PCH_LVDS;
1901 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001902 if (lvds_pipe_enabled(dev_priv, val, pipe)) {
1903 DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001904 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1905 POSTING_READ(reg);
1906 udelay(100);
1907 }
1908
1909 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1910 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1911 disable_pch_hdmi(dev_priv, pipe, HDMID);
1912}
1913
Chris Wilson127bd2a2010-07-23 23:32:05 +01001914int
Chris Wilson48b956c2010-09-14 12:50:34 +01001915intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001916 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001917 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001918{
Chris Wilsonce453d82011-02-21 14:43:56 +00001919 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001920 u32 alignment;
1921 int ret;
1922
Chris Wilson05394f32010-11-08 19:18:58 +00001923 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001924 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001925 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1926 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001927 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001928 alignment = 4 * 1024;
1929 else
1930 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001931 break;
1932 case I915_TILING_X:
1933 /* pin() will align the object as required by fence */
1934 alignment = 0;
1935 break;
1936 case I915_TILING_Y:
1937 /* FIXME: Is this true? */
1938 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1939 return -EINVAL;
1940 default:
1941 BUG();
1942 }
1943
Chris Wilsonce453d82011-02-21 14:43:56 +00001944 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001945 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001946 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001947 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001948
1949 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1950 * fence, whereas 965+ only requires a fence if using
1951 * framebuffer compression. For simplicity, we always install
1952 * a fence as the cost is not that onerous.
1953 */
Chris Wilson06d98132012-04-17 15:31:24 +01001954 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001955 if (ret)
1956 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001957
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001958 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001959
Chris Wilsonce453d82011-02-21 14:43:56 +00001960 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001961 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001962
1963err_unpin:
1964 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001965err_interruptible:
1966 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001967 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001968}
1969
Chris Wilson1690e1e2011-12-14 13:57:08 +01001970void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1971{
1972 i915_gem_object_unpin_fence(obj);
1973 i915_gem_object_unpin(obj);
1974}
1975
Jesse Barnes17638cd2011-06-24 12:19:23 -07001976static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1977 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001978{
1979 struct drm_device *dev = crtc->dev;
1980 struct drm_i915_private *dev_priv = dev->dev_private;
1981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1982 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001983 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001984 int plane = intel_crtc->plane;
1985 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001986 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001987 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001988
1989 switch (plane) {
1990 case 0:
1991 case 1:
1992 break;
1993 default:
1994 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1995 return -EINVAL;
1996 }
1997
1998 intel_fb = to_intel_framebuffer(fb);
1999 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002000
Chris Wilson5eddb702010-09-11 13:48:45 +01002001 reg = DSPCNTR(plane);
2002 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002003 /* Mask out pixel format bits in case we change it */
2004 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2005 switch (fb->bits_per_pixel) {
2006 case 8:
2007 dspcntr |= DISPPLANE_8BPP;
2008 break;
2009 case 16:
2010 if (fb->depth == 15)
2011 dspcntr |= DISPPLANE_15_16BPP;
2012 else
2013 dspcntr |= DISPPLANE_16BPP;
2014 break;
2015 case 24:
2016 case 32:
2017 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2018 break;
2019 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002020 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07002021 return -EINVAL;
2022 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002023 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002024 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002025 dspcntr |= DISPPLANE_TILED;
2026 else
2027 dspcntr &= ~DISPPLANE_TILED;
2028 }
2029
Chris Wilson5eddb702010-09-11 13:48:45 +01002030 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002031
Chris Wilson05394f32010-11-08 19:18:58 +00002032 Start = obj->gtt_offset;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002033 Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002034
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002035 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002036 Start, Offset, x, y, fb->pitches[0]);
2037 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002038 if (INTEL_INFO(dev)->gen >= 4) {
Armin Reese446f2542012-03-30 16:20:16 -07002039 I915_MODIFY_DISPBASE(DSPSURF(plane), Start);
Chris Wilson5eddb702010-09-11 13:48:45 +01002040 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2041 I915_WRITE(DSPADDR(plane), Offset);
2042 } else
2043 I915_WRITE(DSPADDR(plane), Start + Offset);
2044 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002045
Jesse Barnes17638cd2011-06-24 12:19:23 -07002046 return 0;
2047}
2048
2049static int ironlake_update_plane(struct drm_crtc *crtc,
2050 struct drm_framebuffer *fb, int x, int y)
2051{
2052 struct drm_device *dev = crtc->dev;
2053 struct drm_i915_private *dev_priv = dev->dev_private;
2054 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2055 struct intel_framebuffer *intel_fb;
2056 struct drm_i915_gem_object *obj;
2057 int plane = intel_crtc->plane;
2058 unsigned long Start, Offset;
2059 u32 dspcntr;
2060 u32 reg;
2061
2062 switch (plane) {
2063 case 0:
2064 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002065 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002066 break;
2067 default:
2068 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2069 return -EINVAL;
2070 }
2071
2072 intel_fb = to_intel_framebuffer(fb);
2073 obj = intel_fb->obj;
2074
2075 reg = DSPCNTR(plane);
2076 dspcntr = I915_READ(reg);
2077 /* Mask out pixel format bits in case we change it */
2078 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2079 switch (fb->bits_per_pixel) {
2080 case 8:
2081 dspcntr |= DISPPLANE_8BPP;
2082 break;
2083 case 16:
2084 if (fb->depth != 16)
2085 return -EINVAL;
2086
2087 dspcntr |= DISPPLANE_16BPP;
2088 break;
2089 case 24:
2090 case 32:
2091 if (fb->depth == 24)
2092 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2093 else if (fb->depth == 30)
2094 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
2095 else
2096 return -EINVAL;
2097 break;
2098 default:
2099 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
2100 return -EINVAL;
2101 }
2102
2103 if (obj->tiling_mode != I915_TILING_NONE)
2104 dspcntr |= DISPPLANE_TILED;
2105 else
2106 dspcntr &= ~DISPPLANE_TILED;
2107
2108 /* must disable */
2109 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2110
2111 I915_WRITE(reg, dspcntr);
2112
2113 Start = obj->gtt_offset;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002114 Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002115
2116 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002117 Start, Offset, x, y, fb->pitches[0]);
2118 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Armin Reese446f2542012-03-30 16:20:16 -07002119 I915_MODIFY_DISPBASE(DSPSURF(plane), Start);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002120 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2121 I915_WRITE(DSPADDR(plane), Offset);
2122 POSTING_READ(reg);
2123
2124 return 0;
2125}
2126
2127/* Assume fb object is pinned & idle & fenced and just update base pointers */
2128static int
2129intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2130 int x, int y, enum mode_set_atomic state)
2131{
2132 struct drm_device *dev = crtc->dev;
2133 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002134
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002135 if (dev_priv->display.disable_fbc)
2136 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002137 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002138
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002139 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002140}
2141
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002142static int
Chris Wilson14667a42012-04-03 17:58:35 +01002143intel_finish_fb(struct drm_framebuffer *old_fb)
2144{
2145 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2146 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2147 bool was_interruptible = dev_priv->mm.interruptible;
2148 int ret;
2149
2150 wait_event(dev_priv->pending_flip_queue,
2151 atomic_read(&dev_priv->mm.wedged) ||
2152 atomic_read(&obj->pending_flip) == 0);
2153
2154 /* Big Hammer, we also need to ensure that any pending
2155 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2156 * current scanout is retired before unpinning the old
2157 * framebuffer.
2158 *
2159 * This should only fail upon a hung GPU, in which case we
2160 * can safely continue.
2161 */
2162 dev_priv->mm.interruptible = false;
2163 ret = i915_gem_object_finish_gpu(obj);
2164 dev_priv->mm.interruptible = was_interruptible;
2165
2166 return ret;
2167}
2168
2169static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002170intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2171 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002172{
2173 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002174 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002175 struct drm_i915_master_private *master_priv;
2176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002177 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002178
2179 /* no fb bound */
2180 if (!crtc->fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002181 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002182 return 0;
2183 }
2184
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002185 if(intel_crtc->plane > dev_priv->num_pipe) {
2186 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2187 intel_crtc->plane,
2188 dev_priv->num_pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002189 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002190 }
2191
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002192 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002193 ret = intel_pin_and_fence_fb_obj(dev,
2194 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002195 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002196 if (ret != 0) {
2197 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002198 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002199 return ret;
2200 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002201
Chris Wilson14667a42012-04-03 17:58:35 +01002202 if (old_fb)
2203 intel_finish_fb(old_fb);
Chris Wilson265db952010-09-20 15:41:01 +01002204
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002205 ret = dev_priv->display.update_plane(crtc, crtc->fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002206 if (ret) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002207 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002208 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002209 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002210 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002211 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002212
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002213 if (old_fb) {
2214 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002215 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002216 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002217
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002218 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002219 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002220
2221 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002222 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002223
2224 master_priv = dev->primary->master->driver_priv;
2225 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002226 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002227
Chris Wilson265db952010-09-20 15:41:01 +01002228 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002229 master_priv->sarea_priv->pipeB_x = x;
2230 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002231 } else {
2232 master_priv->sarea_priv->pipeA_x = x;
2233 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002234 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002235
2236 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002237}
2238
Chris Wilson5eddb702010-09-11 13:48:45 +01002239static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002240{
2241 struct drm_device *dev = crtc->dev;
2242 struct drm_i915_private *dev_priv = dev->dev_private;
2243 u32 dpa_ctl;
2244
Zhao Yakui28c97732009-10-09 11:39:41 +08002245 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002246 dpa_ctl = I915_READ(DP_A);
2247 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2248
2249 if (clock < 200000) {
2250 u32 temp;
2251 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2252 /* workaround for 160Mhz:
2253 1) program 0x4600c bits 15:0 = 0x8124
2254 2) program 0x46010 bit 0 = 1
2255 3) program 0x46034 bit 24 = 1
2256 4) program 0x64000 bit 14 = 1
2257 */
2258 temp = I915_READ(0x4600c);
2259 temp &= 0xffff0000;
2260 I915_WRITE(0x4600c, temp | 0x8124);
2261
2262 temp = I915_READ(0x46010);
2263 I915_WRITE(0x46010, temp | 1);
2264
2265 temp = I915_READ(0x46034);
2266 I915_WRITE(0x46034, temp | (1 << 24));
2267 } else {
2268 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2269 }
2270 I915_WRITE(DP_A, dpa_ctl);
2271
Chris Wilson5eddb702010-09-11 13:48:45 +01002272 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002273 udelay(500);
2274}
2275
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002276static void intel_fdi_normal_train(struct drm_crtc *crtc)
2277{
2278 struct drm_device *dev = crtc->dev;
2279 struct drm_i915_private *dev_priv = dev->dev_private;
2280 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2281 int pipe = intel_crtc->pipe;
2282 u32 reg, temp;
2283
2284 /* enable normal train */
2285 reg = FDI_TX_CTL(pipe);
2286 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002287 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002288 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2289 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002290 } else {
2291 temp &= ~FDI_LINK_TRAIN_NONE;
2292 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002293 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002294 I915_WRITE(reg, temp);
2295
2296 reg = FDI_RX_CTL(pipe);
2297 temp = I915_READ(reg);
2298 if (HAS_PCH_CPT(dev)) {
2299 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2300 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2301 } else {
2302 temp &= ~FDI_LINK_TRAIN_NONE;
2303 temp |= FDI_LINK_TRAIN_NONE;
2304 }
2305 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2306
2307 /* wait one idle pattern time */
2308 POSTING_READ(reg);
2309 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002310
2311 /* IVB wants error correction enabled */
2312 if (IS_IVYBRIDGE(dev))
2313 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2314 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002315}
2316
Jesse Barnes291427f2011-07-29 12:42:37 -07002317static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2318{
2319 struct drm_i915_private *dev_priv = dev->dev_private;
2320 u32 flags = I915_READ(SOUTH_CHICKEN1);
2321
2322 flags |= FDI_PHASE_SYNC_OVR(pipe);
2323 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2324 flags |= FDI_PHASE_SYNC_EN(pipe);
2325 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2326 POSTING_READ(SOUTH_CHICKEN1);
2327}
2328
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002329/* The FDI link training functions for ILK/Ibexpeak. */
2330static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2331{
2332 struct drm_device *dev = crtc->dev;
2333 struct drm_i915_private *dev_priv = dev->dev_private;
2334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2335 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002336 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002337 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002338
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002339 /* FDI needs bits from pipe & plane first */
2340 assert_pipe_enabled(dev_priv, pipe);
2341 assert_plane_enabled(dev_priv, plane);
2342
Adam Jacksone1a44742010-06-25 15:32:14 -04002343 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2344 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002345 reg = FDI_RX_IMR(pipe);
2346 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002347 temp &= ~FDI_RX_SYMBOL_LOCK;
2348 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002349 I915_WRITE(reg, temp);
2350 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002351 udelay(150);
2352
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002353 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002354 reg = FDI_TX_CTL(pipe);
2355 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002356 temp &= ~(7 << 19);
2357 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002358 temp &= ~FDI_LINK_TRAIN_NONE;
2359 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002360 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002361
Chris Wilson5eddb702010-09-11 13:48:45 +01002362 reg = FDI_RX_CTL(pipe);
2363 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002364 temp &= ~FDI_LINK_TRAIN_NONE;
2365 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002366 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2367
2368 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002369 udelay(150);
2370
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002371 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002372 if (HAS_PCH_IBX(dev)) {
2373 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2374 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2375 FDI_RX_PHASE_SYNC_POINTER_EN);
2376 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002377
Chris Wilson5eddb702010-09-11 13:48:45 +01002378 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002379 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002380 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002381 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2382
2383 if ((temp & FDI_RX_BIT_LOCK)) {
2384 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002385 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002386 break;
2387 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002388 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002389 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002390 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002391
2392 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002393 reg = FDI_TX_CTL(pipe);
2394 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002395 temp &= ~FDI_LINK_TRAIN_NONE;
2396 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002397 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002398
Chris Wilson5eddb702010-09-11 13:48:45 +01002399 reg = FDI_RX_CTL(pipe);
2400 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002401 temp &= ~FDI_LINK_TRAIN_NONE;
2402 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002403 I915_WRITE(reg, temp);
2404
2405 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002406 udelay(150);
2407
Chris Wilson5eddb702010-09-11 13:48:45 +01002408 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002409 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002410 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002411 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2412
2413 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002414 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002415 DRM_DEBUG_KMS("FDI train 2 done.\n");
2416 break;
2417 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002418 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002419 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002420 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002421
2422 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002423
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002424}
2425
Akshay Joshi0206e352011-08-16 15:34:10 -04002426static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002427 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2428 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2429 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2430 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2431};
2432
2433/* The FDI link training functions for SNB/Cougarpoint. */
2434static void gen6_fdi_link_train(struct drm_crtc *crtc)
2435{
2436 struct drm_device *dev = crtc->dev;
2437 struct drm_i915_private *dev_priv = dev->dev_private;
2438 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2439 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002440 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002441
Adam Jacksone1a44742010-06-25 15:32:14 -04002442 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2443 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002444 reg = FDI_RX_IMR(pipe);
2445 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002446 temp &= ~FDI_RX_SYMBOL_LOCK;
2447 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002448 I915_WRITE(reg, temp);
2449
2450 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002451 udelay(150);
2452
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002454 reg = FDI_TX_CTL(pipe);
2455 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002456 temp &= ~(7 << 19);
2457 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002458 temp &= ~FDI_LINK_TRAIN_NONE;
2459 temp |= FDI_LINK_TRAIN_PATTERN_1;
2460 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2461 /* SNB-B */
2462 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002463 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002464
Chris Wilson5eddb702010-09-11 13:48:45 +01002465 reg = FDI_RX_CTL(pipe);
2466 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002467 if (HAS_PCH_CPT(dev)) {
2468 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2469 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2470 } else {
2471 temp &= ~FDI_LINK_TRAIN_NONE;
2472 temp |= FDI_LINK_TRAIN_PATTERN_1;
2473 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002474 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2475
2476 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002477 udelay(150);
2478
Jesse Barnes291427f2011-07-29 12:42:37 -07002479 if (HAS_PCH_CPT(dev))
2480 cpt_phase_pointer_enable(dev, pipe);
2481
Akshay Joshi0206e352011-08-16 15:34:10 -04002482 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002483 reg = FDI_TX_CTL(pipe);
2484 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002485 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2486 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002487 I915_WRITE(reg, temp);
2488
2489 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490 udelay(500);
2491
Sean Paulfa37d392012-03-02 12:53:39 -05002492 for (retry = 0; retry < 5; retry++) {
2493 reg = FDI_RX_IIR(pipe);
2494 temp = I915_READ(reg);
2495 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2496 if (temp & FDI_RX_BIT_LOCK) {
2497 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2498 DRM_DEBUG_KMS("FDI train 1 done.\n");
2499 break;
2500 }
2501 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002502 }
Sean Paulfa37d392012-03-02 12:53:39 -05002503 if (retry < 5)
2504 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002505 }
2506 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002507 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002508
2509 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002510 reg = FDI_TX_CTL(pipe);
2511 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002512 temp &= ~FDI_LINK_TRAIN_NONE;
2513 temp |= FDI_LINK_TRAIN_PATTERN_2;
2514 if (IS_GEN6(dev)) {
2515 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2516 /* SNB-B */
2517 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2518 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002519 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002520
Chris Wilson5eddb702010-09-11 13:48:45 +01002521 reg = FDI_RX_CTL(pipe);
2522 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002523 if (HAS_PCH_CPT(dev)) {
2524 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2525 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2526 } else {
2527 temp &= ~FDI_LINK_TRAIN_NONE;
2528 temp |= FDI_LINK_TRAIN_PATTERN_2;
2529 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002530 I915_WRITE(reg, temp);
2531
2532 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002533 udelay(150);
2534
Akshay Joshi0206e352011-08-16 15:34:10 -04002535 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002536 reg = FDI_TX_CTL(pipe);
2537 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002538 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2539 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002540 I915_WRITE(reg, temp);
2541
2542 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002543 udelay(500);
2544
Sean Paulfa37d392012-03-02 12:53:39 -05002545 for (retry = 0; retry < 5; retry++) {
2546 reg = FDI_RX_IIR(pipe);
2547 temp = I915_READ(reg);
2548 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2549 if (temp & FDI_RX_SYMBOL_LOCK) {
2550 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2551 DRM_DEBUG_KMS("FDI train 2 done.\n");
2552 break;
2553 }
2554 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002555 }
Sean Paulfa37d392012-03-02 12:53:39 -05002556 if (retry < 5)
2557 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002558 }
2559 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002560 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002561
2562 DRM_DEBUG_KMS("FDI train done.\n");
2563}
2564
Jesse Barnes357555c2011-04-28 15:09:55 -07002565/* Manual link training for Ivy Bridge A0 parts */
2566static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2567{
2568 struct drm_device *dev = crtc->dev;
2569 struct drm_i915_private *dev_priv = dev->dev_private;
2570 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2571 int pipe = intel_crtc->pipe;
2572 u32 reg, temp, i;
2573
2574 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2575 for train result */
2576 reg = FDI_RX_IMR(pipe);
2577 temp = I915_READ(reg);
2578 temp &= ~FDI_RX_SYMBOL_LOCK;
2579 temp &= ~FDI_RX_BIT_LOCK;
2580 I915_WRITE(reg, temp);
2581
2582 POSTING_READ(reg);
2583 udelay(150);
2584
2585 /* enable CPU FDI TX and PCH FDI RX */
2586 reg = FDI_TX_CTL(pipe);
2587 temp = I915_READ(reg);
2588 temp &= ~(7 << 19);
2589 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2590 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2591 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2592 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2593 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002594 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002595 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2596
2597 reg = FDI_RX_CTL(pipe);
2598 temp = I915_READ(reg);
2599 temp &= ~FDI_LINK_TRAIN_AUTO;
2600 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2601 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002602 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002603 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2604
2605 POSTING_READ(reg);
2606 udelay(150);
2607
Jesse Barnes291427f2011-07-29 12:42:37 -07002608 if (HAS_PCH_CPT(dev))
2609 cpt_phase_pointer_enable(dev, pipe);
2610
Akshay Joshi0206e352011-08-16 15:34:10 -04002611 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002612 reg = FDI_TX_CTL(pipe);
2613 temp = I915_READ(reg);
2614 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2615 temp |= snb_b_fdi_train_param[i];
2616 I915_WRITE(reg, temp);
2617
2618 POSTING_READ(reg);
2619 udelay(500);
2620
2621 reg = FDI_RX_IIR(pipe);
2622 temp = I915_READ(reg);
2623 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2624
2625 if (temp & FDI_RX_BIT_LOCK ||
2626 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2627 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2628 DRM_DEBUG_KMS("FDI train 1 done.\n");
2629 break;
2630 }
2631 }
2632 if (i == 4)
2633 DRM_ERROR("FDI train 1 fail!\n");
2634
2635 /* Train 2 */
2636 reg = FDI_TX_CTL(pipe);
2637 temp = I915_READ(reg);
2638 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2639 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2640 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2641 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2642 I915_WRITE(reg, temp);
2643
2644 reg = FDI_RX_CTL(pipe);
2645 temp = I915_READ(reg);
2646 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2647 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2648 I915_WRITE(reg, temp);
2649
2650 POSTING_READ(reg);
2651 udelay(150);
2652
Akshay Joshi0206e352011-08-16 15:34:10 -04002653 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002654 reg = FDI_TX_CTL(pipe);
2655 temp = I915_READ(reg);
2656 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2657 temp |= snb_b_fdi_train_param[i];
2658 I915_WRITE(reg, temp);
2659
2660 POSTING_READ(reg);
2661 udelay(500);
2662
2663 reg = FDI_RX_IIR(pipe);
2664 temp = I915_READ(reg);
2665 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2666
2667 if (temp & FDI_RX_SYMBOL_LOCK) {
2668 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2669 DRM_DEBUG_KMS("FDI train 2 done.\n");
2670 break;
2671 }
2672 }
2673 if (i == 4)
2674 DRM_ERROR("FDI train 2 fail!\n");
2675
2676 DRM_DEBUG_KMS("FDI train done.\n");
2677}
2678
2679static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002680{
2681 struct drm_device *dev = crtc->dev;
2682 struct drm_i915_private *dev_priv = dev->dev_private;
2683 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2684 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002685 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002686
Jesse Barnesc64e3112010-09-10 11:27:03 -07002687 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002688 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2689 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002690
Jesse Barnes0e23b992010-09-10 11:10:00 -07002691 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002692 reg = FDI_RX_CTL(pipe);
2693 temp = I915_READ(reg);
2694 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002695 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002696 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2697 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2698
2699 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002700 udelay(200);
2701
2702 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002703 temp = I915_READ(reg);
2704 I915_WRITE(reg, temp | FDI_PCDCLK);
2705
2706 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002707 udelay(200);
2708
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002709 /* On Haswell, the PLL configuration for ports and pipes is handled
2710 * separately, as part of DDI setup */
2711 if (!IS_HASWELL(dev)) {
2712 /* Enable CPU FDI TX PLL, always on for Ironlake */
2713 reg = FDI_TX_CTL(pipe);
2714 temp = I915_READ(reg);
2715 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2716 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002717
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002718 POSTING_READ(reg);
2719 udelay(100);
2720 }
Jesse Barnes0e23b992010-09-10 11:10:00 -07002721 }
2722}
2723
Jesse Barnes291427f2011-07-29 12:42:37 -07002724static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2725{
2726 struct drm_i915_private *dev_priv = dev->dev_private;
2727 u32 flags = I915_READ(SOUTH_CHICKEN1);
2728
2729 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2730 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2731 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2732 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2733 POSTING_READ(SOUTH_CHICKEN1);
2734}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002735static void ironlake_fdi_disable(struct drm_crtc *crtc)
2736{
2737 struct drm_device *dev = crtc->dev;
2738 struct drm_i915_private *dev_priv = dev->dev_private;
2739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2740 int pipe = intel_crtc->pipe;
2741 u32 reg, temp;
2742
2743 /* disable CPU FDI tx and PCH FDI rx */
2744 reg = FDI_TX_CTL(pipe);
2745 temp = I915_READ(reg);
2746 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2747 POSTING_READ(reg);
2748
2749 reg = FDI_RX_CTL(pipe);
2750 temp = I915_READ(reg);
2751 temp &= ~(0x7 << 16);
2752 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2753 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2754
2755 POSTING_READ(reg);
2756 udelay(100);
2757
2758 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002759 if (HAS_PCH_IBX(dev)) {
2760 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002761 I915_WRITE(FDI_RX_CHICKEN(pipe),
2762 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002763 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002764 } else if (HAS_PCH_CPT(dev)) {
2765 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002766 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002767
2768 /* still set train pattern 1 */
2769 reg = FDI_TX_CTL(pipe);
2770 temp = I915_READ(reg);
2771 temp &= ~FDI_LINK_TRAIN_NONE;
2772 temp |= FDI_LINK_TRAIN_PATTERN_1;
2773 I915_WRITE(reg, temp);
2774
2775 reg = FDI_RX_CTL(pipe);
2776 temp = I915_READ(reg);
2777 if (HAS_PCH_CPT(dev)) {
2778 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2779 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2780 } else {
2781 temp &= ~FDI_LINK_TRAIN_NONE;
2782 temp |= FDI_LINK_TRAIN_PATTERN_1;
2783 }
2784 /* BPC in FDI rx is consistent with that in PIPECONF */
2785 temp &= ~(0x07 << 16);
2786 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2787 I915_WRITE(reg, temp);
2788
2789 POSTING_READ(reg);
2790 udelay(100);
2791}
2792
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002793static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2794{
Chris Wilson0f911282012-04-17 10:05:38 +01002795 struct drm_device *dev = crtc->dev;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002796
2797 if (crtc->fb == NULL)
2798 return;
2799
Chris Wilson0f911282012-04-17 10:05:38 +01002800 mutex_lock(&dev->struct_mutex);
2801 intel_finish_fb(crtc->fb);
2802 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002803}
2804
Jesse Barnes040484a2011-01-03 12:14:26 -08002805static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2806{
2807 struct drm_device *dev = crtc->dev;
2808 struct drm_mode_config *mode_config = &dev->mode_config;
2809 struct intel_encoder *encoder;
2810
2811 /*
2812 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2813 * must be driven by its own crtc; no sharing is possible.
2814 */
2815 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2816 if (encoder->base.crtc != crtc)
2817 continue;
2818
Eugeni Dodonov6ee8bab2012-05-09 20:30:31 -03002819 /* On Haswell, LPT PCH handles the VGA connection via FDI, and Haswell
2820 * CPU handles all others */
2821 if (IS_HASWELL(dev)) {
2822 /* It is still unclear how this will work on PPT, so throw up a warning */
2823 WARN_ON(!HAS_PCH_LPT(dev));
2824
2825 if (encoder->type == DRM_MODE_ENCODER_DAC) {
2826 DRM_DEBUG_KMS("Haswell detected DAC encoder, assuming is PCH\n");
2827 return true;
2828 } else {
2829 DRM_DEBUG_KMS("Haswell detected encoder %d, assuming is CPU\n",
2830 encoder->type);
2831 return false;
2832 }
2833 }
2834
Jesse Barnes040484a2011-01-03 12:14:26 -08002835 switch (encoder->type) {
2836 case INTEL_OUTPUT_EDP:
2837 if (!intel_encoder_is_pch_edp(&encoder->base))
2838 return false;
2839 continue;
2840 }
2841 }
2842
2843 return true;
2844}
2845
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002846/* Program iCLKIP clock to the desired frequency */
2847static void lpt_program_iclkip(struct drm_crtc *crtc)
2848{
2849 struct drm_device *dev = crtc->dev;
2850 struct drm_i915_private *dev_priv = dev->dev_private;
2851 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2852 u32 temp;
2853
2854 /* It is necessary to ungate the pixclk gate prior to programming
2855 * the divisors, and gate it back when it is done.
2856 */
2857 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2858
2859 /* Disable SSCCTL */
2860 intel_sbi_write(dev_priv, SBI_SSCCTL6,
2861 intel_sbi_read(dev_priv, SBI_SSCCTL6) |
2862 SBI_SSCCTL_DISABLE);
2863
2864 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2865 if (crtc->mode.clock == 20000) {
2866 auxdiv = 1;
2867 divsel = 0x41;
2868 phaseinc = 0x20;
2869 } else {
2870 /* The iCLK virtual clock root frequency is in MHz,
2871 * but the crtc->mode.clock in in KHz. To get the divisors,
2872 * it is necessary to divide one by another, so we
2873 * convert the virtual clock precision to KHz here for higher
2874 * precision.
2875 */
2876 u32 iclk_virtual_root_freq = 172800 * 1000;
2877 u32 iclk_pi_range = 64;
2878 u32 desired_divisor, msb_divisor_value, pi_value;
2879
2880 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2881 msb_divisor_value = desired_divisor / iclk_pi_range;
2882 pi_value = desired_divisor % iclk_pi_range;
2883
2884 auxdiv = 0;
2885 divsel = msb_divisor_value - 2;
2886 phaseinc = pi_value;
2887 }
2888
2889 /* This should not happen with any sane values */
2890 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2891 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2892 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2893 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2894
2895 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2896 crtc->mode.clock,
2897 auxdiv,
2898 divsel,
2899 phasedir,
2900 phaseinc);
2901
2902 /* Program SSCDIVINTPHASE6 */
2903 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6);
2904 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2905 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2906 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2907 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2908 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2909 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
2910
2911 intel_sbi_write(dev_priv,
2912 SBI_SSCDIVINTPHASE6,
2913 temp);
2914
2915 /* Program SSCAUXDIV */
2916 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6);
2917 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2918 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
2919 intel_sbi_write(dev_priv,
2920 SBI_SSCAUXDIV6,
2921 temp);
2922
2923
2924 /* Enable modulator and associated divider */
2925 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6);
2926 temp &= ~SBI_SSCCTL_DISABLE;
2927 intel_sbi_write(dev_priv,
2928 SBI_SSCCTL6,
2929 temp);
2930
2931 /* Wait for initialization time */
2932 udelay(24);
2933
2934 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
2935}
2936
Jesse Barnesf67a5592011-01-05 10:31:48 -08002937/*
2938 * Enable PCH resources required for PCH ports:
2939 * - PCH PLLs
2940 * - FDI training & RX/TX
2941 * - update transcoder timings
2942 * - DP transcoding bits
2943 * - transcoder
2944 */
2945static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002946{
2947 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002948 struct drm_i915_private *dev_priv = dev->dev_private;
2949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2950 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002951 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002952
Chris Wilsone7e164d2012-05-11 09:21:25 +01002953 assert_transcoder_disabled(dev_priv, pipe);
2954
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002955 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002956 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002957
Chris Wilson6f13b7b2012-05-13 09:54:09 +01002958 intel_enable_pch_pll(intel_crtc);
2959
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002960 if (HAS_PCH_LPT(dev)) {
2961 DRM_DEBUG_KMS("LPT detected: programming iCLKIP\n");
2962 lpt_program_iclkip(crtc);
2963 } else if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002964 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002965
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002966 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002967 switch (pipe) {
2968 default:
2969 case 0:
2970 temp |= TRANSA_DPLL_ENABLE;
2971 sel = TRANSA_DPLLB_SEL;
2972 break;
2973 case 1:
2974 temp |= TRANSB_DPLL_ENABLE;
2975 sel = TRANSB_DPLLB_SEL;
2976 break;
2977 case 2:
2978 temp |= TRANSC_DPLL_ENABLE;
2979 sel = TRANSC_DPLLB_SEL;
2980 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07002981 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002982 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
2983 temp |= sel;
2984 else
2985 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002986 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002987 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002988
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002989 /* set transcoder timing, panel must allow it */
2990 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002991 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2992 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2993 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2994
2995 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2996 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2997 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002998 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002999
Eugeni Dodonovf57e1e32012-05-09 15:37:14 -03003000 if (!IS_HASWELL(dev))
3001 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003002
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003003 /* For PCH DP, enable TRANS_DP_CTL */
3004 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003005 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3006 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003007 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003008 reg = TRANS_DP_CTL(pipe);
3009 temp = I915_READ(reg);
3010 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003011 TRANS_DP_SYNC_MASK |
3012 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003013 temp |= (TRANS_DP_OUTPUT_ENABLE |
3014 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003015 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003016
3017 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003018 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003019 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003020 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003021
3022 switch (intel_trans_dp_port_sel(crtc)) {
3023 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003024 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003025 break;
3026 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003027 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003028 break;
3029 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003030 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003031 break;
3032 default:
3033 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003034 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003035 break;
3036 }
3037
Chris Wilson5eddb702010-09-11 13:48:45 +01003038 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003039 }
3040
Jesse Barnes040484a2011-01-03 12:14:26 -08003041 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003042}
3043
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003044static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3045{
3046 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3047
3048 if (pll == NULL)
3049 return;
3050
3051 if (pll->refcount == 0) {
3052 WARN(1, "bad PCH PLL refcount\n");
3053 return;
3054 }
3055
3056 --pll->refcount;
3057 intel_crtc->pch_pll = NULL;
3058}
3059
3060static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3061{
3062 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3063 struct intel_pch_pll *pll;
3064 int i;
3065
3066 pll = intel_crtc->pch_pll;
3067 if (pll) {
3068 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3069 intel_crtc->base.base.id, pll->pll_reg);
3070 goto prepare;
3071 }
3072
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003073 if (HAS_PCH_IBX(dev_priv->dev)) {
3074 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3075 i = intel_crtc->pipe;
3076 pll = &dev_priv->pch_plls[i];
3077
3078 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3079 intel_crtc->base.base.id, pll->pll_reg);
3080
3081 goto found;
3082 }
3083
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003084 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3085 pll = &dev_priv->pch_plls[i];
3086
3087 /* Only want to check enabled timings first */
3088 if (pll->refcount == 0)
3089 continue;
3090
3091 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3092 fp == I915_READ(pll->fp0_reg)) {
3093 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3094 intel_crtc->base.base.id,
3095 pll->pll_reg, pll->refcount, pll->active);
3096
3097 goto found;
3098 }
3099 }
3100
3101 /* Ok no matching timings, maybe there's a free one? */
3102 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3103 pll = &dev_priv->pch_plls[i];
3104 if (pll->refcount == 0) {
3105 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3106 intel_crtc->base.base.id, pll->pll_reg);
3107 goto found;
3108 }
3109 }
3110
3111 return NULL;
3112
3113found:
3114 intel_crtc->pch_pll = pll;
3115 pll->refcount++;
3116 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
3117prepare: /* separate function? */
3118 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003119
Chris Wilsone04c7352012-05-02 20:43:56 +01003120 /* Wait for the clocks to stabilize before rewriting the regs */
3121 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003122 POSTING_READ(pll->pll_reg);
3123 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003124
3125 I915_WRITE(pll->fp0_reg, fp);
3126 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003127 pll->on = false;
3128 return pll;
3129}
3130
Jesse Barnesd4270e52011-10-11 10:43:02 -07003131void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3132{
3133 struct drm_i915_private *dev_priv = dev->dev_private;
3134 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
3135 u32 temp;
3136
3137 temp = I915_READ(dslreg);
3138 udelay(500);
3139 if (wait_for(I915_READ(dslreg) != temp, 5)) {
3140 /* Without this, mode sets may fail silently on FDI */
3141 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
3142 udelay(250);
3143 I915_WRITE(tc2reg, 0);
3144 if (wait_for(I915_READ(dslreg) != temp, 5))
3145 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3146 }
3147}
3148
Jesse Barnesf67a5592011-01-05 10:31:48 -08003149static void ironlake_crtc_enable(struct drm_crtc *crtc)
3150{
3151 struct drm_device *dev = crtc->dev;
3152 struct drm_i915_private *dev_priv = dev->dev_private;
3153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3154 int pipe = intel_crtc->pipe;
3155 int plane = intel_crtc->plane;
3156 u32 temp;
3157 bool is_pch_port;
3158
3159 if (intel_crtc->active)
3160 return;
3161
3162 intel_crtc->active = true;
3163 intel_update_watermarks(dev);
3164
3165 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3166 temp = I915_READ(PCH_LVDS);
3167 if ((temp & LVDS_PORT_EN) == 0)
3168 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3169 }
3170
3171 is_pch_port = intel_crtc_driving_pch(crtc);
3172
3173 if (is_pch_port)
Jesse Barnes357555c2011-04-28 15:09:55 -07003174 ironlake_fdi_pll_enable(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003175 else
3176 ironlake_fdi_disable(crtc);
3177
3178 /* Enable panel fitting for LVDS */
3179 if (dev_priv->pch_pf_size &&
3180 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3181 /* Force use of hard-coded filter coefficients
3182 * as some pre-programmed values are broken,
3183 * e.g. x201.
3184 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003185 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3186 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3187 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003188 }
3189
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003190 /*
3191 * On ILK+ LUT must be loaded before the pipe is running but with
3192 * clocks enabled
3193 */
3194 intel_crtc_load_lut(crtc);
3195
Jesse Barnesf67a5592011-01-05 10:31:48 -08003196 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3197 intel_enable_plane(dev_priv, plane, pipe);
3198
3199 if (is_pch_port)
3200 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003201
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003202 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003203 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003204 mutex_unlock(&dev->struct_mutex);
3205
Chris Wilson6b383a72010-09-13 13:54:26 +01003206 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003207}
3208
3209static void ironlake_crtc_disable(struct drm_crtc *crtc)
3210{
3211 struct drm_device *dev = crtc->dev;
3212 struct drm_i915_private *dev_priv = dev->dev_private;
3213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3214 int pipe = intel_crtc->pipe;
3215 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003216 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003217
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003218 if (!intel_crtc->active)
3219 return;
3220
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003221 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003222 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003223 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003224
Jesse Barnesb24e7172011-01-04 15:09:30 -08003225 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003226
Chris Wilson973d04f2011-07-08 12:22:37 +01003227 if (dev_priv->cfb_plane == plane)
3228 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003229
Jesse Barnesb24e7172011-01-04 15:09:30 -08003230 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003231
Jesse Barnes6be4a602010-09-10 10:26:01 -07003232 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003233 I915_WRITE(PF_CTL(pipe), 0);
3234 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003235
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003236 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003237
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003238 /* This is a horrible layering violation; we should be doing this in
3239 * the connector/encoder ->prepare instead, but we don't always have
3240 * enough information there about the config to know whether it will
3241 * actually be necessary or just cause undesired flicker.
3242 */
3243 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003244
Jesse Barnes040484a2011-01-03 12:14:26 -08003245 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003246
Jesse Barnes6be4a602010-09-10 10:26:01 -07003247 if (HAS_PCH_CPT(dev)) {
3248 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003249 reg = TRANS_DP_CTL(pipe);
3250 temp = I915_READ(reg);
3251 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003252 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003253 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003254
3255 /* disable DPLL_SEL */
3256 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003257 switch (pipe) {
3258 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003259 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003260 break;
3261 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003262 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003263 break;
3264 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003265 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003266 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003267 break;
3268 default:
3269 BUG(); /* wtf */
3270 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003271 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003272 }
3273
3274 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003275 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003276
3277 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003278 reg = FDI_RX_CTL(pipe);
3279 temp = I915_READ(reg);
3280 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003281
3282 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003283 reg = FDI_TX_CTL(pipe);
3284 temp = I915_READ(reg);
3285 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3286
3287 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003288 udelay(100);
3289
Chris Wilson5eddb702010-09-11 13:48:45 +01003290 reg = FDI_RX_CTL(pipe);
3291 temp = I915_READ(reg);
3292 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003293
3294 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01003295 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003296 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01003297
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003298 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003299 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003300
3301 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003302 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003303 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003304}
3305
3306static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
3307{
3308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3309 int pipe = intel_crtc->pipe;
3310 int plane = intel_crtc->plane;
3311
Zhenyu Wang2c072452009-06-05 15:38:42 +08003312 /* XXX: When our outputs are all unaware of DPMS modes other than off
3313 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3314 */
3315 switch (mode) {
3316 case DRM_MODE_DPMS_ON:
3317 case DRM_MODE_DPMS_STANDBY:
3318 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01003319 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003320 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01003321 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003322
Zhenyu Wang2c072452009-06-05 15:38:42 +08003323 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01003324 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003325 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003326 break;
3327 }
3328}
3329
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003330static void ironlake_crtc_off(struct drm_crtc *crtc)
3331{
3332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3333 intel_put_pch_pll(intel_crtc);
3334}
3335
Daniel Vetter02e792f2009-09-15 22:57:34 +02003336static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3337{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003338 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003339 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003340 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003341
Chris Wilson23f09ce2010-08-12 13:53:37 +01003342 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003343 dev_priv->mm.interruptible = false;
3344 (void) intel_overlay_switch_off(intel_crtc->overlay);
3345 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003346 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003347 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003348
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003349 /* Let userspace switch the overlay on again. In most cases userspace
3350 * has to recompute where to put it anyway.
3351 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003352}
3353
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003354static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003355{
3356 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003357 struct drm_i915_private *dev_priv = dev->dev_private;
3358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3359 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003360 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003361
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003362 if (intel_crtc->active)
3363 return;
3364
3365 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003366 intel_update_watermarks(dev);
3367
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003368 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003369 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003370 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003371
3372 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003373 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003374
3375 /* Give the overlay scaler a chance to enable if it's on this pipe */
3376 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003377 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003378}
3379
3380static void i9xx_crtc_disable(struct drm_crtc *crtc)
3381{
3382 struct drm_device *dev = crtc->dev;
3383 struct drm_i915_private *dev_priv = dev->dev_private;
3384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3385 int pipe = intel_crtc->pipe;
3386 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003387
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003388 if (!intel_crtc->active)
3389 return;
3390
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003391 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003392 intel_crtc_wait_for_pending_flips(crtc);
3393 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003394 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003395 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003396
Chris Wilson973d04f2011-07-08 12:22:37 +01003397 if (dev_priv->cfb_plane == plane)
3398 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003399
Jesse Barnesb24e7172011-01-04 15:09:30 -08003400 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003401 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003402 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003403
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003404 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003405 intel_update_fbc(dev);
3406 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003407}
3408
3409static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3410{
Jesse Barnes79e53942008-11-07 14:24:08 -08003411 /* XXX: When our outputs are all unaware of DPMS modes other than off
3412 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3413 */
3414 switch (mode) {
3415 case DRM_MODE_DPMS_ON:
3416 case DRM_MODE_DPMS_STANDBY:
3417 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003418 i9xx_crtc_enable(crtc);
3419 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003420 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003421 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003422 break;
3423 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003424}
3425
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003426static void i9xx_crtc_off(struct drm_crtc *crtc)
3427{
3428}
3429
Zhenyu Wang2c072452009-06-05 15:38:42 +08003430/**
3431 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003432 */
3433static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3434{
3435 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003436 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003437 struct drm_i915_master_private *master_priv;
3438 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3439 int pipe = intel_crtc->pipe;
3440 bool enabled;
3441
Chris Wilson032d2a02010-09-06 16:17:22 +01003442 if (intel_crtc->dpms_mode == mode)
3443 return;
3444
Chris Wilsondebcadd2010-08-07 11:01:33 +01003445 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003446
Jesse Barnese70236a2009-09-21 10:42:27 -07003447 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003448
3449 if (!dev->primary->master)
3450 return;
3451
3452 master_priv = dev->primary->master->driver_priv;
3453 if (!master_priv->sarea_priv)
3454 return;
3455
3456 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3457
3458 switch (pipe) {
3459 case 0:
3460 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3461 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3462 break;
3463 case 1:
3464 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3465 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3466 break;
3467 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003468 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003469 break;
3470 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003471}
3472
Chris Wilsoncdd59982010-09-08 16:30:16 +01003473static void intel_crtc_disable(struct drm_crtc *crtc)
3474{
3475 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3476 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003477 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003478
3479 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003480 dev_priv->display.off(crtc);
3481
Chris Wilson931872f2012-01-16 23:01:13 +00003482 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3483 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003484
3485 if (crtc->fb) {
3486 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003487 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003488 mutex_unlock(&dev->struct_mutex);
3489 }
3490}
3491
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003492/* Prepare for a mode set.
3493 *
3494 * Note we could be a lot smarter here. We need to figure out which outputs
3495 * will be enabled, which disabled (in short, how the config will changes)
3496 * and perform the minimum necessary steps to accomplish that, e.g. updating
3497 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3498 * panel fitting is in the proper state, etc.
3499 */
3500static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003501{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003502 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003503}
3504
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003505static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003506{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003507 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003508}
3509
3510static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3511{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003512 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003513}
3514
3515static void ironlake_crtc_commit(struct drm_crtc *crtc)
3516{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003517 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003518}
3519
Akshay Joshi0206e352011-08-16 15:34:10 -04003520void intel_encoder_prepare(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003521{
3522 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3523 /* lvds has its own version of prepare see intel_lvds_prepare */
3524 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3525}
3526
Akshay Joshi0206e352011-08-16 15:34:10 -04003527void intel_encoder_commit(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003528{
3529 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
Jesse Barnesd4270e52011-10-11 10:43:02 -07003530 struct drm_device *dev = encoder->dev;
Paulo Zanonid47d7cb2012-05-04 17:18:23 -03003531 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003532
Jesse Barnes79e53942008-11-07 14:24:08 -08003533 /* lvds has its own version of commit see intel_lvds_commit */
3534 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003535
3536 if (HAS_PCH_CPT(dev))
3537 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08003538}
3539
Chris Wilsonea5b2132010-08-04 13:50:23 +01003540void intel_encoder_destroy(struct drm_encoder *encoder)
3541{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003542 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003543
Chris Wilsonea5b2132010-08-04 13:50:23 +01003544 drm_encoder_cleanup(encoder);
3545 kfree(intel_encoder);
3546}
3547
Jesse Barnes79e53942008-11-07 14:24:08 -08003548static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3549 struct drm_display_mode *mode,
3550 struct drm_display_mode *adjusted_mode)
3551{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003552 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003553
Eric Anholtbad720f2009-10-22 16:11:14 -07003554 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003555 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003556 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3557 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003558 }
Chris Wilson89749352010-09-12 18:25:19 +01003559
Daniel Vetterf9bef082012-04-15 19:53:19 +02003560 /* All interlaced capable intel hw wants timings in frames. Note though
3561 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3562 * timings, so we need to be careful not to clobber these.*/
3563 if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3564 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003565
Jesse Barnes79e53942008-11-07 14:24:08 -08003566 return true;
3567}
3568
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003569static int valleyview_get_display_clock_speed(struct drm_device *dev)
3570{
3571 return 400000; /* FIXME */
3572}
3573
Jesse Barnese70236a2009-09-21 10:42:27 -07003574static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003575{
Jesse Barnese70236a2009-09-21 10:42:27 -07003576 return 400000;
3577}
Jesse Barnes79e53942008-11-07 14:24:08 -08003578
Jesse Barnese70236a2009-09-21 10:42:27 -07003579static int i915_get_display_clock_speed(struct drm_device *dev)
3580{
3581 return 333000;
3582}
Jesse Barnes79e53942008-11-07 14:24:08 -08003583
Jesse Barnese70236a2009-09-21 10:42:27 -07003584static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3585{
3586 return 200000;
3587}
Jesse Barnes79e53942008-11-07 14:24:08 -08003588
Jesse Barnese70236a2009-09-21 10:42:27 -07003589static int i915gm_get_display_clock_speed(struct drm_device *dev)
3590{
3591 u16 gcfgc = 0;
3592
3593 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3594
3595 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003596 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003597 else {
3598 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3599 case GC_DISPLAY_CLOCK_333_MHZ:
3600 return 333000;
3601 default:
3602 case GC_DISPLAY_CLOCK_190_200_MHZ:
3603 return 190000;
3604 }
3605 }
3606}
Jesse Barnes79e53942008-11-07 14:24:08 -08003607
Jesse Barnese70236a2009-09-21 10:42:27 -07003608static int i865_get_display_clock_speed(struct drm_device *dev)
3609{
3610 return 266000;
3611}
3612
3613static int i855_get_display_clock_speed(struct drm_device *dev)
3614{
3615 u16 hpllcc = 0;
3616 /* Assume that the hardware is in the high speed state. This
3617 * should be the default.
3618 */
3619 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3620 case GC_CLOCK_133_200:
3621 case GC_CLOCK_100_200:
3622 return 200000;
3623 case GC_CLOCK_166_250:
3624 return 250000;
3625 case GC_CLOCK_100_133:
3626 return 133000;
3627 }
3628
3629 /* Shouldn't happen */
3630 return 0;
3631}
3632
3633static int i830_get_display_clock_speed(struct drm_device *dev)
3634{
3635 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003636}
3637
Zhenyu Wang2c072452009-06-05 15:38:42 +08003638struct fdi_m_n {
3639 u32 tu;
3640 u32 gmch_m;
3641 u32 gmch_n;
3642 u32 link_m;
3643 u32 link_n;
3644};
3645
3646static void
3647fdi_reduce_ratio(u32 *num, u32 *den)
3648{
3649 while (*num > 0xffffff || *den > 0xffffff) {
3650 *num >>= 1;
3651 *den >>= 1;
3652 }
3653}
3654
Zhenyu Wang2c072452009-06-05 15:38:42 +08003655static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003656ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3657 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003658{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003659 m_n->tu = 64; /* default size */
3660
Chris Wilson22ed1112010-12-04 01:01:29 +00003661 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3662 m_n->gmch_m = bits_per_pixel * pixel_clock;
3663 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003664 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3665
Chris Wilson22ed1112010-12-04 01:01:29 +00003666 m_n->link_m = pixel_clock;
3667 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003668 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3669}
3670
Chris Wilsona7615032011-01-12 17:04:08 +00003671static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
3672{
Keith Packard72bbe582011-09-26 16:09:45 -07003673 if (i915_panel_use_ssc >= 0)
3674 return i915_panel_use_ssc != 0;
3675 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07003676 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00003677}
3678
Jesse Barnes5a354202011-06-24 12:19:22 -07003679/**
3680 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
3681 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003682 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07003683 *
3684 * A pipe may be connected to one or more outputs. Based on the depth of the
3685 * attached framebuffer, choose a good color depth to use on the pipe.
3686 *
3687 * If possible, match the pipe depth to the fb depth. In some cases, this
3688 * isn't ideal, because the connected output supports a lesser or restricted
3689 * set of depths. Resolve that here:
3690 * LVDS typically supports only 6bpc, so clamp down in that case
3691 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
3692 * Displays may support a restricted set as well, check EDID and clamp as
3693 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003694 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07003695 *
3696 * RETURNS:
3697 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
3698 * true if they don't match).
3699 */
3700static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003701 unsigned int *pipe_bpp,
3702 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07003703{
3704 struct drm_device *dev = crtc->dev;
3705 struct drm_i915_private *dev_priv = dev->dev_private;
3706 struct drm_encoder *encoder;
3707 struct drm_connector *connector;
3708 unsigned int display_bpc = UINT_MAX, bpc;
3709
3710 /* Walk the encoders & connectors on this crtc, get min bpc */
3711 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3712 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
3713
3714 if (encoder->crtc != crtc)
3715 continue;
3716
3717 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
3718 unsigned int lvds_bpc;
3719
3720 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
3721 LVDS_A3_POWER_UP)
3722 lvds_bpc = 8;
3723 else
3724 lvds_bpc = 6;
3725
3726 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003727 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003728 display_bpc = lvds_bpc;
3729 }
3730 continue;
3731 }
3732
3733 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
3734 /* Use VBT settings if we have an eDP panel */
3735 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
3736
3737 if (edp_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003738 DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003739 display_bpc = edp_bpc;
3740 }
3741 continue;
3742 }
3743
3744 /* Not one of the known troublemakers, check the EDID */
3745 list_for_each_entry(connector, &dev->mode_config.connector_list,
3746 head) {
3747 if (connector->encoder != encoder)
3748 continue;
3749
Jesse Barnes62ac41a2011-07-28 12:55:14 -07003750 /* Don't use an invalid EDID bpc value */
3751 if (connector->display_info.bpc &&
3752 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003753 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003754 display_bpc = connector->display_info.bpc;
3755 }
3756 }
3757
3758 /*
3759 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
3760 * through, clamp it down. (Note: >12bpc will be caught below.)
3761 */
3762 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
3763 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04003764 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07003765 display_bpc = 12;
3766 } else {
Adam Jackson82820492011-10-10 16:33:34 -04003767 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07003768 display_bpc = 8;
3769 }
3770 }
3771 }
3772
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003773 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
3774 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
3775 display_bpc = 6;
3776 }
3777
Jesse Barnes5a354202011-06-24 12:19:22 -07003778 /*
3779 * We could just drive the pipe at the highest bpc all the time and
3780 * enable dithering as needed, but that costs bandwidth. So choose
3781 * the minimum value that expresses the full color range of the fb but
3782 * also stays within the max display bpc discovered above.
3783 */
3784
3785 switch (crtc->fb->depth) {
3786 case 8:
3787 bpc = 8; /* since we go through a colormap */
3788 break;
3789 case 15:
3790 case 16:
3791 bpc = 6; /* min is 18bpp */
3792 break;
3793 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07003794 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07003795 break;
3796 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07003797 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07003798 break;
3799 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07003800 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07003801 break;
3802 default:
3803 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
3804 bpc = min((unsigned int)8, display_bpc);
3805 break;
3806 }
3807
Keith Packard578393c2011-09-05 11:53:21 -07003808 display_bpc = min(display_bpc, bpc);
3809
Adam Jackson82820492011-10-10 16:33:34 -04003810 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
3811 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003812
Keith Packard578393c2011-09-05 11:53:21 -07003813 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07003814
3815 return display_bpc != bpc;
3816}
3817
Jesse Barnesa0c4da22012-06-15 11:55:13 -07003818static int vlv_get_refclk(struct drm_crtc *crtc)
3819{
3820 struct drm_device *dev = crtc->dev;
3821 struct drm_i915_private *dev_priv = dev->dev_private;
3822 int refclk = 27000; /* for DP & HDMI */
3823
3824 return 100000; /* only one validated so far */
3825
3826 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
3827 refclk = 96000;
3828 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3829 if (intel_panel_use_ssc(dev_priv))
3830 refclk = 100000;
3831 else
3832 refclk = 96000;
3833 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
3834 refclk = 100000;
3835 }
3836
3837 return refclk;
3838}
3839
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003840static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
3841{
3842 struct drm_device *dev = crtc->dev;
3843 struct drm_i915_private *dev_priv = dev->dev_private;
3844 int refclk;
3845
Jesse Barnesa0c4da22012-06-15 11:55:13 -07003846 if (IS_VALLEYVIEW(dev)) {
3847 refclk = vlv_get_refclk(crtc);
3848 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003849 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
3850 refclk = dev_priv->lvds_ssc_freq * 1000;
3851 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3852 refclk / 1000);
3853 } else if (!IS_GEN2(dev)) {
3854 refclk = 96000;
3855 } else {
3856 refclk = 48000;
3857 }
3858
3859 return refclk;
3860}
3861
3862static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
3863 intel_clock_t *clock)
3864{
3865 /* SDVO TV has fixed PLL values depend on its clock range,
3866 this mirrors vbios setting. */
3867 if (adjusted_mode->clock >= 100000
3868 && adjusted_mode->clock < 140500) {
3869 clock->p1 = 2;
3870 clock->p2 = 10;
3871 clock->n = 3;
3872 clock->m1 = 16;
3873 clock->m2 = 8;
3874 } else if (adjusted_mode->clock >= 140500
3875 && adjusted_mode->clock <= 200000) {
3876 clock->p1 = 1;
3877 clock->p2 = 10;
3878 clock->n = 6;
3879 clock->m1 = 12;
3880 clock->m2 = 8;
3881 }
3882}
3883
Jesse Barnesa7516a02011-12-15 12:30:37 -08003884static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
3885 intel_clock_t *clock,
3886 intel_clock_t *reduced_clock)
3887{
3888 struct drm_device *dev = crtc->dev;
3889 struct drm_i915_private *dev_priv = dev->dev_private;
3890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3891 int pipe = intel_crtc->pipe;
3892 u32 fp, fp2 = 0;
3893
3894 if (IS_PINEVIEW(dev)) {
3895 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
3896 if (reduced_clock)
3897 fp2 = (1 << reduced_clock->n) << 16 |
3898 reduced_clock->m1 << 8 | reduced_clock->m2;
3899 } else {
3900 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
3901 if (reduced_clock)
3902 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
3903 reduced_clock->m2;
3904 }
3905
3906 I915_WRITE(FP0(pipe), fp);
3907
3908 intel_crtc->lowfreq_avail = false;
3909 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
3910 reduced_clock && i915_powersave) {
3911 I915_WRITE(FP1(pipe), fp2);
3912 intel_crtc->lowfreq_avail = true;
3913 } else {
3914 I915_WRITE(FP1(pipe), fp);
3915 }
3916}
3917
Daniel Vetter93e537a2012-03-28 23:11:26 +02003918static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
3919 struct drm_display_mode *adjusted_mode)
3920{
3921 struct drm_device *dev = crtc->dev;
3922 struct drm_i915_private *dev_priv = dev->dev_private;
3923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3924 int pipe = intel_crtc->pipe;
Chris Wilson284d5df2012-04-14 17:41:59 +01003925 u32 temp;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003926
3927 temp = I915_READ(LVDS);
3928 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
3929 if (pipe == 1) {
3930 temp |= LVDS_PIPEB_SELECT;
3931 } else {
3932 temp &= ~LVDS_PIPEB_SELECT;
3933 }
3934 /* set the corresponsding LVDS_BORDER bit */
3935 temp |= dev_priv->lvds_border_bits;
3936 /* Set the B0-B3 data pairs corresponding to whether we're going to
3937 * set the DPLLs for dual-channel mode or not.
3938 */
3939 if (clock->p2 == 7)
3940 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
3941 else
3942 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
3943
3944 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
3945 * appropriately here, but we need to look more thoroughly into how
3946 * panels behave in the two modes.
3947 */
3948 /* set the dithering flag on LVDS as needed */
3949 if (INTEL_INFO(dev)->gen >= 4) {
3950 if (dev_priv->lvds_dither)
3951 temp |= LVDS_ENABLE_DITHER;
3952 else
3953 temp &= ~LVDS_ENABLE_DITHER;
3954 }
Chris Wilson284d5df2012-04-14 17:41:59 +01003955 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Daniel Vetter93e537a2012-03-28 23:11:26 +02003956 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01003957 temp |= LVDS_HSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003958 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01003959 temp |= LVDS_VSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003960 I915_WRITE(LVDS, temp);
3961}
3962
Jesse Barnesa0c4da22012-06-15 11:55:13 -07003963static void vlv_update_pll(struct drm_crtc *crtc,
3964 struct drm_display_mode *mode,
3965 struct drm_display_mode *adjusted_mode,
3966 intel_clock_t *clock, intel_clock_t *reduced_clock,
3967 int refclk, int num_connectors)
3968{
3969 struct drm_device *dev = crtc->dev;
3970 struct drm_i915_private *dev_priv = dev->dev_private;
3971 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3972 int pipe = intel_crtc->pipe;
3973 u32 dpll, mdiv, pdiv;
3974 u32 bestn, bestm1, bestm2, bestp1, bestp2;
3975 bool is_hdmi;
3976
3977 is_hdmi = intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
3978
3979 bestn = clock->n;
3980 bestm1 = clock->m1;
3981 bestm2 = clock->m2;
3982 bestp1 = clock->p1;
3983 bestp2 = clock->p2;
3984
3985 /* Enable DPIO clock input */
3986 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
3987 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
3988 I915_WRITE(DPLL(pipe), dpll);
3989 POSTING_READ(DPLL(pipe));
3990
3991 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
3992 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
3993 mdiv |= ((bestn << DPIO_N_SHIFT));
3994 mdiv |= (1 << DPIO_POST_DIV_SHIFT);
3995 mdiv |= (1 << DPIO_K_SHIFT);
3996 mdiv |= DPIO_ENABLE_CALIBRATION;
3997 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
3998
3999 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
4000
4001 pdiv = DPIO_REFSEL_OVERRIDE | (5 << DPIO_PLL_MODESEL_SHIFT) |
4002 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
4003 (8 << DPIO_DRIVER_CTL_SHIFT) | (5 << DPIO_CLK_BIAS_CTL_SHIFT);
4004 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4005
4006 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x009f0051);
4007
4008 dpll |= DPLL_VCO_ENABLE;
4009 I915_WRITE(DPLL(pipe), dpll);
4010 POSTING_READ(DPLL(pipe));
4011 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4012 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4013
4014 if (is_hdmi) {
4015 u32 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4016
4017 if (temp > 1)
4018 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4019 else
4020 temp = 0;
4021
4022 I915_WRITE(DPLL_MD(pipe), temp);
4023 POSTING_READ(DPLL_MD(pipe));
4024 }
4025
4026 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x641); /* ??? */
4027}
4028
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004029static void i9xx_update_pll(struct drm_crtc *crtc,
4030 struct drm_display_mode *mode,
4031 struct drm_display_mode *adjusted_mode,
4032 intel_clock_t *clock, intel_clock_t *reduced_clock,
4033 int num_connectors)
4034{
4035 struct drm_device *dev = crtc->dev;
4036 struct drm_i915_private *dev_priv = dev->dev_private;
4037 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4038 int pipe = intel_crtc->pipe;
4039 u32 dpll;
4040 bool is_sdvo;
4041
4042 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4043 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4044
4045 dpll = DPLL_VGA_MODE_DIS;
4046
4047 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4048 dpll |= DPLLB_MODE_LVDS;
4049 else
4050 dpll |= DPLLB_MODE_DAC_SERIAL;
4051 if (is_sdvo) {
4052 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4053 if (pixel_multiplier > 1) {
4054 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4055 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4056 }
4057 dpll |= DPLL_DVO_HIGH_SPEED;
4058 }
4059 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4060 dpll |= DPLL_DVO_HIGH_SPEED;
4061
4062 /* compute bitmask from p1 value */
4063 if (IS_PINEVIEW(dev))
4064 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4065 else {
4066 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4067 if (IS_G4X(dev) && reduced_clock)
4068 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4069 }
4070 switch (clock->p2) {
4071 case 5:
4072 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4073 break;
4074 case 7:
4075 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4076 break;
4077 case 10:
4078 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4079 break;
4080 case 14:
4081 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4082 break;
4083 }
4084 if (INTEL_INFO(dev)->gen >= 4)
4085 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4086
4087 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4088 dpll |= PLL_REF_INPUT_TVCLKINBC;
4089 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4090 /* XXX: just matching BIOS for now */
4091 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4092 dpll |= 3;
4093 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4094 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4095 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4096 else
4097 dpll |= PLL_REF_INPUT_DREFCLK;
4098
4099 dpll |= DPLL_VCO_ENABLE;
4100 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4101 POSTING_READ(DPLL(pipe));
4102 udelay(150);
4103
4104 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4105 * This is an exception to the general rule that mode_set doesn't turn
4106 * things on.
4107 */
4108 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4109 intel_update_lvds(crtc, clock, adjusted_mode);
4110
4111 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4112 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4113
4114 I915_WRITE(DPLL(pipe), dpll);
4115
4116 /* Wait for the clocks to stabilize. */
4117 POSTING_READ(DPLL(pipe));
4118 udelay(150);
4119
4120 if (INTEL_INFO(dev)->gen >= 4) {
4121 u32 temp = 0;
4122 if (is_sdvo) {
4123 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4124 if (temp > 1)
4125 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4126 else
4127 temp = 0;
4128 }
4129 I915_WRITE(DPLL_MD(pipe), temp);
4130 } else {
4131 /* The pixel multiplier can only be updated once the
4132 * DPLL is enabled and the clocks are stable.
4133 *
4134 * So write it again.
4135 */
4136 I915_WRITE(DPLL(pipe), dpll);
4137 }
4138}
4139
4140static void i8xx_update_pll(struct drm_crtc *crtc,
4141 struct drm_display_mode *adjusted_mode,
4142 intel_clock_t *clock,
4143 int num_connectors)
4144{
4145 struct drm_device *dev = crtc->dev;
4146 struct drm_i915_private *dev_priv = dev->dev_private;
4147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4148 int pipe = intel_crtc->pipe;
4149 u32 dpll;
4150
4151 dpll = DPLL_VGA_MODE_DIS;
4152
4153 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4154 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4155 } else {
4156 if (clock->p1 == 2)
4157 dpll |= PLL_P1_DIVIDE_BY_TWO;
4158 else
4159 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4160 if (clock->p2 == 4)
4161 dpll |= PLL_P2_DIVIDE_BY_4;
4162 }
4163
4164 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4165 /* XXX: just matching BIOS for now */
4166 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4167 dpll |= 3;
4168 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4169 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4170 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4171 else
4172 dpll |= PLL_REF_INPUT_DREFCLK;
4173
4174 dpll |= DPLL_VCO_ENABLE;
4175 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4176 POSTING_READ(DPLL(pipe));
4177 udelay(150);
4178
4179 I915_WRITE(DPLL(pipe), dpll);
4180
4181 /* Wait for the clocks to stabilize. */
4182 POSTING_READ(DPLL(pipe));
4183 udelay(150);
4184
4185 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4186 * This is an exception to the general rule that mode_set doesn't turn
4187 * things on.
4188 */
4189 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4190 intel_update_lvds(crtc, clock, adjusted_mode);
4191
4192 /* The pixel multiplier can only be updated once the
4193 * DPLL is enabled and the clocks are stable.
4194 *
4195 * So write it again.
4196 */
4197 I915_WRITE(DPLL(pipe), dpll);
4198}
4199
Eric Anholtf564048e2011-03-30 13:01:02 -07004200static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4201 struct drm_display_mode *mode,
4202 struct drm_display_mode *adjusted_mode,
4203 int x, int y,
4204 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004205{
4206 struct drm_device *dev = crtc->dev;
4207 struct drm_i915_private *dev_priv = dev->dev_private;
4208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4209 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004210 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004211 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004212 intel_clock_t clock, reduced_clock;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004213 u32 dspcntr, pipeconf, vsyncshift;
4214 bool ok, has_reduced_clock = false, is_sdvo = false;
4215 bool is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004216 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01004217 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004218 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004219 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004220
Chris Wilson5eddb702010-09-11 13:48:45 +01004221 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4222 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004223 continue;
4224
Chris Wilson5eddb702010-09-11 13:48:45 +01004225 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004226 case INTEL_OUTPUT_LVDS:
4227 is_lvds = true;
4228 break;
4229 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004230 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004231 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004232 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004233 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004234 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004235 case INTEL_OUTPUT_TVOUT:
4236 is_tv = true;
4237 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004238 case INTEL_OUTPUT_DISPLAYPORT:
4239 is_dp = true;
4240 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004241 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004242
Eric Anholtc751ce42010-03-25 11:48:48 -07004243 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004244 }
4245
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004246 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004247
Ma Lingd4906092009-03-18 20:13:27 +08004248 /*
4249 * Returns a set of divisors for the desired target clock with the given
4250 * refclk, or FALSE. The returned values represent the clock equation:
4251 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4252 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004253 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004254 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4255 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004256 if (!ok) {
4257 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004258 return -EINVAL;
4259 }
4260
4261 /* Ensure that the cursor is valid for the new mode before changing... */
4262 intel_crtc_update_cursor(crtc, true);
4263
4264 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004265 /*
4266 * Ensure we match the reduced clock's P to the target clock.
4267 * If the clocks don't match, we can't switch the display clock
4268 * by using the FP0/FP1. In such case we will disable the LVDS
4269 * downclock feature.
4270 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004271 has_reduced_clock = limit->find_pll(limit, crtc,
4272 dev_priv->lvds_downclock,
4273 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004274 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004275 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004276 }
4277
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004278 if (is_sdvo && is_tv)
4279 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004280
Jesse Barnesa7516a02011-12-15 12:30:37 -08004281 i9xx_update_pll_dividers(crtc, &clock, has_reduced_clock ?
4282 &reduced_clock : NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07004283
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004284 if (IS_GEN2(dev))
4285 i8xx_update_pll(crtc, adjusted_mode, &clock, num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004286 else if (IS_VALLEYVIEW(dev))
4287 vlv_update_pll(crtc, mode,adjusted_mode, &clock, NULL,
4288 refclk, num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004289 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004290 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
4291 has_reduced_clock ? &reduced_clock : NULL,
4292 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004293
4294 /* setup pipeconf */
4295 pipeconf = I915_READ(PIPECONF(pipe));
4296
4297 /* Set up the display plane register */
4298 dspcntr = DISPPLANE_GAMMA_ENABLE;
4299
Eric Anholt929c77f2011-03-30 13:01:04 -07004300 if (pipe == 0)
4301 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4302 else
4303 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004304
4305 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4306 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4307 * core speed.
4308 *
4309 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4310 * pipe == 0 check?
4311 */
4312 if (mode->clock >
4313 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4314 pipeconf |= PIPECONF_DOUBLE_WIDE;
4315 else
4316 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4317 }
4318
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004319 /* default to 8bpc */
4320 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
4321 if (is_dp) {
4322 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4323 pipeconf |= PIPECONF_BPP_6 |
4324 PIPECONF_DITHER_EN |
4325 PIPECONF_DITHER_TYPE_SP;
4326 }
4327 }
4328
Eric Anholtf564048e2011-03-30 13:01:02 -07004329 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4330 drm_mode_debug_printmodeline(mode);
4331
Jesse Barnesa7516a02011-12-15 12:30:37 -08004332 if (HAS_PIPE_CXSR(dev)) {
4333 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004334 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4335 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004336 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07004337 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4338 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4339 }
4340 }
4341
Keith Packard617cf882012-02-08 13:53:38 -08004342 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01004343 if (!IS_GEN2(dev) &&
4344 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004345 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4346 /* the chip adds 2 halflines automatically */
Eric Anholtf564048e2011-03-30 13:01:02 -07004347 adjusted_mode->crtc_vtotal -= 1;
Eric Anholtf564048e2011-03-30 13:01:02 -07004348 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004349 vsyncshift = adjusted_mode->crtc_hsync_start
4350 - adjusted_mode->crtc_htotal/2;
4351 } else {
Keith Packard617cf882012-02-08 13:53:38 -08004352 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004353 vsyncshift = 0;
4354 }
4355
4356 if (!IS_GEN3(dev))
4357 I915_WRITE(VSYNCSHIFT(pipe), vsyncshift);
Eric Anholtf564048e2011-03-30 13:01:02 -07004358
4359 I915_WRITE(HTOTAL(pipe),
4360 (adjusted_mode->crtc_hdisplay - 1) |
4361 ((adjusted_mode->crtc_htotal - 1) << 16));
4362 I915_WRITE(HBLANK(pipe),
4363 (adjusted_mode->crtc_hblank_start - 1) |
4364 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4365 I915_WRITE(HSYNC(pipe),
4366 (adjusted_mode->crtc_hsync_start - 1) |
4367 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4368
4369 I915_WRITE(VTOTAL(pipe),
4370 (adjusted_mode->crtc_vdisplay - 1) |
4371 ((adjusted_mode->crtc_vtotal - 1) << 16));
4372 I915_WRITE(VBLANK(pipe),
4373 (adjusted_mode->crtc_vblank_start - 1) |
4374 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4375 I915_WRITE(VSYNC(pipe),
4376 (adjusted_mode->crtc_vsync_start - 1) |
4377 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4378
4379 /* pipesrc and dspsize control the size that is scaled from,
4380 * which should always be the user's requested size.
4381 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004382 I915_WRITE(DSPSIZE(plane),
4383 ((mode->vdisplay - 1) << 16) |
4384 (mode->hdisplay - 1));
4385 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004386 I915_WRITE(PIPESRC(pipe),
4387 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4388
Eric Anholtf564048e2011-03-30 13:01:02 -07004389 I915_WRITE(PIPECONF(pipe), pipeconf);
4390 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004391 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004392
4393 intel_wait_for_vblank(dev, pipe);
4394
Eric Anholtf564048e2011-03-30 13:01:02 -07004395 I915_WRITE(DSPCNTR(plane), dspcntr);
4396 POSTING_READ(DSPCNTR(plane));
4397
4398 ret = intel_pipe_set_base(crtc, x, y, old_fb);
4399
4400 intel_update_watermarks(dev);
4401
Eric Anholtf564048e2011-03-30 13:01:02 -07004402 return ret;
4403}
4404
Keith Packard9fb526d2011-09-26 22:24:57 -07004405/*
4406 * Initialize reference clocks when the driver loads
4407 */
4408void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004409{
4410 struct drm_i915_private *dev_priv = dev->dev_private;
4411 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004412 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004413 u32 temp;
4414 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004415 bool has_cpu_edp = false;
4416 bool has_pch_edp = false;
4417 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004418 bool has_ck505 = false;
4419 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004420
4421 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004422 list_for_each_entry(encoder, &mode_config->encoder_list,
4423 base.head) {
4424 switch (encoder->type) {
4425 case INTEL_OUTPUT_LVDS:
4426 has_panel = true;
4427 has_lvds = true;
4428 break;
4429 case INTEL_OUTPUT_EDP:
4430 has_panel = true;
4431 if (intel_encoder_is_pch_edp(&encoder->base))
4432 has_pch_edp = true;
4433 else
4434 has_cpu_edp = true;
4435 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004436 }
4437 }
4438
Keith Packard99eb6a02011-09-26 14:29:12 -07004439 if (HAS_PCH_IBX(dev)) {
4440 has_ck505 = dev_priv->display_clock_mode;
4441 can_ssc = has_ck505;
4442 } else {
4443 has_ck505 = false;
4444 can_ssc = true;
4445 }
4446
4447 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4448 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4449 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004450
4451 /* Ironlake: try to setup display ref clock before DPLL
4452 * enabling. This is only under driver's control after
4453 * PCH B stepping, previous chipset stepping should be
4454 * ignoring this setting.
4455 */
4456 temp = I915_READ(PCH_DREF_CONTROL);
4457 /* Always enable nonspread source */
4458 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004459
Keith Packard99eb6a02011-09-26 14:29:12 -07004460 if (has_ck505)
4461 temp |= DREF_NONSPREAD_CK505_ENABLE;
4462 else
4463 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004464
Keith Packard199e5d72011-09-22 12:01:57 -07004465 if (has_panel) {
4466 temp &= ~DREF_SSC_SOURCE_MASK;
4467 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004468
Keith Packard199e5d72011-09-22 12:01:57 -07004469 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004470 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004471 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004472 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004473 } else
4474 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004475
4476 /* Get SSC going before enabling the outputs */
4477 I915_WRITE(PCH_DREF_CONTROL, temp);
4478 POSTING_READ(PCH_DREF_CONTROL);
4479 udelay(200);
4480
Jesse Barnes13d83a62011-08-03 12:59:20 -07004481 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4482
4483 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004484 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004485 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004486 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004487 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004488 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004489 else
4490 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004491 } else
4492 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4493
4494 I915_WRITE(PCH_DREF_CONTROL, temp);
4495 POSTING_READ(PCH_DREF_CONTROL);
4496 udelay(200);
4497 } else {
4498 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4499
4500 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4501
4502 /* Turn off CPU output */
4503 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4504
4505 I915_WRITE(PCH_DREF_CONTROL, temp);
4506 POSTING_READ(PCH_DREF_CONTROL);
4507 udelay(200);
4508
4509 /* Turn off the SSC source */
4510 temp &= ~DREF_SSC_SOURCE_MASK;
4511 temp |= DREF_SSC_SOURCE_DISABLE;
4512
4513 /* Turn off SSC1 */
4514 temp &= ~ DREF_SSC1_ENABLE;
4515
Jesse Barnes13d83a62011-08-03 12:59:20 -07004516 I915_WRITE(PCH_DREF_CONTROL, temp);
4517 POSTING_READ(PCH_DREF_CONTROL);
4518 udelay(200);
4519 }
4520}
4521
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004522static int ironlake_get_refclk(struct drm_crtc *crtc)
4523{
4524 struct drm_device *dev = crtc->dev;
4525 struct drm_i915_private *dev_priv = dev->dev_private;
4526 struct intel_encoder *encoder;
4527 struct drm_mode_config *mode_config = &dev->mode_config;
4528 struct intel_encoder *edp_encoder = NULL;
4529 int num_connectors = 0;
4530 bool is_lvds = false;
4531
4532 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4533 if (encoder->base.crtc != crtc)
4534 continue;
4535
4536 switch (encoder->type) {
4537 case INTEL_OUTPUT_LVDS:
4538 is_lvds = true;
4539 break;
4540 case INTEL_OUTPUT_EDP:
4541 edp_encoder = encoder;
4542 break;
4543 }
4544 num_connectors++;
4545 }
4546
4547 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4548 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4549 dev_priv->lvds_ssc_freq);
4550 return dev_priv->lvds_ssc_freq * 1000;
4551 }
4552
4553 return 120000;
4554}
4555
Eric Anholtf564048e2011-03-30 13:01:02 -07004556static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
4557 struct drm_display_mode *mode,
4558 struct drm_display_mode *adjusted_mode,
4559 int x, int y,
4560 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004561{
4562 struct drm_device *dev = crtc->dev;
4563 struct drm_i915_private *dev_priv = dev->dev_private;
4564 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4565 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004566 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004567 int refclk, num_connectors = 0;
4568 intel_clock_t clock, reduced_clock;
4569 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07004570 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004571 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004572 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnese3aef172012-04-10 11:58:03 -07004573 struct intel_encoder *encoder, *edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004574 const intel_limit_t *limit;
4575 int ret;
4576 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07004577 u32 temp;
Jesse Barnes5a354202011-06-24 12:19:22 -07004578 int target_clock, pixel_multiplier, lane, link_bw, factor;
4579 unsigned int pipe_bpp;
4580 bool dither;
Jesse Barnese3aef172012-04-10 11:58:03 -07004581 bool is_cpu_edp = false, is_pch_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004582
Jesse Barnes79e53942008-11-07 14:24:08 -08004583 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4584 if (encoder->base.crtc != crtc)
4585 continue;
4586
4587 switch (encoder->type) {
4588 case INTEL_OUTPUT_LVDS:
4589 is_lvds = true;
4590 break;
4591 case INTEL_OUTPUT_SDVO:
4592 case INTEL_OUTPUT_HDMI:
4593 is_sdvo = true;
4594 if (encoder->needs_tv_clock)
4595 is_tv = true;
4596 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004597 case INTEL_OUTPUT_TVOUT:
4598 is_tv = true;
4599 break;
4600 case INTEL_OUTPUT_ANALOG:
4601 is_crt = true;
4602 break;
4603 case INTEL_OUTPUT_DISPLAYPORT:
4604 is_dp = true;
4605 break;
4606 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07004607 is_dp = true;
4608 if (intel_encoder_is_pch_edp(&encoder->base))
4609 is_pch_edp = true;
4610 else
4611 is_cpu_edp = true;
4612 edp_encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004613 break;
4614 }
4615
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004616 num_connectors++;
4617 }
4618
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004619 refclk = ironlake_get_refclk(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004620
4621 /*
4622 * Returns a set of divisors for the desired target clock with the given
4623 * refclk, or FALSE. The returned values represent the clock equation:
4624 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4625 */
4626 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004627 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4628 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004629 if (!ok) {
4630 DRM_ERROR("Couldn't find PLL settings for mode!\n");
4631 return -EINVAL;
4632 }
4633
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004634 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004635 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004636
Zhao Yakuiddc90032010-01-06 22:05:56 +08004637 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004638 /*
4639 * Ensure we match the reduced clock's P to the target clock.
4640 * If the clocks don't match, we can't switch the display clock
4641 * by using the FP0/FP1. In such case we will disable the LVDS
4642 * downclock feature.
4643 */
Zhao Yakuiddc90032010-01-06 22:05:56 +08004644 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01004645 dev_priv->lvds_downclock,
4646 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004647 &clock,
Chris Wilson5eddb702010-09-11 13:48:45 +01004648 &reduced_clock);
Jesse Barnes652c3932009-08-17 13:31:43 -07004649 }
Daniel Vetter61e96532012-05-30 14:52:26 +02004650
4651 if (is_sdvo && is_tv)
4652 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
4653
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004654
Zhenyu Wang2c072452009-06-05 15:38:42 +08004655 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07004656 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4657 lane = 0;
4658 /* CPU eDP doesn't require FDI link, so just set DP M/N
4659 according to current link config */
Jesse Barnese3aef172012-04-10 11:58:03 -07004660 if (is_cpu_edp) {
Jesse Barnese3aef172012-04-10 11:58:03 -07004661 intel_edp_link_config(edp_encoder, &lane, &link_bw);
Eric Anholt8febb292011-03-30 13:01:07 -07004662 } else {
Eric Anholt8febb292011-03-30 13:01:07 -07004663 /* FDI is a binary signal running at ~2.7GHz, encoding
4664 * each output octet as 10 bits. The actual frequency
4665 * is stored as a divider into a 100MHz clock, and the
4666 * mode pixel clock is stored in units of 1KHz.
4667 * Hence the bw of each lane in terms of the mode signal
4668 * is:
4669 */
4670 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004671 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004672
Daniel Vetter94bf2ce2012-06-04 18:39:19 +02004673 /* [e]DP over FDI requires target mode clock instead of link clock. */
4674 if (edp_encoder)
4675 target_clock = intel_edp_target_clock(edp_encoder, mode);
4676 else if (is_dp)
4677 target_clock = mode->clock;
4678 else
4679 target_clock = adjusted_mode->clock;
4680
Eric Anholt8febb292011-03-30 13:01:07 -07004681 /* determine panel color depth */
4682 temp = I915_READ(PIPECONF(pipe));
4683 temp &= ~PIPE_BPC_MASK;
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004684 dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp, mode);
Jesse Barnes5a354202011-06-24 12:19:22 -07004685 switch (pipe_bpp) {
4686 case 18:
4687 temp |= PIPE_6BPC;
4688 break;
4689 case 24:
Eric Anholt8febb292011-03-30 13:01:07 -07004690 temp |= PIPE_8BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07004691 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07004692 case 30:
4693 temp |= PIPE_10BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07004694 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07004695 case 36:
4696 temp |= PIPE_12BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07004697 break;
4698 default:
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004699 WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
4700 pipe_bpp);
Jesse Barnes5a354202011-06-24 12:19:22 -07004701 temp |= PIPE_8BPC;
4702 pipe_bpp = 24;
4703 break;
Eric Anholt8febb292011-03-30 13:01:07 -07004704 }
4705
Jesse Barnes5a354202011-06-24 12:19:22 -07004706 intel_crtc->bpp = pipe_bpp;
4707 I915_WRITE(PIPECONF(pipe), temp);
4708
Eric Anholt8febb292011-03-30 13:01:07 -07004709 if (!lane) {
4710 /*
4711 * Account for spread spectrum to avoid
4712 * oversubscribing the link. Max center spread
4713 * is 2.5%; use 5% for safety's sake.
4714 */
Jesse Barnes5a354202011-06-24 12:19:22 -07004715 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
Eric Anholt8febb292011-03-30 13:01:07 -07004716 lane = bps / (link_bw * 8) + 1;
4717 }
4718
4719 intel_crtc->fdi_lanes = lane;
4720
4721 if (pixel_multiplier > 1)
4722 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07004723 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
4724 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07004725
Eric Anholta07d6782011-03-30 13:01:08 -07004726 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4727 if (has_reduced_clock)
4728 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4729 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08004730
Chris Wilsonc1858122010-12-03 21:35:48 +00004731 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07004732 factor = 21;
4733 if (is_lvds) {
4734 if ((intel_panel_use_ssc(dev_priv) &&
4735 dev_priv->lvds_ssc_freq == 100) ||
4736 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4737 factor = 25;
4738 } else if (is_sdvo && is_tv)
4739 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00004740
Jesse Barnescb0e0932011-07-28 14:50:30 -07004741 if (clock.m < factor * clock.n)
Eric Anholt8febb292011-03-30 13:01:07 -07004742 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00004743
Chris Wilson5eddb702010-09-11 13:48:45 +01004744 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004745
Eric Anholta07d6782011-03-30 13:01:08 -07004746 if (is_lvds)
4747 dpll |= DPLLB_MODE_LVDS;
4748 else
4749 dpll |= DPLLB_MODE_DAC_SERIAL;
4750 if (is_sdvo) {
4751 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4752 if (pixel_multiplier > 1) {
4753 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08004754 }
Eric Anholta07d6782011-03-30 13:01:08 -07004755 dpll |= DPLL_DVO_HIGH_SPEED;
4756 }
Jesse Barnese3aef172012-04-10 11:58:03 -07004757 if (is_dp && !is_cpu_edp)
Eric Anholta07d6782011-03-30 13:01:08 -07004758 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004759
Eric Anholta07d6782011-03-30 13:01:08 -07004760 /* compute bitmask from p1 value */
4761 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4762 /* also FPA1 */
4763 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4764
4765 switch (clock.p2) {
4766 case 5:
4767 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4768 break;
4769 case 7:
4770 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4771 break;
4772 case 10:
4773 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4774 break;
4775 case 14:
4776 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4777 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004778 }
4779
4780 if (is_sdvo && is_tv)
4781 dpll |= PLL_REF_INPUT_TVCLKINBC;
4782 else if (is_tv)
4783 /* XXX: just matching BIOS for now */
4784 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4785 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00004786 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08004787 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4788 else
4789 dpll |= PLL_REF_INPUT_DREFCLK;
4790
4791 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01004792 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004793
4794 /* Set up the display plane register */
4795 dspcntr = DISPPLANE_GAMMA_ENABLE;
4796
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07004797 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004798 drm_mode_debug_printmodeline(mode);
4799
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03004800 /* CPU eDP is the only output that doesn't need a PCH PLL of its own on
4801 * pre-Haswell/LPT generation */
4802 if (HAS_PCH_LPT(dev)) {
4803 DRM_DEBUG_KMS("LPT detected: no PLL for pipe %d necessary\n",
4804 pipe);
4805 } else if (!is_cpu_edp) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004806 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01004807
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004808 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
4809 if (pll == NULL) {
4810 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
4811 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07004812 return -EINVAL;
4813 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004814 } else
4815 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004816
4817 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4818 * This is an exception to the general rule that mode_set doesn't turn
4819 * things on.
4820 */
4821 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07004822 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01004823 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08004824 if (HAS_PCH_CPT(dev)) {
4825 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004826 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08004827 } else {
4828 if (pipe == 1)
4829 temp |= LVDS_PIPEB_SELECT;
4830 else
4831 temp &= ~LVDS_PIPEB_SELECT;
4832 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07004833
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004834 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01004835 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004836 /* Set the B0-B3 data pairs corresponding to whether we're going to
4837 * set the DPLLs for dual-channel mode or not.
4838 */
4839 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01004840 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08004841 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004842 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08004843
4844 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4845 * appropriately here, but we need to look more thoroughly into how
4846 * panels behave in the two modes.
4847 */
Chris Wilson284d5df2012-04-14 17:41:59 +01004848 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Bryan Freedaa9b5002011-01-12 13:43:19 -08004849 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004850 temp |= LVDS_HSYNC_POLARITY;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004851 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004852 temp |= LVDS_VSYNC_POLARITY;
Eric Anholtfae14982011-03-30 13:01:09 -07004853 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004854 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004855
Eric Anholt8febb292011-03-30 13:01:07 -07004856 pipeconf &= ~PIPECONF_DITHER_EN;
4857 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07004858 if ((is_lvds && dev_priv->lvds_dither) || dither) {
Eric Anholt8febb292011-03-30 13:01:07 -07004859 pipeconf |= PIPECONF_DITHER_EN;
Daniel Vetterf74974c2011-10-11 17:27:51 +02004860 pipeconf |= PIPECONF_DITHER_TYPE_SP;
Jesse Barnes434ed092010-09-07 14:48:06 -07004861 }
Jesse Barnese3aef172012-04-10 11:58:03 -07004862 if (is_dp && !is_cpu_edp) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004863 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07004864 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004865 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004866 I915_WRITE(TRANSDATA_M1(pipe), 0);
4867 I915_WRITE(TRANSDATA_N1(pipe), 0);
4868 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
4869 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004870 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004871
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004872 if (intel_crtc->pch_pll) {
4873 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01004874
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004875 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004876 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004877 udelay(150);
4878
Eric Anholt8febb292011-03-30 13:01:07 -07004879 /* The pixel multiplier can only be updated once the
4880 * DPLL is enabled and the clocks are stable.
4881 *
4882 * So write it again.
4883 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004884 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08004885 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004886
Chris Wilson5eddb702010-09-11 13:48:45 +01004887 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004888 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07004889 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004890 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07004891 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004892 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004893 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07004894 }
4895 }
4896
Keith Packard617cf882012-02-08 13:53:38 -08004897 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004898 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Daniel Vetter5def4742012-01-28 14:49:22 +01004899 pipeconf |= PIPECONF_INTERLACED_ILK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004900 /* the chip adds 2 halflines automatically */
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004901 adjusted_mode->crtc_vtotal -= 1;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004902 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004903 I915_WRITE(VSYNCSHIFT(pipe),
4904 adjusted_mode->crtc_hsync_start
4905 - adjusted_mode->crtc_htotal/2);
4906 } else {
Keith Packard617cf882012-02-08 13:53:38 -08004907 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004908 I915_WRITE(VSYNCSHIFT(pipe), 0);
4909 }
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004910
Chris Wilson5eddb702010-09-11 13:48:45 +01004911 I915_WRITE(HTOTAL(pipe),
4912 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004913 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004914 I915_WRITE(HBLANK(pipe),
4915 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004916 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004917 I915_WRITE(HSYNC(pipe),
4918 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004919 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004920
4921 I915_WRITE(VTOTAL(pipe),
4922 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004923 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004924 I915_WRITE(VBLANK(pipe),
4925 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004926 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004927 I915_WRITE(VSYNC(pipe),
4928 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004929 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004930
Eric Anholt8febb292011-03-30 13:01:07 -07004931 /* pipesrc controls the size that is scaled from, which should
4932 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08004933 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004934 I915_WRITE(PIPESRC(pipe),
4935 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004936
Eric Anholt8febb292011-03-30 13:01:07 -07004937 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
4938 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
4939 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
4940 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004941
Jesse Barnese3aef172012-04-10 11:58:03 -07004942 if (is_cpu_edp)
Eric Anholt8febb292011-03-30 13:01:07 -07004943 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004944
Chris Wilson5eddb702010-09-11 13:48:45 +01004945 I915_WRITE(PIPECONF(pipe), pipeconf);
4946 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004947
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004948 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004949
Chris Wilson5eddb702010-09-11 13:48:45 +01004950 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004951 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08004952
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004953 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004954
4955 intel_update_watermarks(dev);
4956
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03004957 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
4958
Chris Wilson1f803ee2009-06-06 09:45:59 +01004959 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004960}
4961
Eric Anholtf564048e2011-03-30 13:01:02 -07004962static int intel_crtc_mode_set(struct drm_crtc *crtc,
4963 struct drm_display_mode *mode,
4964 struct drm_display_mode *adjusted_mode,
4965 int x, int y,
4966 struct drm_framebuffer *old_fb)
4967{
4968 struct drm_device *dev = crtc->dev;
4969 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07004970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4971 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07004972 int ret;
4973
Eric Anholt0b701d22011-03-30 13:01:03 -07004974 drm_vblank_pre_modeset(dev, pipe);
4975
Eric Anholtf564048e2011-03-30 13:01:02 -07004976 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
4977 x, y, old_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004978 drm_vblank_post_modeset(dev, pipe);
4979
Jesse Barnesd8e70a22011-11-15 10:28:54 -08004980 if (ret)
4981 intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
4982 else
4983 intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
Keith Packard120eced2011-07-27 01:21:40 -07004984
Jesse Barnes79e53942008-11-07 14:24:08 -08004985 return ret;
4986}
4987
Wu Fengguang3a9627f2011-12-09 20:42:19 +08004988static bool intel_eld_uptodate(struct drm_connector *connector,
4989 int reg_eldv, uint32_t bits_eldv,
4990 int reg_elda, uint32_t bits_elda,
4991 int reg_edid)
4992{
4993 struct drm_i915_private *dev_priv = connector->dev->dev_private;
4994 uint8_t *eld = connector->eld;
4995 uint32_t i;
4996
4997 i = I915_READ(reg_eldv);
4998 i &= bits_eldv;
4999
5000 if (!eld[0])
5001 return !i;
5002
5003 if (!i)
5004 return false;
5005
5006 i = I915_READ(reg_elda);
5007 i &= ~bits_elda;
5008 I915_WRITE(reg_elda, i);
5009
5010 for (i = 0; i < eld[2]; i++)
5011 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
5012 return false;
5013
5014 return true;
5015}
5016
Wu Fengguange0dac652011-09-05 14:25:34 +08005017static void g4x_write_eld(struct drm_connector *connector,
5018 struct drm_crtc *crtc)
5019{
5020 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5021 uint8_t *eld = connector->eld;
5022 uint32_t eldv;
5023 uint32_t len;
5024 uint32_t i;
5025
5026 i = I915_READ(G4X_AUD_VID_DID);
5027
5028 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5029 eldv = G4X_ELDV_DEVCL_DEVBLC;
5030 else
5031 eldv = G4X_ELDV_DEVCTG;
5032
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005033 if (intel_eld_uptodate(connector,
5034 G4X_AUD_CNTL_ST, eldv,
5035 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5036 G4X_HDMIW_HDMIEDID))
5037 return;
5038
Wu Fengguange0dac652011-09-05 14:25:34 +08005039 i = I915_READ(G4X_AUD_CNTL_ST);
5040 i &= ~(eldv | G4X_ELD_ADDR);
5041 len = (i >> 9) & 0x1f; /* ELD buffer size */
5042 I915_WRITE(G4X_AUD_CNTL_ST, i);
5043
5044 if (!eld[0])
5045 return;
5046
5047 len = min_t(uint8_t, eld[2], len);
5048 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5049 for (i = 0; i < len; i++)
5050 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5051
5052 i = I915_READ(G4X_AUD_CNTL_ST);
5053 i |= eldv;
5054 I915_WRITE(G4X_AUD_CNTL_ST, i);
5055}
5056
5057static void ironlake_write_eld(struct drm_connector *connector,
5058 struct drm_crtc *crtc)
5059{
5060 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5061 uint8_t *eld = connector->eld;
5062 uint32_t eldv;
5063 uint32_t i;
5064 int len;
5065 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06005066 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08005067 int aud_cntl_st;
5068 int aud_cntrl_st2;
5069
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08005070 if (HAS_PCH_IBX(connector->dev)) {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005071 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID_A;
Wu Fengguangb6daa022012-01-06 14:41:31 -06005072 aud_config = IBX_AUD_CONFIG_A;
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005073 aud_cntl_st = IBX_AUD_CNTL_ST_A;
5074 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08005075 } else {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005076 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID_A;
Wu Fengguangb6daa022012-01-06 14:41:31 -06005077 aud_config = CPT_AUD_CONFIG_A;
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005078 aud_cntl_st = CPT_AUD_CNTL_ST_A;
5079 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08005080 }
5081
5082 i = to_intel_crtc(crtc)->pipe;
5083 hdmiw_hdmiedid += i * 0x100;
5084 aud_cntl_st += i * 0x100;
Wu Fengguangb6daa022012-01-06 14:41:31 -06005085 aud_config += i * 0x100;
Wu Fengguange0dac652011-09-05 14:25:34 +08005086
5087 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(i));
5088
5089 i = I915_READ(aud_cntl_st);
5090 i = (i >> 29) & 0x3; /* DIP_Port_Select, 0x1 = PortB */
5091 if (!i) {
5092 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
5093 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005094 eldv = IBX_ELD_VALIDB;
5095 eldv |= IBX_ELD_VALIDB << 4;
5096 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08005097 } else {
5098 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005099 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08005100 }
5101
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005102 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5103 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5104 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06005105 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5106 } else
5107 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005108
5109 if (intel_eld_uptodate(connector,
5110 aud_cntrl_st2, eldv,
5111 aud_cntl_st, IBX_ELD_ADDRESS,
5112 hdmiw_hdmiedid))
5113 return;
5114
Wu Fengguange0dac652011-09-05 14:25:34 +08005115 i = I915_READ(aud_cntrl_st2);
5116 i &= ~eldv;
5117 I915_WRITE(aud_cntrl_st2, i);
5118
5119 if (!eld[0])
5120 return;
5121
Wu Fengguange0dac652011-09-05 14:25:34 +08005122 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005123 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08005124 I915_WRITE(aud_cntl_st, i);
5125
5126 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5127 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5128 for (i = 0; i < len; i++)
5129 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5130
5131 i = I915_READ(aud_cntrl_st2);
5132 i |= eldv;
5133 I915_WRITE(aud_cntrl_st2, i);
5134}
5135
5136void intel_write_eld(struct drm_encoder *encoder,
5137 struct drm_display_mode *mode)
5138{
5139 struct drm_crtc *crtc = encoder->crtc;
5140 struct drm_connector *connector;
5141 struct drm_device *dev = encoder->dev;
5142 struct drm_i915_private *dev_priv = dev->dev_private;
5143
5144 connector = drm_select_eld(encoder, mode);
5145 if (!connector)
5146 return;
5147
5148 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5149 connector->base.id,
5150 drm_get_connector_name(connector),
5151 connector->encoder->base.id,
5152 drm_get_encoder_name(connector->encoder));
5153
5154 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
5155
5156 if (dev_priv->display.write_eld)
5157 dev_priv->display.write_eld(connector, crtc);
5158}
5159
Jesse Barnes79e53942008-11-07 14:24:08 -08005160/** Loads the palette/gamma unit for the CRTC with the prepared values */
5161void intel_crtc_load_lut(struct drm_crtc *crtc)
5162{
5163 struct drm_device *dev = crtc->dev;
5164 struct drm_i915_private *dev_priv = dev->dev_private;
5165 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005166 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005167 int i;
5168
5169 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00005170 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08005171 return;
5172
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005173 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005174 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005175 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005176
Jesse Barnes79e53942008-11-07 14:24:08 -08005177 for (i = 0; i < 256; i++) {
5178 I915_WRITE(palreg + 4 * i,
5179 (intel_crtc->lut_r[i] << 16) |
5180 (intel_crtc->lut_g[i] << 8) |
5181 intel_crtc->lut_b[i]);
5182 }
5183}
5184
Chris Wilson560b85b2010-08-07 11:01:38 +01005185static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5186{
5187 struct drm_device *dev = crtc->dev;
5188 struct drm_i915_private *dev_priv = dev->dev_private;
5189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5190 bool visible = base != 0;
5191 u32 cntl;
5192
5193 if (intel_crtc->cursor_visible == visible)
5194 return;
5195
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005196 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01005197 if (visible) {
5198 /* On these chipsets we can only modify the base whilst
5199 * the cursor is disabled.
5200 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005201 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005202
5203 cntl &= ~(CURSOR_FORMAT_MASK);
5204 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5205 cntl |= CURSOR_ENABLE |
5206 CURSOR_GAMMA_ENABLE |
5207 CURSOR_FORMAT_ARGB;
5208 } else
5209 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005210 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005211
5212 intel_crtc->cursor_visible = visible;
5213}
5214
5215static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5216{
5217 struct drm_device *dev = crtc->dev;
5218 struct drm_i915_private *dev_priv = dev->dev_private;
5219 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5220 int pipe = intel_crtc->pipe;
5221 bool visible = base != 0;
5222
5223 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08005224 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01005225 if (base) {
5226 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5227 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5228 cntl |= pipe << 28; /* Connect to correct pipe */
5229 } else {
5230 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5231 cntl |= CURSOR_MODE_DISABLE;
5232 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005233 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005234
5235 intel_crtc->cursor_visible = visible;
5236 }
5237 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005238 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005239}
5240
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005241static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
5242{
5243 struct drm_device *dev = crtc->dev;
5244 struct drm_i915_private *dev_priv = dev->dev_private;
5245 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5246 int pipe = intel_crtc->pipe;
5247 bool visible = base != 0;
5248
5249 if (intel_crtc->cursor_visible != visible) {
5250 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
5251 if (base) {
5252 cntl &= ~CURSOR_MODE;
5253 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5254 } else {
5255 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5256 cntl |= CURSOR_MODE_DISABLE;
5257 }
5258 I915_WRITE(CURCNTR_IVB(pipe), cntl);
5259
5260 intel_crtc->cursor_visible = visible;
5261 }
5262 /* and commit changes on next vblank */
5263 I915_WRITE(CURBASE_IVB(pipe), base);
5264}
5265
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005266/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005267static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5268 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005269{
5270 struct drm_device *dev = crtc->dev;
5271 struct drm_i915_private *dev_priv = dev->dev_private;
5272 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5273 int pipe = intel_crtc->pipe;
5274 int x = intel_crtc->cursor_x;
5275 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01005276 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005277 bool visible;
5278
5279 pos = 0;
5280
Chris Wilson6b383a72010-09-13 13:54:26 +01005281 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005282 base = intel_crtc->cursor_addr;
5283 if (x > (int) crtc->fb->width)
5284 base = 0;
5285
5286 if (y > (int) crtc->fb->height)
5287 base = 0;
5288 } else
5289 base = 0;
5290
5291 if (x < 0) {
5292 if (x + intel_crtc->cursor_width < 0)
5293 base = 0;
5294
5295 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5296 x = -x;
5297 }
5298 pos |= x << CURSOR_X_SHIFT;
5299
5300 if (y < 0) {
5301 if (y + intel_crtc->cursor_height < 0)
5302 base = 0;
5303
5304 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5305 y = -y;
5306 }
5307 pos |= y << CURSOR_Y_SHIFT;
5308
5309 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01005310 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005311 return;
5312
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03005313 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005314 I915_WRITE(CURPOS_IVB(pipe), pos);
5315 ivb_update_cursor(crtc, base);
5316 } else {
5317 I915_WRITE(CURPOS(pipe), pos);
5318 if (IS_845G(dev) || IS_I865G(dev))
5319 i845_update_cursor(crtc, base);
5320 else
5321 i9xx_update_cursor(crtc, base);
5322 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005323}
5324
Jesse Barnes79e53942008-11-07 14:24:08 -08005325static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00005326 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08005327 uint32_t handle,
5328 uint32_t width, uint32_t height)
5329{
5330 struct drm_device *dev = crtc->dev;
5331 struct drm_i915_private *dev_priv = dev->dev_private;
5332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00005333 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005334 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005335 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005336
Zhao Yakui28c97732009-10-09 11:39:41 +08005337 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005338
5339 /* if we want to turn off the cursor ignore width and height */
5340 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005341 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005342 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00005343 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10005344 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005345 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08005346 }
5347
5348 /* Currently we only support 64x64 cursors */
5349 if (width != 64 || height != 64) {
5350 DRM_ERROR("we currently only support 64x64 cursors\n");
5351 return -EINVAL;
5352 }
5353
Chris Wilson05394f32010-11-08 19:18:58 +00005354 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00005355 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08005356 return -ENOENT;
5357
Chris Wilson05394f32010-11-08 19:18:58 +00005358 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005359 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10005360 ret = -ENOMEM;
5361 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005362 }
5363
Dave Airlie71acb5e2008-12-30 20:31:46 +10005364 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005365 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005366 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00005367 if (obj->tiling_mode) {
5368 DRM_ERROR("cursor cannot be tiled\n");
5369 ret = -EINVAL;
5370 goto fail_locked;
5371 }
5372
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005373 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01005374 if (ret) {
5375 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005376 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005377 }
5378
Chris Wilsond9e86c02010-11-10 16:40:20 +00005379 ret = i915_gem_object_put_fence(obj);
5380 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005381 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00005382 goto fail_unpin;
5383 }
5384
Chris Wilson05394f32010-11-08 19:18:58 +00005385 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005386 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005387 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00005388 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005389 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5390 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005391 if (ret) {
5392 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005393 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005394 }
Chris Wilson05394f32010-11-08 19:18:58 +00005395 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005396 }
5397
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005398 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04005399 I915_WRITE(CURSIZE, (height << 12) | width);
5400
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005401 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005402 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005403 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00005404 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10005405 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5406 } else
5407 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00005408 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005409 }
Jesse Barnes80824002009-09-10 15:28:06 -07005410
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005411 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005412
5413 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00005414 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005415 intel_crtc->cursor_width = width;
5416 intel_crtc->cursor_height = height;
5417
Chris Wilson6b383a72010-09-13 13:54:26 +01005418 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005419
Jesse Barnes79e53942008-11-07 14:24:08 -08005420 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005421fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00005422 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005423fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10005424 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005425fail:
Chris Wilson05394f32010-11-08 19:18:58 +00005426 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10005427 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005428}
5429
5430static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5431{
Jesse Barnes79e53942008-11-07 14:24:08 -08005432 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005433
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005434 intel_crtc->cursor_x = x;
5435 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07005436
Chris Wilson6b383a72010-09-13 13:54:26 +01005437 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08005438
5439 return 0;
5440}
5441
5442/** Sets the color ramps on behalf of RandR */
5443void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5444 u16 blue, int regno)
5445{
5446 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5447
5448 intel_crtc->lut_r[regno] = red >> 8;
5449 intel_crtc->lut_g[regno] = green >> 8;
5450 intel_crtc->lut_b[regno] = blue >> 8;
5451}
5452
Dave Airlieb8c00ac2009-10-06 13:54:01 +10005453void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5454 u16 *blue, int regno)
5455{
5456 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5457
5458 *red = intel_crtc->lut_r[regno] << 8;
5459 *green = intel_crtc->lut_g[regno] << 8;
5460 *blue = intel_crtc->lut_b[regno] << 8;
5461}
5462
Jesse Barnes79e53942008-11-07 14:24:08 -08005463static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01005464 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08005465{
James Simmons72034252010-08-03 01:33:19 +01005466 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08005467 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005468
James Simmons72034252010-08-03 01:33:19 +01005469 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005470 intel_crtc->lut_r[i] = red[i] >> 8;
5471 intel_crtc->lut_g[i] = green[i] >> 8;
5472 intel_crtc->lut_b[i] = blue[i] >> 8;
5473 }
5474
5475 intel_crtc_load_lut(crtc);
5476}
5477
5478/**
5479 * Get a pipe with a simple mode set on it for doing load-based monitor
5480 * detection.
5481 *
5482 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07005483 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08005484 *
Eric Anholtc751ce42010-03-25 11:48:48 -07005485 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08005486 * configured for it. In the future, it could choose to temporarily disable
5487 * some outputs to free up a pipe for its use.
5488 *
5489 * \return crtc, or NULL if no pipes are available.
5490 */
5491
5492/* VESA 640x480x72Hz mode to set on the pipe */
5493static struct drm_display_mode load_detect_mode = {
5494 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5495 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5496};
5497
Chris Wilsond2dff872011-04-19 08:36:26 +01005498static struct drm_framebuffer *
5499intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005500 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01005501 struct drm_i915_gem_object *obj)
5502{
5503 struct intel_framebuffer *intel_fb;
5504 int ret;
5505
5506 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5507 if (!intel_fb) {
5508 drm_gem_object_unreference_unlocked(&obj->base);
5509 return ERR_PTR(-ENOMEM);
5510 }
5511
5512 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
5513 if (ret) {
5514 drm_gem_object_unreference_unlocked(&obj->base);
5515 kfree(intel_fb);
5516 return ERR_PTR(ret);
5517 }
5518
5519 return &intel_fb->base;
5520}
5521
5522static u32
5523intel_framebuffer_pitch_for_width(int width, int bpp)
5524{
5525 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
5526 return ALIGN(pitch, 64);
5527}
5528
5529static u32
5530intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
5531{
5532 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
5533 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
5534}
5535
5536static struct drm_framebuffer *
5537intel_framebuffer_create_for_mode(struct drm_device *dev,
5538 struct drm_display_mode *mode,
5539 int depth, int bpp)
5540{
5541 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005542 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01005543
5544 obj = i915_gem_alloc_object(dev,
5545 intel_framebuffer_size_for_mode(mode, bpp));
5546 if (obj == NULL)
5547 return ERR_PTR(-ENOMEM);
5548
5549 mode_cmd.width = mode->hdisplay;
5550 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005551 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
5552 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00005553 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01005554
5555 return intel_framebuffer_create(dev, &mode_cmd, obj);
5556}
5557
5558static struct drm_framebuffer *
5559mode_fits_in_fbdev(struct drm_device *dev,
5560 struct drm_display_mode *mode)
5561{
5562 struct drm_i915_private *dev_priv = dev->dev_private;
5563 struct drm_i915_gem_object *obj;
5564 struct drm_framebuffer *fb;
5565
5566 if (dev_priv->fbdev == NULL)
5567 return NULL;
5568
5569 obj = dev_priv->fbdev->ifb.obj;
5570 if (obj == NULL)
5571 return NULL;
5572
5573 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005574 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
5575 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01005576 return NULL;
5577
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005578 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01005579 return NULL;
5580
5581 return fb;
5582}
5583
Chris Wilson71731882011-04-19 23:10:58 +01005584bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
5585 struct drm_connector *connector,
5586 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01005587 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005588{
5589 struct intel_crtc *intel_crtc;
5590 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005591 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005592 struct drm_crtc *crtc = NULL;
5593 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01005594 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005595 int i = -1;
5596
Chris Wilsond2dff872011-04-19 08:36:26 +01005597 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5598 connector->base.id, drm_get_connector_name(connector),
5599 encoder->base.id, drm_get_encoder_name(encoder));
5600
Jesse Barnes79e53942008-11-07 14:24:08 -08005601 /*
5602 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01005603 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005604 * - if the connector already has an assigned crtc, use it (but make
5605 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01005606 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005607 * - try to find the first unused crtc that can drive this connector,
5608 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08005609 */
5610
5611 /* See if we already have a CRTC for this connector */
5612 if (encoder->crtc) {
5613 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01005614
Jesse Barnes79e53942008-11-07 14:24:08 -08005615 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005616 old->dpms_mode = intel_crtc->dpms_mode;
5617 old->load_detect_temp = false;
5618
5619 /* Make sure the crtc and connector are running */
Jesse Barnes79e53942008-11-07 14:24:08 -08005620 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
Chris Wilson64927112011-04-20 07:25:26 +01005621 struct drm_encoder_helper_funcs *encoder_funcs;
5622 struct drm_crtc_helper_funcs *crtc_funcs;
5623
Jesse Barnes79e53942008-11-07 14:24:08 -08005624 crtc_funcs = crtc->helper_private;
5625 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
Chris Wilson64927112011-04-20 07:25:26 +01005626
5627 encoder_funcs = encoder->helper_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005628 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5629 }
Chris Wilson8261b192011-04-19 23:18:09 +01005630
Chris Wilson71731882011-04-19 23:10:58 +01005631 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005632 }
5633
5634 /* Find an unused one (if possible) */
5635 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5636 i++;
5637 if (!(encoder->possible_crtcs & (1 << i)))
5638 continue;
5639 if (!possible_crtc->enabled) {
5640 crtc = possible_crtc;
5641 break;
5642 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005643 }
5644
5645 /*
5646 * If we didn't find an unused CRTC, don't use any.
5647 */
5648 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01005649 DRM_DEBUG_KMS("no pipe available for load-detect\n");
5650 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005651 }
5652
5653 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005654 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005655
5656 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005657 old->dpms_mode = intel_crtc->dpms_mode;
5658 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01005659 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005660
Chris Wilson64927112011-04-20 07:25:26 +01005661 if (!mode)
5662 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005663
Chris Wilsond2dff872011-04-19 08:36:26 +01005664 old_fb = crtc->fb;
5665
5666 /* We need a framebuffer large enough to accommodate all accesses
5667 * that the plane may generate whilst we perform load detection.
5668 * We can not rely on the fbcon either being present (we get called
5669 * during its initialisation to detect all boot displays, or it may
5670 * not even exist) or that it is large enough to satisfy the
5671 * requested mode.
5672 */
5673 crtc->fb = mode_fits_in_fbdev(dev, mode);
5674 if (crtc->fb == NULL) {
5675 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
5676 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
5677 old->release_fb = crtc->fb;
5678 } else
5679 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
5680 if (IS_ERR(crtc->fb)) {
5681 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
5682 crtc->fb = old_fb;
5683 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005684 }
Chris Wilsond2dff872011-04-19 08:36:26 +01005685
5686 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01005687 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01005688 if (old->release_fb)
5689 old->release_fb->funcs->destroy(old->release_fb);
5690 crtc->fb = old_fb;
Chris Wilson64927112011-04-20 07:25:26 +01005691 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005692 }
Chris Wilson71731882011-04-19 23:10:58 +01005693
Jesse Barnes79e53942008-11-07 14:24:08 -08005694 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005695 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005696
Chris Wilson71731882011-04-19 23:10:58 +01005697 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005698}
5699
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005700void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Chris Wilson8261b192011-04-19 23:18:09 +01005701 struct drm_connector *connector,
5702 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005703{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005704 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005705 struct drm_device *dev = encoder->dev;
5706 struct drm_crtc *crtc = encoder->crtc;
5707 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5708 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5709
Chris Wilsond2dff872011-04-19 08:36:26 +01005710 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5711 connector->base.id, drm_get_connector_name(connector),
5712 encoder->base.id, drm_get_encoder_name(encoder));
5713
Chris Wilson8261b192011-04-19 23:18:09 +01005714 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005715 connector->encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005716 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01005717
5718 if (old->release_fb)
5719 old->release_fb->funcs->destroy(old->release_fb);
5720
Chris Wilson0622a532011-04-21 09:32:11 +01005721 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08005722 }
5723
Eric Anholtc751ce42010-03-25 11:48:48 -07005724 /* Switch crtc and encoder back off if necessary */
Chris Wilson0622a532011-04-21 09:32:11 +01005725 if (old->dpms_mode != DRM_MODE_DPMS_ON) {
5726 encoder_funcs->dpms(encoder, old->dpms_mode);
Chris Wilson8261b192011-04-19 23:18:09 +01005727 crtc_funcs->dpms(crtc, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005728 }
5729}
5730
5731/* Returns the clock of the currently programmed mode of the given pipe. */
5732static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5733{
5734 struct drm_i915_private *dev_priv = dev->dev_private;
5735 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5736 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08005737 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005738 u32 fp;
5739 intel_clock_t clock;
5740
5741 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01005742 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005743 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01005744 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005745
5746 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005747 if (IS_PINEVIEW(dev)) {
5748 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5749 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08005750 } else {
5751 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5752 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5753 }
5754
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005755 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005756 if (IS_PINEVIEW(dev))
5757 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5758 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08005759 else
5760 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08005761 DPLL_FPA01_P1_POST_DIV_SHIFT);
5762
5763 switch (dpll & DPLL_MODE_MASK) {
5764 case DPLLB_MODE_DAC_SERIAL:
5765 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5766 5 : 10;
5767 break;
5768 case DPLLB_MODE_LVDS:
5769 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5770 7 : 14;
5771 break;
5772 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08005773 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08005774 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5775 return 0;
5776 }
5777
5778 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08005779 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005780 } else {
5781 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5782
5783 if (is_lvds) {
5784 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5785 DPLL_FPA01_P1_POST_DIV_SHIFT);
5786 clock.p2 = 14;
5787
5788 if ((dpll & PLL_REF_INPUT_MASK) ==
5789 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5790 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08005791 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005792 } else
Shaohua Li21778322009-02-23 15:19:16 +08005793 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005794 } else {
5795 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5796 clock.p1 = 2;
5797 else {
5798 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5799 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5800 }
5801 if (dpll & PLL_P2_DIVIDE_BY_4)
5802 clock.p2 = 4;
5803 else
5804 clock.p2 = 2;
5805
Shaohua Li21778322009-02-23 15:19:16 +08005806 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005807 }
5808 }
5809
5810 /* XXX: It would be nice to validate the clocks, but we can't reuse
5811 * i830PllIsValid() because it relies on the xf86_config connector
5812 * configuration being accurate, which it isn't necessarily.
5813 */
5814
5815 return clock.dot;
5816}
5817
5818/** Returns the currently programmed mode of the given pipe. */
5819struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5820 struct drm_crtc *crtc)
5821{
Jesse Barnes548f2452011-02-17 10:40:53 -08005822 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005823 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5824 int pipe = intel_crtc->pipe;
5825 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08005826 int htot = I915_READ(HTOTAL(pipe));
5827 int hsync = I915_READ(HSYNC(pipe));
5828 int vtot = I915_READ(VTOTAL(pipe));
5829 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005830
5831 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5832 if (!mode)
5833 return NULL;
5834
5835 mode->clock = intel_crtc_clock_get(dev, crtc);
5836 mode->hdisplay = (htot & 0xffff) + 1;
5837 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5838 mode->hsync_start = (hsync & 0xffff) + 1;
5839 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5840 mode->vdisplay = (vtot & 0xffff) + 1;
5841 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5842 mode->vsync_start = (vsync & 0xffff) + 1;
5843 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5844
5845 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005846
5847 return mode;
5848}
5849
Jesse Barnes652c3932009-08-17 13:31:43 -07005850#define GPU_IDLE_TIMEOUT 500 /* ms */
5851
5852/* When this timer fires, we've been idle for awhile */
5853static void intel_gpu_idle_timer(unsigned long arg)
5854{
5855 struct drm_device *dev = (struct drm_device *)arg;
5856 drm_i915_private_t *dev_priv = dev->dev_private;
5857
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005858 if (!list_empty(&dev_priv->mm.active_list)) {
5859 /* Still processing requests, so just re-arm the timer. */
5860 mod_timer(&dev_priv->idle_timer, jiffies +
5861 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5862 return;
5863 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005864
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005865 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005866 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005867}
5868
Jesse Barnes652c3932009-08-17 13:31:43 -07005869#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5870
5871static void intel_crtc_idle_timer(unsigned long arg)
5872{
5873 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5874 struct drm_crtc *crtc = &intel_crtc->base;
5875 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005876 struct intel_framebuffer *intel_fb;
5877
5878 intel_fb = to_intel_framebuffer(crtc->fb);
5879 if (intel_fb && intel_fb->obj->active) {
5880 /* The framebuffer is still being accessed by the GPU. */
5881 mod_timer(&intel_crtc->idle_timer, jiffies +
5882 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5883 return;
5884 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005885
Jesse Barnes652c3932009-08-17 13:31:43 -07005886 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005887 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005888}
5889
Daniel Vetter3dec0092010-08-20 21:40:52 +02005890static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07005891{
5892 struct drm_device *dev = crtc->dev;
5893 drm_i915_private_t *dev_priv = dev->dev_private;
5894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5895 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005896 int dpll_reg = DPLL(pipe);
5897 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07005898
Eric Anholtbad720f2009-10-22 16:11:14 -07005899 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005900 return;
5901
5902 if (!dev_priv->lvds_downclock_avail)
5903 return;
5904
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005905 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005906 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005907 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005908
Sean Paul8ac5a6d2012-02-13 13:14:51 -05005909 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005910
5911 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5912 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005913 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005914
Jesse Barnes652c3932009-08-17 13:31:43 -07005915 dpll = I915_READ(dpll_reg);
5916 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08005917 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005918 }
5919
5920 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005921 mod_timer(&intel_crtc->idle_timer, jiffies +
5922 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005923}
5924
5925static void intel_decrease_pllclock(struct drm_crtc *crtc)
5926{
5927 struct drm_device *dev = crtc->dev;
5928 drm_i915_private_t *dev_priv = dev->dev_private;
5929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07005930
Eric Anholtbad720f2009-10-22 16:11:14 -07005931 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005932 return;
5933
5934 if (!dev_priv->lvds_downclock_avail)
5935 return;
5936
5937 /*
5938 * Since this is called by a timer, we should never get here in
5939 * the manual case.
5940 */
5941 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01005942 int pipe = intel_crtc->pipe;
5943 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02005944 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01005945
Zhao Yakui44d98a62009-10-09 11:39:40 +08005946 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005947
Sean Paul8ac5a6d2012-02-13 13:14:51 -05005948 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005949
Chris Wilson074b5e12012-05-02 12:07:06 +01005950 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005951 dpll |= DISPLAY_RATE_SELECT_FPA1;
5952 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005953 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005954 dpll = I915_READ(dpll_reg);
5955 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08005956 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005957 }
5958
5959}
5960
5961/**
5962 * intel_idle_update - adjust clocks for idleness
5963 * @work: work struct
5964 *
5965 * Either the GPU or display (or both) went idle. Check the busy status
5966 * here and adjust the CRTC and GPU clocks as necessary.
5967 */
5968static void intel_idle_update(struct work_struct *work)
5969{
5970 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5971 idle_work);
5972 struct drm_device *dev = dev_priv->dev;
5973 struct drm_crtc *crtc;
5974 struct intel_crtc *intel_crtc;
5975
5976 if (!i915_powersave)
5977 return;
5978
5979 mutex_lock(&dev->struct_mutex);
5980
Jesse Barnes7648fa92010-05-20 14:28:11 -07005981 i915_update_gfx_val(dev_priv);
5982
Jesse Barnes652c3932009-08-17 13:31:43 -07005983 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5984 /* Skip inactive CRTCs */
5985 if (!crtc->fb)
5986 continue;
5987
5988 intel_crtc = to_intel_crtc(crtc);
5989 if (!intel_crtc->busy)
5990 intel_decrease_pllclock(crtc);
5991 }
5992
Li Peng45ac22c2010-06-12 23:38:35 +08005993
Jesse Barnes652c3932009-08-17 13:31:43 -07005994 mutex_unlock(&dev->struct_mutex);
5995}
5996
5997/**
5998 * intel_mark_busy - mark the GPU and possibly the display busy
5999 * @dev: drm device
6000 * @obj: object we're operating on
6001 *
6002 * Callers can use this function to indicate that the GPU is busy processing
6003 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
6004 * buffer), we'll also mark the display as busy, so we know to increase its
6005 * clock frequency.
6006 */
Chris Wilson05394f32010-11-08 19:18:58 +00006007void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006008{
6009 drm_i915_private_t *dev_priv = dev->dev_private;
6010 struct drm_crtc *crtc = NULL;
6011 struct intel_framebuffer *intel_fb;
6012 struct intel_crtc *intel_crtc;
6013
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08006014 if (!drm_core_check_feature(dev, DRIVER_MODESET))
6015 return;
6016
Chris Wilson91041832012-04-26 11:28:42 +01006017 if (!dev_priv->busy) {
6018 intel_sanitize_pm(dev);
Chris Wilson28cf7982009-11-30 01:08:56 +00006019 dev_priv->busy = true;
Chris Wilson91041832012-04-26 11:28:42 +01006020 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00006021 mod_timer(&dev_priv->idle_timer, jiffies +
6022 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07006023
Chris Wilsonacb87df2012-05-03 15:47:57 +01006024 if (obj == NULL)
6025 return;
6026
Jesse Barnes652c3932009-08-17 13:31:43 -07006027 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6028 if (!crtc->fb)
6029 continue;
6030
6031 intel_crtc = to_intel_crtc(crtc);
6032 intel_fb = to_intel_framebuffer(crtc->fb);
6033 if (intel_fb->obj == obj) {
6034 if (!intel_crtc->busy) {
6035 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02006036 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006037 intel_crtc->busy = true;
6038 } else {
6039 /* Busy -> busy, put off timer */
6040 mod_timer(&intel_crtc->idle_timer, jiffies +
6041 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
6042 }
6043 }
6044 }
6045}
6046
Jesse Barnes79e53942008-11-07 14:24:08 -08006047static void intel_crtc_destroy(struct drm_crtc *crtc)
6048{
6049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006050 struct drm_device *dev = crtc->dev;
6051 struct intel_unpin_work *work;
6052 unsigned long flags;
6053
6054 spin_lock_irqsave(&dev->event_lock, flags);
6055 work = intel_crtc->unpin_work;
6056 intel_crtc->unpin_work = NULL;
6057 spin_unlock_irqrestore(&dev->event_lock, flags);
6058
6059 if (work) {
6060 cancel_work_sync(&work->work);
6061 kfree(work);
6062 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006063
6064 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006065
Jesse Barnes79e53942008-11-07 14:24:08 -08006066 kfree(intel_crtc);
6067}
6068
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006069static void intel_unpin_work_fn(struct work_struct *__work)
6070{
6071 struct intel_unpin_work *work =
6072 container_of(__work, struct intel_unpin_work, work);
6073
6074 mutex_lock(&work->dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01006075 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006076 drm_gem_object_unreference(&work->pending_flip_obj->base);
6077 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006078
Chris Wilson7782de32011-07-08 12:22:41 +01006079 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006080 mutex_unlock(&work->dev->struct_mutex);
6081 kfree(work);
6082}
6083
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006084static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006085 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006086{
6087 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006088 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6089 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006090 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006091 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006092 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006093 unsigned long flags;
6094
6095 /* Ignore early vblank irqs */
6096 if (intel_crtc == NULL)
6097 return;
6098
Mario Kleiner49b14a52010-12-09 07:00:07 +01006099 do_gettimeofday(&tnow);
6100
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006101 spin_lock_irqsave(&dev->event_lock, flags);
6102 work = intel_crtc->unpin_work;
6103 if (work == NULL || !work->pending) {
6104 spin_unlock_irqrestore(&dev->event_lock, flags);
6105 return;
6106 }
6107
6108 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006109
6110 if (work->event) {
6111 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006112 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006113
6114 /* Called before vblank count and timestamps have
6115 * been updated for the vblank interval of flip
6116 * completion? Need to increment vblank count and
6117 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01006118 * to account for this. We assume this happened if we
6119 * get called over 0.9 frame durations after the last
6120 * timestamped vblank.
6121 *
6122 * This calculation can not be used with vrefresh rates
6123 * below 5Hz (10Hz to be on the safe side) without
6124 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006125 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01006126 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
6127 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006128 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006129 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
6130 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006131 }
6132
Mario Kleiner49b14a52010-12-09 07:00:07 +01006133 e->event.tv_sec = tvbl.tv_sec;
6134 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006135
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006136 list_add_tail(&e->base.link,
6137 &e->base.file_priv->event_list);
6138 wake_up_interruptible(&e->base.file_priv->event_wait);
6139 }
6140
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006141 drm_vblank_put(dev, intel_crtc->pipe);
6142
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006143 spin_unlock_irqrestore(&dev->event_lock, flags);
6144
Chris Wilson05394f32010-11-08 19:18:58 +00006145 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006146
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006147 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006148 &obj->pending_flip.counter);
6149 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01006150 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006151
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006152 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006153
6154 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006155}
6156
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006157void intel_finish_page_flip(struct drm_device *dev, int pipe)
6158{
6159 drm_i915_private_t *dev_priv = dev->dev_private;
6160 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6161
Mario Kleiner49b14a52010-12-09 07:00:07 +01006162 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006163}
6164
6165void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6166{
6167 drm_i915_private_t *dev_priv = dev->dev_private;
6168 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6169
Mario Kleiner49b14a52010-12-09 07:00:07 +01006170 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006171}
6172
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006173void intel_prepare_page_flip(struct drm_device *dev, int plane)
6174{
6175 drm_i915_private_t *dev_priv = dev->dev_private;
6176 struct intel_crtc *intel_crtc =
6177 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6178 unsigned long flags;
6179
6180 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006181 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006182 if ((++intel_crtc->unpin_work->pending) > 1)
6183 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006184 } else {
6185 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6186 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006187 spin_unlock_irqrestore(&dev->event_lock, flags);
6188}
6189
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006190static int intel_gen2_queue_flip(struct drm_device *dev,
6191 struct drm_crtc *crtc,
6192 struct drm_framebuffer *fb,
6193 struct drm_i915_gem_object *obj)
6194{
6195 struct drm_i915_private *dev_priv = dev->dev_private;
6196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6197 unsigned long offset;
6198 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006199 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006200 int ret;
6201
Daniel Vetter6d90c952012-04-26 23:28:05 +02006202 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006203 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006204 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006205
6206 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006207 offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006208
Daniel Vetter6d90c952012-04-26 23:28:05 +02006209 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006210 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006211 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006212
6213 /* Can't queue multiple flips, so wait for the previous
6214 * one to finish before executing the next.
6215 */
6216 if (intel_crtc->plane)
6217 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6218 else
6219 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006220 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6221 intel_ring_emit(ring, MI_NOOP);
6222 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6223 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6224 intel_ring_emit(ring, fb->pitches[0]);
6225 intel_ring_emit(ring, obj->gtt_offset + offset);
6226 intel_ring_emit(ring, 0); /* aux display base address, unused */
6227 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006228 return 0;
6229
6230err_unpin:
6231 intel_unpin_fb_obj(obj);
6232err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006233 return ret;
6234}
6235
6236static int intel_gen3_queue_flip(struct drm_device *dev,
6237 struct drm_crtc *crtc,
6238 struct drm_framebuffer *fb,
6239 struct drm_i915_gem_object *obj)
6240{
6241 struct drm_i915_private *dev_priv = dev->dev_private;
6242 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6243 unsigned long offset;
6244 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006245 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006246 int ret;
6247
Daniel Vetter6d90c952012-04-26 23:28:05 +02006248 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006249 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006250 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006251
6252 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006253 offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006254
Daniel Vetter6d90c952012-04-26 23:28:05 +02006255 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006256 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006257 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006258
6259 if (intel_crtc->plane)
6260 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6261 else
6262 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006263 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6264 intel_ring_emit(ring, MI_NOOP);
6265 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
6266 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6267 intel_ring_emit(ring, fb->pitches[0]);
6268 intel_ring_emit(ring, obj->gtt_offset + offset);
6269 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006270
Daniel Vetter6d90c952012-04-26 23:28:05 +02006271 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006272 return 0;
6273
6274err_unpin:
6275 intel_unpin_fb_obj(obj);
6276err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006277 return ret;
6278}
6279
6280static int intel_gen4_queue_flip(struct drm_device *dev,
6281 struct drm_crtc *crtc,
6282 struct drm_framebuffer *fb,
6283 struct drm_i915_gem_object *obj)
6284{
6285 struct drm_i915_private *dev_priv = dev->dev_private;
6286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6287 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006288 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006289 int ret;
6290
Daniel Vetter6d90c952012-04-26 23:28:05 +02006291 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006292 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006293 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006294
Daniel Vetter6d90c952012-04-26 23:28:05 +02006295 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006296 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006297 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006298
6299 /* i965+ uses the linear or tiled offsets from the
6300 * Display Registers (which do not change across a page-flip)
6301 * so we need only reprogram the base address.
6302 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02006303 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6304 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6305 intel_ring_emit(ring, fb->pitches[0]);
6306 intel_ring_emit(ring, obj->gtt_offset | obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006307
6308 /* XXX Enabling the panel-fitter across page-flip is so far
6309 * untested on non-native modes, so ignore it for now.
6310 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6311 */
6312 pf = 0;
6313 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006314 intel_ring_emit(ring, pf | pipesrc);
6315 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006316 return 0;
6317
6318err_unpin:
6319 intel_unpin_fb_obj(obj);
6320err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006321 return ret;
6322}
6323
6324static int intel_gen6_queue_flip(struct drm_device *dev,
6325 struct drm_crtc *crtc,
6326 struct drm_framebuffer *fb,
6327 struct drm_i915_gem_object *obj)
6328{
6329 struct drm_i915_private *dev_priv = dev->dev_private;
6330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006331 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006332 uint32_t pf, pipesrc;
6333 int ret;
6334
Daniel Vetter6d90c952012-04-26 23:28:05 +02006335 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006336 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006337 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006338
Daniel Vetter6d90c952012-04-26 23:28:05 +02006339 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006340 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006341 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006342
Daniel Vetter6d90c952012-04-26 23:28:05 +02006343 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6344 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6345 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
6346 intel_ring_emit(ring, obj->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006347
Chris Wilson99d9acd2012-04-17 20:37:00 +01006348 /* Contrary to the suggestions in the documentation,
6349 * "Enable Panel Fitter" does not seem to be required when page
6350 * flipping with a non-native mode, and worse causes a normal
6351 * modeset to fail.
6352 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
6353 */
6354 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006355 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006356 intel_ring_emit(ring, pf | pipesrc);
6357 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006358 return 0;
6359
6360err_unpin:
6361 intel_unpin_fb_obj(obj);
6362err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006363 return ret;
6364}
6365
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006366/*
6367 * On gen7 we currently use the blit ring because (in early silicon at least)
6368 * the render ring doesn't give us interrpts for page flip completion, which
6369 * means clients will hang after the first flip is queued. Fortunately the
6370 * blit ring generates interrupts properly, so use it instead.
6371 */
6372static int intel_gen7_queue_flip(struct drm_device *dev,
6373 struct drm_crtc *crtc,
6374 struct drm_framebuffer *fb,
6375 struct drm_i915_gem_object *obj)
6376{
6377 struct drm_i915_private *dev_priv = dev->dev_private;
6378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6379 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
6380 int ret;
6381
6382 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6383 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006384 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006385
6386 ret = intel_ring_begin(ring, 4);
6387 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006388 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006389
6390 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006391 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006392 intel_ring_emit(ring, (obj->gtt_offset));
6393 intel_ring_emit(ring, (MI_NOOP));
6394 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006395 return 0;
6396
6397err_unpin:
6398 intel_unpin_fb_obj(obj);
6399err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006400 return ret;
6401}
6402
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006403static int intel_default_queue_flip(struct drm_device *dev,
6404 struct drm_crtc *crtc,
6405 struct drm_framebuffer *fb,
6406 struct drm_i915_gem_object *obj)
6407{
6408 return -ENODEV;
6409}
6410
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006411static int intel_crtc_page_flip(struct drm_crtc *crtc,
6412 struct drm_framebuffer *fb,
6413 struct drm_pending_vblank_event *event)
6414{
6415 struct drm_device *dev = crtc->dev;
6416 struct drm_i915_private *dev_priv = dev->dev_private;
6417 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00006418 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006419 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6420 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006421 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01006422 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006423
6424 work = kzalloc(sizeof *work, GFP_KERNEL);
6425 if (work == NULL)
6426 return -ENOMEM;
6427
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006428 work->event = event;
6429 work->dev = crtc->dev;
6430 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006431 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006432 INIT_WORK(&work->work, intel_unpin_work_fn);
6433
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006434 ret = drm_vblank_get(dev, intel_crtc->pipe);
6435 if (ret)
6436 goto free_work;
6437
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006438 /* We borrow the event spin lock for protecting unpin_work */
6439 spin_lock_irqsave(&dev->event_lock, flags);
6440 if (intel_crtc->unpin_work) {
6441 spin_unlock_irqrestore(&dev->event_lock, flags);
6442 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006443 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01006444
6445 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006446 return -EBUSY;
6447 }
6448 intel_crtc->unpin_work = work;
6449 spin_unlock_irqrestore(&dev->event_lock, flags);
6450
6451 intel_fb = to_intel_framebuffer(fb);
6452 obj = intel_fb->obj;
6453
Chris Wilson468f0b42010-05-27 13:18:13 +01006454 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006455
Jesse Barnes75dfca82010-02-10 15:09:44 -08006456 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00006457 drm_gem_object_reference(&work->old_fb_obj->base);
6458 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006459
6460 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01006461
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006462 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006463
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006464 work->enable_stall_check = true;
6465
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006466 /* Block clients from rendering to the new back buffer until
6467 * the flip occurs and the object is no longer visible.
6468 */
Chris Wilson05394f32010-11-08 19:18:58 +00006469 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006470
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006471 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
6472 if (ret)
6473 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006474
Chris Wilson7782de32011-07-08 12:22:41 +01006475 intel_disable_fbc(dev);
Chris Wilsonacb87df2012-05-03 15:47:57 +01006476 intel_mark_busy(dev, obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006477 mutex_unlock(&dev->struct_mutex);
6478
Jesse Barnese5510fa2010-07-01 16:48:37 -07006479 trace_i915_flip_request(intel_crtc->plane, obj);
6480
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006481 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01006482
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006483cleanup_pending:
6484 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00006485 drm_gem_object_unreference(&work->old_fb_obj->base);
6486 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01006487 mutex_unlock(&dev->struct_mutex);
6488
6489 spin_lock_irqsave(&dev->event_lock, flags);
6490 intel_crtc->unpin_work = NULL;
6491 spin_unlock_irqrestore(&dev->event_lock, flags);
6492
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006493 drm_vblank_put(dev, intel_crtc->pipe);
6494free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01006495 kfree(work);
6496
6497 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006498}
6499
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006500static void intel_sanitize_modesetting(struct drm_device *dev,
6501 int pipe, int plane)
6502{
6503 struct drm_i915_private *dev_priv = dev->dev_private;
6504 u32 reg, val;
Daniel Vettera9dcf842012-05-13 22:29:25 +02006505 int i;
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006506
Chris Wilsonf47166d2012-03-22 15:00:50 +00006507 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vettera9dcf842012-05-13 22:29:25 +02006508 for_each_pipe(i) {
6509 reg = PIPECONF(i);
Chris Wilsonf47166d2012-03-22 15:00:50 +00006510 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
6511 }
6512
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006513 if (HAS_PCH_SPLIT(dev))
6514 return;
6515
6516 /* Who knows what state these registers were left in by the BIOS or
6517 * grub?
6518 *
6519 * If we leave the registers in a conflicting state (e.g. with the
6520 * display plane reading from the other pipe than the one we intend
6521 * to use) then when we attempt to teardown the active mode, we will
6522 * not disable the pipes and planes in the correct order -- leaving
6523 * a plane reading from a disabled pipe and possibly leading to
6524 * undefined behaviour.
6525 */
6526
6527 reg = DSPCNTR(plane);
6528 val = I915_READ(reg);
6529
6530 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6531 return;
6532 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6533 return;
6534
6535 /* This display plane is active and attached to the other CPU pipe. */
6536 pipe = !pipe;
6537
6538 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006539 intel_disable_plane(dev_priv, plane, pipe);
6540 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006541}
Jesse Barnes79e53942008-11-07 14:24:08 -08006542
Chris Wilsonf6e5b162011-04-12 18:06:51 +01006543static void intel_crtc_reset(struct drm_crtc *crtc)
6544{
6545 struct drm_device *dev = crtc->dev;
6546 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6547
6548 /* Reset flags back to the 'unknown' status so that they
6549 * will be correctly set on the initial modeset.
6550 */
6551 intel_crtc->dpms_mode = -1;
6552
6553 /* We need to fix up any BIOS configuration that conflicts with
6554 * our expectations.
6555 */
6556 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
6557}
6558
6559static struct drm_crtc_helper_funcs intel_helper_funcs = {
6560 .dpms = intel_crtc_dpms,
6561 .mode_fixup = intel_crtc_mode_fixup,
6562 .mode_set = intel_crtc_mode_set,
6563 .mode_set_base = intel_pipe_set_base,
6564 .mode_set_base_atomic = intel_pipe_set_base_atomic,
6565 .load_lut = intel_crtc_load_lut,
6566 .disable = intel_crtc_disable,
6567};
6568
6569static const struct drm_crtc_funcs intel_crtc_funcs = {
6570 .reset = intel_crtc_reset,
6571 .cursor_set = intel_crtc_cursor_set,
6572 .cursor_move = intel_crtc_cursor_move,
6573 .gamma_set = intel_crtc_gamma_set,
6574 .set_config = drm_crtc_helper_set_config,
6575 .destroy = intel_crtc_destroy,
6576 .page_flip = intel_crtc_page_flip,
6577};
6578
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006579static void intel_pch_pll_init(struct drm_device *dev)
6580{
6581 drm_i915_private_t *dev_priv = dev->dev_private;
6582 int i;
6583
6584 if (dev_priv->num_pch_pll == 0) {
6585 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
6586 return;
6587 }
6588
6589 for (i = 0; i < dev_priv->num_pch_pll; i++) {
6590 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
6591 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
6592 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
6593 }
6594}
6595
Hannes Ederb358d0a2008-12-18 21:18:47 +01006596static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08006597{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006598 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006599 struct intel_crtc *intel_crtc;
6600 int i;
6601
6602 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6603 if (intel_crtc == NULL)
6604 return;
6605
6606 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6607
6608 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08006609 for (i = 0; i < 256; i++) {
6610 intel_crtc->lut_r[i] = i;
6611 intel_crtc->lut_g[i] = i;
6612 intel_crtc->lut_b[i] = i;
6613 }
6614
Jesse Barnes80824002009-09-10 15:28:06 -07006615 /* Swap pipes & planes for FBC on pre-965 */
6616 intel_crtc->pipe = pipe;
6617 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01006618 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006619 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01006620 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07006621 }
6622
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006623 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6624 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6625 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6626 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6627
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006628 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00006629 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes5a354202011-06-24 12:19:22 -07006630 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006631
6632 if (HAS_PCH_SPLIT(dev)) {
6633 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6634 intel_helper_funcs.commit = ironlake_crtc_commit;
6635 } else {
6636 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6637 intel_helper_funcs.commit = i9xx_crtc_commit;
6638 }
6639
Jesse Barnes79e53942008-11-07 14:24:08 -08006640 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6641
Jesse Barnes652c3932009-08-17 13:31:43 -07006642 intel_crtc->busy = false;
6643
6644 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6645 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006646}
6647
Carl Worth08d7b3d2009-04-29 14:43:54 -07006648int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00006649 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07006650{
Carl Worth08d7b3d2009-04-29 14:43:54 -07006651 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02006652 struct drm_mode_object *drmmode_obj;
6653 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006654
Daniel Vetter1cff8f62012-04-24 09:55:08 +02006655 if (!drm_core_check_feature(dev, DRIVER_MODESET))
6656 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006657
Daniel Vetterc05422d2009-08-11 16:05:30 +02006658 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6659 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07006660
Daniel Vetterc05422d2009-08-11 16:05:30 +02006661 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07006662 DRM_ERROR("no such CRTC id\n");
6663 return -EINVAL;
6664 }
6665
Daniel Vetterc05422d2009-08-11 16:05:30 +02006666 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6667 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006668
Daniel Vetterc05422d2009-08-11 16:05:30 +02006669 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006670}
6671
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08006672static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006673{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006674 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006675 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006676 int entry = 0;
6677
Chris Wilson4ef69c72010-09-09 15:14:28 +01006678 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6679 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006680 index_mask |= (1 << entry);
6681 entry++;
6682 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01006683
Jesse Barnes79e53942008-11-07 14:24:08 -08006684 return index_mask;
6685}
6686
Chris Wilson4d302442010-12-14 19:21:29 +00006687static bool has_edp_a(struct drm_device *dev)
6688{
6689 struct drm_i915_private *dev_priv = dev->dev_private;
6690
6691 if (!IS_MOBILE(dev))
6692 return false;
6693
6694 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6695 return false;
6696
6697 if (IS_GEN5(dev) &&
6698 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6699 return false;
6700
6701 return true;
6702}
6703
Jesse Barnes79e53942008-11-07 14:24:08 -08006704static void intel_setup_outputs(struct drm_device *dev)
6705{
Eric Anholt725e30a2009-01-22 13:01:02 -08006706 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006707 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006708 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00006709 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08006710
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00006711 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006712 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6713 /* disable the panel fitter on everything but LVDS */
6714 I915_WRITE(PFIT_CONTROL, 0);
6715 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006716
Eric Anholtbad720f2009-10-22 16:11:14 -07006717 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006718 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006719
Chris Wilson4d302442010-12-14 19:21:29 +00006720 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006721 intel_dp_init(dev, DP_A);
6722
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006723 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6724 intel_dp_init(dev, PCH_DP_D);
6725 }
6726
6727 intel_crt_init(dev);
6728
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03006729 if (IS_HASWELL(dev)) {
6730 int found;
6731
6732 /* Haswell uses DDI functions to detect digital outputs */
6733 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
6734 /* DDI A only supports eDP */
6735 if (found)
6736 intel_ddi_init(dev, PORT_A);
6737
6738 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
6739 * register */
6740 found = I915_READ(SFUSE_STRAP);
6741
6742 if (found & SFUSE_STRAP_DDIB_DETECTED)
6743 intel_ddi_init(dev, PORT_B);
6744 if (found & SFUSE_STRAP_DDIC_DETECTED)
6745 intel_ddi_init(dev, PORT_C);
6746 if (found & SFUSE_STRAP_DDID_DETECTED)
6747 intel_ddi_init(dev, PORT_D);
6748 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006749 int found;
6750
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006751 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08006752 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01006753 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006754 if (!found)
6755 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006756 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
6757 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006758 }
6759
6760 if (I915_READ(HDMIC) & PORT_DETECTED)
6761 intel_hdmi_init(dev, HDMIC);
6762
6763 if (I915_READ(HDMID) & PORT_DETECTED)
6764 intel_hdmi_init(dev, HDMID);
6765
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006766 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6767 intel_dp_init(dev, PCH_DP_C);
6768
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006769 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006770 intel_dp_init(dev, PCH_DP_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07006771 } else if (IS_VALLEYVIEW(dev)) {
6772 int found;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006773
Jesse Barnes4a87d652012-06-15 11:55:16 -07006774 if (I915_READ(SDVOB) & PORT_DETECTED) {
6775 /* SDVOB multiplex with HDMIB */
6776 found = intel_sdvo_init(dev, SDVOB, true);
6777 if (!found)
6778 intel_hdmi_init(dev, SDVOB);
6779 if (!found && (I915_READ(DP_B) & DP_DETECTED))
6780 intel_dp_init(dev, DP_B);
6781 }
6782
6783 if (I915_READ(SDVOC) & PORT_DETECTED)
6784 intel_hdmi_init(dev, SDVOC);
6785
6786 /* Shares lanes with HDMI on SDVOC */
6787 if (I915_READ(DP_C) & DP_DETECTED)
6788 intel_dp_init(dev, DP_C);
Zhenyu Wang103a1962009-11-27 11:44:36 +08006789 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08006790 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08006791
Eric Anholt725e30a2009-01-22 13:01:02 -08006792 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006793 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01006794 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006795 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6796 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006797 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006798 }
Ma Ling27185ae2009-08-24 13:50:23 +08006799
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006800 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6801 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006802 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006803 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006804 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006805
6806 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006807
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006808 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6809 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01006810 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006811 }
Ma Ling27185ae2009-08-24 13:50:23 +08006812
6813 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6814
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006815 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6816 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006817 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006818 }
6819 if (SUPPORTS_INTEGRATED_DP(dev)) {
6820 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006821 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006822 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006823 }
Ma Ling27185ae2009-08-24 13:50:23 +08006824
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006825 if (SUPPORTS_INTEGRATED_DP(dev) &&
6826 (I915_READ(DP_D) & DP_DETECTED)) {
6827 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006828 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006829 }
Eric Anholtbad720f2009-10-22 16:11:14 -07006830 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006831 intel_dvo_init(dev);
6832
Zhenyu Wang103a1962009-11-27 11:44:36 +08006833 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006834 intel_tv_init(dev);
6835
Chris Wilson4ef69c72010-09-09 15:14:28 +01006836 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6837 encoder->base.possible_crtcs = encoder->crtc_mask;
6838 encoder->base.possible_clones =
6839 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08006840 }
Chris Wilson47356eb2011-01-11 17:06:04 +00006841
Chris Wilson2c7111d2011-03-29 10:40:27 +01006842 /* disable all the possible outputs/crtcs before entering KMS mode */
6843 drm_helper_disable_unused_functions(dev);
Keith Packard9fb526d2011-09-26 22:24:57 -07006844
6845 if (HAS_PCH_SPLIT(dev))
6846 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006847}
6848
6849static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6850{
6851 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006852
6853 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006854 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006855
6856 kfree(intel_fb);
6857}
6858
6859static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00006860 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006861 unsigned int *handle)
6862{
6863 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006864 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006865
Chris Wilson05394f32010-11-08 19:18:58 +00006866 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08006867}
6868
6869static const struct drm_framebuffer_funcs intel_fb_funcs = {
6870 .destroy = intel_user_framebuffer_destroy,
6871 .create_handle = intel_user_framebuffer_create_handle,
6872};
6873
Dave Airlie38651672010-03-30 05:34:13 +00006874int intel_framebuffer_init(struct drm_device *dev,
6875 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006876 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00006877 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08006878{
Jesse Barnes79e53942008-11-07 14:24:08 -08006879 int ret;
6880
Chris Wilson05394f32010-11-08 19:18:58 +00006881 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01006882 return -EINVAL;
6883
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006884 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01006885 return -EINVAL;
6886
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006887 switch (mode_cmd->pixel_format) {
Ville Syrjälä04b39242011-11-17 18:05:13 +02006888 case DRM_FORMAT_RGB332:
6889 case DRM_FORMAT_RGB565:
6890 case DRM_FORMAT_XRGB8888:
Jesse Barnesb250da72012-03-07 08:49:29 -08006891 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02006892 case DRM_FORMAT_ARGB8888:
6893 case DRM_FORMAT_XRGB2101010:
6894 case DRM_FORMAT_ARGB2101010:
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006895 /* RGB formats are common across chipsets */
Jesse Barnesb5626742011-06-24 12:19:27 -07006896 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02006897 case DRM_FORMAT_YUYV:
6898 case DRM_FORMAT_UYVY:
6899 case DRM_FORMAT_YVYU:
6900 case DRM_FORMAT_VYUY:
Chris Wilson57cd6502010-08-08 12:34:44 +01006901 break;
6902 default:
Eugeni Dodonovaca25842012-01-17 15:25:45 -02006903 DRM_DEBUG_KMS("unsupported pixel format %u\n",
6904 mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01006905 return -EINVAL;
6906 }
6907
Jesse Barnes79e53942008-11-07 14:24:08 -08006908 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6909 if (ret) {
6910 DRM_ERROR("framebuffer init failed %d\n", ret);
6911 return ret;
6912 }
6913
6914 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08006915 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006916 return 0;
6917}
6918
Jesse Barnes79e53942008-11-07 14:24:08 -08006919static struct drm_framebuffer *
6920intel_user_framebuffer_create(struct drm_device *dev,
6921 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006922 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08006923{
Chris Wilson05394f32010-11-08 19:18:58 +00006924 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006925
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006926 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
6927 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00006928 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006929 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08006930
Chris Wilsond2dff872011-04-19 08:36:26 +01006931 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08006932}
6933
Jesse Barnes79e53942008-11-07 14:24:08 -08006934static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006935 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006936 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08006937};
6938
Jesse Barnese70236a2009-09-21 10:42:27 -07006939/* Set up chip specific display functions */
6940static void intel_init_display(struct drm_device *dev)
6941{
6942 struct drm_i915_private *dev_priv = dev->dev_private;
6943
6944 /* We always want a DPMS function */
Eric Anholtf564048e2011-03-30 13:01:02 -07006945 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006946 dev_priv->display.dpms = ironlake_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07006947 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006948 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07006949 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07006950 } else {
Jesse Barnese70236a2009-09-21 10:42:27 -07006951 dev_priv->display.dpms = i9xx_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07006952 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006953 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07006954 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07006955 }
Jesse Barnese70236a2009-09-21 10:42:27 -07006956
Jesse Barnese70236a2009-09-21 10:42:27 -07006957 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006958 if (IS_VALLEYVIEW(dev))
6959 dev_priv->display.get_display_clock_speed =
6960 valleyview_get_display_clock_speed;
6961 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07006962 dev_priv->display.get_display_clock_speed =
6963 i945_get_display_clock_speed;
6964 else if (IS_I915G(dev))
6965 dev_priv->display.get_display_clock_speed =
6966 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006967 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006968 dev_priv->display.get_display_clock_speed =
6969 i9xx_misc_get_display_clock_speed;
6970 else if (IS_I915GM(dev))
6971 dev_priv->display.get_display_clock_speed =
6972 i915gm_get_display_clock_speed;
6973 else if (IS_I865G(dev))
6974 dev_priv->display.get_display_clock_speed =
6975 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02006976 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006977 dev_priv->display.get_display_clock_speed =
6978 i855_get_display_clock_speed;
6979 else /* 852, 830 */
6980 dev_priv->display.get_display_clock_speed =
6981 i830_get_display_clock_speed;
6982
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006983 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01006984 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07006985 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08006986 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08006987 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07006988 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08006989 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07006990 } else if (IS_IVYBRIDGE(dev)) {
6991 /* FIXME: detect B0+ stepping and use auto training */
6992 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08006993 dev_priv->display.write_eld = ironlake_write_eld;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03006994 } else if (IS_HASWELL(dev)) {
6995 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Eugeni Dodonov4abb3c82012-05-09 15:37:22 -03006996 dev_priv->display.write_eld = ironlake_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006997 } else
6998 dev_priv->display.update_wm = NULL;
Jesse Barnesceb04242012-03-28 13:39:22 -07006999 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes575155a2012-03-28 13:39:37 -07007000 dev_priv->display.force_wake_get = vlv_force_wake_get;
7001 dev_priv->display.force_wake_put = vlv_force_wake_put;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007002 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08007003 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07007004 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007005
7006 /* Default just returns -ENODEV to indicate unsupported */
7007 dev_priv->display.queue_flip = intel_default_queue_flip;
7008
7009 switch (INTEL_INFO(dev)->gen) {
7010 case 2:
7011 dev_priv->display.queue_flip = intel_gen2_queue_flip;
7012 break;
7013
7014 case 3:
7015 dev_priv->display.queue_flip = intel_gen3_queue_flip;
7016 break;
7017
7018 case 4:
7019 case 5:
7020 dev_priv->display.queue_flip = intel_gen4_queue_flip;
7021 break;
7022
7023 case 6:
7024 dev_priv->display.queue_flip = intel_gen6_queue_flip;
7025 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007026 case 7:
7027 dev_priv->display.queue_flip = intel_gen7_queue_flip;
7028 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007029 }
Jesse Barnese70236a2009-09-21 10:42:27 -07007030}
7031
Jesse Barnesb690e962010-07-19 13:53:12 -07007032/*
7033 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
7034 * resume, or other times. This quirk makes sure that's the case for
7035 * affected systems.
7036 */
Akshay Joshi0206e352011-08-16 15:34:10 -04007037static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07007038{
7039 struct drm_i915_private *dev_priv = dev->dev_private;
7040
7041 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02007042 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07007043}
7044
Keith Packard435793d2011-07-12 14:56:22 -07007045/*
7046 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
7047 */
7048static void quirk_ssc_force_disable(struct drm_device *dev)
7049{
7050 struct drm_i915_private *dev_priv = dev->dev_private;
7051 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02007052 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07007053}
7054
Carsten Emde4dca20e2012-03-15 15:56:26 +01007055/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01007056 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
7057 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01007058 */
7059static void quirk_invert_brightness(struct drm_device *dev)
7060{
7061 struct drm_i915_private *dev_priv = dev->dev_private;
7062 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02007063 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07007064}
7065
7066struct intel_quirk {
7067 int device;
7068 int subsystem_vendor;
7069 int subsystem_device;
7070 void (*hook)(struct drm_device *dev);
7071};
7072
Ben Widawskyc43b5632012-04-16 14:07:40 -07007073static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07007074 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04007075 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07007076
7077 /* Thinkpad R31 needs pipe A force quirk */
7078 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
7079 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
7080 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
7081
7082 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
7083 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
7084 /* ThinkPad X40 needs pipe A force quirk */
7085
7086 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
7087 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
7088
7089 /* 855 & before need to leave pipe A & dpll A up */
7090 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7091 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07007092
7093 /* Lenovo U160 cannot use SSC on LVDS */
7094 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02007095
7096 /* Sony Vaio Y cannot use SSC on LVDS */
7097 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01007098
7099 /* Acer Aspire 5734Z must invert backlight brightness */
7100 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07007101};
7102
7103static void intel_init_quirks(struct drm_device *dev)
7104{
7105 struct pci_dev *d = dev->pdev;
7106 int i;
7107
7108 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
7109 struct intel_quirk *q = &intel_quirks[i];
7110
7111 if (d->device == q->device &&
7112 (d->subsystem_vendor == q->subsystem_vendor ||
7113 q->subsystem_vendor == PCI_ANY_ID) &&
7114 (d->subsystem_device == q->subsystem_device ||
7115 q->subsystem_device == PCI_ANY_ID))
7116 q->hook(dev);
7117 }
7118}
7119
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007120/* Disable the VGA plane that we never use */
7121static void i915_disable_vga(struct drm_device *dev)
7122{
7123 struct drm_i915_private *dev_priv = dev->dev_private;
7124 u8 sr1;
7125 u32 vga_reg;
7126
7127 if (HAS_PCH_SPLIT(dev))
7128 vga_reg = CPU_VGACNTRL;
7129 else
7130 vga_reg = VGACNTRL;
7131
7132 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07007133 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007134 sr1 = inb(VGA_SR_DATA);
7135 outb(sr1 | 1<<5, VGA_SR_DATA);
7136 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
7137 udelay(300);
7138
7139 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
7140 POSTING_READ(vga_reg);
7141}
7142
Jesse Barnesf82cfb62012-04-11 09:23:35 -07007143static void ivb_pch_pwm_override(struct drm_device *dev)
7144{
7145 struct drm_i915_private *dev_priv = dev->dev_private;
7146
7147 /*
7148 * IVB has CPU eDP backlight regs too, set things up to let the
7149 * PCH regs control the backlight
7150 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02007151 I915_WRITE(BLC_PWM_CPU_CTL2, BLM_PWM_ENABLE);
Jesse Barnesf82cfb62012-04-11 09:23:35 -07007152 I915_WRITE(BLC_PWM_CPU_CTL, 0);
Daniel Vetter7cf41602012-06-05 10:07:09 +02007153 I915_WRITE(BLC_PWM_PCH_CTL1, BLM_PCH_PWM_ENABLE | BLM_PCH_OVERRIDE_ENABLE);
Jesse Barnesf82cfb62012-04-11 09:23:35 -07007154}
7155
Daniel Vetterf8175862012-04-10 15:50:11 +02007156void intel_modeset_init_hw(struct drm_device *dev)
7157{
7158 struct drm_i915_private *dev_priv = dev->dev_private;
7159
7160 intel_init_clock_gating(dev);
7161
7162 if (IS_IRONLAKE_M(dev)) {
7163 ironlake_enable_drps(dev);
Chris Wilson1833b132012-05-09 11:56:28 +01007164 ironlake_enable_rc6(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +02007165 intel_init_emon(dev);
7166 }
7167
Jesse Barnesb6834bd2012-04-11 09:23:33 -07007168 if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
Daniel Vetterf8175862012-04-10 15:50:11 +02007169 gen6_enable_rps(dev_priv);
7170 gen6_update_ring_freq(dev_priv);
7171 }
Jesse Barnesf82cfb62012-04-11 09:23:35 -07007172
7173 if (IS_IVYBRIDGE(dev))
7174 ivb_pch_pwm_override(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +02007175}
7176
Jesse Barnes79e53942008-11-07 14:24:08 -08007177void intel_modeset_init(struct drm_device *dev)
7178{
Jesse Barnes652c3932009-08-17 13:31:43 -07007179 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08007180 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007181
7182 drm_mode_config_init(dev);
7183
7184 dev->mode_config.min_width = 0;
7185 dev->mode_config.min_height = 0;
7186
Dave Airlie019d96c2011-09-29 16:20:42 +01007187 dev->mode_config.preferred_depth = 24;
7188 dev->mode_config.prefer_shadow = 1;
7189
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02007190 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08007191
Jesse Barnesb690e962010-07-19 13:53:12 -07007192 intel_init_quirks(dev);
7193
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007194 intel_init_pm(dev);
7195
Eugeni Dodonov45244b82012-05-09 15:37:20 -03007196 intel_prepare_ddi(dev);
7197
Jesse Barnese70236a2009-09-21 10:42:27 -07007198 intel_init_display(dev);
7199
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007200 if (IS_GEN2(dev)) {
7201 dev->mode_config.max_width = 2048;
7202 dev->mode_config.max_height = 2048;
7203 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07007204 dev->mode_config.max_width = 4096;
7205 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08007206 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007207 dev->mode_config.max_width = 8192;
7208 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08007209 }
Daniel Vetterdd2757f2012-06-07 15:55:57 +02007210 dev->mode_config.fb_base = dev_priv->mm.gtt_base_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08007211
Zhao Yakui28c97732009-10-09 11:39:41 +08007212 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10007213 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08007214
Dave Airliea3524f12010-06-06 18:59:41 +10007215 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007216 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08007217 ret = intel_plane_init(dev, i);
7218 if (ret)
7219 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08007220 }
7221
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007222 intel_pch_pll_init(dev);
7223
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007224 /* Just disable it once at startup */
7225 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007226 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007227
Jesse Barnes652c3932009-08-17 13:31:43 -07007228 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
7229 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
7230 (unsigned long)dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01007231}
7232
7233void intel_modeset_gem_init(struct drm_device *dev)
7234{
Chris Wilson1833b132012-05-09 11:56:28 +01007235 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02007236
7237 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007238}
7239
7240void intel_modeset_cleanup(struct drm_device *dev)
7241{
Jesse Barnes652c3932009-08-17 13:31:43 -07007242 struct drm_i915_private *dev_priv = dev->dev_private;
7243 struct drm_crtc *crtc;
7244 struct intel_crtc *intel_crtc;
7245
Keith Packardf87ea762010-10-03 19:36:26 -07007246 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007247 mutex_lock(&dev->struct_mutex);
7248
Jesse Barnes723bfd72010-10-07 16:01:13 -07007249 intel_unregister_dsm_handler();
7250
7251
Jesse Barnes652c3932009-08-17 13:31:43 -07007252 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7253 /* Skip inactive CRTCs */
7254 if (!crtc->fb)
7255 continue;
7256
7257 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02007258 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007259 }
7260
Chris Wilson973d04f2011-07-08 12:22:37 +01007261 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07007262
Jesse Barnesf97108d2010-01-29 11:27:07 -08007263 if (IS_IRONLAKE_M(dev))
7264 ironlake_disable_drps(dev);
Jesse Barnesb6834bd2012-04-11 09:23:33 -07007265 if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev))
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007266 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007267
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007268 if (IS_IRONLAKE_M(dev))
7269 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00007270
Jesse Barnes57f350b2012-03-28 13:39:25 -07007271 if (IS_VALLEYVIEW(dev))
7272 vlv_init_dpio(dev);
7273
Kristian Høgsberg69341a52009-11-11 12:19:17 -05007274 mutex_unlock(&dev->struct_mutex);
7275
Daniel Vetter6c0d93502010-08-20 18:26:46 +02007276 /* Disable the irq before mode object teardown, for the irq might
7277 * enqueue unpin/hotplug work. */
7278 drm_irq_uninstall(dev);
7279 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02007280 cancel_work_sync(&dev_priv->rps_work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02007281
Chris Wilson1630fe72011-07-08 12:22:42 +01007282 /* flush any delayed tasks or pending work */
7283 flush_scheduled_work();
7284
Daniel Vetter3dec0092010-08-20 21:40:52 +02007285 /* Shut off idle work before the crtcs get freed. */
7286 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7287 intel_crtc = to_intel_crtc(crtc);
7288 del_timer_sync(&intel_crtc->idle_timer);
7289 }
7290 del_timer_sync(&dev_priv->idle_timer);
7291 cancel_work_sync(&dev_priv->idle_work);
7292
Jesse Barnes79e53942008-11-07 14:24:08 -08007293 drm_mode_config_cleanup(dev);
7294}
7295
Dave Airlie28d52042009-09-21 14:33:58 +10007296/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08007297 * Return which encoder is currently attached for connector.
7298 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01007299struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08007300{
Chris Wilsondf0e9242010-09-09 16:20:55 +01007301 return &intel_attached_encoder(connector)->base;
7302}
Jesse Barnes79e53942008-11-07 14:24:08 -08007303
Chris Wilsondf0e9242010-09-09 16:20:55 +01007304void intel_connector_attach_encoder(struct intel_connector *connector,
7305 struct intel_encoder *encoder)
7306{
7307 connector->encoder = encoder;
7308 drm_mode_connector_attach_encoder(&connector->base,
7309 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007310}
Dave Airlie28d52042009-09-21 14:33:58 +10007311
7312/*
7313 * set vga decode state - true == enable VGA decode
7314 */
7315int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
7316{
7317 struct drm_i915_private *dev_priv = dev->dev_private;
7318 u16 gmch_ctrl;
7319
7320 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
7321 if (state)
7322 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
7323 else
7324 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
7325 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
7326 return 0;
7327}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007328
7329#ifdef CONFIG_DEBUG_FS
7330#include <linux/seq_file.h>
7331
7332struct intel_display_error_state {
7333 struct intel_cursor_error_state {
7334 u32 control;
7335 u32 position;
7336 u32 base;
7337 u32 size;
7338 } cursor[2];
7339
7340 struct intel_pipe_error_state {
7341 u32 conf;
7342 u32 source;
7343
7344 u32 htotal;
7345 u32 hblank;
7346 u32 hsync;
7347 u32 vtotal;
7348 u32 vblank;
7349 u32 vsync;
7350 } pipe[2];
7351
7352 struct intel_plane_error_state {
7353 u32 control;
7354 u32 stride;
7355 u32 size;
7356 u32 pos;
7357 u32 addr;
7358 u32 surface;
7359 u32 tile_offset;
7360 } plane[2];
7361};
7362
7363struct intel_display_error_state *
7364intel_display_capture_error_state(struct drm_device *dev)
7365{
Akshay Joshi0206e352011-08-16 15:34:10 -04007366 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007367 struct intel_display_error_state *error;
7368 int i;
7369
7370 error = kmalloc(sizeof(*error), GFP_ATOMIC);
7371 if (error == NULL)
7372 return NULL;
7373
7374 for (i = 0; i < 2; i++) {
7375 error->cursor[i].control = I915_READ(CURCNTR(i));
7376 error->cursor[i].position = I915_READ(CURPOS(i));
7377 error->cursor[i].base = I915_READ(CURBASE(i));
7378
7379 error->plane[i].control = I915_READ(DSPCNTR(i));
7380 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
7381 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04007382 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007383 error->plane[i].addr = I915_READ(DSPADDR(i));
7384 if (INTEL_INFO(dev)->gen >= 4) {
7385 error->plane[i].surface = I915_READ(DSPSURF(i));
7386 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
7387 }
7388
7389 error->pipe[i].conf = I915_READ(PIPECONF(i));
7390 error->pipe[i].source = I915_READ(PIPESRC(i));
7391 error->pipe[i].htotal = I915_READ(HTOTAL(i));
7392 error->pipe[i].hblank = I915_READ(HBLANK(i));
7393 error->pipe[i].hsync = I915_READ(HSYNC(i));
7394 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
7395 error->pipe[i].vblank = I915_READ(VBLANK(i));
7396 error->pipe[i].vsync = I915_READ(VSYNC(i));
7397 }
7398
7399 return error;
7400}
7401
7402void
7403intel_display_print_error_state(struct seq_file *m,
7404 struct drm_device *dev,
7405 struct intel_display_error_state *error)
7406{
7407 int i;
7408
7409 for (i = 0; i < 2; i++) {
7410 seq_printf(m, "Pipe [%d]:\n", i);
7411 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
7412 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
7413 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
7414 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
7415 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
7416 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
7417 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
7418 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
7419
7420 seq_printf(m, "Plane [%d]:\n", i);
7421 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
7422 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
7423 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
7424 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
7425 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
7426 if (INTEL_INFO(dev)->gen >= 4) {
7427 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
7428 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
7429 }
7430
7431 seq_printf(m, "Cursor [%d]:\n", i);
7432 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
7433 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
7434 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
7435 }
7436}
7437#endif