blob: 599361466a24c6bc6a31056bfacb712588550e1c [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020097
98/*
99 * Copy from radeon_drv.h so we don't have to include both and have conflicting
100 * symbol;
101 */
102#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
Jerome Glisse225758d2010-03-09 14:45:10 +0000103#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100104/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105#define RADEON_IB_POOL_SIZE 16
Michael Wittenc245cb92011-09-16 20:45:30 +0000106#define RADEON_DEBUGFS_MAX_COMPONENTS 32
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200107#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000108#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110/*
111 * Errata workarounds.
112 */
113enum radeon_pll_errata {
114 CHIP_ERRATA_R300_CG = 0x00000001,
115 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
116 CHIP_ERRATA_PLL_DELAY = 0x00000004
117};
118
119
120struct radeon_device;
121
122
123/*
124 * BIOS.
125 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000126#define ATRM_BIOS_PAGE 4096
127
Dave Airlie8edb3812010-03-01 21:50:01 +1100128#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000129bool radeon_atrm_supported(struct pci_dev *pdev);
130int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100131#else
132static inline bool radeon_atrm_supported(struct pci_dev *pdev)
133{
134 return false;
135}
136
137static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
138 return -EINVAL;
139}
140#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200141bool radeon_get_bios(struct radeon_device *rdev);
142
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000143
144/*
145 * Dummy page
146 */
147struct radeon_dummy_page {
148 struct page *page;
149 dma_addr_t addr;
150};
151int radeon_dummy_page_init(struct radeon_device *rdev);
152void radeon_dummy_page_fini(struct radeon_device *rdev);
153
154
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200155/*
156 * Clocks
157 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200158struct radeon_clock {
159 struct radeon_pll p1pll;
160 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500161 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200162 struct radeon_pll spll;
163 struct radeon_pll mpll;
164 /* 10 Khz units */
165 uint32_t default_mclk;
166 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500167 uint32_t default_dispclk;
168 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400169 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200170};
171
Rafał Miłecki74338742009-11-03 00:53:02 +0100172/*
173 * Power management
174 */
175int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500176void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100177void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400178void radeon_pm_suspend(struct radeon_device *rdev);
179void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500180void radeon_combios_get_power_modes(struct radeon_device *rdev);
181void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400182void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucheree4017f2011-06-23 12:19:32 -0400183int radeon_atom_get_max_vddc(struct radeon_device *rdev, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400184void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500185extern int rv6xx_get_temp(struct radeon_device *rdev);
186extern int rv770_get_temp(struct radeon_device *rdev);
187extern int evergreen_get_temp(struct radeon_device *rdev);
188extern int sumo_get_temp(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000189
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190/*
191 * Fences.
192 */
193struct radeon_fence_driver {
194 uint32_t scratch_reg;
195 atomic_t seq;
196 uint32_t last_seq;
Jerome Glisse225758d2010-03-09 14:45:10 +0000197 unsigned long last_jiffies;
198 unsigned long last_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199 wait_queue_head_t queue;
200 rwlock_t lock;
201 struct list_head created;
202 struct list_head emited;
203 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100204 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200205};
206
207struct radeon_fence {
208 struct radeon_device *rdev;
209 struct kref kref;
210 struct list_head list;
211 /* protected by radeon_fence.lock */
212 uint32_t seq;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200213 bool emited;
214 bool signaled;
215};
216
217int radeon_fence_driver_init(struct radeon_device *rdev);
218void radeon_fence_driver_fini(struct radeon_device *rdev);
219int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
220int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
221void radeon_fence_process(struct radeon_device *rdev);
222bool radeon_fence_signaled(struct radeon_fence *fence);
223int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
224int radeon_fence_wait_next(struct radeon_device *rdev);
225int radeon_fence_wait_last(struct radeon_device *rdev);
226struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
227void radeon_fence_unref(struct radeon_fence **fence);
228
Dave Airliee024e112009-06-24 09:48:08 +1000229/*
230 * Tiling registers
231 */
232struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100233 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000234};
235
236#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200237
238/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100239 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200240 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100241struct radeon_mman {
242 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000243 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100244 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100245 bool mem_global_referenced;
246 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100247};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200248
Jerome Glisse4c788672009-11-20 14:29:23 +0100249struct radeon_bo {
250 /* Protected by gem.mutex */
251 struct list_head list;
252 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100253 u32 placements[3];
254 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100255 struct ttm_buffer_object tbo;
256 struct ttm_bo_kmap_obj kmap;
257 unsigned pin_count;
258 void *kptr;
259 u32 tiling_flags;
260 u32 pitch;
261 int surface_reg;
262 /* Constant after initialization */
263 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100264 struct drm_gem_object gem_base;
Jerome Glisse4c788672009-11-20 14:29:23 +0100265};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100266#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100267
268struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000269 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100270 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200271 uint64_t gpu_offset;
272 unsigned rdomain;
273 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100274 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200275};
276
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200277/*
278 * GEM objects.
279 */
280struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100281 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200282 struct list_head objects;
283};
284
285int radeon_gem_init(struct radeon_device *rdev);
286void radeon_gem_fini(struct radeon_device *rdev);
287int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100288 int alignment, int initial_domain,
289 bool discardable, bool kernel,
290 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200291int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
292 uint64_t *gpu_addr);
293void radeon_gem_object_unpin(struct drm_gem_object *obj);
294
Dave Airlieff72145b2011-02-07 12:16:14 +1000295int radeon_mode_dumb_create(struct drm_file *file_priv,
296 struct drm_device *dev,
297 struct drm_mode_create_dumb *args);
298int radeon_mode_dumb_mmap(struct drm_file *filp,
299 struct drm_device *dev,
300 uint32_t handle, uint64_t *offset_p);
301int radeon_mode_dumb_destroy(struct drm_file *file_priv,
302 struct drm_device *dev,
303 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200304
305/*
306 * GART structures, functions & helpers
307 */
308struct radeon_mc;
309
Matt Turnera77f1712009-10-14 00:34:41 -0400310#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000311#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400312#define RADEON_GPU_PAGE_SHIFT 12
Matt Turnera77f1712009-10-14 00:34:41 -0400313
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200314struct radeon_gart {
315 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400316 struct radeon_bo *robj;
317 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200318 unsigned num_gpu_pages;
319 unsigned num_cpu_pages;
320 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200321 struct page **pages;
322 dma_addr_t *pages_addr;
323 bool ready;
324};
325
326int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
327void radeon_gart_table_ram_free(struct radeon_device *rdev);
328int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
329void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400330int radeon_gart_table_vram_pin(struct radeon_device *rdev);
331void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200332int radeon_gart_init(struct radeon_device *rdev);
333void radeon_gart_fini(struct radeon_device *rdev);
334void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
335 int pages);
336int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500337 int pages, struct page **pagelist,
338 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400339void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200340
341
342/*
343 * GPU MC structures, functions & helpers
344 */
345struct radeon_mc {
346 resource_size_t aper_size;
347 resource_size_t aper_base;
348 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000349 /* for some chips with <= 32MB we need to lie
350 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000351 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000352 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000353 u64 gtt_size;
354 u64 gtt_start;
355 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000356 u64 vram_start;
357 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200358 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000359 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200360 int vram_mtrr;
361 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000362 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400363 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200364};
365
Alex Deucher06b64762010-01-05 11:27:29 -0500366bool radeon_combios_sideport_present(struct radeon_device *rdev);
367bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200368
369/*
370 * GPU scratch registers structures, functions & helpers
371 */
372struct radeon_scratch {
373 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400374 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200375 bool free[32];
376 uint32_t reg[32];
377};
378
379int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
380void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
381
382
383/*
384 * IRQS.
385 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500386
387struct radeon_unpin_work {
388 struct work_struct work;
389 struct radeon_device *rdev;
390 int crtc_id;
391 struct radeon_fence *fence;
392 struct drm_pending_vblank_event *event;
393 struct radeon_bo *old_rbo;
394 u64 new_crtc_base;
395};
396
397struct r500_irq_stat_regs {
398 u32 disp_int;
399};
400
401struct r600_irq_stat_regs {
402 u32 disp_int;
403 u32 disp_int_cont;
404 u32 disp_int_cont2;
405 u32 d1grph_int;
406 u32 d2grph_int;
407};
408
409struct evergreen_irq_stat_regs {
410 u32 disp_int;
411 u32 disp_int_cont;
412 u32 disp_int_cont2;
413 u32 disp_int_cont3;
414 u32 disp_int_cont4;
415 u32 disp_int_cont5;
416 u32 d1grph_int;
417 u32 d2grph_int;
418 u32 d3grph_int;
419 u32 d4grph_int;
420 u32 d5grph_int;
421 u32 d6grph_int;
422};
423
424union radeon_irq_stat_regs {
425 struct r500_irq_stat_regs r500;
426 struct r600_irq_stat_regs r600;
427 struct evergreen_irq_stat_regs evergreen;
428};
429
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400430#define RADEON_MAX_HPD_PINS 6
431#define RADEON_MAX_CRTCS 6
432#define RADEON_MAX_HDMI_BLOCKS 2
433
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200434struct radeon_irq {
435 bool installed;
436 bool sw_int;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400437 bool crtc_vblank_int[RADEON_MAX_CRTCS];
438 bool pflip[RADEON_MAX_CRTCS];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100439 wait_queue_head_t vblank_queue;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400440 bool hpd[RADEON_MAX_HPD_PINS];
Alex Deucher2031f772010-04-22 12:52:11 -0400441 bool gui_idle;
442 bool gui_idle_acked;
443 wait_queue_head_t idle_queue;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400444 bool hdmi[RADEON_MAX_HDMI_BLOCKS];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000445 spinlock_t sw_lock;
446 int sw_refcount;
Alex Deucher6f34be52010-11-21 10:59:01 -0500447 union radeon_irq_stat_regs stat_regs;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400448 spinlock_t pflip_lock[RADEON_MAX_CRTCS];
449 int pflip_refcount[RADEON_MAX_CRTCS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200450};
451
452int radeon_irq_kms_init(struct radeon_device *rdev);
453void radeon_irq_kms_fini(struct radeon_device *rdev);
Dave Airlie1614f8b2009-12-01 16:04:56 +1000454void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
455void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -0500456void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
457void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200458
459/*
460 * CP & ring.
461 */
462struct radeon_ib {
463 struct list_head list;
Jerome Glissee8217672010-02-15 21:36:13 +0100464 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200465 uint64_t gpu_addr;
466 struct radeon_fence *fence;
Jerome Glissee8217672010-02-15 21:36:13 +0100467 uint32_t *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200468 uint32_t length_dw;
Jerome Glissee8217672010-02-15 21:36:13 +0100469 bool free;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200470};
471
Dave Airlieecb114a2009-09-15 11:12:56 +1000472/*
473 * locking -
474 * mutex protects scheduled_ibs, ready, alloc_bm
475 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200476struct radeon_ib_pool {
477 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100478 struct radeon_bo *robj;
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100479 struct list_head bogus_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200480 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
481 bool ready;
Jerome Glissee8217672010-02-15 21:36:13 +0100482 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200483};
484
485struct radeon_cp {
Jerome Glisse4c788672009-11-20 14:29:23 +0100486 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200487 volatile uint32_t *ring;
488 unsigned rptr;
489 unsigned wptr;
490 unsigned wptr_old;
491 unsigned ring_size;
492 unsigned ring_free_dw;
493 int count_dw;
494 uint64_t gpu_addr;
495 uint32_t align_mask;
496 uint32_t ptr_mask;
497 struct mutex mutex;
498 bool ready;
499};
500
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500501/*
502 * R6xx+ IH ring
503 */
504struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100505 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500506 volatile uint32_t *ring;
507 unsigned rptr;
508 unsigned wptr;
509 unsigned wptr_old;
510 unsigned ring_size;
511 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500512 uint32_t ptr_mask;
513 spinlock_t lock;
514 bool enabled;
515};
516
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400517struct r600_blit_cp_primitives {
518 void (*set_render_target)(struct radeon_device *rdev, int format,
519 int w, int h, u64 gpu_addr);
520 void (*cp_set_surface_sync)(struct radeon_device *rdev,
521 u32 sync_type, u32 size,
522 u64 mc_addr);
523 void (*set_shaders)(struct radeon_device *rdev);
524 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
525 void (*set_tex_resource)(struct radeon_device *rdev,
526 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400527 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400528 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
529 int x2, int y2);
530 void (*draw_auto)(struct radeon_device *rdev);
531 void (*set_default_state)(struct radeon_device *rdev);
532};
533
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000534struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100535 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100536 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400537 struct r600_blit_cp_primitives primitives;
538 int max_dim;
539 int ring_size_common;
540 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000541 u64 shader_gpu_addr;
542 u32 vs_offset, ps_offset;
543 u32 state_offset;
544 u32 state_len;
545 u32 vb_used, vb_total;
546 struct radeon_ib *vb_ib;
547};
548
Alex Deucher6ddddfe2011-10-14 10:51:22 -0400549void r600_blit_suspend(struct radeon_device *rdev);
550
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200551int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
552void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
553int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
554int radeon_ib_pool_init(struct radeon_device *rdev);
555void radeon_ib_pool_fini(struct radeon_device *rdev);
556int radeon_ib_test(struct radeon_device *rdev);
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100557extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200558/* Ring access between begin & end cannot sleep */
559void radeon_ring_free_size(struct radeon_device *rdev);
Matthew Garrett91700f32010-04-30 15:24:17 -0400560int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200561int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
Matthew Garrett91700f32010-04-30 15:24:17 -0400562void radeon_ring_commit(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200563void radeon_ring_unlock_commit(struct radeon_device *rdev);
564void radeon_ring_unlock_undo(struct radeon_device *rdev);
565int radeon_ring_test(struct radeon_device *rdev);
566int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
567void radeon_ring_fini(struct radeon_device *rdev);
568
569
570/*
571 * CS.
572 */
573struct radeon_cs_reloc {
574 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100575 struct radeon_bo *robj;
576 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200577 uint32_t handle;
578 uint32_t flags;
579};
580
581struct radeon_cs_chunk {
582 uint32_t chunk_id;
583 uint32_t length_dw;
Dave Airlie513bcb42009-09-23 16:56:27 +1000584 int kpage_idx[2];
585 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200586 uint32_t *kdata;
Dave Airlie513bcb42009-09-23 16:56:27 +1000587 void __user *user_ptr;
588 int last_copied_page;
589 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200590};
591
592struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100593 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200594 struct radeon_device *rdev;
595 struct drm_file *filp;
596 /* chunks */
597 unsigned nchunks;
598 struct radeon_cs_chunk *chunks;
599 uint64_t *chunks_array;
600 /* IB */
601 unsigned idx;
602 /* relocations */
603 unsigned nrelocs;
604 struct radeon_cs_reloc *relocs;
605 struct radeon_cs_reloc **relocs_ptr;
606 struct list_head validated;
607 /* indices of various chunks */
608 int chunk_ib_idx;
609 int chunk_relocs_idx;
610 struct radeon_ib *ib;
611 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000612 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200613 int parser_error;
614 bool keep_tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200615};
616
Dave Airlie513bcb42009-09-23 16:56:27 +1000617extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
618extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700619extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000620
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200621struct radeon_cs_packet {
622 unsigned idx;
623 unsigned type;
624 unsigned reg;
625 unsigned opcode;
626 int count;
627 unsigned one_reg_wr;
628};
629
630typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
631 struct radeon_cs_packet *pkt,
632 unsigned idx, unsigned reg);
633typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
634 struct radeon_cs_packet *pkt);
635
636
637/*
638 * AGP
639 */
640int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000641void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200642void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200643void radeon_agp_fini(struct radeon_device *rdev);
644
645
646/*
647 * Writeback
648 */
649struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100650 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200651 volatile uint32_t *wb;
652 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400653 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400654 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200655};
656
Alex Deucher724c80e2010-08-27 18:25:25 -0400657#define RADEON_WB_SCRATCH_OFFSET 0
658#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500659#define RADEON_WB_CP1_RPTR_OFFSET 1280
660#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher724c80e2010-08-27 18:25:25 -0400661#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherd0f8a852010-09-04 05:04:34 -0400662#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400663
Jerome Glissec93bb852009-07-13 21:04:08 +0200664/**
665 * struct radeon_pm - power management datas
666 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
667 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
668 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
669 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
670 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
671 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
672 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
673 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
674 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300675 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +0200676 * @needed_bandwidth: current bandwidth needs
677 *
678 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300679 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +0200680 * Equation between gpu/memory clock and available bandwidth is hw dependent
681 * (type of memory, bus size, efficiency, ...)
682 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400683
684enum radeon_pm_method {
685 PM_METHOD_PROFILE,
686 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100687};
Alex Deucherce8f5372010-05-07 15:10:16 -0400688
689enum radeon_dynpm_state {
690 DYNPM_STATE_DISABLED,
691 DYNPM_STATE_MINIMUM,
692 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000693 DYNPM_STATE_ACTIVE,
694 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400695};
696enum radeon_dynpm_action {
697 DYNPM_ACTION_NONE,
698 DYNPM_ACTION_MINIMUM,
699 DYNPM_ACTION_DOWNCLOCK,
700 DYNPM_ACTION_UPCLOCK,
701 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100702};
Alex Deucher56278a82009-12-28 13:58:44 -0500703
704enum radeon_voltage_type {
705 VOLTAGE_NONE = 0,
706 VOLTAGE_GPIO,
707 VOLTAGE_VDDC,
708 VOLTAGE_SW
709};
710
Alex Deucher0ec0e742009-12-23 13:21:58 -0500711enum radeon_pm_state_type {
712 POWER_STATE_TYPE_DEFAULT,
713 POWER_STATE_TYPE_POWERSAVE,
714 POWER_STATE_TYPE_BATTERY,
715 POWER_STATE_TYPE_BALANCED,
716 POWER_STATE_TYPE_PERFORMANCE,
717};
718
Alex Deucherce8f5372010-05-07 15:10:16 -0400719enum radeon_pm_profile_type {
720 PM_PROFILE_DEFAULT,
721 PM_PROFILE_AUTO,
722 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400723 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400724 PM_PROFILE_HIGH,
725};
726
727#define PM_PROFILE_DEFAULT_IDX 0
728#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400729#define PM_PROFILE_MID_SH_IDX 2
730#define PM_PROFILE_HIGH_SH_IDX 3
731#define PM_PROFILE_LOW_MH_IDX 4
732#define PM_PROFILE_MID_MH_IDX 5
733#define PM_PROFILE_HIGH_MH_IDX 6
734#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400735
736struct radeon_pm_profile {
737 int dpms_off_ps_idx;
738 int dpms_on_ps_idx;
739 int dpms_off_cm_idx;
740 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500741};
742
Alex Deucher21a81222010-07-02 12:58:16 -0400743enum radeon_int_thermal_type {
744 THERMAL_TYPE_NONE,
745 THERMAL_TYPE_RV6XX,
746 THERMAL_TYPE_RV770,
747 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -0500748 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -0500749 THERMAL_TYPE_NI,
Alex Deucher21a81222010-07-02 12:58:16 -0400750};
751
Alex Deucher56278a82009-12-28 13:58:44 -0500752struct radeon_voltage {
753 enum radeon_voltage_type type;
754 /* gpio voltage */
755 struct radeon_gpio_rec gpio;
756 u32 delay; /* delay in usec from voltage drop to sclk change */
757 bool active_high; /* voltage drop is active when bit is high */
758 /* VDDC voltage */
759 u8 vddc_id; /* index into vddc voltage table */
760 u8 vddci_id; /* index into vddci voltage table */
761 bool vddci_enabled;
762 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -0400763 u16 voltage;
764 /* evergreen+ vddci */
765 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -0500766};
767
Alex Deucherd7311172010-05-03 01:13:14 -0400768/* clock mode flags */
769#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
770
Alex Deucher56278a82009-12-28 13:58:44 -0500771struct radeon_pm_clock_info {
772 /* memory clock */
773 u32 mclk;
774 /* engine clock */
775 u32 sclk;
776 /* voltage info */
777 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -0400778 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -0500779 u32 flags;
780};
781
Alex Deuchera48b9b42010-04-22 14:03:55 -0400782/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -0400783#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400784
Alex Deucher56278a82009-12-28 13:58:44 -0500785struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -0500786 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -0400787 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -0500788 /* number of valid clock modes in this power state */
789 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -0500790 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400791 /* standardized state flags */
792 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -0400793 u32 misc; /* vbios specific flags */
794 u32 misc2; /* vbios specific flags */
795 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -0500796};
797
Rafał Miłecki27459322010-02-11 22:16:36 +0000798/*
799 * Some modes are overclocked by very low value, accept them
800 */
801#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
802
Jerome Glissec93bb852009-07-13 21:04:08 +0200803struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +0100804 struct mutex mutex;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400805 u32 active_crtcs;
806 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100807 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +0100808 bool vblank_sync;
Alex Deucher2031f772010-04-22 12:52:11 -0400809 bool gui_idle;
Jerome Glissec93bb852009-07-13 21:04:08 +0200810 fixed20_12 max_bandwidth;
811 fixed20_12 igp_sideport_mclk;
812 fixed20_12 igp_system_mclk;
813 fixed20_12 igp_ht_link_clk;
814 fixed20_12 igp_ht_link_width;
815 fixed20_12 k8_bandwidth;
816 fixed20_12 sideport_bandwidth;
817 fixed20_12 ht_bandwidth;
818 fixed20_12 core_bandwidth;
819 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -0400820 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +0200821 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -0500822 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -0500823 /* number of valid power states */
824 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400825 int current_power_state_index;
826 int current_clock_mode_index;
827 int requested_power_state_index;
828 int requested_clock_mode_index;
829 int default_power_state_index;
830 u32 current_sclk;
831 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -0400832 u16 current_vddc;
833 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -0500834 u32 default_sclk;
835 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -0400836 u16 default_vddc;
837 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -0500838 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -0400839 /* selected pm method */
840 enum radeon_pm_method pm_method;
841 /* dynpm power management */
842 struct delayed_work dynpm_idle_work;
843 enum radeon_dynpm_state dynpm_state;
844 enum radeon_dynpm_action dynpm_planned_action;
845 unsigned long dynpm_action_timeout;
846 bool dynpm_can_upclock;
847 bool dynpm_can_downclock;
848 /* profile-based power management */
849 enum radeon_pm_profile_type profile;
850 int profile_index;
851 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -0400852 /* internal thermal controller on rv6xx+ */
853 enum radeon_int_thermal_type int_thermal_type;
854 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +0200855};
856
Alex Deuchera4c9e2e2011-11-04 10:09:41 -0400857int radeon_pm_get_type_index(struct radeon_device *rdev,
858 enum radeon_pm_state_type ps_type,
859 int instance);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200860
861/*
862 * Benchmarking
863 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -0400864void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200865
866
867/*
Michel Dänzerecc0b322009-07-21 11:23:57 +0200868 * Testing
869 */
870void radeon_test_moves(struct radeon_device *rdev);
871
872
873/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200874 * Debugfs
875 */
Christian König4d8bf9a2011-10-24 14:54:54 +0200876struct radeon_debugfs {
877 struct drm_info_list *files;
878 unsigned num_files;
879};
880
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200881int radeon_debugfs_add_files(struct radeon_device *rdev,
882 struct drm_info_list *files,
883 unsigned nfiles);
884int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200885
886
887/*
888 * ASIC specific functions.
889 */
890struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +0200891 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000892 void (*fini)(struct radeon_device *rdev);
893 int (*resume)(struct radeon_device *rdev);
894 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000895 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glisse225758d2010-03-09 14:45:10 +0000896 bool (*gpu_is_lockup)(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +0000897 int (*asic_reset)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200898 void (*gart_tlb_flush)(struct radeon_device *rdev);
899 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
900 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
901 void (*cp_fini)(struct radeon_device *rdev);
902 void (*cp_disable)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000903 void (*cp_commit)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200904 void (*ring_start)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000905 int (*ring_test)(struct radeon_device *rdev);
906 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200907 int (*irq_set)(struct radeon_device *rdev);
908 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200909 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200910 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
911 int (*cs_parse)(struct radeon_cs_parser *p);
912 int (*copy_blit)(struct radeon_device *rdev,
913 uint64_t src_offset,
914 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -0400915 unsigned num_gpu_pages,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200916 struct radeon_fence *fence);
917 int (*copy_dma)(struct radeon_device *rdev,
918 uint64_t src_offset,
919 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -0400920 unsigned num_gpu_pages,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200921 struct radeon_fence *fence);
922 int (*copy)(struct radeon_device *rdev,
923 uint64_t src_offset,
924 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -0400925 unsigned num_gpu_pages,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200926 struct radeon_fence *fence);
Rafał Miłecki74338742009-11-03 00:53:02 +0100927 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200928 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +0100929 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200930 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
Alex Deucherc836a412009-12-23 10:07:50 -0500931 int (*get_pcie_lanes)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200932 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
933 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +1000934 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
935 uint32_t tiling_flags, uint32_t pitch,
936 uint32_t offset, uint32_t obj_size);
Daniel Vetter9479c542010-03-11 21:19:16 +0000937 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +0200938 void (*bandwidth_update)(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500939 void (*hpd_init)(struct radeon_device *rdev);
940 void (*hpd_fini)(struct radeon_device *rdev);
941 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
942 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
Jerome Glisse062b3892010-02-04 20:36:39 +0100943 /* ioctl hw specific callback. Some hw might want to perform special
944 * operation on specific ioctl. For instance on wait idle some hw
945 * might want to perform and HDP flush through MMIO as it seems that
946 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
947 * through ring.
948 */
949 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
Alex Deucherdef9ba92010-04-22 12:39:58 -0400950 bool (*gui_idle)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400951 /* power management */
Alex Deucher49e02b72010-04-23 17:57:27 -0400952 void (*pm_misc)(struct radeon_device *rdev);
953 void (*pm_prepare)(struct radeon_device *rdev);
954 void (*pm_finish)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400955 void (*pm_init_profile)(struct radeon_device *rdev);
956 void (*pm_get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -0500957 /* pageflipping */
958 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
959 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
960 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200961};
962
Jerome Glisse21f9a432009-09-11 15:55:33 +0200963/*
964 * Asic structures
965 */
Jerome Glisse225758d2010-03-09 14:45:10 +0000966struct r100_gpu_lockup {
967 unsigned long last_jiffies;
968 u32 last_cp_rptr;
969};
970
Dave Airlie551ebd82009-09-01 15:25:57 +1000971struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000972 const unsigned *reg_safe_bm;
973 unsigned reg_safe_bm_size;
974 u32 hdp_cntl;
975 struct r100_gpu_lockup lockup;
Dave Airlie551ebd82009-09-01 15:25:57 +1000976};
977
Jerome Glisse21f9a432009-09-11 15:55:33 +0200978struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000979 const unsigned *reg_safe_bm;
980 unsigned reg_safe_bm_size;
981 u32 resync_scratch;
982 u32 hdp_cntl;
983 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200984};
985
986struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000987 unsigned max_pipes;
988 unsigned max_tile_pipes;
989 unsigned max_simds;
990 unsigned max_backends;
991 unsigned max_gprs;
992 unsigned max_threads;
993 unsigned max_stack_entries;
994 unsigned max_hw_contexts;
995 unsigned max_gs_threads;
996 unsigned sx_max_export_size;
997 unsigned sx_max_export_pos_size;
998 unsigned sx_max_export_smx_size;
999 unsigned sq_num_cf_insts;
1000 unsigned tiling_nbanks;
1001 unsigned tiling_npipes;
1002 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001003 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001004 unsigned backend_map;
Jerome Glisse225758d2010-03-09 14:45:10 +00001005 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001006};
1007
1008struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001009 unsigned max_pipes;
1010 unsigned max_tile_pipes;
1011 unsigned max_simds;
1012 unsigned max_backends;
1013 unsigned max_gprs;
1014 unsigned max_threads;
1015 unsigned max_stack_entries;
1016 unsigned max_hw_contexts;
1017 unsigned max_gs_threads;
1018 unsigned sx_max_export_size;
1019 unsigned sx_max_export_pos_size;
1020 unsigned sx_max_export_smx_size;
1021 unsigned sq_num_cf_insts;
1022 unsigned sx_num_of_sets;
1023 unsigned sc_prim_fifo_size;
1024 unsigned sc_hiz_tile_fifo_size;
1025 unsigned sc_earlyz_tile_fifo_fize;
1026 unsigned tiling_nbanks;
1027 unsigned tiling_npipes;
1028 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001029 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001030 unsigned backend_map;
Jerome Glisse225758d2010-03-09 14:45:10 +00001031 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001032};
1033
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001034struct evergreen_asic {
1035 unsigned num_ses;
1036 unsigned max_pipes;
1037 unsigned max_tile_pipes;
1038 unsigned max_simds;
1039 unsigned max_backends;
1040 unsigned max_gprs;
1041 unsigned max_threads;
1042 unsigned max_stack_entries;
1043 unsigned max_hw_contexts;
1044 unsigned max_gs_threads;
1045 unsigned sx_max_export_size;
1046 unsigned sx_max_export_pos_size;
1047 unsigned sx_max_export_smx_size;
1048 unsigned sq_num_cf_insts;
1049 unsigned sx_num_of_sets;
1050 unsigned sc_prim_fifo_size;
1051 unsigned sc_hiz_tile_fifo_size;
1052 unsigned sc_earlyz_tile_fifo_size;
1053 unsigned tiling_nbanks;
1054 unsigned tiling_npipes;
1055 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001056 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001057 unsigned backend_map;
Alex Deucher17db7042010-12-21 16:05:39 -05001058 struct r100_gpu_lockup lockup;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001059};
1060
Alex Deucherfecf1d02011-03-02 20:07:29 -05001061struct cayman_asic {
1062 unsigned max_shader_engines;
1063 unsigned max_pipes_per_simd;
1064 unsigned max_tile_pipes;
1065 unsigned max_simds_per_se;
1066 unsigned max_backends_per_se;
1067 unsigned max_texture_channel_caches;
1068 unsigned max_gprs;
1069 unsigned max_threads;
1070 unsigned max_gs_threads;
1071 unsigned max_stack_entries;
1072 unsigned sx_num_of_sets;
1073 unsigned sx_max_export_size;
1074 unsigned sx_max_export_pos_size;
1075 unsigned sx_max_export_smx_size;
1076 unsigned max_hw_contexts;
1077 unsigned sq_num_cf_insts;
1078 unsigned sc_prim_fifo_size;
1079 unsigned sc_hiz_tile_fifo_size;
1080 unsigned sc_earlyz_tile_fifo_size;
1081
1082 unsigned num_shader_engines;
1083 unsigned num_shader_pipes_per_simd;
1084 unsigned num_tile_pipes;
1085 unsigned num_simds_per_se;
1086 unsigned num_backends_per_se;
1087 unsigned backend_disable_mask_per_asic;
1088 unsigned backend_map;
1089 unsigned num_texture_channel_caches;
1090 unsigned mem_max_burst_length_bytes;
1091 unsigned mem_row_size_in_kb;
1092 unsigned shader_engine_tile_size;
1093 unsigned num_gpus;
1094 unsigned multi_gpu_tile_size;
1095
1096 unsigned tile_config;
1097 struct r100_gpu_lockup lockup;
1098};
1099
Jerome Glisse068a1172009-06-17 13:28:30 +02001100union radeon_asic_config {
1101 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001102 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001103 struct r600_asic r600;
1104 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001105 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001106 struct cayman_asic cayman;
Jerome Glisse068a1172009-06-17 13:28:30 +02001107};
1108
Daniel Vetter0a10c852010-03-11 21:19:14 +00001109/*
1110 * asic initizalization from radeon_asic.c
1111 */
1112void radeon_agp_disable(struct radeon_device *rdev);
1113int radeon_asic_init(struct radeon_device *rdev);
1114
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001115
1116/*
1117 * IOCTL.
1118 */
1119int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1120 struct drm_file *filp);
1121int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1122 struct drm_file *filp);
1123int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1124 struct drm_file *file_priv);
1125int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1126 struct drm_file *file_priv);
1127int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1128 struct drm_file *file_priv);
1129int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1130 struct drm_file *file_priv);
1131int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1132 struct drm_file *filp);
1133int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1134 struct drm_file *filp);
1135int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1136 struct drm_file *filp);
1137int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1138 struct drm_file *filp);
1139int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001140int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1141 struct drm_file *filp);
1142int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1143 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001144
Alex Deucher16cdf042011-10-28 10:30:02 -04001145/* VRAM scratch page for HDP bug, default vram page */
1146struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001147 struct radeon_bo *robj;
1148 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001149 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001150};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001151
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001152
1153/*
1154 * Mutex which allows recursive locking from the same process.
1155 */
1156struct radeon_mutex {
1157 struct mutex mutex;
1158 struct task_struct *owner;
1159 int level;
1160};
1161
1162static inline void radeon_mutex_init(struct radeon_mutex *mutex)
1163{
1164 mutex_init(&mutex->mutex);
1165 mutex->owner = NULL;
1166 mutex->level = 0;
1167}
1168
1169static inline void radeon_mutex_lock(struct radeon_mutex *mutex)
1170{
1171 if (mutex_trylock(&mutex->mutex)) {
1172 /* The mutex was unlocked before, so it's ours now */
1173 mutex->owner = current;
1174 } else if (mutex->owner != current) {
1175 /* Another process locked the mutex, take it */
1176 mutex_lock(&mutex->mutex);
1177 mutex->owner = current;
1178 }
1179 /* Otherwise the mutex was already locked by this process */
1180
1181 mutex->level++;
1182}
1183
1184static inline void radeon_mutex_unlock(struct radeon_mutex *mutex)
1185{
1186 if (--mutex->level > 0)
1187 return;
1188
1189 mutex->owner = NULL;
1190 mutex_unlock(&mutex->mutex);
1191}
1192
1193
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001194/*
1195 * Core structure, functions and helpers.
1196 */
1197typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1198typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1199
1200struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001201 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001202 struct drm_device *ddev;
1203 struct pci_dev *pdev;
1204 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001205 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001206 enum radeon_family family;
1207 unsigned long flags;
1208 int usec_timeout;
1209 enum radeon_pll_errata pll_errata;
1210 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001211 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001212 int disp_priority;
1213 /* BIOS */
1214 uint8_t *bios;
1215 bool is_atom_bios;
1216 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001217 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001218 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001219 resource_size_t rmmio_base;
1220 resource_size_t rmmio_size;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001221 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001222 radeon_rreg_t mc_rreg;
1223 radeon_wreg_t mc_wreg;
1224 radeon_rreg_t pll_rreg;
1225 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001226 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001227 radeon_rreg_t pciep_rreg;
1228 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001229 /* io port */
1230 void __iomem *rio_mem;
1231 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001232 struct radeon_clock clock;
1233 struct radeon_mc mc;
1234 struct radeon_gart gart;
1235 struct radeon_mode_info mode_info;
1236 struct radeon_scratch scratch;
1237 struct radeon_mman mman;
1238 struct radeon_fence_driver fence_drv;
1239 struct radeon_cp cp;
Alex Deucher0c88a022011-03-02 20:07:31 -05001240 /* cayman compute rings */
1241 struct radeon_cp cp1;
1242 struct radeon_cp cp2;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001243 struct radeon_ib_pool ib_pool;
1244 struct radeon_irq irq;
1245 struct radeon_asic *asic;
1246 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001247 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001248 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001249 struct radeon_mutex cs_mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001250 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001251 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001252 bool gpu_lockup;
1253 bool shutdown;
1254 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001255 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001256 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001257 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001258 const struct firmware *me_fw; /* all family ME firmware */
1259 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001260 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001261 const struct firmware *mc_fw; /* NI MC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001262 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001263 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001264 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001265 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -05001266 struct work_struct hotplug_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001267 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001268 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Matthew Garrett5876dd22010-04-26 15:52:20 -04001269 struct mutex vram_mutex;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001270
1271 /* audio stuff */
Rafał Miłecki7eea7e92010-06-19 12:24:56 +02001272 bool audio_enabled;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001273 struct timer_list audio_timer;
1274 int audio_channels;
1275 int audio_rate;
1276 int audio_bits_per_sample;
1277 uint8_t audio_status_bits;
1278 uint8_t audio_category_code;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001279
Alex Deucherce8f5372010-05-07 15:10:16 -04001280 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001281 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001282 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001283 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001284 /* i2c buses */
1285 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001286 /* debugfs */
1287 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1288 unsigned debugfs_count;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001289};
1290
1291int radeon_device_init(struct radeon_device *rdev,
1292 struct drm_device *ddev,
1293 struct pci_dev *pdev,
1294 uint32_t flags);
1295void radeon_device_fini(struct radeon_device *rdev);
1296int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1297
Andi Kleen6fcbef72011-10-13 16:08:42 -07001298uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
1299void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
1300u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1301void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001302
Jerome Glisse4c788672009-11-20 14:29:23 +01001303/*
1304 * Cast helper
1305 */
1306#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001307
1308/*
1309 * Registers read & write functions.
1310 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001311#define RREG8(reg) readb((rdev->rmmio) + (reg))
1312#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1313#define RREG16(reg) readw((rdev->rmmio) + (reg))
1314#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001315#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001316#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001317#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001318#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1319#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1320#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1321#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1322#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1323#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001324#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1325#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001326#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1327#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001328#define WREG32_P(reg, val, mask) \
1329 do { \
1330 uint32_t tmp_ = RREG32(reg); \
1331 tmp_ &= (mask); \
1332 tmp_ |= ((val) & ~(mask)); \
1333 WREG32(reg, tmp_); \
1334 } while (0)
1335#define WREG32_PLL_P(reg, val, mask) \
1336 do { \
1337 uint32_t tmp_ = RREG32_PLL(reg); \
1338 tmp_ &= (mask); \
1339 tmp_ |= ((val) & ~(mask)); \
1340 WREG32_PLL(reg, tmp_); \
1341 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001342#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Alex Deucher351a52a2010-06-30 11:52:50 -04001343#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1344#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001345
Dave Airliede1b2892009-08-12 18:43:14 +10001346/*
1347 * Indirect registers accessor
1348 */
1349static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1350{
1351 uint32_t r;
1352
1353 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1354 r = RREG32(RADEON_PCIE_DATA);
1355 return r;
1356}
1357
1358static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1359{
1360 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1361 WREG32(RADEON_PCIE_DATA, (v));
1362}
1363
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001364void r100_pll_errata_after_index(struct radeon_device *rdev);
1365
1366
1367/*
1368 * ASICs helpers.
1369 */
Dave Airlieb995e432009-07-14 02:02:32 +10001370#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1371 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001372#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1373 (rdev->family == CHIP_RV200) || \
1374 (rdev->family == CHIP_RS100) || \
1375 (rdev->family == CHIP_RS200) || \
1376 (rdev->family == CHIP_RV250) || \
1377 (rdev->family == CHIP_RV280) || \
1378 (rdev->family == CHIP_RS300))
1379#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1380 (rdev->family == CHIP_RV350) || \
1381 (rdev->family == CHIP_R350) || \
1382 (rdev->family == CHIP_RV380) || \
1383 (rdev->family == CHIP_R420) || \
1384 (rdev->family == CHIP_R423) || \
1385 (rdev->family == CHIP_RV410) || \
1386 (rdev->family == CHIP_RS400) || \
1387 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001388#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1389 (rdev->ddev->pdev->device == 0x9443) || \
1390 (rdev->ddev->pdev->device == 0x944B) || \
1391 (rdev->ddev->pdev->device == 0x9506) || \
1392 (rdev->ddev->pdev->device == 0x9509) || \
1393 (rdev->ddev->pdev->device == 0x950F) || \
1394 (rdev->ddev->pdev->device == 0x689C) || \
1395 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001396#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001397#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1398 (rdev->family == CHIP_RS690) || \
1399 (rdev->family == CHIP_RS740) || \
1400 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001401#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1402#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001403#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001404#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1405 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001406#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001407
1408/*
1409 * BIOS helpers.
1410 */
1411#define RBIOS8(i) (rdev->bios[i])
1412#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1413#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1414
1415int radeon_combios_init(struct radeon_device *rdev);
1416void radeon_combios_fini(struct radeon_device *rdev);
1417int radeon_atombios_init(struct radeon_device *rdev);
1418void radeon_atombios_fini(struct radeon_device *rdev);
1419
1420
1421/*
1422 * RING helpers.
1423 */
Andi Kleence580fa2011-10-13 16:08:47 -07001424
1425#if DRM_DEBUG_CODE == 0
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001426static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1427{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001428 rdev->cp.ring[rdev->cp.wptr++] = v;
1429 rdev->cp.wptr &= rdev->cp.ptr_mask;
1430 rdev->cp.count_dw--;
1431 rdev->cp.ring_free_dw--;
1432}
Andi Kleence580fa2011-10-13 16:08:47 -07001433#else
1434/* With debugging this is just too big to inline */
1435void radeon_ring_write(struct radeon_device *rdev, uint32_t v);
1436#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001437
1438/*
1439 * ASICs macro.
1440 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001441#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001442#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1443#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1444#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001445#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001446#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glisse225758d2010-03-09 14:45:10 +00001447#define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001448#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001449#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1450#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001451#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001452#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001453#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1454#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001455#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1456#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001457#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001458#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1459#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1460#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1461#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
Rafał Miłecki74338742009-11-03 00:53:02 +01001462#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001463#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
Rafał Miłecki74338742009-11-03 00:53:02 +01001464#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
Rafał Miłecki93e7de72009-11-04 23:34:10 +01001465#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
Alex Deucherc836a412009-12-23 10:07:50 -05001466#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001467#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1468#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +10001469#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1470#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +02001471#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Alex Deucher429770b2009-12-04 15:26:55 -05001472#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1473#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1474#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1475#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001476#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera4248162010-04-24 14:50:23 -04001477#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1478#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1479#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
Alex Deucherce8f5372010-05-07 15:10:16 -04001480#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
1481#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
Alex Deucher6f34be52010-11-21 10:59:01 -05001482#define radeon_pre_page_flip(rdev, crtc) rdev->asic->pre_page_flip((rdev), (crtc))
1483#define radeon_page_flip(rdev, crtc, base) rdev->asic->page_flip((rdev), (crtc), (base))
1484#define radeon_post_page_flip(rdev, crtc) rdev->asic->post_page_flip((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001485
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001486/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001487/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001488extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001489extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001490extern int radeon_modeset_init(struct radeon_device *rdev);
1491extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001492extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001493extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001494extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001495extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001496extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001497extern void radeon_wb_fini(struct radeon_device *rdev);
1498extern int radeon_wb_init(struct radeon_device *rdev);
1499extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001500extern void radeon_surface_init(struct radeon_device *rdev);
1501extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001502extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001503extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001504extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001505extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001506extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1507extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001508extern int radeon_resume_kms(struct drm_device *dev);
1509extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10001510extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001511
Daniel Vetter3574dda2011-02-18 17:59:19 +01001512/*
Alex Deucher16cdf042011-10-28 10:30:02 -04001513 * R600 vram scratch functions
1514 */
1515int r600_vram_scratch_init(struct radeon_device *rdev);
1516void r600_vram_scratch_fini(struct radeon_device *rdev);
1517
1518/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01001519 * r600 functions used by radeon_encoder.c
1520 */
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001521extern void r600_hdmi_enable(struct drm_encoder *encoder);
1522extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001523extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherfe251e22010-03-24 13:36:43 -04001524
Alex Deucher0af62b02011-01-06 21:19:31 -05001525extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001526extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05001527
Alberto Miloned7a29522010-07-06 11:40:24 -04001528/* radeon_acpi.c */
1529#if defined(CONFIG_ACPI)
1530extern int radeon_acpi_init(struct radeon_device *rdev);
1531#else
1532static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1533#endif
1534
Jerome Glisse4c788672009-11-20 14:29:23 +01001535#include "radeon_object.h"
1536
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001537#endif