blob: b2b46c52294c6d4d9c2a20890fafaa4b122e7fa3 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b8882013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Chris Wilson70d39fe2010-08-25 16:03:34 +010049static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
Damien Lespiau497666d2013-10-15 18:55:39 +010054/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
Chris Wilson70d39fe2010-08-25 16:03:34 +010080static int i915_capabilities(struct seq_file *m, void *data)
81{
82 struct drm_info_node *node = (struct drm_info_node *) m->private;
83 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030087 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010088#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010093
94 return 0;
95}
Ben Gamari433e12f2009-02-17 20:08:51 -050096
Chris Wilson05394f32010-11-08 19:18:58 +000097static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000098{
Chris Wilson05394f32010-11-08 19:18:58 +000099 if (obj->user_pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +0000100 return "P";
Chris Wilson05394f32010-11-08 19:18:58 +0000101 else if (obj->pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +0000102 return "p";
103 else
104 return " ";
105}
106
Chris Wilson05394f32010-11-08 19:18:58 +0000107static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000108{
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 switch (obj->tiling_mode) {
110 default:
111 case I915_TILING_NONE: return " ";
112 case I915_TILING_X: return "X";
113 case I915_TILING_Y: return "Y";
114 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000115}
116
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700117static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
118{
119 return obj->has_global_gtt_mapping ? "g" : " ";
120}
121
Chris Wilson37811fc2010-08-25 22:45:57 +0100122static void
123describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
124{
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700125 struct i915_vma *vma;
Ville Syrjäläfb1ae912013-08-22 19:21:30 +0300126 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100127 &obj->base,
128 get_pin_flag(obj),
129 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700130 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800131 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100132 obj->base.read_domains,
133 obj->base.write_domain,
Chris Wilson0201f1e2012-07-20 12:41:01 +0100134 obj->last_read_seqno,
135 obj->last_write_seqno,
Chris Wilsoncaea7472010-11-12 13:53:37 +0000136 obj->last_fenced_seqno,
Mika Kuoppala84734a02013-07-12 16:50:57 +0300137 i915_cache_level_str(obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100138 obj->dirty ? " dirty" : "",
139 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
140 if (obj->base.name)
141 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilsonc110a6d2012-08-11 15:41:02 +0100142 if (obj->pin_count)
143 seq_printf(m, " (pinned x %d)", obj->pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100144 if (obj->pin_display)
145 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100146 if (obj->fence_reg != I915_FENCE_REG_NONE)
147 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700148 list_for_each_entry(vma, &obj->vma_list, vma_link) {
149 if (!i915_is_ggtt(vma->vm))
150 seq_puts(m, " (pp");
151 else
152 seq_puts(m, " (g");
153 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
154 vma->node.start, vma->node.size);
155 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000156 if (obj->stolen)
157 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
Chris Wilson6299f992010-11-24 12:23:44 +0000158 if (obj->pin_mappable || obj->fault_mappable) {
159 char s[3], *t = s;
160 if (obj->pin_mappable)
161 *t++ = 'p';
162 if (obj->fault_mappable)
163 *t++ = 'f';
164 *t = '\0';
165 seq_printf(m, " (%s mappable)", s);
166 }
Chris Wilson69dc4982010-10-19 10:36:51 +0100167 if (obj->ring != NULL)
168 seq_printf(m, " (%s)", obj->ring->name);
Chris Wilson37811fc2010-08-25 22:45:57 +0100169}
170
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700171static void describe_ctx(struct seq_file *m, struct i915_hw_context *ctx)
172{
173 seq_putc(m, ctx->is_initialized ? 'I' : 'i');
174 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
175 seq_putc(m, ' ');
176}
177
Ben Gamari433e12f2009-02-17 20:08:51 -0500178static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500179{
180 struct drm_info_node *node = (struct drm_info_node *) m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500181 uintptr_t list = (uintptr_t) node->info_ent->data;
182 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500183 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700184 struct drm_i915_private *dev_priv = dev->dev_private;
185 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700186 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100187 size_t total_obj_size, total_gtt_size;
188 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100189
190 ret = mutex_lock_interruptible(&dev->struct_mutex);
191 if (ret)
192 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500193
Ben Widawskyca191b12013-07-31 17:00:14 -0700194 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500195 switch (list) {
196 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100197 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700198 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500199 break;
200 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100201 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700202 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500203 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500204 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100205 mutex_unlock(&dev->struct_mutex);
206 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500207 }
208
Chris Wilson8f2480f2010-09-26 11:44:19 +0100209 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700210 list_for_each_entry(vma, head, mm_list) {
211 seq_printf(m, " ");
212 describe_obj(m, vma->obj);
213 seq_printf(m, "\n");
214 total_obj_size += vma->obj->base.size;
215 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100216 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500217 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100218 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700219
Chris Wilson8f2480f2010-09-26 11:44:19 +0100220 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
221 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500222 return 0;
223}
224
Chris Wilson6d2b8882013-08-07 18:30:54 +0100225static int obj_rank_by_stolen(void *priv,
226 struct list_head *A, struct list_head *B)
227{
228 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200229 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100230 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200231 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100232
233 return a->stolen->start - b->stolen->start;
234}
235
236static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
237{
238 struct drm_info_node *node = (struct drm_info_node *) m->private;
239 struct drm_device *dev = node->minor->dev;
240 struct drm_i915_private *dev_priv = dev->dev_private;
241 struct drm_i915_gem_object *obj;
242 size_t total_obj_size, total_gtt_size;
243 LIST_HEAD(stolen);
244 int count, ret;
245
246 ret = mutex_lock_interruptible(&dev->struct_mutex);
247 if (ret)
248 return ret;
249
250 total_obj_size = total_gtt_size = count = 0;
251 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
252 if (obj->stolen == NULL)
253 continue;
254
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200255 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100256
257 total_obj_size += obj->base.size;
258 total_gtt_size += i915_gem_obj_ggtt_size(obj);
259 count++;
260 }
261 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
262 if (obj->stolen == NULL)
263 continue;
264
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200265 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100266
267 total_obj_size += obj->base.size;
268 count++;
269 }
270 list_sort(NULL, &stolen, obj_rank_by_stolen);
271 seq_puts(m, "Stolen:\n");
272 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200273 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100274 seq_puts(m, " ");
275 describe_obj(m, obj);
276 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200277 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100278 }
279 mutex_unlock(&dev->struct_mutex);
280
281 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
282 count, total_obj_size, total_gtt_size);
283 return 0;
284}
285
Chris Wilson6299f992010-11-24 12:23:44 +0000286#define count_objects(list, member) do { \
287 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700288 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000289 ++count; \
290 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700291 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000292 ++mappable_count; \
293 } \
294 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400295} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000296
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100297struct file_stats {
298 int count;
299 size_t total, active, inactive, unbound;
300};
301
302static int per_file_stats(int id, void *ptr, void *data)
303{
304 struct drm_i915_gem_object *obj = ptr;
305 struct file_stats *stats = data;
306
307 stats->count++;
308 stats->total += obj->base.size;
309
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700310 if (i915_gem_obj_ggtt_bound(obj)) {
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100311 if (!list_empty(&obj->ring_list))
312 stats->active += obj->base.size;
313 else
314 stats->inactive += obj->base.size;
315 } else {
316 if (!list_empty(&obj->global_list))
317 stats->unbound += obj->base.size;
318 }
319
320 return 0;
321}
322
Ben Widawskyca191b12013-07-31 17:00:14 -0700323#define count_vmas(list, member) do { \
324 list_for_each_entry(vma, list, member) { \
325 size += i915_gem_obj_ggtt_size(vma->obj); \
326 ++count; \
327 if (vma->obj->map_and_fenceable) { \
328 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
329 ++mappable_count; \
330 } \
331 } \
332} while (0)
333
334static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100335{
336 struct drm_info_node *node = (struct drm_info_node *) m->private;
337 struct drm_device *dev = node->minor->dev;
338 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200339 u32 count, mappable_count, purgeable_count;
340 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000341 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700342 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100343 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700344 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100345 int ret;
346
347 ret = mutex_lock_interruptible(&dev->struct_mutex);
348 if (ret)
349 return ret;
350
Chris Wilson6299f992010-11-24 12:23:44 +0000351 seq_printf(m, "%u objects, %zu bytes\n",
352 dev_priv->mm.object_count,
353 dev_priv->mm.object_memory);
354
355 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700356 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000357 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
358 count, mappable_count, size, mappable_size);
359
360 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700361 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000362 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
363 count, mappable_count, size, mappable_size);
364
365 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700366 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000367 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
368 count, mappable_count, size, mappable_size);
369
Chris Wilsonb7abb712012-08-20 11:33:30 +0200370 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700371 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200372 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200373 if (obj->madv == I915_MADV_DONTNEED)
374 purgeable_size += obj->base.size, ++purgeable_count;
375 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200376 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
377
Chris Wilson6299f992010-11-24 12:23:44 +0000378 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700379 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000380 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700381 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000382 ++count;
383 }
384 if (obj->pin_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700385 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000386 ++mappable_count;
387 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200388 if (obj->madv == I915_MADV_DONTNEED) {
389 purgeable_size += obj->base.size;
390 ++purgeable_count;
391 }
Chris Wilson6299f992010-11-24 12:23:44 +0000392 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200393 seq_printf(m, "%u purgeable objects, %zu bytes\n",
394 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000395 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
396 mappable_count, mappable_size);
397 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
398 count, size);
399
Ben Widawsky93d18792013-01-17 12:45:17 -0800400 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700401 dev_priv->gtt.base.total,
402 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100403
Damien Lespiau267f0c92013-06-24 22:59:48 +0100404 seq_putc(m, '\n');
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100405 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
406 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900407 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100408
409 memset(&stats, 0, sizeof(stats));
410 idr_for_each(&file->object_idr, per_file_stats, &stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900411 /*
412 * Although we have a valid reference on file->pid, that does
413 * not guarantee that the task_struct who called get_pid() is
414 * still alive (e.g. get_pid(current) => fork() => exit()).
415 * Therefore, we need to protect this ->comm access using RCU.
416 */
417 rcu_read_lock();
418 task = pid_task(file->pid, PIDTYPE_PID);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100419 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900420 task ? task->comm : "<unknown>",
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100421 stats.count,
422 stats.total,
423 stats.active,
424 stats.inactive,
425 stats.unbound);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900426 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100427 }
428
Chris Wilson73aa8082010-09-30 11:46:12 +0100429 mutex_unlock(&dev->struct_mutex);
430
431 return 0;
432}
433
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100434static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000435{
436 struct drm_info_node *node = (struct drm_info_node *) m->private;
437 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100438 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000439 struct drm_i915_private *dev_priv = dev->dev_private;
440 struct drm_i915_gem_object *obj;
441 size_t total_obj_size, total_gtt_size;
442 int count, ret;
443
444 ret = mutex_lock_interruptible(&dev->struct_mutex);
445 if (ret)
446 return ret;
447
448 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700449 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson1b502472012-04-24 15:47:30 +0100450 if (list == PINNED_LIST && obj->pin_count == 0)
451 continue;
452
Damien Lespiau267f0c92013-06-24 22:59:48 +0100453 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000454 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100455 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000456 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700457 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000458 count++;
459 }
460
461 mutex_unlock(&dev->struct_mutex);
462
463 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
464 count, total_obj_size, total_gtt_size);
465
466 return 0;
467}
468
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100469static int i915_gem_pageflip_info(struct seq_file *m, void *data)
470{
471 struct drm_info_node *node = (struct drm_info_node *) m->private;
472 struct drm_device *dev = node->minor->dev;
473 unsigned long flags;
474 struct intel_crtc *crtc;
475
476 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800477 const char pipe = pipe_name(crtc->pipe);
478 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100479 struct intel_unpin_work *work;
480
481 spin_lock_irqsave(&dev->event_lock, flags);
482 work = crtc->unpin_work;
483 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800484 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100485 pipe, plane);
486 } else {
Chris Wilsone7d841c2012-12-03 11:36:30 +0000487 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800488 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100489 pipe, plane);
490 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800491 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100492 pipe, plane);
493 }
494 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100495 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100496 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100497 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000498 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100499
500 if (work->old_fb_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000501 struct drm_i915_gem_object *obj = work->old_fb_obj;
502 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700503 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
504 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100505 }
506 if (work->pending_flip_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000507 struct drm_i915_gem_object *obj = work->pending_flip_obj;
508 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700509 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
510 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100511 }
512 }
513 spin_unlock_irqrestore(&dev->event_lock, flags);
514 }
515
516 return 0;
517}
518
Ben Gamari20172632009-02-17 20:08:50 -0500519static int i915_gem_request_info(struct seq_file *m, void *data)
520{
521 struct drm_info_node *node = (struct drm_info_node *) m->private;
522 struct drm_device *dev = node->minor->dev;
523 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100524 struct intel_ring_buffer *ring;
Ben Gamari20172632009-02-17 20:08:50 -0500525 struct drm_i915_gem_request *gem_request;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100526 int ret, count, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100527
528 ret = mutex_lock_interruptible(&dev->struct_mutex);
529 if (ret)
530 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500531
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100532 count = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100533 for_each_ring(ring, dev_priv, i) {
534 if (list_empty(&ring->request_list))
535 continue;
536
537 seq_printf(m, "%s requests:\n", ring->name);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100538 list_for_each_entry(gem_request,
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100539 &ring->request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100540 list) {
541 seq_printf(m, " %d @ %d\n",
542 gem_request->seqno,
543 (int) (jiffies - gem_request->emitted_jiffies));
544 }
545 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500546 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100547 mutex_unlock(&dev->struct_mutex);
548
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100549 if (count == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100550 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100551
Ben Gamari20172632009-02-17 20:08:50 -0500552 return 0;
553}
554
Chris Wilsonb2223492010-10-27 15:27:33 +0100555static void i915_ring_seqno_info(struct seq_file *m,
556 struct intel_ring_buffer *ring)
557{
558 if (ring->get_seqno) {
Mika Kuoppala43a7b922012-12-04 15:12:01 +0200559 seq_printf(m, "Current sequence (%s): %u\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100560 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100561 }
562}
563
Ben Gamari20172632009-02-17 20:08:50 -0500564static int i915_gem_seqno_info(struct seq_file *m, void *data)
565{
566 struct drm_info_node *node = (struct drm_info_node *) m->private;
567 struct drm_device *dev = node->minor->dev;
568 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100569 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000570 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100571
572 ret = mutex_lock_interruptible(&dev->struct_mutex);
573 if (ret)
574 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200575 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500576
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100577 for_each_ring(ring, dev_priv, i)
578 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100579
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200580 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100581 mutex_unlock(&dev->struct_mutex);
582
Ben Gamari20172632009-02-17 20:08:50 -0500583 return 0;
584}
585
586
587static int i915_interrupt_info(struct seq_file *m, void *data)
588{
589 struct drm_info_node *node = (struct drm_info_node *) m->private;
590 struct drm_device *dev = node->minor->dev;
591 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100592 struct intel_ring_buffer *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800593 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100594
595 ret = mutex_lock_interruptible(&dev->struct_mutex);
596 if (ret)
597 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200598 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500599
Ben Widawskya123f152013-11-02 21:07:10 -0700600 if (INTEL_INFO(dev)->gen >= 8) {
601 int i;
602 seq_printf(m, "Master Interrupt Control:\t%08x\n",
603 I915_READ(GEN8_MASTER_IRQ));
604
605 for (i = 0; i < 4; i++) {
606 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
607 i, I915_READ(GEN8_GT_IMR(i)));
608 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
609 i, I915_READ(GEN8_GT_IIR(i)));
610 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
611 i, I915_READ(GEN8_GT_IER(i)));
612 }
613
614 for_each_pipe(i) {
615 seq_printf(m, "Pipe %c IMR:\t%08x\n",
616 pipe_name(i),
617 I915_READ(GEN8_DE_PIPE_IMR(i)));
618 seq_printf(m, "Pipe %c IIR:\t%08x\n",
619 pipe_name(i),
620 I915_READ(GEN8_DE_PIPE_IIR(i)));
621 seq_printf(m, "Pipe %c IER:\t%08x\n",
622 pipe_name(i),
623 I915_READ(GEN8_DE_PIPE_IER(i)));
624 }
625
626 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
627 I915_READ(GEN8_DE_PORT_IMR));
628 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
629 I915_READ(GEN8_DE_PORT_IIR));
630 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
631 I915_READ(GEN8_DE_PORT_IER));
632
633 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
634 I915_READ(GEN8_DE_MISC_IMR));
635 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
636 I915_READ(GEN8_DE_MISC_IIR));
637 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
638 I915_READ(GEN8_DE_MISC_IER));
639
640 seq_printf(m, "PCU interrupt mask:\t%08x\n",
641 I915_READ(GEN8_PCU_IMR));
642 seq_printf(m, "PCU interrupt identity:\t%08x\n",
643 I915_READ(GEN8_PCU_IIR));
644 seq_printf(m, "PCU interrupt enable:\t%08x\n",
645 I915_READ(GEN8_PCU_IER));
646 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700647 seq_printf(m, "Display IER:\t%08x\n",
648 I915_READ(VLV_IER));
649 seq_printf(m, "Display IIR:\t%08x\n",
650 I915_READ(VLV_IIR));
651 seq_printf(m, "Display IIR_RW:\t%08x\n",
652 I915_READ(VLV_IIR_RW));
653 seq_printf(m, "Display IMR:\t%08x\n",
654 I915_READ(VLV_IMR));
655 for_each_pipe(pipe)
656 seq_printf(m, "Pipe %c stat:\t%08x\n",
657 pipe_name(pipe),
658 I915_READ(PIPESTAT(pipe)));
659
660 seq_printf(m, "Master IER:\t%08x\n",
661 I915_READ(VLV_MASTER_IER));
662
663 seq_printf(m, "Render IER:\t%08x\n",
664 I915_READ(GTIER));
665 seq_printf(m, "Render IIR:\t%08x\n",
666 I915_READ(GTIIR));
667 seq_printf(m, "Render IMR:\t%08x\n",
668 I915_READ(GTIMR));
669
670 seq_printf(m, "PM IER:\t\t%08x\n",
671 I915_READ(GEN6_PMIER));
672 seq_printf(m, "PM IIR:\t\t%08x\n",
673 I915_READ(GEN6_PMIIR));
674 seq_printf(m, "PM IMR:\t\t%08x\n",
675 I915_READ(GEN6_PMIMR));
676
677 seq_printf(m, "Port hotplug:\t%08x\n",
678 I915_READ(PORT_HOTPLUG_EN));
679 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
680 I915_READ(VLV_DPFLIPSTAT));
681 seq_printf(m, "DPINVGTT:\t%08x\n",
682 I915_READ(DPINVGTT));
683
684 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800685 seq_printf(m, "Interrupt enable: %08x\n",
686 I915_READ(IER));
687 seq_printf(m, "Interrupt identity: %08x\n",
688 I915_READ(IIR));
689 seq_printf(m, "Interrupt mask: %08x\n",
690 I915_READ(IMR));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800691 for_each_pipe(pipe)
692 seq_printf(m, "Pipe %c stat: %08x\n",
693 pipe_name(pipe),
694 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800695 } else {
696 seq_printf(m, "North Display Interrupt enable: %08x\n",
697 I915_READ(DEIER));
698 seq_printf(m, "North Display Interrupt identity: %08x\n",
699 I915_READ(DEIIR));
700 seq_printf(m, "North Display Interrupt mask: %08x\n",
701 I915_READ(DEIMR));
702 seq_printf(m, "South Display Interrupt enable: %08x\n",
703 I915_READ(SDEIER));
704 seq_printf(m, "South Display Interrupt identity: %08x\n",
705 I915_READ(SDEIIR));
706 seq_printf(m, "South Display Interrupt mask: %08x\n",
707 I915_READ(SDEIMR));
708 seq_printf(m, "Graphics Interrupt enable: %08x\n",
709 I915_READ(GTIER));
710 seq_printf(m, "Graphics Interrupt identity: %08x\n",
711 I915_READ(GTIIR));
712 seq_printf(m, "Graphics Interrupt mask: %08x\n",
713 I915_READ(GTIMR));
714 }
Ben Gamari20172632009-02-17 20:08:50 -0500715 seq_printf(m, "Interrupts received: %d\n",
716 atomic_read(&dev_priv->irq_received));
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100717 for_each_ring(ring, dev_priv, i) {
Ben Widawskya123f152013-11-02 21:07:10 -0700718 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100719 seq_printf(m,
720 "Graphics Interrupt mask (%s): %08x\n",
721 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000722 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100723 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000724 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200725 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100726 mutex_unlock(&dev->struct_mutex);
727
Ben Gamari20172632009-02-17 20:08:50 -0500728 return 0;
729}
730
Chris Wilsona6172a82009-02-11 14:26:38 +0000731static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
732{
733 struct drm_info_node *node = (struct drm_info_node *) m->private;
734 struct drm_device *dev = node->minor->dev;
735 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100736 int i, ret;
737
738 ret = mutex_lock_interruptible(&dev->struct_mutex);
739 if (ret)
740 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000741
742 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
743 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
744 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000745 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000746
Chris Wilson6c085a72012-08-20 11:40:46 +0200747 seq_printf(m, "Fence %d, pin count = %d, object = ",
748 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100749 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100750 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100751 else
Chris Wilson05394f32010-11-08 19:18:58 +0000752 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100753 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000754 }
755
Chris Wilson05394f32010-11-08 19:18:58 +0000756 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000757 return 0;
758}
759
Ben Gamari20172632009-02-17 20:08:50 -0500760static int i915_hws_info(struct seq_file *m, void *data)
761{
762 struct drm_info_node *node = (struct drm_info_node *) m->private;
763 struct drm_device *dev = node->minor->dev;
764 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100765 struct intel_ring_buffer *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100766 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100767 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500768
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000769 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100770 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500771 if (hws == NULL)
772 return 0;
773
774 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
775 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
776 i * 4,
777 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
778 }
779 return 0;
780}
781
Daniel Vetterd5442302012-04-27 15:17:40 +0200782static ssize_t
783i915_error_state_write(struct file *filp,
784 const char __user *ubuf,
785 size_t cnt,
786 loff_t *ppos)
787{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300788 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200789 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200790 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200791
792 DRM_DEBUG_DRIVER("Resetting error state\n");
793
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200794 ret = mutex_lock_interruptible(&dev->struct_mutex);
795 if (ret)
796 return ret;
797
Daniel Vetterd5442302012-04-27 15:17:40 +0200798 i915_destroy_error_state(dev);
799 mutex_unlock(&dev->struct_mutex);
800
801 return cnt;
802}
803
804static int i915_error_state_open(struct inode *inode, struct file *file)
805{
806 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200807 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200808
809 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
810 if (!error_priv)
811 return -ENOMEM;
812
813 error_priv->dev = dev;
814
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300815 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200816
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300817 file->private_data = error_priv;
818
819 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200820}
821
822static int i915_error_state_release(struct inode *inode, struct file *file)
823{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300824 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200825
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300826 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200827 kfree(error_priv);
828
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300829 return 0;
830}
831
832static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
833 size_t count, loff_t *pos)
834{
835 struct i915_error_state_file_priv *error_priv = file->private_data;
836 struct drm_i915_error_state_buf error_str;
837 loff_t tmp_pos = 0;
838 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300839 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300840
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300841 ret = i915_error_state_buf_init(&error_str, count, *pos);
842 if (ret)
843 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300844
Mika Kuoppalafc16b482013-06-06 15:18:39 +0300845 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300846 if (ret)
847 goto out;
848
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300849 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
850 error_str.buf,
851 error_str.bytes);
852
853 if (ret_count < 0)
854 ret = ret_count;
855 else
856 *pos = error_str.start + ret_count;
857out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300858 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300859 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +0200860}
861
862static const struct file_operations i915_error_state_fops = {
863 .owner = THIS_MODULE,
864 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300865 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200866 .write = i915_error_state_write,
867 .llseek = default_llseek,
868 .release = i915_error_state_release,
869};
870
Kees Cook647416f2013-03-10 14:10:06 -0700871static int
872i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200873{
Kees Cook647416f2013-03-10 14:10:06 -0700874 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200875 drm_i915_private_t *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +0200876 int ret;
877
878 ret = mutex_lock_interruptible(&dev->struct_mutex);
879 if (ret)
880 return ret;
881
Kees Cook647416f2013-03-10 14:10:06 -0700882 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +0200883 mutex_unlock(&dev->struct_mutex);
884
Kees Cook647416f2013-03-10 14:10:06 -0700885 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +0200886}
887
Kees Cook647416f2013-03-10 14:10:06 -0700888static int
889i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200890{
Kees Cook647416f2013-03-10 14:10:06 -0700891 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200892 int ret;
893
Mika Kuoppala40633212012-12-04 15:12:00 +0200894 ret = mutex_lock_interruptible(&dev->struct_mutex);
895 if (ret)
896 return ret;
897
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +0200898 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +0200899 mutex_unlock(&dev->struct_mutex);
900
Kees Cook647416f2013-03-10 14:10:06 -0700901 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +0200902}
903
Kees Cook647416f2013-03-10 14:10:06 -0700904DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
905 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +0300906 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +0200907
Jesse Barnesf97108d2010-01-29 11:27:07 -0800908static int i915_rstdby_delays(struct seq_file *m, void *unused)
909{
910 struct drm_info_node *node = (struct drm_info_node *) m->private;
911 struct drm_device *dev = node->minor->dev;
912 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700913 u16 crstanddelay;
914 int ret;
915
916 ret = mutex_lock_interruptible(&dev->struct_mutex);
917 if (ret)
918 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200919 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -0700920
921 crstanddelay = I915_READ16(CRSTANDVID);
922
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200923 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -0700924 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800925
926 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
927
928 return 0;
929}
930
931static int i915_cur_delayinfo(struct seq_file *m, void *unused)
932{
933 struct drm_info_node *node = (struct drm_info_node *) m->private;
934 struct drm_device *dev = node->minor->dev;
935 drm_i915_private_t *dev_priv = dev->dev_private;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200936 int ret = 0;
937
938 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800939
Tom O'Rourke5c9669c2013-09-16 14:56:43 -0700940 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
941
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800942 if (IS_GEN5(dev)) {
943 u16 rgvswctl = I915_READ16(MEMSWCTL);
944 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
945
946 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
947 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
948 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
949 MEMSTAT_VID_SHIFT);
950 seq_printf(m, "Current P-state: %d\n",
951 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700952 } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800953 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
954 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
955 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson8e8c06c2013-08-26 19:51:01 -0300956 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -0800957 u32 rpupei, rpcurup, rpprevup;
958 u32 rpdownei, rpcurdown, rpprevdown;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800959 int max_freq;
960
961 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100962 ret = mutex_lock_interruptible(&dev->struct_mutex);
963 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200964 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100965
Deepak Sc8d9a592013-11-23 14:55:42 +0530966 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800967
Chris Wilson8e8c06c2013-08-26 19:51:01 -0300968 reqf = I915_READ(GEN6_RPNSWREQ);
969 reqf &= ~GEN6_TURBO_DISABLE;
970 if (IS_HASWELL(dev))
971 reqf >>= 24;
972 else
973 reqf >>= 25;
974 reqf *= GT_FREQUENCY_MULTIPLIER;
975
Jesse Barnesccab5c82011-01-18 15:49:25 -0800976 rpstat = I915_READ(GEN6_RPSTAT1);
977 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
978 rpcurup = I915_READ(GEN6_RP_CUR_UP);
979 rpprevup = I915_READ(GEN6_RP_PREV_UP);
980 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
981 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
982 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Ben Widawskyf82855d2013-01-29 12:00:15 -0800983 if (IS_HASWELL(dev))
984 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
985 else
986 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
987 cagf *= GT_FREQUENCY_MULTIPLIER;
Jesse Barnesccab5c82011-01-18 15:49:25 -0800988
Deepak Sc8d9a592013-11-23 14:55:42 +0530989 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100990 mutex_unlock(&dev->struct_mutex);
991
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800992 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800993 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800994 seq_printf(m, "Render p-state ratio: %d\n",
995 (gt_perf_status & 0xff00) >> 8);
996 seq_printf(m, "Render p-state VID: %d\n",
997 gt_perf_status & 0xff);
998 seq_printf(m, "Render p-state limit: %d\n",
999 rp_state_limits & 0xff);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001000 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001001 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001002 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1003 GEN6_CURICONT_MASK);
1004 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1005 GEN6_CURBSYTAVG_MASK);
1006 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1007 GEN6_CURBSYTAVG_MASK);
1008 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1009 GEN6_CURIAVG_MASK);
1010 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1011 GEN6_CURBSYTAVG_MASK);
1012 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1013 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001014
1015 max_freq = (rp_state_cap & 0xff0000) >> 16;
1016 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001017 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001018
1019 max_freq = (rp_state_cap & 0xff00) >> 8;
1020 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001021 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001022
1023 max_freq = rp_state_cap & 0xff;
1024 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001025 max_freq * GT_FREQUENCY_MULTIPLIER);
Ben Widawsky31c77382013-04-05 14:29:22 -07001026
1027 seq_printf(m, "Max overclocked frequency: %dMHz\n",
1028 dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001029 } else if (IS_VALLEYVIEW(dev)) {
1030 u32 freq_sts, val;
1031
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001032 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +03001033 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001034 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1035 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1036
Chon Ming Leec5bd2bf2013-11-07 15:23:27 +08001037 val = valleyview_rps_max_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001038 seq_printf(m, "max GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001039 vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001040
Chon Ming Leec5bd2bf2013-11-07 15:23:27 +08001041 val = valleyview_rps_min_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001042 seq_printf(m, "min GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001043 vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001044
1045 seq_printf(m, "current GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001046 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001047 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001048 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001049 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001050 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001051
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001052out:
1053 intel_runtime_pm_put(dev_priv);
1054 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001055}
1056
1057static int i915_delayfreq_table(struct seq_file *m, void *unused)
1058{
1059 struct drm_info_node *node = (struct drm_info_node *) m->private;
1060 struct drm_device *dev = node->minor->dev;
1061 drm_i915_private_t *dev_priv = dev->dev_private;
1062 u32 delayfreq;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001063 int ret, i;
1064
1065 ret = mutex_lock_interruptible(&dev->struct_mutex);
1066 if (ret)
1067 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001068 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001069
1070 for (i = 0; i < 16; i++) {
1071 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001072 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
1073 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001074 }
1075
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001076 intel_runtime_pm_put(dev_priv);
1077
Ben Widawsky616fdb52011-10-05 11:44:54 -07001078 mutex_unlock(&dev->struct_mutex);
1079
Jesse Barnesf97108d2010-01-29 11:27:07 -08001080 return 0;
1081}
1082
1083static inline int MAP_TO_MV(int map)
1084{
1085 return 1250 - (map * 25);
1086}
1087
1088static int i915_inttoext_table(struct seq_file *m, void *unused)
1089{
1090 struct drm_info_node *node = (struct drm_info_node *) m->private;
1091 struct drm_device *dev = node->minor->dev;
1092 drm_i915_private_t *dev_priv = dev->dev_private;
1093 u32 inttoext;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001094 int ret, i;
1095
1096 ret = mutex_lock_interruptible(&dev->struct_mutex);
1097 if (ret)
1098 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001099 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001100
1101 for (i = 1; i <= 32; i++) {
1102 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
1103 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
1104 }
1105
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001106 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001107 mutex_unlock(&dev->struct_mutex);
1108
Jesse Barnesf97108d2010-01-29 11:27:07 -08001109 return 0;
1110}
1111
Ben Widawsky4d855292011-12-12 19:34:16 -08001112static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001113{
1114 struct drm_info_node *node = (struct drm_info_node *) m->private;
1115 struct drm_device *dev = node->minor->dev;
1116 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001117 u32 rgvmodectl, rstdbyctl;
1118 u16 crstandvid;
1119 int ret;
1120
1121 ret = mutex_lock_interruptible(&dev->struct_mutex);
1122 if (ret)
1123 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001124 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001125
1126 rgvmodectl = I915_READ(MEMMODECTL);
1127 rstdbyctl = I915_READ(RSTDBYCTL);
1128 crstandvid = I915_READ16(CRSTANDVID);
1129
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001130 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001131 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001132
1133 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1134 "yes" : "no");
1135 seq_printf(m, "Boost freq: %d\n",
1136 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1137 MEMMODE_BOOST_FREQ_SHIFT);
1138 seq_printf(m, "HW control enabled: %s\n",
1139 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1140 seq_printf(m, "SW control enabled: %s\n",
1141 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1142 seq_printf(m, "Gated voltage change: %s\n",
1143 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1144 seq_printf(m, "Starting frequency: P%d\n",
1145 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001146 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001147 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001148 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1149 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1150 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1151 seq_printf(m, "Render standby enabled: %s\n",
1152 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +01001153 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001154 switch (rstdbyctl & RSX_STATUS_MASK) {
1155 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001156 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001157 break;
1158 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001159 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001160 break;
1161 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001162 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001163 break;
1164 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001165 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001166 break;
1167 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001168 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001169 break;
1170 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001171 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001172 break;
1173 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001174 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001175 break;
1176 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001177
1178 return 0;
1179}
1180
Deepak S669ab5a2014-01-10 15:18:26 +05301181static int vlv_drpc_info(struct seq_file *m)
1182{
1183
1184 struct drm_info_node *node = (struct drm_info_node *) m->private;
1185 struct drm_device *dev = node->minor->dev;
1186 struct drm_i915_private *dev_priv = dev->dev_private;
1187 u32 rpmodectl1, rcctl1;
1188 unsigned fw_rendercount = 0, fw_mediacount = 0;
1189
1190 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1191 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1192
1193 seq_printf(m, "Video Turbo Mode: %s\n",
1194 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1195 seq_printf(m, "Turbo enabled: %s\n",
1196 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1197 seq_printf(m, "HW control enabled: %s\n",
1198 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1199 seq_printf(m, "SW control enabled: %s\n",
1200 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1201 GEN6_RP_MEDIA_SW_MODE));
1202 seq_printf(m, "RC6 Enabled: %s\n",
1203 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1204 GEN6_RC_CTL_EI_MODE(1))));
1205 seq_printf(m, "Render Power Well: %s\n",
1206 (I915_READ(VLV_GTLC_PW_STATUS) &
1207 VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1208 seq_printf(m, "Media Power Well: %s\n",
1209 (I915_READ(VLV_GTLC_PW_STATUS) &
1210 VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1211
1212 spin_lock_irq(&dev_priv->uncore.lock);
1213 fw_rendercount = dev_priv->uncore.fw_rendercount;
1214 fw_mediacount = dev_priv->uncore.fw_mediacount;
1215 spin_unlock_irq(&dev_priv->uncore.lock);
1216
1217 seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
1218 seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);
1219
1220
1221 return 0;
1222}
1223
1224
Ben Widawsky4d855292011-12-12 19:34:16 -08001225static int gen6_drpc_info(struct seq_file *m)
1226{
1227
1228 struct drm_info_node *node = (struct drm_info_node *) m->private;
1229 struct drm_device *dev = node->minor->dev;
1230 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001231 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001232 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001233 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001234
1235 ret = mutex_lock_interruptible(&dev->struct_mutex);
1236 if (ret)
1237 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001238 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001239
Chris Wilson907b28c2013-07-19 20:36:52 +01001240 spin_lock_irq(&dev_priv->uncore.lock);
1241 forcewake_count = dev_priv->uncore.forcewake_count;
1242 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001243
1244 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001245 seq_puts(m, "RC information inaccurate because somebody "
1246 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001247 } else {
1248 /* NB: we cannot use forcewake, else we read the wrong values */
1249 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1250 udelay(10);
1251 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1252 }
1253
1254 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001255 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001256
1257 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1258 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1259 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001260 mutex_lock(&dev_priv->rps.hw_lock);
1261 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1262 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001263
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001264 intel_runtime_pm_put(dev_priv);
1265
Ben Widawsky4d855292011-12-12 19:34:16 -08001266 seq_printf(m, "Video Turbo Mode: %s\n",
1267 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1268 seq_printf(m, "HW control enabled: %s\n",
1269 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1270 seq_printf(m, "SW control enabled: %s\n",
1271 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1272 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001273 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001274 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1275 seq_printf(m, "RC6 Enabled: %s\n",
1276 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1277 seq_printf(m, "Deep RC6 Enabled: %s\n",
1278 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1279 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1280 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001281 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001282 switch (gt_core_status & GEN6_RCn_MASK) {
1283 case GEN6_RC0:
1284 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001285 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001286 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001287 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001288 break;
1289 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001290 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001291 break;
1292 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001293 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001294 break;
1295 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001296 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001297 break;
1298 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001299 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001300 break;
1301 }
1302
1303 seq_printf(m, "Core Power Down: %s\n",
1304 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001305
1306 /* Not exactly sure what this is */
1307 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1308 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1309 seq_printf(m, "RC6 residency since boot: %u\n",
1310 I915_READ(GEN6_GT_GFX_RC6));
1311 seq_printf(m, "RC6+ residency since boot: %u\n",
1312 I915_READ(GEN6_GT_GFX_RC6p));
1313 seq_printf(m, "RC6++ residency since boot: %u\n",
1314 I915_READ(GEN6_GT_GFX_RC6pp));
1315
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001316 seq_printf(m, "RC6 voltage: %dmV\n",
1317 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1318 seq_printf(m, "RC6+ voltage: %dmV\n",
1319 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1320 seq_printf(m, "RC6++ voltage: %dmV\n",
1321 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001322 return 0;
1323}
1324
1325static int i915_drpc_info(struct seq_file *m, void *unused)
1326{
1327 struct drm_info_node *node = (struct drm_info_node *) m->private;
1328 struct drm_device *dev = node->minor->dev;
1329
Deepak S669ab5a2014-01-10 15:18:26 +05301330 if (IS_VALLEYVIEW(dev))
1331 return vlv_drpc_info(m);
1332 else if (IS_GEN6(dev) || IS_GEN7(dev))
Ben Widawsky4d855292011-12-12 19:34:16 -08001333 return gen6_drpc_info(m);
1334 else
1335 return ironlake_drpc_info(m);
1336}
1337
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001338static int i915_fbc_status(struct seq_file *m, void *unused)
1339{
1340 struct drm_info_node *node = (struct drm_info_node *) m->private;
1341 struct drm_device *dev = node->minor->dev;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001342 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001343
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001344 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001345 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001346 return 0;
1347 }
1348
Adam Jacksonee5382a2010-04-23 11:17:39 -04001349 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001350 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001351 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001352 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001353 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001354 case FBC_OK:
1355 seq_puts(m, "FBC actived, but currently disabled in hardware");
1356 break;
1357 case FBC_UNSUPPORTED:
1358 seq_puts(m, "unsupported by this chipset");
1359 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001360 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001361 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001362 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001363 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001364 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001365 break;
1366 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001367 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001368 break;
1369 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001370 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001371 break;
1372 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001373 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001374 break;
1375 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001376 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001377 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001378 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001379 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001380 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001381 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001382 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001383 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001384 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001385 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001386 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001387 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001388 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001389 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001390 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001391 }
1392 return 0;
1393}
1394
Paulo Zanoni92d44622013-05-31 16:33:24 -03001395static int i915_ips_status(struct seq_file *m, void *unused)
1396{
1397 struct drm_info_node *node = (struct drm_info_node *) m->private;
1398 struct drm_device *dev = node->minor->dev;
1399 struct drm_i915_private *dev_priv = dev->dev_private;
1400
Damien Lespiauf5adf942013-06-24 18:29:34 +01001401 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001402 seq_puts(m, "not supported\n");
1403 return 0;
1404 }
1405
Jesse Barnese59150d2014-01-07 13:30:45 -08001406 if (IS_BROADWELL(dev) || I915_READ(IPS_CTL) & IPS_ENABLE)
Paulo Zanoni92d44622013-05-31 16:33:24 -03001407 seq_puts(m, "enabled\n");
1408 else
1409 seq_puts(m, "disabled\n");
1410
1411 return 0;
1412}
1413
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001414static int i915_sr_status(struct seq_file *m, void *unused)
1415{
1416 struct drm_info_node *node = (struct drm_info_node *) m->private;
1417 struct drm_device *dev = node->minor->dev;
1418 drm_i915_private_t *dev_priv = dev->dev_private;
1419 bool sr_enabled = false;
1420
Yuanhan Liu13982612010-12-15 15:42:31 +08001421 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001422 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001423 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001424 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1425 else if (IS_I915GM(dev))
1426 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1427 else if (IS_PINEVIEW(dev))
1428 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1429
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001430 seq_printf(m, "self-refresh: %s\n",
1431 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001432
1433 return 0;
1434}
1435
Jesse Barnes7648fa92010-05-20 14:28:11 -07001436static int i915_emon_status(struct seq_file *m, void *unused)
1437{
1438 struct drm_info_node *node = (struct drm_info_node *) m->private;
1439 struct drm_device *dev = node->minor->dev;
1440 drm_i915_private_t *dev_priv = dev->dev_private;
1441 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001442 int ret;
1443
Chris Wilson582be6b2012-04-30 19:35:02 +01001444 if (!IS_GEN5(dev))
1445 return -ENODEV;
1446
Chris Wilsonde227ef2010-07-03 07:58:38 +01001447 ret = mutex_lock_interruptible(&dev->struct_mutex);
1448 if (ret)
1449 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001450
1451 temp = i915_mch_val(dev_priv);
1452 chipset = i915_chipset_val(dev_priv);
1453 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001454 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001455
1456 seq_printf(m, "GMCH temp: %ld\n", temp);
1457 seq_printf(m, "Chipset power: %ld\n", chipset);
1458 seq_printf(m, "GFX power: %ld\n", gfx);
1459 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1460
1461 return 0;
1462}
1463
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001464static int i915_ring_freq_table(struct seq_file *m, void *unused)
1465{
1466 struct drm_info_node *node = (struct drm_info_node *) m->private;
1467 struct drm_device *dev = node->minor->dev;
1468 drm_i915_private_t *dev_priv = dev->dev_private;
1469 int ret;
1470 int gpu_freq, ia_freq;
1471
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001472 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001473 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001474 return 0;
1475 }
1476
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001477 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1478
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001479 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001480 if (ret)
1481 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001482 intel_runtime_pm_get(dev_priv);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001483
Damien Lespiau267f0c92013-06-24 22:59:48 +01001484 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001485
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001486 for (gpu_freq = dev_priv->rps.min_delay;
1487 gpu_freq <= dev_priv->rps.max_delay;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001488 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001489 ia_freq = gpu_freq;
1490 sandybridge_pcode_read(dev_priv,
1491 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1492 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001493 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1494 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1495 ((ia_freq >> 0) & 0xff) * 100,
1496 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001497 }
1498
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001499 intel_runtime_pm_put(dev_priv);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001500 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001501
1502 return 0;
1503}
1504
Jesse Barnes7648fa92010-05-20 14:28:11 -07001505static int i915_gfxec(struct seq_file *m, void *unused)
1506{
1507 struct drm_info_node *node = (struct drm_info_node *) m->private;
1508 struct drm_device *dev = node->minor->dev;
1509 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001510 int ret;
1511
1512 ret = mutex_lock_interruptible(&dev->struct_mutex);
1513 if (ret)
1514 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001515 intel_runtime_pm_get(dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001516
1517 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001518 intel_runtime_pm_put(dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001519
Ben Widawsky616fdb52011-10-05 11:44:54 -07001520 mutex_unlock(&dev->struct_mutex);
1521
Jesse Barnes7648fa92010-05-20 14:28:11 -07001522 return 0;
1523}
1524
Chris Wilson44834a62010-08-19 16:09:23 +01001525static int i915_opregion(struct seq_file *m, void *unused)
1526{
1527 struct drm_info_node *node = (struct drm_info_node *) m->private;
1528 struct drm_device *dev = node->minor->dev;
1529 drm_i915_private_t *dev_priv = dev->dev_private;
1530 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001531 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001532 int ret;
1533
Daniel Vetter0d38f002012-04-21 22:49:10 +02001534 if (data == NULL)
1535 return -ENOMEM;
1536
Chris Wilson44834a62010-08-19 16:09:23 +01001537 ret = mutex_lock_interruptible(&dev->struct_mutex);
1538 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001539 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001540
Daniel Vetter0d38f002012-04-21 22:49:10 +02001541 if (opregion->header) {
1542 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1543 seq_write(m, data, OPREGION_SIZE);
1544 }
Chris Wilson44834a62010-08-19 16:09:23 +01001545
1546 mutex_unlock(&dev->struct_mutex);
1547
Daniel Vetter0d38f002012-04-21 22:49:10 +02001548out:
1549 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001550 return 0;
1551}
1552
Chris Wilson37811fc2010-08-25 22:45:57 +01001553static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1554{
1555 struct drm_info_node *node = (struct drm_info_node *) m->private;
1556 struct drm_device *dev = node->minor->dev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001557 struct intel_fbdev *ifbdev = NULL;
Chris Wilson37811fc2010-08-25 22:45:57 +01001558 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001559
Daniel Vetter4520f532013-10-09 09:18:51 +02001560#ifdef CONFIG_DRM_I915_FBDEV
1561 struct drm_i915_private *dev_priv = dev->dev_private;
1562 int ret = mutex_lock_interruptible(&dev->mode_config.mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001563 if (ret)
1564 return ret;
1565
1566 ifbdev = dev_priv->fbdev;
1567 fb = to_intel_framebuffer(ifbdev->helper.fb);
1568
Daniel Vetter623f9782012-12-11 16:21:38 +01001569 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001570 fb->base.width,
1571 fb->base.height,
1572 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001573 fb->base.bits_per_pixel,
1574 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001575 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001576 seq_putc(m, '\n');
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001577 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter4520f532013-10-09 09:18:51 +02001578#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001579
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001580 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001581 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
Daniel Vetter131a56d2013-10-17 14:35:31 +02001582 if (ifbdev && &fb->base == ifbdev->helper.fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001583 continue;
1584
Daniel Vetter623f9782012-12-11 16:21:38 +01001585 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001586 fb->base.width,
1587 fb->base.height,
1588 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001589 fb->base.bits_per_pixel,
1590 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001591 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001592 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001593 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001594 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001595
1596 return 0;
1597}
1598
Ben Widawskye76d3632011-03-19 18:14:29 -07001599static int i915_context_status(struct seq_file *m, void *unused)
1600{
1601 struct drm_info_node *node = (struct drm_info_node *) m->private;
1602 struct drm_device *dev = node->minor->dev;
1603 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskya168c292013-02-14 15:05:12 -08001604 struct intel_ring_buffer *ring;
Ben Widawskya33afea2013-09-17 21:12:45 -07001605 struct i915_hw_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001606 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001607
1608 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1609 if (ret)
1610 return ret;
1611
Daniel Vetter3e373942012-11-02 19:55:04 +01001612 if (dev_priv->ips.pwrctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001613 seq_puts(m, "power context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001614 describe_obj(m, dev_priv->ips.pwrctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001615 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001616 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001617
Daniel Vetter3e373942012-11-02 19:55:04 +01001618 if (dev_priv->ips.renderctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001619 seq_puts(m, "render context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001620 describe_obj(m, dev_priv->ips.renderctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001621 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001622 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001623
Ben Widawskya33afea2013-09-17 21:12:45 -07001624 list_for_each_entry(ctx, &dev_priv->context_list, link) {
1625 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001626 describe_ctx(m, ctx);
Ben Widawskya33afea2013-09-17 21:12:45 -07001627 for_each_ring(ring, dev_priv, i)
1628 if (ring->default_context == ctx)
1629 seq_printf(m, "(default context %s) ", ring->name);
1630
1631 describe_obj(m, ctx->obj);
1632 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001633 }
1634
Ben Widawskye76d3632011-03-19 18:14:29 -07001635 mutex_unlock(&dev->mode_config.mutex);
1636
1637 return 0;
1638}
1639
Ben Widawsky6d794d42011-04-25 11:25:56 -07001640static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1641{
1642 struct drm_info_node *node = (struct drm_info_node *) m->private;
1643 struct drm_device *dev = node->minor->dev;
1644 struct drm_i915_private *dev_priv = dev->dev_private;
Deepak S43709ba2013-11-23 14:55:44 +05301645 unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001646
Chris Wilson907b28c2013-07-19 20:36:52 +01001647 spin_lock_irq(&dev_priv->uncore.lock);
Deepak S43709ba2013-11-23 14:55:44 +05301648 if (IS_VALLEYVIEW(dev)) {
1649 fw_rendercount = dev_priv->uncore.fw_rendercount;
1650 fw_mediacount = dev_priv->uncore.fw_mediacount;
1651 } else
1652 forcewake_count = dev_priv->uncore.forcewake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001653 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001654
Deepak S43709ba2013-11-23 14:55:44 +05301655 if (IS_VALLEYVIEW(dev)) {
1656 seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
1657 seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
1658 } else
1659 seq_printf(m, "forcewake count = %u\n", forcewake_count);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001660
1661 return 0;
1662}
1663
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001664static const char *swizzle_string(unsigned swizzle)
1665{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001666 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001667 case I915_BIT_6_SWIZZLE_NONE:
1668 return "none";
1669 case I915_BIT_6_SWIZZLE_9:
1670 return "bit9";
1671 case I915_BIT_6_SWIZZLE_9_10:
1672 return "bit9/bit10";
1673 case I915_BIT_6_SWIZZLE_9_11:
1674 return "bit9/bit11";
1675 case I915_BIT_6_SWIZZLE_9_10_11:
1676 return "bit9/bit10/bit11";
1677 case I915_BIT_6_SWIZZLE_9_17:
1678 return "bit9/bit17";
1679 case I915_BIT_6_SWIZZLE_9_10_17:
1680 return "bit9/bit10/bit17";
1681 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001682 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001683 }
1684
1685 return "bug";
1686}
1687
1688static int i915_swizzle_info(struct seq_file *m, void *data)
1689{
1690 struct drm_info_node *node = (struct drm_info_node *) m->private;
1691 struct drm_device *dev = node->minor->dev;
1692 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001693 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001694
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001695 ret = mutex_lock_interruptible(&dev->struct_mutex);
1696 if (ret)
1697 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001698 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001699
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001700 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1701 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1702 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1703 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1704
1705 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1706 seq_printf(m, "DDC = 0x%08x\n",
1707 I915_READ(DCC));
1708 seq_printf(m, "C0DRB3 = 0x%04x\n",
1709 I915_READ16(C0DRB3));
1710 seq_printf(m, "C1DRB3 = 0x%04x\n",
1711 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001712 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001713 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1714 I915_READ(MAD_DIMM_C0));
1715 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1716 I915_READ(MAD_DIMM_C1));
1717 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1718 I915_READ(MAD_DIMM_C2));
1719 seq_printf(m, "TILECTL = 0x%08x\n",
1720 I915_READ(TILECTL));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001721 if (IS_GEN8(dev))
1722 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1723 I915_READ(GAMTARBMODE));
1724 else
1725 seq_printf(m, "ARB_MODE = 0x%08x\n",
1726 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001727 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1728 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001729 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001730 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001731 mutex_unlock(&dev->struct_mutex);
1732
1733 return 0;
1734}
1735
Ben Widawsky77df6772013-11-02 21:07:30 -07001736static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001737{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001738 struct drm_i915_private *dev_priv = dev->dev_private;
1739 struct intel_ring_buffer *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07001740 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1741 int unused, i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001742
Ben Widawsky77df6772013-11-02 21:07:30 -07001743 if (!ppgtt)
1744 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001745
Ben Widawsky77df6772013-11-02 21:07:30 -07001746 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
1747 seq_printf(m, "Page tables: %d\n", ppgtt->num_pt_pages);
1748 for_each_ring(ring, dev_priv, unused) {
1749 seq_printf(m, "%s\n", ring->name);
1750 for (i = 0; i < 4; i++) {
1751 u32 offset = 0x270 + i * 8;
1752 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
1753 pdp <<= 32;
1754 pdp |= I915_READ(ring->mmio_base + offset);
1755 for (i = 0; i < 4; i++)
1756 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
1757 }
1758 }
1759}
1760
1761static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
1762{
1763 struct drm_i915_private *dev_priv = dev->dev_private;
1764 struct intel_ring_buffer *ring;
1765 int i;
1766
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001767 if (INTEL_INFO(dev)->gen == 6)
1768 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1769
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01001770 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001771 seq_printf(m, "%s\n", ring->name);
1772 if (INTEL_INFO(dev)->gen == 7)
1773 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1774 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1775 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1776 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1777 }
1778 if (dev_priv->mm.aliasing_ppgtt) {
1779 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1780
Damien Lespiau267f0c92013-06-24 22:59:48 +01001781 seq_puts(m, "aliasing PPGTT:\n");
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001782 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1783 }
1784 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07001785}
1786
1787static int i915_ppgtt_info(struct seq_file *m, void *data)
1788{
1789 struct drm_info_node *node = (struct drm_info_node *) m->private;
1790 struct drm_device *dev = node->minor->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001791 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky77df6772013-11-02 21:07:30 -07001792
1793 int ret = mutex_lock_interruptible(&dev->struct_mutex);
1794 if (ret)
1795 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001796 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07001797
1798 if (INTEL_INFO(dev)->gen >= 8)
1799 gen8_ppgtt_info(m, dev);
1800 else if (INTEL_INFO(dev)->gen >= 6)
1801 gen6_ppgtt_info(m, dev);
1802
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001803 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001804 mutex_unlock(&dev->struct_mutex);
1805
1806 return 0;
1807}
1808
Jesse Barnes57f350b2012-03-28 13:39:25 -07001809static int i915_dpio_info(struct seq_file *m, void *data)
1810{
1811 struct drm_info_node *node = (struct drm_info_node *) m->private;
1812 struct drm_device *dev = node->minor->dev;
1813 struct drm_i915_private *dev_priv = dev->dev_private;
1814 int ret;
1815
1816
1817 if (!IS_VALLEYVIEW(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001818 seq_puts(m, "unsupported\n");
Jesse Barnes57f350b2012-03-28 13:39:25 -07001819 return 0;
1820 }
1821
Daniel Vetter09153002012-12-12 14:06:44 +01001822 ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
Jesse Barnes57f350b2012-03-28 13:39:25 -07001823 if (ret)
1824 return ret;
1825
1826 seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
1827
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001828 seq_printf(m, "DPIO PLL DW3 CH0 : 0x%08x\n",
1829 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW3(0)));
1830 seq_printf(m, "DPIO PLL DW3 CH1: 0x%08x\n",
1831 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW3(1)));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001832
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001833 seq_printf(m, "DPIO PLL DW5 CH0: 0x%08x\n",
1834 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW5(0)));
1835 seq_printf(m, "DPIO PLL DW5 CH1: 0x%08x\n",
1836 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW5(1)));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001837
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001838 seq_printf(m, "DPIO PLL DW7 CH0: 0x%08x\n",
1839 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW7(0)));
1840 seq_printf(m, "DPIO PLL DW7 CH1: 0x%08x\n",
1841 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW7(1)));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001842
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001843 seq_printf(m, "DPIO PLL DW10 CH0: 0x%08x\n",
1844 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW10(0)));
1845 seq_printf(m, "DPIO PLL DW10 CH1: 0x%08x\n",
1846 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW10(1)));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001847
1848 seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001849 vlv_dpio_read(dev_priv, PIPE_A, VLV_CMN_DW0));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001850
Daniel Vetter09153002012-12-12 14:06:44 +01001851 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes57f350b2012-03-28 13:39:25 -07001852
1853 return 0;
1854}
1855
Ben Widawsky63573eb2013-07-04 11:02:07 -07001856static int i915_llc(struct seq_file *m, void *data)
1857{
1858 struct drm_info_node *node = (struct drm_info_node *) m->private;
1859 struct drm_device *dev = node->minor->dev;
1860 struct drm_i915_private *dev_priv = dev->dev_private;
1861
1862 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
1863 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
1864 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
1865
1866 return 0;
1867}
1868
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001869static int i915_edp_psr_status(struct seq_file *m, void *data)
1870{
1871 struct drm_info_node *node = m->private;
1872 struct drm_device *dev = node->minor->dev;
1873 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001874 u32 psrperf = 0;
1875 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001876
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001877 intel_runtime_pm_get(dev_priv);
1878
Rodrigo Vivia031d702013-10-03 16:15:06 -03001879 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
1880 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001881
Rodrigo Vivia031d702013-10-03 16:15:06 -03001882 enabled = HAS_PSR(dev) &&
1883 I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
1884 seq_printf(m, "Enabled: %s\n", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001885
Rodrigo Vivia031d702013-10-03 16:15:06 -03001886 if (HAS_PSR(dev))
1887 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
1888 EDP_PSR_PERF_CNT_MASK;
1889 seq_printf(m, "Performance_Counter: %u\n", psrperf);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001890
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001891 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001892 return 0;
1893}
1894
Jesse Barnesec013e72013-08-20 10:29:23 +01001895static int i915_energy_uJ(struct seq_file *m, void *data)
1896{
1897 struct drm_info_node *node = m->private;
1898 struct drm_device *dev = node->minor->dev;
1899 struct drm_i915_private *dev_priv = dev->dev_private;
1900 u64 power;
1901 u32 units;
1902
1903 if (INTEL_INFO(dev)->gen < 6)
1904 return -ENODEV;
1905
1906 rdmsrl(MSR_RAPL_POWER_UNIT, power);
1907 power = (power & 0x1f00) >> 8;
1908 units = 1000000 / (1 << power); /* convert to uJ */
1909 power = I915_READ(MCH_SECP_NRG_STTS);
1910 power *= units;
1911
1912 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03001913
1914 return 0;
1915}
1916
1917static int i915_pc8_status(struct seq_file *m, void *unused)
1918{
1919 struct drm_info_node *node = (struct drm_info_node *) m->private;
1920 struct drm_device *dev = node->minor->dev;
1921 struct drm_i915_private *dev_priv = dev->dev_private;
1922
1923 if (!IS_HASWELL(dev)) {
1924 seq_puts(m, "not supported\n");
1925 return 0;
1926 }
1927
1928 mutex_lock(&dev_priv->pc8.lock);
1929 seq_printf(m, "Requirements met: %s\n",
1930 yesno(dev_priv->pc8.requirements_met));
1931 seq_printf(m, "GPU idle: %s\n", yesno(dev_priv->pc8.gpu_idle));
1932 seq_printf(m, "Disable count: %d\n", dev_priv->pc8.disable_count);
1933 seq_printf(m, "IRQs disabled: %s\n",
1934 yesno(dev_priv->pc8.irqs_disabled));
1935 seq_printf(m, "Enabled: %s\n", yesno(dev_priv->pc8.enabled));
1936 mutex_unlock(&dev_priv->pc8.lock);
1937
Jesse Barnesec013e72013-08-20 10:29:23 +01001938 return 0;
1939}
1940
Imre Deak1da51582013-11-25 17:15:35 +02001941static const char *power_domain_str(enum intel_display_power_domain domain)
1942{
1943 switch (domain) {
1944 case POWER_DOMAIN_PIPE_A:
1945 return "PIPE_A";
1946 case POWER_DOMAIN_PIPE_B:
1947 return "PIPE_B";
1948 case POWER_DOMAIN_PIPE_C:
1949 return "PIPE_C";
1950 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
1951 return "PIPE_A_PANEL_FITTER";
1952 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
1953 return "PIPE_B_PANEL_FITTER";
1954 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
1955 return "PIPE_C_PANEL_FITTER";
1956 case POWER_DOMAIN_TRANSCODER_A:
1957 return "TRANSCODER_A";
1958 case POWER_DOMAIN_TRANSCODER_B:
1959 return "TRANSCODER_B";
1960 case POWER_DOMAIN_TRANSCODER_C:
1961 return "TRANSCODER_C";
1962 case POWER_DOMAIN_TRANSCODER_EDP:
1963 return "TRANSCODER_EDP";
1964 case POWER_DOMAIN_VGA:
1965 return "VGA";
1966 case POWER_DOMAIN_AUDIO:
1967 return "AUDIO";
1968 case POWER_DOMAIN_INIT:
1969 return "INIT";
1970 default:
1971 WARN_ON(1);
1972 return "?";
1973 }
1974}
1975
1976static int i915_power_domain_info(struct seq_file *m, void *unused)
1977{
1978 struct drm_info_node *node = (struct drm_info_node *) m->private;
1979 struct drm_device *dev = node->minor->dev;
1980 struct drm_i915_private *dev_priv = dev->dev_private;
1981 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1982 int i;
1983
1984 mutex_lock(&power_domains->lock);
1985
1986 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
1987 for (i = 0; i < power_domains->power_well_count; i++) {
1988 struct i915_power_well *power_well;
1989 enum intel_display_power_domain power_domain;
1990
1991 power_well = &power_domains->power_wells[i];
1992 seq_printf(m, "%-25s %d\n", power_well->name,
1993 power_well->count);
1994
1995 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
1996 power_domain++) {
1997 if (!(BIT(power_domain) & power_well->domains))
1998 continue;
1999
2000 seq_printf(m, " %-23s %d\n",
2001 power_domain_str(power_domain),
2002 power_domains->domain_use_count[power_domain]);
2003 }
2004 }
2005
2006 mutex_unlock(&power_domains->lock);
2007
2008 return 0;
2009}
2010
Damien Lespiau07144422013-10-15 18:55:40 +01002011struct pipe_crc_info {
2012 const char *name;
2013 struct drm_device *dev;
2014 enum pipe pipe;
2015};
2016
2017static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002018{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002019 struct pipe_crc_info *info = inode->i_private;
2020 struct drm_i915_private *dev_priv = info->dev->dev_private;
2021 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2022
Daniel Vetter7eb1c492013-11-14 11:30:43 +01002023 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
2024 return -ENODEV;
2025
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002026 spin_lock_irq(&pipe_crc->lock);
2027
2028 if (pipe_crc->opened) {
2029 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002030 return -EBUSY; /* already open */
2031 }
2032
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002033 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01002034 filep->private_data = inode->i_private;
2035
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002036 spin_unlock_irq(&pipe_crc->lock);
2037
Damien Lespiau07144422013-10-15 18:55:40 +01002038 return 0;
2039}
2040
2041static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
2042{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002043 struct pipe_crc_info *info = inode->i_private;
2044 struct drm_i915_private *dev_priv = info->dev->dev_private;
2045 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2046
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002047 spin_lock_irq(&pipe_crc->lock);
2048 pipe_crc->opened = false;
2049 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002050
Damien Lespiau07144422013-10-15 18:55:40 +01002051 return 0;
2052}
2053
2054/* (6 fields, 8 chars each, space separated (5) + '\n') */
2055#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
2056/* account for \'0' */
2057#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
2058
2059static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
2060{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002061 assert_spin_locked(&pipe_crc->lock);
2062 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2063 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01002064}
Shuang He8bf1e9f2013-10-15 18:55:27 +01002065
Damien Lespiau07144422013-10-15 18:55:40 +01002066static ssize_t
2067i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2068 loff_t *pos)
2069{
2070 struct pipe_crc_info *info = filep->private_data;
2071 struct drm_device *dev = info->dev;
2072 struct drm_i915_private *dev_priv = dev->dev_private;
2073 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2074 char buf[PIPE_CRC_BUFFER_LEN];
2075 int head, tail, n_entries, n;
2076 ssize_t bytes_read;
2077
2078 /*
2079 * Don't allow user space to provide buffers not big enough to hold
2080 * a line of data.
2081 */
2082 if (count < PIPE_CRC_LINE_LEN)
2083 return -EINVAL;
2084
2085 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
2086 return 0;
2087
2088 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002089 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01002090 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002091 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01002092
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002093 if (filep->f_flags & O_NONBLOCK) {
2094 spin_unlock_irq(&pipe_crc->lock);
2095 return -EAGAIN;
2096 }
2097
2098 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2099 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2100 if (ret) {
2101 spin_unlock_irq(&pipe_crc->lock);
2102 return ret;
2103 }
Damien Lespiau07144422013-10-15 18:55:40 +01002104 }
2105
2106 /* We now have one or more entries to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002107 head = pipe_crc->head;
2108 tail = pipe_crc->tail;
Damien Lespiau07144422013-10-15 18:55:40 +01002109 n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
2110 count / PIPE_CRC_LINE_LEN);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002111 spin_unlock_irq(&pipe_crc->lock);
2112
Damien Lespiau07144422013-10-15 18:55:40 +01002113 bytes_read = 0;
2114 n = 0;
2115 do {
2116 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
2117 int ret;
2118
2119 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2120 "%8u %8x %8x %8x %8x %8x\n",
2121 entry->frame, entry->crc[0],
2122 entry->crc[1], entry->crc[2],
2123 entry->crc[3], entry->crc[4]);
2124
2125 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
2126 buf, PIPE_CRC_LINE_LEN);
2127 if (ret == PIPE_CRC_LINE_LEN)
2128 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01002129
2130 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2131 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiau07144422013-10-15 18:55:40 +01002132 n++;
2133 } while (--n_entries);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002134
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002135 spin_lock_irq(&pipe_crc->lock);
2136 pipe_crc->tail = tail;
2137 spin_unlock_irq(&pipe_crc->lock);
2138
Damien Lespiau07144422013-10-15 18:55:40 +01002139 return bytes_read;
2140}
2141
2142static const struct file_operations i915_pipe_crc_fops = {
2143 .owner = THIS_MODULE,
2144 .open = i915_pipe_crc_open,
2145 .read = i915_pipe_crc_read,
2146 .release = i915_pipe_crc_release,
2147};
2148
2149static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2150 {
2151 .name = "i915_pipe_A_crc",
2152 .pipe = PIPE_A,
2153 },
2154 {
2155 .name = "i915_pipe_B_crc",
2156 .pipe = PIPE_B,
2157 },
2158 {
2159 .name = "i915_pipe_C_crc",
2160 .pipe = PIPE_C,
2161 },
2162};
2163
2164static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
2165 enum pipe pipe)
2166{
2167 struct drm_device *dev = minor->dev;
2168 struct dentry *ent;
2169 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
2170
2171 info->dev = dev;
2172 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
2173 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08002174 if (!ent)
2175 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01002176
2177 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002178}
2179
Daniel Vettere8dfcf72013-10-16 11:51:54 +02002180static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02002181 "none",
2182 "plane1",
2183 "plane2",
2184 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002185 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02002186 "TV",
2187 "DP-B",
2188 "DP-C",
2189 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01002190 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02002191};
2192
2193static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
2194{
2195 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
2196 return pipe_crc_sources[source];
2197}
2198
Damien Lespiaubd9db022013-10-15 18:55:36 +01002199static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02002200{
2201 struct drm_device *dev = m->private;
2202 struct drm_i915_private *dev_priv = dev->dev_private;
2203 int i;
2204
2205 for (i = 0; i < I915_MAX_PIPES; i++)
2206 seq_printf(m, "%c %s\n", pipe_name(i),
2207 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
2208
2209 return 0;
2210}
2211
Damien Lespiaubd9db022013-10-15 18:55:36 +01002212static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02002213{
2214 struct drm_device *dev = inode->i_private;
2215
Damien Lespiaubd9db022013-10-15 18:55:36 +01002216 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02002217}
2218
Daniel Vetter46a19182013-11-01 10:50:20 +01002219static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02002220 uint32_t *val)
2221{
Daniel Vetter46a19182013-11-01 10:50:20 +01002222 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2223 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2224
2225 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02002226 case INTEL_PIPE_CRC_SOURCE_PIPE:
2227 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
2228 break;
2229 case INTEL_PIPE_CRC_SOURCE_NONE:
2230 *val = 0;
2231 break;
2232 default:
2233 return -EINVAL;
2234 }
2235
2236 return 0;
2237}
2238
Daniel Vetter46a19182013-11-01 10:50:20 +01002239static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
2240 enum intel_pipe_crc_source *source)
2241{
2242 struct intel_encoder *encoder;
2243 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01002244 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01002245 int ret = 0;
2246
2247 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2248
2249 mutex_lock(&dev->mode_config.mutex);
2250 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2251 base.head) {
2252 if (!encoder->base.crtc)
2253 continue;
2254
2255 crtc = to_intel_crtc(encoder->base.crtc);
2256
2257 if (crtc->pipe != pipe)
2258 continue;
2259
2260 switch (encoder->type) {
2261 case INTEL_OUTPUT_TVOUT:
2262 *source = INTEL_PIPE_CRC_SOURCE_TV;
2263 break;
2264 case INTEL_OUTPUT_DISPLAYPORT:
2265 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01002266 dig_port = enc_to_dig_port(&encoder->base);
2267 switch (dig_port->port) {
2268 case PORT_B:
2269 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
2270 break;
2271 case PORT_C:
2272 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
2273 break;
2274 case PORT_D:
2275 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
2276 break;
2277 default:
2278 WARN(1, "nonexisting DP port %c\n",
2279 port_name(dig_port->port));
2280 break;
2281 }
Daniel Vetter46a19182013-11-01 10:50:20 +01002282 break;
2283 }
2284 }
2285 mutex_unlock(&dev->mode_config.mutex);
2286
2287 return ret;
2288}
2289
2290static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
2291 enum pipe pipe,
2292 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02002293 uint32_t *val)
2294{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002295 struct drm_i915_private *dev_priv = dev->dev_private;
2296 bool need_stable_symbols = false;
2297
Daniel Vetter46a19182013-11-01 10:50:20 +01002298 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2299 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2300 if (ret)
2301 return ret;
2302 }
2303
2304 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02002305 case INTEL_PIPE_CRC_SOURCE_PIPE:
2306 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
2307 break;
2308 case INTEL_PIPE_CRC_SOURCE_DP_B:
2309 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002310 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02002311 break;
2312 case INTEL_PIPE_CRC_SOURCE_DP_C:
2313 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002314 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02002315 break;
2316 case INTEL_PIPE_CRC_SOURCE_NONE:
2317 *val = 0;
2318 break;
2319 default:
2320 return -EINVAL;
2321 }
2322
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002323 /*
2324 * When the pipe CRC tap point is after the transcoders we need
2325 * to tweak symbol-level features to produce a deterministic series of
2326 * symbols for a given frame. We need to reset those features only once
2327 * a frame (instead of every nth symbol):
2328 * - DC-balance: used to ensure a better clock recovery from the data
2329 * link (SDVO)
2330 * - DisplayPort scrambling: used for EMI reduction
2331 */
2332 if (need_stable_symbols) {
2333 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2334
2335 WARN_ON(!IS_G4X(dev));
2336
2337 tmp |= DC_BALANCE_RESET_VLV;
2338 if (pipe == PIPE_A)
2339 tmp |= PIPE_A_SCRAMBLE_RESET;
2340 else
2341 tmp |= PIPE_B_SCRAMBLE_RESET;
2342
2343 I915_WRITE(PORT_DFT2_G4X, tmp);
2344 }
2345
Daniel Vetter7ac01292013-10-18 16:37:06 +02002346 return 0;
2347}
2348
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002349static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01002350 enum pipe pipe,
2351 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002352 uint32_t *val)
2353{
Daniel Vetter84093602013-11-01 10:50:21 +01002354 struct drm_i915_private *dev_priv = dev->dev_private;
2355 bool need_stable_symbols = false;
2356
Daniel Vetter46a19182013-11-01 10:50:20 +01002357 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2358 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2359 if (ret)
2360 return ret;
2361 }
2362
2363 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002364 case INTEL_PIPE_CRC_SOURCE_PIPE:
2365 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
2366 break;
2367 case INTEL_PIPE_CRC_SOURCE_TV:
2368 if (!SUPPORTS_TV(dev))
2369 return -EINVAL;
2370 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
2371 break;
2372 case INTEL_PIPE_CRC_SOURCE_DP_B:
2373 if (!IS_G4X(dev))
2374 return -EINVAL;
2375 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002376 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002377 break;
2378 case INTEL_PIPE_CRC_SOURCE_DP_C:
2379 if (!IS_G4X(dev))
2380 return -EINVAL;
2381 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002382 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002383 break;
2384 case INTEL_PIPE_CRC_SOURCE_DP_D:
2385 if (!IS_G4X(dev))
2386 return -EINVAL;
2387 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002388 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002389 break;
2390 case INTEL_PIPE_CRC_SOURCE_NONE:
2391 *val = 0;
2392 break;
2393 default:
2394 return -EINVAL;
2395 }
2396
Daniel Vetter84093602013-11-01 10:50:21 +01002397 /*
2398 * When the pipe CRC tap point is after the transcoders we need
2399 * to tweak symbol-level features to produce a deterministic series of
2400 * symbols for a given frame. We need to reset those features only once
2401 * a frame (instead of every nth symbol):
2402 * - DC-balance: used to ensure a better clock recovery from the data
2403 * link (SDVO)
2404 * - DisplayPort scrambling: used for EMI reduction
2405 */
2406 if (need_stable_symbols) {
2407 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2408
2409 WARN_ON(!IS_G4X(dev));
2410
2411 I915_WRITE(PORT_DFT_I9XX,
2412 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
2413
2414 if (pipe == PIPE_A)
2415 tmp |= PIPE_A_SCRAMBLE_RESET;
2416 else
2417 tmp |= PIPE_B_SCRAMBLE_RESET;
2418
2419 I915_WRITE(PORT_DFT2_G4X, tmp);
2420 }
2421
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002422 return 0;
2423}
2424
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002425static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
2426 enum pipe pipe)
2427{
2428 struct drm_i915_private *dev_priv = dev->dev_private;
2429 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2430
2431 if (pipe == PIPE_A)
2432 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2433 else
2434 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2435 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
2436 tmp &= ~DC_BALANCE_RESET_VLV;
2437 I915_WRITE(PORT_DFT2_G4X, tmp);
2438
2439}
2440
Daniel Vetter84093602013-11-01 10:50:21 +01002441static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
2442 enum pipe pipe)
2443{
2444 struct drm_i915_private *dev_priv = dev->dev_private;
2445 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2446
2447 if (pipe == PIPE_A)
2448 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2449 else
2450 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2451 I915_WRITE(PORT_DFT2_G4X, tmp);
2452
2453 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
2454 I915_WRITE(PORT_DFT_I9XX,
2455 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
2456 }
2457}
2458
Daniel Vetter46a19182013-11-01 10:50:20 +01002459static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002460 uint32_t *val)
2461{
Daniel Vetter46a19182013-11-01 10:50:20 +01002462 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2463 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2464
2465 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002466 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2467 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
2468 break;
2469 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2470 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
2471 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002472 case INTEL_PIPE_CRC_SOURCE_PIPE:
2473 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
2474 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002475 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002476 *val = 0;
2477 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002478 default:
2479 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002480 }
2481
2482 return 0;
2483}
2484
Daniel Vetter46a19182013-11-01 10:50:20 +01002485static int ivb_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002486 uint32_t *val)
2487{
Daniel Vetter46a19182013-11-01 10:50:20 +01002488 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2489 *source = INTEL_PIPE_CRC_SOURCE_PF;
2490
2491 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002492 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2493 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
2494 break;
2495 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2496 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
2497 break;
2498 case INTEL_PIPE_CRC_SOURCE_PF:
2499 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
2500 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002501 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002502 *val = 0;
2503 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002504 default:
2505 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002506 }
2507
2508 return 0;
2509}
2510
Daniel Vetter926321d2013-10-16 13:30:34 +02002511static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
2512 enum intel_pipe_crc_source source)
2513{
2514 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01002515 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Borislav Petkov432f3342013-11-21 16:49:46 +01002516 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002517 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02002518
Damien Lespiaucc3da172013-10-15 18:55:31 +01002519 if (pipe_crc->source == source)
2520 return 0;
2521
Damien Lespiauae676fc2013-10-15 18:55:32 +01002522 /* forbid changing the source without going back to 'none' */
2523 if (pipe_crc->source && source)
2524 return -EINVAL;
2525
Daniel Vetter52f843f2013-10-21 17:26:38 +02002526 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002527 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02002528 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01002529 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter7ac01292013-10-18 16:37:06 +02002530 else if (IS_VALLEYVIEW(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002531 ret = vlv_pipe_crc_ctl_reg(dev,pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002532 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002533 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002534 else
Daniel Vetter46a19182013-11-01 10:50:20 +01002535 ret = ivb_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002536
2537 if (ret != 0)
2538 return ret;
2539
Damien Lespiau4b584362013-10-15 18:55:33 +01002540 /* none -> real source transition */
2541 if (source) {
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01002542 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
2543 pipe_name(pipe), pipe_crc_source_name(source));
2544
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002545 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
2546 INTEL_PIPE_CRC_ENTRIES_NR,
2547 GFP_KERNEL);
2548 if (!pipe_crc->entries)
2549 return -ENOMEM;
2550
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002551 spin_lock_irq(&pipe_crc->lock);
2552 pipe_crc->head = 0;
2553 pipe_crc->tail = 0;
2554 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01002555 }
2556
Damien Lespiaucc3da172013-10-15 18:55:31 +01002557 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02002558
Daniel Vetter926321d2013-10-16 13:30:34 +02002559 I915_WRITE(PIPE_CRC_CTL(pipe), val);
2560 POSTING_READ(PIPE_CRC_CTL(pipe));
2561
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002562 /* real source -> none transition */
2563 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002564 struct intel_pipe_crc_entry *entries;
2565
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01002566 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
2567 pipe_name(pipe));
2568
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02002569 intel_wait_for_vblank(dev, pipe);
2570
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002571 spin_lock_irq(&pipe_crc->lock);
2572 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002573 pipe_crc->entries = NULL;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002574 spin_unlock_irq(&pipe_crc->lock);
2575
2576 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01002577
2578 if (IS_G4X(dev))
2579 g4x_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002580 else if (IS_VALLEYVIEW(dev))
2581 vlv_undo_pipe_scramble_reset(dev, pipe);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002582 }
2583
Daniel Vetter926321d2013-10-16 13:30:34 +02002584 return 0;
2585}
2586
2587/*
2588 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01002589 * command: wsp* object wsp+ name wsp+ source wsp*
2590 * object: 'pipe'
2591 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02002592 * source: (none | plane1 | plane2 | pf)
2593 * wsp: (#0x20 | #0x9 | #0xA)+
2594 *
2595 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01002596 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
2597 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02002598 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01002599static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02002600{
2601 int n_words = 0;
2602
2603 while (*buf) {
2604 char *end;
2605
2606 /* skip leading white space */
2607 buf = skip_spaces(buf);
2608 if (!*buf)
2609 break; /* end of buffer */
2610
2611 /* find end of word */
2612 for (end = buf; *end && !isspace(*end); end++)
2613 ;
2614
2615 if (n_words == max_words) {
2616 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
2617 max_words);
2618 return -EINVAL; /* ran out of words[] before bytes */
2619 }
2620
2621 if (*end)
2622 *end++ = '\0';
2623 words[n_words++] = buf;
2624 buf = end;
2625 }
2626
2627 return n_words;
2628}
2629
Damien Lespiaub94dec82013-10-15 18:55:35 +01002630enum intel_pipe_crc_object {
2631 PIPE_CRC_OBJECT_PIPE,
2632};
2633
Daniel Vettere8dfcf72013-10-16 11:51:54 +02002634static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01002635 "pipe",
2636};
2637
2638static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01002639display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01002640{
2641 int i;
2642
2643 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
2644 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01002645 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01002646 return 0;
2647 }
2648
2649 return -EINVAL;
2650}
2651
Damien Lespiaubd9db022013-10-15 18:55:36 +01002652static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02002653{
2654 const char name = buf[0];
2655
2656 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
2657 return -EINVAL;
2658
2659 *pipe = name - 'A';
2660
2661 return 0;
2662}
2663
2664static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01002665display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02002666{
2667 int i;
2668
2669 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
2670 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01002671 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02002672 return 0;
2673 }
2674
2675 return -EINVAL;
2676}
2677
Damien Lespiaubd9db022013-10-15 18:55:36 +01002678static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02002679{
Damien Lespiaub94dec82013-10-15 18:55:35 +01002680#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02002681 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01002682 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02002683 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01002684 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02002685 enum intel_pipe_crc_source source;
2686
Damien Lespiaubd9db022013-10-15 18:55:36 +01002687 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01002688 if (n_words != N_WORDS) {
2689 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
2690 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02002691 return -EINVAL;
2692 }
2693
Damien Lespiaubd9db022013-10-15 18:55:36 +01002694 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01002695 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02002696 return -EINVAL;
2697 }
2698
Damien Lespiaubd9db022013-10-15 18:55:36 +01002699 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01002700 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
2701 return -EINVAL;
2702 }
2703
Damien Lespiaubd9db022013-10-15 18:55:36 +01002704 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01002705 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02002706 return -EINVAL;
2707 }
2708
2709 return pipe_crc_set_source(dev, pipe, source);
2710}
2711
Damien Lespiaubd9db022013-10-15 18:55:36 +01002712static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
2713 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02002714{
2715 struct seq_file *m = file->private_data;
2716 struct drm_device *dev = m->private;
2717 char *tmpbuf;
2718 int ret;
2719
2720 if (len == 0)
2721 return 0;
2722
2723 if (len > PAGE_SIZE - 1) {
2724 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
2725 PAGE_SIZE);
2726 return -E2BIG;
2727 }
2728
2729 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
2730 if (!tmpbuf)
2731 return -ENOMEM;
2732
2733 if (copy_from_user(tmpbuf, ubuf, len)) {
2734 ret = -EFAULT;
2735 goto out;
2736 }
2737 tmpbuf[len] = '\0';
2738
Damien Lespiaubd9db022013-10-15 18:55:36 +01002739 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02002740
2741out:
2742 kfree(tmpbuf);
2743 if (ret < 0)
2744 return ret;
2745
2746 *offp += len;
2747 return len;
2748}
2749
Damien Lespiaubd9db022013-10-15 18:55:36 +01002750static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02002751 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01002752 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02002753 .read = seq_read,
2754 .llseek = seq_lseek,
2755 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01002756 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02002757};
2758
Kees Cook647416f2013-03-10 14:10:06 -07002759static int
2760i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002761{
Kees Cook647416f2013-03-10 14:10:06 -07002762 struct drm_device *dev = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002763 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002764
Kees Cook647416f2013-03-10 14:10:06 -07002765 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002766
Kees Cook647416f2013-03-10 14:10:06 -07002767 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002768}
2769
Kees Cook647416f2013-03-10 14:10:06 -07002770static int
2771i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002772{
Kees Cook647416f2013-03-10 14:10:06 -07002773 struct drm_device *dev = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002774
Kees Cook647416f2013-03-10 14:10:06 -07002775 DRM_INFO("Manually setting wedged to %llu\n", val);
Chris Wilson527f9e92010-11-11 01:16:58 +00002776 i915_handle_error(dev, val);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002777
Kees Cook647416f2013-03-10 14:10:06 -07002778 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002779}
2780
Kees Cook647416f2013-03-10 14:10:06 -07002781DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
2782 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03002783 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002784
Kees Cook647416f2013-03-10 14:10:06 -07002785static int
2786i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002787{
Kees Cook647416f2013-03-10 14:10:06 -07002788 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002789 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002790
Kees Cook647416f2013-03-10 14:10:06 -07002791 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002792
Kees Cook647416f2013-03-10 14:10:06 -07002793 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002794}
2795
Kees Cook647416f2013-03-10 14:10:06 -07002796static int
2797i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002798{
Kees Cook647416f2013-03-10 14:10:06 -07002799 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002800 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002801 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002802
Kees Cook647416f2013-03-10 14:10:06 -07002803 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002804
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002805 ret = mutex_lock_interruptible(&dev->struct_mutex);
2806 if (ret)
2807 return ret;
2808
Daniel Vetter99584db2012-11-14 17:14:04 +01002809 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002810 mutex_unlock(&dev->struct_mutex);
2811
Kees Cook647416f2013-03-10 14:10:06 -07002812 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002813}
2814
Kees Cook647416f2013-03-10 14:10:06 -07002815DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
2816 i915_ring_stop_get, i915_ring_stop_set,
2817 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02002818
Chris Wilson094f9a52013-09-25 17:34:55 +01002819static int
2820i915_ring_missed_irq_get(void *data, u64 *val)
2821{
2822 struct drm_device *dev = data;
2823 struct drm_i915_private *dev_priv = dev->dev_private;
2824
2825 *val = dev_priv->gpu_error.missed_irq_rings;
2826 return 0;
2827}
2828
2829static int
2830i915_ring_missed_irq_set(void *data, u64 val)
2831{
2832 struct drm_device *dev = data;
2833 struct drm_i915_private *dev_priv = dev->dev_private;
2834 int ret;
2835
2836 /* Lock against concurrent debugfs callers */
2837 ret = mutex_lock_interruptible(&dev->struct_mutex);
2838 if (ret)
2839 return ret;
2840 dev_priv->gpu_error.missed_irq_rings = val;
2841 mutex_unlock(&dev->struct_mutex);
2842
2843 return 0;
2844}
2845
2846DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
2847 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
2848 "0x%08llx\n");
2849
2850static int
2851i915_ring_test_irq_get(void *data, u64 *val)
2852{
2853 struct drm_device *dev = data;
2854 struct drm_i915_private *dev_priv = dev->dev_private;
2855
2856 *val = dev_priv->gpu_error.test_irq_rings;
2857
2858 return 0;
2859}
2860
2861static int
2862i915_ring_test_irq_set(void *data, u64 val)
2863{
2864 struct drm_device *dev = data;
2865 struct drm_i915_private *dev_priv = dev->dev_private;
2866 int ret;
2867
2868 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
2869
2870 /* Lock against concurrent debugfs callers */
2871 ret = mutex_lock_interruptible(&dev->struct_mutex);
2872 if (ret)
2873 return ret;
2874
2875 dev_priv->gpu_error.test_irq_rings = val;
2876 mutex_unlock(&dev->struct_mutex);
2877
2878 return 0;
2879}
2880
2881DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
2882 i915_ring_test_irq_get, i915_ring_test_irq_set,
2883 "0x%08llx\n");
2884
Chris Wilsondd624af2013-01-15 12:39:35 +00002885#define DROP_UNBOUND 0x1
2886#define DROP_BOUND 0x2
2887#define DROP_RETIRE 0x4
2888#define DROP_ACTIVE 0x8
2889#define DROP_ALL (DROP_UNBOUND | \
2890 DROP_BOUND | \
2891 DROP_RETIRE | \
2892 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07002893static int
2894i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00002895{
Kees Cook647416f2013-03-10 14:10:06 -07002896 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00002897
Kees Cook647416f2013-03-10 14:10:06 -07002898 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00002899}
2900
Kees Cook647416f2013-03-10 14:10:06 -07002901static int
2902i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00002903{
Kees Cook647416f2013-03-10 14:10:06 -07002904 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00002905 struct drm_i915_private *dev_priv = dev->dev_private;
2906 struct drm_i915_gem_object *obj, *next;
Ben Widawskyca191b12013-07-31 17:00:14 -07002907 struct i915_address_space *vm;
2908 struct i915_vma *vma, *x;
Kees Cook647416f2013-03-10 14:10:06 -07002909 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00002910
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08002911 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00002912
2913 /* No need to check and wait for gpu resets, only libdrm auto-restarts
2914 * on ioctls on -EAGAIN. */
2915 ret = mutex_lock_interruptible(&dev->struct_mutex);
2916 if (ret)
2917 return ret;
2918
2919 if (val & DROP_ACTIVE) {
2920 ret = i915_gpu_idle(dev);
2921 if (ret)
2922 goto unlock;
2923 }
2924
2925 if (val & (DROP_RETIRE | DROP_ACTIVE))
2926 i915_gem_retire_requests(dev);
2927
2928 if (val & DROP_BOUND) {
Ben Widawskyca191b12013-07-31 17:00:14 -07002929 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2930 list_for_each_entry_safe(vma, x, &vm->inactive_list,
2931 mm_list) {
2932 if (vma->obj->pin_count)
2933 continue;
Ben Widawsky31a46c92013-07-31 16:59:55 -07002934
Ben Widawskyca191b12013-07-31 17:00:14 -07002935 ret = i915_vma_unbind(vma);
2936 if (ret)
2937 goto unlock;
2938 }
Ben Widawsky31a46c92013-07-31 16:59:55 -07002939 }
Chris Wilsondd624af2013-01-15 12:39:35 +00002940 }
2941
2942 if (val & DROP_UNBOUND) {
Ben Widawsky35c20a62013-05-31 11:28:48 -07002943 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
2944 global_list)
Chris Wilsondd624af2013-01-15 12:39:35 +00002945 if (obj->pages_pin_count == 0) {
2946 ret = i915_gem_object_put_pages(obj);
2947 if (ret)
2948 goto unlock;
2949 }
2950 }
2951
2952unlock:
2953 mutex_unlock(&dev->struct_mutex);
2954
Kees Cook647416f2013-03-10 14:10:06 -07002955 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00002956}
2957
Kees Cook647416f2013-03-10 14:10:06 -07002958DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
2959 i915_drop_caches_get, i915_drop_caches_set,
2960 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00002961
Kees Cook647416f2013-03-10 14:10:06 -07002962static int
2963i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07002964{
Kees Cook647416f2013-03-10 14:10:06 -07002965 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07002966 drm_i915_private_t *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002967 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002968
2969 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2970 return -ENODEV;
2971
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07002972 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
2973
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002974 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002975 if (ret)
2976 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07002977
Jesse Barnes0a073b82013-04-17 15:54:58 -07002978 if (IS_VALLEYVIEW(dev))
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002979 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_delay);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002980 else
2981 *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002982 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07002983
Kees Cook647416f2013-03-10 14:10:06 -07002984 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07002985}
2986
Kees Cook647416f2013-03-10 14:10:06 -07002987static int
2988i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07002989{
Kees Cook647416f2013-03-10 14:10:06 -07002990 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07002991 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002992 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002993
2994 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2995 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07002996
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07002997 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
2998
Kees Cook647416f2013-03-10 14:10:06 -07002999 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07003000
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003001 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003002 if (ret)
3003 return ret;
3004
Jesse Barnes358733e2011-07-27 11:53:01 -07003005 /*
3006 * Turbo will still be enabled, but won't go above the set value.
3007 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07003008 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003009 val = vlv_freq_opcode(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003010 dev_priv->rps.max_delay = val;
Chris Wilson6917c7b2013-11-06 13:56:26 -02003011 valleyview_set_rps(dev, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003012 } else {
3013 do_div(val, GT_FREQUENCY_MULTIPLIER);
3014 dev_priv->rps.max_delay = val;
3015 gen6_set_rps(dev, val);
3016 }
3017
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003018 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07003019
Kees Cook647416f2013-03-10 14:10:06 -07003020 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07003021}
3022
Kees Cook647416f2013-03-10 14:10:06 -07003023DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
3024 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003025 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07003026
Kees Cook647416f2013-03-10 14:10:06 -07003027static int
3028i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07003029{
Kees Cook647416f2013-03-10 14:10:06 -07003030 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07003031 drm_i915_private_t *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003032 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003033
3034 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3035 return -ENODEV;
3036
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003037 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3038
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003039 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003040 if (ret)
3041 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07003042
Jesse Barnes0a073b82013-04-17 15:54:58 -07003043 if (IS_VALLEYVIEW(dev))
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003044 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_delay);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003045 else
3046 *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003047 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07003048
Kees Cook647416f2013-03-10 14:10:06 -07003049 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07003050}
3051
Kees Cook647416f2013-03-10 14:10:06 -07003052static int
3053i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07003054{
Kees Cook647416f2013-03-10 14:10:06 -07003055 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07003056 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003057 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003058
3059 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3060 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07003061
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003062 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3063
Kees Cook647416f2013-03-10 14:10:06 -07003064 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07003065
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003066 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003067 if (ret)
3068 return ret;
3069
Jesse Barnes1523c312012-05-25 12:34:54 -07003070 /*
3071 * Turbo will still be enabled, but won't go below the set value.
3072 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07003073 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003074 val = vlv_freq_opcode(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003075 dev_priv->rps.min_delay = val;
3076 valleyview_set_rps(dev, val);
3077 } else {
3078 do_div(val, GT_FREQUENCY_MULTIPLIER);
3079 dev_priv->rps.min_delay = val;
3080 gen6_set_rps(dev, val);
3081 }
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003082 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07003083
Kees Cook647416f2013-03-10 14:10:06 -07003084 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07003085}
3086
Kees Cook647416f2013-03-10 14:10:06 -07003087DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
3088 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003089 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07003090
Kees Cook647416f2013-03-10 14:10:06 -07003091static int
3092i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003093{
Kees Cook647416f2013-03-10 14:10:06 -07003094 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003095 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003096 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07003097 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003098
Daniel Vetter004777c2012-08-09 15:07:01 +02003099 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3100 return -ENODEV;
3101
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003102 ret = mutex_lock_interruptible(&dev->struct_mutex);
3103 if (ret)
3104 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003105 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003106
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003107 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003108
3109 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003110 mutex_unlock(&dev_priv->dev->struct_mutex);
3111
Kees Cook647416f2013-03-10 14:10:06 -07003112 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003113
Kees Cook647416f2013-03-10 14:10:06 -07003114 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003115}
3116
Kees Cook647416f2013-03-10 14:10:06 -07003117static int
3118i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003119{
Kees Cook647416f2013-03-10 14:10:06 -07003120 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003121 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003122 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003123
Daniel Vetter004777c2012-08-09 15:07:01 +02003124 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3125 return -ENODEV;
3126
Kees Cook647416f2013-03-10 14:10:06 -07003127 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003128 return -EINVAL;
3129
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003130 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07003131 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003132
3133 /* Update the cache sharing policy here as well */
3134 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3135 snpcr &= ~GEN6_MBC_SNPCR_MASK;
3136 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
3137 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
3138
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003139 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07003140 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003141}
3142
Kees Cook647416f2013-03-10 14:10:06 -07003143DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
3144 i915_cache_sharing_get, i915_cache_sharing_set,
3145 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003146
Ben Widawsky6d794d42011-04-25 11:25:56 -07003147static int i915_forcewake_open(struct inode *inode, struct file *file)
3148{
3149 struct drm_device *dev = inode->i_private;
3150 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07003151
Daniel Vetter075edca2012-01-24 09:44:28 +01003152 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003153 return 0;
3154
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003155 intel_runtime_pm_get(dev_priv);
Deepak Sc8d9a592013-11-23 14:55:42 +05303156 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003157
3158 return 0;
3159}
3160
Ben Widawskyc43b5632012-04-16 14:07:40 -07003161static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003162{
3163 struct drm_device *dev = inode->i_private;
3164 struct drm_i915_private *dev_priv = dev->dev_private;
3165
Daniel Vetter075edca2012-01-24 09:44:28 +01003166 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003167 return 0;
3168
Deepak Sc8d9a592013-11-23 14:55:42 +05303169 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003170 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003171
3172 return 0;
3173}
3174
3175static const struct file_operations i915_forcewake_fops = {
3176 .owner = THIS_MODULE,
3177 .open = i915_forcewake_open,
3178 .release = i915_forcewake_release,
3179};
3180
3181static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
3182{
3183 struct drm_device *dev = minor->dev;
3184 struct dentry *ent;
3185
3186 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07003187 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07003188 root, dev,
3189 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003190 if (!ent)
3191 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07003192
Ben Widawsky8eb57292011-05-11 15:10:58 -07003193 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003194}
3195
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003196static int i915_debugfs_create(struct dentry *root,
3197 struct drm_minor *minor,
3198 const char *name,
3199 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07003200{
3201 struct drm_device *dev = minor->dev;
3202 struct dentry *ent;
3203
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003204 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07003205 S_IRUGO | S_IWUSR,
3206 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003207 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003208 if (!ent)
3209 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07003210
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003211 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003212}
3213
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01003214static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00003215 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01003216 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00003217 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01003218 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05003219 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05003220 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b8882013-08-07 18:30:54 +01003221 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01003222 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003223 {"i915_gem_request", i915_gem_request_info, 0},
3224 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00003225 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003226 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003227 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
3228 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
3229 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07003230 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Jesse Barnesf97108d2010-01-29 11:27:07 -08003231 {"i915_rstdby_delays", i915_rstdby_delays, 0},
3232 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
3233 {"i915_delayfreq_table", i915_delayfreq_table, 0},
3234 {"i915_inttoext_table", i915_inttoext_table, 0},
3235 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07003236 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07003237 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07003238 {"i915_gfxec", i915_gfxec, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08003239 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03003240 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08003241 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01003242 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01003243 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07003244 {"i915_context_status", i915_context_status, 0},
Ben Widawsky6d794d42011-04-25 11:25:56 -07003245 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01003246 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01003247 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Jesse Barnes57f350b2012-03-28 13:39:25 -07003248 {"i915_dpio", i915_dpio_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07003249 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003250 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01003251 {"i915_energy_uJ", i915_energy_uJ, 0},
Paulo Zanoni371db662013-08-19 13:18:10 -03003252 {"i915_pc8_status", i915_pc8_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02003253 {"i915_power_domain_info", i915_power_domain_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003254};
Ben Gamari27c202a2009-07-01 22:26:52 -04003255#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05003256
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01003257static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02003258 const char *name;
3259 const struct file_operations *fops;
3260} i915_debugfs_files[] = {
3261 {"i915_wedged", &i915_wedged_fops},
3262 {"i915_max_freq", &i915_max_freq_fops},
3263 {"i915_min_freq", &i915_min_freq_fops},
3264 {"i915_cache_sharing", &i915_cache_sharing_fops},
3265 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01003266 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
3267 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02003268 {"i915_gem_drop_caches", &i915_drop_caches_fops},
3269 {"i915_error_state", &i915_error_state_fops},
3270 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01003271 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02003272};
3273
Damien Lespiau07144422013-10-15 18:55:40 +01003274void intel_display_crc_init(struct drm_device *dev)
3275{
3276 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01003277 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01003278
Daniel Vetterb3783602013-11-14 11:30:42 +01003279 for_each_pipe(pipe) {
3280 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01003281
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003282 pipe_crc->opened = false;
3283 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003284 init_waitqueue_head(&pipe_crc->wq);
3285 }
3286}
3287
Ben Gamari27c202a2009-07-01 22:26:52 -04003288int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05003289{
Daniel Vetter34b96742013-07-04 20:49:44 +02003290 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003291
Ben Widawsky6d794d42011-04-25 11:25:56 -07003292 ret = i915_forcewake_create(minor->debugfs_root, minor);
3293 if (ret)
3294 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003295
Damien Lespiau07144422013-10-15 18:55:40 +01003296 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
3297 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
3298 if (ret)
3299 return ret;
3300 }
3301
Daniel Vetter34b96742013-07-04 20:49:44 +02003302 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3303 ret = i915_debugfs_create(minor->debugfs_root, minor,
3304 i915_debugfs_files[i].name,
3305 i915_debugfs_files[i].fops);
3306 if (ret)
3307 return ret;
3308 }
Mika Kuoppala40633212012-12-04 15:12:00 +02003309
Ben Gamari27c202a2009-07-01 22:26:52 -04003310 return drm_debugfs_create_files(i915_debugfs_list,
3311 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05003312 minor->debugfs_root, minor);
3313}
3314
Ben Gamari27c202a2009-07-01 22:26:52 -04003315void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05003316{
Daniel Vetter34b96742013-07-04 20:49:44 +02003317 int i;
3318
Ben Gamari27c202a2009-07-01 22:26:52 -04003319 drm_debugfs_remove_files(i915_debugfs_list,
3320 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01003321
Ben Widawsky6d794d42011-04-25 11:25:56 -07003322 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
3323 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01003324
Daniel Vettere309a992013-10-16 22:55:51 +02003325 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01003326 struct drm_info_list *info_list =
3327 (struct drm_info_list *)&i915_pipe_crc_data[i];
3328
3329 drm_debugfs_remove_files(info_list, 1, minor);
3330 }
3331
Daniel Vetter34b96742013-07-04 20:49:44 +02003332 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3333 struct drm_info_list *info_list =
3334 (struct drm_info_list *) i915_debugfs_files[i].fops;
3335
3336 drm_debugfs_remove_files(info_list, 1, minor);
3337 }
Ben Gamari20172632009-02-17 20:08:50 -05003338}