blob: c44d11237db48e09b43b42121d65f640e11be11a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
55 AHCI_PCI_BAR = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090056};
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Tejun Heo441577e2010-03-29 10:32:39 +090058enum board_ids {
59 /* board IDs by feature in alphabetical order */
60 board_ahci,
61 board_ahci_ign_iferr,
62 board_ahci_nosntf,
63
64 /* board IDs for specific chipsets in alphabetical order */
65 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090066 board_ahci_mcp77,
67 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090068 board_ahci_mv,
69 board_ahci_sb600,
70 board_ahci_sb700, /* for SB700 and SB800 */
71 board_ahci_vt8251,
72
73 /* aliases */
74 board_ahci_mcp_linux = board_ahci_mcp65,
75 board_ahci_mcp67 = board_ahci_mcp65,
76 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090077 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070078};
79
Jeff Garzik2dcb4072007-10-19 06:42:56 -040080static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Shane Huangbd172432008-06-10 15:52:04 +080081static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
82 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +090083static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
84 unsigned long deadline);
85static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
86 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090087#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090088static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
89static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090090#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070091
Tejun Heo029cfd62008-03-25 12:22:49 +090092static struct ata_port_operations ahci_vt8251_ops = {
93 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090094 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +090095};
96
Tejun Heo029cfd62008-03-25 12:22:49 +090097static struct ata_port_operations ahci_p5wdh_ops = {
98 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090099 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900100};
101
Shane Huangbd172432008-06-10 15:52:04 +0800102static struct ata_port_operations ahci_sb600_ops = {
103 .inherits = &ahci_ops,
104 .softreset = ahci_sb600_softreset,
105 .pmp_softreset = ahci_sb600_softreset,
106};
107
Tejun Heo417a1a62007-09-23 13:19:55 +0900108#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
109
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100110static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900111 /* by features */
Jeff Garzik4da646b2009-04-08 02:00:13 -0400112 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900114 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100115 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400116 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 .port_ops = &ahci_ops,
118 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400119 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900120 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900121 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
122 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100123 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400124 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900125 .port_ops = &ahci_ops,
126 },
Tejun Heo441577e2010-03-29 10:32:39 +0900127 [board_ahci_nosntf] =
128 {
129 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
130 .flags = AHCI_FLAG_COMMON,
131 .pio_mask = ATA_PIO4,
132 .udma_mask = ATA_UDMA6,
133 .port_ops = &ahci_ops,
134 },
135 /* by chipsets */
136 [board_ahci_mcp65] =
137 {
Tejun Heo83f2b962010-03-30 10:28:32 +0900138 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
139 AHCI_HFLAG_YES_NCQ),
140 .flags = AHCI_FLAG_COMMON,
141 .pio_mask = ATA_PIO4,
142 .udma_mask = ATA_UDMA6,
143 .port_ops = &ahci_ops,
144 },
145 [board_ahci_mcp77] =
146 {
147 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
148 .flags = AHCI_FLAG_COMMON,
149 .pio_mask = ATA_PIO4,
150 .udma_mask = ATA_UDMA6,
151 .port_ops = &ahci_ops,
152 },
153 [board_ahci_mcp89] =
154 {
155 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900156 .flags = AHCI_FLAG_COMMON,
157 .pio_mask = ATA_PIO4,
158 .udma_mask = ATA_UDMA6,
159 .port_ops = &ahci_ops,
160 },
161 [board_ahci_mv] =
162 {
163 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
164 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
165 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
166 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
167 .pio_mask = ATA_PIO4,
168 .udma_mask = ATA_UDMA6,
169 .port_ops = &ahci_ops,
170 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400171 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800172 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900173 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900174 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
175 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900176 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100177 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400178 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800179 .port_ops = &ahci_sb600_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800180 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400181 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800182 {
Shane Huangbd172432008-06-10 15:52:04 +0800183 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800184 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100185 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800186 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800187 .port_ops = &ahci_sb600_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800188 },
Tejun Heo441577e2010-03-29 10:32:39 +0900189 [board_ahci_vt8251] =
Tejun Heoe297d992008-06-10 00:13:04 +0900190 {
Tejun Heo441577e2010-03-29 10:32:39 +0900191 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900192 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100193 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900194 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900195 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800196 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197};
198
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500199static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400200 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400201 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
202 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
203 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
204 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
205 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900206 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400207 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
208 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
209 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
210 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900211 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800212 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900213 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
214 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
215 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
216 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
217 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
218 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
219 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
220 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
221 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
222 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
223 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
224 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
225 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
226 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
227 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400228 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
229 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800230 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500231 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800232 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500233 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
234 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700235 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700236 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500237 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700238 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700239 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500240 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800241 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
242 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
243 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
244 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
245 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
246 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400247
Tejun Heoe34bb372007-02-26 20:24:03 +0900248 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
249 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
250 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400251
252 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800253 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800254 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
255 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
256 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
257 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
258 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
259 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400260
Shane Huange2dd90b2009-07-29 11:34:49 +0800261 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800262 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huange2dd90b2009-07-29 11:34:49 +0800263 /* AMD is using RAID class only for ahci controllers */
264 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
265 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
266
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400267 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400268 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900269 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400270
271 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900272 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
273 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
274 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
275 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
276 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
277 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
278 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
279 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900280 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
281 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
282 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
283 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
284 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
285 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
286 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
287 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
288 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
289 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
290 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
291 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
292 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
293 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
294 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
295 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
296 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
297 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
298 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
299 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
300 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
301 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
302 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
303 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
304 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
305 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
306 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
307 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
308 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
309 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
310 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
311 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
312 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
313 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
314 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
315 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
316 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
317 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
318 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
319 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
320 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
321 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
322 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
323 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
324 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
325 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
326 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
327 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
328 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
329 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
330 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
331 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
332 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
333 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
334 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
335 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
336 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
337 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
338 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
339 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
340 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
341 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
342 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
343 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
344 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
345 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
346 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
347 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
348 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
349 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
350 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
351 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
352 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
353 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
354 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
355 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400356
Jeff Garzik95916ed2006-07-29 04:10:14 -0400357 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900358 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
359 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
360 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400361
Jeff Garzikcd70c262007-07-08 02:29:42 -0400362 /* Marvell */
363 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100364 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400365
Mark Nelsonc77a0362008-10-23 14:08:16 +1100366 /* Promise */
367 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
368
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500369 /* Generic, PCI class code for AHCI */
370 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500371 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500372
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 { } /* terminate list */
374};
375
376
377static struct pci_driver ahci_pci_driver = {
378 .name = DRV_NAME,
379 .id_table = ahci_pci_tbl,
380 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900381 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900382#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900383 .suspend = ahci_pci_device_suspend,
384 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900385#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386};
387
Alan Cox5b66c822008-09-03 14:48:34 +0100388#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
389static int marvell_enable;
390#else
391static int marvell_enable = 1;
392#endif
393module_param(marvell_enable, int, 0644);
394MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
395
396
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300397static void ahci_pci_save_initial_config(struct pci_dev *pdev,
398 struct ahci_host_priv *hpriv)
399{
400 unsigned int force_port_map = 0;
401 unsigned int mask_port_map = 0;
402
403 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
404 dev_info(&pdev->dev, "JMB361 has only one port\n");
405 force_port_map = 1;
406 }
407
408 /*
409 * Temporary Marvell 6145 hack: PATA port presence
410 * is asserted through the standard AHCI port
411 * presence register, as bit 4 (counting from 0)
412 */
413 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
414 if (pdev->device == 0x6121)
415 mask_port_map = 0x3;
416 else
417 mask_port_map = 0xf;
418 dev_info(&pdev->dev,
419 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
420 }
421
Anton Vorontsov1d513352010-03-03 20:17:37 +0300422 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
423 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300424}
425
Anton Vorontsov33030402010-03-03 20:17:39 +0300426static int ahci_pci_reset_controller(struct ata_host *host)
427{
428 struct pci_dev *pdev = to_pci_dev(host->dev);
429
430 ahci_reset_controller(host);
431
Tejun Heod91542c2006-07-26 15:59:26 +0900432 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300433 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900434 u16 tmp16;
435
436 /* configure PCS */
437 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900438 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
439 tmp16 |= hpriv->port_map;
440 pci_write_config_word(pdev, 0x92, tmp16);
441 }
Tejun Heod91542c2006-07-26 15:59:26 +0900442 }
443
444 return 0;
445}
446
Anton Vorontsov781d6552010-03-03 20:17:42 +0300447static void ahci_pci_init_controller(struct ata_host *host)
448{
449 struct ahci_host_priv *hpriv = host->private_data;
450 struct pci_dev *pdev = to_pci_dev(host->dev);
451 void __iomem *port_mmio;
452 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100453 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900454
Tejun Heo417a1a62007-09-23 13:19:55 +0900455 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100456 if (pdev->device == 0x6121)
457 mv = 2;
458 else
459 mv = 4;
460 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400461
462 writel(0, port_mmio + PORT_IRQ_MASK);
463
464 /* clear port IRQ */
465 tmp = readl(port_mmio + PORT_IRQ_STAT);
466 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
467 if (tmp)
468 writel(tmp, port_mmio + PORT_IRQ_STAT);
469 }
470
Anton Vorontsov781d6552010-03-03 20:17:42 +0300471 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900472}
473
Shane Huangbd172432008-06-10 15:52:04 +0800474static int ahci_sb600_check_ready(struct ata_link *link)
475{
476 void __iomem *port_mmio = ahci_port_base(link->ap);
477 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
478 u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
479
480 /*
481 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
482 * which can save timeout delay.
483 */
484 if (irq_status & PORT_IRQ_BAD_PMP)
485 return -EIO;
486
487 return ata_check_ready(status);
488}
489
490static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
491 unsigned long deadline)
492{
493 struct ata_port *ap = link->ap;
494 void __iomem *port_mmio = ahci_port_base(ap);
495 int pmp = sata_srst_pmp(link);
496 int rc;
497 u32 irq_sts;
498
499 DPRINTK("ENTER\n");
500
501 rc = ahci_do_softreset(link, class, pmp, deadline,
502 ahci_sb600_check_ready);
503
504 /*
505 * Soft reset fails on some ATI chips with IPMS set when PMP
506 * is enabled but SATA HDD/ODD is connected to SATA port,
507 * do soft reset again to port 0.
508 */
509 if (rc == -EIO) {
510 irq_sts = readl(port_mmio + PORT_IRQ_STAT);
511 if (irq_sts & PORT_IRQ_BAD_PMP) {
512 ata_link_printk(link, KERN_WARNING,
Shane Huangb6931c12009-08-05 10:10:41 +0800513 "applying SB600 PMP SRST workaround "
514 "and retrying\n");
Shane Huangbd172432008-06-10 15:52:04 +0800515 rc = ahci_do_softreset(link, class, 0, deadline,
516 ahci_check_ready);
517 }
518 }
519
520 return rc;
521}
522
Tejun Heocc0680a2007-08-06 18:36:23 +0900523static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900524 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900525{
Tejun Heocc0680a2007-08-06 18:36:23 +0900526 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900527 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900528 int rc;
529
530 DPRINTK("ENTER\n");
531
Tejun Heo4447d352007-04-17 23:44:08 +0900532 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900533
Tejun Heocc0680a2007-08-06 18:36:23 +0900534 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900535 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900536
Tejun Heo4447d352007-04-17 23:44:08 +0900537 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900538
539 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
540
541 /* vt8251 doesn't clear BSY on signature FIS reception,
542 * request follow-up softreset.
543 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900544 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900545}
546
Tejun Heoedc93052007-10-25 14:59:16 +0900547static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
548 unsigned long deadline)
549{
550 struct ata_port *ap = link->ap;
551 struct ahci_port_priv *pp = ap->private_data;
552 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
553 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900554 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900555 int rc;
556
557 ahci_stop_engine(ap);
558
559 /* clear D2H reception area to properly wait for D2H FIS */
560 ata_tf_init(link->device, &tf);
561 tf.command = 0x80;
562 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
563
564 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900565 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900566
567 ahci_start_engine(ap);
568
Tejun Heoedc93052007-10-25 14:59:16 +0900569 /* The pseudo configuration device on SIMG4726 attached to
570 * ASUS P5W-DH Deluxe doesn't send signature FIS after
571 * hardreset if no device is attached to the first downstream
572 * port && the pseudo device locks up on SRST w/ PMP==0. To
573 * work around this, wait for !BSY only briefly. If BSY isn't
574 * cleared, perform CLO and proceed to IDENTIFY (achieved by
575 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
576 *
577 * Wait for two seconds. Devices attached to downstream port
578 * which can't process the following IDENTIFY after this will
579 * have to be reset again. For most cases, this should
580 * suffice while making probing snappish enough.
581 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900582 if (online) {
583 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
584 ahci_check_ready);
585 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800586 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900587 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900588 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900589}
590
Tejun Heo438ac6d2007-03-02 17:31:26 +0900591#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900592static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
593{
Jeff Garzikcca39742006-08-24 03:19:22 -0400594 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900595 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300596 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900597 u32 ctl;
598
Tejun Heo9b10ae82009-05-30 20:50:12 +0900599 if (mesg.event & PM_EVENT_SUSPEND &&
600 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
601 dev_printk(KERN_ERR, &pdev->dev,
602 "BIOS update required for suspend/resume\n");
603 return -EIO;
604 }
605
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100606 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900607 /* AHCI spec rev1.1 section 8.3.3:
608 * Software must disable interrupts prior to requesting a
609 * transition of the HBA to D3 state.
610 */
611 ctl = readl(mmio + HOST_CTL);
612 ctl &= ~HOST_IRQ_EN;
613 writel(ctl, mmio + HOST_CTL);
614 readl(mmio + HOST_CTL); /* flush */
615 }
616
617 return ata_pci_device_suspend(pdev, mesg);
618}
619
620static int ahci_pci_device_resume(struct pci_dev *pdev)
621{
Jeff Garzikcca39742006-08-24 03:19:22 -0400622 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900623 int rc;
624
Tejun Heo553c4aa2006-12-26 19:39:50 +0900625 rc = ata_pci_device_do_resume(pdev);
626 if (rc)
627 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900628
629 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300630 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900631 if (rc)
632 return rc;
633
Anton Vorontsov781d6552010-03-03 20:17:42 +0300634 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900635 }
636
Jeff Garzikcca39742006-08-24 03:19:22 -0400637 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900638
639 return 0;
640}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900641#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900642
Tejun Heo4447d352007-04-17 23:44:08 +0900643static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700648 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
649 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700651 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500653 dev_printk(KERN_ERR, &pdev->dev,
654 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 return rc;
656 }
657 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700659 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500661 dev_printk(KERN_ERR, &pdev->dev,
662 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 return rc;
664 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700665 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500667 dev_printk(KERN_ERR, &pdev->dev,
668 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 return rc;
670 }
671 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 return 0;
673}
674
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300675static void ahci_pci_print_info(struct ata_host *host)
676{
677 struct pci_dev *pdev = to_pci_dev(host->dev);
678 u16 cc;
679 const char *scc_s;
680
681 pci_read_config_word(pdev, 0x0a, &cc);
682 if (cc == PCI_CLASS_STORAGE_IDE)
683 scc_s = "IDE";
684 else if (cc == PCI_CLASS_STORAGE_SATA)
685 scc_s = "SATA";
686 else if (cc == PCI_CLASS_STORAGE_RAID)
687 scc_s = "RAID";
688 else
689 scc_s = "unknown";
690
691 ahci_print_info(host, scc_s);
692}
693
Tejun Heoedc93052007-10-25 14:59:16 +0900694/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
695 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
696 * support PMP and the 4726 either directly exports the device
697 * attached to the first downstream port or acts as a hardware storage
698 * controller and emulate a single ATA device (can be RAID 0/1 or some
699 * other configuration).
700 *
701 * When there's no device attached to the first downstream port of the
702 * 4726, "Config Disk" appears, which is a pseudo ATA device to
703 * configure the 4726. However, ATA emulation of the device is very
704 * lame. It doesn't send signature D2H Reg FIS after the initial
705 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
706 *
707 * The following function works around the problem by always using
708 * hardreset on the port and not depending on receiving signature FIS
709 * afterward. If signature FIS isn't received soon, ATA class is
710 * assumed without follow-up softreset.
711 */
712static void ahci_p5wdh_workaround(struct ata_host *host)
713{
714 static struct dmi_system_id sysids[] = {
715 {
716 .ident = "P5W DH Deluxe",
717 .matches = {
718 DMI_MATCH(DMI_SYS_VENDOR,
719 "ASUSTEK COMPUTER INC"),
720 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
721 },
722 },
723 { }
724 };
725 struct pci_dev *pdev = to_pci_dev(host->dev);
726
727 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
728 dmi_check_system(sysids)) {
729 struct ata_port *ap = host->ports[1];
730
731 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
732 "Deluxe on-board SIMG4726 workaround\n");
733
734 ap->ops = &ahci_p5wdh_ops;
735 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
736 }
737}
738
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900739/* only some SB600 ahci controllers can do 64bit DMA */
740static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800741{
742 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900743 /*
744 * The oldest version known to be broken is 0901 and
745 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900746 * Enable 64bit DMA on 1501 and anything newer.
747 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900748 * Please read bko#9412 for more info.
749 */
Shane Huang58a09b32009-05-27 15:04:43 +0800750 {
751 .ident = "ASUS M2A-VM",
752 .matches = {
753 DMI_MATCH(DMI_BOARD_VENDOR,
754 "ASUSTeK Computer INC."),
755 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
756 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900757 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800758 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100759 /*
760 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
761 * support 64bit DMA.
762 *
763 * BIOS versions earlier than 1.5 had the Manufacturer DMI
764 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
765 * This spelling mistake was fixed in BIOS version 1.5, so
766 * 1.5 and later have the Manufacturer as
767 * "MICRO-STAR INTERNATIONAL CO.,LTD".
768 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
769 *
770 * BIOS versions earlier than 1.9 had a Board Product Name
771 * DMI field of "MS-7376". This was changed to be
772 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
773 * match on DMI_BOARD_NAME of "MS-7376".
774 */
775 {
776 .ident = "MSI K9A2 Platinum",
777 .matches = {
778 DMI_MATCH(DMI_BOARD_VENDOR,
779 "MICRO-STAR INTER"),
780 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
781 },
782 },
Shane Huang58a09b32009-05-27 15:04:43 +0800783 { }
784 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900785 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900786 int year, month, date;
787 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800788
Tejun Heo03d783b2009-08-16 21:04:02 +0900789 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800790 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900791 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800792 return false;
793
Mark Nelsone65cc192009-11-03 20:06:48 +1100794 if (!match->driver_data)
795 goto enable_64bit;
796
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900797 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
798 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800799
Mark Nelsone65cc192009-11-03 20:06:48 +1100800 if (strcmp(buf, match->driver_data) >= 0)
801 goto enable_64bit;
802 else {
Tejun Heo03d783b2009-08-16 21:04:02 +0900803 dev_printk(KERN_WARNING, &pdev->dev, "%s: BIOS too old, "
804 "forcing 32bit DMA, update BIOS\n", match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900805 return false;
806 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100807
808enable_64bit:
809 dev_printk(KERN_WARNING, &pdev->dev, "%s: enabling 64bit DMA\n",
810 match->ident);
811 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800812}
813
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100814static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
815{
816 static const struct dmi_system_id broken_systems[] = {
817 {
818 .ident = "HP Compaq nx6310",
819 .matches = {
820 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
821 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
822 },
823 /* PCI slot number of the controller */
824 .driver_data = (void *)0x1FUL,
825 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100826 {
827 .ident = "HP Compaq 6720s",
828 .matches = {
829 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
830 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
831 },
832 /* PCI slot number of the controller */
833 .driver_data = (void *)0x1FUL,
834 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100835
836 { } /* terminate list */
837 };
838 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
839
840 if (dmi) {
841 unsigned long slot = (unsigned long)dmi->driver_data;
842 /* apply the quirk only to on-board controllers */
843 return slot == PCI_SLOT(pdev->devfn);
844 }
845
846 return false;
847}
848
Tejun Heo9b10ae82009-05-30 20:50:12 +0900849static bool ahci_broken_suspend(struct pci_dev *pdev)
850{
851 static const struct dmi_system_id sysids[] = {
852 /*
853 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
854 * to the harddisk doesn't become online after
855 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900856 *
857 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
858 *
859 * Use dates instead of versions to match as HP is
860 * apparently recycling both product and version
861 * strings.
862 *
863 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900864 */
865 {
866 .ident = "dv4",
867 .matches = {
868 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
869 DMI_MATCH(DMI_PRODUCT_NAME,
870 "HP Pavilion dv4 Notebook PC"),
871 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900872 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900873 },
874 {
875 .ident = "dv5",
876 .matches = {
877 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
878 DMI_MATCH(DMI_PRODUCT_NAME,
879 "HP Pavilion dv5 Notebook PC"),
880 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900881 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900882 },
883 {
884 .ident = "dv6",
885 .matches = {
886 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
887 DMI_MATCH(DMI_PRODUCT_NAME,
888 "HP Pavilion dv6 Notebook PC"),
889 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900890 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900891 },
892 {
893 .ident = "HDX18",
894 .matches = {
895 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
896 DMI_MATCH(DMI_PRODUCT_NAME,
897 "HP HDX18 Notebook PC"),
898 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900899 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900900 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900901 /*
902 * Acer eMachines G725 has the same problem. BIOS
903 * V1.03 is known to be broken. V3.04 is known to
904 * work. Inbetween, there are V1.06, V2.06 and V3.03
905 * that we don't have much idea about. For now,
906 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900907 *
908 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900909 */
910 {
911 .ident = "G725",
912 .matches = {
913 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
914 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
915 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900916 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900917 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900918 { } /* terminate list */
919 };
920 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900921 int year, month, date;
922 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900923
924 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
925 return false;
926
Tejun Heo9deb3432010-03-16 09:50:26 +0900927 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
928 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900929
Tejun Heo9deb3432010-03-16 09:50:26 +0900930 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +0900931}
932
Tejun Heo55946392009-08-04 14:30:08 +0900933static bool ahci_broken_online(struct pci_dev *pdev)
934{
935#define ENCODE_BUSDEVFN(bus, slot, func) \
936 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
937 static const struct dmi_system_id sysids[] = {
938 /*
939 * There are several gigabyte boards which use
940 * SIMG5723s configured as hardware RAID. Certain
941 * 5723 firmware revisions shipped there keep the link
942 * online but fail to answer properly to SRST or
943 * IDENTIFY when no device is attached downstream
944 * causing libata to retry quite a few times leading
945 * to excessive detection delay.
946 *
947 * As these firmwares respond to the second reset try
948 * with invalid device signature, considering unknown
949 * sig as offline works around the problem acceptably.
950 */
951 {
952 .ident = "EP45-DQ6",
953 .matches = {
954 DMI_MATCH(DMI_BOARD_VENDOR,
955 "Gigabyte Technology Co., Ltd."),
956 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
957 },
958 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
959 },
960 {
961 .ident = "EP45-DS5",
962 .matches = {
963 DMI_MATCH(DMI_BOARD_VENDOR,
964 "Gigabyte Technology Co., Ltd."),
965 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
966 },
967 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
968 },
969 { } /* terminate list */
970 };
971#undef ENCODE_BUSDEVFN
972 const struct dmi_system_id *dmi = dmi_first_match(sysids);
973 unsigned int val;
974
975 if (!dmi)
976 return false;
977
978 val = (unsigned long)dmi->driver_data;
979
980 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
981}
982
Markus Trippelsdorf8e513212009-10-09 05:41:47 +0200983#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +0900984static void ahci_gtf_filter_workaround(struct ata_host *host)
985{
986 static const struct dmi_system_id sysids[] = {
987 /*
988 * Aspire 3810T issues a bunch of SATA enable commands
989 * via _GTF including an invalid one and one which is
990 * rejected by the device. Among the successful ones
991 * is FPDMA non-zero offset enable which when enabled
992 * only on the drive side leads to NCQ command
993 * failures. Filter it out.
994 */
995 {
996 .ident = "Aspire 3810T",
997 .matches = {
998 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
999 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1000 },
1001 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1002 },
1003 { }
1004 };
1005 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1006 unsigned int filter;
1007 int i;
1008
1009 if (!dmi)
1010 return;
1011
1012 filter = (unsigned long)dmi->driver_data;
1013 dev_printk(KERN_INFO, host->dev,
1014 "applying extra ACPI _GTF filter 0x%x for %s\n",
1015 filter, dmi->ident);
1016
1017 for (i = 0; i < host->n_ports; i++) {
1018 struct ata_port *ap = host->ports[i];
1019 struct ata_link *link;
1020 struct ata_device *dev;
1021
1022 ata_for_each_link(link, ap, EDGE)
1023 ata_for_each_dev(dev, link, ALL)
1024 dev->gtf_filter |= filter;
1025 }
1026}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001027#else
1028static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1029{}
1030#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001031
Tejun Heo24dc5f32007-01-20 16:00:28 +09001032static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033{
1034 static int printed_version;
Tejun Heoe297d992008-06-10 00:13:04 +09001035 unsigned int board_id = ent->driver_data;
1036 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001037 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001038 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001040 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09001041 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042
1043 VPRINTK("ENTER\n");
1044
Tejun Heo12fad3f2006-05-15 21:03:55 +09001045 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
1046
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001048 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049
Alan Cox5b66c822008-09-03 14:48:34 +01001050 /* The AHCI driver can only drive the SATA ports, the PATA driver
1051 can drive them all so if both drivers are selected make sure
1052 AHCI stays out of the way */
1053 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1054 return -ENODEV;
1055
Mark Nelson7a022672009-11-22 12:07:41 +11001056 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1057 * At the moment, we can only use the AHCI mode. Let the users know
1058 * that for SAS drives they're out of luck.
1059 */
1060 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
1061 dev_printk(KERN_INFO, &pdev->dev, "PDC42819 "
1062 "can only drive SATA devices with this driver\n");
1063
Tejun Heo4447d352007-04-17 23:44:08 +09001064 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001065 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066 if (rc)
1067 return rc;
1068
Tejun Heodea55132008-03-11 19:52:31 +09001069 /* AHCI controllers often implement SFF compatible interface.
1070 * Grab all PCI BARs just in case.
1071 */
1072 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001073 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001074 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001075 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001076 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077
Tejun Heoc4f77922007-12-06 15:09:43 +09001078 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1079 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1080 u8 map;
1081
1082 /* ICH6s share the same PCI ID for both piix and ahci
1083 * modes. Enabling ahci mode while MAP indicates
1084 * combined mode is a bad idea. Yield to ata_piix.
1085 */
1086 pci_read_config_byte(pdev, ICH_MAP, &map);
1087 if (map & 0x3) {
1088 dev_printk(KERN_INFO, &pdev->dev, "controller is in "
1089 "combined mode, can't enable AHCI mode\n");
1090 return -ENODEV;
1091 }
1092 }
1093
Tejun Heo24dc5f32007-01-20 16:00:28 +09001094 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1095 if (!hpriv)
1096 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001097 hpriv->flags |= (unsigned long)pi.private_data;
1098
Tejun Heoe297d992008-06-10 00:13:04 +09001099 /* MCP65 revision A1 and A2 can't do MSI */
1100 if (board_id == board_ahci_mcp65 &&
1101 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1102 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1103
Shane Huange427fe02008-12-30 10:53:41 +08001104 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1105 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1106 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1107
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001108 /* only some SB600s can do 64bit DMA */
1109 if (ahci_sb600_enable_64bit(pdev))
1110 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001111
Tejun Heo31b239a2009-09-17 00:34:39 +09001112 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
1113 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114
Anton Vorontsovd8993342010-03-03 20:17:34 +03001115 hpriv->mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
1116
Tejun Heo4447d352007-04-17 23:44:08 +09001117 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001118 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119
Tejun Heo4447d352007-04-17 23:44:08 +09001120 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001121 if (hpriv->cap & HOST_CAP_NCQ) {
1122 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001123 /*
1124 * Auto-activate optimization is supposed to be
1125 * supported on all AHCI controllers indicating NCQ
1126 * capability, but it seems to be broken on some
1127 * chipsets including NVIDIAs.
1128 */
1129 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001130 pi.flags |= ATA_FLAG_FPDMA_AA;
1131 }
Tejun Heo4447d352007-04-17 23:44:08 +09001132
Tejun Heo7d50b602007-09-23 13:19:54 +09001133 if (hpriv->cap & HOST_CAP_PMP)
1134 pi.flags |= ATA_FLAG_PMP;
1135
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001136 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001137
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001138 if (ahci_broken_system_poweroff(pdev)) {
1139 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1140 dev_info(&pdev->dev,
1141 "quirky BIOS, skipping spindown on poweroff\n");
1142 }
1143
Tejun Heo9b10ae82009-05-30 20:50:12 +09001144 if (ahci_broken_suspend(pdev)) {
1145 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
1146 dev_printk(KERN_WARNING, &pdev->dev,
1147 "BIOS update required for suspend/resume\n");
1148 }
1149
Tejun Heo55946392009-08-04 14:30:08 +09001150 if (ahci_broken_online(pdev)) {
1151 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1152 dev_info(&pdev->dev,
1153 "online status unreliable, applying workaround\n");
1154 }
1155
Tejun Heo837f5f82008-02-06 15:13:51 +09001156 /* CAP.NP sometimes indicate the index of the last enabled
1157 * port, at other times, that of the last possible port, so
1158 * determining the maximum port number requires looking at
1159 * both CAP.NP and port_map.
1160 */
1161 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1162
1163 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001164 if (!host)
1165 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001166 host->private_data = hpriv;
1167
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001168 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001169 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001170 else
1171 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001172
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001173 if (pi.flags & ATA_FLAG_EM)
1174 ahci_reset_em(host);
1175
Tejun Heo4447d352007-04-17 23:44:08 +09001176 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001177 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001178
Tejun Heocbcdd872007-08-18 13:14:55 +09001179 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
1180 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
1181 0x100 + ap->port_no * 0x80, "port");
1182
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04001183 /* set initial link pm policy */
1184 ap->pm_policy = NOT_AVAILABLE;
1185
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001186 /* set enclosure management message type */
1187 if (ap->flags & ATA_FLAG_EM)
1188 ap->em_message_type = ahci_em_messages;
1189
1190
Jeff Garzikdab632e2007-05-28 08:33:01 -04001191 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001192 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001193 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001194 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195
Tejun Heoedc93052007-10-25 14:59:16 +09001196 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1197 ahci_p5wdh_workaround(host);
1198
Tejun Heof80ae7e2009-09-16 04:18:03 +09001199 /* apply gtf filter quirk */
1200 ahci_gtf_filter_workaround(host);
1201
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001203 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001205 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206
Anton Vorontsov33030402010-03-03 20:17:39 +03001207 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001208 if (rc)
1209 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001210
Anton Vorontsov781d6552010-03-03 20:17:42 +03001211 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001212 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213
Tejun Heo4447d352007-04-17 23:44:08 +09001214 pci_set_master(pdev);
1215 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1216 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001217}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218
1219static int __init ahci_init(void)
1220{
Pavel Roskinb7887192006-08-10 18:13:18 +09001221 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222}
1223
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224static void __exit ahci_exit(void)
1225{
1226 pci_unregister_driver(&ahci_pci_driver);
1227}
1228
1229
1230MODULE_AUTHOR("Jeff Garzik");
1231MODULE_DESCRIPTION("AHCI SATA low-level driver");
1232MODULE_LICENSE("GPL");
1233MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001234MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235
1236module_init(ahci_init);
1237module_exit(ahci_exit);