blob: e7dca47b7196083084e9f590d87e5e2c5d55546b [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include <linux/seq_file.h>
30#include <linux/firmware.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040031#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000035#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100036#include "radeon_mode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100037#include "r600d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020039#include "avivod.h"
Alex Deucher138e4e12013-01-11 15:33:13 -050040#include "radeon_ucode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100041
42/* Firmware Names */
43MODULE_FIRMWARE("radeon/R600_pfp.bin");
44MODULE_FIRMWARE("radeon/R600_me.bin");
45MODULE_FIRMWARE("radeon/RV610_pfp.bin");
46MODULE_FIRMWARE("radeon/RV610_me.bin");
47MODULE_FIRMWARE("radeon/RV630_pfp.bin");
48MODULE_FIRMWARE("radeon/RV630_me.bin");
49MODULE_FIRMWARE("radeon/RV620_pfp.bin");
50MODULE_FIRMWARE("radeon/RV620_me.bin");
51MODULE_FIRMWARE("radeon/RV635_pfp.bin");
52MODULE_FIRMWARE("radeon/RV635_me.bin");
53MODULE_FIRMWARE("radeon/RV670_pfp.bin");
54MODULE_FIRMWARE("radeon/RV670_me.bin");
55MODULE_FIRMWARE("radeon/RS780_pfp.bin");
56MODULE_FIRMWARE("radeon/RS780_me.bin");
57MODULE_FIRMWARE("radeon/RV770_pfp.bin");
58MODULE_FIRMWARE("radeon/RV770_me.bin");
Alex Deucher66229b22013-06-26 00:11:19 -040059MODULE_FIRMWARE("radeon/RV770_smc.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100060MODULE_FIRMWARE("radeon/RV730_pfp.bin");
61MODULE_FIRMWARE("radeon/RV730_me.bin");
Alex Deucher66229b22013-06-26 00:11:19 -040062MODULE_FIRMWARE("radeon/RV730_smc.bin");
63MODULE_FIRMWARE("radeon/RV740_smc.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100064MODULE_FIRMWARE("radeon/RV710_pfp.bin");
65MODULE_FIRMWARE("radeon/RV710_me.bin");
Alex Deucher66229b22013-06-26 00:11:19 -040066MODULE_FIRMWARE("radeon/RV710_smc.bin");
Alex Deucherd8f60cf2009-12-01 13:43:46 -050067MODULE_FIRMWARE("radeon/R600_rlc.bin");
68MODULE_FIRMWARE("radeon/R700_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040069MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
70MODULE_FIRMWARE("radeon/CEDAR_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040071MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
Alex Deucherdc50ba72013-06-26 00:33:35 -040072MODULE_FIRMWARE("radeon/CEDAR_smc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040073MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
74MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040075MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
Alex Deucherdc50ba72013-06-26 00:33:35 -040076MODULE_FIRMWARE("radeon/REDWOOD_smc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040077MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
78MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040079MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
Alex Deucherdc50ba72013-06-26 00:33:35 -040080MODULE_FIRMWARE("radeon/JUNIPER_smc.bin");
Dave Airliea7433742010-04-09 15:31:09 +100081MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040082MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040083MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
Alex Deucherdc50ba72013-06-26 00:33:35 -040084MODULE_FIRMWARE("radeon/CYPRESS_smc.bin");
Alex Deucher439bd6c2010-11-22 17:56:31 -050085MODULE_FIRMWARE("radeon/PALM_pfp.bin");
86MODULE_FIRMWARE("radeon/PALM_me.bin");
87MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
Alex Deucherd5c5a722011-05-31 15:42:48 -040088MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
89MODULE_FIRMWARE("radeon/SUMO_me.bin");
90MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
91MODULE_FIRMWARE("radeon/SUMO2_me.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100092
Alex Deucherf13f7732013-01-18 18:12:22 -050093static const u32 crtc_offsets[2] =
94{
95 0,
96 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
97};
98
Jerome Glisse3ce0a232009-09-08 10:10:24 +100099int r600_debugfs_mc_info_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200100
Jerome Glisse1a029b72009-10-06 19:04:30 +0200101/* r600,rv610,rv630,rv620,rv635,rv670 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200102int r600_mc_wait_for_idle(struct radeon_device *rdev);
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400103static void r600_gpu_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000104void r600_fini(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -0400105void r600_irq_disable(struct radeon_device *rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -0500106static void r600_pcie_gen2_enable(struct radeon_device *rdev);
Alex Deucher2948f5e2013-04-12 13:52:52 -0400107extern int evergreen_rlc_resume(struct radeon_device *rdev);
Alex Deucherde9ae742013-11-01 19:01:36 -0400108extern void rv770_set_clk_bypass_mode(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109
Alex Deucher454d2e22013-02-14 10:04:02 -0500110/**
111 * r600_get_xclk - get the xclk
112 *
113 * @rdev: radeon_device pointer
114 *
115 * Returns the reference clock used by the gfx engine
116 * (r6xx, IGPs, APUs).
117 */
118u32 r600_get_xclk(struct radeon_device *rdev)
119{
120 return rdev->clock.spll.reference_freq;
121}
122
Alex Deucher1b9ba702013-09-05 09:52:37 -0400123int r600_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
124{
125 return 0;
126}
127
Alex Deucher134b4802013-09-23 12:22:11 -0400128void dce3_program_fmt(struct drm_encoder *encoder)
129{
130 struct drm_device *dev = encoder->dev;
131 struct radeon_device *rdev = dev->dev_private;
132 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
133 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
134 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
135 int bpc = 0;
136 u32 tmp = 0;
Alex Deucher6214bb72013-09-24 17:26:26 -0400137 enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
Alex Deucher134b4802013-09-23 12:22:11 -0400138
Alex Deucher6214bb72013-09-24 17:26:26 -0400139 if (connector) {
140 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deucher134b4802013-09-23 12:22:11 -0400141 bpc = radeon_get_monitor_bpc(connector);
Alex Deucher6214bb72013-09-24 17:26:26 -0400142 dither = radeon_connector->dither;
143 }
Alex Deucher134b4802013-09-23 12:22:11 -0400144
145 /* LVDS FMT is set up by atom */
146 if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
147 return;
148
149 /* not needed for analog */
150 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
151 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
152 return;
153
154 if (bpc == 0)
155 return;
156
157 switch (bpc) {
158 case 6:
Alex Deucher6214bb72013-09-24 17:26:26 -0400159 if (dither == RADEON_FMT_DITHER_ENABLE)
Alex Deucher134b4802013-09-23 12:22:11 -0400160 /* XXX sort out optimal dither settings */
161 tmp |= FMT_SPATIAL_DITHER_EN;
162 else
163 tmp |= FMT_TRUNCATE_EN;
164 break;
165 case 8:
Alex Deucher6214bb72013-09-24 17:26:26 -0400166 if (dither == RADEON_FMT_DITHER_ENABLE)
Alex Deucher134b4802013-09-23 12:22:11 -0400167 /* XXX sort out optimal dither settings */
168 tmp |= (FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH);
169 else
170 tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH);
171 break;
172 case 10:
173 default:
174 /* not needed */
175 break;
176 }
177
178 WREG32(FMT_BIT_DEPTH_CONTROL + radeon_crtc->crtc_offset, tmp);
179}
180
Alex Deucher21a81222010-07-02 12:58:16 -0400181/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -0500182int rv6xx_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400183{
184 u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
185 ASIC_T_SHIFT;
Alex Deucher20d391d2011-02-01 16:12:34 -0500186 int actual_temp = temp & 0xff;
Alex Deucher21a81222010-07-02 12:58:16 -0400187
Alex Deucher20d391d2011-02-01 16:12:34 -0500188 if (temp & 0x100)
189 actual_temp -= 256;
190
191 return actual_temp * 1000;
Alex Deucher21a81222010-07-02 12:58:16 -0400192}
193
Alex Deucherce8f5372010-05-07 15:10:16 -0400194void r600_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400195{
196 int i;
197
Alex Deucherce8f5372010-05-07 15:10:16 -0400198 rdev->pm.dynpm_can_upclock = true;
199 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400200
201 /* power state array is low to high, default is first */
202 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
203 int min_power_state_index = 0;
204
205 if (rdev->pm.num_power_states > 2)
206 min_power_state_index = 1;
207
Alex Deucherce8f5372010-05-07 15:10:16 -0400208 switch (rdev->pm.dynpm_planned_action) {
209 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400210 rdev->pm.requested_power_state_index = min_power_state_index;
211 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400212 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400213 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400214 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400215 if (rdev->pm.current_power_state_index == min_power_state_index) {
216 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400217 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400218 } else {
219 if (rdev->pm.active_crtc_count > 1) {
220 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400221 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400222 continue;
223 else if (i >= rdev->pm.current_power_state_index) {
224 rdev->pm.requested_power_state_index =
225 rdev->pm.current_power_state_index;
226 break;
227 } else {
228 rdev->pm.requested_power_state_index = i;
229 break;
230 }
231 }
Alex Deucher773c3fa2010-06-25 16:21:27 -0400232 } else {
233 if (rdev->pm.current_power_state_index == 0)
234 rdev->pm.requested_power_state_index =
235 rdev->pm.num_power_states - 1;
236 else
237 rdev->pm.requested_power_state_index =
238 rdev->pm.current_power_state_index - 1;
239 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400240 }
241 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherd7311172010-05-03 01:13:14 -0400242 /* don't use the power state if crtcs are active and no display flag is set */
243 if ((rdev->pm.active_crtc_count > 0) &&
244 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
245 clock_info[rdev->pm.requested_clock_mode_index].flags &
246 RADEON_PM_MODE_NO_DISPLAY)) {
247 rdev->pm.requested_power_state_index++;
248 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400249 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400250 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400251 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
252 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400253 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400254 } else {
255 if (rdev->pm.active_crtc_count > 1) {
256 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400257 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400258 continue;
259 else if (i <= rdev->pm.current_power_state_index) {
260 rdev->pm.requested_power_state_index =
261 rdev->pm.current_power_state_index;
262 break;
263 } else {
264 rdev->pm.requested_power_state_index = i;
265 break;
266 }
267 }
268 } else
269 rdev->pm.requested_power_state_index =
270 rdev->pm.current_power_state_index + 1;
271 }
272 rdev->pm.requested_clock_mode_index = 0;
273 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400274 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400275 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
276 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400277 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400278 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400279 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400280 default:
281 DRM_ERROR("Requested mode for not defined action\n");
282 return;
283 }
284 } else {
285 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
286 /* for now just select the first power state and switch between clock modes */
287 /* power state array is low to high, default is first (0) */
288 if (rdev->pm.active_crtc_count > 1) {
289 rdev->pm.requested_power_state_index = -1;
290 /* start at 1 as we don't want the default mode */
291 for (i = 1; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400292 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400293 continue;
294 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
295 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
296 rdev->pm.requested_power_state_index = i;
297 break;
298 }
299 }
300 /* if nothing selected, grab the default state. */
301 if (rdev->pm.requested_power_state_index == -1)
302 rdev->pm.requested_power_state_index = 0;
303 } else
304 rdev->pm.requested_power_state_index = 1;
305
Alex Deucherce8f5372010-05-07 15:10:16 -0400306 switch (rdev->pm.dynpm_planned_action) {
307 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400308 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400309 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400310 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400311 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400312 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
313 if (rdev->pm.current_clock_mode_index == 0) {
314 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400315 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400316 } else
317 rdev->pm.requested_clock_mode_index =
318 rdev->pm.current_clock_mode_index - 1;
319 } else {
320 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400321 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400322 }
Alex Deucherd7311172010-05-03 01:13:14 -0400323 /* don't use the power state if crtcs are active and no display flag is set */
324 if ((rdev->pm.active_crtc_count > 0) &&
325 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
326 clock_info[rdev->pm.requested_clock_mode_index].flags &
327 RADEON_PM_MODE_NO_DISPLAY)) {
328 rdev->pm.requested_clock_mode_index++;
329 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400330 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400331 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400332 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
333 if (rdev->pm.current_clock_mode_index ==
334 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
335 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400336 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400337 } else
338 rdev->pm.requested_clock_mode_index =
339 rdev->pm.current_clock_mode_index + 1;
340 } else {
341 rdev->pm.requested_clock_mode_index =
342 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400343 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400344 }
345 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400346 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400347 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
348 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400349 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400350 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400351 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400352 default:
353 DRM_ERROR("Requested mode for not defined action\n");
354 return;
355 }
356 }
357
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000358 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400359 rdev->pm.power_state[rdev->pm.requested_power_state_index].
360 clock_info[rdev->pm.requested_clock_mode_index].sclk,
361 rdev->pm.power_state[rdev->pm.requested_power_state_index].
362 clock_info[rdev->pm.requested_clock_mode_index].mclk,
363 rdev->pm.power_state[rdev->pm.requested_power_state_index].
364 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400365}
366
Alex Deucherce8f5372010-05-07 15:10:16 -0400367void rs780_pm_init_profile(struct radeon_device *rdev)
368{
369 if (rdev->pm.num_power_states == 2) {
370 /* default */
371 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
372 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
373 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
374 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
375 /* low sh */
376 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
377 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
378 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
379 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400380 /* mid sh */
381 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
382 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
383 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
384 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400385 /* high sh */
386 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
387 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
388 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
389 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
390 /* low mh */
391 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
392 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
393 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
394 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400395 /* mid mh */
396 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
397 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
398 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
399 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400400 /* high mh */
401 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
402 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
403 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
404 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
405 } else if (rdev->pm.num_power_states == 3) {
406 /* default */
407 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
408 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
409 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
410 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
411 /* low sh */
412 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
413 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
414 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
415 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400416 /* mid sh */
417 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
418 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
419 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
420 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400421 /* high sh */
422 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
423 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
424 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
425 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
426 /* low mh */
427 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
428 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
429 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
430 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400431 /* mid mh */
432 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
433 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
434 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
435 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400436 /* high mh */
437 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
438 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
439 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
440 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
441 } else {
442 /* default */
443 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
444 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
445 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
446 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
447 /* low sh */
448 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
449 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
450 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
451 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400452 /* mid sh */
453 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
454 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
455 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
456 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400457 /* high sh */
458 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
459 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
460 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
461 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
462 /* low mh */
463 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
464 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
465 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
466 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400467 /* mid mh */
468 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
469 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
470 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
471 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400472 /* high mh */
473 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
474 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
475 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
476 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
477 }
478}
479
480void r600_pm_init_profile(struct radeon_device *rdev)
481{
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400482 int idx;
483
Alex Deucherce8f5372010-05-07 15:10:16 -0400484 if (rdev->family == CHIP_R600) {
485 /* XXX */
486 /* default */
487 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
488 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
489 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400490 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400491 /* low sh */
492 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
493 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
494 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400495 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400496 /* mid sh */
497 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
498 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
499 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
500 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400501 /* high sh */
502 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
503 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
504 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400505 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400506 /* low mh */
507 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
508 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
509 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400510 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400511 /* mid mh */
512 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
513 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
514 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
515 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400516 /* high mh */
517 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
518 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
519 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400520 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400521 } else {
522 if (rdev->pm.num_power_states < 4) {
523 /* default */
524 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
525 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
526 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
527 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
528 /* low sh */
Alex Deucherce8f5372010-05-07 15:10:16 -0400529 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
530 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
531 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400532 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
533 /* mid sh */
534 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
535 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
536 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
537 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400538 /* high sh */
539 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
540 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
541 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
542 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
543 /* low mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400544 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
545 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
Alex Deucherce8f5372010-05-07 15:10:16 -0400546 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400547 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
548 /* low mh */
549 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
550 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
551 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
552 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400553 /* high mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400554 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
555 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
556 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
557 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
558 } else {
559 /* default */
560 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
561 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
562 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
563 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
564 /* low sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400565 if (rdev->flags & RADEON_IS_MOBILITY)
566 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
567 else
568 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
569 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
570 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
571 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
572 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400573 /* mid sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400574 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
575 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
576 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
577 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400578 /* high sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400579 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
580 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
581 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
Alex Deucher4bff5172010-05-17 19:41:26 -0400582 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
583 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
584 /* low mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400585 if (rdev->flags & RADEON_IS_MOBILITY)
586 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
587 else
588 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
589 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
590 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
591 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
592 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400593 /* mid mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400594 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
595 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
596 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
597 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400598 /* high mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400599 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
600 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
601 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
Alex Deucherce8f5372010-05-07 15:10:16 -0400602 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
603 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
604 }
605 }
Alex Deucherbae6b5622010-04-22 13:38:05 -0400606}
607
Alex Deucher49e02b72010-04-23 17:57:27 -0400608void r600_pm_misc(struct radeon_device *rdev)
609{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400610 int req_ps_idx = rdev->pm.requested_power_state_index;
611 int req_cm_idx = rdev->pm.requested_clock_mode_index;
612 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
613 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400614
Alex Deucher4d601732010-06-07 18:15:18 -0400615 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
Alex Deuchera377e182011-06-20 13:00:31 -0400616 /* 0xff01 is a flag rather then an actual voltage */
617 if (voltage->voltage == 0xff01)
618 return;
Alex Deucher4d601732010-06-07 18:15:18 -0400619 if (voltage->voltage != rdev->pm.current_vddc) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400620 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400621 rdev->pm.current_vddc = voltage->voltage;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000622 DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
Alex Deucher4d601732010-06-07 18:15:18 -0400623 }
624 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400625}
626
Alex Deucherdef9ba92010-04-22 12:39:58 -0400627bool r600_gui_idle(struct radeon_device *rdev)
628{
629 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
630 return false;
631 else
632 return true;
633}
634
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500635/* hpd for digital panel detect/disconnect */
636bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
637{
638 bool connected = false;
639
640 if (ASIC_IS_DCE3(rdev)) {
641 switch (hpd) {
642 case RADEON_HPD_1:
643 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
644 connected = true;
645 break;
646 case RADEON_HPD_2:
647 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
648 connected = true;
649 break;
650 case RADEON_HPD_3:
651 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
652 connected = true;
653 break;
654 case RADEON_HPD_4:
655 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
656 connected = true;
657 break;
658 /* DCE 3.2 */
659 case RADEON_HPD_5:
660 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
661 connected = true;
662 break;
663 case RADEON_HPD_6:
664 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
665 connected = true;
666 break;
667 default:
668 break;
669 }
670 } else {
671 switch (hpd) {
672 case RADEON_HPD_1:
673 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
674 connected = true;
675 break;
676 case RADEON_HPD_2:
677 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
678 connected = true;
679 break;
680 case RADEON_HPD_3:
681 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
682 connected = true;
683 break;
684 default:
685 break;
686 }
687 }
688 return connected;
689}
690
691void r600_hpd_set_polarity(struct radeon_device *rdev,
Alex Deucher429770b2009-12-04 15:26:55 -0500692 enum radeon_hpd_id hpd)
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500693{
694 u32 tmp;
695 bool connected = r600_hpd_sense(rdev, hpd);
696
697 if (ASIC_IS_DCE3(rdev)) {
698 switch (hpd) {
699 case RADEON_HPD_1:
700 tmp = RREG32(DC_HPD1_INT_CONTROL);
701 if (connected)
702 tmp &= ~DC_HPDx_INT_POLARITY;
703 else
704 tmp |= DC_HPDx_INT_POLARITY;
705 WREG32(DC_HPD1_INT_CONTROL, tmp);
706 break;
707 case RADEON_HPD_2:
708 tmp = RREG32(DC_HPD2_INT_CONTROL);
709 if (connected)
710 tmp &= ~DC_HPDx_INT_POLARITY;
711 else
712 tmp |= DC_HPDx_INT_POLARITY;
713 WREG32(DC_HPD2_INT_CONTROL, tmp);
714 break;
715 case RADEON_HPD_3:
716 tmp = RREG32(DC_HPD3_INT_CONTROL);
717 if (connected)
718 tmp &= ~DC_HPDx_INT_POLARITY;
719 else
720 tmp |= DC_HPDx_INT_POLARITY;
721 WREG32(DC_HPD3_INT_CONTROL, tmp);
722 break;
723 case RADEON_HPD_4:
724 tmp = RREG32(DC_HPD4_INT_CONTROL);
725 if (connected)
726 tmp &= ~DC_HPDx_INT_POLARITY;
727 else
728 tmp |= DC_HPDx_INT_POLARITY;
729 WREG32(DC_HPD4_INT_CONTROL, tmp);
730 break;
731 case RADEON_HPD_5:
732 tmp = RREG32(DC_HPD5_INT_CONTROL);
733 if (connected)
734 tmp &= ~DC_HPDx_INT_POLARITY;
735 else
736 tmp |= DC_HPDx_INT_POLARITY;
737 WREG32(DC_HPD5_INT_CONTROL, tmp);
738 break;
739 /* DCE 3.2 */
740 case RADEON_HPD_6:
741 tmp = RREG32(DC_HPD6_INT_CONTROL);
742 if (connected)
743 tmp &= ~DC_HPDx_INT_POLARITY;
744 else
745 tmp |= DC_HPDx_INT_POLARITY;
746 WREG32(DC_HPD6_INT_CONTROL, tmp);
747 break;
748 default:
749 break;
750 }
751 } else {
752 switch (hpd) {
753 case RADEON_HPD_1:
754 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
755 if (connected)
756 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
757 else
758 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
759 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
760 break;
761 case RADEON_HPD_2:
762 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
763 if (connected)
764 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
765 else
766 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
767 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
768 break;
769 case RADEON_HPD_3:
770 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
771 if (connected)
772 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
773 else
774 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
775 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
776 break;
777 default:
778 break;
779 }
780 }
781}
782
783void r600_hpd_init(struct radeon_device *rdev)
784{
785 struct drm_device *dev = rdev->ddev;
786 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200787 unsigned enable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500788
Alex Deucher64912e92011-11-03 11:21:39 -0400789 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
790 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500791
Jerome Glisse455c89b2012-05-04 11:06:22 -0400792 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
793 connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
794 /* don't try to enable hpd on eDP or LVDS avoid breaking the
795 * aux dp channel on imac and help (but not completely fix)
796 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
797 */
798 continue;
799 }
Alex Deucher64912e92011-11-03 11:21:39 -0400800 if (ASIC_IS_DCE3(rdev)) {
801 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
802 if (ASIC_IS_DCE32(rdev))
803 tmp |= DC_HPDx_EN;
804
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500805 switch (radeon_connector->hpd.hpd) {
806 case RADEON_HPD_1:
807 WREG32(DC_HPD1_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500808 break;
809 case RADEON_HPD_2:
810 WREG32(DC_HPD2_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500811 break;
812 case RADEON_HPD_3:
813 WREG32(DC_HPD3_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500814 break;
815 case RADEON_HPD_4:
816 WREG32(DC_HPD4_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500817 break;
818 /* DCE 3.2 */
819 case RADEON_HPD_5:
820 WREG32(DC_HPD5_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500821 break;
822 case RADEON_HPD_6:
823 WREG32(DC_HPD6_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500824 break;
825 default:
826 break;
827 }
Alex Deucher64912e92011-11-03 11:21:39 -0400828 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500829 switch (radeon_connector->hpd.hpd) {
830 case RADEON_HPD_1:
831 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500832 break;
833 case RADEON_HPD_2:
834 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500835 break;
836 case RADEON_HPD_3:
837 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500838 break;
839 default:
840 break;
841 }
842 }
Christian Koenigfb982572012-05-17 01:33:30 +0200843 enable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher64912e92011-11-03 11:21:39 -0400844 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500845 }
Christian Koenigfb982572012-05-17 01:33:30 +0200846 radeon_irq_kms_enable_hpd(rdev, enable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500847}
848
849void r600_hpd_fini(struct radeon_device *rdev)
850{
851 struct drm_device *dev = rdev->ddev;
852 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200853 unsigned disable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500854
Christian Koenigfb982572012-05-17 01:33:30 +0200855 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
856 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
857 if (ASIC_IS_DCE3(rdev)) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500858 switch (radeon_connector->hpd.hpd) {
859 case RADEON_HPD_1:
860 WREG32(DC_HPD1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500861 break;
862 case RADEON_HPD_2:
863 WREG32(DC_HPD2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500864 break;
865 case RADEON_HPD_3:
866 WREG32(DC_HPD3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500867 break;
868 case RADEON_HPD_4:
869 WREG32(DC_HPD4_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500870 break;
871 /* DCE 3.2 */
872 case RADEON_HPD_5:
873 WREG32(DC_HPD5_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500874 break;
875 case RADEON_HPD_6:
876 WREG32(DC_HPD6_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500877 break;
878 default:
879 break;
880 }
Christian Koenigfb982572012-05-17 01:33:30 +0200881 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500882 switch (radeon_connector->hpd.hpd) {
883 case RADEON_HPD_1:
884 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500885 break;
886 case RADEON_HPD_2:
887 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500888 break;
889 case RADEON_HPD_3:
890 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500891 break;
892 default:
893 break;
894 }
895 }
Christian Koenigfb982572012-05-17 01:33:30 +0200896 disable |= 1 << radeon_connector->hpd.hpd;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500897 }
Christian Koenigfb982572012-05-17 01:33:30 +0200898 radeon_irq_kms_disable_hpd(rdev, disable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500899}
900
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200901/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000902 * R600 PCIE GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200903 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000904void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200905{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000906 unsigned i;
907 u32 tmp;
908
Dave Airlie2e98f102010-02-15 15:54:45 +1000909 /* flush hdp cache so updates hit vram */
Alex Deucherf3886f82010-12-08 10:05:34 -0500910 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
911 !(rdev->flags & RADEON_IS_AGP)) {
Jerome Glissec9a1be92011-11-03 11:16:49 -0400912 void __iomem *ptr = (void *)rdev->gart.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -0400913 u32 tmp;
914
915 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
916 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
Alex Deucherf3886f82010-12-08 10:05:34 -0500917 * This seems to cause problems on some AGP cards. Just use the old
918 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -0400919 */
920 WREG32(HDP_DEBUG1, 0);
921 tmp = readl((void __iomem *)ptr);
922 } else
923 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Dave Airlie2e98f102010-02-15 15:54:45 +1000924
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000925 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
926 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
927 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
928 for (i = 0; i < rdev->usec_timeout; i++) {
929 /* read MC_STATUS */
930 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
931 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
932 if (tmp == 2) {
933 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
934 return;
935 }
936 if (tmp) {
937 return;
938 }
939 udelay(1);
940 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200941}
942
Jerome Glisse4aac0472009-09-14 18:29:49 +0200943int r600_pcie_gart_init(struct radeon_device *rdev)
944{
945 int r;
946
Jerome Glissec9a1be92011-11-03 11:16:49 -0400947 if (rdev->gart.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000948 WARN(1, "R600 PCIE GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200949 return 0;
950 }
951 /* Initialize common gart structure */
952 r = radeon_gart_init(rdev);
953 if (r)
954 return r;
955 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
956 return radeon_gart_table_vram_alloc(rdev);
957}
958
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400959static int r600_pcie_gart_enable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200960{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000961 u32 tmp;
962 int r, i;
963
Jerome Glissec9a1be92011-11-03 11:16:49 -0400964 if (rdev->gart.robj == NULL) {
Jerome Glisse4aac0472009-09-14 18:29:49 +0200965 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
966 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000967 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200968 r = radeon_gart_table_vram_pin(rdev);
969 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000970 return r;
Dave Airliebc1a6312009-09-15 11:07:52 +1000971
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000972 /* Setup L2 cache */
973 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
974 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
975 EFFECTIVE_L2_QUEUE_SIZE(7));
976 WREG32(VM_L2_CNTL2, 0);
977 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
978 /* Setup TLB control */
979 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
980 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
981 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
982 ENABLE_WAIT_L2_QUERY;
983 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
984 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
985 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
986 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
987 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
988 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
989 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
990 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
991 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
992 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
993 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
994 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
Christian Königa8fba642013-04-25 18:54:07 +0200995 WREG32(MC_VM_L1_TLB_MCB_RD_UVD_CNTL, tmp);
996 WREG32(MC_VM_L1_TLB_MCB_WR_UVD_CNTL, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000997 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
998 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
999 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001000 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001001 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
1002 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
1003 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
1004 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
1005 (u32)(rdev->dummy_page.addr >> 12));
1006 for (i = 1; i < 7; i++)
1007 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1008
1009 r600_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +00001010 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
1011 (unsigned)(rdev->mc.gtt_size >> 20),
1012 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001013 rdev->gart.ready = true;
1014 return 0;
1015}
1016
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001017static void r600_pcie_gart_disable(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001018{
1019 u32 tmp;
Jerome Glissec9a1be92011-11-03 11:16:49 -04001020 int i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001021
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001022 /* Disable all tables */
1023 for (i = 0; i < 7; i++)
1024 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1025
1026 /* Disable L2 cache */
1027 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
1028 EFFECTIVE_L2_QUEUE_SIZE(7));
1029 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1030 /* Setup L1 TLB control */
1031 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1032 ENABLE_WAIT_L2_QUERY;
1033 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1034 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1035 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1036 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1037 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1038 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1039 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1040 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1041 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
1042 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
1043 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1044 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1045 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
1046 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
Christian Königa8fba642013-04-25 18:54:07 +02001047 WREG32(MC_VM_L1_TLB_MCB_RD_UVD_CNTL, tmp);
1048 WREG32(MC_VM_L1_TLB_MCB_WR_UVD_CNTL, tmp);
Jerome Glissec9a1be92011-11-03 11:16:49 -04001049 radeon_gart_table_vram_unpin(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001050}
1051
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001052static void r600_pcie_gart_fini(struct radeon_device *rdev)
Jerome Glisse4aac0472009-09-14 18:29:49 +02001053{
Jerome Glissef9274562010-03-17 14:44:29 +00001054 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001055 r600_pcie_gart_disable(rdev);
1056 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001057}
1058
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001059static void r600_agp_enable(struct radeon_device *rdev)
Jerome Glisse1a029b72009-10-06 19:04:30 +02001060{
1061 u32 tmp;
1062 int i;
1063
1064 /* Setup L2 cache */
1065 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1066 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1067 EFFECTIVE_L2_QUEUE_SIZE(7));
1068 WREG32(VM_L2_CNTL2, 0);
1069 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1070 /* Setup TLB control */
1071 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1072 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1073 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1074 ENABLE_WAIT_L2_QUERY;
1075 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1076 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1077 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1078 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1079 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1080 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1081 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1082 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1083 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1084 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1085 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1086 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1087 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1088 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1089 for (i = 0; i < 7; i++)
1090 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1091}
1092
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001093int r600_mc_wait_for_idle(struct radeon_device *rdev)
1094{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001095 unsigned i;
1096 u32 tmp;
1097
1098 for (i = 0; i < rdev->usec_timeout; i++) {
1099 /* read MC_STATUS */
1100 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1101 if (!tmp)
1102 return 0;
1103 udelay(1);
1104 }
1105 return -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001106}
1107
Samuel Li65337e62013-04-05 17:50:53 -04001108uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg)
1109{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001110 unsigned long flags;
Samuel Li65337e62013-04-05 17:50:53 -04001111 uint32_t r;
1112
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001113 spin_lock_irqsave(&rdev->mc_idx_lock, flags);
Samuel Li65337e62013-04-05 17:50:53 -04001114 WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg));
1115 r = RREG32(R_0028FC_MC_DATA);
1116 WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001117 spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
Samuel Li65337e62013-04-05 17:50:53 -04001118 return r;
1119}
1120
1121void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1122{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001123 unsigned long flags;
1124
1125 spin_lock_irqsave(&rdev->mc_idx_lock, flags);
Samuel Li65337e62013-04-05 17:50:53 -04001126 WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) |
1127 S_0028F8_MC_IND_WR_EN(1));
1128 WREG32(R_0028FC_MC_DATA, v);
1129 WREG32(R_0028F8_MC_INDEX, 0x7F);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001130 spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
Samuel Li65337e62013-04-05 17:50:53 -04001131}
1132
Jerome Glissea3c19452009-10-01 18:02:13 +02001133static void r600_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001134{
Jerome Glissea3c19452009-10-01 18:02:13 +02001135 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001136 u32 tmp;
1137 int i, j;
1138
1139 /* Initialize HDP */
1140 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1141 WREG32((0x2c14 + j), 0x00000000);
1142 WREG32((0x2c18 + j), 0x00000000);
1143 WREG32((0x2c1c + j), 0x00000000);
1144 WREG32((0x2c20 + j), 0x00000000);
1145 WREG32((0x2c24 + j), 0x00000000);
1146 }
1147 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1148
Jerome Glissea3c19452009-10-01 18:02:13 +02001149 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001150 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001151 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001152 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001153 /* Lockout access through VGA aperture (doesn't exist before R600) */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001154 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001155 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +02001156 if (rdev->flags & RADEON_IS_AGP) {
1157 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1158 /* VRAM before AGP */
1159 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1160 rdev->mc.vram_start >> 12);
1161 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1162 rdev->mc.gtt_end >> 12);
1163 } else {
1164 /* VRAM after AGP */
1165 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1166 rdev->mc.gtt_start >> 12);
1167 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1168 rdev->mc.vram_end >> 12);
1169 }
1170 } else {
1171 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1172 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1173 }
Alex Deucher16cdf042011-10-28 10:30:02 -04001174 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001175 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001176 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1177 WREG32(MC_VM_FB_LOCATION, tmp);
1178 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1179 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001180 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001181 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +02001182 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1183 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001184 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1185 } else {
1186 WREG32(MC_VM_AGP_BASE, 0);
1187 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1188 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1189 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001190 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001191 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001192 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001193 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +10001194 /* we need to own VRAM, so turn off the VGA renderer here
1195 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001196 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001197}
1198
Jerome Glissed594e462010-02-17 21:54:29 +00001199/**
1200 * r600_vram_gtt_location - try to find VRAM & GTT location
1201 * @rdev: radeon device structure holding all necessary informations
1202 * @mc: memory controller structure holding memory informations
1203 *
1204 * Function will place try to place VRAM at same place as in CPU (PCI)
1205 * address space as some GPU seems to have issue when we reprogram at
1206 * different address space.
1207 *
1208 * If there is not enough space to fit the unvisible VRAM after the
1209 * aperture then we limit the VRAM size to the aperture.
1210 *
1211 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1212 * them to be in one from GPU point of view so that we can program GPU to
1213 * catch access outside them (weird GPU policy see ??).
1214 *
1215 * This function will never fails, worst case are limiting VRAM or GTT.
1216 *
1217 * Note: GTT start, end, size should be initialized before calling this
1218 * function on AGP platform.
1219 */
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05001220static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
Jerome Glissed594e462010-02-17 21:54:29 +00001221{
1222 u64 size_bf, size_af;
1223
1224 if (mc->mc_vram_size > 0xE0000000) {
1225 /* leave room for at least 512M GTT */
1226 dev_warn(rdev->dev, "limiting VRAM\n");
1227 mc->real_vram_size = 0xE0000000;
1228 mc->mc_vram_size = 0xE0000000;
1229 }
1230 if (rdev->flags & RADEON_IS_AGP) {
1231 size_bf = mc->gtt_start;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -04001232 size_af = mc->mc_mask - mc->gtt_end;
Jerome Glissed594e462010-02-17 21:54:29 +00001233 if (size_bf > size_af) {
1234 if (mc->mc_vram_size > size_bf) {
1235 dev_warn(rdev->dev, "limiting VRAM\n");
1236 mc->real_vram_size = size_bf;
1237 mc->mc_vram_size = size_bf;
1238 }
1239 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1240 } else {
1241 if (mc->mc_vram_size > size_af) {
1242 dev_warn(rdev->dev, "limiting VRAM\n");
1243 mc->real_vram_size = size_af;
1244 mc->mc_vram_size = size_af;
1245 }
Jerome Glissedfc6ae52012-04-17 16:51:38 -04001246 mc->vram_start = mc->gtt_end + 1;
Jerome Glissed594e462010-02-17 21:54:29 +00001247 }
1248 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1249 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1250 mc->mc_vram_size >> 20, mc->vram_start,
1251 mc->vram_end, mc->real_vram_size >> 20);
1252 } else {
1253 u64 base = 0;
Alex Deucher8961d522010-12-03 14:37:22 -05001254 if (rdev->flags & RADEON_IS_IGP) {
1255 base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
1256 base <<= 24;
1257 }
Jerome Glissed594e462010-02-17 21:54:29 +00001258 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04001259 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00001260 radeon_gtt_location(rdev, mc);
1261 }
1262}
1263
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001264static int r600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001265{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001266 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -04001267 int chansize, numchan;
Samuel Li65337e62013-04-05 17:50:53 -04001268 uint32_t h_addr, l_addr;
1269 unsigned long long k8_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001270
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001271 /* Get VRAM informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001272 rdev->mc.vram_is_ddr = true;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001273 tmp = RREG32(RAMCFG);
1274 if (tmp & CHANSIZE_OVERRIDE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001275 chansize = 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001276 } else if (tmp & CHANSIZE_MASK) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001277 chansize = 64;
1278 } else {
1279 chansize = 32;
1280 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001281 tmp = RREG32(CHMAP);
1282 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1283 case 0:
1284 default:
1285 numchan = 1;
1286 break;
1287 case 1:
1288 numchan = 2;
1289 break;
1290 case 2:
1291 numchan = 4;
1292 break;
1293 case 3:
1294 numchan = 8;
1295 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001296 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001297 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001298 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06001299 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1300 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001301 /* Setup GPU memory space */
1302 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1303 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00001304 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +00001305 r600_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04001306
Alex Deucherf8920342010-06-30 12:02:03 -04001307 if (rdev->flags & RADEON_IS_IGP) {
1308 rs690_pm_info(rdev);
Alex Deucher06b64762010-01-05 11:27:29 -05001309 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Samuel Li65337e62013-04-05 17:50:53 -04001310
1311 if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
1312 /* Use K8 direct mapping for fast fb access. */
1313 rdev->fastfb_working = false;
1314 h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL));
1315 l_addr = RREG32_MC(R_000011_K8_FB_LOCATION);
1316 k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
1317#if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
1318 if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
1319#endif
1320 {
1321 /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
1322 * memory is present.
1323 */
1324 if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
1325 DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
1326 (unsigned long long)rdev->mc.aper_base, k8_addr);
1327 rdev->mc.aper_base = (resource_size_t)k8_addr;
1328 rdev->fastfb_working = true;
1329 }
1330 }
1331 }
Alex Deucherf8920342010-06-30 12:02:03 -04001332 }
Samuel Li65337e62013-04-05 17:50:53 -04001333
Alex Deucherf47299c2010-03-16 20:54:38 -04001334 radeon_update_bandwidth_info(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001335 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001336}
1337
Alex Deucher16cdf042011-10-28 10:30:02 -04001338int r600_vram_scratch_init(struct radeon_device *rdev)
1339{
1340 int r;
1341
1342 if (rdev->vram_scratch.robj == NULL) {
1343 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
1344 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
Michel Dänzer02376d82014-07-17 19:01:08 +09001345 0, NULL, &rdev->vram_scratch.robj);
Alex Deucher16cdf042011-10-28 10:30:02 -04001346 if (r) {
1347 return r;
1348 }
1349 }
1350
1351 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1352 if (unlikely(r != 0))
1353 return r;
1354 r = radeon_bo_pin(rdev->vram_scratch.robj,
1355 RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
1356 if (r) {
1357 radeon_bo_unreserve(rdev->vram_scratch.robj);
1358 return r;
1359 }
1360 r = radeon_bo_kmap(rdev->vram_scratch.robj,
1361 (void **)&rdev->vram_scratch.ptr);
1362 if (r)
1363 radeon_bo_unpin(rdev->vram_scratch.robj);
1364 radeon_bo_unreserve(rdev->vram_scratch.robj);
1365
1366 return r;
1367}
1368
1369void r600_vram_scratch_fini(struct radeon_device *rdev)
1370{
1371 int r;
1372
1373 if (rdev->vram_scratch.robj == NULL) {
1374 return;
1375 }
1376 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1377 if (likely(r == 0)) {
1378 radeon_bo_kunmap(rdev->vram_scratch.robj);
1379 radeon_bo_unpin(rdev->vram_scratch.robj);
1380 radeon_bo_unreserve(rdev->vram_scratch.robj);
1381 }
1382 radeon_bo_unref(&rdev->vram_scratch.robj);
1383}
1384
Alex Deucher410a3412013-01-18 13:05:39 -05001385void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
1386{
1387 u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
1388
1389 if (hung)
1390 tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1391 else
1392 tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1393
1394 WREG32(R600_BIOS_3_SCRATCH, tmp);
1395}
1396
Alex Deucherd3cb7812013-01-18 13:53:37 -05001397static void r600_print_gpu_status_regs(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001398{
Jerome Glisse64c56e82013-01-02 17:30:35 -05001399 dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001400 RREG32(R_008010_GRBM_STATUS));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001401 dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001402 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001403 dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001404 RREG32(R_000E50_SRBM_STATUS));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001405 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001406 RREG32(CP_STALLED_STAT1));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001407 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001408 RREG32(CP_STALLED_STAT2));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001409 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001410 RREG32(CP_BUSY_STAT));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001411 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001412 RREG32(CP_STAT));
Alex Deucher71e3d152013-01-03 12:20:35 -05001413 dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
1414 RREG32(DMA_STATUS_REG));
1415}
1416
Alex Deucherf13f7732013-01-18 18:12:22 -05001417static bool r600_is_display_hung(struct radeon_device *rdev)
1418{
1419 u32 crtc_hung = 0;
1420 u32 crtc_status[2];
1421 u32 i, j, tmp;
1422
1423 for (i = 0; i < rdev->num_crtc; i++) {
1424 if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
1425 crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
1426 crtc_hung |= (1 << i);
1427 }
1428 }
1429
1430 for (j = 0; j < 10; j++) {
1431 for (i = 0; i < rdev->num_crtc; i++) {
1432 if (crtc_hung & (1 << i)) {
1433 tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
1434 if (tmp != crtc_status[i])
1435 crtc_hung &= ~(1 << i);
1436 }
1437 }
1438 if (crtc_hung == 0)
1439 return false;
1440 udelay(100);
1441 }
1442
1443 return true;
1444}
1445
Christian König2483b4e2013-08-13 11:56:54 +02001446u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
Alex Deucherf13f7732013-01-18 18:12:22 -05001447{
1448 u32 reset_mask = 0;
1449 u32 tmp;
1450
1451 /* GRBM_STATUS */
1452 tmp = RREG32(R_008010_GRBM_STATUS);
1453 if (rdev->family >= CHIP_RV770) {
1454 if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
1455 G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
1456 G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
1457 G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
1458 G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
1459 reset_mask |= RADEON_RESET_GFX;
1460 } else {
1461 if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
1462 G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
1463 G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
1464 G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
1465 G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
1466 reset_mask |= RADEON_RESET_GFX;
1467 }
1468
1469 if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
1470 G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
1471 reset_mask |= RADEON_RESET_CP;
1472
1473 if (G_008010_GRBM_EE_BUSY(tmp))
1474 reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
1475
1476 /* DMA_STATUS_REG */
1477 tmp = RREG32(DMA_STATUS_REG);
1478 if (!(tmp & DMA_IDLE))
1479 reset_mask |= RADEON_RESET_DMA;
1480
1481 /* SRBM_STATUS */
1482 tmp = RREG32(R_000E50_SRBM_STATUS);
1483 if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
1484 reset_mask |= RADEON_RESET_RLC;
1485
1486 if (G_000E50_IH_BUSY(tmp))
1487 reset_mask |= RADEON_RESET_IH;
1488
1489 if (G_000E50_SEM_BUSY(tmp))
1490 reset_mask |= RADEON_RESET_SEM;
1491
1492 if (G_000E50_GRBM_RQ_PENDING(tmp))
1493 reset_mask |= RADEON_RESET_GRBM;
1494
1495 if (G_000E50_VMC_BUSY(tmp))
1496 reset_mask |= RADEON_RESET_VMC;
1497
1498 if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
1499 G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
1500 G_000E50_MCDW_BUSY(tmp))
1501 reset_mask |= RADEON_RESET_MC;
1502
1503 if (r600_is_display_hung(rdev))
1504 reset_mask |= RADEON_RESET_DISPLAY;
1505
Alex Deucherd808fc82013-02-28 10:03:08 -05001506 /* Skip MC reset as it's mostly likely not hung, just busy */
1507 if (reset_mask & RADEON_RESET_MC) {
1508 DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
1509 reset_mask &= ~RADEON_RESET_MC;
1510 }
1511
Alex Deucherf13f7732013-01-18 18:12:22 -05001512 return reset_mask;
1513}
1514
1515static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
Alex Deucher71e3d152013-01-03 12:20:35 -05001516{
1517 struct rv515_mc_save save;
Alex Deucherd3cb7812013-01-18 13:53:37 -05001518 u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
1519 u32 tmp;
Alex Deucher19fc42e2013-01-14 11:04:39 -05001520
Alex Deucher71e3d152013-01-03 12:20:35 -05001521 if (reset_mask == 0)
Alex Deucherf13f7732013-01-18 18:12:22 -05001522 return;
Alex Deucher71e3d152013-01-03 12:20:35 -05001523
1524 dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
1525
Alex Deucherd3cb7812013-01-18 13:53:37 -05001526 r600_print_gpu_status_regs(rdev);
1527
Alex Deucherd3cb7812013-01-18 13:53:37 -05001528 /* Disable CP parsing/prefetching */
1529 if (rdev->family >= CHIP_RV770)
1530 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
1531 else
1532 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher71e3d152013-01-03 12:20:35 -05001533
Alex Deucherd3cb7812013-01-18 13:53:37 -05001534 /* disable the RLC */
1535 WREG32(RLC_CNTL, 0);
1536
1537 if (reset_mask & RADEON_RESET_DMA) {
1538 /* Disable DMA */
1539 tmp = RREG32(DMA_RB_CNTL);
1540 tmp &= ~DMA_RB_ENABLE;
1541 WREG32(DMA_RB_CNTL, tmp);
1542 }
1543
1544 mdelay(50);
1545
Alex Deucherca578022013-01-23 18:56:08 -05001546 rv515_mc_stop(rdev, &save);
1547 if (r600_mc_wait_for_idle(rdev)) {
1548 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1549 }
1550
Alex Deucherd3cb7812013-01-18 13:53:37 -05001551 if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
1552 if (rdev->family >= CHIP_RV770)
1553 grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
1554 S_008020_SOFT_RESET_CB(1) |
1555 S_008020_SOFT_RESET_PA(1) |
1556 S_008020_SOFT_RESET_SC(1) |
1557 S_008020_SOFT_RESET_SPI(1) |
1558 S_008020_SOFT_RESET_SX(1) |
1559 S_008020_SOFT_RESET_SH(1) |
1560 S_008020_SOFT_RESET_TC(1) |
1561 S_008020_SOFT_RESET_TA(1) |
1562 S_008020_SOFT_RESET_VC(1) |
1563 S_008020_SOFT_RESET_VGT(1);
1564 else
1565 grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
1566 S_008020_SOFT_RESET_DB(1) |
1567 S_008020_SOFT_RESET_CB(1) |
1568 S_008020_SOFT_RESET_PA(1) |
1569 S_008020_SOFT_RESET_SC(1) |
1570 S_008020_SOFT_RESET_SMX(1) |
1571 S_008020_SOFT_RESET_SPI(1) |
1572 S_008020_SOFT_RESET_SX(1) |
1573 S_008020_SOFT_RESET_SH(1) |
1574 S_008020_SOFT_RESET_TC(1) |
1575 S_008020_SOFT_RESET_TA(1) |
1576 S_008020_SOFT_RESET_VC(1) |
1577 S_008020_SOFT_RESET_VGT(1);
1578 }
1579
1580 if (reset_mask & RADEON_RESET_CP) {
1581 grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
1582 S_008020_SOFT_RESET_VGT(1);
1583
1584 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1585 }
1586
1587 if (reset_mask & RADEON_RESET_DMA) {
1588 if (rdev->family >= CHIP_RV770)
1589 srbm_soft_reset |= RV770_SOFT_RESET_DMA;
1590 else
1591 srbm_soft_reset |= SOFT_RESET_DMA;
1592 }
1593
Alex Deucherf13f7732013-01-18 18:12:22 -05001594 if (reset_mask & RADEON_RESET_RLC)
1595 srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
1596
1597 if (reset_mask & RADEON_RESET_SEM)
1598 srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
1599
1600 if (reset_mask & RADEON_RESET_IH)
1601 srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
1602
1603 if (reset_mask & RADEON_RESET_GRBM)
1604 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1605
Alex Deucher24178ec2013-01-24 15:00:17 -05001606 if (!(rdev->flags & RADEON_IS_IGP)) {
1607 if (reset_mask & RADEON_RESET_MC)
1608 srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
1609 }
Alex Deucherf13f7732013-01-18 18:12:22 -05001610
1611 if (reset_mask & RADEON_RESET_VMC)
1612 srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
1613
Alex Deucherd3cb7812013-01-18 13:53:37 -05001614 if (grbm_soft_reset) {
1615 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1616 tmp |= grbm_soft_reset;
1617 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1618 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1619 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1620
1621 udelay(50);
1622
1623 tmp &= ~grbm_soft_reset;
1624 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1625 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1626 }
1627
1628 if (srbm_soft_reset) {
1629 tmp = RREG32(SRBM_SOFT_RESET);
1630 tmp |= srbm_soft_reset;
1631 dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1632 WREG32(SRBM_SOFT_RESET, tmp);
1633 tmp = RREG32(SRBM_SOFT_RESET);
1634
1635 udelay(50);
1636
1637 tmp &= ~srbm_soft_reset;
1638 WREG32(SRBM_SOFT_RESET, tmp);
1639 tmp = RREG32(SRBM_SOFT_RESET);
1640 }
Alex Deucher71e3d152013-01-03 12:20:35 -05001641
1642 /* Wait a little for things to settle down */
1643 mdelay(1);
1644
Jerome Glissea3c19452009-10-01 18:02:13 +02001645 rv515_mc_resume(rdev, &save);
Alex Deucherd3cb7812013-01-18 13:53:37 -05001646 udelay(50);
Alex Deucher410a3412013-01-18 13:05:39 -05001647
Alex Deucherd3cb7812013-01-18 13:53:37 -05001648 r600_print_gpu_status_regs(rdev);
Alex Deucherd3cb7812013-01-18 13:53:37 -05001649}
1650
Alex Deucherde9ae742013-11-01 19:01:36 -04001651static void r600_gpu_pci_config_reset(struct radeon_device *rdev)
1652{
1653 struct rv515_mc_save save;
1654 u32 tmp, i;
1655
1656 dev_info(rdev->dev, "GPU pci config reset\n");
1657
1658 /* disable dpm? */
1659
1660 /* Disable CP parsing/prefetching */
1661 if (rdev->family >= CHIP_RV770)
1662 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
1663 else
1664 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
1665
1666 /* disable the RLC */
1667 WREG32(RLC_CNTL, 0);
1668
1669 /* Disable DMA */
1670 tmp = RREG32(DMA_RB_CNTL);
1671 tmp &= ~DMA_RB_ENABLE;
1672 WREG32(DMA_RB_CNTL, tmp);
1673
1674 mdelay(50);
1675
1676 /* set mclk/sclk to bypass */
1677 if (rdev->family >= CHIP_RV770)
1678 rv770_set_clk_bypass_mode(rdev);
1679 /* disable BM */
1680 pci_clear_master(rdev->pdev);
1681 /* disable mem access */
1682 rv515_mc_stop(rdev, &save);
1683 if (r600_mc_wait_for_idle(rdev)) {
1684 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1685 }
1686
1687 /* BIF reset workaround. Not sure if this is needed on 6xx */
1688 tmp = RREG32(BUS_CNTL);
1689 tmp |= VGA_COHE_SPEC_TIMER_DIS;
1690 WREG32(BUS_CNTL, tmp);
1691
1692 tmp = RREG32(BIF_SCRATCH0);
1693
1694 /* reset */
1695 radeon_pci_config_reset(rdev);
1696 mdelay(1);
1697
1698 /* BIF reset workaround. Not sure if this is needed on 6xx */
1699 tmp = SOFT_RESET_BIF;
1700 WREG32(SRBM_SOFT_RESET, tmp);
1701 mdelay(1);
1702 WREG32(SRBM_SOFT_RESET, 0);
1703
1704 /* wait for asic to come out of reset */
1705 for (i = 0; i < rdev->usec_timeout; i++) {
1706 if (RREG32(CONFIG_MEMSIZE) != 0xffffffff)
1707 break;
1708 udelay(1);
1709 }
1710}
1711
Alex Deucherd3cb7812013-01-18 13:53:37 -05001712int r600_asic_reset(struct radeon_device *rdev)
1713{
Alex Deucherf13f7732013-01-18 18:12:22 -05001714 u32 reset_mask;
1715
1716 reset_mask = r600_gpu_check_soft_reset(rdev);
1717
1718 if (reset_mask)
1719 r600_set_bios_scratch_engine_hung(rdev, true);
1720
Alex Deucherde9ae742013-11-01 19:01:36 -04001721 /* try soft reset */
Alex Deucherf13f7732013-01-18 18:12:22 -05001722 r600_gpu_soft_reset(rdev, reset_mask);
1723
1724 reset_mask = r600_gpu_check_soft_reset(rdev);
1725
Alex Deucherde9ae742013-11-01 19:01:36 -04001726 /* try pci config reset */
1727 if (reset_mask && radeon_hard_reset)
1728 r600_gpu_pci_config_reset(rdev);
1729
1730 reset_mask = r600_gpu_check_soft_reset(rdev);
1731
Alex Deucherf13f7732013-01-18 18:12:22 -05001732 if (!reset_mask)
1733 r600_set_bios_scratch_engine_hung(rdev, false);
1734
1735 return 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001736}
1737
Alex Deucher123bc182013-01-24 11:37:19 -05001738/**
1739 * r600_gfx_is_lockup - Check if the GFX engine is locked up
1740 *
1741 * @rdev: radeon_device pointer
1742 * @ring: radeon_ring structure holding ring information
1743 *
1744 * Check if the GFX engine is locked up.
1745 * Returns true if the engine appears to be locked up, false if not.
1746 */
1747bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse225758d2010-03-09 14:45:10 +00001748{
Alex Deucher123bc182013-01-24 11:37:19 -05001749 u32 reset_mask = r600_gpu_check_soft_reset(rdev);
Jerome Glisse225758d2010-03-09 14:45:10 +00001750
Alex Deucher123bc182013-01-24 11:37:19 -05001751 if (!(reset_mask & (RADEON_RESET_GFX |
1752 RADEON_RESET_COMPUTE |
1753 RADEON_RESET_CP))) {
Christian Königff212f22014-02-18 14:52:33 +01001754 radeon_ring_lockup_update(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001755 return false;
1756 }
Christian König069211e2012-05-02 15:11:20 +02001757 return radeon_ring_test_lockup(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001758}
1759
Alex Deucher416a2bd2012-05-31 19:00:25 -04001760u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1761 u32 tiling_pipe_num,
1762 u32 max_rb_num,
1763 u32 total_max_rb_num,
1764 u32 disabled_rb_mask)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001765{
Alex Deucher416a2bd2012-05-31 19:00:25 -04001766 u32 rendering_pipe_num, rb_num_width, req_rb_num;
Mikko Tiihonenf689e3a2013-01-30 14:10:04 -05001767 u32 pipe_rb_ratio, pipe_rb_remain, tmp;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001768 u32 data = 0, mask = 1 << (max_rb_num - 1);
1769 unsigned i, j;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001770
Alex Deucher416a2bd2012-05-31 19:00:25 -04001771 /* mask out the RBs that don't exist on that asic */
Mikko Tiihonenf689e3a2013-01-30 14:10:04 -05001772 tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
1773 /* make sure at least one RB is available */
1774 if ((tmp & 0xff) != 0xff)
1775 disabled_rb_mask = tmp;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001776
Alex Deucher416a2bd2012-05-31 19:00:25 -04001777 rendering_pipe_num = 1 << tiling_pipe_num;
1778 req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
1779 BUG_ON(rendering_pipe_num < req_rb_num);
1780
1781 pipe_rb_ratio = rendering_pipe_num / req_rb_num;
1782 pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
1783
1784 if (rdev->family <= CHIP_RV740) {
1785 /* r6xx/r7xx */
1786 rb_num_width = 2;
1787 } else {
1788 /* eg+ */
1789 rb_num_width = 4;
1790 }
1791
1792 for (i = 0; i < max_rb_num; i++) {
1793 if (!(mask & disabled_rb_mask)) {
1794 for (j = 0; j < pipe_rb_ratio; j++) {
1795 data <<= rb_num_width;
1796 data |= max_rb_num - i - 1;
1797 }
1798 if (pipe_rb_remain) {
1799 data <<= rb_num_width;
1800 data |= max_rb_num - i - 1;
1801 pipe_rb_remain--;
1802 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001803 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04001804 mask >>= 1;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001805 }
1806
Alex Deucher416a2bd2012-05-31 19:00:25 -04001807 return data;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001808}
1809
1810int r600_count_pipe_bits(uint32_t val)
1811{
Akinobu Mitaef8cf3a2012-11-09 12:10:41 +00001812 return hweight32(val);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001813}
1814
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001815static void r600_gpu_init(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001816{
1817 u32 tiling_config;
1818 u32 ramcfg;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001819 u32 cc_rb_backend_disable;
1820 u32 cc_gc_shader_pipe_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001821 u32 tmp;
1822 int i, j;
1823 u32 sq_config;
1824 u32 sq_gpr_resource_mgmt_1 = 0;
1825 u32 sq_gpr_resource_mgmt_2 = 0;
1826 u32 sq_thread_resource_mgmt = 0;
1827 u32 sq_stack_resource_mgmt_1 = 0;
1828 u32 sq_stack_resource_mgmt_2 = 0;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001829 u32 disabled_rb_mask;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001830
Alex Deucher416a2bd2012-05-31 19:00:25 -04001831 rdev->config.r600.tiling_group_size = 256;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001832 switch (rdev->family) {
1833 case CHIP_R600:
1834 rdev->config.r600.max_pipes = 4;
1835 rdev->config.r600.max_tile_pipes = 8;
1836 rdev->config.r600.max_simds = 4;
1837 rdev->config.r600.max_backends = 4;
1838 rdev->config.r600.max_gprs = 256;
1839 rdev->config.r600.max_threads = 192;
1840 rdev->config.r600.max_stack_entries = 256;
1841 rdev->config.r600.max_hw_contexts = 8;
1842 rdev->config.r600.max_gs_threads = 16;
1843 rdev->config.r600.sx_max_export_size = 128;
1844 rdev->config.r600.sx_max_export_pos_size = 16;
1845 rdev->config.r600.sx_max_export_smx_size = 128;
1846 rdev->config.r600.sq_num_cf_insts = 2;
1847 break;
1848 case CHIP_RV630:
1849 case CHIP_RV635:
1850 rdev->config.r600.max_pipes = 2;
1851 rdev->config.r600.max_tile_pipes = 2;
1852 rdev->config.r600.max_simds = 3;
1853 rdev->config.r600.max_backends = 1;
1854 rdev->config.r600.max_gprs = 128;
1855 rdev->config.r600.max_threads = 192;
1856 rdev->config.r600.max_stack_entries = 128;
1857 rdev->config.r600.max_hw_contexts = 8;
1858 rdev->config.r600.max_gs_threads = 4;
1859 rdev->config.r600.sx_max_export_size = 128;
1860 rdev->config.r600.sx_max_export_pos_size = 16;
1861 rdev->config.r600.sx_max_export_smx_size = 128;
1862 rdev->config.r600.sq_num_cf_insts = 2;
1863 break;
1864 case CHIP_RV610:
1865 case CHIP_RV620:
1866 case CHIP_RS780:
1867 case CHIP_RS880:
1868 rdev->config.r600.max_pipes = 1;
1869 rdev->config.r600.max_tile_pipes = 1;
1870 rdev->config.r600.max_simds = 2;
1871 rdev->config.r600.max_backends = 1;
1872 rdev->config.r600.max_gprs = 128;
1873 rdev->config.r600.max_threads = 192;
1874 rdev->config.r600.max_stack_entries = 128;
1875 rdev->config.r600.max_hw_contexts = 4;
1876 rdev->config.r600.max_gs_threads = 4;
1877 rdev->config.r600.sx_max_export_size = 128;
1878 rdev->config.r600.sx_max_export_pos_size = 16;
1879 rdev->config.r600.sx_max_export_smx_size = 128;
1880 rdev->config.r600.sq_num_cf_insts = 1;
1881 break;
1882 case CHIP_RV670:
1883 rdev->config.r600.max_pipes = 4;
1884 rdev->config.r600.max_tile_pipes = 4;
1885 rdev->config.r600.max_simds = 4;
1886 rdev->config.r600.max_backends = 4;
1887 rdev->config.r600.max_gprs = 192;
1888 rdev->config.r600.max_threads = 192;
1889 rdev->config.r600.max_stack_entries = 256;
1890 rdev->config.r600.max_hw_contexts = 8;
1891 rdev->config.r600.max_gs_threads = 16;
1892 rdev->config.r600.sx_max_export_size = 128;
1893 rdev->config.r600.sx_max_export_pos_size = 16;
1894 rdev->config.r600.sx_max_export_smx_size = 128;
1895 rdev->config.r600.sq_num_cf_insts = 2;
1896 break;
1897 default:
1898 break;
1899 }
1900
1901 /* Initialize HDP */
1902 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1903 WREG32((0x2c14 + j), 0x00000000);
1904 WREG32((0x2c18 + j), 0x00000000);
1905 WREG32((0x2c1c + j), 0x00000000);
1906 WREG32((0x2c20 + j), 0x00000000);
1907 WREG32((0x2c24 + j), 0x00000000);
1908 }
1909
1910 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1911
1912 /* Setup tiling */
1913 tiling_config = 0;
1914 ramcfg = RREG32(RAMCFG);
1915 switch (rdev->config.r600.max_tile_pipes) {
1916 case 1:
1917 tiling_config |= PIPE_TILING(0);
1918 break;
1919 case 2:
1920 tiling_config |= PIPE_TILING(1);
1921 break;
1922 case 4:
1923 tiling_config |= PIPE_TILING(2);
1924 break;
1925 case 8:
1926 tiling_config |= PIPE_TILING(3);
1927 break;
1928 default:
1929 break;
1930 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001931 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
Jerome Glisse961fb592010-02-10 22:30:05 +00001932 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001933 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Alex Deucher881fe6c2010-10-18 23:54:56 -04001934 tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
Alex Deucher416a2bd2012-05-31 19:00:25 -04001935
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001936 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1937 if (tmp > 3) {
1938 tiling_config |= ROW_TILING(3);
1939 tiling_config |= SAMPLE_SPLIT(3);
1940 } else {
1941 tiling_config |= ROW_TILING(tmp);
1942 tiling_config |= SAMPLE_SPLIT(tmp);
1943 }
1944 tiling_config |= BANK_SWAPS(1);
Alex Deucherd03f5d52010-02-19 16:22:31 -05001945
1946 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001947 tmp = R6XX_MAX_BACKENDS -
1948 r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
1949 if (tmp < rdev->config.r600.max_backends) {
1950 rdev->config.r600.max_backends = tmp;
1951 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001952
Alex Deucher416a2bd2012-05-31 19:00:25 -04001953 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
1954 tmp = R6XX_MAX_PIPES -
1955 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
1956 if (tmp < rdev->config.r600.max_pipes) {
1957 rdev->config.r600.max_pipes = tmp;
1958 }
1959 tmp = R6XX_MAX_SIMDS -
1960 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
1961 if (tmp < rdev->config.r600.max_simds) {
1962 rdev->config.r600.max_simds = tmp;
1963 }
Alex Deucher65fcf662014-06-02 16:13:21 -04001964 tmp = rdev->config.r600.max_simds -
1965 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
1966 rdev->config.r600.active_simds = tmp;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001967
Alex Deucher416a2bd2012-05-31 19:00:25 -04001968 disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
1969 tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
1970 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
1971 R6XX_MAX_BACKENDS, disabled_rb_mask);
1972 tiling_config |= tmp << 16;
1973 rdev->config.r600.backend_map = tmp;
1974
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001975 rdev->config.r600.tile_config = tiling_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001976 WREG32(GB_TILING_CONFIG, tiling_config);
1977 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1978 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
Alex Deucher4d756582012-09-27 15:08:35 -04001979 WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001980
Alex Deucherd03f5d52010-02-19 16:22:31 -05001981 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001982 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1983 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1984
1985 /* Setup some CP states */
1986 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1987 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1988
1989 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1990 SYNC_WALKER | SYNC_ALIGNER));
1991 /* Setup various GPU states */
1992 if (rdev->family == CHIP_RV670)
1993 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1994
1995 tmp = RREG32(SX_DEBUG_1);
1996 tmp |= SMX_EVENT_RELEASE;
1997 if ((rdev->family > CHIP_R600))
1998 tmp |= ENABLE_NEW_SMX_ADDRESS;
1999 WREG32(SX_DEBUG_1, tmp);
2000
2001 if (((rdev->family) == CHIP_R600) ||
2002 ((rdev->family) == CHIP_RV630) ||
2003 ((rdev->family) == CHIP_RV610) ||
2004 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05002005 ((rdev->family) == CHIP_RS780) ||
2006 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002007 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
2008 } else {
2009 WREG32(DB_DEBUG, 0);
2010 }
2011 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
2012 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
2013
2014 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
2015 WREG32(VGT_NUM_INSTANCES, 0);
2016
2017 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
2018 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
2019
2020 tmp = RREG32(SQ_MS_FIFO_SIZES);
2021 if (((rdev->family) == CHIP_RV610) ||
2022 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05002023 ((rdev->family) == CHIP_RS780) ||
2024 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002025 tmp = (CACHE_FIFO_SIZE(0xa) |
2026 FETCH_FIFO_HIWATER(0xa) |
2027 DONE_FIFO_HIWATER(0xe0) |
2028 ALU_UPDATE_FIFO_HIWATER(0x8));
2029 } else if (((rdev->family) == CHIP_R600) ||
2030 ((rdev->family) == CHIP_RV630)) {
2031 tmp &= ~DONE_FIFO_HIWATER(0xff);
2032 tmp |= DONE_FIFO_HIWATER(0x4);
2033 }
2034 WREG32(SQ_MS_FIFO_SIZES, tmp);
2035
2036 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
2037 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
2038 */
2039 sq_config = RREG32(SQ_CONFIG);
2040 sq_config &= ~(PS_PRIO(3) |
2041 VS_PRIO(3) |
2042 GS_PRIO(3) |
2043 ES_PRIO(3));
2044 sq_config |= (DX9_CONSTS |
2045 VC_ENABLE |
2046 PS_PRIO(0) |
2047 VS_PRIO(1) |
2048 GS_PRIO(2) |
2049 ES_PRIO(3));
2050
2051 if ((rdev->family) == CHIP_R600) {
2052 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
2053 NUM_VS_GPRS(124) |
2054 NUM_CLAUSE_TEMP_GPRS(4));
2055 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
2056 NUM_ES_GPRS(0));
2057 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
2058 NUM_VS_THREADS(48) |
2059 NUM_GS_THREADS(4) |
2060 NUM_ES_THREADS(4));
2061 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
2062 NUM_VS_STACK_ENTRIES(128));
2063 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
2064 NUM_ES_STACK_ENTRIES(0));
2065 } else if (((rdev->family) == CHIP_RV610) ||
2066 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05002067 ((rdev->family) == CHIP_RS780) ||
2068 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002069 /* no vertex cache */
2070 sq_config &= ~VC_ENABLE;
2071
2072 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
2073 NUM_VS_GPRS(44) |
2074 NUM_CLAUSE_TEMP_GPRS(2));
2075 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
2076 NUM_ES_GPRS(17));
2077 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
2078 NUM_VS_THREADS(78) |
2079 NUM_GS_THREADS(4) |
2080 NUM_ES_THREADS(31));
2081 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
2082 NUM_VS_STACK_ENTRIES(40));
2083 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
2084 NUM_ES_STACK_ENTRIES(16));
2085 } else if (((rdev->family) == CHIP_RV630) ||
2086 ((rdev->family) == CHIP_RV635)) {
2087 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
2088 NUM_VS_GPRS(44) |
2089 NUM_CLAUSE_TEMP_GPRS(2));
2090 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
2091 NUM_ES_GPRS(18));
2092 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
2093 NUM_VS_THREADS(78) |
2094 NUM_GS_THREADS(4) |
2095 NUM_ES_THREADS(31));
2096 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
2097 NUM_VS_STACK_ENTRIES(40));
2098 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
2099 NUM_ES_STACK_ENTRIES(16));
2100 } else if ((rdev->family) == CHIP_RV670) {
2101 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
2102 NUM_VS_GPRS(44) |
2103 NUM_CLAUSE_TEMP_GPRS(2));
2104 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
2105 NUM_ES_GPRS(17));
2106 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
2107 NUM_VS_THREADS(78) |
2108 NUM_GS_THREADS(4) |
2109 NUM_ES_THREADS(31));
2110 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
2111 NUM_VS_STACK_ENTRIES(64));
2112 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
2113 NUM_ES_STACK_ENTRIES(64));
2114 }
2115
2116 WREG32(SQ_CONFIG, sq_config);
2117 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
2118 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
2119 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
2120 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
2121 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
2122
2123 if (((rdev->family) == CHIP_RV610) ||
2124 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05002125 ((rdev->family) == CHIP_RS780) ||
2126 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002127 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
2128 } else {
2129 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
2130 }
2131
2132 /* More default values. 2D/3D driver should adjust as needed */
2133 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
2134 S1_X(0x4) | S1_Y(0xc)));
2135 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
2136 S1_X(0x2) | S1_Y(0x2) |
2137 S2_X(0xa) | S2_Y(0x6) |
2138 S3_X(0x6) | S3_Y(0xa)));
2139 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
2140 S1_X(0x4) | S1_Y(0xc) |
2141 S2_X(0x1) | S2_Y(0x6) |
2142 S3_X(0xa) | S3_Y(0xe)));
2143 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
2144 S5_X(0x0) | S5_Y(0x0) |
2145 S6_X(0xb) | S6_Y(0x4) |
2146 S7_X(0x7) | S7_Y(0x8)));
2147
2148 WREG32(VGT_STRMOUT_EN, 0);
2149 tmp = rdev->config.r600.max_pipes * 16;
2150 switch (rdev->family) {
2151 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002152 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05002153 case CHIP_RS780:
2154 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002155 tmp += 32;
2156 break;
2157 case CHIP_RV670:
2158 tmp += 128;
2159 break;
2160 default:
2161 break;
2162 }
2163 if (tmp > 256) {
2164 tmp = 256;
2165 }
2166 WREG32(VGT_ES_PER_GS, 128);
2167 WREG32(VGT_GS_PER_ES, tmp);
2168 WREG32(VGT_GS_PER_VS, 2);
2169 WREG32(VGT_GS_VERTEX_REUSE, 16);
2170
2171 /* more default values. 2D/3D driver should adjust as needed */
2172 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
2173 WREG32(VGT_STRMOUT_EN, 0);
2174 WREG32(SX_MISC, 0);
2175 WREG32(PA_SC_MODE_CNTL, 0);
2176 WREG32(PA_SC_AA_CONFIG, 0);
2177 WREG32(PA_SC_LINE_STIPPLE, 0);
2178 WREG32(SPI_INPUT_Z, 0);
2179 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
2180 WREG32(CB_COLOR7_FRAG, 0);
2181
2182 /* Clear render buffer base addresses */
2183 WREG32(CB_COLOR0_BASE, 0);
2184 WREG32(CB_COLOR1_BASE, 0);
2185 WREG32(CB_COLOR2_BASE, 0);
2186 WREG32(CB_COLOR3_BASE, 0);
2187 WREG32(CB_COLOR4_BASE, 0);
2188 WREG32(CB_COLOR5_BASE, 0);
2189 WREG32(CB_COLOR6_BASE, 0);
2190 WREG32(CB_COLOR7_BASE, 0);
2191 WREG32(CB_COLOR7_FRAG, 0);
2192
2193 switch (rdev->family) {
2194 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002195 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05002196 case CHIP_RS780:
2197 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002198 tmp = TC_L2_SIZE(8);
2199 break;
2200 case CHIP_RV630:
2201 case CHIP_RV635:
2202 tmp = TC_L2_SIZE(4);
2203 break;
2204 case CHIP_R600:
2205 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
2206 break;
2207 default:
2208 tmp = TC_L2_SIZE(0);
2209 break;
2210 }
2211 WREG32(TC_CNTL, tmp);
2212
2213 tmp = RREG32(HDP_HOST_PATH_CNTL);
2214 WREG32(HDP_HOST_PATH_CNTL, tmp);
2215
2216 tmp = RREG32(ARB_POP);
2217 tmp |= ENABLE_TC128;
2218 WREG32(ARB_POP, tmp);
2219
2220 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
2221 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
2222 NUM_CLIP_SEQ(3)));
2223 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
Alex Deucherb866d132012-06-14 22:06:36 +02002224 WREG32(VC_ENHANCE, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002225}
2226
2227
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002228/*
2229 * Indirect registers accessor
2230 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002231u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002232{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002233 unsigned long flags;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002234 u32 r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002235
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002236 spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002237 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
2238 (void)RREG32(PCIE_PORT_INDEX);
2239 r = RREG32(PCIE_PORT_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002240 spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002241 return r;
2242}
2243
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002244void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002245{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002246 unsigned long flags;
2247
2248 spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002249 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
2250 (void)RREG32(PCIE_PORT_INDEX);
2251 WREG32(PCIE_PORT_DATA, (v));
2252 (void)RREG32(PCIE_PORT_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002253 spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002254}
2255
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002256/*
2257 * CP & Ring
2258 */
2259void r600_cp_stop(struct radeon_device *rdev)
2260{
Alex Deucher50efa512014-01-27 11:26:33 -05002261 if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
2262 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002263 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher724c80e2010-08-27 18:25:25 -04002264 WREG32(SCRATCH_UMSK, 0);
Alex Deucher4d756582012-09-27 15:08:35 -04002265 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002266}
2267
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002268int r600_init_microcode(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002269{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002270 const char *chip_name;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002271 const char *rlc_chip_name;
Alex Deucher66229b22013-06-26 00:11:19 -04002272 const char *smc_chip_name = "RV770";
2273 size_t pfp_req_size, me_req_size, rlc_req_size, smc_req_size = 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002274 char fw_name[30];
2275 int err;
2276
2277 DRM_DEBUG("\n");
2278
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002279 switch (rdev->family) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002280 case CHIP_R600:
2281 chip_name = "R600";
2282 rlc_chip_name = "R600";
2283 break;
2284 case CHIP_RV610:
2285 chip_name = "RV610";
2286 rlc_chip_name = "R600";
2287 break;
2288 case CHIP_RV630:
2289 chip_name = "RV630";
2290 rlc_chip_name = "R600";
2291 break;
2292 case CHIP_RV620:
2293 chip_name = "RV620";
2294 rlc_chip_name = "R600";
2295 break;
2296 case CHIP_RV635:
2297 chip_name = "RV635";
2298 rlc_chip_name = "R600";
2299 break;
2300 case CHIP_RV670:
2301 chip_name = "RV670";
2302 rlc_chip_name = "R600";
2303 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002304 case CHIP_RS780:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002305 case CHIP_RS880:
2306 chip_name = "RS780";
2307 rlc_chip_name = "R600";
2308 break;
2309 case CHIP_RV770:
2310 chip_name = "RV770";
2311 rlc_chip_name = "R700";
Alex Deucher66229b22013-06-26 00:11:19 -04002312 smc_chip_name = "RV770";
2313 smc_req_size = ALIGN(RV770_SMC_UCODE_SIZE, 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002314 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002315 case CHIP_RV730:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002316 chip_name = "RV730";
2317 rlc_chip_name = "R700";
Alex Deucher66229b22013-06-26 00:11:19 -04002318 smc_chip_name = "RV730";
2319 smc_req_size = ALIGN(RV730_SMC_UCODE_SIZE, 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002320 break;
2321 case CHIP_RV710:
2322 chip_name = "RV710";
2323 rlc_chip_name = "R700";
Alex Deucher66229b22013-06-26 00:11:19 -04002324 smc_chip_name = "RV710";
2325 smc_req_size = ALIGN(RV710_SMC_UCODE_SIZE, 4);
2326 break;
2327 case CHIP_RV740:
2328 chip_name = "RV730";
2329 rlc_chip_name = "R700";
2330 smc_chip_name = "RV740";
2331 smc_req_size = ALIGN(RV740_SMC_UCODE_SIZE, 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002332 break;
Alex Deucherfe251e22010-03-24 13:36:43 -04002333 case CHIP_CEDAR:
2334 chip_name = "CEDAR";
Alex Deucher45f9a392010-03-24 13:55:51 -04002335 rlc_chip_name = "CEDAR";
Alex Deucherdc50ba72013-06-26 00:33:35 -04002336 smc_chip_name = "CEDAR";
2337 smc_req_size = ALIGN(CEDAR_SMC_UCODE_SIZE, 4);
Alex Deucherfe251e22010-03-24 13:36:43 -04002338 break;
2339 case CHIP_REDWOOD:
2340 chip_name = "REDWOOD";
Alex Deucher45f9a392010-03-24 13:55:51 -04002341 rlc_chip_name = "REDWOOD";
Alex Deucherdc50ba72013-06-26 00:33:35 -04002342 smc_chip_name = "REDWOOD";
2343 smc_req_size = ALIGN(REDWOOD_SMC_UCODE_SIZE, 4);
Alex Deucherfe251e22010-03-24 13:36:43 -04002344 break;
2345 case CHIP_JUNIPER:
2346 chip_name = "JUNIPER";
Alex Deucher45f9a392010-03-24 13:55:51 -04002347 rlc_chip_name = "JUNIPER";
Alex Deucherdc50ba72013-06-26 00:33:35 -04002348 smc_chip_name = "JUNIPER";
2349 smc_req_size = ALIGN(JUNIPER_SMC_UCODE_SIZE, 4);
Alex Deucherfe251e22010-03-24 13:36:43 -04002350 break;
2351 case CHIP_CYPRESS:
2352 case CHIP_HEMLOCK:
2353 chip_name = "CYPRESS";
Alex Deucher45f9a392010-03-24 13:55:51 -04002354 rlc_chip_name = "CYPRESS";
Alex Deucherdc50ba72013-06-26 00:33:35 -04002355 smc_chip_name = "CYPRESS";
2356 smc_req_size = ALIGN(CYPRESS_SMC_UCODE_SIZE, 4);
Alex Deucherfe251e22010-03-24 13:36:43 -04002357 break;
Alex Deucher439bd6c2010-11-22 17:56:31 -05002358 case CHIP_PALM:
2359 chip_name = "PALM";
2360 rlc_chip_name = "SUMO";
2361 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04002362 case CHIP_SUMO:
2363 chip_name = "SUMO";
2364 rlc_chip_name = "SUMO";
2365 break;
2366 case CHIP_SUMO2:
2367 chip_name = "SUMO2";
2368 rlc_chip_name = "SUMO";
2369 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002370 default: BUG();
2371 }
2372
Alex Deucherfe251e22010-03-24 13:36:43 -04002373 if (rdev->family >= CHIP_CEDAR) {
2374 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
2375 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
Alex Deucher45f9a392010-03-24 13:55:51 -04002376 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
Alex Deucherfe251e22010-03-24 13:36:43 -04002377 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002378 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
2379 me_req_size = R700_PM4_UCODE_SIZE * 4;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002380 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002381 } else {
Alex Deucher138e4e12013-01-11 15:33:13 -05002382 pfp_req_size = R600_PFP_UCODE_SIZE * 4;
2383 me_req_size = R600_PM4_UCODE_SIZE * 12;
2384 rlc_req_size = R600_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002385 }
2386
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002387 DRM_INFO("Loading %s Microcode\n", chip_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002388
2389 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -04002390 err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002391 if (err)
2392 goto out;
2393 if (rdev->pfp_fw->size != pfp_req_size) {
2394 printk(KERN_ERR
2395 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2396 rdev->pfp_fw->size, fw_name);
2397 err = -EINVAL;
2398 goto out;
2399 }
2400
2401 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -04002402 err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002403 if (err)
2404 goto out;
2405 if (rdev->me_fw->size != me_req_size) {
2406 printk(KERN_ERR
2407 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2408 rdev->me_fw->size, fw_name);
2409 err = -EINVAL;
2410 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002411
2412 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -04002413 err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002414 if (err)
2415 goto out;
2416 if (rdev->rlc_fw->size != rlc_req_size) {
2417 printk(KERN_ERR
2418 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2419 rdev->rlc_fw->size, fw_name);
2420 err = -EINVAL;
2421 }
2422
Alex Deucherdc50ba72013-06-26 00:33:35 -04002423 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_HEMLOCK)) {
Alex Deucher66229b22013-06-26 00:11:19 -04002424 snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", smc_chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -04002425 err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
Alex Deucher8a53fa22013-08-07 16:09:08 -04002426 if (err) {
2427 printk(KERN_ERR
2428 "smc: error loading firmware \"%s\"\n",
2429 fw_name);
2430 release_firmware(rdev->smc_fw);
2431 rdev->smc_fw = NULL;
Alex Deucherd8367112013-10-16 11:36:30 -04002432 err = 0;
Alex Deucher8a53fa22013-08-07 16:09:08 -04002433 } else if (rdev->smc_fw->size != smc_req_size) {
Alex Deucher66229b22013-06-26 00:11:19 -04002434 printk(KERN_ERR
2435 "smc: Bogus length %zu in firmware \"%s\"\n",
2436 rdev->smc_fw->size, fw_name);
2437 err = -EINVAL;
2438 }
2439 }
2440
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002441out:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002442 if (err) {
2443 if (err != -EINVAL)
2444 printk(KERN_ERR
2445 "r600_cp: Failed to load firmware \"%s\"\n",
2446 fw_name);
2447 release_firmware(rdev->pfp_fw);
2448 rdev->pfp_fw = NULL;
2449 release_firmware(rdev->me_fw);
2450 rdev->me_fw = NULL;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002451 release_firmware(rdev->rlc_fw);
2452 rdev->rlc_fw = NULL;
Alex Deucher66229b22013-06-26 00:11:19 -04002453 release_firmware(rdev->smc_fw);
2454 rdev->smc_fw = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002455 }
2456 return err;
2457}
2458
Alex Deucherea31bf62013-12-09 19:44:30 -05002459u32 r600_gfx_get_rptr(struct radeon_device *rdev,
2460 struct radeon_ring *ring)
2461{
2462 u32 rptr;
2463
2464 if (rdev->wb.enabled)
2465 rptr = rdev->wb.wb[ring->rptr_offs/4];
2466 else
2467 rptr = RREG32(R600_CP_RB_RPTR);
2468
2469 return rptr;
2470}
2471
2472u32 r600_gfx_get_wptr(struct radeon_device *rdev,
2473 struct radeon_ring *ring)
2474{
2475 u32 wptr;
2476
2477 wptr = RREG32(R600_CP_RB_WPTR);
2478
2479 return wptr;
2480}
2481
2482void r600_gfx_set_wptr(struct radeon_device *rdev,
2483 struct radeon_ring *ring)
2484{
2485 WREG32(R600_CP_RB_WPTR, ring->wptr);
2486 (void)RREG32(R600_CP_RB_WPTR);
2487}
2488
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002489static int r600_cp_load_microcode(struct radeon_device *rdev)
2490{
2491 const __be32 *fw_data;
2492 int i;
2493
2494 if (!rdev->me_fw || !rdev->pfp_fw)
2495 return -EINVAL;
2496
2497 r600_cp_stop(rdev);
2498
Cédric Cano4eace7f2011-02-11 19:45:38 -05002499 WREG32(CP_RB_CNTL,
2500#ifdef __BIG_ENDIAN
2501 BUF_SWAP_32BIT |
2502#endif
2503 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002504
2505 /* Reset cp */
2506 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2507 RREG32(GRBM_SOFT_RESET);
2508 mdelay(15);
2509 WREG32(GRBM_SOFT_RESET, 0);
2510
2511 WREG32(CP_ME_RAM_WADDR, 0);
2512
2513 fw_data = (const __be32 *)rdev->me_fw->data;
2514 WREG32(CP_ME_RAM_WADDR, 0);
Alex Deucher138e4e12013-01-11 15:33:13 -05002515 for (i = 0; i < R600_PM4_UCODE_SIZE * 3; i++)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002516 WREG32(CP_ME_RAM_DATA,
2517 be32_to_cpup(fw_data++));
2518
2519 fw_data = (const __be32 *)rdev->pfp_fw->data;
2520 WREG32(CP_PFP_UCODE_ADDR, 0);
Alex Deucher138e4e12013-01-11 15:33:13 -05002521 for (i = 0; i < R600_PFP_UCODE_SIZE; i++)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002522 WREG32(CP_PFP_UCODE_DATA,
2523 be32_to_cpup(fw_data++));
2524
2525 WREG32(CP_PFP_UCODE_ADDR, 0);
2526 WREG32(CP_ME_RAM_WADDR, 0);
2527 WREG32(CP_ME_RAM_RADDR, 0);
2528 return 0;
2529}
2530
2531int r600_cp_start(struct radeon_device *rdev)
2532{
Christian Könige32eb502011-10-23 12:56:27 +02002533 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002534 int r;
2535 uint32_t cp_me;
2536
Christian Könige32eb502011-10-23 12:56:27 +02002537 r = radeon_ring_lock(rdev, ring, 7);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002538 if (r) {
2539 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2540 return r;
2541 }
Christian Könige32eb502011-10-23 12:56:27 +02002542 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
2543 radeon_ring_write(ring, 0x1);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002544 if (rdev->family >= CHIP_RV770) {
Christian Könige32eb502011-10-23 12:56:27 +02002545 radeon_ring_write(ring, 0x0);
2546 radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
Alex Deucherfe251e22010-03-24 13:36:43 -04002547 } else {
Christian Könige32eb502011-10-23 12:56:27 +02002548 radeon_ring_write(ring, 0x3);
2549 radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002550 }
Christian Könige32eb502011-10-23 12:56:27 +02002551 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2552 radeon_ring_write(ring, 0);
2553 radeon_ring_write(ring, 0);
Michel Dänzer1538a9e2014-08-18 17:34:55 +09002554 radeon_ring_unlock_commit(rdev, ring, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002555
2556 cp_me = 0xff;
2557 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2558 return 0;
2559}
2560
2561int r600_cp_resume(struct radeon_device *rdev)
2562{
Christian Könige32eb502011-10-23 12:56:27 +02002563 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002564 u32 tmp;
2565 u32 rb_bufsz;
2566 int r;
2567
2568 /* Reset cp */
2569 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2570 RREG32(GRBM_SOFT_RESET);
2571 mdelay(15);
2572 WREG32(GRBM_SOFT_RESET, 0);
2573
2574 /* Set ring buffer size */
Daniel Vetterb72a8922013-07-10 14:11:59 +02002575 rb_bufsz = order_base_2(ring->ring_size / 8);
2576 tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002577#ifdef __BIG_ENDIAN
Alex Deucherd6f28932009-11-02 16:01:27 -05002578 tmp |= BUF_SWAP_32BIT;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002579#endif
Alex Deucherd6f28932009-11-02 16:01:27 -05002580 WREG32(CP_RB_CNTL, tmp);
Christian König15d33322011-09-15 19:02:22 +02002581 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002582
2583 /* Set the write pointer delay */
2584 WREG32(CP_RB_WPTR_DELAY, 0);
2585
2586 /* Initialize the ring buffer's read and write pointers */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002587 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2588 WREG32(CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02002589 ring->wptr = 0;
2590 WREG32(CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04002591
2592 /* set the wb address whether it's enabled or not */
Cédric Cano4eace7f2011-02-11 19:45:38 -05002593 WREG32(CP_RB_RPTR_ADDR,
Cédric Cano4eace7f2011-02-11 19:45:38 -05002594 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04002595 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2596 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2597
2598 if (rdev->wb.enabled)
2599 WREG32(SCRATCH_UMSK, 0xff);
2600 else {
2601 tmp |= RB_NO_UPDATE;
2602 WREG32(SCRATCH_UMSK, 0);
2603 }
2604
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002605 mdelay(1);
2606 WREG32(CP_RB_CNTL, tmp);
2607
Christian Könige32eb502011-10-23 12:56:27 +02002608 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002609 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2610
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002611 r600_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02002612 ring->ready = true;
Alex Deucherf7128122012-02-23 17:53:45 -05002613 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002614 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02002615 ring->ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002616 return r;
2617 }
Alex Deucherb9ace362014-01-27 10:59:51 -05002618
Alex Deucher50efa512014-01-27 11:26:33 -05002619 if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
Alex Deucherb9ace362014-01-27 10:59:51 -05002620 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
2621
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002622 return 0;
2623}
2624
Christian Könige32eb502011-10-23 12:56:27 +02002625void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002626{
2627 u32 rb_bufsz;
Christian König45df6802012-07-06 16:22:55 +02002628 int r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002629
2630 /* Align ring size */
Daniel Vetterb72a8922013-07-10 14:11:59 +02002631 rb_bufsz = order_base_2(ring_size / 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002632 ring_size = (1 << (rb_bufsz + 1)) * 4;
Christian Könige32eb502011-10-23 12:56:27 +02002633 ring->ring_size = ring_size;
2634 ring->align_mask = 16 - 1;
Christian König45df6802012-07-06 16:22:55 +02002635
Alex Deucher89d35802012-07-17 14:02:31 -04002636 if (radeon_ring_supports_scratch_reg(rdev, ring)) {
2637 r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
2638 if (r) {
2639 DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
2640 ring->rptr_save_reg = 0;
2641 }
Christian König45df6802012-07-06 16:22:55 +02002642 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002643}
2644
Jerome Glisse655efd32010-02-02 11:51:45 +01002645void r600_cp_fini(struct radeon_device *rdev)
2646{
Christian König45df6802012-07-06 16:22:55 +02002647 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse655efd32010-02-02 11:51:45 +01002648 r600_cp_stop(rdev);
Christian König45df6802012-07-06 16:22:55 +02002649 radeon_ring_fini(rdev, ring);
2650 radeon_scratch_free(rdev, ring->rptr_save_reg);
Jerome Glisse655efd32010-02-02 11:51:45 +01002651}
2652
Alex Deucher4d756582012-09-27 15:08:35 -04002653/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002654 * GPU scratch registers helpers function.
2655 */
2656void r600_scratch_init(struct radeon_device *rdev)
2657{
2658 int i;
2659
2660 rdev->scratch.num_reg = 7;
Alex Deucher724c80e2010-08-27 18:25:25 -04002661 rdev->scratch.reg_base = SCRATCH_REG0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002662 for (i = 0; i < rdev->scratch.num_reg; i++) {
2663 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -04002664 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002665 }
2666}
2667
Christian Könige32eb502011-10-23 12:56:27 +02002668int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002669{
2670 uint32_t scratch;
2671 uint32_t tmp = 0;
Alex Deucher8b25ed32012-07-17 14:02:30 -04002672 unsigned i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002673 int r;
2674
2675 r = radeon_scratch_get(rdev, &scratch);
2676 if (r) {
2677 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2678 return r;
2679 }
2680 WREG32(scratch, 0xCAFEDEAD);
Christian Könige32eb502011-10-23 12:56:27 +02002681 r = radeon_ring_lock(rdev, ring, 3);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002682 if (r) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002683 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002684 radeon_scratch_free(rdev, scratch);
2685 return r;
2686 }
Christian Könige32eb502011-10-23 12:56:27 +02002687 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2688 radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2689 radeon_ring_write(ring, 0xDEADBEEF);
Michel Dänzer1538a9e2014-08-18 17:34:55 +09002690 radeon_ring_unlock_commit(rdev, ring, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002691 for (i = 0; i < rdev->usec_timeout; i++) {
2692 tmp = RREG32(scratch);
2693 if (tmp == 0xDEADBEEF)
2694 break;
2695 DRM_UDELAY(1);
2696 }
2697 if (i < rdev->usec_timeout) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002698 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002699 } else {
Christian Königbf852792011-10-13 13:19:22 +02002700 DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
Alex Deucher8b25ed32012-07-17 14:02:30 -04002701 ring->idx, scratch, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002702 r = -EINVAL;
2703 }
2704 radeon_scratch_free(rdev, scratch);
2705 return r;
2706}
2707
Alex Deucher4d756582012-09-27 15:08:35 -04002708/*
2709 * CP fences/semaphores
2710 */
2711
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002712void r600_fence_ring_emit(struct radeon_device *rdev,
2713 struct radeon_fence *fence)
2714{
Christian Könige32eb502011-10-23 12:56:27 +02002715 struct radeon_ring *ring = &rdev->ring[fence->ring];
Alex Deucherd45b9642014-01-16 18:11:47 -05002716 u32 cp_coher_cntl = PACKET3_TC_ACTION_ENA | PACKET3_VC_ACTION_ENA |
2717 PACKET3_SH_ACTION_ENA;
2718
2719 if (rdev->family >= CHIP_RV770)
2720 cp_coher_cntl |= PACKET3_FULL_CACHE_ENA;
Christian König7b1f2482011-09-23 15:11:23 +02002721
Alex Deucherd0f8a852010-09-04 05:04:34 -04002722 if (rdev->wb.use_event) {
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002723 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002724 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002725 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
Alex Deucherd45b9642014-01-16 18:11:47 -05002726 radeon_ring_write(ring, cp_coher_cntl);
Christian Könige32eb502011-10-23 12:56:27 +02002727 radeon_ring_write(ring, 0xFFFFFFFF);
2728 radeon_ring_write(ring, 0);
2729 radeon_ring_write(ring, 10); /* poll interval */
Alex Deucherd0f8a852010-09-04 05:04:34 -04002730 /* EVENT_WRITE_EOP - flush caches, send int */
Christian Könige32eb502011-10-23 12:56:27 +02002731 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
2732 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
Christian König5e167cd2014-06-03 20:51:46 +02002733 radeon_ring_write(ring, lower_32_bits(addr));
Christian Könige32eb502011-10-23 12:56:27 +02002734 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
2735 radeon_ring_write(ring, fence->seq);
2736 radeon_ring_write(ring, 0);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002737 } else {
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002738 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002739 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
Alex Deucherd45b9642014-01-16 18:11:47 -05002740 radeon_ring_write(ring, cp_coher_cntl);
Christian Könige32eb502011-10-23 12:56:27 +02002741 radeon_ring_write(ring, 0xFFFFFFFF);
2742 radeon_ring_write(ring, 0);
2743 radeon_ring_write(ring, 10); /* poll interval */
2744 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
2745 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
Alex Deucherd0f8a852010-09-04 05:04:34 -04002746 /* wait for 3D idle clean */
Christian Könige32eb502011-10-23 12:56:27 +02002747 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2748 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2749 radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002750 /* Emit fence sequence & fire IRQ */
Christian Könige32eb502011-10-23 12:56:27 +02002751 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2752 radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2753 radeon_ring_write(ring, fence->seq);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002754 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
Christian Könige32eb502011-10-23 12:56:27 +02002755 radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
2756 radeon_ring_write(ring, RB_INT_STAT);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002757 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002758}
2759
Christian König86302ee2014-08-18 16:30:12 +02002760/**
2761 * r600_semaphore_ring_emit - emit a semaphore on the CP ring
2762 *
2763 * @rdev: radeon_device pointer
2764 * @ring: radeon ring buffer object
2765 * @semaphore: radeon semaphore object
2766 * @emit_wait: Is this a sempahore wait?
2767 *
2768 * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
2769 * from running ahead of semaphore waits.
2770 */
Christian König1654b812013-11-12 12:58:05 +01002771bool r600_semaphore_ring_emit(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02002772 struct radeon_ring *ring,
Christian König15d33322011-09-15 19:02:22 +02002773 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +02002774 bool emit_wait)
Christian König15d33322011-09-15 19:02:22 +02002775{
2776 uint64_t addr = semaphore->gpu_addr;
2777 unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
2778
Christian König0be70432012-03-07 11:28:57 +01002779 if (rdev->family < CHIP_CAYMAN)
2780 sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
2781
Christian Könige32eb502011-10-23 12:56:27 +02002782 radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
Christian König5e167cd2014-06-03 20:51:46 +02002783 radeon_ring_write(ring, lower_32_bits(addr));
Christian Könige32eb502011-10-23 12:56:27 +02002784 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
Christian König1654b812013-11-12 12:58:05 +01002785
Christian König86302ee2014-08-18 16:30:12 +02002786 /* PFP_SYNC_ME packet only exists on 7xx+ */
2787 if (emit_wait && (rdev->family >= CHIP_RV770)) {
2788 /* Prevent the PFP from running ahead of the semaphore wait */
2789 radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
2790 radeon_ring_write(ring, 0x0);
2791 }
2792
Christian König1654b812013-11-12 12:58:05 +01002793 return true;
Christian König15d33322011-09-15 19:02:22 +02002794}
2795
Alex Deucher4d756582012-09-27 15:08:35 -04002796/**
Alex Deucher072b5ac2013-07-11 14:48:05 -04002797 * r600_copy_cpdma - copy pages using the CP DMA engine
2798 *
2799 * @rdev: radeon_device pointer
2800 * @src_offset: src GPU address
2801 * @dst_offset: dst GPU address
2802 * @num_gpu_pages: number of GPU pages to xfer
2803 * @fence: radeon fence object
2804 *
2805 * Copy GPU paging using the CP DMA engine (r6xx+).
2806 * Used by the radeon ttm implementation to move pages if
2807 * registered as the asic copy callback.
2808 */
2809int r600_copy_cpdma(struct radeon_device *rdev,
2810 uint64_t src_offset, uint64_t dst_offset,
2811 unsigned num_gpu_pages,
2812 struct radeon_fence **fence)
2813{
2814 struct radeon_semaphore *sem = NULL;
2815 int ring_index = rdev->asic->copy.blit_ring_index;
2816 struct radeon_ring *ring = &rdev->ring[ring_index];
2817 u32 size_in_bytes, cur_size_in_bytes, tmp;
2818 int i, num_loops;
2819 int r = 0;
2820
2821 r = radeon_semaphore_create(rdev, &sem);
2822 if (r) {
2823 DRM_ERROR("radeon: moving bo (%d).\n", r);
2824 return r;
2825 }
2826
2827 size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
2828 num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
Alex Deucher745a39a2013-07-18 09:24:37 -04002829 r = radeon_ring_lock(rdev, ring, num_loops * 6 + 24);
Alex Deucher072b5ac2013-07-11 14:48:05 -04002830 if (r) {
2831 DRM_ERROR("radeon: moving bo (%d).\n", r);
2832 radeon_semaphore_free(rdev, &sem, NULL);
2833 return r;
2834 }
2835
Christian König1654b812013-11-12 12:58:05 +01002836 radeon_semaphore_sync_to(sem, *fence);
2837 radeon_semaphore_sync_rings(rdev, sem, ring->idx);
Alex Deucher072b5ac2013-07-11 14:48:05 -04002838
Alex Deucher745a39a2013-07-18 09:24:37 -04002839 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2840 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2841 radeon_ring_write(ring, WAIT_3D_IDLE_bit);
Alex Deucher072b5ac2013-07-11 14:48:05 -04002842 for (i = 0; i < num_loops; i++) {
2843 cur_size_in_bytes = size_in_bytes;
2844 if (cur_size_in_bytes > 0x1fffff)
2845 cur_size_in_bytes = 0x1fffff;
2846 size_in_bytes -= cur_size_in_bytes;
2847 tmp = upper_32_bits(src_offset) & 0xff;
2848 if (size_in_bytes == 0)
2849 tmp |= PACKET3_CP_DMA_CP_SYNC;
2850 radeon_ring_write(ring, PACKET3(PACKET3_CP_DMA, 4));
Christian König5e167cd2014-06-03 20:51:46 +02002851 radeon_ring_write(ring, lower_32_bits(src_offset));
Alex Deucher072b5ac2013-07-11 14:48:05 -04002852 radeon_ring_write(ring, tmp);
Christian König5e167cd2014-06-03 20:51:46 +02002853 radeon_ring_write(ring, lower_32_bits(dst_offset));
Alex Deucher072b5ac2013-07-11 14:48:05 -04002854 radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
2855 radeon_ring_write(ring, cur_size_in_bytes);
2856 src_offset += cur_size_in_bytes;
2857 dst_offset += cur_size_in_bytes;
2858 }
2859 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2860 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2861 radeon_ring_write(ring, WAIT_CP_DMA_IDLE_bit);
2862
2863 r = radeon_fence_emit(rdev, fence, ring->idx);
2864 if (r) {
2865 radeon_ring_unlock_undo(rdev, ring);
Maarten Lankhorstaa4c8b32014-04-24 13:29:14 +02002866 radeon_semaphore_free(rdev, &sem, NULL);
Alex Deucher072b5ac2013-07-11 14:48:05 -04002867 return r;
2868 }
2869
Michel Dänzer1538a9e2014-08-18 17:34:55 +09002870 radeon_ring_unlock_commit(rdev, ring, false);
Alex Deucher072b5ac2013-07-11 14:48:05 -04002871 radeon_semaphore_free(rdev, &sem, *fence);
2872
2873 return r;
2874}
2875
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002876int r600_set_surface_reg(struct radeon_device *rdev, int reg,
2877 uint32_t tiling_flags, uint32_t pitch,
2878 uint32_t offset, uint32_t obj_size)
2879{
2880 /* FIXME: implement */
2881 return 0;
2882}
2883
2884void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
2885{
2886 /* FIXME: implement */
2887}
2888
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002889static int r600_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002890{
Alex Deucher4d756582012-09-27 15:08:35 -04002891 struct radeon_ring *ring;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002892 int r;
2893
Alex Deucher9e46a482011-01-06 18:49:35 -05002894 /* enable pcie gen2 link */
2895 r600_pcie_gen2_enable(rdev);
2896
Alex Deuchere5903d32013-08-30 08:58:20 -04002897 /* scratch needs to be initialized before MC */
2898 r = r600_vram_scratch_init(rdev);
2899 if (r)
2900 return r;
2901
Alex Deucher6fab3feb2013-08-04 12:13:17 -04002902 r600_mc_program(rdev);
2903
Jerome Glisse1a029b72009-10-06 19:04:30 +02002904 if (rdev->flags & RADEON_IS_AGP) {
2905 r600_agp_enable(rdev);
2906 } else {
2907 r = r600_pcie_gart_enable(rdev);
2908 if (r)
2909 return r;
2910 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002911 r600_gpu_init(rdev);
Alex Deucherb70d6bb2010-08-06 21:36:58 -04002912
Alex Deucher724c80e2010-08-27 18:25:25 -04002913 /* allocate wb buffer */
2914 r = radeon_wb_init(rdev);
2915 if (r)
2916 return r;
2917
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002918 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
2919 if (r) {
2920 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
2921 return r;
2922 }
2923
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002924 /* Enable IRQ */
Adis Hamziće49f3952013-06-02 16:47:54 +02002925 if (!rdev->irq.installed) {
2926 r = radeon_irq_kms_init(rdev);
2927 if (r)
2928 return r;
2929 }
2930
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002931 r = r600_irq_init(rdev);
2932 if (r) {
2933 DRM_ERROR("radeon: IH init failed (%d).\n", r);
2934 radeon_irq_kms_fini(rdev);
2935 return r;
2936 }
2937 r600_irq_set(rdev);
2938
Alex Deucher4d756582012-09-27 15:08:35 -04002939 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian Könige32eb502011-10-23 12:56:27 +02002940 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Christian König2e1e6da2013-08-13 11:56:52 +02002941 RADEON_CP_PACKET2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002942 if (r)
2943 return r;
Alex Deucher4d756582012-09-27 15:08:35 -04002944
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002945 r = r600_cp_load_microcode(rdev);
2946 if (r)
2947 return r;
2948 r = r600_cp_resume(rdev);
2949 if (r)
2950 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -04002951
Christian König2898c342012-07-05 11:55:34 +02002952 r = radeon_ib_pool_init(rdev);
2953 if (r) {
2954 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05002955 return r;
Christian König2898c342012-07-05 11:55:34 +02002956 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05002957
Alex Deucherd4e30ef2012-06-04 17:18:51 -04002958 r = r600_audio_init(rdev);
2959 if (r) {
2960 DRM_ERROR("radeon: audio init failed\n");
2961 return r;
2962 }
2963
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002964 return 0;
2965}
2966
Dave Airlie28d52042009-09-21 14:33:58 +10002967void r600_vga_set_state(struct radeon_device *rdev, bool state)
2968{
2969 uint32_t temp;
2970
2971 temp = RREG32(CONFIG_CNTL);
2972 if (state == false) {
2973 temp &= ~(1<<0);
2974 temp |= (1<<1);
2975 } else {
2976 temp &= ~(1<<1);
2977 }
2978 WREG32(CONFIG_CNTL, temp);
2979}
2980
Dave Airliefc30b8e2009-09-18 15:19:37 +10002981int r600_resume(struct radeon_device *rdev)
2982{
2983 int r;
2984
Jerome Glisse1a029b72009-10-06 19:04:30 +02002985 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
2986 * posting will perform necessary task to bring back GPU into good
2987 * shape.
2988 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10002989 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002990 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002991
Alex Deucherbc6a6292014-02-25 12:01:28 -05002992 if (rdev->pm.pm_method == PM_METHOD_DPM)
2993 radeon_pm_resume(rdev);
Alex Deucher6c7bcce2013-12-18 14:07:14 -05002994
Jerome Glisseb15ba512011-11-15 11:48:34 -05002995 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002996 r = r600_startup(rdev);
2997 if (r) {
2998 DRM_ERROR("r600 startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05002999 rdev->accel_working = false;
Dave Airliefc30b8e2009-09-18 15:19:37 +10003000 return r;
3001 }
3002
Dave Airliefc30b8e2009-09-18 15:19:37 +10003003 return r;
3004}
3005
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003006int r600_suspend(struct radeon_device *rdev)
3007{
Alex Deucher6c7bcce2013-12-18 14:07:14 -05003008 radeon_pm_suspend(rdev);
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01003009 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003010 r600_cp_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01003011 r600_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003012 radeon_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02003013 r600_pcie_gart_disable(rdev);
Alex Deucher6ddddfe2011-10-14 10:51:22 -04003014
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003015 return 0;
3016}
3017
3018/* Plan is to move initialization in that function and use
3019 * helper function so that radeon_device_init pretty much
3020 * do nothing more than calling asic specific function. This
3021 * should also allow to remove a bunch of callback function
3022 * like vram_info.
3023 */
3024int r600_init(struct radeon_device *rdev)
3025{
3026 int r;
3027
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003028 if (r600_debugfs_mc_info_init(rdev)) {
3029 DRM_ERROR("Failed to register debugfs file for mc !\n");
3030 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003031 /* Read BIOS */
3032 if (!radeon_get_bios(rdev)) {
3033 if (ASIC_IS_AVIVO(rdev))
3034 return -EINVAL;
3035 }
3036 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02003037 if (!rdev->is_atom_bios) {
3038 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003039 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02003040 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003041 r = radeon_atombios_init(rdev);
3042 if (r)
3043 return r;
3044 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05003045 if (!radeon_card_posted(rdev)) {
Dave Airlie72542d72009-12-01 14:06:31 +10003046 if (!rdev->bios) {
3047 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
3048 return -EINVAL;
3049 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003050 DRM_INFO("GPU not posted. posting now...\n");
3051 atom_asic_init(rdev->mode_info.atom_context);
3052 }
3053 /* Initialize scratch registers */
3054 r600_scratch_init(rdev);
3055 /* Initialize surface registers */
3056 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01003057 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02003058 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003059 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00003060 r = radeon_fence_driver_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003061 if (r)
3062 return r;
Jerome Glisse700a0cc2010-01-13 15:16:38 +01003063 if (rdev->flags & RADEON_IS_AGP) {
3064 r = radeon_agp_init(rdev);
3065 if (r)
3066 radeon_agp_disable(rdev);
3067 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003068 r = r600_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02003069 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003070 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003071 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01003072 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003073 if (r)
3074 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003075
Alex Deucher01ac8792013-12-18 19:11:27 -05003076 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
3077 r = r600_init_microcode(rdev);
3078 if (r) {
3079 DRM_ERROR("Failed to load firmware!\n");
3080 return r;
3081 }
3082 }
3083
Alex Deucher6c7bcce2013-12-18 14:07:14 -05003084 /* Initialize power management */
3085 radeon_pm_init(rdev);
3086
Christian Könige32eb502011-10-23 12:56:27 +02003087 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
3088 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003089
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003090 rdev->ih.ring_obj = NULL;
3091 r600_ih_ring_init(rdev, 64 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003092
Jerome Glisse4aac0472009-09-14 18:29:49 +02003093 r = r600_pcie_gart_init(rdev);
3094 if (r)
3095 return r;
3096
Alex Deucher779720a2009-12-09 19:31:44 -05003097 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10003098 r = r600_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003099 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01003100 dev_err(rdev->dev, "disabling GPU acceleration\n");
3101 r600_cp_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003102 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003103 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02003104 radeon_ib_pool_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003105 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02003106 r600_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02003107 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003108 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +02003109
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003110 return 0;
3111}
3112
3113void r600_fini(struct radeon_device *rdev)
3114{
Alex Deucher6c7bcce2013-12-18 14:07:14 -05003115 radeon_pm_fini(rdev);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02003116 r600_audio_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003117 r600_cp_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003118 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003119 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02003120 radeon_ib_pool_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003121 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02003122 r600_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04003123 r600_vram_scratch_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003124 radeon_agp_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003125 radeon_gem_fini(rdev);
3126 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01003127 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02003128 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003129 kfree(rdev->bios);
3130 rdev->bios = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003131}
3132
3133
3134/*
3135 * CS stuff
3136 */
3137void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3138{
Christian König876dc9f2012-05-08 14:24:01 +02003139 struct radeon_ring *ring = &rdev->ring[ib->ring];
Alex Deucher89d35802012-07-17 14:02:31 -04003140 u32 next_rptr;
Christian König7b1f2482011-09-23 15:11:23 +02003141
Christian König45df6802012-07-06 16:22:55 +02003142 if (ring->rptr_save_reg) {
Alex Deucher89d35802012-07-17 14:02:31 -04003143 next_rptr = ring->wptr + 3 + 4;
Christian König45df6802012-07-06 16:22:55 +02003144 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
3145 radeon_ring_write(ring, ((ring->rptr_save_reg -
3146 PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
3147 radeon_ring_write(ring, next_rptr);
Alex Deucher89d35802012-07-17 14:02:31 -04003148 } else if (rdev->wb.enabled) {
3149 next_rptr = ring->wptr + 5 + 4;
3150 radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
3151 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
3152 radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
3153 radeon_ring_write(ring, next_rptr);
3154 radeon_ring_write(ring, 0);
Christian König45df6802012-07-06 16:22:55 +02003155 }
3156
Christian Könige32eb502011-10-23 12:56:27 +02003157 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
3158 radeon_ring_write(ring,
Cédric Cano4eace7f2011-02-11 19:45:38 -05003159#ifdef __BIG_ENDIAN
3160 (2 << 0) |
3161#endif
3162 (ib->gpu_addr & 0xFFFFFFFC));
Christian Könige32eb502011-10-23 12:56:27 +02003163 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
3164 radeon_ring_write(ring, ib->length_dw);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003165}
3166
Alex Deucherf7128122012-02-23 17:53:45 -05003167int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003168{
Jerome Glissef2e39222012-05-09 15:35:02 +02003169 struct radeon_ib ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003170 uint32_t scratch;
3171 uint32_t tmp = 0;
3172 unsigned i;
3173 int r;
3174
3175 r = radeon_scratch_get(rdev, &scratch);
3176 if (r) {
3177 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3178 return r;
3179 }
3180 WREG32(scratch, 0xCAFEDEAD);
Christian König4bf3dd92012-08-06 18:57:44 +02003181 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003182 if (r) {
3183 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003184 goto free_scratch;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003185 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003186 ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
3187 ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
3188 ib.ptr[2] = 0xDEADBEEF;
3189 ib.length_dw = 3;
Michel Dänzer1538a9e2014-08-18 17:34:55 +09003190 r = radeon_ib_schedule(rdev, &ib, NULL, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003191 if (r) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003192 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003193 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003194 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003195 r = radeon_fence_wait(ib.fence, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003196 if (r) {
3197 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003198 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003199 }
3200 for (i = 0; i < rdev->usec_timeout; i++) {
3201 tmp = RREG32(scratch);
3202 if (tmp == 0xDEADBEEF)
3203 break;
3204 DRM_UDELAY(1);
3205 }
3206 if (i < rdev->usec_timeout) {
Jerome Glissef2e39222012-05-09 15:35:02 +02003207 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003208 } else {
Daniel J Blueman4417d7f2010-09-22 17:57:19 +01003209 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003210 scratch, tmp);
3211 r = -EINVAL;
3212 }
Michel Dänzeraf026c52012-09-20 10:31:10 +02003213free_ib:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003214 radeon_ib_free(rdev, &ib);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003215free_scratch:
3216 radeon_scratch_free(rdev, scratch);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003217 return r;
3218}
3219
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003220/*
3221 * Interrupts
3222 *
3223 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
3224 * the same as the CP ring buffer, but in reverse. Rather than the CPU
3225 * writing to the ring and the GPU consuming, the GPU writes to the ring
3226 * and host consumes. As the host irq handler processes interrupts, it
3227 * increments the rptr. When the rptr catches up with the wptr, all the
3228 * current interrupts have been processed.
3229 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003230
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003231void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
3232{
3233 u32 rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003234
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003235 /* Align ring size */
Daniel Vetterb72a8922013-07-10 14:11:59 +02003236 rb_bufsz = order_base_2(ring_size / 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003237 ring_size = (1 << rb_bufsz) * 4;
3238 rdev->ih.ring_size = ring_size;
Jerome Glisse0c452492010-01-15 14:44:37 +01003239 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
3240 rdev->ih.rptr = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003241}
3242
Alex Deucher25a857f2012-03-20 17:18:22 -04003243int r600_ih_ring_alloc(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003244{
3245 int r;
3246
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003247 /* Allocate ring buffer */
3248 if (rdev->ih.ring_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +01003249 r = radeon_bo_create(rdev, rdev->ih.ring_size,
Alex Deucher268b2512010-11-17 19:00:26 -05003250 PAGE_SIZE, true,
Michel Dänzer02376d82014-07-17 19:01:08 +09003251 RADEON_GEM_DOMAIN_GTT, 0,
Alex Deucher40f5cf92012-05-10 18:33:13 -04003252 NULL, &rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003253 if (r) {
3254 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
3255 return r;
3256 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003257 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3258 if (unlikely(r != 0))
3259 return r;
3260 r = radeon_bo_pin(rdev->ih.ring_obj,
3261 RADEON_GEM_DOMAIN_GTT,
3262 &rdev->ih.gpu_addr);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003263 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003264 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003265 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
3266 return r;
3267 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003268 r = radeon_bo_kmap(rdev->ih.ring_obj,
3269 (void **)&rdev->ih.ring);
3270 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003271 if (r) {
3272 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
3273 return r;
3274 }
3275 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003276 return 0;
3277}
3278
Alex Deucher25a857f2012-03-20 17:18:22 -04003279void r600_ih_ring_fini(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003280{
Jerome Glisse4c788672009-11-20 14:29:23 +01003281 int r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003282 if (rdev->ih.ring_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003283 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3284 if (likely(r == 0)) {
3285 radeon_bo_kunmap(rdev->ih.ring_obj);
3286 radeon_bo_unpin(rdev->ih.ring_obj);
3287 radeon_bo_unreserve(rdev->ih.ring_obj);
3288 }
3289 radeon_bo_unref(&rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003290 rdev->ih.ring = NULL;
3291 rdev->ih.ring_obj = NULL;
3292 }
3293}
3294
Alex Deucher45f9a392010-03-24 13:55:51 -04003295void r600_rlc_stop(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003296{
3297
Alex Deucher45f9a392010-03-24 13:55:51 -04003298 if ((rdev->family >= CHIP_RV770) &&
3299 (rdev->family <= CHIP_RV740)) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003300 /* r7xx asics need to soft reset RLC before halting */
3301 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
3302 RREG32(SRBM_SOFT_RESET);
Arnd Bergmann4de833c2012-04-05 12:58:22 -06003303 mdelay(15);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003304 WREG32(SRBM_SOFT_RESET, 0);
3305 RREG32(SRBM_SOFT_RESET);
3306 }
3307
3308 WREG32(RLC_CNTL, 0);
3309}
3310
3311static void r600_rlc_start(struct radeon_device *rdev)
3312{
3313 WREG32(RLC_CNTL, RLC_ENABLE);
3314}
3315
Alex Deucher2948f5e2013-04-12 13:52:52 -04003316static int r600_rlc_resume(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003317{
3318 u32 i;
3319 const __be32 *fw_data;
3320
3321 if (!rdev->rlc_fw)
3322 return -EINVAL;
3323
3324 r600_rlc_stop(rdev);
3325
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003326 WREG32(RLC_HB_CNTL, 0);
Alex Deucherc420c742012-03-20 17:18:39 -04003327
Alex Deucher2948f5e2013-04-12 13:52:52 -04003328 WREG32(RLC_HB_BASE, 0);
3329 WREG32(RLC_HB_RPTR, 0);
3330 WREG32(RLC_HB_WPTR, 0);
3331 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
3332 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003333 WREG32(RLC_MC_CNTL, 0);
3334 WREG32(RLC_UCODE_CNTL, 0);
3335
3336 fw_data = (const __be32 *)rdev->rlc_fw->data;
Alex Deucher2948f5e2013-04-12 13:52:52 -04003337 if (rdev->family >= CHIP_RV770) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003338 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
3339 WREG32(RLC_UCODE_ADDR, i);
3340 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3341 }
3342 } else {
Alex Deucher138e4e12013-01-11 15:33:13 -05003343 for (i = 0; i < R600_RLC_UCODE_SIZE; i++) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003344 WREG32(RLC_UCODE_ADDR, i);
3345 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3346 }
3347 }
3348 WREG32(RLC_UCODE_ADDR, 0);
3349
3350 r600_rlc_start(rdev);
3351
3352 return 0;
3353}
3354
3355static void r600_enable_interrupts(struct radeon_device *rdev)
3356{
3357 u32 ih_cntl = RREG32(IH_CNTL);
3358 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3359
3360 ih_cntl |= ENABLE_INTR;
3361 ih_rb_cntl |= IH_RB_ENABLE;
3362 WREG32(IH_CNTL, ih_cntl);
3363 WREG32(IH_RB_CNTL, ih_rb_cntl);
3364 rdev->ih.enabled = true;
3365}
3366
Alex Deucher45f9a392010-03-24 13:55:51 -04003367void r600_disable_interrupts(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003368{
3369 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3370 u32 ih_cntl = RREG32(IH_CNTL);
3371
3372 ih_rb_cntl &= ~IH_RB_ENABLE;
3373 ih_cntl &= ~ENABLE_INTR;
3374 WREG32(IH_RB_CNTL, ih_rb_cntl);
3375 WREG32(IH_CNTL, ih_cntl);
3376 /* set rptr, wptr to 0 */
3377 WREG32(IH_RB_RPTR, 0);
3378 WREG32(IH_RB_WPTR, 0);
3379 rdev->ih.enabled = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003380 rdev->ih.rptr = 0;
3381}
3382
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003383static void r600_disable_interrupt_state(struct radeon_device *rdev)
3384{
3385 u32 tmp;
3386
Alex Deucher3555e532010-10-08 12:09:12 -04003387 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher4d756582012-09-27 15:08:35 -04003388 tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
3389 WREG32(DMA_CNTL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003390 WREG32(GRBM_INT_CNTL, 0);
3391 WREG32(DxMODE_INT_MASK, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003392 WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
3393 WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003394 if (ASIC_IS_DCE3(rdev)) {
3395 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
3396 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
3397 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3398 WREG32(DC_HPD1_INT_CONTROL, tmp);
3399 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3400 WREG32(DC_HPD2_INT_CONTROL, tmp);
3401 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3402 WREG32(DC_HPD3_INT_CONTROL, tmp);
3403 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3404 WREG32(DC_HPD4_INT_CONTROL, tmp);
3405 if (ASIC_IS_DCE32(rdev)) {
3406 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003407 WREG32(DC_HPD5_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003408 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003409 WREG32(DC_HPD6_INT_CONTROL, tmp);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003410 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3411 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
3412 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3413 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003414 } else {
3415 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3416 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3417 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3418 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003419 }
3420 } else {
3421 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
3422 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
3423 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003424 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003425 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003426 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003427 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003428 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003429 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3430 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3431 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3432 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003433 }
3434}
3435
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003436int r600_irq_init(struct radeon_device *rdev)
3437{
3438 int ret = 0;
3439 int rb_bufsz;
3440 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
3441
3442 /* allocate ring */
Jerome Glisse0c452492010-01-15 14:44:37 +01003443 ret = r600_ih_ring_alloc(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003444 if (ret)
3445 return ret;
3446
3447 /* disable irqs */
3448 r600_disable_interrupts(rdev);
3449
3450 /* init rlc */
Alex Deucher2948f5e2013-04-12 13:52:52 -04003451 if (rdev->family >= CHIP_CEDAR)
3452 ret = evergreen_rlc_resume(rdev);
3453 else
3454 ret = r600_rlc_resume(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003455 if (ret) {
3456 r600_ih_ring_fini(rdev);
3457 return ret;
3458 }
3459
3460 /* setup interrupt control */
3461 /* set dummy read address to ring address */
3462 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
3463 interrupt_cntl = RREG32(INTERRUPT_CNTL);
3464 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
3465 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
3466 */
3467 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
3468 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
3469 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
3470 WREG32(INTERRUPT_CNTL, interrupt_cntl);
3471
3472 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
Daniel Vetterb72a8922013-07-10 14:11:59 +02003473 rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003474
3475 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
3476 IH_WPTR_OVERFLOW_CLEAR |
3477 (rb_bufsz << 1));
Alex Deucher724c80e2010-08-27 18:25:25 -04003478
3479 if (rdev->wb.enabled)
3480 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
3481
3482 /* set the writeback address whether it's enabled or not */
3483 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
3484 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003485
3486 WREG32(IH_RB_CNTL, ih_rb_cntl);
3487
3488 /* set rptr, wptr to 0 */
3489 WREG32(IH_RB_RPTR, 0);
3490 WREG32(IH_RB_WPTR, 0);
3491
3492 /* Default settings for IH_CNTL (disabled at first) */
3493 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
3494 /* RPTR_REARM only works if msi's are enabled */
3495 if (rdev->msi_enabled)
3496 ih_cntl |= RPTR_REARM;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003497 WREG32(IH_CNTL, ih_cntl);
3498
3499 /* force the active interrupt state to all disabled */
Alex Deucher45f9a392010-03-24 13:55:51 -04003500 if (rdev->family >= CHIP_CEDAR)
3501 evergreen_disable_interrupt_state(rdev);
3502 else
3503 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003504
Dave Airlie20998102012-04-03 11:53:05 +01003505 /* at this point everything should be setup correctly to enable master */
3506 pci_set_master(rdev->pdev);
3507
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003508 /* enable irqs */
3509 r600_enable_interrupts(rdev);
3510
3511 return ret;
3512}
3513
Jerome Glisse0c452492010-01-15 14:44:37 +01003514void r600_irq_suspend(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003515{
Alex Deucher45f9a392010-03-24 13:55:51 -04003516 r600_irq_disable(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003517 r600_rlc_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01003518}
3519
3520void r600_irq_fini(struct radeon_device *rdev)
3521{
3522 r600_irq_suspend(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003523 r600_ih_ring_fini(rdev);
3524}
3525
3526int r600_irq_set(struct radeon_device *rdev)
3527{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003528 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
3529 u32 mode_int = 0;
3530 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
Alex Deucher2031f772010-04-22 12:52:11 -04003531 u32 grbm_int_cntl = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003532 u32 hdmi0, hdmi1;
Alex Deucher4d756582012-09-27 15:08:35 -04003533 u32 dma_cntl;
Alex Deucher4a6369e2013-04-12 14:04:10 -04003534 u32 thermal_int = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003535
Jerome Glisse003e69f2010-01-07 15:39:14 +01003536 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00003537 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +01003538 return -EINVAL;
3539 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003540 /* don't enable anything if the ih is disabled */
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003541 if (!rdev->ih.enabled) {
3542 r600_disable_interrupts(rdev);
3543 /* force the active interrupt state to all disabled */
3544 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003545 return 0;
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003546 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003547
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003548 if (ASIC_IS_DCE3(rdev)) {
3549 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3550 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3551 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3552 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
3553 if (ASIC_IS_DCE32(rdev)) {
3554 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
3555 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003556 hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
3557 hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
Alex Deucherf122c612012-03-30 08:59:57 -04003558 } else {
3559 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3560 hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003561 }
3562 } else {
3563 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3564 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3565 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
Alex Deucherf122c612012-03-30 08:59:57 -04003566 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3567 hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003568 }
Alex Deucher4a6369e2013-04-12 14:04:10 -04003569
Alex Deucher4d756582012-09-27 15:08:35 -04003570 dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003571
Alex Deucher4a6369e2013-04-12 14:04:10 -04003572 if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
3573 thermal_int = RREG32(CG_THERMAL_INT) &
3574 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
Alex Deucher66229b22013-06-26 00:11:19 -04003575 } else if (rdev->family >= CHIP_RV770) {
3576 thermal_int = RREG32(RV770_CG_THERMAL_INT) &
3577 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
3578 }
3579 if (rdev->irq.dpm_thermal) {
3580 DRM_DEBUG("dpm thermal\n");
3581 thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
Alex Deucher4a6369e2013-04-12 14:04:10 -04003582 }
3583
Christian Koenig736fc372012-05-17 19:52:00 +02003584 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003585 DRM_DEBUG("r600_irq_set: sw int\n");
3586 cp_int_cntl |= RB_INT_ENABLE;
Alex Deucherd0f8a852010-09-04 05:04:34 -04003587 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003588 }
Alex Deucher4d756582012-09-27 15:08:35 -04003589
3590 if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
3591 DRM_DEBUG("r600_irq_set: sw int dma\n");
3592 dma_cntl |= TRAP_ENABLE;
3593 }
3594
Alex Deucher6f34be52010-11-21 10:59:01 -05003595 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +02003596 atomic_read(&rdev->irq.pflip[0])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003597 DRM_DEBUG("r600_irq_set: vblank 0\n");
3598 mode_int |= D1MODE_VBLANK_INT_MASK;
3599 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003600 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +02003601 atomic_read(&rdev->irq.pflip[1])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003602 DRM_DEBUG("r600_irq_set: vblank 1\n");
3603 mode_int |= D2MODE_VBLANK_INT_MASK;
3604 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003605 if (rdev->irq.hpd[0]) {
3606 DRM_DEBUG("r600_irq_set: hpd 1\n");
3607 hpd1 |= DC_HPDx_INT_EN;
3608 }
3609 if (rdev->irq.hpd[1]) {
3610 DRM_DEBUG("r600_irq_set: hpd 2\n");
3611 hpd2 |= DC_HPDx_INT_EN;
3612 }
3613 if (rdev->irq.hpd[2]) {
3614 DRM_DEBUG("r600_irq_set: hpd 3\n");
3615 hpd3 |= DC_HPDx_INT_EN;
3616 }
3617 if (rdev->irq.hpd[3]) {
3618 DRM_DEBUG("r600_irq_set: hpd 4\n");
3619 hpd4 |= DC_HPDx_INT_EN;
3620 }
3621 if (rdev->irq.hpd[4]) {
3622 DRM_DEBUG("r600_irq_set: hpd 5\n");
3623 hpd5 |= DC_HPDx_INT_EN;
3624 }
3625 if (rdev->irq.hpd[5]) {
3626 DRM_DEBUG("r600_irq_set: hpd 6\n");
3627 hpd6 |= DC_HPDx_INT_EN;
3628 }
Alex Deucherf122c612012-03-30 08:59:57 -04003629 if (rdev->irq.afmt[0]) {
3630 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3631 hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003632 }
Alex Deucherf122c612012-03-30 08:59:57 -04003633 if (rdev->irq.afmt[1]) {
3634 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3635 hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003636 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003637
3638 WREG32(CP_INT_CNTL, cp_int_cntl);
Alex Deucher4d756582012-09-27 15:08:35 -04003639 WREG32(DMA_CNTL, dma_cntl);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003640 WREG32(DxMODE_INT_MASK, mode_int);
Christian Königf5d636d2014-04-23 20:46:06 +02003641 WREG32(D1GRPH_INTERRUPT_CONTROL, DxGRPH_PFLIP_INT_MASK);
3642 WREG32(D2GRPH_INTERRUPT_CONTROL, DxGRPH_PFLIP_INT_MASK);
Alex Deucher2031f772010-04-22 12:52:11 -04003643 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003644 if (ASIC_IS_DCE3(rdev)) {
3645 WREG32(DC_HPD1_INT_CONTROL, hpd1);
3646 WREG32(DC_HPD2_INT_CONTROL, hpd2);
3647 WREG32(DC_HPD3_INT_CONTROL, hpd3);
3648 WREG32(DC_HPD4_INT_CONTROL, hpd4);
3649 if (ASIC_IS_DCE32(rdev)) {
3650 WREG32(DC_HPD5_INT_CONTROL, hpd5);
3651 WREG32(DC_HPD6_INT_CONTROL, hpd6);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003652 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
3653 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
Alex Deucherf122c612012-03-30 08:59:57 -04003654 } else {
3655 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3656 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003657 }
3658 } else {
3659 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
3660 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
3661 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
Alex Deucherf122c612012-03-30 08:59:57 -04003662 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3663 WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003664 }
Alex Deucher4a6369e2013-04-12 14:04:10 -04003665 if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
3666 WREG32(CG_THERMAL_INT, thermal_int);
Alex Deucher66229b22013-06-26 00:11:19 -04003667 } else if (rdev->family >= CHIP_RV770) {
3668 WREG32(RV770_CG_THERMAL_INT, thermal_int);
Alex Deucher4a6369e2013-04-12 14:04:10 -04003669 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003670
3671 return 0;
3672}
3673
Andi Kleence580fa2011-10-13 16:08:47 -07003674static void r600_irq_ack(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003675{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003676 u32 tmp;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003677
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003678 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003679 rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
3680 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
3681 rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
Alex Deucherf122c612012-03-30 08:59:57 -04003682 if (ASIC_IS_DCE32(rdev)) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003683 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
3684 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003685 } else {
3686 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3687 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
3688 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003689 } else {
Alex Deucher6f34be52010-11-21 10:59:01 -05003690 rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
3691 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
3692 rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003693 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3694 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003695 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003696 rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
3697 rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003698
Alex Deucher6f34be52010-11-21 10:59:01 -05003699 if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3700 WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3701 if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3702 WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3703 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003704 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003705 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003706 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003707 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003708 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003709 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003710 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003711 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003712 if (ASIC_IS_DCE3(rdev)) {
3713 tmp = RREG32(DC_HPD1_INT_CONTROL);
3714 tmp |= DC_HPDx_INT_ACK;
3715 WREG32(DC_HPD1_INT_CONTROL, tmp);
3716 } else {
3717 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
3718 tmp |= DC_HPDx_INT_ACK;
3719 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
3720 }
3721 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003722 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003723 if (ASIC_IS_DCE3(rdev)) {
3724 tmp = RREG32(DC_HPD2_INT_CONTROL);
3725 tmp |= DC_HPDx_INT_ACK;
3726 WREG32(DC_HPD2_INT_CONTROL, tmp);
3727 } else {
3728 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
3729 tmp |= DC_HPDx_INT_ACK;
3730 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
3731 }
3732 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003733 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003734 if (ASIC_IS_DCE3(rdev)) {
3735 tmp = RREG32(DC_HPD3_INT_CONTROL);
3736 tmp |= DC_HPDx_INT_ACK;
3737 WREG32(DC_HPD3_INT_CONTROL, tmp);
3738 } else {
3739 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
3740 tmp |= DC_HPDx_INT_ACK;
3741 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
3742 }
3743 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003744 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003745 tmp = RREG32(DC_HPD4_INT_CONTROL);
3746 tmp |= DC_HPDx_INT_ACK;
3747 WREG32(DC_HPD4_INT_CONTROL, tmp);
3748 }
3749 if (ASIC_IS_DCE32(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003750 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003751 tmp = RREG32(DC_HPD5_INT_CONTROL);
3752 tmp |= DC_HPDx_INT_ACK;
3753 WREG32(DC_HPD5_INT_CONTROL, tmp);
3754 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003755 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003756 tmp = RREG32(DC_HPD5_INT_CONTROL);
3757 tmp |= DC_HPDx_INT_ACK;
3758 WREG32(DC_HPD6_INT_CONTROL, tmp);
3759 }
Alex Deucherf122c612012-03-30 08:59:57 -04003760 if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003761 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
Alex Deucherf122c612012-03-30 08:59:57 -04003762 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003763 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003764 }
3765 if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003766 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003767 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003768 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Christian Koenigf2594932010-04-10 03:13:16 +02003769 }
3770 } else {
Alex Deucherf122c612012-03-30 08:59:57 -04003771 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3772 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
3773 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3774 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3775 }
3776 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3777 if (ASIC_IS_DCE3(rdev)) {
3778 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
3779 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3780 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
3781 } else {
3782 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
3783 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3784 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
3785 }
Christian Koenigf2594932010-04-10 03:13:16 +02003786 }
3787 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003788}
3789
3790void r600_irq_disable(struct radeon_device *rdev)
3791{
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003792 r600_disable_interrupts(rdev);
3793 /* Wait and acknowledge irq */
3794 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003795 r600_irq_ack(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003796 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003797}
3798
Andi Kleence580fa2011-10-13 16:08:47 -07003799static u32 r600_get_ih_wptr(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003800{
3801 u32 wptr, tmp;
3802
Alex Deucher724c80e2010-08-27 18:25:25 -04003803 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04003804 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04003805 else
3806 wptr = RREG32(IH_RB_WPTR);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003807
3808 if (wptr & RB_OVERFLOW) {
Jerome Glisse7924e5e2010-01-15 14:44:39 +01003809 /* When a ring buffer overflow happen start parsing interrupt
3810 * from the last not overwritten vector (wptr + 16). Hopefully
3811 * this should allow us to catchup.
3812 */
3813 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
3814 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
3815 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003816 tmp = RREG32(IH_RB_CNTL);
3817 tmp |= IH_WPTR_OVERFLOW_CLEAR;
3818 WREG32(IH_RB_CNTL, tmp);
Christian Könige8c214d2014-07-23 09:47:58 +02003819 wptr &= ~RB_OVERFLOW;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003820 }
Jerome Glisse0c452492010-01-15 14:44:37 +01003821 return (wptr & rdev->ih.ptr_mask);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003822}
3823
3824/* r600 IV Ring
3825 * Each IV ring entry is 128 bits:
3826 * [7:0] - interrupt source id
3827 * [31:8] - reserved
3828 * [59:32] - interrupt source data
3829 * [127:60] - reserved
3830 *
3831 * The basic interrupt vector entries
3832 * are decoded as follows:
3833 * src_id src_data description
3834 * 1 0 D1 Vblank
3835 * 1 1 D1 Vline
3836 * 5 0 D2 Vblank
3837 * 5 1 D2 Vline
3838 * 19 0 FP Hot plug detection A
3839 * 19 1 FP Hot plug detection B
3840 * 19 2 DAC A auto-detection
3841 * 19 3 DAC B auto-detection
Christian Koenigf2594932010-04-10 03:13:16 +02003842 * 21 4 HDMI block A
3843 * 21 5 HDMI block B
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003844 * 176 - CP_INT RB
3845 * 177 - CP_INT IB1
3846 * 178 - CP_INT IB2
3847 * 181 - EOP Interrupt
3848 * 233 - GUI Idle
3849 *
3850 * Note, these are based on r600 and may need to be
3851 * adjusted or added to on newer asics
3852 */
3853
3854int r600_irq_process(struct radeon_device *rdev)
3855{
Dave Airlie682f1a52011-06-18 03:59:51 +00003856 u32 wptr;
3857 u32 rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003858 u32 src_id, src_data;
Alex Deucher6f34be52010-11-21 10:59:01 -05003859 u32 ring_index;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003860 bool queue_hotplug = false;
Alex Deucherf122c612012-03-30 08:59:57 -04003861 bool queue_hdmi = false;
Alex Deucher4a6369e2013-04-12 14:04:10 -04003862 bool queue_thermal = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003863
Dave Airlie682f1a52011-06-18 03:59:51 +00003864 if (!rdev->ih.enabled || rdev->shutdown)
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003865 return IRQ_NONE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003866
Benjamin Herrenschmidtf6a56932011-07-13 06:28:22 +00003867 /* No MSIs, need a dummy read to flush PCI DMAs */
3868 if (!rdev->msi_enabled)
3869 RREG32(IH_RB_WPTR);
3870
Dave Airlie682f1a52011-06-18 03:59:51 +00003871 wptr = r600_get_ih_wptr(rdev);
Christian Koenigc20dc362012-05-16 21:45:24 +02003872
3873restart_ih:
3874 /* is somebody else already processing irqs? */
3875 if (atomic_xchg(&rdev->ih.lock, 1))
3876 return IRQ_NONE;
3877
Dave Airlie682f1a52011-06-18 03:59:51 +00003878 rptr = rdev->ih.rptr;
3879 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
3880
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10003881 /* Order reading of wptr vs. reading of IH ring data */
3882 rmb();
3883
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003884 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05003885 r600_irq_ack(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003886
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003887 while (rptr != wptr) {
3888 /* wptr/rptr are in bytes! */
3889 ring_index = rptr / 4;
Cédric Cano4eace7f2011-02-11 19:45:38 -05003890 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
3891 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003892
3893 switch (src_id) {
3894 case 1: /* D1 vblank/vline */
3895 switch (src_data) {
3896 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003897 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003898 if (rdev->irq.crtc_vblank_int[0]) {
3899 drm_handle_vblank(rdev->ddev, 0);
3900 rdev->pm.vblank_sync = true;
3901 wake_up(&rdev->irq.vblank_queue);
3902 }
Christian Koenig736fc372012-05-17 19:52:00 +02003903 if (atomic_read(&rdev->irq.pflip[0]))
Christian König1a0e7912014-05-27 16:49:21 +02003904 radeon_crtc_handle_vblank(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003905 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003906 DRM_DEBUG("IH: D1 vblank\n");
3907 }
3908 break;
3909 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003910 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
3911 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003912 DRM_DEBUG("IH: D1 vline\n");
3913 }
3914 break;
3915 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003916 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003917 break;
3918 }
3919 break;
3920 case 5: /* D2 vblank/vline */
3921 switch (src_data) {
3922 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003923 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003924 if (rdev->irq.crtc_vblank_int[1]) {
3925 drm_handle_vblank(rdev->ddev, 1);
3926 rdev->pm.vblank_sync = true;
3927 wake_up(&rdev->irq.vblank_queue);
3928 }
Christian Koenig736fc372012-05-17 19:52:00 +02003929 if (atomic_read(&rdev->irq.pflip[1]))
Christian König1a0e7912014-05-27 16:49:21 +02003930 radeon_crtc_handle_vblank(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003931 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003932 DRM_DEBUG("IH: D2 vblank\n");
3933 }
3934 break;
3935 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003936 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
3937 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003938 DRM_DEBUG("IH: D2 vline\n");
3939 }
3940 break;
3941 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003942 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003943 break;
3944 }
3945 break;
Christian Königf5d636d2014-04-23 20:46:06 +02003946 case 9: /* D1 pflip */
3947 DRM_DEBUG("IH: D1 flip\n");
Mario Kleiner39dc5452014-07-29 06:21:44 +02003948 if (radeon_use_pflipirq > 0)
3949 radeon_crtc_handle_flip(rdev, 0);
Christian Königf5d636d2014-04-23 20:46:06 +02003950 break;
3951 case 11: /* D2 pflip */
3952 DRM_DEBUG("IH: D2 flip\n");
Mario Kleiner39dc5452014-07-29 06:21:44 +02003953 if (radeon_use_pflipirq > 0)
3954 radeon_crtc_handle_flip(rdev, 1);
Christian Königf5d636d2014-04-23 20:46:06 +02003955 break;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003956 case 19: /* HPD/DAC hotplug */
3957 switch (src_data) {
3958 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05003959 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
3960 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003961 queue_hotplug = true;
3962 DRM_DEBUG("IH: HPD1\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003963 }
3964 break;
3965 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05003966 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
3967 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003968 queue_hotplug = true;
3969 DRM_DEBUG("IH: HPD2\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003970 }
3971 break;
3972 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05003973 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
3974 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003975 queue_hotplug = true;
3976 DRM_DEBUG("IH: HPD3\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003977 }
3978 break;
3979 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05003980 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
3981 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003982 queue_hotplug = true;
3983 DRM_DEBUG("IH: HPD4\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003984 }
3985 break;
3986 case 10:
Alex Deucher6f34be52010-11-21 10:59:01 -05003987 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
3988 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003989 queue_hotplug = true;
3990 DRM_DEBUG("IH: HPD5\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003991 }
3992 break;
3993 case 12:
Alex Deucher6f34be52010-11-21 10:59:01 -05003994 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
3995 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003996 queue_hotplug = true;
3997 DRM_DEBUG("IH: HPD6\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003998 }
3999 break;
4000 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004001 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004002 break;
4003 }
4004 break;
Alex Deucherf122c612012-03-30 08:59:57 -04004005 case 21: /* hdmi */
4006 switch (src_data) {
4007 case 4:
4008 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
4009 rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
4010 queue_hdmi = true;
4011 DRM_DEBUG("IH: HDMI0\n");
4012 }
4013 break;
4014 case 5:
4015 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
4016 rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
4017 queue_hdmi = true;
4018 DRM_DEBUG("IH: HDMI1\n");
4019 }
4020 break;
4021 default:
4022 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
4023 break;
4024 }
Christian Koenigf2594932010-04-10 03:13:16 +02004025 break;
Alex Deucher858a41c82014-01-30 14:35:04 -05004026 case 124: /* UVD */
4027 DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
4028 radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
4029 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004030 case 176: /* CP_INT in ring buffer */
4031 case 177: /* CP_INT in IB1 */
4032 case 178: /* CP_INT in IB2 */
4033 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
Alex Deucher74652802011-08-25 13:39:48 -04004034 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004035 break;
4036 case 181: /* CP EOP event */
4037 DRM_DEBUG("IH: CP EOP\n");
Alex Deucher74652802011-08-25 13:39:48 -04004038 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004039 break;
Alex Deucher4d756582012-09-27 15:08:35 -04004040 case 224: /* DMA trap event */
4041 DRM_DEBUG("IH: DMA trap\n");
4042 radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
4043 break;
Alex Deucher4a6369e2013-04-12 14:04:10 -04004044 case 230: /* thermal low to high */
4045 DRM_DEBUG("IH: thermal low to high\n");
4046 rdev->pm.dpm.thermal.high_to_low = false;
4047 queue_thermal = true;
4048 break;
4049 case 231: /* thermal high to low */
4050 DRM_DEBUG("IH: thermal high to low\n");
4051 rdev->pm.dpm.thermal.high_to_low = true;
4052 queue_thermal = true;
4053 break;
Alex Deucher2031f772010-04-22 12:52:11 -04004054 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04004055 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04004056 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004057 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004058 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004059 break;
4060 }
4061
4062 /* wptr/rptr are in bytes! */
Jerome Glisse0c452492010-01-15 14:44:37 +01004063 rptr += 16;
4064 rptr &= rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004065 }
Alex Deucherd4877cf2009-12-04 16:56:37 -05004066 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01004067 schedule_work(&rdev->hotplug_work);
Alex Deucherf122c612012-03-30 08:59:57 -04004068 if (queue_hdmi)
4069 schedule_work(&rdev->audio_work);
Alex Deucher4a6369e2013-04-12 14:04:10 -04004070 if (queue_thermal && rdev->pm.dpm_enabled)
4071 schedule_work(&rdev->pm.dpm.thermal.work);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004072 rdev->ih.rptr = rptr;
4073 WREG32(IH_RB_RPTR, rdev->ih.rptr);
Christian Koenigc20dc362012-05-16 21:45:24 +02004074 atomic_set(&rdev->ih.lock, 0);
4075
4076 /* make sure wptr hasn't changed while processing */
4077 wptr = r600_get_ih_wptr(rdev);
4078 if (wptr != rptr)
4079 goto restart_ih;
4080
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004081 return IRQ_HANDLED;
4082}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004083
4084/*
4085 * Debugfs info
4086 */
4087#if defined(CONFIG_DEBUG_FS)
4088
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004089static int r600_debugfs_mc_info(struct seq_file *m, void *data)
4090{
4091 struct drm_info_node *node = (struct drm_info_node *) m->private;
4092 struct drm_device *dev = node->minor->dev;
4093 struct radeon_device *rdev = dev->dev_private;
4094
4095 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
4096 DREG32_SYS(m, rdev, VM_L2_STATUS);
4097 return 0;
4098}
4099
4100static struct drm_info_list r600_mc_info_list[] = {
4101 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004102};
4103#endif
4104
4105int r600_debugfs_mc_info_init(struct radeon_device *rdev)
4106{
4107#if defined(CONFIG_DEBUG_FS)
4108 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
4109#else
4110 return 0;
4111#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02004112}
Jerome Glisse062b3892010-02-04 20:36:39 +01004113
4114/**
Michel Dänzer124764f2014-07-31 18:43:48 +09004115 * r600_mmio_hdp_flush - flush Host Data Path cache via MMIO
Jerome Glisse062b3892010-02-04 20:36:39 +01004116 * rdev: radeon device structure
Jerome Glisse062b3892010-02-04 20:36:39 +01004117 *
Michel Dänzer124764f2014-07-31 18:43:48 +09004118 * Some R6XX/R7XX don't seem to take into account HDP flushes performed
4119 * through the ring buffer. This leads to corruption in rendering, see
4120 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 . To avoid this, we
4121 * directly perform the HDP flush by writing the register through MMIO.
Jerome Glisse062b3892010-02-04 20:36:39 +01004122 */
Michel Dänzer124764f2014-07-31 18:43:48 +09004123void r600_mmio_hdp_flush(struct radeon_device *rdev)
Jerome Glisse062b3892010-02-04 20:36:39 +01004124{
Alex Deucher812d0462010-07-26 18:51:53 -04004125 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
Alex Deucherf3886f82010-12-08 10:05:34 -05004126 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
4127 * This seems to cause problems on some AGP cards. Just use the old
4128 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -04004129 */
Alex Deuchere4884592010-09-27 10:57:10 -04004130 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
Alex Deucherf3886f82010-12-08 10:05:34 -05004131 rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04004132 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -04004133 u32 tmp;
4134
4135 WREG32(HDP_DEBUG1, 0);
4136 tmp = readl((void __iomem *)ptr);
4137 } else
4138 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Jerome Glisse062b3892010-02-04 20:36:39 +01004139}
Alex Deucher3313e3d2011-01-06 18:49:34 -05004140
4141void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
4142{
Alex Deucherd5445a12013-03-18 18:52:13 -04004143 u32 link_width_cntl, mask;
Alex Deucher3313e3d2011-01-06 18:49:34 -05004144
4145 if (rdev->flags & RADEON_IS_IGP)
4146 return;
4147
4148 if (!(rdev->flags & RADEON_IS_PCIE))
4149 return;
4150
4151 /* x2 cards have a special sequence */
4152 if (ASIC_IS_X2(rdev))
4153 return;
4154
Alex Deucherd5445a12013-03-18 18:52:13 -04004155 radeon_gui_idle(rdev);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004156
4157 switch (lanes) {
4158 case 0:
4159 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
4160 break;
4161 case 1:
4162 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
4163 break;
4164 case 2:
4165 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
4166 break;
4167 case 4:
4168 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
4169 break;
4170 case 8:
4171 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
4172 break;
4173 case 12:
Alex Deucherd5445a12013-03-18 18:52:13 -04004174 /* not actually supported */
Alex Deucher3313e3d2011-01-06 18:49:34 -05004175 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
4176 break;
4177 case 16:
Alex Deucher3313e3d2011-01-06 18:49:34 -05004178 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
4179 break;
Alex Deucherd5445a12013-03-18 18:52:13 -04004180 default:
4181 DRM_ERROR("invalid pcie lane request: %d\n", lanes);
4182 return;
Alex Deucher3313e3d2011-01-06 18:49:34 -05004183 }
4184
Alex Deucher492d2b62012-10-25 16:06:59 -04004185 link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucherd5445a12013-03-18 18:52:13 -04004186 link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
4187 link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
4188 link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
4189 R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004190
Alex Deucher492d2b62012-10-25 16:06:59 -04004191 WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004192}
4193
4194int r600_get_pcie_lanes(struct radeon_device *rdev)
4195{
4196 u32 link_width_cntl;
4197
4198 if (rdev->flags & RADEON_IS_IGP)
4199 return 0;
4200
4201 if (!(rdev->flags & RADEON_IS_PCIE))
4202 return 0;
4203
4204 /* x2 cards have a special sequence */
4205 if (ASIC_IS_X2(rdev))
4206 return 0;
4207
Alex Deucherd5445a12013-03-18 18:52:13 -04004208 radeon_gui_idle(rdev);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004209
Alex Deucher492d2b62012-10-25 16:06:59 -04004210 link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004211
4212 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
Alex Deucher3313e3d2011-01-06 18:49:34 -05004213 case RADEON_PCIE_LC_LINK_WIDTH_X1:
4214 return 1;
4215 case RADEON_PCIE_LC_LINK_WIDTH_X2:
4216 return 2;
4217 case RADEON_PCIE_LC_LINK_WIDTH_X4:
4218 return 4;
4219 case RADEON_PCIE_LC_LINK_WIDTH_X8:
4220 return 8;
Alex Deucherd5445a12013-03-18 18:52:13 -04004221 case RADEON_PCIE_LC_LINK_WIDTH_X12:
4222 /* not actually supported */
4223 return 12;
4224 case RADEON_PCIE_LC_LINK_WIDTH_X0:
Alex Deucher3313e3d2011-01-06 18:49:34 -05004225 case RADEON_PCIE_LC_LINK_WIDTH_X16:
4226 default:
4227 return 16;
4228 }
4229}
4230
Alex Deucher9e46a482011-01-06 18:49:35 -05004231static void r600_pcie_gen2_enable(struct radeon_device *rdev)
4232{
4233 u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
4234 u16 link_cntl2;
4235
Alex Deucherd42dd572011-01-12 20:05:11 -05004236 if (radeon_pcie_gen2 == 0)
4237 return;
4238
Alex Deucher9e46a482011-01-06 18:49:35 -05004239 if (rdev->flags & RADEON_IS_IGP)
4240 return;
4241
4242 if (!(rdev->flags & RADEON_IS_PCIE))
4243 return;
4244
4245 /* x2 cards have a special sequence */
4246 if (ASIC_IS_X2(rdev))
4247 return;
4248
4249 /* only RV6xx+ chips are supported */
4250 if (rdev->family <= CHIP_R600)
4251 return;
4252
Kleber Sacilotto de Souza7e0e4192013-05-03 19:43:13 -03004253 if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
4254 (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
Dave Airlie197bbb32012-06-27 08:35:54 +01004255 return;
4256
Alex Deucher492d2b62012-10-25 16:06:59 -04004257 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher3691fee2012-10-08 17:46:27 -04004258 if (speed_cntl & LC_CURRENT_DATA_RATE) {
4259 DRM_INFO("PCIE gen 2 link speeds already enabled\n");
4260 return;
4261 }
4262
Dave Airlie197bbb32012-06-27 08:35:54 +01004263 DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
4264
Alex Deucher9e46a482011-01-06 18:49:35 -05004265 /* 55 nm r6xx asics */
4266 if ((rdev->family == CHIP_RV670) ||
4267 (rdev->family == CHIP_RV620) ||
4268 (rdev->family == CHIP_RV635)) {
4269 /* advertise upconfig capability */
Alex Deucher492d2b62012-10-25 16:06:59 -04004270 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004271 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04004272 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4273 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004274 if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
4275 lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
4276 link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
4277 LC_RECONFIG_ARC_MISSING_ESCAPE);
4278 link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04004279 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004280 } else {
4281 link_width_cntl |= LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04004282 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004283 }
4284 }
4285
Alex Deucher492d2b62012-10-25 16:06:59 -04004286 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004287 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
4288 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
4289
4290 /* 55 nm r6xx asics */
4291 if ((rdev->family == CHIP_RV670) ||
4292 (rdev->family == CHIP_RV620) ||
4293 (rdev->family == CHIP_RV635)) {
4294 WREG32(MM_CFGREGS_CNTL, 0x8);
4295 link_cntl2 = RREG32(0x4088);
4296 WREG32(MM_CFGREGS_CNTL, 0);
4297 /* not supported yet */
4298 if (link_cntl2 & SELECTABLE_DEEMPHASIS)
4299 return;
4300 }
4301
4302 speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
4303 speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
4304 speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
4305 speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
4306 speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
Alex Deucher492d2b62012-10-25 16:06:59 -04004307 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004308
4309 tmp = RREG32(0x541c);
4310 WREG32(0x541c, tmp | 0x8);
4311 WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
4312 link_cntl2 = RREG16(0x4088);
4313 link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
4314 link_cntl2 |= 0x2;
4315 WREG16(0x4088, link_cntl2);
4316 WREG32(MM_CFGREGS_CNTL, 0);
4317
4318 if ((rdev->family == CHIP_RV670) ||
4319 (rdev->family == CHIP_RV620) ||
4320 (rdev->family == CHIP_RV635)) {
Alex Deucher492d2b62012-10-25 16:06:59 -04004321 training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004322 training_cntl &= ~LC_POINT_7_PLUS_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04004323 WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004324 } else {
Alex Deucher492d2b62012-10-25 16:06:59 -04004325 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004326 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04004327 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004328 }
4329
Alex Deucher492d2b62012-10-25 16:06:59 -04004330 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004331 speed_cntl |= LC_GEN2_EN_STRAP;
Alex Deucher492d2b62012-10-25 16:06:59 -04004332 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004333
4334 } else {
Alex Deucher492d2b62012-10-25 16:06:59 -04004335 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004336 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
4337 if (1)
4338 link_width_cntl |= LC_UPCONFIGURE_DIS;
4339 else
4340 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04004341 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004342 }
4343}
Marek Olšák6759a0a2012-08-09 16:34:17 +02004344
4345/**
Alex Deucherd0418892013-01-24 10:35:23 -05004346 * r600_get_gpu_clock_counter - return GPU clock counter snapshot
Marek Olšák6759a0a2012-08-09 16:34:17 +02004347 *
4348 * @rdev: radeon_device pointer
4349 *
4350 * Fetches a GPU clock counter snapshot (R6xx-cayman).
4351 * Returns the 64 bit clock counter snapshot.
4352 */
Alex Deucherd0418892013-01-24 10:35:23 -05004353uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
Marek Olšák6759a0a2012-08-09 16:34:17 +02004354{
4355 uint64_t clock;
4356
4357 mutex_lock(&rdev->gpu_clock_mutex);
4358 WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
4359 clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
4360 ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
4361 mutex_unlock(&rdev->gpu_clock_mutex);
4362 return clock;
4363}