blob: a309d89f4df71172cdfd5703e9a1811f9a5b3aa8 [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Maxim Levitskydd237362010-11-29 04:09:50 +020021#include <linux/bitops.h>
Stefan Richter65b27422010-06-12 20:26:51 +020022#include <linux/bug.h>
Stefan Richtere524f6162007-08-20 21:58:30 +020023#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050024#include <linux/delay.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020025#include <linux/device.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080026#include <linux/dma-mapping.h>
Stefan Richter77c9a5d2009-06-05 16:26:18 +020027#include <linux/firewire.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020028#include <linux/firewire-constants.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020029#include <linux/init.h>
30#include <linux/interrupt.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020031#include <linux/io.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020032#include <linux/kernel.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020033#include <linux/list.h>
Al Virofaa2fb42007-05-15 20:36:10 +010034#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020035#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010036#include <linux/moduleparam.h>
Stefan Richter02d37be2010-07-08 16:09:06 +020037#include <linux/mutex.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020038#include <linux/pci.h>
Stefan Richterfc383792009-08-28 13:25:15 +020039#include <linux/pci_ids.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020041#include <linux/spinlock.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020042#include <linux/string.h>
Stefan Richtere78483c2010-08-02 09:33:25 +020043#include <linux/time.h>
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010044#include <linux/vmalloc.h>
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +020045#include <linux/workqueue.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080046
Stefan Richtere8ca9702009-06-04 21:09:38 +020047#include <asm/byteorder.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020048#include <asm/page.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050049
Stefan Richterea8d0062008-03-01 02:42:56 +010050#ifdef CONFIG_PPC_PMAC
51#include <asm/pmac_feature.h>
52#endif
53
Stefan Richter77c9a5d2009-06-05 16:26:18 +020054#include "core.h"
55#include "ohci.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050056
Kristian Høgsberga77754a2007-05-07 20:33:35 -040057#define DESCRIPTOR_OUTPUT_MORE 0
58#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
59#define DESCRIPTOR_INPUT_MORE (2 << 12)
60#define DESCRIPTOR_INPUT_LAST (3 << 12)
61#define DESCRIPTOR_STATUS (1 << 11)
62#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
63#define DESCRIPTOR_PING (1 << 7)
64#define DESCRIPTOR_YY (1 << 6)
65#define DESCRIPTOR_NO_IRQ (0 << 4)
66#define DESCRIPTOR_IRQ_ERROR (1 << 4)
67#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
68#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
69#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050070
Andy Leisersonbe8dcab2013-04-24 09:10:32 -070071#define DESCRIPTOR_CMD (0xf << 12)
72
Kristian Høgsberged568912006-12-19 19:58:35 -050073struct descriptor {
74 __le16 req_count;
75 __le16 control;
76 __le32 data_address;
77 __le32 branch_address;
78 __le16 res_count;
79 __le16 transfer_status;
80} __attribute__((aligned(16)));
81
Kristian Høgsberga77754a2007-05-07 20:33:35 -040082#define CONTROL_SET(regs) (regs)
83#define CONTROL_CLEAR(regs) ((regs) + 4)
84#define COMMAND_PTR(regs) ((regs) + 12)
85#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050086
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010087#define AR_BUFFER_SIZE (32*1024)
88#define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
89/* we need at least two pages for proper list management */
90#define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
91
92#define MAX_ASYNC_PAYLOAD 4096
93#define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
94#define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
Kristian Høgsberg32b46092007-02-06 14:49:30 -050095
Kristian Høgsberged568912006-12-19 19:58:35 -050096struct ar_context {
97 struct fw_ohci *ohci;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010098 struct page *pages[AR_BUFFERS];
99 void *buffer;
100 struct descriptor *descriptors;
101 dma_addr_t descriptors_bus;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500102 void *pointer;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100103 unsigned int last_buffer_index;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500104 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -0500105 struct tasklet_struct tasklet;
106};
107
Kristian Høgsberg30200732007-02-16 17:34:39 -0500108struct context;
109
110typedef int (*descriptor_callback_t)(struct context *ctx,
111 struct descriptor *d,
112 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500113
114/*
115 * A buffer that contains a block of DMA-able coherent memory used for
116 * storing a portion of a DMA descriptor program.
117 */
118struct descriptor_buffer {
119 struct list_head list;
120 dma_addr_t buffer_bus;
121 size_t buffer_size;
122 size_t used;
123 struct descriptor buffer[0];
124};
125
Kristian Høgsberg30200732007-02-16 17:34:39 -0500126struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100127 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500128 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500129 int total_allocation;
Clemens Ladischa572e682011-10-15 23:12:23 +0200130 u32 current_bus;
Clemens Ladisch386a4152010-12-24 14:42:46 +0100131 bool running;
Clemens Ladisch82b662d2010-12-24 14:40:15 +0100132 bool flushing;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100133
David Moorefe5ca632008-01-06 17:21:41 -0500134 /*
135 * List of page-sized buffers for storing DMA descriptors.
136 * Head of list contains buffers in use and tail of list contains
137 * free buffers.
138 */
139 struct list_head buffer_list;
140
141 /*
142 * Pointer to a buffer inside buffer_list that contains the tail
143 * end of the current DMA program.
144 */
145 struct descriptor_buffer *buffer_tail;
146
147 /*
148 * The descriptor containing the branch address of the first
149 * descriptor that has not yet been filled by the device.
150 */
151 struct descriptor *last;
152
153 /*
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700154 * The last descriptor block in the DMA program. It contains the branch
David Moorefe5ca632008-01-06 17:21:41 -0500155 * address that must be updated upon appending a new descriptor.
156 */
157 struct descriptor *prev;
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700158 int prev_z;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500159
160 descriptor_callback_t callback;
161
Stefan Richter373b2ed2007-03-04 14:45:18 +0100162 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500163};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500164
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400165#define IT_HEADER_SY(v) ((v) << 0)
166#define IT_HEADER_TCODE(v) ((v) << 4)
167#define IT_HEADER_CHANNEL(v) ((v) << 8)
168#define IT_HEADER_TAG(v) ((v) << 14)
169#define IT_HEADER_SPEED(v) ((v) << 16)
170#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500171
172struct iso_context {
173 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500174 struct context context;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500175 void *header;
176 size_t header_length;
Clemens Ladischd1bbd202012-03-18 19:06:39 +0100177 unsigned long flushing_completions;
178 u32 mc_buffer_bus;
179 u16 mc_completed;
Clemens Ladisch910e76c2012-03-18 19:04:43 +0100180 u16 last_timestamp;
Maxim Levitskydd237362010-11-29 04:09:50 +0200181 u8 sync;
182 u8 tags;
Kristian Høgsberged568912006-12-19 19:58:35 -0500183};
184
185#define CONFIG_ROM_SIZE 1024
186
187struct fw_ohci {
188 struct fw_card card;
189
190 __iomem char *registers;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500191 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500192 int generation;
Stefan Richtere09770d2008-03-11 02:23:29 +0100193 int request_generation; /* for timestamping incoming requests */
Stefan Richter4a635592010-02-21 17:58:01 +0100194 unsigned quirks;
Clemens Ladischa1a11322010-06-10 08:35:06 +0200195 unsigned int pri_req_max;
Clemens Ladischa48777e2010-06-10 08:33:07 +0200196 u32 bus_time;
Clemens Ladisch9d60ef22012-05-24 19:29:19 +0200197 bool bus_time_running;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +0200198 bool is_root;
Stefan Richterc8a94de2010-06-12 20:34:50 +0200199 bool csr_state_setclear_abdicate;
Maxim Levitskydd237362010-11-29 04:09:50 +0200200 int n_ir;
201 int n_it;
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400202 /*
203 * Spinlock for accessing fw_ohci data. Never call out of
204 * this driver with this lock held.
205 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500206 spinlock_t lock;
Kristian Høgsberged568912006-12-19 19:58:35 -0500207
Stefan Richter02d37be2010-07-08 16:09:06 +0200208 struct mutex phy_reg_mutex;
209
Clemens Ladischec766a72010-11-30 08:25:17 +0100210 void *misc_buffer;
211 dma_addr_t misc_buffer_bus;
212
Kristian Høgsberged568912006-12-19 19:58:35 -0500213 struct ar_context ar_request_ctx;
214 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500215 struct context at_request_ctx;
216 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500217
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100218 u32 it_context_support;
Stefan Richter872e3302010-07-29 18:19:22 +0200219 u32 it_context_mask; /* unoccupied IT contexts */
Kristian Høgsberged568912006-12-19 19:58:35 -0500220 struct iso_context *it_context_list;
Stefan Richter872e3302010-07-29 18:19:22 +0200221 u64 ir_context_channels; /* unoccupied channels */
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100222 u32 ir_context_support;
Stefan Richter872e3302010-07-29 18:19:22 +0200223 u32 ir_context_mask; /* unoccupied IR contexts */
Kristian Høgsberged568912006-12-19 19:58:35 -0500224 struct iso_context *ir_context_list;
Stefan Richter872e3302010-07-29 18:19:22 +0200225 u64 mc_channels; /* channels in use by the multichannel IR context */
226 bool mc_allocated;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100227
228 __be32 *config_rom;
229 dma_addr_t config_rom_bus;
230 __be32 *next_config_rom;
231 dma_addr_t next_config_rom_bus;
232 __be32 next_header;
233
234 __le32 *self_id_cpu;
235 dma_addr_t self_id_bus;
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +0200236 struct work_struct bus_reset_work;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100237
238 u32 self_id_buffer[512];
Kristian Høgsberged568912006-12-19 19:58:35 -0500239};
240
Adrian Bunk95688e92007-01-22 19:17:37 +0100241static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500242{
243 return container_of(card, struct fw_ohci, card);
244}
245
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500246#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
247#define IR_CONTEXT_BUFFER_FILL 0x80000000
248#define IR_CONTEXT_ISOCH_HEADER 0x40000000
249#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
250#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
251#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500252
253#define CONTEXT_RUN 0x8000
254#define CONTEXT_WAKE 0x1000
255#define CONTEXT_DEAD 0x0800
256#define CONTEXT_ACTIVE 0x0400
257
Stefan Richter8b7b6af2009-01-20 19:10:58 +0100258#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
Kristian Høgsberged568912006-12-19 19:58:35 -0500259#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
260#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
261
Kristian Høgsberged568912006-12-19 19:58:35 -0500262#define OHCI1394_REGISTER_SIZE 0x800
Kristian Høgsberged568912006-12-19 19:58:35 -0500263#define OHCI1394_PCI_HCI_Control 0x40
264#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500265#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500266#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500267
Kristian Høgsberged568912006-12-19 19:58:35 -0500268static char ohci_driver_name[] = KBUILD_MODNAME;
269
Stefan Richter9993e0f2010-12-07 20:32:40 +0100270#define PCI_DEVICE_ID_AGERE_FW643 0x5901
Clemens Ladischd1bb3992012-01-26 22:05:58 +0100271#define PCI_DEVICE_ID_CREATIVE_SB1394 0x4001
Clemens Ladisch262444e2010-06-05 12:31:25 +0200272#define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
Clemens Ladisch8301b912010-03-17 11:07:55 +0100273#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
Stephan Gatzka25935eb2011-09-12 22:23:53 +0200274#define PCI_DEVICE_ID_TI_TSB12LV26 0x8020
275#define PCI_DEVICE_ID_TI_TSB82AA2 0x8025
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700276#define PCI_DEVICE_ID_VIA_VT630X 0x3044
Stefan Richter7f7e37112011-07-10 00:23:03 +0200277#define PCI_VENDOR_ID_PINNACLE_SYSTEMS 0x11bd
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700278#define PCI_REV_ID_VIA_VT6306 0x46
Clemens Ladisch8301b912010-03-17 11:07:55 +0100279
Stefan Richter4a635592010-02-21 17:58:01 +0100280#define QUIRK_CYCLE_TIMER 1
281#define QUIRK_RESET_PACKET 2
282#define QUIRK_BE_HEADERS 4
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200283#define QUIRK_NO_1394A 8
Clemens Ladisch262444e2010-06-05 12:31:25 +0200284#define QUIRK_NO_MSI 16
Stephan Gatzka25935eb2011-09-12 22:23:53 +0200285#define QUIRK_TI_SLLZ059 32
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700286#define QUIRK_IR_WAKE 64
Stefan Richter4a635592010-02-21 17:58:01 +0100287
288/* In case of multiple matches in ohci_quirks[], only the first one is used. */
289static const struct {
Stefan Richter9993e0f2010-12-07 20:32:40 +0100290 unsigned short vendor, device, revision, flags;
Stefan Richter4a635592010-02-21 17:58:01 +0100291} ohci_quirks[] = {
Stefan Richter9993e0f2010-12-07 20:32:40 +0100292 {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
293 QUIRK_CYCLE_TIMER},
294
295 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
296 QUIRK_BE_HEADERS},
297
298 {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
299 QUIRK_NO_MSI},
300
Clemens Ladischd1bb3992012-01-26 22:05:58 +0100301 {PCI_VENDOR_ID_CREATIVE, PCI_DEVICE_ID_CREATIVE_SB1394, PCI_ANY_ID,
302 QUIRK_RESET_PACKET},
303
Stefan Richter9993e0f2010-12-07 20:32:40 +0100304 {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
305 QUIRK_NO_MSI},
306
307 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
308 QUIRK_CYCLE_TIMER},
309
Ming Leif39aa302011-08-31 10:45:46 +0800310 {PCI_VENDOR_ID_O2, PCI_ANY_ID, PCI_ANY_ID,
311 QUIRK_NO_MSI},
312
Stefan Richter9993e0f2010-12-07 20:32:40 +0100313 {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
Stefan Richter320cfa62012-01-29 12:41:15 +0100314 QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
Stefan Richter9993e0f2010-12-07 20:32:40 +0100315
316 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
317 QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
318
Stephan Gatzka25935eb2011-09-12 22:23:53 +0200319 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV26, PCI_ANY_ID,
320 QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
321
322 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB82AA2, PCI_ANY_ID,
323 QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
324
Stefan Richter9993e0f2010-12-07 20:32:40 +0100325 {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
326 QUIRK_RESET_PACKET},
327
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700328 {PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT630X, PCI_REV_ID_VIA_VT6306,
329 QUIRK_CYCLE_TIMER | QUIRK_IR_WAKE},
330
Stefan Richter9993e0f2010-12-07 20:32:40 +0100331 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
332 QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
Stefan Richter4a635592010-02-21 17:58:01 +0100333};
334
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100335/* This overrides anything that was found in ohci_quirks[]. */
336static int param_quirks;
337module_param_named(quirks, param_quirks, int, 0644);
338MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
339 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
340 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
Masanari Iida8a168ca2012-12-29 02:00:09 +0900341 ", AR/selfID endianness = " __stringify(QUIRK_BE_HEADERS)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200342 ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
Clemens Ladisch262444e2010-06-05 12:31:25 +0200343 ", disable MSI = " __stringify(QUIRK_NO_MSI)
Stefan Richter28897fb2011-09-19 00:17:37 +0200344 ", TI SLLZ059 erratum = " __stringify(QUIRK_TI_SLLZ059)
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700345 ", IR wake unreliable = " __stringify(QUIRK_IR_WAKE)
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100346 ")");
347
Stefan Richtera007bb82008-04-07 22:33:35 +0200348#define OHCI_PARAM_DEBUG_AT_AR 1
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100349#define OHCI_PARAM_DEBUG_SELFIDS 2
Stefan Richtera007bb82008-04-07 22:33:35 +0200350#define OHCI_PARAM_DEBUG_IRQS 4
351#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100352
353static int param_debug;
354module_param_named(debug, param_debug, int, 0644);
355MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100356 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
Stefan Richtera007bb82008-04-07 22:33:35 +0200357 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
358 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
359 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100360 ", or a combination, or all = -1)");
361
Stefan Richter64d21722011-12-20 21:32:46 +0100362static void log_irqs(struct fw_ohci *ohci, u32 evt)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100363{
Stefan Richtera007bb82008-04-07 22:33:35 +0200364 if (likely(!(param_debug &
365 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100366 return;
367
Stefan Richtera007bb82008-04-07 22:33:35 +0200368 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
369 !(evt & OHCI1394_busReset))
370 return;
371
Stefan Richter64d21722011-12-20 21:32:46 +0100372 dev_notice(ohci->card.device,
373 "IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
Stefan Richter161b96e2008-06-14 14:23:43 +0200374 evt & OHCI1394_selfIDComplete ? " selfID" : "",
375 evt & OHCI1394_RQPkt ? " AR_req" : "",
376 evt & OHCI1394_RSPkt ? " AR_resp" : "",
377 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
378 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
379 evt & OHCI1394_isochRx ? " IR" : "",
380 evt & OHCI1394_isochTx ? " IT" : "",
381 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
382 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
Clemens Ladischa48777e2010-06-10 08:33:07 +0200383 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
Jay Fenlason5ed1f322009-11-17 12:29:17 -0500384 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200385 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100386 evt & OHCI1394_unrecoverableError ? " unrecoverableError" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200387 evt & OHCI1394_busReset ? " busReset" : "",
388 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
389 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
390 OHCI1394_respTxComplete | OHCI1394_isochRx |
391 OHCI1394_isochTx | OHCI1394_postedWriteErr |
Clemens Ladischa48777e2010-06-10 08:33:07 +0200392 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
393 OHCI1394_cycleInconsistent |
Stefan Richter161b96e2008-06-14 14:23:43 +0200394 OHCI1394_regAccessFail | OHCI1394_busReset)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100395 ? " ?" : "");
396}
397
398static const char *speed[] = {
399 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
400};
401static const char *power[] = {
402 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
403 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
404};
405static const char port[] = { '.', '-', 'p', 'c', };
406
407static char _p(u32 *s, int shift)
408{
409 return port[*s >> shift & 3];
410}
411
Stefan Richter64d21722011-12-20 21:32:46 +0100412static void log_selfids(struct fw_ohci *ohci, int generation, int self_id_count)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100413{
Stefan Richter64d21722011-12-20 21:32:46 +0100414 u32 *s;
415
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100416 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
417 return;
418
Stefan Richter64d21722011-12-20 21:32:46 +0100419 dev_notice(ohci->card.device,
420 "%d selfIDs, generation %d, local node ID %04x\n",
421 self_id_count, generation, ohci->node_id);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100422
Stefan Richter64d21722011-12-20 21:32:46 +0100423 for (s = ohci->self_id_buffer; self_id_count--; ++s)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100424 if ((*s & 1 << 23) == 0)
Stefan Richter64d21722011-12-20 21:32:46 +0100425 dev_notice(ohci->card.device,
426 "selfID 0: %08x, phy %d [%c%c%c] "
Stefan Richter161b96e2008-06-14 14:23:43 +0200427 "%s gc=%d %s %s%s%s\n",
428 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
429 speed[*s >> 14 & 3], *s >> 16 & 63,
430 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
431 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100432 else
Stefan Richter64d21722011-12-20 21:32:46 +0100433 dev_notice(ohci->card.device,
434 "selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
Stefan Richter161b96e2008-06-14 14:23:43 +0200435 *s, *s >> 24 & 63,
436 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
437 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100438}
439
440static const char *evts[] = {
441 [0x00] = "evt_no_status", [0x01] = "-reserved-",
442 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
443 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
444 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
445 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
446 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
447 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
448 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
449 [0x10] = "-reserved-", [0x11] = "ack_complete",
450 [0x12] = "ack_pending ", [0x13] = "-reserved-",
451 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
452 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
453 [0x18] = "-reserved-", [0x19] = "-reserved-",
454 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
455 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
456 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
457 [0x20] = "pending/cancelled",
458};
459static const char *tcodes[] = {
460 [0x0] = "QW req", [0x1] = "BW req",
461 [0x2] = "W resp", [0x3] = "-reserved-",
462 [0x4] = "QR req", [0x5] = "BR req",
463 [0x6] = "QR resp", [0x7] = "BR resp",
464 [0x8] = "cycle start", [0x9] = "Lk req",
465 [0xa] = "async stream packet", [0xb] = "Lk resp",
466 [0xc] = "-reserved-", [0xd] = "-reserved-",
467 [0xe] = "link internal", [0xf] = "-reserved-",
468};
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100469
Stefan Richter64d21722011-12-20 21:32:46 +0100470static void log_ar_at_event(struct fw_ohci *ohci,
471 char dir, int speed, u32 *header, int evt)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100472{
473 int tcode = header[0] >> 4 & 0xf;
474 char specific[12];
475
476 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
477 return;
478
479 if (unlikely(evt >= ARRAY_SIZE(evts)))
480 evt = 0x1f;
481
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200482 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter64d21722011-12-20 21:32:46 +0100483 dev_notice(ohci->card.device,
484 "A%c evt_bus_reset, generation %d\n",
485 dir, (header[2] >> 16) & 0xff);
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200486 return;
487 }
488
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100489 switch (tcode) {
490 case 0x0: case 0x6: case 0x8:
491 snprintf(specific, sizeof(specific), " = %08x",
492 be32_to_cpu((__force __be32)header[3]));
493 break;
494 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
495 snprintf(specific, sizeof(specific), " %x,%x",
496 header[3] >> 16, header[3] & 0xffff);
497 break;
498 default:
499 specific[0] = '\0';
500 }
501
502 switch (tcode) {
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100503 case 0xa:
Stefan Richter64d21722011-12-20 21:32:46 +0100504 dev_notice(ohci->card.device,
505 "A%c %s, %s\n",
506 dir, evts[evt], tcodes[tcode]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100507 break;
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100508 case 0xe:
Stefan Richter64d21722011-12-20 21:32:46 +0100509 dev_notice(ohci->card.device,
510 "A%c %s, PHY %08x %08x\n",
511 dir, evts[evt], header[1], header[2]);
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100512 break;
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100513 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
Stefan Richter64d21722011-12-20 21:32:46 +0100514 dev_notice(ohci->card.device,
515 "A%c spd %x tl %02x, "
516 "%04x -> %04x, %s, "
517 "%s, %04x%08x%s\n",
518 dir, speed, header[0] >> 10 & 0x3f,
519 header[1] >> 16, header[0] >> 16, evts[evt],
520 tcodes[tcode], header[1] & 0xffff, header[2], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100521 break;
522 default:
Stefan Richter64d21722011-12-20 21:32:46 +0100523 dev_notice(ohci->card.device,
524 "A%c spd %x tl %02x, "
525 "%04x -> %04x, %s, "
526 "%s%s\n",
527 dir, speed, header[0] >> 10 & 0x3f,
528 header[1] >> 16, header[0] >> 16, evts[evt],
529 tcodes[tcode], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100530 }
531}
532
Adrian Bunk95688e92007-01-22 19:17:37 +0100533static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500534{
535 writel(data, ohci->registers + offset);
536}
537
Adrian Bunk95688e92007-01-22 19:17:37 +0100538static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500539{
540 return readl(ohci->registers + offset);
541}
542
Adrian Bunk95688e92007-01-22 19:17:37 +0100543static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500544{
545 /* Do a dummy read to flush writes. */
546 reg_read(ohci, OHCI1394_Version);
547}
548
Stefan Richterb14c3692011-06-21 15:24:26 +0200549/*
550 * Beware! read_phy_reg(), write_phy_reg(), update_phy_reg(), and
551 * read_paged_phy_reg() require the caller to hold ohci->phy_reg_mutex.
552 * In other words, only use ohci_read_phy_reg() and ohci_update_phy_reg()
553 * directly. Exceptions are intrinsically serialized contexts like pci_probe.
554 */
Stefan Richter35d999b2010-04-10 16:04:56 +0200555static int read_phy_reg(struct fw_ohci *ohci, int addr)
Kristian Høgsberged568912006-12-19 19:58:35 -0500556{
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200557 u32 val;
Stefan Richter35d999b2010-04-10 16:04:56 +0200558 int i;
Kristian Høgsberged568912006-12-19 19:58:35 -0500559
560 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200561 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200562 val = reg_read(ohci, OHCI1394_PhyControl);
Stefan Richter215fa442011-06-22 21:05:08 +0200563 if (!~val)
564 return -ENODEV; /* Card was ejected. */
565
Stefan Richter35d999b2010-04-10 16:04:56 +0200566 if (val & OHCI1394_PhyControl_ReadDone)
567 return OHCI1394_PhyControl_ReadData(val);
568
Clemens Ladisch153e3972010-06-10 08:22:07 +0200569 /*
570 * Try a few times without waiting. Sleeping is necessary
571 * only when the link/PHY interface is busy.
572 */
573 if (i >= 3)
574 msleep(1);
Kristian Høgsberged568912006-12-19 19:58:35 -0500575 }
Stefan Richter64d21722011-12-20 21:32:46 +0100576 dev_err(ohci->card.device, "failed to read phy reg\n");
Kristian Høgsberged568912006-12-19 19:58:35 -0500577
Stefan Richter35d999b2010-04-10 16:04:56 +0200578 return -EBUSY;
579}
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200580
Stefan Richter35d999b2010-04-10 16:04:56 +0200581static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
582{
583 int i;
584
585 reg_write(ohci, OHCI1394_PhyControl,
586 OHCI1394_PhyControl_Write(addr, val));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200587 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200588 val = reg_read(ohci, OHCI1394_PhyControl);
Stefan Richter215fa442011-06-22 21:05:08 +0200589 if (!~val)
590 return -ENODEV; /* Card was ejected. */
591
Stefan Richter35d999b2010-04-10 16:04:56 +0200592 if (!(val & OHCI1394_PhyControl_WritePending))
593 return 0;
594
Clemens Ladisch153e3972010-06-10 08:22:07 +0200595 if (i >= 3)
596 msleep(1);
Stefan Richter35d999b2010-04-10 16:04:56 +0200597 }
Stefan Richter64d21722011-12-20 21:32:46 +0100598 dev_err(ohci->card.device, "failed to write phy reg\n");
Stefan Richter35d999b2010-04-10 16:04:56 +0200599
600 return -EBUSY;
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200601}
602
Stefan Richter02d37be2010-07-08 16:09:06 +0200603static int update_phy_reg(struct fw_ohci *ohci, int addr,
604 int clear_bits, int set_bits)
Kristian Høgsberged568912006-12-19 19:58:35 -0500605{
Stefan Richter02d37be2010-07-08 16:09:06 +0200606 int ret = read_phy_reg(ohci, addr);
Stefan Richter35d999b2010-04-10 16:04:56 +0200607 if (ret < 0)
608 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500609
Clemens Ladische7014da2010-04-01 16:40:18 +0200610 /*
611 * The interrupt status bits are cleared by writing a one bit.
612 * Avoid clearing them unless explicitly requested in set_bits.
613 */
614 if (addr == 5)
615 clear_bits |= PHY_INT_STATUS_BITS;
Kristian Høgsberged568912006-12-19 19:58:35 -0500616
Stefan Richter35d999b2010-04-10 16:04:56 +0200617 return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
Kristian Høgsberged568912006-12-19 19:58:35 -0500618}
619
Stefan Richter35d999b2010-04-10 16:04:56 +0200620static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200621{
Stefan Richter35d999b2010-04-10 16:04:56 +0200622 int ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200623
Stefan Richter02d37be2010-07-08 16:09:06 +0200624 ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
Stefan Richter35d999b2010-04-10 16:04:56 +0200625 if (ret < 0)
626 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200627
Stefan Richter35d999b2010-04-10 16:04:56 +0200628 return read_phy_reg(ohci, addr);
Kristian Høgsberged568912006-12-19 19:58:35 -0500629}
630
Stefan Richter02d37be2010-07-08 16:09:06 +0200631static int ohci_read_phy_reg(struct fw_card *card, int addr)
632{
633 struct fw_ohci *ohci = fw_ohci(card);
634 int ret;
635
636 mutex_lock(&ohci->phy_reg_mutex);
637 ret = read_phy_reg(ohci, addr);
638 mutex_unlock(&ohci->phy_reg_mutex);
639
640 return ret;
641}
642
Kristian Høgsberged568912006-12-19 19:58:35 -0500643static int ohci_update_phy_reg(struct fw_card *card, int addr,
644 int clear_bits, int set_bits)
645{
646 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter02d37be2010-07-08 16:09:06 +0200647 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500648
Stefan Richter02d37be2010-07-08 16:09:06 +0200649 mutex_lock(&ohci->phy_reg_mutex);
650 ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
651 mutex_unlock(&ohci->phy_reg_mutex);
Kristian Høgsberged568912006-12-19 19:58:35 -0500652
Stefan Richter02d37be2010-07-08 16:09:06 +0200653 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500654}
655
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100656static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
Kristian Høgsberged568912006-12-19 19:58:35 -0500657{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100658 return page_private(ctx->pages[i]);
659}
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500660
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100661static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
662{
663 struct descriptor *d;
664
665 d = &ctx->descriptors[index];
666 d->branch_address &= cpu_to_le32(~0xf);
667 d->res_count = cpu_to_le16(PAGE_SIZE);
668 d->transfer_status = 0;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500669
Stefan Richter071595e2010-07-27 13:20:33 +0200670 wmb(); /* finish init of new descriptors before branch_address update */
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100671 d = &ctx->descriptors[ctx->last_buffer_index];
672 d->branch_address |= cpu_to_le32(1);
673
674 ctx->last_buffer_index = index;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500675
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400676 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Clemens Ladisch837596a2010-10-25 11:42:42 +0200677}
678
Jay Fenlasona55709b2008-10-22 15:59:42 -0400679static void ar_context_release(struct ar_context *ctx)
680{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100681 unsigned int i;
Jay Fenlasona55709b2008-10-22 15:59:42 -0400682
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100683 if (ctx->buffer)
684 vm_unmap_ram(ctx->buffer, AR_BUFFERS + AR_WRAPAROUND_PAGES);
685
686 for (i = 0; i < AR_BUFFERS; i++)
687 if (ctx->pages[i]) {
688 dma_unmap_page(ctx->ohci->card.device,
689 ar_buffer_bus(ctx, i),
690 PAGE_SIZE, DMA_FROM_DEVICE);
691 __free_page(ctx->pages[i]);
692 }
693}
694
695static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
696{
Stefan Richter64d21722011-12-20 21:32:46 +0100697 struct fw_ohci *ohci = ctx->ohci;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100698
Stefan Richter64d21722011-12-20 21:32:46 +0100699 if (reg_read(ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
700 reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
701 flush_writes(ohci);
702
703 dev_err(ohci->card.device, "AR error: %s; DMA stopped\n",
704 error_msg);
Jay Fenlasona55709b2008-10-22 15:59:42 -0400705 }
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100706 /* FIXME: restart? */
707}
708
709static inline unsigned int ar_next_buffer_index(unsigned int index)
710{
711 return (index + 1) % AR_BUFFERS;
712}
713
714static inline unsigned int ar_prev_buffer_index(unsigned int index)
715{
716 return (index - 1 + AR_BUFFERS) % AR_BUFFERS;
717}
718
719static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
720{
721 return ar_next_buffer_index(ctx->last_buffer_index);
722}
723
724/*
725 * We search for the buffer that contains the last AR packet DMA data written
726 * by the controller.
727 */
728static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
729 unsigned int *buffer_offset)
730{
731 unsigned int i, next_i, last = ctx->last_buffer_index;
732 __le16 res_count, next_res_count;
733
734 i = ar_first_buffer_index(ctx);
735 res_count = ACCESS_ONCE(ctx->descriptors[i].res_count);
736
737 /* A buffer that is not yet completely filled must be the last one. */
738 while (i != last && res_count == 0) {
739
740 /* Peek at the next descriptor. */
741 next_i = ar_next_buffer_index(i);
742 rmb(); /* read descriptors in order */
743 next_res_count = ACCESS_ONCE(
744 ctx->descriptors[next_i].res_count);
745 /*
746 * If the next descriptor is still empty, we must stop at this
747 * descriptor.
748 */
749 if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
750 /*
751 * The exception is when the DMA data for one packet is
752 * split over three buffers; in this case, the middle
753 * buffer's descriptor might be never updated by the
754 * controller and look still empty, and we have to peek
755 * at the third one.
756 */
757 if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
758 next_i = ar_next_buffer_index(next_i);
759 rmb();
760 next_res_count = ACCESS_ONCE(
761 ctx->descriptors[next_i].res_count);
762 if (next_res_count != cpu_to_le16(PAGE_SIZE))
763 goto next_buffer_is_active;
764 }
765
766 break;
767 }
768
769next_buffer_is_active:
770 i = next_i;
771 res_count = next_res_count;
772 }
773
774 rmb(); /* read res_count before the DMA data */
775
776 *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
777 if (*buffer_offset > PAGE_SIZE) {
778 *buffer_offset = 0;
779 ar_context_abort(ctx, "corrupted descriptor");
780 }
781
782 return i;
783}
784
785static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
786 unsigned int end_buffer_index,
787 unsigned int end_buffer_offset)
788{
789 unsigned int i;
790
791 i = ar_first_buffer_index(ctx);
792 while (i != end_buffer_index) {
793 dma_sync_single_for_cpu(ctx->ohci->card.device,
794 ar_buffer_bus(ctx, i),
795 PAGE_SIZE, DMA_FROM_DEVICE);
796 i = ar_next_buffer_index(i);
797 }
798 if (end_buffer_offset > 0)
799 dma_sync_single_for_cpu(ctx->ohci->card.device,
800 ar_buffer_bus(ctx, i),
801 end_buffer_offset, DMA_FROM_DEVICE);
Jay Fenlasona55709b2008-10-22 15:59:42 -0400802}
803
Stefan Richter11bf20a2008-03-01 02:47:15 +0100804#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
805#define cond_le32_to_cpu(v) \
Stefan Richter4a635592010-02-21 17:58:01 +0100806 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
Stefan Richter11bf20a2008-03-01 02:47:15 +0100807#else
808#define cond_le32_to_cpu(v) le32_to_cpu(v)
809#endif
810
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500811static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500812{
Kristian Høgsberged568912006-12-19 19:58:35 -0500813 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500814 struct fw_packet p;
815 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100816 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500817
Stefan Richter11bf20a2008-03-01 02:47:15 +0100818 p.header[0] = cond_le32_to_cpu(buffer[0]);
819 p.header[1] = cond_le32_to_cpu(buffer[1]);
820 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500821
822 tcode = (p.header[0] >> 4) & 0x0f;
823 switch (tcode) {
824 case TCODE_WRITE_QUADLET_REQUEST:
825 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500826 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500827 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500828 p.payload_length = 0;
829 break;
830
831 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100832 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500833 p.header_length = 16;
834 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500835 break;
836
837 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500838 case TCODE_READ_BLOCK_RESPONSE:
839 case TCODE_LOCK_REQUEST:
840 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100841 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500842 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500843 p.payload_length = p.header[3] >> 16;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100844 if (p.payload_length > MAX_ASYNC_PAYLOAD) {
845 ar_context_abort(ctx, "invalid packet length");
846 return NULL;
847 }
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500848 break;
849
850 case TCODE_WRITE_RESPONSE:
851 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500852 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500853 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500854 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500855 break;
Stefan Richterccff9622008-05-31 19:36:06 +0200856
857 default:
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100858 ar_context_abort(ctx, "invalid tcode");
859 return NULL;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500860 }
861
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500862 p.payload = (void *) buffer + p.header_length;
863
864 /* FIXME: What to do about evt_* errors? */
865 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100866 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100867 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500868
Stefan Richter43286562008-03-11 21:22:26 +0100869 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500870 p.speed = (status >> 21) & 0x7;
871 p.timestamp = status & 0xffff;
872 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500873
Stefan Richter64d21722011-12-20 21:32:46 +0100874 log_ar_at_event(ohci, 'R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100875
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400876 /*
Stefan Richtera4dc0902010-08-28 14:21:26 +0200877 * Several controllers, notably from NEC and VIA, forget to
878 * write ack_complete status at PHY packet reception.
879 */
880 if (evt == OHCI1394_evt_no_status &&
881 (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
882 p.ack = ACK_COMPLETE;
883
884 /*
885 * The OHCI bus reset handler synthesizes a PHY packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500886 * the new generation number when a bus reset happens (see
887 * section 8.4.2.3). This helps us determine when a request
888 * was received and make sure we send the response in the same
889 * generation. We only need this for requests; for responses
890 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400891 * request.
Stefan Richterd34316a2008-04-12 22:31:25 +0200892 *
893 * Alas some chips sometimes emit bus reset packets with a
894 * wrong generation. We set the correct generation for these
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +0200895 * at a slightly incorrect time (in bus_reset_work).
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400896 */
Stefan Richterd34316a2008-04-12 22:31:25 +0200897 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter4a635592010-02-21 17:58:01 +0100898 if (!(ohci->quirks & QUIRK_RESET_PACKET))
Stefan Richterd34316a2008-04-12 22:31:25 +0200899 ohci->request_generation = (p.header[2] >> 16) & 0xff;
900 } else if (ctx == &ohci->ar_request_ctx) {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500901 fw_core_handle_request(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200902 } else {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500903 fw_core_handle_response(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200904 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500905
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500906 return buffer + length + 1;
907}
Kristian Høgsberged568912006-12-19 19:58:35 -0500908
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100909static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
910{
911 void *next;
912
913 while (p < end) {
914 next = handle_ar_packet(ctx, p);
915 if (!next)
916 return p;
917 p = next;
918 }
919
920 return p;
921}
922
923static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
924{
925 unsigned int i;
926
927 i = ar_first_buffer_index(ctx);
928 while (i != end_buffer) {
929 dma_sync_single_for_device(ctx->ohci->card.device,
930 ar_buffer_bus(ctx, i),
931 PAGE_SIZE, DMA_FROM_DEVICE);
932 ar_context_link_page(ctx, i);
933 i = ar_next_buffer_index(i);
934 }
935}
936
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500937static void ar_context_tasklet(unsigned long data)
938{
939 struct ar_context *ctx = (struct ar_context *)data;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100940 unsigned int end_buffer_index, end_buffer_offset;
941 void *p, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500942
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100943 p = ctx->pointer;
944 if (!p)
945 return;
Kristian Høgsberged568912006-12-19 19:58:35 -0500946
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100947 end_buffer_index = ar_search_last_active_buffer(ctx,
948 &end_buffer_offset);
949 ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
950 end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500951
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100952 if (end_buffer_index < ar_first_buffer_index(ctx)) {
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400953 /*
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100954 * The filled part of the overall buffer wraps around; handle
955 * all packets up to the buffer end here. If the last packet
956 * wraps around, its tail will be visible after the buffer end
957 * because the buffer start pages are mapped there again.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400958 */
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100959 void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
960 p = handle_ar_packets(ctx, p, buffer_end);
961 if (p < buffer_end)
962 goto error;
963 /* adjust p to point back into the actual buffer */
964 p -= AR_BUFFERS * PAGE_SIZE;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500965 }
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100966
967 p = handle_ar_packets(ctx, p, end);
968 if (p != end) {
969 if (p > end)
970 ar_context_abort(ctx, "inconsistent descriptor");
971 goto error;
972 }
973
974 ctx->pointer = p;
975 ar_recycle_buffers(ctx, end_buffer_index);
976
977 return;
978
979error:
980 ctx->pointer = NULL;
Kristian Høgsberged568912006-12-19 19:58:35 -0500981}
982
Clemens Ladischec766a72010-11-30 08:25:17 +0100983static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
984 unsigned int descriptors_offset, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500985{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100986 unsigned int i;
987 dma_addr_t dma_addr;
988 struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
989 struct descriptor *d;
Kristian Høgsberged568912006-12-19 19:58:35 -0500990
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500991 ctx->regs = regs;
992 ctx->ohci = ohci;
Kristian Høgsberged568912006-12-19 19:58:35 -0500993 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
994
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100995 for (i = 0; i < AR_BUFFERS; i++) {
996 ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
997 if (!ctx->pages[i])
998 goto out_of_memory;
999 dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
1000 0, PAGE_SIZE, DMA_FROM_DEVICE);
1001 if (dma_mapping_error(ohci->card.device, dma_addr)) {
1002 __free_page(ctx->pages[i]);
1003 ctx->pages[i] = NULL;
1004 goto out_of_memory;
1005 }
1006 set_page_private(ctx->pages[i], dma_addr);
1007 }
1008
1009 for (i = 0; i < AR_BUFFERS; i++)
1010 pages[i] = ctx->pages[i];
1011 for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
1012 pages[AR_BUFFERS + i] = ctx->pages[i];
1013 ctx->buffer = vm_map_ram(pages, AR_BUFFERS + AR_WRAPAROUND_PAGES,
Clemens Ladisch14271302011-01-13 10:12:17 +01001014 -1, PAGE_KERNEL);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001015 if (!ctx->buffer)
1016 goto out_of_memory;
1017
Clemens Ladischec766a72010-11-30 08:25:17 +01001018 ctx->descriptors = ohci->misc_buffer + descriptors_offset;
1019 ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001020
1021 for (i = 0; i < AR_BUFFERS; i++) {
1022 d = &ctx->descriptors[i];
1023 d->req_count = cpu_to_le16(PAGE_SIZE);
1024 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
1025 DESCRIPTOR_STATUS |
1026 DESCRIPTOR_BRANCH_ALWAYS);
1027 d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
1028 d->branch_address = cpu_to_le32(ctx->descriptors_bus +
1029 ar_next_buffer_index(i) * sizeof(struct descriptor));
1030 }
Kristian Høgsberg32b46092007-02-06 14:49:30 -05001031
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001032 return 0;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001033
1034out_of_memory:
1035 ar_context_release(ctx);
1036
1037 return -ENOMEM;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001038}
1039
1040static void ar_context_run(struct ar_context *ctx)
1041{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001042 unsigned int i;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001043
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001044 for (i = 0; i < AR_BUFFERS; i++)
1045 ar_context_link_page(ctx, i);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001046
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001047 ctx->pointer = ctx->buffer;
1048
1049 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001050 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberged568912006-12-19 19:58:35 -05001051}
Stefan Richter373b2ed2007-03-04 14:45:18 +01001052
Stefan Richter53dca512008-12-14 21:47:04 +01001053static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001054{
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001055 __le16 branch;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001056
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001057 branch = d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001058
1059 /* figure out which descriptor the branch address goes in */
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001060 if (z == 2 && branch == cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001061 return d;
1062 else
1063 return d + z - 1;
1064}
1065
Kristian Høgsberg30200732007-02-16 17:34:39 -05001066static void context_tasklet(unsigned long data)
1067{
1068 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001069 struct descriptor *d, *last;
1070 u32 address;
1071 int z;
David Moorefe5ca632008-01-06 17:21:41 -05001072 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001073
David Moorefe5ca632008-01-06 17:21:41 -05001074 desc = list_entry(ctx->buffer_list.next,
1075 struct descriptor_buffer, list);
1076 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001077 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -05001078 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001079 address = le32_to_cpu(last->branch_address);
1080 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -05001081 address &= ~0xf;
Clemens Ladischa572e682011-10-15 23:12:23 +02001082 ctx->current_bus = address;
David Moorefe5ca632008-01-06 17:21:41 -05001083
1084 /* If the branch address points to a buffer outside of the
1085 * current buffer, advance to the next buffer. */
1086 if (address < desc->buffer_bus ||
1087 address >= desc->buffer_bus + desc->used)
1088 desc = list_entry(desc->list.next,
1089 struct descriptor_buffer, list);
1090 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001091 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001092
1093 if (!ctx->callback(ctx, d, last))
1094 break;
1095
David Moorefe5ca632008-01-06 17:21:41 -05001096 if (old_desc != desc) {
1097 /* If we've advanced to the next buffer, move the
1098 * previous buffer to the free list. */
1099 unsigned long flags;
1100 old_desc->used = 0;
1101 spin_lock_irqsave(&ctx->ohci->lock, flags);
1102 list_move_tail(&old_desc->list, &ctx->buffer_list);
1103 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1104 }
1105 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001106 }
1107}
1108
David Moorefe5ca632008-01-06 17:21:41 -05001109/*
1110 * Allocate a new buffer and add it to the list of free buffers for this
1111 * context. Must be called with ohci->lock held.
1112 */
Stefan Richter53dca512008-12-14 21:47:04 +01001113static int context_add_buffer(struct context *ctx)
David Moorefe5ca632008-01-06 17:21:41 -05001114{
1115 struct descriptor_buffer *desc;
Stefan Richterf5101d582008-03-14 00:27:49 +01001116 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -05001117 int offset;
1118
1119 /*
1120 * 16MB of descriptors should be far more than enough for any DMA
1121 * program. This will catch run-away userspace or DoS attacks.
1122 */
1123 if (ctx->total_allocation >= 16*1024*1024)
1124 return -ENOMEM;
1125
1126 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
1127 &bus_addr, GFP_ATOMIC);
1128 if (!desc)
1129 return -ENOMEM;
1130
1131 offset = (void *)&desc->buffer - (void *)desc;
1132 desc->buffer_size = PAGE_SIZE - offset;
1133 desc->buffer_bus = bus_addr + offset;
1134 desc->used = 0;
1135
1136 list_add_tail(&desc->list, &ctx->buffer_list);
1137 ctx->total_allocation += PAGE_SIZE;
1138
1139 return 0;
1140}
1141
Stefan Richter53dca512008-12-14 21:47:04 +01001142static int context_init(struct context *ctx, struct fw_ohci *ohci,
1143 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001144{
1145 ctx->ohci = ohci;
1146 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -05001147 ctx->total_allocation = 0;
1148
1149 INIT_LIST_HEAD(&ctx->buffer_list);
1150 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001151 return -ENOMEM;
1152
David Moorefe5ca632008-01-06 17:21:41 -05001153 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
1154 struct descriptor_buffer, list);
1155
Kristian Høgsberg30200732007-02-16 17:34:39 -05001156 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
1157 ctx->callback = callback;
1158
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001159 /*
1160 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -05001161 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -05001162 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001163 */
David Moorefe5ca632008-01-06 17:21:41 -05001164 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
1165 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
1166 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
1167 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
1168 ctx->last = ctx->buffer_tail->buffer;
1169 ctx->prev = ctx->buffer_tail->buffer;
Andy Leisersonbe8dcab2013-04-24 09:10:32 -07001170 ctx->prev_z = 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001171
1172 return 0;
1173}
1174
Stefan Richter53dca512008-12-14 21:47:04 +01001175static void context_release(struct context *ctx)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001176{
1177 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -05001178 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001179
David Moorefe5ca632008-01-06 17:21:41 -05001180 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
1181 dma_free_coherent(card->device, PAGE_SIZE, desc,
1182 desc->buffer_bus -
1183 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -05001184}
1185
David Moorefe5ca632008-01-06 17:21:41 -05001186/* Must be called with ohci->lock held */
Stefan Richter53dca512008-12-14 21:47:04 +01001187static struct descriptor *context_get_descriptors(struct context *ctx,
1188 int z, dma_addr_t *d_bus)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001189{
David Moorefe5ca632008-01-06 17:21:41 -05001190 struct descriptor *d = NULL;
1191 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001192
David Moorefe5ca632008-01-06 17:21:41 -05001193 if (z * sizeof(*d) > desc->buffer_size)
1194 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001195
David Moorefe5ca632008-01-06 17:21:41 -05001196 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
1197 /* No room for the descriptor in this buffer, so advance to the
1198 * next one. */
1199
1200 if (desc->list.next == &ctx->buffer_list) {
1201 /* If there is no free buffer next in the list,
1202 * allocate one. */
1203 if (context_add_buffer(ctx) < 0)
1204 return NULL;
1205 }
1206 desc = list_entry(desc->list.next,
1207 struct descriptor_buffer, list);
1208 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001209 }
1210
David Moorefe5ca632008-01-06 17:21:41 -05001211 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001212 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -05001213 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001214
1215 return d;
1216}
1217
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001218static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001219{
1220 struct fw_ohci *ohci = ctx->ohci;
1221
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001222 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -05001223 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001224 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
1225 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Clemens Ladisch386a4152010-12-24 14:42:46 +01001226 ctx->running = true;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001227 flush_writes(ohci);
1228}
1229
1230static void context_append(struct context *ctx,
1231 struct descriptor *d, int z, int extra)
1232{
1233 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -05001234 struct descriptor_buffer *desc = ctx->buffer_tail;
Andy Leisersonbe8dcab2013-04-24 09:10:32 -07001235 struct descriptor *d_branch;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001236
David Moorefe5ca632008-01-06 17:21:41 -05001237 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001238
David Moorefe5ca632008-01-06 17:21:41 -05001239 desc->used += (z + extra) * sizeof(*d);
Stefan Richter071595e2010-07-27 13:20:33 +02001240
1241 wmb(); /* finish init of new descriptors before branch_address update */
Andy Leisersonbe8dcab2013-04-24 09:10:32 -07001242
1243 d_branch = find_branch_descriptor(ctx->prev, ctx->prev_z);
1244 d_branch->branch_address = cpu_to_le32(d_bus | z);
1245
1246 /*
1247 * VT6306 incorrectly checks only the single descriptor at the
1248 * CommandPtr when the wake bit is written, so if it's a
1249 * multi-descriptor block starting with an INPUT_MORE, put a copy of
1250 * the branch address in the first descriptor.
1251 *
1252 * Not doing this for transmit contexts since not sure how it interacts
1253 * with skip addresses.
1254 */
1255 if (unlikely(ctx->ohci->quirks & QUIRK_IR_WAKE) &&
1256 d_branch != ctx->prev &&
1257 (ctx->prev->control & cpu_to_le16(DESCRIPTOR_CMD)) ==
1258 cpu_to_le16(DESCRIPTOR_INPUT_MORE)) {
1259 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
1260 }
1261
1262 ctx->prev = d;
1263 ctx->prev_z = z;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001264}
1265
1266static void context_stop(struct context *ctx)
1267{
Stefan Richter64d21722011-12-20 21:32:46 +01001268 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001269 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001270 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001271
Stefan Richter64d21722011-12-20 21:32:46 +01001272 reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Clemens Ladisch386a4152010-12-24 14:42:46 +01001273 ctx->running = false;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001274
Stefan Richter9ef28cc2011-06-12 14:30:57 +02001275 for (i = 0; i < 1000; i++) {
Stefan Richter64d21722011-12-20 21:32:46 +01001276 reg = reg_read(ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001277 if ((reg & CONTEXT_ACTIVE) == 0)
Stefan Richterb0068542009-01-05 20:43:23 +01001278 return;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001279
Stefan Richter9ef28cc2011-06-12 14:30:57 +02001280 if (i)
1281 udelay(10);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001282 }
Stefan Richter64d21722011-12-20 21:32:46 +01001283 dev_err(ohci->card.device, "DMA context still active (0x%08x)\n", reg);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001284}
Kristian Høgsberged568912006-12-19 19:58:35 -05001285
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001286struct driver_data {
Clemens Ladischda289472011-04-11 09:57:54 +02001287 u8 inline_data[8];
Kristian Høgsberged568912006-12-19 19:58:35 -05001288 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001289};
1290
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001291/*
1292 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001293 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001294 * generation handling and locking around packet queue manipulation.
1295 */
Stefan Richter53dca512008-12-14 21:47:04 +01001296static int at_context_queue_packet(struct context *ctx,
1297 struct fw_packet *packet)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001298{
Kristian Høgsberged568912006-12-19 19:58:35 -05001299 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +02001300 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001301 struct driver_data *driver_data;
1302 struct descriptor *d, *last;
1303 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -05001304 int z, tcode;
1305
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001306 d = context_get_descriptors(ctx, 4, &d_bus);
1307 if (d == NULL) {
1308 packet->ack = RCODE_SEND_ERROR;
1309 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001310 }
1311
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001312 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001313 d[0].res_count = cpu_to_le16(packet->timestamp);
1314
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001315 /*
Adam Buchbinderb3834be2012-09-19 21:48:02 -04001316 * The DMA format for asynchronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -05001317 * from the IEEE1394 layout, so shift the fields around
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001318 * accordingly.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001319 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001320
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001321 tcode = (packet->header[0] >> 4) & 0x0f;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001322 header = (__le32 *) &d[1];
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001323 switch (tcode) {
1324 case TCODE_WRITE_QUADLET_REQUEST:
1325 case TCODE_WRITE_BLOCK_REQUEST:
1326 case TCODE_WRITE_RESPONSE:
1327 case TCODE_READ_QUADLET_REQUEST:
1328 case TCODE_READ_BLOCK_REQUEST:
1329 case TCODE_READ_QUADLET_RESPONSE:
1330 case TCODE_READ_BLOCK_RESPONSE:
1331 case TCODE_LOCK_REQUEST:
1332 case TCODE_LOCK_RESPONSE:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001333 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1334 (packet->speed << 16));
1335 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
1336 (packet->header[0] & 0xffff0000));
1337 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001338
Kristian Høgsberged568912006-12-19 19:58:35 -05001339 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001340 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001341 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001342 header[3] = (__force __le32) packet->header[3];
1343
1344 d[0].req_count = cpu_to_le16(packet->header_length);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001345 break;
1346
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001347 case TCODE_LINK_INTERNAL:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001348 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
1349 (packet->speed << 16));
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001350 header[1] = cpu_to_le32(packet->header[1]);
1351 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001352 d[0].req_count = cpu_to_le16(12);
Stefan Richtercc550212010-07-18 13:00:50 +02001353
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001354 if (is_ping_packet(&packet->header[1]))
Stefan Richtercc550212010-07-18 13:00:50 +02001355 d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001356 break;
1357
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001358 case TCODE_STREAM_DATA:
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001359 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1360 (packet->speed << 16));
1361 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1362 d[0].req_count = cpu_to_le16(8);
1363 break;
1364
1365 default:
1366 /* BUG(); */
1367 packet->ack = RCODE_SEND_ERROR;
1368 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001369 }
1370
Clemens Ladischda289472011-04-11 09:57:54 +02001371 BUILD_BUG_ON(sizeof(struct driver_data) > sizeof(struct descriptor));
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001372 driver_data = (struct driver_data *) &d[3];
1373 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -04001374 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001375
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001376 if (packet->payload_length > 0) {
Clemens Ladischda289472011-04-11 09:57:54 +02001377 if (packet->payload_length > sizeof(driver_data->inline_data)) {
1378 payload_bus = dma_map_single(ohci->card.device,
1379 packet->payload,
1380 packet->payload_length,
1381 DMA_TO_DEVICE);
1382 if (dma_mapping_error(ohci->card.device, payload_bus)) {
1383 packet->ack = RCODE_SEND_ERROR;
1384 return -1;
1385 }
1386 packet->payload_bus = payload_bus;
1387 packet->payload_mapped = true;
1388 } else {
1389 memcpy(driver_data->inline_data, packet->payload,
1390 packet->payload_length);
1391 payload_bus = d_bus + 3 * sizeof(*d);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001392 }
1393
1394 d[2].req_count = cpu_to_le16(packet->payload_length);
1395 d[2].data_address = cpu_to_le32(payload_bus);
1396 last = &d[2];
1397 z = 3;
1398 } else {
1399 last = &d[0];
1400 z = 2;
1401 }
1402
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001403 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1404 DESCRIPTOR_IRQ_ALWAYS |
1405 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001406
Stefan Richterb6258fc2011-02-26 15:08:35 +01001407 /* FIXME: Document how the locking works. */
1408 if (ohci->generation != packet->generation) {
Stefan Richter19593ff2009-10-14 20:40:10 +02001409 if (packet->payload_mapped)
Stefan Richterab88ca42007-08-29 19:40:28 +02001410 dma_unmap_single(ohci->card.device, payload_bus,
1411 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001412 packet->ack = RCODE_GENERATION;
1413 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001414 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001415
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001416 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -05001417
Clemens Ladischdd6254e2011-05-16 08:10:10 +02001418 if (ctx->running)
Clemens Ladisch13882a82011-05-02 09:33:56 +02001419 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Clemens Ladischdd6254e2011-05-16 08:10:10 +02001420 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001421 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -05001422
1423 return 0;
1424}
1425
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001426static void at_context_flush(struct context *ctx)
1427{
1428 tasklet_disable(&ctx->tasklet);
1429
1430 ctx->flushing = true;
1431 context_tasklet((unsigned long)ctx);
1432 ctx->flushing = false;
1433
1434 tasklet_enable(&ctx->tasklet);
1435}
1436
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001437static int handle_at_packet(struct context *context,
1438 struct descriptor *d,
1439 struct descriptor *last)
1440{
1441 struct driver_data *driver_data;
1442 struct fw_packet *packet;
1443 struct fw_ohci *ohci = context->ohci;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001444 int evt;
1445
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001446 if (last->transfer_status == 0 && !context->flushing)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001447 /* This descriptor isn't done yet, stop iteration. */
1448 return 0;
1449
1450 driver_data = (struct driver_data *) &d[3];
1451 packet = driver_data->packet;
1452 if (packet == NULL)
1453 /* This packet was cancelled, just continue. */
1454 return 1;
1455
Stefan Richter19593ff2009-10-14 20:40:10 +02001456 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001457 dma_unmap_single(ohci->card.device, packet->payload_bus,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001458 packet->payload_length, DMA_TO_DEVICE);
1459
1460 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1461 packet->timestamp = le16_to_cpu(last->res_count);
1462
Stefan Richter64d21722011-12-20 21:32:46 +01001463 log_ar_at_event(ohci, 'T', packet->speed, packet->header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001464
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001465 switch (evt) {
1466 case OHCI1394_evt_timeout:
1467 /* Async response transmit timed out. */
1468 packet->ack = RCODE_CANCELLED;
1469 break;
1470
1471 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001472 /*
1473 * The packet was flushed should give same error as
1474 * when we try to use a stale generation count.
1475 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001476 packet->ack = RCODE_GENERATION;
1477 break;
1478
1479 case OHCI1394_evt_missing_ack:
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001480 if (context->flushing)
1481 packet->ack = RCODE_GENERATION;
1482 else {
1483 /*
1484 * Using a valid (current) generation count, but the
1485 * node is not on the bus or not sending acks.
1486 */
1487 packet->ack = RCODE_NO_ACK;
1488 }
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001489 break;
1490
1491 case ACK_COMPLETE + 0x10:
1492 case ACK_PENDING + 0x10:
1493 case ACK_BUSY_X + 0x10:
1494 case ACK_BUSY_A + 0x10:
1495 case ACK_BUSY_B + 0x10:
1496 case ACK_DATA_ERROR + 0x10:
1497 case ACK_TYPE_ERROR + 0x10:
1498 packet->ack = evt - 0x10;
1499 break;
1500
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001501 case OHCI1394_evt_no_status:
1502 if (context->flushing) {
1503 packet->ack = RCODE_GENERATION;
1504 break;
1505 }
1506 /* fall through */
1507
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001508 default:
1509 packet->ack = RCODE_SEND_ERROR;
1510 break;
1511 }
1512
1513 packet->callback(packet, &ohci->card, packet->ack);
1514
1515 return 1;
1516}
1517
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001518#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1519#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1520#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1521#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1522#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001523
Stefan Richter53dca512008-12-14 21:47:04 +01001524static void handle_local_rom(struct fw_ohci *ohci,
1525 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001526{
1527 struct fw_packet response;
1528 int tcode, length, i;
1529
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001530 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001531 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001532 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001533 else
1534 length = 4;
1535
1536 i = csr - CSR_CONFIG_ROM;
1537 if (i + length > CONFIG_ROM_SIZE) {
1538 fw_fill_response(&response, packet->header,
1539 RCODE_ADDRESS_ERROR, NULL, 0);
1540 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1541 fw_fill_response(&response, packet->header,
1542 RCODE_TYPE_ERROR, NULL, 0);
1543 } else {
1544 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1545 (void *) ohci->config_rom + i, length);
1546 }
1547
1548 fw_core_handle_response(&ohci->card, &response);
1549}
1550
Stefan Richter53dca512008-12-14 21:47:04 +01001551static void handle_local_lock(struct fw_ohci *ohci,
1552 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001553{
1554 struct fw_packet response;
Clemens Ladische1393662010-04-12 10:35:44 +02001555 int tcode, length, ext_tcode, sel, try;
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001556 __be32 *payload, lock_old;
1557 u32 lock_arg, lock_data;
1558
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001559 tcode = HEADER_GET_TCODE(packet->header[0]);
1560 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001561 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001562 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001563
1564 if (tcode == TCODE_LOCK_REQUEST &&
1565 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1566 lock_arg = be32_to_cpu(payload[0]);
1567 lock_data = be32_to_cpu(payload[1]);
1568 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1569 lock_arg = 0;
1570 lock_data = 0;
1571 } else {
1572 fw_fill_response(&response, packet->header,
1573 RCODE_TYPE_ERROR, NULL, 0);
1574 goto out;
1575 }
1576
1577 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1578 reg_write(ohci, OHCI1394_CSRData, lock_data);
1579 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1580 reg_write(ohci, OHCI1394_CSRControl, sel);
1581
Clemens Ladische1393662010-04-12 10:35:44 +02001582 for (try = 0; try < 20; try++)
1583 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
1584 lock_old = cpu_to_be32(reg_read(ohci,
1585 OHCI1394_CSRData));
1586 fw_fill_response(&response, packet->header,
1587 RCODE_COMPLETE,
1588 &lock_old, sizeof(lock_old));
1589 goto out;
1590 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001591
Stefan Richter64d21722011-12-20 21:32:46 +01001592 dev_err(ohci->card.device, "swap not done (CSR lock timeout)\n");
Clemens Ladische1393662010-04-12 10:35:44 +02001593 fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
1594
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001595 out:
1596 fw_core_handle_response(&ohci->card, &response);
1597}
1598
Stefan Richter53dca512008-12-14 21:47:04 +01001599static void handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001600{
Clemens Ladisch26082032010-04-12 10:35:30 +02001601 u64 offset, csr;
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001602
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001603 if (ctx == &ctx->ohci->at_request_ctx) {
1604 packet->ack = ACK_PENDING;
1605 packet->callback(packet, &ctx->ohci->card, packet->ack);
1606 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001607
1608 offset =
1609 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001610 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001611 packet->header[2];
1612 csr = offset - CSR_REGISTER_BASE;
1613
1614 /* Handle config rom reads. */
1615 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1616 handle_local_rom(ctx->ohci, packet, csr);
1617 else switch (csr) {
1618 case CSR_BUS_MANAGER_ID:
1619 case CSR_BANDWIDTH_AVAILABLE:
1620 case CSR_CHANNELS_AVAILABLE_HI:
1621 case CSR_CHANNELS_AVAILABLE_LO:
1622 handle_local_lock(ctx->ohci, packet, csr);
1623 break;
1624 default:
1625 if (ctx == &ctx->ohci->at_request_ctx)
1626 fw_core_handle_request(&ctx->ohci->card, packet);
1627 else
1628 fw_core_handle_response(&ctx->ohci->card, packet);
1629 break;
1630 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001631
1632 if (ctx == &ctx->ohci->at_response_ctx) {
1633 packet->ack = ACK_COMPLETE;
1634 packet->callback(packet, &ctx->ohci->card, packet->ack);
1635 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001636}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001637
Stefan Richter53dca512008-12-14 21:47:04 +01001638static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001639{
Kristian Høgsberged568912006-12-19 19:58:35 -05001640 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001641 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001642
1643 spin_lock_irqsave(&ctx->ohci->lock, flags);
1644
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001645 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001646 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001647 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1648 handle_local_request(ctx, packet);
1649 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001650 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001651
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001652 ret = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001653 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1654
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001655 if (ret < 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001656 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001657
Kristian Høgsberged568912006-12-19 19:58:35 -05001658}
1659
Clemens Ladischf117a3e2011-01-10 17:21:35 +01001660static void detect_dead_context(struct fw_ohci *ohci,
1661 const char *name, unsigned int regs)
1662{
1663 u32 ctl;
1664
1665 ctl = reg_read(ohci, CONTROL_SET(regs));
Stefan Richtercfda62b2012-03-04 21:34:21 +01001666 if (ctl & CONTEXT_DEAD)
Stefan Richter64d21722011-12-20 21:32:46 +01001667 dev_err(ohci->card.device,
1668 "DMA context %s has stopped, error code: %s\n",
1669 name, evts[ctl & 0x1f]);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01001670}
1671
1672static void handle_dead_contexts(struct fw_ohci *ohci)
1673{
1674 unsigned int i;
1675 char name[8];
1676
1677 detect_dead_context(ohci, "ATReq", OHCI1394_AsReqTrContextBase);
1678 detect_dead_context(ohci, "ATRsp", OHCI1394_AsRspTrContextBase);
1679 detect_dead_context(ohci, "ARReq", OHCI1394_AsReqRcvContextBase);
1680 detect_dead_context(ohci, "ARRsp", OHCI1394_AsRspRcvContextBase);
1681 for (i = 0; i < 32; ++i) {
1682 if (!(ohci->it_context_support & (1 << i)))
1683 continue;
1684 sprintf(name, "IT%u", i);
1685 detect_dead_context(ohci, name, OHCI1394_IsoXmitContextBase(i));
1686 }
1687 for (i = 0; i < 32; ++i) {
1688 if (!(ohci->ir_context_support & (1 << i)))
1689 continue;
1690 sprintf(name, "IR%u", i);
1691 detect_dead_context(ohci, name, OHCI1394_IsoRcvContextBase(i));
1692 }
1693 /* TODO: maybe try to flush and restart the dead contexts */
1694}
1695
Clemens Ladischa48777e2010-06-10 08:33:07 +02001696static u32 cycle_timer_ticks(u32 cycle_timer)
1697{
1698 u32 ticks;
1699
1700 ticks = cycle_timer & 0xfff;
1701 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1702 ticks += (3072 * 8000) * (cycle_timer >> 25);
1703
1704 return ticks;
1705}
1706
1707/*
1708 * Some controllers exhibit one or more of the following bugs when updating the
1709 * iso cycle timer register:
1710 * - When the lowest six bits are wrapping around to zero, a read that happens
1711 * at the same time will return garbage in the lowest ten bits.
1712 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1713 * not incremented for about 60 ns.
1714 * - Occasionally, the entire register reads zero.
1715 *
1716 * To catch these, we read the register three times and ensure that the
1717 * difference between each two consecutive reads is approximately the same, i.e.
1718 * less than twice the other. Furthermore, any negative difference indicates an
1719 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1720 * execute, so we have enough precision to compute the ratio of the differences.)
1721 */
1722static u32 get_cycle_time(struct fw_ohci *ohci)
1723{
1724 u32 c0, c1, c2;
1725 u32 t0, t1, t2;
1726 s32 diff01, diff12;
1727 int i;
1728
1729 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1730
1731 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
1732 i = 0;
1733 c1 = c2;
1734 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1735 do {
1736 c0 = c1;
1737 c1 = c2;
1738 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1739 t0 = cycle_timer_ticks(c0);
1740 t1 = cycle_timer_ticks(c1);
1741 t2 = cycle_timer_ticks(c2);
1742 diff01 = t1 - t0;
1743 diff12 = t2 - t1;
1744 } while ((diff01 <= 0 || diff12 <= 0 ||
1745 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1746 && i++ < 20);
1747 }
1748
1749 return c2;
1750}
1751
1752/*
1753 * This function has to be called at least every 64 seconds. The bus_time
1754 * field stores not only the upper 25 bits of the BUS_TIME register but also
1755 * the most significant bit of the cycle timer in bit 6 so that we can detect
1756 * changes in this bit.
1757 */
1758static u32 update_bus_time(struct fw_ohci *ohci)
1759{
1760 u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
1761
Clemens Ladisch9d60ef22012-05-24 19:29:19 +02001762 if (unlikely(!ohci->bus_time_running)) {
1763 reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_cycle64Seconds);
1764 ohci->bus_time = (lower_32_bits(get_seconds()) & ~0x7f) |
1765 (cycle_time_seconds & 0x40);
1766 ohci->bus_time_running = true;
1767 }
1768
Clemens Ladischa48777e2010-06-10 08:33:07 +02001769 if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
1770 ohci->bus_time += 0x40;
1771
1772 return ohci->bus_time | cycle_time_seconds;
1773}
1774
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001775static int get_status_for_port(struct fw_ohci *ohci, int port_index)
1776{
1777 int reg;
1778
1779 mutex_lock(&ohci->phy_reg_mutex);
1780 reg = write_phy_reg(ohci, 7, port_index);
Stefan Richter28897fb2011-09-19 00:17:37 +02001781 if (reg >= 0)
1782 reg = read_phy_reg(ohci, 8);
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001783 mutex_unlock(&ohci->phy_reg_mutex);
1784 if (reg < 0)
1785 return reg;
1786
1787 switch (reg & 0x0f) {
1788 case 0x06:
1789 return 2; /* is child node (connected to parent node) */
1790 case 0x0e:
1791 return 3; /* is parent node (connected to child node) */
1792 }
1793 return 1; /* not connected */
1794}
1795
1796static int get_self_id_pos(struct fw_ohci *ohci, u32 self_id,
1797 int self_id_count)
1798{
1799 int i;
1800 u32 entry;
Stefan Richter28897fb2011-09-19 00:17:37 +02001801
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001802 for (i = 0; i < self_id_count; i++) {
1803 entry = ohci->self_id_buffer[i];
1804 if ((self_id & 0xff000000) == (entry & 0xff000000))
1805 return -1;
1806 if ((self_id & 0xff000000) < (entry & 0xff000000))
1807 return i;
1808 }
1809 return i;
1810}
1811
Stephan Gatzka52439d62012-09-03 21:17:50 +02001812static int initiated_reset(struct fw_ohci *ohci)
1813{
1814 int reg;
1815 int ret = 0;
1816
1817 mutex_lock(&ohci->phy_reg_mutex);
1818 reg = write_phy_reg(ohci, 7, 0xe0); /* Select page 7 */
1819 if (reg >= 0) {
1820 reg = read_phy_reg(ohci, 8);
1821 reg |= 0x40;
1822 reg = write_phy_reg(ohci, 8, reg); /* set PMODE bit */
1823 if (reg >= 0) {
1824 reg = read_phy_reg(ohci, 12); /* read register 12 */
1825 if (reg >= 0) {
1826 if ((reg & 0x08) == 0x08) {
1827 /* bit 3 indicates "initiated reset" */
1828 ret = 0x2;
1829 }
1830 }
1831 }
1832 }
1833 mutex_unlock(&ohci->phy_reg_mutex);
1834 return ret;
1835}
1836
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001837/*
Stefan Richter28897fb2011-09-19 00:17:37 +02001838 * TI TSB82AA2B and TSB12LV26 do not receive the selfID of a locally
1839 * attached TSB41BA3D phy; see http://www.ti.com/litv/pdf/sllz059.
1840 * Construct the selfID from phy register contents.
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001841 */
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001842static int find_and_insert_self_id(struct fw_ohci *ohci, int self_id_count)
1843{
Stefan Richter28897fb2011-09-19 00:17:37 +02001844 int reg, i, pos, status;
1845 /* link active 1, speed 3, bridge 0, contender 1, more packets 0 */
1846 u32 self_id = 0x8040c800;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001847
1848 reg = reg_read(ohci, OHCI1394_NodeID);
1849 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter64d21722011-12-20 21:32:46 +01001850 dev_notice(ohci->card.device,
1851 "node ID not valid, new bus reset in progress\n");
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001852 return -EBUSY;
1853 }
1854 self_id |= ((reg & 0x3f) << 24); /* phy ID */
1855
Stefan Richter28897fb2011-09-19 00:17:37 +02001856 reg = ohci_read_phy_reg(&ohci->card, 4);
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001857 if (reg < 0)
1858 return reg;
1859 self_id |= ((reg & 0x07) << 8); /* power class */
1860
Stefan Richter28897fb2011-09-19 00:17:37 +02001861 reg = ohci_read_phy_reg(&ohci->card, 1);
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001862 if (reg < 0)
1863 return reg;
1864 self_id |= ((reg & 0x3f) << 16); /* gap count */
1865
1866 for (i = 0; i < 3; i++) {
1867 status = get_status_for_port(ohci, i);
1868 if (status < 0)
1869 return status;
1870 self_id |= ((status & 0x3) << (6 - (i * 2)));
1871 }
1872
Stephan Gatzka52439d62012-09-03 21:17:50 +02001873 self_id |= initiated_reset(ohci);
1874
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001875 pos = get_self_id_pos(ohci, self_id, self_id_count);
1876 if (pos >= 0) {
1877 memmove(&(ohci->self_id_buffer[pos+1]),
1878 &(ohci->self_id_buffer[pos]),
1879 (self_id_count - pos) * sizeof(*ohci->self_id_buffer));
1880 ohci->self_id_buffer[pos] = self_id;
1881 self_id_count++;
1882 }
1883 return self_id_count;
1884}
1885
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02001886static void bus_reset_work(struct work_struct *work)
Kristian Høgsberged568912006-12-19 19:58:35 -05001887{
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02001888 struct fw_ohci *ohci =
1889 container_of(work, struct fw_ohci, bus_reset_work);
Stefan Richterd713dfa2012-04-09 21:39:53 +02001890 int self_id_count, generation, new_generation, i, j;
1891 u32 reg;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001892 void *free_rom = NULL;
1893 dma_addr_t free_rom_bus = 0;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02001894 bool is_new_root;
Kristian Høgsberged568912006-12-19 19:58:35 -05001895
1896 reg = reg_read(ohci, OHCI1394_NodeID);
1897 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter64d21722011-12-20 21:32:46 +01001898 dev_notice(ohci->card.device,
1899 "node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001900 return;
1901 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001902 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
Stefan Richter64d21722011-12-20 21:32:46 +01001903 dev_notice(ohci->card.device, "malconfigured bus\n");
Stefan Richter02ff8f82007-08-30 00:11:40 +02001904 return;
1905 }
1906 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1907 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001908
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02001909 is_new_root = (reg & OHCI1394_NodeID_root) != 0;
1910 if (!(ohci->is_root && is_new_root))
1911 reg_write(ohci, OHCI1394_LinkControlSet,
1912 OHCI1394_LinkControl_cycleMaster);
1913 ohci->is_root = is_new_root;
1914
Stefan Richterc8a9a492008-03-19 21:40:32 +01001915 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1916 if (reg & OHCI1394_SelfIDCount_selfIDError) {
Stefan Richter64d21722011-12-20 21:32:46 +01001917 dev_notice(ohci->card.device, "inconsistent self IDs\n");
Stefan Richterc8a9a492008-03-19 21:40:32 +01001918 return;
1919 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001920 /*
1921 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001922 * bytes in the self ID receive buffer. Since we also receive
1923 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001924 * bit extra to get the actual number of self IDs.
1925 */
Stefan Richter928ec5f2009-09-06 18:49:17 +02001926 self_id_count = (reg >> 3) & 0xff;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001927
1928 if (self_id_count > 252) {
Stefan Richter64d21722011-12-20 21:32:46 +01001929 dev_notice(ohci->card.device, "inconsistent self IDs\n");
Stefan Richter016bf3d2008-03-19 22:05:02 +01001930 return;
1931 }
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001932
Stefan Richter11bf20a2008-03-01 02:47:15 +01001933 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001934 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001935
1936 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richterc8a9a492008-03-19 21:40:32 +01001937 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
Clemens Ladisch32eaeae2011-10-15 18:14:39 +02001938 /*
1939 * If the invalid data looks like a cycle start packet,
1940 * it's likely to be the result of the cycle master
1941 * having a wrong gap count. In this case, the self IDs
1942 * so far are valid and should be processed so that the
1943 * bus manager can then correct the gap count.
1944 */
1945 if (cond_le32_to_cpu(ohci->self_id_cpu[i])
1946 == 0xffff008f) {
Stefan Richter64d21722011-12-20 21:32:46 +01001947 dev_notice(ohci->card.device,
1948 "ignoring spurious self IDs\n");
Clemens Ladisch32eaeae2011-10-15 18:14:39 +02001949 self_id_count = j;
1950 break;
1951 } else {
Stefan Richter64d21722011-12-20 21:32:46 +01001952 dev_notice(ohci->card.device,
1953 "inconsistent self IDs\n");
Clemens Ladisch32eaeae2011-10-15 18:14:39 +02001954 return;
1955 }
Stefan Richterc8a9a492008-03-19 21:40:32 +01001956 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001957 ohci->self_id_buffer[j] =
1958 cond_le32_to_cpu(ohci->self_id_cpu[i]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001959 }
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001960
1961 if (ohci->quirks & QUIRK_TI_SLLZ059) {
1962 self_id_count = find_and_insert_self_id(ohci, self_id_count);
1963 if (self_id_count < 0) {
Stefan Richter64d21722011-12-20 21:32:46 +01001964 dev_notice(ohci->card.device,
1965 "could not construct local self ID\n");
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001966 return;
1967 }
1968 }
1969
1970 if (self_id_count == 0) {
Stefan Richter64d21722011-12-20 21:32:46 +01001971 dev_notice(ohci->card.device, "inconsistent self IDs\n");
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001972 return;
1973 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001974 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001975
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001976 /*
1977 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001978 * problem we face is that a new bus reset can start while we
1979 * read out the self IDs from the DMA buffer. If this happens,
1980 * the DMA buffer will be overwritten with new self IDs and we
1981 * will read out inconsistent data. The OHCI specification
1982 * (section 11.2) recommends a technique similar to
1983 * linux/seqlock.h, where we remember the generation of the
1984 * self IDs in the buffer before reading them out and compare
1985 * it to the current generation after reading them out. If
1986 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001987 * of self IDs.
1988 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001989
1990 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1991 if (new_generation != generation) {
Stefan Richter64d21722011-12-20 21:32:46 +01001992 dev_notice(ohci->card.device,
1993 "new bus reset, discarding self ids\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001994 return;
1995 }
1996
1997 /* FIXME: Document how the locking works. */
Stefan Richter8a8c4732012-04-09 21:40:33 +02001998 spin_lock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05001999
Clemens Ladisch82b662d2010-12-24 14:40:15 +01002000 ohci->generation = -1; /* prevent AT packet queueing */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002001 context_stop(&ohci->at_request_ctx);
2002 context_stop(&ohci->at_response_ctx);
Clemens Ladisch82b662d2010-12-24 14:40:15 +01002003
Stefan Richter8a8c4732012-04-09 21:40:33 +02002004 spin_unlock_irq(&ohci->lock);
Clemens Ladisch82b662d2010-12-24 14:40:15 +01002005
Stefan Richter78dec562011-01-01 15:15:40 +01002006 /*
2007 * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
2008 * packets in the AT queues and software needs to drain them.
2009 * Some OHCI 1.1 controllers (JMicron) apparently require this too.
2010 */
Clemens Ladisch82b662d2010-12-24 14:40:15 +01002011 at_context_flush(&ohci->at_request_ctx);
2012 at_context_flush(&ohci->at_response_ctx);
2013
Stefan Richter8a8c4732012-04-09 21:40:33 +02002014 spin_lock_irq(&ohci->lock);
Clemens Ladisch82b662d2010-12-24 14:40:15 +01002015
2016 ohci->generation = generation;
Kristian Høgsberged568912006-12-19 19:58:35 -05002017 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
2018
Stefan Richter4a635592010-02-21 17:58:01 +01002019 if (ohci->quirks & QUIRK_RESET_PACKET)
Stefan Richterd34316a2008-04-12 22:31:25 +02002020 ohci->request_generation = generation;
2021
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002022 /*
2023 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05002024 * have to do it under the spinlock also. If a new config rom
2025 * was set up before this reset, the old one is now no longer
2026 * in use and we can free it. Update the config rom pointers
2027 * to point to the current config rom and clear the
Thomas Weber88393162010-03-16 11:47:56 +01002028 * next_config_rom pointer so a new update can take place.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002029 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002030
2031 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002032 if (ohci->next_config_rom != ohci->config_rom) {
2033 free_rom = ohci->config_rom;
2034 free_rom_bus = ohci->config_rom_bus;
2035 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002036 ohci->config_rom = ohci->next_config_rom;
2037 ohci->config_rom_bus = ohci->next_config_rom_bus;
2038 ohci->next_config_rom = NULL;
2039
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002040 /*
2041 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05002042 * config_rom registers. Writing the header quadlet
2043 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002044 * do that last.
2045 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002046 reg_write(ohci, OHCI1394_BusOptions,
2047 be32_to_cpu(ohci->config_rom[2]));
Stefan Richter8e859732009-10-08 00:41:59 +02002048 ohci->config_rom[0] = ohci->next_header;
2049 reg_write(ohci, OHCI1394_ConfigROMhdr,
2050 be32_to_cpu(ohci->next_header));
Kristian Høgsberged568912006-12-19 19:58:35 -05002051 }
2052
Stefan Richter080de8c2008-02-28 20:54:43 +01002053#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
2054 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
2055 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
2056#endif
2057
Stefan Richter8a8c4732012-04-09 21:40:33 +02002058 spin_unlock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05002059
Stefan Richter4eaff7d2007-07-25 19:18:08 +02002060 if (free_rom)
2061 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2062 free_rom, free_rom_bus);
2063
Stefan Richter64d21722011-12-20 21:32:46 +01002064 log_selfids(ohci, generation, self_id_count);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01002065
Kristian Høgsberge636fe22007-01-26 00:38:04 -05002066 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Stefan Richterc8a94de2010-06-12 20:34:50 +02002067 self_id_count, ohci->self_id_buffer,
2068 ohci->csr_state_setclear_abdicate);
2069 ohci->csr_state_setclear_abdicate = false;
Kristian Høgsberged568912006-12-19 19:58:35 -05002070}
2071
2072static irqreturn_t irq_handler(int irq, void *data)
2073{
2074 struct fw_ohci *ohci = data;
Stefan Richter168cf9a2010-02-14 18:49:18 +01002075 u32 event, iso_event;
Kristian Høgsberged568912006-12-19 19:58:35 -05002076 int i;
2077
2078 event = reg_read(ohci, OHCI1394_IntEventClear);
2079
Stefan Richtera5159582007-06-09 19:31:14 +02002080 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05002081 return IRQ_NONE;
2082
Clemens Ladisch8327b372010-11-30 08:24:32 +01002083 /*
2084 * busReset and postedWriteErr must not be cleared yet
2085 * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
2086 */
2087 reg_write(ohci, OHCI1394_IntEventClear,
2088 event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
Stefan Richter64d21722011-12-20 21:32:46 +01002089 log_irqs(ohci, event);
Kristian Høgsberged568912006-12-19 19:58:35 -05002090
2091 if (event & OHCI1394_selfIDComplete)
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02002092 queue_work(fw_workqueue, &ohci->bus_reset_work);
Kristian Høgsberged568912006-12-19 19:58:35 -05002093
2094 if (event & OHCI1394_RQPkt)
2095 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
2096
2097 if (event & OHCI1394_RSPkt)
2098 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
2099
2100 if (event & OHCI1394_reqTxComplete)
2101 tasklet_schedule(&ohci->at_request_ctx.tasklet);
2102
2103 if (event & OHCI1394_respTxComplete)
2104 tasklet_schedule(&ohci->at_response_ctx.tasklet);
2105
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002106 if (event & OHCI1394_isochRx) {
2107 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
2108 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
Kristian Høgsberged568912006-12-19 19:58:35 -05002109
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002110 while (iso_event) {
2111 i = ffs(iso_event) - 1;
2112 tasklet_schedule(
2113 &ohci->ir_context_list[i].context.tasklet);
2114 iso_event &= ~(1 << i);
2115 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002116 }
2117
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002118 if (event & OHCI1394_isochTx) {
2119 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
2120 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
Kristian Høgsberged568912006-12-19 19:58:35 -05002121
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002122 while (iso_event) {
2123 i = ffs(iso_event) - 1;
2124 tasklet_schedule(
2125 &ohci->it_context_list[i].context.tasklet);
2126 iso_event &= ~(1 << i);
2127 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002128 }
2129
Jarod Wilson75f78322008-04-03 17:18:23 -04002130 if (unlikely(event & OHCI1394_regAccessFail))
Stefan Richter98466cc2012-03-04 14:24:31 +01002131 dev_err(ohci->card.device, "register access failure\n");
Jarod Wilson75f78322008-04-03 17:18:23 -04002132
Clemens Ladisch8327b372010-11-30 08:24:32 +01002133 if (unlikely(event & OHCI1394_postedWriteErr)) {
2134 reg_read(ohci, OHCI1394_PostedWriteAddressHi);
2135 reg_read(ohci, OHCI1394_PostedWriteAddressLo);
2136 reg_write(ohci, OHCI1394_IntEventClear,
2137 OHCI1394_postedWriteErr);
Stephan Gatzkaa74477d2011-09-26 21:44:30 +02002138 if (printk_ratelimit())
Stefan Richter64d21722011-12-20 21:32:46 +01002139 dev_err(ohci->card.device, "PCI posted write error\n");
Clemens Ladisch8327b372010-11-30 08:24:32 +01002140 }
Stefan Richtere524f6162007-08-20 21:58:30 +02002141
Stefan Richterbb9f2202007-12-22 22:14:52 +01002142 if (unlikely(event & OHCI1394_cycleTooLong)) {
2143 if (printk_ratelimit())
Stefan Richter64d21722011-12-20 21:32:46 +01002144 dev_notice(ohci->card.device,
2145 "isochronous cycle too long\n");
Stefan Richterbb9f2202007-12-22 22:14:52 +01002146 reg_write(ohci, OHCI1394_LinkControlSet,
2147 OHCI1394_LinkControl_cycleMaster);
2148 }
2149
Jay Fenlason5ed1f322009-11-17 12:29:17 -05002150 if (unlikely(event & OHCI1394_cycleInconsistent)) {
2151 /*
2152 * We need to clear this event bit in order to make
2153 * cycleMatch isochronous I/O work. In theory we should
2154 * stop active cycleMatch iso contexts now and restart
2155 * them at least two cycles later. (FIXME?)
2156 */
2157 if (printk_ratelimit())
Stefan Richter64d21722011-12-20 21:32:46 +01002158 dev_notice(ohci->card.device,
2159 "isochronous cycle inconsistent\n");
Jay Fenlason5ed1f322009-11-17 12:29:17 -05002160 }
2161
Clemens Ladischf117a3e2011-01-10 17:21:35 +01002162 if (unlikely(event & OHCI1394_unrecoverableError))
2163 handle_dead_contexts(ohci);
2164
Clemens Ladischa48777e2010-06-10 08:33:07 +02002165 if (event & OHCI1394_cycle64Seconds) {
2166 spin_lock(&ohci->lock);
2167 update_bus_time(ohci);
2168 spin_unlock(&ohci->lock);
Clemens Ladische597e982010-11-30 08:24:19 +01002169 } else
2170 flush_writes(ohci);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002171
Kristian Høgsberged568912006-12-19 19:58:35 -05002172 return IRQ_HANDLED;
2173}
2174
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002175static int software_reset(struct fw_ohci *ohci)
2176{
Stefan Richter9f426172011-07-03 17:39:26 +02002177 u32 val;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002178 int i;
2179
2180 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
Stefan Richter9f426172011-07-03 17:39:26 +02002181 for (i = 0; i < 500; i++) {
2182 val = reg_read(ohci, OHCI1394_HCControlSet);
2183 if (!~val)
2184 return -ENODEV; /* Card was ejected. */
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002185
Stefan Richter9f426172011-07-03 17:39:26 +02002186 if (!(val & OHCI1394_HCControl_softReset))
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002187 return 0;
Stefan Richter9f426172011-07-03 17:39:26 +02002188
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002189 msleep(1);
2190 }
2191
2192 return -EBUSY;
2193}
2194
Stefan Richter8e859732009-10-08 00:41:59 +02002195static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
2196{
2197 size_t size = length * 4;
2198
2199 memcpy(dest, src, size);
2200 if (size < CONFIG_ROM_SIZE)
2201 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
2202}
2203
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002204static int configure_1394a_enhancements(struct fw_ohci *ohci)
2205{
2206 bool enable_1394a;
Stefan Richter35d999b2010-04-10 16:04:56 +02002207 int ret, clear, set, offset;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002208
2209 /* Check if the driver should configure link and PHY. */
2210 if (!(reg_read(ohci, OHCI1394_HCControlSet) &
2211 OHCI1394_HCControl_programPhyEnable))
2212 return 0;
2213
2214 /* Paranoia: check whether the PHY supports 1394a, too. */
2215 enable_1394a = false;
Stefan Richter35d999b2010-04-10 16:04:56 +02002216 ret = read_phy_reg(ohci, 2);
2217 if (ret < 0)
2218 return ret;
2219 if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
2220 ret = read_paged_phy_reg(ohci, 1, 8);
2221 if (ret < 0)
2222 return ret;
2223 if (ret >= 1)
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002224 enable_1394a = true;
2225 }
2226
2227 if (ohci->quirks & QUIRK_NO_1394A)
2228 enable_1394a = false;
2229
2230 /* Configure PHY and link consistently. */
2231 if (enable_1394a) {
2232 clear = 0;
2233 set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2234 } else {
2235 clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2236 set = 0;
2237 }
Stefan Richter02d37be2010-07-08 16:09:06 +02002238 ret = update_phy_reg(ohci, 5, clear, set);
Stefan Richter35d999b2010-04-10 16:04:56 +02002239 if (ret < 0)
2240 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002241
2242 if (enable_1394a)
2243 offset = OHCI1394_HCControlSet;
2244 else
2245 offset = OHCI1394_HCControlClear;
2246 reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
2247
2248 /* Clean up: configuration has been taken care of. */
2249 reg_write(ohci, OHCI1394_HCControlClear,
2250 OHCI1394_HCControl_programPhyEnable);
2251
2252 return 0;
2253}
2254
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002255static int probe_tsb41ba3d(struct fw_ohci *ohci)
2256{
Stefan Richterb810e4a2011-09-19 09:29:30 +02002257 /* TI vendor ID = 0x080028, TSB41BA3D product ID = 0x833005 (sic) */
2258 static const u8 id[] = { 0x08, 0x00, 0x28, 0x83, 0x30, 0x05, };
2259 int reg, i;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002260
2261 reg = read_phy_reg(ohci, 2);
2262 if (reg < 0)
2263 return reg;
Stefan Richterb810e4a2011-09-19 09:29:30 +02002264 if ((reg & PHY_EXTENDED_REGISTERS) != PHY_EXTENDED_REGISTERS)
2265 return 0;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002266
Stefan Richterb810e4a2011-09-19 09:29:30 +02002267 for (i = ARRAY_SIZE(id) - 1; i >= 0; i--) {
2268 reg = read_paged_phy_reg(ohci, 1, i + 10);
2269 if (reg < 0)
2270 return reg;
2271 if (reg != id[i])
2272 return 0;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002273 }
Stefan Richterb810e4a2011-09-19 09:29:30 +02002274 return 1;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002275}
2276
Stefan Richter8e859732009-10-08 00:41:59 +02002277static int ohci_enable(struct fw_card *card,
2278 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05002279{
2280 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladisch9d60ef22012-05-24 19:29:19 +02002281 u32 lps, version, irqs;
Stefan Richter28897fb2011-09-19 00:17:37 +02002282 int i, ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05002283
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002284 if (software_reset(ohci)) {
Stefan Richter64d21722011-12-20 21:32:46 +01002285 dev_err(card->device, "failed to reset ohci card\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002286 return -EBUSY;
2287 }
2288
2289 /*
2290 * Now enable LPS, which we need in order to start accessing
2291 * most of the registers. In fact, on some cards (ALI M5251),
2292 * accessing registers in the SClk domain without LPS enabled
2293 * will lock up the machine. Wait 50msec to make sure we have
Jarod Wilson02214722008-03-28 10:02:50 -04002294 * full link enabled. However, with some cards (well, at least
2295 * a JMicron PCIe card), we have to try again sometimes.
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002296 */
2297 reg_write(ohci, OHCI1394_HCControlSet,
2298 OHCI1394_HCControl_LPS |
2299 OHCI1394_HCControl_postedWriteEnable);
2300 flush_writes(ohci);
Jarod Wilson02214722008-03-28 10:02:50 -04002301
2302 for (lps = 0, i = 0; !lps && i < 3; i++) {
2303 msleep(50);
2304 lps = reg_read(ohci, OHCI1394_HCControlSet) &
2305 OHCI1394_HCControl_LPS;
2306 }
2307
2308 if (!lps) {
Stefan Richter64d21722011-12-20 21:32:46 +01002309 dev_err(card->device, "failed to set Link Power Status\n");
Jarod Wilson02214722008-03-28 10:02:50 -04002310 return -EIO;
2311 }
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002312
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002313 if (ohci->quirks & QUIRK_TI_SLLZ059) {
Stefan Richter28897fb2011-09-19 00:17:37 +02002314 ret = probe_tsb41ba3d(ohci);
2315 if (ret < 0)
2316 return ret;
2317 if (ret)
Stefan Richter64d21722011-12-20 21:32:46 +01002318 dev_notice(card->device, "local TSB41BA3D phy\n");
Stefan Richter28897fb2011-09-19 00:17:37 +02002319 else
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002320 ohci->quirks &= ~QUIRK_TI_SLLZ059;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002321 }
2322
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002323 reg_write(ohci, OHCI1394_HCControlClear,
2324 OHCI1394_HCControl_noByteSwapData);
2325
Stefan Richteraffc9c22008-06-05 20:50:53 +02002326 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002327 reg_write(ohci, OHCI1394_LinkControlSet,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002328 OHCI1394_LinkControl_cycleTimerEnable |
2329 OHCI1394_LinkControl_cycleMaster);
2330
2331 reg_write(ohci, OHCI1394_ATRetries,
2332 OHCI1394_MAX_AT_REQ_RETRIES |
2333 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
Clemens Ladisch27a23292010-06-10 08:34:13 +02002334 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
2335 (200 << 16));
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002336
Clemens Ladisch9d60ef22012-05-24 19:29:19 +02002337 ohci->bus_time_running = false;
Clemens Ladischa48777e2010-06-10 08:33:07 +02002338
Clemens Ladische18907c2012-06-13 22:29:20 +02002339 for (i = 0; i < 32; i++)
2340 if (ohci->ir_context_support & (1 << i))
2341 reg_write(ohci, OHCI1394_IsoRcvContextControlClear(i),
2342 IR_CONTEXT_MULTI_CHANNEL_MODE);
2343
Clemens Ladische91b2782010-06-10 08:40:49 +02002344 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2345 if (version >= OHCI_VERSION_1_1) {
2346 reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
2347 0xfffffffe);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02002348 card->broadcast_channel_auto_allocated = true;
Clemens Ladische91b2782010-06-10 08:40:49 +02002349 }
2350
Clemens Ladischa1a11322010-06-10 08:35:06 +02002351 /* Get implemented bits of the priority arbitration request counter. */
2352 reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
2353 ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
2354 reg_write(ohci, OHCI1394_FairnessControl, 0);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02002355 card->priority_budget_implemented = ohci->pri_req_max != 0;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002356
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002357 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
2358 reg_write(ohci, OHCI1394_IntEventClear, ~0);
2359 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002360
Stefan Richter35d999b2010-04-10 16:04:56 +02002361 ret = configure_1394a_enhancements(ohci);
2362 if (ret < 0)
2363 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002364
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002365 /* Activate link_on bit and contender bit in our self ID packets.*/
Stefan Richter35d999b2010-04-10 16:04:56 +02002366 ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
2367 if (ret < 0)
2368 return ret;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002369
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002370 /*
2371 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05002372 * update mechanism described below in ohci_set_config_rom()
2373 * is not active. We have to update ConfigRomHeader and
2374 * BusOptions manually, and the write to ConfigROMmap takes
2375 * effect immediately. We tie this to the enabling of the
2376 * link, so we have a valid config rom before enabling - the
2377 * OHCI requires that ConfigROMhdr and BusOptions have valid
2378 * values before enabling.
2379 *
2380 * However, when the ConfigROMmap is written, some controllers
2381 * always read back quadlets 0 and 2 from the config rom to
2382 * the ConfigRomHeader and BusOptions registers on bus reset.
2383 * They shouldn't do that in this initial case where the link
2384 * isn't enabled. This means we have to use the same
2385 * workaround here, setting the bus header to 0 and then write
2386 * the right values in the bus reset tasklet.
2387 */
2388
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002389 if (config_rom) {
2390 ohci->next_config_rom =
2391 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2392 &ohci->next_config_rom_bus,
2393 GFP_KERNEL);
2394 if (ohci->next_config_rom == NULL)
2395 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002396
Stefan Richter8e859732009-10-08 00:41:59 +02002397 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002398 } else {
2399 /*
2400 * In the suspend case, config_rom is NULL, which
2401 * means that we just reuse the old config rom.
2402 */
2403 ohci->next_config_rom = ohci->config_rom;
2404 ohci->next_config_rom_bus = ohci->config_rom_bus;
2405 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002406
Stefan Richter8e859732009-10-08 00:41:59 +02002407 ohci->next_header = ohci->next_config_rom[0];
Kristian Høgsberged568912006-12-19 19:58:35 -05002408 ohci->next_config_rom[0] = 0;
2409 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002410 reg_write(ohci, OHCI1394_BusOptions,
2411 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05002412 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
2413
2414 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
2415
Stefan Richter148c7862010-06-05 11:46:49 +02002416 irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
2417 OHCI1394_RQPkt | OHCI1394_RSPkt |
2418 OHCI1394_isochTx | OHCI1394_isochRx |
2419 OHCI1394_postedWriteErr |
2420 OHCI1394_selfIDComplete |
2421 OHCI1394_regAccessFail |
Clemens Ladischf117a3e2011-01-10 17:21:35 +01002422 OHCI1394_cycleInconsistent |
2423 OHCI1394_unrecoverableError |
2424 OHCI1394_cycleTooLong |
Stefan Richter148c7862010-06-05 11:46:49 +02002425 OHCI1394_masterIntEnable;
2426 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
2427 irqs |= OHCI1394_busReset;
2428 reg_write(ohci, OHCI1394_IntMaskSet, irqs);
2429
Kristian Høgsberged568912006-12-19 19:58:35 -05002430 reg_write(ohci, OHCI1394_HCControlSet,
2431 OHCI1394_HCControl_linkEnable |
2432 OHCI1394_HCControl_BIBimageValid);
Clemens Ladischecf83282011-04-11 09:56:12 +02002433
2434 reg_write(ohci, OHCI1394_LinkControlSet,
2435 OHCI1394_LinkControl_rcvSelfID |
2436 OHCI1394_LinkControl_rcvPhyPkt);
2437
2438 ar_context_run(&ohci->ar_request_ctx);
Clemens Ladischdd6254e2011-05-16 08:10:10 +02002439 ar_context_run(&ohci->ar_response_ctx);
2440
2441 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002442
Stefan Richter02d37be2010-07-08 16:09:06 +02002443 /* We are ready to go, reset bus to finish initialization. */
2444 fw_schedule_bus_reset(&ohci->card, false, true);
Kristian Høgsberged568912006-12-19 19:58:35 -05002445
2446 return 0;
2447}
2448
Stefan Richter53dca512008-12-14 21:47:04 +01002449static int ohci_set_config_rom(struct fw_card *card,
Stefan Richter8e859732009-10-08 00:41:59 +02002450 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05002451{
2452 struct fw_ohci *ohci;
Kristian Høgsberged568912006-12-19 19:58:35 -05002453 __be32 *next_config_rom;
Stefan Richterf5101d582008-03-14 00:27:49 +01002454 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05002455
2456 ohci = fw_ohci(card);
2457
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002458 /*
2459 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05002460 * mechanism is a bit tricky, but easy enough to use. See
2461 * section 5.5.6 in the OHCI specification.
2462 *
2463 * The OHCI controller caches the new config rom address in a
2464 * shadow register (ConfigROMmapNext) and needs a bus reset
2465 * for the changes to take place. When the bus reset is
2466 * detected, the controller loads the new values for the
2467 * ConfigRomHeader and BusOptions registers from the specified
2468 * config rom and loads ConfigROMmap from the ConfigROMmapNext
2469 * shadow register. All automatically and atomically.
2470 *
2471 * Now, there's a twist to this story. The automatic load of
2472 * ConfigRomHeader and BusOptions doesn't honor the
2473 * noByteSwapData bit, so with a be32 config rom, the
2474 * controller will load be32 values in to these registers
2475 * during the atomic update, even on litte endian
2476 * architectures. The workaround we use is to put a 0 in the
2477 * header quadlet; 0 is endian agnostic and means that the
2478 * config rom isn't ready yet. In the bus reset tasklet we
2479 * then set up the real values for the two registers.
2480 *
2481 * We use ohci->lock to avoid racing with the code that sets
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02002482 * ohci->next_config_rom to NULL (see bus_reset_work).
Kristian Høgsberged568912006-12-19 19:58:35 -05002483 */
2484
2485 next_config_rom =
2486 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2487 &next_config_rom_bus, GFP_KERNEL);
2488 if (next_config_rom == NULL)
2489 return -ENOMEM;
2490
Stefan Richter8a8c4732012-04-09 21:40:33 +02002491 spin_lock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05002492
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002493 /*
2494 * If there is not an already pending config_rom update,
2495 * push our new allocation into the ohci->next_config_rom
2496 * and then mark the local variable as null so that we
2497 * won't deallocate the new buffer.
2498 *
2499 * OTOH, if there is a pending config_rom update, just
2500 * use that buffer with the new config_rom data, and
2501 * let this routine free the unused DMA allocation.
2502 */
2503
Kristian Høgsberged568912006-12-19 19:58:35 -05002504 if (ohci->next_config_rom == NULL) {
2505 ohci->next_config_rom = next_config_rom;
2506 ohci->next_config_rom_bus = next_config_rom_bus;
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002507 next_config_rom = NULL;
Kristian Høgsberged568912006-12-19 19:58:35 -05002508 }
2509
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002510 copy_config_rom(ohci->next_config_rom, config_rom, length);
2511
2512 ohci->next_header = config_rom[0];
2513 ohci->next_config_rom[0] = 0;
2514
2515 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
2516
Stefan Richter8a8c4732012-04-09 21:40:33 +02002517 spin_unlock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05002518
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002519 /* If we didn't use the DMA allocation, delete it. */
2520 if (next_config_rom != NULL)
2521 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2522 next_config_rom, next_config_rom_bus);
2523
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002524 /*
2525 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05002526 * effect. We clean up the old config rom memory and DMA
2527 * mappings in the bus reset tasklet, since the OHCI
2528 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002529 * takes effect.
2530 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002531
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002532 fw_schedule_bus_reset(&ohci->card, true, true);
2533
2534 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002535}
2536
2537static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
2538{
2539 struct fw_ohci *ohci = fw_ohci(card);
2540
2541 at_context_transmit(&ohci->at_request_ctx, packet);
2542}
2543
2544static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
2545{
2546 struct fw_ohci *ohci = fw_ohci(card);
2547
2548 at_context_transmit(&ohci->at_response_ctx, packet);
2549}
2550
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002551static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
2552{
2553 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002554 struct context *ctx = &ohci->at_request_ctx;
2555 struct driver_data *driver_data = packet->driver_data;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002556 int ret = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002557
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002558 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002559
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002560 if (packet->ack != 0)
2561 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002562
Stefan Richter19593ff2009-10-14 20:40:10 +02002563 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01002564 dma_unmap_single(ohci->card.device, packet->payload_bus,
2565 packet->payload_length, DMA_TO_DEVICE);
2566
Stefan Richter64d21722011-12-20 21:32:46 +01002567 log_ar_at_event(ohci, 'T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002568 driver_data->packet = NULL;
2569 packet->ack = RCODE_CANCELLED;
2570 packet->callback(packet, &ohci->card, packet->ack);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002571 ret = 0;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002572 out:
2573 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002574
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002575 return ret;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002576}
2577
Stefan Richter53dca512008-12-14 21:47:04 +01002578static int ohci_enable_phys_dma(struct fw_card *card,
2579 int node_id, int generation)
Kristian Høgsberged568912006-12-19 19:58:35 -05002580{
Stefan Richter080de8c2008-02-28 20:54:43 +01002581#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
2582 return 0;
2583#else
Kristian Høgsberged568912006-12-19 19:58:35 -05002584 struct fw_ohci *ohci = fw_ohci(card);
2585 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002586 int n, ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002587
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002588 /*
2589 * FIXME: Make sure this bitmask is cleared when we clear the busReset
2590 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
2591 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002592
2593 spin_lock_irqsave(&ohci->lock, flags);
2594
2595 if (ohci->generation != generation) {
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002596 ret = -ESTALE;
Kristian Høgsberged568912006-12-19 19:58:35 -05002597 goto out;
2598 }
2599
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002600 /*
2601 * Note, if the node ID contains a non-local bus ID, physical DMA is
2602 * enabled for _all_ nodes on remote buses.
2603 */
Stefan Richter907293d2007-01-23 21:11:43 +01002604
2605 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
2606 if (n < 32)
2607 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
2608 else
2609 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
2610
Kristian Høgsberged568912006-12-19 19:58:35 -05002611 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002612 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01002613 spin_unlock_irqrestore(&ohci->lock, flags);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002614
2615 return ret;
Stefan Richter080de8c2008-02-28 20:54:43 +01002616#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
Kristian Høgsberged568912006-12-19 19:58:35 -05002617}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002618
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002619static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002620{
2621 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002622 unsigned long flags;
2623 u32 value;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002624
Clemens Ladisch60d32972010-06-10 08:24:35 +02002625 switch (csr_offset) {
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002626 case CSR_STATE_CLEAR:
2627 case CSR_STATE_SET:
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002628 if (ohci->is_root &&
2629 (reg_read(ohci, OHCI1394_LinkControlSet) &
2630 OHCI1394_LinkControl_cycleMaster))
Stefan Richterc8a94de2010-06-12 20:34:50 +02002631 value = CSR_STATE_BIT_CMSTR;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002632 else
Stefan Richterc8a94de2010-06-12 20:34:50 +02002633 value = 0;
2634 if (ohci->csr_state_setclear_abdicate)
2635 value |= CSR_STATE_BIT_ABDICATE;
Stefan Richter4a9bde92010-02-20 22:24:43 +01002636
Stefan Richterc8a94de2010-06-12 20:34:50 +02002637 return value;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002638
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002639 case CSR_NODE_IDS:
2640 return reg_read(ohci, OHCI1394_NodeID) << 16;
2641
Clemens Ladisch60d32972010-06-10 08:24:35 +02002642 case CSR_CYCLE_TIME:
2643 return get_cycle_time(ohci);
2644
Clemens Ladischa48777e2010-06-10 08:33:07 +02002645 case CSR_BUS_TIME:
2646 /*
2647 * We might be called just after the cycle timer has wrapped
2648 * around but just before the cycle64Seconds handler, so we
2649 * better check here, too, if the bus time needs to be updated.
2650 */
2651 spin_lock_irqsave(&ohci->lock, flags);
2652 value = update_bus_time(ohci);
2653 spin_unlock_irqrestore(&ohci->lock, flags);
2654 return value;
2655
Clemens Ladisch27a23292010-06-10 08:34:13 +02002656 case CSR_BUSY_TIMEOUT:
2657 value = reg_read(ohci, OHCI1394_ATRetries);
2658 return (value >> 4) & 0x0ffff00f;
2659
Clemens Ladischa1a11322010-06-10 08:35:06 +02002660 case CSR_PRIORITY_BUDGET:
2661 return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
2662 (ohci->pri_req_max << 8);
2663
Clemens Ladisch60d32972010-06-10 08:24:35 +02002664 default:
2665 WARN_ON(1);
2666 return 0;
Clemens Ladischb6775322010-01-20 09:58:02 +01002667 }
Clemens Ladisch60d32972010-06-10 08:24:35 +02002668}
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002669
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002670static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002671{
2672 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002673 unsigned long flags;
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002674
2675 switch (csr_offset) {
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002676 case CSR_STATE_CLEAR:
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002677 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2678 reg_write(ohci, OHCI1394_LinkControlClear,
2679 OHCI1394_LinkControl_cycleMaster);
2680 flush_writes(ohci);
2681 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002682 if (value & CSR_STATE_BIT_ABDICATE)
2683 ohci->csr_state_setclear_abdicate = false;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002684 break;
2685
2686 case CSR_STATE_SET:
2687 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2688 reg_write(ohci, OHCI1394_LinkControlSet,
2689 OHCI1394_LinkControl_cycleMaster);
2690 flush_writes(ohci);
2691 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002692 if (value & CSR_STATE_BIT_ABDICATE)
2693 ohci->csr_state_setclear_abdicate = true;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002694 break;
2695
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002696 case CSR_NODE_IDS:
2697 reg_write(ohci, OHCI1394_NodeID, value >> 16);
2698 flush_writes(ohci);
2699 break;
2700
Clemens Ladisch9ab50712010-06-10 08:26:48 +02002701 case CSR_CYCLE_TIME:
2702 reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
2703 reg_write(ohci, OHCI1394_IntEventSet,
2704 OHCI1394_cycleInconsistent);
2705 flush_writes(ohci);
2706 break;
2707
Clemens Ladischa48777e2010-06-10 08:33:07 +02002708 case CSR_BUS_TIME:
2709 spin_lock_irqsave(&ohci->lock, flags);
Clemens Ladisch9d60ef22012-05-24 19:29:19 +02002710 ohci->bus_time = (update_bus_time(ohci) & 0x40) |
2711 (value & ~0x7f);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002712 spin_unlock_irqrestore(&ohci->lock, flags);
2713 break;
2714
Clemens Ladisch27a23292010-06-10 08:34:13 +02002715 case CSR_BUSY_TIMEOUT:
2716 value = (value & 0xf) | ((value & 0xf) << 4) |
2717 ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
2718 reg_write(ohci, OHCI1394_ATRetries, value);
2719 flush_writes(ohci);
2720 break;
2721
Clemens Ladischa1a11322010-06-10 08:35:06 +02002722 case CSR_PRIORITY_BUDGET:
2723 reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
2724 flush_writes(ohci);
2725 break;
2726
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002727 default:
2728 WARN_ON(1);
2729 break;
2730 }
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002731}
2732
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002733static void flush_iso_completions(struct iso_context *ctx)
David Moore1aa292b2008-07-22 23:23:40 -07002734{
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002735 ctx->base.callback.sc(&ctx->base, ctx->last_timestamp,
2736 ctx->header_length, ctx->header,
2737 ctx->base.callback_data);
2738 ctx->header_length = 0;
2739}
David Moore1aa292b2008-07-22 23:23:40 -07002740
Clemens Ladisch73864012012-03-18 19:04:05 +01002741static void copy_iso_headers(struct iso_context *ctx, const u32 *dma_hdr)
David Moore1aa292b2008-07-22 23:23:40 -07002742{
Clemens Ladisch73864012012-03-18 19:04:05 +01002743 u32 *ctx_hdr;
David Moore1aa292b2008-07-22 23:23:40 -07002744
Clemens Ladisch73864012012-03-18 19:04:05 +01002745 if (ctx->header_length + ctx->base.header_size > PAGE_SIZE)
Clemens Ladisch18d62712012-03-18 19:05:29 +01002746 flush_iso_completions(ctx);
David Moore1aa292b2008-07-22 23:23:40 -07002747
Clemens Ladisch73864012012-03-18 19:04:05 +01002748 ctx_hdr = ctx->header + ctx->header_length;
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002749 ctx->last_timestamp = (u16)le32_to_cpu((__force __le32)dma_hdr[0]);
David Moore1aa292b2008-07-22 23:23:40 -07002750
2751 /*
Clemens Ladisch32c507f2012-03-18 19:01:39 +01002752 * The two iso header quadlets are byteswapped to little
2753 * endian by the controller, but we want to present them
2754 * as big endian for consistency with the bus endianness.
David Moore1aa292b2008-07-22 23:23:40 -07002755 */
2756 if (ctx->base.header_size > 0)
Clemens Ladisch73864012012-03-18 19:04:05 +01002757 ctx_hdr[0] = swab32(dma_hdr[1]); /* iso packet header */
David Moore1aa292b2008-07-22 23:23:40 -07002758 if (ctx->base.header_size > 4)
Clemens Ladisch73864012012-03-18 19:04:05 +01002759 ctx_hdr[1] = swab32(dma_hdr[0]); /* timestamp */
David Moore1aa292b2008-07-22 23:23:40 -07002760 if (ctx->base.header_size > 8)
Clemens Ladisch73864012012-03-18 19:04:05 +01002761 memcpy(&ctx_hdr[2], &dma_hdr[2], ctx->base.header_size - 8);
David Moore1aa292b2008-07-22 23:23:40 -07002762 ctx->header_length += ctx->base.header_size;
2763}
2764
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002765static int handle_ir_packet_per_buffer(struct context *context,
2766 struct descriptor *d,
2767 struct descriptor *last)
2768{
2769 struct iso_context *ctx =
2770 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05002771 struct descriptor *pd;
Clemens Ladischa572e682011-10-15 23:12:23 +02002772 u32 buffer_dma;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002773
Stefan Richter872e3302010-07-29 18:19:22 +02002774 for (pd = d; pd <= last; pd++)
David Moorebcee8932007-12-19 15:26:38 -05002775 if (pd->transfer_status)
2776 break;
David Moorebcee8932007-12-19 15:26:38 -05002777 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002778 /* Descriptor(s) not done yet, stop iteration */
2779 return 0;
2780
Clemens Ladischa572e682011-10-15 23:12:23 +02002781 while (!(d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))) {
2782 d++;
2783 buffer_dma = le32_to_cpu(d->data_address);
2784 dma_sync_single_range_for_cpu(context->ohci->card.device,
2785 buffer_dma & PAGE_MASK,
2786 buffer_dma & ~PAGE_MASK,
2787 le16_to_cpu(d->req_count),
2788 DMA_FROM_DEVICE);
2789 }
2790
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002791 copy_iso_headers(ctx, (u32 *) (last + 1));
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002792
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002793 if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS))
2794 flush_iso_completions(ctx);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002795
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002796 return 1;
2797}
2798
Stefan Richter872e3302010-07-29 18:19:22 +02002799/* d == last because each descriptor block is only a single descriptor. */
2800static int handle_ir_buffer_fill(struct context *context,
2801 struct descriptor *d,
2802 struct descriptor *last)
2803{
2804 struct iso_context *ctx =
2805 container_of(context, struct iso_context, context);
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002806 unsigned int req_count, res_count, completed;
Clemens Ladischa572e682011-10-15 23:12:23 +02002807 u32 buffer_dma;
Stefan Richter872e3302010-07-29 18:19:22 +02002808
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002809 req_count = le16_to_cpu(last->req_count);
2810 res_count = le16_to_cpu(ACCESS_ONCE(last->res_count));
2811 completed = req_count - res_count;
2812 buffer_dma = le32_to_cpu(last->data_address);
2813
2814 if (completed > 0) {
2815 ctx->mc_buffer_bus = buffer_dma;
2816 ctx->mc_completed = completed;
2817 }
2818
2819 if (res_count != 0)
Stefan Richter872e3302010-07-29 18:19:22 +02002820 /* Descriptor(s) not done yet, stop iteration */
2821 return 0;
2822
Clemens Ladischa572e682011-10-15 23:12:23 +02002823 dma_sync_single_range_for_cpu(context->ohci->card.device,
2824 buffer_dma & PAGE_MASK,
2825 buffer_dma & ~PAGE_MASK,
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002826 completed, DMA_FROM_DEVICE);
Clemens Ladischa572e682011-10-15 23:12:23 +02002827
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002828 if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS)) {
Stefan Richter872e3302010-07-29 18:19:22 +02002829 ctx->base.callback.mc(&ctx->base,
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002830 buffer_dma + completed,
Stefan Richter872e3302010-07-29 18:19:22 +02002831 ctx->base.callback_data);
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002832 ctx->mc_completed = 0;
2833 }
Stefan Richter872e3302010-07-29 18:19:22 +02002834
2835 return 1;
2836}
2837
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002838static void flush_ir_buffer_fill(struct iso_context *ctx)
2839{
2840 dma_sync_single_range_for_cpu(ctx->context.ohci->card.device,
2841 ctx->mc_buffer_bus & PAGE_MASK,
2842 ctx->mc_buffer_bus & ~PAGE_MASK,
2843 ctx->mc_completed, DMA_FROM_DEVICE);
2844
2845 ctx->base.callback.mc(&ctx->base,
2846 ctx->mc_buffer_bus + ctx->mc_completed,
2847 ctx->base.callback_data);
2848 ctx->mc_completed = 0;
2849}
2850
Clemens Ladischa572e682011-10-15 23:12:23 +02002851static inline void sync_it_packet_for_cpu(struct context *context,
2852 struct descriptor *pd)
2853{
2854 __le16 control;
2855 u32 buffer_dma;
2856
2857 /* only packets beginning with OUTPUT_MORE* have data buffers */
2858 if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
2859 return;
2860
2861 /* skip over the OUTPUT_MORE_IMMEDIATE descriptor */
2862 pd += 2;
2863
2864 /*
2865 * If the packet has a header, the first OUTPUT_MORE/LAST descriptor's
2866 * data buffer is in the context program's coherent page and must not
2867 * be synced.
2868 */
2869 if ((le32_to_cpu(pd->data_address) & PAGE_MASK) ==
2870 (context->current_bus & PAGE_MASK)) {
2871 if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
2872 return;
2873 pd++;
2874 }
2875
2876 do {
2877 buffer_dma = le32_to_cpu(pd->data_address);
2878 dma_sync_single_range_for_cpu(context->ohci->card.device,
2879 buffer_dma & PAGE_MASK,
2880 buffer_dma & ~PAGE_MASK,
2881 le16_to_cpu(pd->req_count),
2882 DMA_TO_DEVICE);
2883 control = pd->control;
2884 pd++;
2885 } while (!(control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS)));
2886}
2887
Kristian Høgsberg30200732007-02-16 17:34:39 -05002888static int handle_it_packet(struct context *context,
2889 struct descriptor *d,
2890 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05002891{
Kristian Høgsberg30200732007-02-16 17:34:39 -05002892 struct iso_context *ctx =
2893 container_of(context, struct iso_context, context);
Jay Fenlason31769ce2009-11-21 00:05:56 +01002894 struct descriptor *pd;
Clemens Ladisch73864012012-03-18 19:04:05 +01002895 __be32 *ctx_hdr;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002896
Jay Fenlason31769ce2009-11-21 00:05:56 +01002897 for (pd = d; pd <= last; pd++)
2898 if (pd->transfer_status)
2899 break;
2900 if (pd > last)
2901 /* Descriptor(s) not done yet, stop iteration */
Kristian Høgsberg30200732007-02-16 17:34:39 -05002902 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002903
Clemens Ladischa572e682011-10-15 23:12:23 +02002904 sync_it_packet_for_cpu(context, d);
2905
Clemens Ladisch18d62712012-03-18 19:05:29 +01002906 if (ctx->header_length + 4 > PAGE_SIZE)
2907 flush_iso_completions(ctx);
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002908
Clemens Ladisch18d62712012-03-18 19:05:29 +01002909 ctx_hdr = ctx->header + ctx->header_length;
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002910 ctx->last_timestamp = le16_to_cpu(last->res_count);
Clemens Ladisch18d62712012-03-18 19:05:29 +01002911 /* Present this value as big-endian to match the receive code */
2912 *ctx_hdr = cpu_to_be32((le16_to_cpu(pd->transfer_status) << 16) |
2913 le16_to_cpu(pd->res_count));
2914 ctx->header_length += 4;
2915
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002916 if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS))
2917 flush_iso_completions(ctx);
2918
Kristian Høgsberg30200732007-02-16 17:34:39 -05002919 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05002920}
2921
Stefan Richter872e3302010-07-29 18:19:22 +02002922static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
2923{
2924 u32 hi = channels >> 32, lo = channels;
2925
2926 reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
2927 reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
2928 reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
2929 reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
2930 mmiowb();
2931 ohci->mc_channels = channels;
2932}
2933
Stefan Richter53dca512008-12-14 21:47:04 +01002934static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
Stefan Richter4817ed22008-12-21 16:39:46 +01002935 int type, int channel, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05002936{
2937 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter872e3302010-07-29 18:19:22 +02002938 struct iso_context *uninitialized_var(ctx);
2939 descriptor_callback_t uninitialized_var(callback);
2940 u64 *uninitialized_var(channels);
2941 u32 *uninitialized_var(mask), uninitialized_var(regs);
Stefan Richter872e3302010-07-29 18:19:22 +02002942 int index, ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05002943
Stefan Richter8a8c4732012-04-09 21:40:33 +02002944 spin_lock_irq(&ohci->lock);
Stefan Richter872e3302010-07-29 18:19:22 +02002945
2946 switch (type) {
2947 case FW_ISO_CONTEXT_TRANSMIT:
2948 mask = &ohci->it_context_mask;
2949 callback = handle_it_packet;
2950 index = ffs(*mask) - 1;
2951 if (index >= 0) {
2952 *mask &= ~(1 << index);
2953 regs = OHCI1394_IsoXmitContextBase(index);
2954 ctx = &ohci->it_context_list[index];
2955 }
2956 break;
2957
2958 case FW_ISO_CONTEXT_RECEIVE:
2959 channels = &ohci->ir_context_channels;
2960 mask = &ohci->ir_context_mask;
2961 callback = handle_ir_packet_per_buffer;
2962 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2963 if (index >= 0) {
2964 *channels &= ~(1ULL << channel);
2965 *mask &= ~(1 << index);
2966 regs = OHCI1394_IsoRcvContextBase(index);
2967 ctx = &ohci->ir_context_list[index];
2968 }
2969 break;
2970
2971 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2972 mask = &ohci->ir_context_mask;
2973 callback = handle_ir_buffer_fill;
2974 index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
2975 if (index >= 0) {
2976 ohci->mc_allocated = true;
2977 *mask &= ~(1 << index);
2978 regs = OHCI1394_IsoRcvContextBase(index);
2979 ctx = &ohci->ir_context_list[index];
2980 }
2981 break;
2982
2983 default:
2984 index = -1;
2985 ret = -ENOSYS;
Stefan Richter4817ed22008-12-21 16:39:46 +01002986 }
Stefan Richter872e3302010-07-29 18:19:22 +02002987
Stefan Richter8a8c4732012-04-09 21:40:33 +02002988 spin_unlock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05002989
2990 if (index < 0)
Stefan Richter872e3302010-07-29 18:19:22 +02002991 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05002992
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002993 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002994 ctx->header_length = 0;
2995 ctx->header = (void *) __get_free_page(GFP_KERNEL);
Stefan Richter872e3302010-07-29 18:19:22 +02002996 if (ctx->header == NULL) {
2997 ret = -ENOMEM;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002998 goto out;
Stefan Richter872e3302010-07-29 18:19:22 +02002999 }
Stefan Richter2dbd7d72008-12-14 21:45:45 +01003000 ret = context_init(&ctx->context, ohci, regs, callback);
3001 if (ret < 0)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003002 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05003003
Clemens Ladischd1bbd202012-03-18 19:06:39 +01003004 if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL) {
Stefan Richter872e3302010-07-29 18:19:22 +02003005 set_multichannel_mask(ohci, 0);
Clemens Ladischd1bbd202012-03-18 19:06:39 +01003006 ctx->mc_completed = 0;
3007 }
Stefan Richter872e3302010-07-29 18:19:22 +02003008
Kristian Høgsberged568912006-12-19 19:58:35 -05003009 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003010
3011 out_with_header:
3012 free_page((unsigned long)ctx->header);
3013 out:
Stefan Richter8a8c4732012-04-09 21:40:33 +02003014 spin_lock_irq(&ohci->lock);
Stefan Richter872e3302010-07-29 18:19:22 +02003015
3016 switch (type) {
3017 case FW_ISO_CONTEXT_RECEIVE:
3018 *channels |= 1ULL << channel;
3019 break;
3020
3021 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3022 ohci->mc_allocated = false;
3023 break;
3024 }
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003025 *mask |= 1 << index;
Stefan Richter872e3302010-07-29 18:19:22 +02003026
Stefan Richter8a8c4732012-04-09 21:40:33 +02003027 spin_unlock_irq(&ohci->lock);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003028
Stefan Richter2dbd7d72008-12-14 21:45:45 +01003029 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05003030}
3031
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04003032static int ohci_start_iso(struct fw_iso_context *base,
3033 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05003034{
Stefan Richter373b2ed2007-03-04 14:45:18 +01003035 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05003036 struct fw_ohci *ohci = ctx->context.ohci;
Stefan Richter872e3302010-07-29 18:19:22 +02003037 u32 control = IR_CONTEXT_ISOCH_HEADER, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05003038 int index;
3039
Clemens Ladisch44b74d92011-02-23 09:27:40 +01003040 /* the controller cannot start without any queued packets */
3041 if (ctx->context.last->branch_address == 0)
3042 return -ENODATA;
3043
Stefan Richter872e3302010-07-29 18:19:22 +02003044 switch (ctx->base.type) {
3045 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003046 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04003047 match = 0;
3048 if (cycle >= 0)
3049 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003050 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05003051
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003052 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
3053 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04003054 context_run(&ctx->context, match);
Stefan Richter872e3302010-07-29 18:19:22 +02003055 break;
3056
3057 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3058 control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
3059 /* fall through */
3060 case FW_ISO_CONTEXT_RECEIVE:
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003061 index = ctx - ohci->ir_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04003062 match = (tags << 28) | (sync << 8) | ctx->base.channel;
3063 if (cycle >= 0) {
3064 match |= (cycle & 0x07fff) << 12;
3065 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
3066 }
Kristian Høgsberged568912006-12-19 19:58:35 -05003067
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003068 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
3069 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003070 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04003071 context_run(&ctx->context, control);
Maxim Levitskydd237362010-11-29 04:09:50 +02003072
3073 ctx->sync = sync;
3074 ctx->tags = tags;
3075
Stefan Richter872e3302010-07-29 18:19:22 +02003076 break;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003077 }
Kristian Høgsberged568912006-12-19 19:58:35 -05003078
3079 return 0;
3080}
3081
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003082static int ohci_stop_iso(struct fw_iso_context *base)
3083{
3084 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01003085 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003086 int index;
3087
Stefan Richter872e3302010-07-29 18:19:22 +02003088 switch (ctx->base.type) {
3089 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003090 index = ctx - ohci->it_context_list;
3091 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
Stefan Richter872e3302010-07-29 18:19:22 +02003092 break;
3093
3094 case FW_ISO_CONTEXT_RECEIVE:
3095 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003096 index = ctx - ohci->ir_context_list;
3097 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
Stefan Richter872e3302010-07-29 18:19:22 +02003098 break;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003099 }
3100 flush_writes(ohci);
3101 context_stop(&ctx->context);
Clemens Ladische81cbeb2011-02-16 10:32:11 +01003102 tasklet_kill(&ctx->context.tasklet);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003103
3104 return 0;
3105}
3106
Kristian Høgsberged568912006-12-19 19:58:35 -05003107static void ohci_free_iso_context(struct fw_iso_context *base)
3108{
3109 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01003110 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05003111 unsigned long flags;
3112 int index;
3113
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003114 ohci_stop_iso(base);
3115 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003116 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003117
Kristian Høgsberged568912006-12-19 19:58:35 -05003118 spin_lock_irqsave(&ohci->lock, flags);
3119
Stefan Richter872e3302010-07-29 18:19:22 +02003120 switch (base->type) {
3121 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsberged568912006-12-19 19:58:35 -05003122 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05003123 ohci->it_context_mask |= 1 << index;
Stefan Richter872e3302010-07-29 18:19:22 +02003124 break;
3125
3126 case FW_ISO_CONTEXT_RECEIVE:
Kristian Høgsberged568912006-12-19 19:58:35 -05003127 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05003128 ohci->ir_context_mask |= 1 << index;
Stefan Richter4817ed22008-12-21 16:39:46 +01003129 ohci->ir_context_channels |= 1ULL << base->channel;
Stefan Richter872e3302010-07-29 18:19:22 +02003130 break;
3131
3132 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3133 index = ctx - ohci->ir_context_list;
3134 ohci->ir_context_mask |= 1 << index;
3135 ohci->ir_context_channels |= ohci->mc_channels;
3136 ohci->mc_channels = 0;
3137 ohci->mc_allocated = false;
3138 break;
Kristian Høgsberged568912006-12-19 19:58:35 -05003139 }
Kristian Høgsberged568912006-12-19 19:58:35 -05003140
3141 spin_unlock_irqrestore(&ohci->lock, flags);
3142}
3143
Stefan Richter872e3302010-07-29 18:19:22 +02003144static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
Kristian Høgsberged568912006-12-19 19:58:35 -05003145{
Stefan Richter872e3302010-07-29 18:19:22 +02003146 struct fw_ohci *ohci = fw_ohci(base->card);
3147 unsigned long flags;
3148 int ret;
3149
3150 switch (base->type) {
3151 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3152
3153 spin_lock_irqsave(&ohci->lock, flags);
3154
3155 /* Don't allow multichannel to grab other contexts' channels. */
3156 if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
3157 *channels = ohci->ir_context_channels;
3158 ret = -EBUSY;
3159 } else {
3160 set_multichannel_mask(ohci, *channels);
3161 ret = 0;
3162 }
3163
3164 spin_unlock_irqrestore(&ohci->lock, flags);
3165
3166 break;
3167 default:
3168 ret = -EINVAL;
3169 }
3170
3171 return ret;
3172}
3173
Maxim Levitskydd237362010-11-29 04:09:50 +02003174#ifdef CONFIG_PM
3175static void ohci_resume_iso_dma(struct fw_ohci *ohci)
3176{
3177 int i;
3178 struct iso_context *ctx;
3179
3180 for (i = 0 ; i < ohci->n_ir ; i++) {
3181 ctx = &ohci->ir_context_list[i];
Stefan Richter693a50b2011-01-01 15:17:05 +01003182 if (ctx->context.running)
Maxim Levitskydd237362010-11-29 04:09:50 +02003183 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
3184 }
3185
3186 for (i = 0 ; i < ohci->n_it ; i++) {
3187 ctx = &ohci->it_context_list[i];
Stefan Richter693a50b2011-01-01 15:17:05 +01003188 if (ctx->context.running)
Maxim Levitskydd237362010-11-29 04:09:50 +02003189 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
3190 }
3191}
3192#endif
3193
Stefan Richter872e3302010-07-29 18:19:22 +02003194static int queue_iso_transmit(struct iso_context *ctx,
3195 struct fw_iso_packet *packet,
3196 struct fw_iso_buffer *buffer,
3197 unsigned long payload)
3198{
Kristian Høgsberg30200732007-02-16 17:34:39 -05003199 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05003200 struct fw_iso_packet *p;
3201 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05003202 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05003203 u32 z, header_z, payload_z, irq;
3204 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05003205 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05003206
Kristian Høgsberged568912006-12-19 19:58:35 -05003207 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05003208 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05003209
3210 if (p->skip)
3211 z = 1;
3212 else
3213 z = 2;
3214 if (p->header_length > 0)
3215 z++;
3216
3217 /* Determine the first page the payload isn't contained in. */
3218 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
3219 if (p->payload_length > 0)
3220 payload_z = end_page - (payload_index >> PAGE_SHIFT);
3221 else
3222 payload_z = 0;
3223
3224 z += payload_z;
3225
3226 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003227 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05003228
Kristian Høgsberg30200732007-02-16 17:34:39 -05003229 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
3230 if (d == NULL)
3231 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05003232
3233 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003234 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05003235 d[0].req_count = cpu_to_le16(8);
Clemens Ladisch7f51a102010-02-08 08:30:03 +01003236 /*
3237 * Link the skip address to this descriptor itself. This causes
3238 * a context to skip a cycle whenever lost cycles or FIFO
3239 * overruns occur, without dropping the data. The application
3240 * should then decide whether this is an error condition or not.
3241 * FIXME: Make the context's cycle-lost behaviour configurable?
3242 */
3243 d[0].branch_address = cpu_to_le32(d_bus | z);
Kristian Høgsberged568912006-12-19 19:58:35 -05003244
3245 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003246 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
3247 IT_HEADER_TAG(p->tag) |
3248 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
3249 IT_HEADER_CHANNEL(ctx->base.channel) |
3250 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05003251 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003252 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05003253 p->payload_length));
3254 }
3255
3256 if (p->header_length > 0) {
3257 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003258 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05003259 memcpy(&d[z], p->header, p->header_length);
3260 }
3261
3262 pd = d + z - payload_z;
3263 payload_end_index = payload_index + p->payload_length;
3264 for (i = 0; i < payload_z; i++) {
3265 page = payload_index >> PAGE_SHIFT;
3266 offset = payload_index & ~PAGE_MASK;
3267 next_page_index = (page + 1) << PAGE_SHIFT;
3268 length =
3269 min(next_page_index, payload_end_index) - payload_index;
3270 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05003271
3272 page_bus = page_private(buffer->pages[page]);
3273 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05003274
Clemens Ladischa572e682011-10-15 23:12:23 +02003275 dma_sync_single_range_for_device(ctx->context.ohci->card.device,
3276 page_bus, offset, length,
3277 DMA_TO_DEVICE);
3278
Kristian Høgsberged568912006-12-19 19:58:35 -05003279 payload_index += length;
3280 }
3281
Kristian Høgsberged568912006-12-19 19:58:35 -05003282 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003283 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05003284 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003285 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05003286
Kristian Høgsberg30200732007-02-16 17:34:39 -05003287 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003288 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
3289 DESCRIPTOR_STATUS |
3290 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05003291 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05003292
Kristian Høgsberg30200732007-02-16 17:34:39 -05003293 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05003294
3295 return 0;
3296}
Stefan Richter373b2ed2007-03-04 14:45:18 +01003297
Stefan Richter872e3302010-07-29 18:19:22 +02003298static int queue_iso_packet_per_buffer(struct iso_context *ctx,
3299 struct fw_iso_packet *packet,
3300 struct fw_iso_buffer *buffer,
3301 unsigned long payload)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003302{
Clemens Ladischa572e682011-10-15 23:12:23 +02003303 struct device *device = ctx->context.ohci->card.device;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003304 struct descriptor *d, *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003305 dma_addr_t d_bus, page_bus;
3306 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05003307 int i, j, length;
3308 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003309
3310 /*
David Moore1aa292b2008-07-22 23:23:40 -07003311 * The OHCI controller puts the isochronous header and trailer in the
3312 * buffer, so we need at least 8 bytes.
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003313 */
Stefan Richter872e3302010-07-29 18:19:22 +02003314 packet_count = packet->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07003315 header_size = max(ctx->base.header_size, (size_t)8);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003316
3317 /* Get header size in number of descriptors. */
3318 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
3319 page = payload >> PAGE_SHIFT;
3320 offset = payload & ~PAGE_MASK;
Stefan Richter872e3302010-07-29 18:19:22 +02003321 payload_per_buffer = packet->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003322
3323 for (i = 0; i < packet_count; i++) {
3324 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05003325 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003326 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05003327 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003328 if (d == NULL)
3329 return -ENOMEM;
3330
David Moorebcee8932007-12-19 15:26:38 -05003331 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
3332 DESCRIPTOR_INPUT_MORE);
Stefan Richter872e3302010-07-29 18:19:22 +02003333 if (packet->skip && i == 0)
David Moorebcee8932007-12-19 15:26:38 -05003334 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003335 d->req_count = cpu_to_le16(header_size);
3336 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05003337 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003338 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
3339
David Moorebcee8932007-12-19 15:26:38 -05003340 rest = payload_per_buffer;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003341 pd = d;
David Moorebcee8932007-12-19 15:26:38 -05003342 for (j = 1; j < z; j++) {
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003343 pd++;
David Moorebcee8932007-12-19 15:26:38 -05003344 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3345 DESCRIPTOR_INPUT_MORE);
3346
3347 if (offset + rest < PAGE_SIZE)
3348 length = rest;
3349 else
3350 length = PAGE_SIZE - offset;
3351 pd->req_count = cpu_to_le16(length);
3352 pd->res_count = pd->req_count;
3353 pd->transfer_status = 0;
3354
3355 page_bus = page_private(buffer->pages[page]);
3356 pd->data_address = cpu_to_le32(page_bus + offset);
3357
Clemens Ladischa572e682011-10-15 23:12:23 +02003358 dma_sync_single_range_for_device(device, page_bus,
3359 offset, length,
3360 DMA_FROM_DEVICE);
3361
David Moorebcee8932007-12-19 15:26:38 -05003362 offset = (offset + length) & ~PAGE_MASK;
3363 rest -= length;
3364 if (offset == 0)
3365 page++;
3366 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003367 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3368 DESCRIPTOR_INPUT_LAST |
3369 DESCRIPTOR_BRANCH_ALWAYS);
Stefan Richter872e3302010-07-29 18:19:22 +02003370 if (packet->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003371 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3372
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003373 context_append(&ctx->context, d, z, header_z);
3374 }
3375
3376 return 0;
3377}
3378
Stefan Richter872e3302010-07-29 18:19:22 +02003379static int queue_iso_buffer_fill(struct iso_context *ctx,
3380 struct fw_iso_packet *packet,
3381 struct fw_iso_buffer *buffer,
3382 unsigned long payload)
3383{
3384 struct descriptor *d;
3385 dma_addr_t d_bus, page_bus;
3386 int page, offset, rest, z, i, length;
3387
3388 page = payload >> PAGE_SHIFT;
3389 offset = payload & ~PAGE_MASK;
3390 rest = packet->payload_length;
3391
3392 /* We need one descriptor for each page in the buffer. */
3393 z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
3394
3395 if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
3396 return -EFAULT;
3397
3398 for (i = 0; i < z; i++) {
3399 d = context_get_descriptors(&ctx->context, 1, &d_bus);
3400 if (d == NULL)
3401 return -ENOMEM;
3402
3403 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
3404 DESCRIPTOR_BRANCH_ALWAYS);
3405 if (packet->skip && i == 0)
3406 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
3407 if (packet->interrupt && i == z - 1)
3408 d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3409
3410 if (offset + rest < PAGE_SIZE)
3411 length = rest;
3412 else
3413 length = PAGE_SIZE - offset;
3414 d->req_count = cpu_to_le16(length);
3415 d->res_count = d->req_count;
3416 d->transfer_status = 0;
3417
3418 page_bus = page_private(buffer->pages[page]);
3419 d->data_address = cpu_to_le32(page_bus + offset);
3420
Clemens Ladischa572e682011-10-15 23:12:23 +02003421 dma_sync_single_range_for_device(ctx->context.ohci->card.device,
3422 page_bus, offset, length,
3423 DMA_FROM_DEVICE);
3424
Stefan Richter872e3302010-07-29 18:19:22 +02003425 rest -= length;
3426 offset = 0;
3427 page++;
3428
3429 context_append(&ctx->context, d, 1, 0);
3430 }
3431
3432 return 0;
3433}
3434
Stefan Richter53dca512008-12-14 21:47:04 +01003435static int ohci_queue_iso(struct fw_iso_context *base,
3436 struct fw_iso_packet *packet,
3437 struct fw_iso_buffer *buffer,
3438 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003439{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05003440 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05003441 unsigned long flags;
Stefan Richter872e3302010-07-29 18:19:22 +02003442 int ret = -ENOSYS;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05003443
David Moorefe5ca632008-01-06 17:21:41 -05003444 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Stefan Richter872e3302010-07-29 18:19:22 +02003445 switch (base->type) {
3446 case FW_ISO_CONTEXT_TRANSMIT:
3447 ret = queue_iso_transmit(ctx, packet, buffer, payload);
3448 break;
3449 case FW_ISO_CONTEXT_RECEIVE:
3450 ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
3451 break;
3452 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3453 ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
3454 break;
3455 }
David Moorefe5ca632008-01-06 17:21:41 -05003456 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
3457
Stefan Richter2dbd7d72008-12-14 21:45:45 +01003458 return ret;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003459}
3460
Clemens Ladisch13882a82011-05-02 09:33:56 +02003461static void ohci_flush_queue_iso(struct fw_iso_context *base)
3462{
3463 struct context *ctx =
3464 &container_of(base, struct iso_context, base)->context;
3465
3466 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Clemens Ladisch13882a82011-05-02 09:33:56 +02003467}
3468
Clemens Ladischd1bbd202012-03-18 19:06:39 +01003469static int ohci_flush_iso_completions(struct fw_iso_context *base)
3470{
3471 struct iso_context *ctx = container_of(base, struct iso_context, base);
3472 int ret = 0;
3473
3474 tasklet_disable(&ctx->context.tasklet);
3475
3476 if (!test_and_set_bit_lock(0, &ctx->flushing_completions)) {
3477 context_tasklet((unsigned long)&ctx->context);
3478
3479 switch (base->type) {
3480 case FW_ISO_CONTEXT_TRANSMIT:
3481 case FW_ISO_CONTEXT_RECEIVE:
3482 if (ctx->header_length != 0)
3483 flush_iso_completions(ctx);
3484 break;
3485 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3486 if (ctx->mc_completed != 0)
3487 flush_ir_buffer_fill(ctx);
3488 break;
3489 default:
3490 ret = -ENOSYS;
3491 }
3492
3493 clear_bit_unlock(0, &ctx->flushing_completions);
3494 smp_mb__after_clear_bit();
3495 }
3496
3497 tasklet_enable(&ctx->context.tasklet);
3498
3499 return ret;
3500}
3501
Stefan Richter21ebcd12007-01-14 15:29:07 +01003502static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05003503 .enable = ohci_enable,
Stefan Richter02d37be2010-07-08 16:09:06 +02003504 .read_phy_reg = ohci_read_phy_reg,
Kristian Høgsberged568912006-12-19 19:58:35 -05003505 .update_phy_reg = ohci_update_phy_reg,
3506 .set_config_rom = ohci_set_config_rom,
3507 .send_request = ohci_send_request,
3508 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05003509 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05003510 .enable_phys_dma = ohci_enable_phys_dma,
Stefan Richter0fcff4e2010-06-12 20:35:52 +02003511 .read_csr = ohci_read_csr,
3512 .write_csr = ohci_write_csr,
Kristian Høgsberged568912006-12-19 19:58:35 -05003513
3514 .allocate_iso_context = ohci_allocate_iso_context,
3515 .free_iso_context = ohci_free_iso_context,
Stefan Richter872e3302010-07-29 18:19:22 +02003516 .set_iso_channels = ohci_set_iso_channels,
Kristian Høgsberged568912006-12-19 19:58:35 -05003517 .queue_iso = ohci_queue_iso,
Clemens Ladisch13882a82011-05-02 09:33:56 +02003518 .flush_queue_iso = ohci_flush_queue_iso,
Clemens Ladischd1bbd202012-03-18 19:06:39 +01003519 .flush_iso_completions = ohci_flush_iso_completions,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05003520 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003521 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05003522};
3523
Stefan Richter2ed0f182008-03-01 12:35:29 +01003524#ifdef CONFIG_PPC_PMAC
Stefan Richter5da3dac2010-04-02 14:05:02 +02003525static void pmac_ohci_on(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01003526{
3527 if (machine_is(powermac)) {
3528 struct device_node *ofn = pci_device_to_OF_node(dev);
3529
3530 if (ofn) {
3531 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
3532 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
3533 }
3534 }
3535}
3536
Stefan Richter5da3dac2010-04-02 14:05:02 +02003537static void pmac_ohci_off(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01003538{
3539 if (machine_is(powermac)) {
3540 struct device_node *ofn = pci_device_to_OF_node(dev);
3541
3542 if (ofn) {
3543 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
3544 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
3545 }
3546 }
3547}
3548#else
Stefan Richter5da3dac2010-04-02 14:05:02 +02003549static inline void pmac_ohci_on(struct pci_dev *dev) {}
3550static inline void pmac_ohci_off(struct pci_dev *dev) {}
Stefan Richter2ed0f182008-03-01 12:35:29 +01003551#endif /* CONFIG_PPC_PMAC */
3552
Bill Pemberton03f94c02012-11-19 13:22:57 -05003553static int pci_probe(struct pci_dev *dev,
Stefan Richter53dca512008-12-14 21:47:04 +01003554 const struct pci_device_id *ent)
Kristian Høgsberged568912006-12-19 19:58:35 -05003555{
3556 struct fw_ohci *ohci;
Stefan Richteraa0170f2010-10-17 14:09:12 +02003557 u32 bus_options, max_receive, link_speed, version;
Kristian Høgsberged568912006-12-19 19:58:35 -05003558 u64 guid;
Maxim Levitskydd237362010-11-29 04:09:50 +02003559 int i, err;
Kristian Høgsberged568912006-12-19 19:58:35 -05003560 size_t size;
3561
Stefan Richter7f7e37112011-07-10 00:23:03 +02003562 if (dev->vendor == PCI_VENDOR_ID_PINNACLE_SYSTEMS) {
3563 dev_err(&dev->dev, "Pinnacle MovieBoard is not yet supported\n");
3564 return -ENOSYS;
3565 }
3566
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003567 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05003568 if (ohci == NULL) {
Stefan Richter7007a072008-10-26 09:50:31 +01003569 err = -ENOMEM;
3570 goto fail;
Kristian Høgsberged568912006-12-19 19:58:35 -05003571 }
3572
3573 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
3574
Stefan Richter5da3dac2010-04-02 14:05:02 +02003575 pmac_ohci_on(dev);
Stefan Richter130d5492008-03-24 20:55:28 +01003576
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003577 err = pci_enable_device(dev);
3578 if (err) {
Stefan Richter64d21722011-12-20 21:32:46 +01003579 dev_err(&dev->dev, "failed to enable OHCI hardware\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01003580 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05003581 }
3582
3583 pci_set_master(dev);
3584 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
3585 pci_set_drvdata(dev, ohci);
3586
3587 spin_lock_init(&ohci->lock);
Stefan Richter02d37be2010-07-08 16:09:06 +02003588 mutex_init(&ohci->phy_reg_mutex);
Kristian Høgsberged568912006-12-19 19:58:35 -05003589
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02003590 INIT_WORK(&ohci->bus_reset_work, bus_reset_work);
Kristian Høgsberged568912006-12-19 19:58:35 -05003591
Clemens Ladisch7baab9a2012-06-04 21:28:07 +02003592 if (!(pci_resource_flags(dev, 0) & IORESOURCE_MEM) ||
3593 pci_resource_len(dev, 0) < OHCI1394_REGISTER_SIZE) {
3594 dev_err(&dev->dev, "invalid MMIO resource\n");
3595 err = -ENXIO;
3596 goto fail_disable;
3597 }
3598
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003599 err = pci_request_region(dev, 0, ohci_driver_name);
3600 if (err) {
Stefan Richter64d21722011-12-20 21:32:46 +01003601 dev_err(&dev->dev, "MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003602 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05003603 }
3604
3605 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
3606 if (ohci->registers == NULL) {
Stefan Richter64d21722011-12-20 21:32:46 +01003607 dev_err(&dev->dev, "failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003608 err = -ENXIO;
3609 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05003610 }
3611
Stefan Richter4a635592010-02-21 17:58:01 +01003612 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
Stefan Richter9993e0f2010-12-07 20:32:40 +01003613 if ((ohci_quirks[i].vendor == dev->vendor) &&
3614 (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
3615 ohci_quirks[i].device == dev->device) &&
3616 (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
3617 ohci_quirks[i].revision >= dev->revision)) {
Stefan Richter4a635592010-02-21 17:58:01 +01003618 ohci->quirks = ohci_quirks[i].flags;
3619 break;
3620 }
Stefan Richter3e9cc2f2010-02-21 17:58:29 +01003621 if (param_quirks)
3622 ohci->quirks = param_quirks;
Clemens Ladischb6775322010-01-20 09:58:02 +01003623
Clemens Ladischec766a72010-11-30 08:25:17 +01003624 /*
3625 * Because dma_alloc_coherent() allocates at least one page,
3626 * we save space by using a common buffer for the AR request/
3627 * response descriptors and the self IDs buffer.
3628 */
3629 BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
3630 BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
3631 ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
3632 PAGE_SIZE,
3633 &ohci->misc_buffer_bus,
3634 GFP_KERNEL);
3635 if (!ohci->misc_buffer) {
3636 err = -ENOMEM;
3637 goto fail_iounmap;
3638 }
3639
3640 err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003641 OHCI1394_AsReqRcvContextControlSet);
3642 if (err < 0)
Clemens Ladischec766a72010-11-30 08:25:17 +01003643 goto fail_misc_buf;
Kristian Høgsberged568912006-12-19 19:58:35 -05003644
Clemens Ladischec766a72010-11-30 08:25:17 +01003645 err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003646 OHCI1394_AsRspRcvContextControlSet);
3647 if (err < 0)
3648 goto fail_arreq_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003649
Clemens Ladischc088ab302010-11-30 08:24:01 +01003650 err = context_init(&ohci->at_request_ctx, ohci,
3651 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
3652 if (err < 0)
3653 goto fail_arrsp_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003654
Clemens Ladischc088ab302010-11-30 08:24:01 +01003655 err = context_init(&ohci->at_response_ctx, ohci,
3656 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
3657 if (err < 0)
3658 goto fail_atreq_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003659
Kristian Høgsberged568912006-12-19 19:58:35 -05003660 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
Stefan Richter4817ed22008-12-21 16:39:46 +01003661 ohci->ir_context_channels = ~0ULL;
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003662 ohci->ir_context_support = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
Stefan Richter4802f162010-02-21 17:58:52 +01003663 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003664 ohci->ir_context_mask = ohci->ir_context_support;
Maxim Levitskydd237362010-11-29 04:09:50 +02003665 ohci->n_ir = hweight32(ohci->ir_context_mask);
3666 size = sizeof(struct iso_context) * ohci->n_ir;
Kristian Høgsberged568912006-12-19 19:58:35 -05003667 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
3668
Stefan Richter4802f162010-02-21 17:58:52 +01003669 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003670 ohci->it_context_support = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
Stefan Richter4802f162010-02-21 17:58:52 +01003671 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003672 ohci->it_context_mask = ohci->it_context_support;
Maxim Levitskydd237362010-11-29 04:09:50 +02003673 ohci->n_it = hweight32(ohci->it_context_mask);
3674 size = sizeof(struct iso_context) * ohci->n_it;
Stefan Richter4802f162010-02-21 17:58:52 +01003675 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
3676
Kristian Høgsberged568912006-12-19 19:58:35 -05003677 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003678 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01003679 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05003680 }
3681
Clemens Ladischec766a72010-11-30 08:25:17 +01003682 ohci->self_id_cpu = ohci->misc_buffer + PAGE_SIZE/2;
3683 ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
Kristian Høgsberged568912006-12-19 19:58:35 -05003684
Kristian Høgsberged568912006-12-19 19:58:35 -05003685 bus_options = reg_read(ohci, OHCI1394_BusOptions);
3686 max_receive = (bus_options >> 12) & 0xf;
3687 link_speed = bus_options & 0x7;
3688 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
3689 reg_read(ohci, OHCI1394_GUIDLo);
3690
Peter Hurley247fd502013-03-27 06:59:58 -04003691 if (!(ohci->quirks & QUIRK_NO_MSI))
3692 pci_enable_msi(dev);
3693 if (request_irq(dev->irq, irq_handler,
3694 pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
3695 ohci_driver_name, ohci)) {
3696 dev_err(&dev->dev, "failed to allocate interrupt %d\n",
3697 dev->irq);
3698 err = -EIO;
3699 goto fail_msi;
3700 }
3701
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003702 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01003703 if (err)
Peter Hurley247fd502013-03-27 06:59:58 -04003704 goto fail_irq;
Kristian Høgsberged568912006-12-19 19:58:35 -05003705
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01003706 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
Stefan Richter64d21722011-12-20 21:32:46 +01003707 dev_notice(&dev->dev,
3708 "added OHCI v%x.%x device as card %d, "
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01003709 "%d IR + %d IT contexts, quirks 0x%x\n",
Stefan Richter64d21722011-12-20 21:32:46 +01003710 version >> 16, version & 0xff, ohci->card.index,
Maxim Levitskydd237362010-11-29 04:09:50 +02003711 ohci->n_ir, ohci->n_it, ohci->quirks);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01003712
Kristian Høgsberged568912006-12-19 19:58:35 -05003713 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003714
Peter Hurley247fd502013-03-27 06:59:58 -04003715 fail_irq:
3716 free_irq(dev->irq, ohci);
3717 fail_msi:
3718 pci_disable_msi(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01003719 fail_contexts:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003720 kfree(ohci->ir_context_list);
Stefan Richter7007a072008-10-26 09:50:31 +01003721 kfree(ohci->it_context_list);
3722 context_release(&ohci->at_response_ctx);
Clemens Ladischc088ab302010-11-30 08:24:01 +01003723 fail_atreq_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003724 context_release(&ohci->at_request_ctx);
Clemens Ladischc088ab302010-11-30 08:24:01 +01003725 fail_arrsp_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003726 ar_context_release(&ohci->ar_response_ctx);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003727 fail_arreq_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003728 ar_context_release(&ohci->ar_request_ctx);
Clemens Ladischec766a72010-11-30 08:25:17 +01003729 fail_misc_buf:
3730 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3731 ohci->misc_buffer, ohci->misc_buffer_bus);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003732 fail_iounmap:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003733 pci_iounmap(dev, ohci->registers);
3734 fail_iomem:
3735 pci_release_region(dev, 0);
3736 fail_disable:
3737 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01003738 fail_free:
Oleg Drokind838d2c02011-03-11 04:17:27 +03003739 kfree(ohci);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003740 pmac_ohci_off(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01003741 fail:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003742 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05003743}
3744
3745static void pci_remove(struct pci_dev *dev)
3746{
Peter Hurley8db49142013-03-27 06:59:59 -04003747 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05003748
Peter Hurley8db49142013-03-27 06:59:59 -04003749 /*
3750 * If the removal is happening from the suspend state, LPS won't be
3751 * enabled and host registers (eg., IntMaskClear) won't be accessible.
3752 */
3753 if (reg_read(ohci, OHCI1394_HCControlSet) & OHCI1394_HCControl_LPS) {
3754 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
3755 flush_writes(ohci);
3756 }
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02003757 cancel_work_sync(&ohci->bus_reset_work);
Kristian Høgsberged568912006-12-19 19:58:35 -05003758 fw_core_remove_card(&ohci->card);
3759
Kristian Høgsbergc781c062007-05-07 20:33:32 -04003760 /*
3761 * FIXME: Fail all pending packets here, now that the upper
3762 * layers can't queue any more.
3763 */
Kristian Høgsberged568912006-12-19 19:58:35 -05003764
3765 software_reset(ohci);
3766 free_irq(dev->irq, ohci);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003767
3768 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
3769 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3770 ohci->next_config_rom, ohci->next_config_rom_bus);
3771 if (ohci->config_rom)
3772 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3773 ohci->config_rom, ohci->config_rom_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003774 ar_context_release(&ohci->ar_request_ctx);
3775 ar_context_release(&ohci->ar_response_ctx);
Clemens Ladischec766a72010-11-30 08:25:17 +01003776 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3777 ohci->misc_buffer, ohci->misc_buffer_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003778 context_release(&ohci->at_request_ctx);
3779 context_release(&ohci->at_response_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003780 kfree(ohci->it_context_list);
3781 kfree(ohci->ir_context_list);
Clemens Ladisch262444e2010-06-05 12:31:25 +02003782 pci_disable_msi(dev);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003783 pci_iounmap(dev, ohci->registers);
3784 pci_release_region(dev, 0);
3785 pci_disable_device(dev);
Oleg Drokind838d2c02011-03-11 04:17:27 +03003786 kfree(ohci);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003787 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01003788
Stefan Richter64d21722011-12-20 21:32:46 +01003789 dev_notice(&dev->dev, "removed fw-ohci device\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05003790}
3791
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003792#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01003793static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003794{
Stefan Richter2ed0f182008-03-01 12:35:29 +01003795 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003796 int err;
3797
3798 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003799 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003800 if (err) {
Stefan Richter64d21722011-12-20 21:32:46 +01003801 dev_err(&dev->dev, "pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003802 return err;
3803 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01003804 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02003805 if (err)
Stefan Richter64d21722011-12-20 21:32:46 +01003806 dev_err(&dev->dev, "pci_set_power_state failed with %d\n", err);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003807 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01003808
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003809 return 0;
3810}
3811
Stefan Richter2ed0f182008-03-01 12:35:29 +01003812static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003813{
Stefan Richter2ed0f182008-03-01 12:35:29 +01003814 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003815 int err;
3816
Stefan Richter5da3dac2010-04-02 14:05:02 +02003817 pmac_ohci_on(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003818 pci_set_power_state(dev, PCI_D0);
3819 pci_restore_state(dev);
3820 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003821 if (err) {
Stefan Richter64d21722011-12-20 21:32:46 +01003822 dev_err(&dev->dev, "pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003823 return err;
3824 }
3825
Maxim Levitsky8662b6b2010-11-29 04:09:49 +02003826 /* Some systems don't setup GUID register on resume from ram */
3827 if (!reg_read(ohci, OHCI1394_GUIDLo) &&
3828 !reg_read(ohci, OHCI1394_GUIDHi)) {
3829 reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
3830 reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
3831 }
3832
Maxim Levitskydd237362010-11-29 04:09:50 +02003833 err = ohci_enable(&ohci->card, NULL, 0);
Maxim Levitskydd237362010-11-29 04:09:50 +02003834 if (err)
3835 return err;
3836
3837 ohci_resume_iso_dma(ohci);
Stefan Richter693a50b2011-01-01 15:17:05 +01003838
Maxim Levitskydd237362010-11-29 04:09:50 +02003839 return 0;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003840}
3841#endif
3842
Németh Mártona67483d2010-01-10 13:14:26 +01003843static const struct pci_device_id pci_table[] = {
Kristian Høgsberged568912006-12-19 19:58:35 -05003844 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
3845 { }
3846};
3847
3848MODULE_DEVICE_TABLE(pci, pci_table);
3849
3850static struct pci_driver fw_ohci_pci_driver = {
3851 .name = ohci_driver_name,
3852 .id_table = pci_table,
3853 .probe = pci_probe,
3854 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003855#ifdef CONFIG_PM
3856 .resume = pci_resume,
3857 .suspend = pci_suspend,
3858#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05003859};
3860
Axel Linfe2af112012-04-03 10:07:01 +08003861module_pci_driver(fw_ohci_pci_driver);
3862
Kristian Høgsberged568912006-12-19 19:58:35 -05003863MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
3864MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
3865MODULE_LICENSE("GPL");
3866
Olaf Hering1e4c7b02007-05-05 23:17:13 +02003867/* Provide a module alias so root-on-sbp2 initrds don't break. */
Olaf Hering1e4c7b02007-05-05 23:17:13 +02003868MODULE_ALIAS("ohci1394");