blob: b8397282153b8567970c07f651250715696e1fb0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020038#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041/* General customization:
42 */
43
44#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
45
46#define DRIVER_NAME "i915"
47#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070048#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Jesse Barnes317c35d2008-08-25 15:11:06 -070050enum pipe {
51 PIPE_A = 0,
52 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080053 PIPE_C,
54 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070055};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080056#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070057
Jesse Barnes80824002009-09-10 15:28:06 -070058enum plane {
59 PLANE_A = 0,
60 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080061 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070062};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080063#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080064
Eric Anholt62fdfea2010-05-21 13:26:39 -070065#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
66
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080067#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
68
Linus Torvalds1da177e2005-04-16 15:20:36 -070069/* Interface history:
70 *
71 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110072 * 1.2: Add Power Management
73 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110074 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100075 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100076 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
77 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 */
79#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100080#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070081#define DRIVER_PATCHLEVEL 0
82
Eric Anholt673a3942008-07-30 12:06:12 -070083#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +010084#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -070085
Dave Airlie71acb5e2008-12-30 20:31:46 +100086#define I915_GEM_PHYS_CURSOR_0 1
87#define I915_GEM_PHYS_CURSOR_1 2
88#define I915_GEM_PHYS_OVERLAY_REGS 3
89#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
90
91struct drm_i915_gem_phys_object {
92 int id;
93 struct page **page_list;
94 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +000095 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +100096};
97
Linus Torvalds1da177e2005-04-16 15:20:36 -070098struct mem_block {
99 struct mem_block *next;
100 struct mem_block *prev;
101 int start;
102 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000103 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104};
105
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700106struct opregion_header;
107struct opregion_acpi;
108struct opregion_swsci;
109struct opregion_asle;
Keith Packard8d715f02011-11-18 20:39:01 -0800110struct drm_i915_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700111
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100112struct intel_opregion {
113 struct opregion_header *header;
114 struct opregion_acpi *acpi;
115 struct opregion_swsci *swsci;
116 struct opregion_asle *asle;
Chris Wilson44834a62010-08-19 16:09:23 +0100117 void *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000118 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100119};
Chris Wilson44834a62010-08-19 16:09:23 +0100120#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100121
Chris Wilson6ef3d422010-08-04 20:26:07 +0100122struct intel_overlay;
123struct intel_overlay_error_state;
124
Dave Airlie7c1c2872008-11-28 14:22:24 +1000125struct drm_i915_master_private {
126 drm_local_map_t *sarea;
127 struct _drm_i915_sarea *sarea_priv;
128};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800129#define I915_FENCE_REG_NONE -1
Daniel Vetter4b9de732011-10-09 21:52:02 +0200130#define I915_MAX_NUM_FENCES 16
131/* 16 fences + sign bit for FENCE_REG_NONE */
132#define I915_MAX_NUM_FENCE_BITS 5
Jesse Barnesde151cf2008-11-12 10:03:55 -0800133
134struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200135 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000136 struct drm_i915_gem_object *obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +0000137 uint32_t setup_seqno;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100138 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800139};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000140
yakui_zhao9b9d1722009-05-31 17:17:17 +0800141struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100142 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800143 u8 dvo_port;
144 u8 slave_addr;
145 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100146 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400147 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800148};
149
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000150struct intel_display_error_state;
151
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700152struct drm_i915_error_state {
153 u32 eir;
154 u32 pgtbl_er;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800155 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100156 u32 tail[I915_NUM_RINGS];
157 u32 head[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100158 u32 ipeir[I915_NUM_RINGS];
159 u32 ipehr[I915_NUM_RINGS];
160 u32 instdone[I915_NUM_RINGS];
161 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100162 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
163 /* our own tracking of ring head and tail */
164 u32 cpu_ring_head[I915_NUM_RINGS];
165 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100166 u32 error; /* gen6+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100167 u32 instpm[I915_NUM_RINGS];
168 u32 instps[I915_NUM_RINGS];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700169 u32 instdone1;
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100170 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000171 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100172 u32 fault_reg[I915_NUM_RINGS];
173 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100174 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200175 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700176 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000177 struct drm_i915_error_ring {
178 struct drm_i915_error_object {
179 int page_count;
180 u32 gtt_offset;
181 u32 *pages[0];
182 } *ringbuffer, *batchbuffer;
183 struct drm_i915_error_request {
184 long jiffies;
185 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000186 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000187 } *requests;
188 int num_requests;
189 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000190 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000191 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000192 u32 name;
193 u32 seqno;
194 u32 gtt_offset;
195 u32 read_domains;
196 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200197 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000198 s32 pinned:2;
199 u32 tiling:2;
200 u32 dirty:1;
201 u32 purgeable:1;
Chris Wilsone5c65262010-11-01 11:35:28 +0000202 u32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700203 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000204 } *active_bo, *pinned_bo;
205 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100206 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000207 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700208};
209
Jesse Barnese70236a2009-09-21 10:42:27 -0700210struct drm_i915_display_funcs {
211 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400212 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700213 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
214 void (*disable_fbc)(struct drm_device *dev);
215 int (*get_display_clock_speed)(struct drm_device *dev);
216 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000217 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800218 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
219 uint32_t sprite_width, int pixel_size);
Eric Anholtf564048e2011-03-30 13:01:02 -0700220 int (*crtc_mode_set)(struct drm_crtc *crtc,
221 struct drm_display_mode *mode,
222 struct drm_display_mode *adjusted_mode,
223 int x, int y,
224 struct drm_framebuffer *old_fb);
Wu Fengguange0dac652011-09-05 14:25:34 +0800225 void (*write_eld)(struct drm_connector *connector,
226 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700227 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700228 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes645c62a2011-05-11 09:49:31 -0700229 void (*init_pch_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700230 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
231 struct drm_framebuffer *fb,
232 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700233 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
234 int x, int y);
Keith Packard8d715f02011-11-18 20:39:01 -0800235 void (*force_wake_get)(struct drm_i915_private *dev_priv);
236 void (*force_wake_put)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700237 /* clock updates for mode set */
238 /* cursor updates */
239 /* render clock increase/decrease */
240 /* display clock increase/decrease */
241 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700242};
243
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500244struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100245 u8 gen;
Akshay Joshi0206e352011-08-16 15:34:10 -0400246 u8 is_mobile:1;
247 u8 is_i85x:1;
248 u8 is_i915g:1;
249 u8 is_i945gm:1;
250 u8 is_g33:1;
251 u8 need_gfx_hws:1;
252 u8 is_g4x:1;
253 u8 is_pineview:1;
254 u8 is_broadwater:1;
255 u8 is_crestline:1;
256 u8 is_ivybridge:1;
257 u8 has_fbc:1;
258 u8 has_pipe_cxsr:1;
259 u8 has_hotplug:1;
260 u8 cursor_needs_physical:1;
261 u8 has_overlay:1;
262 u8 overlay_needs_physical:1;
263 u8 supports_tv:1;
264 u8 has_bsd_ring:1;
265 u8 has_blt_ring:1;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200266 u8 has_llc:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500267};
268
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100269#define I915_PPGTT_PD_ENTRIES 512
270#define I915_PPGTT_PT_ENTRIES 1024
271struct i915_hw_ppgtt {
272 unsigned num_pd_entries;
273 struct page **pt_pages;
274 uint32_t pd_offset;
275 dma_addr_t *pt_dma_addr;
276 dma_addr_t scratch_page_dma_addr;
277};
278
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800279enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100280 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800281 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
282 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
283 FBC_MODE_TOO_LARGE, /* mode too large for compression */
284 FBC_BAD_PLANE, /* fbc not supported on plane */
285 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700286 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700287 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800288};
289
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800290enum intel_pch {
291 PCH_IBX, /* Ibexpeak PCH */
292 PCH_CPT, /* Cougarpoint PCH */
293};
294
Jesse Barnesb690e962010-07-19 13:53:12 -0700295#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700296#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Jesse Barnesb690e962010-07-19 13:53:12 -0700297
Dave Airlie8be48d92010-03-30 05:34:14 +0000298struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100299struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000300
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700302 struct drm_device *dev;
303
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500304 const struct intel_device_info *info;
305
Dave Airlieac5c4e72008-12-19 15:38:34 +1000306 int has_gem;
Chris Wilson72bfa192010-12-19 11:42:05 +0000307 int relative_constants_mode;
Dave Airlieac5c4e72008-12-19 15:38:34 +1000308
Eric Anholt3043c602008-10-02 12:24:47 -0700309 void __iomem *regs;
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100310 /** gt_fifo_count and the subsequent register write are synchronized
311 * with dev->struct_mutex. */
312 unsigned gt_fifo_count;
313 /** forcewake_count is protected by gt_lock */
314 unsigned forcewake_count;
315 /** gt_lock is also taken in irq contexts. */
316 struct spinlock gt_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
Chris Wilsonf899fc62010-07-20 15:44:45 -0700318 struct intel_gmbus {
319 struct i2c_adapter adapter;
Chris Wilsone957d772010-09-24 12:52:03 +0100320 struct i2c_adapter *force_bit;
321 u32 reg0;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700322 } *gmbus;
323
Yufeng Shen8a8ed1f2012-02-13 17:36:54 -0500324 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
325 * controller on different i2c buses. */
326 struct mutex gmbus_mutex;
327
Dave Airlieec2a4c32009-08-04 11:43:41 +1000328 struct pci_dev *bridge_dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000329 struct intel_ring_buffer ring[I915_NUM_RINGS];
Chris Wilson6f392d5482010-08-07 11:01:22 +0100330 uint32_t next_seqno;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000332 drm_dma_handle_t *status_page_dmah;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700333 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000334 drm_local_map_t hws_map;
Chris Wilson05394f32010-11-08 19:18:58 +0000335 struct drm_i915_gem_object *pwrctx;
336 struct drm_i915_gem_object *renderctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
Jesse Barnesd7658982009-06-05 14:41:29 +0000338 struct resource mch_res;
339
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000340 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 int back_offset;
342 int front_offset;
343 int current_page;
344 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 atomic_t irq_received;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000347
348 /* protects the irq masks */
349 spinlock_t irq_lock;
Eric Anholted4cb412008-07-29 12:10:39 -0700350 /** Cached value of IMR to avoid reads in updating the bitfield */
Keith Packard7c463582008-11-04 02:03:27 -0800351 u32 pipestat[2];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000352 u32 irq_mask;
353 u32 gt_irq_mask;
354 u32 pch_irq_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
Jesse Barnes5ca58282009-03-31 14:11:15 -0700356 u32 hotplug_supported_mask;
357 struct work_struct hotplug_work;
358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 int tex_lru_log_granularity;
360 int allow_batchbuffer;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100361 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000362 int vblank_pipe;
Dave Airliea3524f12010-06-06 18:59:41 +1000363 int num_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000364
Ben Gamarif65d9422009-09-14 17:48:44 -0400365 /* For hangcheck timer */
Chris Wilson576ae4b2010-11-12 13:36:26 +0000366#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
Ben Gamarif65d9422009-09-14 17:48:44 -0400367 struct timer_list hangcheck_timer;
368 int hangcheck_count;
369 uint32_t last_acthd;
Daniel Vetter097354e2011-11-27 18:58:17 +0100370 uint32_t last_acthd_bsd;
371 uint32_t last_acthd_blt;
Chris Wilsoncbb465e2010-06-06 12:16:24 +0100372 uint32_t last_instdone;
373 uint32_t last_instdone1;
Ben Gamarif65d9422009-09-14 17:48:44 -0400374
Jesse Barnes80824002009-09-10 15:28:06 -0700375 unsigned long cfb_size;
Chris Wilson016b9b62011-07-08 12:22:43 +0100376 unsigned int cfb_fb;
377 enum plane cfb_plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100378 int cfb_y;
Chris Wilson1630fe72011-07-08 12:22:42 +0100379 struct intel_fbc_work *fbc_work;
Jesse Barnes80824002009-09-10 15:28:06 -0700380
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100381 struct intel_opregion opregion;
382
Daniel Vetter02e792f2009-09-15 22:57:34 +0200383 /* overlay */
384 struct intel_overlay *overlay;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800385 bool sprite_scaling_enabled;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200386
Jesse Barnes79e53942008-11-07 14:24:08 -0800387 /* LVDS info */
Chris Wilsona9573552010-08-22 13:18:16 +0100388 int backlight_level; /* restore backlight to this value */
Chris Wilson47356eb2011-01-11 17:06:04 +0000389 bool backlight_enabled;
Ma Ling88631702009-05-13 11:19:55 +0800390 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
391 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800392
393 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100394 unsigned int int_tv_support:1;
395 unsigned int lvds_dither:1;
396 unsigned int lvds_vbt:1;
397 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500398 unsigned int lvds_use_ssc:1;
Keith Packardabd06862011-09-26 14:24:14 -0700399 unsigned int display_clock_mode:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500400 int lvds_ssc_freq;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100401 struct {
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700402 int rate;
403 int lanes;
404 int preemphasis;
405 int vswing;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100406
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700407 bool initialized;
408 bool support;
409 int bpp;
410 struct edp_power_seq pps;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100411 } edp;
Jesse Barnes89667382010-10-07 16:01:21 -0700412 bool no_aux_handshake;
Jesse Barnes79e53942008-11-07 14:24:08 -0800413
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700414 struct notifier_block lid_notifier;
415
Chris Wilsonf899fc62010-07-20 15:44:45 -0700416 int crt_ddc_pin;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200417 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800418 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
419 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
420
Li Peng95534262010-05-18 18:58:44 +0800421 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800422
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700423 spinlock_t error_lock;
424 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400425 struct work_struct error_work;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100426 struct completion error_completion;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700427 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700428
Jesse Barnese70236a2009-09-21 10:42:27 -0700429 /* Display functions */
430 struct drm_i915_display_funcs display;
431
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800432 /* PCH chipset type */
433 enum intel_pch pch_type;
434
Jesse Barnesb690e962010-07-19 13:53:12 -0700435 unsigned long quirks;
436
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000437 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800438 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000439 u8 saveLBB;
440 u32 saveDSPACNTR;
441 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000442 u32 saveDSPARB;
Chris Wilson968b5032011-03-23 18:16:55 +0000443 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000444 u32 savePIPEACONF;
445 u32 savePIPEBCONF;
446 u32 savePIPEASRC;
447 u32 savePIPEBSRC;
448 u32 saveFPA0;
449 u32 saveFPA1;
450 u32 saveDPLL_A;
451 u32 saveDPLL_A_MD;
452 u32 saveHTOTAL_A;
453 u32 saveHBLANK_A;
454 u32 saveHSYNC_A;
455 u32 saveVTOTAL_A;
456 u32 saveVBLANK_A;
457 u32 saveVSYNC_A;
458 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000459 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800460 u32 saveTRANS_HTOTAL_A;
461 u32 saveTRANS_HBLANK_A;
462 u32 saveTRANS_HSYNC_A;
463 u32 saveTRANS_VTOTAL_A;
464 u32 saveTRANS_VBLANK_A;
465 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000466 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000467 u32 saveDSPASTRIDE;
468 u32 saveDSPASIZE;
469 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700470 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000471 u32 saveDSPASURF;
472 u32 saveDSPATILEOFF;
473 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700474 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000475 u32 saveBLC_PWM_CTL;
476 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800477 u32 saveBLC_CPU_PWM_CTL;
478 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000479 u32 saveFPB0;
480 u32 saveFPB1;
481 u32 saveDPLL_B;
482 u32 saveDPLL_B_MD;
483 u32 saveHTOTAL_B;
484 u32 saveHBLANK_B;
485 u32 saveHSYNC_B;
486 u32 saveVTOTAL_B;
487 u32 saveVBLANK_B;
488 u32 saveVSYNC_B;
489 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000490 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800491 u32 saveTRANS_HTOTAL_B;
492 u32 saveTRANS_HBLANK_B;
493 u32 saveTRANS_HSYNC_B;
494 u32 saveTRANS_VTOTAL_B;
495 u32 saveTRANS_VBLANK_B;
496 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000497 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000498 u32 saveDSPBSTRIDE;
499 u32 saveDSPBSIZE;
500 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700501 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000502 u32 saveDSPBSURF;
503 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700504 u32 saveVGA0;
505 u32 saveVGA1;
506 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000507 u32 saveVGACNTRL;
508 u32 saveADPA;
509 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700510 u32 savePP_ON_DELAYS;
511 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000512 u32 saveDVOA;
513 u32 saveDVOB;
514 u32 saveDVOC;
515 u32 savePP_ON;
516 u32 savePP_OFF;
517 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700518 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000519 u32 savePFIT_CONTROL;
520 u32 save_palette_a[256];
521 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700522 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000523 u32 saveFBC_CFB_BASE;
524 u32 saveFBC_LL_BASE;
525 u32 saveFBC_CONTROL;
526 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000527 u32 saveIER;
528 u32 saveIIR;
529 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800530 u32 saveDEIER;
531 u32 saveDEIMR;
532 u32 saveGTIER;
533 u32 saveGTIMR;
534 u32 saveFDI_RXA_IMR;
535 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800536 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800537 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000538 u32 saveSWF0[16];
539 u32 saveSWF1[16];
540 u32 saveSWF2[3];
541 u8 saveMSR;
542 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800543 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000544 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000545 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000546 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000547 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200548 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000549 u32 saveCURACNTR;
550 u32 saveCURAPOS;
551 u32 saveCURABASE;
552 u32 saveCURBCNTR;
553 u32 saveCURBPOS;
554 u32 saveCURBBASE;
555 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700556 u32 saveDP_B;
557 u32 saveDP_C;
558 u32 saveDP_D;
559 u32 savePIPEA_GMCH_DATA_M;
560 u32 savePIPEB_GMCH_DATA_M;
561 u32 savePIPEA_GMCH_DATA_N;
562 u32 savePIPEB_GMCH_DATA_N;
563 u32 savePIPEA_DP_LINK_M;
564 u32 savePIPEB_DP_LINK_M;
565 u32 savePIPEA_DP_LINK_N;
566 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800567 u32 saveFDI_RXA_CTL;
568 u32 saveFDI_TXA_CTL;
569 u32 saveFDI_RXB_CTL;
570 u32 saveFDI_TXB_CTL;
571 u32 savePFA_CTL_1;
572 u32 savePFB_CTL_1;
573 u32 savePFA_WIN_SZ;
574 u32 savePFB_WIN_SZ;
575 u32 savePFA_WIN_POS;
576 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000577 u32 savePCH_DREF_CONTROL;
578 u32 saveDISP_ARB_CTL;
579 u32 savePIPEA_DATA_M1;
580 u32 savePIPEA_DATA_N1;
581 u32 savePIPEA_LINK_M1;
582 u32 savePIPEA_LINK_N1;
583 u32 savePIPEB_DATA_M1;
584 u32 savePIPEB_DATA_N1;
585 u32 savePIPEB_LINK_M1;
586 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000587 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400588 u32 savePCH_PORT_HOTPLUG;
Eric Anholt673a3942008-07-30 12:06:12 -0700589
590 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200591 /** Bridge to intel-gtt-ko */
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000592 const struct intel_gtt *gtt;
Daniel Vetter19966752010-09-06 20:08:44 +0200593 /** Memory allocator for GTT stolen memory */
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000594 struct drm_mm stolen;
Daniel Vetter19966752010-09-06 20:08:44 +0200595 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700596 struct drm_mm gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100597 /** List of all objects in gtt_space. Used to restore gtt
598 * mappings on resume */
599 struct list_head gtt_list;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000600
601 /** Usable portion of the GTT for GEM */
602 unsigned long gtt_start;
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200603 unsigned long gtt_mappable_end;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000604 unsigned long gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700605
Keith Packard0839ccb2008-10-30 19:38:48 -0700606 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800607 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700608
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100609 /** PPGTT used for aliasing the PPGTT with the GTT */
610 struct i915_hw_ppgtt *aliasing_ppgtt;
611
Chris Wilson17250b72010-10-28 12:51:39 +0100612 struct shrinker inactive_shrinker;
Chris Wilson31169712009-09-14 16:50:28 +0100613
Eric Anholt673a3942008-07-30 12:06:12 -0700614 /**
Chris Wilson69dc4982010-10-19 10:36:51 +0100615 * List of objects currently involved in rendering.
616 *
617 * Includes buffers having the contents of their GPU caches
618 * flushed, not necessarily primitives. last_rendering_seqno
619 * represents when the rendering involved will be completed.
620 *
621 * A reference is held on the buffer while on this list.
622 */
623 struct list_head active_list;
624
625 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700626 * List of objects which are not in the ringbuffer but which
627 * still have a write_domain which needs to be flushed before
628 * unbinding.
629 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800630 * last_rendering_seqno is 0 while an object is in this list.
631 *
Eric Anholt673a3942008-07-30 12:06:12 -0700632 * A reference is held on the buffer while on this list.
633 */
634 struct list_head flushing_list;
635
636 /**
637 * LRU list of objects which are not in the ringbuffer and
638 * are ready to unbind, but are still in the GTT.
639 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800640 * last_rendering_seqno is 0 while an object is in this list.
641 *
Eric Anholt673a3942008-07-30 12:06:12 -0700642 * A reference is not held on the buffer while on this list,
643 * as merely being GTT-bound shouldn't prevent its being
644 * freed, and we'll pull it off the list in the free path.
645 */
646 struct list_head inactive_list;
647
Chris Wilsonf13d3f72010-09-20 17:36:15 +0100648 /**
649 * LRU list of objects which are not in the ringbuffer but
650 * are still pinned in the GTT.
651 */
652 struct list_head pinned_list;
653
Eric Anholta09ba7f2009-08-29 12:49:51 -0700654 /** LRU list of objects with fence regs on them. */
655 struct list_head fence_list;
656
Eric Anholt673a3942008-07-30 12:06:12 -0700657 /**
Chris Wilsonbe726152010-07-23 23:18:50 +0100658 * List of objects currently pending being freed.
659 *
660 * These objects are no longer in use, but due to a signal
661 * we were prevented from freeing them at the appointed time.
662 */
663 struct list_head deferred_free_list;
664
665 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700666 * We leave the user IRQ off as much as possible,
667 * but this means that requests will finish and never
668 * be retired once the system goes idle. Set a timer to
669 * fire periodically while the ring is running. When it
670 * fires, go retire requests.
671 */
672 struct delayed_work retire_work;
673
Eric Anholt673a3942008-07-30 12:06:12 -0700674 /**
Chris Wilsonce453d82011-02-21 14:43:56 +0000675 * Are we in a non-interruptible section of code like
676 * modesetting?
677 */
678 bool interruptible;
679
680 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700681 * Flag if the X Server, and thus DRM, is not currently in
682 * control of the device.
683 *
684 * This is set between LeaveVT and EnterVT. It needs to be
685 * replaced with a semaphore. It also needs to be
686 * transitioned away from for kernel modesetting.
687 */
688 int suspended;
689
690 /**
691 * Flag if the hardware appears to be wedged.
692 *
693 * This is set when attempts to idle the device timeout.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300694 * It prevents command submission from occurring and makes
Eric Anholt673a3942008-07-30 12:06:12 -0700695 * every pending request fail
696 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400697 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700698
699 /** Bit 6 swizzling required for X tiling */
700 uint32_t bit_6_swizzle_x;
701 /** Bit 6 swizzling required for Y tiling */
702 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000703
704 /* storage for physical objects */
705 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100706
Chris Wilson73aa8082010-09-30 11:46:12 +0100707 /* accounting, useful for userland debugging */
Chris Wilson73aa8082010-09-30 11:46:12 +0100708 size_t gtt_total;
Chris Wilson6299f992010-11-24 12:23:44 +0000709 size_t mappable_gtt_total;
710 size_t object_memory;
Chris Wilson73aa8082010-09-30 11:46:12 +0100711 u32 object_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700712 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800713 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800714 /* indicate whether the LVDS_BORDER should be enabled or not */
715 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100716 /* Panel fitter placement and size for Ironlake+ */
717 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700718
Jesse Barnes27f82272011-09-02 12:54:37 -0700719 struct drm_crtc *plane_to_crtc_mapping[3];
720 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500721 wait_queue_head_t pending_flip_queue;
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700722 bool flip_pending_is_done;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500723
Jesse Barnes652c3932009-08-17 13:31:43 -0700724 /* Reclocking support */
725 bool render_reclock_avail;
726 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000727 /* indicates the reduced downclock for LVDS*/
728 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700729 struct work_struct idle_work;
730 struct timer_list idle_timer;
731 bool busy;
732 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800733 int child_dev_num;
734 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800735 struct drm_connector *int_lvds_connector;
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200736 struct drm_connector *int_edp_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800737
Zhenyu Wangc48044112009-12-17 14:48:43 +0800738 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800739
Ben Widawsky4912d042011-04-25 11:25:20 -0700740 struct work_struct rps_work;
741 spinlock_t rps_lock;
742 u32 pm_iir;
743
Jesse Barnesf97108d2010-01-29 11:27:07 -0800744 u8 cur_delay;
745 u8 min_delay;
746 u8 max_delay;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700747 u8 fmax;
748 u8 fstart;
749
Chris Wilson05394f32010-11-08 19:18:58 +0000750 u64 last_count1;
751 unsigned long last_time1;
Eugeni Dodonov4ed0b572011-11-10 13:55:15 -0200752 unsigned long chipset_power;
Chris Wilson05394f32010-11-08 19:18:58 +0000753 u64 last_count2;
754 struct timespec last_time2;
755 unsigned long gfx_power;
756 int c_m;
757 int r_t;
758 u8 corr;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700759 spinlock_t *mchdev_lock;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800760
761 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000762
Jesse Barnes20bf3772010-04-21 11:39:22 -0700763 struct drm_mm_node *compressed_fb;
764 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700765
Chris Wilsonae681d92010-10-01 14:57:56 +0100766 unsigned long last_gpu_reset;
767
Dave Airlie8be48d92010-03-30 05:34:14 +0000768 /* list of fbdev register on this device */
769 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +0000770
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200771 struct backlight_device *backlight;
772
Chris Wilsone953fd72011-02-21 22:23:52 +0000773 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +0100774 struct drm_property *force_audio_property;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775} drm_i915_private_t;
776
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800777enum hdmi_force_audio {
778 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
779 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
780 HDMI_AUDIO_AUTO, /* trust EDID */
781 HDMI_AUDIO_ON, /* force turn on HDMI audio */
782};
783
Chris Wilson93dfb402011-03-29 16:59:50 -0700784enum i915_cache_level {
785 I915_CACHE_NONE,
786 I915_CACHE_LLC,
787 I915_CACHE_LLC_MLC, /* gen6+ */
788};
789
Eric Anholt673a3942008-07-30 12:06:12 -0700790struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000791 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700792
793 /** Current space allocated to this object in the GTT, if any. */
794 struct drm_mm_node *gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100795 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700796
797 /** This object's place on the active/flushing/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +0100798 struct list_head ring_list;
799 struct list_head mm_list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100800 /** This object's place on GPU write list */
801 struct list_head gpu_write_list;
Chris Wilson432e58e2010-11-25 19:32:06 +0000802 /** This object's place in the batchbuffer or on the eviction list */
803 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700804
805 /**
806 * This is set if the object is on the active or flushing lists
807 * (has pending rendering), and is not set if it's on inactive (ready
808 * to be unbound).
809 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400810 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -0700811
812 /**
813 * This is set if the object has been written to since last bound
814 * to the GTT
815 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400816 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200817
818 /**
Chris Wilson87ca9c82010-12-02 09:42:56 +0000819 * This is set if the object has been written to since the last
820 * GPU flush.
821 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400822 unsigned int pending_gpu_write:1;
Chris Wilson87ca9c82010-12-02 09:42:56 +0000823
824 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200825 * Fence register bits (if any) for this object. Will be set
826 * as needed when mapped into the GTT.
827 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +0200828 */
Daniel Vetter4b9de732011-10-09 21:52:02 +0200829 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +0200830
831 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200832 * Advice: are the backing pages purgeable?
833 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400834 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +0200835
836 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200837 * Current tiling mode for the object.
838 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400839 unsigned int tiling_mode:2;
840 unsigned int tiling_changed:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200841
842 /** How many users have pinned this object in GTT space. The following
843 * users can each hold at most one reference: pwrite/pread, pin_ioctl
844 * (via user_pin_count), execbuffer (objects are not allowed multiple
845 * times for the same batchbuffer), and the framebuffer code. When
846 * switching/pageflipping, the framebuffer code has at most two buffers
847 * pinned per crtc.
848 *
849 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
850 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400851 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +0200852#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700853
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200854 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +0100855 * Is the object at the current location in the gtt mappable and
856 * fenceable? Used to avoid costly recalculations.
857 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400858 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +0100859
860 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200861 * Whether the current gtt mapping needs to be mappable (and isn't just
862 * mappable by accident). Track pin and fault separate for a more
863 * accurate mappable working set.
864 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400865 unsigned int fault_mappable:1;
866 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200867
Chris Wilsoncaea7472010-11-12 13:53:37 +0000868 /*
869 * Is the GPU currently using a fence to access this buffer,
870 */
871 unsigned int pending_fenced_gpu_access:1;
872 unsigned int fenced_gpu_access:1;
873
Chris Wilson93dfb402011-03-29 16:59:50 -0700874 unsigned int cache_level:2;
875
Daniel Vetter7bddb012012-02-09 17:15:47 +0100876 unsigned int has_aliasing_ppgtt_mapping:1;
877
Eric Anholt856fa192009-03-19 14:10:50 -0700878 struct page **pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700879
880 /**
Daniel Vetter185cbcb2010-11-06 12:12:35 +0100881 * DMAR support
882 */
883 struct scatterlist *sg_list;
884 int num_sg;
885
886 /**
Chris Wilson67731b82010-12-08 10:38:14 +0000887 * Used for performing relocations during execbuffer insertion.
888 */
889 struct hlist_node exec_node;
890 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000891 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +0000892
893 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700894 * Current offset of the object in GTT space.
895 *
896 * This is the same as gtt_space->start
897 */
898 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100899
Eric Anholt673a3942008-07-30 12:06:12 -0700900 /** Breadcrumb of last rendering to the buffer. */
901 uint32_t last_rendering_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000902 struct intel_ring_buffer *ring;
903
904 /** Breadcrumb of last fenced GPU access to the buffer. */
905 uint32_t last_fenced_seqno;
906 struct intel_ring_buffer *last_fenced_ring;
Eric Anholt673a3942008-07-30 12:06:12 -0700907
Daniel Vetter778c3542010-05-13 11:49:44 +0200908 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800909 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700910
Eric Anholt280b7132009-03-12 16:56:27 -0700911 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +0100912 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -0700913
Keith Packardba1eb1d2008-10-14 19:55:10 -0700914
Eric Anholt673a3942008-07-30 12:06:12 -0700915 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800916 * If present, while GEM_DOMAIN_CPU is in the read domain this array
917 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700918 */
919 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800920
921 /** User space pin count and filp owning the pin */
922 uint32_t user_pin_count;
923 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000924
925 /** for phy allocated objects */
926 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500927
928 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500929 * Number of crtcs where this object is currently the fb, but
930 * will be page flipped away on the next vblank. When it
931 * reaches 0, dev_priv->pending_flip_queue will be woken up.
932 */
933 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700934};
935
Daniel Vetter62b8b212010-04-09 19:05:08 +0000936#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +0100937
Eric Anholt673a3942008-07-30 12:06:12 -0700938/**
939 * Request queue structure.
940 *
941 * The request queue allows us to note sequence numbers that have been emitted
942 * and may be associated with active buffers to be retired.
943 *
944 * By keeping this list, we can avoid having to do questionable
945 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
946 * an emission time with seqnos for tracking how far ahead of the GPU we are.
947 */
948struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +0800949 /** On Which ring this request was generated */
950 struct intel_ring_buffer *ring;
951
Eric Anholt673a3942008-07-30 12:06:12 -0700952 /** GEM sequence number associated with this request. */
953 uint32_t seqno;
954
Chris Wilsona71d8d92012-02-15 11:25:36 +0000955 /** Postion in the ringbuffer of the end of the request */
956 u32 tail;
957
Eric Anholt673a3942008-07-30 12:06:12 -0700958 /** Time at which this request was emitted, in jiffies. */
959 unsigned long emitted_jiffies;
960
Eric Anholtb9624422009-06-03 07:27:35 +0000961 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700962 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000963
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100964 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +0000965 /** file_priv list entry for this request */
966 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700967};
968
969struct drm_i915_file_private {
970 struct {
Chris Wilson1c255952010-09-26 11:03:27 +0100971 struct spinlock lock;
Eric Anholtb9624422009-06-03 07:27:35 +0000972 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700973 } mm;
974};
975
Zou Nan haicae58522010-11-09 17:17:32 +0800976#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
977
978#define IS_I830(dev) ((dev)->pci_device == 0x3577)
979#define IS_845G(dev) ((dev)->pci_device == 0x2562)
980#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
981#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
982#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
983#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
984#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
985#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
986#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
987#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
988#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
989#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
990#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
991#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
992#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
993#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
994#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
995#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -0700996#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Zou Nan haicae58522010-11-09 17:17:32 +0800997#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
998
Jesse Barnes85436692011-04-06 12:11:14 -0700999/*
1000 * The genX designation typically refers to the render engine, so render
1001 * capability related checks should use IS_GEN, while display and other checks
1002 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1003 * chips, etc.).
1004 */
Zou Nan haicae58522010-11-09 17:17:32 +08001005#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1006#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1007#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1008#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1009#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001010#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001011
1012#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1013#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001014#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +08001015#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1016
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001017#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6)
1018
Chris Wilson05394f32010-11-08 19:18:58 +00001019#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001020#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1021
1022/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1023 * rows, which changed the alignment requirements and fence programming.
1024 */
1025#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1026 IS_I915GM(dev)))
1027#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1028#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1029#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1030#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1031#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1032#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1033/* dsparb controlled by hw only */
1034#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1035
1036#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1037#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1038#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001039
Jesse Barneseceae482011-04-06 12:15:08 -07001040#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
1041#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +08001042
1043#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1044#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1045#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1046
Chris Wilson05394f32010-11-08 19:18:58 +00001047#include "i915_trace.h"
1048
Eric Anholtc153f452007-09-03 12:06:45 +10001049extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001050extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001051extern unsigned int i915_fbpercrtc __always_unused;
1052extern int i915_panel_ignore_lid __read_mostly;
1053extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001054extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001055extern unsigned int i915_lvds_downclock __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001056extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001057extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001058extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001059extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001060extern bool i915_enable_hangcheck __read_mostly;
Daniel Vettere21af882012-02-09 20:53:27 +01001061extern bool i915_enable_ppgtt __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001062
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001063extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1064extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001065extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1066extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1067
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +10001069extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001070extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001071extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001072extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001073extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001074extern void i915_driver_preclose(struct drm_device *dev,
1075 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001076extern void i915_driver_postclose(struct drm_device *dev,
1077 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001078extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +11001079extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1080 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -07001081extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001082 struct drm_clip_rect *box,
1083 int DR1, int DR4);
Chris Wilsonf803aa52010-09-19 12:38:26 +01001084extern int i915_reset(struct drm_device *dev, u8 flags);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001085extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1086extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1087extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1088extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1089
Dave Airlieaf6061a2008-05-07 12:15:39 +10001090
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001092void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001093void i915_handle_error(struct drm_device *dev, bool wedged);
Eric Anholtc153f452007-09-03 12:06:45 +10001094extern int i915_irq_emit(struct drm_device *dev, void *data,
1095 struct drm_file *file_priv);
1096extern int i915_irq_wait(struct drm_device *dev, void *data,
1097 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001099extern void intel_irq_init(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001100
Eric Anholtc153f452007-09-03 12:06:45 +10001101extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1102 struct drm_file *file_priv);
1103extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1104 struct drm_file *file_priv);
1105extern int i915_vblank_swap(struct drm_device *dev, void *data,
1106 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107
Keith Packard7c463582008-11-04 02:03:27 -08001108void
1109i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1110
1111void
1112i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1113
Akshay Joshi0206e352011-08-16 15:34:10 -04001114void intel_enable_asle(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +00001115
Chris Wilson3bd3c932010-08-19 08:19:30 +01001116#ifdef CONFIG_DEBUG_FS
1117extern void i915_destroy_error_state(struct drm_device *dev);
1118#else
1119#define i915_destroy_error_state(x)
1120#endif
1121
Keith Packard7c463582008-11-04 02:03:27 -08001122
Eric Anholt673a3942008-07-30 12:06:12 -07001123/* i915_gem.c */
1124int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1125 struct drm_file *file_priv);
1126int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1127 struct drm_file *file_priv);
1128int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1129 struct drm_file *file_priv);
1130int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1131 struct drm_file *file_priv);
1132int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1133 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001134int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1135 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001136int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1137 struct drm_file *file_priv);
1138int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1139 struct drm_file *file_priv);
1140int i915_gem_execbuffer(struct drm_device *dev, void *data,
1141 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001142int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1143 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001144int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1145 struct drm_file *file_priv);
1146int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1147 struct drm_file *file_priv);
1148int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1149 struct drm_file *file_priv);
1150int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1151 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001152int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1153 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001154int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1155 struct drm_file *file_priv);
1156int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1157 struct drm_file *file_priv);
1158int i915_gem_set_tiling(struct drm_device *dev, void *data,
1159 struct drm_file *file_priv);
1160int i915_gem_get_tiling(struct drm_device *dev, void *data,
1161 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001162int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1163 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001164void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001165int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00001166int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson88241782011-01-07 17:09:48 +00001167 uint32_t invalidate_domains,
1168 uint32_t flush_domains);
Chris Wilson05394f32010-11-08 19:18:58 +00001169struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1170 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001171void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001172int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1173 uint32_t alignment,
1174 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +00001175void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001176int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001177void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001178void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001179
Chris Wilson54cf91d2010-11-25 18:00:26 +00001180int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Chris Wilsonce453d82011-02-21 14:43:56 +00001181int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001182void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001183 struct intel_ring_buffer *ring,
1184 u32 seqno);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001185
Dave Airlieff72145b2011-02-07 12:16:14 +10001186int i915_gem_dumb_create(struct drm_file *file_priv,
1187 struct drm_device *dev,
1188 struct drm_mode_create_dumb *args);
1189int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1190 uint32_t handle, uint64_t *offset);
1191int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001192 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001193/**
1194 * Returns true if seq1 is later than seq2.
1195 */
1196static inline bool
1197i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1198{
1199 return (int32_t)(seq1 - seq2) >= 0;
1200}
1201
Daniel Vetter53d227f2012-01-25 16:32:49 +01001202u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001203
Chris Wilsond9e86c02010-11-10 16:40:20 +00001204int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00001205 struct intel_ring_buffer *pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001206int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001207
Chris Wilson1690e1e2011-12-14 13:57:08 +01001208static inline void
1209i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1210{
1211 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1212 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1213 dev_priv->fence_regs[obj->fence_reg].pin_count++;
1214 }
1215}
1216
1217static inline void
1218i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1219{
1220 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1221 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1222 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1223 }
1224}
1225
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001226void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001227void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1228
Chris Wilson069efc12010-09-30 16:53:18 +01001229void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001230void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001231int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1232 uint32_t read_domains,
1233 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001234int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001235int __must_check i915_gem_init_hw(struct drm_device *dev);
1236void i915_gem_init_swizzling(struct drm_device *dev);
Daniel Vettere21af882012-02-09 20:53:27 +01001237void i915_gem_init_ppgtt(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001238void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001239void i915_gem_do_init(struct drm_device *dev,
1240 unsigned long start,
1241 unsigned long mappable_end,
1242 unsigned long end);
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001243int __must_check i915_gpu_idle(struct drm_device *dev, bool do_retire);
Chris Wilson20217462010-11-23 15:26:33 +00001244int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilsondb53a302011-02-03 11:57:46 +00001245int __must_check i915_add_request(struct intel_ring_buffer *ring,
1246 struct drm_file *file,
1247 struct drm_i915_gem_request *request);
1248int __must_check i915_wait_request(struct intel_ring_buffer *ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001249 uint32_t seqno,
1250 bool do_retire);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001251int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001252int __must_check
1253i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1254 bool write);
1255int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001256i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1257 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001258 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001259int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001260 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001261 int id,
1262 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001263void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001264 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001265void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001266void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001267
Chris Wilson467cffb2011-03-07 10:42:03 +00001268uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001269i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1270 uint32_t size,
1271 int tiling_mode);
Chris Wilson467cffb2011-03-07 10:42:03 +00001272
Chris Wilsone4ffd172011-04-04 09:44:39 +01001273int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1274 enum i915_cache_level cache_level);
1275
Daniel Vetter76aaf222010-11-05 22:23:30 +01001276/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001277int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1278void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001279void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1280 struct drm_i915_gem_object *obj,
1281 enum i915_cache_level cache_level);
1282void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1283 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001284
Daniel Vetter76aaf222010-11-05 22:23:30 +01001285void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001286int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01001287void i915_gem_gtt_rebind_object(struct drm_i915_gem_object *obj,
1288 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001289void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001290
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001291/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001292int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1293 unsigned alignment, bool mappable);
1294int __must_check i915_gem_evict_everything(struct drm_device *dev,
1295 bool purgeable_only);
1296int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1297 bool purgeable_only);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001298
Eric Anholt673a3942008-07-30 12:06:12 -07001299/* i915_gem_tiling.c */
1300void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001301void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1302void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001303
1304/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001305void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001306 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001307#if WATCH_LISTS
1308int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001309#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001310#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001311#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001312void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1313 int handle);
1314void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001315 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316
Ben Gamari20172632009-02-17 20:08:50 -05001317/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001318int i915_debugfs_init(struct drm_minor *minor);
1319void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001320
Jesse Barnes317c35d2008-08-25 15:11:06 -07001321/* i915_suspend.c */
1322extern int i915_save_state(struct drm_device *dev);
1323extern int i915_restore_state(struct drm_device *dev);
1324
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001325/* i915_suspend.c */
1326extern int i915_save_state(struct drm_device *dev);
1327extern int i915_restore_state(struct drm_device *dev);
1328
Chris Wilsonf899fc62010-07-20 15:44:45 -07001329/* intel_i2c.c */
1330extern int intel_setup_gmbus(struct drm_device *dev);
1331extern void intel_teardown_gmbus(struct drm_device *dev);
Chris Wilsone957d772010-09-24 12:52:03 +01001332extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1333extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001334extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1335{
1336 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1337}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001338extern void intel_i2c_reset(struct drm_device *dev);
1339
Chris Wilson3b617962010-08-24 09:02:58 +01001340/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001341extern int intel_opregion_setup(struct drm_device *dev);
1342#ifdef CONFIG_ACPI
1343extern void intel_opregion_init(struct drm_device *dev);
1344extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001345extern void intel_opregion_asle_intr(struct drm_device *dev);
1346extern void intel_opregion_gse_intr(struct drm_device *dev);
1347extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001348#else
Chris Wilson44834a62010-08-19 16:09:23 +01001349static inline void intel_opregion_init(struct drm_device *dev) { return; }
1350static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001351static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1352static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1353static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001354#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001355
Jesse Barnes723bfd72010-10-07 16:01:13 -07001356/* intel_acpi.c */
1357#ifdef CONFIG_ACPI
1358extern void intel_register_dsm_handler(void);
1359extern void intel_unregister_dsm_handler(void);
1360#else
1361static inline void intel_register_dsm_handler(void) { return; }
1362static inline void intel_unregister_dsm_handler(void) { return; }
1363#endif /* CONFIG_ACPI */
1364
Jesse Barnes79e53942008-11-07 14:24:08 -08001365/* modesetting */
1366extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001367extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001368extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001369extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001370extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001371extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001372extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Keith Packard9fb526d2011-09-26 22:24:57 -07001373extern void ironlake_init_pch_refclk(struct drm_device *dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001374extern void ironlake_enable_rc6(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001375extern void gen6_set_rps(struct drm_device *dev, u8 val);
Akshay Joshi0206e352011-08-16 15:34:10 -04001376extern void intel_detect_pch(struct drm_device *dev);
1377extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001378
Keith Packard8d715f02011-11-18 20:39:01 -08001379extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1380extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
1381extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1382extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
1383
Chris Wilson6ef3d422010-08-04 20:26:07 +01001384/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001385#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001386extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1387extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001388
1389extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1390extern void intel_display_print_error_state(struct seq_file *m,
1391 struct drm_device *dev,
1392 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001393#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001394
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001395#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1396
1397#define BEGIN_LP_RING(n) \
1398 intel_ring_begin(LP_RING(dev_priv), (n))
1399
1400#define OUT_RING(x) \
1401 intel_ring_emit(LP_RING(dev_priv), x)
1402
1403#define ADVANCE_LP_RING() \
1404 intel_ring_advance(LP_RING(dev_priv))
1405
Eric Anholt546b0972008-09-01 16:45:29 -07001406/**
1407 * Lock test for when it's just for synchronization of ring access.
1408 *
1409 * In that case, we don't need to do it when GEM is initialized as nobody else
1410 * has access to the ring.
1411 */
Chris Wilson05394f32010-11-08 19:18:58 +00001412#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001413 if (LP_RING(dev->dev_private)->obj == NULL) \
Chris Wilson05394f32010-11-08 19:18:58 +00001414 LOCK_TEST_WITH_RETURN(dev, file); \
Eric Anholt546b0972008-09-01 16:45:29 -07001415} while (0)
1416
Ben Widawskyb7287d82011-04-25 11:22:22 -07001417/* On SNB platform, before reading ring registers forcewake bit
1418 * must be set to prevent GT core from power down and stale values being
1419 * returned.
1420 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001421void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1422void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawsky67a37442012-02-09 10:15:20 +01001423int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001424
1425/* We give fast paths for the really cool registers */
1426#define NEEDS_FORCE_WAKE(dev_priv, reg) \
1427 (((dev_priv)->info->gen >= 6) && \
Keith Packard8d715f02011-11-18 20:39:01 -08001428 ((reg) < 0x40000) && \
Keith Packardc7dffff2011-12-09 11:33:00 -08001429 ((reg) != FORCEWAKE))
Zou Nan haicae58522010-11-09 17:17:32 +08001430
Keith Packard5f753772010-11-22 09:24:22 +00001431#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001432 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001433
Keith Packard5f753772010-11-22 09:24:22 +00001434__i915_read(8, b)
1435__i915_read(16, w)
1436__i915_read(32, l)
1437__i915_read(64, q)
1438#undef __i915_read
1439
1440#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001441 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1442
Keith Packard5f753772010-11-22 09:24:22 +00001443__i915_write(8, b)
1444__i915_write(16, w)
1445__i915_write(32, l)
1446__i915_write(64, q)
1447#undef __i915_write
1448
1449#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1450#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1451
1452#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1453#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1454#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1455#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1456
1457#define I915_READ(reg) i915_read32(dev_priv, (reg))
1458#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001459#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1460#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001461
1462#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1463#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001464
1465#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1466#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1467
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001468
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469#endif