blob: 05adbf23951a79416c9f97ef555fc1fb9530879a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040038#include <linux/module.h>
Zhao Yakui354ff962009-07-08 14:13:12 +080039#include "drm_crtc_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080040
Ben Widawskya35d9d32011-07-13 14:38:17 -070041static int i915_modeset __read_mostly = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080042module_param_named(modeset, i915_modeset, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070043MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Ben Widawskya35d9d32011-07-13 14:38:17 -070047unsigned int i915_fbpercrtc __always_unused = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080048module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Ben Widawskya35d9d32011-07-13 14:38:17 -070050int i915_panel_ignore_lid __read_mostly = 0;
Chris Wilsonfca87402011-02-17 13:44:48 +000051module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070052MODULE_PARM_DESC(panel_ignore_lid,
53 "Override lid status (0=autodetect [default], 1=lid open, "
54 "-1=lid closed)");
Chris Wilsonfca87402011-02-17 13:44:48 +000055
Ben Widawskya35d9d32011-07-13 14:38:17 -070056unsigned int i915_powersave __read_mostly = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000057module_param_named(powersave, i915_powersave, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070058MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
Jesse Barnes652c3932009-08-17 13:31:43 -070060
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080061int i915_semaphores __read_mostly = -1;
Chris Wilsona1656b92011-03-04 18:48:03 +000062module_param_named(semaphores, i915_semaphores, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070063MODULE_PARM_DESC(semaphores,
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080064 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
Chris Wilsona1656b92011-03-04 18:48:03 +000065
Keith Packardc0f372b32011-11-16 22:24:52 -080066int i915_enable_rc6 __read_mostly = -1;
Jesse Barnesf57f9c12012-04-11 09:39:02 -070067module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070068MODULE_PARM_DESC(i915_enable_rc6,
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -030069 "Enable power-saving render C-state 6. "
70 "Different stages can be selected via bitmask values "
71 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
72 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
73 "default: -1 (use per-chip default)");
Chris Wilsonac668082011-02-09 16:15:32 +000074
Keith Packard4415e632011-11-09 09:57:50 -080075int i915_enable_fbc __read_mostly = -1;
Jesse Barnesc1a9f042011-05-05 15:24:21 -070076module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070077MODULE_PARM_DESC(i915_enable_fbc,
78 "Enable frame buffer compression for power savings "
Keith Packardcd0de032011-09-19 21:34:19 -070079 "(default: -1 (use per-chip default))");
Jesse Barnesc1a9f042011-05-05 15:24:21 -070080
Ben Widawskya35d9d32011-07-13 14:38:17 -070081unsigned int i915_lvds_downclock __read_mostly = 0;
Jesse Barnes33814342010-01-14 20:48:02 +000082module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070083MODULE_PARM_DESC(lvds_downclock,
84 "Use panel (LVDS/eDP) downclocking for power savings "
85 "(default: false)");
Jesse Barnes33814342010-01-14 20:48:02 +000086
Takashi Iwai121d5272012-03-20 13:07:06 +010087int i915_lvds_channel_mode __read_mostly;
88module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
89MODULE_PARM_DESC(lvds_channel_mode,
90 "Specify LVDS channel mode "
91 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
92
Keith Packard4415e632011-11-09 09:57:50 -080093int i915_panel_use_ssc __read_mostly = -1;
Chris Wilsona7615032011-01-12 17:04:08 +000094module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070095MODULE_PARM_DESC(lvds_use_ssc,
96 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
Keith Packard72bbe582011-09-26 16:09:45 -070097 "(default: auto from VBT)");
Chris Wilsona7615032011-01-12 17:04:08 +000098
Ben Widawskya35d9d32011-07-13 14:38:17 -070099int i915_vbt_sdvo_panel_type __read_mostly = -1;
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000100module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700101MODULE_PARM_DESC(vbt_sdvo_panel_type,
Mathias Fröhlichc10e4082012-03-01 06:44:35 +0100102 "Override/Ignore selection of SDVO panel mode in the VBT "
103 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000104
Ben Widawskya35d9d32011-07-13 14:38:17 -0700105static bool i915_try_reset __read_mostly = true;
Chris Wilsond78cb502010-12-23 13:33:15 +0000106module_param_named(reset, i915_try_reset, bool, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700107MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
Chris Wilsond78cb502010-12-23 13:33:15 +0000108
Ben Widawskya35d9d32011-07-13 14:38:17 -0700109bool i915_enable_hangcheck __read_mostly = true;
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700110module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700111MODULE_PARM_DESC(enable_hangcheck,
112 "Periodically check GPU activity for detecting hangs. "
113 "WARNING: Disabling this can cause system wide hangs. "
114 "(default: true)");
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700115
Daniel Vetter650dc072012-04-02 10:08:35 +0200116int i915_enable_ppgtt __read_mostly = -1;
117module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
Daniel Vettere21af882012-02-09 20:53:27 +0100118MODULE_PARM_DESC(i915_enable_ppgtt,
119 "Enable PPGTT (default: true)");
120
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500121static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800122extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500123
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500124#define INTEL_VGA_DEVICE(id, info) { \
Daniel Vetter80a29012011-10-11 10:59:05 +0200125 .class = PCI_BASE_CLASS_DISPLAY << 16, \
Chris Wilson934f9922011-01-20 13:09:12 +0000126 .class_mask = 0xff0000, \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500127 .vendor = 0x8086, \
128 .device = id, \
129 .subvendor = PCI_ANY_ID, \
130 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500131 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500132
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200133static const struct intel_device_info intel_i830_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100134 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100135 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500136};
137
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200138static const struct intel_device_info intel_845g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100139 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100140 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500141};
142
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200143static const struct intel_device_info intel_i85x_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100144 .gen = 2, .is_i85x = 1, .is_mobile = 1,
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400145 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100146 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500147};
148
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200149static const struct intel_device_info intel_i865g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100150 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100151 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500152};
153
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200154static const struct intel_device_info intel_i915g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100155 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100156 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500157};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200158static const struct intel_device_info intel_i915gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100159 .gen = 3, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500160 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100161 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100162 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500163};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200164static const struct intel_device_info intel_i945g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100165 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100166 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500167};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200168static const struct intel_device_info intel_i945gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100169 .gen = 3, .is_i945gm = 1, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500170 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100171 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100172 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500173};
174
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200175static const struct intel_device_info intel_i965g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100176 .gen = 4, .is_broadwater = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100177 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100178 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500179};
180
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200181static const struct intel_device_info intel_i965gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100182 .gen = 4, .is_crestline = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000183 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100184 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100185 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500186};
187
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200188static const struct intel_device_info intel_g33_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100189 .gen = 3, .is_g33 = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100190 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100191 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500192};
193
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200194static const struct intel_device_info intel_g45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100195 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100196 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800197 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500198};
199
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200200static const struct intel_device_info intel_gm45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100201 .gen = 4, .is_g4x = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000202 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100203 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100204 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800205 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500206};
207
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200208static const struct intel_device_info intel_pineview_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100209 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100210 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100211 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500212};
213
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200214static const struct intel_device_info intel_ironlake_d_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100215 .gen = 5,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200216 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800217 .has_bsd_ring = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300218 .has_pch_split = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500219};
220
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200221static const struct intel_device_info intel_ironlake_m_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100222 .gen = 5, .is_mobile = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000223 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700224 .has_fbc = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800225 .has_bsd_ring = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300226 .has_pch_split = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500227};
228
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200229static const struct intel_device_info intel_sandybridge_d_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100230 .gen = 6,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100231 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100232 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100233 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200234 .has_llc = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300235 .has_pch_split = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800236};
237
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200238static const struct intel_device_info intel_sandybridge_m_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100239 .gen = 6, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100240 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800241 .has_fbc = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100242 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100243 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200244 .has_llc = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300245 .has_pch_split = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800246};
247
Jesse Barnesc76b6152011-04-28 14:32:07 -0700248static const struct intel_device_info intel_ivybridge_d_info = {
249 .is_ivybridge = 1, .gen = 7,
250 .need_gfx_hws = 1, .has_hotplug = 1,
251 .has_bsd_ring = 1,
252 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200253 .has_llc = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300254 .has_pch_split = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700255};
256
257static const struct intel_device_info intel_ivybridge_m_info = {
258 .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
259 .need_gfx_hws = 1, .has_hotplug = 1,
260 .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
261 .has_bsd_ring = 1,
262 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200263 .has_llc = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300264 .has_pch_split = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700265};
266
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700267static const struct intel_device_info intel_valleyview_m_info = {
268 .gen = 7, .is_mobile = 1,
269 .need_gfx_hws = 1, .has_hotplug = 1,
270 .has_fbc = 0,
271 .has_bsd_ring = 1,
272 .has_blt_ring = 1,
273 .is_valleyview = 1,
274};
275
276static const struct intel_device_info intel_valleyview_d_info = {
277 .gen = 7,
278 .need_gfx_hws = 1, .has_hotplug = 1,
279 .has_fbc = 0,
280 .has_bsd_ring = 1,
281 .has_blt_ring = 1,
282 .is_valleyview = 1,
283};
284
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300285static const struct intel_device_info intel_haswell_d_info = {
286 .is_haswell = 1, .gen = 7,
287 .need_gfx_hws = 1, .has_hotplug = 1,
288 .has_bsd_ring = 1,
289 .has_blt_ring = 1,
290 .has_llc = 1,
291 .has_pch_split = 1,
292};
293
294static const struct intel_device_info intel_haswell_m_info = {
295 .is_haswell = 1, .gen = 7, .is_mobile = 1,
296 .need_gfx_hws = 1, .has_hotplug = 1,
297 .has_bsd_ring = 1,
298 .has_blt_ring = 1,
299 .has_llc = 1,
300 .has_pch_split = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500301};
302
Chris Wilson6103da02010-07-05 18:01:47 +0100303static const struct pci_device_id pciidlist[] = { /* aka */
304 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
305 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
306 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400307 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100308 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
309 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
310 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
311 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
312 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
313 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
314 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
315 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
316 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
317 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
318 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
319 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
320 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
321 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
322 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
323 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
324 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
325 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
326 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
327 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
328 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
329 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100330 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500331 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
332 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
333 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
334 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800335 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800336 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
337 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800338 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800339 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800340 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800341 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Jesse Barnesc76b6152011-04-28 14:32:07 -0700342 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
343 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
344 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
345 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
346 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
Eugeni Dodonovcc22a932012-03-29 20:55:48 -0300347 INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300348 INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
349 INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
350 INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
351 INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
352 INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
353 INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
354 INTEL_VGA_DEVICE(0x0c16, &intel_haswell_d_info), /* SDV */
Jesse Barnesff049b62012-06-20 10:53:13 -0700355 INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
356 INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
357 INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500358 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359};
360
Jesse Barnes79e53942008-11-07 14:24:08 -0800361#if defined(CONFIG_DRM_I915_KMS)
362MODULE_DEVICE_TABLE(pci, pciidlist);
363#endif
364
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800365#define INTEL_PCH_DEVICE_ID_MASK 0xff00
Jesse Barnes90711d52011-04-28 14:48:02 -0700366#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800367#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
Jesse Barnesc7925132011-04-07 12:33:56 -0700368#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300369#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800370
Akshay Joshi0206e352011-08-16 15:34:10 -0400371void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800372{
373 struct drm_i915_private *dev_priv = dev->dev_private;
374 struct pci_dev *pch;
375
376 /*
377 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
378 * make graphics device passthrough work easy for VMM, that only
379 * need to expose ISA bridge to let driver know the real hardware
380 * underneath. This is a requirement from virtualization team.
381 */
382 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
383 if (pch) {
384 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
385 int id;
386 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
387
Jesse Barnes90711d52011-04-28 14:48:02 -0700388 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
389 dev_priv->pch_type = PCH_IBX;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100390 dev_priv->num_pch_pll = 2;
Jesse Barnes90711d52011-04-28 14:48:02 -0700391 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
392 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800393 dev_priv->pch_type = PCH_CPT;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100394 dev_priv->num_pch_pll = 2;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800395 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Jesse Barnesc7925132011-04-07 12:33:56 -0700396 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
397 /* PantherPoint is CPT compatible */
398 dev_priv->pch_type = PCH_CPT;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100399 dev_priv->num_pch_pll = 2;
Jesse Barnesc7925132011-04-07 12:33:56 -0700400 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300401 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
402 dev_priv->pch_type = PCH_LPT;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100403 dev_priv->num_pch_pll = 0;
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300404 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800405 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100406 BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800407 }
408 pci_dev_put(pch);
409 }
410}
411
Ben Widawsky2911a352012-04-05 14:47:36 -0700412bool i915_semaphore_is_enabled(struct drm_device *dev)
413{
414 if (INTEL_INFO(dev)->gen < 6)
415 return 0;
416
417 if (i915_semaphores >= 0)
418 return i915_semaphores;
419
Daniel Vetter59de3292012-04-02 20:48:43 +0200420#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700421 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200422 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
423 return false;
424#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700425
426 return 1;
427}
428
Keith Packard8d715f02011-11-18 20:39:01 -0800429void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000430{
431 int count;
432
433 count = 0;
434 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
435 udelay(10);
436
437 I915_WRITE_NOTRACE(FORCEWAKE, 1);
438 POSTING_READ(FORCEWAKE);
439
440 count = 0;
441 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
442 udelay(10);
443}
444
Keith Packard8d715f02011-11-18 20:39:01 -0800445void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
446{
447 int count;
448
449 count = 0;
450 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
451 udelay(10);
452
Daniel Vetter6b26c862012-04-24 14:04:12 +0200453 I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_ENABLE(1));
Keith Packard8d715f02011-11-18 20:39:01 -0800454 POSTING_READ(FORCEWAKE_MT);
455
456 count = 0;
457 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
458 udelay(10);
459}
460
Ben Widawskyfcca7922011-04-25 11:23:07 -0700461/*
462 * Generally this is called implicitly by the register read function. However,
463 * if some sequence requires the GT to not power down then this function should
464 * be called at the beginning of the sequence followed by a call to
465 * gen6_gt_force_wake_put() at the end of the sequence.
466 */
467void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
468{
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100469 unsigned long irqflags;
Ben Widawskyfcca7922011-04-25 11:23:07 -0700470
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100471 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
472 if (dev_priv->forcewake_count++ == 0)
Keith Packard8d715f02011-11-18 20:39:01 -0800473 dev_priv->display.force_wake_get(dev_priv);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100474 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
Ben Widawskyfcca7922011-04-25 11:23:07 -0700475}
476
Ben Widawskyee64cbd2012-02-09 10:15:19 +0100477static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
478{
479 u32 gtfifodbg;
480 gtfifodbg = I915_READ_NOTRACE(GTFIFODBG);
481 if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
482 "MMIO read or write has been dropped %x\n", gtfifodbg))
483 I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
484}
485
Keith Packard8d715f02011-11-18 20:39:01 -0800486void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000487{
488 I915_WRITE_NOTRACE(FORCEWAKE, 0);
Ben Widawskyee64cbd2012-02-09 10:15:19 +0100489 /* The below doubles as a POSTING_READ */
490 gen6_gt_check_fifodbg(dev_priv);
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000491}
492
Keith Packard8d715f02011-11-18 20:39:01 -0800493void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
494{
Daniel Vetter6b26c862012-04-24 14:04:12 +0200495 I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_DISABLE(1));
Ben Widawskyee64cbd2012-02-09 10:15:19 +0100496 /* The below doubles as a POSTING_READ */
497 gen6_gt_check_fifodbg(dev_priv);
Keith Packard8d715f02011-11-18 20:39:01 -0800498}
499
Ben Widawskyfcca7922011-04-25 11:23:07 -0700500/*
501 * see gen6_gt_force_wake_get()
502 */
503void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
504{
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100505 unsigned long irqflags;
Ben Widawskyfcca7922011-04-25 11:23:07 -0700506
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100507 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
508 if (--dev_priv->forcewake_count == 0)
Keith Packard8d715f02011-11-18 20:39:01 -0800509 dev_priv->display.force_wake_put(dev_priv);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100510 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
Ben Widawskyfcca7922011-04-25 11:23:07 -0700511}
512
Ben Widawsky67a37442012-02-09 10:15:20 +0100513int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
Chris Wilson91355832011-03-04 19:22:40 +0000514{
Ben Widawsky67a37442012-02-09 10:15:20 +0100515 int ret = 0;
516
Akshay Joshi0206e352011-08-16 15:34:10 -0400517 if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
Chris Wilson957367202011-05-12 22:17:09 +0100518 int loop = 500;
519 u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
520 while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
521 udelay(10);
522 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
523 }
Ben Widawsky67a37442012-02-09 10:15:20 +0100524 if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
525 ++ret;
Chris Wilson957367202011-05-12 22:17:09 +0100526 dev_priv->gt_fifo_count = fifo;
Chris Wilson91355832011-03-04 19:22:40 +0000527 }
Chris Wilson957367202011-05-12 22:17:09 +0100528 dev_priv->gt_fifo_count--;
Ben Widawsky67a37442012-02-09 10:15:20 +0100529
530 return ret;
Chris Wilson91355832011-03-04 19:22:40 +0000531}
532
Jesse Barnes575155a2012-03-28 13:39:37 -0700533void vlv_force_wake_get(struct drm_i915_private *dev_priv)
534{
535 int count;
536
537 count = 0;
538
539 /* Already awake? */
540 if ((I915_READ(0x130094) & 0xa1) == 0xa1)
541 return;
542
543 I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffffffff);
544 POSTING_READ(FORCEWAKE_VLV);
545
546 count = 0;
547 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK_VLV) & 1) == 0)
548 udelay(10);
549}
550
551void vlv_force_wake_put(struct drm_i915_private *dev_priv)
552{
553 I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffff0000);
554 /* FIXME: confirm VLV behavior with Punit folks */
555 POSTING_READ(FORCEWAKE_VLV);
556}
557
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100558static int i915_drm_freeze(struct drm_device *dev)
559{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100560 struct drm_i915_private *dev_priv = dev->dev_private;
561
Dave Airlie5bcf7192010-12-07 09:20:40 +1000562 drm_kms_helper_poll_disable(dev);
563
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100564 pci_save_state(dev->pdev);
565
566 /* If KMS is active, we do the leavevt stuff here */
567 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
568 int error = i915_gem_idle(dev);
569 if (error) {
570 dev_err(&dev->pdev->dev,
571 "GEM idle failed, resume might fail\n");
572 return error;
573 }
574 drm_irq_uninstall(dev);
575 }
576
577 i915_save_state(dev);
578
Chris Wilson44834a62010-08-19 16:09:23 +0100579 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100580
581 /* Modeset on resume, not lid events */
582 dev_priv->modeset_on_lid = 0;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100583
Dave Airlie3fa016a2012-03-28 10:48:49 +0100584 console_lock();
585 intel_fbdev_set_suspend(dev, 1);
586 console_unlock();
587
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100588 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100589}
590
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000591int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100592{
593 int error;
594
595 if (!dev || !dev->dev_private) {
596 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700597 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000598 return -ENODEV;
599 }
600
Dave Airlieb932ccb2008-02-20 10:02:20 +1000601 if (state.event == PM_EVENT_PRETHAW)
602 return 0;
603
Dave Airlie5bcf7192010-12-07 09:20:40 +1000604
605 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
606 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100607
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100608 error = i915_drm_freeze(dev);
609 if (error)
610 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000611
Dave Airlieb932ccb2008-02-20 10:02:20 +1000612 if (state.event == PM_EVENT_SUSPEND) {
613 /* Shut down the device */
614 pci_disable_device(dev->pdev);
615 pci_set_power_state(dev->pdev, PCI_D3hot);
616 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000617
618 return 0;
619}
620
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100621static int i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000622{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800623 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100624 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100625
Chris Wilsond1c3b172010-12-08 14:26:19 +0000626 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
627 mutex_lock(&dev->struct_mutex);
628 i915_gem_restore_gtt_mappings(dev);
629 mutex_unlock(&dev->struct_mutex);
630 }
631
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100632 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100633 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100634
Jesse Barnes5669fca2009-02-17 15:13:31 -0800635 /* KMS EnterVT equivalent */
636 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson1833b132012-05-09 11:56:28 +0100637 if (HAS_PCH_SPLIT(dev))
638 ironlake_init_pch_refclk(dev);
639
Jesse Barnes5669fca2009-02-17 15:13:31 -0800640 mutex_lock(&dev->struct_mutex);
641 dev_priv->mm.suspended = 0;
642
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100643 error = i915_gem_init_hw(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800644 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800645
Chris Wilson1833b132012-05-09 11:56:28 +0100646 intel_modeset_init_hw(dev);
Chris Wilson500f7142011-01-24 15:14:41 +0000647 drm_mode_config_reset(dev);
Jesse Barnes226485e2009-02-23 15:41:09 -0800648 drm_irq_install(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100649
Zhao Yakui354ff962009-07-08 14:13:12 +0800650 /* Resume the modeset for every activated CRTC */
Sean Paul927a2f12012-03-23 08:52:58 -0400651 mutex_lock(&dev->mode_config.mutex);
Zhao Yakui354ff962009-07-08 14:13:12 +0800652 drm_helper_resume_force_mode(dev);
Sean Paul927a2f12012-03-23 08:52:58 -0400653 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800654 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800655
Chris Wilson44834a62010-08-19 16:09:23 +0100656 intel_opregion_init(dev);
657
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800658 dev_priv->modeset_on_lid = 0;
Jesse Barnes06891e22009-09-14 10:58:48 -0700659
Dave Airlie3fa016a2012-03-28 10:48:49 +0100660 console_lock();
661 intel_fbdev_set_suspend(dev, 0);
662 console_unlock();
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100663 return error;
664}
665
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000666int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100667{
Chris Wilson6eecba32010-09-08 09:45:11 +0100668 int ret;
669
Dave Airlie5bcf7192010-12-07 09:20:40 +1000670 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
671 return 0;
672
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100673 if (pci_enable_device(dev->pdev))
674 return -EIO;
675
676 pci_set_master(dev->pdev);
677
Chris Wilson6eecba32010-09-08 09:45:11 +0100678 ret = i915_drm_thaw(dev);
679 if (ret)
680 return ret;
681
682 drm_kms_helper_poll_enable(dev);
683 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000684}
685
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200686static int i8xx_do_reset(struct drm_device *dev)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100687{
688 struct drm_i915_private *dev_priv = dev->dev_private;
689
690 if (IS_I85X(dev))
691 return -ENODEV;
692
693 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
694 POSTING_READ(D_STATE);
695
696 if (IS_I830(dev) || IS_845G(dev)) {
697 I915_WRITE(DEBUG_RESET_I830,
698 DEBUG_RESET_DISPLAY |
699 DEBUG_RESET_RENDER |
700 DEBUG_RESET_FULL);
701 POSTING_READ(DEBUG_RESET_I830);
702 msleep(1);
703
704 I915_WRITE(DEBUG_RESET_I830, 0);
705 POSTING_READ(DEBUG_RESET_I830);
706 }
707
708 msleep(1);
709
710 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
711 POSTING_READ(D_STATE);
712
713 return 0;
714}
715
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700716static int i965_reset_complete(struct drm_device *dev)
717{
718 u8 gdrst;
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700719 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Daniel Vetter5fe9fe82012-05-02 21:33:52 +0200720 return (gdrst & GRDOM_RESET_ENABLE) == 0;
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700721}
722
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200723static int i965_do_reset(struct drm_device *dev)
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700724{
Daniel Vetter5ccce182012-04-27 15:17:45 +0200725 int ret;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700726 u8 gdrst;
727
Chris Wilsonae681d92010-10-01 14:57:56 +0100728 /*
729 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
730 * well as the reset bit (GR/bit 0). Setting the GR bit
731 * triggers the reset; when done, the hardware will clear it.
732 */
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700733 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200734 pci_write_config_byte(dev->pdev, I965_GDRST,
Daniel Vetter5ccce182012-04-27 15:17:45 +0200735 gdrst | GRDOM_RENDER |
736 GRDOM_RESET_ENABLE);
737 ret = wait_for(i965_reset_complete(dev), 500);
738 if (ret)
739 return ret;
740
741 /* We can't reset render&media without also resetting display ... */
742 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
743 pci_write_config_byte(dev->pdev, I965_GDRST,
744 gdrst | GRDOM_MEDIA |
745 GRDOM_RESET_ENABLE);
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700746
747 return wait_for(i965_reset_complete(dev), 500);
748}
749
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200750static int ironlake_do_reset(struct drm_device *dev)
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700751{
752 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5ccce182012-04-27 15:17:45 +0200753 u32 gdrst;
754 int ret;
755
756 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200757 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
Daniel Vetter5ccce182012-04-27 15:17:45 +0200758 gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
759 ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
760 if (ret)
761 return ret;
762
763 /* We can't reset render&media without also resetting display ... */
764 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
765 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
766 gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700767 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768}
769
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200770static int gen6_do_reset(struct drm_device *dev)
Eric Anholtcff458c2010-11-18 09:31:14 +0800771{
772 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardb6e45f82012-01-06 11:34:04 -0800773 int ret;
774 unsigned long irqflags;
Eric Anholtcff458c2010-11-18 09:31:14 +0800775
Keith Packard286fed42012-01-06 11:44:11 -0800776 /* Hold gt_lock across reset to prevent any register access
777 * with forcewake not set correctly
778 */
Keith Packardb6e45f82012-01-06 11:34:04 -0800779 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
Keith Packard286fed42012-01-06 11:44:11 -0800780
781 /* Reset the chip */
782
783 /* GEN6_GDRST is not in the gt power well, no need to check
784 * for fifo space for the write or forcewake the chip for
785 * the read
786 */
787 I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
788
789 /* Spin waiting for the device to ack the reset request */
790 ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
791
792 /* If reset with a user forcewake, try to restore, otherwise turn it off */
Keith Packardb6e45f82012-01-06 11:34:04 -0800793 if (dev_priv->forcewake_count)
794 dev_priv->display.force_wake_get(dev_priv);
Keith Packard286fed42012-01-06 11:44:11 -0800795 else
796 dev_priv->display.force_wake_put(dev_priv);
797
798 /* Restore fifo count */
799 dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
800
Keith Packardb6e45f82012-01-06 11:34:04 -0800801 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
802 return ret;
Eric Anholtcff458c2010-11-18 09:31:14 +0800803}
804
Ben Widawsky8e96d9c2012-06-04 14:42:56 -0700805int intel_gpu_reset(struct drm_device *dev)
Daniel Vetter350d2702012-04-27 15:17:42 +0200806{
Daniel Vetter2b9dc9a2012-04-27 15:17:43 +0200807 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter350d2702012-04-27 15:17:42 +0200808 int ret = -ENODEV;
809
810 switch (INTEL_INFO(dev)->gen) {
811 case 7:
812 case 6:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200813 ret = gen6_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200814 break;
815 case 5:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200816 ret = ironlake_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200817 break;
818 case 4:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200819 ret = i965_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200820 break;
821 case 2:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200822 ret = i8xx_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200823 break;
824 }
825
Daniel Vetter2b9dc9a2012-04-27 15:17:43 +0200826 /* Also reset the gpu hangman. */
827 if (dev_priv->stop_rings) {
828 DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
829 dev_priv->stop_rings = 0;
830 if (ret == -ENODEV) {
831 DRM_ERROR("Reset not implemented, but ignoring "
832 "error for simulated gpu hangs\n");
833 ret = 0;
834 }
835 }
836
Daniel Vetter350d2702012-04-27 15:17:42 +0200837 return ret;
838}
839
Ben Gamari11ed50e2009-09-14 17:48:45 -0400840/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200841 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400842 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400843 *
844 * Reset the chip. Useful if a hang is detected. Returns zero on successful
845 * reset or otherwise an error code.
846 *
847 * Procedure is fairly simple:
848 * - reset the chip using the reset reg
849 * - re-init context state
850 * - re-init hardware status page
851 * - re-init ring buffer
852 * - re-init interrupt state
853 * - re-init display
854 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200855int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400856{
857 drm_i915_private_t *dev_priv = dev->dev_private;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700858 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400859
Chris Wilsond78cb502010-12-23 13:33:15 +0000860 if (!i915_try_reset)
861 return 0;
862
Chris Wilson340479a2010-12-04 18:17:15 +0000863 if (!mutex_trylock(&dev->struct_mutex))
864 return -EBUSY;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400865
Chris Wilson069efc12010-09-30 16:53:18 +0100866 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400867
Chris Wilsonf803aa52010-09-19 12:38:26 +0100868 ret = -ENODEV;
Daniel Vetter350d2702012-04-27 15:17:42 +0200869 if (get_seconds() - dev_priv->last_gpu_reset < 5)
Chris Wilsonae681d92010-10-01 14:57:56 +0100870 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
Daniel Vetter350d2702012-04-27 15:17:42 +0200871 else
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200872 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200873
Chris Wilsonae681d92010-10-01 14:57:56 +0100874 dev_priv->last_gpu_reset = get_seconds();
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700875 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100876 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100877 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100878 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400879 }
880
881 /* Ok, now get things going again... */
882
883 /*
884 * Everything depends on having the GTT running, so we need to start
885 * there. Fortunately we don't need to do this unless we reset the
886 * chip at a PCI level.
887 *
888 * Next we need to restore the context, but we don't use those
889 * yet either...
890 *
891 * Ring buffer needs to be re-initialized in the KMS case, or if X
892 * was running at the time of the reset (i.e. we weren't VT
893 * switched away).
894 */
895 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800896 !dev_priv->mm.suspended) {
Chris Wilsonb4519512012-05-11 14:29:30 +0100897 struct intel_ring_buffer *ring;
898 int i;
899
Ben Gamari11ed50e2009-09-14 17:48:45 -0400900 dev_priv->mm.suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800901
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100902 i915_gem_init_swizzling(dev);
903
Chris Wilsonb4519512012-05-11 14:29:30 +0100904 for_each_ring(ring, dev_priv, i)
905 ring->init(ring);
Eric Anholt75a68982010-11-18 09:31:13 +0800906
Ben Widawsky254f9652012-06-04 14:42:42 -0700907 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +0100908 i915_gem_init_ppgtt(dev);
909
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200910 /*
911 * It would make sense to re-init all the other hw state, at
912 * least the rps/rc6/emon init done within modeset_init_hw. For
913 * some unknown reason, this blows up my ilk, so don't.
914 */
Daniel Vetterf8175862012-04-10 15:50:11 +0200915
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200916 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +0200917
Ben Gamari11ed50e2009-09-14 17:48:45 -0400918 drm_irq_uninstall(dev);
919 drm_irq_install(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +0200920 } else {
921 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400922 }
923
Ben Gamari11ed50e2009-09-14 17:48:45 -0400924 return 0;
925}
926
927
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500928static int __devinit
929i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
930{
Chris Wilson5fe49d82011-02-01 19:43:02 +0000931 /* Only bind to function 0 of the device. Early generations
932 * used function 1 as a placeholder for multi-head. This causes
933 * us confusion instead, especially on the systems where both
934 * functions have the same PCI-ID!
935 */
936 if (PCI_FUNC(pdev->devfn))
937 return -ENODEV;
938
Jordan Crousedcdb1672010-05-27 13:40:25 -0600939 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500940}
941
942static void
943i915_pci_remove(struct pci_dev *pdev)
944{
945 struct drm_device *dev = pci_get_drvdata(pdev);
946
947 drm_put_dev(dev);
948}
949
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100950static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500951{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100952 struct pci_dev *pdev = to_pci_dev(dev);
953 struct drm_device *drm_dev = pci_get_drvdata(pdev);
954 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500955
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100956 if (!drm_dev || !drm_dev->dev_private) {
957 dev_err(dev, "DRM not initialized, aborting suspend.\n");
958 return -ENODEV;
959 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500960
Dave Airlie5bcf7192010-12-07 09:20:40 +1000961 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
962 return 0;
963
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100964 error = i915_drm_freeze(drm_dev);
965 if (error)
966 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500967
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100968 pci_disable_device(pdev);
969 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800970
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800971 return 0;
972}
973
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100974static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800975{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100976 struct pci_dev *pdev = to_pci_dev(dev);
977 struct drm_device *drm_dev = pci_get_drvdata(pdev);
978
979 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800980}
981
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100982static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800983{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100984 struct pci_dev *pdev = to_pci_dev(dev);
985 struct drm_device *drm_dev = pci_get_drvdata(pdev);
986
987 if (!drm_dev || !drm_dev->dev_private) {
988 dev_err(dev, "DRM not initialized, aborting suspend.\n");
989 return -ENODEV;
990 }
991
992 return i915_drm_freeze(drm_dev);
993}
994
995static int i915_pm_thaw(struct device *dev)
996{
997 struct pci_dev *pdev = to_pci_dev(dev);
998 struct drm_device *drm_dev = pci_get_drvdata(pdev);
999
1000 return i915_drm_thaw(drm_dev);
1001}
1002
1003static int i915_pm_poweroff(struct device *dev)
1004{
1005 struct pci_dev *pdev = to_pci_dev(dev);
1006 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001007
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001008 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001009}
1010
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001011static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -04001012 .suspend = i915_pm_suspend,
1013 .resume = i915_pm_resume,
1014 .freeze = i915_pm_freeze,
1015 .thaw = i915_pm_thaw,
1016 .poweroff = i915_pm_poweroff,
1017 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001018};
1019
Laurent Pinchart78b68552012-05-17 13:27:22 +02001020static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001021 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001022 .open = drm_gem_vm_open,
1023 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001024};
1025
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001026static const struct file_operations i915_driver_fops = {
1027 .owner = THIS_MODULE,
1028 .open = drm_open,
1029 .release = drm_release,
1030 .unlocked_ioctl = drm_ioctl,
1031 .mmap = drm_gem_mmap,
1032 .poll = drm_poll,
1033 .fasync = drm_fasync,
1034 .read = drm_read,
1035#ifdef CONFIG_COMPAT
1036 .compat_ioctl = i915_compat_ioctl,
1037#endif
1038 .llseek = noop_llseek,
1039};
1040
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001042 /* Don't use MTRRs here; the Xserver or userspace app should
1043 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001044 */
Eric Anholt673a3942008-07-30 12:06:12 -07001045 .driver_features =
1046 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
Daniel Vetter1286ff72012-05-10 15:25:09 +02001047 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
Dave Airlie22eae942005-11-10 22:16:34 +11001048 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001049 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001050 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001051 .lastclose = i915_driver_lastclose,
1052 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001053 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001054
1055 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1056 .suspend = i915_suspend,
1057 .resume = i915_resume,
1058
Dave Airliecda17382005-07-10 17:31:26 +10001059 .device_is_agp = i915_driver_device_is_agp,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060 .reclaim_buffers = drm_core_reclaim_buffers,
Dave Airlie7c1c2872008-11-28 14:22:24 +10001061 .master_create = i915_master_create,
1062 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -05001063#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001064 .debugfs_init = i915_debugfs_init,
1065 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001066#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001067 .gem_init_object = i915_gem_init_object,
1068 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001069 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001070
1071 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1072 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1073 .gem_prime_export = i915_gem_prime_export,
1074 .gem_prime_import = i915_gem_prime_import,
1075
Dave Airlieff72145b2011-02-07 12:16:14 +10001076 .dumb_create = i915_gem_dumb_create,
1077 .dumb_map_offset = i915_gem_mmap_gtt,
1078 .dumb_destroy = i915_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001080 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001081 .name = DRIVER_NAME,
1082 .desc = DRIVER_DESC,
1083 .date = DRIVER_DATE,
1084 .major = DRIVER_MAJOR,
1085 .minor = DRIVER_MINOR,
1086 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087};
1088
Dave Airlie8410ea32010-12-15 03:16:38 +10001089static struct pci_driver i915_pci_driver = {
1090 .name = DRIVER_NAME,
1091 .id_table = pciidlist,
1092 .probe = i915_pci_probe,
1093 .remove = i915_pci_remove,
1094 .driver.pm = &i915_pm_ops,
1095};
1096
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097static int __init i915_init(void)
1098{
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +08001099 if (!intel_agp_enabled) {
1100 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
1101 return -ENODEV;
1102 }
1103
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001105
1106 /*
1107 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1108 * explicitly disabled with the module pararmeter.
1109 *
1110 * Otherwise, just follow the parameter (defaulting to off).
1111 *
1112 * Allow optional vga_text_mode_force boot option to override
1113 * the default behavior.
1114 */
1115#if defined(CONFIG_DRM_I915_KMS)
1116 if (i915_modeset != 0)
1117 driver.driver_features |= DRIVER_MODESET;
1118#endif
1119 if (i915_modeset == 1)
1120 driver.driver_features |= DRIVER_MODESET;
1121
1122#ifdef CONFIG_VGA_CONSOLE
1123 if (vgacon_text_force() && i915_modeset == -1)
1124 driver.driver_features &= ~DRIVER_MODESET;
1125#endif
1126
Chris Wilson3885c6b2011-01-23 10:45:14 +00001127 if (!(driver.driver_features & DRIVER_MODESET))
1128 driver.get_vblank_timestamp = NULL;
1129
Dave Airlie8410ea32010-12-15 03:16:38 +10001130 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131}
1132
1133static void __exit i915_exit(void)
1134{
Dave Airlie8410ea32010-12-15 03:16:38 +10001135 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136}
1137
1138module_init(i915_init);
1139module_exit(i915_exit);
1140
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001141MODULE_AUTHOR(DRIVER_AUTHOR);
1142MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143MODULE_LICENSE("GPL and additional rights");
Andi Kleenf7000882011-10-13 16:08:51 -07001144
Jesse Barnesb7d84092012-03-22 14:38:43 -07001145/* We give fast paths for the really cool registers */
1146#define NEEDS_FORCE_WAKE(dev_priv, reg) \
1147 (((dev_priv)->info->gen >= 6) && \
1148 ((reg) < 0x40000) && \
Jesse Barnes575155a2012-03-28 13:39:37 -07001149 ((reg) != FORCEWAKE)) && \
1150 (!IS_VALLEYVIEW((dev_priv)->dev))
Jesse Barnesb7d84092012-03-22 14:38:43 -07001151
Jesse Barnesf7dff0c2012-06-15 11:55:17 -07001152static bool IS_DISPLAYREG(u32 reg)
1153{
1154 /*
1155 * This should make it easier to transition modules over to the
1156 * new register block scheme, since we can do it incrementally.
1157 */
1158 if (reg >= 0x180000)
1159 return false;
1160
1161 if (reg >= RENDER_RING_BASE &&
1162 reg < RENDER_RING_BASE + 0xff)
1163 return false;
1164 if (reg >= GEN6_BSD_RING_BASE &&
1165 reg < GEN6_BSD_RING_BASE + 0xff)
1166 return false;
1167 if (reg >= BLT_RING_BASE &&
1168 reg < BLT_RING_BASE + 0xff)
1169 return false;
1170
1171 if (reg == PGTBL_ER)
1172 return false;
1173
1174 if (reg >= IPEIR_I965 &&
1175 reg < HWSTAM)
1176 return false;
1177
1178 if (reg == MI_MODE)
1179 return false;
1180
1181 if (reg == GFX_MODE_GEN7)
1182 return false;
1183
1184 if (reg == RENDER_HWS_PGA_GEN7 ||
1185 reg == BSD_HWS_PGA_GEN7 ||
1186 reg == BLT_HWS_PGA_GEN7)
1187 return false;
1188
1189 if (reg == GEN6_BSD_SLEEP_PSMI_CONTROL ||
1190 reg == GEN6_BSD_RNCID)
1191 return false;
1192
1193 if (reg == GEN6_BLITTER_ECOSKPD)
1194 return false;
1195
1196 if (reg >= 0x4000c &&
1197 reg <= 0x4002c)
1198 return false;
1199
1200 if (reg >= 0x4f000 &&
1201 reg <= 0x4f08f)
1202 return false;
1203
1204 if (reg >= 0x4f100 &&
1205 reg <= 0x4f11f)
1206 return false;
1207
1208 if (reg >= VLV_MASTER_IER &&
1209 reg <= GEN6_PMIER)
1210 return false;
1211
1212 if (reg >= FENCE_REG_SANDYBRIDGE_0 &&
1213 reg < (FENCE_REG_SANDYBRIDGE_0 + (16*8)))
1214 return false;
1215
1216 if (reg >= VLV_IIR_RW &&
1217 reg <= VLV_ISR)
1218 return false;
1219
1220 if (reg == FORCEWAKE_VLV ||
1221 reg == FORCEWAKE_ACK_VLV)
1222 return false;
1223
1224 if (reg == GEN6_GDRST)
1225 return false;
1226
1227 return true;
1228}
1229
Andi Kleenf7000882011-10-13 16:08:51 -07001230#define __i915_read(x, y) \
1231u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1232 u##x val = 0; \
1233 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Keith Packardc9375042012-01-06 11:48:38 -08001234 unsigned long irqflags; \
1235 spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
1236 if (dev_priv->forcewake_count == 0) \
1237 dev_priv->display.force_wake_get(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001238 val = read##y(dev_priv->regs + reg); \
Keith Packardc9375042012-01-06 11:48:38 -08001239 if (dev_priv->forcewake_count == 0) \
1240 dev_priv->display.force_wake_put(dev_priv); \
1241 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
Jesse Barnesf7dff0c2012-06-15 11:55:17 -07001242 } else if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
1243 val = read##y(dev_priv->regs + reg + 0x180000); \
Andi Kleenf7000882011-10-13 16:08:51 -07001244 } else { \
1245 val = read##y(dev_priv->regs + reg); \
1246 } \
1247 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
1248 return val; \
1249}
1250
1251__i915_read(8, b)
1252__i915_read(16, w)
1253__i915_read(32, l)
1254__i915_read(64, q)
1255#undef __i915_read
1256
1257#define __i915_write(x, y) \
1258void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001259 u32 __fifo_ret = 0; \
Andi Kleenf7000882011-10-13 16:08:51 -07001260 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
1261 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001262 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001263 } \
Jesse Barnesf7dff0c2012-06-15 11:55:17 -07001264 if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
1265 write##y(val, dev_priv->regs + reg + 0x180000); \
1266 } else { \
1267 write##y(val, dev_priv->regs + reg); \
1268 } \
Ben Widawsky67a37442012-02-09 10:15:20 +01001269 if (unlikely(__fifo_ret)) { \
1270 gen6_gt_check_fifodbg(dev_priv); \
1271 } \
Andi Kleenf7000882011-10-13 16:08:51 -07001272}
1273__i915_write(8, b)
1274__i915_write(16, w)
1275__i915_write(32, l)
1276__i915_write(64, q)
1277#undef __i915_write