blob: 48d37586832c194d6fa1141f37575ea73410fe8c [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076#define DIV_ROUND_CLOSEST_ULL(ll, d) \
Matt Roper465c1202014-05-29 08:06:54 -070077({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
Chon Ming Leeef9348c2014-04-09 13:28:18 +030078
Daniel Vettercc365132014-06-18 13:59:13 +020079static void intel_increase_pllclock(struct drm_device *dev,
80 enum pipe pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +010081static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080082
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
84 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030085static void ironlake_pch_clock_get(struct intel_crtc *crtc,
86 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030087
Damien Lespiaue7457a92013-08-08 22:28:59 +010088static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
89 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void intel_dp_set_m_n(struct intel_crtc *crtc);
95static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
96static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020097static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
98 struct intel_link_m_n *m_n);
99static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100103
Jesse Barnes79e53942008-11-07 14:24:08 -0800104typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400105 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800106} intel_range_t;
107
108typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 int dot_limit;
110 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800111} intel_p2_t;
112
Ma Lingd4906092009-03-18 20:13:27 +0800113typedef struct intel_limit intel_limit_t;
114struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400115 intel_range_t dot, vco, n, m, m1, m2, p, p1;
116 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800117};
Jesse Barnes79e53942008-11-07 14:24:08 -0800118
Daniel Vetterd2acd212012-10-20 20:57:43 +0200119int
120intel_pch_rawclk(struct drm_device *dev)
121{
122 struct drm_i915_private *dev_priv = dev->dev_private;
123
124 WARN_ON(!HAS_PCH_SPLIT(dev));
125
126 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
127}
128
Chris Wilson021357a2010-09-07 20:54:59 +0100129static inline u32 /* units of 100MHz */
130intel_fdi_link_freq(struct drm_device *dev)
131{
Chris Wilson8b99e682010-10-13 09:59:17 +0100132 if (IS_GEN5(dev)) {
133 struct drm_i915_private *dev_priv = dev->dev_private;
134 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
135 } else
136 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100137}
138
Daniel Vetter5d536e22013-07-06 12:52:06 +0200139static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200141 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200142 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400143 .m = { .min = 96, .max = 140 },
144 .m1 = { .min = 18, .max = 26 },
145 .m2 = { .min = 6, .max = 16 },
146 .p = { .min = 4, .max = 128 },
147 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700148 .p2 = { .dot_limit = 165000,
149 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700150};
151
Daniel Vetter5d536e22013-07-06 12:52:06 +0200152static const intel_limit_t intel_limits_i8xx_dvo = {
153 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200154 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200155 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200156 .m = { .min = 96, .max = 140 },
157 .m1 = { .min = 18, .max = 26 },
158 .m2 = { .min = 6, .max = 16 },
159 .p = { .min = 4, .max = 128 },
160 .p1 = { .min = 2, .max = 33 },
161 .p2 = { .dot_limit = 165000,
162 .p2_slow = 4, .p2_fast = 4 },
163};
164
Keith Packarde4b36692009-06-05 19:22:17 -0700165static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400166 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200167 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200168 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400169 .m = { .min = 96, .max = 140 },
170 .m1 = { .min = 18, .max = 26 },
171 .m2 = { .min = 6, .max = 16 },
172 .p = { .min = 4, .max = 128 },
173 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700174 .p2 = { .dot_limit = 165000,
175 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700176};
Eric Anholt273e27c2011-03-30 13:01:10 -0700177
Keith Packarde4b36692009-06-05 19:22:17 -0700178static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400179 .dot = { .min = 20000, .max = 400000 },
180 .vco = { .min = 1400000, .max = 2800000 },
181 .n = { .min = 1, .max = 6 },
182 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100183 .m1 = { .min = 8, .max = 18 },
184 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 .p = { .min = 5, .max = 80 },
186 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700187 .p2 = { .dot_limit = 200000,
188 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700189};
190
191static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400192 .dot = { .min = 20000, .max = 400000 },
193 .vco = { .min = 1400000, .max = 2800000 },
194 .n = { .min = 1, .max = 6 },
195 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100196 .m1 = { .min = 8, .max = 18 },
197 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400198 .p = { .min = 7, .max = 98 },
199 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .p2 = { .dot_limit = 112000,
201 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700202};
203
Eric Anholt273e27c2011-03-30 13:01:10 -0700204
Keith Packarde4b36692009-06-05 19:22:17 -0700205static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .dot = { .min = 25000, .max = 270000 },
207 .vco = { .min = 1750000, .max = 3500000},
208 .n = { .min = 1, .max = 4 },
209 .m = { .min = 104, .max = 138 },
210 .m1 = { .min = 17, .max = 23 },
211 .m2 = { .min = 5, .max = 11 },
212 .p = { .min = 10, .max = 30 },
213 .p1 = { .min = 1, .max = 3},
214 .p2 = { .dot_limit = 270000,
215 .p2_slow = 10,
216 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800217 },
Keith Packarde4b36692009-06-05 19:22:17 -0700218};
219
220static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700221 .dot = { .min = 22000, .max = 400000 },
222 .vco = { .min = 1750000, .max = 3500000},
223 .n = { .min = 1, .max = 4 },
224 .m = { .min = 104, .max = 138 },
225 .m1 = { .min = 16, .max = 23 },
226 .m2 = { .min = 5, .max = 11 },
227 .p = { .min = 5, .max = 80 },
228 .p1 = { .min = 1, .max = 8},
229 .p2 = { .dot_limit = 165000,
230 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700231};
232
233static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700234 .dot = { .min = 20000, .max = 115000 },
235 .vco = { .min = 1750000, .max = 3500000 },
236 .n = { .min = 1, .max = 3 },
237 .m = { .min = 104, .max = 138 },
238 .m1 = { .min = 17, .max = 23 },
239 .m2 = { .min = 5, .max = 11 },
240 .p = { .min = 28, .max = 112 },
241 .p1 = { .min = 2, .max = 8 },
242 .p2 = { .dot_limit = 0,
243 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800244 },
Keith Packarde4b36692009-06-05 19:22:17 -0700245};
246
247static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700248 .dot = { .min = 80000, .max = 224000 },
249 .vco = { .min = 1750000, .max = 3500000 },
250 .n = { .min = 1, .max = 3 },
251 .m = { .min = 104, .max = 138 },
252 .m1 = { .min = 17, .max = 23 },
253 .m2 = { .min = 5, .max = 11 },
254 .p = { .min = 14, .max = 42 },
255 .p1 = { .min = 2, .max = 6 },
256 .p2 = { .dot_limit = 0,
257 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800258 },
Keith Packarde4b36692009-06-05 19:22:17 -0700259};
260
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500261static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .dot = { .min = 20000, .max = 400000},
263 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .n = { .min = 3, .max = 6 },
266 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700267 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .m1 = { .min = 0, .max = 0 },
269 .m2 = { .min = 0, .max = 254 },
270 .p = { .min = 5, .max = 80 },
271 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 200000,
273 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500276static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .dot = { .min = 20000, .max = 400000 },
278 .vco = { .min = 1700000, .max = 3500000 },
279 .n = { .min = 3, .max = 6 },
280 .m = { .min = 2, .max = 256 },
281 .m1 = { .min = 0, .max = 0 },
282 .m2 = { .min = 0, .max = 254 },
283 .p = { .min = 7, .max = 112 },
284 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .p2 = { .dot_limit = 112000,
286 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700287};
288
Eric Anholt273e27c2011-03-30 13:01:10 -0700289/* Ironlake / Sandybridge
290 *
291 * We calculate clock using (register_value + 2) for N/M1/M2, so here
292 * the range value for them is (actual_value - 2).
293 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800294static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .dot = { .min = 25000, .max = 350000 },
296 .vco = { .min = 1760000, .max = 3510000 },
297 .n = { .min = 1, .max = 5 },
298 .m = { .min = 79, .max = 127 },
299 .m1 = { .min = 12, .max = 22 },
300 .m2 = { .min = 5, .max = 9 },
301 .p = { .min = 5, .max = 80 },
302 .p1 = { .min = 1, .max = 8 },
303 .p2 = { .dot_limit = 225000,
304 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700305};
306
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800307static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .dot = { .min = 25000, .max = 350000 },
309 .vco = { .min = 1760000, .max = 3510000 },
310 .n = { .min = 1, .max = 3 },
311 .m = { .min = 79, .max = 118 },
312 .m1 = { .min = 12, .max = 22 },
313 .m2 = { .min = 5, .max = 9 },
314 .p = { .min = 28, .max = 112 },
315 .p1 = { .min = 2, .max = 8 },
316 .p2 = { .dot_limit = 225000,
317 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800318};
319
320static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 79, .max = 127 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 14, .max = 56 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331};
332
Eric Anholt273e27c2011-03-30 13:01:10 -0700333/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800334static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 25000, .max = 350000 },
336 .vco = { .min = 1760000, .max = 3510000 },
337 .n = { .min = 1, .max = 2 },
338 .m = { .min = 79, .max = 126 },
339 .m1 = { .min = 12, .max = 22 },
340 .m2 = { .min = 5, .max = 9 },
341 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400342 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700343 .p2 = { .dot_limit = 225000,
344 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800345};
346
347static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700348 .dot = { .min = 25000, .max = 350000 },
349 .vco = { .min = 1760000, .max = 3510000 },
350 .n = { .min = 1, .max = 3 },
351 .m = { .min = 79, .max = 126 },
352 .m1 = { .min = 12, .max = 22 },
353 .m2 = { .min = 5, .max = 9 },
354 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 .p2 = { .dot_limit = 225000,
357 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800358};
359
Ville Syrjälädc730512013-09-24 21:26:30 +0300360static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300361 /*
362 * These are the data rate limits (measured in fast clocks)
363 * since those are the strictest limits we have. The fast
364 * clock and actual rate limits are more relaxed, so checking
365 * them would make no difference.
366 */
367 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200368 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700369 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700370 .m1 = { .min = 2, .max = 3 },
371 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300372 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300373 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700374};
375
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300376static const intel_limit_t intel_limits_chv = {
377 /*
378 * These are the data rate limits (measured in fast clocks)
379 * since those are the strictest limits we have. The fast
380 * clock and actual rate limits are more relaxed, so checking
381 * them would make no difference.
382 */
383 .dot = { .min = 25000 * 5, .max = 540000 * 5},
384 .vco = { .min = 4860000, .max = 6700000 },
385 .n = { .min = 1, .max = 1 },
386 .m1 = { .min = 2, .max = 2 },
387 .m2 = { .min = 24 << 22, .max = 175 << 22 },
388 .p1 = { .min = 2, .max = 4 },
389 .p2 = { .p2_slow = 1, .p2_fast = 14 },
390};
391
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300392static void vlv_clock(int refclk, intel_clock_t *clock)
393{
394 clock->m = clock->m1 * clock->m2;
395 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200396 if (WARN_ON(clock->n == 0 || clock->p == 0))
397 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300398 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
399 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300400}
401
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300402/**
403 * Returns whether any output on the specified pipe is of the specified type
404 */
405static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
406{
407 struct drm_device *dev = crtc->dev;
408 struct intel_encoder *encoder;
409
410 for_each_encoder_on_crtc(dev, crtc, encoder)
411 if (encoder->type == type)
412 return true;
413
414 return false;
415}
416
Chris Wilson1b894b52010-12-14 20:04:54 +0000417static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
418 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800419{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800420 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800421 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800422
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100424 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000425 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800426 limit = &intel_limits_ironlake_dual_lvds_100m;
427 else
428 limit = &intel_limits_ironlake_dual_lvds;
429 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000430 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431 limit = &intel_limits_ironlake_single_lvds_100m;
432 else
433 limit = &intel_limits_ironlake_single_lvds;
434 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200435 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800436 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800437
438 return limit;
439}
440
Ma Ling044c7c42009-03-18 20:13:23 +0800441static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
442{
443 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800444 const intel_limit_t *limit;
445
446 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100447 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700448 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800449 else
Keith Packarde4b36692009-06-05 19:22:17 -0700450 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800451 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
452 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700453 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800454 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700455 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800456 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800458
459 return limit;
460}
461
Chris Wilson1b894b52010-12-14 20:04:54 +0000462static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800463{
464 struct drm_device *dev = crtc->dev;
465 const intel_limit_t *limit;
466
Eric Anholtbad720f2009-10-22 16:11:14 -0700467 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000468 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800469 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800470 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500471 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800472 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500473 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800474 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500475 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300476 } else if (IS_CHERRYVIEW(dev)) {
477 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700478 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300479 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100480 } else if (!IS_GEN2(dev)) {
481 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
482 limit = &intel_limits_i9xx_lvds;
483 else
484 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800485 } else {
486 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700487 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200488 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700489 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200490 else
491 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 }
493 return limit;
494}
495
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500496/* m1 is reserved as 0 in Pineview, n is a ring counter */
497static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800498{
Shaohua Li21778322009-02-23 15:19:16 +0800499 clock->m = clock->m2 + 2;
500 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200501 if (WARN_ON(clock->n == 0 || clock->p == 0))
502 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300503 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
504 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800505}
506
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200507static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
508{
509 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
510}
511
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200512static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800513{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200514 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800515 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200516 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
517 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300518 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
519 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800520}
521
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300522static void chv_clock(int refclk, intel_clock_t *clock)
523{
524 clock->m = clock->m1 * clock->m2;
525 clock->p = clock->p1 * clock->p2;
526 if (WARN_ON(clock->n == 0 || clock->p == 0))
527 return;
528 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
529 clock->n << 22);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
531}
532
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800533#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800534/**
535 * Returns whether the given set of divisors are valid for a given refclk with
536 * the given connectors.
537 */
538
Chris Wilson1b894b52010-12-14 20:04:54 +0000539static bool intel_PLL_is_valid(struct drm_device *dev,
540 const intel_limit_t *limit,
541 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800542{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300543 if (clock->n < limit->n.min || limit->n.max < clock->n)
544 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800545 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400546 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800547 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400548 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400550 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300551
552 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
553 if (clock->m1 <= clock->m2)
554 INTELPllInvalid("m1 <= m2\n");
555
556 if (!IS_VALLEYVIEW(dev)) {
557 if (clock->p < limit->p.min || limit->p.max < clock->p)
558 INTELPllInvalid("p out of range\n");
559 if (clock->m < limit->m.min || limit->m.max < clock->m)
560 INTELPllInvalid("m out of range\n");
561 }
562
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400564 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800565 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
566 * connector, etc., rather than just a single range.
567 */
568 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400569 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800570
571 return true;
572}
573
Ma Lingd4906092009-03-18 20:13:27 +0800574static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200575i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800576 int target, int refclk, intel_clock_t *match_clock,
577 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800578{
579 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800580 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800581 int err = target;
582
Daniel Vettera210b022012-11-26 17:22:08 +0100583 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100585 * For LVDS just rely on its current settings for dual-channel.
586 * We haven't figured out how to reliably set up different
587 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100589 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 clock.p2 = limit->p2.p2_fast;
591 else
592 clock.p2 = limit->p2.p2_slow;
593 } else {
594 if (target < limit->p2.dot_limit)
595 clock.p2 = limit->p2.p2_slow;
596 else
597 clock.p2 = limit->p2.p2_fast;
598 }
599
Akshay Joshi0206e352011-08-16 15:34:10 -0400600 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800601
Zhao Yakui42158662009-11-20 11:24:18 +0800602 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
603 clock.m1++) {
604 for (clock.m2 = limit->m2.min;
605 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200606 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800607 break;
608 for (clock.n = limit->n.min;
609 clock.n <= limit->n.max; clock.n++) {
610 for (clock.p1 = limit->p1.min;
611 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 int this_err;
613
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200614 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000615 if (!intel_PLL_is_valid(dev, limit,
616 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800618 if (match_clock &&
619 clock.p != match_clock->p)
620 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800621
622 this_err = abs(clock.dot - target);
623 if (this_err < err) {
624 *best_clock = clock;
625 err = this_err;
626 }
627 }
628 }
629 }
630 }
631
632 return (err != target);
633}
634
Ma Lingd4906092009-03-18 20:13:27 +0800635static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200636pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
637 int target, int refclk, intel_clock_t *match_clock,
638 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200639{
640 struct drm_device *dev = crtc->dev;
641 intel_clock_t clock;
642 int err = target;
643
644 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
645 /*
646 * For LVDS just rely on its current settings for dual-channel.
647 * We haven't figured out how to reliably set up different
648 * single/dual channel state, if we even can.
649 */
650 if (intel_is_dual_link_lvds(dev))
651 clock.p2 = limit->p2.p2_fast;
652 else
653 clock.p2 = limit->p2.p2_slow;
654 } else {
655 if (target < limit->p2.dot_limit)
656 clock.p2 = limit->p2.p2_slow;
657 else
658 clock.p2 = limit->p2.p2_fast;
659 }
660
661 memset(best_clock, 0, sizeof(*best_clock));
662
663 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
664 clock.m1++) {
665 for (clock.m2 = limit->m2.min;
666 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200667 for (clock.n = limit->n.min;
668 clock.n <= limit->n.max; clock.n++) {
669 for (clock.p1 = limit->p1.min;
670 clock.p1 <= limit->p1.max; clock.p1++) {
671 int this_err;
672
673 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800674 if (!intel_PLL_is_valid(dev, limit,
675 &clock))
676 continue;
677 if (match_clock &&
678 clock.p != match_clock->p)
679 continue;
680
681 this_err = abs(clock.dot - target);
682 if (this_err < err) {
683 *best_clock = clock;
684 err = this_err;
685 }
686 }
687 }
688 }
689 }
690
691 return (err != target);
692}
693
Ma Lingd4906092009-03-18 20:13:27 +0800694static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200695g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
696 int target, int refclk, intel_clock_t *match_clock,
697 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800698{
699 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800700 intel_clock_t clock;
701 int max_n;
702 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400703 /* approximately equals target * 0.00585 */
704 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800705 found = false;
706
707 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100708 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800709 clock.p2 = limit->p2.p2_fast;
710 else
711 clock.p2 = limit->p2.p2_slow;
712 } else {
713 if (target < limit->p2.dot_limit)
714 clock.p2 = limit->p2.p2_slow;
715 else
716 clock.p2 = limit->p2.p2_fast;
717 }
718
719 memset(best_clock, 0, sizeof(*best_clock));
720 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200721 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800722 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200723 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800724 for (clock.m1 = limit->m1.max;
725 clock.m1 >= limit->m1.min; clock.m1--) {
726 for (clock.m2 = limit->m2.max;
727 clock.m2 >= limit->m2.min; clock.m2--) {
728 for (clock.p1 = limit->p1.max;
729 clock.p1 >= limit->p1.min; clock.p1--) {
730 int this_err;
731
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200732 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000733 if (!intel_PLL_is_valid(dev, limit,
734 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800735 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000736
737 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800738 if (this_err < err_most) {
739 *best_clock = clock;
740 err_most = this_err;
741 max_n = clock.n;
742 found = true;
743 }
744 }
745 }
746 }
747 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800748 return found;
749}
Ma Lingd4906092009-03-18 20:13:27 +0800750
Zhenyu Wang2c072452009-06-05 15:38:42 +0800751static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200752vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
753 int target, int refclk, intel_clock_t *match_clock,
754 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700755{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300756 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300757 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300758 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300759 /* min update 19.2 MHz */
760 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300761 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700762
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300763 target *= 5; /* fast clock */
764
765 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700766
767 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300768 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300769 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300770 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300771 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300772 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700773 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300774 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300775 unsigned int ppm, diff;
776
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300777 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
778 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300779
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300780 vlv_clock(refclk, &clock);
781
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300782 if (!intel_PLL_is_valid(dev, limit,
783 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300784 continue;
785
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300786 diff = abs(clock.dot - target);
787 ppm = div_u64(1000000ULL * diff, target);
788
789 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300790 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300791 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300792 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300793 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300794
Ville Syrjäläc6861222013-09-24 21:26:21 +0300795 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300796 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300797 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300798 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700799 }
800 }
801 }
802 }
803 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700804
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300805 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700806}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700807
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300808static bool
809chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
810 int target, int refclk, intel_clock_t *match_clock,
811 intel_clock_t *best_clock)
812{
813 struct drm_device *dev = crtc->dev;
814 intel_clock_t clock;
815 uint64_t m2;
816 int found = false;
817
818 memset(best_clock, 0, sizeof(*best_clock));
819
820 /*
821 * Based on hardware doc, the n always set to 1, and m1 always
822 * set to 2. If requires to support 200Mhz refclk, we need to
823 * revisit this because n may not 1 anymore.
824 */
825 clock.n = 1, clock.m1 = 2;
826 target *= 5; /* fast clock */
827
828 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
829 for (clock.p2 = limit->p2.p2_fast;
830 clock.p2 >= limit->p2.p2_slow;
831 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
832
833 clock.p = clock.p1 * clock.p2;
834
835 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
836 clock.n) << 22, refclk * clock.m1);
837
838 if (m2 > INT_MAX/clock.m1)
839 continue;
840
841 clock.m2 = m2;
842
843 chv_clock(refclk, &clock);
844
845 if (!intel_PLL_is_valid(dev, limit, &clock))
846 continue;
847
848 /* based on hardware requirement, prefer bigger p
849 */
850 if (clock.p > best_clock->p) {
851 *best_clock = clock;
852 found = true;
853 }
854 }
855 }
856
857 return found;
858}
859
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300860bool intel_crtc_active(struct drm_crtc *crtc)
861{
862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
863
864 /* Be paranoid as we can arrive here with only partial
865 * state retrieved from the hardware during setup.
866 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100867 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300868 * as Haswell has gained clock readout/fastboot support.
869 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000870 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300871 * properly reconstruct framebuffers.
872 */
Matt Roperf4510a22014-04-01 15:22:40 -0700873 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100874 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300875}
876
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200877enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
878 enum pipe pipe)
879{
880 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
882
Daniel Vetter3b117c82013-04-17 20:15:07 +0200883 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200884}
885
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200886static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300887{
888 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200889 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300890
891 frame = I915_READ(frame_reg);
892
893 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700894 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300895}
896
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700897/**
898 * intel_wait_for_vblank - wait for vblank on a given pipe
899 * @dev: drm device
900 * @pipe: pipe to wait for
901 *
902 * Wait for vblank to occur on a given pipe. Needed for various bits of
903 * mode setting code.
904 */
905void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800906{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700907 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800908 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700909
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200910 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
911 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300912 return;
913 }
914
Chris Wilson300387c2010-09-05 20:25:43 +0100915 /* Clear existing vblank status. Note this will clear any other
916 * sticky status fields as well.
917 *
918 * This races with i915_driver_irq_handler() with the result
919 * that either function could miss a vblank event. Here it is not
920 * fatal, as we will either wait upon the next vblank interrupt or
921 * timeout. Generally speaking intel_wait_for_vblank() is only
922 * called during modeset at which time the GPU should be idle and
923 * should *not* be performing page flips and thus not waiting on
924 * vblanks...
925 * Currently, the result of us stealing a vblank from the irq
926 * handler is that a single frame will be skipped during swapbuffers.
927 */
928 I915_WRITE(pipestat_reg,
929 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
930
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700931 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100932 if (wait_for(I915_READ(pipestat_reg) &
933 PIPE_VBLANK_INTERRUPT_STATUS,
934 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700935 DRM_DEBUG_KMS("vblank wait timed out\n");
936}
937
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300938static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
939{
940 struct drm_i915_private *dev_priv = dev->dev_private;
941 u32 reg = PIPEDSL(pipe);
942 u32 line1, line2;
943 u32 line_mask;
944
945 if (IS_GEN2(dev))
946 line_mask = DSL_LINEMASK_GEN2;
947 else
948 line_mask = DSL_LINEMASK_GEN3;
949
950 line1 = I915_READ(reg) & line_mask;
951 mdelay(5);
952 line2 = I915_READ(reg) & line_mask;
953
954 return line1 == line2;
955}
956
Keith Packardab7ad7f2010-10-03 00:33:06 -0700957/*
958 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700959 * @dev: drm device
960 * @pipe: pipe to wait for
961 *
962 * After disabling a pipe, we can't wait for vblank in the usual way,
963 * spinning on the vblank interrupt status bit, since we won't actually
964 * see an interrupt when the pipe is disabled.
965 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700966 * On Gen4 and above:
967 * wait for the pipe register state bit to turn off
968 *
969 * Otherwise:
970 * wait for the display line value to settle (it usually
971 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100972 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700973 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100974void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700975{
976 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200977 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
978 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700979
Keith Packardab7ad7f2010-10-03 00:33:06 -0700980 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200981 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700982
Keith Packardab7ad7f2010-10-03 00:33:06 -0700983 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100984 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
985 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200986 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700987 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700988 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300989 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200990 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700991 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800992}
993
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000994/*
995 * ibx_digital_port_connected - is the specified port connected?
996 * @dev_priv: i915 private structure
997 * @port: the port to test
998 *
999 * Returns true if @port is connected, false otherwise.
1000 */
1001bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1002 struct intel_digital_port *port)
1003{
1004 u32 bit;
1005
Damien Lespiauc36346e2012-12-13 16:09:03 +00001006 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001007 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001008 case PORT_B:
1009 bit = SDE_PORTB_HOTPLUG;
1010 break;
1011 case PORT_C:
1012 bit = SDE_PORTC_HOTPLUG;
1013 break;
1014 case PORT_D:
1015 bit = SDE_PORTD_HOTPLUG;
1016 break;
1017 default:
1018 return true;
1019 }
1020 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001021 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001022 case PORT_B:
1023 bit = SDE_PORTB_HOTPLUG_CPT;
1024 break;
1025 case PORT_C:
1026 bit = SDE_PORTC_HOTPLUG_CPT;
1027 break;
1028 case PORT_D:
1029 bit = SDE_PORTD_HOTPLUG_CPT;
1030 break;
1031 default:
1032 return true;
1033 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001034 }
1035
1036 return I915_READ(SDEISR) & bit;
1037}
1038
Jesse Barnesb24e7172011-01-04 15:09:30 -08001039static const char *state_string(bool enabled)
1040{
1041 return enabled ? "on" : "off";
1042}
1043
1044/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001047{
1048 int reg;
1049 u32 val;
1050 bool cur_state;
1051
1052 reg = DPLL(pipe);
1053 val = I915_READ(reg);
1054 cur_state = !!(val & DPLL_VCO_ENABLE);
1055 WARN(cur_state != state,
1056 "PLL state assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
1058}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001059
Jani Nikula23538ef2013-08-27 15:12:22 +03001060/* XXX: the dsi pll is shared between MIPI DSI ports */
1061static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1062{
1063 u32 val;
1064 bool cur_state;
1065
1066 mutex_lock(&dev_priv->dpio_lock);
1067 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1068 mutex_unlock(&dev_priv->dpio_lock);
1069
1070 cur_state = val & DSI_PLL_VCO_EN;
1071 WARN(cur_state != state,
1072 "DSI PLL state assertion failure (expected %s, current %s)\n",
1073 state_string(state), state_string(cur_state));
1074}
1075#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1076#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1077
Daniel Vetter55607e82013-06-16 21:42:39 +02001078struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001079intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001080{
Daniel Vettere2b78262013-06-07 23:10:03 +02001081 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1082
Daniel Vettera43f6e02013-06-07 23:10:32 +02001083 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001084 return NULL;
1085
Daniel Vettera43f6e02013-06-07 23:10:32 +02001086 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001087}
1088
Jesse Barnesb24e7172011-01-04 15:09:30 -08001089/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001090void assert_shared_dpll(struct drm_i915_private *dev_priv,
1091 struct intel_shared_dpll *pll,
1092 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001093{
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001095 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001096
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001097 if (HAS_PCH_LPT(dev_priv->dev)) {
1098 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1099 return;
1100 }
1101
Chris Wilson92b27b02012-05-20 18:10:50 +01001102 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001103 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001104 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001105
Daniel Vetter53589012013-06-05 13:34:16 +02001106 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001107 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001108 "%s assertion failure (expected %s, current %s)\n",
1109 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001110}
Jesse Barnes040484a2011-01-03 12:14:26 -08001111
1112static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
1114{
1115 int reg;
1116 u32 val;
1117 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001120
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001121 if (HAS_DDI(dev_priv->dev)) {
1122 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001123 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001124 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001125 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001126 } else {
1127 reg = FDI_TX_CTL(pipe);
1128 val = I915_READ(reg);
1129 cur_state = !!(val & FDI_TX_ENABLE);
1130 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001131 WARN(cur_state != state,
1132 "FDI TX state assertion failure (expected %s, current %s)\n",
1133 state_string(state), state_string(cur_state));
1134}
1135#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1136#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1137
1138static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1139 enum pipe pipe, bool state)
1140{
1141 int reg;
1142 u32 val;
1143 bool cur_state;
1144
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001145 reg = FDI_RX_CTL(pipe);
1146 val = I915_READ(reg);
1147 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001148 WARN(cur_state != state,
1149 "FDI RX state assertion failure (expected %s, current %s)\n",
1150 state_string(state), state_string(cur_state));
1151}
1152#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1153#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1154
1155static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1156 enum pipe pipe)
1157{
1158 int reg;
1159 u32 val;
1160
1161 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001162 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001163 return;
1164
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001165 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001166 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001167 return;
1168
Jesse Barnes040484a2011-01-03 12:14:26 -08001169 reg = FDI_TX_CTL(pipe);
1170 val = I915_READ(reg);
1171 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1172}
1173
Daniel Vetter55607e82013-06-16 21:42:39 +02001174void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1175 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001176{
1177 int reg;
1178 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001179 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001180
1181 reg = FDI_RX_CTL(pipe);
1182 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001183 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1184 WARN(cur_state != state,
1185 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1186 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001187}
1188
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1190 enum pipe pipe)
1191{
1192 int pp_reg, lvds_reg;
1193 u32 val;
1194 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001195 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196
1197 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1198 pp_reg = PCH_PP_CONTROL;
1199 lvds_reg = PCH_LVDS;
1200 } else {
1201 pp_reg = PP_CONTROL;
1202 lvds_reg = LVDS;
1203 }
1204
1205 val = I915_READ(pp_reg);
1206 if (!(val & PANEL_POWER_ON) ||
1207 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1208 locked = false;
1209
1210 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1211 panel_pipe = PIPE_B;
1212
1213 WARN(panel_pipe == pipe && locked,
1214 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001215 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001216}
1217
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001218static void assert_cursor(struct drm_i915_private *dev_priv,
1219 enum pipe pipe, bool state)
1220{
1221 struct drm_device *dev = dev_priv->dev;
1222 bool cur_state;
1223
Paulo Zanonid9d82082014-02-27 16:30:56 -03001224 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001225 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001226 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001227 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001228
1229 WARN(cur_state != state,
1230 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1231 pipe_name(pipe), state_string(state), state_string(cur_state));
1232}
1233#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1234#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1235
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001236void assert_pipe(struct drm_i915_private *dev_priv,
1237 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001238{
1239 int reg;
1240 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001241 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001242 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1243 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244
Daniel Vetter8e636782012-01-22 01:36:48 +01001245 /* if we need the pipe A quirk it must be always on */
1246 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1247 state = true;
1248
Imre Deakda7e29b2014-02-18 00:02:02 +02001249 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001250 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001251 cur_state = false;
1252 } else {
1253 reg = PIPECONF(cpu_transcoder);
1254 val = I915_READ(reg);
1255 cur_state = !!(val & PIPECONF_ENABLE);
1256 }
1257
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001258 WARN(cur_state != state,
1259 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001260 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001261}
1262
Chris Wilson931872f2012-01-16 23:01:13 +00001263static void assert_plane(struct drm_i915_private *dev_priv,
1264 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265{
1266 int reg;
1267 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001268 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269
1270 reg = DSPCNTR(plane);
1271 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001272 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1273 WARN(cur_state != state,
1274 "plane %c assertion failure (expected %s, current %s)\n",
1275 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001276}
1277
Chris Wilson931872f2012-01-16 23:01:13 +00001278#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1279#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1280
Jesse Barnesb24e7172011-01-04 15:09:30 -08001281static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1282 enum pipe pipe)
1283{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001284 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285 int reg, i;
1286 u32 val;
1287 int cur_pipe;
1288
Ville Syrjälä653e1022013-06-04 13:49:05 +03001289 /* Primary planes are fixed to pipes on gen4+ */
1290 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001291 reg = DSPCNTR(pipe);
1292 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001293 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001294 "plane %c assertion failure, should be disabled but not\n",
1295 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001296 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001297 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001298
Jesse Barnesb24e7172011-01-04 15:09:30 -08001299 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001300 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001301 reg = DSPCNTR(i);
1302 val = I915_READ(reg);
1303 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1304 DISPPLANE_SEL_PIPE_SHIFT;
1305 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001306 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1307 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001308 }
1309}
1310
Jesse Barnes19332d72013-03-28 09:55:38 -07001311static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1312 enum pipe pipe)
1313{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001314 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001315 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001316 u32 val;
1317
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001318 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001319 for_each_sprite(pipe, sprite) {
1320 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001321 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001322 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001323 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001324 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001325 }
1326 } else if (INTEL_INFO(dev)->gen >= 7) {
1327 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001328 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001329 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001330 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001331 plane_name(pipe), pipe_name(pipe));
1332 } else if (INTEL_INFO(dev)->gen >= 5) {
1333 reg = DVSCNTR(pipe);
1334 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001335 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001336 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1337 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001338 }
1339}
1340
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001341static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001342{
1343 u32 val;
1344 bool enabled;
1345
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001346 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001347
Jesse Barnes92f25842011-01-04 15:09:34 -08001348 val = I915_READ(PCH_DREF_CONTROL);
1349 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1350 DREF_SUPERSPREAD_SOURCE_MASK));
1351 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1352}
1353
Daniel Vetterab9412b2013-05-03 11:49:46 +02001354static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1355 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001356{
1357 int reg;
1358 u32 val;
1359 bool enabled;
1360
Daniel Vetterab9412b2013-05-03 11:49:46 +02001361 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001362 val = I915_READ(reg);
1363 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001364 WARN(enabled,
1365 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1366 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001367}
1368
Keith Packard4e634382011-08-06 10:39:45 -07001369static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1370 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001371{
1372 if ((val & DP_PORT_EN) == 0)
1373 return false;
1374
1375 if (HAS_PCH_CPT(dev_priv->dev)) {
1376 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1377 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1378 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1379 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001380 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1381 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1382 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001383 } else {
1384 if ((val & DP_PIPE_MASK) != (pipe << 30))
1385 return false;
1386 }
1387 return true;
1388}
1389
Keith Packard1519b992011-08-06 10:35:34 -07001390static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1391 enum pipe pipe, u32 val)
1392{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001393 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001394 return false;
1395
1396 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001397 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001398 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001399 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1400 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1401 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001402 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001403 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001404 return false;
1405 }
1406 return true;
1407}
1408
1409static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1410 enum pipe pipe, u32 val)
1411{
1412 if ((val & LVDS_PORT_EN) == 0)
1413 return false;
1414
1415 if (HAS_PCH_CPT(dev_priv->dev)) {
1416 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1417 return false;
1418 } else {
1419 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1420 return false;
1421 }
1422 return true;
1423}
1424
1425static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1426 enum pipe pipe, u32 val)
1427{
1428 if ((val & ADPA_DAC_ENABLE) == 0)
1429 return false;
1430 if (HAS_PCH_CPT(dev_priv->dev)) {
1431 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1432 return false;
1433 } else {
1434 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1435 return false;
1436 }
1437 return true;
1438}
1439
Jesse Barnes291906f2011-02-02 12:28:03 -08001440static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001441 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001442{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001443 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001444 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001445 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001446 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001447
Daniel Vetter75c5da22012-09-10 21:58:29 +02001448 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1449 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001450 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001451}
1452
1453static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1454 enum pipe pipe, int reg)
1455{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001456 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001457 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001458 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001459 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001460
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001461 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001462 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001463 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001464}
1465
1466static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1467 enum pipe pipe)
1468{
1469 int reg;
1470 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001471
Keith Packardf0575e92011-07-25 22:12:43 -07001472 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1473 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1474 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001475
1476 reg = PCH_ADPA;
1477 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001478 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001479 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001480 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001481
1482 reg = PCH_LVDS;
1483 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001484 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001485 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001486 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001487
Paulo Zanonie2debe92013-02-18 19:00:27 -03001488 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1489 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1490 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001491}
1492
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001493static void intel_init_dpio(struct drm_device *dev)
1494{
1495 struct drm_i915_private *dev_priv = dev->dev_private;
1496
1497 if (!IS_VALLEYVIEW(dev))
1498 return;
1499
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001500 /*
1501 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1502 * CHV x1 PHY (DP/HDMI D)
1503 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1504 */
1505 if (IS_CHERRYVIEW(dev)) {
1506 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1507 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1508 } else {
1509 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1510 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001511}
1512
1513static void intel_reset_dpio(struct drm_device *dev)
1514{
1515 struct drm_i915_private *dev_priv = dev->dev_private;
1516
1517 if (!IS_VALLEYVIEW(dev))
1518 return;
1519
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001520 if (IS_CHERRYVIEW(dev)) {
1521 enum dpio_phy phy;
1522 u32 val;
1523
1524 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1525 /* Poll for phypwrgood signal */
1526 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1527 PHY_POWERGOOD(phy), 1))
1528 DRM_ERROR("Display PHY %d is not power up\n", phy);
1529
1530 /*
1531 * Deassert common lane reset for PHY.
1532 *
1533 * This should only be done on init and resume from S3
1534 * with both PLLs disabled, or we risk losing DPIO and
1535 * PLL synchronization.
1536 */
1537 val = I915_READ(DISPLAY_PHY_CONTROL);
1538 I915_WRITE(DISPLAY_PHY_CONTROL,
1539 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1540 }
1541
1542 } else {
1543 /*
Jesse Barnes57021052014-05-23 13:16:40 -07001544 * If DPIO has already been reset, e.g. by BIOS, just skip all
1545 * this.
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001546 */
Jesse Barnes57021052014-05-23 13:16:40 -07001547 if (I915_READ(DPIO_CTL) & DPIO_CMNRST)
1548 return;
1549
1550 /*
1551 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
1552 * Need to assert and de-assert PHY SB reset by gating the
1553 * common lane power, then un-gating it.
1554 * Simply ungating isn't enough to reset the PHY enough to get
1555 * ports and lanes running.
1556 */
1557 __vlv_set_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC,
1558 false);
1559 __vlv_set_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC,
1560 true);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001561 }
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001562}
1563
Daniel Vetter426115c2013-07-11 22:13:42 +02001564static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001565{
Daniel Vetter426115c2013-07-11 22:13:42 +02001566 struct drm_device *dev = crtc->base.dev;
1567 struct drm_i915_private *dev_priv = dev->dev_private;
1568 int reg = DPLL(crtc->pipe);
1569 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001570
Daniel Vetter426115c2013-07-11 22:13:42 +02001571 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001572
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001573 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001574 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1575
1576 /* PLL is protected by panel, make sure we can write it */
1577 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001578 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001579
Daniel Vetter426115c2013-07-11 22:13:42 +02001580 I915_WRITE(reg, dpll);
1581 POSTING_READ(reg);
1582 udelay(150);
1583
1584 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1585 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1586
1587 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1588 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001589
1590 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001591 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001592 POSTING_READ(reg);
1593 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001594 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001595 POSTING_READ(reg);
1596 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001597 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001598 POSTING_READ(reg);
1599 udelay(150); /* wait for warmup */
1600}
1601
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001602static void chv_enable_pll(struct intel_crtc *crtc)
1603{
1604 struct drm_device *dev = crtc->base.dev;
1605 struct drm_i915_private *dev_priv = dev->dev_private;
1606 int pipe = crtc->pipe;
1607 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001608 u32 tmp;
1609
1610 assert_pipe_disabled(dev_priv, crtc->pipe);
1611
1612 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1613
1614 mutex_lock(&dev_priv->dpio_lock);
1615
1616 /* Enable back the 10bit clock to display controller */
1617 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1618 tmp |= DPIO_DCLKP_EN;
1619 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1620
1621 /*
1622 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1623 */
1624 udelay(1);
1625
1626 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001627 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001628
1629 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001630 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001631 DRM_ERROR("PLL %d failed to lock\n", pipe);
1632
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001633 /* not sure when this should be written */
1634 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1635 POSTING_READ(DPLL_MD(pipe));
1636
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001637 mutex_unlock(&dev_priv->dpio_lock);
1638}
1639
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001640static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001641{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001642 struct drm_device *dev = crtc->base.dev;
1643 struct drm_i915_private *dev_priv = dev->dev_private;
1644 int reg = DPLL(crtc->pipe);
1645 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001646
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001647 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001648
1649 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001650 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001651
1652 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001653 if (IS_MOBILE(dev) && !IS_I830(dev))
1654 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001655
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001656 I915_WRITE(reg, dpll);
1657
1658 /* Wait for the clocks to stabilize. */
1659 POSTING_READ(reg);
1660 udelay(150);
1661
1662 if (INTEL_INFO(dev)->gen >= 4) {
1663 I915_WRITE(DPLL_MD(crtc->pipe),
1664 crtc->config.dpll_hw_state.dpll_md);
1665 } else {
1666 /* The pixel multiplier can only be updated once the
1667 * DPLL is enabled and the clocks are stable.
1668 *
1669 * So write it again.
1670 */
1671 I915_WRITE(reg, dpll);
1672 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001673
1674 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001675 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001676 POSTING_READ(reg);
1677 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001678 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001679 POSTING_READ(reg);
1680 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001681 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001682 POSTING_READ(reg);
1683 udelay(150); /* wait for warmup */
1684}
1685
1686/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001687 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001688 * @dev_priv: i915 private structure
1689 * @pipe: pipe PLL to disable
1690 *
1691 * Disable the PLL for @pipe, making sure the pipe is off first.
1692 *
1693 * Note! This is for pre-ILK only.
1694 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001695static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001696{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001697 /* Don't disable pipe A or pipe A PLLs if needed */
1698 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1699 return;
1700
1701 /* Make sure the pipe isn't still relying on us */
1702 assert_pipe_disabled(dev_priv, pipe);
1703
Daniel Vetter50b44a42013-06-05 13:34:33 +02001704 I915_WRITE(DPLL(pipe), 0);
1705 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001706}
1707
Jesse Barnesf6071162013-10-01 10:41:38 -07001708static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1709{
1710 u32 val = 0;
1711
1712 /* Make sure the pipe isn't still relying on us */
1713 assert_pipe_disabled(dev_priv, pipe);
1714
Imre Deake5cbfbf2014-01-09 17:08:16 +02001715 /*
1716 * Leave integrated clock source and reference clock enabled for pipe B.
1717 * The latter is needed for VGA hotplug / manual detection.
1718 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001719 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001720 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001721 I915_WRITE(DPLL(pipe), val);
1722 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001723
1724}
1725
1726static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1727{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001728 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001729 u32 val;
1730
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001731 /* Make sure the pipe isn't still relying on us */
1732 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001733
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001734 /* Set PLL en = 0 */
1735 val = DPLL_SSC_REF_CLOCK_CHV;
1736 if (pipe != PIPE_A)
1737 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1738 I915_WRITE(DPLL(pipe), val);
1739 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001740
1741 mutex_lock(&dev_priv->dpio_lock);
1742
1743 /* Disable 10bit clock to display controller */
1744 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1745 val &= ~DPIO_DCLKP_EN;
1746 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1747
Ville Syrjälä61407f62014-05-27 16:32:55 +03001748 /* disable left/right clock distribution */
1749 if (pipe != PIPE_B) {
1750 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1751 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1752 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1753 } else {
1754 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1755 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1756 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1757 }
1758
Ville Syrjäläd7520482014-04-09 13:28:59 +03001759 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001760}
1761
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001762void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1763 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001764{
1765 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001766 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001767
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001768 switch (dport->port) {
1769 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001770 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001771 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001772 break;
1773 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001774 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001775 dpll_reg = DPLL(0);
1776 break;
1777 case PORT_D:
1778 port_mask = DPLL_PORTD_READY_MASK;
1779 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001780 break;
1781 default:
1782 BUG();
1783 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001784
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001785 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001786 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001787 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001788}
1789
Daniel Vetterb14b1052014-04-24 23:55:13 +02001790static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1791{
1792 struct drm_device *dev = crtc->base.dev;
1793 struct drm_i915_private *dev_priv = dev->dev_private;
1794 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1795
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001796 if (WARN_ON(pll == NULL))
1797 return;
1798
Daniel Vetterb14b1052014-04-24 23:55:13 +02001799 WARN_ON(!pll->refcount);
1800 if (pll->active == 0) {
1801 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1802 WARN_ON(pll->on);
1803 assert_shared_dpll_disabled(dev_priv, pll);
1804
1805 pll->mode_set(dev_priv, pll);
1806 }
1807}
1808
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001809/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001810 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001811 * @dev_priv: i915 private structure
1812 * @pipe: pipe PLL to enable
1813 *
1814 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1815 * drives the transcoder clock.
1816 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001817static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001818{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001819 struct drm_device *dev = crtc->base.dev;
1820 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001821 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001822
Daniel Vetter87a875b2013-06-05 13:34:19 +02001823 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001824 return;
1825
1826 if (WARN_ON(pll->refcount == 0))
1827 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001828
Daniel Vetter46edb022013-06-05 13:34:12 +02001829 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1830 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001831 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001832
Daniel Vettercdbd2312013-06-05 13:34:03 +02001833 if (pll->active++) {
1834 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001835 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001836 return;
1837 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001838 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001839
Daniel Vetter46edb022013-06-05 13:34:12 +02001840 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001841 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001842 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001843}
1844
Daniel Vettere2b78262013-06-07 23:10:03 +02001845static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001846{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001847 struct drm_device *dev = crtc->base.dev;
1848 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001849 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001850
Jesse Barnes92f25842011-01-04 15:09:34 -08001851 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001852 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001853 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001854 return;
1855
Chris Wilson48da64a2012-05-13 20:16:12 +01001856 if (WARN_ON(pll->refcount == 0))
1857 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001858
Daniel Vetter46edb022013-06-05 13:34:12 +02001859 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1860 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001861 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001862
Chris Wilson48da64a2012-05-13 20:16:12 +01001863 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001864 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001865 return;
1866 }
1867
Daniel Vettere9d69442013-06-05 13:34:15 +02001868 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001869 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001870 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001871 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001872
Daniel Vetter46edb022013-06-05 13:34:12 +02001873 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001874 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001875 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001876}
1877
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001878static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1879 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001880{
Daniel Vetter23670b322012-11-01 09:15:30 +01001881 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001882 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001883 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001884 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001885
1886 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001887 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001888
1889 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001890 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001891 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001892
1893 /* FDI must be feeding us bits for PCH ports */
1894 assert_fdi_tx_enabled(dev_priv, pipe);
1895 assert_fdi_rx_enabled(dev_priv, pipe);
1896
Daniel Vetter23670b322012-11-01 09:15:30 +01001897 if (HAS_PCH_CPT(dev)) {
1898 /* Workaround: Set the timing override bit before enabling the
1899 * pch transcoder. */
1900 reg = TRANS_CHICKEN2(pipe);
1901 val = I915_READ(reg);
1902 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1903 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001904 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001905
Daniel Vetterab9412b2013-05-03 11:49:46 +02001906 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001907 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001908 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001909
1910 if (HAS_PCH_IBX(dev_priv->dev)) {
1911 /*
1912 * make the BPC in transcoder be consistent with
1913 * that in pipeconf reg.
1914 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001915 val &= ~PIPECONF_BPC_MASK;
1916 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001917 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001918
1919 val &= ~TRANS_INTERLACE_MASK;
1920 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001921 if (HAS_PCH_IBX(dev_priv->dev) &&
1922 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1923 val |= TRANS_LEGACY_INTERLACED_ILK;
1924 else
1925 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001926 else
1927 val |= TRANS_PROGRESSIVE;
1928
Jesse Barnes040484a2011-01-03 12:14:26 -08001929 I915_WRITE(reg, val | TRANS_ENABLE);
1930 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001931 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001932}
1933
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001934static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001935 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001936{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001937 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001938
1939 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001940 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001941
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001942 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001943 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001944 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001945
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001946 /* Workaround: set timing override bit. */
1947 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001948 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001949 I915_WRITE(_TRANSA_CHICKEN2, val);
1950
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001951 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001952 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001953
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001954 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1955 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001956 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001957 else
1958 val |= TRANS_PROGRESSIVE;
1959
Daniel Vetterab9412b2013-05-03 11:49:46 +02001960 I915_WRITE(LPT_TRANSCONF, val);
1961 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001962 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001963}
1964
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001965static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1966 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001967{
Daniel Vetter23670b322012-11-01 09:15:30 +01001968 struct drm_device *dev = dev_priv->dev;
1969 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001970
1971 /* FDI relies on the transcoder */
1972 assert_fdi_tx_disabled(dev_priv, pipe);
1973 assert_fdi_rx_disabled(dev_priv, pipe);
1974
Jesse Barnes291906f2011-02-02 12:28:03 -08001975 /* Ports must be off as well */
1976 assert_pch_ports_disabled(dev_priv, pipe);
1977
Daniel Vetterab9412b2013-05-03 11:49:46 +02001978 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001979 val = I915_READ(reg);
1980 val &= ~TRANS_ENABLE;
1981 I915_WRITE(reg, val);
1982 /* wait for PCH transcoder off, transcoder state */
1983 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001984 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001985
1986 if (!HAS_PCH_IBX(dev)) {
1987 /* Workaround: Clear the timing override chicken bit again. */
1988 reg = TRANS_CHICKEN2(pipe);
1989 val = I915_READ(reg);
1990 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1991 I915_WRITE(reg, val);
1992 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001993}
1994
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001995static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001996{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001997 u32 val;
1998
Daniel Vetterab9412b2013-05-03 11:49:46 +02001999 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002000 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002001 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002002 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002003 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002004 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002005
2006 /* Workaround: clear timing override bit. */
2007 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002008 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002009 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002010}
2011
2012/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002013 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002014 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002015 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002016 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002017 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002018 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002019static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002020{
Paulo Zanoni03722642014-01-17 13:51:09 -02002021 struct drm_device *dev = crtc->base.dev;
2022 struct drm_i915_private *dev_priv = dev->dev_private;
2023 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002024 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2025 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002026 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002027 int reg;
2028 u32 val;
2029
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002030 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002031 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002032 assert_sprites_disabled(dev_priv, pipe);
2033
Paulo Zanoni681e5812012-12-06 11:12:38 -02002034 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002035 pch_transcoder = TRANSCODER_A;
2036 else
2037 pch_transcoder = pipe;
2038
Jesse Barnesb24e7172011-01-04 15:09:30 -08002039 /*
2040 * A pipe without a PLL won't actually be able to drive bits from
2041 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2042 * need the check.
2043 */
2044 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02002045 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002046 assert_dsi_pll_enabled(dev_priv);
2047 else
2048 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002049 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002050 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002051 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002052 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002053 assert_fdi_tx_pll_enabled(dev_priv,
2054 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002055 }
2056 /* FIXME: assert CPU port conditions for SNB+ */
2057 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002058
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002059 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002060 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002061 if (val & PIPECONF_ENABLE) {
2062 WARN_ON(!(pipe == PIPE_A &&
2063 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00002064 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002065 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002066
2067 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002068 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002069}
2070
2071/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002072 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002073 * @dev_priv: i915 private structure
2074 * @pipe: pipe to disable
2075 *
2076 * Disable @pipe, making sure that various hardware specific requirements
2077 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2078 *
2079 * @pipe should be %PIPE_A or %PIPE_B.
2080 *
2081 * Will wait until the pipe has shut down before returning.
2082 */
2083static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2084 enum pipe pipe)
2085{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002086 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2087 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002088 int reg;
2089 u32 val;
2090
2091 /*
2092 * Make sure planes won't keep trying to pump pixels to us,
2093 * or we might hang the display.
2094 */
2095 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002096 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002097 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098
2099 /* Don't disable pipe A or pipe A PLLs if needed */
2100 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2101 return;
2102
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002103 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002105 if ((val & PIPECONF_ENABLE) == 0)
2106 return;
2107
2108 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002109 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2110}
2111
Keith Packardd74362c2011-07-28 14:47:14 -07002112/*
2113 * Plane regs are double buffered, going from enabled->disabled needs a
2114 * trigger in order to latch. The display address reg provides this.
2115 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002116void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2117 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002118{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002119 struct drm_device *dev = dev_priv->dev;
2120 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002121
2122 I915_WRITE(reg, I915_READ(reg));
2123 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002124}
2125
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002127 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002128 * @dev_priv: i915 private structure
2129 * @plane: plane to enable
2130 * @pipe: pipe being fed
2131 *
2132 * Enable @plane on @pipe, making sure that @pipe is running first.
2133 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002134static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2135 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002137 struct intel_crtc *intel_crtc =
2138 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002139 int reg;
2140 u32 val;
2141
2142 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2143 assert_pipe_enabled(dev_priv, pipe);
2144
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002145 if (intel_crtc->primary_enabled)
2146 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002147
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002148 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002149
Jesse Barnesb24e7172011-01-04 15:09:30 -08002150 reg = DSPCNTR(plane);
2151 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002152 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00002153
2154 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002155 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002156}
2157
Jesse Barnesb24e7172011-01-04 15:09:30 -08002158/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002159 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002160 * @dev_priv: i915 private structure
2161 * @plane: plane to disable
2162 * @pipe: pipe consuming the data
2163 *
2164 * Disable @plane; should be an independent operation.
2165 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002166static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2167 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002168{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002169 struct intel_crtc *intel_crtc =
2170 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002171 int reg;
2172 u32 val;
2173
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002174 if (!intel_crtc->primary_enabled)
2175 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002176
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002177 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002178
Jesse Barnesb24e7172011-01-04 15:09:30 -08002179 reg = DSPCNTR(plane);
2180 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002181 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00002182
2183 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002184 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002185}
2186
Chris Wilson693db182013-03-05 14:52:39 +00002187static bool need_vtd_wa(struct drm_device *dev)
2188{
2189#ifdef CONFIG_INTEL_IOMMU
2190 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2191 return true;
2192#endif
2193 return false;
2194}
2195
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002196static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2197{
2198 int tile_height;
2199
2200 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2201 return ALIGN(height, tile_height);
2202}
2203
Chris Wilson127bd2a2010-07-23 23:32:05 +01002204int
Chris Wilson48b956c2010-09-14 12:50:34 +01002205intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002206 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002207 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002208{
Chris Wilsonce453d82011-02-21 14:43:56 +00002209 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002210 u32 alignment;
2211 int ret;
2212
Chris Wilson05394f32010-11-08 19:18:58 +00002213 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002214 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002215 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2216 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002217 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002218 alignment = 4 * 1024;
2219 else
2220 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002221 break;
2222 case I915_TILING_X:
2223 /* pin() will align the object as required by fence */
2224 alignment = 0;
2225 break;
2226 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002227 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002228 return -EINVAL;
2229 default:
2230 BUG();
2231 }
2232
Chris Wilson693db182013-03-05 14:52:39 +00002233 /* Note that the w/a also requires 64 PTE of padding following the
2234 * bo. We currently fill all unused PTE with the shadow page and so
2235 * we should always have valid PTE following the scanout preventing
2236 * the VT-d warning.
2237 */
2238 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2239 alignment = 256 * 1024;
2240
Chris Wilsonce453d82011-02-21 14:43:56 +00002241 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002242 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002243 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002244 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002245
2246 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2247 * fence, whereas 965+ only requires a fence if using
2248 * framebuffer compression. For simplicity, we always install
2249 * a fence as the cost is not that onerous.
2250 */
Chris Wilson06d98132012-04-17 15:31:24 +01002251 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002252 if (ret)
2253 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002254
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002255 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002256
Chris Wilsonce453d82011-02-21 14:43:56 +00002257 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002258 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002259
2260err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002261 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002262err_interruptible:
2263 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002264 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002265}
2266
Chris Wilson1690e1e2011-12-14 13:57:08 +01002267void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2268{
2269 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002270 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002271}
2272
Daniel Vetterc2c75132012-07-05 12:17:30 +02002273/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2274 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002275unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2276 unsigned int tiling_mode,
2277 unsigned int cpp,
2278 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002279{
Chris Wilsonbc752862013-02-21 20:04:31 +00002280 if (tiling_mode != I915_TILING_NONE) {
2281 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002282
Chris Wilsonbc752862013-02-21 20:04:31 +00002283 tile_rows = *y / 8;
2284 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002285
Chris Wilsonbc752862013-02-21 20:04:31 +00002286 tiles = *x / (512/cpp);
2287 *x %= 512/cpp;
2288
2289 return tile_rows * pitch * 8 + tiles * 4096;
2290 } else {
2291 unsigned int offset;
2292
2293 offset = *y * pitch + *x * cpp;
2294 *y = 0;
2295 *x = (offset & 4095) / cpp;
2296 return offset & -4096;
2297 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002298}
2299
Jesse Barnes46f297f2014-03-07 08:57:48 -08002300int intel_format_to_fourcc(int format)
2301{
2302 switch (format) {
2303 case DISPPLANE_8BPP:
2304 return DRM_FORMAT_C8;
2305 case DISPPLANE_BGRX555:
2306 return DRM_FORMAT_XRGB1555;
2307 case DISPPLANE_BGRX565:
2308 return DRM_FORMAT_RGB565;
2309 default:
2310 case DISPPLANE_BGRX888:
2311 return DRM_FORMAT_XRGB8888;
2312 case DISPPLANE_RGBX888:
2313 return DRM_FORMAT_XBGR8888;
2314 case DISPPLANE_BGRX101010:
2315 return DRM_FORMAT_XRGB2101010;
2316 case DISPPLANE_RGBX101010:
2317 return DRM_FORMAT_XBGR2101010;
2318 }
2319}
2320
Jesse Barnes484b41d2014-03-07 08:57:55 -08002321static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002322 struct intel_plane_config *plane_config)
2323{
2324 struct drm_device *dev = crtc->base.dev;
2325 struct drm_i915_gem_object *obj = NULL;
2326 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2327 u32 base = plane_config->base;
2328
Chris Wilsonff2652e2014-03-10 08:07:02 +00002329 if (plane_config->size == 0)
2330 return false;
2331
Jesse Barnes46f297f2014-03-07 08:57:48 -08002332 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2333 plane_config->size);
2334 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002335 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002336
2337 if (plane_config->tiled) {
2338 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002339 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002340 }
2341
Dave Airlie66e514c2014-04-03 07:51:54 +10002342 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2343 mode_cmd.width = crtc->base.primary->fb->width;
2344 mode_cmd.height = crtc->base.primary->fb->height;
2345 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002346
2347 mutex_lock(&dev->struct_mutex);
2348
Dave Airlie66e514c2014-04-03 07:51:54 +10002349 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002350 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002351 DRM_DEBUG_KMS("intel fb init failed\n");
2352 goto out_unref_obj;
2353 }
2354
Daniel Vettera071fa02014-06-18 23:28:09 +02002355 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002356 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002357
2358 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2359 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002360
2361out_unref_obj:
2362 drm_gem_object_unreference(&obj->base);
2363 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002364 return false;
2365}
2366
2367static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2368 struct intel_plane_config *plane_config)
2369{
2370 struct drm_device *dev = intel_crtc->base.dev;
2371 struct drm_crtc *c;
2372 struct intel_crtc *i;
2373 struct intel_framebuffer *fb;
2374
Dave Airlie66e514c2014-04-03 07:51:54 +10002375 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002376 return;
2377
2378 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2379 return;
2380
Dave Airlie66e514c2014-04-03 07:51:54 +10002381 kfree(intel_crtc->base.primary->fb);
2382 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002383
2384 /*
2385 * Failed to alloc the obj, check to see if we should share
2386 * an fb with another CRTC instead
2387 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002388 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002389 i = to_intel_crtc(c);
2390
2391 if (c == &intel_crtc->base)
2392 continue;
2393
Dave Airlie66e514c2014-04-03 07:51:54 +10002394 if (!i->active || !c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002395 continue;
2396
Dave Airlie66e514c2014-04-03 07:51:54 +10002397 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002398 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002399 drm_framebuffer_reference(c->primary->fb);
2400 intel_crtc->base.primary->fb = c->primary->fb;
Daniel Vettera071fa02014-06-18 23:28:09 +02002401 fb->obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002402 break;
2403 }
2404 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002405}
2406
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002407static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2408 struct drm_framebuffer *fb,
2409 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002410{
2411 struct drm_device *dev = crtc->dev;
2412 struct drm_i915_private *dev_priv = dev->dev_private;
2413 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2414 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002415 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002416 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002417 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002418 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002419 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002420
Jesse Barnes81255562010-08-02 12:07:50 -07002421 intel_fb = to_intel_framebuffer(fb);
2422 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002423
Chris Wilson5eddb702010-09-11 13:48:45 +01002424 reg = DSPCNTR(plane);
2425 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002426 /* Mask out pixel format bits in case we change it */
2427 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002428 switch (fb->pixel_format) {
2429 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002430 dspcntr |= DISPPLANE_8BPP;
2431 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002432 case DRM_FORMAT_XRGB1555:
2433 case DRM_FORMAT_ARGB1555:
2434 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002435 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002436 case DRM_FORMAT_RGB565:
2437 dspcntr |= DISPPLANE_BGRX565;
2438 break;
2439 case DRM_FORMAT_XRGB8888:
2440 case DRM_FORMAT_ARGB8888:
2441 dspcntr |= DISPPLANE_BGRX888;
2442 break;
2443 case DRM_FORMAT_XBGR8888:
2444 case DRM_FORMAT_ABGR8888:
2445 dspcntr |= DISPPLANE_RGBX888;
2446 break;
2447 case DRM_FORMAT_XRGB2101010:
2448 case DRM_FORMAT_ARGB2101010:
2449 dspcntr |= DISPPLANE_BGRX101010;
2450 break;
2451 case DRM_FORMAT_XBGR2101010:
2452 case DRM_FORMAT_ABGR2101010:
2453 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002454 break;
2455 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002456 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002457 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002458
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002459 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002460 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002461 dspcntr |= DISPPLANE_TILED;
2462 else
2463 dspcntr &= ~DISPPLANE_TILED;
2464 }
2465
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002466 if (IS_G4X(dev))
2467 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2468
Chris Wilson5eddb702010-09-11 13:48:45 +01002469 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002470
Daniel Vettere506a0c2012-07-05 12:17:29 +02002471 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002472
Daniel Vetterc2c75132012-07-05 12:17:30 +02002473 if (INTEL_INFO(dev)->gen >= 4) {
2474 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002475 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2476 fb->bits_per_pixel / 8,
2477 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002478 linear_offset -= intel_crtc->dspaddr_offset;
2479 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002480 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002481 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002482
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002483 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2484 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2485 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002486 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002487 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002488 I915_WRITE(DSPSURF(plane),
2489 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002490 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002491 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002492 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002493 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002494 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002495}
2496
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002497static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2498 struct drm_framebuffer *fb,
2499 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002500{
2501 struct drm_device *dev = crtc->dev;
2502 struct drm_i915_private *dev_priv = dev->dev_private;
2503 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2504 struct intel_framebuffer *intel_fb;
2505 struct drm_i915_gem_object *obj;
2506 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002507 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002508 u32 dspcntr;
2509 u32 reg;
2510
Jesse Barnes17638cd2011-06-24 12:19:23 -07002511 intel_fb = to_intel_framebuffer(fb);
2512 obj = intel_fb->obj;
2513
2514 reg = DSPCNTR(plane);
2515 dspcntr = I915_READ(reg);
2516 /* Mask out pixel format bits in case we change it */
2517 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002518 switch (fb->pixel_format) {
2519 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002520 dspcntr |= DISPPLANE_8BPP;
2521 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002522 case DRM_FORMAT_RGB565:
2523 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002524 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002525 case DRM_FORMAT_XRGB8888:
2526 case DRM_FORMAT_ARGB8888:
2527 dspcntr |= DISPPLANE_BGRX888;
2528 break;
2529 case DRM_FORMAT_XBGR8888:
2530 case DRM_FORMAT_ABGR8888:
2531 dspcntr |= DISPPLANE_RGBX888;
2532 break;
2533 case DRM_FORMAT_XRGB2101010:
2534 case DRM_FORMAT_ARGB2101010:
2535 dspcntr |= DISPPLANE_BGRX101010;
2536 break;
2537 case DRM_FORMAT_XBGR2101010:
2538 case DRM_FORMAT_ABGR2101010:
2539 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002540 break;
2541 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002542 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002543 }
2544
2545 if (obj->tiling_mode != I915_TILING_NONE)
2546 dspcntr |= DISPPLANE_TILED;
2547 else
2548 dspcntr &= ~DISPPLANE_TILED;
2549
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002550 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002551 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2552 else
2553 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002554
2555 I915_WRITE(reg, dspcntr);
2556
Daniel Vettere506a0c2012-07-05 12:17:29 +02002557 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002558 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002559 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2560 fb->bits_per_pixel / 8,
2561 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002562 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002563
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002564 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2565 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2566 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002567 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002568 I915_WRITE(DSPSURF(plane),
2569 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002570 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002571 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2572 } else {
2573 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2574 I915_WRITE(DSPLINOFF(plane), linear_offset);
2575 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002576 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002577}
2578
2579/* Assume fb object is pinned & idle & fenced and just update base pointers */
2580static int
2581intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2582 int x, int y, enum mode_set_atomic state)
2583{
2584 struct drm_device *dev = crtc->dev;
2585 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002586
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002587 if (dev_priv->display.disable_fbc)
2588 dev_priv->display.disable_fbc(dev);
Daniel Vettercc365132014-06-18 13:59:13 +02002589 intel_increase_pllclock(dev, to_intel_crtc(crtc)->pipe);
Jesse Barnes81255562010-08-02 12:07:50 -07002590
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002591 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2592
2593 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002594}
2595
Ville Syrjälä96a02912013-02-18 19:08:49 +02002596void intel_display_handle_reset(struct drm_device *dev)
2597{
2598 struct drm_i915_private *dev_priv = dev->dev_private;
2599 struct drm_crtc *crtc;
2600
2601 /*
2602 * Flips in the rings have been nuked by the reset,
2603 * so complete all pending flips so that user space
2604 * will get its events and not get stuck.
2605 *
2606 * Also update the base address of all primary
2607 * planes to the the last fb to make sure we're
2608 * showing the correct fb after a reset.
2609 *
2610 * Need to make two loops over the crtcs so that we
2611 * don't try to grab a crtc mutex before the
2612 * pending_flip_queue really got woken up.
2613 */
2614
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002615 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2617 enum plane plane = intel_crtc->plane;
2618
2619 intel_prepare_page_flip(dev, plane);
2620 intel_finish_page_flip_plane(dev, plane);
2621 }
2622
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002623 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002624 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2625
Rob Clark51fd3712013-11-19 12:10:12 -05002626 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002627 /*
2628 * FIXME: Once we have proper support for primary planes (and
2629 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002630 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002631 */
Matt Roperf4510a22014-04-01 15:22:40 -07002632 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002633 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002634 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002635 crtc->x,
2636 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002637 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002638 }
2639}
2640
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002641static int
Chris Wilson14667a42012-04-03 17:58:35 +01002642intel_finish_fb(struct drm_framebuffer *old_fb)
2643{
2644 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2645 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2646 bool was_interruptible = dev_priv->mm.interruptible;
2647 int ret;
2648
Chris Wilson14667a42012-04-03 17:58:35 +01002649 /* Big Hammer, we also need to ensure that any pending
2650 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2651 * current scanout is retired before unpinning the old
2652 * framebuffer.
2653 *
2654 * This should only fail upon a hung GPU, in which case we
2655 * can safely continue.
2656 */
2657 dev_priv->mm.interruptible = false;
2658 ret = i915_gem_object_finish_gpu(obj);
2659 dev_priv->mm.interruptible = was_interruptible;
2660
2661 return ret;
2662}
2663
Chris Wilson7d5e3792014-03-04 13:15:08 +00002664static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2665{
2666 struct drm_device *dev = crtc->dev;
2667 struct drm_i915_private *dev_priv = dev->dev_private;
2668 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2669 unsigned long flags;
2670 bool pending;
2671
2672 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2673 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2674 return false;
2675
2676 spin_lock_irqsave(&dev->event_lock, flags);
2677 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2678 spin_unlock_irqrestore(&dev->event_lock, flags);
2679
2680 return pending;
2681}
2682
Chris Wilson14667a42012-04-03 17:58:35 +01002683static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002684intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002685 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002686{
2687 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002688 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002689 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002690 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002691 struct drm_framebuffer *old_fb;
Daniel Vettera071fa02014-06-18 23:28:09 +02002692 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Matt Roper91565c852014-06-24 17:05:02 -07002693 struct drm_i915_gem_object *old_obj;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002694 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002695
Chris Wilson7d5e3792014-03-04 13:15:08 +00002696 if (intel_crtc_has_pending_flip(crtc)) {
2697 DRM_ERROR("pipe is still busy with an old pageflip\n");
2698 return -EBUSY;
2699 }
2700
Jesse Barnes79e53942008-11-07 14:24:08 -08002701 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002702 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002703 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002704 return 0;
2705 }
2706
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002707 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002708 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2709 plane_name(intel_crtc->plane),
2710 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002711 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002712 }
2713
Daniel Vettera071fa02014-06-18 23:28:09 +02002714 old_fb = crtc->primary->fb;
Matt Roper91565c852014-06-24 17:05:02 -07002715 old_obj = old_fb ? to_intel_framebuffer(old_fb)->obj : NULL;
Daniel Vettera071fa02014-06-18 23:28:09 +02002716
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002717 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002718 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2719 if (ret == 0)
Matt Roper91565c852014-06-24 17:05:02 -07002720 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002721 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002722 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002723 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002724 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002725 return ret;
2726 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002727
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002728 /*
2729 * Update pipe size and adjust fitter if needed: the reason for this is
2730 * that in compute_mode_changes we check the native mode (not the pfit
2731 * mode) to see if we can flip rather than do a full mode set. In the
2732 * fastboot case, we'll flip, but if we don't update the pipesrc and
2733 * pfit state, we'll end up with a big fb scanned out into the wrong
2734 * sized surface.
2735 *
2736 * To fix this properly, we need to hoist the checks up into
2737 * compute_mode_changes (or above), check the actual pfit state and
2738 * whether the platform allows pfit disable with pipe active, and only
2739 * then update the pipesrc and pfit state, even on the flip path.
2740 */
Jani Nikulad330a952014-01-21 11:24:25 +02002741 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002742 const struct drm_display_mode *adjusted_mode =
2743 &intel_crtc->config.adjusted_mode;
2744
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002745 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002746 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2747 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002748 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002749 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2750 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2751 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2752 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2753 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2754 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002755 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2756 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002757 }
2758
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002759 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002760
Daniel Vetterf99d7062014-06-19 16:01:59 +02002761 if (intel_crtc->active)
2762 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2763
Matt Roperf4510a22014-04-01 15:22:40 -07002764 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002765 crtc->x = x;
2766 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002767
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002768 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002769 if (intel_crtc->active && old_fb != fb)
2770 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002771 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002772 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002773 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002774 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002775
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002776 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002777 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002778 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002779
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002780 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002781}
2782
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002783static void intel_fdi_normal_train(struct drm_crtc *crtc)
2784{
2785 struct drm_device *dev = crtc->dev;
2786 struct drm_i915_private *dev_priv = dev->dev_private;
2787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2788 int pipe = intel_crtc->pipe;
2789 u32 reg, temp;
2790
2791 /* enable normal train */
2792 reg = FDI_TX_CTL(pipe);
2793 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002794 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002795 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2796 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002797 } else {
2798 temp &= ~FDI_LINK_TRAIN_NONE;
2799 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002800 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002801 I915_WRITE(reg, temp);
2802
2803 reg = FDI_RX_CTL(pipe);
2804 temp = I915_READ(reg);
2805 if (HAS_PCH_CPT(dev)) {
2806 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2807 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2808 } else {
2809 temp &= ~FDI_LINK_TRAIN_NONE;
2810 temp |= FDI_LINK_TRAIN_NONE;
2811 }
2812 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2813
2814 /* wait one idle pattern time */
2815 POSTING_READ(reg);
2816 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002817
2818 /* IVB wants error correction enabled */
2819 if (IS_IVYBRIDGE(dev))
2820 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2821 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002822}
2823
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002824static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002825{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002826 return crtc->base.enabled && crtc->active &&
2827 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002828}
2829
Daniel Vetter01a415f2012-10-27 15:58:40 +02002830static void ivb_modeset_global_resources(struct drm_device *dev)
2831{
2832 struct drm_i915_private *dev_priv = dev->dev_private;
2833 struct intel_crtc *pipe_B_crtc =
2834 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2835 struct intel_crtc *pipe_C_crtc =
2836 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2837 uint32_t temp;
2838
Daniel Vetter1e833f42013-02-19 22:31:57 +01002839 /*
2840 * When everything is off disable fdi C so that we could enable fdi B
2841 * with all lanes. Note that we don't care about enabled pipes without
2842 * an enabled pch encoder.
2843 */
2844 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2845 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002846 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2847 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2848
2849 temp = I915_READ(SOUTH_CHICKEN1);
2850 temp &= ~FDI_BC_BIFURCATION_SELECT;
2851 DRM_DEBUG_KMS("disabling fdi C rx\n");
2852 I915_WRITE(SOUTH_CHICKEN1, temp);
2853 }
2854}
2855
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002856/* The FDI link training functions for ILK/Ibexpeak. */
2857static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2858{
2859 struct drm_device *dev = crtc->dev;
2860 struct drm_i915_private *dev_priv = dev->dev_private;
2861 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2862 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002863 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002864
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002865 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002866 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002867
Adam Jacksone1a44742010-06-25 15:32:14 -04002868 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2869 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002870 reg = FDI_RX_IMR(pipe);
2871 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002872 temp &= ~FDI_RX_SYMBOL_LOCK;
2873 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002874 I915_WRITE(reg, temp);
2875 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002876 udelay(150);
2877
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002878 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002879 reg = FDI_TX_CTL(pipe);
2880 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002881 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2882 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002883 temp &= ~FDI_LINK_TRAIN_NONE;
2884 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002885 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002886
Chris Wilson5eddb702010-09-11 13:48:45 +01002887 reg = FDI_RX_CTL(pipe);
2888 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002889 temp &= ~FDI_LINK_TRAIN_NONE;
2890 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002891 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2892
2893 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002894 udelay(150);
2895
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002896 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002897 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2898 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2899 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002900
Chris Wilson5eddb702010-09-11 13:48:45 +01002901 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002902 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002903 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002904 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2905
2906 if ((temp & FDI_RX_BIT_LOCK)) {
2907 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002908 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002909 break;
2910 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002911 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002912 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002913 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002914
2915 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002916 reg = FDI_TX_CTL(pipe);
2917 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002918 temp &= ~FDI_LINK_TRAIN_NONE;
2919 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002920 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002921
Chris Wilson5eddb702010-09-11 13:48:45 +01002922 reg = FDI_RX_CTL(pipe);
2923 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002924 temp &= ~FDI_LINK_TRAIN_NONE;
2925 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002926 I915_WRITE(reg, temp);
2927
2928 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002929 udelay(150);
2930
Chris Wilson5eddb702010-09-11 13:48:45 +01002931 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002932 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002933 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002934 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2935
2936 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002937 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002938 DRM_DEBUG_KMS("FDI train 2 done.\n");
2939 break;
2940 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002941 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002942 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002943 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002944
2945 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002946
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002947}
2948
Akshay Joshi0206e352011-08-16 15:34:10 -04002949static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002950 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2951 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2952 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2953 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2954};
2955
2956/* The FDI link training functions for SNB/Cougarpoint. */
2957static void gen6_fdi_link_train(struct drm_crtc *crtc)
2958{
2959 struct drm_device *dev = crtc->dev;
2960 struct drm_i915_private *dev_priv = dev->dev_private;
2961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2962 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002963 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002964
Adam Jacksone1a44742010-06-25 15:32:14 -04002965 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2966 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002967 reg = FDI_RX_IMR(pipe);
2968 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002969 temp &= ~FDI_RX_SYMBOL_LOCK;
2970 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002971 I915_WRITE(reg, temp);
2972
2973 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002974 udelay(150);
2975
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002976 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002977 reg = FDI_TX_CTL(pipe);
2978 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002979 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2980 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002981 temp &= ~FDI_LINK_TRAIN_NONE;
2982 temp |= FDI_LINK_TRAIN_PATTERN_1;
2983 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2984 /* SNB-B */
2985 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002986 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002987
Daniel Vetterd74cf322012-10-26 10:58:13 +02002988 I915_WRITE(FDI_RX_MISC(pipe),
2989 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2990
Chris Wilson5eddb702010-09-11 13:48:45 +01002991 reg = FDI_RX_CTL(pipe);
2992 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002993 if (HAS_PCH_CPT(dev)) {
2994 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2995 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2996 } else {
2997 temp &= ~FDI_LINK_TRAIN_NONE;
2998 temp |= FDI_LINK_TRAIN_PATTERN_1;
2999 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003000 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3001
3002 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003003 udelay(150);
3004
Akshay Joshi0206e352011-08-16 15:34:10 -04003005 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003006 reg = FDI_TX_CTL(pipe);
3007 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003008 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3009 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003010 I915_WRITE(reg, temp);
3011
3012 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003013 udelay(500);
3014
Sean Paulfa37d392012-03-02 12:53:39 -05003015 for (retry = 0; retry < 5; retry++) {
3016 reg = FDI_RX_IIR(pipe);
3017 temp = I915_READ(reg);
3018 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3019 if (temp & FDI_RX_BIT_LOCK) {
3020 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3021 DRM_DEBUG_KMS("FDI train 1 done.\n");
3022 break;
3023 }
3024 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003025 }
Sean Paulfa37d392012-03-02 12:53:39 -05003026 if (retry < 5)
3027 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003028 }
3029 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003030 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003031
3032 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003033 reg = FDI_TX_CTL(pipe);
3034 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003035 temp &= ~FDI_LINK_TRAIN_NONE;
3036 temp |= FDI_LINK_TRAIN_PATTERN_2;
3037 if (IS_GEN6(dev)) {
3038 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3039 /* SNB-B */
3040 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3041 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003042 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003043
Chris Wilson5eddb702010-09-11 13:48:45 +01003044 reg = FDI_RX_CTL(pipe);
3045 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003046 if (HAS_PCH_CPT(dev)) {
3047 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3048 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3049 } else {
3050 temp &= ~FDI_LINK_TRAIN_NONE;
3051 temp |= FDI_LINK_TRAIN_PATTERN_2;
3052 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003053 I915_WRITE(reg, temp);
3054
3055 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003056 udelay(150);
3057
Akshay Joshi0206e352011-08-16 15:34:10 -04003058 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003059 reg = FDI_TX_CTL(pipe);
3060 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003061 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3062 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003063 I915_WRITE(reg, temp);
3064
3065 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003066 udelay(500);
3067
Sean Paulfa37d392012-03-02 12:53:39 -05003068 for (retry = 0; retry < 5; retry++) {
3069 reg = FDI_RX_IIR(pipe);
3070 temp = I915_READ(reg);
3071 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3072 if (temp & FDI_RX_SYMBOL_LOCK) {
3073 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3074 DRM_DEBUG_KMS("FDI train 2 done.\n");
3075 break;
3076 }
3077 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003078 }
Sean Paulfa37d392012-03-02 12:53:39 -05003079 if (retry < 5)
3080 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003081 }
3082 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003083 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003084
3085 DRM_DEBUG_KMS("FDI train done.\n");
3086}
3087
Jesse Barnes357555c2011-04-28 15:09:55 -07003088/* Manual link training for Ivy Bridge A0 parts */
3089static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3090{
3091 struct drm_device *dev = crtc->dev;
3092 struct drm_i915_private *dev_priv = dev->dev_private;
3093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3094 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003095 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003096
3097 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3098 for train result */
3099 reg = FDI_RX_IMR(pipe);
3100 temp = I915_READ(reg);
3101 temp &= ~FDI_RX_SYMBOL_LOCK;
3102 temp &= ~FDI_RX_BIT_LOCK;
3103 I915_WRITE(reg, temp);
3104
3105 POSTING_READ(reg);
3106 udelay(150);
3107
Daniel Vetter01a415f2012-10-27 15:58:40 +02003108 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3109 I915_READ(FDI_RX_IIR(pipe)));
3110
Jesse Barnes139ccd32013-08-19 11:04:55 -07003111 /* Try each vswing and preemphasis setting twice before moving on */
3112 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3113 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003114 reg = FDI_TX_CTL(pipe);
3115 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003116 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3117 temp &= ~FDI_TX_ENABLE;
3118 I915_WRITE(reg, temp);
3119
3120 reg = FDI_RX_CTL(pipe);
3121 temp = I915_READ(reg);
3122 temp &= ~FDI_LINK_TRAIN_AUTO;
3123 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3124 temp &= ~FDI_RX_ENABLE;
3125 I915_WRITE(reg, temp);
3126
3127 /* enable CPU FDI TX and PCH FDI RX */
3128 reg = FDI_TX_CTL(pipe);
3129 temp = I915_READ(reg);
3130 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3131 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3132 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003133 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003134 temp |= snb_b_fdi_train_param[j/2];
3135 temp |= FDI_COMPOSITE_SYNC;
3136 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3137
3138 I915_WRITE(FDI_RX_MISC(pipe),
3139 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3140
3141 reg = FDI_RX_CTL(pipe);
3142 temp = I915_READ(reg);
3143 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3144 temp |= FDI_COMPOSITE_SYNC;
3145 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3146
3147 POSTING_READ(reg);
3148 udelay(1); /* should be 0.5us */
3149
3150 for (i = 0; i < 4; i++) {
3151 reg = FDI_RX_IIR(pipe);
3152 temp = I915_READ(reg);
3153 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3154
3155 if (temp & FDI_RX_BIT_LOCK ||
3156 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3157 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3158 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3159 i);
3160 break;
3161 }
3162 udelay(1); /* should be 0.5us */
3163 }
3164 if (i == 4) {
3165 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3166 continue;
3167 }
3168
3169 /* Train 2 */
3170 reg = FDI_TX_CTL(pipe);
3171 temp = I915_READ(reg);
3172 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3173 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3174 I915_WRITE(reg, temp);
3175
3176 reg = FDI_RX_CTL(pipe);
3177 temp = I915_READ(reg);
3178 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3179 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003180 I915_WRITE(reg, temp);
3181
3182 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003183 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003184
Jesse Barnes139ccd32013-08-19 11:04:55 -07003185 for (i = 0; i < 4; i++) {
3186 reg = FDI_RX_IIR(pipe);
3187 temp = I915_READ(reg);
3188 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003189
Jesse Barnes139ccd32013-08-19 11:04:55 -07003190 if (temp & FDI_RX_SYMBOL_LOCK ||
3191 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3192 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3193 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3194 i);
3195 goto train_done;
3196 }
3197 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003198 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003199 if (i == 4)
3200 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003201 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003202
Jesse Barnes139ccd32013-08-19 11:04:55 -07003203train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003204 DRM_DEBUG_KMS("FDI train done.\n");
3205}
3206
Daniel Vetter88cefb62012-08-12 19:27:14 +02003207static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003208{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003209 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003210 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003211 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003212 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003213
Jesse Barnesc64e3112010-09-10 11:27:03 -07003214
Jesse Barnes0e23b992010-09-10 11:10:00 -07003215 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003216 reg = FDI_RX_CTL(pipe);
3217 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003218 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3219 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003220 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003221 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3222
3223 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003224 udelay(200);
3225
3226 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003227 temp = I915_READ(reg);
3228 I915_WRITE(reg, temp | FDI_PCDCLK);
3229
3230 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003231 udelay(200);
3232
Paulo Zanoni20749732012-11-23 15:30:38 -02003233 /* Enable CPU FDI TX PLL, always on for Ironlake */
3234 reg = FDI_TX_CTL(pipe);
3235 temp = I915_READ(reg);
3236 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3237 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003238
Paulo Zanoni20749732012-11-23 15:30:38 -02003239 POSTING_READ(reg);
3240 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003241 }
3242}
3243
Daniel Vetter88cefb62012-08-12 19:27:14 +02003244static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3245{
3246 struct drm_device *dev = intel_crtc->base.dev;
3247 struct drm_i915_private *dev_priv = dev->dev_private;
3248 int pipe = intel_crtc->pipe;
3249 u32 reg, temp;
3250
3251 /* Switch from PCDclk to Rawclk */
3252 reg = FDI_RX_CTL(pipe);
3253 temp = I915_READ(reg);
3254 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3255
3256 /* Disable CPU FDI TX PLL */
3257 reg = FDI_TX_CTL(pipe);
3258 temp = I915_READ(reg);
3259 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3260
3261 POSTING_READ(reg);
3262 udelay(100);
3263
3264 reg = FDI_RX_CTL(pipe);
3265 temp = I915_READ(reg);
3266 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3267
3268 /* Wait for the clocks to turn off. */
3269 POSTING_READ(reg);
3270 udelay(100);
3271}
3272
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003273static void ironlake_fdi_disable(struct drm_crtc *crtc)
3274{
3275 struct drm_device *dev = crtc->dev;
3276 struct drm_i915_private *dev_priv = dev->dev_private;
3277 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3278 int pipe = intel_crtc->pipe;
3279 u32 reg, temp;
3280
3281 /* disable CPU FDI tx and PCH FDI rx */
3282 reg = FDI_TX_CTL(pipe);
3283 temp = I915_READ(reg);
3284 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3285 POSTING_READ(reg);
3286
3287 reg = FDI_RX_CTL(pipe);
3288 temp = I915_READ(reg);
3289 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003290 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003291 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3292
3293 POSTING_READ(reg);
3294 udelay(100);
3295
3296 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003297 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003298 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003299
3300 /* still set train pattern 1 */
3301 reg = FDI_TX_CTL(pipe);
3302 temp = I915_READ(reg);
3303 temp &= ~FDI_LINK_TRAIN_NONE;
3304 temp |= FDI_LINK_TRAIN_PATTERN_1;
3305 I915_WRITE(reg, temp);
3306
3307 reg = FDI_RX_CTL(pipe);
3308 temp = I915_READ(reg);
3309 if (HAS_PCH_CPT(dev)) {
3310 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3311 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3312 } else {
3313 temp &= ~FDI_LINK_TRAIN_NONE;
3314 temp |= FDI_LINK_TRAIN_PATTERN_1;
3315 }
3316 /* BPC in FDI rx is consistent with that in PIPECONF */
3317 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003318 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003319 I915_WRITE(reg, temp);
3320
3321 POSTING_READ(reg);
3322 udelay(100);
3323}
3324
Chris Wilson5dce5b932014-01-20 10:17:36 +00003325bool intel_has_pending_fb_unpin(struct drm_device *dev)
3326{
3327 struct intel_crtc *crtc;
3328
3329 /* Note that we don't need to be called with mode_config.lock here
3330 * as our list of CRTC objects is static for the lifetime of the
3331 * device and so cannot disappear as we iterate. Similarly, we can
3332 * happily treat the predicates as racy, atomic checks as userspace
3333 * cannot claim and pin a new fb without at least acquring the
3334 * struct_mutex and so serialising with us.
3335 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003336 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003337 if (atomic_read(&crtc->unpin_work_count) == 0)
3338 continue;
3339
3340 if (crtc->unpin_work)
3341 intel_wait_for_vblank(dev, crtc->pipe);
3342
3343 return true;
3344 }
3345
3346 return false;
3347}
3348
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003349void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003350{
Chris Wilson0f911282012-04-17 10:05:38 +01003351 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003352 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003353
Matt Roperf4510a22014-04-01 15:22:40 -07003354 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003355 return;
3356
Daniel Vetter2c10d572012-12-20 21:24:07 +01003357 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3358
Daniel Vettereed6d672014-05-19 16:09:35 +02003359 WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3360 !intel_crtc_has_pending_flip(crtc),
3361 60*HZ) == 0);
Chris Wilson5bb61642012-09-27 21:25:58 +01003362
Chris Wilson0f911282012-04-17 10:05:38 +01003363 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003364 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003365 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003366}
3367
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003368/* Program iCLKIP clock to the desired frequency */
3369static void lpt_program_iclkip(struct drm_crtc *crtc)
3370{
3371 struct drm_device *dev = crtc->dev;
3372 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003373 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003374 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3375 u32 temp;
3376
Daniel Vetter09153002012-12-12 14:06:44 +01003377 mutex_lock(&dev_priv->dpio_lock);
3378
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003379 /* It is necessary to ungate the pixclk gate prior to programming
3380 * the divisors, and gate it back when it is done.
3381 */
3382 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3383
3384 /* Disable SSCCTL */
3385 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003386 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3387 SBI_SSCCTL_DISABLE,
3388 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003389
3390 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003391 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003392 auxdiv = 1;
3393 divsel = 0x41;
3394 phaseinc = 0x20;
3395 } else {
3396 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003397 * but the adjusted_mode->crtc_clock in in KHz. To get the
3398 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003399 * convert the virtual clock precision to KHz here for higher
3400 * precision.
3401 */
3402 u32 iclk_virtual_root_freq = 172800 * 1000;
3403 u32 iclk_pi_range = 64;
3404 u32 desired_divisor, msb_divisor_value, pi_value;
3405
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003406 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003407 msb_divisor_value = desired_divisor / iclk_pi_range;
3408 pi_value = desired_divisor % iclk_pi_range;
3409
3410 auxdiv = 0;
3411 divsel = msb_divisor_value - 2;
3412 phaseinc = pi_value;
3413 }
3414
3415 /* This should not happen with any sane values */
3416 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3417 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3418 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3419 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3420
3421 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003422 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003423 auxdiv,
3424 divsel,
3425 phasedir,
3426 phaseinc);
3427
3428 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003429 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003430 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3431 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3432 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3433 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3434 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3435 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003436 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003437
3438 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003439 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003440 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3441 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003442 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003443
3444 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003445 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003446 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003447 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003448
3449 /* Wait for initialization time */
3450 udelay(24);
3451
3452 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003453
3454 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003455}
3456
Daniel Vetter275f01b22013-05-03 11:49:47 +02003457static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3458 enum pipe pch_transcoder)
3459{
3460 struct drm_device *dev = crtc->base.dev;
3461 struct drm_i915_private *dev_priv = dev->dev_private;
3462 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3463
3464 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3465 I915_READ(HTOTAL(cpu_transcoder)));
3466 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3467 I915_READ(HBLANK(cpu_transcoder)));
3468 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3469 I915_READ(HSYNC(cpu_transcoder)));
3470
3471 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3472 I915_READ(VTOTAL(cpu_transcoder)));
3473 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3474 I915_READ(VBLANK(cpu_transcoder)));
3475 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3476 I915_READ(VSYNC(cpu_transcoder)));
3477 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3478 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3479}
3480
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003481static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3482{
3483 struct drm_i915_private *dev_priv = dev->dev_private;
3484 uint32_t temp;
3485
3486 temp = I915_READ(SOUTH_CHICKEN1);
3487 if (temp & FDI_BC_BIFURCATION_SELECT)
3488 return;
3489
3490 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3491 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3492
3493 temp |= FDI_BC_BIFURCATION_SELECT;
3494 DRM_DEBUG_KMS("enabling fdi C rx\n");
3495 I915_WRITE(SOUTH_CHICKEN1, temp);
3496 POSTING_READ(SOUTH_CHICKEN1);
3497}
3498
3499static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3500{
3501 struct drm_device *dev = intel_crtc->base.dev;
3502 struct drm_i915_private *dev_priv = dev->dev_private;
3503
3504 switch (intel_crtc->pipe) {
3505 case PIPE_A:
3506 break;
3507 case PIPE_B:
3508 if (intel_crtc->config.fdi_lanes > 2)
3509 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3510 else
3511 cpt_enable_fdi_bc_bifurcation(dev);
3512
3513 break;
3514 case PIPE_C:
3515 cpt_enable_fdi_bc_bifurcation(dev);
3516
3517 break;
3518 default:
3519 BUG();
3520 }
3521}
3522
Jesse Barnesf67a5592011-01-05 10:31:48 -08003523/*
3524 * Enable PCH resources required for PCH ports:
3525 * - PCH PLLs
3526 * - FDI training & RX/TX
3527 * - update transcoder timings
3528 * - DP transcoding bits
3529 * - transcoder
3530 */
3531static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003532{
3533 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003534 struct drm_i915_private *dev_priv = dev->dev_private;
3535 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3536 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003537 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003538
Daniel Vetterab9412b2013-05-03 11:49:46 +02003539 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003540
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003541 if (IS_IVYBRIDGE(dev))
3542 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3543
Daniel Vettercd986ab2012-10-26 10:58:12 +02003544 /* Write the TU size bits before fdi link training, so that error
3545 * detection works. */
3546 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3547 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3548
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003549 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003550 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003551
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003552 /* We need to program the right clock selection before writing the pixel
3553 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003554 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003555 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003556
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003557 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003558 temp |= TRANS_DPLL_ENABLE(pipe);
3559 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003560 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003561 temp |= sel;
3562 else
3563 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003564 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003565 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003566
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003567 /* XXX: pch pll's can be enabled any time before we enable the PCH
3568 * transcoder, and we actually should do this to not upset any PCH
3569 * transcoder that already use the clock when we share it.
3570 *
3571 * Note that enable_shared_dpll tries to do the right thing, but
3572 * get_shared_dpll unconditionally resets the pll - we need that to have
3573 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003574 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003575
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003576 /* set transcoder timing, panel must allow it */
3577 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003578 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003579
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003580 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003581
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003582 /* For PCH DP, enable TRANS_DP_CTL */
3583 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003584 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3585 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003586 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003587 reg = TRANS_DP_CTL(pipe);
3588 temp = I915_READ(reg);
3589 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003590 TRANS_DP_SYNC_MASK |
3591 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003592 temp |= (TRANS_DP_OUTPUT_ENABLE |
3593 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003594 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003595
3596 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003597 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003598 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003599 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003600
3601 switch (intel_trans_dp_port_sel(crtc)) {
3602 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003603 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003604 break;
3605 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003606 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003607 break;
3608 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003609 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003610 break;
3611 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003612 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003613 }
3614
Chris Wilson5eddb702010-09-11 13:48:45 +01003615 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003616 }
3617
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003618 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003619}
3620
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003621static void lpt_pch_enable(struct drm_crtc *crtc)
3622{
3623 struct drm_device *dev = crtc->dev;
3624 struct drm_i915_private *dev_priv = dev->dev_private;
3625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003626 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003627
Daniel Vetterab9412b2013-05-03 11:49:46 +02003628 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003629
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003630 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003631
Paulo Zanoni0540e482012-10-31 18:12:40 -02003632 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003633 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003634
Paulo Zanoni937bb612012-10-31 18:12:47 -02003635 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003636}
3637
Daniel Vettere2b78262013-06-07 23:10:03 +02003638static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003639{
Daniel Vettere2b78262013-06-07 23:10:03 +02003640 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003641
3642 if (pll == NULL)
3643 return;
3644
3645 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003646 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003647 return;
3648 }
3649
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003650 if (--pll->refcount == 0) {
3651 WARN_ON(pll->on);
3652 WARN_ON(pll->active);
3653 }
3654
Daniel Vettera43f6e02013-06-07 23:10:32 +02003655 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003656}
3657
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003658static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003659{
Daniel Vettere2b78262013-06-07 23:10:03 +02003660 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3661 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3662 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003663
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003664 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003665 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3666 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003667 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003668 }
3669
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003670 if (HAS_PCH_IBX(dev_priv->dev)) {
3671 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003672 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003673 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003674
Daniel Vetter46edb022013-06-05 13:34:12 +02003675 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3676 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003677
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003678 WARN_ON(pll->refcount);
3679
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003680 goto found;
3681 }
3682
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003683 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3684 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003685
3686 /* Only want to check enabled timings first */
3687 if (pll->refcount == 0)
3688 continue;
3689
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003690 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3691 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003692 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003693 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003694 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003695
3696 goto found;
3697 }
3698 }
3699
3700 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003701 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3702 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003703 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003704 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3705 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003706 goto found;
3707 }
3708 }
3709
3710 return NULL;
3711
3712found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003713 if (pll->refcount == 0)
3714 pll->hw_state = crtc->config.dpll_hw_state;
3715
Daniel Vettera43f6e02013-06-07 23:10:32 +02003716 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003717 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3718 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003719
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003720 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003721
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003722 return pll;
3723}
3724
Daniel Vettera1520312013-05-03 11:49:50 +02003725static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003726{
3727 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003728 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003729 u32 temp;
3730
3731 temp = I915_READ(dslreg);
3732 udelay(500);
3733 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003734 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003735 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003736 }
3737}
3738
Jesse Barnesb074cec2013-04-25 12:55:02 -07003739static void ironlake_pfit_enable(struct intel_crtc *crtc)
3740{
3741 struct drm_device *dev = crtc->base.dev;
3742 struct drm_i915_private *dev_priv = dev->dev_private;
3743 int pipe = crtc->pipe;
3744
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003745 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003746 /* Force use of hard-coded filter coefficients
3747 * as some pre-programmed values are broken,
3748 * e.g. x201.
3749 */
3750 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3751 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3752 PF_PIPE_SEL_IVB(pipe));
3753 else
3754 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3755 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3756 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003757 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003758}
3759
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003760static void intel_enable_planes(struct drm_crtc *crtc)
3761{
3762 struct drm_device *dev = crtc->dev;
3763 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003764 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003765 struct intel_plane *intel_plane;
3766
Matt Roperaf2b6532014-04-01 15:22:32 -07003767 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3768 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003769 if (intel_plane->pipe == pipe)
3770 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003771 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003772}
3773
3774static void intel_disable_planes(struct drm_crtc *crtc)
3775{
3776 struct drm_device *dev = crtc->dev;
3777 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003778 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003779 struct intel_plane *intel_plane;
3780
Matt Roperaf2b6532014-04-01 15:22:32 -07003781 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3782 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003783 if (intel_plane->pipe == pipe)
3784 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003785 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003786}
3787
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003788void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003789{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003790 struct drm_device *dev = crtc->base.dev;
3791 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003792
3793 if (!crtc->config.ips_enabled)
3794 return;
3795
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003796 /* We can only enable IPS after we enable a plane and wait for a vblank */
3797 intel_wait_for_vblank(dev, crtc->pipe);
3798
Paulo Zanonid77e4532013-09-24 13:52:55 -03003799 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003800 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003801 mutex_lock(&dev_priv->rps.hw_lock);
3802 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3803 mutex_unlock(&dev_priv->rps.hw_lock);
3804 /* Quoting Art Runyan: "its not safe to expect any particular
3805 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003806 * mailbox." Moreover, the mailbox may return a bogus state,
3807 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003808 */
3809 } else {
3810 I915_WRITE(IPS_CTL, IPS_ENABLE);
3811 /* The bit only becomes 1 in the next vblank, so this wait here
3812 * is essentially intel_wait_for_vblank. If we don't have this
3813 * and don't wait for vblanks until the end of crtc_enable, then
3814 * the HW state readout code will complain that the expected
3815 * IPS_CTL value is not the one we read. */
3816 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3817 DRM_ERROR("Timed out waiting for IPS enable\n");
3818 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003819}
3820
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003821void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003822{
3823 struct drm_device *dev = crtc->base.dev;
3824 struct drm_i915_private *dev_priv = dev->dev_private;
3825
3826 if (!crtc->config.ips_enabled)
3827 return;
3828
3829 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003830 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003831 mutex_lock(&dev_priv->rps.hw_lock);
3832 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3833 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003834 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3835 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3836 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003837 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003838 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003839 POSTING_READ(IPS_CTL);
3840 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003841
3842 /* We need to wait for a vblank before we can disable the plane. */
3843 intel_wait_for_vblank(dev, crtc->pipe);
3844}
3845
3846/** Loads the palette/gamma unit for the CRTC with the prepared values */
3847static void intel_crtc_load_lut(struct drm_crtc *crtc)
3848{
3849 struct drm_device *dev = crtc->dev;
3850 struct drm_i915_private *dev_priv = dev->dev_private;
3851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3852 enum pipe pipe = intel_crtc->pipe;
3853 int palreg = PALETTE(pipe);
3854 int i;
3855 bool reenable_ips = false;
3856
3857 /* The clocks have to be on to load the palette. */
3858 if (!crtc->enabled || !intel_crtc->active)
3859 return;
3860
3861 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3862 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3863 assert_dsi_pll_enabled(dev_priv);
3864 else
3865 assert_pll_enabled(dev_priv, pipe);
3866 }
3867
3868 /* use legacy palette for Ironlake */
3869 if (HAS_PCH_SPLIT(dev))
3870 palreg = LGC_PALETTE(pipe);
3871
3872 /* Workaround : Do not read or write the pipe palette/gamma data while
3873 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3874 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003875 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003876 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3877 GAMMA_MODE_MODE_SPLIT)) {
3878 hsw_disable_ips(intel_crtc);
3879 reenable_ips = true;
3880 }
3881
3882 for (i = 0; i < 256; i++) {
3883 I915_WRITE(palreg + 4 * i,
3884 (intel_crtc->lut_r[i] << 16) |
3885 (intel_crtc->lut_g[i] << 8) |
3886 intel_crtc->lut_b[i]);
3887 }
3888
3889 if (reenable_ips)
3890 hsw_enable_ips(intel_crtc);
3891}
3892
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003893static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3894{
3895 if (!enable && intel_crtc->overlay) {
3896 struct drm_device *dev = intel_crtc->base.dev;
3897 struct drm_i915_private *dev_priv = dev->dev_private;
3898
3899 mutex_lock(&dev->struct_mutex);
3900 dev_priv->mm.interruptible = false;
3901 (void) intel_overlay_switch_off(intel_crtc->overlay);
3902 dev_priv->mm.interruptible = true;
3903 mutex_unlock(&dev->struct_mutex);
3904 }
3905
3906 /* Let userspace switch the overlay on again. In most cases userspace
3907 * has to recompute where to put it anyway.
3908 */
3909}
3910
3911/**
3912 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3913 * cursor plane briefly if not already running after enabling the display
3914 * plane.
3915 * This workaround avoids occasional blank screens when self refresh is
3916 * enabled.
3917 */
3918static void
3919g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3920{
3921 u32 cntl = I915_READ(CURCNTR(pipe));
3922
3923 if ((cntl & CURSOR_MODE) == 0) {
3924 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3925
3926 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3927 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3928 intel_wait_for_vblank(dev_priv->dev, pipe);
3929 I915_WRITE(CURCNTR(pipe), cntl);
3930 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3931 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3932 }
3933}
3934
3935static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003936{
3937 struct drm_device *dev = crtc->dev;
3938 struct drm_i915_private *dev_priv = dev->dev_private;
3939 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3940 int pipe = intel_crtc->pipe;
3941 int plane = intel_crtc->plane;
3942
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003943 drm_vblank_on(dev, pipe);
3944
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003945 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3946 intel_enable_planes(crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003947 /* The fixup needs to happen before cursor is enabled */
3948 if (IS_G4X(dev))
3949 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003950 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003951 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003952
3953 hsw_enable_ips(intel_crtc);
3954
3955 mutex_lock(&dev->struct_mutex);
3956 intel_update_fbc(dev);
3957 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003958
3959 /*
3960 * FIXME: Once we grow proper nuclear flip support out of this we need
3961 * to compute the mask of flip planes precisely. For the time being
3962 * consider this a flip from a NULL plane.
3963 */
3964 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003965}
3966
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003967static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003968{
3969 struct drm_device *dev = crtc->dev;
3970 struct drm_i915_private *dev_priv = dev->dev_private;
3971 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3972 int pipe = intel_crtc->pipe;
3973 int plane = intel_crtc->plane;
3974
3975 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003976
3977 if (dev_priv->fbc.plane == plane)
3978 intel_disable_fbc(dev);
3979
3980 hsw_disable_ips(intel_crtc);
3981
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003982 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003983 intel_crtc_update_cursor(crtc, false);
3984 intel_disable_planes(crtc);
3985 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003986
Daniel Vetterf99d7062014-06-19 16:01:59 +02003987 /*
3988 * FIXME: Once we grow proper nuclear flip support out of this we need
3989 * to compute the mask of flip planes precisely. For the time being
3990 * consider this a flip to a NULL plane.
3991 */
3992 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
3993
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003994 drm_vblank_off(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003995}
3996
Jesse Barnesf67a5592011-01-05 10:31:48 -08003997static void ironlake_crtc_enable(struct drm_crtc *crtc)
3998{
3999 struct drm_device *dev = crtc->dev;
4000 struct drm_i915_private *dev_priv = dev->dev_private;
4001 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004002 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004003 int pipe = intel_crtc->pipe;
Daniel Vetter29407aa2014-04-24 23:55:08 +02004004 enum plane plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004005
Daniel Vetter08a48462012-07-02 11:43:47 +02004006 WARN_ON(!crtc->enabled);
4007
Jesse Barnesf67a5592011-01-05 10:31:48 -08004008 if (intel_crtc->active)
4009 return;
4010
Daniel Vetterb14b1052014-04-24 23:55:13 +02004011 if (intel_crtc->config.has_pch_encoder)
4012 intel_prepare_shared_dpll(intel_crtc);
4013
Daniel Vetter29407aa2014-04-24 23:55:08 +02004014 if (intel_crtc->config.has_dp_encoder)
4015 intel_dp_set_m_n(intel_crtc);
4016
4017 intel_set_pipe_timings(intel_crtc);
4018
4019 if (intel_crtc->config.has_pch_encoder) {
4020 intel_cpu_transcoder_set_m_n(intel_crtc,
4021 &intel_crtc->config.fdi_m_n);
4022 }
4023
4024 ironlake_set_pipeconf(crtc);
4025
4026 /* Set up the display plane register */
4027 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
4028 POSTING_READ(DSPCNTR(plane));
4029
4030 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4031 crtc->x, crtc->y);
4032
Jesse Barnesf67a5592011-01-05 10:31:48 -08004033 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004034
4035 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4036 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
4037
Daniel Vetterf6736a12013-06-05 13:34:30 +02004038 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004039 if (encoder->pre_enable)
4040 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004041
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004042 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004043 /* Note: FDI PLL enabling _must_ be done before we enable the
4044 * cpu pipes, hence this is separate from all the other fdi/pch
4045 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004046 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004047 } else {
4048 assert_fdi_tx_disabled(dev_priv, pipe);
4049 assert_fdi_rx_disabled(dev_priv, pipe);
4050 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004051
Jesse Barnesb074cec2013-04-25 12:55:02 -07004052 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004053
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004054 /*
4055 * On ILK+ LUT must be loaded before the pipe is running but with
4056 * clocks enabled
4057 */
4058 intel_crtc_load_lut(crtc);
4059
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004060 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004061 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004062
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004063 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004064 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004065
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004066 for_each_encoder_on_crtc(dev, crtc, encoder)
4067 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004068
4069 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004070 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004071
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004072 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004073}
4074
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004075/* IPS only exists on ULT machines and is tied to pipe A. */
4076static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4077{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004078 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004079}
4080
Paulo Zanonie4916942013-09-20 16:21:19 -03004081/*
4082 * This implements the workaround described in the "notes" section of the mode
4083 * set sequence documentation. When going from no pipes or single pipe to
4084 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4085 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4086 */
4087static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4088{
4089 struct drm_device *dev = crtc->base.dev;
4090 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4091
4092 /* We want to get the other_active_crtc only if there's only 1 other
4093 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004094 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004095 if (!crtc_it->active || crtc_it == crtc)
4096 continue;
4097
4098 if (other_active_crtc)
4099 return;
4100
4101 other_active_crtc = crtc_it;
4102 }
4103 if (!other_active_crtc)
4104 return;
4105
4106 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4107 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4108}
4109
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004110static void haswell_crtc_enable(struct drm_crtc *crtc)
4111{
4112 struct drm_device *dev = crtc->dev;
4113 struct drm_i915_private *dev_priv = dev->dev_private;
4114 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4115 struct intel_encoder *encoder;
4116 int pipe = intel_crtc->pipe;
Daniel Vetter229fca92014-04-24 23:55:09 +02004117 enum plane plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004118
4119 WARN_ON(!crtc->enabled);
4120
4121 if (intel_crtc->active)
4122 return;
4123
Daniel Vetter229fca92014-04-24 23:55:09 +02004124 if (intel_crtc->config.has_dp_encoder)
4125 intel_dp_set_m_n(intel_crtc);
4126
4127 intel_set_pipe_timings(intel_crtc);
4128
4129 if (intel_crtc->config.has_pch_encoder) {
4130 intel_cpu_transcoder_set_m_n(intel_crtc,
4131 &intel_crtc->config.fdi_m_n);
4132 }
4133
4134 haswell_set_pipeconf(crtc);
4135
4136 intel_set_pipe_csc(crtc);
4137
4138 /* Set up the display plane register */
4139 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
4140 POSTING_READ(DSPCNTR(plane));
4141
4142 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4143 crtc->x, crtc->y);
4144
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004145 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004146
4147 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4148 if (intel_crtc->config.has_pch_encoder)
4149 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4150
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004151 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02004152 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004153
4154 for_each_encoder_on_crtc(dev, crtc, encoder)
4155 if (encoder->pre_enable)
4156 encoder->pre_enable(encoder);
4157
Paulo Zanoni1f544382012-10-24 11:32:00 -02004158 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004159
Jesse Barnesb074cec2013-04-25 12:55:02 -07004160 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004161
4162 /*
4163 * On ILK+ LUT must be loaded before the pipe is running but with
4164 * clocks enabled
4165 */
4166 intel_crtc_load_lut(crtc);
4167
Paulo Zanoni1f544382012-10-24 11:32:00 -02004168 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004169 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004170
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004171 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004172 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004173
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004174 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004175 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004176
Jani Nikula8807e552013-08-30 19:40:32 +03004177 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004178 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004179 intel_opregion_notify_encoder(encoder, true);
4180 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004181
Paulo Zanonie4916942013-09-20 16:21:19 -03004182 /* If we change the relative order between pipe/planes enabling, we need
4183 * to change the workaround. */
4184 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004185 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004186}
4187
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004188static void ironlake_pfit_disable(struct intel_crtc *crtc)
4189{
4190 struct drm_device *dev = crtc->base.dev;
4191 struct drm_i915_private *dev_priv = dev->dev_private;
4192 int pipe = crtc->pipe;
4193
4194 /* To avoid upsetting the power well on haswell only disable the pfit if
4195 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004196 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004197 I915_WRITE(PF_CTL(pipe), 0);
4198 I915_WRITE(PF_WIN_POS(pipe), 0);
4199 I915_WRITE(PF_WIN_SZ(pipe), 0);
4200 }
4201}
4202
Jesse Barnes6be4a602010-09-10 10:26:01 -07004203static void ironlake_crtc_disable(struct drm_crtc *crtc)
4204{
4205 struct drm_device *dev = crtc->dev;
4206 struct drm_i915_private *dev_priv = dev->dev_private;
4207 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004208 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004209 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004210 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004211
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004212 if (!intel_crtc->active)
4213 return;
4214
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004215 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004216
Daniel Vetterea9d7582012-07-10 10:42:52 +02004217 for_each_encoder_on_crtc(dev, crtc, encoder)
4218 encoder->disable(encoder);
4219
Daniel Vetterd925c592013-06-05 13:34:04 +02004220 if (intel_crtc->config.has_pch_encoder)
4221 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4222
Jesse Barnesb24e7172011-01-04 15:09:30 -08004223 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004224
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004225 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004226
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004227 for_each_encoder_on_crtc(dev, crtc, encoder)
4228 if (encoder->post_disable)
4229 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004230
Daniel Vetterd925c592013-06-05 13:34:04 +02004231 if (intel_crtc->config.has_pch_encoder) {
4232 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004233
Daniel Vetterd925c592013-06-05 13:34:04 +02004234 ironlake_disable_pch_transcoder(dev_priv, pipe);
4235 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004236
Daniel Vetterd925c592013-06-05 13:34:04 +02004237 if (HAS_PCH_CPT(dev)) {
4238 /* disable TRANS_DP_CTL */
4239 reg = TRANS_DP_CTL(pipe);
4240 temp = I915_READ(reg);
4241 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4242 TRANS_DP_PORT_SEL_MASK);
4243 temp |= TRANS_DP_PORT_SEL_NONE;
4244 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004245
Daniel Vetterd925c592013-06-05 13:34:04 +02004246 /* disable DPLL_SEL */
4247 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004248 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004249 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004250 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004251
4252 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004253 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004254
4255 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004256 }
4257
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004258 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004259 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004260
4261 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004262 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004263 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004264}
4265
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004266static void haswell_crtc_disable(struct drm_crtc *crtc)
4267{
4268 struct drm_device *dev = crtc->dev;
4269 struct drm_i915_private *dev_priv = dev->dev_private;
4270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4271 struct intel_encoder *encoder;
4272 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004273 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004274
4275 if (!intel_crtc->active)
4276 return;
4277
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004278 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004279
Jani Nikula8807e552013-08-30 19:40:32 +03004280 for_each_encoder_on_crtc(dev, crtc, encoder) {
4281 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004282 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004283 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004284
Paulo Zanoni86642812013-04-12 17:57:57 -03004285 if (intel_crtc->config.has_pch_encoder)
4286 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004287 intel_disable_pipe(dev_priv, pipe);
4288
Paulo Zanoniad80a812012-10-24 16:06:19 -02004289 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004290
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004291 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004292
Paulo Zanoni1f544382012-10-24 11:32:00 -02004293 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004294
4295 for_each_encoder_on_crtc(dev, crtc, encoder)
4296 if (encoder->post_disable)
4297 encoder->post_disable(encoder);
4298
Daniel Vetter88adfff2013-03-28 10:42:01 +01004299 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004300 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004301 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004302 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004303 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004304
4305 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004306 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004307
4308 mutex_lock(&dev->struct_mutex);
4309 intel_update_fbc(dev);
4310 mutex_unlock(&dev->struct_mutex);
4311}
4312
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004313static void ironlake_crtc_off(struct drm_crtc *crtc)
4314{
4315 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004316 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004317}
4318
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004319static void haswell_crtc_off(struct drm_crtc *crtc)
4320{
4321 intel_ddi_put_crtc_pll(crtc);
4322}
4323
Jesse Barnes2dd24552013-04-25 12:55:01 -07004324static void i9xx_pfit_enable(struct intel_crtc *crtc)
4325{
4326 struct drm_device *dev = crtc->base.dev;
4327 struct drm_i915_private *dev_priv = dev->dev_private;
4328 struct intel_crtc_config *pipe_config = &crtc->config;
4329
Daniel Vetter328d8e82013-05-08 10:36:31 +02004330 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004331 return;
4332
Daniel Vetterc0b03412013-05-28 12:05:54 +02004333 /*
4334 * The panel fitter should only be adjusted whilst the pipe is disabled,
4335 * according to register description and PRM.
4336 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004337 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4338 assert_pipe_disabled(dev_priv, crtc->pipe);
4339
Jesse Barnesb074cec2013-04-25 12:55:02 -07004340 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4341 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004342
4343 /* Border color in case we don't scale up to the full screen. Black by
4344 * default, change to something else for debugging. */
4345 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004346}
4347
Imre Deak77d22dc2014-03-05 16:20:52 +02004348#define for_each_power_domain(domain, mask) \
4349 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4350 if ((1 << (domain)) & (mask))
4351
Imre Deak319be8a2014-03-04 19:22:57 +02004352enum intel_display_power_domain
4353intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004354{
Imre Deak319be8a2014-03-04 19:22:57 +02004355 struct drm_device *dev = intel_encoder->base.dev;
4356 struct intel_digital_port *intel_dig_port;
4357
4358 switch (intel_encoder->type) {
4359 case INTEL_OUTPUT_UNKNOWN:
4360 /* Only DDI platforms should ever use this output type */
4361 WARN_ON_ONCE(!HAS_DDI(dev));
4362 case INTEL_OUTPUT_DISPLAYPORT:
4363 case INTEL_OUTPUT_HDMI:
4364 case INTEL_OUTPUT_EDP:
4365 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4366 switch (intel_dig_port->port) {
4367 case PORT_A:
4368 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4369 case PORT_B:
4370 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4371 case PORT_C:
4372 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4373 case PORT_D:
4374 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4375 default:
4376 WARN_ON_ONCE(1);
4377 return POWER_DOMAIN_PORT_OTHER;
4378 }
4379 case INTEL_OUTPUT_ANALOG:
4380 return POWER_DOMAIN_PORT_CRT;
4381 case INTEL_OUTPUT_DSI:
4382 return POWER_DOMAIN_PORT_DSI;
4383 default:
4384 return POWER_DOMAIN_PORT_OTHER;
4385 }
4386}
4387
4388static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4389{
4390 struct drm_device *dev = crtc->dev;
4391 struct intel_encoder *intel_encoder;
4392 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4393 enum pipe pipe = intel_crtc->pipe;
4394 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004395 unsigned long mask;
4396 enum transcoder transcoder;
4397
4398 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4399
4400 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4401 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4402 if (pfit_enabled)
4403 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4404
Imre Deak319be8a2014-03-04 19:22:57 +02004405 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4406 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4407
Imre Deak77d22dc2014-03-05 16:20:52 +02004408 return mask;
4409}
4410
4411void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4412 bool enable)
4413{
4414 if (dev_priv->power_domains.init_power_on == enable)
4415 return;
4416
4417 if (enable)
4418 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4419 else
4420 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4421
4422 dev_priv->power_domains.init_power_on = enable;
4423}
4424
4425static void modeset_update_crtc_power_domains(struct drm_device *dev)
4426{
4427 struct drm_i915_private *dev_priv = dev->dev_private;
4428 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4429 struct intel_crtc *crtc;
4430
4431 /*
4432 * First get all needed power domains, then put all unneeded, to avoid
4433 * any unnecessary toggling of the power wells.
4434 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004435 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004436 enum intel_display_power_domain domain;
4437
4438 if (!crtc->base.enabled)
4439 continue;
4440
Imre Deak319be8a2014-03-04 19:22:57 +02004441 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004442
4443 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4444 intel_display_power_get(dev_priv, domain);
4445 }
4446
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004447 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004448 enum intel_display_power_domain domain;
4449
4450 for_each_power_domain(domain, crtc->enabled_power_domains)
4451 intel_display_power_put(dev_priv, domain);
4452
4453 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4454 }
4455
4456 intel_display_set_init_power(dev_priv, false);
4457}
4458
Jesse Barnes586f49d2013-11-04 16:06:59 -08004459int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004460{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004461 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004462
Jesse Barnes586f49d2013-11-04 16:06:59 -08004463 /* Obtain SKU information */
4464 mutex_lock(&dev_priv->dpio_lock);
4465 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4466 CCK_FUSE_HPLL_FREQ_MASK;
4467 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004468
Jesse Barnes586f49d2013-11-04 16:06:59 -08004469 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004470}
4471
4472/* Adjust CDclk dividers to allow high res or save power if possible */
4473static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4474{
4475 struct drm_i915_private *dev_priv = dev->dev_private;
4476 u32 val, cmd;
4477
Imre Deakd60c4472014-03-27 17:45:10 +02004478 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4479 dev_priv->vlv_cdclk_freq = cdclk;
4480
Jesse Barnes30a970c2013-11-04 13:48:12 -08004481 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4482 cmd = 2;
4483 else if (cdclk == 266)
4484 cmd = 1;
4485 else
4486 cmd = 0;
4487
4488 mutex_lock(&dev_priv->rps.hw_lock);
4489 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4490 val &= ~DSPFREQGUAR_MASK;
4491 val |= (cmd << DSPFREQGUAR_SHIFT);
4492 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4493 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4494 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4495 50)) {
4496 DRM_ERROR("timed out waiting for CDclk change\n");
4497 }
4498 mutex_unlock(&dev_priv->rps.hw_lock);
4499
4500 if (cdclk == 400) {
4501 u32 divider, vco;
4502
4503 vco = valleyview_get_vco(dev_priv);
4504 divider = ((vco << 1) / cdclk) - 1;
4505
4506 mutex_lock(&dev_priv->dpio_lock);
4507 /* adjust cdclk divider */
4508 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4509 val &= ~0xf;
4510 val |= divider;
4511 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4512 mutex_unlock(&dev_priv->dpio_lock);
4513 }
4514
4515 mutex_lock(&dev_priv->dpio_lock);
4516 /* adjust self-refresh exit latency value */
4517 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4518 val &= ~0x7f;
4519
4520 /*
4521 * For high bandwidth configs, we set a higher latency in the bunit
4522 * so that the core display fetch happens in time to avoid underruns.
4523 */
4524 if (cdclk == 400)
4525 val |= 4500 / 250; /* 4.5 usec */
4526 else
4527 val |= 3000 / 250; /* 3.0 usec */
4528 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4529 mutex_unlock(&dev_priv->dpio_lock);
4530
4531 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4532 intel_i2c_reset(dev);
4533}
4534
Imre Deakd60c4472014-03-27 17:45:10 +02004535int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004536{
4537 int cur_cdclk, vco;
4538 int divider;
4539
4540 vco = valleyview_get_vco(dev_priv);
4541
4542 mutex_lock(&dev_priv->dpio_lock);
4543 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4544 mutex_unlock(&dev_priv->dpio_lock);
4545
4546 divider &= 0xf;
4547
4548 cur_cdclk = (vco << 1) / (divider + 1);
4549
4550 return cur_cdclk;
4551}
4552
4553static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4554 int max_pixclk)
4555{
Jesse Barnes30a970c2013-11-04 13:48:12 -08004556 /*
4557 * Really only a few cases to deal with, as only 4 CDclks are supported:
4558 * 200MHz
4559 * 267MHz
4560 * 320MHz
4561 * 400MHz
4562 * So we check to see whether we're above 90% of the lower bin and
4563 * adjust if needed.
4564 */
4565 if (max_pixclk > 288000) {
4566 return 400;
4567 } else if (max_pixclk > 240000) {
4568 return 320;
4569 } else
4570 return 266;
4571 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4572}
4573
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004574/* compute the max pixel clock for new configuration */
4575static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004576{
4577 struct drm_device *dev = dev_priv->dev;
4578 struct intel_crtc *intel_crtc;
4579 int max_pixclk = 0;
4580
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004581 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004582 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004583 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004584 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004585 }
4586
4587 return max_pixclk;
4588}
4589
4590static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004591 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004592{
4593 struct drm_i915_private *dev_priv = dev->dev_private;
4594 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004595 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004596
Imre Deakd60c4472014-03-27 17:45:10 +02004597 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4598 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004599 return;
4600
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004601 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004602 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004603 if (intel_crtc->base.enabled)
4604 *prepare_pipes |= (1 << intel_crtc->pipe);
4605}
4606
4607static void valleyview_modeset_global_resources(struct drm_device *dev)
4608{
4609 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004610 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004611 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4612
Imre Deakd60c4472014-03-27 17:45:10 +02004613 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004614 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004615 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004616}
4617
Jesse Barnes89b667f2013-04-18 14:51:36 -07004618static void valleyview_crtc_enable(struct drm_crtc *crtc)
4619{
4620 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004621 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004622 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4623 struct intel_encoder *encoder;
4624 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004625 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004626 bool is_dsi;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004627 u32 dspcntr;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004628
4629 WARN_ON(!crtc->enabled);
4630
4631 if (intel_crtc->active)
4632 return;
4633
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02004634 vlv_prepare_pll(intel_crtc);
4635
Daniel Vetter5b18e572014-04-24 23:55:06 +02004636 /* Set up the display plane register */
4637 dspcntr = DISPPLANE_GAMMA_ENABLE;
4638
4639 if (intel_crtc->config.has_dp_encoder)
4640 intel_dp_set_m_n(intel_crtc);
4641
4642 intel_set_pipe_timings(intel_crtc);
4643
4644 /* pipesrc and dspsize control the size that is scaled from,
4645 * which should always be the user's requested size.
4646 */
4647 I915_WRITE(DSPSIZE(plane),
4648 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4649 (intel_crtc->config.pipe_src_w - 1));
4650 I915_WRITE(DSPPOS(plane), 0);
4651
4652 i9xx_set_pipeconf(intel_crtc);
4653
4654 I915_WRITE(DSPCNTR(plane), dspcntr);
4655 POSTING_READ(DSPCNTR(plane));
4656
4657 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4658 crtc->x, crtc->y);
4659
Jesse Barnes89b667f2013-04-18 14:51:36 -07004660 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004661
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004662 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4663
Jesse Barnes89b667f2013-04-18 14:51:36 -07004664 for_each_encoder_on_crtc(dev, crtc, encoder)
4665 if (encoder->pre_pll_enable)
4666 encoder->pre_pll_enable(encoder);
4667
Jani Nikula23538ef2013-08-27 15:12:22 +03004668 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4669
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004670 if (!is_dsi) {
4671 if (IS_CHERRYVIEW(dev))
4672 chv_enable_pll(intel_crtc);
4673 else
4674 vlv_enable_pll(intel_crtc);
4675 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004676
4677 for_each_encoder_on_crtc(dev, crtc, encoder)
4678 if (encoder->pre_enable)
4679 encoder->pre_enable(encoder);
4680
Jesse Barnes2dd24552013-04-25 12:55:01 -07004681 i9xx_pfit_enable(intel_crtc);
4682
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004683 intel_crtc_load_lut(crtc);
4684
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004685 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004686 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004687
Jani Nikula50049452013-07-30 12:20:32 +03004688 for_each_encoder_on_crtc(dev, crtc, encoder)
4689 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004690
4691 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004692
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004693 /* Underruns don't raise interrupts, so check manually. */
4694 i9xx_check_fifo_underruns(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004695}
4696
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004697static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4698{
4699 struct drm_device *dev = crtc->base.dev;
4700 struct drm_i915_private *dev_priv = dev->dev_private;
4701
4702 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4703 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4704}
4705
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004706static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004707{
4708 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004709 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08004710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004711 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004712 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004713 int plane = intel_crtc->plane;
4714 u32 dspcntr;
Jesse Barnes79e53942008-11-07 14:24:08 -08004715
Daniel Vetter08a48462012-07-02 11:43:47 +02004716 WARN_ON(!crtc->enabled);
4717
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004718 if (intel_crtc->active)
4719 return;
4720
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004721 i9xx_set_pll_dividers(intel_crtc);
4722
Daniel Vetter5b18e572014-04-24 23:55:06 +02004723 /* Set up the display plane register */
4724 dspcntr = DISPPLANE_GAMMA_ENABLE;
4725
4726 if (pipe == 0)
4727 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4728 else
4729 dspcntr |= DISPPLANE_SEL_PIPE_B;
4730
4731 if (intel_crtc->config.has_dp_encoder)
4732 intel_dp_set_m_n(intel_crtc);
4733
4734 intel_set_pipe_timings(intel_crtc);
4735
4736 /* pipesrc and dspsize control the size that is scaled from,
4737 * which should always be the user's requested size.
4738 */
4739 I915_WRITE(DSPSIZE(plane),
4740 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4741 (intel_crtc->config.pipe_src_w - 1));
4742 I915_WRITE(DSPPOS(plane), 0);
4743
4744 i9xx_set_pipeconf(intel_crtc);
4745
4746 I915_WRITE(DSPCNTR(plane), dspcntr);
4747 POSTING_READ(DSPCNTR(plane));
4748
4749 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4750 crtc->x, crtc->y);
4751
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004752 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004753
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004754 if (!IS_GEN2(dev))
4755 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4756
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004757 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004758 if (encoder->pre_enable)
4759 encoder->pre_enable(encoder);
4760
Daniel Vetterf6736a12013-06-05 13:34:30 +02004761 i9xx_enable_pll(intel_crtc);
4762
Jesse Barnes2dd24552013-04-25 12:55:01 -07004763 i9xx_pfit_enable(intel_crtc);
4764
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004765 intel_crtc_load_lut(crtc);
4766
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004767 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004768 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004769
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004770 for_each_encoder_on_crtc(dev, crtc, encoder)
4771 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004772
4773 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004774
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004775 /*
4776 * Gen2 reports pipe underruns whenever all planes are disabled.
4777 * So don't enable underrun reporting before at least some planes
4778 * are enabled.
4779 * FIXME: Need to fix the logic to work when we turn off all planes
4780 * but leave the pipe running.
4781 */
4782 if (IS_GEN2(dev))
4783 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4784
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004785 /* Underruns don't raise interrupts, so check manually. */
4786 i9xx_check_fifo_underruns(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004787}
4788
Daniel Vetter87476d62013-04-11 16:29:06 +02004789static void i9xx_pfit_disable(struct intel_crtc *crtc)
4790{
4791 struct drm_device *dev = crtc->base.dev;
4792 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004793
4794 if (!crtc->config.gmch_pfit.control)
4795 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004796
4797 assert_pipe_disabled(dev_priv, crtc->pipe);
4798
Daniel Vetter328d8e82013-05-08 10:36:31 +02004799 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4800 I915_READ(PFIT_CONTROL));
4801 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004802}
4803
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004804static void i9xx_crtc_disable(struct drm_crtc *crtc)
4805{
4806 struct drm_device *dev = crtc->dev;
4807 struct drm_i915_private *dev_priv = dev->dev_private;
4808 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004809 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004810 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004811
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004812 if (!intel_crtc->active)
4813 return;
4814
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004815 /*
4816 * Gen2 reports pipe underruns whenever all planes are disabled.
4817 * So diasble underrun reporting before all the planes get disabled.
4818 * FIXME: Need to fix the logic to work when we turn off all planes
4819 * but leave the pipe running.
4820 */
4821 if (IS_GEN2(dev))
4822 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4823
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004824 intel_crtc_disable_planes(crtc);
4825
Daniel Vetterea9d7582012-07-10 10:42:52 +02004826 for_each_encoder_on_crtc(dev, crtc, encoder)
4827 encoder->disable(encoder);
4828
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004829 /*
4830 * On gen2 planes are double buffered but the pipe isn't, so we must
4831 * wait for planes to fully turn off before disabling the pipe.
4832 */
4833 if (IS_GEN2(dev))
4834 intel_wait_for_vblank(dev, pipe);
4835
Jesse Barnesb24e7172011-01-04 15:09:30 -08004836 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004837
Daniel Vetter87476d62013-04-11 16:29:06 +02004838 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004839
Jesse Barnes89b667f2013-04-18 14:51:36 -07004840 for_each_encoder_on_crtc(dev, crtc, encoder)
4841 if (encoder->post_disable)
4842 encoder->post_disable(encoder);
4843
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004844 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4845 if (IS_CHERRYVIEW(dev))
4846 chv_disable_pll(dev_priv, pipe);
4847 else if (IS_VALLEYVIEW(dev))
4848 vlv_disable_pll(dev_priv, pipe);
4849 else
4850 i9xx_disable_pll(dev_priv, pipe);
4851 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004852
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004853 if (!IS_GEN2(dev))
4854 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4855
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004856 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004857 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004858
Daniel Vetterefa96242014-04-24 23:55:02 +02004859 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004860 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02004861 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004862}
4863
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004864static void i9xx_crtc_off(struct drm_crtc *crtc)
4865{
4866}
4867
Daniel Vetter976f8a22012-07-08 22:34:21 +02004868static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4869 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004870{
4871 struct drm_device *dev = crtc->dev;
4872 struct drm_i915_master_private *master_priv;
4873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4874 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004875
4876 if (!dev->primary->master)
4877 return;
4878
4879 master_priv = dev->primary->master->driver_priv;
4880 if (!master_priv->sarea_priv)
4881 return;
4882
Jesse Barnes79e53942008-11-07 14:24:08 -08004883 switch (pipe) {
4884 case 0:
4885 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4886 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4887 break;
4888 case 1:
4889 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4890 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4891 break;
4892 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004893 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004894 break;
4895 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004896}
4897
Daniel Vetter976f8a22012-07-08 22:34:21 +02004898/**
4899 * Sets the power management mode of the pipe and plane.
4900 */
4901void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004902{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004903 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004904 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004906 struct intel_encoder *intel_encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004907 enum intel_display_power_domain domain;
4908 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004909 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004910
Daniel Vetter976f8a22012-07-08 22:34:21 +02004911 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4912 enable |= intel_encoder->connectors_active;
4913
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004914 if (enable) {
4915 if (!intel_crtc->active) {
4916 /*
4917 * FIXME: DDI plls and relevant code isn't converted
4918 * yet, so do runtime PM for DPMS only for all other
4919 * platforms for now.
4920 */
4921 if (!HAS_DDI(dev)) {
4922 domains = get_crtc_power_domains(crtc);
4923 for_each_power_domain(domain, domains)
4924 intel_display_power_get(dev_priv, domain);
4925 intel_crtc->enabled_power_domains = domains;
4926 }
4927
4928 dev_priv->display.crtc_enable(crtc);
4929 }
4930 } else {
4931 if (intel_crtc->active) {
4932 dev_priv->display.crtc_disable(crtc);
4933
4934 if (!HAS_DDI(dev)) {
4935 domains = intel_crtc->enabled_power_domains;
4936 for_each_power_domain(domain, domains)
4937 intel_display_power_put(dev_priv, domain);
4938 intel_crtc->enabled_power_domains = 0;
4939 }
4940 }
4941 }
Daniel Vetter976f8a22012-07-08 22:34:21 +02004942
4943 intel_crtc_update_sarea(crtc, enable);
4944}
4945
Daniel Vetter976f8a22012-07-08 22:34:21 +02004946static void intel_crtc_disable(struct drm_crtc *crtc)
4947{
4948 struct drm_device *dev = crtc->dev;
4949 struct drm_connector *connector;
4950 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettera071fa02014-06-18 23:28:09 +02004951 struct drm_i915_gem_object *old_obj;
4952 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004953
4954 /* crtc should still be enabled when we disable it. */
4955 WARN_ON(!crtc->enabled);
4956
4957 dev_priv->display.crtc_disable(crtc);
4958 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004959 dev_priv->display.off(crtc);
4960
Chris Wilson931872f2012-01-16 23:01:13 +00004961 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Daniel Vettera071fa02014-06-18 23:28:09 +02004962 assert_cursor_disabled(dev_priv, pipe);
4963 assert_pipe_disabled(dev->dev_private, pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004964
Matt Roperf4510a22014-04-01 15:22:40 -07004965 if (crtc->primary->fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +02004966 old_obj = to_intel_framebuffer(crtc->primary->fb)->obj;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004967 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02004968 intel_unpin_fb_obj(old_obj);
4969 i915_gem_track_fb(old_obj, NULL,
4970 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01004971 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004972 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004973 }
4974
4975 /* Update computed state. */
4976 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4977 if (!connector->encoder || !connector->encoder->crtc)
4978 continue;
4979
4980 if (connector->encoder->crtc != crtc)
4981 continue;
4982
4983 connector->dpms = DRM_MODE_DPMS_OFF;
4984 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004985 }
4986}
4987
Chris Wilsonea5b2132010-08-04 13:50:23 +01004988void intel_encoder_destroy(struct drm_encoder *encoder)
4989{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004990 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004991
Chris Wilsonea5b2132010-08-04 13:50:23 +01004992 drm_encoder_cleanup(encoder);
4993 kfree(intel_encoder);
4994}
4995
Damien Lespiau92373292013-08-08 22:28:57 +01004996/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004997 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4998 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004999static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005000{
5001 if (mode == DRM_MODE_DPMS_ON) {
5002 encoder->connectors_active = true;
5003
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005004 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005005 } else {
5006 encoder->connectors_active = false;
5007
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005008 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005009 }
5010}
5011
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005012/* Cross check the actual hw state with our own modeset state tracking (and it's
5013 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005014static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005015{
5016 if (connector->get_hw_state(connector)) {
5017 struct intel_encoder *encoder = connector->encoder;
5018 struct drm_crtc *crtc;
5019 bool encoder_enabled;
5020 enum pipe pipe;
5021
5022 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5023 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005024 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005025
5026 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5027 "wrong connector dpms state\n");
5028 WARN(connector->base.encoder != &encoder->base,
5029 "active connector not linked to encoder\n");
5030 WARN(!encoder->connectors_active,
5031 "encoder->connectors_active not set\n");
5032
5033 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5034 WARN(!encoder_enabled, "encoder not enabled\n");
5035 if (WARN_ON(!encoder->base.crtc))
5036 return;
5037
5038 crtc = encoder->base.crtc;
5039
5040 WARN(!crtc->enabled, "crtc not enabled\n");
5041 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5042 WARN(pipe != to_intel_crtc(crtc)->pipe,
5043 "encoder active on the wrong pipe\n");
5044 }
5045}
5046
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005047/* Even simpler default implementation, if there's really no special case to
5048 * consider. */
5049void intel_connector_dpms(struct drm_connector *connector, int mode)
5050{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005051 /* All the simple cases only support two dpms states. */
5052 if (mode != DRM_MODE_DPMS_ON)
5053 mode = DRM_MODE_DPMS_OFF;
5054
5055 if (mode == connector->dpms)
5056 return;
5057
5058 connector->dpms = mode;
5059
5060 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01005061 if (connector->encoder)
5062 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005063
Daniel Vetterb9805142012-08-31 17:37:33 +02005064 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005065}
5066
Daniel Vetterf0947c32012-07-02 13:10:34 +02005067/* Simple connector->get_hw_state implementation for encoders that support only
5068 * one connector and no cloning and hence the encoder state determines the state
5069 * of the connector. */
5070bool intel_connector_get_hw_state(struct intel_connector *connector)
5071{
Daniel Vetter24929352012-07-02 20:28:59 +02005072 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005073 struct intel_encoder *encoder = connector->encoder;
5074
5075 return encoder->get_hw_state(encoder, &pipe);
5076}
5077
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005078static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5079 struct intel_crtc_config *pipe_config)
5080{
5081 struct drm_i915_private *dev_priv = dev->dev_private;
5082 struct intel_crtc *pipe_B_crtc =
5083 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5084
5085 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5086 pipe_name(pipe), pipe_config->fdi_lanes);
5087 if (pipe_config->fdi_lanes > 4) {
5088 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5089 pipe_name(pipe), pipe_config->fdi_lanes);
5090 return false;
5091 }
5092
Paulo Zanonibafb6552013-11-02 21:07:44 -07005093 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005094 if (pipe_config->fdi_lanes > 2) {
5095 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5096 pipe_config->fdi_lanes);
5097 return false;
5098 } else {
5099 return true;
5100 }
5101 }
5102
5103 if (INTEL_INFO(dev)->num_pipes == 2)
5104 return true;
5105
5106 /* Ivybridge 3 pipe is really complicated */
5107 switch (pipe) {
5108 case PIPE_A:
5109 return true;
5110 case PIPE_B:
5111 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5112 pipe_config->fdi_lanes > 2) {
5113 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5114 pipe_name(pipe), pipe_config->fdi_lanes);
5115 return false;
5116 }
5117 return true;
5118 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005119 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005120 pipe_B_crtc->config.fdi_lanes <= 2) {
5121 if (pipe_config->fdi_lanes > 2) {
5122 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5123 pipe_name(pipe), pipe_config->fdi_lanes);
5124 return false;
5125 }
5126 } else {
5127 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5128 return false;
5129 }
5130 return true;
5131 default:
5132 BUG();
5133 }
5134}
5135
Daniel Vettere29c22c2013-02-21 00:00:16 +01005136#define RETRY 1
5137static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5138 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005139{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005140 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005141 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005142 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005143 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005144
Daniel Vettere29c22c2013-02-21 00:00:16 +01005145retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005146 /* FDI is a binary signal running at ~2.7GHz, encoding
5147 * each output octet as 10 bits. The actual frequency
5148 * is stored as a divider into a 100MHz clock, and the
5149 * mode pixel clock is stored in units of 1KHz.
5150 * Hence the bw of each lane in terms of the mode signal
5151 * is:
5152 */
5153 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5154
Damien Lespiau241bfc32013-09-25 16:45:37 +01005155 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005156
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005157 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005158 pipe_config->pipe_bpp);
5159
5160 pipe_config->fdi_lanes = lane;
5161
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005162 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005163 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005164
Daniel Vettere29c22c2013-02-21 00:00:16 +01005165 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5166 intel_crtc->pipe, pipe_config);
5167 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5168 pipe_config->pipe_bpp -= 2*3;
5169 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5170 pipe_config->pipe_bpp);
5171 needs_recompute = true;
5172 pipe_config->bw_constrained = true;
5173
5174 goto retry;
5175 }
5176
5177 if (needs_recompute)
5178 return RETRY;
5179
5180 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005181}
5182
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005183static void hsw_compute_ips_config(struct intel_crtc *crtc,
5184 struct intel_crtc_config *pipe_config)
5185{
Jani Nikulad330a952014-01-21 11:24:25 +02005186 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005187 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005188 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005189}
5190
Daniel Vettera43f6e02013-06-07 23:10:32 +02005191static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005192 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005193{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005194 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005195 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005196
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005197 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005198 if (INTEL_INFO(dev)->gen < 4) {
5199 struct drm_i915_private *dev_priv = dev->dev_private;
5200 int clock_limit =
5201 dev_priv->display.get_display_clock_speed(dev);
5202
5203 /*
5204 * Enable pixel doubling when the dot clock
5205 * is > 90% of the (display) core speed.
5206 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005207 * GDG double wide on either pipe,
5208 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005209 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005210 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005211 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005212 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005213 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005214 }
5215
Damien Lespiau241bfc32013-09-25 16:45:37 +01005216 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005217 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005218 }
Chris Wilson89749352010-09-12 18:25:19 +01005219
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005220 /*
5221 * Pipe horizontal size must be even in:
5222 * - DVO ganged mode
5223 * - LVDS dual channel mode
5224 * - Double wide pipe
5225 */
5226 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5227 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5228 pipe_config->pipe_src_w &= ~1;
5229
Damien Lespiau8693a822013-05-03 18:48:11 +01005230 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5231 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005232 */
5233 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5234 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005235 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005236
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005237 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005238 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005239 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005240 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5241 * for lvds. */
5242 pipe_config->pipe_bpp = 8*3;
5243 }
5244
Damien Lespiauf5adf942013-06-24 18:29:34 +01005245 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005246 hsw_compute_ips_config(crtc, pipe_config);
5247
5248 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
5249 * clock survives for now. */
5250 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5251 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005252
Daniel Vetter877d48d2013-04-19 11:24:43 +02005253 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005254 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005255
Daniel Vettere29c22c2013-02-21 00:00:16 +01005256 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005257}
5258
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005259static int valleyview_get_display_clock_speed(struct drm_device *dev)
5260{
5261 return 400000; /* FIXME */
5262}
5263
Jesse Barnese70236a2009-09-21 10:42:27 -07005264static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005265{
Jesse Barnese70236a2009-09-21 10:42:27 -07005266 return 400000;
5267}
Jesse Barnes79e53942008-11-07 14:24:08 -08005268
Jesse Barnese70236a2009-09-21 10:42:27 -07005269static int i915_get_display_clock_speed(struct drm_device *dev)
5270{
5271 return 333000;
5272}
Jesse Barnes79e53942008-11-07 14:24:08 -08005273
Jesse Barnese70236a2009-09-21 10:42:27 -07005274static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5275{
5276 return 200000;
5277}
Jesse Barnes79e53942008-11-07 14:24:08 -08005278
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005279static int pnv_get_display_clock_speed(struct drm_device *dev)
5280{
5281 u16 gcfgc = 0;
5282
5283 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5284
5285 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5286 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5287 return 267000;
5288 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5289 return 333000;
5290 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5291 return 444000;
5292 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5293 return 200000;
5294 default:
5295 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5296 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5297 return 133000;
5298 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5299 return 167000;
5300 }
5301}
5302
Jesse Barnese70236a2009-09-21 10:42:27 -07005303static int i915gm_get_display_clock_speed(struct drm_device *dev)
5304{
5305 u16 gcfgc = 0;
5306
5307 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5308
5309 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005310 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005311 else {
5312 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5313 case GC_DISPLAY_CLOCK_333_MHZ:
5314 return 333000;
5315 default:
5316 case GC_DISPLAY_CLOCK_190_200_MHZ:
5317 return 190000;
5318 }
5319 }
5320}
Jesse Barnes79e53942008-11-07 14:24:08 -08005321
Jesse Barnese70236a2009-09-21 10:42:27 -07005322static int i865_get_display_clock_speed(struct drm_device *dev)
5323{
5324 return 266000;
5325}
5326
5327static int i855_get_display_clock_speed(struct drm_device *dev)
5328{
5329 u16 hpllcc = 0;
5330 /* Assume that the hardware is in the high speed state. This
5331 * should be the default.
5332 */
5333 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5334 case GC_CLOCK_133_200:
5335 case GC_CLOCK_100_200:
5336 return 200000;
5337 case GC_CLOCK_166_250:
5338 return 250000;
5339 case GC_CLOCK_100_133:
5340 return 133000;
5341 }
5342
5343 /* Shouldn't happen */
5344 return 0;
5345}
5346
5347static int i830_get_display_clock_speed(struct drm_device *dev)
5348{
5349 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005350}
5351
Zhenyu Wang2c072452009-06-05 15:38:42 +08005352static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005353intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005354{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005355 while (*num > DATA_LINK_M_N_MASK ||
5356 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005357 *num >>= 1;
5358 *den >>= 1;
5359 }
5360}
5361
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005362static void compute_m_n(unsigned int m, unsigned int n,
5363 uint32_t *ret_m, uint32_t *ret_n)
5364{
5365 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5366 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5367 intel_reduce_m_n_ratio(ret_m, ret_n);
5368}
5369
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005370void
5371intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5372 int pixel_clock, int link_clock,
5373 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005374{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005375 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005376
5377 compute_m_n(bits_per_pixel * pixel_clock,
5378 link_clock * nlanes * 8,
5379 &m_n->gmch_m, &m_n->gmch_n);
5380
5381 compute_m_n(pixel_clock, link_clock,
5382 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005383}
5384
Chris Wilsona7615032011-01-12 17:04:08 +00005385static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5386{
Jani Nikulad330a952014-01-21 11:24:25 +02005387 if (i915.panel_use_ssc >= 0)
5388 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005389 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005390 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005391}
5392
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005393static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5394{
5395 struct drm_device *dev = crtc->dev;
5396 struct drm_i915_private *dev_priv = dev->dev_private;
5397 int refclk;
5398
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005399 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005400 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005401 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005402 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005403 refclk = dev_priv->vbt.lvds_ssc_freq;
5404 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005405 } else if (!IS_GEN2(dev)) {
5406 refclk = 96000;
5407 } else {
5408 refclk = 48000;
5409 }
5410
5411 return refclk;
5412}
5413
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005414static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005415{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005416 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005417}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005418
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005419static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5420{
5421 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005422}
5423
Daniel Vetterf47709a2013-03-28 10:42:02 +01005424static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005425 intel_clock_t *reduced_clock)
5426{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005427 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005428 u32 fp, fp2 = 0;
5429
5430 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005431 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005432 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005433 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005434 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005435 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005436 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005437 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005438 }
5439
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005440 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005441
Daniel Vetterf47709a2013-03-28 10:42:02 +01005442 crtc->lowfreq_avail = false;
5443 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005444 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005445 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005446 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005447 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005448 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005449 }
5450}
5451
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005452static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5453 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005454{
5455 u32 reg_val;
5456
5457 /*
5458 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5459 * and set it to a reasonable value instead.
5460 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005461 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005462 reg_val &= 0xffffff00;
5463 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005464 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005465
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005466 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005467 reg_val &= 0x8cffffff;
5468 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005469 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005470
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005471 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005472 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005473 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005474
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005475 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005476 reg_val &= 0x00ffffff;
5477 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005478 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005479}
5480
Daniel Vetterb5518422013-05-03 11:49:48 +02005481static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5482 struct intel_link_m_n *m_n)
5483{
5484 struct drm_device *dev = crtc->base.dev;
5485 struct drm_i915_private *dev_priv = dev->dev_private;
5486 int pipe = crtc->pipe;
5487
Daniel Vettere3b95f12013-05-03 11:49:49 +02005488 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5489 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5490 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5491 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005492}
5493
5494static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5495 struct intel_link_m_n *m_n)
5496{
5497 struct drm_device *dev = crtc->base.dev;
5498 struct drm_i915_private *dev_priv = dev->dev_private;
5499 int pipe = crtc->pipe;
5500 enum transcoder transcoder = crtc->config.cpu_transcoder;
5501
5502 if (INTEL_INFO(dev)->gen >= 5) {
5503 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5504 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5505 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5506 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5507 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005508 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5509 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5510 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5511 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005512 }
5513}
5514
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005515static void intel_dp_set_m_n(struct intel_crtc *crtc)
5516{
5517 if (crtc->config.has_pch_encoder)
5518 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5519 else
5520 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5521}
5522
Daniel Vetterf47709a2013-03-28 10:42:02 +01005523static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005524{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005525 u32 dpll, dpll_md;
5526
5527 /*
5528 * Enable DPIO clock input. We should never disable the reference
5529 * clock for pipe B, since VGA hotplug / manual detection depends
5530 * on it.
5531 */
5532 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5533 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5534 /* We should never disable this, set it here for state tracking */
5535 if (crtc->pipe == PIPE_B)
5536 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5537 dpll |= DPLL_VCO_ENABLE;
5538 crtc->config.dpll_hw_state.dpll = dpll;
5539
5540 dpll_md = (crtc->config.pixel_multiplier - 1)
5541 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5542 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5543}
5544
5545static void vlv_prepare_pll(struct intel_crtc *crtc)
5546{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005547 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005548 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005549 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005550 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005551 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005552 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005553
Daniel Vetter09153002012-12-12 14:06:44 +01005554 mutex_lock(&dev_priv->dpio_lock);
5555
Daniel Vetterf47709a2013-03-28 10:42:02 +01005556 bestn = crtc->config.dpll.n;
5557 bestm1 = crtc->config.dpll.m1;
5558 bestm2 = crtc->config.dpll.m2;
5559 bestp1 = crtc->config.dpll.p1;
5560 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005561
Jesse Barnes89b667f2013-04-18 14:51:36 -07005562 /* See eDP HDMI DPIO driver vbios notes doc */
5563
5564 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005565 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005566 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005567
5568 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005569 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005570
5571 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005572 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005573 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005574 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005575
5576 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005577 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005578
5579 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005580 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5581 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5582 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005583 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005584
5585 /*
5586 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5587 * but we don't support that).
5588 * Note: don't use the DAC post divider as it seems unstable.
5589 */
5590 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005591 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005592
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005593 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005594 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005595
Jesse Barnes89b667f2013-04-18 14:51:36 -07005596 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005597 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005598 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005599 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005600 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005601 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005602 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005603 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005604 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005605
Jesse Barnes89b667f2013-04-18 14:51:36 -07005606 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5607 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5608 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005609 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005610 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005611 0x0df40000);
5612 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005613 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005614 0x0df70000);
5615 } else { /* HDMI or VGA */
5616 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005617 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005618 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005619 0x0df70000);
5620 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005621 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005622 0x0df40000);
5623 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005624
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005625 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005626 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5627 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5628 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5629 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005630 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005631
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005632 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005633 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005634}
5635
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005636static void chv_update_pll(struct intel_crtc *crtc)
5637{
5638 struct drm_device *dev = crtc->base.dev;
5639 struct drm_i915_private *dev_priv = dev->dev_private;
5640 int pipe = crtc->pipe;
5641 int dpll_reg = DPLL(crtc->pipe);
5642 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005643 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005644 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5645 int refclk;
5646
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005647 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5648 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5649 DPLL_VCO_ENABLE;
5650 if (pipe != PIPE_A)
5651 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5652
5653 crtc->config.dpll_hw_state.dpll_md =
5654 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005655
5656 bestn = crtc->config.dpll.n;
5657 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5658 bestm1 = crtc->config.dpll.m1;
5659 bestm2 = crtc->config.dpll.m2 >> 22;
5660 bestp1 = crtc->config.dpll.p1;
5661 bestp2 = crtc->config.dpll.p2;
5662
5663 /*
5664 * Enable Refclk and SSC
5665 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005666 I915_WRITE(dpll_reg,
5667 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5668
5669 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005670
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005671 /* p1 and p2 divider */
5672 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5673 5 << DPIO_CHV_S1_DIV_SHIFT |
5674 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5675 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5676 1 << DPIO_CHV_K_DIV_SHIFT);
5677
5678 /* Feedback post-divider - m2 */
5679 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5680
5681 /* Feedback refclk divider - n and m1 */
5682 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5683 DPIO_CHV_M1_DIV_BY_2 |
5684 1 << DPIO_CHV_N_DIV_SHIFT);
5685
5686 /* M2 fraction division */
5687 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5688
5689 /* M2 fraction division enable */
5690 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5691 DPIO_CHV_FRAC_DIV_EN |
5692 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5693
5694 /* Loop filter */
5695 refclk = i9xx_get_refclk(&crtc->base, 0);
5696 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5697 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5698 if (refclk == 100000)
5699 intcoeff = 11;
5700 else if (refclk == 38400)
5701 intcoeff = 10;
5702 else
5703 intcoeff = 9;
5704 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5705 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5706
5707 /* AFC Recal */
5708 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5709 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5710 DPIO_AFC_RECAL);
5711
5712 mutex_unlock(&dev_priv->dpio_lock);
5713}
5714
Daniel Vetterf47709a2013-03-28 10:42:02 +01005715static void i9xx_update_pll(struct intel_crtc *crtc,
5716 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005717 int num_connectors)
5718{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005719 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005720 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005721 u32 dpll;
5722 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005723 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005724
Daniel Vetterf47709a2013-03-28 10:42:02 +01005725 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305726
Daniel Vetterf47709a2013-03-28 10:42:02 +01005727 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5728 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005729
5730 dpll = DPLL_VGA_MODE_DIS;
5731
Daniel Vetterf47709a2013-03-28 10:42:02 +01005732 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005733 dpll |= DPLLB_MODE_LVDS;
5734 else
5735 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005736
Daniel Vetteref1b4602013-06-01 17:17:04 +02005737 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005738 dpll |= (crtc->config.pixel_multiplier - 1)
5739 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005740 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005741
5742 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005743 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005744
Daniel Vetterf47709a2013-03-28 10:42:02 +01005745 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005746 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005747
5748 /* compute bitmask from p1 value */
5749 if (IS_PINEVIEW(dev))
5750 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5751 else {
5752 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5753 if (IS_G4X(dev) && reduced_clock)
5754 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5755 }
5756 switch (clock->p2) {
5757 case 5:
5758 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5759 break;
5760 case 7:
5761 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5762 break;
5763 case 10:
5764 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5765 break;
5766 case 14:
5767 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5768 break;
5769 }
5770 if (INTEL_INFO(dev)->gen >= 4)
5771 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5772
Daniel Vetter09ede542013-04-30 14:01:45 +02005773 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005774 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005775 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005776 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5777 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5778 else
5779 dpll |= PLL_REF_INPUT_DREFCLK;
5780
5781 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005782 crtc->config.dpll_hw_state.dpll = dpll;
5783
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005784 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005785 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5786 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005787 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005788 }
5789}
5790
Daniel Vetterf47709a2013-03-28 10:42:02 +01005791static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005792 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005793 int num_connectors)
5794{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005795 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005796 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005797 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005798 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005799
Daniel Vetterf47709a2013-03-28 10:42:02 +01005800 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305801
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005802 dpll = DPLL_VGA_MODE_DIS;
5803
Daniel Vetterf47709a2013-03-28 10:42:02 +01005804 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005805 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5806 } else {
5807 if (clock->p1 == 2)
5808 dpll |= PLL_P1_DIVIDE_BY_TWO;
5809 else
5810 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5811 if (clock->p2 == 4)
5812 dpll |= PLL_P2_DIVIDE_BY_4;
5813 }
5814
Daniel Vetter4a33e482013-07-06 12:52:05 +02005815 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5816 dpll |= DPLL_DVO_2X_MODE;
5817
Daniel Vetterf47709a2013-03-28 10:42:02 +01005818 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005819 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5820 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5821 else
5822 dpll |= PLL_REF_INPUT_DREFCLK;
5823
5824 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005825 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005826}
5827
Daniel Vetter8a654f32013-06-01 17:16:22 +02005828static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005829{
5830 struct drm_device *dev = intel_crtc->base.dev;
5831 struct drm_i915_private *dev_priv = dev->dev_private;
5832 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005833 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005834 struct drm_display_mode *adjusted_mode =
5835 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005836 uint32_t crtc_vtotal, crtc_vblank_end;
5837 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005838
5839 /* We need to be careful not to changed the adjusted mode, for otherwise
5840 * the hw state checker will get angry at the mismatch. */
5841 crtc_vtotal = adjusted_mode->crtc_vtotal;
5842 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005843
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005844 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005845 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005846 crtc_vtotal -= 1;
5847 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005848
5849 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5850 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5851 else
5852 vsyncshift = adjusted_mode->crtc_hsync_start -
5853 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005854 if (vsyncshift < 0)
5855 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005856 }
5857
5858 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005859 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005860
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005861 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005862 (adjusted_mode->crtc_hdisplay - 1) |
5863 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005864 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005865 (adjusted_mode->crtc_hblank_start - 1) |
5866 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005867 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005868 (adjusted_mode->crtc_hsync_start - 1) |
5869 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5870
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005871 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005872 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005873 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005874 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005875 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005876 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005877 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005878 (adjusted_mode->crtc_vsync_start - 1) |
5879 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5880
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005881 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5882 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5883 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5884 * bits. */
5885 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5886 (pipe == PIPE_B || pipe == PIPE_C))
5887 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5888
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005889 /* pipesrc controls the size that is scaled from, which should
5890 * always be the user's requested size.
5891 */
5892 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005893 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5894 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005895}
5896
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005897static void intel_get_pipe_timings(struct intel_crtc *crtc,
5898 struct intel_crtc_config *pipe_config)
5899{
5900 struct drm_device *dev = crtc->base.dev;
5901 struct drm_i915_private *dev_priv = dev->dev_private;
5902 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5903 uint32_t tmp;
5904
5905 tmp = I915_READ(HTOTAL(cpu_transcoder));
5906 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5907 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5908 tmp = I915_READ(HBLANK(cpu_transcoder));
5909 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5910 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5911 tmp = I915_READ(HSYNC(cpu_transcoder));
5912 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5913 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5914
5915 tmp = I915_READ(VTOTAL(cpu_transcoder));
5916 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5917 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5918 tmp = I915_READ(VBLANK(cpu_transcoder));
5919 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5920 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5921 tmp = I915_READ(VSYNC(cpu_transcoder));
5922 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5923 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5924
5925 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5926 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5927 pipe_config->adjusted_mode.crtc_vtotal += 1;
5928 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5929 }
5930
5931 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005932 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5933 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5934
5935 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5936 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005937}
5938
Daniel Vetterf6a83282014-02-11 15:28:57 -08005939void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5940 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005941{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005942 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5943 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5944 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5945 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005946
Daniel Vetterf6a83282014-02-11 15:28:57 -08005947 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5948 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5949 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5950 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005951
Daniel Vetterf6a83282014-02-11 15:28:57 -08005952 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005953
Daniel Vetterf6a83282014-02-11 15:28:57 -08005954 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5955 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005956}
5957
Daniel Vetter84b046f2013-02-19 18:48:54 +01005958static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5959{
5960 struct drm_device *dev = intel_crtc->base.dev;
5961 struct drm_i915_private *dev_priv = dev->dev_private;
5962 uint32_t pipeconf;
5963
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005964 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005965
Daniel Vetter67c72a12013-09-24 11:46:14 +02005966 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5967 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5968 pipeconf |= PIPECONF_ENABLE;
5969
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005970 if (intel_crtc->config.double_wide)
5971 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005972
Daniel Vetterff9ce462013-04-24 14:57:17 +02005973 /* only g4x and later have fancy bpc/dither controls */
5974 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005975 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5976 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5977 pipeconf |= PIPECONF_DITHER_EN |
5978 PIPECONF_DITHER_TYPE_SP;
5979
5980 switch (intel_crtc->config.pipe_bpp) {
5981 case 18:
5982 pipeconf |= PIPECONF_6BPC;
5983 break;
5984 case 24:
5985 pipeconf |= PIPECONF_8BPC;
5986 break;
5987 case 30:
5988 pipeconf |= PIPECONF_10BPC;
5989 break;
5990 default:
5991 /* Case prevented by intel_choose_pipe_bpp_dither. */
5992 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005993 }
5994 }
5995
5996 if (HAS_PIPE_CXSR(dev)) {
5997 if (intel_crtc->lowfreq_avail) {
5998 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5999 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6000 } else {
6001 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006002 }
6003 }
6004
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006005 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6006 if (INTEL_INFO(dev)->gen < 4 ||
6007 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6008 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6009 else
6010 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6011 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006012 pipeconf |= PIPECONF_PROGRESSIVE;
6013
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006014 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6015 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006016
Daniel Vetter84b046f2013-02-19 18:48:54 +01006017 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6018 POSTING_READ(PIPECONF(intel_crtc->pipe));
6019}
6020
Eric Anholtf564048e2011-03-30 13:01:02 -07006021static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006022 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006023 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006024{
6025 struct drm_device *dev = crtc->dev;
6026 struct drm_i915_private *dev_priv = dev->dev_private;
6027 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07006028 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006029 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006030 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006031 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006032 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006033 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006034
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006035 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01006036 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006037 case INTEL_OUTPUT_LVDS:
6038 is_lvds = true;
6039 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006040 case INTEL_OUTPUT_DSI:
6041 is_dsi = true;
6042 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006043 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006044
Eric Anholtc751ce42010-03-25 11:48:48 -07006045 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006046 }
6047
Jani Nikulaf2335332013-09-13 11:03:09 +03006048 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006049 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006050
Jani Nikulaf2335332013-09-13 11:03:09 +03006051 if (!intel_crtc->config.clock_set) {
6052 refclk = i9xx_get_refclk(crtc, num_connectors);
6053
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006054 /*
6055 * Returns a set of divisors for the desired target clock with
6056 * the given refclk, or FALSE. The returned values represent
6057 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6058 * 2) / p1 / p2.
6059 */
6060 limit = intel_limit(crtc, refclk);
6061 ok = dev_priv->display.find_dpll(limit, crtc,
6062 intel_crtc->config.port_clock,
6063 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006064 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006065 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6066 return -EINVAL;
6067 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006068
Jani Nikulaf2335332013-09-13 11:03:09 +03006069 if (is_lvds && dev_priv->lvds_downclock_avail) {
6070 /*
6071 * Ensure we match the reduced clock's P to the target
6072 * clock. If the clocks don't match, we can't switch
6073 * the display clock by using the FP0/FP1. In such case
6074 * we will disable the LVDS downclock feature.
6075 */
6076 has_reduced_clock =
6077 dev_priv->display.find_dpll(limit, crtc,
6078 dev_priv->lvds_downclock,
6079 refclk, &clock,
6080 &reduced_clock);
6081 }
6082 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01006083 intel_crtc->config.dpll.n = clock.n;
6084 intel_crtc->config.dpll.m1 = clock.m1;
6085 intel_crtc->config.dpll.m2 = clock.m2;
6086 intel_crtc->config.dpll.p1 = clock.p1;
6087 intel_crtc->config.dpll.p2 = clock.p2;
6088 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006089
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006090 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02006091 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306092 has_reduced_clock ? &reduced_clock : NULL,
6093 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006094 } else if (IS_CHERRYVIEW(dev)) {
6095 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006096 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03006097 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006098 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01006099 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006100 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006101 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006102 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006103
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006104 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006105}
6106
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006107static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6108 struct intel_crtc_config *pipe_config)
6109{
6110 struct drm_device *dev = crtc->base.dev;
6111 struct drm_i915_private *dev_priv = dev->dev_private;
6112 uint32_t tmp;
6113
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006114 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6115 return;
6116
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006117 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006118 if (!(tmp & PFIT_ENABLE))
6119 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006120
Daniel Vetter06922822013-07-11 13:35:40 +02006121 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006122 if (INTEL_INFO(dev)->gen < 4) {
6123 if (crtc->pipe != PIPE_B)
6124 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006125 } else {
6126 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6127 return;
6128 }
6129
Daniel Vetter06922822013-07-11 13:35:40 +02006130 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006131 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6132 if (INTEL_INFO(dev)->gen < 5)
6133 pipe_config->gmch_pfit.lvds_border_bits =
6134 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6135}
6136
Jesse Barnesacbec812013-09-20 11:29:32 -07006137static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6138 struct intel_crtc_config *pipe_config)
6139{
6140 struct drm_device *dev = crtc->base.dev;
6141 struct drm_i915_private *dev_priv = dev->dev_private;
6142 int pipe = pipe_config->cpu_transcoder;
6143 intel_clock_t clock;
6144 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006145 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006146
6147 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006148 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006149 mutex_unlock(&dev_priv->dpio_lock);
6150
6151 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6152 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6153 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6154 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6155 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6156
Ville Syrjäläf6466282013-10-14 14:50:31 +03006157 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006158
Ville Syrjäläf6466282013-10-14 14:50:31 +03006159 /* clock.dot is the fast clock */
6160 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006161}
6162
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006163static void i9xx_get_plane_config(struct intel_crtc *crtc,
6164 struct intel_plane_config *plane_config)
6165{
6166 struct drm_device *dev = crtc->base.dev;
6167 struct drm_i915_private *dev_priv = dev->dev_private;
6168 u32 val, base, offset;
6169 int pipe = crtc->pipe, plane = crtc->plane;
6170 int fourcc, pixel_format;
6171 int aligned_height;
6172
Dave Airlie66e514c2014-04-03 07:51:54 +10006173 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6174 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006175 DRM_DEBUG_KMS("failed to alloc fb\n");
6176 return;
6177 }
6178
6179 val = I915_READ(DSPCNTR(plane));
6180
6181 if (INTEL_INFO(dev)->gen >= 4)
6182 if (val & DISPPLANE_TILED)
6183 plane_config->tiled = true;
6184
6185 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6186 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006187 crtc->base.primary->fb->pixel_format = fourcc;
6188 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006189 drm_format_plane_cpp(fourcc, 0) * 8;
6190
6191 if (INTEL_INFO(dev)->gen >= 4) {
6192 if (plane_config->tiled)
6193 offset = I915_READ(DSPTILEOFF(plane));
6194 else
6195 offset = I915_READ(DSPLINOFF(plane));
6196 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6197 } else {
6198 base = I915_READ(DSPADDR(plane));
6199 }
6200 plane_config->base = base;
6201
6202 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006203 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6204 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006205
6206 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006207 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006208
Dave Airlie66e514c2014-04-03 07:51:54 +10006209 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006210 plane_config->tiled);
6211
Fabian Frederick1267a262014-07-01 20:39:41 +02006212 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6213 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006214
6215 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006216 pipe, plane, crtc->base.primary->fb->width,
6217 crtc->base.primary->fb->height,
6218 crtc->base.primary->fb->bits_per_pixel, base,
6219 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006220 plane_config->size);
6221
6222}
6223
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006224static void chv_crtc_clock_get(struct intel_crtc *crtc,
6225 struct intel_crtc_config *pipe_config)
6226{
6227 struct drm_device *dev = crtc->base.dev;
6228 struct drm_i915_private *dev_priv = dev->dev_private;
6229 int pipe = pipe_config->cpu_transcoder;
6230 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6231 intel_clock_t clock;
6232 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6233 int refclk = 100000;
6234
6235 mutex_lock(&dev_priv->dpio_lock);
6236 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6237 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6238 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6239 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6240 mutex_unlock(&dev_priv->dpio_lock);
6241
6242 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6243 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6244 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6245 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6246 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6247
6248 chv_clock(refclk, &clock);
6249
6250 /* clock.dot is the fast clock */
6251 pipe_config->port_clock = clock.dot / 5;
6252}
6253
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006254static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6255 struct intel_crtc_config *pipe_config)
6256{
6257 struct drm_device *dev = crtc->base.dev;
6258 struct drm_i915_private *dev_priv = dev->dev_private;
6259 uint32_t tmp;
6260
Imre Deakb5482bd2014-03-05 16:20:55 +02006261 if (!intel_display_power_enabled(dev_priv,
6262 POWER_DOMAIN_PIPE(crtc->pipe)))
6263 return false;
6264
Daniel Vettere143a212013-07-04 12:01:15 +02006265 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006266 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006267
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006268 tmp = I915_READ(PIPECONF(crtc->pipe));
6269 if (!(tmp & PIPECONF_ENABLE))
6270 return false;
6271
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006272 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6273 switch (tmp & PIPECONF_BPC_MASK) {
6274 case PIPECONF_6BPC:
6275 pipe_config->pipe_bpp = 18;
6276 break;
6277 case PIPECONF_8BPC:
6278 pipe_config->pipe_bpp = 24;
6279 break;
6280 case PIPECONF_10BPC:
6281 pipe_config->pipe_bpp = 30;
6282 break;
6283 default:
6284 break;
6285 }
6286 }
6287
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006288 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6289 pipe_config->limited_color_range = true;
6290
Ville Syrjälä282740f2013-09-04 18:30:03 +03006291 if (INTEL_INFO(dev)->gen < 4)
6292 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6293
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006294 intel_get_pipe_timings(crtc, pipe_config);
6295
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006296 i9xx_get_pfit_config(crtc, pipe_config);
6297
Daniel Vetter6c49f242013-06-06 12:45:25 +02006298 if (INTEL_INFO(dev)->gen >= 4) {
6299 tmp = I915_READ(DPLL_MD(crtc->pipe));
6300 pipe_config->pixel_multiplier =
6301 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6302 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006303 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006304 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6305 tmp = I915_READ(DPLL(crtc->pipe));
6306 pipe_config->pixel_multiplier =
6307 ((tmp & SDVO_MULTIPLIER_MASK)
6308 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6309 } else {
6310 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6311 * port and will be fixed up in the encoder->get_config
6312 * function. */
6313 pipe_config->pixel_multiplier = 1;
6314 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006315 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6316 if (!IS_VALLEYVIEW(dev)) {
6317 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6318 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006319 } else {
6320 /* Mask out read-only status bits. */
6321 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6322 DPLL_PORTC_READY_MASK |
6323 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006324 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006325
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006326 if (IS_CHERRYVIEW(dev))
6327 chv_crtc_clock_get(crtc, pipe_config);
6328 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006329 vlv_crtc_clock_get(crtc, pipe_config);
6330 else
6331 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006332
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006333 return true;
6334}
6335
Paulo Zanonidde86e22012-12-01 12:04:25 -02006336static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006337{
6338 struct drm_i915_private *dev_priv = dev->dev_private;
6339 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006340 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006341 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006342 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006343 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006344 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006345 bool has_ck505 = false;
6346 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006347
6348 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07006349 list_for_each_entry(encoder, &mode_config->encoder_list,
6350 base.head) {
6351 switch (encoder->type) {
6352 case INTEL_OUTPUT_LVDS:
6353 has_panel = true;
6354 has_lvds = true;
6355 break;
6356 case INTEL_OUTPUT_EDP:
6357 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006358 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006359 has_cpu_edp = true;
6360 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006361 }
6362 }
6363
Keith Packard99eb6a02011-09-26 14:29:12 -07006364 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006365 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006366 can_ssc = has_ck505;
6367 } else {
6368 has_ck505 = false;
6369 can_ssc = true;
6370 }
6371
Imre Deak2de69052013-05-08 13:14:04 +03006372 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6373 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006374
6375 /* Ironlake: try to setup display ref clock before DPLL
6376 * enabling. This is only under driver's control after
6377 * PCH B stepping, previous chipset stepping should be
6378 * ignoring this setting.
6379 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006380 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006381
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006382 /* As we must carefully and slowly disable/enable each source in turn,
6383 * compute the final state we want first and check if we need to
6384 * make any changes at all.
6385 */
6386 final = val;
6387 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006388 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006389 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006390 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006391 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6392
6393 final &= ~DREF_SSC_SOURCE_MASK;
6394 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6395 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006396
Keith Packard199e5d72011-09-22 12:01:57 -07006397 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006398 final |= DREF_SSC_SOURCE_ENABLE;
6399
6400 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6401 final |= DREF_SSC1_ENABLE;
6402
6403 if (has_cpu_edp) {
6404 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6405 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6406 else
6407 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6408 } else
6409 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6410 } else {
6411 final |= DREF_SSC_SOURCE_DISABLE;
6412 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6413 }
6414
6415 if (final == val)
6416 return;
6417
6418 /* Always enable nonspread source */
6419 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6420
6421 if (has_ck505)
6422 val |= DREF_NONSPREAD_CK505_ENABLE;
6423 else
6424 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6425
6426 if (has_panel) {
6427 val &= ~DREF_SSC_SOURCE_MASK;
6428 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006429
Keith Packard199e5d72011-09-22 12:01:57 -07006430 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006431 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006432 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006433 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006434 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006435 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006436
6437 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006438 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006439 POSTING_READ(PCH_DREF_CONTROL);
6440 udelay(200);
6441
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006442 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006443
6444 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006445 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006446 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006447 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006448 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006449 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006450 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006451 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006452 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006453
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006454 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006455 POSTING_READ(PCH_DREF_CONTROL);
6456 udelay(200);
6457 } else {
6458 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6459
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006460 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006461
6462 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006463 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006464
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006465 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006466 POSTING_READ(PCH_DREF_CONTROL);
6467 udelay(200);
6468
6469 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006470 val &= ~DREF_SSC_SOURCE_MASK;
6471 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006472
6473 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006474 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006475
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006476 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006477 POSTING_READ(PCH_DREF_CONTROL);
6478 udelay(200);
6479 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006480
6481 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006482}
6483
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006484static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006485{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006486 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006487
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006488 tmp = I915_READ(SOUTH_CHICKEN2);
6489 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6490 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006491
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006492 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6493 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6494 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006495
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006496 tmp = I915_READ(SOUTH_CHICKEN2);
6497 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6498 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006499
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006500 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6501 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6502 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006503}
6504
6505/* WaMPhyProgramming:hsw */
6506static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6507{
6508 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006509
6510 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6511 tmp &= ~(0xFF << 24);
6512 tmp |= (0x12 << 24);
6513 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6514
Paulo Zanonidde86e22012-12-01 12:04:25 -02006515 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6516 tmp |= (1 << 11);
6517 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6518
6519 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6520 tmp |= (1 << 11);
6521 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6522
Paulo Zanonidde86e22012-12-01 12:04:25 -02006523 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6524 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6525 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6526
6527 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6528 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6529 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6530
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006531 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6532 tmp &= ~(7 << 13);
6533 tmp |= (5 << 13);
6534 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006535
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006536 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6537 tmp &= ~(7 << 13);
6538 tmp |= (5 << 13);
6539 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006540
6541 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6542 tmp &= ~0xFF;
6543 tmp |= 0x1C;
6544 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6545
6546 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6547 tmp &= ~0xFF;
6548 tmp |= 0x1C;
6549 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6550
6551 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6552 tmp &= ~(0xFF << 16);
6553 tmp |= (0x1C << 16);
6554 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6555
6556 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6557 tmp &= ~(0xFF << 16);
6558 tmp |= (0x1C << 16);
6559 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6560
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006561 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6562 tmp |= (1 << 27);
6563 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006564
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006565 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6566 tmp |= (1 << 27);
6567 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006568
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006569 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6570 tmp &= ~(0xF << 28);
6571 tmp |= (4 << 28);
6572 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006573
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006574 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6575 tmp &= ~(0xF << 28);
6576 tmp |= (4 << 28);
6577 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006578}
6579
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006580/* Implements 3 different sequences from BSpec chapter "Display iCLK
6581 * Programming" based on the parameters passed:
6582 * - Sequence to enable CLKOUT_DP
6583 * - Sequence to enable CLKOUT_DP without spread
6584 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6585 */
6586static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6587 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006588{
6589 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006590 uint32_t reg, tmp;
6591
6592 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6593 with_spread = true;
6594 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6595 with_fdi, "LP PCH doesn't have FDI\n"))
6596 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006597
6598 mutex_lock(&dev_priv->dpio_lock);
6599
6600 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6601 tmp &= ~SBI_SSCCTL_DISABLE;
6602 tmp |= SBI_SSCCTL_PATHALT;
6603 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6604
6605 udelay(24);
6606
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006607 if (with_spread) {
6608 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6609 tmp &= ~SBI_SSCCTL_PATHALT;
6610 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006611
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006612 if (with_fdi) {
6613 lpt_reset_fdi_mphy(dev_priv);
6614 lpt_program_fdi_mphy(dev_priv);
6615 }
6616 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006617
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006618 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6619 SBI_GEN0 : SBI_DBUFF0;
6620 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6621 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6622 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006623
6624 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006625}
6626
Paulo Zanoni47701c32013-07-23 11:19:25 -03006627/* Sequence to disable CLKOUT_DP */
6628static void lpt_disable_clkout_dp(struct drm_device *dev)
6629{
6630 struct drm_i915_private *dev_priv = dev->dev_private;
6631 uint32_t reg, tmp;
6632
6633 mutex_lock(&dev_priv->dpio_lock);
6634
6635 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6636 SBI_GEN0 : SBI_DBUFF0;
6637 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6638 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6639 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6640
6641 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6642 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6643 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6644 tmp |= SBI_SSCCTL_PATHALT;
6645 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6646 udelay(32);
6647 }
6648 tmp |= SBI_SSCCTL_DISABLE;
6649 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6650 }
6651
6652 mutex_unlock(&dev_priv->dpio_lock);
6653}
6654
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006655static void lpt_init_pch_refclk(struct drm_device *dev)
6656{
6657 struct drm_mode_config *mode_config = &dev->mode_config;
6658 struct intel_encoder *encoder;
6659 bool has_vga = false;
6660
6661 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6662 switch (encoder->type) {
6663 case INTEL_OUTPUT_ANALOG:
6664 has_vga = true;
6665 break;
6666 }
6667 }
6668
Paulo Zanoni47701c32013-07-23 11:19:25 -03006669 if (has_vga)
6670 lpt_enable_clkout_dp(dev, true, true);
6671 else
6672 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006673}
6674
Paulo Zanonidde86e22012-12-01 12:04:25 -02006675/*
6676 * Initialize reference clocks when the driver loads
6677 */
6678void intel_init_pch_refclk(struct drm_device *dev)
6679{
6680 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6681 ironlake_init_pch_refclk(dev);
6682 else if (HAS_PCH_LPT(dev))
6683 lpt_init_pch_refclk(dev);
6684}
6685
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006686static int ironlake_get_refclk(struct drm_crtc *crtc)
6687{
6688 struct drm_device *dev = crtc->dev;
6689 struct drm_i915_private *dev_priv = dev->dev_private;
6690 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006691 int num_connectors = 0;
6692 bool is_lvds = false;
6693
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006694 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006695 switch (encoder->type) {
6696 case INTEL_OUTPUT_LVDS:
6697 is_lvds = true;
6698 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006699 }
6700 num_connectors++;
6701 }
6702
6703 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006704 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006705 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006706 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006707 }
6708
6709 return 120000;
6710}
6711
Daniel Vetter6ff93602013-04-19 11:24:36 +02006712static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006713{
6714 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6715 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6716 int pipe = intel_crtc->pipe;
6717 uint32_t val;
6718
Daniel Vetter78114072013-06-13 00:54:57 +02006719 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006720
Daniel Vetter965e0c42013-03-27 00:44:57 +01006721 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006722 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006723 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006724 break;
6725 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006726 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006727 break;
6728 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006729 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006730 break;
6731 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006732 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006733 break;
6734 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006735 /* Case prevented by intel_choose_pipe_bpp_dither. */
6736 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006737 }
6738
Daniel Vetterd8b32242013-04-25 17:54:44 +02006739 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006740 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6741
Daniel Vetter6ff93602013-04-19 11:24:36 +02006742 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006743 val |= PIPECONF_INTERLACED_ILK;
6744 else
6745 val |= PIPECONF_PROGRESSIVE;
6746
Daniel Vetter50f3b012013-03-27 00:44:56 +01006747 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006748 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006749
Paulo Zanonic8203562012-09-12 10:06:29 -03006750 I915_WRITE(PIPECONF(pipe), val);
6751 POSTING_READ(PIPECONF(pipe));
6752}
6753
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006754/*
6755 * Set up the pipe CSC unit.
6756 *
6757 * Currently only full range RGB to limited range RGB conversion
6758 * is supported, but eventually this should handle various
6759 * RGB<->YCbCr scenarios as well.
6760 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006761static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006762{
6763 struct drm_device *dev = crtc->dev;
6764 struct drm_i915_private *dev_priv = dev->dev_private;
6765 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6766 int pipe = intel_crtc->pipe;
6767 uint16_t coeff = 0x7800; /* 1.0 */
6768
6769 /*
6770 * TODO: Check what kind of values actually come out of the pipe
6771 * with these coeff/postoff values and adjust to get the best
6772 * accuracy. Perhaps we even need to take the bpc value into
6773 * consideration.
6774 */
6775
Daniel Vetter50f3b012013-03-27 00:44:56 +01006776 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006777 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6778
6779 /*
6780 * GY/GU and RY/RU should be the other way around according
6781 * to BSpec, but reality doesn't agree. Just set them up in
6782 * a way that results in the correct picture.
6783 */
6784 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6785 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6786
6787 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6788 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6789
6790 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6791 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6792
6793 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6794 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6795 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6796
6797 if (INTEL_INFO(dev)->gen > 6) {
6798 uint16_t postoff = 0;
6799
Daniel Vetter50f3b012013-03-27 00:44:56 +01006800 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006801 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006802
6803 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6804 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6805 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6806
6807 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6808 } else {
6809 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6810
Daniel Vetter50f3b012013-03-27 00:44:56 +01006811 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006812 mode |= CSC_BLACK_SCREEN_OFFSET;
6813
6814 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6815 }
6816}
6817
Daniel Vetter6ff93602013-04-19 11:24:36 +02006818static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006819{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006820 struct drm_device *dev = crtc->dev;
6821 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006822 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006823 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006824 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006825 uint32_t val;
6826
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006827 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006828
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006829 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006830 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6831
Daniel Vetter6ff93602013-04-19 11:24:36 +02006832 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006833 val |= PIPECONF_INTERLACED_ILK;
6834 else
6835 val |= PIPECONF_PROGRESSIVE;
6836
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006837 I915_WRITE(PIPECONF(cpu_transcoder), val);
6838 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006839
6840 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6841 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006842
6843 if (IS_BROADWELL(dev)) {
6844 val = 0;
6845
6846 switch (intel_crtc->config.pipe_bpp) {
6847 case 18:
6848 val |= PIPEMISC_DITHER_6_BPC;
6849 break;
6850 case 24:
6851 val |= PIPEMISC_DITHER_8_BPC;
6852 break;
6853 case 30:
6854 val |= PIPEMISC_DITHER_10_BPC;
6855 break;
6856 case 36:
6857 val |= PIPEMISC_DITHER_12_BPC;
6858 break;
6859 default:
6860 /* Case prevented by pipe_config_set_bpp. */
6861 BUG();
6862 }
6863
6864 if (intel_crtc->config.dither)
6865 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6866
6867 I915_WRITE(PIPEMISC(pipe), val);
6868 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006869}
6870
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006871static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006872 intel_clock_t *clock,
6873 bool *has_reduced_clock,
6874 intel_clock_t *reduced_clock)
6875{
6876 struct drm_device *dev = crtc->dev;
6877 struct drm_i915_private *dev_priv = dev->dev_private;
6878 struct intel_encoder *intel_encoder;
6879 int refclk;
6880 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02006881 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006882
6883 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6884 switch (intel_encoder->type) {
6885 case INTEL_OUTPUT_LVDS:
6886 is_lvds = true;
6887 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006888 }
6889 }
6890
6891 refclk = ironlake_get_refclk(crtc);
6892
6893 /*
6894 * Returns a set of divisors for the desired target clock with the given
6895 * refclk, or FALSE. The returned values represent the clock equation:
6896 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6897 */
6898 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006899 ret = dev_priv->display.find_dpll(limit, crtc,
6900 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006901 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006902 if (!ret)
6903 return false;
6904
6905 if (is_lvds && dev_priv->lvds_downclock_avail) {
6906 /*
6907 * Ensure we match the reduced clock's P to the target clock.
6908 * If the clocks don't match, we can't switch the display clock
6909 * by using the FP0/FP1. In such case we will disable the LVDS
6910 * downclock feature.
6911 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006912 *has_reduced_clock =
6913 dev_priv->display.find_dpll(limit, crtc,
6914 dev_priv->lvds_downclock,
6915 refclk, clock,
6916 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006917 }
6918
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006919 return true;
6920}
6921
Paulo Zanonid4b19312012-11-29 11:29:32 -02006922int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6923{
6924 /*
6925 * Account for spread spectrum to avoid
6926 * oversubscribing the link. Max center spread
6927 * is 2.5%; use 5% for safety's sake.
6928 */
6929 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006930 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006931}
6932
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006933static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006934{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006935 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006936}
6937
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006938static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006939 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006940 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006941{
6942 struct drm_crtc *crtc = &intel_crtc->base;
6943 struct drm_device *dev = crtc->dev;
6944 struct drm_i915_private *dev_priv = dev->dev_private;
6945 struct intel_encoder *intel_encoder;
6946 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006947 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006948 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006949
6950 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6951 switch (intel_encoder->type) {
6952 case INTEL_OUTPUT_LVDS:
6953 is_lvds = true;
6954 break;
6955 case INTEL_OUTPUT_SDVO:
6956 case INTEL_OUTPUT_HDMI:
6957 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006958 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006959 }
6960
6961 num_connectors++;
6962 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006963
Chris Wilsonc1858122010-12-03 21:35:48 +00006964 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006965 factor = 21;
6966 if (is_lvds) {
6967 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006968 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006969 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006970 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006971 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006972 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006973
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006974 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006975 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006976
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006977 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6978 *fp2 |= FP_CB_TUNE;
6979
Chris Wilson5eddb702010-09-11 13:48:45 +01006980 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006981
Eric Anholta07d6782011-03-30 13:01:08 -07006982 if (is_lvds)
6983 dpll |= DPLLB_MODE_LVDS;
6984 else
6985 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006986
Daniel Vetteref1b4602013-06-01 17:17:04 +02006987 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6988 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006989
6990 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006991 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006992 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006993 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006994
Eric Anholta07d6782011-03-30 13:01:08 -07006995 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006996 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006997 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006998 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006999
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007000 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007001 case 5:
7002 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7003 break;
7004 case 7:
7005 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7006 break;
7007 case 10:
7008 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7009 break;
7010 case 14:
7011 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7012 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007013 }
7014
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007015 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007016 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007017 else
7018 dpll |= PLL_REF_INPUT_DREFCLK;
7019
Daniel Vetter959e16d2013-06-05 13:34:21 +02007020 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007021}
7022
Jesse Barnes79e53942008-11-07 14:24:08 -08007023static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007024 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007025 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007026{
7027 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007028 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007029 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007030 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007031 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007032 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007033 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007034 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02007035 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007036
7037 for_each_encoder_on_crtc(dev, crtc, encoder) {
7038 switch (encoder->type) {
7039 case INTEL_OUTPUT_LVDS:
7040 is_lvds = true;
7041 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007042 }
7043
7044 num_connectors++;
7045 }
7046
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007047 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7048 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7049
Daniel Vetterff9a6752013-06-01 17:16:21 +02007050 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007051 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02007052 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007053 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7054 return -EINVAL;
7055 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007056 /* Compat-code for transition, will disappear. */
7057 if (!intel_crtc->config.clock_set) {
7058 intel_crtc->config.dpll.n = clock.n;
7059 intel_crtc->config.dpll.m1 = clock.m1;
7060 intel_crtc->config.dpll.m2 = clock.m2;
7061 intel_crtc->config.dpll.p1 = clock.p1;
7062 intel_crtc->config.dpll.p2 = clock.p2;
7063 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007064
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007065 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01007066 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007067 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007068 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007069 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007070
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007071 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007072 &fp, &reduced_clock,
7073 has_reduced_clock ? &fp2 : NULL);
7074
Daniel Vetter959e16d2013-06-05 13:34:21 +02007075 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007076 intel_crtc->config.dpll_hw_state.fp0 = fp;
7077 if (has_reduced_clock)
7078 intel_crtc->config.dpll_hw_state.fp1 = fp2;
7079 else
7080 intel_crtc->config.dpll_hw_state.fp1 = fp;
7081
Daniel Vetterb89a1d32013-06-05 13:34:24 +02007082 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007083 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007084 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02007085 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007086 return -EINVAL;
7087 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007088 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02007089 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007090
Jani Nikulad330a952014-01-21 11:24:25 +02007091 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007092 intel_crtc->lowfreq_avail = true;
7093 else
7094 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007095
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007096 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007097}
7098
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007099static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7100 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007101{
7102 struct drm_device *dev = crtc->base.dev;
7103 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007104 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007105
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007106 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7107 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7108 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7109 & ~TU_SIZE_MASK;
7110 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7111 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7112 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7113}
7114
7115static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7116 enum transcoder transcoder,
7117 struct intel_link_m_n *m_n)
7118{
7119 struct drm_device *dev = crtc->base.dev;
7120 struct drm_i915_private *dev_priv = dev->dev_private;
7121 enum pipe pipe = crtc->pipe;
7122
7123 if (INTEL_INFO(dev)->gen >= 5) {
7124 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7125 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7126 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7127 & ~TU_SIZE_MASK;
7128 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7129 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7130 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7131 } else {
7132 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7133 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7134 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7135 & ~TU_SIZE_MASK;
7136 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7137 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7138 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7139 }
7140}
7141
7142void intel_dp_get_m_n(struct intel_crtc *crtc,
7143 struct intel_crtc_config *pipe_config)
7144{
7145 if (crtc->config.has_pch_encoder)
7146 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7147 else
7148 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7149 &pipe_config->dp_m_n);
7150}
7151
Daniel Vetter72419202013-04-04 13:28:53 +02007152static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7153 struct intel_crtc_config *pipe_config)
7154{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007155 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7156 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02007157}
7158
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007159static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7160 struct intel_crtc_config *pipe_config)
7161{
7162 struct drm_device *dev = crtc->base.dev;
7163 struct drm_i915_private *dev_priv = dev->dev_private;
7164 uint32_t tmp;
7165
7166 tmp = I915_READ(PF_CTL(crtc->pipe));
7167
7168 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007169 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007170 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7171 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007172
7173 /* We currently do not free assignements of panel fitters on
7174 * ivb/hsw (since we don't use the higher upscaling modes which
7175 * differentiates them) so just WARN about this case for now. */
7176 if (IS_GEN7(dev)) {
7177 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7178 PF_PIPE_SEL_IVB(crtc->pipe));
7179 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007180 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007181}
7182
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007183static void ironlake_get_plane_config(struct intel_crtc *crtc,
7184 struct intel_plane_config *plane_config)
7185{
7186 struct drm_device *dev = crtc->base.dev;
7187 struct drm_i915_private *dev_priv = dev->dev_private;
7188 u32 val, base, offset;
7189 int pipe = crtc->pipe, plane = crtc->plane;
7190 int fourcc, pixel_format;
7191 int aligned_height;
7192
Dave Airlie66e514c2014-04-03 07:51:54 +10007193 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7194 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007195 DRM_DEBUG_KMS("failed to alloc fb\n");
7196 return;
7197 }
7198
7199 val = I915_READ(DSPCNTR(plane));
7200
7201 if (INTEL_INFO(dev)->gen >= 4)
7202 if (val & DISPPLANE_TILED)
7203 plane_config->tiled = true;
7204
7205 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7206 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007207 crtc->base.primary->fb->pixel_format = fourcc;
7208 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007209 drm_format_plane_cpp(fourcc, 0) * 8;
7210
7211 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7212 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7213 offset = I915_READ(DSPOFFSET(plane));
7214 } else {
7215 if (plane_config->tiled)
7216 offset = I915_READ(DSPTILEOFF(plane));
7217 else
7218 offset = I915_READ(DSPLINOFF(plane));
7219 }
7220 plane_config->base = base;
7221
7222 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007223 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7224 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007225
7226 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007227 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007228
Dave Airlie66e514c2014-04-03 07:51:54 +10007229 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007230 plane_config->tiled);
7231
Fabian Frederick1267a262014-07-01 20:39:41 +02007232 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7233 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007234
7235 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007236 pipe, plane, crtc->base.primary->fb->width,
7237 crtc->base.primary->fb->height,
7238 crtc->base.primary->fb->bits_per_pixel, base,
7239 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007240 plane_config->size);
7241}
7242
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007243static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7244 struct intel_crtc_config *pipe_config)
7245{
7246 struct drm_device *dev = crtc->base.dev;
7247 struct drm_i915_private *dev_priv = dev->dev_private;
7248 uint32_t tmp;
7249
Daniel Vettere143a212013-07-04 12:01:15 +02007250 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007251 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007252
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007253 tmp = I915_READ(PIPECONF(crtc->pipe));
7254 if (!(tmp & PIPECONF_ENABLE))
7255 return false;
7256
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007257 switch (tmp & PIPECONF_BPC_MASK) {
7258 case PIPECONF_6BPC:
7259 pipe_config->pipe_bpp = 18;
7260 break;
7261 case PIPECONF_8BPC:
7262 pipe_config->pipe_bpp = 24;
7263 break;
7264 case PIPECONF_10BPC:
7265 pipe_config->pipe_bpp = 30;
7266 break;
7267 case PIPECONF_12BPC:
7268 pipe_config->pipe_bpp = 36;
7269 break;
7270 default:
7271 break;
7272 }
7273
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007274 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7275 pipe_config->limited_color_range = true;
7276
Daniel Vetterab9412b2013-05-03 11:49:46 +02007277 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007278 struct intel_shared_dpll *pll;
7279
Daniel Vetter88adfff2013-03-28 10:42:01 +01007280 pipe_config->has_pch_encoder = true;
7281
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007282 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7283 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7284 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007285
7286 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007287
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007288 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007289 pipe_config->shared_dpll =
7290 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007291 } else {
7292 tmp = I915_READ(PCH_DPLL_SEL);
7293 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7294 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7295 else
7296 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7297 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007298
7299 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7300
7301 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7302 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007303
7304 tmp = pipe_config->dpll_hw_state.dpll;
7305 pipe_config->pixel_multiplier =
7306 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7307 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007308
7309 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007310 } else {
7311 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007312 }
7313
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007314 intel_get_pipe_timings(crtc, pipe_config);
7315
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007316 ironlake_get_pfit_config(crtc, pipe_config);
7317
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007318 return true;
7319}
7320
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007321static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7322{
7323 struct drm_device *dev = dev_priv->dev;
7324 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
7325 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007326
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007327 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007328 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007329 pipe_name(crtc->pipe));
7330
7331 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7332 WARN(plls->spll_refcount, "SPLL enabled\n");
7333 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
7334 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
7335 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7336 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7337 "CPU PWM1 enabled\n");
7338 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7339 "CPU PWM2 enabled\n");
7340 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7341 "PCH PWM1 enabled\n");
7342 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7343 "Utility pin enabled\n");
7344 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7345
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007346 /*
7347 * In theory we can still leave IRQs enabled, as long as only the HPD
7348 * interrupts remain enabled. We used to check for that, but since it's
7349 * gen-specific and since we only disable LCPLL after we fully disable
7350 * the interrupts, the check below should be enough.
7351 */
7352 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007353}
7354
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007355static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7356{
7357 struct drm_device *dev = dev_priv->dev;
7358
7359 if (IS_HASWELL(dev)) {
7360 mutex_lock(&dev_priv->rps.hw_lock);
7361 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7362 val))
7363 DRM_ERROR("Failed to disable D_COMP\n");
7364 mutex_unlock(&dev_priv->rps.hw_lock);
7365 } else {
7366 I915_WRITE(D_COMP, val);
7367 }
7368 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007369}
7370
7371/*
7372 * This function implements pieces of two sequences from BSpec:
7373 * - Sequence for display software to disable LCPLL
7374 * - Sequence for display software to allow package C8+
7375 * The steps implemented here are just the steps that actually touch the LCPLL
7376 * register. Callers should take care of disabling all the display engine
7377 * functions, doing the mode unset, fixing interrupts, etc.
7378 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007379static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7380 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007381{
7382 uint32_t val;
7383
7384 assert_can_disable_lcpll(dev_priv);
7385
7386 val = I915_READ(LCPLL_CTL);
7387
7388 if (switch_to_fclk) {
7389 val |= LCPLL_CD_SOURCE_FCLK;
7390 I915_WRITE(LCPLL_CTL, val);
7391
7392 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7393 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7394 DRM_ERROR("Switching to FCLK failed\n");
7395
7396 val = I915_READ(LCPLL_CTL);
7397 }
7398
7399 val |= LCPLL_PLL_DISABLE;
7400 I915_WRITE(LCPLL_CTL, val);
7401 POSTING_READ(LCPLL_CTL);
7402
7403 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7404 DRM_ERROR("LCPLL still locked\n");
7405
7406 val = I915_READ(D_COMP);
7407 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007408 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007409 ndelay(100);
7410
7411 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
7412 DRM_ERROR("D_COMP RCOMP still in progress\n");
7413
7414 if (allow_power_down) {
7415 val = I915_READ(LCPLL_CTL);
7416 val |= LCPLL_POWER_DOWN_ALLOW;
7417 I915_WRITE(LCPLL_CTL, val);
7418 POSTING_READ(LCPLL_CTL);
7419 }
7420}
7421
7422/*
7423 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7424 * source.
7425 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007426static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007427{
7428 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007429 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007430
7431 val = I915_READ(LCPLL_CTL);
7432
7433 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7434 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7435 return;
7436
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007437 /*
7438 * Make sure we're not on PC8 state before disabling PC8, otherwise
7439 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7440 *
7441 * The other problem is that hsw_restore_lcpll() is called as part of
7442 * the runtime PM resume sequence, so we can't just call
7443 * gen6_gt_force_wake_get() because that function calls
7444 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7445 * while we are on the resume sequence. So to solve this problem we have
7446 * to call special forcewake code that doesn't touch runtime PM and
7447 * doesn't enable the forcewake delayed work.
7448 */
7449 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7450 if (dev_priv->uncore.forcewake_count++ == 0)
7451 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7452 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007453
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007454 if (val & LCPLL_POWER_DOWN_ALLOW) {
7455 val &= ~LCPLL_POWER_DOWN_ALLOW;
7456 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007457 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007458 }
7459
7460 val = I915_READ(D_COMP);
7461 val |= D_COMP_COMP_FORCE;
7462 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007463 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007464
7465 val = I915_READ(LCPLL_CTL);
7466 val &= ~LCPLL_PLL_DISABLE;
7467 I915_WRITE(LCPLL_CTL, val);
7468
7469 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7470 DRM_ERROR("LCPLL not locked yet\n");
7471
7472 if (val & LCPLL_CD_SOURCE_FCLK) {
7473 val = I915_READ(LCPLL_CTL);
7474 val &= ~LCPLL_CD_SOURCE_FCLK;
7475 I915_WRITE(LCPLL_CTL, val);
7476
7477 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7478 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7479 DRM_ERROR("Switching back to LCPLL failed\n");
7480 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007481
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007482 /* See the big comment above. */
7483 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7484 if (--dev_priv->uncore.forcewake_count == 0)
7485 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7486 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007487}
7488
Paulo Zanoni765dab672014-03-07 20:08:18 -03007489/*
7490 * Package states C8 and deeper are really deep PC states that can only be
7491 * reached when all the devices on the system allow it, so even if the graphics
7492 * device allows PC8+, it doesn't mean the system will actually get to these
7493 * states. Our driver only allows PC8+ when going into runtime PM.
7494 *
7495 * The requirements for PC8+ are that all the outputs are disabled, the power
7496 * well is disabled and most interrupts are disabled, and these are also
7497 * requirements for runtime PM. When these conditions are met, we manually do
7498 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7499 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7500 * hang the machine.
7501 *
7502 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7503 * the state of some registers, so when we come back from PC8+ we need to
7504 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7505 * need to take care of the registers kept by RC6. Notice that this happens even
7506 * if we don't put the device in PCI D3 state (which is what currently happens
7507 * because of the runtime PM support).
7508 *
7509 * For more, read "Display Sequences for Package C8" on the hardware
7510 * documentation.
7511 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007512void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007513{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007514 struct drm_device *dev = dev_priv->dev;
7515 uint32_t val;
7516
Paulo Zanonic67a4702013-08-19 13:18:09 -03007517 DRM_DEBUG_KMS("Enabling package C8+\n");
7518
Paulo Zanonic67a4702013-08-19 13:18:09 -03007519 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7520 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7521 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7522 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7523 }
7524
7525 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007526 hsw_disable_lcpll(dev_priv, true, true);
7527}
7528
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007529void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007530{
7531 struct drm_device *dev = dev_priv->dev;
7532 uint32_t val;
7533
Paulo Zanonic67a4702013-08-19 13:18:09 -03007534 DRM_DEBUG_KMS("Disabling package C8+\n");
7535
7536 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007537 lpt_init_pch_refclk(dev);
7538
7539 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7540 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7541 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7542 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7543 }
7544
7545 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007546}
7547
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007548static void snb_modeset_global_resources(struct drm_device *dev)
7549{
7550 modeset_update_crtc_power_domains(dev);
7551}
7552
Imre Deak4f074122013-10-16 17:25:51 +03007553static void haswell_modeset_global_resources(struct drm_device *dev)
7554{
Paulo Zanonida723562013-12-19 11:54:51 -02007555 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007556}
7557
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007558static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007559 int x, int y,
7560 struct drm_framebuffer *fb)
7561{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007562 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007563
Paulo Zanoni566b7342013-11-25 15:27:08 -02007564 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007565 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007566 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007567
Daniel Vetter644cef32014-04-24 23:55:07 +02007568 intel_crtc->lowfreq_avail = false;
7569
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007570 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007571}
7572
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007573static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7574 struct intel_crtc_config *pipe_config)
7575{
7576 struct drm_device *dev = crtc->base.dev;
7577 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007578 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007579 uint32_t tmp;
7580
Imre Deakb5482bd2014-03-05 16:20:55 +02007581 if (!intel_display_power_enabled(dev_priv,
7582 POWER_DOMAIN_PIPE(crtc->pipe)))
7583 return false;
7584
Daniel Vettere143a212013-07-04 12:01:15 +02007585 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007586 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7587
Daniel Vettereccb1402013-05-22 00:50:22 +02007588 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7589 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7590 enum pipe trans_edp_pipe;
7591 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7592 default:
7593 WARN(1, "unknown pipe linked to edp transcoder\n");
7594 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7595 case TRANS_DDI_EDP_INPUT_A_ON:
7596 trans_edp_pipe = PIPE_A;
7597 break;
7598 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7599 trans_edp_pipe = PIPE_B;
7600 break;
7601 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7602 trans_edp_pipe = PIPE_C;
7603 break;
7604 }
7605
7606 if (trans_edp_pipe == crtc->pipe)
7607 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7608 }
7609
Imre Deakda7e29b2014-02-18 00:02:02 +02007610 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007611 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007612 return false;
7613
Daniel Vettereccb1402013-05-22 00:50:22 +02007614 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007615 if (!(tmp & PIPECONF_ENABLE))
7616 return false;
7617
Daniel Vetter88adfff2013-03-28 10:42:01 +01007618 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007619 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007620 * DDI E. So just check whether this pipe is wired to DDI E and whether
7621 * the PCH transcoder is on.
7622 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007623 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007624 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007625 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007626 pipe_config->has_pch_encoder = true;
7627
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007628 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7629 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7630 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007631
7632 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007633 }
7634
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007635 intel_get_pipe_timings(crtc, pipe_config);
7636
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007637 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007638 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007639 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007640
Jesse Barnese59150d2014-01-07 13:30:45 -08007641 if (IS_HASWELL(dev))
7642 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7643 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007644
Daniel Vetter6c49f242013-06-06 12:45:25 +02007645 pipe_config->pixel_multiplier = 1;
7646
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007647 return true;
7648}
7649
Jani Nikula1a915102013-10-16 12:34:48 +03007650static struct {
7651 int clock;
7652 u32 config;
7653} hdmi_audio_clock[] = {
7654 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7655 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7656 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7657 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7658 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7659 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7660 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7661 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7662 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7663 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7664};
7665
7666/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7667static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7668{
7669 int i;
7670
7671 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7672 if (mode->clock == hdmi_audio_clock[i].clock)
7673 break;
7674 }
7675
7676 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7677 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7678 i = 1;
7679 }
7680
7681 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7682 hdmi_audio_clock[i].clock,
7683 hdmi_audio_clock[i].config);
7684
7685 return hdmi_audio_clock[i].config;
7686}
7687
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007688static bool intel_eld_uptodate(struct drm_connector *connector,
7689 int reg_eldv, uint32_t bits_eldv,
7690 int reg_elda, uint32_t bits_elda,
7691 int reg_edid)
7692{
7693 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7694 uint8_t *eld = connector->eld;
7695 uint32_t i;
7696
7697 i = I915_READ(reg_eldv);
7698 i &= bits_eldv;
7699
7700 if (!eld[0])
7701 return !i;
7702
7703 if (!i)
7704 return false;
7705
7706 i = I915_READ(reg_elda);
7707 i &= ~bits_elda;
7708 I915_WRITE(reg_elda, i);
7709
7710 for (i = 0; i < eld[2]; i++)
7711 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7712 return false;
7713
7714 return true;
7715}
7716
Wu Fengguange0dac652011-09-05 14:25:34 +08007717static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007718 struct drm_crtc *crtc,
7719 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007720{
7721 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7722 uint8_t *eld = connector->eld;
7723 uint32_t eldv;
7724 uint32_t len;
7725 uint32_t i;
7726
7727 i = I915_READ(G4X_AUD_VID_DID);
7728
7729 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7730 eldv = G4X_ELDV_DEVCL_DEVBLC;
7731 else
7732 eldv = G4X_ELDV_DEVCTG;
7733
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007734 if (intel_eld_uptodate(connector,
7735 G4X_AUD_CNTL_ST, eldv,
7736 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7737 G4X_HDMIW_HDMIEDID))
7738 return;
7739
Wu Fengguange0dac652011-09-05 14:25:34 +08007740 i = I915_READ(G4X_AUD_CNTL_ST);
7741 i &= ~(eldv | G4X_ELD_ADDR);
7742 len = (i >> 9) & 0x1f; /* ELD buffer size */
7743 I915_WRITE(G4X_AUD_CNTL_ST, i);
7744
7745 if (!eld[0])
7746 return;
7747
7748 len = min_t(uint8_t, eld[2], len);
7749 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7750 for (i = 0; i < len; i++)
7751 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7752
7753 i = I915_READ(G4X_AUD_CNTL_ST);
7754 i |= eldv;
7755 I915_WRITE(G4X_AUD_CNTL_ST, i);
7756}
7757
Wang Xingchao83358c852012-08-16 22:43:37 +08007758static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007759 struct drm_crtc *crtc,
7760 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007761{
7762 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7763 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08007764 uint32_t eldv;
7765 uint32_t i;
7766 int len;
7767 int pipe = to_intel_crtc(crtc)->pipe;
7768 int tmp;
7769
7770 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7771 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7772 int aud_config = HSW_AUD_CFG(pipe);
7773 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7774
Wang Xingchao83358c852012-08-16 22:43:37 +08007775 /* Audio output enable */
7776 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7777 tmp = I915_READ(aud_cntrl_st2);
7778 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7779 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007780 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007781
Daniel Vetterc7905792014-04-16 16:56:09 +02007782 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007783
7784 /* Set ELD valid state */
7785 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007786 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007787 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7788 I915_WRITE(aud_cntrl_st2, tmp);
7789 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007790 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007791
7792 /* Enable HDMI mode */
7793 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007794 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007795 /* clear N_programing_enable and N_value_index */
7796 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7797 I915_WRITE(aud_config, tmp);
7798
7799 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7800
7801 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7802
7803 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7804 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7805 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7806 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007807 } else {
7808 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7809 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007810
7811 if (intel_eld_uptodate(connector,
7812 aud_cntrl_st2, eldv,
7813 aud_cntl_st, IBX_ELD_ADDRESS,
7814 hdmiw_hdmiedid))
7815 return;
7816
7817 i = I915_READ(aud_cntrl_st2);
7818 i &= ~eldv;
7819 I915_WRITE(aud_cntrl_st2, i);
7820
7821 if (!eld[0])
7822 return;
7823
7824 i = I915_READ(aud_cntl_st);
7825 i &= ~IBX_ELD_ADDRESS;
7826 I915_WRITE(aud_cntl_st, i);
7827 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7828 DRM_DEBUG_DRIVER("port num:%d\n", i);
7829
7830 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7831 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7832 for (i = 0; i < len; i++)
7833 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7834
7835 i = I915_READ(aud_cntrl_st2);
7836 i |= eldv;
7837 I915_WRITE(aud_cntrl_st2, i);
7838
7839}
7840
Wu Fengguange0dac652011-09-05 14:25:34 +08007841static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007842 struct drm_crtc *crtc,
7843 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007844{
7845 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7846 uint8_t *eld = connector->eld;
7847 uint32_t eldv;
7848 uint32_t i;
7849 int len;
7850 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007851 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007852 int aud_cntl_st;
7853 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007854 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007855
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007856 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007857 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7858 aud_config = IBX_AUD_CFG(pipe);
7859 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007860 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007861 } else if (IS_VALLEYVIEW(connector->dev)) {
7862 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7863 aud_config = VLV_AUD_CFG(pipe);
7864 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7865 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007866 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007867 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7868 aud_config = CPT_AUD_CFG(pipe);
7869 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007870 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007871 }
7872
Wang Xingchao9b138a82012-08-09 16:52:18 +08007873 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007874
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007875 if (IS_VALLEYVIEW(connector->dev)) {
7876 struct intel_encoder *intel_encoder;
7877 struct intel_digital_port *intel_dig_port;
7878
7879 intel_encoder = intel_attached_encoder(connector);
7880 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7881 i = intel_dig_port->port;
7882 } else {
7883 i = I915_READ(aud_cntl_st);
7884 i = (i >> 29) & DIP_PORT_SEL_MASK;
7885 /* DIP_Port_Select, 0x1 = PortB */
7886 }
7887
Wu Fengguange0dac652011-09-05 14:25:34 +08007888 if (!i) {
7889 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7890 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007891 eldv = IBX_ELD_VALIDB;
7892 eldv |= IBX_ELD_VALIDB << 4;
7893 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007894 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007895 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007896 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007897 }
7898
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007899 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7900 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7901 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007902 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007903 } else {
7904 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7905 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007906
7907 if (intel_eld_uptodate(connector,
7908 aud_cntrl_st2, eldv,
7909 aud_cntl_st, IBX_ELD_ADDRESS,
7910 hdmiw_hdmiedid))
7911 return;
7912
Wu Fengguange0dac652011-09-05 14:25:34 +08007913 i = I915_READ(aud_cntrl_st2);
7914 i &= ~eldv;
7915 I915_WRITE(aud_cntrl_st2, i);
7916
7917 if (!eld[0])
7918 return;
7919
Wu Fengguange0dac652011-09-05 14:25:34 +08007920 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007921 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007922 I915_WRITE(aud_cntl_st, i);
7923
7924 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7925 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7926 for (i = 0; i < len; i++)
7927 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7928
7929 i = I915_READ(aud_cntrl_st2);
7930 i |= eldv;
7931 I915_WRITE(aud_cntrl_st2, i);
7932}
7933
7934void intel_write_eld(struct drm_encoder *encoder,
7935 struct drm_display_mode *mode)
7936{
7937 struct drm_crtc *crtc = encoder->crtc;
7938 struct drm_connector *connector;
7939 struct drm_device *dev = encoder->dev;
7940 struct drm_i915_private *dev_priv = dev->dev_private;
7941
7942 connector = drm_select_eld(encoder, mode);
7943 if (!connector)
7944 return;
7945
7946 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7947 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03007948 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08007949 connector->encoder->base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +03007950 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08007951
7952 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7953
7954 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007955 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007956}
7957
Chris Wilson560b85b2010-08-07 11:01:38 +01007958static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7959{
7960 struct drm_device *dev = crtc->dev;
7961 struct drm_i915_private *dev_priv = dev->dev_private;
7962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson4b0e3332014-05-30 16:35:26 +03007963 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01007964
Chris Wilson4b0e3332014-05-30 16:35:26 +03007965 if (base != intel_crtc->cursor_base) {
Chris Wilson560b85b2010-08-07 11:01:38 +01007966 /* On these chipsets we can only modify the base whilst
7967 * the cursor is disabled.
7968 */
Chris Wilson4b0e3332014-05-30 16:35:26 +03007969 if (intel_crtc->cursor_cntl) {
7970 I915_WRITE(_CURACNTR, 0);
7971 POSTING_READ(_CURACNTR);
7972 intel_crtc->cursor_cntl = 0;
7973 }
7974
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007975 I915_WRITE(_CURABASE, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03007976 POSTING_READ(_CURABASE);
7977 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007978
Chris Wilson4b0e3332014-05-30 16:35:26 +03007979 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7980 cntl = 0;
7981 if (base)
7982 cntl = (CURSOR_ENABLE |
Chris Wilson560b85b2010-08-07 11:01:38 +01007983 CURSOR_GAMMA_ENABLE |
Chris Wilson4b0e3332014-05-30 16:35:26 +03007984 CURSOR_FORMAT_ARGB);
7985 if (intel_crtc->cursor_cntl != cntl) {
7986 I915_WRITE(_CURACNTR, cntl);
7987 POSTING_READ(_CURACNTR);
7988 intel_crtc->cursor_cntl = cntl;
7989 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007990}
7991
7992static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7993{
7994 struct drm_device *dev = crtc->dev;
7995 struct drm_i915_private *dev_priv = dev->dev_private;
7996 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7997 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03007998 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01007999
Chris Wilson4b0e3332014-05-30 16:35:26 +03008000 cntl = 0;
8001 if (base) {
8002 cntl = MCURSOR_GAMMA_ENABLE;
8003 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308004 case 64:
8005 cntl |= CURSOR_MODE_64_ARGB_AX;
8006 break;
8007 case 128:
8008 cntl |= CURSOR_MODE_128_ARGB_AX;
8009 break;
8010 case 256:
8011 cntl |= CURSOR_MODE_256_ARGB_AX;
8012 break;
8013 default:
8014 WARN_ON(1);
8015 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008016 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008017 cntl |= pipe << 28; /* Connect to correct pipe */
Chris Wilson560b85b2010-08-07 11:01:38 +01008018 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008019 if (intel_crtc->cursor_cntl != cntl) {
8020 I915_WRITE(CURCNTR(pipe), cntl);
8021 POSTING_READ(CURCNTR(pipe));
8022 intel_crtc->cursor_cntl = cntl;
8023 }
8024
Chris Wilson560b85b2010-08-07 11:01:38 +01008025 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008026 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01008027 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01008028}
8029
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008030static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
8031{
8032 struct drm_device *dev = crtc->dev;
8033 struct drm_i915_private *dev_priv = dev->dev_private;
8034 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8035 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008036 uint32_t cntl;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008037
Chris Wilson4b0e3332014-05-30 16:35:26 +03008038 cntl = 0;
8039 if (base) {
8040 cntl = MCURSOR_GAMMA_ENABLE;
8041 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308042 case 64:
8043 cntl |= CURSOR_MODE_64_ARGB_AX;
8044 break;
8045 case 128:
8046 cntl |= CURSOR_MODE_128_ARGB_AX;
8047 break;
8048 case 256:
8049 cntl |= CURSOR_MODE_256_ARGB_AX;
8050 break;
8051 default:
8052 WARN_ON(1);
8053 return;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008054 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008055 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008056 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8057 cntl |= CURSOR_PIPE_CSC_ENABLE;
8058
8059 if (intel_crtc->cursor_cntl != cntl) {
8060 I915_WRITE(CURCNTR(pipe), cntl);
8061 POSTING_READ(CURCNTR(pipe));
8062 intel_crtc->cursor_cntl = cntl;
8063 }
8064
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008065 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008066 I915_WRITE(CURBASE(pipe), base);
8067 POSTING_READ(CURBASE(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008068}
8069
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008070/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008071static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8072 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008073{
8074 struct drm_device *dev = crtc->dev;
8075 struct drm_i915_private *dev_priv = dev->dev_private;
8076 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8077 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008078 int x = crtc->cursor_x;
8079 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008080 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008081
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008082 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008083 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008084
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008085 if (x >= intel_crtc->config.pipe_src_w)
8086 base = 0;
8087
8088 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008089 base = 0;
8090
8091 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008092 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008093 base = 0;
8094
8095 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8096 x = -x;
8097 }
8098 pos |= x << CURSOR_X_SHIFT;
8099
8100 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008101 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008102 base = 0;
8103
8104 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8105 y = -y;
8106 }
8107 pos |= y << CURSOR_Y_SHIFT;
8108
Chris Wilson4b0e3332014-05-30 16:35:26 +03008109 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008110 return;
8111
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008112 I915_WRITE(CURPOS(pipe), pos);
8113
8114 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev))
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008115 ivb_update_cursor(crtc, base);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008116 else if (IS_845G(dev) || IS_I865G(dev))
8117 i845_update_cursor(crtc, base);
8118 else
8119 i9xx_update_cursor(crtc, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008120 intel_crtc->cursor_base = base;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008121}
8122
Matt Ropere3287952014-06-10 08:28:12 -07008123/*
8124 * intel_crtc_cursor_set_obj - Set cursor to specified GEM object
8125 *
8126 * Note that the object's reference will be consumed if the update fails. If
8127 * the update succeeds, the reference of the old object (if any) will be
8128 * consumed.
8129 */
8130static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8131 struct drm_i915_gem_object *obj,
8132 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008133{
8134 struct drm_device *dev = crtc->dev;
8135 struct drm_i915_private *dev_priv = dev->dev_private;
8136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008137 enum pipe pipe = intel_crtc->pipe;
Chris Wilson64f962e2014-03-26 12:38:15 +00008138 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008139 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008140 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008141
Jesse Barnes79e53942008-11-07 14:24:08 -08008142 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008143 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008144 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008145 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00008146 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008147 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008148 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008149 }
8150
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308151 /* Check for which cursor types we support */
8152 if (!((width == 64 && height == 64) ||
8153 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
8154 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
8155 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008156 return -EINVAL;
8157 }
8158
Chris Wilson05394f32010-11-08 19:18:58 +00008159 if (obj->base.size < width * height * 4) {
Matt Ropere3287952014-06-10 08:28:12 -07008160 DRM_DEBUG_KMS("buffer is too small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008161 ret = -ENOMEM;
8162 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008163 }
8164
Dave Airlie71acb5e2008-12-30 20:31:46 +10008165 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008166 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008167 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008168 unsigned alignment;
8169
Chris Wilsond9e86c02010-11-10 16:40:20 +00008170 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008171 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008172 ret = -EINVAL;
8173 goto fail_locked;
8174 }
8175
Chris Wilson693db182013-03-05 14:52:39 +00008176 /* Note that the w/a also requires 2 PTE of padding following
8177 * the bo. We currently fill all unused PTE with the shadow
8178 * page and so we should always have valid PTE following the
8179 * cursor preventing the VT-d warning.
8180 */
8181 alignment = 0;
8182 if (need_vtd_wa(dev))
8183 alignment = 64*1024;
8184
8185 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008186 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008187 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008188 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008189 }
8190
Chris Wilsond9e86c02010-11-10 16:40:20 +00008191 ret = i915_gem_object_put_fence(obj);
8192 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008193 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008194 goto fail_unpin;
8195 }
8196
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008197 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008198 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008199 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008200 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008201 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008202 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008203 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008204 }
Chris Wilson00731152014-05-21 12:42:56 +01008205 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008206 }
8207
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008208 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04008209 I915_WRITE(CURSIZE, (height << 12) | width);
8210
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008211 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008212 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008213 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008214 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008215 }
Jesse Barnes80824002009-09-10 15:28:06 -07008216
Daniel Vettera071fa02014-06-18 23:28:09 +02008217 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8218 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008219 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008220
Chris Wilson64f962e2014-03-26 12:38:15 +00008221 old_width = intel_crtc->cursor_width;
8222
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008223 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008224 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008225 intel_crtc->cursor_width = width;
8226 intel_crtc->cursor_height = height;
8227
Chris Wilson64f962e2014-03-26 12:38:15 +00008228 if (intel_crtc->active) {
8229 if (old_width != width)
8230 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03008231 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008232 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008233
Daniel Vetterf99d7062014-06-19 16:01:59 +02008234 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8235
Jesse Barnes79e53942008-11-07 14:24:08 -08008236 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008237fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008238 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008239fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008240 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008241fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008242 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008243 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008244}
8245
Jesse Barnes79e53942008-11-07 14:24:08 -08008246static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008247 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008248{
James Simmons72034252010-08-03 01:33:19 +01008249 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008251
James Simmons72034252010-08-03 01:33:19 +01008252 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008253 intel_crtc->lut_r[i] = red[i] >> 8;
8254 intel_crtc->lut_g[i] = green[i] >> 8;
8255 intel_crtc->lut_b[i] = blue[i] >> 8;
8256 }
8257
8258 intel_crtc_load_lut(crtc);
8259}
8260
Jesse Barnes79e53942008-11-07 14:24:08 -08008261/* VESA 640x480x72Hz mode to set on the pipe */
8262static struct drm_display_mode load_detect_mode = {
8263 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8264 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8265};
8266
Daniel Vettera8bb6812014-02-10 18:00:39 +01008267struct drm_framebuffer *
8268__intel_framebuffer_create(struct drm_device *dev,
8269 struct drm_mode_fb_cmd2 *mode_cmd,
8270 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008271{
8272 struct intel_framebuffer *intel_fb;
8273 int ret;
8274
8275 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8276 if (!intel_fb) {
8277 drm_gem_object_unreference_unlocked(&obj->base);
8278 return ERR_PTR(-ENOMEM);
8279 }
8280
8281 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008282 if (ret)
8283 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008284
8285 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008286err:
8287 drm_gem_object_unreference_unlocked(&obj->base);
8288 kfree(intel_fb);
8289
8290 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008291}
8292
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008293static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008294intel_framebuffer_create(struct drm_device *dev,
8295 struct drm_mode_fb_cmd2 *mode_cmd,
8296 struct drm_i915_gem_object *obj)
8297{
8298 struct drm_framebuffer *fb;
8299 int ret;
8300
8301 ret = i915_mutex_lock_interruptible(dev);
8302 if (ret)
8303 return ERR_PTR(ret);
8304 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8305 mutex_unlock(&dev->struct_mutex);
8306
8307 return fb;
8308}
8309
Chris Wilsond2dff872011-04-19 08:36:26 +01008310static u32
8311intel_framebuffer_pitch_for_width(int width, int bpp)
8312{
8313 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8314 return ALIGN(pitch, 64);
8315}
8316
8317static u32
8318intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8319{
8320 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008321 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008322}
8323
8324static struct drm_framebuffer *
8325intel_framebuffer_create_for_mode(struct drm_device *dev,
8326 struct drm_display_mode *mode,
8327 int depth, int bpp)
8328{
8329 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008330 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008331
8332 obj = i915_gem_alloc_object(dev,
8333 intel_framebuffer_size_for_mode(mode, bpp));
8334 if (obj == NULL)
8335 return ERR_PTR(-ENOMEM);
8336
8337 mode_cmd.width = mode->hdisplay;
8338 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008339 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8340 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008341 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008342
8343 return intel_framebuffer_create(dev, &mode_cmd, obj);
8344}
8345
8346static struct drm_framebuffer *
8347mode_fits_in_fbdev(struct drm_device *dev,
8348 struct drm_display_mode *mode)
8349{
Daniel Vetter4520f532013-10-09 09:18:51 +02008350#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008351 struct drm_i915_private *dev_priv = dev->dev_private;
8352 struct drm_i915_gem_object *obj;
8353 struct drm_framebuffer *fb;
8354
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008355 if (!dev_priv->fbdev)
8356 return NULL;
8357
8358 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008359 return NULL;
8360
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008361 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008362 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008363
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008364 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008365 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8366 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008367 return NULL;
8368
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008369 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008370 return NULL;
8371
8372 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008373#else
8374 return NULL;
8375#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008376}
8377
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008378bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008379 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008380 struct intel_load_detect_pipe *old,
8381 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008382{
8383 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008384 struct intel_encoder *intel_encoder =
8385 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008386 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008387 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008388 struct drm_crtc *crtc = NULL;
8389 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008390 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008391 struct drm_mode_config *config = &dev->mode_config;
8392 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008393
Chris Wilsond2dff872011-04-19 08:36:26 +01008394 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008395 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008396 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008397
Rob Clark51fd3712013-11-19 12:10:12 -05008398 drm_modeset_acquire_init(ctx, 0);
8399
8400retry:
8401 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8402 if (ret)
8403 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008404
Jesse Barnes79e53942008-11-07 14:24:08 -08008405 /*
8406 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008407 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008408 * - if the connector already has an assigned crtc, use it (but make
8409 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008410 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008411 * - try to find the first unused crtc that can drive this connector,
8412 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008413 */
8414
8415 /* See if we already have a CRTC for this connector */
8416 if (encoder->crtc) {
8417 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008418
Rob Clark51fd3712013-11-19 12:10:12 -05008419 ret = drm_modeset_lock(&crtc->mutex, ctx);
8420 if (ret)
8421 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008422
Daniel Vetter24218aa2012-08-12 19:27:11 +02008423 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008424 old->load_detect_temp = false;
8425
8426 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008427 if (connector->dpms != DRM_MODE_DPMS_ON)
8428 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008429
Chris Wilson71731882011-04-19 23:10:58 +01008430 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008431 }
8432
8433 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008434 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008435 i++;
8436 if (!(encoder->possible_crtcs & (1 << i)))
8437 continue;
8438 if (!possible_crtc->enabled) {
8439 crtc = possible_crtc;
8440 break;
8441 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008442 }
8443
8444 /*
8445 * If we didn't find an unused CRTC, don't use any.
8446 */
8447 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008448 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008449 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008450 }
8451
Rob Clark51fd3712013-11-19 12:10:12 -05008452 ret = drm_modeset_lock(&crtc->mutex, ctx);
8453 if (ret)
8454 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008455 intel_encoder->new_crtc = to_intel_crtc(crtc);
8456 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008457
8458 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008459 intel_crtc->new_enabled = true;
8460 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008461 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008462 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008463 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008464
Chris Wilson64927112011-04-20 07:25:26 +01008465 if (!mode)
8466 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008467
Chris Wilsond2dff872011-04-19 08:36:26 +01008468 /* We need a framebuffer large enough to accommodate all accesses
8469 * that the plane may generate whilst we perform load detection.
8470 * We can not rely on the fbcon either being present (we get called
8471 * during its initialisation to detect all boot displays, or it may
8472 * not even exist) or that it is large enough to satisfy the
8473 * requested mode.
8474 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008475 fb = mode_fits_in_fbdev(dev, mode);
8476 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008477 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008478 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8479 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008480 } else
8481 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008482 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008483 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008484 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008485 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008486
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008487 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008488 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008489 if (old->release_fb)
8490 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008491 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008492 }
Chris Wilson71731882011-04-19 23:10:58 +01008493
Jesse Barnes79e53942008-11-07 14:24:08 -08008494 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008495 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008496 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008497
8498 fail:
8499 intel_crtc->new_enabled = crtc->enabled;
8500 if (intel_crtc->new_enabled)
8501 intel_crtc->new_config = &intel_crtc->config;
8502 else
8503 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008504fail_unlock:
8505 if (ret == -EDEADLK) {
8506 drm_modeset_backoff(ctx);
8507 goto retry;
8508 }
8509
8510 drm_modeset_drop_locks(ctx);
8511 drm_modeset_acquire_fini(ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008512
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008513 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008514}
8515
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008516void intel_release_load_detect_pipe(struct drm_connector *connector,
Rob Clark51fd3712013-11-19 12:10:12 -05008517 struct intel_load_detect_pipe *old,
8518 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008519{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008520 struct intel_encoder *intel_encoder =
8521 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008522 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008523 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008525
Chris Wilsond2dff872011-04-19 08:36:26 +01008526 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008527 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008528 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008529
Chris Wilson8261b192011-04-19 23:18:09 +01008530 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008531 to_intel_connector(connector)->new_encoder = NULL;
8532 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008533 intel_crtc->new_enabled = false;
8534 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008535 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008536
Daniel Vetter36206362012-12-10 20:42:17 +01008537 if (old->release_fb) {
8538 drm_framebuffer_unregister_private(old->release_fb);
8539 drm_framebuffer_unreference(old->release_fb);
8540 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008541
Rob Clark51fd3712013-11-19 12:10:12 -05008542 goto unlock;
Chris Wilson0622a532011-04-21 09:32:11 +01008543 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008544 }
8545
Eric Anholtc751ce42010-03-25 11:48:48 -07008546 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008547 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8548 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008549
Rob Clark51fd3712013-11-19 12:10:12 -05008550unlock:
8551 drm_modeset_drop_locks(ctx);
8552 drm_modeset_acquire_fini(ctx);
Jesse Barnes79e53942008-11-07 14:24:08 -08008553}
8554
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008555static int i9xx_pll_refclk(struct drm_device *dev,
8556 const struct intel_crtc_config *pipe_config)
8557{
8558 struct drm_i915_private *dev_priv = dev->dev_private;
8559 u32 dpll = pipe_config->dpll_hw_state.dpll;
8560
8561 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008562 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008563 else if (HAS_PCH_SPLIT(dev))
8564 return 120000;
8565 else if (!IS_GEN2(dev))
8566 return 96000;
8567 else
8568 return 48000;
8569}
8570
Jesse Barnes79e53942008-11-07 14:24:08 -08008571/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008572static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8573 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008574{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008575 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008576 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008577 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008578 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008579 u32 fp;
8580 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008581 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008582
8583 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008584 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008585 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008586 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008587
8588 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008589 if (IS_PINEVIEW(dev)) {
8590 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8591 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008592 } else {
8593 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8594 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8595 }
8596
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008597 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008598 if (IS_PINEVIEW(dev))
8599 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8600 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008601 else
8602 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008603 DPLL_FPA01_P1_POST_DIV_SHIFT);
8604
8605 switch (dpll & DPLL_MODE_MASK) {
8606 case DPLLB_MODE_DAC_SERIAL:
8607 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8608 5 : 10;
8609 break;
8610 case DPLLB_MODE_LVDS:
8611 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8612 7 : 14;
8613 break;
8614 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008615 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008616 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008617 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008618 }
8619
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008620 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008621 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008622 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008623 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008624 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008625 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008626 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008627
8628 if (is_lvds) {
8629 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8630 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008631
8632 if (lvds & LVDS_CLKB_POWER_UP)
8633 clock.p2 = 7;
8634 else
8635 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008636 } else {
8637 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8638 clock.p1 = 2;
8639 else {
8640 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8641 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8642 }
8643 if (dpll & PLL_P2_DIVIDE_BY_4)
8644 clock.p2 = 4;
8645 else
8646 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008647 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008648
8649 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008650 }
8651
Ville Syrjälä18442d02013-09-13 16:00:08 +03008652 /*
8653 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008654 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008655 * encoder's get_config() function.
8656 */
8657 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008658}
8659
Ville Syrjälä6878da02013-09-13 15:59:11 +03008660int intel_dotclock_calculate(int link_freq,
8661 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008662{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008663 /*
8664 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008665 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008666 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008667 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008668 *
8669 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008670 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008671 */
8672
Ville Syrjälä6878da02013-09-13 15:59:11 +03008673 if (!m_n->link_n)
8674 return 0;
8675
8676 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8677}
8678
Ville Syrjälä18442d02013-09-13 16:00:08 +03008679static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8680 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008681{
8682 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008683
8684 /* read out port_clock from the DPLL */
8685 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008686
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008687 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008688 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008689 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008690 * agree once we know their relationship in the encoder's
8691 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008692 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008693 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008694 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8695 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008696}
8697
8698/** Returns the currently programmed mode of the given pipe. */
8699struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8700 struct drm_crtc *crtc)
8701{
Jesse Barnes548f2452011-02-17 10:40:53 -08008702 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008703 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008704 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008705 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008706 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008707 int htot = I915_READ(HTOTAL(cpu_transcoder));
8708 int hsync = I915_READ(HSYNC(cpu_transcoder));
8709 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8710 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008711 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008712
8713 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8714 if (!mode)
8715 return NULL;
8716
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008717 /*
8718 * Construct a pipe_config sufficient for getting the clock info
8719 * back out of crtc_clock_get.
8720 *
8721 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8722 * to use a real value here instead.
8723 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008724 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008725 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008726 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8727 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8728 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008729 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8730
Ville Syrjälä773ae032013-09-23 17:48:20 +03008731 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008732 mode->hdisplay = (htot & 0xffff) + 1;
8733 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8734 mode->hsync_start = (hsync & 0xffff) + 1;
8735 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8736 mode->vdisplay = (vtot & 0xffff) + 1;
8737 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8738 mode->vsync_start = (vsync & 0xffff) + 1;
8739 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8740
8741 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008742
8743 return mode;
8744}
8745
Daniel Vettercc365132014-06-18 13:59:13 +02008746static void intel_increase_pllclock(struct drm_device *dev,
8747 enum pipe pipe)
Jesse Barnes652c3932009-08-17 13:31:43 -07008748{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008749 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008750 int dpll_reg = DPLL(pipe);
8751 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008752
Eric Anholtbad720f2009-10-22 16:11:14 -07008753 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008754 return;
8755
8756 if (!dev_priv->lvds_downclock_avail)
8757 return;
8758
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008759 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008760 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008761 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008762
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008763 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008764
8765 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8766 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008767 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008768
Jesse Barnes652c3932009-08-17 13:31:43 -07008769 dpll = I915_READ(dpll_reg);
8770 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008771 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008772 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008773}
8774
8775static void intel_decrease_pllclock(struct drm_crtc *crtc)
8776{
8777 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008778 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008780
Eric Anholtbad720f2009-10-22 16:11:14 -07008781 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008782 return;
8783
8784 if (!dev_priv->lvds_downclock_avail)
8785 return;
8786
8787 /*
8788 * Since this is called by a timer, we should never get here in
8789 * the manual case.
8790 */
8791 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008792 int pipe = intel_crtc->pipe;
8793 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008794 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008795
Zhao Yakui44d98a62009-10-09 11:39:40 +08008796 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008797
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008798 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008799
Chris Wilson074b5e12012-05-02 12:07:06 +01008800 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008801 dpll |= DISPLAY_RATE_SELECT_FPA1;
8802 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008803 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008804 dpll = I915_READ(dpll_reg);
8805 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008806 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008807 }
8808
8809}
8810
Chris Wilsonf047e392012-07-21 12:31:41 +01008811void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008812{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008813 struct drm_i915_private *dev_priv = dev->dev_private;
8814
Chris Wilsonf62a0072014-02-21 17:55:39 +00008815 if (dev_priv->mm.busy)
8816 return;
8817
Paulo Zanoni43694d62014-03-07 20:08:08 -03008818 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008819 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008820 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008821}
8822
8823void intel_mark_idle(struct drm_device *dev)
8824{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008825 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008826 struct drm_crtc *crtc;
8827
Chris Wilsonf62a0072014-02-21 17:55:39 +00008828 if (!dev_priv->mm.busy)
8829 return;
8830
8831 dev_priv->mm.busy = false;
8832
Jani Nikulad330a952014-01-21 11:24:25 +02008833 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008834 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008835
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008836 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008837 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008838 continue;
8839
8840 intel_decrease_pllclock(crtc);
8841 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008842
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008843 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008844 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008845
8846out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008847 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008848}
8849
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07008850
Daniel Vetterf99d7062014-06-19 16:01:59 +02008851/**
8852 * intel_mark_fb_busy - mark given planes as busy
8853 * @dev: DRM device
8854 * @frontbuffer_bits: bits for the affected planes
8855 * @ring: optional ring for asynchronous commands
8856 *
8857 * This function gets called every time the screen contents change. It can be
8858 * used to keep e.g. the update rate at the nominal refresh rate with DRRS.
8859 */
8860static void intel_mark_fb_busy(struct drm_device *dev,
8861 unsigned frontbuffer_bits,
8862 struct intel_engine_cs *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008863{
Daniel Vettercc365132014-06-18 13:59:13 +02008864 enum pipe pipe;
Jesse Barnes652c3932009-08-17 13:31:43 -07008865
Jani Nikulad330a952014-01-21 11:24:25 +02008866 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008867 return;
8868
Daniel Vettercc365132014-06-18 13:59:13 +02008869 for_each_pipe(pipe) {
Daniel Vetterf99d7062014-06-19 16:01:59 +02008870 if (!(frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)))
Jesse Barnes652c3932009-08-17 13:31:43 -07008871 continue;
8872
Daniel Vettercc365132014-06-18 13:59:13 +02008873 intel_increase_pllclock(dev, pipe);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008874 if (ring && intel_fbc_enabled(dev))
8875 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008876 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008877}
8878
Daniel Vetterf99d7062014-06-19 16:01:59 +02008879/**
8880 * intel_fb_obj_invalidate - invalidate frontbuffer object
8881 * @obj: GEM object to invalidate
8882 * @ring: set for asynchronous rendering
8883 *
8884 * This function gets called every time rendering on the given object starts and
8885 * frontbuffer caching (fbc, low refresh rate for DRRS, panel self refresh) must
8886 * be invalidated. If @ring is non-NULL any subsequent invalidation will be delayed
8887 * until the rendering completes or a flip on this frontbuffer plane is
8888 * scheduled.
8889 */
8890void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
8891 struct intel_engine_cs *ring)
8892{
8893 struct drm_device *dev = obj->base.dev;
8894 struct drm_i915_private *dev_priv = dev->dev_private;
8895
8896 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
8897
8898 if (!obj->frontbuffer_bits)
8899 return;
8900
8901 if (ring) {
8902 mutex_lock(&dev_priv->fb_tracking.lock);
8903 dev_priv->fb_tracking.busy_bits
8904 |= obj->frontbuffer_bits;
8905 dev_priv->fb_tracking.flip_bits
8906 &= ~obj->frontbuffer_bits;
8907 mutex_unlock(&dev_priv->fb_tracking.lock);
8908 }
8909
8910 intel_mark_fb_busy(dev, obj->frontbuffer_bits, ring);
8911
8912 intel_edp_psr_exit(dev);
8913}
8914
8915/**
8916 * intel_frontbuffer_flush - flush frontbuffer
8917 * @dev: DRM device
8918 * @frontbuffer_bits: frontbuffer plane tracking bits
8919 *
8920 * This function gets called every time rendering on the given planes has
8921 * completed and frontbuffer caching can be started again. Flushes will get
8922 * delayed if they're blocked by some oustanding asynchronous rendering.
8923 *
8924 * Can be called without any locks held.
8925 */
8926void intel_frontbuffer_flush(struct drm_device *dev,
8927 unsigned frontbuffer_bits)
8928{
8929 struct drm_i915_private *dev_priv = dev->dev_private;
8930
8931 /* Delay flushing when rings are still busy.*/
8932 mutex_lock(&dev_priv->fb_tracking.lock);
8933 frontbuffer_bits &= ~dev_priv->fb_tracking.busy_bits;
8934 mutex_unlock(&dev_priv->fb_tracking.lock);
8935
8936 intel_mark_fb_busy(dev, frontbuffer_bits, NULL);
8937
8938 intel_edp_psr_exit(dev);
8939}
8940
8941/**
8942 * intel_fb_obj_flush - flush frontbuffer object
8943 * @obj: GEM object to flush
8944 * @retire: set when retiring asynchronous rendering
8945 *
8946 * This function gets called every time rendering on the given object has
8947 * completed and frontbuffer caching can be started again. If @retire is true
8948 * then any delayed flushes will be unblocked.
8949 */
8950void intel_fb_obj_flush(struct drm_i915_gem_object *obj,
8951 bool retire)
8952{
8953 struct drm_device *dev = obj->base.dev;
8954 struct drm_i915_private *dev_priv = dev->dev_private;
8955 unsigned frontbuffer_bits;
8956
8957 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
8958
8959 if (!obj->frontbuffer_bits)
8960 return;
8961
8962 frontbuffer_bits = obj->frontbuffer_bits;
8963
8964 if (retire) {
8965 mutex_lock(&dev_priv->fb_tracking.lock);
8966 /* Filter out new bits since rendering started. */
8967 frontbuffer_bits &= dev_priv->fb_tracking.busy_bits;
8968
8969 dev_priv->fb_tracking.busy_bits &= ~frontbuffer_bits;
8970 mutex_unlock(&dev_priv->fb_tracking.lock);
8971 }
8972
8973 intel_frontbuffer_flush(dev, frontbuffer_bits);
8974}
8975
8976/**
8977 * intel_frontbuffer_flip_prepare - prepare asnychronous frontbuffer flip
8978 * @dev: DRM device
8979 * @frontbuffer_bits: frontbuffer plane tracking bits
8980 *
8981 * This function gets called after scheduling a flip on @obj. The actual
8982 * frontbuffer flushing will be delayed until completion is signalled with
8983 * intel_frontbuffer_flip_complete. If an invalidate happens in between this
8984 * flush will be cancelled.
8985 *
8986 * Can be called without any locks held.
8987 */
8988void intel_frontbuffer_flip_prepare(struct drm_device *dev,
8989 unsigned frontbuffer_bits)
8990{
8991 struct drm_i915_private *dev_priv = dev->dev_private;
8992
8993 mutex_lock(&dev_priv->fb_tracking.lock);
8994 dev_priv->fb_tracking.flip_bits
8995 |= frontbuffer_bits;
8996 mutex_unlock(&dev_priv->fb_tracking.lock);
8997}
8998
8999/**
9000 * intel_frontbuffer_flip_complete - complete asynchronous frontbuffer flush
9001 * @dev: DRM device
9002 * @frontbuffer_bits: frontbuffer plane tracking bits
9003 *
9004 * This function gets called after the flip has been latched and will complete
9005 * on the next vblank. It will execute the fush if it hasn't been cancalled yet.
9006 *
9007 * Can be called without any locks held.
9008 */
9009void intel_frontbuffer_flip_complete(struct drm_device *dev,
9010 unsigned frontbuffer_bits)
9011{
9012 struct drm_i915_private *dev_priv = dev->dev_private;
9013
9014 mutex_lock(&dev_priv->fb_tracking.lock);
9015 /* Mask any cancelled flips. */
9016 frontbuffer_bits &= dev_priv->fb_tracking.flip_bits;
9017 dev_priv->fb_tracking.flip_bits &= ~frontbuffer_bits;
9018 mutex_unlock(&dev_priv->fb_tracking.lock);
9019
9020 intel_frontbuffer_flush(dev, frontbuffer_bits);
9021}
9022
Jesse Barnes79e53942008-11-07 14:24:08 -08009023static void intel_crtc_destroy(struct drm_crtc *crtc)
9024{
9025 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009026 struct drm_device *dev = crtc->dev;
9027 struct intel_unpin_work *work;
9028 unsigned long flags;
9029
9030 spin_lock_irqsave(&dev->event_lock, flags);
9031 work = intel_crtc->unpin_work;
9032 intel_crtc->unpin_work = NULL;
9033 spin_unlock_irqrestore(&dev->event_lock, flags);
9034
9035 if (work) {
9036 cancel_work_sync(&work->work);
9037 kfree(work);
9038 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009039
9040 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009041
Jesse Barnes79e53942008-11-07 14:24:08 -08009042 kfree(intel_crtc);
9043}
9044
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009045static void intel_unpin_work_fn(struct work_struct *__work)
9046{
9047 struct intel_unpin_work *work =
9048 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009049 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009050 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009051
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009052 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009053 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009054 drm_gem_object_unreference(&work->pending_flip_obj->base);
9055 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009056
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009057 intel_update_fbc(dev);
9058 mutex_unlock(&dev->struct_mutex);
9059
Daniel Vetterf99d7062014-06-19 16:01:59 +02009060 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9061
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009062 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9063 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9064
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009065 kfree(work);
9066}
9067
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009068static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009069 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009070{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009071 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9073 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009074 unsigned long flags;
9075
9076 /* Ignore early vblank irqs */
9077 if (intel_crtc == NULL)
9078 return;
9079
9080 spin_lock_irqsave(&dev->event_lock, flags);
9081 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009082
9083 /* Ensure we don't miss a work->pending update ... */
9084 smp_rmb();
9085
9086 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009087 spin_unlock_irqrestore(&dev->event_lock, flags);
9088 return;
9089 }
9090
Chris Wilsone7d841c2012-12-03 11:36:30 +00009091 /* and that the unpin work is consistent wrt ->pending. */
9092 smp_rmb();
9093
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009094 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009095
Rob Clark45a066e2012-10-08 14:50:40 -05009096 if (work->event)
9097 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009098
Daniel Vetter87b6b102014-05-15 15:33:46 +02009099 drm_crtc_vblank_put(crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009100
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009101 spin_unlock_irqrestore(&dev->event_lock, flags);
9102
Daniel Vetter2c10d572012-12-20 21:24:07 +01009103 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009104
9105 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07009106
9107 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009108}
9109
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009110void intel_finish_page_flip(struct drm_device *dev, int pipe)
9111{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009112 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009113 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9114
Mario Kleiner49b14a52010-12-09 07:00:07 +01009115 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009116}
9117
9118void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9119{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009120 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009121 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9122
Mario Kleiner49b14a52010-12-09 07:00:07 +01009123 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009124}
9125
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009126/* Is 'a' after or equal to 'b'? */
9127static bool g4x_flip_count_after_eq(u32 a, u32 b)
9128{
9129 return !((a - b) & 0x80000000);
9130}
9131
9132static bool page_flip_finished(struct intel_crtc *crtc)
9133{
9134 struct drm_device *dev = crtc->base.dev;
9135 struct drm_i915_private *dev_priv = dev->dev_private;
9136
9137 /*
9138 * The relevant registers doen't exist on pre-ctg.
9139 * As the flip done interrupt doesn't trigger for mmio
9140 * flips on gmch platforms, a flip count check isn't
9141 * really needed there. But since ctg has the registers,
9142 * include it in the check anyway.
9143 */
9144 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9145 return true;
9146
9147 /*
9148 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9149 * used the same base address. In that case the mmio flip might
9150 * have completed, but the CS hasn't even executed the flip yet.
9151 *
9152 * A flip count check isn't enough as the CS might have updated
9153 * the base address just after start of vblank, but before we
9154 * managed to process the interrupt. This means we'd complete the
9155 * CS flip too soon.
9156 *
9157 * Combining both checks should get us a good enough result. It may
9158 * still happen that the CS flip has been executed, but has not
9159 * yet actually completed. But in case the base address is the same
9160 * anyway, we don't really care.
9161 */
9162 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9163 crtc->unpin_work->gtt_offset &&
9164 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9165 crtc->unpin_work->flip_count);
9166}
9167
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009168void intel_prepare_page_flip(struct drm_device *dev, int plane)
9169{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009170 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009171 struct intel_crtc *intel_crtc =
9172 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9173 unsigned long flags;
9174
Chris Wilsone7d841c2012-12-03 11:36:30 +00009175 /* NB: An MMIO update of the plane base pointer will also
9176 * generate a page-flip completion irq, i.e. every modeset
9177 * is also accompanied by a spurious intel_prepare_page_flip().
9178 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009179 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009180 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009181 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009182 spin_unlock_irqrestore(&dev->event_lock, flags);
9183}
9184
Robin Schroereba905b2014-05-18 02:24:50 +02009185static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009186{
9187 /* Ensure that the work item is consistent when activating it ... */
9188 smp_wmb();
9189 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9190 /* and that it is marked active as soon as the irq could fire. */
9191 smp_wmb();
9192}
9193
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009194static int intel_gen2_queue_flip(struct drm_device *dev,
9195 struct drm_crtc *crtc,
9196 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009197 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009198 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009199 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009200{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009201 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009202 u32 flip_mask;
9203 int ret;
9204
Daniel Vetter6d90c952012-04-26 23:28:05 +02009205 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009206 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009207 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009208
9209 /* Can't queue multiple flips, so wait for the previous
9210 * one to finish before executing the next.
9211 */
9212 if (intel_crtc->plane)
9213 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9214 else
9215 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009216 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9217 intel_ring_emit(ring, MI_NOOP);
9218 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9219 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9220 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009221 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009222 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009223
9224 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009225 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009226 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009227}
9228
9229static int intel_gen3_queue_flip(struct drm_device *dev,
9230 struct drm_crtc *crtc,
9231 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009232 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009233 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009234 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009235{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009237 u32 flip_mask;
9238 int ret;
9239
Daniel Vetter6d90c952012-04-26 23:28:05 +02009240 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009241 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009242 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009243
9244 if (intel_crtc->plane)
9245 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9246 else
9247 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009248 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9249 intel_ring_emit(ring, MI_NOOP);
9250 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9251 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9252 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009253 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009254 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009255
Chris Wilsone7d841c2012-12-03 11:36:30 +00009256 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009257 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009258 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009259}
9260
9261static int intel_gen4_queue_flip(struct drm_device *dev,
9262 struct drm_crtc *crtc,
9263 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009264 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009265 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009266 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009267{
9268 struct drm_i915_private *dev_priv = dev->dev_private;
9269 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9270 uint32_t pf, pipesrc;
9271 int ret;
9272
Daniel Vetter6d90c952012-04-26 23:28:05 +02009273 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009274 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009275 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009276
9277 /* i965+ uses the linear or tiled offsets from the
9278 * Display Registers (which do not change across a page-flip)
9279 * so we need only reprogram the base address.
9280 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009281 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9282 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9283 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009284 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009285 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009286
9287 /* XXX Enabling the panel-fitter across page-flip is so far
9288 * untested on non-native modes, so ignore it for now.
9289 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9290 */
9291 pf = 0;
9292 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009293 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009294
9295 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009296 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009297 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009298}
9299
9300static int intel_gen6_queue_flip(struct drm_device *dev,
9301 struct drm_crtc *crtc,
9302 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009303 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009304 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009305 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009306{
9307 struct drm_i915_private *dev_priv = dev->dev_private;
9308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9309 uint32_t pf, pipesrc;
9310 int ret;
9311
Daniel Vetter6d90c952012-04-26 23:28:05 +02009312 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009313 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009314 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009315
Daniel Vetter6d90c952012-04-26 23:28:05 +02009316 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9317 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9318 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009319 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009320
Chris Wilson99d9acd2012-04-17 20:37:00 +01009321 /* Contrary to the suggestions in the documentation,
9322 * "Enable Panel Fitter" does not seem to be required when page
9323 * flipping with a non-native mode, and worse causes a normal
9324 * modeset to fail.
9325 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9326 */
9327 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009328 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009329 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009330
9331 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009332 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009333 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009334}
9335
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009336static int intel_gen7_queue_flip(struct drm_device *dev,
9337 struct drm_crtc *crtc,
9338 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009339 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009340 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009341 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009342{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009344 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009345 int len, ret;
9346
Robin Schroereba905b2014-05-18 02:24:50 +02009347 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009348 case PLANE_A:
9349 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9350 break;
9351 case PLANE_B:
9352 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9353 break;
9354 case PLANE_C:
9355 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9356 break;
9357 default:
9358 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009359 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009360 }
9361
Chris Wilsonffe74d72013-08-26 20:58:12 +01009362 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009363 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009364 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009365 /*
9366 * On Gen 8, SRM is now taking an extra dword to accommodate
9367 * 48bits addresses, and we need a NOOP for the batch size to
9368 * stay even.
9369 */
9370 if (IS_GEN8(dev))
9371 len += 2;
9372 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009373
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009374 /*
9375 * BSpec MI_DISPLAY_FLIP for IVB:
9376 * "The full packet must be contained within the same cache line."
9377 *
9378 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9379 * cacheline, if we ever start emitting more commands before
9380 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9381 * then do the cacheline alignment, and finally emit the
9382 * MI_DISPLAY_FLIP.
9383 */
9384 ret = intel_ring_cacheline_align(ring);
9385 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009386 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009387
Chris Wilsonffe74d72013-08-26 20:58:12 +01009388 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009389 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009390 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009391
Chris Wilsonffe74d72013-08-26 20:58:12 +01009392 /* Unmask the flip-done completion message. Note that the bspec says that
9393 * we should do this for both the BCS and RCS, and that we must not unmask
9394 * more than one flip event at any time (or ensure that one flip message
9395 * can be sent by waiting for flip-done prior to queueing new flips).
9396 * Experimentation says that BCS works despite DERRMR masking all
9397 * flip-done completion events and that unmasking all planes at once
9398 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9399 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9400 */
9401 if (ring->id == RCS) {
9402 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9403 intel_ring_emit(ring, DERRMR);
9404 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9405 DERRMR_PIPEB_PRI_FLIP_DONE |
9406 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009407 if (IS_GEN8(dev))
9408 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9409 MI_SRM_LRM_GLOBAL_GTT);
9410 else
9411 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9412 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009413 intel_ring_emit(ring, DERRMR);
9414 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009415 if (IS_GEN8(dev)) {
9416 intel_ring_emit(ring, 0);
9417 intel_ring_emit(ring, MI_NOOP);
9418 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009419 }
9420
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009421 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009422 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009423 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009424 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009425
9426 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009427 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009428 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009429}
9430
Sourab Gupta84c33a62014-06-02 16:47:17 +05309431static bool use_mmio_flip(struct intel_engine_cs *ring,
9432 struct drm_i915_gem_object *obj)
9433{
9434 /*
9435 * This is not being used for older platforms, because
9436 * non-availability of flip done interrupt forces us to use
9437 * CS flips. Older platforms derive flip done using some clever
9438 * tricks involving the flip_pending status bits and vblank irqs.
9439 * So using MMIO flips there would disrupt this mechanism.
9440 */
9441
9442 if (INTEL_INFO(ring->dev)->gen < 5)
9443 return false;
9444
9445 if (i915.use_mmio_flip < 0)
9446 return false;
9447 else if (i915.use_mmio_flip > 0)
9448 return true;
9449 else
9450 return ring != obj->ring;
9451}
9452
9453static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9454{
9455 struct drm_device *dev = intel_crtc->base.dev;
9456 struct drm_i915_private *dev_priv = dev->dev_private;
9457 struct intel_framebuffer *intel_fb =
9458 to_intel_framebuffer(intel_crtc->base.primary->fb);
9459 struct drm_i915_gem_object *obj = intel_fb->obj;
9460 u32 dspcntr;
9461 u32 reg;
9462
9463 intel_mark_page_flip_active(intel_crtc);
9464
9465 reg = DSPCNTR(intel_crtc->plane);
9466 dspcntr = I915_READ(reg);
9467
9468 if (INTEL_INFO(dev)->gen >= 4) {
9469 if (obj->tiling_mode != I915_TILING_NONE)
9470 dspcntr |= DISPPLANE_TILED;
9471 else
9472 dspcntr &= ~DISPPLANE_TILED;
9473 }
9474 I915_WRITE(reg, dspcntr);
9475
9476 I915_WRITE(DSPSURF(intel_crtc->plane),
9477 intel_crtc->unpin_work->gtt_offset);
9478 POSTING_READ(DSPSURF(intel_crtc->plane));
9479}
9480
9481static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9482{
9483 struct intel_engine_cs *ring;
9484 int ret;
9485
9486 lockdep_assert_held(&obj->base.dev->struct_mutex);
9487
9488 if (!obj->last_write_seqno)
9489 return 0;
9490
9491 ring = obj->ring;
9492
9493 if (i915_seqno_passed(ring->get_seqno(ring, true),
9494 obj->last_write_seqno))
9495 return 0;
9496
9497 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9498 if (ret)
9499 return ret;
9500
9501 if (WARN_ON(!ring->irq_get(ring)))
9502 return 0;
9503
9504 return 1;
9505}
9506
9507void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9508{
9509 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9510 struct intel_crtc *intel_crtc;
9511 unsigned long irq_flags;
9512 u32 seqno;
9513
9514 seqno = ring->get_seqno(ring, false);
9515
9516 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9517 for_each_intel_crtc(ring->dev, intel_crtc) {
9518 struct intel_mmio_flip *mmio_flip;
9519
9520 mmio_flip = &intel_crtc->mmio_flip;
9521 if (mmio_flip->seqno == 0)
9522 continue;
9523
9524 if (ring->id != mmio_flip->ring_id)
9525 continue;
9526
9527 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9528 intel_do_mmio_flip(intel_crtc);
9529 mmio_flip->seqno = 0;
9530 ring->irq_put(ring);
9531 }
9532 }
9533 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9534}
9535
9536static int intel_queue_mmio_flip(struct drm_device *dev,
9537 struct drm_crtc *crtc,
9538 struct drm_framebuffer *fb,
9539 struct drm_i915_gem_object *obj,
9540 struct intel_engine_cs *ring,
9541 uint32_t flags)
9542{
9543 struct drm_i915_private *dev_priv = dev->dev_private;
9544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9545 unsigned long irq_flags;
9546 int ret;
9547
9548 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9549 return -EBUSY;
9550
9551 ret = intel_postpone_flip(obj);
9552 if (ret < 0)
9553 return ret;
9554 if (ret == 0) {
9555 intel_do_mmio_flip(intel_crtc);
9556 return 0;
9557 }
9558
9559 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9560 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9561 intel_crtc->mmio_flip.ring_id = obj->ring->id;
9562 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9563
9564 /*
9565 * Double check to catch cases where irq fired before
9566 * mmio flip data was ready
9567 */
9568 intel_notify_mmio_flip(obj->ring);
9569 return 0;
9570}
9571
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009572static int intel_default_queue_flip(struct drm_device *dev,
9573 struct drm_crtc *crtc,
9574 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009575 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009576 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009577 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009578{
9579 return -ENODEV;
9580}
9581
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009582static int intel_crtc_page_flip(struct drm_crtc *crtc,
9583 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009584 struct drm_pending_vblank_event *event,
9585 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009586{
9587 struct drm_device *dev = crtc->dev;
9588 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009589 struct drm_framebuffer *old_fb = crtc->primary->fb;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009590 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009592 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009593 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009594 struct intel_engine_cs *ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009595 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009596 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009597
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009598 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009599 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009600 return -EINVAL;
9601
9602 /*
9603 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9604 * Note that pitch changes could also affect these register.
9605 */
9606 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009607 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9608 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009609 return -EINVAL;
9610
Chris Wilsonf900db42014-02-20 09:26:13 +00009611 if (i915_terminally_wedged(&dev_priv->gpu_error))
9612 goto out_hang;
9613
Daniel Vetterb14c5672013-09-19 12:18:32 +02009614 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009615 if (work == NULL)
9616 return -ENOMEM;
9617
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009618 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009619 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009620 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009621 INIT_WORK(&work->work, intel_unpin_work_fn);
9622
Daniel Vetter87b6b102014-05-15 15:33:46 +02009623 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009624 if (ret)
9625 goto free_work;
9626
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009627 /* We borrow the event spin lock for protecting unpin_work */
9628 spin_lock_irqsave(&dev->event_lock, flags);
9629 if (intel_crtc->unpin_work) {
9630 spin_unlock_irqrestore(&dev->event_lock, flags);
9631 kfree(work);
Daniel Vetter87b6b102014-05-15 15:33:46 +02009632 drm_crtc_vblank_put(crtc);
Chris Wilson468f0b42010-05-27 13:18:13 +01009633
9634 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009635 return -EBUSY;
9636 }
9637 intel_crtc->unpin_work = work;
9638 spin_unlock_irqrestore(&dev->event_lock, flags);
9639
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009640 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9641 flush_workqueue(dev_priv->wq);
9642
Chris Wilson79158102012-05-23 11:13:58 +01009643 ret = i915_mutex_lock_interruptible(dev);
9644 if (ret)
9645 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009646
Jesse Barnes75dfca82010-02-10 15:09:44 -08009647 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009648 drm_gem_object_reference(&work->old_fb_obj->base);
9649 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009650
Matt Roperf4510a22014-04-01 15:22:40 -07009651 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009652
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009653 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009654
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01009655 work->enable_stall_check = true;
9656
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009657 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009658 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009659
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009660 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009661 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009662
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009663 if (IS_VALLEYVIEW(dev)) {
9664 ring = &dev_priv->ring[BCS];
9665 } else if (INTEL_INFO(dev)->gen >= 7) {
9666 ring = obj->ring;
9667 if (ring == NULL || ring->id != RCS)
9668 ring = &dev_priv->ring[BCS];
9669 } else {
9670 ring = &dev_priv->ring[RCS];
9671 }
9672
9673 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009674 if (ret)
9675 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009676
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009677 work->gtt_offset =
9678 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9679
Sourab Gupta84c33a62014-06-02 16:47:17 +05309680 if (use_mmio_flip(ring, obj))
9681 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9682 page_flip_flags);
9683 else
9684 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
9685 page_flip_flags);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009686 if (ret)
9687 goto cleanup_unpin;
9688
Daniel Vettera071fa02014-06-18 23:28:09 +02009689 i915_gem_track_fb(work->old_fb_obj, obj,
9690 INTEL_FRONTBUFFER_PRIMARY(pipe));
9691
Chris Wilson7782de32011-07-08 12:22:41 +01009692 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009693 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009694 mutex_unlock(&dev->struct_mutex);
9695
Jesse Barnese5510fa2010-07-01 16:48:37 -07009696 trace_i915_flip_request(intel_crtc->plane, obj);
9697
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009698 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009699
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009700cleanup_unpin:
9701 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009702cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009703 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009704 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009705 drm_gem_object_unreference(&work->old_fb_obj->base);
9706 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009707 mutex_unlock(&dev->struct_mutex);
9708
Chris Wilson79158102012-05-23 11:13:58 +01009709cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009710 spin_lock_irqsave(&dev->event_lock, flags);
9711 intel_crtc->unpin_work = NULL;
9712 spin_unlock_irqrestore(&dev->event_lock, flags);
9713
Daniel Vetter87b6b102014-05-15 15:33:46 +02009714 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009715free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009716 kfree(work);
9717
Chris Wilsonf900db42014-02-20 09:26:13 +00009718 if (ret == -EIO) {
9719out_hang:
9720 intel_crtc_wait_for_pending_flips(crtc);
9721 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9722 if (ret == 0 && event)
Daniel Vettera071fa02014-06-18 23:28:09 +02009723 drm_send_vblank_event(dev, pipe, event);
Chris Wilsonf900db42014-02-20 09:26:13 +00009724 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009725 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009726}
9727
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009728static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009729 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9730 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009731};
9732
Daniel Vetter9a935852012-07-05 22:34:27 +02009733/**
9734 * intel_modeset_update_staged_output_state
9735 *
9736 * Updates the staged output configuration state, e.g. after we've read out the
9737 * current hw state.
9738 */
9739static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9740{
Ville Syrjälä76688512014-01-10 11:28:06 +02009741 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009742 struct intel_encoder *encoder;
9743 struct intel_connector *connector;
9744
9745 list_for_each_entry(connector, &dev->mode_config.connector_list,
9746 base.head) {
9747 connector->new_encoder =
9748 to_intel_encoder(connector->base.encoder);
9749 }
9750
9751 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9752 base.head) {
9753 encoder->new_crtc =
9754 to_intel_crtc(encoder->base.crtc);
9755 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009756
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009757 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009758 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009759
9760 if (crtc->new_enabled)
9761 crtc->new_config = &crtc->config;
9762 else
9763 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009764 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009765}
9766
9767/**
9768 * intel_modeset_commit_output_state
9769 *
9770 * This function copies the stage display pipe configuration to the real one.
9771 */
9772static void intel_modeset_commit_output_state(struct drm_device *dev)
9773{
Ville Syrjälä76688512014-01-10 11:28:06 +02009774 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009775 struct intel_encoder *encoder;
9776 struct intel_connector *connector;
9777
9778 list_for_each_entry(connector, &dev->mode_config.connector_list,
9779 base.head) {
9780 connector->base.encoder = &connector->new_encoder->base;
9781 }
9782
9783 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9784 base.head) {
9785 encoder->base.crtc = &encoder->new_crtc->base;
9786 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009787
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009788 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009789 crtc->base.enabled = crtc->new_enabled;
9790 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009791}
9792
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009793static void
Robin Schroereba905b2014-05-18 02:24:50 +02009794connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009795 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009796{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009797 int bpp = pipe_config->pipe_bpp;
9798
9799 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9800 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009801 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009802
9803 /* Don't use an invalid EDID bpc value */
9804 if (connector->base.display_info.bpc &&
9805 connector->base.display_info.bpc * 3 < bpp) {
9806 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9807 bpp, connector->base.display_info.bpc*3);
9808 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9809 }
9810
9811 /* Clamp bpp to 8 on screens without EDID 1.4 */
9812 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9813 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9814 bpp);
9815 pipe_config->pipe_bpp = 24;
9816 }
9817}
9818
9819static int
9820compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9821 struct drm_framebuffer *fb,
9822 struct intel_crtc_config *pipe_config)
9823{
9824 struct drm_device *dev = crtc->base.dev;
9825 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009826 int bpp;
9827
Daniel Vetterd42264b2013-03-28 16:38:08 +01009828 switch (fb->pixel_format) {
9829 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009830 bpp = 8*3; /* since we go through a colormap */
9831 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009832 case DRM_FORMAT_XRGB1555:
9833 case DRM_FORMAT_ARGB1555:
9834 /* checked in intel_framebuffer_init already */
9835 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9836 return -EINVAL;
9837 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009838 bpp = 6*3; /* min is 18bpp */
9839 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009840 case DRM_FORMAT_XBGR8888:
9841 case DRM_FORMAT_ABGR8888:
9842 /* checked in intel_framebuffer_init already */
9843 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9844 return -EINVAL;
9845 case DRM_FORMAT_XRGB8888:
9846 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009847 bpp = 8*3;
9848 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009849 case DRM_FORMAT_XRGB2101010:
9850 case DRM_FORMAT_ARGB2101010:
9851 case DRM_FORMAT_XBGR2101010:
9852 case DRM_FORMAT_ABGR2101010:
9853 /* checked in intel_framebuffer_init already */
9854 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009855 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009856 bpp = 10*3;
9857 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009858 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009859 default:
9860 DRM_DEBUG_KMS("unsupported depth\n");
9861 return -EINVAL;
9862 }
9863
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009864 pipe_config->pipe_bpp = bpp;
9865
9866 /* Clamp display bpp to EDID value */
9867 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009868 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009869 if (!connector->new_encoder ||
9870 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009871 continue;
9872
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009873 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009874 }
9875
9876 return bpp;
9877}
9878
Daniel Vetter644db712013-09-19 14:53:58 +02009879static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9880{
9881 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9882 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009883 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009884 mode->crtc_hdisplay, mode->crtc_hsync_start,
9885 mode->crtc_hsync_end, mode->crtc_htotal,
9886 mode->crtc_vdisplay, mode->crtc_vsync_start,
9887 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9888}
9889
Daniel Vetterc0b03412013-05-28 12:05:54 +02009890static void intel_dump_pipe_config(struct intel_crtc *crtc,
9891 struct intel_crtc_config *pipe_config,
9892 const char *context)
9893{
9894 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9895 context, pipe_name(crtc->pipe));
9896
9897 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9898 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9899 pipe_config->pipe_bpp, pipe_config->dither);
9900 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9901 pipe_config->has_pch_encoder,
9902 pipe_config->fdi_lanes,
9903 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9904 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9905 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009906 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9907 pipe_config->has_dp_encoder,
9908 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9909 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9910 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009911 DRM_DEBUG_KMS("requested mode:\n");
9912 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9913 DRM_DEBUG_KMS("adjusted mode:\n");
9914 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009915 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009916 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009917 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9918 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009919 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9920 pipe_config->gmch_pfit.control,
9921 pipe_config->gmch_pfit.pgm_ratios,
9922 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009923 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009924 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009925 pipe_config->pch_pfit.size,
9926 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009927 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009928 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009929}
9930
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009931static bool encoders_cloneable(const struct intel_encoder *a,
9932 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009933{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009934 /* masks could be asymmetric, so check both ways */
9935 return a == b || (a->cloneable & (1 << b->type) &&
9936 b->cloneable & (1 << a->type));
9937}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009938
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009939static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9940 struct intel_encoder *encoder)
9941{
9942 struct drm_device *dev = crtc->base.dev;
9943 struct intel_encoder *source_encoder;
9944
9945 list_for_each_entry(source_encoder,
9946 &dev->mode_config.encoder_list, base.head) {
9947 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009948 continue;
9949
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009950 if (!encoders_cloneable(encoder, source_encoder))
9951 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009952 }
9953
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009954 return true;
9955}
9956
9957static bool check_encoder_cloning(struct intel_crtc *crtc)
9958{
9959 struct drm_device *dev = crtc->base.dev;
9960 struct intel_encoder *encoder;
9961
9962 list_for_each_entry(encoder,
9963 &dev->mode_config.encoder_list, base.head) {
9964 if (encoder->new_crtc != crtc)
9965 continue;
9966
9967 if (!check_single_encoder_cloning(crtc, encoder))
9968 return false;
9969 }
9970
9971 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009972}
9973
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009974static struct intel_crtc_config *
9975intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009976 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009977 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009978{
9979 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009980 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009981 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009982 int plane_bpp, ret = -EINVAL;
9983 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009984
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009985 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009986 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9987 return ERR_PTR(-EINVAL);
9988 }
9989
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009990 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9991 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009992 return ERR_PTR(-ENOMEM);
9993
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009994 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9995 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009996
Daniel Vettere143a212013-07-04 12:01:15 +02009997 pipe_config->cpu_transcoder =
9998 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009999 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010000
Imre Deak2960bc92013-07-30 13:36:32 +030010001 /*
10002 * Sanitize sync polarity flags based on requested ones. If neither
10003 * positive or negative polarity is requested, treat this as meaning
10004 * negative polarity.
10005 */
10006 if (!(pipe_config->adjusted_mode.flags &
10007 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10008 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10009
10010 if (!(pipe_config->adjusted_mode.flags &
10011 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10012 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10013
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010014 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10015 * plane pixel format and any sink constraints into account. Returns the
10016 * source plane bpp so that dithering can be selected on mismatches
10017 * after encoders and crtc also have had their say. */
10018 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10019 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010020 if (plane_bpp < 0)
10021 goto fail;
10022
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010023 /*
10024 * Determine the real pipe dimensions. Note that stereo modes can
10025 * increase the actual pipe size due to the frame doubling and
10026 * insertion of additional space for blanks between the frame. This
10027 * is stored in the crtc timings. We use the requested mode to do this
10028 * computation to clearly distinguish it from the adjusted mode, which
10029 * can be changed by the connectors in the below retry loop.
10030 */
10031 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10032 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10033 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10034
Daniel Vettere29c22c2013-02-21 00:00:16 +010010035encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010036 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010037 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010038 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010039
Daniel Vetter135c81b2013-07-21 21:37:09 +020010040 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010041 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010042
Daniel Vetter7758a112012-07-08 19:40:39 +020010043 /* Pass our mode to the connectors and the CRTC to give them a chance to
10044 * adjust it according to limitations or connector properties, and also
10045 * a chance to reject the mode entirely.
10046 */
10047 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10048 base.head) {
10049
10050 if (&encoder->new_crtc->base != crtc)
10051 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010052
Daniel Vetterefea6e82013-07-21 21:36:59 +020010053 if (!(encoder->compute_config(encoder, pipe_config))) {
10054 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010055 goto fail;
10056 }
10057 }
10058
Daniel Vetterff9a6752013-06-01 17:16:21 +020010059 /* Set default port clock if not overwritten by the encoder. Needs to be
10060 * done afterwards in case the encoder adjusts the mode. */
10061 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010062 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10063 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010064
Daniel Vettera43f6e02013-06-07 23:10:32 +020010065 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010066 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010067 DRM_DEBUG_KMS("CRTC fixup failed\n");
10068 goto fail;
10069 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010070
10071 if (ret == RETRY) {
10072 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10073 ret = -EINVAL;
10074 goto fail;
10075 }
10076
10077 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10078 retry = false;
10079 goto encoder_retry;
10080 }
10081
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010082 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10083 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10084 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10085
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010086 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010087fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010088 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010089 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010090}
10091
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010092/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10093 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10094static void
10095intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10096 unsigned *prepare_pipes, unsigned *disable_pipes)
10097{
10098 struct intel_crtc *intel_crtc;
10099 struct drm_device *dev = crtc->dev;
10100 struct intel_encoder *encoder;
10101 struct intel_connector *connector;
10102 struct drm_crtc *tmp_crtc;
10103
10104 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10105
10106 /* Check which crtcs have changed outputs connected to them, these need
10107 * to be part of the prepare_pipes mask. We don't (yet) support global
10108 * modeset across multiple crtcs, so modeset_pipes will only have one
10109 * bit set at most. */
10110 list_for_each_entry(connector, &dev->mode_config.connector_list,
10111 base.head) {
10112 if (connector->base.encoder == &connector->new_encoder->base)
10113 continue;
10114
10115 if (connector->base.encoder) {
10116 tmp_crtc = connector->base.encoder->crtc;
10117
10118 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10119 }
10120
10121 if (connector->new_encoder)
10122 *prepare_pipes |=
10123 1 << connector->new_encoder->new_crtc->pipe;
10124 }
10125
10126 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10127 base.head) {
10128 if (encoder->base.crtc == &encoder->new_crtc->base)
10129 continue;
10130
10131 if (encoder->base.crtc) {
10132 tmp_crtc = encoder->base.crtc;
10133
10134 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10135 }
10136
10137 if (encoder->new_crtc)
10138 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10139 }
10140
Ville Syrjälä76688512014-01-10 11:28:06 +020010141 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010142 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010143 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010144 continue;
10145
Ville Syrjälä76688512014-01-10 11:28:06 +020010146 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010147 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010148 else
10149 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010150 }
10151
10152
10153 /* set_mode is also used to update properties on life display pipes. */
10154 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010155 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010156 *prepare_pipes |= 1 << intel_crtc->pipe;
10157
Daniel Vetterb6c51642013-04-12 18:48:43 +020010158 /*
10159 * For simplicity do a full modeset on any pipe where the output routing
10160 * changed. We could be more clever, but that would require us to be
10161 * more careful with calling the relevant encoder->mode_set functions.
10162 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010163 if (*prepare_pipes)
10164 *modeset_pipes = *prepare_pipes;
10165
10166 /* ... and mask these out. */
10167 *modeset_pipes &= ~(*disable_pipes);
10168 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010169
10170 /*
10171 * HACK: We don't (yet) fully support global modesets. intel_set_config
10172 * obies this rule, but the modeset restore mode of
10173 * intel_modeset_setup_hw_state does not.
10174 */
10175 *modeset_pipes &= 1 << intel_crtc->pipe;
10176 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010177
10178 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10179 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010180}
10181
Daniel Vetterea9d7582012-07-10 10:42:52 +020010182static bool intel_crtc_in_use(struct drm_crtc *crtc)
10183{
10184 struct drm_encoder *encoder;
10185 struct drm_device *dev = crtc->dev;
10186
10187 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10188 if (encoder->crtc == crtc)
10189 return true;
10190
10191 return false;
10192}
10193
10194static void
10195intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10196{
10197 struct intel_encoder *intel_encoder;
10198 struct intel_crtc *intel_crtc;
10199 struct drm_connector *connector;
10200
10201 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
10202 base.head) {
10203 if (!intel_encoder->base.crtc)
10204 continue;
10205
10206 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10207
10208 if (prepare_pipes & (1 << intel_crtc->pipe))
10209 intel_encoder->connectors_active = false;
10210 }
10211
10212 intel_modeset_commit_output_state(dev);
10213
Ville Syrjälä76688512014-01-10 11:28:06 +020010214 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010215 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010216 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010217 WARN_ON(intel_crtc->new_config &&
10218 intel_crtc->new_config != &intel_crtc->config);
10219 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010220 }
10221
10222 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10223 if (!connector->encoder || !connector->encoder->crtc)
10224 continue;
10225
10226 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10227
10228 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010229 struct drm_property *dpms_property =
10230 dev->mode_config.dpms_property;
10231
Daniel Vetterea9d7582012-07-10 10:42:52 +020010232 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010233 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010234 dpms_property,
10235 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010236
10237 intel_encoder = to_intel_encoder(connector->encoder);
10238 intel_encoder->connectors_active = true;
10239 }
10240 }
10241
10242}
10243
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010244static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010245{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010246 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010247
10248 if (clock1 == clock2)
10249 return true;
10250
10251 if (!clock1 || !clock2)
10252 return false;
10253
10254 diff = abs(clock1 - clock2);
10255
10256 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10257 return true;
10258
10259 return false;
10260}
10261
Daniel Vetter25c5b262012-07-08 22:08:04 +020010262#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10263 list_for_each_entry((intel_crtc), \
10264 &(dev)->mode_config.crtc_list, \
10265 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010266 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010267
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010268static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010269intel_pipe_config_compare(struct drm_device *dev,
10270 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010271 struct intel_crtc_config *pipe_config)
10272{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010273#define PIPE_CONF_CHECK_X(name) \
10274 if (current_config->name != pipe_config->name) { \
10275 DRM_ERROR("mismatch in " #name " " \
10276 "(expected 0x%08x, found 0x%08x)\n", \
10277 current_config->name, \
10278 pipe_config->name); \
10279 return false; \
10280 }
10281
Daniel Vetter08a24032013-04-19 11:25:34 +020010282#define PIPE_CONF_CHECK_I(name) \
10283 if (current_config->name != pipe_config->name) { \
10284 DRM_ERROR("mismatch in " #name " " \
10285 "(expected %i, found %i)\n", \
10286 current_config->name, \
10287 pipe_config->name); \
10288 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010289 }
10290
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010291#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10292 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010293 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010294 "(expected %i, found %i)\n", \
10295 current_config->name & (mask), \
10296 pipe_config->name & (mask)); \
10297 return false; \
10298 }
10299
Ville Syrjälä5e550652013-09-06 23:29:07 +030010300#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10301 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10302 DRM_ERROR("mismatch in " #name " " \
10303 "(expected %i, found %i)\n", \
10304 current_config->name, \
10305 pipe_config->name); \
10306 return false; \
10307 }
10308
Daniel Vetterbb760062013-06-06 14:55:52 +020010309#define PIPE_CONF_QUIRK(quirk) \
10310 ((current_config->quirks | pipe_config->quirks) & (quirk))
10311
Daniel Vettereccb1402013-05-22 00:50:22 +020010312 PIPE_CONF_CHECK_I(cpu_transcoder);
10313
Daniel Vetter08a24032013-04-19 11:25:34 +020010314 PIPE_CONF_CHECK_I(has_pch_encoder);
10315 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010316 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10317 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10318 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10319 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10320 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010321
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010322 PIPE_CONF_CHECK_I(has_dp_encoder);
10323 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10324 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10325 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10326 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10327 PIPE_CONF_CHECK_I(dp_m_n.tu);
10328
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010329 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10330 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10331 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10332 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10333 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10334 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10335
10336 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10337 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10338 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10339 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10340 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10341 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10342
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010343 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010344 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010345 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10346 IS_VALLEYVIEW(dev))
10347 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010348
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010349 PIPE_CONF_CHECK_I(has_audio);
10350
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010351 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10352 DRM_MODE_FLAG_INTERLACE);
10353
Daniel Vetterbb760062013-06-06 14:55:52 +020010354 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10355 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10356 DRM_MODE_FLAG_PHSYNC);
10357 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10358 DRM_MODE_FLAG_NHSYNC);
10359 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10360 DRM_MODE_FLAG_PVSYNC);
10361 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10362 DRM_MODE_FLAG_NVSYNC);
10363 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010364
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010365 PIPE_CONF_CHECK_I(pipe_src_w);
10366 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010367
Daniel Vetter99535992014-04-13 12:00:33 +020010368 /*
10369 * FIXME: BIOS likes to set up a cloned config with lvds+external
10370 * screen. Since we don't yet re-compute the pipe config when moving
10371 * just the lvds port away to another pipe the sw tracking won't match.
10372 *
10373 * Proper atomic modesets with recomputed global state will fix this.
10374 * Until then just don't check gmch state for inherited modes.
10375 */
10376 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10377 PIPE_CONF_CHECK_I(gmch_pfit.control);
10378 /* pfit ratios are autocomputed by the hw on gen4+ */
10379 if (INTEL_INFO(dev)->gen < 4)
10380 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10381 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10382 }
10383
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010384 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10385 if (current_config->pch_pfit.enabled) {
10386 PIPE_CONF_CHECK_I(pch_pfit.pos);
10387 PIPE_CONF_CHECK_I(pch_pfit.size);
10388 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010389
Jesse Barnese59150d2014-01-07 13:30:45 -080010390 /* BDW+ don't expose a synchronous way to read the state */
10391 if (IS_HASWELL(dev))
10392 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010393
Ville Syrjälä282740f2013-09-04 18:30:03 +030010394 PIPE_CONF_CHECK_I(double_wide);
10395
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010396 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010397 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010398 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010399 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10400 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010401
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010402 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10403 PIPE_CONF_CHECK_I(pipe_bpp);
10404
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010405 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10406 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010407
Daniel Vetter66e985c2013-06-05 13:34:20 +020010408#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010409#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010410#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010411#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010412#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010413
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010414 return true;
10415}
10416
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010417static void
10418check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010419{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010420 struct intel_connector *connector;
10421
10422 list_for_each_entry(connector, &dev->mode_config.connector_list,
10423 base.head) {
10424 /* This also checks the encoder/connector hw state with the
10425 * ->get_hw_state callbacks. */
10426 intel_connector_check_state(connector);
10427
10428 WARN(&connector->new_encoder->base != connector->base.encoder,
10429 "connector's staged encoder doesn't match current encoder\n");
10430 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010431}
10432
10433static void
10434check_encoder_state(struct drm_device *dev)
10435{
10436 struct intel_encoder *encoder;
10437 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010438
10439 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10440 base.head) {
10441 bool enabled = false;
10442 bool active = false;
10443 enum pipe pipe, tracked_pipe;
10444
10445 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10446 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010447 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010448
10449 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10450 "encoder's stage crtc doesn't match current crtc\n");
10451 WARN(encoder->connectors_active && !encoder->base.crtc,
10452 "encoder's active_connectors set, but no crtc\n");
10453
10454 list_for_each_entry(connector, &dev->mode_config.connector_list,
10455 base.head) {
10456 if (connector->base.encoder != &encoder->base)
10457 continue;
10458 enabled = true;
10459 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10460 active = true;
10461 }
10462 WARN(!!encoder->base.crtc != enabled,
10463 "encoder's enabled state mismatch "
10464 "(expected %i, found %i)\n",
10465 !!encoder->base.crtc, enabled);
10466 WARN(active && !encoder->base.crtc,
10467 "active encoder with no crtc\n");
10468
10469 WARN(encoder->connectors_active != active,
10470 "encoder's computed active state doesn't match tracked active state "
10471 "(expected %i, found %i)\n", active, encoder->connectors_active);
10472
10473 active = encoder->get_hw_state(encoder, &pipe);
10474 WARN(active != encoder->connectors_active,
10475 "encoder's hw state doesn't match sw tracking "
10476 "(expected %i, found %i)\n",
10477 encoder->connectors_active, active);
10478
10479 if (!encoder->base.crtc)
10480 continue;
10481
10482 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10483 WARN(active && pipe != tracked_pipe,
10484 "active encoder's pipe doesn't match"
10485 "(expected %i, found %i)\n",
10486 tracked_pipe, pipe);
10487
10488 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010489}
10490
10491static void
10492check_crtc_state(struct drm_device *dev)
10493{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010494 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010495 struct intel_crtc *crtc;
10496 struct intel_encoder *encoder;
10497 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010498
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010499 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010500 bool enabled = false;
10501 bool active = false;
10502
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010503 memset(&pipe_config, 0, sizeof(pipe_config));
10504
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010505 DRM_DEBUG_KMS("[CRTC:%d]\n",
10506 crtc->base.base.id);
10507
10508 WARN(crtc->active && !crtc->base.enabled,
10509 "active crtc, but not enabled in sw tracking\n");
10510
10511 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10512 base.head) {
10513 if (encoder->base.crtc != &crtc->base)
10514 continue;
10515 enabled = true;
10516 if (encoder->connectors_active)
10517 active = true;
10518 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010519
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010520 WARN(active != crtc->active,
10521 "crtc's computed active state doesn't match tracked active state "
10522 "(expected %i, found %i)\n", active, crtc->active);
10523 WARN(enabled != crtc->base.enabled,
10524 "crtc's computed enabled state doesn't match tracked enabled state "
10525 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10526
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010527 active = dev_priv->display.get_pipe_config(crtc,
10528 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010529
10530 /* hw state is inconsistent with the pipe A quirk */
10531 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10532 active = crtc->active;
10533
Daniel Vetter6c49f242013-06-06 12:45:25 +020010534 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10535 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010536 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010537 if (encoder->base.crtc != &crtc->base)
10538 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010539 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010540 encoder->get_config(encoder, &pipe_config);
10541 }
10542
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010543 WARN(crtc->active != active,
10544 "crtc active state doesn't match with hw state "
10545 "(expected %i, found %i)\n", crtc->active, active);
10546
Daniel Vetterc0b03412013-05-28 12:05:54 +020010547 if (active &&
10548 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10549 WARN(1, "pipe state doesn't match!\n");
10550 intel_dump_pipe_config(crtc, &pipe_config,
10551 "[hw state]");
10552 intel_dump_pipe_config(crtc, &crtc->config,
10553 "[sw state]");
10554 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010555 }
10556}
10557
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010558static void
10559check_shared_dpll_state(struct drm_device *dev)
10560{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010561 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010562 struct intel_crtc *crtc;
10563 struct intel_dpll_hw_state dpll_hw_state;
10564 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010565
10566 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10567 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10568 int enabled_crtcs = 0, active_crtcs = 0;
10569 bool active;
10570
10571 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10572
10573 DRM_DEBUG_KMS("%s\n", pll->name);
10574
10575 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10576
10577 WARN(pll->active > pll->refcount,
10578 "more active pll users than references: %i vs %i\n",
10579 pll->active, pll->refcount);
10580 WARN(pll->active && !pll->on,
10581 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010582 WARN(pll->on && !pll->active,
10583 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010584 WARN(pll->on != active,
10585 "pll on state mismatch (expected %i, found %i)\n",
10586 pll->on, active);
10587
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010588 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010589 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10590 enabled_crtcs++;
10591 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10592 active_crtcs++;
10593 }
10594 WARN(pll->active != active_crtcs,
10595 "pll active crtcs mismatch (expected %i, found %i)\n",
10596 pll->active, active_crtcs);
10597 WARN(pll->refcount != enabled_crtcs,
10598 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10599 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010600
10601 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10602 sizeof(dpll_hw_state)),
10603 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010604 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010605}
10606
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010607void
10608intel_modeset_check_state(struct drm_device *dev)
10609{
10610 check_connector_state(dev);
10611 check_encoder_state(dev);
10612 check_crtc_state(dev);
10613 check_shared_dpll_state(dev);
10614}
10615
Ville Syrjälä18442d02013-09-13 16:00:08 +030010616void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10617 int dotclock)
10618{
10619 /*
10620 * FDI already provided one idea for the dotclock.
10621 * Yell if the encoder disagrees.
10622 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010623 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010624 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010625 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010626}
10627
Ville Syrjälä80715b22014-05-15 20:23:23 +030010628static void update_scanline_offset(struct intel_crtc *crtc)
10629{
10630 struct drm_device *dev = crtc->base.dev;
10631
10632 /*
10633 * The scanline counter increments at the leading edge of hsync.
10634 *
10635 * On most platforms it starts counting from vtotal-1 on the
10636 * first active line. That means the scanline counter value is
10637 * always one less than what we would expect. Ie. just after
10638 * start of vblank, which also occurs at start of hsync (on the
10639 * last active line), the scanline counter will read vblank_start-1.
10640 *
10641 * On gen2 the scanline counter starts counting from 1 instead
10642 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10643 * to keep the value positive), instead of adding one.
10644 *
10645 * On HSW+ the behaviour of the scanline counter depends on the output
10646 * type. For DP ports it behaves like most other platforms, but on HDMI
10647 * there's an extra 1 line difference. So we need to add two instead of
10648 * one to the value.
10649 */
10650 if (IS_GEN2(dev)) {
10651 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10652 int vtotal;
10653
10654 vtotal = mode->crtc_vtotal;
10655 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10656 vtotal /= 2;
10657
10658 crtc->scanline_offset = vtotal - 1;
10659 } else if (HAS_DDI(dev) &&
10660 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
10661 crtc->scanline_offset = 2;
10662 } else
10663 crtc->scanline_offset = 1;
10664}
10665
Daniel Vetterf30da182013-04-11 20:22:50 +020010666static int __intel_set_mode(struct drm_crtc *crtc,
10667 struct drm_display_mode *mode,
10668 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010669{
10670 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010671 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010672 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010673 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010674 struct intel_crtc *intel_crtc;
10675 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010676 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010677
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010678 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010679 if (!saved_mode)
10680 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010681
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010682 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010683 &prepare_pipes, &disable_pipes);
10684
Tim Gardner3ac18232012-12-07 07:54:26 -070010685 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010686
Daniel Vetter25c5b262012-07-08 22:08:04 +020010687 /* Hack: Because we don't (yet) support global modeset on multiple
10688 * crtcs, we don't keep track of the new mode for more than one crtc.
10689 * Hence simply check whether any bit is set in modeset_pipes in all the
10690 * pieces of code that are not yet converted to deal with mutliple crtcs
10691 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010692 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010693 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010694 if (IS_ERR(pipe_config)) {
10695 ret = PTR_ERR(pipe_config);
10696 pipe_config = NULL;
10697
Tim Gardner3ac18232012-12-07 07:54:26 -070010698 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010699 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010700 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10701 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010702 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010703 }
10704
Jesse Barnes30a970c2013-11-04 13:48:12 -080010705 /*
10706 * See if the config requires any additional preparation, e.g.
10707 * to adjust global state with pipes off. We need to do this
10708 * here so we can get the modeset_pipe updated config for the new
10709 * mode set on this crtc. For other crtcs we need to use the
10710 * adjusted_mode bits in the crtc directly.
10711 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010712 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010713 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010714
Ville Syrjäläc164f832013-11-05 22:34:12 +020010715 /* may have added more to prepare_pipes than we should */
10716 prepare_pipes &= ~disable_pipes;
10717 }
10718
Daniel Vetter460da9162013-03-27 00:44:51 +010010719 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10720 intel_crtc_disable(&intel_crtc->base);
10721
Daniel Vetterea9d7582012-07-10 10:42:52 +020010722 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10723 if (intel_crtc->base.enabled)
10724 dev_priv->display.crtc_disable(&intel_crtc->base);
10725 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010726
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010727 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10728 * to set it here already despite that we pass it down the callchain.
10729 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010730 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010731 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010732 /* mode_set/enable/disable functions rely on a correct pipe
10733 * config. */
10734 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010735 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010736
10737 /*
10738 * Calculate and store various constants which
10739 * are later needed by vblank and swap-completion
10740 * timestamping. They are derived from true hwmode.
10741 */
10742 drm_calc_timestamping_constants(crtc,
10743 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010744 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010745
Daniel Vetterea9d7582012-07-10 10:42:52 +020010746 /* Only after disabling all output pipelines that will be changed can we
10747 * update the the output configuration. */
10748 intel_modeset_update_state(dev, prepare_pipes);
10749
Daniel Vetter47fab732012-10-26 10:58:18 +020010750 if (dev_priv->display.modeset_global_resources)
10751 dev_priv->display.modeset_global_resources(dev);
10752
Daniel Vettera6778b32012-07-02 09:56:42 +020010753 /* Set up the DPLL and any encoders state that needs to adjust or depend
10754 * on the DPLL.
10755 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010756 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Daniel Vetter4c107942014-04-24 23:55:05 +020010757 struct drm_framebuffer *old_fb;
Daniel Vettera071fa02014-06-18 23:28:09 +020010758 struct drm_i915_gem_object *old_obj = NULL;
10759 struct drm_i915_gem_object *obj =
10760 to_intel_framebuffer(fb)->obj;
Daniel Vetter4c107942014-04-24 23:55:05 +020010761
10762 mutex_lock(&dev->struct_mutex);
10763 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020010764 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020010765 NULL);
10766 if (ret != 0) {
10767 DRM_ERROR("pin & fence failed\n");
10768 mutex_unlock(&dev->struct_mutex);
10769 goto done;
10770 }
10771 old_fb = crtc->primary->fb;
Daniel Vettera071fa02014-06-18 23:28:09 +020010772 if (old_fb) {
10773 old_obj = to_intel_framebuffer(old_fb)->obj;
10774 intel_unpin_fb_obj(old_obj);
10775 }
10776 i915_gem_track_fb(old_obj, obj,
10777 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020010778 mutex_unlock(&dev->struct_mutex);
10779
10780 crtc->primary->fb = fb;
10781 crtc->x = x;
10782 crtc->y = y;
10783
Daniel Vetter4271b752014-04-24 23:55:00 +020010784 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10785 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010786 if (ret)
10787 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010788 }
10789
10790 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030010791 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10792 update_scanline_offset(intel_crtc);
10793
Daniel Vetter25c5b262012-07-08 22:08:04 +020010794 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030010795 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010796
Daniel Vettera6778b32012-07-02 09:56:42 +020010797 /* FIXME: add subpixel order */
10798done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010799 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010800 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010801
Tim Gardner3ac18232012-12-07 07:54:26 -070010802out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010803 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010804 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010805 return ret;
10806}
10807
Damien Lespiaue7457a92013-08-08 22:28:59 +010010808static int intel_set_mode(struct drm_crtc *crtc,
10809 struct drm_display_mode *mode,
10810 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010811{
10812 int ret;
10813
10814 ret = __intel_set_mode(crtc, mode, x, y, fb);
10815
10816 if (ret == 0)
10817 intel_modeset_check_state(crtc->dev);
10818
10819 return ret;
10820}
10821
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010822void intel_crtc_restore_mode(struct drm_crtc *crtc)
10823{
Matt Roperf4510a22014-04-01 15:22:40 -070010824 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010825}
10826
Daniel Vetter25c5b262012-07-08 22:08:04 +020010827#undef for_each_intel_crtc_masked
10828
Daniel Vetterd9e55602012-07-04 22:16:09 +020010829static void intel_set_config_free(struct intel_set_config *config)
10830{
10831 if (!config)
10832 return;
10833
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010834 kfree(config->save_connector_encoders);
10835 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010836 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010837 kfree(config);
10838}
10839
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010840static int intel_set_config_save_state(struct drm_device *dev,
10841 struct intel_set_config *config)
10842{
Ville Syrjälä76688512014-01-10 11:28:06 +020010843 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010844 struct drm_encoder *encoder;
10845 struct drm_connector *connector;
10846 int count;
10847
Ville Syrjälä76688512014-01-10 11:28:06 +020010848 config->save_crtc_enabled =
10849 kcalloc(dev->mode_config.num_crtc,
10850 sizeof(bool), GFP_KERNEL);
10851 if (!config->save_crtc_enabled)
10852 return -ENOMEM;
10853
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010854 config->save_encoder_crtcs =
10855 kcalloc(dev->mode_config.num_encoder,
10856 sizeof(struct drm_crtc *), GFP_KERNEL);
10857 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010858 return -ENOMEM;
10859
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010860 config->save_connector_encoders =
10861 kcalloc(dev->mode_config.num_connector,
10862 sizeof(struct drm_encoder *), GFP_KERNEL);
10863 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010864 return -ENOMEM;
10865
10866 /* Copy data. Note that driver private data is not affected.
10867 * Should anything bad happen only the expected state is
10868 * restored, not the drivers personal bookkeeping.
10869 */
10870 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010871 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010872 config->save_crtc_enabled[count++] = crtc->enabled;
10873 }
10874
10875 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010876 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010877 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010878 }
10879
10880 count = 0;
10881 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010882 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010883 }
10884
10885 return 0;
10886}
10887
10888static void intel_set_config_restore_state(struct drm_device *dev,
10889 struct intel_set_config *config)
10890{
Ville Syrjälä76688512014-01-10 11:28:06 +020010891 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010892 struct intel_encoder *encoder;
10893 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010894 int count;
10895
10896 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010897 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010898 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010899
10900 if (crtc->new_enabled)
10901 crtc->new_config = &crtc->config;
10902 else
10903 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010904 }
10905
10906 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010907 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10908 encoder->new_crtc =
10909 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010910 }
10911
10912 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010913 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10914 connector->new_encoder =
10915 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010916 }
10917}
10918
Imre Deake3de42b2013-05-03 19:44:07 +020010919static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010920is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010921{
10922 int i;
10923
Chris Wilson2e57f472013-07-17 12:14:40 +010010924 if (set->num_connectors == 0)
10925 return false;
10926
10927 if (WARN_ON(set->connectors == NULL))
10928 return false;
10929
10930 for (i = 0; i < set->num_connectors; i++)
10931 if (set->connectors[i]->encoder &&
10932 set->connectors[i]->encoder->crtc == set->crtc &&
10933 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010934 return true;
10935
10936 return false;
10937}
10938
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010939static void
10940intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10941 struct intel_set_config *config)
10942{
10943
10944 /* We should be able to check here if the fb has the same properties
10945 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010946 if (is_crtc_connector_off(set)) {
10947 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010948 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070010949 /*
10950 * If we have no fb, we can only flip as long as the crtc is
10951 * active, otherwise we need a full mode set. The crtc may
10952 * be active if we've only disabled the primary plane, or
10953 * in fastboot situations.
10954 */
Matt Roperf4510a22014-04-01 15:22:40 -070010955 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010956 struct intel_crtc *intel_crtc =
10957 to_intel_crtc(set->crtc);
10958
Matt Roper3b150f02014-05-29 08:06:53 -070010959 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010960 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10961 config->fb_changed = true;
10962 } else {
10963 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10964 config->mode_changed = true;
10965 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010966 } else if (set->fb == NULL) {
10967 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010968 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010969 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010970 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010971 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010972 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010973 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010974 }
10975
Daniel Vetter835c5872012-07-10 18:11:08 +020010976 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010977 config->fb_changed = true;
10978
10979 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10980 DRM_DEBUG_KMS("modes are different, full mode set\n");
10981 drm_mode_debug_printmodeline(&set->crtc->mode);
10982 drm_mode_debug_printmodeline(set->mode);
10983 config->mode_changed = true;
10984 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010985
10986 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10987 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010988}
10989
Daniel Vetter2e431052012-07-04 22:42:15 +020010990static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010991intel_modeset_stage_output_state(struct drm_device *dev,
10992 struct drm_mode_set *set,
10993 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010994{
Daniel Vetter9a935852012-07-05 22:34:27 +020010995 struct intel_connector *connector;
10996 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010997 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010998 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010999
Damien Lespiau9abdda72013-02-13 13:29:23 +000011000 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011001 * of connectors. For paranoia, double-check this. */
11002 WARN_ON(!set->fb && (set->num_connectors != 0));
11003 WARN_ON(set->fb && (set->num_connectors == 0));
11004
Daniel Vetter9a935852012-07-05 22:34:27 +020011005 list_for_each_entry(connector, &dev->mode_config.connector_list,
11006 base.head) {
11007 /* Otherwise traverse passed in connector list and get encoders
11008 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011009 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011010 if (set->connectors[ro] == &connector->base) {
11011 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020011012 break;
11013 }
11014 }
11015
Daniel Vetter9a935852012-07-05 22:34:27 +020011016 /* If we disable the crtc, disable all its connectors. Also, if
11017 * the connector is on the changing crtc but not on the new
11018 * connector list, disable it. */
11019 if ((!set->fb || ro == set->num_connectors) &&
11020 connector->base.encoder &&
11021 connector->base.encoder->crtc == set->crtc) {
11022 connector->new_encoder = NULL;
11023
11024 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11025 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011026 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011027 }
11028
11029
11030 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011031 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011032 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011033 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011034 }
11035 /* connector->new_encoder is now updated for all connectors. */
11036
11037 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011038 list_for_each_entry(connector, &dev->mode_config.connector_list,
11039 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011040 struct drm_crtc *new_crtc;
11041
Daniel Vetter9a935852012-07-05 22:34:27 +020011042 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011043 continue;
11044
Daniel Vetter9a935852012-07-05 22:34:27 +020011045 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011046
11047 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011048 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011049 new_crtc = set->crtc;
11050 }
11051
11052 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011053 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11054 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011055 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011056 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011057 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
11058
11059 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11060 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011061 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011062 new_crtc->base.id);
11063 }
11064
11065 /* Check for any encoders that needs to be disabled. */
11066 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11067 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011068 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011069 list_for_each_entry(connector,
11070 &dev->mode_config.connector_list,
11071 base.head) {
11072 if (connector->new_encoder == encoder) {
11073 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011074 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011075 }
11076 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011077
11078 if (num_connectors == 0)
11079 encoder->new_crtc = NULL;
11080 else if (num_connectors > 1)
11081 return -EINVAL;
11082
Daniel Vetter9a935852012-07-05 22:34:27 +020011083 /* Only now check for crtc changes so we don't miss encoders
11084 * that will be disabled. */
11085 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011086 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011087 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011088 }
11089 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011090 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011091
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011092 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011093 crtc->new_enabled = false;
11094
11095 list_for_each_entry(encoder,
11096 &dev->mode_config.encoder_list,
11097 base.head) {
11098 if (encoder->new_crtc == crtc) {
11099 crtc->new_enabled = true;
11100 break;
11101 }
11102 }
11103
11104 if (crtc->new_enabled != crtc->base.enabled) {
11105 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11106 crtc->new_enabled ? "en" : "dis");
11107 config->mode_changed = true;
11108 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011109
11110 if (crtc->new_enabled)
11111 crtc->new_config = &crtc->config;
11112 else
11113 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011114 }
11115
Daniel Vetter2e431052012-07-04 22:42:15 +020011116 return 0;
11117}
11118
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011119static void disable_crtc_nofb(struct intel_crtc *crtc)
11120{
11121 struct drm_device *dev = crtc->base.dev;
11122 struct intel_encoder *encoder;
11123 struct intel_connector *connector;
11124
11125 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11126 pipe_name(crtc->pipe));
11127
11128 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11129 if (connector->new_encoder &&
11130 connector->new_encoder->new_crtc == crtc)
11131 connector->new_encoder = NULL;
11132 }
11133
11134 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11135 if (encoder->new_crtc == crtc)
11136 encoder->new_crtc = NULL;
11137 }
11138
11139 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011140 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011141}
11142
Daniel Vetter2e431052012-07-04 22:42:15 +020011143static int intel_crtc_set_config(struct drm_mode_set *set)
11144{
11145 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011146 struct drm_mode_set save_set;
11147 struct intel_set_config *config;
11148 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011149
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011150 BUG_ON(!set);
11151 BUG_ON(!set->crtc);
11152 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011153
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011154 /* Enforce sane interface api - has been abused by the fb helper. */
11155 BUG_ON(!set->mode && set->fb);
11156 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011157
Daniel Vetter2e431052012-07-04 22:42:15 +020011158 if (set->fb) {
11159 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11160 set->crtc->base.id, set->fb->base.id,
11161 (int)set->num_connectors, set->x, set->y);
11162 } else {
11163 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011164 }
11165
11166 dev = set->crtc->dev;
11167
11168 ret = -ENOMEM;
11169 config = kzalloc(sizeof(*config), GFP_KERNEL);
11170 if (!config)
11171 goto out_config;
11172
11173 ret = intel_set_config_save_state(dev, config);
11174 if (ret)
11175 goto out_config;
11176
11177 save_set.crtc = set->crtc;
11178 save_set.mode = &set->crtc->mode;
11179 save_set.x = set->crtc->x;
11180 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011181 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011182
11183 /* Compute whether we need a full modeset, only an fb base update or no
11184 * change at all. In the future we might also check whether only the
11185 * mode changed, e.g. for LVDS where we only change the panel fitter in
11186 * such cases. */
11187 intel_set_config_compute_mode_changes(set, config);
11188
Daniel Vetter9a935852012-07-05 22:34:27 +020011189 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011190 if (ret)
11191 goto fail;
11192
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011193 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011194 ret = intel_set_mode(set->crtc, set->mode,
11195 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011196 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011197 struct drm_i915_private *dev_priv = dev->dev_private;
11198 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11199
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011200 intel_crtc_wait_for_pending_flips(set->crtc);
11201
Daniel Vetter4f660f42012-07-02 09:47:37 +020011202 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011203 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011204
11205 /*
11206 * We need to make sure the primary plane is re-enabled if it
11207 * has previously been turned off.
11208 */
11209 if (!intel_crtc->primary_enabled && ret == 0) {
11210 WARN_ON(!intel_crtc->active);
11211 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11212 intel_crtc->pipe);
11213 }
11214
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011215 /*
11216 * In the fastboot case this may be our only check of the
11217 * state after boot. It would be better to only do it on
11218 * the first update, but we don't have a nice way of doing that
11219 * (and really, set_config isn't used much for high freq page
11220 * flipping, so increasing its cost here shouldn't be a big
11221 * deal).
11222 */
Jani Nikulad330a952014-01-21 11:24:25 +020011223 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011224 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011225 }
11226
Chris Wilson2d05eae2013-05-03 17:36:25 +010011227 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011228 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11229 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011230fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011231 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011232
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011233 /*
11234 * HACK: if the pipe was on, but we didn't have a framebuffer,
11235 * force the pipe off to avoid oopsing in the modeset code
11236 * due to fb==NULL. This should only happen during boot since
11237 * we don't yet reconstruct the FB from the hardware state.
11238 */
11239 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11240 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11241
Chris Wilson2d05eae2013-05-03 17:36:25 +010011242 /* Try to restore the config */
11243 if (config->mode_changed &&
11244 intel_set_mode(save_set.crtc, save_set.mode,
11245 save_set.x, save_set.y, save_set.fb))
11246 DRM_ERROR("failed to restore config after modeset failure\n");
11247 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011248
Daniel Vetterd9e55602012-07-04 22:16:09 +020011249out_config:
11250 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011251 return ret;
11252}
11253
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011254static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011255 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011256 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011257 .destroy = intel_crtc_destroy,
11258 .page_flip = intel_crtc_page_flip,
11259};
11260
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011261static void intel_cpu_pll_init(struct drm_device *dev)
11262{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011263 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011264 intel_ddi_pll_init(dev);
11265}
11266
Daniel Vetter53589012013-06-05 13:34:16 +020011267static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11268 struct intel_shared_dpll *pll,
11269 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011270{
Daniel Vetter53589012013-06-05 13:34:16 +020011271 uint32_t val;
11272
11273 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011274 hw_state->dpll = val;
11275 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11276 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011277
11278 return val & DPLL_VCO_ENABLE;
11279}
11280
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011281static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11282 struct intel_shared_dpll *pll)
11283{
11284 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11285 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11286}
11287
Daniel Vettere7b903d2013-06-05 13:34:14 +020011288static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11289 struct intel_shared_dpll *pll)
11290{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011291 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011292 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011293
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011294 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11295
11296 /* Wait for the clocks to stabilize. */
11297 POSTING_READ(PCH_DPLL(pll->id));
11298 udelay(150);
11299
11300 /* The pixel multiplier can only be updated once the
11301 * DPLL is enabled and the clocks are stable.
11302 *
11303 * So write it again.
11304 */
11305 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11306 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011307 udelay(200);
11308}
11309
11310static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11311 struct intel_shared_dpll *pll)
11312{
11313 struct drm_device *dev = dev_priv->dev;
11314 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011315
11316 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011317 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011318 if (intel_crtc_to_shared_dpll(crtc) == pll)
11319 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11320 }
11321
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011322 I915_WRITE(PCH_DPLL(pll->id), 0);
11323 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011324 udelay(200);
11325}
11326
Daniel Vetter46edb022013-06-05 13:34:12 +020011327static char *ibx_pch_dpll_names[] = {
11328 "PCH DPLL A",
11329 "PCH DPLL B",
11330};
11331
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011332static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011333{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011334 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011335 int i;
11336
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011337 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011338
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011339 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011340 dev_priv->shared_dplls[i].id = i;
11341 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011342 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011343 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11344 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011345 dev_priv->shared_dplls[i].get_hw_state =
11346 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011347 }
11348}
11349
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011350static void intel_shared_dpll_init(struct drm_device *dev)
11351{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011352 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011353
11354 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
11355 ibx_pch_dpll_init(dev);
11356 else
11357 dev_priv->num_shared_dpll = 0;
11358
11359 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011360}
11361
Matt Roper465c1202014-05-29 08:06:54 -070011362static int
11363intel_primary_plane_disable(struct drm_plane *plane)
11364{
11365 struct drm_device *dev = plane->dev;
11366 struct drm_i915_private *dev_priv = dev->dev_private;
11367 struct intel_plane *intel_plane = to_intel_plane(plane);
11368 struct intel_crtc *intel_crtc;
11369
11370 if (!plane->fb)
11371 return 0;
11372
11373 BUG_ON(!plane->crtc);
11374
11375 intel_crtc = to_intel_crtc(plane->crtc);
11376
11377 /*
11378 * Even though we checked plane->fb above, it's still possible that
11379 * the primary plane has been implicitly disabled because the crtc
11380 * coordinates given weren't visible, or because we detected
11381 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11382 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11383 * In either case, we need to unpin the FB and let the fb pointer get
11384 * updated, but otherwise we don't need to touch the hardware.
11385 */
11386 if (!intel_crtc->primary_enabled)
11387 goto disable_unpin;
11388
11389 intel_crtc_wait_for_pending_flips(plane->crtc);
11390 intel_disable_primary_hw_plane(dev_priv, intel_plane->plane,
11391 intel_plane->pipe);
Matt Roper465c1202014-05-29 08:06:54 -070011392disable_unpin:
Daniel Vettera071fa02014-06-18 23:28:09 +020011393 i915_gem_track_fb(to_intel_framebuffer(plane->fb)->obj, NULL,
11394 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper465c1202014-05-29 08:06:54 -070011395 intel_unpin_fb_obj(to_intel_framebuffer(plane->fb)->obj);
11396 plane->fb = NULL;
11397
11398 return 0;
11399}
11400
11401static int
11402intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11403 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11404 unsigned int crtc_w, unsigned int crtc_h,
11405 uint32_t src_x, uint32_t src_y,
11406 uint32_t src_w, uint32_t src_h)
11407{
11408 struct drm_device *dev = crtc->dev;
11409 struct drm_i915_private *dev_priv = dev->dev_private;
11410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11411 struct intel_plane *intel_plane = to_intel_plane(plane);
Daniel Vettera071fa02014-06-18 23:28:09 +020011412 struct drm_i915_gem_object *obj, *old_obj = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070011413 struct drm_rect dest = {
11414 /* integer pixels */
11415 .x1 = crtc_x,
11416 .y1 = crtc_y,
11417 .x2 = crtc_x + crtc_w,
11418 .y2 = crtc_y + crtc_h,
11419 };
11420 struct drm_rect src = {
11421 /* 16.16 fixed point */
11422 .x1 = src_x,
11423 .y1 = src_y,
11424 .x2 = src_x + src_w,
11425 .y2 = src_y + src_h,
11426 };
11427 const struct drm_rect clip = {
11428 /* integer pixels */
11429 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
11430 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
11431 };
11432 bool visible;
11433 int ret;
11434
11435 ret = drm_plane_helper_check_update(plane, crtc, fb,
11436 &src, &dest, &clip,
11437 DRM_PLANE_HELPER_NO_SCALING,
11438 DRM_PLANE_HELPER_NO_SCALING,
11439 false, true, &visible);
11440
11441 if (ret)
11442 return ret;
11443
Daniel Vettera071fa02014-06-18 23:28:09 +020011444 if (plane->fb)
11445 old_obj = to_intel_framebuffer(plane->fb)->obj;
11446 obj = to_intel_framebuffer(fb)->obj;
11447
Matt Roper465c1202014-05-29 08:06:54 -070011448 /*
11449 * If the CRTC isn't enabled, we're just pinning the framebuffer,
11450 * updating the fb pointer, and returning without touching the
11451 * hardware. This allows us to later do a drmModeSetCrtc with fb=-1 to
11452 * turn on the display with all planes setup as desired.
11453 */
11454 if (!crtc->enabled) {
11455 /*
11456 * If we already called setplane while the crtc was disabled,
11457 * we may have an fb pinned; unpin it.
11458 */
11459 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011460 intel_unpin_fb_obj(old_obj);
11461
11462 i915_gem_track_fb(old_obj, obj,
11463 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper465c1202014-05-29 08:06:54 -070011464
11465 /* Pin and return without programming hardware */
Daniel Vettera071fa02014-06-18 23:28:09 +020011466 return intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070011467 }
11468
11469 intel_crtc_wait_for_pending_flips(crtc);
11470
11471 /*
11472 * If clipping results in a non-visible primary plane, we'll disable
11473 * the primary plane. Note that this is a bit different than what
11474 * happens if userspace explicitly disables the plane by passing fb=0
11475 * because plane->fb still gets set and pinned.
11476 */
11477 if (!visible) {
11478 /*
11479 * Try to pin the new fb first so that we can bail out if we
11480 * fail.
11481 */
11482 if (plane->fb != fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +020011483 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070011484 if (ret)
11485 return ret;
11486 }
11487
Daniel Vettera071fa02014-06-18 23:28:09 +020011488 i915_gem_track_fb(old_obj, obj,
11489 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
11490
Matt Roper465c1202014-05-29 08:06:54 -070011491 if (intel_crtc->primary_enabled)
11492 intel_disable_primary_hw_plane(dev_priv,
11493 intel_plane->plane,
11494 intel_plane->pipe);
11495
11496
11497 if (plane->fb != fb)
11498 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011499 intel_unpin_fb_obj(old_obj);
Matt Roper465c1202014-05-29 08:06:54 -070011500
11501 return 0;
11502 }
11503
11504 ret = intel_pipe_set_base(crtc, src.x1, src.y1, fb);
11505 if (ret)
11506 return ret;
11507
11508 if (!intel_crtc->primary_enabled)
11509 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11510 intel_crtc->pipe);
11511
11512 return 0;
11513}
11514
Matt Roper3d7d6512014-06-10 08:28:13 -070011515/* Common destruction function for both primary and cursor planes */
11516static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011517{
11518 struct intel_plane *intel_plane = to_intel_plane(plane);
11519 drm_plane_cleanup(plane);
11520 kfree(intel_plane);
11521}
11522
11523static const struct drm_plane_funcs intel_primary_plane_funcs = {
11524 .update_plane = intel_primary_plane_setplane,
11525 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011526 .destroy = intel_plane_destroy,
Matt Roper465c1202014-05-29 08:06:54 -070011527};
11528
11529static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11530 int pipe)
11531{
11532 struct intel_plane *primary;
11533 const uint32_t *intel_primary_formats;
11534 int num_formats;
11535
11536 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11537 if (primary == NULL)
11538 return NULL;
11539
11540 primary->can_scale = false;
11541 primary->max_downscale = 1;
11542 primary->pipe = pipe;
11543 primary->plane = pipe;
11544 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11545 primary->plane = !pipe;
11546
11547 if (INTEL_INFO(dev)->gen <= 3) {
11548 intel_primary_formats = intel_primary_formats_gen2;
11549 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11550 } else {
11551 intel_primary_formats = intel_primary_formats_gen4;
11552 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11553 }
11554
11555 drm_universal_plane_init(dev, &primary->base, 0,
11556 &intel_primary_plane_funcs,
11557 intel_primary_formats, num_formats,
11558 DRM_PLANE_TYPE_PRIMARY);
11559 return &primary->base;
11560}
11561
Matt Roper3d7d6512014-06-10 08:28:13 -070011562static int
11563intel_cursor_plane_disable(struct drm_plane *plane)
11564{
11565 if (!plane->fb)
11566 return 0;
11567
11568 BUG_ON(!plane->crtc);
11569
11570 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11571}
11572
11573static int
11574intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11575 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11576 unsigned int crtc_w, unsigned int crtc_h,
11577 uint32_t src_x, uint32_t src_y,
11578 uint32_t src_w, uint32_t src_h)
11579{
11580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11581 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11582 struct drm_i915_gem_object *obj = intel_fb->obj;
11583 struct drm_rect dest = {
11584 /* integer pixels */
11585 .x1 = crtc_x,
11586 .y1 = crtc_y,
11587 .x2 = crtc_x + crtc_w,
11588 .y2 = crtc_y + crtc_h,
11589 };
11590 struct drm_rect src = {
11591 /* 16.16 fixed point */
11592 .x1 = src_x,
11593 .y1 = src_y,
11594 .x2 = src_x + src_w,
11595 .y2 = src_y + src_h,
11596 };
11597 const struct drm_rect clip = {
11598 /* integer pixels */
11599 .x2 = intel_crtc->config.pipe_src_w,
11600 .y2 = intel_crtc->config.pipe_src_h,
11601 };
11602 bool visible;
11603 int ret;
11604
11605 ret = drm_plane_helper_check_update(plane, crtc, fb,
11606 &src, &dest, &clip,
11607 DRM_PLANE_HELPER_NO_SCALING,
11608 DRM_PLANE_HELPER_NO_SCALING,
11609 true, true, &visible);
11610 if (ret)
11611 return ret;
11612
11613 crtc->cursor_x = crtc_x;
11614 crtc->cursor_y = crtc_y;
11615 if (fb != crtc->cursor->fb) {
11616 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11617 } else {
11618 intel_crtc_update_cursor(crtc, visible);
11619 return 0;
11620 }
11621}
11622static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11623 .update_plane = intel_cursor_plane_update,
11624 .disable_plane = intel_cursor_plane_disable,
11625 .destroy = intel_plane_destroy,
11626};
11627
11628static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11629 int pipe)
11630{
11631 struct intel_plane *cursor;
11632
11633 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11634 if (cursor == NULL)
11635 return NULL;
11636
11637 cursor->can_scale = false;
11638 cursor->max_downscale = 1;
11639 cursor->pipe = pipe;
11640 cursor->plane = pipe;
11641
11642 drm_universal_plane_init(dev, &cursor->base, 0,
11643 &intel_cursor_plane_funcs,
11644 intel_cursor_formats,
11645 ARRAY_SIZE(intel_cursor_formats),
11646 DRM_PLANE_TYPE_CURSOR);
11647 return &cursor->base;
11648}
11649
Hannes Ederb358d0a2008-12-18 21:18:47 +010011650static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080011651{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011652 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080011653 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070011654 struct drm_plane *primary = NULL;
11655 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070011656 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011657
Daniel Vetter955382f2013-09-19 14:05:45 +020011658 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080011659 if (intel_crtc == NULL)
11660 return;
11661
Matt Roper465c1202014-05-29 08:06:54 -070011662 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011663 if (!primary)
11664 goto fail;
11665
11666 cursor = intel_cursor_plane_create(dev, pipe);
11667 if (!cursor)
11668 goto fail;
11669
Matt Roper465c1202014-05-29 08:06:54 -070011670 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070011671 cursor, &intel_crtc_funcs);
11672 if (ret)
11673 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011674
11675 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080011676 for (i = 0; i < 256; i++) {
11677 intel_crtc->lut_r[i] = i;
11678 intel_crtc->lut_g[i] = i;
11679 intel_crtc->lut_b[i] = i;
11680 }
11681
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011682 /*
11683 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020011684 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011685 */
Jesse Barnes80824002009-09-10 15:28:06 -070011686 intel_crtc->pipe = pipe;
11687 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010011688 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080011689 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010011690 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070011691 }
11692
Chris Wilson4b0e3332014-05-30 16:35:26 +030011693 intel_crtc->cursor_base = ~0;
11694 intel_crtc->cursor_cntl = ~0;
11695
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030011696 init_waitqueue_head(&intel_crtc->vbl_wait);
11697
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080011698 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
11699 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
11700 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
11701 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
11702
Jesse Barnes79e53942008-11-07 14:24:08 -080011703 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020011704
11705 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011706 return;
11707
11708fail:
11709 if (primary)
11710 drm_plane_cleanup(primary);
11711 if (cursor)
11712 drm_plane_cleanup(cursor);
11713 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080011714}
11715
Jesse Barnes752aa882013-10-31 18:55:49 +020011716enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
11717{
11718 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011719 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020011720
Rob Clark51fd3712013-11-19 12:10:12 -050011721 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020011722
11723 if (!encoder)
11724 return INVALID_PIPE;
11725
11726 return to_intel_crtc(encoder->crtc)->pipe;
11727}
11728
Carl Worth08d7b3d2009-04-29 14:43:54 -070011729int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000011730 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070011731{
Carl Worth08d7b3d2009-04-29 14:43:54 -070011732 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020011733 struct drm_mode_object *drmmode_obj;
11734 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011735
Daniel Vetter1cff8f62012-04-24 09:55:08 +020011736 if (!drm_core_check_feature(dev, DRIVER_MODESET))
11737 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011738
Daniel Vetterc05422d2009-08-11 16:05:30 +020011739 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
11740 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070011741
Daniel Vetterc05422d2009-08-11 16:05:30 +020011742 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070011743 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030011744 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011745 }
11746
Daniel Vetterc05422d2009-08-11 16:05:30 +020011747 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
11748 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011749
Daniel Vetterc05422d2009-08-11 16:05:30 +020011750 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011751}
11752
Daniel Vetter66a92782012-07-12 20:08:18 +020011753static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080011754{
Daniel Vetter66a92782012-07-12 20:08:18 +020011755 struct drm_device *dev = encoder->base.dev;
11756 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011757 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011758 int entry = 0;
11759
Daniel Vetter66a92782012-07-12 20:08:18 +020011760 list_for_each_entry(source_encoder,
11761 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011762 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020011763 index_mask |= (1 << entry);
11764
Jesse Barnes79e53942008-11-07 14:24:08 -080011765 entry++;
11766 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010011767
Jesse Barnes79e53942008-11-07 14:24:08 -080011768 return index_mask;
11769}
11770
Chris Wilson4d302442010-12-14 19:21:29 +000011771static bool has_edp_a(struct drm_device *dev)
11772{
11773 struct drm_i915_private *dev_priv = dev->dev_private;
11774
11775 if (!IS_MOBILE(dev))
11776 return false;
11777
11778 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
11779 return false;
11780
Damien Lespiaue3589902014-02-07 19:12:50 +000011781 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000011782 return false;
11783
11784 return true;
11785}
11786
Damien Lespiauba0fbca2014-01-08 14:18:23 +000011787const char *intel_output_name(int output)
11788{
11789 static const char *names[] = {
11790 [INTEL_OUTPUT_UNUSED] = "Unused",
11791 [INTEL_OUTPUT_ANALOG] = "Analog",
11792 [INTEL_OUTPUT_DVO] = "DVO",
11793 [INTEL_OUTPUT_SDVO] = "SDVO",
11794 [INTEL_OUTPUT_LVDS] = "LVDS",
11795 [INTEL_OUTPUT_TVOUT] = "TV",
11796 [INTEL_OUTPUT_HDMI] = "HDMI",
11797 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
11798 [INTEL_OUTPUT_EDP] = "eDP",
11799 [INTEL_OUTPUT_DSI] = "DSI",
11800 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
11801 };
11802
11803 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
11804 return "Invalid";
11805
11806 return names[output];
11807}
11808
Jesse Barnes79e53942008-11-07 14:24:08 -080011809static void intel_setup_outputs(struct drm_device *dev)
11810{
Eric Anholt725e30a2009-01-22 13:01:02 -080011811 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011812 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011813 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011814
Daniel Vetterc9093352013-06-06 22:22:47 +020011815 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011816
Jesse Barnes27da3bd2014-04-04 16:12:07 -070011817 if (!IS_ULT(dev) && !IS_CHERRYVIEW(dev) && dev_priv->vbt.int_crt_support)
Paulo Zanoni79935fc2012-11-20 13:27:40 -020011818 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011819
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011820 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030011821 int found;
11822
11823 /* Haswell uses DDI functions to detect digital outputs */
11824 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
11825 /* DDI A only supports eDP */
11826 if (found)
11827 intel_ddi_init(dev, PORT_A);
11828
11829 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
11830 * register */
11831 found = I915_READ(SFUSE_STRAP);
11832
11833 if (found & SFUSE_STRAP_DDIB_DETECTED)
11834 intel_ddi_init(dev, PORT_B);
11835 if (found & SFUSE_STRAP_DDIC_DETECTED)
11836 intel_ddi_init(dev, PORT_C);
11837 if (found & SFUSE_STRAP_DDID_DETECTED)
11838 intel_ddi_init(dev, PORT_D);
11839 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011840 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011841 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020011842
11843 if (has_edp_a(dev))
11844 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011845
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011846 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080011847 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010011848 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011849 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011850 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011851 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011852 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011853 }
11854
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011855 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011856 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011857
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011858 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011859 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011860
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011861 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011862 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011863
Daniel Vetter270b3042012-10-27 15:52:05 +020011864 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011865 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070011866 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030011867 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
11868 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
11869 PORT_B);
11870 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
11871 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
11872 }
11873
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011874 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
11875 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
11876 PORT_C);
11877 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011878 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011879 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053011880
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030011881 if (IS_CHERRYVIEW(dev)) {
11882 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
11883 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
11884 PORT_D);
11885 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
11886 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
11887 }
11888 }
11889
Jani Nikula3cfca972013-08-27 15:12:26 +030011890 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080011891 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011892 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080011893
Paulo Zanonie2debe92013-02-18 19:00:27 -030011894 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011895 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011896 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011897 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
11898 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011899 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011900 }
Ma Ling27185ae2009-08-24 13:50:23 +080011901
Imre Deake7281ea2013-05-08 13:14:08 +030011902 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011903 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080011904 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011905
11906 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011907
Paulo Zanonie2debe92013-02-18 19:00:27 -030011908 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011909 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011910 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011911 }
Ma Ling27185ae2009-08-24 13:50:23 +080011912
Paulo Zanonie2debe92013-02-18 19:00:27 -030011913 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011914
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011915 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
11916 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011917 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011918 }
Imre Deake7281ea2013-05-08 13:14:08 +030011919 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011920 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080011921 }
Ma Ling27185ae2009-08-24 13:50:23 +080011922
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011923 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030011924 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011925 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070011926 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011927 intel_dvo_init(dev);
11928
Zhenyu Wang103a1962009-11-27 11:44:36 +080011929 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011930 intel_tv_init(dev);
11931
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070011932 intel_edp_psr_init(dev);
11933
Chris Wilson4ef69c72010-09-09 15:14:28 +010011934 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11935 encoder->base.possible_crtcs = encoder->crtc_mask;
11936 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020011937 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080011938 }
Chris Wilson47356eb2011-01-11 17:06:04 +000011939
Paulo Zanonidde86e22012-12-01 12:04:25 -020011940 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020011941
11942 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011943}
11944
11945static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
11946{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030011947 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080011948 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080011949
Daniel Vetteref2d6332014-02-10 18:00:38 +010011950 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030011951 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010011952 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030011953 drm_gem_object_unreference(&intel_fb->obj->base);
11954 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011955 kfree(intel_fb);
11956}
11957
11958static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000011959 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080011960 unsigned int *handle)
11961{
11962 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011963 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080011964
Chris Wilson05394f32010-11-08 19:18:58 +000011965 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080011966}
11967
11968static const struct drm_framebuffer_funcs intel_fb_funcs = {
11969 .destroy = intel_user_framebuffer_destroy,
11970 .create_handle = intel_user_framebuffer_create_handle,
11971};
11972
Daniel Vetterb5ea6422014-03-02 21:18:00 +010011973static int intel_framebuffer_init(struct drm_device *dev,
11974 struct intel_framebuffer *intel_fb,
11975 struct drm_mode_fb_cmd2 *mode_cmd,
11976 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080011977{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080011978 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010011979 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080011980 int ret;
11981
Daniel Vetterdd4916c2013-10-09 21:23:51 +020011982 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
11983
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011984 if (obj->tiling_mode == I915_TILING_Y) {
11985 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010011986 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011987 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011988
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011989 if (mode_cmd->pitches[0] & 63) {
11990 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
11991 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010011992 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011993 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011994
Chris Wilsona35cdaa2013-06-25 17:26:45 +010011995 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
11996 pitch_limit = 32*1024;
11997 } else if (INTEL_INFO(dev)->gen >= 4) {
11998 if (obj->tiling_mode)
11999 pitch_limit = 16*1024;
12000 else
12001 pitch_limit = 32*1024;
12002 } else if (INTEL_INFO(dev)->gen >= 3) {
12003 if (obj->tiling_mode)
12004 pitch_limit = 8*1024;
12005 else
12006 pitch_limit = 16*1024;
12007 } else
12008 /* XXX DSPC is limited to 4k tiled */
12009 pitch_limit = 8*1024;
12010
12011 if (mode_cmd->pitches[0] > pitch_limit) {
12012 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12013 obj->tiling_mode ? "tiled" : "linear",
12014 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012015 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012016 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012017
12018 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012019 mode_cmd->pitches[0] != obj->stride) {
12020 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12021 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012022 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012023 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012024
Ville Syrjälä57779d02012-10-31 17:50:14 +020012025 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012026 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012027 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012028 case DRM_FORMAT_RGB565:
12029 case DRM_FORMAT_XRGB8888:
12030 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012031 break;
12032 case DRM_FORMAT_XRGB1555:
12033 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012034 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012035 DRM_DEBUG("unsupported pixel format: %s\n",
12036 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012037 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012038 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012039 break;
12040 case DRM_FORMAT_XBGR8888:
12041 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012042 case DRM_FORMAT_XRGB2101010:
12043 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012044 case DRM_FORMAT_XBGR2101010:
12045 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012046 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012047 DRM_DEBUG("unsupported pixel format: %s\n",
12048 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012049 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012050 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012051 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012052 case DRM_FORMAT_YUYV:
12053 case DRM_FORMAT_UYVY:
12054 case DRM_FORMAT_YVYU:
12055 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012056 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012057 DRM_DEBUG("unsupported pixel format: %s\n",
12058 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012059 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012060 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012061 break;
12062 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012063 DRM_DEBUG("unsupported pixel format: %s\n",
12064 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012065 return -EINVAL;
12066 }
12067
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012068 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12069 if (mode_cmd->offsets[0] != 0)
12070 return -EINVAL;
12071
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012072 aligned_height = intel_align_height(dev, mode_cmd->height,
12073 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012074 /* FIXME drm helper for size checks (especially planar formats)? */
12075 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12076 return -EINVAL;
12077
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012078 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12079 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012080 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012081
Jesse Barnes79e53942008-11-07 14:24:08 -080012082 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12083 if (ret) {
12084 DRM_ERROR("framebuffer init failed %d\n", ret);
12085 return ret;
12086 }
12087
Jesse Barnes79e53942008-11-07 14:24:08 -080012088 return 0;
12089}
12090
Jesse Barnes79e53942008-11-07 14:24:08 -080012091static struct drm_framebuffer *
12092intel_user_framebuffer_create(struct drm_device *dev,
12093 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012094 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012095{
Chris Wilson05394f32010-11-08 19:18:58 +000012096 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012097
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012098 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12099 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012100 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012101 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012102
Chris Wilsond2dff872011-04-19 08:36:26 +010012103 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012104}
12105
Daniel Vetter4520f532013-10-09 09:18:51 +020012106#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012107static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012108{
12109}
12110#endif
12111
Jesse Barnes79e53942008-11-07 14:24:08 -080012112static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012113 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012114 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012115};
12116
Jesse Barnese70236a2009-09-21 10:42:27 -070012117/* Set up chip specific display functions */
12118static void intel_init_display(struct drm_device *dev)
12119{
12120 struct drm_i915_private *dev_priv = dev->dev_private;
12121
Daniel Vetteree9300b2013-06-03 22:40:22 +020012122 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12123 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012124 else if (IS_CHERRYVIEW(dev))
12125 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012126 else if (IS_VALLEYVIEW(dev))
12127 dev_priv->display.find_dpll = vlv_find_best_dpll;
12128 else if (IS_PINEVIEW(dev))
12129 dev_priv->display.find_dpll = pnv_find_best_dpll;
12130 else
12131 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12132
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012133 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012134 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012135 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012136 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012137 dev_priv->display.crtc_enable = haswell_crtc_enable;
12138 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030012139 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012140 dev_priv->display.update_primary_plane =
12141 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012142 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012143 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012144 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012145 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012146 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12147 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012148 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012149 dev_priv->display.update_primary_plane =
12150 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012151 } else if (IS_VALLEYVIEW(dev)) {
12152 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012153 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012154 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12155 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12156 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12157 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012158 dev_priv->display.update_primary_plane =
12159 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012160 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012161 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012162 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012163 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012164 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12165 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012166 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012167 dev_priv->display.update_primary_plane =
12168 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012169 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012170
Jesse Barnese70236a2009-09-21 10:42:27 -070012171 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012172 if (IS_VALLEYVIEW(dev))
12173 dev_priv->display.get_display_clock_speed =
12174 valleyview_get_display_clock_speed;
12175 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012176 dev_priv->display.get_display_clock_speed =
12177 i945_get_display_clock_speed;
12178 else if (IS_I915G(dev))
12179 dev_priv->display.get_display_clock_speed =
12180 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012181 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012182 dev_priv->display.get_display_clock_speed =
12183 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012184 else if (IS_PINEVIEW(dev))
12185 dev_priv->display.get_display_clock_speed =
12186 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012187 else if (IS_I915GM(dev))
12188 dev_priv->display.get_display_clock_speed =
12189 i915gm_get_display_clock_speed;
12190 else if (IS_I865G(dev))
12191 dev_priv->display.get_display_clock_speed =
12192 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012193 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012194 dev_priv->display.get_display_clock_speed =
12195 i855_get_display_clock_speed;
12196 else /* 852, 830 */
12197 dev_priv->display.get_display_clock_speed =
12198 i830_get_display_clock_speed;
12199
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080012200 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010012201 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012202 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012203 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080012204 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012205 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012206 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030012207 dev_priv->display.modeset_global_resources =
12208 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070012209 } else if (IS_IVYBRIDGE(dev)) {
12210 /* FIXME: detect B0+ stepping and use auto training */
12211 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012212 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020012213 dev_priv->display.modeset_global_resources =
12214 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012215 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030012216 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080012217 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020012218 dev_priv->display.modeset_global_resources =
12219 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020012220 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070012221 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080012222 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012223 } else if (IS_VALLEYVIEW(dev)) {
12224 dev_priv->display.modeset_global_resources =
12225 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040012226 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070012227 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012228
12229 /* Default just returns -ENODEV to indicate unsupported */
12230 dev_priv->display.queue_flip = intel_default_queue_flip;
12231
12232 switch (INTEL_INFO(dev)->gen) {
12233 case 2:
12234 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12235 break;
12236
12237 case 3:
12238 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12239 break;
12240
12241 case 4:
12242 case 5:
12243 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12244 break;
12245
12246 case 6:
12247 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12248 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012249 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012250 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012251 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12252 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012253 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012254
12255 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012256}
12257
Jesse Barnesb690e962010-07-19 13:53:12 -070012258/*
12259 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12260 * resume, or other times. This quirk makes sure that's the case for
12261 * affected systems.
12262 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012263static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012264{
12265 struct drm_i915_private *dev_priv = dev->dev_private;
12266
12267 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012268 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012269}
12270
Keith Packard435793d2011-07-12 14:56:22 -070012271/*
12272 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12273 */
12274static void quirk_ssc_force_disable(struct drm_device *dev)
12275{
12276 struct drm_i915_private *dev_priv = dev->dev_private;
12277 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012278 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012279}
12280
Carsten Emde4dca20e2012-03-15 15:56:26 +010012281/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012282 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12283 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012284 */
12285static void quirk_invert_brightness(struct drm_device *dev)
12286{
12287 struct drm_i915_private *dev_priv = dev->dev_private;
12288 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012289 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012290}
12291
12292struct intel_quirk {
12293 int device;
12294 int subsystem_vendor;
12295 int subsystem_device;
12296 void (*hook)(struct drm_device *dev);
12297};
12298
Egbert Eich5f85f172012-10-14 15:46:38 +020012299/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12300struct intel_dmi_quirk {
12301 void (*hook)(struct drm_device *dev);
12302 const struct dmi_system_id (*dmi_id_list)[];
12303};
12304
12305static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12306{
12307 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12308 return 1;
12309}
12310
12311static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12312 {
12313 .dmi_id_list = &(const struct dmi_system_id[]) {
12314 {
12315 .callback = intel_dmi_reverse_brightness,
12316 .ident = "NCR Corporation",
12317 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12318 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12319 },
12320 },
12321 { } /* terminating entry */
12322 },
12323 .hook = quirk_invert_brightness,
12324 },
12325};
12326
Ben Widawskyc43b5632012-04-16 14:07:40 -070012327static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012328 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012329 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012330
Jesse Barnesb690e962010-07-19 13:53:12 -070012331 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12332 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12333
Jesse Barnesb690e962010-07-19 13:53:12 -070012334 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12335 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12336
Keith Packard435793d2011-07-12 14:56:22 -070012337 /* Lenovo U160 cannot use SSC on LVDS */
12338 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012339
12340 /* Sony Vaio Y cannot use SSC on LVDS */
12341 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012342
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012343 /* Acer Aspire 5734Z must invert backlight brightness */
12344 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12345
12346 /* Acer/eMachines G725 */
12347 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12348
12349 /* Acer/eMachines e725 */
12350 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12351
12352 /* Acer/Packard Bell NCL20 */
12353 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12354
12355 /* Acer Aspire 4736Z */
12356 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012357
12358 /* Acer Aspire 5336 */
12359 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070012360};
12361
12362static void intel_init_quirks(struct drm_device *dev)
12363{
12364 struct pci_dev *d = dev->pdev;
12365 int i;
12366
12367 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12368 struct intel_quirk *q = &intel_quirks[i];
12369
12370 if (d->device == q->device &&
12371 (d->subsystem_vendor == q->subsystem_vendor ||
12372 q->subsystem_vendor == PCI_ANY_ID) &&
12373 (d->subsystem_device == q->subsystem_device ||
12374 q->subsystem_device == PCI_ANY_ID))
12375 q->hook(dev);
12376 }
Egbert Eich5f85f172012-10-14 15:46:38 +020012377 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12378 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12379 intel_dmi_quirks[i].hook(dev);
12380 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012381}
12382
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012383/* Disable the VGA plane that we never use */
12384static void i915_disable_vga(struct drm_device *dev)
12385{
12386 struct drm_i915_private *dev_priv = dev->dev_private;
12387 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012388 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012389
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012390 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012391 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012392 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012393 sr1 = inb(VGA_SR_DATA);
12394 outb(sr1 | 1<<5, VGA_SR_DATA);
12395 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12396 udelay(300);
12397
12398 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
12399 POSTING_READ(vga_reg);
12400}
12401
Daniel Vetterf8175862012-04-10 15:50:11 +020012402void intel_modeset_init_hw(struct drm_device *dev)
12403{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012404 intel_prepare_ddi(dev);
12405
Daniel Vetterf8175862012-04-10 15:50:11 +020012406 intel_init_clock_gating(dev);
12407
Jesse Barnes5382f5f352013-12-16 16:34:24 -080012408 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070012409
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012410 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012411}
12412
Imre Deak7d708ee2013-04-17 14:04:50 +030012413void intel_modeset_suspend_hw(struct drm_device *dev)
12414{
12415 intel_suspend_hw(dev);
12416}
12417
Jesse Barnes79e53942008-11-07 14:24:08 -080012418void intel_modeset_init(struct drm_device *dev)
12419{
Jesse Barnes652c3932009-08-17 13:31:43 -070012420 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012421 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012422 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012423 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012424
12425 drm_mode_config_init(dev);
12426
12427 dev->mode_config.min_width = 0;
12428 dev->mode_config.min_height = 0;
12429
Dave Airlie019d96c2011-09-29 16:20:42 +010012430 dev->mode_config.preferred_depth = 24;
12431 dev->mode_config.prefer_shadow = 1;
12432
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012433 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012434
Jesse Barnesb690e962010-07-19 13:53:12 -070012435 intel_init_quirks(dev);
12436
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012437 intel_init_pm(dev);
12438
Ben Widawskye3c74752013-04-05 13:12:39 -070012439 if (INTEL_INFO(dev)->num_pipes == 0)
12440 return;
12441
Jesse Barnese70236a2009-09-21 10:42:27 -070012442 intel_init_display(dev);
12443
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012444 if (IS_GEN2(dev)) {
12445 dev->mode_config.max_width = 2048;
12446 dev->mode_config.max_height = 2048;
12447 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012448 dev->mode_config.max_width = 4096;
12449 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012450 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012451 dev->mode_config.max_width = 8192;
12452 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012453 }
Damien Lespiau068be562014-03-28 14:17:49 +000012454
12455 if (IS_GEN2(dev)) {
12456 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12457 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12458 } else {
12459 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12460 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12461 }
12462
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012463 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012464
Zhao Yakui28c97732009-10-09 11:39:41 +080012465 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012466 INTEL_INFO(dev)->num_pipes,
12467 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012468
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012469 for_each_pipe(pipe) {
12470 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012471 for_each_sprite(pipe, sprite) {
12472 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012473 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012474 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012475 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012476 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012477 }
12478
Jesse Barnesf42bb702013-12-16 16:34:23 -080012479 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080012480 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080012481
Paulo Zanoni79f689a2012-10-05 12:05:52 -030012482 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012483 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012484
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012485 /* Just disable it once at startup */
12486 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012487 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012488
12489 /* Just in case the BIOS is doing something questionable. */
12490 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012491
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012492 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012493 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012494 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012495
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012496 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012497 if (!crtc->active)
12498 continue;
12499
Jesse Barnes46f297f2014-03-07 08:57:48 -080012500 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012501 * Note that reserving the BIOS fb up front prevents us
12502 * from stuffing other stolen allocations like the ring
12503 * on top. This prevents some ugliness at boot time, and
12504 * can even allow for smooth boot transitions if the BIOS
12505 * fb is large enough for the active pipe configuration.
12506 */
12507 if (dev_priv->display.get_plane_config) {
12508 dev_priv->display.get_plane_config(crtc,
12509 &crtc->plane_config);
12510 /*
12511 * If the fb is shared between multiple heads, we'll
12512 * just get the first one.
12513 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080012514 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012515 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080012516 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010012517}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080012518
Daniel Vetter7fad7982012-07-04 17:51:47 +020012519static void intel_enable_pipe_a(struct drm_device *dev)
12520{
12521 struct intel_connector *connector;
12522 struct drm_connector *crt = NULL;
12523 struct intel_load_detect_pipe load_detect_temp;
Rob Clark51fd3712013-11-19 12:10:12 -050012524 struct drm_modeset_acquire_ctx ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020012525
12526 /* We can't just switch on the pipe A, we need to set things up with a
12527 * proper mode and output configuration. As a gross hack, enable pipe A
12528 * by enabling the load detect pipe once. */
12529 list_for_each_entry(connector,
12530 &dev->mode_config.connector_list,
12531 base.head) {
12532 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12533 crt = &connector->base;
12534 break;
12535 }
12536 }
12537
12538 if (!crt)
12539 return;
12540
Rob Clark51fd3712013-11-19 12:10:12 -050012541 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, &ctx))
12542 intel_release_load_detect_pipe(crt, &load_detect_temp, &ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020012543
12544
12545}
12546
Daniel Vetterfa555832012-10-10 23:14:00 +020012547static bool
12548intel_check_plane_mapping(struct intel_crtc *crtc)
12549{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012550 struct drm_device *dev = crtc->base.dev;
12551 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012552 u32 reg, val;
12553
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012554 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020012555 return true;
12556
12557 reg = DSPCNTR(!crtc->plane);
12558 val = I915_READ(reg);
12559
12560 if ((val & DISPLAY_PLANE_ENABLE) &&
12561 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12562 return false;
12563
12564 return true;
12565}
12566
Daniel Vetter24929352012-07-02 20:28:59 +020012567static void intel_sanitize_crtc(struct intel_crtc *crtc)
12568{
12569 struct drm_device *dev = crtc->base.dev;
12570 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012571 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020012572
Daniel Vetter24929352012-07-02 20:28:59 +020012573 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020012574 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012575 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12576
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012577 /* restore vblank interrupts to correct state */
12578 if (crtc->active)
12579 drm_vblank_on(dev, crtc->pipe);
12580 else
12581 drm_vblank_off(dev, crtc->pipe);
12582
Daniel Vetter24929352012-07-02 20:28:59 +020012583 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020012584 * disable the crtc (and hence change the state) if it is wrong. Note
12585 * that gen4+ has a fixed plane -> pipe mapping. */
12586 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020012587 struct intel_connector *connector;
12588 bool plane;
12589
Daniel Vetter24929352012-07-02 20:28:59 +020012590 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12591 crtc->base.base.id);
12592
12593 /* Pipe has the wrong plane attached and the plane is active.
12594 * Temporarily change the plane mapping and disable everything
12595 * ... */
12596 plane = crtc->plane;
12597 crtc->plane = !plane;
12598 dev_priv->display.crtc_disable(&crtc->base);
12599 crtc->plane = plane;
12600
12601 /* ... and break all links. */
12602 list_for_each_entry(connector, &dev->mode_config.connector_list,
12603 base.head) {
12604 if (connector->encoder->base.crtc != &crtc->base)
12605 continue;
12606
Egbert Eich7f1950f2014-04-25 10:56:22 +020012607 connector->base.dpms = DRM_MODE_DPMS_OFF;
12608 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012609 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012610 /* multiple connectors may have the same encoder:
12611 * handle them and break crtc link separately */
12612 list_for_each_entry(connector, &dev->mode_config.connector_list,
12613 base.head)
12614 if (connector->encoder->base.crtc == &crtc->base) {
12615 connector->encoder->base.crtc = NULL;
12616 connector->encoder->connectors_active = false;
12617 }
Daniel Vetter24929352012-07-02 20:28:59 +020012618
12619 WARN_ON(crtc->active);
12620 crtc->base.enabled = false;
12621 }
Daniel Vetter24929352012-07-02 20:28:59 +020012622
Daniel Vetter7fad7982012-07-04 17:51:47 +020012623 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
12624 crtc->pipe == PIPE_A && !crtc->active) {
12625 /* BIOS forgot to enable pipe A, this mostly happens after
12626 * resume. Force-enable the pipe to fix this, the update_dpms
12627 * call below we restore the pipe to the right state, but leave
12628 * the required bits on. */
12629 intel_enable_pipe_a(dev);
12630 }
12631
Daniel Vetter24929352012-07-02 20:28:59 +020012632 /* Adjust the state of the output pipe according to whether we
12633 * have active connectors/encoders. */
12634 intel_crtc_update_dpms(&crtc->base);
12635
12636 if (crtc->active != crtc->base.enabled) {
12637 struct intel_encoder *encoder;
12638
12639 /* This can happen either due to bugs in the get_hw_state
12640 * functions or because the pipe is force-enabled due to the
12641 * pipe A quirk. */
12642 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
12643 crtc->base.base.id,
12644 crtc->base.enabled ? "enabled" : "disabled",
12645 crtc->active ? "enabled" : "disabled");
12646
12647 crtc->base.enabled = crtc->active;
12648
12649 /* Because we only establish the connector -> encoder ->
12650 * crtc links if something is active, this means the
12651 * crtc is now deactivated. Break the links. connector
12652 * -> encoder links are only establish when things are
12653 * actually up, hence no need to break them. */
12654 WARN_ON(crtc->active);
12655
12656 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
12657 WARN_ON(encoder->connectors_active);
12658 encoder->base.crtc = NULL;
12659 }
12660 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012661
12662 if (crtc->active || IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen < 5) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010012663 /*
12664 * We start out with underrun reporting disabled to avoid races.
12665 * For correct bookkeeping mark this on active crtcs.
12666 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012667 * Also on gmch platforms we dont have any hardware bits to
12668 * disable the underrun reporting. Which means we need to start
12669 * out with underrun reporting disabled also on inactive pipes,
12670 * since otherwise we'll complain about the garbage we read when
12671 * e.g. coming up after runtime pm.
12672 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010012673 * No protection against concurrent access is required - at
12674 * worst a fifo underrun happens which also sets this to false.
12675 */
12676 crtc->cpu_fifo_underrun_disabled = true;
12677 crtc->pch_fifo_underrun_disabled = true;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012678
12679 update_scanline_offset(crtc);
Daniel Vetter4cc31482014-03-24 00:01:41 +010012680 }
Daniel Vetter24929352012-07-02 20:28:59 +020012681}
12682
12683static void intel_sanitize_encoder(struct intel_encoder *encoder)
12684{
12685 struct intel_connector *connector;
12686 struct drm_device *dev = encoder->base.dev;
12687
12688 /* We need to check both for a crtc link (meaning that the
12689 * encoder is active and trying to read from a pipe) and the
12690 * pipe itself being active. */
12691 bool has_active_crtc = encoder->base.crtc &&
12692 to_intel_crtc(encoder->base.crtc)->active;
12693
12694 if (encoder->connectors_active && !has_active_crtc) {
12695 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
12696 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012697 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012698
12699 /* Connector is active, but has no active pipe. This is
12700 * fallout from our resume register restoring. Disable
12701 * the encoder manually again. */
12702 if (encoder->base.crtc) {
12703 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
12704 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012705 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012706 encoder->disable(encoder);
12707 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012708 encoder->base.crtc = NULL;
12709 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020012710
12711 /* Inconsistent output/port/pipe state happens presumably due to
12712 * a bug in one of the get_hw_state functions. Or someplace else
12713 * in our code, like the register restore mess on resume. Clamp
12714 * things to off as a safer default. */
12715 list_for_each_entry(connector,
12716 &dev->mode_config.connector_list,
12717 base.head) {
12718 if (connector->encoder != encoder)
12719 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020012720 connector->base.dpms = DRM_MODE_DPMS_OFF;
12721 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012722 }
12723 }
12724 /* Enabled encoders without active connectors will be fixed in
12725 * the crtc fixup. */
12726}
12727
Imre Deak04098752014-02-18 00:02:16 +020012728void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012729{
12730 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012731 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012732
Imre Deak04098752014-02-18 00:02:16 +020012733 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
12734 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
12735 i915_disable_vga(dev);
12736 }
12737}
12738
12739void i915_redisable_vga(struct drm_device *dev)
12740{
12741 struct drm_i915_private *dev_priv = dev->dev_private;
12742
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012743 /* This function can be called both from intel_modeset_setup_hw_state or
12744 * at a very early point in our resume sequence, where the power well
12745 * structures are not yet restored. Since this function is at a very
12746 * paranoid "someone might have enabled VGA while we were not looking"
12747 * level, just check if the power well is enabled instead of trying to
12748 * follow the "don't touch the power well if we don't need it" policy
12749 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020012750 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012751 return;
12752
Imre Deak04098752014-02-18 00:02:16 +020012753 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012754}
12755
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012756static bool primary_get_hw_state(struct intel_crtc *crtc)
12757{
12758 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
12759
12760 if (!crtc->active)
12761 return false;
12762
12763 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
12764}
12765
Daniel Vetter30e984d2013-06-05 13:34:17 +020012766static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020012767{
12768 struct drm_i915_private *dev_priv = dev->dev_private;
12769 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020012770 struct intel_crtc *crtc;
12771 struct intel_encoder *encoder;
12772 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020012773 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020012774
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012775 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010012776 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020012777
Daniel Vetter99535992014-04-13 12:00:33 +020012778 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
12779
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012780 crtc->active = dev_priv->display.get_pipe_config(crtc,
12781 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012782
12783 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012784 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020012785
12786 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
12787 crtc->base.base.id,
12788 crtc->active ? "enabled" : "disabled");
12789 }
12790
Daniel Vetter53589012013-06-05 13:34:16 +020012791 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012792 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030012793 intel_ddi_setup_hw_pll_state(dev);
12794
Daniel Vetter53589012013-06-05 13:34:16 +020012795 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12796 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12797
12798 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
12799 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012800 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020012801 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12802 pll->active++;
12803 }
12804 pll->refcount = pll->active;
12805
Daniel Vetter35c95372013-07-17 06:55:04 +020012806 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
12807 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020012808 }
12809
Daniel Vetter24929352012-07-02 20:28:59 +020012810 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12811 base.head) {
12812 pipe = 0;
12813
12814 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012815 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12816 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012817 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012818 } else {
12819 encoder->base.crtc = NULL;
12820 }
12821
12822 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012823 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020012824 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012825 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020012826 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012827 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020012828 }
12829
12830 list_for_each_entry(connector, &dev->mode_config.connector_list,
12831 base.head) {
12832 if (connector->get_hw_state(connector)) {
12833 connector->base.dpms = DRM_MODE_DPMS_ON;
12834 connector->encoder->connectors_active = true;
12835 connector->base.encoder = &connector->encoder->base;
12836 } else {
12837 connector->base.dpms = DRM_MODE_DPMS_OFF;
12838 connector->base.encoder = NULL;
12839 }
12840 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
12841 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012842 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020012843 connector->base.encoder ? "enabled" : "disabled");
12844 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020012845}
12846
12847/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
12848 * and i915 state tracking structures. */
12849void intel_modeset_setup_hw_state(struct drm_device *dev,
12850 bool force_restore)
12851{
12852 struct drm_i915_private *dev_priv = dev->dev_private;
12853 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012854 struct intel_crtc *crtc;
12855 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020012856 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012857
12858 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020012859
Jesse Barnesbabea612013-06-26 18:57:38 +030012860 /*
12861 * Now that we have the config, copy it to each CRTC struct
12862 * Note that this could go away if we move to using crtc_config
12863 * checking everywhere.
12864 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012865 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020012866 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080012867 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030012868 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
12869 crtc->base.base.id);
12870 drm_mode_debug_printmodeline(&crtc->base.mode);
12871 }
12872 }
12873
Daniel Vetter24929352012-07-02 20:28:59 +020012874 /* HW state is read out, now we need to sanitize this mess. */
12875 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12876 base.head) {
12877 intel_sanitize_encoder(encoder);
12878 }
12879
12880 for_each_pipe(pipe) {
12881 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12882 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012883 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020012884 }
Daniel Vetter9a935852012-07-05 22:34:27 +020012885
Daniel Vetter35c95372013-07-17 06:55:04 +020012886 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12887 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12888
12889 if (!pll->on || pll->active)
12890 continue;
12891
12892 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
12893
12894 pll->disable(dev_priv, pll);
12895 pll->on = false;
12896 }
12897
Ville Syrjälä96f90c52013-12-05 15:51:38 +020012898 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030012899 ilk_wm_get_hw_state(dev);
12900
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012901 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030012902 i915_redisable_vga(dev);
12903
Daniel Vetterf30da182013-04-11 20:22:50 +020012904 /*
12905 * We need to use raw interfaces for restoring state to avoid
12906 * checking (bogus) intermediate states.
12907 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012908 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070012909 struct drm_crtc *crtc =
12910 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020012911
12912 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070012913 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012914 }
12915 } else {
12916 intel_modeset_update_staged_output_state(dev);
12917 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012918
12919 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010012920}
12921
12922void intel_modeset_gem_init(struct drm_device *dev)
12923{
Jesse Barnes484b41d2014-03-07 08:57:55 -080012924 struct drm_crtc *c;
12925 struct intel_framebuffer *fb;
12926
Imre Deakae484342014-03-31 15:10:44 +030012927 mutex_lock(&dev->struct_mutex);
12928 intel_init_gt_powersave(dev);
12929 mutex_unlock(&dev->struct_mutex);
12930
Chris Wilson1833b132012-05-09 11:56:28 +010012931 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020012932
12933 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012934
12935 /*
12936 * Make sure any fbs we allocated at startup are properly
12937 * pinned & fenced. When we do the allocation it's too early
12938 * for this.
12939 */
12940 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010012941 for_each_crtc(dev, c) {
Dave Airlie66e514c2014-04-03 07:51:54 +100012942 if (!c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -080012943 continue;
12944
Dave Airlie66e514c2014-04-03 07:51:54 +100012945 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012946 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
12947 DRM_ERROR("failed to pin boot fb on pipe %d\n",
12948 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100012949 drm_framebuffer_unreference(c->primary->fb);
12950 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080012951 }
12952 }
12953 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012954}
12955
Imre Deak4932e2c2014-02-11 17:12:48 +020012956void intel_connector_unregister(struct intel_connector *intel_connector)
12957{
12958 struct drm_connector *connector = &intel_connector->base;
12959
12960 intel_panel_destroy_backlight(connector);
12961 drm_sysfs_connector_remove(connector);
12962}
12963
Jesse Barnes79e53942008-11-07 14:24:08 -080012964void intel_modeset_cleanup(struct drm_device *dev)
12965{
Jesse Barnes652c3932009-08-17 13:31:43 -070012966 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030012967 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070012968
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012969 /*
12970 * Interrupts and polling as the first thing to avoid creating havoc.
12971 * Too much stuff here (turning of rps, connectors, ...) would
12972 * experience fancy races otherwise.
12973 */
12974 drm_irq_uninstall(dev);
12975 cancel_work_sync(&dev_priv->hotplug_work);
12976 /*
12977 * Due to the hpd irq storm handling the hotplug work can re-arm the
12978 * poll handlers. Hence disable polling after hpd handling is shut down.
12979 */
Keith Packardf87ea762010-10-03 19:36:26 -070012980 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012981
Jesse Barnes652c3932009-08-17 13:31:43 -070012982 mutex_lock(&dev->struct_mutex);
12983
Jesse Barnes723bfd72010-10-07 16:01:13 -070012984 intel_unregister_dsm_handler();
12985
Chris Wilson973d04f2011-07-08 12:22:37 +010012986 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012987
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012988 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000012989
Daniel Vetter930ebb42012-06-29 23:32:16 +020012990 ironlake_teardown_rc6(dev);
12991
Kristian Høgsberg69341a52009-11-11 12:19:17 -050012992 mutex_unlock(&dev->struct_mutex);
12993
Chris Wilson1630fe72011-07-08 12:22:42 +010012994 /* flush any delayed tasks or pending work */
12995 flush_scheduled_work();
12996
Jani Nikuladb31af1d2013-11-08 16:48:53 +020012997 /* destroy the backlight and sysfs files before encoders/connectors */
12998 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020012999 struct intel_connector *intel_connector;
13000
13001 intel_connector = to_intel_connector(connector);
13002 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013003 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013004
Jesse Barnes79e53942008-11-07 14:24:08 -080013005 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013006
13007 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013008
13009 mutex_lock(&dev->struct_mutex);
13010 intel_cleanup_gt_powersave(dev);
13011 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013012}
13013
Dave Airlie28d52042009-09-21 14:33:58 +100013014/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013015 * Return which encoder is currently attached for connector.
13016 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013017struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013018{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013019 return &intel_attached_encoder(connector)->base;
13020}
Jesse Barnes79e53942008-11-07 14:24:08 -080013021
Chris Wilsondf0e9242010-09-09 16:20:55 +010013022void intel_connector_attach_encoder(struct intel_connector *connector,
13023 struct intel_encoder *encoder)
13024{
13025 connector->encoder = encoder;
13026 drm_mode_connector_attach_encoder(&connector->base,
13027 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013028}
Dave Airlie28d52042009-09-21 14:33:58 +100013029
13030/*
13031 * set vga decode state - true == enable VGA decode
13032 */
13033int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13034{
13035 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013036 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013037 u16 gmch_ctrl;
13038
Chris Wilson75fa0412014-02-07 18:37:02 -020013039 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13040 DRM_ERROR("failed to read control word\n");
13041 return -EIO;
13042 }
13043
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013044 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13045 return 0;
13046
Dave Airlie28d52042009-09-21 14:33:58 +100013047 if (state)
13048 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13049 else
13050 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013051
13052 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13053 DRM_ERROR("failed to write control word\n");
13054 return -EIO;
13055 }
13056
Dave Airlie28d52042009-09-21 14:33:58 +100013057 return 0;
13058}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013059
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013060struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013061
13062 u32 power_well_driver;
13063
Chris Wilson63b66e52013-08-08 15:12:06 +020013064 int num_transcoders;
13065
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013066 struct intel_cursor_error_state {
13067 u32 control;
13068 u32 position;
13069 u32 base;
13070 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013071 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013072
13073 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013074 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013075 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013076 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013077 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013078
13079 struct intel_plane_error_state {
13080 u32 control;
13081 u32 stride;
13082 u32 size;
13083 u32 pos;
13084 u32 addr;
13085 u32 surface;
13086 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013087 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013088
13089 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013090 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013091 enum transcoder cpu_transcoder;
13092
13093 u32 conf;
13094
13095 u32 htotal;
13096 u32 hblank;
13097 u32 hsync;
13098 u32 vtotal;
13099 u32 vblank;
13100 u32 vsync;
13101 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013102};
13103
13104struct intel_display_error_state *
13105intel_display_capture_error_state(struct drm_device *dev)
13106{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013107 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013108 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013109 int transcoders[] = {
13110 TRANSCODER_A,
13111 TRANSCODER_B,
13112 TRANSCODER_C,
13113 TRANSCODER_EDP,
13114 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013115 int i;
13116
Chris Wilson63b66e52013-08-08 15:12:06 +020013117 if (INTEL_INFO(dev)->num_pipes == 0)
13118 return NULL;
13119
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013120 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013121 if (error == NULL)
13122 return NULL;
13123
Imre Deak190be112013-11-25 17:15:31 +020013124 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013125 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13126
Damien Lespiau52331302012-08-15 19:23:25 +010013127 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013128 error->pipe[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020013129 intel_display_power_enabled_sw(dev_priv,
13130 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013131 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013132 continue;
13133
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013134 error->cursor[i].control = I915_READ(CURCNTR(i));
13135 error->cursor[i].position = I915_READ(CURPOS(i));
13136 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013137
13138 error->plane[i].control = I915_READ(DSPCNTR(i));
13139 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013140 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013141 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013142 error->plane[i].pos = I915_READ(DSPPOS(i));
13143 }
Paulo Zanonica291362013-03-06 20:03:14 -030013144 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13145 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013146 if (INTEL_INFO(dev)->gen >= 4) {
13147 error->plane[i].surface = I915_READ(DSPSURF(i));
13148 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13149 }
13150
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013151 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013152
13153 if (!HAS_PCH_SPLIT(dev))
13154 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013155 }
13156
13157 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13158 if (HAS_DDI(dev_priv->dev))
13159 error->num_transcoders++; /* Account for eDP. */
13160
13161 for (i = 0; i < error->num_transcoders; i++) {
13162 enum transcoder cpu_transcoder = transcoders[i];
13163
Imre Deakddf9c532013-11-27 22:02:02 +020013164 error->transcoder[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020013165 intel_display_power_enabled_sw(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013166 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013167 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013168 continue;
13169
Chris Wilson63b66e52013-08-08 15:12:06 +020013170 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13171
13172 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13173 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13174 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13175 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13176 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13177 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13178 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013179 }
13180
13181 return error;
13182}
13183
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013184#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13185
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013186void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013187intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013188 struct drm_device *dev,
13189 struct intel_display_error_state *error)
13190{
13191 int i;
13192
Chris Wilson63b66e52013-08-08 15:12:06 +020013193 if (!error)
13194 return;
13195
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013196 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013197 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013198 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013199 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010013200 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013201 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013202 err_printf(m, " Power: %s\n",
13203 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013204 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013205 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013206
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013207 err_printf(m, "Plane [%d]:\n", i);
13208 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13209 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013210 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013211 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13212 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013213 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013214 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013215 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013216 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013217 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13218 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013219 }
13220
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013221 err_printf(m, "Cursor [%d]:\n", i);
13222 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13223 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13224 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013225 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013226
13227 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013228 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013229 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013230 err_printf(m, " Power: %s\n",
13231 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013232 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13233 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13234 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13235 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13236 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13237 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13238 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13239 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013240}