blob: 51b3603d5ed75933bfeece4701c047d8e85ffaa7 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080054static int intel_framebuffer_init(struct drm_device *dev,
55 struct intel_framebuffer *ifb,
56 struct drm_mode_fb_cmd2 *mode_cmd,
57 struct drm_i915_gem_object *obj);
Damien Lespiaue7457a92013-08-08 22:28:59 +010058
Jesse Barnes79e53942008-11-07 14:24:08 -080059typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_range_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int dot_limit;
65 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080066} intel_p2_t;
67
Ma Lingd4906092009-03-18 20:13:27 +080068typedef struct intel_limit intel_limit_t;
69struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040070 intel_range_t dot, vco, n, m, m1, m2, p, p1;
71 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080072};
Jesse Barnes79e53942008-11-07 14:24:08 -080073
Daniel Vetterd2acd212012-10-20 20:57:43 +020074int
75intel_pch_rawclk(struct drm_device *dev)
76{
77 struct drm_i915_private *dev_priv = dev->dev_private;
78
79 WARN_ON(!HAS_PCH_SPLIT(dev));
80
81 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
82}
83
Chris Wilson021357a2010-09-07 20:54:59 +010084static inline u32 /* units of 100MHz */
85intel_fdi_link_freq(struct drm_device *dev)
86{
Chris Wilson8b99e682010-10-13 09:59:17 +010087 if (IS_GEN5(dev)) {
88 struct drm_i915_private *dev_priv = dev->dev_private;
89 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
90 } else
91 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010092}
93
Daniel Vetter5d536e22013-07-06 12:52:06 +020094static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040095 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020096 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +020097 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -040098 .m = { .min = 96, .max = 140 },
99 .m1 = { .min = 18, .max = 26 },
100 .m2 = { .min = 6, .max = 16 },
101 .p = { .min = 4, .max = 128 },
102 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700103 .p2 = { .dot_limit = 165000,
104 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700105};
106
Daniel Vetter5d536e22013-07-06 12:52:06 +0200107static const intel_limit_t intel_limits_i8xx_dvo = {
108 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200109 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200110 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 4 },
118};
119
Keith Packarde4b36692009-06-05 19:22:17 -0700120static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200122 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200123 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700131};
Eric Anholt273e27c2011-03-30 13:01:10 -0700132
Keith Packarde4b36692009-06-05 19:22:17 -0700133static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 .dot = { .min = 20000, .max = 400000 },
135 .vco = { .min = 1400000, .max = 2800000 },
136 .n = { .min = 1, .max = 6 },
137 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100138 .m1 = { .min = 8, .max = 18 },
139 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .p = { .min = 5, .max = 80 },
141 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700142 .p2 = { .dot_limit = 200000,
143 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700144};
145
146static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400147 .dot = { .min = 20000, .max = 400000 },
148 .vco = { .min = 1400000, .max = 2800000 },
149 .n = { .min = 1, .max = 6 },
150 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100151 .m1 = { .min = 8, .max = 18 },
152 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .p = { .min = 7, .max = 98 },
154 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700155 .p2 = { .dot_limit = 112000,
156 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700157};
158
Eric Anholt273e27c2011-03-30 13:01:10 -0700159
Keith Packarde4b36692009-06-05 19:22:17 -0700160static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700161 .dot = { .min = 25000, .max = 270000 },
162 .vco = { .min = 1750000, .max = 3500000},
163 .n = { .min = 1, .max = 4 },
164 .m = { .min = 104, .max = 138 },
165 .m1 = { .min = 17, .max = 23 },
166 .m2 = { .min = 5, .max = 11 },
167 .p = { .min = 10, .max = 30 },
168 .p1 = { .min = 1, .max = 3},
169 .p2 = { .dot_limit = 270000,
170 .p2_slow = 10,
171 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800172 },
Keith Packarde4b36692009-06-05 19:22:17 -0700173};
174
175static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700176 .dot = { .min = 22000, .max = 400000 },
177 .vco = { .min = 1750000, .max = 3500000},
178 .n = { .min = 1, .max = 4 },
179 .m = { .min = 104, .max = 138 },
180 .m1 = { .min = 16, .max = 23 },
181 .m2 = { .min = 5, .max = 11 },
182 .p = { .min = 5, .max = 80 },
183 .p1 = { .min = 1, .max = 8},
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700186};
187
188static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700189 .dot = { .min = 20000, .max = 115000 },
190 .vco = { .min = 1750000, .max = 3500000 },
191 .n = { .min = 1, .max = 3 },
192 .m = { .min = 104, .max = 138 },
193 .m1 = { .min = 17, .max = 23 },
194 .m2 = { .min = 5, .max = 11 },
195 .p = { .min = 28, .max = 112 },
196 .p1 = { .min = 2, .max = 8 },
197 .p2 = { .dot_limit = 0,
198 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800199 },
Keith Packarde4b36692009-06-05 19:22:17 -0700200};
201
202static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700203 .dot = { .min = 80000, .max = 224000 },
204 .vco = { .min = 1750000, .max = 3500000 },
205 .n = { .min = 1, .max = 3 },
206 .m = { .min = 104, .max = 138 },
207 .m1 = { .min = 17, .max = 23 },
208 .m2 = { .min = 5, .max = 11 },
209 .p = { .min = 14, .max = 42 },
210 .p1 = { .min = 2, .max = 6 },
211 .p2 = { .dot_limit = 0,
212 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800213 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500216static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .dot = { .min = 20000, .max = 400000},
218 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .n = { .min = 3, .max = 6 },
221 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400223 .m1 = { .min = 0, .max = 0 },
224 .m2 = { .min = 0, .max = 254 },
225 .p = { .min = 5, .max = 80 },
226 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .p2 = { .dot_limit = 200000,
228 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700229};
230
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500231static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400232 .dot = { .min = 20000, .max = 400000 },
233 .vco = { .min = 1700000, .max = 3500000 },
234 .n = { .min = 3, .max = 6 },
235 .m = { .min = 2, .max = 256 },
236 .m1 = { .min = 0, .max = 0 },
237 .m2 = { .min = 0, .max = 254 },
238 .p = { .min = 7, .max = 112 },
239 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .p2 = { .dot_limit = 112000,
241 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700242};
243
Eric Anholt273e27c2011-03-30 13:01:10 -0700244/* Ironlake / Sandybridge
245 *
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
248 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800249static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 .dot = { .min = 25000, .max = 350000 },
251 .vco = { .min = 1760000, .max = 3510000 },
252 .n = { .min = 1, .max = 5 },
253 .m = { .min = 79, .max = 127 },
254 .m1 = { .min = 12, .max = 22 },
255 .m2 = { .min = 5, .max = 9 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
258 .p2 = { .dot_limit = 225000,
259 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700260};
261
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800262static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 .dot = { .min = 25000, .max = 350000 },
264 .vco = { .min = 1760000, .max = 3510000 },
265 .n = { .min = 1, .max = 3 },
266 .m = { .min = 79, .max = 118 },
267 .m1 = { .min = 12, .max = 22 },
268 .m2 = { .min = 5, .max = 9 },
269 .p = { .min = 28, .max = 112 },
270 .p1 = { .min = 2, .max = 8 },
271 .p2 = { .dot_limit = 225000,
272 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800273};
274
275static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 .dot = { .min = 25000, .max = 350000 },
277 .vco = { .min = 1760000, .max = 3510000 },
278 .n = { .min = 1, .max = 3 },
279 .m = { .min = 79, .max = 127 },
280 .m1 = { .min = 12, .max = 22 },
281 .m2 = { .min = 5, .max = 9 },
282 .p = { .min = 14, .max = 56 },
283 .p1 = { .min = 2, .max = 8 },
284 .p2 = { .dot_limit = 225000,
285 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286};
287
Eric Anholt273e27c2011-03-30 13:01:10 -0700288/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800289static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700290 .dot = { .min = 25000, .max = 350000 },
291 .vco = { .min = 1760000, .max = 3510000 },
292 .n = { .min = 1, .max = 2 },
293 .m = { .min = 79, .max = 126 },
294 .m1 = { .min = 12, .max = 22 },
295 .m2 = { .min = 5, .max = 9 },
296 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 225000,
299 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 126 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400310 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800313};
314
Ville Syrjälädc730512013-09-24 21:26:30 +0300315static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300316 /*
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
321 */
322 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700325 .m1 = { .min = 2, .max = 3 },
326 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300327 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300328 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700329};
330
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300331static void vlv_clock(int refclk, intel_clock_t *clock)
332{
333 clock->m = clock->m1 * clock->m2;
334 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200335 if (WARN_ON(clock->n == 0 || clock->p == 0))
336 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300337 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
338 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300339}
340
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300341/**
342 * Returns whether any output on the specified pipe is of the specified type
343 */
344static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
345{
346 struct drm_device *dev = crtc->dev;
347 struct intel_encoder *encoder;
348
349 for_each_encoder_on_crtc(dev, crtc, encoder)
350 if (encoder->type == type)
351 return true;
352
353 return false;
354}
355
Chris Wilson1b894b52010-12-14 20:04:54 +0000356static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
357 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800358{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800359 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800360 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800361
362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100363 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000364 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 limit = &intel_limits_ironlake_dual_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_dual_lvds;
368 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000369 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_single_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_single_lvds;
373 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200374 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800375 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800376
377 return limit;
378}
379
Ma Ling044c7c42009-03-18 20:13:23 +0800380static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
381{
382 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800383 const intel_limit_t *limit;
384
385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100386 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700387 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800388 else
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
391 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700392 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800393 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700394 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800395 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700396 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800397
398 return limit;
399}
400
Chris Wilson1b894b52010-12-14 20:04:54 +0000401static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800402{
403 struct drm_device *dev = crtc->dev;
404 const intel_limit_t *limit;
405
Eric Anholtbad720f2009-10-22 16:11:14 -0700406 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000407 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800408 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800409 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500410 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500412 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800413 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700415 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300416 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700426 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200427 else
428 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800429 }
430 return limit;
431}
432
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800435{
Shaohua Li21778322009-02-23 15:19:16 +0800436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200438 if (WARN_ON(clock->n == 0 || clock->p == 0))
439 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300440 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
441 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800442}
443
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200444static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
445{
446 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
447}
448
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200449static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800450{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200451 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800452 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200453 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
454 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300455 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
456 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800457}
458
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
Chris Wilson1b894b52010-12-14 20:04:54 +0000465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800468{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300469 if (clock->n < limit->n.min || limit->n.max < clock->n)
470 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300477
478 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
479 if (clock->m1 <= clock->m2)
480 INTELPllInvalid("m1 <= m2\n");
481
482 if (!IS_VALLEYVIEW(dev)) {
483 if (clock->p < limit->p.min || limit->p.max < clock->p)
484 INTELPllInvalid("p out of range\n");
485 if (clock->m < limit->m.min || limit->m.max < clock->m)
486 INTELPllInvalid("m out of range\n");
487 }
488
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400490 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
493 */
494 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400495 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800496
497 return true;
498}
499
Ma Lingd4906092009-03-18 20:13:27 +0800500static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200501i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800502 int target, int refclk, intel_clock_t *match_clock,
503 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800504{
505 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800506 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 int err = target;
508
Daniel Vettera210b022012-11-26 17:22:08 +0100509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800510 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800514 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100515 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 clock.p2 = limit->p2.p2_fast;
517 else
518 clock.p2 = limit->p2.p2_slow;
519 } else {
520 if (target < limit->p2.dot_limit)
521 clock.p2 = limit->p2.p2_slow;
522 else
523 clock.p2 = limit->p2.p2_fast;
524 }
525
Akshay Joshi0206e352011-08-16 15:34:10 -0400526 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800527
Zhao Yakui42158662009-11-20 11:24:18 +0800528 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
529 clock.m1++) {
530 for (clock.m2 = limit->m2.min;
531 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200532 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800533 break;
534 for (clock.n = limit->n.min;
535 clock.n <= limit->n.max; clock.n++) {
536 for (clock.p1 = limit->p1.min;
537 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800538 int this_err;
539
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200540 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000541 if (!intel_PLL_is_valid(dev, limit,
542 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800543 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800544 if (match_clock &&
545 clock.p != match_clock->p)
546 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800547
548 this_err = abs(clock.dot - target);
549 if (this_err < err) {
550 *best_clock = clock;
551 err = this_err;
552 }
553 }
554 }
555 }
556 }
557
558 return (err != target);
559}
560
Ma Lingd4906092009-03-18 20:13:27 +0800561static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200562pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
563 int target, int refclk, intel_clock_t *match_clock,
564 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200565{
566 struct drm_device *dev = crtc->dev;
567 intel_clock_t clock;
568 int err = target;
569
570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
571 /*
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
575 */
576 if (intel_is_dual_link_lvds(dev))
577 clock.p2 = limit->p2.p2_fast;
578 else
579 clock.p2 = limit->p2.p2_slow;
580 } else {
581 if (target < limit->p2.dot_limit)
582 clock.p2 = limit->p2.p2_slow;
583 else
584 clock.p2 = limit->p2.p2_fast;
585 }
586
587 memset(best_clock, 0, sizeof(*best_clock));
588
589 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
590 clock.m1++) {
591 for (clock.m2 = limit->m2.min;
592 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200593 for (clock.n = limit->n.min;
594 clock.n <= limit->n.max; clock.n++) {
595 for (clock.p1 = limit->p1.min;
596 clock.p1 <= limit->p1.max; clock.p1++) {
597 int this_err;
598
599 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 if (!intel_PLL_is_valid(dev, limit,
601 &clock))
602 continue;
603 if (match_clock &&
604 clock.p != match_clock->p)
605 continue;
606
607 this_err = abs(clock.dot - target);
608 if (this_err < err) {
609 *best_clock = clock;
610 err = this_err;
611 }
612 }
613 }
614 }
615 }
616
617 return (err != target);
618}
619
Ma Lingd4906092009-03-18 20:13:27 +0800620static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200621g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
622 int target, int refclk, intel_clock_t *match_clock,
623 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800624{
625 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800626 intel_clock_t clock;
627 int max_n;
628 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400629 /* approximately equals target * 0.00585 */
630 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800631 found = false;
632
633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100634 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800635 clock.p2 = limit->p2.p2_fast;
636 else
637 clock.p2 = limit->p2.p2_slow;
638 } else {
639 if (target < limit->p2.dot_limit)
640 clock.p2 = limit->p2.p2_slow;
641 else
642 clock.p2 = limit->p2.p2_fast;
643 }
644
645 memset(best_clock, 0, sizeof(*best_clock));
646 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200647 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800648 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200649 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800650 for (clock.m1 = limit->m1.max;
651 clock.m1 >= limit->m1.min; clock.m1--) {
652 for (clock.m2 = limit->m2.max;
653 clock.m2 >= limit->m2.min; clock.m2--) {
654 for (clock.p1 = limit->p1.max;
655 clock.p1 >= limit->p1.min; clock.p1--) {
656 int this_err;
657
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200658 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000659 if (!intel_PLL_is_valid(dev, limit,
660 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800661 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000662
663 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674 return found;
675}
Ma Lingd4906092009-03-18 20:13:27 +0800676
Zhenyu Wang2c072452009-06-05 15:38:42 +0800677static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200678vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700681{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300682 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300683 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300684 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300685 /* min update 19.2 MHz */
686 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300687 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700688
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300689 target *= 5; /* fast clock */
690
691 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700692
693 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300694 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300695 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300696 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300697 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300698 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700699 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300700 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300701 unsigned int ppm, diff;
702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
704 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300705
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300706 vlv_clock(refclk, &clock);
707
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (!intel_PLL_is_valid(dev, limit,
709 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300710 continue;
711
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300712 diff = abs(clock.dot - target);
713 ppm = div_u64(1000000ULL * diff, target);
714
715 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300716 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300717 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300718 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300719 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300720
Ville Syrjäläc6861222013-09-24 21:26:21 +0300721 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300722 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300723 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300724 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700725 }
726 }
727 }
728 }
729 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700730
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300731 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700732}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700733
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300734bool intel_crtc_active(struct drm_crtc *crtc)
735{
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
740 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100741 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300742 * as Haswell has gained clock readout/fastboot support.
743 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000744 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300745 * properly reconstruct framebuffers.
746 */
Matt Roperf4510a22014-04-01 15:22:40 -0700747 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100748 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300749}
750
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
Daniel Vetter3b117c82013-04-17 20:15:07 +0200757 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200758}
759
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200760static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200763 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700768 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300769}
770
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800780{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700781 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800782 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700783
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
785 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300786 return;
787 }
788
Chris Wilson300387c2010-09-05 20:25:43 +0100789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700805 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300812static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 reg = PIPEDSL(pipe);
816 u32 line1, line2;
817 u32 line_mask;
818
819 if (IS_GEN2(dev))
820 line_mask = DSL_LINEMASK_GEN2;
821 else
822 line_mask = DSL_LINEMASK_GEN3;
823
824 line1 = I915_READ(reg) & line_mask;
825 mdelay(5);
826 line2 = I915_READ(reg) & line_mask;
827
828 return line1 == line2;
829}
830
Keith Packardab7ad7f2010-10-03 00:33:06 -0700831/*
832 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700833 * @dev: drm device
834 * @pipe: pipe to wait for
835 *
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
839 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700840 * On Gen4 and above:
841 * wait for the pipe register state bit to turn off
842 *
843 * Otherwise:
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100846 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700847 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100848void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700849{
850 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200851 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
852 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200855 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700856
Keith Packardab7ad7f2010-10-03 00:33:06 -0700857 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100858 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
859 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200860 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700861 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300863 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200864 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700865 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800866}
867
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000868/*
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
872 *
873 * Returns true if @port is connected, false otherwise.
874 */
875bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
876 struct intel_digital_port *port)
877{
878 u32 bit;
879
Damien Lespiauc36346e2012-12-13 16:09:03 +0000880 if (HAS_PCH_IBX(dev_priv->dev)) {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG;
890 break;
891 default:
892 return true;
893 }
894 } else {
895 switch(port->port) {
896 case PORT_B:
897 bit = SDE_PORTB_HOTPLUG_CPT;
898 break;
899 case PORT_C:
900 bit = SDE_PORTC_HOTPLUG_CPT;
901 break;
902 case PORT_D:
903 bit = SDE_PORTD_HOTPLUG_CPT;
904 break;
905 default:
906 return true;
907 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000908 }
909
910 return I915_READ(SDEISR) & bit;
911}
912
Jesse Barnesb24e7172011-01-04 15:09:30 -0800913static const char *state_string(bool enabled)
914{
915 return enabled ? "on" : "off";
916}
917
918/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200919void assert_pll(struct drm_i915_private *dev_priv,
920 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800921{
922 int reg;
923 u32 val;
924 bool cur_state;
925
926 reg = DPLL(pipe);
927 val = I915_READ(reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state), state_string(cur_state));
932}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800933
Jani Nikula23538ef2013-08-27 15:12:22 +0300934/* XXX: the dsi pll is shared between MIPI DSI ports */
935static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
936{
937 u32 val;
938 bool cur_state;
939
940 mutex_lock(&dev_priv->dpio_lock);
941 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
942 mutex_unlock(&dev_priv->dpio_lock);
943
944 cur_state = val & DSI_PLL_VCO_EN;
945 WARN(cur_state != state,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
951
Daniel Vetter55607e82013-06-16 21:42:39 +0200952struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200953intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800954{
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200958 return NULL;
959
Daniel Vettera43f6e02013-06-07 23:10:32 +0200960 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200961}
962
Jesse Barnesb24e7172011-01-04 15:09:30 -0800963/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200964void assert_shared_dpll(struct drm_i915_private *dev_priv,
965 struct intel_shared_dpll *pll,
966 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800967{
Jesse Barnes040484a2011-01-03 12:14:26 -0800968 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200969 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800970
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300971 if (HAS_PCH_LPT(dev_priv->dev)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
973 return;
974 }
975
Chris Wilson92b27b02012-05-20 18:10:50 +0100976 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200977 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100978 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100979
Daniel Vetter53589012013-06-05 13:34:16 +0200980 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100981 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200982 "%s assertion failure (expected %s, current %s)\n",
983 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800984}
Jesse Barnes040484a2011-01-03 12:14:26 -0800985
986static void assert_fdi_tx(struct drm_i915_private *dev_priv,
987 enum pipe pipe, bool state)
988{
989 int reg;
990 u32 val;
991 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
993 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800994
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200995 if (HAS_DDI(dev_priv->dev)) {
996 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200997 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300998 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200999 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001000 } else {
1001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 cur_state = !!(val & FDI_TX_ENABLE);
1004 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001005 WARN(cur_state != state,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1011
1012static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001019 reg = FDI_RX_CTL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001022 WARN(cur_state != state,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
1026#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1028
1029static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int reg;
1033 u32 val;
1034
1035 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001036 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001037 return;
1038
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001040 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001041 return;
1042
Jesse Barnes040484a2011-01-03 12:14:26 -08001043 reg = FDI_TX_CTL(pipe);
1044 val = I915_READ(reg);
1045 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1046}
1047
Daniel Vetter55607e82013-06-16 21:42:39 +02001048void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1049 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001050{
1051 int reg;
1052 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001053 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001054
1055 reg = FDI_RX_CTL(pipe);
1056 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001057 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1058 WARN(cur_state != state,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001061}
1062
Jesse Barnesea0760c2011-01-04 15:09:32 -08001063static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1064 enum pipe pipe)
1065{
1066 int pp_reg, lvds_reg;
1067 u32 val;
1068 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001069 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001070
1071 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1072 pp_reg = PCH_PP_CONTROL;
1073 lvds_reg = PCH_LVDS;
1074 } else {
1075 pp_reg = PP_CONTROL;
1076 lvds_reg = LVDS;
1077 }
1078
1079 val = I915_READ(pp_reg);
1080 if (!(val & PANEL_POWER_ON) ||
1081 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1082 locked = false;
1083
1084 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1085 panel_pipe = PIPE_B;
1086
1087 WARN(panel_pipe == pipe && locked,
1088 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001089 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001090}
1091
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001092static void assert_cursor(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096 bool cur_state;
1097
Paulo Zanonid9d82082014-02-27 16:30:56 -03001098 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001099 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001100 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001101 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001102 else
1103 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001104
1105 WARN(cur_state != state,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe), state_string(state), state_string(cur_state));
1108}
1109#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1111
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001112void assert_pipe(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001114{
1115 int reg;
1116 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001117 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120
Daniel Vetter8e636782012-01-22 01:36:48 +01001121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1123 state = true;
1124
Imre Deakda7e29b2014-02-18 00:02:02 +02001125 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001126 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001127 cur_state = false;
1128 } else {
1129 reg = PIPECONF(cpu_transcoder);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & PIPECONF_ENABLE);
1132 }
1133
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001134 WARN(cur_state != state,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001136 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137}
1138
Chris Wilson931872f2012-01-16 23:01:13 +00001139static void assert_plane(struct drm_i915_private *dev_priv,
1140 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141{
1142 int reg;
1143 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001144 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145
1146 reg = DSPCNTR(plane);
1147 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001148 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1149 WARN(cur_state != state,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001152}
1153
Chris Wilson931872f2012-01-16 23:01:13 +00001154#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1156
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001160 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 int reg, i;
1162 u32 val;
1163 int cur_pipe;
1164
Ville Syrjälä653e1022013-06-04 13:49:05 +03001165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001167 reg = DSPCNTR(pipe);
1168 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001169 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001170 "plane %c assertion failure, should be disabled but not\n",
1171 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001172 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001173 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001174
Jesse Barnesb24e7172011-01-04 15:09:30 -08001175 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001176 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001177 reg = DSPCNTR(i);
1178 val = I915_READ(reg);
1179 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1180 DISPPLANE_SEL_PIPE_SHIFT;
1181 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001184 }
1185}
1186
Jesse Barnes19332d72013-03-28 09:55:38 -07001187static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001190 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001191 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001192 u32 val;
1193
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001194 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001195 for_each_sprite(pipe, sprite) {
1196 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001197 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001198 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001200 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001201 }
1202 } else if (INTEL_INFO(dev)->gen >= 7) {
1203 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001204 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001205 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001207 plane_name(pipe), pipe_name(pipe));
1208 } else if (INTEL_INFO(dev)->gen >= 5) {
1209 reg = DVSCNTR(pipe);
1210 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001211 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1213 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001214 }
1215}
1216
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001217static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001218{
1219 u32 val;
1220 bool enabled;
1221
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001222 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001223
Jesse Barnes92f25842011-01-04 15:09:34 -08001224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
Daniel Vetterab9412b2013-05-03 11:49:46 +02001230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
Daniel Vetterab9412b2013-05-03 11:49:46 +02001237 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001243}
1244
Keith Packard4e634382011-08-06 10:39:45 -07001245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
Keith Packard1519b992011-08-06 10:35:34 -07001263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001266 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
Jesse Barnes291906f2011-02-02 12:28:03 -08001310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001311 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001312{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001313 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001316 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317
Daniel Vetter75c5da22012-09-10 21:58:29 +02001318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001320 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001326 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001332 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001333 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001341
Keith Packardf0575e92011-07-25 22:12:43 -07001342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001356 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001357
Paulo Zanonie2debe92013-02-18 19:00:27 -03001358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001361}
1362
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001370 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001371}
1372
1373static void intel_reset_dpio(struct drm_device *dev)
1374{
1375 struct drm_i915_private *dev_priv = dev->dev_private;
1376
1377 if (!IS_VALLEYVIEW(dev))
1378 return;
1379
Imre Deake5cbfbf2014-01-09 17:08:16 +02001380 /*
1381 * Enable the CRI clock source so we can get at the display and the
1382 * reference clock for VGA hotplug / manual detection.
1383 */
Imre Deak404faab2014-01-09 17:08:15 +02001384 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001385 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001386 DPLL_INTEGRATED_CRI_CLK_VLV);
1387
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001388 /*
1389 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1390 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1391 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1392 * b. The other bits such as sfr settings / modesel may all be set
1393 * to 0.
1394 *
1395 * This should only be done on init and resume from S3 with both
1396 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1397 */
1398 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1399}
1400
Daniel Vetter426115c2013-07-11 22:13:42 +02001401static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001402{
Daniel Vetter426115c2013-07-11 22:13:42 +02001403 struct drm_device *dev = crtc->base.dev;
1404 struct drm_i915_private *dev_priv = dev->dev_private;
1405 int reg = DPLL(crtc->pipe);
1406 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001407
Daniel Vetter426115c2013-07-11 22:13:42 +02001408 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001409
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001410 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001411 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1412
1413 /* PLL is protected by panel, make sure we can write it */
1414 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001415 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001416
Daniel Vetter426115c2013-07-11 22:13:42 +02001417 I915_WRITE(reg, dpll);
1418 POSTING_READ(reg);
1419 udelay(150);
1420
1421 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1422 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1423
1424 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1425 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001426
1427 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001428 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001431 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001434 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001435 POSTING_READ(reg);
1436 udelay(150); /* wait for warmup */
1437}
1438
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001439static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001440{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001441 struct drm_device *dev = crtc->base.dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443 int reg = DPLL(crtc->pipe);
1444 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001445
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001446 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001447
1448 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001449 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450
1451 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001452 if (IS_MOBILE(dev) && !IS_I830(dev))
1453 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001454
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001455 I915_WRITE(reg, dpll);
1456
1457 /* Wait for the clocks to stabilize. */
1458 POSTING_READ(reg);
1459 udelay(150);
1460
1461 if (INTEL_INFO(dev)->gen >= 4) {
1462 I915_WRITE(DPLL_MD(crtc->pipe),
1463 crtc->config.dpll_hw_state.dpll_md);
1464 } else {
1465 /* The pixel multiplier can only be updated once the
1466 * DPLL is enabled and the clocks are stable.
1467 *
1468 * So write it again.
1469 */
1470 I915_WRITE(reg, dpll);
1471 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472
1473 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001474 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001477 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001480 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001481 POSTING_READ(reg);
1482 udelay(150); /* wait for warmup */
1483}
1484
1485/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001486 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001487 * @dev_priv: i915 private structure
1488 * @pipe: pipe PLL to disable
1489 *
1490 * Disable the PLL for @pipe, making sure the pipe is off first.
1491 *
1492 * Note! This is for pre-ILK only.
1493 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001494static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001495{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001496 /* Don't disable pipe A or pipe A PLLs if needed */
1497 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1498 return;
1499
1500 /* Make sure the pipe isn't still relying on us */
1501 assert_pipe_disabled(dev_priv, pipe);
1502
Daniel Vetter50b44a42013-06-05 13:34:33 +02001503 I915_WRITE(DPLL(pipe), 0);
1504 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001505}
1506
Jesse Barnesf6071162013-10-01 10:41:38 -07001507static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1508{
1509 u32 val = 0;
1510
1511 /* Make sure the pipe isn't still relying on us */
1512 assert_pipe_disabled(dev_priv, pipe);
1513
Imre Deake5cbfbf2014-01-09 17:08:16 +02001514 /*
1515 * Leave integrated clock source and reference clock enabled for pipe B.
1516 * The latter is needed for VGA hotplug / manual detection.
1517 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001518 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001519 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001520 I915_WRITE(DPLL(pipe), val);
1521 POSTING_READ(DPLL(pipe));
1522}
1523
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001524void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1525 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001526{
1527 u32 port_mask;
1528
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001529 switch (dport->port) {
1530 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001531 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001532 break;
1533 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001534 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001535 break;
1536 default:
1537 BUG();
1538 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001539
1540 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1541 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Ville Syrjäläbe46ffd2013-11-29 13:21:49 +02001542 port_name(dport->port), I915_READ(DPLL(0)));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001543}
1544
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001545/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001546 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001547 * @dev_priv: i915 private structure
1548 * @pipe: pipe PLL to enable
1549 *
1550 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1551 * drives the transcoder clock.
1552 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001553static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001554{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001555 struct drm_device *dev = crtc->base.dev;
1556 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001557 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001558
Chris Wilson48da64a2012-05-13 20:16:12 +01001559 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001560 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001561 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001562 return;
1563
1564 if (WARN_ON(pll->refcount == 0))
1565 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001566
Daniel Vetter46edb022013-06-05 13:34:12 +02001567 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1568 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001569 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001570
Daniel Vettercdbd2312013-06-05 13:34:03 +02001571 if (pll->active++) {
1572 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001573 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001574 return;
1575 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001576 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001577
Daniel Vetter46edb022013-06-05 13:34:12 +02001578 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001579 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001580 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001581}
1582
Daniel Vettere2b78262013-06-07 23:10:03 +02001583static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001584{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001585 struct drm_device *dev = crtc->base.dev;
1586 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001587 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001588
Jesse Barnes92f25842011-01-04 15:09:34 -08001589 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001590 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001591 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001592 return;
1593
Chris Wilson48da64a2012-05-13 20:16:12 +01001594 if (WARN_ON(pll->refcount == 0))
1595 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001596
Daniel Vetter46edb022013-06-05 13:34:12 +02001597 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1598 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001599 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001600
Chris Wilson48da64a2012-05-13 20:16:12 +01001601 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001602 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001603 return;
1604 }
1605
Daniel Vettere9d69442013-06-05 13:34:15 +02001606 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001607 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001608 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001609 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001610
Daniel Vetter46edb022013-06-05 13:34:12 +02001611 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001612 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001613 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001614}
1615
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001616static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1617 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001618{
Daniel Vetter23670b322012-11-01 09:15:30 +01001619 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001620 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001622 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001623
1624 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001625 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001626
1627 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001628 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001629 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001630
1631 /* FDI must be feeding us bits for PCH ports */
1632 assert_fdi_tx_enabled(dev_priv, pipe);
1633 assert_fdi_rx_enabled(dev_priv, pipe);
1634
Daniel Vetter23670b322012-11-01 09:15:30 +01001635 if (HAS_PCH_CPT(dev)) {
1636 /* Workaround: Set the timing override bit before enabling the
1637 * pch transcoder. */
1638 reg = TRANS_CHICKEN2(pipe);
1639 val = I915_READ(reg);
1640 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1641 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001642 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001643
Daniel Vetterab9412b2013-05-03 11:49:46 +02001644 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001645 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001646 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001647
1648 if (HAS_PCH_IBX(dev_priv->dev)) {
1649 /*
1650 * make the BPC in transcoder be consistent with
1651 * that in pipeconf reg.
1652 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001653 val &= ~PIPECONF_BPC_MASK;
1654 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001655 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001656
1657 val &= ~TRANS_INTERLACE_MASK;
1658 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001659 if (HAS_PCH_IBX(dev_priv->dev) &&
1660 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1661 val |= TRANS_LEGACY_INTERLACED_ILK;
1662 else
1663 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001664 else
1665 val |= TRANS_PROGRESSIVE;
1666
Jesse Barnes040484a2011-01-03 12:14:26 -08001667 I915_WRITE(reg, val | TRANS_ENABLE);
1668 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001669 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001670}
1671
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001672static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001673 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001674{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001675 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001676
1677 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001678 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001679
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001680 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001681 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001682 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001683
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001684 /* Workaround: set timing override bit. */
1685 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001687 I915_WRITE(_TRANSA_CHICKEN2, val);
1688
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001689 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001690 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001691
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001692 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1693 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001694 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001695 else
1696 val |= TRANS_PROGRESSIVE;
1697
Daniel Vetterab9412b2013-05-03 11:49:46 +02001698 I915_WRITE(LPT_TRANSCONF, val);
1699 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001700 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001701}
1702
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001703static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1704 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001705{
Daniel Vetter23670b322012-11-01 09:15:30 +01001706 struct drm_device *dev = dev_priv->dev;
1707 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001708
1709 /* FDI relies on the transcoder */
1710 assert_fdi_tx_disabled(dev_priv, pipe);
1711 assert_fdi_rx_disabled(dev_priv, pipe);
1712
Jesse Barnes291906f2011-02-02 12:28:03 -08001713 /* Ports must be off as well */
1714 assert_pch_ports_disabled(dev_priv, pipe);
1715
Daniel Vetterab9412b2013-05-03 11:49:46 +02001716 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001717 val = I915_READ(reg);
1718 val &= ~TRANS_ENABLE;
1719 I915_WRITE(reg, val);
1720 /* wait for PCH transcoder off, transcoder state */
1721 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001722 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001723
1724 if (!HAS_PCH_IBX(dev)) {
1725 /* Workaround: Clear the timing override chicken bit again. */
1726 reg = TRANS_CHICKEN2(pipe);
1727 val = I915_READ(reg);
1728 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1729 I915_WRITE(reg, val);
1730 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001731}
1732
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001733static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001734{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001735 u32 val;
1736
Daniel Vetterab9412b2013-05-03 11:49:46 +02001737 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001738 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001739 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001740 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001741 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001742 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001743
1744 /* Workaround: clear timing override bit. */
1745 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001746 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001747 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001748}
1749
1750/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001751 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001752 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001753 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001754 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001755 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001756 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001757static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001758{
Paulo Zanoni03722642014-01-17 13:51:09 -02001759 struct drm_device *dev = crtc->base.dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001764 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001765 int reg;
1766 u32 val;
1767
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001768 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001769 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001770 assert_sprites_disabled(dev_priv, pipe);
1771
Paulo Zanoni681e5812012-12-06 11:12:38 -02001772 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
Jesse Barnesb24e7172011-01-04 15:09:30 -08001777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001783 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001788 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001789 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001796
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001797 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001798 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001799 if (val & PIPECONF_ENABLE) {
1800 WARN_ON(!(pipe == PIPE_A &&
1801 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00001802 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001803 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001804
1805 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001806 POSTING_READ(reg);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001807
1808 /*
1809 * There's no guarantee the pipe will really start running now. It
1810 * depends on the Gen, the output type and the relative order between
1811 * pipe and plane enabling. Avoid waiting on HSW+ since it's not
1812 * necessary.
1813 * TODO: audit the previous gens.
1814 */
1815 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Paulo Zanoni851855d2013-12-19 19:12:29 -02001816 intel_wait_for_vblank(dev_priv->dev, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001817}
1818
1819/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001820 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001821 * @dev_priv: i915 private structure
1822 * @pipe: pipe to disable
1823 *
1824 * Disable @pipe, making sure that various hardware specific requirements
1825 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1826 *
1827 * @pipe should be %PIPE_A or %PIPE_B.
1828 *
1829 * Will wait until the pipe has shut down before returning.
1830 */
1831static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1832 enum pipe pipe)
1833{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001834 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1835 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001836 int reg;
1837 u32 val;
1838
1839 /*
1840 * Make sure planes won't keep trying to pump pixels to us,
1841 * or we might hang the display.
1842 */
1843 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001844 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001845 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001846
1847 /* Don't disable pipe A or pipe A PLLs if needed */
1848 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1849 return;
1850
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001851 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001853 if ((val & PIPECONF_ENABLE) == 0)
1854 return;
1855
1856 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001857 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1858}
1859
Keith Packardd74362c2011-07-28 14:47:14 -07001860/*
1861 * Plane regs are double buffered, going from enabled->disabled needs a
1862 * trigger in order to latch. The display address reg provides this.
1863 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001864void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1865 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001866{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001867 struct drm_device *dev = dev_priv->dev;
1868 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001869
1870 I915_WRITE(reg, I915_READ(reg));
1871 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001872}
1873
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874/**
Matt Roper262ca2b2014-03-18 17:22:55 -07001875 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001876 * @dev_priv: i915 private structure
1877 * @plane: plane to enable
1878 * @pipe: pipe being fed
1879 *
1880 * Enable @plane on @pipe, making sure that @pipe is running first.
1881 */
Matt Roper262ca2b2014-03-18 17:22:55 -07001882static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
1883 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001884{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001885 struct intel_crtc *intel_crtc =
1886 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001887 int reg;
1888 u32 val;
1889
1890 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1891 assert_pipe_enabled(dev_priv, pipe);
1892
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001893 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001894
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001895 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001896
Jesse Barnesb24e7172011-01-04 15:09:30 -08001897 reg = DSPCNTR(plane);
1898 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001899 if (val & DISPLAY_PLANE_ENABLE)
1900 return;
1901
1902 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001903 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001904 intel_wait_for_vblank(dev_priv->dev, pipe);
1905}
1906
Jesse Barnesb24e7172011-01-04 15:09:30 -08001907/**
Matt Roper262ca2b2014-03-18 17:22:55 -07001908 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001909 * @dev_priv: i915 private structure
1910 * @plane: plane to disable
1911 * @pipe: pipe consuming the data
1912 *
1913 * Disable @plane; should be an independent operation.
1914 */
Matt Roper262ca2b2014-03-18 17:22:55 -07001915static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
1916 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001917{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001918 struct intel_crtc *intel_crtc =
1919 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001920 int reg;
1921 u32 val;
1922
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001923 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001924
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001925 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001926
Jesse Barnesb24e7172011-01-04 15:09:30 -08001927 reg = DSPCNTR(plane);
1928 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001929 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1930 return;
1931
1932 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001933 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001934 intel_wait_for_vblank(dev_priv->dev, pipe);
1935}
1936
Chris Wilson693db182013-03-05 14:52:39 +00001937static bool need_vtd_wa(struct drm_device *dev)
1938{
1939#ifdef CONFIG_INTEL_IOMMU
1940 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1941 return true;
1942#endif
1943 return false;
1944}
1945
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001946static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1947{
1948 int tile_height;
1949
1950 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1951 return ALIGN(height, tile_height);
1952}
1953
Chris Wilson127bd2a2010-07-23 23:32:05 +01001954int
Chris Wilson48b956c2010-09-14 12:50:34 +01001955intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001956 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001957 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001958{
Chris Wilsonce453d82011-02-21 14:43:56 +00001959 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001960 u32 alignment;
1961 int ret;
1962
Chris Wilson05394f32010-11-08 19:18:58 +00001963 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001964 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001965 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1966 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001967 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001968 alignment = 4 * 1024;
1969 else
1970 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001971 break;
1972 case I915_TILING_X:
1973 /* pin() will align the object as required by fence */
1974 alignment = 0;
1975 break;
1976 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001977 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001978 return -EINVAL;
1979 default:
1980 BUG();
1981 }
1982
Chris Wilson693db182013-03-05 14:52:39 +00001983 /* Note that the w/a also requires 64 PTE of padding following the
1984 * bo. We currently fill all unused PTE with the shadow page and so
1985 * we should always have valid PTE following the scanout preventing
1986 * the VT-d warning.
1987 */
1988 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1989 alignment = 256 * 1024;
1990
Chris Wilsonce453d82011-02-21 14:43:56 +00001991 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001992 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001993 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001994 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001995
1996 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1997 * fence, whereas 965+ only requires a fence if using
1998 * framebuffer compression. For simplicity, we always install
1999 * a fence as the cost is not that onerous.
2000 */
Chris Wilson06d98132012-04-17 15:31:24 +01002001 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002002 if (ret)
2003 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002004
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002005 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002006
Chris Wilsonce453d82011-02-21 14:43:56 +00002007 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002008 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002009
2010err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002011 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002012err_interruptible:
2013 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002014 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002015}
2016
Chris Wilson1690e1e2011-12-14 13:57:08 +01002017void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2018{
2019 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002020 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002021}
2022
Daniel Vetterc2c75132012-07-05 12:17:30 +02002023/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2024 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002025unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2026 unsigned int tiling_mode,
2027 unsigned int cpp,
2028 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002029{
Chris Wilsonbc752862013-02-21 20:04:31 +00002030 if (tiling_mode != I915_TILING_NONE) {
2031 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002032
Chris Wilsonbc752862013-02-21 20:04:31 +00002033 tile_rows = *y / 8;
2034 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002035
Chris Wilsonbc752862013-02-21 20:04:31 +00002036 tiles = *x / (512/cpp);
2037 *x %= 512/cpp;
2038
2039 return tile_rows * pitch * 8 + tiles * 4096;
2040 } else {
2041 unsigned int offset;
2042
2043 offset = *y * pitch + *x * cpp;
2044 *y = 0;
2045 *x = (offset & 4095) / cpp;
2046 return offset & -4096;
2047 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002048}
2049
Jesse Barnes46f297f2014-03-07 08:57:48 -08002050int intel_format_to_fourcc(int format)
2051{
2052 switch (format) {
2053 case DISPPLANE_8BPP:
2054 return DRM_FORMAT_C8;
2055 case DISPPLANE_BGRX555:
2056 return DRM_FORMAT_XRGB1555;
2057 case DISPPLANE_BGRX565:
2058 return DRM_FORMAT_RGB565;
2059 default:
2060 case DISPPLANE_BGRX888:
2061 return DRM_FORMAT_XRGB8888;
2062 case DISPPLANE_RGBX888:
2063 return DRM_FORMAT_XBGR8888;
2064 case DISPPLANE_BGRX101010:
2065 return DRM_FORMAT_XRGB2101010;
2066 case DISPPLANE_RGBX101010:
2067 return DRM_FORMAT_XBGR2101010;
2068 }
2069}
2070
Jesse Barnes484b41d2014-03-07 08:57:55 -08002071static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002072 struct intel_plane_config *plane_config)
2073{
2074 struct drm_device *dev = crtc->base.dev;
2075 struct drm_i915_gem_object *obj = NULL;
2076 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2077 u32 base = plane_config->base;
2078
Chris Wilsonff2652e2014-03-10 08:07:02 +00002079 if (plane_config->size == 0)
2080 return false;
2081
Jesse Barnes46f297f2014-03-07 08:57:48 -08002082 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2083 plane_config->size);
2084 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002085 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002086
2087 if (plane_config->tiled) {
2088 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002089 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002090 }
2091
Dave Airlie66e514c2014-04-03 07:51:54 +10002092 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2093 mode_cmd.width = crtc->base.primary->fb->width;
2094 mode_cmd.height = crtc->base.primary->fb->height;
2095 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002096
2097 mutex_lock(&dev->struct_mutex);
2098
Dave Airlie66e514c2014-04-03 07:51:54 +10002099 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002100 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002101 DRM_DEBUG_KMS("intel fb init failed\n");
2102 goto out_unref_obj;
2103 }
2104
2105 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002106
2107 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2108 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002109
2110out_unref_obj:
2111 drm_gem_object_unreference(&obj->base);
2112 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002113 return false;
2114}
2115
2116static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2117 struct intel_plane_config *plane_config)
2118{
2119 struct drm_device *dev = intel_crtc->base.dev;
2120 struct drm_crtc *c;
2121 struct intel_crtc *i;
2122 struct intel_framebuffer *fb;
2123
Dave Airlie66e514c2014-04-03 07:51:54 +10002124 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002125 return;
2126
2127 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2128 return;
2129
Dave Airlie66e514c2014-04-03 07:51:54 +10002130 kfree(intel_crtc->base.primary->fb);
2131 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002132
2133 /*
2134 * Failed to alloc the obj, check to see if we should share
2135 * an fb with another CRTC instead
2136 */
2137 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
2138 i = to_intel_crtc(c);
2139
2140 if (c == &intel_crtc->base)
2141 continue;
2142
Dave Airlie66e514c2014-04-03 07:51:54 +10002143 if (!i->active || !c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002144 continue;
2145
Dave Airlie66e514c2014-04-03 07:51:54 +10002146 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002147 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002148 drm_framebuffer_reference(c->primary->fb);
2149 intel_crtc->base.primary->fb = c->primary->fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002150 break;
2151 }
2152 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002153}
2154
Matt Roper262ca2b2014-03-18 17:22:55 -07002155static int i9xx_update_primary_plane(struct drm_crtc *crtc,
2156 struct drm_framebuffer *fb,
2157 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002158{
2159 struct drm_device *dev = crtc->dev;
2160 struct drm_i915_private *dev_priv = dev->dev_private;
2161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2162 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002163 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002164 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002165 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002166 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002167 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002168
Jesse Barnes81255562010-08-02 12:07:50 -07002169 intel_fb = to_intel_framebuffer(fb);
2170 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002171
Chris Wilson5eddb702010-09-11 13:48:45 +01002172 reg = DSPCNTR(plane);
2173 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002174 /* Mask out pixel format bits in case we change it */
2175 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002176 switch (fb->pixel_format) {
2177 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002178 dspcntr |= DISPPLANE_8BPP;
2179 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002180 case DRM_FORMAT_XRGB1555:
2181 case DRM_FORMAT_ARGB1555:
2182 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002183 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002184 case DRM_FORMAT_RGB565:
2185 dspcntr |= DISPPLANE_BGRX565;
2186 break;
2187 case DRM_FORMAT_XRGB8888:
2188 case DRM_FORMAT_ARGB8888:
2189 dspcntr |= DISPPLANE_BGRX888;
2190 break;
2191 case DRM_FORMAT_XBGR8888:
2192 case DRM_FORMAT_ABGR8888:
2193 dspcntr |= DISPPLANE_RGBX888;
2194 break;
2195 case DRM_FORMAT_XRGB2101010:
2196 case DRM_FORMAT_ARGB2101010:
2197 dspcntr |= DISPPLANE_BGRX101010;
2198 break;
2199 case DRM_FORMAT_XBGR2101010:
2200 case DRM_FORMAT_ABGR2101010:
2201 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002202 break;
2203 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002204 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002205 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002206
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002207 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002208 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002209 dspcntr |= DISPPLANE_TILED;
2210 else
2211 dspcntr &= ~DISPPLANE_TILED;
2212 }
2213
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002214 if (IS_G4X(dev))
2215 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2216
Chris Wilson5eddb702010-09-11 13:48:45 +01002217 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002218
Daniel Vettere506a0c2012-07-05 12:17:29 +02002219 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002220
Daniel Vetterc2c75132012-07-05 12:17:30 +02002221 if (INTEL_INFO(dev)->gen >= 4) {
2222 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002223 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2224 fb->bits_per_pixel / 8,
2225 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002226 linear_offset -= intel_crtc->dspaddr_offset;
2227 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002228 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002229 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002230
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002231 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2232 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2233 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002234 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002235 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002236 I915_WRITE(DSPSURF(plane),
2237 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002238 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002239 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002240 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002241 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002242 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002243
Jesse Barnes17638cd2011-06-24 12:19:23 -07002244 return 0;
2245}
2246
Matt Roper262ca2b2014-03-18 17:22:55 -07002247static int ironlake_update_primary_plane(struct drm_crtc *crtc,
2248 struct drm_framebuffer *fb,
2249 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002250{
2251 struct drm_device *dev = crtc->dev;
2252 struct drm_i915_private *dev_priv = dev->dev_private;
2253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2254 struct intel_framebuffer *intel_fb;
2255 struct drm_i915_gem_object *obj;
2256 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002257 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002258 u32 dspcntr;
2259 u32 reg;
2260
Jesse Barnes17638cd2011-06-24 12:19:23 -07002261 intel_fb = to_intel_framebuffer(fb);
2262 obj = intel_fb->obj;
2263
2264 reg = DSPCNTR(plane);
2265 dspcntr = I915_READ(reg);
2266 /* Mask out pixel format bits in case we change it */
2267 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002268 switch (fb->pixel_format) {
2269 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002270 dspcntr |= DISPPLANE_8BPP;
2271 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002272 case DRM_FORMAT_RGB565:
2273 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002274 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002275 case DRM_FORMAT_XRGB8888:
2276 case DRM_FORMAT_ARGB8888:
2277 dspcntr |= DISPPLANE_BGRX888;
2278 break;
2279 case DRM_FORMAT_XBGR8888:
2280 case DRM_FORMAT_ABGR8888:
2281 dspcntr |= DISPPLANE_RGBX888;
2282 break;
2283 case DRM_FORMAT_XRGB2101010:
2284 case DRM_FORMAT_ARGB2101010:
2285 dspcntr |= DISPPLANE_BGRX101010;
2286 break;
2287 case DRM_FORMAT_XBGR2101010:
2288 case DRM_FORMAT_ABGR2101010:
2289 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002290 break;
2291 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002292 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002293 }
2294
2295 if (obj->tiling_mode != I915_TILING_NONE)
2296 dspcntr |= DISPPLANE_TILED;
2297 else
2298 dspcntr &= ~DISPPLANE_TILED;
2299
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002300 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002301 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2302 else
2303 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002304
2305 I915_WRITE(reg, dspcntr);
2306
Daniel Vettere506a0c2012-07-05 12:17:29 +02002307 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002308 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002309 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2310 fb->bits_per_pixel / 8,
2311 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002312 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002313
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002314 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2315 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2316 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002317 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002318 I915_WRITE(DSPSURF(plane),
2319 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002320 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002321 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2322 } else {
2323 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2324 I915_WRITE(DSPLINOFF(plane), linear_offset);
2325 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002326 POSTING_READ(reg);
2327
2328 return 0;
2329}
2330
2331/* Assume fb object is pinned & idle & fenced and just update base pointers */
2332static int
2333intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2334 int x, int y, enum mode_set_atomic state)
2335{
2336 struct drm_device *dev = crtc->dev;
2337 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002338
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002339 if (dev_priv->display.disable_fbc)
2340 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002341 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002342
Matt Roper262ca2b2014-03-18 17:22:55 -07002343 return dev_priv->display.update_primary_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002344}
2345
Ville Syrjälä96a02912013-02-18 19:08:49 +02002346void intel_display_handle_reset(struct drm_device *dev)
2347{
2348 struct drm_i915_private *dev_priv = dev->dev_private;
2349 struct drm_crtc *crtc;
2350
2351 /*
2352 * Flips in the rings have been nuked by the reset,
2353 * so complete all pending flips so that user space
2354 * will get its events and not get stuck.
2355 *
2356 * Also update the base address of all primary
2357 * planes to the the last fb to make sure we're
2358 * showing the correct fb after a reset.
2359 *
2360 * Need to make two loops over the crtcs so that we
2361 * don't try to grab a crtc mutex before the
2362 * pending_flip_queue really got woken up.
2363 */
2364
2365 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2367 enum plane plane = intel_crtc->plane;
2368
2369 intel_prepare_page_flip(dev, plane);
2370 intel_finish_page_flip_plane(dev, plane);
2371 }
2372
2373 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2375
2376 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002377 /*
2378 * FIXME: Once we have proper support for primary planes (and
2379 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002380 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002381 */
Matt Roperf4510a22014-04-01 15:22:40 -07002382 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002383 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002384 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002385 crtc->x,
2386 crtc->y);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002387 mutex_unlock(&crtc->mutex);
2388 }
2389}
2390
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002391static int
Chris Wilson14667a42012-04-03 17:58:35 +01002392intel_finish_fb(struct drm_framebuffer *old_fb)
2393{
2394 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2395 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2396 bool was_interruptible = dev_priv->mm.interruptible;
2397 int ret;
2398
Chris Wilson14667a42012-04-03 17:58:35 +01002399 /* Big Hammer, we also need to ensure that any pending
2400 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2401 * current scanout is retired before unpinning the old
2402 * framebuffer.
2403 *
2404 * This should only fail upon a hung GPU, in which case we
2405 * can safely continue.
2406 */
2407 dev_priv->mm.interruptible = false;
2408 ret = i915_gem_object_finish_gpu(obj);
2409 dev_priv->mm.interruptible = was_interruptible;
2410
2411 return ret;
2412}
2413
Chris Wilson7d5e3792014-03-04 13:15:08 +00002414static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2415{
2416 struct drm_device *dev = crtc->dev;
2417 struct drm_i915_private *dev_priv = dev->dev_private;
2418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2419 unsigned long flags;
2420 bool pending;
2421
2422 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2423 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2424 return false;
2425
2426 spin_lock_irqsave(&dev->event_lock, flags);
2427 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2428 spin_unlock_irqrestore(&dev->event_lock, flags);
2429
2430 return pending;
2431}
2432
Chris Wilson14667a42012-04-03 17:58:35 +01002433static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002434intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002435 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002436{
2437 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002438 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002439 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002440 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002441 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002442
Chris Wilson7d5e3792014-03-04 13:15:08 +00002443 if (intel_crtc_has_pending_flip(crtc)) {
2444 DRM_ERROR("pipe is still busy with an old pageflip\n");
2445 return -EBUSY;
2446 }
2447
Jesse Barnes79e53942008-11-07 14:24:08 -08002448 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002449 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002450 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002451 return 0;
2452 }
2453
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002454 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002455 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2456 plane_name(intel_crtc->plane),
2457 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002458 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002459 }
2460
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002461 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002462 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002463 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002464 NULL);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002465 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002466 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002467 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002468 return ret;
2469 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002470
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002471 /*
2472 * Update pipe size and adjust fitter if needed: the reason for this is
2473 * that in compute_mode_changes we check the native mode (not the pfit
2474 * mode) to see if we can flip rather than do a full mode set. In the
2475 * fastboot case, we'll flip, but if we don't update the pipesrc and
2476 * pfit state, we'll end up with a big fb scanned out into the wrong
2477 * sized surface.
2478 *
2479 * To fix this properly, we need to hoist the checks up into
2480 * compute_mode_changes (or above), check the actual pfit state and
2481 * whether the platform allows pfit disable with pipe active, and only
2482 * then update the pipesrc and pfit state, even on the flip path.
2483 */
Jani Nikulad330a952014-01-21 11:24:25 +02002484 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002485 const struct drm_display_mode *adjusted_mode =
2486 &intel_crtc->config.adjusted_mode;
2487
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002488 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002489 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2490 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002491 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002492 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2493 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2494 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2495 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2496 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2497 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002498 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2499 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002500 }
2501
Matt Roper262ca2b2014-03-18 17:22:55 -07002502 ret = dev_priv->display.update_primary_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002503 if (ret) {
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002504 mutex_lock(&dev->struct_mutex);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002505 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002506 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002507 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002508 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002509 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002510
Matt Roperf4510a22014-04-01 15:22:40 -07002511 old_fb = crtc->primary->fb;
2512 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002513 crtc->x = x;
2514 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002515
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002516 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002517 if (intel_crtc->active && old_fb != fb)
2518 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002519 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002520 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002521 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002522 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002523
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002524 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002525 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002526 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002527 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002528
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002529 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002530}
2531
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002532static void intel_fdi_normal_train(struct drm_crtc *crtc)
2533{
2534 struct drm_device *dev = crtc->dev;
2535 struct drm_i915_private *dev_priv = dev->dev_private;
2536 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2537 int pipe = intel_crtc->pipe;
2538 u32 reg, temp;
2539
2540 /* enable normal train */
2541 reg = FDI_TX_CTL(pipe);
2542 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002543 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002544 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2545 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002546 } else {
2547 temp &= ~FDI_LINK_TRAIN_NONE;
2548 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002549 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002550 I915_WRITE(reg, temp);
2551
2552 reg = FDI_RX_CTL(pipe);
2553 temp = I915_READ(reg);
2554 if (HAS_PCH_CPT(dev)) {
2555 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2556 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2557 } else {
2558 temp &= ~FDI_LINK_TRAIN_NONE;
2559 temp |= FDI_LINK_TRAIN_NONE;
2560 }
2561 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2562
2563 /* wait one idle pattern time */
2564 POSTING_READ(reg);
2565 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002566
2567 /* IVB wants error correction enabled */
2568 if (IS_IVYBRIDGE(dev))
2569 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2570 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002571}
2572
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002573static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002574{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002575 return crtc->base.enabled && crtc->active &&
2576 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002577}
2578
Daniel Vetter01a415f2012-10-27 15:58:40 +02002579static void ivb_modeset_global_resources(struct drm_device *dev)
2580{
2581 struct drm_i915_private *dev_priv = dev->dev_private;
2582 struct intel_crtc *pipe_B_crtc =
2583 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2584 struct intel_crtc *pipe_C_crtc =
2585 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2586 uint32_t temp;
2587
Daniel Vetter1e833f42013-02-19 22:31:57 +01002588 /*
2589 * When everything is off disable fdi C so that we could enable fdi B
2590 * with all lanes. Note that we don't care about enabled pipes without
2591 * an enabled pch encoder.
2592 */
2593 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2594 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002595 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2596 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2597
2598 temp = I915_READ(SOUTH_CHICKEN1);
2599 temp &= ~FDI_BC_BIFURCATION_SELECT;
2600 DRM_DEBUG_KMS("disabling fdi C rx\n");
2601 I915_WRITE(SOUTH_CHICKEN1, temp);
2602 }
2603}
2604
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002605/* The FDI link training functions for ILK/Ibexpeak. */
2606static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2607{
2608 struct drm_device *dev = crtc->dev;
2609 struct drm_i915_private *dev_priv = dev->dev_private;
2610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2611 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002612 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002613 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002614
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002615 /* FDI needs bits from pipe & plane first */
2616 assert_pipe_enabled(dev_priv, pipe);
2617 assert_plane_enabled(dev_priv, plane);
2618
Adam Jacksone1a44742010-06-25 15:32:14 -04002619 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2620 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002621 reg = FDI_RX_IMR(pipe);
2622 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002623 temp &= ~FDI_RX_SYMBOL_LOCK;
2624 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002625 I915_WRITE(reg, temp);
2626 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002627 udelay(150);
2628
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002629 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002630 reg = FDI_TX_CTL(pipe);
2631 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002632 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2633 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002634 temp &= ~FDI_LINK_TRAIN_NONE;
2635 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002636 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002637
Chris Wilson5eddb702010-09-11 13:48:45 +01002638 reg = FDI_RX_CTL(pipe);
2639 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002640 temp &= ~FDI_LINK_TRAIN_NONE;
2641 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002642 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2643
2644 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002645 udelay(150);
2646
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002647 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002648 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2649 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2650 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002651
Chris Wilson5eddb702010-09-11 13:48:45 +01002652 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002653 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002654 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002655 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2656
2657 if ((temp & FDI_RX_BIT_LOCK)) {
2658 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002659 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002660 break;
2661 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002662 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002663 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002664 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002665
2666 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002667 reg = FDI_TX_CTL(pipe);
2668 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002669 temp &= ~FDI_LINK_TRAIN_NONE;
2670 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002671 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002672
Chris Wilson5eddb702010-09-11 13:48:45 +01002673 reg = FDI_RX_CTL(pipe);
2674 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002675 temp &= ~FDI_LINK_TRAIN_NONE;
2676 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002677 I915_WRITE(reg, temp);
2678
2679 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002680 udelay(150);
2681
Chris Wilson5eddb702010-09-11 13:48:45 +01002682 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002683 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002684 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002685 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2686
2687 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002688 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002689 DRM_DEBUG_KMS("FDI train 2 done.\n");
2690 break;
2691 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002692 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002693 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002694 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002695
2696 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002697
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002698}
2699
Akshay Joshi0206e352011-08-16 15:34:10 -04002700static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002701 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2702 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2703 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2704 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2705};
2706
2707/* The FDI link training functions for SNB/Cougarpoint. */
2708static void gen6_fdi_link_train(struct drm_crtc *crtc)
2709{
2710 struct drm_device *dev = crtc->dev;
2711 struct drm_i915_private *dev_priv = dev->dev_private;
2712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2713 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002714 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002715
Adam Jacksone1a44742010-06-25 15:32:14 -04002716 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2717 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002718 reg = FDI_RX_IMR(pipe);
2719 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002720 temp &= ~FDI_RX_SYMBOL_LOCK;
2721 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002722 I915_WRITE(reg, temp);
2723
2724 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002725 udelay(150);
2726
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002727 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002728 reg = FDI_TX_CTL(pipe);
2729 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002730 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2731 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002732 temp &= ~FDI_LINK_TRAIN_NONE;
2733 temp |= FDI_LINK_TRAIN_PATTERN_1;
2734 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2735 /* SNB-B */
2736 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002737 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002738
Daniel Vetterd74cf322012-10-26 10:58:13 +02002739 I915_WRITE(FDI_RX_MISC(pipe),
2740 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2741
Chris Wilson5eddb702010-09-11 13:48:45 +01002742 reg = FDI_RX_CTL(pipe);
2743 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002744 if (HAS_PCH_CPT(dev)) {
2745 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2746 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2747 } else {
2748 temp &= ~FDI_LINK_TRAIN_NONE;
2749 temp |= FDI_LINK_TRAIN_PATTERN_1;
2750 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002751 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2752
2753 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002754 udelay(150);
2755
Akshay Joshi0206e352011-08-16 15:34:10 -04002756 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002757 reg = FDI_TX_CTL(pipe);
2758 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002759 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2760 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002761 I915_WRITE(reg, temp);
2762
2763 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002764 udelay(500);
2765
Sean Paulfa37d392012-03-02 12:53:39 -05002766 for (retry = 0; retry < 5; retry++) {
2767 reg = FDI_RX_IIR(pipe);
2768 temp = I915_READ(reg);
2769 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2770 if (temp & FDI_RX_BIT_LOCK) {
2771 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2772 DRM_DEBUG_KMS("FDI train 1 done.\n");
2773 break;
2774 }
2775 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002776 }
Sean Paulfa37d392012-03-02 12:53:39 -05002777 if (retry < 5)
2778 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002779 }
2780 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002781 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002782
2783 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002784 reg = FDI_TX_CTL(pipe);
2785 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002786 temp &= ~FDI_LINK_TRAIN_NONE;
2787 temp |= FDI_LINK_TRAIN_PATTERN_2;
2788 if (IS_GEN6(dev)) {
2789 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2790 /* SNB-B */
2791 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2792 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002793 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002794
Chris Wilson5eddb702010-09-11 13:48:45 +01002795 reg = FDI_RX_CTL(pipe);
2796 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002797 if (HAS_PCH_CPT(dev)) {
2798 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2799 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2800 } else {
2801 temp &= ~FDI_LINK_TRAIN_NONE;
2802 temp |= FDI_LINK_TRAIN_PATTERN_2;
2803 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002804 I915_WRITE(reg, temp);
2805
2806 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002807 udelay(150);
2808
Akshay Joshi0206e352011-08-16 15:34:10 -04002809 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002810 reg = FDI_TX_CTL(pipe);
2811 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002812 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2813 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002814 I915_WRITE(reg, temp);
2815
2816 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002817 udelay(500);
2818
Sean Paulfa37d392012-03-02 12:53:39 -05002819 for (retry = 0; retry < 5; retry++) {
2820 reg = FDI_RX_IIR(pipe);
2821 temp = I915_READ(reg);
2822 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2823 if (temp & FDI_RX_SYMBOL_LOCK) {
2824 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2825 DRM_DEBUG_KMS("FDI train 2 done.\n");
2826 break;
2827 }
2828 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002829 }
Sean Paulfa37d392012-03-02 12:53:39 -05002830 if (retry < 5)
2831 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002832 }
2833 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002834 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002835
2836 DRM_DEBUG_KMS("FDI train done.\n");
2837}
2838
Jesse Barnes357555c2011-04-28 15:09:55 -07002839/* Manual link training for Ivy Bridge A0 parts */
2840static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2841{
2842 struct drm_device *dev = crtc->dev;
2843 struct drm_i915_private *dev_priv = dev->dev_private;
2844 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2845 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002846 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002847
2848 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2849 for train result */
2850 reg = FDI_RX_IMR(pipe);
2851 temp = I915_READ(reg);
2852 temp &= ~FDI_RX_SYMBOL_LOCK;
2853 temp &= ~FDI_RX_BIT_LOCK;
2854 I915_WRITE(reg, temp);
2855
2856 POSTING_READ(reg);
2857 udelay(150);
2858
Daniel Vetter01a415f2012-10-27 15:58:40 +02002859 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2860 I915_READ(FDI_RX_IIR(pipe)));
2861
Jesse Barnes139ccd32013-08-19 11:04:55 -07002862 /* Try each vswing and preemphasis setting twice before moving on */
2863 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2864 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002865 reg = FDI_TX_CTL(pipe);
2866 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002867 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2868 temp &= ~FDI_TX_ENABLE;
2869 I915_WRITE(reg, temp);
2870
2871 reg = FDI_RX_CTL(pipe);
2872 temp = I915_READ(reg);
2873 temp &= ~FDI_LINK_TRAIN_AUTO;
2874 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2875 temp &= ~FDI_RX_ENABLE;
2876 I915_WRITE(reg, temp);
2877
2878 /* enable CPU FDI TX and PCH FDI RX */
2879 reg = FDI_TX_CTL(pipe);
2880 temp = I915_READ(reg);
2881 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2882 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2883 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002884 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002885 temp |= snb_b_fdi_train_param[j/2];
2886 temp |= FDI_COMPOSITE_SYNC;
2887 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2888
2889 I915_WRITE(FDI_RX_MISC(pipe),
2890 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2891
2892 reg = FDI_RX_CTL(pipe);
2893 temp = I915_READ(reg);
2894 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2895 temp |= FDI_COMPOSITE_SYNC;
2896 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2897
2898 POSTING_READ(reg);
2899 udelay(1); /* should be 0.5us */
2900
2901 for (i = 0; i < 4; i++) {
2902 reg = FDI_RX_IIR(pipe);
2903 temp = I915_READ(reg);
2904 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2905
2906 if (temp & FDI_RX_BIT_LOCK ||
2907 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2908 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2909 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2910 i);
2911 break;
2912 }
2913 udelay(1); /* should be 0.5us */
2914 }
2915 if (i == 4) {
2916 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2917 continue;
2918 }
2919
2920 /* Train 2 */
2921 reg = FDI_TX_CTL(pipe);
2922 temp = I915_READ(reg);
2923 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2924 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2925 I915_WRITE(reg, temp);
2926
2927 reg = FDI_RX_CTL(pipe);
2928 temp = I915_READ(reg);
2929 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2930 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002931 I915_WRITE(reg, temp);
2932
2933 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002934 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002935
Jesse Barnes139ccd32013-08-19 11:04:55 -07002936 for (i = 0; i < 4; i++) {
2937 reg = FDI_RX_IIR(pipe);
2938 temp = I915_READ(reg);
2939 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002940
Jesse Barnes139ccd32013-08-19 11:04:55 -07002941 if (temp & FDI_RX_SYMBOL_LOCK ||
2942 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2943 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2944 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2945 i);
2946 goto train_done;
2947 }
2948 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002949 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002950 if (i == 4)
2951 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002952 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002953
Jesse Barnes139ccd32013-08-19 11:04:55 -07002954train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002955 DRM_DEBUG_KMS("FDI train done.\n");
2956}
2957
Daniel Vetter88cefb62012-08-12 19:27:14 +02002958static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002959{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002960 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002961 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002962 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002963 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002964
Jesse Barnesc64e3112010-09-10 11:27:03 -07002965
Jesse Barnes0e23b992010-09-10 11:10:00 -07002966 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002967 reg = FDI_RX_CTL(pipe);
2968 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002969 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2970 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002971 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002972 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2973
2974 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002975 udelay(200);
2976
2977 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002978 temp = I915_READ(reg);
2979 I915_WRITE(reg, temp | FDI_PCDCLK);
2980
2981 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002982 udelay(200);
2983
Paulo Zanoni20749732012-11-23 15:30:38 -02002984 /* Enable CPU FDI TX PLL, always on for Ironlake */
2985 reg = FDI_TX_CTL(pipe);
2986 temp = I915_READ(reg);
2987 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2988 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002989
Paulo Zanoni20749732012-11-23 15:30:38 -02002990 POSTING_READ(reg);
2991 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002992 }
2993}
2994
Daniel Vetter88cefb62012-08-12 19:27:14 +02002995static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2996{
2997 struct drm_device *dev = intel_crtc->base.dev;
2998 struct drm_i915_private *dev_priv = dev->dev_private;
2999 int pipe = intel_crtc->pipe;
3000 u32 reg, temp;
3001
3002 /* Switch from PCDclk to Rawclk */
3003 reg = FDI_RX_CTL(pipe);
3004 temp = I915_READ(reg);
3005 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3006
3007 /* Disable CPU FDI TX PLL */
3008 reg = FDI_TX_CTL(pipe);
3009 temp = I915_READ(reg);
3010 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3011
3012 POSTING_READ(reg);
3013 udelay(100);
3014
3015 reg = FDI_RX_CTL(pipe);
3016 temp = I915_READ(reg);
3017 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3018
3019 /* Wait for the clocks to turn off. */
3020 POSTING_READ(reg);
3021 udelay(100);
3022}
3023
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003024static void ironlake_fdi_disable(struct drm_crtc *crtc)
3025{
3026 struct drm_device *dev = crtc->dev;
3027 struct drm_i915_private *dev_priv = dev->dev_private;
3028 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3029 int pipe = intel_crtc->pipe;
3030 u32 reg, temp;
3031
3032 /* disable CPU FDI tx and PCH FDI rx */
3033 reg = FDI_TX_CTL(pipe);
3034 temp = I915_READ(reg);
3035 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3036 POSTING_READ(reg);
3037
3038 reg = FDI_RX_CTL(pipe);
3039 temp = I915_READ(reg);
3040 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003041 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003042 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3043
3044 POSTING_READ(reg);
3045 udelay(100);
3046
3047 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003048 if (HAS_PCH_IBX(dev)) {
3049 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003050 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003051
3052 /* still set train pattern 1 */
3053 reg = FDI_TX_CTL(pipe);
3054 temp = I915_READ(reg);
3055 temp &= ~FDI_LINK_TRAIN_NONE;
3056 temp |= FDI_LINK_TRAIN_PATTERN_1;
3057 I915_WRITE(reg, temp);
3058
3059 reg = FDI_RX_CTL(pipe);
3060 temp = I915_READ(reg);
3061 if (HAS_PCH_CPT(dev)) {
3062 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3063 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3064 } else {
3065 temp &= ~FDI_LINK_TRAIN_NONE;
3066 temp |= FDI_LINK_TRAIN_PATTERN_1;
3067 }
3068 /* BPC in FDI rx is consistent with that in PIPECONF */
3069 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003070 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003071 I915_WRITE(reg, temp);
3072
3073 POSTING_READ(reg);
3074 udelay(100);
3075}
3076
Chris Wilson5dce5b932014-01-20 10:17:36 +00003077bool intel_has_pending_fb_unpin(struct drm_device *dev)
3078{
3079 struct intel_crtc *crtc;
3080
3081 /* Note that we don't need to be called with mode_config.lock here
3082 * as our list of CRTC objects is static for the lifetime of the
3083 * device and so cannot disappear as we iterate. Similarly, we can
3084 * happily treat the predicates as racy, atomic checks as userspace
3085 * cannot claim and pin a new fb without at least acquring the
3086 * struct_mutex and so serialising with us.
3087 */
3088 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3089 if (atomic_read(&crtc->unpin_work_count) == 0)
3090 continue;
3091
3092 if (crtc->unpin_work)
3093 intel_wait_for_vblank(dev, crtc->pipe);
3094
3095 return true;
3096 }
3097
3098 return false;
3099}
3100
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003101static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3102{
Chris Wilson0f911282012-04-17 10:05:38 +01003103 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003104 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003105
Matt Roperf4510a22014-04-01 15:22:40 -07003106 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003107 return;
3108
Daniel Vetter2c10d572012-12-20 21:24:07 +01003109 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3110
Chris Wilson5bb61642012-09-27 21:25:58 +01003111 wait_event(dev_priv->pending_flip_queue,
3112 !intel_crtc_has_pending_flip(crtc));
3113
Chris Wilson0f911282012-04-17 10:05:38 +01003114 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003115 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003116 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003117}
3118
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003119/* Program iCLKIP clock to the desired frequency */
3120static void lpt_program_iclkip(struct drm_crtc *crtc)
3121{
3122 struct drm_device *dev = crtc->dev;
3123 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003124 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003125 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3126 u32 temp;
3127
Daniel Vetter09153002012-12-12 14:06:44 +01003128 mutex_lock(&dev_priv->dpio_lock);
3129
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003130 /* It is necessary to ungate the pixclk gate prior to programming
3131 * the divisors, and gate it back when it is done.
3132 */
3133 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3134
3135 /* Disable SSCCTL */
3136 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003137 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3138 SBI_SSCCTL_DISABLE,
3139 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003140
3141 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003142 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003143 auxdiv = 1;
3144 divsel = 0x41;
3145 phaseinc = 0x20;
3146 } else {
3147 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003148 * but the adjusted_mode->crtc_clock in in KHz. To get the
3149 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003150 * convert the virtual clock precision to KHz here for higher
3151 * precision.
3152 */
3153 u32 iclk_virtual_root_freq = 172800 * 1000;
3154 u32 iclk_pi_range = 64;
3155 u32 desired_divisor, msb_divisor_value, pi_value;
3156
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003157 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003158 msb_divisor_value = desired_divisor / iclk_pi_range;
3159 pi_value = desired_divisor % iclk_pi_range;
3160
3161 auxdiv = 0;
3162 divsel = msb_divisor_value - 2;
3163 phaseinc = pi_value;
3164 }
3165
3166 /* This should not happen with any sane values */
3167 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3168 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3169 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3170 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3171
3172 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003173 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003174 auxdiv,
3175 divsel,
3176 phasedir,
3177 phaseinc);
3178
3179 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003180 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003181 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3182 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3183 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3184 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3185 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3186 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003187 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003188
3189 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003190 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003191 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3192 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003193 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003194
3195 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003196 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003197 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003198 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003199
3200 /* Wait for initialization time */
3201 udelay(24);
3202
3203 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003204
3205 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003206}
3207
Daniel Vetter275f01b22013-05-03 11:49:47 +02003208static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3209 enum pipe pch_transcoder)
3210{
3211 struct drm_device *dev = crtc->base.dev;
3212 struct drm_i915_private *dev_priv = dev->dev_private;
3213 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3214
3215 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3216 I915_READ(HTOTAL(cpu_transcoder)));
3217 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3218 I915_READ(HBLANK(cpu_transcoder)));
3219 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3220 I915_READ(HSYNC(cpu_transcoder)));
3221
3222 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3223 I915_READ(VTOTAL(cpu_transcoder)));
3224 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3225 I915_READ(VBLANK(cpu_transcoder)));
3226 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3227 I915_READ(VSYNC(cpu_transcoder)));
3228 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3229 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3230}
3231
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003232static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3233{
3234 struct drm_i915_private *dev_priv = dev->dev_private;
3235 uint32_t temp;
3236
3237 temp = I915_READ(SOUTH_CHICKEN1);
3238 if (temp & FDI_BC_BIFURCATION_SELECT)
3239 return;
3240
3241 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3242 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3243
3244 temp |= FDI_BC_BIFURCATION_SELECT;
3245 DRM_DEBUG_KMS("enabling fdi C rx\n");
3246 I915_WRITE(SOUTH_CHICKEN1, temp);
3247 POSTING_READ(SOUTH_CHICKEN1);
3248}
3249
3250static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3251{
3252 struct drm_device *dev = intel_crtc->base.dev;
3253 struct drm_i915_private *dev_priv = dev->dev_private;
3254
3255 switch (intel_crtc->pipe) {
3256 case PIPE_A:
3257 break;
3258 case PIPE_B:
3259 if (intel_crtc->config.fdi_lanes > 2)
3260 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3261 else
3262 cpt_enable_fdi_bc_bifurcation(dev);
3263
3264 break;
3265 case PIPE_C:
3266 cpt_enable_fdi_bc_bifurcation(dev);
3267
3268 break;
3269 default:
3270 BUG();
3271 }
3272}
3273
Jesse Barnesf67a5592011-01-05 10:31:48 -08003274/*
3275 * Enable PCH resources required for PCH ports:
3276 * - PCH PLLs
3277 * - FDI training & RX/TX
3278 * - update transcoder timings
3279 * - DP transcoding bits
3280 * - transcoder
3281 */
3282static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003283{
3284 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003285 struct drm_i915_private *dev_priv = dev->dev_private;
3286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3287 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003288 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003289
Daniel Vetterab9412b2013-05-03 11:49:46 +02003290 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003291
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003292 if (IS_IVYBRIDGE(dev))
3293 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3294
Daniel Vettercd986ab2012-10-26 10:58:12 +02003295 /* Write the TU size bits before fdi link training, so that error
3296 * detection works. */
3297 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3298 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3299
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003300 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003301 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003302
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003303 /* We need to program the right clock selection before writing the pixel
3304 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003305 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003306 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003307
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003308 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003309 temp |= TRANS_DPLL_ENABLE(pipe);
3310 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003311 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003312 temp |= sel;
3313 else
3314 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003315 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003316 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003317
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003318 /* XXX: pch pll's can be enabled any time before we enable the PCH
3319 * transcoder, and we actually should do this to not upset any PCH
3320 * transcoder that already use the clock when we share it.
3321 *
3322 * Note that enable_shared_dpll tries to do the right thing, but
3323 * get_shared_dpll unconditionally resets the pll - we need that to have
3324 * the right LVDS enable sequence. */
3325 ironlake_enable_shared_dpll(intel_crtc);
3326
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003327 /* set transcoder timing, panel must allow it */
3328 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003329 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003330
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003331 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003332
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003333 /* For PCH DP, enable TRANS_DP_CTL */
3334 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003335 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3336 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003337 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003338 reg = TRANS_DP_CTL(pipe);
3339 temp = I915_READ(reg);
3340 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003341 TRANS_DP_SYNC_MASK |
3342 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003343 temp |= (TRANS_DP_OUTPUT_ENABLE |
3344 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003345 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003346
3347 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003348 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003349 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003350 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003351
3352 switch (intel_trans_dp_port_sel(crtc)) {
3353 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003354 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003355 break;
3356 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003357 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003358 break;
3359 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003360 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003361 break;
3362 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003363 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003364 }
3365
Chris Wilson5eddb702010-09-11 13:48:45 +01003366 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003367 }
3368
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003369 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003370}
3371
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003372static void lpt_pch_enable(struct drm_crtc *crtc)
3373{
3374 struct drm_device *dev = crtc->dev;
3375 struct drm_i915_private *dev_priv = dev->dev_private;
3376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003377 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003378
Daniel Vetterab9412b2013-05-03 11:49:46 +02003379 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003380
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003381 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003382
Paulo Zanoni0540e482012-10-31 18:12:40 -02003383 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003384 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003385
Paulo Zanoni937bb612012-10-31 18:12:47 -02003386 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003387}
3388
Daniel Vettere2b78262013-06-07 23:10:03 +02003389static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003390{
Daniel Vettere2b78262013-06-07 23:10:03 +02003391 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003392
3393 if (pll == NULL)
3394 return;
3395
3396 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003397 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003398 return;
3399 }
3400
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003401 if (--pll->refcount == 0) {
3402 WARN_ON(pll->on);
3403 WARN_ON(pll->active);
3404 }
3405
Daniel Vettera43f6e02013-06-07 23:10:32 +02003406 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003407}
3408
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003409static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003410{
Daniel Vettere2b78262013-06-07 23:10:03 +02003411 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3412 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3413 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003414
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003415 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003416 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3417 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003418 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003419 }
3420
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003421 if (HAS_PCH_IBX(dev_priv->dev)) {
3422 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003423 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003424 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003425
Daniel Vetter46edb022013-06-05 13:34:12 +02003426 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3427 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003428
3429 goto found;
3430 }
3431
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003432 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3433 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003434
3435 /* Only want to check enabled timings first */
3436 if (pll->refcount == 0)
3437 continue;
3438
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003439 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3440 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003441 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003442 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003443 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003444
3445 goto found;
3446 }
3447 }
3448
3449 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003450 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3451 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003452 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003453 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3454 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003455 goto found;
3456 }
3457 }
3458
3459 return NULL;
3460
3461found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003462 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003463 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3464 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003465
Daniel Vettercdbd2312013-06-05 13:34:03 +02003466 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003467 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3468 sizeof(pll->hw_state));
3469
Daniel Vetter46edb022013-06-05 13:34:12 +02003470 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003471 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003472 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003473
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003474 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003475 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003476 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003477
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003478 return pll;
3479}
3480
Daniel Vettera1520312013-05-03 11:49:50 +02003481static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003482{
3483 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003484 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003485 u32 temp;
3486
3487 temp = I915_READ(dslreg);
3488 udelay(500);
3489 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003490 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003491 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003492 }
3493}
3494
Jesse Barnesb074cec2013-04-25 12:55:02 -07003495static void ironlake_pfit_enable(struct intel_crtc *crtc)
3496{
3497 struct drm_device *dev = crtc->base.dev;
3498 struct drm_i915_private *dev_priv = dev->dev_private;
3499 int pipe = crtc->pipe;
3500
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003501 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003502 /* Force use of hard-coded filter coefficients
3503 * as some pre-programmed values are broken,
3504 * e.g. x201.
3505 */
3506 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3507 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3508 PF_PIPE_SEL_IVB(pipe));
3509 else
3510 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3511 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3512 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003513 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003514}
3515
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003516static void intel_enable_planes(struct drm_crtc *crtc)
3517{
3518 struct drm_device *dev = crtc->dev;
3519 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003520 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003521 struct intel_plane *intel_plane;
3522
Matt Roperaf2b6532014-04-01 15:22:32 -07003523 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3524 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003525 if (intel_plane->pipe == pipe)
3526 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003527 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003528}
3529
3530static void intel_disable_planes(struct drm_crtc *crtc)
3531{
3532 struct drm_device *dev = crtc->dev;
3533 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003534 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003535 struct intel_plane *intel_plane;
3536
Matt Roperaf2b6532014-04-01 15:22:32 -07003537 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3538 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003539 if (intel_plane->pipe == pipe)
3540 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003541 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003542}
3543
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003544void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003545{
3546 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3547
3548 if (!crtc->config.ips_enabled)
3549 return;
3550
3551 /* We can only enable IPS after we enable a plane and wait for a vblank.
3552 * We guarantee that the plane is enabled by calling intel_enable_ips
3553 * only after intel_enable_plane. And intel_enable_plane already waits
3554 * for a vblank, so all we need to do here is to enable the IPS bit. */
3555 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003556 if (IS_BROADWELL(crtc->base.dev)) {
3557 mutex_lock(&dev_priv->rps.hw_lock);
3558 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3559 mutex_unlock(&dev_priv->rps.hw_lock);
3560 /* Quoting Art Runyan: "its not safe to expect any particular
3561 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003562 * mailbox." Moreover, the mailbox may return a bogus state,
3563 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003564 */
3565 } else {
3566 I915_WRITE(IPS_CTL, IPS_ENABLE);
3567 /* The bit only becomes 1 in the next vblank, so this wait here
3568 * is essentially intel_wait_for_vblank. If we don't have this
3569 * and don't wait for vblanks until the end of crtc_enable, then
3570 * the HW state readout code will complain that the expected
3571 * IPS_CTL value is not the one we read. */
3572 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3573 DRM_ERROR("Timed out waiting for IPS enable\n");
3574 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003575}
3576
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003577void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003578{
3579 struct drm_device *dev = crtc->base.dev;
3580 struct drm_i915_private *dev_priv = dev->dev_private;
3581
3582 if (!crtc->config.ips_enabled)
3583 return;
3584
3585 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003586 if (IS_BROADWELL(crtc->base.dev)) {
3587 mutex_lock(&dev_priv->rps.hw_lock);
3588 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3589 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnese59150d2014-01-07 13:30:45 -08003590 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003591 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003592 POSTING_READ(IPS_CTL);
3593 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003594
3595 /* We need to wait for a vblank before we can disable the plane. */
3596 intel_wait_for_vblank(dev, crtc->pipe);
3597}
3598
3599/** Loads the palette/gamma unit for the CRTC with the prepared values */
3600static void intel_crtc_load_lut(struct drm_crtc *crtc)
3601{
3602 struct drm_device *dev = crtc->dev;
3603 struct drm_i915_private *dev_priv = dev->dev_private;
3604 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3605 enum pipe pipe = intel_crtc->pipe;
3606 int palreg = PALETTE(pipe);
3607 int i;
3608 bool reenable_ips = false;
3609
3610 /* The clocks have to be on to load the palette. */
3611 if (!crtc->enabled || !intel_crtc->active)
3612 return;
3613
3614 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3615 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3616 assert_dsi_pll_enabled(dev_priv);
3617 else
3618 assert_pll_enabled(dev_priv, pipe);
3619 }
3620
3621 /* use legacy palette for Ironlake */
3622 if (HAS_PCH_SPLIT(dev))
3623 palreg = LGC_PALETTE(pipe);
3624
3625 /* Workaround : Do not read or write the pipe palette/gamma data while
3626 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3627 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003628 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003629 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3630 GAMMA_MODE_MODE_SPLIT)) {
3631 hsw_disable_ips(intel_crtc);
3632 reenable_ips = true;
3633 }
3634
3635 for (i = 0; i < 256; i++) {
3636 I915_WRITE(palreg + 4 * i,
3637 (intel_crtc->lut_r[i] << 16) |
3638 (intel_crtc->lut_g[i] << 8) |
3639 intel_crtc->lut_b[i]);
3640 }
3641
3642 if (reenable_ips)
3643 hsw_enable_ips(intel_crtc);
3644}
3645
Jesse Barnesf67a5592011-01-05 10:31:48 -08003646static void ironlake_crtc_enable(struct drm_crtc *crtc)
3647{
3648 struct drm_device *dev = crtc->dev;
3649 struct drm_i915_private *dev_priv = dev->dev_private;
3650 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003651 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003652 int pipe = intel_crtc->pipe;
3653 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003654
Daniel Vetter08a48462012-07-02 11:43:47 +02003655 WARN_ON(!crtc->enabled);
3656
Jesse Barnesf67a5592011-01-05 10:31:48 -08003657 if (intel_crtc->active)
3658 return;
3659
3660 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003661
3662 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3663 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3664
Daniel Vetterf6736a12013-06-05 13:34:30 +02003665 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003666 if (encoder->pre_enable)
3667 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003668
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003669 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003670 /* Note: FDI PLL enabling _must_ be done before we enable the
3671 * cpu pipes, hence this is separate from all the other fdi/pch
3672 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003673 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003674 } else {
3675 assert_fdi_tx_disabled(dev_priv, pipe);
3676 assert_fdi_rx_disabled(dev_priv, pipe);
3677 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003678
Jesse Barnesb074cec2013-04-25 12:55:02 -07003679 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003680
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003681 /*
3682 * On ILK+ LUT must be loaded before the pipe is running but with
3683 * clocks enabled
3684 */
3685 intel_crtc_load_lut(crtc);
3686
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003687 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003688 intel_enable_pipe(intel_crtc);
Matt Roper262ca2b2014-03-18 17:22:55 -07003689 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003690 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003691 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003692
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003693 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003694 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003695
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003696 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003697 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003698 mutex_unlock(&dev->struct_mutex);
3699
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003700 for_each_encoder_on_crtc(dev, crtc, encoder)
3701 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003702
3703 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003704 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003705
3706 /*
3707 * There seems to be a race in PCH platform hw (at least on some
3708 * outputs) where an enabled pipe still completes any pageflip right
3709 * away (as if the pipe is off) instead of waiting for vblank. As soon
3710 * as the first vblank happend, everything works as expected. Hence just
3711 * wait for one vblank before returning to avoid strange things
3712 * happening.
3713 */
3714 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003715}
3716
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003717/* IPS only exists on ULT machines and is tied to pipe A. */
3718static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3719{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003720 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003721}
3722
Ville Syrjälädda9a662013-09-19 17:00:37 -03003723static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3724{
3725 struct drm_device *dev = crtc->dev;
3726 struct drm_i915_private *dev_priv = dev->dev_private;
3727 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3728 int pipe = intel_crtc->pipe;
3729 int plane = intel_crtc->plane;
3730
Matt Roper262ca2b2014-03-18 17:22:55 -07003731 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003732 intel_enable_planes(crtc);
3733 intel_crtc_update_cursor(crtc, true);
3734
3735 hsw_enable_ips(intel_crtc);
3736
3737 mutex_lock(&dev->struct_mutex);
3738 intel_update_fbc(dev);
3739 mutex_unlock(&dev->struct_mutex);
3740}
3741
3742static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3743{
3744 struct drm_device *dev = crtc->dev;
3745 struct drm_i915_private *dev_priv = dev->dev_private;
3746 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3747 int pipe = intel_crtc->pipe;
3748 int plane = intel_crtc->plane;
3749
3750 intel_crtc_wait_for_pending_flips(crtc);
3751 drm_vblank_off(dev, pipe);
3752
3753 /* FBC must be disabled before disabling the plane on HSW. */
3754 if (dev_priv->fbc.plane == plane)
3755 intel_disable_fbc(dev);
3756
3757 hsw_disable_ips(intel_crtc);
3758
3759 intel_crtc_update_cursor(crtc, false);
3760 intel_disable_planes(crtc);
Matt Roper262ca2b2014-03-18 17:22:55 -07003761 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003762}
3763
Paulo Zanonie4916942013-09-20 16:21:19 -03003764/*
3765 * This implements the workaround described in the "notes" section of the mode
3766 * set sequence documentation. When going from no pipes or single pipe to
3767 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3768 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3769 */
3770static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3771{
3772 struct drm_device *dev = crtc->base.dev;
3773 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3774
3775 /* We want to get the other_active_crtc only if there's only 1 other
3776 * active crtc. */
3777 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3778 if (!crtc_it->active || crtc_it == crtc)
3779 continue;
3780
3781 if (other_active_crtc)
3782 return;
3783
3784 other_active_crtc = crtc_it;
3785 }
3786 if (!other_active_crtc)
3787 return;
3788
3789 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3790 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3791}
3792
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003793static void haswell_crtc_enable(struct drm_crtc *crtc)
3794{
3795 struct drm_device *dev = crtc->dev;
3796 struct drm_i915_private *dev_priv = dev->dev_private;
3797 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3798 struct intel_encoder *encoder;
3799 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003800
3801 WARN_ON(!crtc->enabled);
3802
3803 if (intel_crtc->active)
3804 return;
3805
3806 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003807
3808 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3809 if (intel_crtc->config.has_pch_encoder)
3810 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3811
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003812 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003813 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003814
3815 for_each_encoder_on_crtc(dev, crtc, encoder)
3816 if (encoder->pre_enable)
3817 encoder->pre_enable(encoder);
3818
Paulo Zanoni1f544382012-10-24 11:32:00 -02003819 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003820
Jesse Barnesb074cec2013-04-25 12:55:02 -07003821 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003822
3823 /*
3824 * On ILK+ LUT must be loaded before the pipe is running but with
3825 * clocks enabled
3826 */
3827 intel_crtc_load_lut(crtc);
3828
Paulo Zanoni1f544382012-10-24 11:32:00 -02003829 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003830 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003831
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003832 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003833 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003834
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003835 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003836 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003837
Jani Nikula8807e552013-08-30 19:40:32 +03003838 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003839 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003840 intel_opregion_notify_encoder(encoder, true);
3841 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003842
Paulo Zanonie4916942013-09-20 16:21:19 -03003843 /* If we change the relative order between pipe/planes enabling, we need
3844 * to change the workaround. */
3845 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003846 haswell_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003847}
3848
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003849static void ironlake_pfit_disable(struct intel_crtc *crtc)
3850{
3851 struct drm_device *dev = crtc->base.dev;
3852 struct drm_i915_private *dev_priv = dev->dev_private;
3853 int pipe = crtc->pipe;
3854
3855 /* To avoid upsetting the power well on haswell only disable the pfit if
3856 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003857 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003858 I915_WRITE(PF_CTL(pipe), 0);
3859 I915_WRITE(PF_WIN_POS(pipe), 0);
3860 I915_WRITE(PF_WIN_SZ(pipe), 0);
3861 }
3862}
3863
Jesse Barnes6be4a602010-09-10 10:26:01 -07003864static void ironlake_crtc_disable(struct drm_crtc *crtc)
3865{
3866 struct drm_device *dev = crtc->dev;
3867 struct drm_i915_private *dev_priv = dev->dev_private;
3868 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003869 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003870 int pipe = intel_crtc->pipe;
3871 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003872 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003873
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003874
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003875 if (!intel_crtc->active)
3876 return;
3877
Daniel Vetterea9d7582012-07-10 10:42:52 +02003878 for_each_encoder_on_crtc(dev, crtc, encoder)
3879 encoder->disable(encoder);
3880
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003881 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003882 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003883
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003884 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003885 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003886
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003887 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003888 intel_disable_planes(crtc);
Matt Roper262ca2b2014-03-18 17:22:55 -07003889 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003890
Daniel Vetterd925c592013-06-05 13:34:04 +02003891 if (intel_crtc->config.has_pch_encoder)
3892 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3893
Jesse Barnesb24e7172011-01-04 15:09:30 -08003894 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003895
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003896 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003897
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003898 for_each_encoder_on_crtc(dev, crtc, encoder)
3899 if (encoder->post_disable)
3900 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003901
Daniel Vetterd925c592013-06-05 13:34:04 +02003902 if (intel_crtc->config.has_pch_encoder) {
3903 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003904
Daniel Vetterd925c592013-06-05 13:34:04 +02003905 ironlake_disable_pch_transcoder(dev_priv, pipe);
3906 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003907
Daniel Vetterd925c592013-06-05 13:34:04 +02003908 if (HAS_PCH_CPT(dev)) {
3909 /* disable TRANS_DP_CTL */
3910 reg = TRANS_DP_CTL(pipe);
3911 temp = I915_READ(reg);
3912 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3913 TRANS_DP_PORT_SEL_MASK);
3914 temp |= TRANS_DP_PORT_SEL_NONE;
3915 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003916
Daniel Vetterd925c592013-06-05 13:34:04 +02003917 /* disable DPLL_SEL */
3918 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003919 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003920 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003921 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003922
3923 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003924 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003925
3926 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003927 }
3928
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003929 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003930 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003931
3932 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003933 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003934 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003935}
3936
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003937static void haswell_crtc_disable(struct drm_crtc *crtc)
3938{
3939 struct drm_device *dev = crtc->dev;
3940 struct drm_i915_private *dev_priv = dev->dev_private;
3941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3942 struct intel_encoder *encoder;
3943 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003944 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003945
3946 if (!intel_crtc->active)
3947 return;
3948
Ville Syrjälädda9a662013-09-19 17:00:37 -03003949 haswell_crtc_disable_planes(crtc);
3950
Jani Nikula8807e552013-08-30 19:40:32 +03003951 for_each_encoder_on_crtc(dev, crtc, encoder) {
3952 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003953 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003954 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003955
Paulo Zanoni86642812013-04-12 17:57:57 -03003956 if (intel_crtc->config.has_pch_encoder)
3957 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003958 intel_disable_pipe(dev_priv, pipe);
3959
Paulo Zanoniad80a812012-10-24 16:06:19 -02003960 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003961
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003962 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003963
Paulo Zanoni1f544382012-10-24 11:32:00 -02003964 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003965
3966 for_each_encoder_on_crtc(dev, crtc, encoder)
3967 if (encoder->post_disable)
3968 encoder->post_disable(encoder);
3969
Daniel Vetter88adfff2013-03-28 10:42:01 +01003970 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003971 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003972 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003973 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003974 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003975
3976 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003977 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003978
3979 mutex_lock(&dev->struct_mutex);
3980 intel_update_fbc(dev);
3981 mutex_unlock(&dev->struct_mutex);
3982}
3983
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003984static void ironlake_crtc_off(struct drm_crtc *crtc)
3985{
3986 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003987 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003988}
3989
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003990static void haswell_crtc_off(struct drm_crtc *crtc)
3991{
3992 intel_ddi_put_crtc_pll(crtc);
3993}
3994
Daniel Vetter02e792f2009-09-15 22:57:34 +02003995static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3996{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003997 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003998 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003999 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02004000
Chris Wilson23f09ce2010-08-12 13:53:37 +01004001 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00004002 dev_priv->mm.interruptible = false;
4003 (void) intel_overlay_switch_off(intel_crtc->overlay);
4004 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01004005 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02004006 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02004007
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01004008 /* Let userspace switch the overlay on again. In most cases userspace
4009 * has to recompute where to put it anyway.
4010 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02004011}
4012
Egbert Eich61bc95c2013-03-04 09:24:38 -05004013/**
4014 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
4015 * cursor plane briefly if not already running after enabling the display
4016 * plane.
4017 * This workaround avoids occasional blank screens when self refresh is
4018 * enabled.
4019 */
4020static void
4021g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
4022{
4023 u32 cntl = I915_READ(CURCNTR(pipe));
4024
4025 if ((cntl & CURSOR_MODE) == 0) {
4026 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
4027
4028 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
4029 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
4030 intel_wait_for_vblank(dev_priv->dev, pipe);
4031 I915_WRITE(CURCNTR(pipe), cntl);
4032 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
4033 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
4034 }
4035}
4036
Jesse Barnes2dd24552013-04-25 12:55:01 -07004037static void i9xx_pfit_enable(struct intel_crtc *crtc)
4038{
4039 struct drm_device *dev = crtc->base.dev;
4040 struct drm_i915_private *dev_priv = dev->dev_private;
4041 struct intel_crtc_config *pipe_config = &crtc->config;
4042
Daniel Vetter328d8e82013-05-08 10:36:31 +02004043 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004044 return;
4045
Daniel Vetterc0b03412013-05-28 12:05:54 +02004046 /*
4047 * The panel fitter should only be adjusted whilst the pipe is disabled,
4048 * according to register description and PRM.
4049 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004050 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4051 assert_pipe_disabled(dev_priv, crtc->pipe);
4052
Jesse Barnesb074cec2013-04-25 12:55:02 -07004053 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4054 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004055
4056 /* Border color in case we don't scale up to the full screen. Black by
4057 * default, change to something else for debugging. */
4058 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004059}
4060
Imre Deak77d22dc2014-03-05 16:20:52 +02004061#define for_each_power_domain(domain, mask) \
4062 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4063 if ((1 << (domain)) & (mask))
4064
Imre Deak319be8a2014-03-04 19:22:57 +02004065enum intel_display_power_domain
4066intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004067{
Imre Deak319be8a2014-03-04 19:22:57 +02004068 struct drm_device *dev = intel_encoder->base.dev;
4069 struct intel_digital_port *intel_dig_port;
4070
4071 switch (intel_encoder->type) {
4072 case INTEL_OUTPUT_UNKNOWN:
4073 /* Only DDI platforms should ever use this output type */
4074 WARN_ON_ONCE(!HAS_DDI(dev));
4075 case INTEL_OUTPUT_DISPLAYPORT:
4076 case INTEL_OUTPUT_HDMI:
4077 case INTEL_OUTPUT_EDP:
4078 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4079 switch (intel_dig_port->port) {
4080 case PORT_A:
4081 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4082 case PORT_B:
4083 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4084 case PORT_C:
4085 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4086 case PORT_D:
4087 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4088 default:
4089 WARN_ON_ONCE(1);
4090 return POWER_DOMAIN_PORT_OTHER;
4091 }
4092 case INTEL_OUTPUT_ANALOG:
4093 return POWER_DOMAIN_PORT_CRT;
4094 case INTEL_OUTPUT_DSI:
4095 return POWER_DOMAIN_PORT_DSI;
4096 default:
4097 return POWER_DOMAIN_PORT_OTHER;
4098 }
4099}
4100
4101static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4102{
4103 struct drm_device *dev = crtc->dev;
4104 struct intel_encoder *intel_encoder;
4105 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4106 enum pipe pipe = intel_crtc->pipe;
4107 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004108 unsigned long mask;
4109 enum transcoder transcoder;
4110
4111 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4112
4113 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4114 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4115 if (pfit_enabled)
4116 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4117
Imre Deak319be8a2014-03-04 19:22:57 +02004118 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4119 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4120
Imre Deak77d22dc2014-03-05 16:20:52 +02004121 return mask;
4122}
4123
4124void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4125 bool enable)
4126{
4127 if (dev_priv->power_domains.init_power_on == enable)
4128 return;
4129
4130 if (enable)
4131 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4132 else
4133 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4134
4135 dev_priv->power_domains.init_power_on = enable;
4136}
4137
4138static void modeset_update_crtc_power_domains(struct drm_device *dev)
4139{
4140 struct drm_i915_private *dev_priv = dev->dev_private;
4141 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4142 struct intel_crtc *crtc;
4143
4144 /*
4145 * First get all needed power domains, then put all unneeded, to avoid
4146 * any unnecessary toggling of the power wells.
4147 */
4148 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4149 enum intel_display_power_domain domain;
4150
4151 if (!crtc->base.enabled)
4152 continue;
4153
Imre Deak319be8a2014-03-04 19:22:57 +02004154 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004155
4156 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4157 intel_display_power_get(dev_priv, domain);
4158 }
4159
4160 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4161 enum intel_display_power_domain domain;
4162
4163 for_each_power_domain(domain, crtc->enabled_power_domains)
4164 intel_display_power_put(dev_priv, domain);
4165
4166 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4167 }
4168
4169 intel_display_set_init_power(dev_priv, false);
4170}
4171
Jesse Barnes586f49d2013-11-04 16:06:59 -08004172int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004173{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004174 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004175
Jesse Barnes586f49d2013-11-04 16:06:59 -08004176 /* Obtain SKU information */
4177 mutex_lock(&dev_priv->dpio_lock);
4178 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4179 CCK_FUSE_HPLL_FREQ_MASK;
4180 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004181
Jesse Barnes586f49d2013-11-04 16:06:59 -08004182 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004183}
4184
4185/* Adjust CDclk dividers to allow high res or save power if possible */
4186static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4187{
4188 struct drm_i915_private *dev_priv = dev->dev_private;
4189 u32 val, cmd;
4190
Imre Deakd60c4472014-03-27 17:45:10 +02004191 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4192 dev_priv->vlv_cdclk_freq = cdclk;
4193
Jesse Barnes30a970c2013-11-04 13:48:12 -08004194 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4195 cmd = 2;
4196 else if (cdclk == 266)
4197 cmd = 1;
4198 else
4199 cmd = 0;
4200
4201 mutex_lock(&dev_priv->rps.hw_lock);
4202 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4203 val &= ~DSPFREQGUAR_MASK;
4204 val |= (cmd << DSPFREQGUAR_SHIFT);
4205 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4206 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4207 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4208 50)) {
4209 DRM_ERROR("timed out waiting for CDclk change\n");
4210 }
4211 mutex_unlock(&dev_priv->rps.hw_lock);
4212
4213 if (cdclk == 400) {
4214 u32 divider, vco;
4215
4216 vco = valleyview_get_vco(dev_priv);
4217 divider = ((vco << 1) / cdclk) - 1;
4218
4219 mutex_lock(&dev_priv->dpio_lock);
4220 /* adjust cdclk divider */
4221 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4222 val &= ~0xf;
4223 val |= divider;
4224 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4225 mutex_unlock(&dev_priv->dpio_lock);
4226 }
4227
4228 mutex_lock(&dev_priv->dpio_lock);
4229 /* adjust self-refresh exit latency value */
4230 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4231 val &= ~0x7f;
4232
4233 /*
4234 * For high bandwidth configs, we set a higher latency in the bunit
4235 * so that the core display fetch happens in time to avoid underruns.
4236 */
4237 if (cdclk == 400)
4238 val |= 4500 / 250; /* 4.5 usec */
4239 else
4240 val |= 3000 / 250; /* 3.0 usec */
4241 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4242 mutex_unlock(&dev_priv->dpio_lock);
4243
4244 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4245 intel_i2c_reset(dev);
4246}
4247
Imre Deakd60c4472014-03-27 17:45:10 +02004248int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004249{
4250 int cur_cdclk, vco;
4251 int divider;
4252
4253 vco = valleyview_get_vco(dev_priv);
4254
4255 mutex_lock(&dev_priv->dpio_lock);
4256 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4257 mutex_unlock(&dev_priv->dpio_lock);
4258
4259 divider &= 0xf;
4260
4261 cur_cdclk = (vco << 1) / (divider + 1);
4262
4263 return cur_cdclk;
4264}
4265
4266static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4267 int max_pixclk)
4268{
Jesse Barnes30a970c2013-11-04 13:48:12 -08004269 /*
4270 * Really only a few cases to deal with, as only 4 CDclks are supported:
4271 * 200MHz
4272 * 267MHz
4273 * 320MHz
4274 * 400MHz
4275 * So we check to see whether we're above 90% of the lower bin and
4276 * adjust if needed.
4277 */
4278 if (max_pixclk > 288000) {
4279 return 400;
4280 } else if (max_pixclk > 240000) {
4281 return 320;
4282 } else
4283 return 266;
4284 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4285}
4286
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004287/* compute the max pixel clock for new configuration */
4288static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004289{
4290 struct drm_device *dev = dev_priv->dev;
4291 struct intel_crtc *intel_crtc;
4292 int max_pixclk = 0;
4293
4294 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4295 base.head) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004296 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004297 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004298 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004299 }
4300
4301 return max_pixclk;
4302}
4303
4304static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004305 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004306{
4307 struct drm_i915_private *dev_priv = dev->dev_private;
4308 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004309 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004310
Imre Deakd60c4472014-03-27 17:45:10 +02004311 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4312 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004313 return;
4314
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004315 /* disable/enable all currently active pipes while we change cdclk */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004316 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4317 base.head)
4318 if (intel_crtc->base.enabled)
4319 *prepare_pipes |= (1 << intel_crtc->pipe);
4320}
4321
4322static void valleyview_modeset_global_resources(struct drm_device *dev)
4323{
4324 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004325 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004326 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4327
Imre Deakd60c4472014-03-27 17:45:10 +02004328 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004329 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004330 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004331}
4332
Jesse Barnes89b667f2013-04-18 14:51:36 -07004333static void valleyview_crtc_enable(struct drm_crtc *crtc)
4334{
4335 struct drm_device *dev = crtc->dev;
4336 struct drm_i915_private *dev_priv = dev->dev_private;
4337 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4338 struct intel_encoder *encoder;
4339 int pipe = intel_crtc->pipe;
4340 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004341 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004342
4343 WARN_ON(!crtc->enabled);
4344
4345 if (intel_crtc->active)
4346 return;
4347
4348 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004349
Jesse Barnes89b667f2013-04-18 14:51:36 -07004350 for_each_encoder_on_crtc(dev, crtc, encoder)
4351 if (encoder->pre_pll_enable)
4352 encoder->pre_pll_enable(encoder);
4353
Jani Nikula23538ef2013-08-27 15:12:22 +03004354 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4355
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004356 if (!is_dsi)
4357 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004358
4359 for_each_encoder_on_crtc(dev, crtc, encoder)
4360 if (encoder->pre_enable)
4361 encoder->pre_enable(encoder);
4362
Jesse Barnes2dd24552013-04-25 12:55:01 -07004363 i9xx_pfit_enable(intel_crtc);
4364
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004365 intel_crtc_load_lut(crtc);
4366
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004367 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004368 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004369 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Matt Roper262ca2b2014-03-18 17:22:55 -07004370 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004371 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004372 intel_crtc_update_cursor(crtc, true);
4373
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004374 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03004375
4376 for_each_encoder_on_crtc(dev, crtc, encoder)
4377 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004378}
4379
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004380static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004381{
4382 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004383 struct drm_i915_private *dev_priv = dev->dev_private;
4384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004385 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004386 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004387 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004388
Daniel Vetter08a48462012-07-02 11:43:47 +02004389 WARN_ON(!crtc->enabled);
4390
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004391 if (intel_crtc->active)
4392 return;
4393
4394 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004395
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004396 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004397 if (encoder->pre_enable)
4398 encoder->pre_enable(encoder);
4399
Daniel Vetterf6736a12013-06-05 13:34:30 +02004400 i9xx_enable_pll(intel_crtc);
4401
Jesse Barnes2dd24552013-04-25 12:55:01 -07004402 i9xx_pfit_enable(intel_crtc);
4403
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004404 intel_crtc_load_lut(crtc);
4405
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004406 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004407 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004408 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Matt Roper262ca2b2014-03-18 17:22:55 -07004409 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004410 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004411 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05004412 if (IS_G4X(dev))
4413 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004414 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004415
4416 /* Give the overlay scaler a chance to enable if it's on this pipe */
4417 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004418
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004419 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004420
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004421 for_each_encoder_on_crtc(dev, crtc, encoder)
4422 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004423}
4424
Daniel Vetter87476d62013-04-11 16:29:06 +02004425static void i9xx_pfit_disable(struct intel_crtc *crtc)
4426{
4427 struct drm_device *dev = crtc->base.dev;
4428 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004429
4430 if (!crtc->config.gmch_pfit.control)
4431 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004432
4433 assert_pipe_disabled(dev_priv, crtc->pipe);
4434
Daniel Vetter328d8e82013-05-08 10:36:31 +02004435 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4436 I915_READ(PFIT_CONTROL));
4437 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004438}
4439
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004440static void i9xx_crtc_disable(struct drm_crtc *crtc)
4441{
4442 struct drm_device *dev = crtc->dev;
4443 struct drm_i915_private *dev_priv = dev->dev_private;
4444 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004445 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004446 int pipe = intel_crtc->pipe;
4447 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004448
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004449 if (!intel_crtc->active)
4450 return;
4451
Daniel Vetterea9d7582012-07-10 10:42:52 +02004452 for_each_encoder_on_crtc(dev, crtc, encoder)
4453 encoder->disable(encoder);
4454
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004455 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004456 intel_crtc_wait_for_pending_flips(crtc);
4457 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004458
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07004459 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01004460 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004461
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004462 intel_crtc_dpms_overlay(intel_crtc, false);
4463 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004464 intel_disable_planes(crtc);
Matt Roper262ca2b2014-03-18 17:22:55 -07004465 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004466
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004467 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004468 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004469
Daniel Vetter87476d62013-04-11 16:29:06 +02004470 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004471
Jesse Barnes89b667f2013-04-18 14:51:36 -07004472 for_each_encoder_on_crtc(dev, crtc, encoder)
4473 if (encoder->post_disable)
4474 encoder->post_disable(encoder);
4475
Jesse Barnesf6071162013-10-01 10:41:38 -07004476 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4477 vlv_disable_pll(dev_priv, pipe);
4478 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004479 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004480
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004481 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004482 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004483
Chris Wilson6b383a72010-09-13 13:54:26 +01004484 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004485}
4486
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004487static void i9xx_crtc_off(struct drm_crtc *crtc)
4488{
4489}
4490
Daniel Vetter976f8a22012-07-08 22:34:21 +02004491static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4492 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004493{
4494 struct drm_device *dev = crtc->dev;
4495 struct drm_i915_master_private *master_priv;
4496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4497 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004498
4499 if (!dev->primary->master)
4500 return;
4501
4502 master_priv = dev->primary->master->driver_priv;
4503 if (!master_priv->sarea_priv)
4504 return;
4505
Jesse Barnes79e53942008-11-07 14:24:08 -08004506 switch (pipe) {
4507 case 0:
4508 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4509 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4510 break;
4511 case 1:
4512 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4513 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4514 break;
4515 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004516 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004517 break;
4518 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004519}
4520
Daniel Vetter976f8a22012-07-08 22:34:21 +02004521/**
4522 * Sets the power management mode of the pipe and plane.
4523 */
4524void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004525{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004526 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004527 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004528 struct intel_encoder *intel_encoder;
4529 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004530
Daniel Vetter976f8a22012-07-08 22:34:21 +02004531 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4532 enable |= intel_encoder->connectors_active;
4533
4534 if (enable)
4535 dev_priv->display.crtc_enable(crtc);
4536 else
4537 dev_priv->display.crtc_disable(crtc);
4538
4539 intel_crtc_update_sarea(crtc, enable);
4540}
4541
Daniel Vetter976f8a22012-07-08 22:34:21 +02004542static void intel_crtc_disable(struct drm_crtc *crtc)
4543{
4544 struct drm_device *dev = crtc->dev;
4545 struct drm_connector *connector;
4546 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004548
4549 /* crtc should still be enabled when we disable it. */
4550 WARN_ON(!crtc->enabled);
4551
4552 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004553 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004554 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004555 dev_priv->display.off(crtc);
4556
Chris Wilson931872f2012-01-16 23:01:13 +00004557 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004558 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004559 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004560
Matt Roperf4510a22014-04-01 15:22:40 -07004561 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004562 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004563 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004564 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004565 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004566 }
4567
4568 /* Update computed state. */
4569 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4570 if (!connector->encoder || !connector->encoder->crtc)
4571 continue;
4572
4573 if (connector->encoder->crtc != crtc)
4574 continue;
4575
4576 connector->dpms = DRM_MODE_DPMS_OFF;
4577 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004578 }
4579}
4580
Chris Wilsonea5b2132010-08-04 13:50:23 +01004581void intel_encoder_destroy(struct drm_encoder *encoder)
4582{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004583 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004584
Chris Wilsonea5b2132010-08-04 13:50:23 +01004585 drm_encoder_cleanup(encoder);
4586 kfree(intel_encoder);
4587}
4588
Damien Lespiau92373292013-08-08 22:28:57 +01004589/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004590 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4591 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004592static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004593{
4594 if (mode == DRM_MODE_DPMS_ON) {
4595 encoder->connectors_active = true;
4596
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004597 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004598 } else {
4599 encoder->connectors_active = false;
4600
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004601 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004602 }
4603}
4604
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004605/* Cross check the actual hw state with our own modeset state tracking (and it's
4606 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004607static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004608{
4609 if (connector->get_hw_state(connector)) {
4610 struct intel_encoder *encoder = connector->encoder;
4611 struct drm_crtc *crtc;
4612 bool encoder_enabled;
4613 enum pipe pipe;
4614
4615 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4616 connector->base.base.id,
4617 drm_get_connector_name(&connector->base));
4618
4619 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4620 "wrong connector dpms state\n");
4621 WARN(connector->base.encoder != &encoder->base,
4622 "active connector not linked to encoder\n");
4623 WARN(!encoder->connectors_active,
4624 "encoder->connectors_active not set\n");
4625
4626 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4627 WARN(!encoder_enabled, "encoder not enabled\n");
4628 if (WARN_ON(!encoder->base.crtc))
4629 return;
4630
4631 crtc = encoder->base.crtc;
4632
4633 WARN(!crtc->enabled, "crtc not enabled\n");
4634 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4635 WARN(pipe != to_intel_crtc(crtc)->pipe,
4636 "encoder active on the wrong pipe\n");
4637 }
4638}
4639
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004640/* Even simpler default implementation, if there's really no special case to
4641 * consider. */
4642void intel_connector_dpms(struct drm_connector *connector, int mode)
4643{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004644 /* All the simple cases only support two dpms states. */
4645 if (mode != DRM_MODE_DPMS_ON)
4646 mode = DRM_MODE_DPMS_OFF;
4647
4648 if (mode == connector->dpms)
4649 return;
4650
4651 connector->dpms = mode;
4652
4653 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01004654 if (connector->encoder)
4655 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004656
Daniel Vetterb9805142012-08-31 17:37:33 +02004657 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004658}
4659
Daniel Vetterf0947c32012-07-02 13:10:34 +02004660/* Simple connector->get_hw_state implementation for encoders that support only
4661 * one connector and no cloning and hence the encoder state determines the state
4662 * of the connector. */
4663bool intel_connector_get_hw_state(struct intel_connector *connector)
4664{
Daniel Vetter24929352012-07-02 20:28:59 +02004665 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004666 struct intel_encoder *encoder = connector->encoder;
4667
4668 return encoder->get_hw_state(encoder, &pipe);
4669}
4670
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004671static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4672 struct intel_crtc_config *pipe_config)
4673{
4674 struct drm_i915_private *dev_priv = dev->dev_private;
4675 struct intel_crtc *pipe_B_crtc =
4676 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4677
4678 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4679 pipe_name(pipe), pipe_config->fdi_lanes);
4680 if (pipe_config->fdi_lanes > 4) {
4681 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4682 pipe_name(pipe), pipe_config->fdi_lanes);
4683 return false;
4684 }
4685
Paulo Zanonibafb6552013-11-02 21:07:44 -07004686 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004687 if (pipe_config->fdi_lanes > 2) {
4688 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4689 pipe_config->fdi_lanes);
4690 return false;
4691 } else {
4692 return true;
4693 }
4694 }
4695
4696 if (INTEL_INFO(dev)->num_pipes == 2)
4697 return true;
4698
4699 /* Ivybridge 3 pipe is really complicated */
4700 switch (pipe) {
4701 case PIPE_A:
4702 return true;
4703 case PIPE_B:
4704 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4705 pipe_config->fdi_lanes > 2) {
4706 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4707 pipe_name(pipe), pipe_config->fdi_lanes);
4708 return false;
4709 }
4710 return true;
4711 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004712 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004713 pipe_B_crtc->config.fdi_lanes <= 2) {
4714 if (pipe_config->fdi_lanes > 2) {
4715 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4716 pipe_name(pipe), pipe_config->fdi_lanes);
4717 return false;
4718 }
4719 } else {
4720 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4721 return false;
4722 }
4723 return true;
4724 default:
4725 BUG();
4726 }
4727}
4728
Daniel Vettere29c22c2013-02-21 00:00:16 +01004729#define RETRY 1
4730static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4731 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004732{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004733 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004734 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004735 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004736 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004737
Daniel Vettere29c22c2013-02-21 00:00:16 +01004738retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004739 /* FDI is a binary signal running at ~2.7GHz, encoding
4740 * each output octet as 10 bits. The actual frequency
4741 * is stored as a divider into a 100MHz clock, and the
4742 * mode pixel clock is stored in units of 1KHz.
4743 * Hence the bw of each lane in terms of the mode signal
4744 * is:
4745 */
4746 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4747
Damien Lespiau241bfc32013-09-25 16:45:37 +01004748 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004749
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004750 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004751 pipe_config->pipe_bpp);
4752
4753 pipe_config->fdi_lanes = lane;
4754
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004755 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004756 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004757
Daniel Vettere29c22c2013-02-21 00:00:16 +01004758 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4759 intel_crtc->pipe, pipe_config);
4760 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4761 pipe_config->pipe_bpp -= 2*3;
4762 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4763 pipe_config->pipe_bpp);
4764 needs_recompute = true;
4765 pipe_config->bw_constrained = true;
4766
4767 goto retry;
4768 }
4769
4770 if (needs_recompute)
4771 return RETRY;
4772
4773 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004774}
4775
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004776static void hsw_compute_ips_config(struct intel_crtc *crtc,
4777 struct intel_crtc_config *pipe_config)
4778{
Jani Nikulad330a952014-01-21 11:24:25 +02004779 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004780 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004781 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004782}
4783
Daniel Vettera43f6e02013-06-07 23:10:32 +02004784static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004785 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004786{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004787 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004788 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004789
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004790 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004791 if (INTEL_INFO(dev)->gen < 4) {
4792 struct drm_i915_private *dev_priv = dev->dev_private;
4793 int clock_limit =
4794 dev_priv->display.get_display_clock_speed(dev);
4795
4796 /*
4797 * Enable pixel doubling when the dot clock
4798 * is > 90% of the (display) core speed.
4799 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004800 * GDG double wide on either pipe,
4801 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004802 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004803 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004804 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004805 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004806 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004807 }
4808
Damien Lespiau241bfc32013-09-25 16:45:37 +01004809 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004810 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004811 }
Chris Wilson89749352010-09-12 18:25:19 +01004812
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004813 /*
4814 * Pipe horizontal size must be even in:
4815 * - DVO ganged mode
4816 * - LVDS dual channel mode
4817 * - Double wide pipe
4818 */
4819 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4820 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4821 pipe_config->pipe_src_w &= ~1;
4822
Damien Lespiau8693a822013-05-03 18:48:11 +01004823 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4824 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004825 */
4826 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4827 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004828 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004829
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004830 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004831 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004832 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004833 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4834 * for lvds. */
4835 pipe_config->pipe_bpp = 8*3;
4836 }
4837
Damien Lespiauf5adf942013-06-24 18:29:34 +01004838 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004839 hsw_compute_ips_config(crtc, pipe_config);
4840
4841 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4842 * clock survives for now. */
4843 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4844 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004845
Daniel Vetter877d48d2013-04-19 11:24:43 +02004846 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004847 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004848
Daniel Vettere29c22c2013-02-21 00:00:16 +01004849 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004850}
4851
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004852static int valleyview_get_display_clock_speed(struct drm_device *dev)
4853{
4854 return 400000; /* FIXME */
4855}
4856
Jesse Barnese70236a2009-09-21 10:42:27 -07004857static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004858{
Jesse Barnese70236a2009-09-21 10:42:27 -07004859 return 400000;
4860}
Jesse Barnes79e53942008-11-07 14:24:08 -08004861
Jesse Barnese70236a2009-09-21 10:42:27 -07004862static int i915_get_display_clock_speed(struct drm_device *dev)
4863{
4864 return 333000;
4865}
Jesse Barnes79e53942008-11-07 14:24:08 -08004866
Jesse Barnese70236a2009-09-21 10:42:27 -07004867static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4868{
4869 return 200000;
4870}
Jesse Barnes79e53942008-11-07 14:24:08 -08004871
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004872static int pnv_get_display_clock_speed(struct drm_device *dev)
4873{
4874 u16 gcfgc = 0;
4875
4876 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4877
4878 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4879 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4880 return 267000;
4881 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4882 return 333000;
4883 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4884 return 444000;
4885 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4886 return 200000;
4887 default:
4888 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4889 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4890 return 133000;
4891 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4892 return 167000;
4893 }
4894}
4895
Jesse Barnese70236a2009-09-21 10:42:27 -07004896static int i915gm_get_display_clock_speed(struct drm_device *dev)
4897{
4898 u16 gcfgc = 0;
4899
4900 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4901
4902 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004903 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004904 else {
4905 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4906 case GC_DISPLAY_CLOCK_333_MHZ:
4907 return 333000;
4908 default:
4909 case GC_DISPLAY_CLOCK_190_200_MHZ:
4910 return 190000;
4911 }
4912 }
4913}
Jesse Barnes79e53942008-11-07 14:24:08 -08004914
Jesse Barnese70236a2009-09-21 10:42:27 -07004915static int i865_get_display_clock_speed(struct drm_device *dev)
4916{
4917 return 266000;
4918}
4919
4920static int i855_get_display_clock_speed(struct drm_device *dev)
4921{
4922 u16 hpllcc = 0;
4923 /* Assume that the hardware is in the high speed state. This
4924 * should be the default.
4925 */
4926 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4927 case GC_CLOCK_133_200:
4928 case GC_CLOCK_100_200:
4929 return 200000;
4930 case GC_CLOCK_166_250:
4931 return 250000;
4932 case GC_CLOCK_100_133:
4933 return 133000;
4934 }
4935
4936 /* Shouldn't happen */
4937 return 0;
4938}
4939
4940static int i830_get_display_clock_speed(struct drm_device *dev)
4941{
4942 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004943}
4944
Zhenyu Wang2c072452009-06-05 15:38:42 +08004945static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004946intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004947{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004948 while (*num > DATA_LINK_M_N_MASK ||
4949 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004950 *num >>= 1;
4951 *den >>= 1;
4952 }
4953}
4954
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004955static void compute_m_n(unsigned int m, unsigned int n,
4956 uint32_t *ret_m, uint32_t *ret_n)
4957{
4958 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4959 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4960 intel_reduce_m_n_ratio(ret_m, ret_n);
4961}
4962
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004963void
4964intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4965 int pixel_clock, int link_clock,
4966 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004967{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004968 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004969
4970 compute_m_n(bits_per_pixel * pixel_clock,
4971 link_clock * nlanes * 8,
4972 &m_n->gmch_m, &m_n->gmch_n);
4973
4974 compute_m_n(pixel_clock, link_clock,
4975 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004976}
4977
Chris Wilsona7615032011-01-12 17:04:08 +00004978static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4979{
Jani Nikulad330a952014-01-21 11:24:25 +02004980 if (i915.panel_use_ssc >= 0)
4981 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004982 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004983 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004984}
4985
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004986static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4987{
4988 struct drm_device *dev = crtc->dev;
4989 struct drm_i915_private *dev_priv = dev->dev_private;
4990 int refclk;
4991
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004992 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004993 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004994 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004995 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02004996 refclk = dev_priv->vbt.lvds_ssc_freq;
4997 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004998 } else if (!IS_GEN2(dev)) {
4999 refclk = 96000;
5000 } else {
5001 refclk = 48000;
5002 }
5003
5004 return refclk;
5005}
5006
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005007static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005008{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005009 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005010}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005011
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005012static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5013{
5014 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005015}
5016
Daniel Vetterf47709a2013-03-28 10:42:02 +01005017static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005018 intel_clock_t *reduced_clock)
5019{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005020 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005021 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005022 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005023 u32 fp, fp2 = 0;
5024
5025 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005026 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005027 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005028 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005029 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005030 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005031 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005032 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005033 }
5034
5035 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005036 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005037
Daniel Vetterf47709a2013-03-28 10:42:02 +01005038 crtc->lowfreq_avail = false;
5039 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005040 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08005041 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005042 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005043 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005044 } else {
5045 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005046 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005047 }
5048}
5049
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005050static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5051 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005052{
5053 u32 reg_val;
5054
5055 /*
5056 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5057 * and set it to a reasonable value instead.
5058 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005059 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005060 reg_val &= 0xffffff00;
5061 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005062 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005063
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005064 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005065 reg_val &= 0x8cffffff;
5066 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005067 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005068
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005069 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005070 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005071 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005072
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005073 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005074 reg_val &= 0x00ffffff;
5075 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005076 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005077}
5078
Daniel Vetterb5518422013-05-03 11:49:48 +02005079static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5080 struct intel_link_m_n *m_n)
5081{
5082 struct drm_device *dev = crtc->base.dev;
5083 struct drm_i915_private *dev_priv = dev->dev_private;
5084 int pipe = crtc->pipe;
5085
Daniel Vettere3b95f12013-05-03 11:49:49 +02005086 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5087 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5088 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5089 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005090}
5091
5092static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5093 struct intel_link_m_n *m_n)
5094{
5095 struct drm_device *dev = crtc->base.dev;
5096 struct drm_i915_private *dev_priv = dev->dev_private;
5097 int pipe = crtc->pipe;
5098 enum transcoder transcoder = crtc->config.cpu_transcoder;
5099
5100 if (INTEL_INFO(dev)->gen >= 5) {
5101 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5102 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5103 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5104 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5105 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005106 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5107 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5108 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5109 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005110 }
5111}
5112
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005113static void intel_dp_set_m_n(struct intel_crtc *crtc)
5114{
5115 if (crtc->config.has_pch_encoder)
5116 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5117 else
5118 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5119}
5120
Daniel Vetterf47709a2013-03-28 10:42:02 +01005121static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005122{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005123 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005124 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005125 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005126 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005127 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005128 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005129
Daniel Vetter09153002012-12-12 14:06:44 +01005130 mutex_lock(&dev_priv->dpio_lock);
5131
Daniel Vetterf47709a2013-03-28 10:42:02 +01005132 bestn = crtc->config.dpll.n;
5133 bestm1 = crtc->config.dpll.m1;
5134 bestm2 = crtc->config.dpll.m2;
5135 bestp1 = crtc->config.dpll.p1;
5136 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005137
Jesse Barnes89b667f2013-04-18 14:51:36 -07005138 /* See eDP HDMI DPIO driver vbios notes doc */
5139
5140 /* PLL B needs special handling */
5141 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005142 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005143
5144 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005145 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005146
5147 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005148 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005149 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005150 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005151
5152 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005153 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005154
5155 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005156 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5157 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5158 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005159 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005160
5161 /*
5162 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5163 * but we don't support that).
5164 * Note: don't use the DAC post divider as it seems unstable.
5165 */
5166 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005167 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005168
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005169 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005170 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005171
Jesse Barnes89b667f2013-04-18 14:51:36 -07005172 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005173 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005174 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005175 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005176 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005177 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005178 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005179 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005180 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005181
Jesse Barnes89b667f2013-04-18 14:51:36 -07005182 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5183 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5184 /* Use SSC source */
5185 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005186 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005187 0x0df40000);
5188 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005189 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005190 0x0df70000);
5191 } else { /* HDMI or VGA */
5192 /* Use bend source */
5193 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005194 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005195 0x0df70000);
5196 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005197 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005198 0x0df40000);
5199 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005200
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005201 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005202 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5203 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5204 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5205 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005206 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005207
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005208 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005209
Imre Deake5cbfbf2014-01-09 17:08:16 +02005210 /*
5211 * Enable DPIO clock input. We should never disable the reference
5212 * clock for pipe B, since VGA hotplug / manual detection depends
5213 * on it.
5214 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005215 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5216 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005217 /* We should never disable this, set it here for state tracking */
5218 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005219 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005220 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005221 crtc->config.dpll_hw_state.dpll = dpll;
5222
Daniel Vetteref1b4602013-06-01 17:17:04 +02005223 dpll_md = (crtc->config.pixel_multiplier - 1)
5224 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005225 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5226
Daniel Vetter09153002012-12-12 14:06:44 +01005227 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005228}
5229
Daniel Vetterf47709a2013-03-28 10:42:02 +01005230static void i9xx_update_pll(struct intel_crtc *crtc,
5231 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005232 int num_connectors)
5233{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005234 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005235 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005236 u32 dpll;
5237 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005238 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005239
Daniel Vetterf47709a2013-03-28 10:42:02 +01005240 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305241
Daniel Vetterf47709a2013-03-28 10:42:02 +01005242 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5243 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005244
5245 dpll = DPLL_VGA_MODE_DIS;
5246
Daniel Vetterf47709a2013-03-28 10:42:02 +01005247 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005248 dpll |= DPLLB_MODE_LVDS;
5249 else
5250 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005251
Daniel Vetteref1b4602013-06-01 17:17:04 +02005252 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005253 dpll |= (crtc->config.pixel_multiplier - 1)
5254 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005255 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005256
5257 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005258 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005259
Daniel Vetterf47709a2013-03-28 10:42:02 +01005260 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005261 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005262
5263 /* compute bitmask from p1 value */
5264 if (IS_PINEVIEW(dev))
5265 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5266 else {
5267 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5268 if (IS_G4X(dev) && reduced_clock)
5269 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5270 }
5271 switch (clock->p2) {
5272 case 5:
5273 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5274 break;
5275 case 7:
5276 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5277 break;
5278 case 10:
5279 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5280 break;
5281 case 14:
5282 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5283 break;
5284 }
5285 if (INTEL_INFO(dev)->gen >= 4)
5286 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5287
Daniel Vetter09ede542013-04-30 14:01:45 +02005288 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005289 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005290 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005291 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5292 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5293 else
5294 dpll |= PLL_REF_INPUT_DREFCLK;
5295
5296 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005297 crtc->config.dpll_hw_state.dpll = dpll;
5298
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005299 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005300 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5301 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005302 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005303 }
5304}
5305
Daniel Vetterf47709a2013-03-28 10:42:02 +01005306static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005307 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005308 int num_connectors)
5309{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005310 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005311 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005312 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005313 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005314
Daniel Vetterf47709a2013-03-28 10:42:02 +01005315 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305316
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005317 dpll = DPLL_VGA_MODE_DIS;
5318
Daniel Vetterf47709a2013-03-28 10:42:02 +01005319 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005320 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5321 } else {
5322 if (clock->p1 == 2)
5323 dpll |= PLL_P1_DIVIDE_BY_TWO;
5324 else
5325 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5326 if (clock->p2 == 4)
5327 dpll |= PLL_P2_DIVIDE_BY_4;
5328 }
5329
Daniel Vetter4a33e482013-07-06 12:52:05 +02005330 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5331 dpll |= DPLL_DVO_2X_MODE;
5332
Daniel Vetterf47709a2013-03-28 10:42:02 +01005333 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005334 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5335 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5336 else
5337 dpll |= PLL_REF_INPUT_DREFCLK;
5338
5339 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005340 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005341}
5342
Daniel Vetter8a654f32013-06-01 17:16:22 +02005343static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005344{
5345 struct drm_device *dev = intel_crtc->base.dev;
5346 struct drm_i915_private *dev_priv = dev->dev_private;
5347 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005348 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005349 struct drm_display_mode *adjusted_mode =
5350 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005351 uint32_t crtc_vtotal, crtc_vblank_end;
5352 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005353
5354 /* We need to be careful not to changed the adjusted mode, for otherwise
5355 * the hw state checker will get angry at the mismatch. */
5356 crtc_vtotal = adjusted_mode->crtc_vtotal;
5357 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005358
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005359 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005360 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005361 crtc_vtotal -= 1;
5362 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005363
5364 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5365 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5366 else
5367 vsyncshift = adjusted_mode->crtc_hsync_start -
5368 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005369 if (vsyncshift < 0)
5370 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005371 }
5372
5373 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005374 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005375
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005376 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005377 (adjusted_mode->crtc_hdisplay - 1) |
5378 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005379 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005380 (adjusted_mode->crtc_hblank_start - 1) |
5381 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005382 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005383 (adjusted_mode->crtc_hsync_start - 1) |
5384 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5385
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005386 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005387 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005388 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005389 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005390 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005391 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005392 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005393 (adjusted_mode->crtc_vsync_start - 1) |
5394 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5395
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005396 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5397 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5398 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5399 * bits. */
5400 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5401 (pipe == PIPE_B || pipe == PIPE_C))
5402 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5403
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005404 /* pipesrc controls the size that is scaled from, which should
5405 * always be the user's requested size.
5406 */
5407 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005408 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5409 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005410}
5411
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005412static void intel_get_pipe_timings(struct intel_crtc *crtc,
5413 struct intel_crtc_config *pipe_config)
5414{
5415 struct drm_device *dev = crtc->base.dev;
5416 struct drm_i915_private *dev_priv = dev->dev_private;
5417 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5418 uint32_t tmp;
5419
5420 tmp = I915_READ(HTOTAL(cpu_transcoder));
5421 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5422 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5423 tmp = I915_READ(HBLANK(cpu_transcoder));
5424 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5425 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5426 tmp = I915_READ(HSYNC(cpu_transcoder));
5427 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5428 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5429
5430 tmp = I915_READ(VTOTAL(cpu_transcoder));
5431 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5432 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5433 tmp = I915_READ(VBLANK(cpu_transcoder));
5434 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5435 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5436 tmp = I915_READ(VSYNC(cpu_transcoder));
5437 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5438 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5439
5440 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5441 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5442 pipe_config->adjusted_mode.crtc_vtotal += 1;
5443 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5444 }
5445
5446 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005447 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5448 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5449
5450 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5451 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005452}
5453
Daniel Vetterf6a83282014-02-11 15:28:57 -08005454void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5455 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005456{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005457 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5458 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5459 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5460 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005461
Daniel Vetterf6a83282014-02-11 15:28:57 -08005462 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5463 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5464 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5465 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005466
Daniel Vetterf6a83282014-02-11 15:28:57 -08005467 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005468
Daniel Vetterf6a83282014-02-11 15:28:57 -08005469 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5470 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005471}
5472
Daniel Vetter84b046f2013-02-19 18:48:54 +01005473static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5474{
5475 struct drm_device *dev = intel_crtc->base.dev;
5476 struct drm_i915_private *dev_priv = dev->dev_private;
5477 uint32_t pipeconf;
5478
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005479 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005480
Daniel Vetter67c72a12013-09-24 11:46:14 +02005481 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5482 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5483 pipeconf |= PIPECONF_ENABLE;
5484
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005485 if (intel_crtc->config.double_wide)
5486 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005487
Daniel Vetterff9ce462013-04-24 14:57:17 +02005488 /* only g4x and later have fancy bpc/dither controls */
5489 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005490 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5491 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5492 pipeconf |= PIPECONF_DITHER_EN |
5493 PIPECONF_DITHER_TYPE_SP;
5494
5495 switch (intel_crtc->config.pipe_bpp) {
5496 case 18:
5497 pipeconf |= PIPECONF_6BPC;
5498 break;
5499 case 24:
5500 pipeconf |= PIPECONF_8BPC;
5501 break;
5502 case 30:
5503 pipeconf |= PIPECONF_10BPC;
5504 break;
5505 default:
5506 /* Case prevented by intel_choose_pipe_bpp_dither. */
5507 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005508 }
5509 }
5510
5511 if (HAS_PIPE_CXSR(dev)) {
5512 if (intel_crtc->lowfreq_avail) {
5513 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5514 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5515 } else {
5516 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005517 }
5518 }
5519
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02005520 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5521 if (INTEL_INFO(dev)->gen < 4 ||
5522 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5523 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5524 else
5525 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5526 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01005527 pipeconf |= PIPECONF_PROGRESSIVE;
5528
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005529 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5530 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005531
Daniel Vetter84b046f2013-02-19 18:48:54 +01005532 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5533 POSTING_READ(PIPECONF(intel_crtc->pipe));
5534}
5535
Eric Anholtf564048e2011-03-30 13:01:02 -07005536static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005537 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005538 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005539{
5540 struct drm_device *dev = crtc->dev;
5541 struct drm_i915_private *dev_priv = dev->dev_private;
5542 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5543 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005544 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005545 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005546 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005547 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02005548 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005549 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005550 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005551 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005552 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005553
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005554 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005555 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005556 case INTEL_OUTPUT_LVDS:
5557 is_lvds = true;
5558 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005559 case INTEL_OUTPUT_DSI:
5560 is_dsi = true;
5561 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005562 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005563
Eric Anholtc751ce42010-03-25 11:48:48 -07005564 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005565 }
5566
Jani Nikulaf2335332013-09-13 11:03:09 +03005567 if (is_dsi)
5568 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005569
Jani Nikulaf2335332013-09-13 11:03:09 +03005570 if (!intel_crtc->config.clock_set) {
5571 refclk = i9xx_get_refclk(crtc, num_connectors);
5572
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005573 /*
5574 * Returns a set of divisors for the desired target clock with
5575 * the given refclk, or FALSE. The returned values represent
5576 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5577 * 2) / p1 / p2.
5578 */
5579 limit = intel_limit(crtc, refclk);
5580 ok = dev_priv->display.find_dpll(limit, crtc,
5581 intel_crtc->config.port_clock,
5582 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005583 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005584 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5585 return -EINVAL;
5586 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005587
Jani Nikulaf2335332013-09-13 11:03:09 +03005588 if (is_lvds && dev_priv->lvds_downclock_avail) {
5589 /*
5590 * Ensure we match the reduced clock's P to the target
5591 * clock. If the clocks don't match, we can't switch
5592 * the display clock by using the FP0/FP1. In such case
5593 * we will disable the LVDS downclock feature.
5594 */
5595 has_reduced_clock =
5596 dev_priv->display.find_dpll(limit, crtc,
5597 dev_priv->lvds_downclock,
5598 refclk, &clock,
5599 &reduced_clock);
5600 }
5601 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005602 intel_crtc->config.dpll.n = clock.n;
5603 intel_crtc->config.dpll.m1 = clock.m1;
5604 intel_crtc->config.dpll.m2 = clock.m2;
5605 intel_crtc->config.dpll.p1 = clock.p1;
5606 intel_crtc->config.dpll.p2 = clock.p2;
5607 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005608
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005609 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005610 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305611 has_reduced_clock ? &reduced_clock : NULL,
5612 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005613 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005614 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005615 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005616 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005617 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005618 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005619 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005620
Jani Nikulaf2335332013-09-13 11:03:09 +03005621skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005622 /* Set up the display plane register */
5623 dspcntr = DISPPLANE_GAMMA_ENABLE;
5624
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005625 if (!IS_VALLEYVIEW(dev)) {
5626 if (pipe == 0)
5627 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5628 else
5629 dspcntr |= DISPPLANE_SEL_PIPE_B;
5630 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005631
Ville Syrjälä2070f002014-03-31 18:21:25 +03005632 if (intel_crtc->config.has_dp_encoder)
5633 intel_dp_set_m_n(intel_crtc);
5634
Daniel Vetter8a654f32013-06-01 17:16:22 +02005635 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005636
5637 /* pipesrc and dspsize control the size that is scaled from,
5638 * which should always be the user's requested size.
5639 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005640 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005641 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5642 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005643 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005644
Daniel Vetter84b046f2013-02-19 18:48:54 +01005645 i9xx_set_pipeconf(intel_crtc);
5646
Eric Anholtf564048e2011-03-30 13:01:02 -07005647 I915_WRITE(DSPCNTR(plane), dspcntr);
5648 POSTING_READ(DSPCNTR(plane));
5649
Daniel Vetter94352cf2012-07-05 22:51:56 +02005650 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005651
Eric Anholtf564048e2011-03-30 13:01:02 -07005652 return ret;
5653}
5654
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005655static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5656 struct intel_crtc_config *pipe_config)
5657{
5658 struct drm_device *dev = crtc->base.dev;
5659 struct drm_i915_private *dev_priv = dev->dev_private;
5660 uint32_t tmp;
5661
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005662 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5663 return;
5664
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005665 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005666 if (!(tmp & PFIT_ENABLE))
5667 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005668
Daniel Vetter06922822013-07-11 13:35:40 +02005669 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005670 if (INTEL_INFO(dev)->gen < 4) {
5671 if (crtc->pipe != PIPE_B)
5672 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005673 } else {
5674 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5675 return;
5676 }
5677
Daniel Vetter06922822013-07-11 13:35:40 +02005678 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005679 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5680 if (INTEL_INFO(dev)->gen < 5)
5681 pipe_config->gmch_pfit.lvds_border_bits =
5682 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5683}
5684
Jesse Barnesacbec812013-09-20 11:29:32 -07005685static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5686 struct intel_crtc_config *pipe_config)
5687{
5688 struct drm_device *dev = crtc->base.dev;
5689 struct drm_i915_private *dev_priv = dev->dev_private;
5690 int pipe = pipe_config->cpu_transcoder;
5691 intel_clock_t clock;
5692 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005693 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005694
5695 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005696 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005697 mutex_unlock(&dev_priv->dpio_lock);
5698
5699 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5700 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5701 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5702 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5703 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5704
Ville Syrjäläf6466282013-10-14 14:50:31 +03005705 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005706
Ville Syrjäläf6466282013-10-14 14:50:31 +03005707 /* clock.dot is the fast clock */
5708 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005709}
5710
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005711static void i9xx_get_plane_config(struct intel_crtc *crtc,
5712 struct intel_plane_config *plane_config)
5713{
5714 struct drm_device *dev = crtc->base.dev;
5715 struct drm_i915_private *dev_priv = dev->dev_private;
5716 u32 val, base, offset;
5717 int pipe = crtc->pipe, plane = crtc->plane;
5718 int fourcc, pixel_format;
5719 int aligned_height;
5720
Dave Airlie66e514c2014-04-03 07:51:54 +10005721 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5722 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005723 DRM_DEBUG_KMS("failed to alloc fb\n");
5724 return;
5725 }
5726
5727 val = I915_READ(DSPCNTR(plane));
5728
5729 if (INTEL_INFO(dev)->gen >= 4)
5730 if (val & DISPPLANE_TILED)
5731 plane_config->tiled = true;
5732
5733 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5734 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10005735 crtc->base.primary->fb->pixel_format = fourcc;
5736 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005737 drm_format_plane_cpp(fourcc, 0) * 8;
5738
5739 if (INTEL_INFO(dev)->gen >= 4) {
5740 if (plane_config->tiled)
5741 offset = I915_READ(DSPTILEOFF(plane));
5742 else
5743 offset = I915_READ(DSPLINOFF(plane));
5744 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5745 } else {
5746 base = I915_READ(DSPADDR(plane));
5747 }
5748 plane_config->base = base;
5749
5750 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005751 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
5752 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005753
5754 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005755 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005756
Dave Airlie66e514c2014-04-03 07:51:54 +10005757 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005758 plane_config->tiled);
5759
Dave Airlie66e514c2014-04-03 07:51:54 +10005760 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005761 aligned_height, PAGE_SIZE);
5762
5763 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10005764 pipe, plane, crtc->base.primary->fb->width,
5765 crtc->base.primary->fb->height,
5766 crtc->base.primary->fb->bits_per_pixel, base,
5767 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005768 plane_config->size);
5769
5770}
5771
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005772static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5773 struct intel_crtc_config *pipe_config)
5774{
5775 struct drm_device *dev = crtc->base.dev;
5776 struct drm_i915_private *dev_priv = dev->dev_private;
5777 uint32_t tmp;
5778
Imre Deakb5482bd2014-03-05 16:20:55 +02005779 if (!intel_display_power_enabled(dev_priv,
5780 POWER_DOMAIN_PIPE(crtc->pipe)))
5781 return false;
5782
Daniel Vettere143a212013-07-04 12:01:15 +02005783 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005784 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005785
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005786 tmp = I915_READ(PIPECONF(crtc->pipe));
5787 if (!(tmp & PIPECONF_ENABLE))
5788 return false;
5789
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005790 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5791 switch (tmp & PIPECONF_BPC_MASK) {
5792 case PIPECONF_6BPC:
5793 pipe_config->pipe_bpp = 18;
5794 break;
5795 case PIPECONF_8BPC:
5796 pipe_config->pipe_bpp = 24;
5797 break;
5798 case PIPECONF_10BPC:
5799 pipe_config->pipe_bpp = 30;
5800 break;
5801 default:
5802 break;
5803 }
5804 }
5805
Ville Syrjälä282740f2013-09-04 18:30:03 +03005806 if (INTEL_INFO(dev)->gen < 4)
5807 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5808
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005809 intel_get_pipe_timings(crtc, pipe_config);
5810
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005811 i9xx_get_pfit_config(crtc, pipe_config);
5812
Daniel Vetter6c49f242013-06-06 12:45:25 +02005813 if (INTEL_INFO(dev)->gen >= 4) {
5814 tmp = I915_READ(DPLL_MD(crtc->pipe));
5815 pipe_config->pixel_multiplier =
5816 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5817 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005818 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005819 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5820 tmp = I915_READ(DPLL(crtc->pipe));
5821 pipe_config->pixel_multiplier =
5822 ((tmp & SDVO_MULTIPLIER_MASK)
5823 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5824 } else {
5825 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5826 * port and will be fixed up in the encoder->get_config
5827 * function. */
5828 pipe_config->pixel_multiplier = 1;
5829 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005830 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5831 if (!IS_VALLEYVIEW(dev)) {
5832 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5833 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005834 } else {
5835 /* Mask out read-only status bits. */
5836 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5837 DPLL_PORTC_READY_MASK |
5838 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005839 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005840
Jesse Barnesacbec812013-09-20 11:29:32 -07005841 if (IS_VALLEYVIEW(dev))
5842 vlv_crtc_clock_get(crtc, pipe_config);
5843 else
5844 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005845
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005846 return true;
5847}
5848
Paulo Zanonidde86e22012-12-01 12:04:25 -02005849static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005850{
5851 struct drm_i915_private *dev_priv = dev->dev_private;
5852 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005853 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005854 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005855 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005856 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005857 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005858 bool has_ck505 = false;
5859 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005860
5861 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005862 list_for_each_entry(encoder, &mode_config->encoder_list,
5863 base.head) {
5864 switch (encoder->type) {
5865 case INTEL_OUTPUT_LVDS:
5866 has_panel = true;
5867 has_lvds = true;
5868 break;
5869 case INTEL_OUTPUT_EDP:
5870 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005871 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005872 has_cpu_edp = true;
5873 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005874 }
5875 }
5876
Keith Packard99eb6a02011-09-26 14:29:12 -07005877 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005878 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005879 can_ssc = has_ck505;
5880 } else {
5881 has_ck505 = false;
5882 can_ssc = true;
5883 }
5884
Imre Deak2de69052013-05-08 13:14:04 +03005885 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5886 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005887
5888 /* Ironlake: try to setup display ref clock before DPLL
5889 * enabling. This is only under driver's control after
5890 * PCH B stepping, previous chipset stepping should be
5891 * ignoring this setting.
5892 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005893 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005894
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005895 /* As we must carefully and slowly disable/enable each source in turn,
5896 * compute the final state we want first and check if we need to
5897 * make any changes at all.
5898 */
5899 final = val;
5900 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005901 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005902 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005903 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005904 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5905
5906 final &= ~DREF_SSC_SOURCE_MASK;
5907 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5908 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005909
Keith Packard199e5d72011-09-22 12:01:57 -07005910 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005911 final |= DREF_SSC_SOURCE_ENABLE;
5912
5913 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5914 final |= DREF_SSC1_ENABLE;
5915
5916 if (has_cpu_edp) {
5917 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5918 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5919 else
5920 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5921 } else
5922 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5923 } else {
5924 final |= DREF_SSC_SOURCE_DISABLE;
5925 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5926 }
5927
5928 if (final == val)
5929 return;
5930
5931 /* Always enable nonspread source */
5932 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5933
5934 if (has_ck505)
5935 val |= DREF_NONSPREAD_CK505_ENABLE;
5936 else
5937 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5938
5939 if (has_panel) {
5940 val &= ~DREF_SSC_SOURCE_MASK;
5941 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005942
Keith Packard199e5d72011-09-22 12:01:57 -07005943 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005944 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005945 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005946 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005947 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005948 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005949
5950 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005951 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005952 POSTING_READ(PCH_DREF_CONTROL);
5953 udelay(200);
5954
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005955 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005956
5957 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005958 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005959 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005960 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005961 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005962 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005963 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005964 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005965 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005966 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005967
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005968 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005969 POSTING_READ(PCH_DREF_CONTROL);
5970 udelay(200);
5971 } else {
5972 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5973
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005974 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005975
5976 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005977 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005978
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005979 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005980 POSTING_READ(PCH_DREF_CONTROL);
5981 udelay(200);
5982
5983 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005984 val &= ~DREF_SSC_SOURCE_MASK;
5985 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005986
5987 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005988 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005989
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005990 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005991 POSTING_READ(PCH_DREF_CONTROL);
5992 udelay(200);
5993 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005994
5995 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005996}
5997
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005998static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005999{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006000 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006001
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006002 tmp = I915_READ(SOUTH_CHICKEN2);
6003 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6004 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006005
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006006 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6007 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6008 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006009
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006010 tmp = I915_READ(SOUTH_CHICKEN2);
6011 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6012 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006013
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006014 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6015 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6016 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006017}
6018
6019/* WaMPhyProgramming:hsw */
6020static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6021{
6022 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006023
6024 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6025 tmp &= ~(0xFF << 24);
6026 tmp |= (0x12 << 24);
6027 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6028
Paulo Zanonidde86e22012-12-01 12:04:25 -02006029 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6030 tmp |= (1 << 11);
6031 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6032
6033 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6034 tmp |= (1 << 11);
6035 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6036
Paulo Zanonidde86e22012-12-01 12:04:25 -02006037 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6038 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6039 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6040
6041 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6042 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6043 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6044
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006045 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6046 tmp &= ~(7 << 13);
6047 tmp |= (5 << 13);
6048 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006049
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006050 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6051 tmp &= ~(7 << 13);
6052 tmp |= (5 << 13);
6053 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006054
6055 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6056 tmp &= ~0xFF;
6057 tmp |= 0x1C;
6058 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6059
6060 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6061 tmp &= ~0xFF;
6062 tmp |= 0x1C;
6063 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6064
6065 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6066 tmp &= ~(0xFF << 16);
6067 tmp |= (0x1C << 16);
6068 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6069
6070 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6071 tmp &= ~(0xFF << 16);
6072 tmp |= (0x1C << 16);
6073 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6074
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006075 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6076 tmp |= (1 << 27);
6077 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006078
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006079 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6080 tmp |= (1 << 27);
6081 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006082
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006083 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6084 tmp &= ~(0xF << 28);
6085 tmp |= (4 << 28);
6086 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006087
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006088 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6089 tmp &= ~(0xF << 28);
6090 tmp |= (4 << 28);
6091 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006092}
6093
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006094/* Implements 3 different sequences from BSpec chapter "Display iCLK
6095 * Programming" based on the parameters passed:
6096 * - Sequence to enable CLKOUT_DP
6097 * - Sequence to enable CLKOUT_DP without spread
6098 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6099 */
6100static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6101 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006102{
6103 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006104 uint32_t reg, tmp;
6105
6106 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6107 with_spread = true;
6108 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6109 with_fdi, "LP PCH doesn't have FDI\n"))
6110 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006111
6112 mutex_lock(&dev_priv->dpio_lock);
6113
6114 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6115 tmp &= ~SBI_SSCCTL_DISABLE;
6116 tmp |= SBI_SSCCTL_PATHALT;
6117 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6118
6119 udelay(24);
6120
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006121 if (with_spread) {
6122 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6123 tmp &= ~SBI_SSCCTL_PATHALT;
6124 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006125
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006126 if (with_fdi) {
6127 lpt_reset_fdi_mphy(dev_priv);
6128 lpt_program_fdi_mphy(dev_priv);
6129 }
6130 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006131
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006132 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6133 SBI_GEN0 : SBI_DBUFF0;
6134 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6135 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6136 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006137
6138 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006139}
6140
Paulo Zanoni47701c32013-07-23 11:19:25 -03006141/* Sequence to disable CLKOUT_DP */
6142static void lpt_disable_clkout_dp(struct drm_device *dev)
6143{
6144 struct drm_i915_private *dev_priv = dev->dev_private;
6145 uint32_t reg, tmp;
6146
6147 mutex_lock(&dev_priv->dpio_lock);
6148
6149 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6150 SBI_GEN0 : SBI_DBUFF0;
6151 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6152 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6153 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6154
6155 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6156 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6157 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6158 tmp |= SBI_SSCCTL_PATHALT;
6159 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6160 udelay(32);
6161 }
6162 tmp |= SBI_SSCCTL_DISABLE;
6163 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6164 }
6165
6166 mutex_unlock(&dev_priv->dpio_lock);
6167}
6168
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006169static void lpt_init_pch_refclk(struct drm_device *dev)
6170{
6171 struct drm_mode_config *mode_config = &dev->mode_config;
6172 struct intel_encoder *encoder;
6173 bool has_vga = false;
6174
6175 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6176 switch (encoder->type) {
6177 case INTEL_OUTPUT_ANALOG:
6178 has_vga = true;
6179 break;
6180 }
6181 }
6182
Paulo Zanoni47701c32013-07-23 11:19:25 -03006183 if (has_vga)
6184 lpt_enable_clkout_dp(dev, true, true);
6185 else
6186 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006187}
6188
Paulo Zanonidde86e22012-12-01 12:04:25 -02006189/*
6190 * Initialize reference clocks when the driver loads
6191 */
6192void intel_init_pch_refclk(struct drm_device *dev)
6193{
6194 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6195 ironlake_init_pch_refclk(dev);
6196 else if (HAS_PCH_LPT(dev))
6197 lpt_init_pch_refclk(dev);
6198}
6199
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006200static int ironlake_get_refclk(struct drm_crtc *crtc)
6201{
6202 struct drm_device *dev = crtc->dev;
6203 struct drm_i915_private *dev_priv = dev->dev_private;
6204 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006205 int num_connectors = 0;
6206 bool is_lvds = false;
6207
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006208 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006209 switch (encoder->type) {
6210 case INTEL_OUTPUT_LVDS:
6211 is_lvds = true;
6212 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006213 }
6214 num_connectors++;
6215 }
6216
6217 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006218 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006219 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006220 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006221 }
6222
6223 return 120000;
6224}
6225
Daniel Vetter6ff93602013-04-19 11:24:36 +02006226static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006227{
6228 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6229 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6230 int pipe = intel_crtc->pipe;
6231 uint32_t val;
6232
Daniel Vetter78114072013-06-13 00:54:57 +02006233 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006234
Daniel Vetter965e0c42013-03-27 00:44:57 +01006235 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006236 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006237 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006238 break;
6239 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006240 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006241 break;
6242 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006243 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006244 break;
6245 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006246 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006247 break;
6248 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006249 /* Case prevented by intel_choose_pipe_bpp_dither. */
6250 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006251 }
6252
Daniel Vetterd8b32242013-04-25 17:54:44 +02006253 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006254 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6255
Daniel Vetter6ff93602013-04-19 11:24:36 +02006256 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006257 val |= PIPECONF_INTERLACED_ILK;
6258 else
6259 val |= PIPECONF_PROGRESSIVE;
6260
Daniel Vetter50f3b012013-03-27 00:44:56 +01006261 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006262 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006263
Paulo Zanonic8203562012-09-12 10:06:29 -03006264 I915_WRITE(PIPECONF(pipe), val);
6265 POSTING_READ(PIPECONF(pipe));
6266}
6267
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006268/*
6269 * Set up the pipe CSC unit.
6270 *
6271 * Currently only full range RGB to limited range RGB conversion
6272 * is supported, but eventually this should handle various
6273 * RGB<->YCbCr scenarios as well.
6274 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006275static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006276{
6277 struct drm_device *dev = crtc->dev;
6278 struct drm_i915_private *dev_priv = dev->dev_private;
6279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6280 int pipe = intel_crtc->pipe;
6281 uint16_t coeff = 0x7800; /* 1.0 */
6282
6283 /*
6284 * TODO: Check what kind of values actually come out of the pipe
6285 * with these coeff/postoff values and adjust to get the best
6286 * accuracy. Perhaps we even need to take the bpc value into
6287 * consideration.
6288 */
6289
Daniel Vetter50f3b012013-03-27 00:44:56 +01006290 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006291 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6292
6293 /*
6294 * GY/GU and RY/RU should be the other way around according
6295 * to BSpec, but reality doesn't agree. Just set them up in
6296 * a way that results in the correct picture.
6297 */
6298 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6299 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6300
6301 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6302 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6303
6304 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6305 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6306
6307 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6308 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6309 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6310
6311 if (INTEL_INFO(dev)->gen > 6) {
6312 uint16_t postoff = 0;
6313
Daniel Vetter50f3b012013-03-27 00:44:56 +01006314 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006315 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006316
6317 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6318 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6319 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6320
6321 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6322 } else {
6323 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6324
Daniel Vetter50f3b012013-03-27 00:44:56 +01006325 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006326 mode |= CSC_BLACK_SCREEN_OFFSET;
6327
6328 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6329 }
6330}
6331
Daniel Vetter6ff93602013-04-19 11:24:36 +02006332static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006333{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006334 struct drm_device *dev = crtc->dev;
6335 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006337 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006338 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006339 uint32_t val;
6340
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006341 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006342
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006343 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006344 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6345
Daniel Vetter6ff93602013-04-19 11:24:36 +02006346 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006347 val |= PIPECONF_INTERLACED_ILK;
6348 else
6349 val |= PIPECONF_PROGRESSIVE;
6350
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006351 I915_WRITE(PIPECONF(cpu_transcoder), val);
6352 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006353
6354 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6355 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006356
6357 if (IS_BROADWELL(dev)) {
6358 val = 0;
6359
6360 switch (intel_crtc->config.pipe_bpp) {
6361 case 18:
6362 val |= PIPEMISC_DITHER_6_BPC;
6363 break;
6364 case 24:
6365 val |= PIPEMISC_DITHER_8_BPC;
6366 break;
6367 case 30:
6368 val |= PIPEMISC_DITHER_10_BPC;
6369 break;
6370 case 36:
6371 val |= PIPEMISC_DITHER_12_BPC;
6372 break;
6373 default:
6374 /* Case prevented by pipe_config_set_bpp. */
6375 BUG();
6376 }
6377
6378 if (intel_crtc->config.dither)
6379 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6380
6381 I915_WRITE(PIPEMISC(pipe), val);
6382 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006383}
6384
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006385static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006386 intel_clock_t *clock,
6387 bool *has_reduced_clock,
6388 intel_clock_t *reduced_clock)
6389{
6390 struct drm_device *dev = crtc->dev;
6391 struct drm_i915_private *dev_priv = dev->dev_private;
6392 struct intel_encoder *intel_encoder;
6393 int refclk;
6394 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02006395 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006396
6397 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6398 switch (intel_encoder->type) {
6399 case INTEL_OUTPUT_LVDS:
6400 is_lvds = true;
6401 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006402 }
6403 }
6404
6405 refclk = ironlake_get_refclk(crtc);
6406
6407 /*
6408 * Returns a set of divisors for the desired target clock with the given
6409 * refclk, or FALSE. The returned values represent the clock equation:
6410 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6411 */
6412 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006413 ret = dev_priv->display.find_dpll(limit, crtc,
6414 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006415 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006416 if (!ret)
6417 return false;
6418
6419 if (is_lvds && dev_priv->lvds_downclock_avail) {
6420 /*
6421 * Ensure we match the reduced clock's P to the target clock.
6422 * If the clocks don't match, we can't switch the display clock
6423 * by using the FP0/FP1. In such case we will disable the LVDS
6424 * downclock feature.
6425 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006426 *has_reduced_clock =
6427 dev_priv->display.find_dpll(limit, crtc,
6428 dev_priv->lvds_downclock,
6429 refclk, clock,
6430 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006431 }
6432
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006433 return true;
6434}
6435
Paulo Zanonid4b19312012-11-29 11:29:32 -02006436int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6437{
6438 /*
6439 * Account for spread spectrum to avoid
6440 * oversubscribing the link. Max center spread
6441 * is 2.5%; use 5% for safety's sake.
6442 */
6443 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006444 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006445}
6446
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006447static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006448{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006449 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006450}
6451
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006452static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006453 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006454 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006455{
6456 struct drm_crtc *crtc = &intel_crtc->base;
6457 struct drm_device *dev = crtc->dev;
6458 struct drm_i915_private *dev_priv = dev->dev_private;
6459 struct intel_encoder *intel_encoder;
6460 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006461 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006462 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006463
6464 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6465 switch (intel_encoder->type) {
6466 case INTEL_OUTPUT_LVDS:
6467 is_lvds = true;
6468 break;
6469 case INTEL_OUTPUT_SDVO:
6470 case INTEL_OUTPUT_HDMI:
6471 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006472 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006473 }
6474
6475 num_connectors++;
6476 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006477
Chris Wilsonc1858122010-12-03 21:35:48 +00006478 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006479 factor = 21;
6480 if (is_lvds) {
6481 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006482 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006483 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006484 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006485 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006486 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006487
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006488 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006489 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006490
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006491 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6492 *fp2 |= FP_CB_TUNE;
6493
Chris Wilson5eddb702010-09-11 13:48:45 +01006494 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006495
Eric Anholta07d6782011-03-30 13:01:08 -07006496 if (is_lvds)
6497 dpll |= DPLLB_MODE_LVDS;
6498 else
6499 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006500
Daniel Vetteref1b4602013-06-01 17:17:04 +02006501 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6502 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006503
6504 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006505 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006506 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006507 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006508
Eric Anholta07d6782011-03-30 13:01:08 -07006509 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006510 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006511 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006512 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006513
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006514 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006515 case 5:
6516 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6517 break;
6518 case 7:
6519 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6520 break;
6521 case 10:
6522 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6523 break;
6524 case 14:
6525 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6526 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006527 }
6528
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006529 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006530 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006531 else
6532 dpll |= PLL_REF_INPUT_DREFCLK;
6533
Daniel Vetter959e16d2013-06-05 13:34:21 +02006534 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006535}
6536
Jesse Barnes79e53942008-11-07 14:24:08 -08006537static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006538 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006539 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006540{
6541 struct drm_device *dev = crtc->dev;
6542 struct drm_i915_private *dev_priv = dev->dev_private;
6543 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6544 int pipe = intel_crtc->pipe;
6545 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006546 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006547 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006548 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006549 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006550 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006551 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006552 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006553 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006554
6555 for_each_encoder_on_crtc(dev, crtc, encoder) {
6556 switch (encoder->type) {
6557 case INTEL_OUTPUT_LVDS:
6558 is_lvds = true;
6559 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006560 }
6561
6562 num_connectors++;
6563 }
6564
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006565 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6566 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6567
Daniel Vetterff9a6752013-06-01 17:16:21 +02006568 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006569 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006570 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006571 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6572 return -EINVAL;
6573 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006574 /* Compat-code for transition, will disappear. */
6575 if (!intel_crtc->config.clock_set) {
6576 intel_crtc->config.dpll.n = clock.n;
6577 intel_crtc->config.dpll.m1 = clock.m1;
6578 intel_crtc->config.dpll.m2 = clock.m2;
6579 intel_crtc->config.dpll.p1 = clock.p1;
6580 intel_crtc->config.dpll.p2 = clock.p2;
6581 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006582
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006583 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006584 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006585 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006586 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006587 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006588
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006589 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006590 &fp, &reduced_clock,
6591 has_reduced_clock ? &fp2 : NULL);
6592
Daniel Vetter959e16d2013-06-05 13:34:21 +02006593 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006594 intel_crtc->config.dpll_hw_state.fp0 = fp;
6595 if (has_reduced_clock)
6596 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6597 else
6598 intel_crtc->config.dpll_hw_state.fp1 = fp;
6599
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006600 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006601 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006602 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6603 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006604 return -EINVAL;
6605 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006606 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006607 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006608
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006609 if (intel_crtc->config.has_dp_encoder)
6610 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006611
Jani Nikulad330a952014-01-21 11:24:25 +02006612 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006613 intel_crtc->lowfreq_avail = true;
6614 else
6615 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006616
Daniel Vetter8a654f32013-06-01 17:16:22 +02006617 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006618
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006619 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006620 intel_cpu_transcoder_set_m_n(intel_crtc,
6621 &intel_crtc->config.fdi_m_n);
6622 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006623
Daniel Vetter6ff93602013-04-19 11:24:36 +02006624 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006625
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006626 /* Set up the display plane register */
6627 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006628 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006629
Daniel Vetter94352cf2012-07-05 22:51:56 +02006630 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006631
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006632 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006633}
6634
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006635static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6636 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006637{
6638 struct drm_device *dev = crtc->base.dev;
6639 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006640 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006641
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006642 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6643 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6644 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6645 & ~TU_SIZE_MASK;
6646 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6647 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6648 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6649}
6650
6651static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6652 enum transcoder transcoder,
6653 struct intel_link_m_n *m_n)
6654{
6655 struct drm_device *dev = crtc->base.dev;
6656 struct drm_i915_private *dev_priv = dev->dev_private;
6657 enum pipe pipe = crtc->pipe;
6658
6659 if (INTEL_INFO(dev)->gen >= 5) {
6660 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6661 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6662 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6663 & ~TU_SIZE_MASK;
6664 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6665 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6666 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6667 } else {
6668 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6669 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6670 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6671 & ~TU_SIZE_MASK;
6672 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6673 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6674 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6675 }
6676}
6677
6678void intel_dp_get_m_n(struct intel_crtc *crtc,
6679 struct intel_crtc_config *pipe_config)
6680{
6681 if (crtc->config.has_pch_encoder)
6682 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6683 else
6684 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6685 &pipe_config->dp_m_n);
6686}
6687
Daniel Vetter72419202013-04-04 13:28:53 +02006688static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6689 struct intel_crtc_config *pipe_config)
6690{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006691 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6692 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006693}
6694
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006695static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6696 struct intel_crtc_config *pipe_config)
6697{
6698 struct drm_device *dev = crtc->base.dev;
6699 struct drm_i915_private *dev_priv = dev->dev_private;
6700 uint32_t tmp;
6701
6702 tmp = I915_READ(PF_CTL(crtc->pipe));
6703
6704 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006705 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006706 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6707 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006708
6709 /* We currently do not free assignements of panel fitters on
6710 * ivb/hsw (since we don't use the higher upscaling modes which
6711 * differentiates them) so just WARN about this case for now. */
6712 if (IS_GEN7(dev)) {
6713 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6714 PF_PIPE_SEL_IVB(crtc->pipe));
6715 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006716 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006717}
6718
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006719static void ironlake_get_plane_config(struct intel_crtc *crtc,
6720 struct intel_plane_config *plane_config)
6721{
6722 struct drm_device *dev = crtc->base.dev;
6723 struct drm_i915_private *dev_priv = dev->dev_private;
6724 u32 val, base, offset;
6725 int pipe = crtc->pipe, plane = crtc->plane;
6726 int fourcc, pixel_format;
6727 int aligned_height;
6728
Dave Airlie66e514c2014-04-03 07:51:54 +10006729 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6730 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006731 DRM_DEBUG_KMS("failed to alloc fb\n");
6732 return;
6733 }
6734
6735 val = I915_READ(DSPCNTR(plane));
6736
6737 if (INTEL_INFO(dev)->gen >= 4)
6738 if (val & DISPPLANE_TILED)
6739 plane_config->tiled = true;
6740
6741 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6742 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006743 crtc->base.primary->fb->pixel_format = fourcc;
6744 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006745 drm_format_plane_cpp(fourcc, 0) * 8;
6746
6747 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6748 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
6749 offset = I915_READ(DSPOFFSET(plane));
6750 } else {
6751 if (plane_config->tiled)
6752 offset = I915_READ(DSPTILEOFF(plane));
6753 else
6754 offset = I915_READ(DSPLINOFF(plane));
6755 }
6756 plane_config->base = base;
6757
6758 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006759 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6760 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006761
6762 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006763 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006764
Dave Airlie66e514c2014-04-03 07:51:54 +10006765 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006766 plane_config->tiled);
6767
Dave Airlie66e514c2014-04-03 07:51:54 +10006768 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006769 aligned_height, PAGE_SIZE);
6770
6771 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006772 pipe, plane, crtc->base.primary->fb->width,
6773 crtc->base.primary->fb->height,
6774 crtc->base.primary->fb->bits_per_pixel, base,
6775 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006776 plane_config->size);
6777}
6778
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006779static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6780 struct intel_crtc_config *pipe_config)
6781{
6782 struct drm_device *dev = crtc->base.dev;
6783 struct drm_i915_private *dev_priv = dev->dev_private;
6784 uint32_t tmp;
6785
Daniel Vettere143a212013-07-04 12:01:15 +02006786 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006787 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006788
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006789 tmp = I915_READ(PIPECONF(crtc->pipe));
6790 if (!(tmp & PIPECONF_ENABLE))
6791 return false;
6792
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006793 switch (tmp & PIPECONF_BPC_MASK) {
6794 case PIPECONF_6BPC:
6795 pipe_config->pipe_bpp = 18;
6796 break;
6797 case PIPECONF_8BPC:
6798 pipe_config->pipe_bpp = 24;
6799 break;
6800 case PIPECONF_10BPC:
6801 pipe_config->pipe_bpp = 30;
6802 break;
6803 case PIPECONF_12BPC:
6804 pipe_config->pipe_bpp = 36;
6805 break;
6806 default:
6807 break;
6808 }
6809
Daniel Vetterab9412b2013-05-03 11:49:46 +02006810 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006811 struct intel_shared_dpll *pll;
6812
Daniel Vetter88adfff2013-03-28 10:42:01 +01006813 pipe_config->has_pch_encoder = true;
6814
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006815 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6816 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6817 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006818
6819 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006820
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006821 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006822 pipe_config->shared_dpll =
6823 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006824 } else {
6825 tmp = I915_READ(PCH_DPLL_SEL);
6826 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6827 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6828 else
6829 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6830 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006831
6832 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6833
6834 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6835 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006836
6837 tmp = pipe_config->dpll_hw_state.dpll;
6838 pipe_config->pixel_multiplier =
6839 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6840 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006841
6842 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006843 } else {
6844 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006845 }
6846
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006847 intel_get_pipe_timings(crtc, pipe_config);
6848
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006849 ironlake_get_pfit_config(crtc, pipe_config);
6850
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006851 return true;
6852}
6853
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006854static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6855{
6856 struct drm_device *dev = dev_priv->dev;
6857 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6858 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006859
6860 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02006861 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006862 pipe_name(crtc->pipe));
6863
6864 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6865 WARN(plls->spll_refcount, "SPLL enabled\n");
6866 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6867 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6868 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6869 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6870 "CPU PWM1 enabled\n");
6871 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6872 "CPU PWM2 enabled\n");
6873 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6874 "PCH PWM1 enabled\n");
6875 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6876 "Utility pin enabled\n");
6877 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6878
Paulo Zanoni9926ada2014-04-01 19:39:47 -03006879 /*
6880 * In theory we can still leave IRQs enabled, as long as only the HPD
6881 * interrupts remain enabled. We used to check for that, but since it's
6882 * gen-specific and since we only disable LCPLL after we fully disable
6883 * the interrupts, the check below should be enough.
6884 */
6885 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006886}
6887
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03006888static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
6889{
6890 struct drm_device *dev = dev_priv->dev;
6891
6892 if (IS_HASWELL(dev)) {
6893 mutex_lock(&dev_priv->rps.hw_lock);
6894 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
6895 val))
6896 DRM_ERROR("Failed to disable D_COMP\n");
6897 mutex_unlock(&dev_priv->rps.hw_lock);
6898 } else {
6899 I915_WRITE(D_COMP, val);
6900 }
6901 POSTING_READ(D_COMP);
6902}
6903
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006904/*
6905 * This function implements pieces of two sequences from BSpec:
6906 * - Sequence for display software to disable LCPLL
6907 * - Sequence for display software to allow package C8+
6908 * The steps implemented here are just the steps that actually touch the LCPLL
6909 * register. Callers should take care of disabling all the display engine
6910 * functions, doing the mode unset, fixing interrupts, etc.
6911 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006912static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6913 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006914{
6915 uint32_t val;
6916
6917 assert_can_disable_lcpll(dev_priv);
6918
6919 val = I915_READ(LCPLL_CTL);
6920
6921 if (switch_to_fclk) {
6922 val |= LCPLL_CD_SOURCE_FCLK;
6923 I915_WRITE(LCPLL_CTL, val);
6924
6925 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6926 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6927 DRM_ERROR("Switching to FCLK failed\n");
6928
6929 val = I915_READ(LCPLL_CTL);
6930 }
6931
6932 val |= LCPLL_PLL_DISABLE;
6933 I915_WRITE(LCPLL_CTL, val);
6934 POSTING_READ(LCPLL_CTL);
6935
6936 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6937 DRM_ERROR("LCPLL still locked\n");
6938
6939 val = I915_READ(D_COMP);
6940 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03006941 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006942 ndelay(100);
6943
6944 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6945 DRM_ERROR("D_COMP RCOMP still in progress\n");
6946
6947 if (allow_power_down) {
6948 val = I915_READ(LCPLL_CTL);
6949 val |= LCPLL_POWER_DOWN_ALLOW;
6950 I915_WRITE(LCPLL_CTL, val);
6951 POSTING_READ(LCPLL_CTL);
6952 }
6953}
6954
6955/*
6956 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6957 * source.
6958 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006959static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006960{
6961 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006962 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006963
6964 val = I915_READ(LCPLL_CTL);
6965
6966 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6967 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6968 return;
6969
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006970 /*
6971 * Make sure we're not on PC8 state before disabling PC8, otherwise
6972 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
6973 *
6974 * The other problem is that hsw_restore_lcpll() is called as part of
6975 * the runtime PM resume sequence, so we can't just call
6976 * gen6_gt_force_wake_get() because that function calls
6977 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
6978 * while we are on the resume sequence. So to solve this problem we have
6979 * to call special forcewake code that doesn't touch runtime PM and
6980 * doesn't enable the forcewake delayed work.
6981 */
6982 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
6983 if (dev_priv->uncore.forcewake_count++ == 0)
6984 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
6985 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03006986
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006987 if (val & LCPLL_POWER_DOWN_ALLOW) {
6988 val &= ~LCPLL_POWER_DOWN_ALLOW;
6989 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006990 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006991 }
6992
6993 val = I915_READ(D_COMP);
6994 val |= D_COMP_COMP_FORCE;
6995 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03006996 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006997
6998 val = I915_READ(LCPLL_CTL);
6999 val &= ~LCPLL_PLL_DISABLE;
7000 I915_WRITE(LCPLL_CTL, val);
7001
7002 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7003 DRM_ERROR("LCPLL not locked yet\n");
7004
7005 if (val & LCPLL_CD_SOURCE_FCLK) {
7006 val = I915_READ(LCPLL_CTL);
7007 val &= ~LCPLL_CD_SOURCE_FCLK;
7008 I915_WRITE(LCPLL_CTL, val);
7009
7010 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7011 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7012 DRM_ERROR("Switching back to LCPLL failed\n");
7013 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007014
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007015 /* See the big comment above. */
7016 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7017 if (--dev_priv->uncore.forcewake_count == 0)
7018 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7019 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007020}
7021
Paulo Zanoni765dab672014-03-07 20:08:18 -03007022/*
7023 * Package states C8 and deeper are really deep PC states that can only be
7024 * reached when all the devices on the system allow it, so even if the graphics
7025 * device allows PC8+, it doesn't mean the system will actually get to these
7026 * states. Our driver only allows PC8+ when going into runtime PM.
7027 *
7028 * The requirements for PC8+ are that all the outputs are disabled, the power
7029 * well is disabled and most interrupts are disabled, and these are also
7030 * requirements for runtime PM. When these conditions are met, we manually do
7031 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7032 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7033 * hang the machine.
7034 *
7035 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7036 * the state of some registers, so when we come back from PC8+ we need to
7037 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7038 * need to take care of the registers kept by RC6. Notice that this happens even
7039 * if we don't put the device in PCI D3 state (which is what currently happens
7040 * because of the runtime PM support).
7041 *
7042 * For more, read "Display Sequences for Package C8" on the hardware
7043 * documentation.
7044 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007045void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007046{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007047 struct drm_device *dev = dev_priv->dev;
7048 uint32_t val;
7049
Paulo Zanonic67a4702013-08-19 13:18:09 -03007050 DRM_DEBUG_KMS("Enabling package C8+\n");
7051
Paulo Zanonic67a4702013-08-19 13:18:09 -03007052 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7053 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7054 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7055 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7056 }
7057
7058 lpt_disable_clkout_dp(dev);
Paulo Zanoni730488b2014-03-07 20:12:32 -03007059 intel_runtime_pm_disable_interrupts(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007060 hsw_disable_lcpll(dev_priv, true, true);
Paulo Zanonib4d2a9a02014-03-07 20:08:04 -03007061}
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02007062
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007063void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007064{
7065 struct drm_device *dev = dev_priv->dev;
7066 uint32_t val;
7067
Paulo Zanonic67a4702013-08-19 13:18:09 -03007068 DRM_DEBUG_KMS("Disabling package C8+\n");
7069
7070 hsw_restore_lcpll(dev_priv);
Paulo Zanoni730488b2014-03-07 20:12:32 -03007071 intel_runtime_pm_restore_interrupts(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007072 lpt_init_pch_refclk(dev);
7073
7074 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7075 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7076 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7077 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7078 }
7079
7080 intel_prepare_ddi(dev);
7081 i915_gem_init_swizzling(dev);
7082 mutex_lock(&dev_priv->rps.hw_lock);
7083 gen6_update_ring_freq(dev);
7084 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007085}
7086
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007087static void snb_modeset_global_resources(struct drm_device *dev)
7088{
7089 modeset_update_crtc_power_domains(dev);
7090}
7091
Imre Deak4f074122013-10-16 17:25:51 +03007092static void haswell_modeset_global_resources(struct drm_device *dev)
7093{
Paulo Zanonida723562013-12-19 11:54:51 -02007094 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007095}
7096
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007097static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007098 int x, int y,
7099 struct drm_framebuffer *fb)
7100{
7101 struct drm_device *dev = crtc->dev;
7102 struct drm_i915_private *dev_priv = dev->dev_private;
7103 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007104 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007105 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007106
Paulo Zanoni566b7342013-11-25 15:27:08 -02007107 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007108 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007109 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007110
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007111 if (intel_crtc->config.has_dp_encoder)
7112 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007113
7114 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007115
Daniel Vetter8a654f32013-06-01 17:16:22 +02007116 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007117
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007118 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007119 intel_cpu_transcoder_set_m_n(intel_crtc,
7120 &intel_crtc->config.fdi_m_n);
7121 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007122
Daniel Vetter6ff93602013-04-19 11:24:36 +02007123 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007124
Daniel Vetter50f3b012013-03-27 00:44:56 +01007125 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007126
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007127 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007128 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007129 POSTING_READ(DSPCNTR(plane));
7130
7131 ret = intel_pipe_set_base(crtc, x, y, fb);
7132
Jesse Barnes79e53942008-11-07 14:24:08 -08007133 return ret;
7134}
7135
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007136static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7137 struct intel_crtc_config *pipe_config)
7138{
7139 struct drm_device *dev = crtc->base.dev;
7140 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007141 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007142 uint32_t tmp;
7143
Imre Deakb5482bd2014-03-05 16:20:55 +02007144 if (!intel_display_power_enabled(dev_priv,
7145 POWER_DOMAIN_PIPE(crtc->pipe)))
7146 return false;
7147
Daniel Vettere143a212013-07-04 12:01:15 +02007148 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007149 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7150
Daniel Vettereccb1402013-05-22 00:50:22 +02007151 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7152 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7153 enum pipe trans_edp_pipe;
7154 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7155 default:
7156 WARN(1, "unknown pipe linked to edp transcoder\n");
7157 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7158 case TRANS_DDI_EDP_INPUT_A_ON:
7159 trans_edp_pipe = PIPE_A;
7160 break;
7161 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7162 trans_edp_pipe = PIPE_B;
7163 break;
7164 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7165 trans_edp_pipe = PIPE_C;
7166 break;
7167 }
7168
7169 if (trans_edp_pipe == crtc->pipe)
7170 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7171 }
7172
Imre Deakda7e29b2014-02-18 00:02:02 +02007173 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007174 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007175 return false;
7176
Daniel Vettereccb1402013-05-22 00:50:22 +02007177 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007178 if (!(tmp & PIPECONF_ENABLE))
7179 return false;
7180
Daniel Vetter88adfff2013-03-28 10:42:01 +01007181 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007182 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007183 * DDI E. So just check whether this pipe is wired to DDI E and whether
7184 * the PCH transcoder is on.
7185 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007186 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007187 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007188 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007189 pipe_config->has_pch_encoder = true;
7190
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007191 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7192 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7193 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007194
7195 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007196 }
7197
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007198 intel_get_pipe_timings(crtc, pipe_config);
7199
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007200 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007201 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007202 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007203
Jesse Barnese59150d2014-01-07 13:30:45 -08007204 if (IS_HASWELL(dev))
7205 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7206 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007207
Daniel Vetter6c49f242013-06-06 12:45:25 +02007208 pipe_config->pixel_multiplier = 1;
7209
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007210 return true;
7211}
7212
Eric Anholtf564048e2011-03-30 13:01:02 -07007213static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07007214 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007215 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07007216{
7217 struct drm_device *dev = crtc->dev;
7218 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007219 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07007220 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007221 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07007222 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07007223 int ret;
7224
Eric Anholt0b701d22011-03-30 13:01:03 -07007225 drm_vblank_pre_modeset(dev, pipe);
7226
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007227 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7228
Jesse Barnes79e53942008-11-07 14:24:08 -08007229 drm_vblank_post_modeset(dev, pipe);
7230
Daniel Vetter9256aa12012-10-31 19:26:13 +01007231 if (ret != 0)
7232 return ret;
7233
7234 for_each_encoder_on_crtc(dev, crtc, encoder) {
7235 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7236 encoder->base.base.id,
7237 drm_get_encoder_name(&encoder->base),
7238 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02007239 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007240 }
7241
7242 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007243}
7244
Jani Nikula1a915102013-10-16 12:34:48 +03007245static struct {
7246 int clock;
7247 u32 config;
7248} hdmi_audio_clock[] = {
7249 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7250 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7251 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7252 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7253 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7254 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7255 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7256 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7257 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7258 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7259};
7260
7261/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7262static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7263{
7264 int i;
7265
7266 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7267 if (mode->clock == hdmi_audio_clock[i].clock)
7268 break;
7269 }
7270
7271 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7272 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7273 i = 1;
7274 }
7275
7276 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7277 hdmi_audio_clock[i].clock,
7278 hdmi_audio_clock[i].config);
7279
7280 return hdmi_audio_clock[i].config;
7281}
7282
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007283static bool intel_eld_uptodate(struct drm_connector *connector,
7284 int reg_eldv, uint32_t bits_eldv,
7285 int reg_elda, uint32_t bits_elda,
7286 int reg_edid)
7287{
7288 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7289 uint8_t *eld = connector->eld;
7290 uint32_t i;
7291
7292 i = I915_READ(reg_eldv);
7293 i &= bits_eldv;
7294
7295 if (!eld[0])
7296 return !i;
7297
7298 if (!i)
7299 return false;
7300
7301 i = I915_READ(reg_elda);
7302 i &= ~bits_elda;
7303 I915_WRITE(reg_elda, i);
7304
7305 for (i = 0; i < eld[2]; i++)
7306 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7307 return false;
7308
7309 return true;
7310}
7311
Wu Fengguange0dac652011-09-05 14:25:34 +08007312static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007313 struct drm_crtc *crtc,
7314 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007315{
7316 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7317 uint8_t *eld = connector->eld;
7318 uint32_t eldv;
7319 uint32_t len;
7320 uint32_t i;
7321
7322 i = I915_READ(G4X_AUD_VID_DID);
7323
7324 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7325 eldv = G4X_ELDV_DEVCL_DEVBLC;
7326 else
7327 eldv = G4X_ELDV_DEVCTG;
7328
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007329 if (intel_eld_uptodate(connector,
7330 G4X_AUD_CNTL_ST, eldv,
7331 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7332 G4X_HDMIW_HDMIEDID))
7333 return;
7334
Wu Fengguange0dac652011-09-05 14:25:34 +08007335 i = I915_READ(G4X_AUD_CNTL_ST);
7336 i &= ~(eldv | G4X_ELD_ADDR);
7337 len = (i >> 9) & 0x1f; /* ELD buffer size */
7338 I915_WRITE(G4X_AUD_CNTL_ST, i);
7339
7340 if (!eld[0])
7341 return;
7342
7343 len = min_t(uint8_t, eld[2], len);
7344 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7345 for (i = 0; i < len; i++)
7346 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7347
7348 i = I915_READ(G4X_AUD_CNTL_ST);
7349 i |= eldv;
7350 I915_WRITE(G4X_AUD_CNTL_ST, i);
7351}
7352
Wang Xingchao83358c852012-08-16 22:43:37 +08007353static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007354 struct drm_crtc *crtc,
7355 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007356{
7357 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7358 uint8_t *eld = connector->eld;
7359 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007361 uint32_t eldv;
7362 uint32_t i;
7363 int len;
7364 int pipe = to_intel_crtc(crtc)->pipe;
7365 int tmp;
7366
7367 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7368 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7369 int aud_config = HSW_AUD_CFG(pipe);
7370 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7371
Wang Xingchao83358c852012-08-16 22:43:37 +08007372 /* Audio output enable */
7373 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7374 tmp = I915_READ(aud_cntrl_st2);
7375 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7376 I915_WRITE(aud_cntrl_st2, tmp);
7377
7378 /* Wait for 1 vertical blank */
7379 intel_wait_for_vblank(dev, pipe);
7380
7381 /* Set ELD valid state */
7382 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007383 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007384 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7385 I915_WRITE(aud_cntrl_st2, tmp);
7386 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007387 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007388
7389 /* Enable HDMI mode */
7390 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007391 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007392 /* clear N_programing_enable and N_value_index */
7393 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7394 I915_WRITE(aud_config, tmp);
7395
7396 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7397
7398 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007399 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007400
7401 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7402 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7403 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7404 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007405 } else {
7406 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7407 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007408
7409 if (intel_eld_uptodate(connector,
7410 aud_cntrl_st2, eldv,
7411 aud_cntl_st, IBX_ELD_ADDRESS,
7412 hdmiw_hdmiedid))
7413 return;
7414
7415 i = I915_READ(aud_cntrl_st2);
7416 i &= ~eldv;
7417 I915_WRITE(aud_cntrl_st2, i);
7418
7419 if (!eld[0])
7420 return;
7421
7422 i = I915_READ(aud_cntl_st);
7423 i &= ~IBX_ELD_ADDRESS;
7424 I915_WRITE(aud_cntl_st, i);
7425 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7426 DRM_DEBUG_DRIVER("port num:%d\n", i);
7427
7428 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7429 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7430 for (i = 0; i < len; i++)
7431 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7432
7433 i = I915_READ(aud_cntrl_st2);
7434 i |= eldv;
7435 I915_WRITE(aud_cntrl_st2, i);
7436
7437}
7438
Wu Fengguange0dac652011-09-05 14:25:34 +08007439static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007440 struct drm_crtc *crtc,
7441 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007442{
7443 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7444 uint8_t *eld = connector->eld;
7445 uint32_t eldv;
7446 uint32_t i;
7447 int len;
7448 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007449 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007450 int aud_cntl_st;
7451 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007452 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007453
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007454 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007455 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7456 aud_config = IBX_AUD_CFG(pipe);
7457 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007458 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007459 } else if (IS_VALLEYVIEW(connector->dev)) {
7460 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7461 aud_config = VLV_AUD_CFG(pipe);
7462 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7463 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007464 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007465 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7466 aud_config = CPT_AUD_CFG(pipe);
7467 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007468 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007469 }
7470
Wang Xingchao9b138a82012-08-09 16:52:18 +08007471 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007472
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007473 if (IS_VALLEYVIEW(connector->dev)) {
7474 struct intel_encoder *intel_encoder;
7475 struct intel_digital_port *intel_dig_port;
7476
7477 intel_encoder = intel_attached_encoder(connector);
7478 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7479 i = intel_dig_port->port;
7480 } else {
7481 i = I915_READ(aud_cntl_st);
7482 i = (i >> 29) & DIP_PORT_SEL_MASK;
7483 /* DIP_Port_Select, 0x1 = PortB */
7484 }
7485
Wu Fengguange0dac652011-09-05 14:25:34 +08007486 if (!i) {
7487 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7488 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007489 eldv = IBX_ELD_VALIDB;
7490 eldv |= IBX_ELD_VALIDB << 4;
7491 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007492 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007493 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007494 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007495 }
7496
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007497 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7498 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7499 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007500 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007501 } else {
7502 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7503 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007504
7505 if (intel_eld_uptodate(connector,
7506 aud_cntrl_st2, eldv,
7507 aud_cntl_st, IBX_ELD_ADDRESS,
7508 hdmiw_hdmiedid))
7509 return;
7510
Wu Fengguange0dac652011-09-05 14:25:34 +08007511 i = I915_READ(aud_cntrl_st2);
7512 i &= ~eldv;
7513 I915_WRITE(aud_cntrl_st2, i);
7514
7515 if (!eld[0])
7516 return;
7517
Wu Fengguange0dac652011-09-05 14:25:34 +08007518 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007519 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007520 I915_WRITE(aud_cntl_st, i);
7521
7522 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7523 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7524 for (i = 0; i < len; i++)
7525 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7526
7527 i = I915_READ(aud_cntrl_st2);
7528 i |= eldv;
7529 I915_WRITE(aud_cntrl_st2, i);
7530}
7531
7532void intel_write_eld(struct drm_encoder *encoder,
7533 struct drm_display_mode *mode)
7534{
7535 struct drm_crtc *crtc = encoder->crtc;
7536 struct drm_connector *connector;
7537 struct drm_device *dev = encoder->dev;
7538 struct drm_i915_private *dev_priv = dev->dev_private;
7539
7540 connector = drm_select_eld(encoder, mode);
7541 if (!connector)
7542 return;
7543
7544 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7545 connector->base.id,
7546 drm_get_connector_name(connector),
7547 connector->encoder->base.id,
7548 drm_get_encoder_name(connector->encoder));
7549
7550 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7551
7552 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007553 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007554}
7555
Chris Wilson560b85b2010-08-07 11:01:38 +01007556static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7557{
7558 struct drm_device *dev = crtc->dev;
7559 struct drm_i915_private *dev_priv = dev->dev_private;
7560 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7561 bool visible = base != 0;
7562 u32 cntl;
7563
7564 if (intel_crtc->cursor_visible == visible)
7565 return;
7566
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007567 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01007568 if (visible) {
7569 /* On these chipsets we can only modify the base whilst
7570 * the cursor is disabled.
7571 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007572 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01007573
7574 cntl &= ~(CURSOR_FORMAT_MASK);
7575 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7576 cntl |= CURSOR_ENABLE |
7577 CURSOR_GAMMA_ENABLE |
7578 CURSOR_FORMAT_ARGB;
7579 } else
7580 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007581 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007582
7583 intel_crtc->cursor_visible = visible;
7584}
7585
7586static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7587{
7588 struct drm_device *dev = crtc->dev;
7589 struct drm_i915_private *dev_priv = dev->dev_private;
7590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7591 int pipe = intel_crtc->pipe;
7592 bool visible = base != 0;
7593
7594 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307595 int16_t width = intel_crtc->cursor_width;
Jesse Barnes548f2452011-02-17 10:40:53 -08007596 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007597 if (base) {
7598 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307599 cntl |= MCURSOR_GAMMA_ENABLE;
7600
7601 switch (width) {
7602 case 64:
7603 cntl |= CURSOR_MODE_64_ARGB_AX;
7604 break;
7605 case 128:
7606 cntl |= CURSOR_MODE_128_ARGB_AX;
7607 break;
7608 case 256:
7609 cntl |= CURSOR_MODE_256_ARGB_AX;
7610 break;
7611 default:
7612 WARN_ON(1);
7613 return;
7614 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007615 cntl |= pipe << 28; /* Connect to correct pipe */
7616 } else {
7617 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7618 cntl |= CURSOR_MODE_DISABLE;
7619 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007620 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007621
7622 intel_crtc->cursor_visible = visible;
7623 }
7624 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007625 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007626 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007627 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007628}
7629
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007630static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7631{
7632 struct drm_device *dev = crtc->dev;
7633 struct drm_i915_private *dev_priv = dev->dev_private;
7634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7635 int pipe = intel_crtc->pipe;
7636 bool visible = base != 0;
7637
7638 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307639 int16_t width = intel_crtc->cursor_width;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007640 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7641 if (base) {
7642 cntl &= ~CURSOR_MODE;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307643 cntl |= MCURSOR_GAMMA_ENABLE;
7644 switch (width) {
7645 case 64:
7646 cntl |= CURSOR_MODE_64_ARGB_AX;
7647 break;
7648 case 128:
7649 cntl |= CURSOR_MODE_128_ARGB_AX;
7650 break;
7651 case 256:
7652 cntl |= CURSOR_MODE_256_ARGB_AX;
7653 break;
7654 default:
7655 WARN_ON(1);
7656 return;
7657 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007658 } else {
7659 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7660 cntl |= CURSOR_MODE_DISABLE;
7661 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007662 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007663 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007664 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7665 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007666 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7667
7668 intel_crtc->cursor_visible = visible;
7669 }
7670 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007671 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007672 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007673 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007674}
7675
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007676/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01007677static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7678 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007679{
7680 struct drm_device *dev = crtc->dev;
7681 struct drm_i915_private *dev_priv = dev->dev_private;
7682 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7683 int pipe = intel_crtc->pipe;
7684 int x = intel_crtc->cursor_x;
7685 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007686 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007687 bool visible;
7688
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007689 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007690 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007691
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007692 if (x >= intel_crtc->config.pipe_src_w)
7693 base = 0;
7694
7695 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007696 base = 0;
7697
7698 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007699 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007700 base = 0;
7701
7702 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7703 x = -x;
7704 }
7705 pos |= x << CURSOR_X_SHIFT;
7706
7707 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007708 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007709 base = 0;
7710
7711 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7712 y = -y;
7713 }
7714 pos |= y << CURSOR_Y_SHIFT;
7715
7716 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01007717 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007718 return;
7719
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007720 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007721 I915_WRITE(CURPOS_IVB(pipe), pos);
7722 ivb_update_cursor(crtc, base);
7723 } else {
7724 I915_WRITE(CURPOS(pipe), pos);
7725 if (IS_845G(dev) || IS_I865G(dev))
7726 i845_update_cursor(crtc, base);
7727 else
7728 i9xx_update_cursor(crtc, base);
7729 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007730}
7731
Jesse Barnes79e53942008-11-07 14:24:08 -08007732static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007733 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007734 uint32_t handle,
7735 uint32_t width, uint32_t height)
7736{
7737 struct drm_device *dev = crtc->dev;
7738 struct drm_i915_private *dev_priv = dev->dev_private;
7739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007740 struct drm_i915_gem_object *obj;
Chris Wilson64f962e2014-03-26 12:38:15 +00007741 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007742 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007743 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007744
Jesse Barnes79e53942008-11-07 14:24:08 -08007745 /* if we want to turn off the cursor ignore width and height */
7746 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007747 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007748 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007749 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007750 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007751 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007752 }
7753
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307754 /* Check for which cursor types we support */
7755 if (!((width == 64 && height == 64) ||
7756 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
7757 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
7758 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08007759 return -EINVAL;
7760 }
7761
Chris Wilson05394f32010-11-08 19:18:58 +00007762 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007763 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007764 return -ENOENT;
7765
Chris Wilson05394f32010-11-08 19:18:58 +00007766 if (obj->base.size < width * height * 4) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007767 DRM_DEBUG_KMS("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007768 ret = -ENOMEM;
7769 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007770 }
7771
Dave Airlie71acb5e2008-12-30 20:31:46 +10007772 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007773 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007774 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007775 unsigned alignment;
7776
Chris Wilsond9e86c02010-11-10 16:40:20 +00007777 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007778 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007779 ret = -EINVAL;
7780 goto fail_locked;
7781 }
7782
Chris Wilson693db182013-03-05 14:52:39 +00007783 /* Note that the w/a also requires 2 PTE of padding following
7784 * the bo. We currently fill all unused PTE with the shadow
7785 * page and so we should always have valid PTE following the
7786 * cursor preventing the VT-d warning.
7787 */
7788 alignment = 0;
7789 if (need_vtd_wa(dev))
7790 alignment = 64*1024;
7791
7792 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007793 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007794 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007795 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007796 }
7797
Chris Wilsond9e86c02010-11-10 16:40:20 +00007798 ret = i915_gem_object_put_fence(obj);
7799 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007800 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007801 goto fail_unpin;
7802 }
7803
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007804 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007805 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007806 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007807 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007808 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7809 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007810 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007811 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007812 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007813 }
Chris Wilson05394f32010-11-08 19:18:58 +00007814 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007815 }
7816
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007817 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04007818 I915_WRITE(CURSIZE, (height << 12) | width);
7819
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007820 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007821 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007822 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007823 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007824 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7825 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007826 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007827 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007828 }
Jesse Barnes80824002009-09-10 15:28:06 -07007829
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007830 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007831
Chris Wilson64f962e2014-03-26 12:38:15 +00007832 old_width = intel_crtc->cursor_width;
7833
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007834 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007835 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007836 intel_crtc->cursor_width = width;
7837 intel_crtc->cursor_height = height;
7838
Chris Wilson64f962e2014-03-26 12:38:15 +00007839 if (intel_crtc->active) {
7840 if (old_width != width)
7841 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007842 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00007843 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007844
Jesse Barnes79e53942008-11-07 14:24:08 -08007845 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007846fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007847 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007848fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007849 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007850fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007851 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007852 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007853}
7854
7855static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7856{
Jesse Barnes79e53942008-11-07 14:24:08 -08007857 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007858
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007859 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7860 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007861
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007862 if (intel_crtc->active)
7863 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007864
7865 return 0;
7866}
7867
Jesse Barnes79e53942008-11-07 14:24:08 -08007868static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007869 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007870{
James Simmons72034252010-08-03 01:33:19 +01007871 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007872 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007873
James Simmons72034252010-08-03 01:33:19 +01007874 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007875 intel_crtc->lut_r[i] = red[i] >> 8;
7876 intel_crtc->lut_g[i] = green[i] >> 8;
7877 intel_crtc->lut_b[i] = blue[i] >> 8;
7878 }
7879
7880 intel_crtc_load_lut(crtc);
7881}
7882
Jesse Barnes79e53942008-11-07 14:24:08 -08007883/* VESA 640x480x72Hz mode to set on the pipe */
7884static struct drm_display_mode load_detect_mode = {
7885 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7886 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7887};
7888
Daniel Vettera8bb6812014-02-10 18:00:39 +01007889struct drm_framebuffer *
7890__intel_framebuffer_create(struct drm_device *dev,
7891 struct drm_mode_fb_cmd2 *mode_cmd,
7892 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01007893{
7894 struct intel_framebuffer *intel_fb;
7895 int ret;
7896
7897 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7898 if (!intel_fb) {
7899 drm_gem_object_unreference_unlocked(&obj->base);
7900 return ERR_PTR(-ENOMEM);
7901 }
7902
7903 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007904 if (ret)
7905 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007906
7907 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007908err:
7909 drm_gem_object_unreference_unlocked(&obj->base);
7910 kfree(intel_fb);
7911
7912 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007913}
7914
Daniel Vetterb5ea6422014-03-02 21:18:00 +01007915static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01007916intel_framebuffer_create(struct drm_device *dev,
7917 struct drm_mode_fb_cmd2 *mode_cmd,
7918 struct drm_i915_gem_object *obj)
7919{
7920 struct drm_framebuffer *fb;
7921 int ret;
7922
7923 ret = i915_mutex_lock_interruptible(dev);
7924 if (ret)
7925 return ERR_PTR(ret);
7926 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7927 mutex_unlock(&dev->struct_mutex);
7928
7929 return fb;
7930}
7931
Chris Wilsond2dff872011-04-19 08:36:26 +01007932static u32
7933intel_framebuffer_pitch_for_width(int width, int bpp)
7934{
7935 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7936 return ALIGN(pitch, 64);
7937}
7938
7939static u32
7940intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7941{
7942 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7943 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7944}
7945
7946static struct drm_framebuffer *
7947intel_framebuffer_create_for_mode(struct drm_device *dev,
7948 struct drm_display_mode *mode,
7949 int depth, int bpp)
7950{
7951 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007952 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007953
7954 obj = i915_gem_alloc_object(dev,
7955 intel_framebuffer_size_for_mode(mode, bpp));
7956 if (obj == NULL)
7957 return ERR_PTR(-ENOMEM);
7958
7959 mode_cmd.width = mode->hdisplay;
7960 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007961 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7962 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007963 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007964
7965 return intel_framebuffer_create(dev, &mode_cmd, obj);
7966}
7967
7968static struct drm_framebuffer *
7969mode_fits_in_fbdev(struct drm_device *dev,
7970 struct drm_display_mode *mode)
7971{
Daniel Vetter4520f532013-10-09 09:18:51 +02007972#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007973 struct drm_i915_private *dev_priv = dev->dev_private;
7974 struct drm_i915_gem_object *obj;
7975 struct drm_framebuffer *fb;
7976
Daniel Vetter4c0e5522014-02-14 16:35:54 +01007977 if (!dev_priv->fbdev)
7978 return NULL;
7979
7980 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01007981 return NULL;
7982
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007983 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01007984 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01007985
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007986 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007987 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7988 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007989 return NULL;
7990
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007991 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007992 return NULL;
7993
7994 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02007995#else
7996 return NULL;
7997#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01007998}
7999
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008000bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008001 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01008002 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008003{
8004 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008005 struct intel_encoder *intel_encoder =
8006 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008007 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008008 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008009 struct drm_crtc *crtc = NULL;
8010 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008011 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08008012 int i = -1;
8013
Chris Wilsond2dff872011-04-19 08:36:26 +01008014 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8015 connector->base.id, drm_get_connector_name(connector),
8016 encoder->base.id, drm_get_encoder_name(encoder));
8017
Jesse Barnes79e53942008-11-07 14:24:08 -08008018 /*
8019 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008020 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008021 * - if the connector already has an assigned crtc, use it (but make
8022 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008023 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008024 * - try to find the first unused crtc that can drive this connector,
8025 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008026 */
8027
8028 /* See if we already have a CRTC for this connector */
8029 if (encoder->crtc) {
8030 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008031
Daniel Vetter7b240562012-12-12 00:35:33 +01008032 mutex_lock(&crtc->mutex);
8033
Daniel Vetter24218aa2012-08-12 19:27:11 +02008034 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008035 old->load_detect_temp = false;
8036
8037 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008038 if (connector->dpms != DRM_MODE_DPMS_ON)
8039 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008040
Chris Wilson71731882011-04-19 23:10:58 +01008041 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008042 }
8043
8044 /* Find an unused one (if possible) */
8045 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
8046 i++;
8047 if (!(encoder->possible_crtcs & (1 << i)))
8048 continue;
8049 if (!possible_crtc->enabled) {
8050 crtc = possible_crtc;
8051 break;
8052 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008053 }
8054
8055 /*
8056 * If we didn't find an unused CRTC, don't use any.
8057 */
8058 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008059 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8060 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008061 }
8062
Daniel Vetter7b240562012-12-12 00:35:33 +01008063 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02008064 intel_encoder->new_crtc = to_intel_crtc(crtc);
8065 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008066
8067 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008068 intel_crtc->new_enabled = true;
8069 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008070 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008071 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008072 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008073
Chris Wilson64927112011-04-20 07:25:26 +01008074 if (!mode)
8075 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008076
Chris Wilsond2dff872011-04-19 08:36:26 +01008077 /* We need a framebuffer large enough to accommodate all accesses
8078 * that the plane may generate whilst we perform load detection.
8079 * We can not rely on the fbcon either being present (we get called
8080 * during its initialisation to detect all boot displays, or it may
8081 * not even exist) or that it is large enough to satisfy the
8082 * requested mode.
8083 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008084 fb = mode_fits_in_fbdev(dev, mode);
8085 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008086 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008087 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8088 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008089 } else
8090 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008091 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008092 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008093 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008094 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008095
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008096 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008097 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008098 if (old->release_fb)
8099 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008100 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008101 }
Chris Wilson71731882011-04-19 23:10:58 +01008102
Jesse Barnes79e53942008-11-07 14:24:08 -08008103 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008104 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008105 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008106
8107 fail:
8108 intel_crtc->new_enabled = crtc->enabled;
8109 if (intel_crtc->new_enabled)
8110 intel_crtc->new_config = &intel_crtc->config;
8111 else
8112 intel_crtc->new_config = NULL;
8113 mutex_unlock(&crtc->mutex);
8114 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008115}
8116
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008117void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01008118 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008119{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008120 struct intel_encoder *intel_encoder =
8121 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008122 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008123 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008125
Chris Wilsond2dff872011-04-19 08:36:26 +01008126 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8127 connector->base.id, drm_get_connector_name(connector),
8128 encoder->base.id, drm_get_encoder_name(encoder));
8129
Chris Wilson8261b192011-04-19 23:18:09 +01008130 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008131 to_intel_connector(connector)->new_encoder = NULL;
8132 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008133 intel_crtc->new_enabled = false;
8134 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008135 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008136
Daniel Vetter36206362012-12-10 20:42:17 +01008137 if (old->release_fb) {
8138 drm_framebuffer_unregister_private(old->release_fb);
8139 drm_framebuffer_unreference(old->release_fb);
8140 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008141
Daniel Vetter67c96402013-01-23 16:25:09 +00008142 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01008143 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008144 }
8145
Eric Anholtc751ce42010-03-25 11:48:48 -07008146 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008147 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8148 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008149
8150 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08008151}
8152
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008153static int i9xx_pll_refclk(struct drm_device *dev,
8154 const struct intel_crtc_config *pipe_config)
8155{
8156 struct drm_i915_private *dev_priv = dev->dev_private;
8157 u32 dpll = pipe_config->dpll_hw_state.dpll;
8158
8159 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008160 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008161 else if (HAS_PCH_SPLIT(dev))
8162 return 120000;
8163 else if (!IS_GEN2(dev))
8164 return 96000;
8165 else
8166 return 48000;
8167}
8168
Jesse Barnes79e53942008-11-07 14:24:08 -08008169/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008170static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8171 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008172{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008173 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008174 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008175 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008176 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008177 u32 fp;
8178 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008179 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008180
8181 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008182 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008183 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008184 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008185
8186 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008187 if (IS_PINEVIEW(dev)) {
8188 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8189 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008190 } else {
8191 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8192 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8193 }
8194
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008195 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008196 if (IS_PINEVIEW(dev))
8197 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8198 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008199 else
8200 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008201 DPLL_FPA01_P1_POST_DIV_SHIFT);
8202
8203 switch (dpll & DPLL_MODE_MASK) {
8204 case DPLLB_MODE_DAC_SERIAL:
8205 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8206 5 : 10;
8207 break;
8208 case DPLLB_MODE_LVDS:
8209 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8210 7 : 14;
8211 break;
8212 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008213 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008214 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008215 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008216 }
8217
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008218 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008219 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008220 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008221 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008222 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008223 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008224 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008225
8226 if (is_lvds) {
8227 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8228 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008229
8230 if (lvds & LVDS_CLKB_POWER_UP)
8231 clock.p2 = 7;
8232 else
8233 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008234 } else {
8235 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8236 clock.p1 = 2;
8237 else {
8238 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8239 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8240 }
8241 if (dpll & PLL_P2_DIVIDE_BY_4)
8242 clock.p2 = 4;
8243 else
8244 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008245 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008246
8247 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008248 }
8249
Ville Syrjälä18442d02013-09-13 16:00:08 +03008250 /*
8251 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008252 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008253 * encoder's get_config() function.
8254 */
8255 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008256}
8257
Ville Syrjälä6878da02013-09-13 15:59:11 +03008258int intel_dotclock_calculate(int link_freq,
8259 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008260{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008261 /*
8262 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008263 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008264 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008265 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008266 *
8267 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008268 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008269 */
8270
Ville Syrjälä6878da02013-09-13 15:59:11 +03008271 if (!m_n->link_n)
8272 return 0;
8273
8274 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8275}
8276
Ville Syrjälä18442d02013-09-13 16:00:08 +03008277static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8278 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008279{
8280 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008281
8282 /* read out port_clock from the DPLL */
8283 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008284
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008285 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008286 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008287 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008288 * agree once we know their relationship in the encoder's
8289 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008290 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008291 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008292 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8293 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008294}
8295
8296/** Returns the currently programmed mode of the given pipe. */
8297struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8298 struct drm_crtc *crtc)
8299{
Jesse Barnes548f2452011-02-17 10:40:53 -08008300 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008301 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008302 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008303 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008304 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008305 int htot = I915_READ(HTOTAL(cpu_transcoder));
8306 int hsync = I915_READ(HSYNC(cpu_transcoder));
8307 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8308 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008309 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008310
8311 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8312 if (!mode)
8313 return NULL;
8314
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008315 /*
8316 * Construct a pipe_config sufficient for getting the clock info
8317 * back out of crtc_clock_get.
8318 *
8319 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8320 * to use a real value here instead.
8321 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008322 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008323 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008324 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8325 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8326 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008327 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8328
Ville Syrjälä773ae032013-09-23 17:48:20 +03008329 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008330 mode->hdisplay = (htot & 0xffff) + 1;
8331 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8332 mode->hsync_start = (hsync & 0xffff) + 1;
8333 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8334 mode->vdisplay = (vtot & 0xffff) + 1;
8335 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8336 mode->vsync_start = (vsync & 0xffff) + 1;
8337 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8338
8339 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008340
8341 return mode;
8342}
8343
Daniel Vetter3dec0092010-08-20 21:40:52 +02008344static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008345{
8346 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008347 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008348 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8349 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008350 int dpll_reg = DPLL(pipe);
8351 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008352
Eric Anholtbad720f2009-10-22 16:11:14 -07008353 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008354 return;
8355
8356 if (!dev_priv->lvds_downclock_avail)
8357 return;
8358
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008359 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008360 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008361 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008362
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008363 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008364
8365 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8366 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008367 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008368
Jesse Barnes652c3932009-08-17 13:31:43 -07008369 dpll = I915_READ(dpll_reg);
8370 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008371 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008372 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008373}
8374
8375static void intel_decrease_pllclock(struct drm_crtc *crtc)
8376{
8377 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008378 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008379 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008380
Eric Anholtbad720f2009-10-22 16:11:14 -07008381 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008382 return;
8383
8384 if (!dev_priv->lvds_downclock_avail)
8385 return;
8386
8387 /*
8388 * Since this is called by a timer, we should never get here in
8389 * the manual case.
8390 */
8391 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008392 int pipe = intel_crtc->pipe;
8393 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008394 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008395
Zhao Yakui44d98a62009-10-09 11:39:40 +08008396 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008397
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008398 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008399
Chris Wilson074b5e12012-05-02 12:07:06 +01008400 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008401 dpll |= DISPLAY_RATE_SELECT_FPA1;
8402 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008403 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008404 dpll = I915_READ(dpll_reg);
8405 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008406 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008407 }
8408
8409}
8410
Chris Wilsonf047e392012-07-21 12:31:41 +01008411void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008412{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008413 struct drm_i915_private *dev_priv = dev->dev_private;
8414
Chris Wilsonf62a0072014-02-21 17:55:39 +00008415 if (dev_priv->mm.busy)
8416 return;
8417
Paulo Zanoni43694d62014-03-07 20:08:08 -03008418 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008419 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008420 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008421}
8422
8423void intel_mark_idle(struct drm_device *dev)
8424{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008425 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008426 struct drm_crtc *crtc;
8427
Chris Wilsonf62a0072014-02-21 17:55:39 +00008428 if (!dev_priv->mm.busy)
8429 return;
8430
8431 dev_priv->mm.busy = false;
8432
Jani Nikulad330a952014-01-21 11:24:25 +02008433 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008434 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008435
8436 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Matt Roperf4510a22014-04-01 15:22:40 -07008437 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008438 continue;
8439
8440 intel_decrease_pllclock(crtc);
8441 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008442
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008443 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008444 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008445
8446out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008447 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008448}
8449
Chris Wilsonc65355b2013-06-06 16:53:41 -03008450void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8451 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008452{
8453 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008454 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008455
Jani Nikulad330a952014-01-21 11:24:25 +02008456 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008457 return;
8458
Jesse Barnes652c3932009-08-17 13:31:43 -07008459 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Matt Roperf4510a22014-04-01 15:22:40 -07008460 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -07008461 continue;
8462
Matt Roperf4510a22014-04-01 15:22:40 -07008463 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
Chris Wilsonc65355b2013-06-06 16:53:41 -03008464 continue;
8465
8466 intel_increase_pllclock(crtc);
8467 if (ring && intel_fbc_enabled(dev))
8468 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008469 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008470}
8471
Jesse Barnes79e53942008-11-07 14:24:08 -08008472static void intel_crtc_destroy(struct drm_crtc *crtc)
8473{
8474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008475 struct drm_device *dev = crtc->dev;
8476 struct intel_unpin_work *work;
8477 unsigned long flags;
8478
8479 spin_lock_irqsave(&dev->event_lock, flags);
8480 work = intel_crtc->unpin_work;
8481 intel_crtc->unpin_work = NULL;
8482 spin_unlock_irqrestore(&dev->event_lock, flags);
8483
8484 if (work) {
8485 cancel_work_sync(&work->work);
8486 kfree(work);
8487 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008488
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008489 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8490
Jesse Barnes79e53942008-11-07 14:24:08 -08008491 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008492
Jesse Barnes79e53942008-11-07 14:24:08 -08008493 kfree(intel_crtc);
8494}
8495
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008496static void intel_unpin_work_fn(struct work_struct *__work)
8497{
8498 struct intel_unpin_work *work =
8499 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008500 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008501
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008502 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008503 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008504 drm_gem_object_unreference(&work->pending_flip_obj->base);
8505 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008506
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008507 intel_update_fbc(dev);
8508 mutex_unlock(&dev->struct_mutex);
8509
8510 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8511 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8512
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008513 kfree(work);
8514}
8515
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008516static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008517 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008518{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008519 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008520 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8521 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008522 unsigned long flags;
8523
8524 /* Ignore early vblank irqs */
8525 if (intel_crtc == NULL)
8526 return;
8527
8528 spin_lock_irqsave(&dev->event_lock, flags);
8529 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008530
8531 /* Ensure we don't miss a work->pending update ... */
8532 smp_rmb();
8533
8534 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008535 spin_unlock_irqrestore(&dev->event_lock, flags);
8536 return;
8537 }
8538
Chris Wilsone7d841c2012-12-03 11:36:30 +00008539 /* and that the unpin work is consistent wrt ->pending. */
8540 smp_rmb();
8541
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008542 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008543
Rob Clark45a066e2012-10-08 14:50:40 -05008544 if (work->event)
8545 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008546
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008547 drm_vblank_put(dev, intel_crtc->pipe);
8548
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008549 spin_unlock_irqrestore(&dev->event_lock, flags);
8550
Daniel Vetter2c10d572012-12-20 21:24:07 +01008551 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008552
8553 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008554
8555 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008556}
8557
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008558void intel_finish_page_flip(struct drm_device *dev, int pipe)
8559{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008560 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008561 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8562
Mario Kleiner49b14a52010-12-09 07:00:07 +01008563 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008564}
8565
8566void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8567{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008568 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008569 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8570
Mario Kleiner49b14a52010-12-09 07:00:07 +01008571 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008572}
8573
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008574void intel_prepare_page_flip(struct drm_device *dev, int plane)
8575{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008576 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008577 struct intel_crtc *intel_crtc =
8578 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8579 unsigned long flags;
8580
Chris Wilsone7d841c2012-12-03 11:36:30 +00008581 /* NB: An MMIO update of the plane base pointer will also
8582 * generate a page-flip completion irq, i.e. every modeset
8583 * is also accompanied by a spurious intel_prepare_page_flip().
8584 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008585 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008586 if (intel_crtc->unpin_work)
8587 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008588 spin_unlock_irqrestore(&dev->event_lock, flags);
8589}
8590
Chris Wilsone7d841c2012-12-03 11:36:30 +00008591inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8592{
8593 /* Ensure that the work item is consistent when activating it ... */
8594 smp_wmb();
8595 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8596 /* and that it is marked active as soon as the irq could fire. */
8597 smp_wmb();
8598}
8599
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008600static int intel_gen2_queue_flip(struct drm_device *dev,
8601 struct drm_crtc *crtc,
8602 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008603 struct drm_i915_gem_object *obj,
8604 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008605{
8606 struct drm_i915_private *dev_priv = dev->dev_private;
8607 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008608 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008609 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008610 int ret;
8611
Daniel Vetter6d90c952012-04-26 23:28:05 +02008612 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008613 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008614 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008615
Daniel Vetter6d90c952012-04-26 23:28:05 +02008616 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008617 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008618 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008619
8620 /* Can't queue multiple flips, so wait for the previous
8621 * one to finish before executing the next.
8622 */
8623 if (intel_crtc->plane)
8624 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8625 else
8626 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008627 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8628 intel_ring_emit(ring, MI_NOOP);
8629 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8630 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8631 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008632 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008633 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008634
8635 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008636 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008637 return 0;
8638
8639err_unpin:
8640 intel_unpin_fb_obj(obj);
8641err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008642 return ret;
8643}
8644
8645static int intel_gen3_queue_flip(struct drm_device *dev,
8646 struct drm_crtc *crtc,
8647 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008648 struct drm_i915_gem_object *obj,
8649 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008650{
8651 struct drm_i915_private *dev_priv = dev->dev_private;
8652 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008653 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008654 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008655 int ret;
8656
Daniel Vetter6d90c952012-04-26 23:28:05 +02008657 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008658 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008659 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008660
Daniel Vetter6d90c952012-04-26 23:28:05 +02008661 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008662 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008663 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008664
8665 if (intel_crtc->plane)
8666 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8667 else
8668 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008669 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8670 intel_ring_emit(ring, MI_NOOP);
8671 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8672 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8673 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008674 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008675 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008676
Chris Wilsone7d841c2012-12-03 11:36:30 +00008677 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008678 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008679 return 0;
8680
8681err_unpin:
8682 intel_unpin_fb_obj(obj);
8683err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008684 return ret;
8685}
8686
8687static int intel_gen4_queue_flip(struct drm_device *dev,
8688 struct drm_crtc *crtc,
8689 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008690 struct drm_i915_gem_object *obj,
8691 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008692{
8693 struct drm_i915_private *dev_priv = dev->dev_private;
8694 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8695 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008696 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008697 int ret;
8698
Daniel Vetter6d90c952012-04-26 23:28:05 +02008699 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008700 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008701 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008702
Daniel Vetter6d90c952012-04-26 23:28:05 +02008703 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008704 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008705 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008706
8707 /* i965+ uses the linear or tiled offsets from the
8708 * Display Registers (which do not change across a page-flip)
8709 * so we need only reprogram the base address.
8710 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008711 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8712 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8713 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008714 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008715 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008716 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008717
8718 /* XXX Enabling the panel-fitter across page-flip is so far
8719 * untested on non-native modes, so ignore it for now.
8720 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8721 */
8722 pf = 0;
8723 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008724 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008725
8726 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008727 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008728 return 0;
8729
8730err_unpin:
8731 intel_unpin_fb_obj(obj);
8732err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008733 return ret;
8734}
8735
8736static int intel_gen6_queue_flip(struct drm_device *dev,
8737 struct drm_crtc *crtc,
8738 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008739 struct drm_i915_gem_object *obj,
8740 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008741{
8742 struct drm_i915_private *dev_priv = dev->dev_private;
8743 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008744 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008745 uint32_t pf, pipesrc;
8746 int ret;
8747
Daniel Vetter6d90c952012-04-26 23:28:05 +02008748 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008749 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008750 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008751
Daniel Vetter6d90c952012-04-26 23:28:05 +02008752 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008753 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008754 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008755
Daniel Vetter6d90c952012-04-26 23:28:05 +02008756 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8757 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8758 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008759 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008760
Chris Wilson99d9acd2012-04-17 20:37:00 +01008761 /* Contrary to the suggestions in the documentation,
8762 * "Enable Panel Fitter" does not seem to be required when page
8763 * flipping with a non-native mode, and worse causes a normal
8764 * modeset to fail.
8765 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8766 */
8767 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008768 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008769 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008770
8771 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008772 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008773 return 0;
8774
8775err_unpin:
8776 intel_unpin_fb_obj(obj);
8777err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008778 return ret;
8779}
8780
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008781static int intel_gen7_queue_flip(struct drm_device *dev,
8782 struct drm_crtc *crtc,
8783 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008784 struct drm_i915_gem_object *obj,
8785 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008786{
8787 struct drm_i915_private *dev_priv = dev->dev_private;
8788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008789 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008790 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008791 int len, ret;
8792
8793 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008794 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008795 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008796
8797 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8798 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008799 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008800
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008801 switch(intel_crtc->plane) {
8802 case PLANE_A:
8803 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8804 break;
8805 case PLANE_B:
8806 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8807 break;
8808 case PLANE_C:
8809 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8810 break;
8811 default:
8812 WARN_ONCE(1, "unknown plane in flip command\n");
8813 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008814 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008815 }
8816
Chris Wilsonffe74d72013-08-26 20:58:12 +01008817 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01008818 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01008819 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01008820 /*
8821 * On Gen 8, SRM is now taking an extra dword to accommodate
8822 * 48bits addresses, and we need a NOOP for the batch size to
8823 * stay even.
8824 */
8825 if (IS_GEN8(dev))
8826 len += 2;
8827 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01008828
Ville Syrjäläf66fab82014-02-11 19:52:06 +02008829 /*
8830 * BSpec MI_DISPLAY_FLIP for IVB:
8831 * "The full packet must be contained within the same cache line."
8832 *
8833 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
8834 * cacheline, if we ever start emitting more commands before
8835 * the MI_DISPLAY_FLIP we may need to first emit everything else,
8836 * then do the cacheline alignment, and finally emit the
8837 * MI_DISPLAY_FLIP.
8838 */
8839 ret = intel_ring_cacheline_align(ring);
8840 if (ret)
8841 goto err_unpin;
8842
Chris Wilsonffe74d72013-08-26 20:58:12 +01008843 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008844 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008845 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008846
Chris Wilsonffe74d72013-08-26 20:58:12 +01008847 /* Unmask the flip-done completion message. Note that the bspec says that
8848 * we should do this for both the BCS and RCS, and that we must not unmask
8849 * more than one flip event at any time (or ensure that one flip message
8850 * can be sent by waiting for flip-done prior to queueing new flips).
8851 * Experimentation says that BCS works despite DERRMR masking all
8852 * flip-done completion events and that unmasking all planes at once
8853 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8854 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8855 */
8856 if (ring->id == RCS) {
8857 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8858 intel_ring_emit(ring, DERRMR);
8859 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8860 DERRMR_PIPEB_PRI_FLIP_DONE |
8861 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01008862 if (IS_GEN8(dev))
8863 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
8864 MI_SRM_LRM_GLOBAL_GTT);
8865 else
8866 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8867 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008868 intel_ring_emit(ring, DERRMR);
8869 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01008870 if (IS_GEN8(dev)) {
8871 intel_ring_emit(ring, 0);
8872 intel_ring_emit(ring, MI_NOOP);
8873 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01008874 }
8875
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008876 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008877 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008878 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008879 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008880
8881 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008882 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008883 return 0;
8884
8885err_unpin:
8886 intel_unpin_fb_obj(obj);
8887err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008888 return ret;
8889}
8890
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008891static int intel_default_queue_flip(struct drm_device *dev,
8892 struct drm_crtc *crtc,
8893 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008894 struct drm_i915_gem_object *obj,
8895 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008896{
8897 return -ENODEV;
8898}
8899
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008900static int intel_crtc_page_flip(struct drm_crtc *crtc,
8901 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008902 struct drm_pending_vblank_event *event,
8903 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008904{
8905 struct drm_device *dev = crtc->dev;
8906 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07008907 struct drm_framebuffer *old_fb = crtc->primary->fb;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008908 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008909 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8910 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008911 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008912 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008913
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008914 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07008915 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008916 return -EINVAL;
8917
8918 /*
8919 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8920 * Note that pitch changes could also affect these register.
8921 */
8922 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07008923 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
8924 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008925 return -EINVAL;
8926
Chris Wilsonf900db42014-02-20 09:26:13 +00008927 if (i915_terminally_wedged(&dev_priv->gpu_error))
8928 goto out_hang;
8929
Daniel Vetterb14c5672013-09-19 12:18:32 +02008930 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008931 if (work == NULL)
8932 return -ENOMEM;
8933
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008934 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008935 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008936 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008937 INIT_WORK(&work->work, intel_unpin_work_fn);
8938
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008939 ret = drm_vblank_get(dev, intel_crtc->pipe);
8940 if (ret)
8941 goto free_work;
8942
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008943 /* We borrow the event spin lock for protecting unpin_work */
8944 spin_lock_irqsave(&dev->event_lock, flags);
8945 if (intel_crtc->unpin_work) {
8946 spin_unlock_irqrestore(&dev->event_lock, flags);
8947 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008948 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008949
8950 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008951 return -EBUSY;
8952 }
8953 intel_crtc->unpin_work = work;
8954 spin_unlock_irqrestore(&dev->event_lock, flags);
8955
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008956 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8957 flush_workqueue(dev_priv->wq);
8958
Chris Wilson79158102012-05-23 11:13:58 +01008959 ret = i915_mutex_lock_interruptible(dev);
8960 if (ret)
8961 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008962
Jesse Barnes75dfca82010-02-10 15:09:44 -08008963 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008964 drm_gem_object_reference(&work->old_fb_obj->base);
8965 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008966
Matt Roperf4510a22014-04-01 15:22:40 -07008967 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008968
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008969 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008970
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008971 work->enable_stall_check = true;
8972
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008973 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008974 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008975
Keith Packarded8d1972013-07-22 18:49:58 -07008976 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008977 if (ret)
8978 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008979
Chris Wilson7782de32011-07-08 12:22:41 +01008980 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008981 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008982 mutex_unlock(&dev->struct_mutex);
8983
Jesse Barnese5510fa2010-07-01 16:48:37 -07008984 trace_i915_flip_request(intel_crtc->plane, obj);
8985
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008986 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008987
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008988cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008989 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07008990 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008991 drm_gem_object_unreference(&work->old_fb_obj->base);
8992 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008993 mutex_unlock(&dev->struct_mutex);
8994
Chris Wilson79158102012-05-23 11:13:58 +01008995cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008996 spin_lock_irqsave(&dev->event_lock, flags);
8997 intel_crtc->unpin_work = NULL;
8998 spin_unlock_irqrestore(&dev->event_lock, flags);
8999
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009000 drm_vblank_put(dev, intel_crtc->pipe);
9001free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009002 kfree(work);
9003
Chris Wilsonf900db42014-02-20 09:26:13 +00009004 if (ret == -EIO) {
9005out_hang:
9006 intel_crtc_wait_for_pending_flips(crtc);
9007 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9008 if (ret == 0 && event)
9009 drm_send_vblank_event(dev, intel_crtc->pipe, event);
9010 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009011 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009012}
9013
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009014static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009015 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9016 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009017};
9018
Daniel Vetter9a935852012-07-05 22:34:27 +02009019/**
9020 * intel_modeset_update_staged_output_state
9021 *
9022 * Updates the staged output configuration state, e.g. after we've read out the
9023 * current hw state.
9024 */
9025static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9026{
Ville Syrjälä76688512014-01-10 11:28:06 +02009027 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009028 struct intel_encoder *encoder;
9029 struct intel_connector *connector;
9030
9031 list_for_each_entry(connector, &dev->mode_config.connector_list,
9032 base.head) {
9033 connector->new_encoder =
9034 to_intel_encoder(connector->base.encoder);
9035 }
9036
9037 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9038 base.head) {
9039 encoder->new_crtc =
9040 to_intel_crtc(encoder->base.crtc);
9041 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009042
9043 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9044 base.head) {
9045 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009046
9047 if (crtc->new_enabled)
9048 crtc->new_config = &crtc->config;
9049 else
9050 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009051 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009052}
9053
9054/**
9055 * intel_modeset_commit_output_state
9056 *
9057 * This function copies the stage display pipe configuration to the real one.
9058 */
9059static void intel_modeset_commit_output_state(struct drm_device *dev)
9060{
Ville Syrjälä76688512014-01-10 11:28:06 +02009061 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009062 struct intel_encoder *encoder;
9063 struct intel_connector *connector;
9064
9065 list_for_each_entry(connector, &dev->mode_config.connector_list,
9066 base.head) {
9067 connector->base.encoder = &connector->new_encoder->base;
9068 }
9069
9070 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9071 base.head) {
9072 encoder->base.crtc = &encoder->new_crtc->base;
9073 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009074
9075 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9076 base.head) {
9077 crtc->base.enabled = crtc->new_enabled;
9078 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009079}
9080
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009081static void
9082connected_sink_compute_bpp(struct intel_connector * connector,
9083 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009084{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009085 int bpp = pipe_config->pipe_bpp;
9086
9087 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9088 connector->base.base.id,
9089 drm_get_connector_name(&connector->base));
9090
9091 /* Don't use an invalid EDID bpc value */
9092 if (connector->base.display_info.bpc &&
9093 connector->base.display_info.bpc * 3 < bpp) {
9094 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9095 bpp, connector->base.display_info.bpc*3);
9096 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9097 }
9098
9099 /* Clamp bpp to 8 on screens without EDID 1.4 */
9100 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9101 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9102 bpp);
9103 pipe_config->pipe_bpp = 24;
9104 }
9105}
9106
9107static int
9108compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9109 struct drm_framebuffer *fb,
9110 struct intel_crtc_config *pipe_config)
9111{
9112 struct drm_device *dev = crtc->base.dev;
9113 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009114 int bpp;
9115
Daniel Vetterd42264b2013-03-28 16:38:08 +01009116 switch (fb->pixel_format) {
9117 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009118 bpp = 8*3; /* since we go through a colormap */
9119 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009120 case DRM_FORMAT_XRGB1555:
9121 case DRM_FORMAT_ARGB1555:
9122 /* checked in intel_framebuffer_init already */
9123 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9124 return -EINVAL;
9125 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009126 bpp = 6*3; /* min is 18bpp */
9127 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009128 case DRM_FORMAT_XBGR8888:
9129 case DRM_FORMAT_ABGR8888:
9130 /* checked in intel_framebuffer_init already */
9131 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9132 return -EINVAL;
9133 case DRM_FORMAT_XRGB8888:
9134 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009135 bpp = 8*3;
9136 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009137 case DRM_FORMAT_XRGB2101010:
9138 case DRM_FORMAT_ARGB2101010:
9139 case DRM_FORMAT_XBGR2101010:
9140 case DRM_FORMAT_ABGR2101010:
9141 /* checked in intel_framebuffer_init already */
9142 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009143 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009144 bpp = 10*3;
9145 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009146 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009147 default:
9148 DRM_DEBUG_KMS("unsupported depth\n");
9149 return -EINVAL;
9150 }
9151
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009152 pipe_config->pipe_bpp = bpp;
9153
9154 /* Clamp display bpp to EDID value */
9155 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009156 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009157 if (!connector->new_encoder ||
9158 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009159 continue;
9160
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009161 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009162 }
9163
9164 return bpp;
9165}
9166
Daniel Vetter644db712013-09-19 14:53:58 +02009167static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9168{
9169 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9170 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009171 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009172 mode->crtc_hdisplay, mode->crtc_hsync_start,
9173 mode->crtc_hsync_end, mode->crtc_htotal,
9174 mode->crtc_vdisplay, mode->crtc_vsync_start,
9175 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9176}
9177
Daniel Vetterc0b03412013-05-28 12:05:54 +02009178static void intel_dump_pipe_config(struct intel_crtc *crtc,
9179 struct intel_crtc_config *pipe_config,
9180 const char *context)
9181{
9182 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9183 context, pipe_name(crtc->pipe));
9184
9185 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9186 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9187 pipe_config->pipe_bpp, pipe_config->dither);
9188 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9189 pipe_config->has_pch_encoder,
9190 pipe_config->fdi_lanes,
9191 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9192 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9193 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009194 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9195 pipe_config->has_dp_encoder,
9196 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9197 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9198 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009199 DRM_DEBUG_KMS("requested mode:\n");
9200 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9201 DRM_DEBUG_KMS("adjusted mode:\n");
9202 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009203 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009204 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009205 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9206 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009207 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9208 pipe_config->gmch_pfit.control,
9209 pipe_config->gmch_pfit.pgm_ratios,
9210 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009211 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009212 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009213 pipe_config->pch_pfit.size,
9214 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009215 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009216 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009217}
9218
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009219static bool encoders_cloneable(const struct intel_encoder *a,
9220 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009221{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009222 /* masks could be asymmetric, so check both ways */
9223 return a == b || (a->cloneable & (1 << b->type) &&
9224 b->cloneable & (1 << a->type));
9225}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009226
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009227static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9228 struct intel_encoder *encoder)
9229{
9230 struct drm_device *dev = crtc->base.dev;
9231 struct intel_encoder *source_encoder;
9232
9233 list_for_each_entry(source_encoder,
9234 &dev->mode_config.encoder_list, base.head) {
9235 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009236 continue;
9237
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009238 if (!encoders_cloneable(encoder, source_encoder))
9239 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009240 }
9241
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009242 return true;
9243}
9244
9245static bool check_encoder_cloning(struct intel_crtc *crtc)
9246{
9247 struct drm_device *dev = crtc->base.dev;
9248 struct intel_encoder *encoder;
9249
9250 list_for_each_entry(encoder,
9251 &dev->mode_config.encoder_list, base.head) {
9252 if (encoder->new_crtc != crtc)
9253 continue;
9254
9255 if (!check_single_encoder_cloning(crtc, encoder))
9256 return false;
9257 }
9258
9259 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009260}
9261
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009262static struct intel_crtc_config *
9263intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009264 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009265 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009266{
9267 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009268 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009269 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009270 int plane_bpp, ret = -EINVAL;
9271 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009272
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009273 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009274 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9275 return ERR_PTR(-EINVAL);
9276 }
9277
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009278 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9279 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009280 return ERR_PTR(-ENOMEM);
9281
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009282 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9283 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009284
Daniel Vettere143a212013-07-04 12:01:15 +02009285 pipe_config->cpu_transcoder =
9286 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009287 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009288
Imre Deak2960bc92013-07-30 13:36:32 +03009289 /*
9290 * Sanitize sync polarity flags based on requested ones. If neither
9291 * positive or negative polarity is requested, treat this as meaning
9292 * negative polarity.
9293 */
9294 if (!(pipe_config->adjusted_mode.flags &
9295 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9296 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9297
9298 if (!(pipe_config->adjusted_mode.flags &
9299 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9300 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9301
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009302 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9303 * plane pixel format and any sink constraints into account. Returns the
9304 * source plane bpp so that dithering can be selected on mismatches
9305 * after encoders and crtc also have had their say. */
9306 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9307 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009308 if (plane_bpp < 0)
9309 goto fail;
9310
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009311 /*
9312 * Determine the real pipe dimensions. Note that stereo modes can
9313 * increase the actual pipe size due to the frame doubling and
9314 * insertion of additional space for blanks between the frame. This
9315 * is stored in the crtc timings. We use the requested mode to do this
9316 * computation to clearly distinguish it from the adjusted mode, which
9317 * can be changed by the connectors in the below retry loop.
9318 */
9319 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9320 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9321 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9322
Daniel Vettere29c22c2013-02-21 00:00:16 +01009323encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009324 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009325 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009326 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009327
Daniel Vetter135c81b2013-07-21 21:37:09 +02009328 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009329 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009330
Daniel Vetter7758a112012-07-08 19:40:39 +02009331 /* Pass our mode to the connectors and the CRTC to give them a chance to
9332 * adjust it according to limitations or connector properties, and also
9333 * a chance to reject the mode entirely.
9334 */
9335 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9336 base.head) {
9337
9338 if (&encoder->new_crtc->base != crtc)
9339 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009340
Daniel Vetterefea6e82013-07-21 21:36:59 +02009341 if (!(encoder->compute_config(encoder, pipe_config))) {
9342 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009343 goto fail;
9344 }
9345 }
9346
Daniel Vetterff9a6752013-06-01 17:16:21 +02009347 /* Set default port clock if not overwritten by the encoder. Needs to be
9348 * done afterwards in case the encoder adjusts the mode. */
9349 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009350 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9351 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009352
Daniel Vettera43f6e02013-06-07 23:10:32 +02009353 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009354 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009355 DRM_DEBUG_KMS("CRTC fixup failed\n");
9356 goto fail;
9357 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009358
9359 if (ret == RETRY) {
9360 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9361 ret = -EINVAL;
9362 goto fail;
9363 }
9364
9365 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9366 retry = false;
9367 goto encoder_retry;
9368 }
9369
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009370 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9371 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9372 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9373
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009374 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009375fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009376 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009377 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009378}
9379
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009380/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9381 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9382static void
9383intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9384 unsigned *prepare_pipes, unsigned *disable_pipes)
9385{
9386 struct intel_crtc *intel_crtc;
9387 struct drm_device *dev = crtc->dev;
9388 struct intel_encoder *encoder;
9389 struct intel_connector *connector;
9390 struct drm_crtc *tmp_crtc;
9391
9392 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9393
9394 /* Check which crtcs have changed outputs connected to them, these need
9395 * to be part of the prepare_pipes mask. We don't (yet) support global
9396 * modeset across multiple crtcs, so modeset_pipes will only have one
9397 * bit set at most. */
9398 list_for_each_entry(connector, &dev->mode_config.connector_list,
9399 base.head) {
9400 if (connector->base.encoder == &connector->new_encoder->base)
9401 continue;
9402
9403 if (connector->base.encoder) {
9404 tmp_crtc = connector->base.encoder->crtc;
9405
9406 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9407 }
9408
9409 if (connector->new_encoder)
9410 *prepare_pipes |=
9411 1 << connector->new_encoder->new_crtc->pipe;
9412 }
9413
9414 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9415 base.head) {
9416 if (encoder->base.crtc == &encoder->new_crtc->base)
9417 continue;
9418
9419 if (encoder->base.crtc) {
9420 tmp_crtc = encoder->base.crtc;
9421
9422 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9423 }
9424
9425 if (encoder->new_crtc)
9426 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9427 }
9428
Ville Syrjälä76688512014-01-10 11:28:06 +02009429 /* Check for pipes that will be enabled/disabled ... */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009430 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9431 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009432 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009433 continue;
9434
Ville Syrjälä76688512014-01-10 11:28:06 +02009435 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009436 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009437 else
9438 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009439 }
9440
9441
9442 /* set_mode is also used to update properties on life display pipes. */
9443 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009444 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009445 *prepare_pipes |= 1 << intel_crtc->pipe;
9446
Daniel Vetterb6c51642013-04-12 18:48:43 +02009447 /*
9448 * For simplicity do a full modeset on any pipe where the output routing
9449 * changed. We could be more clever, but that would require us to be
9450 * more careful with calling the relevant encoder->mode_set functions.
9451 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009452 if (*prepare_pipes)
9453 *modeset_pipes = *prepare_pipes;
9454
9455 /* ... and mask these out. */
9456 *modeset_pipes &= ~(*disable_pipes);
9457 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009458
9459 /*
9460 * HACK: We don't (yet) fully support global modesets. intel_set_config
9461 * obies this rule, but the modeset restore mode of
9462 * intel_modeset_setup_hw_state does not.
9463 */
9464 *modeset_pipes &= 1 << intel_crtc->pipe;
9465 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009466
9467 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9468 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009469}
9470
Daniel Vetterea9d7582012-07-10 10:42:52 +02009471static bool intel_crtc_in_use(struct drm_crtc *crtc)
9472{
9473 struct drm_encoder *encoder;
9474 struct drm_device *dev = crtc->dev;
9475
9476 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9477 if (encoder->crtc == crtc)
9478 return true;
9479
9480 return false;
9481}
9482
9483static void
9484intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9485{
9486 struct intel_encoder *intel_encoder;
9487 struct intel_crtc *intel_crtc;
9488 struct drm_connector *connector;
9489
9490 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9491 base.head) {
9492 if (!intel_encoder->base.crtc)
9493 continue;
9494
9495 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9496
9497 if (prepare_pipes & (1 << intel_crtc->pipe))
9498 intel_encoder->connectors_active = false;
9499 }
9500
9501 intel_modeset_commit_output_state(dev);
9502
Ville Syrjälä76688512014-01-10 11:28:06 +02009503 /* Double check state. */
Daniel Vetterea9d7582012-07-10 10:42:52 +02009504 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9505 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009506 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009507 WARN_ON(intel_crtc->new_config &&
9508 intel_crtc->new_config != &intel_crtc->config);
9509 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009510 }
9511
9512 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9513 if (!connector->encoder || !connector->encoder->crtc)
9514 continue;
9515
9516 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9517
9518 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009519 struct drm_property *dpms_property =
9520 dev->mode_config.dpms_property;
9521
Daniel Vetterea9d7582012-07-10 10:42:52 +02009522 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009523 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009524 dpms_property,
9525 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009526
9527 intel_encoder = to_intel_encoder(connector->encoder);
9528 intel_encoder->connectors_active = true;
9529 }
9530 }
9531
9532}
9533
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009534static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009535{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009536 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009537
9538 if (clock1 == clock2)
9539 return true;
9540
9541 if (!clock1 || !clock2)
9542 return false;
9543
9544 diff = abs(clock1 - clock2);
9545
9546 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9547 return true;
9548
9549 return false;
9550}
9551
Daniel Vetter25c5b262012-07-08 22:08:04 +02009552#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9553 list_for_each_entry((intel_crtc), \
9554 &(dev)->mode_config.crtc_list, \
9555 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009556 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009557
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009558static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009559intel_pipe_config_compare(struct drm_device *dev,
9560 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009561 struct intel_crtc_config *pipe_config)
9562{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009563#define PIPE_CONF_CHECK_X(name) \
9564 if (current_config->name != pipe_config->name) { \
9565 DRM_ERROR("mismatch in " #name " " \
9566 "(expected 0x%08x, found 0x%08x)\n", \
9567 current_config->name, \
9568 pipe_config->name); \
9569 return false; \
9570 }
9571
Daniel Vetter08a24032013-04-19 11:25:34 +02009572#define PIPE_CONF_CHECK_I(name) \
9573 if (current_config->name != pipe_config->name) { \
9574 DRM_ERROR("mismatch in " #name " " \
9575 "(expected %i, found %i)\n", \
9576 current_config->name, \
9577 pipe_config->name); \
9578 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009579 }
9580
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009581#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9582 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009583 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009584 "(expected %i, found %i)\n", \
9585 current_config->name & (mask), \
9586 pipe_config->name & (mask)); \
9587 return false; \
9588 }
9589
Ville Syrjälä5e550652013-09-06 23:29:07 +03009590#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9591 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9592 DRM_ERROR("mismatch in " #name " " \
9593 "(expected %i, found %i)\n", \
9594 current_config->name, \
9595 pipe_config->name); \
9596 return false; \
9597 }
9598
Daniel Vetterbb760062013-06-06 14:55:52 +02009599#define PIPE_CONF_QUIRK(quirk) \
9600 ((current_config->quirks | pipe_config->quirks) & (quirk))
9601
Daniel Vettereccb1402013-05-22 00:50:22 +02009602 PIPE_CONF_CHECK_I(cpu_transcoder);
9603
Daniel Vetter08a24032013-04-19 11:25:34 +02009604 PIPE_CONF_CHECK_I(has_pch_encoder);
9605 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009606 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9607 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9608 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9609 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9610 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009611
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009612 PIPE_CONF_CHECK_I(has_dp_encoder);
9613 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9614 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9615 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9616 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9617 PIPE_CONF_CHECK_I(dp_m_n.tu);
9618
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009619 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9620 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9621 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9622 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9623 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9624 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9625
9626 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9627 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9628 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9629 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9630 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9631 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9632
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009633 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009634
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009635 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9636 DRM_MODE_FLAG_INTERLACE);
9637
Daniel Vetterbb760062013-06-06 14:55:52 +02009638 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9639 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9640 DRM_MODE_FLAG_PHSYNC);
9641 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9642 DRM_MODE_FLAG_NHSYNC);
9643 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9644 DRM_MODE_FLAG_PVSYNC);
9645 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9646 DRM_MODE_FLAG_NVSYNC);
9647 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009648
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009649 PIPE_CONF_CHECK_I(pipe_src_w);
9650 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009651
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009652 PIPE_CONF_CHECK_I(gmch_pfit.control);
9653 /* pfit ratios are autocomputed by the hw on gen4+ */
9654 if (INTEL_INFO(dev)->gen < 4)
9655 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9656 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009657 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9658 if (current_config->pch_pfit.enabled) {
9659 PIPE_CONF_CHECK_I(pch_pfit.pos);
9660 PIPE_CONF_CHECK_I(pch_pfit.size);
9661 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009662
Jesse Barnese59150d2014-01-07 13:30:45 -08009663 /* BDW+ don't expose a synchronous way to read the state */
9664 if (IS_HASWELL(dev))
9665 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009666
Ville Syrjälä282740f2013-09-04 18:30:03 +03009667 PIPE_CONF_CHECK_I(double_wide);
9668
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009669 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009670 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009671 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009672 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9673 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009674
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009675 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9676 PIPE_CONF_CHECK_I(pipe_bpp);
9677
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009678 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9679 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009680
Daniel Vetter66e985c2013-06-05 13:34:20 +02009681#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009682#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009683#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009684#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009685#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009686
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009687 return true;
9688}
9689
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009690static void
9691check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009692{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009693 struct intel_connector *connector;
9694
9695 list_for_each_entry(connector, &dev->mode_config.connector_list,
9696 base.head) {
9697 /* This also checks the encoder/connector hw state with the
9698 * ->get_hw_state callbacks. */
9699 intel_connector_check_state(connector);
9700
9701 WARN(&connector->new_encoder->base != connector->base.encoder,
9702 "connector's staged encoder doesn't match current encoder\n");
9703 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009704}
9705
9706static void
9707check_encoder_state(struct drm_device *dev)
9708{
9709 struct intel_encoder *encoder;
9710 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009711
9712 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9713 base.head) {
9714 bool enabled = false;
9715 bool active = false;
9716 enum pipe pipe, tracked_pipe;
9717
9718 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9719 encoder->base.base.id,
9720 drm_get_encoder_name(&encoder->base));
9721
9722 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9723 "encoder's stage crtc doesn't match current crtc\n");
9724 WARN(encoder->connectors_active && !encoder->base.crtc,
9725 "encoder's active_connectors set, but no crtc\n");
9726
9727 list_for_each_entry(connector, &dev->mode_config.connector_list,
9728 base.head) {
9729 if (connector->base.encoder != &encoder->base)
9730 continue;
9731 enabled = true;
9732 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9733 active = true;
9734 }
9735 WARN(!!encoder->base.crtc != enabled,
9736 "encoder's enabled state mismatch "
9737 "(expected %i, found %i)\n",
9738 !!encoder->base.crtc, enabled);
9739 WARN(active && !encoder->base.crtc,
9740 "active encoder with no crtc\n");
9741
9742 WARN(encoder->connectors_active != active,
9743 "encoder's computed active state doesn't match tracked active state "
9744 "(expected %i, found %i)\n", active, encoder->connectors_active);
9745
9746 active = encoder->get_hw_state(encoder, &pipe);
9747 WARN(active != encoder->connectors_active,
9748 "encoder's hw state doesn't match sw tracking "
9749 "(expected %i, found %i)\n",
9750 encoder->connectors_active, active);
9751
9752 if (!encoder->base.crtc)
9753 continue;
9754
9755 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9756 WARN(active && pipe != tracked_pipe,
9757 "active encoder's pipe doesn't match"
9758 "(expected %i, found %i)\n",
9759 tracked_pipe, pipe);
9760
9761 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009762}
9763
9764static void
9765check_crtc_state(struct drm_device *dev)
9766{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009767 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009768 struct intel_crtc *crtc;
9769 struct intel_encoder *encoder;
9770 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009771
9772 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9773 base.head) {
9774 bool enabled = false;
9775 bool active = false;
9776
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009777 memset(&pipe_config, 0, sizeof(pipe_config));
9778
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009779 DRM_DEBUG_KMS("[CRTC:%d]\n",
9780 crtc->base.base.id);
9781
9782 WARN(crtc->active && !crtc->base.enabled,
9783 "active crtc, but not enabled in sw tracking\n");
9784
9785 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9786 base.head) {
9787 if (encoder->base.crtc != &crtc->base)
9788 continue;
9789 enabled = true;
9790 if (encoder->connectors_active)
9791 active = true;
9792 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009793
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009794 WARN(active != crtc->active,
9795 "crtc's computed active state doesn't match tracked active state "
9796 "(expected %i, found %i)\n", active, crtc->active);
9797 WARN(enabled != crtc->base.enabled,
9798 "crtc's computed enabled state doesn't match tracked enabled state "
9799 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9800
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009801 active = dev_priv->display.get_pipe_config(crtc,
9802 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009803
9804 /* hw state is inconsistent with the pipe A quirk */
9805 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9806 active = crtc->active;
9807
Daniel Vetter6c49f242013-06-06 12:45:25 +02009808 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9809 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009810 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009811 if (encoder->base.crtc != &crtc->base)
9812 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +01009813 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009814 encoder->get_config(encoder, &pipe_config);
9815 }
9816
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009817 WARN(crtc->active != active,
9818 "crtc active state doesn't match with hw state "
9819 "(expected %i, found %i)\n", crtc->active, active);
9820
Daniel Vetterc0b03412013-05-28 12:05:54 +02009821 if (active &&
9822 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9823 WARN(1, "pipe state doesn't match!\n");
9824 intel_dump_pipe_config(crtc, &pipe_config,
9825 "[hw state]");
9826 intel_dump_pipe_config(crtc, &crtc->config,
9827 "[sw state]");
9828 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009829 }
9830}
9831
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009832static void
9833check_shared_dpll_state(struct drm_device *dev)
9834{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009835 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009836 struct intel_crtc *crtc;
9837 struct intel_dpll_hw_state dpll_hw_state;
9838 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009839
9840 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9841 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9842 int enabled_crtcs = 0, active_crtcs = 0;
9843 bool active;
9844
9845 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9846
9847 DRM_DEBUG_KMS("%s\n", pll->name);
9848
9849 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9850
9851 WARN(pll->active > pll->refcount,
9852 "more active pll users than references: %i vs %i\n",
9853 pll->active, pll->refcount);
9854 WARN(pll->active && !pll->on,
9855 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009856 WARN(pll->on && !pll->active,
9857 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009858 WARN(pll->on != active,
9859 "pll on state mismatch (expected %i, found %i)\n",
9860 pll->on, active);
9861
9862 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9863 base.head) {
9864 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9865 enabled_crtcs++;
9866 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9867 active_crtcs++;
9868 }
9869 WARN(pll->active != active_crtcs,
9870 "pll active crtcs mismatch (expected %i, found %i)\n",
9871 pll->active, active_crtcs);
9872 WARN(pll->refcount != enabled_crtcs,
9873 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9874 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009875
9876 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9877 sizeof(dpll_hw_state)),
9878 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009879 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009880}
9881
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009882void
9883intel_modeset_check_state(struct drm_device *dev)
9884{
9885 check_connector_state(dev);
9886 check_encoder_state(dev);
9887 check_crtc_state(dev);
9888 check_shared_dpll_state(dev);
9889}
9890
Ville Syrjälä18442d02013-09-13 16:00:08 +03009891void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9892 int dotclock)
9893{
9894 /*
9895 * FDI already provided one idea for the dotclock.
9896 * Yell if the encoder disagrees.
9897 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009898 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009899 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009900 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009901}
9902
Daniel Vetterf30da182013-04-11 20:22:50 +02009903static int __intel_set_mode(struct drm_crtc *crtc,
9904 struct drm_display_mode *mode,
9905 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009906{
9907 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009908 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009909 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009910 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009911 struct intel_crtc *intel_crtc;
9912 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009913 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009914
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009915 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009916 if (!saved_mode)
9917 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +02009918
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009919 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009920 &prepare_pipes, &disable_pipes);
9921
Tim Gardner3ac18232012-12-07 07:54:26 -07009922 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009923
Daniel Vetter25c5b262012-07-08 22:08:04 +02009924 /* Hack: Because we don't (yet) support global modeset on multiple
9925 * crtcs, we don't keep track of the new mode for more than one crtc.
9926 * Hence simply check whether any bit is set in modeset_pipes in all the
9927 * pieces of code that are not yet converted to deal with mutliple crtcs
9928 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009929 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009930 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009931 if (IS_ERR(pipe_config)) {
9932 ret = PTR_ERR(pipe_config);
9933 pipe_config = NULL;
9934
Tim Gardner3ac18232012-12-07 07:54:26 -07009935 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009936 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009937 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9938 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009939 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +02009940 }
9941
Jesse Barnes30a970c2013-11-04 13:48:12 -08009942 /*
9943 * See if the config requires any additional preparation, e.g.
9944 * to adjust global state with pipes off. We need to do this
9945 * here so we can get the modeset_pipe updated config for the new
9946 * mode set on this crtc. For other crtcs we need to use the
9947 * adjusted_mode bits in the crtc directly.
9948 */
Ville Syrjäläc164f832013-11-05 22:34:12 +02009949 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02009950 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -08009951
Ville Syrjäläc164f832013-11-05 22:34:12 +02009952 /* may have added more to prepare_pipes than we should */
9953 prepare_pipes &= ~disable_pipes;
9954 }
9955
Daniel Vetter460da9162013-03-27 00:44:51 +01009956 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9957 intel_crtc_disable(&intel_crtc->base);
9958
Daniel Vetterea9d7582012-07-10 10:42:52 +02009959 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9960 if (intel_crtc->base.enabled)
9961 dev_priv->display.crtc_disable(&intel_crtc->base);
9962 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009963
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009964 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9965 * to set it here already despite that we pass it down the callchain.
9966 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009967 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009968 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009969 /* mode_set/enable/disable functions rely on a correct pipe
9970 * config. */
9971 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009972 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +02009973
9974 /*
9975 * Calculate and store various constants which
9976 * are later needed by vblank and swap-completion
9977 * timestamping. They are derived from true hwmode.
9978 */
9979 drm_calc_timestamping_constants(crtc,
9980 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009981 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009982
Daniel Vetterea9d7582012-07-10 10:42:52 +02009983 /* Only after disabling all output pipelines that will be changed can we
9984 * update the the output configuration. */
9985 intel_modeset_update_state(dev, prepare_pipes);
9986
Daniel Vetter47fab732012-10-26 10:58:18 +02009987 if (dev_priv->display.modeset_global_resources)
9988 dev_priv->display.modeset_global_resources(dev);
9989
Daniel Vettera6778b32012-07-02 09:56:42 +02009990 /* Set up the DPLL and any encoders state that needs to adjust or depend
9991 * on the DPLL.
9992 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009993 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009994 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009995 x, y, fb);
9996 if (ret)
9997 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009998 }
9999
10000 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010001 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
10002 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +020010003
Daniel Vettera6778b32012-07-02 09:56:42 +020010004 /* FIXME: add subpixel order */
10005done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010006 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010007 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010008
Tim Gardner3ac18232012-12-07 07:54:26 -070010009out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010010 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010011 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010012 return ret;
10013}
10014
Damien Lespiaue7457a92013-08-08 22:28:59 +010010015static int intel_set_mode(struct drm_crtc *crtc,
10016 struct drm_display_mode *mode,
10017 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010018{
10019 int ret;
10020
10021 ret = __intel_set_mode(crtc, mode, x, y, fb);
10022
10023 if (ret == 0)
10024 intel_modeset_check_state(crtc->dev);
10025
10026 return ret;
10027}
10028
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010029void intel_crtc_restore_mode(struct drm_crtc *crtc)
10030{
Matt Roperf4510a22014-04-01 15:22:40 -070010031 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010032}
10033
Daniel Vetter25c5b262012-07-08 22:08:04 +020010034#undef for_each_intel_crtc_masked
10035
Daniel Vetterd9e55602012-07-04 22:16:09 +020010036static void intel_set_config_free(struct intel_set_config *config)
10037{
10038 if (!config)
10039 return;
10040
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010041 kfree(config->save_connector_encoders);
10042 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010043 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010044 kfree(config);
10045}
10046
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010047static int intel_set_config_save_state(struct drm_device *dev,
10048 struct intel_set_config *config)
10049{
Ville Syrjälä76688512014-01-10 11:28:06 +020010050 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010051 struct drm_encoder *encoder;
10052 struct drm_connector *connector;
10053 int count;
10054
Ville Syrjälä76688512014-01-10 11:28:06 +020010055 config->save_crtc_enabled =
10056 kcalloc(dev->mode_config.num_crtc,
10057 sizeof(bool), GFP_KERNEL);
10058 if (!config->save_crtc_enabled)
10059 return -ENOMEM;
10060
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010061 config->save_encoder_crtcs =
10062 kcalloc(dev->mode_config.num_encoder,
10063 sizeof(struct drm_crtc *), GFP_KERNEL);
10064 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010065 return -ENOMEM;
10066
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010067 config->save_connector_encoders =
10068 kcalloc(dev->mode_config.num_connector,
10069 sizeof(struct drm_encoder *), GFP_KERNEL);
10070 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010071 return -ENOMEM;
10072
10073 /* Copy data. Note that driver private data is not affected.
10074 * Should anything bad happen only the expected state is
10075 * restored, not the drivers personal bookkeeping.
10076 */
10077 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010078 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10079 config->save_crtc_enabled[count++] = crtc->enabled;
10080 }
10081
10082 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010083 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010084 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010085 }
10086
10087 count = 0;
10088 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010089 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010090 }
10091
10092 return 0;
10093}
10094
10095static void intel_set_config_restore_state(struct drm_device *dev,
10096 struct intel_set_config *config)
10097{
Ville Syrjälä76688512014-01-10 11:28:06 +020010098 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010099 struct intel_encoder *encoder;
10100 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010101 int count;
10102
10103 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010104 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10105 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010106
10107 if (crtc->new_enabled)
10108 crtc->new_config = &crtc->config;
10109 else
10110 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010111 }
10112
10113 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010114 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10115 encoder->new_crtc =
10116 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010117 }
10118
10119 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010120 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10121 connector->new_encoder =
10122 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010123 }
10124}
10125
Imre Deake3de42b2013-05-03 19:44:07 +020010126static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010127is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010128{
10129 int i;
10130
Chris Wilson2e57f472013-07-17 12:14:40 +010010131 if (set->num_connectors == 0)
10132 return false;
10133
10134 if (WARN_ON(set->connectors == NULL))
10135 return false;
10136
10137 for (i = 0; i < set->num_connectors; i++)
10138 if (set->connectors[i]->encoder &&
10139 set->connectors[i]->encoder->crtc == set->crtc &&
10140 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010141 return true;
10142
10143 return false;
10144}
10145
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010146static void
10147intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10148 struct intel_set_config *config)
10149{
10150
10151 /* We should be able to check here if the fb has the same properties
10152 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010153 if (is_crtc_connector_off(set)) {
10154 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010155 } else if (set->crtc->primary->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010156 /* If we have no fb then treat it as a full mode set */
Matt Roperf4510a22014-04-01 15:22:40 -070010157 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010158 struct intel_crtc *intel_crtc =
10159 to_intel_crtc(set->crtc);
10160
Jani Nikulad330a952014-01-21 11:24:25 +020010161 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010162 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10163 config->fb_changed = true;
10164 } else {
10165 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10166 config->mode_changed = true;
10167 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010168 } else if (set->fb == NULL) {
10169 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010170 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010171 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010172 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010173 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010174 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010175 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010176 }
10177
Daniel Vetter835c5872012-07-10 18:11:08 +020010178 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010179 config->fb_changed = true;
10180
10181 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10182 DRM_DEBUG_KMS("modes are different, full mode set\n");
10183 drm_mode_debug_printmodeline(&set->crtc->mode);
10184 drm_mode_debug_printmodeline(set->mode);
10185 config->mode_changed = true;
10186 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010187
10188 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10189 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010190}
10191
Daniel Vetter2e431052012-07-04 22:42:15 +020010192static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010193intel_modeset_stage_output_state(struct drm_device *dev,
10194 struct drm_mode_set *set,
10195 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010196{
Daniel Vetter9a935852012-07-05 22:34:27 +020010197 struct intel_connector *connector;
10198 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010199 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010200 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010201
Damien Lespiau9abdda72013-02-13 13:29:23 +000010202 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020010203 * of connectors. For paranoia, double-check this. */
10204 WARN_ON(!set->fb && (set->num_connectors != 0));
10205 WARN_ON(set->fb && (set->num_connectors == 0));
10206
Daniel Vetter9a935852012-07-05 22:34:27 +020010207 list_for_each_entry(connector, &dev->mode_config.connector_list,
10208 base.head) {
10209 /* Otherwise traverse passed in connector list and get encoders
10210 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010211 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010212 if (set->connectors[ro] == &connector->base) {
10213 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020010214 break;
10215 }
10216 }
10217
Daniel Vetter9a935852012-07-05 22:34:27 +020010218 /* If we disable the crtc, disable all its connectors. Also, if
10219 * the connector is on the changing crtc but not on the new
10220 * connector list, disable it. */
10221 if ((!set->fb || ro == set->num_connectors) &&
10222 connector->base.encoder &&
10223 connector->base.encoder->crtc == set->crtc) {
10224 connector->new_encoder = NULL;
10225
10226 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10227 connector->base.base.id,
10228 drm_get_connector_name(&connector->base));
10229 }
10230
10231
10232 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010233 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010234 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010235 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010236 }
10237 /* connector->new_encoder is now updated for all connectors. */
10238
10239 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020010240 list_for_each_entry(connector, &dev->mode_config.connector_list,
10241 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010242 struct drm_crtc *new_crtc;
10243
Daniel Vetter9a935852012-07-05 22:34:27 +020010244 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020010245 continue;
10246
Daniel Vetter9a935852012-07-05 22:34:27 +020010247 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020010248
10249 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010250 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020010251 new_crtc = set->crtc;
10252 }
10253
10254 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010010255 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10256 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010257 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020010258 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010259 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10260
10261 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10262 connector->base.base.id,
10263 drm_get_connector_name(&connector->base),
10264 new_crtc->base.id);
10265 }
10266
10267 /* Check for any encoders that needs to be disabled. */
10268 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10269 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010270 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010271 list_for_each_entry(connector,
10272 &dev->mode_config.connector_list,
10273 base.head) {
10274 if (connector->new_encoder == encoder) {
10275 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010276 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010277 }
10278 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010279
10280 if (num_connectors == 0)
10281 encoder->new_crtc = NULL;
10282 else if (num_connectors > 1)
10283 return -EINVAL;
10284
Daniel Vetter9a935852012-07-05 22:34:27 +020010285 /* Only now check for crtc changes so we don't miss encoders
10286 * that will be disabled. */
10287 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010288 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010289 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010290 }
10291 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010292 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010293
Ville Syrjälä76688512014-01-10 11:28:06 +020010294 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10295 base.head) {
10296 crtc->new_enabled = false;
10297
10298 list_for_each_entry(encoder,
10299 &dev->mode_config.encoder_list,
10300 base.head) {
10301 if (encoder->new_crtc == crtc) {
10302 crtc->new_enabled = true;
10303 break;
10304 }
10305 }
10306
10307 if (crtc->new_enabled != crtc->base.enabled) {
10308 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10309 crtc->new_enabled ? "en" : "dis");
10310 config->mode_changed = true;
10311 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010312
10313 if (crtc->new_enabled)
10314 crtc->new_config = &crtc->config;
10315 else
10316 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010317 }
10318
Daniel Vetter2e431052012-07-04 22:42:15 +020010319 return 0;
10320}
10321
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010322static void disable_crtc_nofb(struct intel_crtc *crtc)
10323{
10324 struct drm_device *dev = crtc->base.dev;
10325 struct intel_encoder *encoder;
10326 struct intel_connector *connector;
10327
10328 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10329 pipe_name(crtc->pipe));
10330
10331 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10332 if (connector->new_encoder &&
10333 connector->new_encoder->new_crtc == crtc)
10334 connector->new_encoder = NULL;
10335 }
10336
10337 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10338 if (encoder->new_crtc == crtc)
10339 encoder->new_crtc = NULL;
10340 }
10341
10342 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010343 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010344}
10345
Daniel Vetter2e431052012-07-04 22:42:15 +020010346static int intel_crtc_set_config(struct drm_mode_set *set)
10347{
10348 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010349 struct drm_mode_set save_set;
10350 struct intel_set_config *config;
10351 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010352
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010353 BUG_ON(!set);
10354 BUG_ON(!set->crtc);
10355 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010356
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010357 /* Enforce sane interface api - has been abused by the fb helper. */
10358 BUG_ON(!set->mode && set->fb);
10359 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010360
Daniel Vetter2e431052012-07-04 22:42:15 +020010361 if (set->fb) {
10362 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10363 set->crtc->base.id, set->fb->base.id,
10364 (int)set->num_connectors, set->x, set->y);
10365 } else {
10366 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010367 }
10368
10369 dev = set->crtc->dev;
10370
10371 ret = -ENOMEM;
10372 config = kzalloc(sizeof(*config), GFP_KERNEL);
10373 if (!config)
10374 goto out_config;
10375
10376 ret = intel_set_config_save_state(dev, config);
10377 if (ret)
10378 goto out_config;
10379
10380 save_set.crtc = set->crtc;
10381 save_set.mode = &set->crtc->mode;
10382 save_set.x = set->crtc->x;
10383 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070010384 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020010385
10386 /* Compute whether we need a full modeset, only an fb base update or no
10387 * change at all. In the future we might also check whether only the
10388 * mode changed, e.g. for LVDS where we only change the panel fitter in
10389 * such cases. */
10390 intel_set_config_compute_mode_changes(set, config);
10391
Daniel Vetter9a935852012-07-05 22:34:27 +020010392 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010393 if (ret)
10394 goto fail;
10395
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010396 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010397 ret = intel_set_mode(set->crtc, set->mode,
10398 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010399 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010400 intel_crtc_wait_for_pending_flips(set->crtc);
10401
Daniel Vetter4f660f42012-07-02 09:47:37 +020010402 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010403 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010404 /*
10405 * In the fastboot case this may be our only check of the
10406 * state after boot. It would be better to only do it on
10407 * the first update, but we don't have a nice way of doing that
10408 * (and really, set_config isn't used much for high freq page
10409 * flipping, so increasing its cost here shouldn't be a big
10410 * deal).
10411 */
Jani Nikulad330a952014-01-21 11:24:25 +020010412 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010413 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010414 }
10415
Chris Wilson2d05eae2013-05-03 17:36:25 +010010416 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010417 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10418 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010419fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010420 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010421
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010422 /*
10423 * HACK: if the pipe was on, but we didn't have a framebuffer,
10424 * force the pipe off to avoid oopsing in the modeset code
10425 * due to fb==NULL. This should only happen during boot since
10426 * we don't yet reconstruct the FB from the hardware state.
10427 */
10428 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10429 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10430
Chris Wilson2d05eae2013-05-03 17:36:25 +010010431 /* Try to restore the config */
10432 if (config->mode_changed &&
10433 intel_set_mode(save_set.crtc, save_set.mode,
10434 save_set.x, save_set.y, save_set.fb))
10435 DRM_ERROR("failed to restore config after modeset failure\n");
10436 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010437
Daniel Vetterd9e55602012-07-04 22:16:09 +020010438out_config:
10439 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010440 return ret;
10441}
10442
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010443static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010444 .cursor_set = intel_crtc_cursor_set,
10445 .cursor_move = intel_crtc_cursor_move,
10446 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010447 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010448 .destroy = intel_crtc_destroy,
10449 .page_flip = intel_crtc_page_flip,
10450};
10451
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010452static void intel_cpu_pll_init(struct drm_device *dev)
10453{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010454 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010455 intel_ddi_pll_init(dev);
10456}
10457
Daniel Vetter53589012013-06-05 13:34:16 +020010458static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10459 struct intel_shared_dpll *pll,
10460 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010461{
Daniel Vetter53589012013-06-05 13:34:16 +020010462 uint32_t val;
10463
10464 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010465 hw_state->dpll = val;
10466 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10467 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010468
10469 return val & DPLL_VCO_ENABLE;
10470}
10471
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010472static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10473 struct intel_shared_dpll *pll)
10474{
10475 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10476 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10477}
10478
Daniel Vettere7b903d2013-06-05 13:34:14 +020010479static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10480 struct intel_shared_dpll *pll)
10481{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010482 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010483 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010484
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010485 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10486
10487 /* Wait for the clocks to stabilize. */
10488 POSTING_READ(PCH_DPLL(pll->id));
10489 udelay(150);
10490
10491 /* The pixel multiplier can only be updated once the
10492 * DPLL is enabled and the clocks are stable.
10493 *
10494 * So write it again.
10495 */
10496 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10497 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010498 udelay(200);
10499}
10500
10501static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10502 struct intel_shared_dpll *pll)
10503{
10504 struct drm_device *dev = dev_priv->dev;
10505 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010506
10507 /* Make sure no transcoder isn't still depending on us. */
10508 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10509 if (intel_crtc_to_shared_dpll(crtc) == pll)
10510 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10511 }
10512
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010513 I915_WRITE(PCH_DPLL(pll->id), 0);
10514 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010515 udelay(200);
10516}
10517
Daniel Vetter46edb022013-06-05 13:34:12 +020010518static char *ibx_pch_dpll_names[] = {
10519 "PCH DPLL A",
10520 "PCH DPLL B",
10521};
10522
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010523static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010524{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010525 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010526 int i;
10527
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010528 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010529
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010530 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010531 dev_priv->shared_dplls[i].id = i;
10532 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010533 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010534 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10535 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010536 dev_priv->shared_dplls[i].get_hw_state =
10537 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010538 }
10539}
10540
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010541static void intel_shared_dpll_init(struct drm_device *dev)
10542{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010543 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010544
10545 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10546 ibx_pch_dpll_init(dev);
10547 else
10548 dev_priv->num_shared_dpll = 0;
10549
10550 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010551}
10552
Hannes Ederb358d0a2008-12-18 21:18:47 +010010553static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010554{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010555 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010556 struct intel_crtc *intel_crtc;
10557 int i;
10558
Daniel Vetter955382f2013-09-19 14:05:45 +020010559 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010560 if (intel_crtc == NULL)
10561 return;
10562
10563 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10564
10565 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010566 for (i = 0; i < 256; i++) {
10567 intel_crtc->lut_r[i] = i;
10568 intel_crtc->lut_g[i] = i;
10569 intel_crtc->lut_b[i] = i;
10570 }
10571
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010572 /*
10573 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10574 * is hooked to plane B. Hence we want plane A feeding pipe B.
10575 */
Jesse Barnes80824002009-09-10 15:28:06 -070010576 intel_crtc->pipe = pipe;
10577 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010578 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010579 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010580 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010581 }
10582
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010583 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10584 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10585 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10586 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10587
Jesse Barnes79e53942008-11-07 14:24:08 -080010588 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010589}
10590
Jesse Barnes752aa882013-10-31 18:55:49 +020010591enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10592{
10593 struct drm_encoder *encoder = connector->base.encoder;
10594
10595 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10596
10597 if (!encoder)
10598 return INVALID_PIPE;
10599
10600 return to_intel_crtc(encoder->crtc)->pipe;
10601}
10602
Carl Worth08d7b3d2009-04-29 14:43:54 -070010603int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010604 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010605{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010606 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010607 struct drm_mode_object *drmmode_obj;
10608 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010609
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010610 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10611 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010612
Daniel Vetterc05422d2009-08-11 16:05:30 +020010613 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10614 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010615
Daniel Vetterc05422d2009-08-11 16:05:30 +020010616 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010617 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010618 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010619 }
10620
Daniel Vetterc05422d2009-08-11 16:05:30 +020010621 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10622 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010623
Daniel Vetterc05422d2009-08-11 16:05:30 +020010624 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010625}
10626
Daniel Vetter66a92782012-07-12 20:08:18 +020010627static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010628{
Daniel Vetter66a92782012-07-12 20:08:18 +020010629 struct drm_device *dev = encoder->base.dev;
10630 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010631 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010632 int entry = 0;
10633
Daniel Vetter66a92782012-07-12 20:08:18 +020010634 list_for_each_entry(source_encoder,
10635 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010636 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020010637 index_mask |= (1 << entry);
10638
Jesse Barnes79e53942008-11-07 14:24:08 -080010639 entry++;
10640 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010641
Jesse Barnes79e53942008-11-07 14:24:08 -080010642 return index_mask;
10643}
10644
Chris Wilson4d302442010-12-14 19:21:29 +000010645static bool has_edp_a(struct drm_device *dev)
10646{
10647 struct drm_i915_private *dev_priv = dev->dev_private;
10648
10649 if (!IS_MOBILE(dev))
10650 return false;
10651
10652 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10653 return false;
10654
Damien Lespiaue3589902014-02-07 19:12:50 +000010655 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010656 return false;
10657
10658 return true;
10659}
10660
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010661const char *intel_output_name(int output)
10662{
10663 static const char *names[] = {
10664 [INTEL_OUTPUT_UNUSED] = "Unused",
10665 [INTEL_OUTPUT_ANALOG] = "Analog",
10666 [INTEL_OUTPUT_DVO] = "DVO",
10667 [INTEL_OUTPUT_SDVO] = "SDVO",
10668 [INTEL_OUTPUT_LVDS] = "LVDS",
10669 [INTEL_OUTPUT_TVOUT] = "TV",
10670 [INTEL_OUTPUT_HDMI] = "HDMI",
10671 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10672 [INTEL_OUTPUT_EDP] = "eDP",
10673 [INTEL_OUTPUT_DSI] = "DSI",
10674 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10675 };
10676
10677 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10678 return "Invalid";
10679
10680 return names[output];
10681}
10682
Jesse Barnes79e53942008-11-07 14:24:08 -080010683static void intel_setup_outputs(struct drm_device *dev)
10684{
Eric Anholt725e30a2009-01-22 13:01:02 -080010685 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010686 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010687 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010688
Daniel Vetterc9093352013-06-06 22:22:47 +020010689 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010690
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010691 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010692 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010693
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010694 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010695 int found;
10696
10697 /* Haswell uses DDI functions to detect digital outputs */
10698 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10699 /* DDI A only supports eDP */
10700 if (found)
10701 intel_ddi_init(dev, PORT_A);
10702
10703 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10704 * register */
10705 found = I915_READ(SFUSE_STRAP);
10706
10707 if (found & SFUSE_STRAP_DDIB_DETECTED)
10708 intel_ddi_init(dev, PORT_B);
10709 if (found & SFUSE_STRAP_DDIC_DETECTED)
10710 intel_ddi_init(dev, PORT_C);
10711 if (found & SFUSE_STRAP_DDID_DETECTED)
10712 intel_ddi_init(dev, PORT_D);
10713 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010714 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010715 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010716
10717 if (has_edp_a(dev))
10718 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010719
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010720 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010721 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010722 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010723 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010724 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010725 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010726 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010727 }
10728
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010729 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010730 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010731
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010732 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010733 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010734
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010735 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010736 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010737
Daniel Vetter270b3042012-10-27 15:52:05 +020010738 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010739 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010740 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010741 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10742 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10743 PORT_B);
10744 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10745 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10746 }
10747
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010748 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10749 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10750 PORT_C);
10751 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010752 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010753 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010754
Jani Nikula3cfca972013-08-27 15:12:26 +030010755 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010756 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010757 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010758
Paulo Zanonie2debe92013-02-18 19:00:27 -030010759 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010760 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010761 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010762 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10763 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010764 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010765 }
Ma Ling27185ae2009-08-24 13:50:23 +080010766
Imre Deake7281ea2013-05-08 13:14:08 +030010767 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010768 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010769 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010770
10771 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010772
Paulo Zanonie2debe92013-02-18 19:00:27 -030010773 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010774 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010775 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010776 }
Ma Ling27185ae2009-08-24 13:50:23 +080010777
Paulo Zanonie2debe92013-02-18 19:00:27 -030010778 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010779
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010780 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10781 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010782 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010783 }
Imre Deake7281ea2013-05-08 13:14:08 +030010784 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010785 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010786 }
Ma Ling27185ae2009-08-24 13:50:23 +080010787
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010788 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010789 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010790 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010791 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010792 intel_dvo_init(dev);
10793
Zhenyu Wang103a1962009-11-27 11:44:36 +080010794 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010795 intel_tv_init(dev);
10796
Chris Wilson4ef69c72010-09-09 15:14:28 +010010797 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10798 encoder->base.possible_crtcs = encoder->crtc_mask;
10799 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010800 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010801 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010802
Paulo Zanonidde86e22012-12-01 12:04:25 -020010803 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010804
10805 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010806}
10807
10808static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10809{
10810 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010811
Daniel Vetteref2d6332014-02-10 18:00:38 +010010812 drm_framebuffer_cleanup(fb);
10813 WARN_ON(!intel_fb->obj->framebuffer_references--);
10814 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010815 kfree(intel_fb);
10816}
10817
10818static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010819 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010820 unsigned int *handle)
10821{
10822 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010823 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010824
Chris Wilson05394f32010-11-08 19:18:58 +000010825 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010826}
10827
10828static const struct drm_framebuffer_funcs intel_fb_funcs = {
10829 .destroy = intel_user_framebuffer_destroy,
10830 .create_handle = intel_user_framebuffer_create_handle,
10831};
10832
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010833static int intel_framebuffer_init(struct drm_device *dev,
10834 struct intel_framebuffer *intel_fb,
10835 struct drm_mode_fb_cmd2 *mode_cmd,
10836 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010837{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010838 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010839 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010840 int ret;
10841
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010842 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10843
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010844 if (obj->tiling_mode == I915_TILING_Y) {
10845 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010846 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010847 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010848
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010849 if (mode_cmd->pitches[0] & 63) {
10850 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10851 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010852 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010853 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010854
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010855 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10856 pitch_limit = 32*1024;
10857 } else if (INTEL_INFO(dev)->gen >= 4) {
10858 if (obj->tiling_mode)
10859 pitch_limit = 16*1024;
10860 else
10861 pitch_limit = 32*1024;
10862 } else if (INTEL_INFO(dev)->gen >= 3) {
10863 if (obj->tiling_mode)
10864 pitch_limit = 8*1024;
10865 else
10866 pitch_limit = 16*1024;
10867 } else
10868 /* XXX DSPC is limited to 4k tiled */
10869 pitch_limit = 8*1024;
10870
10871 if (mode_cmd->pitches[0] > pitch_limit) {
10872 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10873 obj->tiling_mode ? "tiled" : "linear",
10874 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010875 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010876 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010877
10878 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010879 mode_cmd->pitches[0] != obj->stride) {
10880 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10881 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010882 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010883 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010884
Ville Syrjälä57779d02012-10-31 17:50:14 +020010885 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010886 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010887 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010888 case DRM_FORMAT_RGB565:
10889 case DRM_FORMAT_XRGB8888:
10890 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010891 break;
10892 case DRM_FORMAT_XRGB1555:
10893 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010894 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010895 DRM_DEBUG("unsupported pixel format: %s\n",
10896 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010897 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010898 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010899 break;
10900 case DRM_FORMAT_XBGR8888:
10901 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010902 case DRM_FORMAT_XRGB2101010:
10903 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010904 case DRM_FORMAT_XBGR2101010:
10905 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010906 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010907 DRM_DEBUG("unsupported pixel format: %s\n",
10908 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010909 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010910 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010911 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010912 case DRM_FORMAT_YUYV:
10913 case DRM_FORMAT_UYVY:
10914 case DRM_FORMAT_YVYU:
10915 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010916 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010917 DRM_DEBUG("unsupported pixel format: %s\n",
10918 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010919 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010920 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010921 break;
10922 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010923 DRM_DEBUG("unsupported pixel format: %s\n",
10924 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010925 return -EINVAL;
10926 }
10927
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010928 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10929 if (mode_cmd->offsets[0] != 0)
10930 return -EINVAL;
10931
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010932 aligned_height = intel_align_height(dev, mode_cmd->height,
10933 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020010934 /* FIXME drm helper for size checks (especially planar formats)? */
10935 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10936 return -EINVAL;
10937
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010938 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10939 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010940 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010941
Jesse Barnes79e53942008-11-07 14:24:08 -080010942 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10943 if (ret) {
10944 DRM_ERROR("framebuffer init failed %d\n", ret);
10945 return ret;
10946 }
10947
Jesse Barnes79e53942008-11-07 14:24:08 -080010948 return 0;
10949}
10950
Jesse Barnes79e53942008-11-07 14:24:08 -080010951static struct drm_framebuffer *
10952intel_user_framebuffer_create(struct drm_device *dev,
10953 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010954 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010955{
Chris Wilson05394f32010-11-08 19:18:58 +000010956 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010957
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010958 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10959 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010960 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010961 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010962
Chris Wilsond2dff872011-04-19 08:36:26 +010010963 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010964}
10965
Daniel Vetter4520f532013-10-09 09:18:51 +020010966#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010967static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010968{
10969}
10970#endif
10971
Jesse Barnes79e53942008-11-07 14:24:08 -080010972static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010973 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010974 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010975};
10976
Jesse Barnese70236a2009-09-21 10:42:27 -070010977/* Set up chip specific display functions */
10978static void intel_init_display(struct drm_device *dev)
10979{
10980 struct drm_i915_private *dev_priv = dev->dev_private;
10981
Daniel Vetteree9300b2013-06-03 22:40:22 +020010982 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10983 dev_priv->display.find_dpll = g4x_find_best_dpll;
10984 else if (IS_VALLEYVIEW(dev))
10985 dev_priv->display.find_dpll = vlv_find_best_dpll;
10986 else if (IS_PINEVIEW(dev))
10987 dev_priv->display.find_dpll = pnv_find_best_dpll;
10988 else
10989 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10990
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010991 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010992 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080010993 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010994 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010995 dev_priv->display.crtc_enable = haswell_crtc_enable;
10996 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010997 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070010998 dev_priv->display.update_primary_plane =
10999 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030011000 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011001 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080011002 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011003 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011004 dev_priv->display.crtc_enable = ironlake_crtc_enable;
11005 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011006 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011007 dev_priv->display.update_primary_plane =
11008 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011009 } else if (IS_VALLEYVIEW(dev)) {
11010 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011011 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011012 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
11013 dev_priv->display.crtc_enable = valleyview_crtc_enable;
11014 dev_priv->display.crtc_disable = i9xx_crtc_disable;
11015 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011016 dev_priv->display.update_primary_plane =
11017 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011018 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011019 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011020 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011021 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011022 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11023 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011024 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011025 dev_priv->display.update_primary_plane =
11026 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011027 }
Jesse Barnese70236a2009-09-21 10:42:27 -070011028
Jesse Barnese70236a2009-09-21 10:42:27 -070011029 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070011030 if (IS_VALLEYVIEW(dev))
11031 dev_priv->display.get_display_clock_speed =
11032 valleyview_get_display_clock_speed;
11033 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070011034 dev_priv->display.get_display_clock_speed =
11035 i945_get_display_clock_speed;
11036 else if (IS_I915G(dev))
11037 dev_priv->display.get_display_clock_speed =
11038 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011039 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011040 dev_priv->display.get_display_clock_speed =
11041 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011042 else if (IS_PINEVIEW(dev))
11043 dev_priv->display.get_display_clock_speed =
11044 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070011045 else if (IS_I915GM(dev))
11046 dev_priv->display.get_display_clock_speed =
11047 i915gm_get_display_clock_speed;
11048 else if (IS_I865G(dev))
11049 dev_priv->display.get_display_clock_speed =
11050 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020011051 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011052 dev_priv->display.get_display_clock_speed =
11053 i855_get_display_clock_speed;
11054 else /* 852, 830 */
11055 dev_priv->display.get_display_clock_speed =
11056 i830_get_display_clock_speed;
11057
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080011058 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010011059 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011060 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011061 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080011062 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011063 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011064 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030011065 dev_priv->display.modeset_global_resources =
11066 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070011067 } else if (IS_IVYBRIDGE(dev)) {
11068 /* FIXME: detect B0+ stepping and use auto training */
11069 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011070 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020011071 dev_priv->display.modeset_global_resources =
11072 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011073 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030011074 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080011075 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020011076 dev_priv->display.modeset_global_resources =
11077 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020011078 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070011079 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080011080 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080011081 } else if (IS_VALLEYVIEW(dev)) {
11082 dev_priv->display.modeset_global_resources =
11083 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040011084 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070011085 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011086
11087 /* Default just returns -ENODEV to indicate unsupported */
11088 dev_priv->display.queue_flip = intel_default_queue_flip;
11089
11090 switch (INTEL_INFO(dev)->gen) {
11091 case 2:
11092 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11093 break;
11094
11095 case 3:
11096 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11097 break;
11098
11099 case 4:
11100 case 5:
11101 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11102 break;
11103
11104 case 6:
11105 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11106 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011107 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011108 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011109 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11110 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011111 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020011112
11113 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011114}
11115
Jesse Barnesb690e962010-07-19 13:53:12 -070011116/*
11117 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11118 * resume, or other times. This quirk makes sure that's the case for
11119 * affected systems.
11120 */
Akshay Joshi0206e352011-08-16 15:34:10 -040011121static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070011122{
11123 struct drm_i915_private *dev_priv = dev->dev_private;
11124
11125 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011126 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011127}
11128
Keith Packard435793d2011-07-12 14:56:22 -070011129/*
11130 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11131 */
11132static void quirk_ssc_force_disable(struct drm_device *dev)
11133{
11134 struct drm_i915_private *dev_priv = dev->dev_private;
11135 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011136 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070011137}
11138
Carsten Emde4dca20e2012-03-15 15:56:26 +010011139/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010011140 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11141 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010011142 */
11143static void quirk_invert_brightness(struct drm_device *dev)
11144{
11145 struct drm_i915_private *dev_priv = dev->dev_private;
11146 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011147 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011148}
11149
11150struct intel_quirk {
11151 int device;
11152 int subsystem_vendor;
11153 int subsystem_device;
11154 void (*hook)(struct drm_device *dev);
11155};
11156
Egbert Eich5f85f172012-10-14 15:46:38 +020011157/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11158struct intel_dmi_quirk {
11159 void (*hook)(struct drm_device *dev);
11160 const struct dmi_system_id (*dmi_id_list)[];
11161};
11162
11163static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11164{
11165 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11166 return 1;
11167}
11168
11169static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11170 {
11171 .dmi_id_list = &(const struct dmi_system_id[]) {
11172 {
11173 .callback = intel_dmi_reverse_brightness,
11174 .ident = "NCR Corporation",
11175 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11176 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11177 },
11178 },
11179 { } /* terminating entry */
11180 },
11181 .hook = quirk_invert_brightness,
11182 },
11183};
11184
Ben Widawskyc43b5632012-04-16 14:07:40 -070011185static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070011186 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040011187 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070011188
Jesse Barnesb690e962010-07-19 13:53:12 -070011189 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11190 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11191
Jesse Barnesb690e962010-07-19 13:53:12 -070011192 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11193 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11194
Chris Wilsona4945f92013-10-08 11:16:59 +010011195 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020011196 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070011197
11198 /* Lenovo U160 cannot use SSC on LVDS */
11199 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020011200
11201 /* Sony Vaio Y cannot use SSC on LVDS */
11202 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010011203
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010011204 /* Acer Aspire 5734Z must invert backlight brightness */
11205 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11206
11207 /* Acer/eMachines G725 */
11208 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11209
11210 /* Acer/eMachines e725 */
11211 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11212
11213 /* Acer/Packard Bell NCL20 */
11214 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11215
11216 /* Acer Aspire 4736Z */
11217 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020011218
11219 /* Acer Aspire 5336 */
11220 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070011221};
11222
11223static void intel_init_quirks(struct drm_device *dev)
11224{
11225 struct pci_dev *d = dev->pdev;
11226 int i;
11227
11228 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11229 struct intel_quirk *q = &intel_quirks[i];
11230
11231 if (d->device == q->device &&
11232 (d->subsystem_vendor == q->subsystem_vendor ||
11233 q->subsystem_vendor == PCI_ANY_ID) &&
11234 (d->subsystem_device == q->subsystem_device ||
11235 q->subsystem_device == PCI_ANY_ID))
11236 q->hook(dev);
11237 }
Egbert Eich5f85f172012-10-14 15:46:38 +020011238 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11239 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11240 intel_dmi_quirks[i].hook(dev);
11241 }
Jesse Barnesb690e962010-07-19 13:53:12 -070011242}
11243
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011244/* Disable the VGA plane that we never use */
11245static void i915_disable_vga(struct drm_device *dev)
11246{
11247 struct drm_i915_private *dev_priv = dev->dev_private;
11248 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011249 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011250
Ville Syrjälä2b37c612014-01-22 21:32:38 +020011251 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011252 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070011253 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011254 sr1 = inb(VGA_SR_DATA);
11255 outb(sr1 | 1<<5, VGA_SR_DATA);
11256 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11257 udelay(300);
11258
11259 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11260 POSTING_READ(vga_reg);
11261}
11262
Daniel Vetterf8175862012-04-10 15:50:11 +020011263void intel_modeset_init_hw(struct drm_device *dev)
11264{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030011265 intel_prepare_ddi(dev);
11266
Daniel Vetterf8175862012-04-10 15:50:11 +020011267 intel_init_clock_gating(dev);
11268
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011269 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011270
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020011271 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011272 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020011273 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020011274}
11275
Imre Deak7d708ee2013-04-17 14:04:50 +030011276void intel_modeset_suspend_hw(struct drm_device *dev)
11277{
11278 intel_suspend_hw(dev);
11279}
11280
Jesse Barnes79e53942008-11-07 14:24:08 -080011281void intel_modeset_init(struct drm_device *dev)
11282{
Jesse Barnes652c3932009-08-17 13:31:43 -070011283 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000011284 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011285 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080011286 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080011287
11288 drm_mode_config_init(dev);
11289
11290 dev->mode_config.min_width = 0;
11291 dev->mode_config.min_height = 0;
11292
Dave Airlie019d96c2011-09-29 16:20:42 +010011293 dev->mode_config.preferred_depth = 24;
11294 dev->mode_config.prefer_shadow = 1;
11295
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011296 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011297
Jesse Barnesb690e962010-07-19 13:53:12 -070011298 intel_init_quirks(dev);
11299
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011300 intel_init_pm(dev);
11301
Ben Widawskye3c74752013-04-05 13:12:39 -070011302 if (INTEL_INFO(dev)->num_pipes == 0)
11303 return;
11304
Jesse Barnese70236a2009-09-21 10:42:27 -070011305 intel_init_display(dev);
11306
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011307 if (IS_GEN2(dev)) {
11308 dev->mode_config.max_width = 2048;
11309 dev->mode_config.max_height = 2048;
11310 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011311 dev->mode_config.max_width = 4096;
11312 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011313 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011314 dev->mode_config.max_width = 8192;
11315 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011316 }
Damien Lespiau068be562014-03-28 14:17:49 +000011317
11318 if (IS_GEN2(dev)) {
11319 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11320 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11321 } else {
11322 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11323 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11324 }
11325
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011326 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011327
Zhao Yakui28c97732009-10-09 11:39:41 +080011328 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011329 INTEL_INFO(dev)->num_pipes,
11330 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011331
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011332 for_each_pipe(pipe) {
11333 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000011334 for_each_sprite(pipe, sprite) {
11335 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011336 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011337 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000011338 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011339 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011340 }
11341
Jesse Barnesf42bb702013-12-16 16:34:23 -080011342 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011343 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011344
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011345 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011346 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011347
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011348 /* Just disable it once at startup */
11349 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011350 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011351
11352 /* Just in case the BIOS is doing something questionable. */
11353 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011354
Jesse Barnes8b687df2014-02-21 13:13:39 -080011355 mutex_lock(&dev->mode_config.mutex);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011356 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes8b687df2014-02-21 13:13:39 -080011357 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011358
11359 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11360 base.head) {
11361 if (!crtc->active)
11362 continue;
11363
Jesse Barnes46f297f2014-03-07 08:57:48 -080011364 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080011365 * Note that reserving the BIOS fb up front prevents us
11366 * from stuffing other stolen allocations like the ring
11367 * on top. This prevents some ugliness at boot time, and
11368 * can even allow for smooth boot transitions if the BIOS
11369 * fb is large enough for the active pipe configuration.
11370 */
11371 if (dev_priv->display.get_plane_config) {
11372 dev_priv->display.get_plane_config(crtc,
11373 &crtc->plane_config);
11374 /*
11375 * If the fb is shared between multiple heads, we'll
11376 * just get the first one.
11377 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080011378 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011379 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080011380 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010011381}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011382
Daniel Vetter24929352012-07-02 20:28:59 +020011383static void
11384intel_connector_break_all_links(struct intel_connector *connector)
11385{
11386 connector->base.dpms = DRM_MODE_DPMS_OFF;
11387 connector->base.encoder = NULL;
11388 connector->encoder->connectors_active = false;
11389 connector->encoder->base.crtc = NULL;
11390}
11391
Daniel Vetter7fad7982012-07-04 17:51:47 +020011392static void intel_enable_pipe_a(struct drm_device *dev)
11393{
11394 struct intel_connector *connector;
11395 struct drm_connector *crt = NULL;
11396 struct intel_load_detect_pipe load_detect_temp;
11397
11398 /* We can't just switch on the pipe A, we need to set things up with a
11399 * proper mode and output configuration. As a gross hack, enable pipe A
11400 * by enabling the load detect pipe once. */
11401 list_for_each_entry(connector,
11402 &dev->mode_config.connector_list,
11403 base.head) {
11404 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11405 crt = &connector->base;
11406 break;
11407 }
11408 }
11409
11410 if (!crt)
11411 return;
11412
11413 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11414 intel_release_load_detect_pipe(crt, &load_detect_temp);
11415
11416
11417}
11418
Daniel Vetterfa555832012-10-10 23:14:00 +020011419static bool
11420intel_check_plane_mapping(struct intel_crtc *crtc)
11421{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011422 struct drm_device *dev = crtc->base.dev;
11423 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011424 u32 reg, val;
11425
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011426 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011427 return true;
11428
11429 reg = DSPCNTR(!crtc->plane);
11430 val = I915_READ(reg);
11431
11432 if ((val & DISPLAY_PLANE_ENABLE) &&
11433 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11434 return false;
11435
11436 return true;
11437}
11438
Daniel Vetter24929352012-07-02 20:28:59 +020011439static void intel_sanitize_crtc(struct intel_crtc *crtc)
11440{
11441 struct drm_device *dev = crtc->base.dev;
11442 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011443 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011444
Daniel Vetter24929352012-07-02 20:28:59 +020011445 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011446 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011447 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11448
11449 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011450 * disable the crtc (and hence change the state) if it is wrong. Note
11451 * that gen4+ has a fixed plane -> pipe mapping. */
11452 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011453 struct intel_connector *connector;
11454 bool plane;
11455
Daniel Vetter24929352012-07-02 20:28:59 +020011456 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11457 crtc->base.base.id);
11458
11459 /* Pipe has the wrong plane attached and the plane is active.
11460 * Temporarily change the plane mapping and disable everything
11461 * ... */
11462 plane = crtc->plane;
11463 crtc->plane = !plane;
11464 dev_priv->display.crtc_disable(&crtc->base);
11465 crtc->plane = plane;
11466
11467 /* ... and break all links. */
11468 list_for_each_entry(connector, &dev->mode_config.connector_list,
11469 base.head) {
11470 if (connector->encoder->base.crtc != &crtc->base)
11471 continue;
11472
11473 intel_connector_break_all_links(connector);
11474 }
11475
11476 WARN_ON(crtc->active);
11477 crtc->base.enabled = false;
11478 }
Daniel Vetter24929352012-07-02 20:28:59 +020011479
Daniel Vetter7fad7982012-07-04 17:51:47 +020011480 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11481 crtc->pipe == PIPE_A && !crtc->active) {
11482 /* BIOS forgot to enable pipe A, this mostly happens after
11483 * resume. Force-enable the pipe to fix this, the update_dpms
11484 * call below we restore the pipe to the right state, but leave
11485 * the required bits on. */
11486 intel_enable_pipe_a(dev);
11487 }
11488
Daniel Vetter24929352012-07-02 20:28:59 +020011489 /* Adjust the state of the output pipe according to whether we
11490 * have active connectors/encoders. */
11491 intel_crtc_update_dpms(&crtc->base);
11492
11493 if (crtc->active != crtc->base.enabled) {
11494 struct intel_encoder *encoder;
11495
11496 /* This can happen either due to bugs in the get_hw_state
11497 * functions or because the pipe is force-enabled due to the
11498 * pipe A quirk. */
11499 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11500 crtc->base.base.id,
11501 crtc->base.enabled ? "enabled" : "disabled",
11502 crtc->active ? "enabled" : "disabled");
11503
11504 crtc->base.enabled = crtc->active;
11505
11506 /* Because we only establish the connector -> encoder ->
11507 * crtc links if something is active, this means the
11508 * crtc is now deactivated. Break the links. connector
11509 * -> encoder links are only establish when things are
11510 * actually up, hence no need to break them. */
11511 WARN_ON(crtc->active);
11512
11513 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11514 WARN_ON(encoder->connectors_active);
11515 encoder->base.crtc = NULL;
11516 }
11517 }
Daniel Vetter4cc31482014-03-24 00:01:41 +010011518 if (crtc->active) {
11519 /*
11520 * We start out with underrun reporting disabled to avoid races.
11521 * For correct bookkeeping mark this on active crtcs.
11522 *
11523 * No protection against concurrent access is required - at
11524 * worst a fifo underrun happens which also sets this to false.
11525 */
11526 crtc->cpu_fifo_underrun_disabled = true;
11527 crtc->pch_fifo_underrun_disabled = true;
11528 }
Daniel Vetter24929352012-07-02 20:28:59 +020011529}
11530
11531static void intel_sanitize_encoder(struct intel_encoder *encoder)
11532{
11533 struct intel_connector *connector;
11534 struct drm_device *dev = encoder->base.dev;
11535
11536 /* We need to check both for a crtc link (meaning that the
11537 * encoder is active and trying to read from a pipe) and the
11538 * pipe itself being active. */
11539 bool has_active_crtc = encoder->base.crtc &&
11540 to_intel_crtc(encoder->base.crtc)->active;
11541
11542 if (encoder->connectors_active && !has_active_crtc) {
11543 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11544 encoder->base.base.id,
11545 drm_get_encoder_name(&encoder->base));
11546
11547 /* Connector is active, but has no active pipe. This is
11548 * fallout from our resume register restoring. Disable
11549 * the encoder manually again. */
11550 if (encoder->base.crtc) {
11551 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11552 encoder->base.base.id,
11553 drm_get_encoder_name(&encoder->base));
11554 encoder->disable(encoder);
11555 }
11556
11557 /* Inconsistent output/port/pipe state happens presumably due to
11558 * a bug in one of the get_hw_state functions. Or someplace else
11559 * in our code, like the register restore mess on resume. Clamp
11560 * things to off as a safer default. */
11561 list_for_each_entry(connector,
11562 &dev->mode_config.connector_list,
11563 base.head) {
11564 if (connector->encoder != encoder)
11565 continue;
11566
11567 intel_connector_break_all_links(connector);
11568 }
11569 }
11570 /* Enabled encoders without active connectors will be fixed in
11571 * the crtc fixup. */
11572}
11573
Imre Deak04098752014-02-18 00:02:16 +020011574void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011575{
11576 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011577 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011578
Imre Deak04098752014-02-18 00:02:16 +020011579 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11580 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11581 i915_disable_vga(dev);
11582 }
11583}
11584
11585void i915_redisable_vga(struct drm_device *dev)
11586{
11587 struct drm_i915_private *dev_priv = dev->dev_private;
11588
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011589 /* This function can be called both from intel_modeset_setup_hw_state or
11590 * at a very early point in our resume sequence, where the power well
11591 * structures are not yet restored. Since this function is at a very
11592 * paranoid "someone might have enabled VGA while we were not looking"
11593 * level, just check if the power well is enabled instead of trying to
11594 * follow the "don't touch the power well if we don't need it" policy
11595 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020011596 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011597 return;
11598
Imre Deak04098752014-02-18 00:02:16 +020011599 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011600}
11601
Daniel Vetter30e984d2013-06-05 13:34:17 +020011602static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011603{
11604 struct drm_i915_private *dev_priv = dev->dev_private;
11605 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011606 struct intel_crtc *crtc;
11607 struct intel_encoder *encoder;
11608 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011609 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011610
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011611 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11612 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011613 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011614
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011615 crtc->active = dev_priv->display.get_pipe_config(crtc,
11616 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011617
11618 crtc->base.enabled = crtc->active;
Ville Syrjälä4c445e02013-10-09 17:24:58 +030011619 crtc->primary_enabled = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020011620
11621 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11622 crtc->base.base.id,
11623 crtc->active ? "enabled" : "disabled");
11624 }
11625
Daniel Vetter53589012013-06-05 13:34:16 +020011626 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011627 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011628 intel_ddi_setup_hw_pll_state(dev);
11629
Daniel Vetter53589012013-06-05 13:34:16 +020011630 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11631 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11632
11633 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11634 pll->active = 0;
11635 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11636 base.head) {
11637 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11638 pll->active++;
11639 }
11640 pll->refcount = pll->active;
11641
Daniel Vetter35c95372013-07-17 06:55:04 +020011642 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11643 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011644 }
11645
Daniel Vetter24929352012-07-02 20:28:59 +020011646 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11647 base.head) {
11648 pipe = 0;
11649
11650 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011651 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11652 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011653 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011654 } else {
11655 encoder->base.crtc = NULL;
11656 }
11657
11658 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011659 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011660 encoder->base.base.id,
11661 drm_get_encoder_name(&encoder->base),
11662 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011663 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011664 }
11665
11666 list_for_each_entry(connector, &dev->mode_config.connector_list,
11667 base.head) {
11668 if (connector->get_hw_state(connector)) {
11669 connector->base.dpms = DRM_MODE_DPMS_ON;
11670 connector->encoder->connectors_active = true;
11671 connector->base.encoder = &connector->encoder->base;
11672 } else {
11673 connector->base.dpms = DRM_MODE_DPMS_OFF;
11674 connector->base.encoder = NULL;
11675 }
11676 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11677 connector->base.base.id,
11678 drm_get_connector_name(&connector->base),
11679 connector->base.encoder ? "enabled" : "disabled");
11680 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011681}
11682
11683/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11684 * and i915 state tracking structures. */
11685void intel_modeset_setup_hw_state(struct drm_device *dev,
11686 bool force_restore)
11687{
11688 struct drm_i915_private *dev_priv = dev->dev_private;
11689 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011690 struct intel_crtc *crtc;
11691 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011692 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011693
11694 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011695
Jesse Barnesbabea612013-06-26 18:57:38 +030011696 /*
11697 * Now that we have the config, copy it to each CRTC struct
11698 * Note that this could go away if we move to using crtc_config
11699 * checking everywhere.
11700 */
11701 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11702 base.head) {
Jani Nikulad330a952014-01-21 11:24:25 +020011703 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080011704 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030011705 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11706 crtc->base.base.id);
11707 drm_mode_debug_printmodeline(&crtc->base.mode);
11708 }
11709 }
11710
Daniel Vetter24929352012-07-02 20:28:59 +020011711 /* HW state is read out, now we need to sanitize this mess. */
11712 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11713 base.head) {
11714 intel_sanitize_encoder(encoder);
11715 }
11716
11717 for_each_pipe(pipe) {
11718 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11719 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011720 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011721 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011722
Daniel Vetter35c95372013-07-17 06:55:04 +020011723 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11724 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11725
11726 if (!pll->on || pll->active)
11727 continue;
11728
11729 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11730
11731 pll->disable(dev_priv, pll);
11732 pll->on = false;
11733 }
11734
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011735 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011736 ilk_wm_get_hw_state(dev);
11737
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011738 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011739 i915_redisable_vga(dev);
11740
Daniel Vetterf30da182013-04-11 20:22:50 +020011741 /*
11742 * We need to use raw interfaces for restoring state to avoid
11743 * checking (bogus) intermediate states.
11744 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011745 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011746 struct drm_crtc *crtc =
11747 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011748
11749 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070011750 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011751 }
11752 } else {
11753 intel_modeset_update_staged_output_state(dev);
11754 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011755
11756 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011757}
11758
11759void intel_modeset_gem_init(struct drm_device *dev)
11760{
Jesse Barnes484b41d2014-03-07 08:57:55 -080011761 struct drm_crtc *c;
11762 struct intel_framebuffer *fb;
11763
Imre Deakae484342014-03-31 15:10:44 +030011764 mutex_lock(&dev->struct_mutex);
11765 intel_init_gt_powersave(dev);
11766 mutex_unlock(&dev->struct_mutex);
11767
Chris Wilson1833b132012-05-09 11:56:28 +010011768 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011769
11770 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080011771
11772 /*
11773 * Make sure any fbs we allocated at startup are properly
11774 * pinned & fenced. When we do the allocation it's too early
11775 * for this.
11776 */
11777 mutex_lock(&dev->struct_mutex);
11778 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
Dave Airlie66e514c2014-04-03 07:51:54 +100011779 if (!c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -080011780 continue;
11781
Dave Airlie66e514c2014-04-03 07:51:54 +100011782 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -080011783 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
11784 DRM_ERROR("failed to pin boot fb on pipe %d\n",
11785 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100011786 drm_framebuffer_unreference(c->primary->fb);
11787 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080011788 }
11789 }
11790 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011791}
11792
Imre Deak4932e2c2014-02-11 17:12:48 +020011793void intel_connector_unregister(struct intel_connector *intel_connector)
11794{
11795 struct drm_connector *connector = &intel_connector->base;
11796
11797 intel_panel_destroy_backlight(connector);
11798 drm_sysfs_connector_remove(connector);
11799}
11800
Jesse Barnes79e53942008-11-07 14:24:08 -080011801void intel_modeset_cleanup(struct drm_device *dev)
11802{
Jesse Barnes652c3932009-08-17 13:31:43 -070011803 struct drm_i915_private *dev_priv = dev->dev_private;
11804 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011805 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011806
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011807 /*
11808 * Interrupts and polling as the first thing to avoid creating havoc.
11809 * Too much stuff here (turning of rps, connectors, ...) would
11810 * experience fancy races otherwise.
11811 */
11812 drm_irq_uninstall(dev);
11813 cancel_work_sync(&dev_priv->hotplug_work);
11814 /*
11815 * Due to the hpd irq storm handling the hotplug work can re-arm the
11816 * poll handlers. Hence disable polling after hpd handling is shut down.
11817 */
Keith Packardf87ea762010-10-03 19:36:26 -070011818 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011819
Jesse Barnes652c3932009-08-17 13:31:43 -070011820 mutex_lock(&dev->struct_mutex);
11821
Jesse Barnes723bfd72010-10-07 16:01:13 -070011822 intel_unregister_dsm_handler();
11823
Jesse Barnes652c3932009-08-17 13:31:43 -070011824 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11825 /* Skip inactive CRTCs */
Matt Roperf4510a22014-04-01 15:22:40 -070011826 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -070011827 continue;
11828
Daniel Vetter3dec0092010-08-20 21:40:52 +020011829 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011830 }
11831
Chris Wilson973d04f2011-07-08 12:22:37 +010011832 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011833
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011834 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011835
Daniel Vetter930ebb42012-06-29 23:32:16 +020011836 ironlake_teardown_rc6(dev);
11837
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011838 mutex_unlock(&dev->struct_mutex);
11839
Chris Wilson1630fe72011-07-08 12:22:42 +010011840 /* flush any delayed tasks or pending work */
11841 flush_scheduled_work();
11842
Jani Nikuladb31af1d2013-11-08 16:48:53 +020011843 /* destroy the backlight and sysfs files before encoders/connectors */
11844 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020011845 struct intel_connector *intel_connector;
11846
11847 intel_connector = to_intel_connector(connector);
11848 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020011849 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030011850
Jesse Barnes79e53942008-11-07 14:24:08 -080011851 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011852
11853 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030011854
11855 mutex_lock(&dev->struct_mutex);
11856 intel_cleanup_gt_powersave(dev);
11857 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011858}
11859
Dave Airlie28d52042009-09-21 14:33:58 +100011860/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011861 * Return which encoder is currently attached for connector.
11862 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011863struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011864{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011865 return &intel_attached_encoder(connector)->base;
11866}
Jesse Barnes79e53942008-11-07 14:24:08 -080011867
Chris Wilsondf0e9242010-09-09 16:20:55 +010011868void intel_connector_attach_encoder(struct intel_connector *connector,
11869 struct intel_encoder *encoder)
11870{
11871 connector->encoder = encoder;
11872 drm_mode_connector_attach_encoder(&connector->base,
11873 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011874}
Dave Airlie28d52042009-09-21 14:33:58 +100011875
11876/*
11877 * set vga decode state - true == enable VGA decode
11878 */
11879int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11880{
11881 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000011882 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100011883 u16 gmch_ctrl;
11884
Chris Wilson75fa0412014-02-07 18:37:02 -020011885 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11886 DRM_ERROR("failed to read control word\n");
11887 return -EIO;
11888 }
11889
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020011890 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11891 return 0;
11892
Dave Airlie28d52042009-09-21 14:33:58 +100011893 if (state)
11894 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11895 else
11896 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020011897
11898 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11899 DRM_ERROR("failed to write control word\n");
11900 return -EIO;
11901 }
11902
Dave Airlie28d52042009-09-21 14:33:58 +100011903 return 0;
11904}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011905
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011906struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011907
11908 u32 power_well_driver;
11909
Chris Wilson63b66e52013-08-08 15:12:06 +020011910 int num_transcoders;
11911
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011912 struct intel_cursor_error_state {
11913 u32 control;
11914 u32 position;
11915 u32 base;
11916 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011917 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011918
11919 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011920 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011921 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010011922 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011923
11924 struct intel_plane_error_state {
11925 u32 control;
11926 u32 stride;
11927 u32 size;
11928 u32 pos;
11929 u32 addr;
11930 u32 surface;
11931 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011932 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011933
11934 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011935 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020011936 enum transcoder cpu_transcoder;
11937
11938 u32 conf;
11939
11940 u32 htotal;
11941 u32 hblank;
11942 u32 hsync;
11943 u32 vtotal;
11944 u32 vblank;
11945 u32 vsync;
11946 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011947};
11948
11949struct intel_display_error_state *
11950intel_display_capture_error_state(struct drm_device *dev)
11951{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011952 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011953 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011954 int transcoders[] = {
11955 TRANSCODER_A,
11956 TRANSCODER_B,
11957 TRANSCODER_C,
11958 TRANSCODER_EDP,
11959 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011960 int i;
11961
Chris Wilson63b66e52013-08-08 15:12:06 +020011962 if (INTEL_INFO(dev)->num_pipes == 0)
11963 return NULL;
11964
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011965 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011966 if (error == NULL)
11967 return NULL;
11968
Imre Deak190be112013-11-25 17:15:31 +020011969 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011970 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11971
Damien Lespiau52331302012-08-15 19:23:25 +010011972 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020011973 error->pipe[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020011974 intel_display_power_enabled_sw(dev_priv,
11975 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020011976 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011977 continue;
11978
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011979 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11980 error->cursor[i].control = I915_READ(CURCNTR(i));
11981 error->cursor[i].position = I915_READ(CURPOS(i));
11982 error->cursor[i].base = I915_READ(CURBASE(i));
11983 } else {
11984 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11985 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11986 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11987 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011988
11989 error->plane[i].control = I915_READ(DSPCNTR(i));
11990 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011991 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011992 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011993 error->plane[i].pos = I915_READ(DSPPOS(i));
11994 }
Paulo Zanonica291362013-03-06 20:03:14 -030011995 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11996 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011997 if (INTEL_INFO(dev)->gen >= 4) {
11998 error->plane[i].surface = I915_READ(DSPSURF(i));
11999 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
12000 }
12001
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012002 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020012003 }
12004
12005 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
12006 if (HAS_DDI(dev_priv->dev))
12007 error->num_transcoders++; /* Account for eDP. */
12008
12009 for (i = 0; i < error->num_transcoders; i++) {
12010 enum transcoder cpu_transcoder = transcoders[i];
12011
Imre Deakddf9c532013-11-27 22:02:02 +020012012 error->transcoder[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020012013 intel_display_power_enabled_sw(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020012014 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012015 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012016 continue;
12017
Chris Wilson63b66e52013-08-08 15:12:06 +020012018 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12019
12020 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12021 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12022 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12023 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12024 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12025 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12026 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012027 }
12028
12029 return error;
12030}
12031
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012032#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12033
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012034void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012035intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012036 struct drm_device *dev,
12037 struct intel_display_error_state *error)
12038{
12039 int i;
12040
Chris Wilson63b66e52013-08-08 15:12:06 +020012041 if (!error)
12042 return;
12043
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012044 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020012045 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012046 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012047 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010012048 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012049 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020012050 err_printf(m, " Power: %s\n",
12051 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012052 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012053
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012054 err_printf(m, "Plane [%d]:\n", i);
12055 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12056 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012057 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012058 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12059 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012060 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030012061 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012062 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012063 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012064 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12065 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012066 }
12067
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012068 err_printf(m, "Cursor [%d]:\n", i);
12069 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12070 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12071 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012072 }
Chris Wilson63b66e52013-08-08 15:12:06 +020012073
12074 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010012075 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020012076 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012077 err_printf(m, " Power: %s\n",
12078 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020012079 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12080 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12081 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12082 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12083 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12084 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12085 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12086 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012087}