blob: b1296a55c1e4a8ee3caf7471e51baf19fa4a8f5e [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Ville Syrjälä3488d4e2017-08-18 21:36:52 +0300129#define GEN3_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Ville Syrjäläe9e98482017-08-18 21:36:54 +0300139#define GEN2_IRQ_RESET(type) do { \
140 I915_WRITE16(type##IMR, 0xffff); \
141 POSTING_READ16(type##IMR); \
142 I915_WRITE16(type##IER, 0); \
143 I915_WRITE16(type##IIR, 0xffff); \
144 POSTING_READ16(type##IIR); \
145 I915_WRITE16(type##IIR, 0xffff); \
146 POSTING_READ16(type##IIR); \
147} while (0)
148
Paulo Zanoni337ba012014-04-01 15:37:16 -0300149/*
150 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
151 */
Ville Syrjälä3488d4e2017-08-18 21:36:52 +0300152static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200153 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300154{
155 u32 val = I915_READ(reg);
156
157 if (val == 0)
158 return;
159
160 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200161 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300162 I915_WRITE(reg, 0xffffffff);
163 POSTING_READ(reg);
164 I915_WRITE(reg, 0xffffffff);
165 POSTING_READ(reg);
166}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300167
Ville Syrjäläe9e98482017-08-18 21:36:54 +0300168static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv,
169 i915_reg_t reg)
170{
171 u16 val = I915_READ16(reg);
172
173 if (val == 0)
174 return;
175
176 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
177 i915_mmio_reg_offset(reg), val);
178 I915_WRITE16(reg, 0xffff);
179 POSTING_READ16(reg);
180 I915_WRITE16(reg, 0xffff);
181 POSTING_READ16(reg);
182}
183
Paulo Zanoni35079892014-04-01 15:37:15 -0300184#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjälä3488d4e2017-08-18 21:36:52 +0300185 gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300186 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200187 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
188 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300189} while (0)
190
Ville Syrjälä3488d4e2017-08-18 21:36:52 +0300191#define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \
192 gen3_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300193 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200194 I915_WRITE(type##IMR, (imr_val)); \
195 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300196} while (0)
197
Ville Syrjäläe9e98482017-08-18 21:36:54 +0300198#define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \
199 gen2_assert_iir_is_zero(dev_priv, type##IIR); \
200 I915_WRITE16(type##IER, (ier_val)); \
201 I915_WRITE16(type##IMR, (imr_val)); \
202 POSTING_READ16(type##IMR); \
203} while (0)
204
Imre Deakc9a9a262014-11-05 20:48:37 +0200205static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530206static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Imre Deakc9a9a262014-11-05 20:48:37 +0200207
Egbert Eich0706f172015-09-23 16:15:27 +0200208/* For display hotplug interrupt */
209static inline void
210i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
211 uint32_t mask,
212 uint32_t bits)
213{
214 uint32_t val;
215
Chris Wilson67520412017-03-02 13:28:01 +0000216 lockdep_assert_held(&dev_priv->irq_lock);
Egbert Eich0706f172015-09-23 16:15:27 +0200217 WARN_ON(bits & ~mask);
218
219 val = I915_READ(PORT_HOTPLUG_EN);
220 val &= ~mask;
221 val |= bits;
222 I915_WRITE(PORT_HOTPLUG_EN, val);
223}
224
225/**
226 * i915_hotplug_interrupt_update - update hotplug interrupt enable
227 * @dev_priv: driver private
228 * @mask: bits to update
229 * @bits: bits to enable
230 * NOTE: the HPD enable bits are modified both inside and outside
231 * of an interrupt context. To avoid that read-modify-write cycles
232 * interfer, these bits are protected by a spinlock. Since this
233 * function is usually not called from a context where the lock is
234 * held already, this function acquires the lock itself. A non-locking
235 * version is also available.
236 */
237void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
238 uint32_t mask,
239 uint32_t bits)
240{
241 spin_lock_irq(&dev_priv->irq_lock);
242 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
243 spin_unlock_irq(&dev_priv->irq_lock);
244}
245
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300246/**
247 * ilk_update_display_irq - update DEIMR
248 * @dev_priv: driver private
249 * @interrupt_mask: mask of interrupt bits to update
250 * @enabled_irq_mask: mask of interrupt bits to enable
251 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200252void ilk_update_display_irq(struct drm_i915_private *dev_priv,
253 uint32_t interrupt_mask,
254 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800255{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300256 uint32_t new_val;
257
Chris Wilson67520412017-03-02 13:28:01 +0000258 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200259
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300260 WARN_ON(enabled_irq_mask & ~interrupt_mask);
261
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700262 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300263 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300264
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300265 new_val = dev_priv->irq_mask;
266 new_val &= ~interrupt_mask;
267 new_val |= (~enabled_irq_mask & interrupt_mask);
268
269 if (new_val != dev_priv->irq_mask) {
270 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000271 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000272 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800273 }
274}
275
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300276/**
277 * ilk_update_gt_irq - update GTIMR
278 * @dev_priv: driver private
279 * @interrupt_mask: mask of interrupt bits to update
280 * @enabled_irq_mask: mask of interrupt bits to enable
281 */
282static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
283 uint32_t interrupt_mask,
284 uint32_t enabled_irq_mask)
285{
Chris Wilson67520412017-03-02 13:28:01 +0000286 lockdep_assert_held(&dev_priv->irq_lock);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300287
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100288 WARN_ON(enabled_irq_mask & ~interrupt_mask);
289
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700290 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300291 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300292
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300293 dev_priv->gt_irq_mask &= ~interrupt_mask;
294 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
295 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300296}
297
Daniel Vetter480c8032014-07-16 09:49:40 +0200298void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300299{
300 ilk_update_gt_irq(dev_priv, mask, mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +0100301 POSTING_READ_FW(GTIMR);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300302}
303
Daniel Vetter480c8032014-07-16 09:49:40 +0200304void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300305{
306 ilk_update_gt_irq(dev_priv, mask, 0);
307}
308
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200309static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200310{
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -0700311 return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
Imre Deakb900b942014-11-05 20:48:48 +0200312}
313
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200314static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200315{
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -0700316 return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
Imre Deaka72fbc32014-11-05 20:48:31 +0200317}
318
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200319static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200320{
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -0700321 return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
Imre Deakb900b942014-11-05 20:48:48 +0200322}
323
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300324/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200325 * snb_update_pm_irq - update GEN6_PMIMR
326 * @dev_priv: driver private
327 * @interrupt_mask: mask of interrupt bits to update
328 * @enabled_irq_mask: mask of interrupt bits to enable
329 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300330static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
331 uint32_t interrupt_mask,
332 uint32_t enabled_irq_mask)
333{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300334 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300335
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100336 WARN_ON(enabled_irq_mask & ~interrupt_mask);
337
Chris Wilson67520412017-03-02 13:28:01 +0000338 lockdep_assert_held(&dev_priv->irq_lock);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300339
Akash Goelf4e9af42016-10-12 21:54:30 +0530340 new_val = dev_priv->pm_imr;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300341 new_val &= ~interrupt_mask;
342 new_val |= (~enabled_irq_mask & interrupt_mask);
343
Akash Goelf4e9af42016-10-12 21:54:30 +0530344 if (new_val != dev_priv->pm_imr) {
345 dev_priv->pm_imr = new_val;
346 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
Imre Deaka72fbc32014-11-05 20:48:31 +0200347 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300348 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300349}
350
Akash Goelf4e9af42016-10-12 21:54:30 +0530351void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300352{
Imre Deak9939fba2014-11-20 23:01:47 +0200353 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
354 return;
355
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300356 snb_update_pm_irq(dev_priv, mask, mask);
357}
358
Akash Goelf4e9af42016-10-12 21:54:30 +0530359static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Imre Deak9939fba2014-11-20 23:01:47 +0200360{
361 snb_update_pm_irq(dev_priv, mask, 0);
362}
363
Akash Goelf4e9af42016-10-12 21:54:30 +0530364void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300365{
Imre Deak9939fba2014-11-20 23:01:47 +0200366 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
367 return;
368
Akash Goelf4e9af42016-10-12 21:54:30 +0530369 __gen6_mask_pm_irq(dev_priv, mask);
370}
371
Oscar Mateo3814fd72017-08-23 16:58:24 -0700372static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
Akash Goelf4e9af42016-10-12 21:54:30 +0530373{
374 i915_reg_t reg = gen6_pm_iir(dev_priv);
375
Chris Wilson67520412017-03-02 13:28:01 +0000376 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530377
378 I915_WRITE(reg, reset_mask);
379 I915_WRITE(reg, reset_mask);
380 POSTING_READ(reg);
381}
382
Oscar Mateo3814fd72017-08-23 16:58:24 -0700383static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
Akash Goelf4e9af42016-10-12 21:54:30 +0530384{
Chris Wilson67520412017-03-02 13:28:01 +0000385 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530386
387 dev_priv->pm_ier |= enable_mask;
388 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
389 gen6_unmask_pm_irq(dev_priv, enable_mask);
390 /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
391}
392
Oscar Mateo3814fd72017-08-23 16:58:24 -0700393static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
Akash Goelf4e9af42016-10-12 21:54:30 +0530394{
Chris Wilson67520412017-03-02 13:28:01 +0000395 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530396
397 dev_priv->pm_ier &= ~disable_mask;
398 __gen6_mask_pm_irq(dev_priv, disable_mask);
399 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
400 /* though a barrier is missing here, but don't really need a one */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300401}
402
Chris Wilsondc979972016-05-10 14:10:04 +0100403void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deak3cc134e2014-11-19 15:30:03 +0200404{
Imre Deak3cc134e2014-11-19 15:30:03 +0200405 spin_lock_irq(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530406 gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100407 dev_priv->gt_pm.rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200408 spin_unlock_irq(&dev_priv->irq_lock);
409}
410
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100411void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200412{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100413 struct intel_rps *rps = &dev_priv->gt_pm.rps;
414
415 if (READ_ONCE(rps->interrupts_enabled))
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100416 return;
417
Imre Deakb900b942014-11-05 20:48:48 +0200418 spin_lock_irq(&dev_priv->irq_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100419 WARN_ON_ONCE(rps->pm_iir);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100420 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100421 rps->interrupts_enabled = true;
Imre Deakb900b942014-11-05 20:48:48 +0200422 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200423
Imre Deakb900b942014-11-05 20:48:48 +0200424 spin_unlock_irq(&dev_priv->irq_lock);
425}
426
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100427void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200428{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100429 struct intel_rps *rps = &dev_priv->gt_pm.rps;
430
431 if (!READ_ONCE(rps->interrupts_enabled))
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100432 return;
433
Imre Deakd4d70aa2014-11-19 15:30:04 +0200434 spin_lock_irq(&dev_priv->irq_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100435 rps->interrupts_enabled = false;
Imre Deak9939fba2014-11-20 23:01:47 +0200436
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100437 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
Imre Deak9939fba2014-11-20 23:01:47 +0200438
Akash Goelf4e9af42016-10-12 21:54:30 +0530439 gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200440
441 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson91c8a322016-07-05 10:40:23 +0100442 synchronize_irq(dev_priv->drm.irq);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100443
444 /* Now that we will not be generating any more work, flush any
Oscar Mateo3814fd72017-08-23 16:58:24 -0700445 * outstanding tasks. As we are called on the RPS idle path,
Chris Wilsonc33d2472016-07-04 08:08:36 +0100446 * we will reset the GPU to minimum frequencies, so the current
447 * state of the worker can be discarded.
448 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100449 cancel_work_sync(&rps->work);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100450 gen6_reset_rps_interrupts(dev_priv);
Imre Deakb900b942014-11-05 20:48:48 +0200451}
452
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530453void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
454{
455 spin_lock_irq(&dev_priv->irq_lock);
456 gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
457 spin_unlock_irq(&dev_priv->irq_lock);
458}
459
460void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
461{
462 spin_lock_irq(&dev_priv->irq_lock);
463 if (!dev_priv->guc.interrupts_enabled) {
464 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
465 dev_priv->pm_guc_events);
466 dev_priv->guc.interrupts_enabled = true;
467 gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
468 }
469 spin_unlock_irq(&dev_priv->irq_lock);
470}
471
472void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
473{
474 spin_lock_irq(&dev_priv->irq_lock);
475 dev_priv->guc.interrupts_enabled = false;
476
477 gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
478
479 spin_unlock_irq(&dev_priv->irq_lock);
480 synchronize_irq(dev_priv->drm.irq);
481
482 gen9_reset_guc_interrupts(dev_priv);
483}
484
Ben Widawsky09610212014-05-15 20:58:08 +0300485/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200486 * bdw_update_port_irq - update DE port interrupt
487 * @dev_priv: driver private
488 * @interrupt_mask: mask of interrupt bits to update
489 * @enabled_irq_mask: mask of interrupt bits to enable
490 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300491static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
492 uint32_t interrupt_mask,
493 uint32_t enabled_irq_mask)
494{
495 uint32_t new_val;
496 uint32_t old_val;
497
Chris Wilson67520412017-03-02 13:28:01 +0000498 lockdep_assert_held(&dev_priv->irq_lock);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300499
500 WARN_ON(enabled_irq_mask & ~interrupt_mask);
501
502 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
503 return;
504
505 old_val = I915_READ(GEN8_DE_PORT_IMR);
506
507 new_val = old_val;
508 new_val &= ~interrupt_mask;
509 new_val |= (~enabled_irq_mask & interrupt_mask);
510
511 if (new_val != old_val) {
512 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
513 POSTING_READ(GEN8_DE_PORT_IMR);
514 }
515}
516
517/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200518 * bdw_update_pipe_irq - update DE pipe interrupt
519 * @dev_priv: driver private
520 * @pipe: pipe whose interrupt to update
521 * @interrupt_mask: mask of interrupt bits to update
522 * @enabled_irq_mask: mask of interrupt bits to enable
523 */
524void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
525 enum pipe pipe,
526 uint32_t interrupt_mask,
527 uint32_t enabled_irq_mask)
528{
529 uint32_t new_val;
530
Chris Wilson67520412017-03-02 13:28:01 +0000531 lockdep_assert_held(&dev_priv->irq_lock);
Ville Syrjälä013d3752015-11-23 18:06:17 +0200532
533 WARN_ON(enabled_irq_mask & ~interrupt_mask);
534
535 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
536 return;
537
538 new_val = dev_priv->de_irq_mask[pipe];
539 new_val &= ~interrupt_mask;
540 new_val |= (~enabled_irq_mask & interrupt_mask);
541
542 if (new_val != dev_priv->de_irq_mask[pipe]) {
543 dev_priv->de_irq_mask[pipe] = new_val;
544 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
545 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
546 }
547}
548
549/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200550 * ibx_display_interrupt_update - update SDEIMR
551 * @dev_priv: driver private
552 * @interrupt_mask: mask of interrupt bits to update
553 * @enabled_irq_mask: mask of interrupt bits to enable
554 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200555void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
556 uint32_t interrupt_mask,
557 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200558{
559 uint32_t sdeimr = I915_READ(SDEIMR);
560 sdeimr &= ~interrupt_mask;
561 sdeimr |= (~enabled_irq_mask & interrupt_mask);
562
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100563 WARN_ON(enabled_irq_mask & ~interrupt_mask);
564
Chris Wilson67520412017-03-02 13:28:01 +0000565 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterfee884e2013-07-04 23:35:21 +0200566
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700567 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300568 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300569
Daniel Vetterfee884e2013-07-04 23:35:21 +0200570 I915_WRITE(SDEIMR, sdeimr);
571 POSTING_READ(SDEIMR);
572}
Paulo Zanoni86642812013-04-12 17:57:57 -0300573
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300574u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
575 enum pipe pipe)
Keith Packard7c463582008-11-04 02:03:27 -0800576{
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300577 u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
Imre Deak10c59c52014-02-10 18:42:48 +0200578 u32 enable_mask = status_mask << 16;
579
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300580 lockdep_assert_held(&dev_priv->irq_lock);
581
582 if (INTEL_GEN(dev_priv) < 5)
583 goto out;
584
Imre Deak10c59c52014-02-10 18:42:48 +0200585 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300586 * On pipe A we don't support the PSR interrupt yet,
587 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200588 */
589 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
590 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300591 /*
592 * On pipe B and C we don't support the PSR interrupt yet, on pipe
593 * A the same bit is for perf counters which we don't use either.
594 */
595 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
596 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200597
598 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
599 SPRITE0_FLIP_DONE_INT_EN_VLV |
600 SPRITE1_FLIP_DONE_INT_EN_VLV);
601 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
602 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
603 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
604 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
605
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300606out:
607 WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
608 status_mask & ~PIPESTAT_INT_STATUS_MASK,
609 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
610 pipe_name(pipe), enable_mask, status_mask);
611
Imre Deak10c59c52014-02-10 18:42:48 +0200612 return enable_mask;
613}
614
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300615void i915_enable_pipestat(struct drm_i915_private *dev_priv,
616 enum pipe pipe, u32 status_mask)
Imre Deak755e9012014-02-10 18:42:47 +0200617{
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300618 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200619 u32 enable_mask;
620
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300621 WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
622 "pipe %c: status_mask=0x%x\n",
623 pipe_name(pipe), status_mask);
624
625 lockdep_assert_held(&dev_priv->irq_lock);
626 WARN_ON(!intel_irqs_enabled(dev_priv));
627
628 if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
629 return;
630
631 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
632 enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
633
634 I915_WRITE(reg, enable_mask | status_mask);
635 POSTING_READ(reg);
Imre Deak755e9012014-02-10 18:42:47 +0200636}
637
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300638void i915_disable_pipestat(struct drm_i915_private *dev_priv,
639 enum pipe pipe, u32 status_mask)
Imre Deak755e9012014-02-10 18:42:47 +0200640{
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300641 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200642 u32 enable_mask;
643
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300644 WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
645 "pipe %c: status_mask=0x%x\n",
646 pipe_name(pipe), status_mask);
647
648 lockdep_assert_held(&dev_priv->irq_lock);
649 WARN_ON(!intel_irqs_enabled(dev_priv));
650
651 if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
652 return;
653
654 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
655 enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
656
657 I915_WRITE(reg, enable_mask | status_mask);
658 POSTING_READ(reg);
Imre Deak755e9012014-02-10 18:42:47 +0200659}
660
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000661/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300662 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100663 * @dev_priv: i915 device private
Zhao Yakui01c66882009-10-28 05:10:00 +0000664 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100665static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
Zhao Yakui01c66882009-10-28 05:10:00 +0000666{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100667 if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300668 return;
669
Daniel Vetter13321782014-09-15 14:55:29 +0200670 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000671
Imre Deak755e9012014-02-10 18:42:47 +0200672 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100673 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200674 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200675 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000676
Daniel Vetter13321782014-09-15 14:55:29 +0200677 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000678}
679
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300680/*
681 * This timing diagram depicts the video signal in and
682 * around the vertical blanking period.
683 *
684 * Assumptions about the fictitious mode used in this example:
685 * vblank_start >= 3
686 * vsync_start = vblank_start + 1
687 * vsync_end = vblank_start + 2
688 * vtotal = vblank_start + 3
689 *
690 * start of vblank:
691 * latch double buffered registers
692 * increment frame counter (ctg+)
693 * generate start of vblank interrupt (gen4+)
694 * |
695 * | frame start:
696 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
697 * | may be shifted forward 1-3 extra lines via PIPECONF
698 * | |
699 * | | start of vsync:
700 * | | generate vsync interrupt
701 * | | |
702 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
703 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
704 * ----va---> <-----------------vb--------------------> <--------va-------------
705 * | | <----vs-----> |
706 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
707 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
708 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
709 * | | |
710 * last visible pixel first visible pixel
711 * | increment frame counter (gen3/4)
712 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
713 *
714 * x = horizontal active
715 * _ = horizontal blanking
716 * hs = horizontal sync
717 * va = vertical active
718 * vb = vertical blanking
719 * vs = vertical sync
720 * vbs = vblank_start (number)
721 *
722 * Summary:
723 * - most events happen at the start of horizontal sync
724 * - frame start happens at the start of horizontal blank, 1-4 lines
725 * (depending on PIPECONF settings) after the start of vblank
726 * - gen3/4 pixel and frame counter are synchronized with the start
727 * of horizontal active on the first line of vertical active
728 */
729
Keith Packard42f52ef2008-10-18 19:39:29 -0700730/* Called from drm generic code, passed a 'crtc', which
731 * we use as a pipe index
732 */
Thierry Reding88e72712015-09-24 18:35:31 +0200733static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700734{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100735 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200736 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300737 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetter5caa0fe2017-05-09 16:03:29 +0200738 const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode;
Ville Syrjälä694e4092017-03-09 17:44:30 +0200739 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700740
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100741 htotal = mode->crtc_htotal;
742 hsync_start = mode->crtc_hsync_start;
743 vbl_start = mode->crtc_vblank_start;
744 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
745 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300746
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300747 /* Convert to pixel count */
748 vbl_start *= htotal;
749
750 /* Start of vblank event occurs at start of hsync */
751 vbl_start -= htotal - hsync_start;
752
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800753 high_frame = PIPEFRAME(pipe);
754 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100755
Ville Syrjälä694e4092017-03-09 17:44:30 +0200756 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
757
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700758 /*
759 * High & low register fields aren't synchronized, so make sure
760 * we get a low value that's stable across two reads of the high
761 * register.
762 */
763 do {
Ville Syrjälä694e4092017-03-09 17:44:30 +0200764 high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
765 low = I915_READ_FW(low_frame);
766 high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700767 } while (high1 != high2);
768
Ville Syrjälä694e4092017-03-09 17:44:30 +0200769 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
770
Chris Wilson5eddb702010-09-11 13:48:45 +0100771 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300772 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100773 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300774
775 /*
776 * The frame counter increments at beginning of active.
777 * Cook up a vblank counter by also checking the pixel
778 * counter against vblank start.
779 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200780 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700781}
782
Dave Airlie974e59b2015-10-30 09:45:33 +1000783static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800784{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100785 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800786
Ville Syrjälä649636e2015-09-22 19:50:01 +0300787 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800788}
789
Uma Shankaraec02462017-09-25 19:26:01 +0530790/*
791 * On certain encoders on certain platforms, pipe
792 * scanline register will not work to get the scanline,
793 * since the timings are driven from the PORT or issues
794 * with scanline register updates.
795 * This function will use Framestamp and current
796 * timestamp registers to calculate the scanline.
797 */
798static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
799{
800 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
801 struct drm_vblank_crtc *vblank =
802 &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
803 const struct drm_display_mode *mode = &vblank->hwmode;
804 u32 vblank_start = mode->crtc_vblank_start;
805 u32 vtotal = mode->crtc_vtotal;
806 u32 htotal = mode->crtc_htotal;
807 u32 clock = mode->crtc_clock;
808 u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
809
810 /*
811 * To avoid the race condition where we might cross into the
812 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
813 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
814 * during the same frame.
815 */
816 do {
817 /*
818 * This field provides read back of the display
819 * pipe frame time stamp. The time stamp value
820 * is sampled at every start of vertical blank.
821 */
822 scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
823
824 /*
825 * The TIMESTAMP_CTR register has the current
826 * time stamp value.
827 */
828 scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR);
829
830 scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
831 } while (scan_post_time != scan_prev_time);
832
833 scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
834 clock), 1000 * htotal);
835 scanline = min(scanline, vtotal - 1);
836 scanline = (scanline + vblank_start) % vtotal;
837
838 return scanline;
839}
840
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300841/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300842static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
843{
844 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100845 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5caa0fe2017-05-09 16:03:29 +0200846 const struct drm_display_mode *mode;
847 struct drm_vblank_crtc *vblank;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300848 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300849 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300850
Ville Syrjälä72259532017-03-02 19:15:05 +0200851 if (!crtc->active)
852 return -1;
853
Daniel Vetter5caa0fe2017-05-09 16:03:29 +0200854 vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
855 mode = &vblank->hwmode;
856
Uma Shankaraec02462017-09-25 19:26:01 +0530857 if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
858 return __intel_get_crtc_scanline_from_timestamp(crtc);
859
Ville Syrjälä80715b22014-05-15 20:23:23 +0300860 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300861 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
862 vtotal /= 2;
863
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100864 if (IS_GEN2(dev_priv))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300865 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300866 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300867 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300868
869 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700870 * On HSW, the DSL reg (0x70000) appears to return 0 if we
871 * read it just before the start of vblank. So try it again
872 * so we don't accidentally end up spanning a vblank frame
873 * increment, causing the pipe_update_end() code to squak at us.
874 *
875 * The nature of this problem means we can't simply check the ISR
876 * bit and return the vblank start value; nor can we use the scanline
877 * debug register in the transcoder as it appears to have the same
878 * problem. We may need to extend this to include other platforms,
879 * but so far testing only shows the problem on HSW.
880 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100881 if (HAS_DDI(dev_priv) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700882 int i, temp;
883
884 for (i = 0; i < 100; i++) {
885 udelay(1);
Ville Syrjälä707bdd32017-03-09 17:44:31 +0200886 temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Jesse Barnes41b578f2015-09-22 12:15:54 -0700887 if (temp != position) {
888 position = temp;
889 break;
890 }
891 }
892 }
893
894 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300895 * See update_scanline_offset() for the details on the
896 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300897 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300898 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300899}
900
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200901static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
902 bool in_vblank_irq, int *vpos, int *hpos,
903 ktime_t *stime, ktime_t *etime,
904 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100905{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100906 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä98187832016-10-31 22:37:10 +0200907 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
908 pipe);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300909 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300910 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100911 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100912
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200913 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100914 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800915 "pipe %c\n", pipe_name(pipe));
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200916 return false;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100917 }
918
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300919 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300920 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300921 vtotal = mode->crtc_vtotal;
922 vbl_start = mode->crtc_vblank_start;
923 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100924
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200925 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
926 vbl_start = DIV_ROUND_UP(vbl_start, 2);
927 vbl_end /= 2;
928 vtotal /= 2;
929 }
930
Mario Kleinerad3543e2013-10-30 05:13:08 +0100931 /*
932 * Lock uncore.lock, as we will do multiple timing critical raw
933 * register reads, potentially with preemption disabled, so the
934 * following code must not block on uncore.lock.
935 */
936 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300937
Mario Kleinerad3543e2013-10-30 05:13:08 +0100938 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
939
940 /* Get optional system timestamp before query. */
941 if (stime)
942 *stime = ktime_get();
943
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100944 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100945 /* No obvious pixelcount register. Only query vertical
946 * scanout position from Display scan line register.
947 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300948 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100949 } else {
950 /* Have access to pixelcount since start of frame.
951 * We can split this into vertical and horizontal
952 * scanout position.
953 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300954 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100955
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300956 /* convert to pixel counts */
957 vbl_start *= htotal;
958 vbl_end *= htotal;
959 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300960
961 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300962 * In interlaced modes, the pixel counter counts all pixels,
963 * so one field will have htotal more pixels. In order to avoid
964 * the reported position from jumping backwards when the pixel
965 * counter is beyond the length of the shorter field, just
966 * clamp the position the length of the shorter field. This
967 * matches how the scanline counter based position works since
968 * the scanline counter doesn't count the two half lines.
969 */
970 if (position >= vtotal)
971 position = vtotal - 1;
972
973 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300974 * Start of vblank interrupt is triggered at start of hsync,
975 * just prior to the first active line of vblank. However we
976 * consider lines to start at the leading edge of horizontal
977 * active. So, should we get here before we've crossed into
978 * the horizontal active of the first line in vblank, we would
979 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
980 * always add htotal-hsync_start to the current pixel position.
981 */
982 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300983 }
984
Mario Kleinerad3543e2013-10-30 05:13:08 +0100985 /* Get optional system timestamp after query. */
986 if (etime)
987 *etime = ktime_get();
988
989 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
990
991 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
992
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300993 /*
994 * While in vblank, position will be negative
995 * counting up towards 0 at vbl_end. And outside
996 * vblank, position will be positive counting
997 * up since vbl_end.
998 */
999 if (position >= vbl_start)
1000 position -= vbl_end;
1001 else
1002 position += vtotal - vbl_end;
1003
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001004 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001005 *vpos = position;
1006 *hpos = 0;
1007 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001008 *vpos = position / htotal;
1009 *hpos = position - (*vpos * htotal);
1010 }
1011
Daniel Vetter1bf6ad62017-05-09 16:03:28 +02001012 return true;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001013}
1014
Ville Syrjäläa225f072014-04-29 13:35:45 +03001015int intel_get_crtc_scanline(struct intel_crtc *crtc)
1016{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001017 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläa225f072014-04-29 13:35:45 +03001018 unsigned long irqflags;
1019 int position;
1020
1021 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1022 position = __intel_get_crtc_scanline(crtc);
1023 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1024
1025 return position;
1026}
1027
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001028static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001029{
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001030 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001031 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001032
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001033 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001034
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001035 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1036
Daniel Vetter20e4d402012-08-08 23:35:39 +02001037 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001038
Jesse Barnes7648fa92010-05-20 14:28:11 -07001039 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001040 busy_up = I915_READ(RCPREVBSYTUPAVG);
1041 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001042 max_avg = I915_READ(RCBMAXAVG);
1043 min_avg = I915_READ(RCBMINAVG);
1044
1045 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001046 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001047 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1048 new_delay = dev_priv->ips.cur_delay - 1;
1049 if (new_delay < dev_priv->ips.max_delay)
1050 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001051 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001052 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1053 new_delay = dev_priv->ips.cur_delay + 1;
1054 if (new_delay > dev_priv->ips.min_delay)
1055 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001056 }
1057
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001058 if (ironlake_set_drps(dev_priv, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001059 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001060
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001061 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001062
Jesse Barnesf97108d2010-01-29 11:27:07 -08001063 return;
1064}
1065
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001066static void notify_ring(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +01001067{
Chris Wilson56299fb2017-02-27 20:58:48 +00001068 struct drm_i915_gem_request *rq = NULL;
1069 struct intel_wait *wait;
Tvrtko Ursulindffabc82017-02-21 09:13:48 +00001070
Chris Wilson2246bea2017-02-17 15:13:00 +00001071 atomic_inc(&engine->irq_count);
Chris Wilson538b2572017-01-24 15:18:05 +00001072 set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
Chris Wilson56299fb2017-02-27 20:58:48 +00001073
Chris Wilson61d3dc72017-03-03 19:08:24 +00001074 spin_lock(&engine->breadcrumbs.irq_lock);
1075 wait = engine->breadcrumbs.irq_wait;
Chris Wilson56299fb2017-02-27 20:58:48 +00001076 if (wait) {
Chris Wilson17b51ad2017-09-18 17:27:33 +01001077 bool wakeup = engine->irq_seqno_barrier;
1078
Chris Wilson56299fb2017-02-27 20:58:48 +00001079 /* We use a callback from the dma-fence to submit
1080 * requests after waiting on our own requests. To
1081 * ensure minimum delay in queuing the next request to
1082 * hardware, signal the fence now rather than wait for
1083 * the signaler to be woken up. We still wake up the
1084 * waiter in order to handle the irq-seqno coherency
1085 * issues (we may receive the interrupt before the
1086 * seqno is written, see __i915_request_irq_complete())
1087 * and to handle coalescing of multiple seqno updates
1088 * and many waiters.
1089 */
1090 if (i915_seqno_passed(intel_engine_get_seqno(engine),
Chris Wilson17b51ad2017-09-18 17:27:33 +01001091 wait->seqno)) {
Chris Wilsonde4d2102017-09-18 17:27:34 +01001092 struct drm_i915_gem_request *waiter = wait->request;
1093
Chris Wilson17b51ad2017-09-18 17:27:33 +01001094 wakeup = true;
1095 if (!test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
Chris Wilsonde4d2102017-09-18 17:27:34 +01001096 &waiter->fence.flags) &&
1097 intel_wait_check_request(wait, waiter))
1098 rq = i915_gem_request_get(waiter);
Chris Wilson17b51ad2017-09-18 17:27:33 +01001099 }
Chris Wilson56299fb2017-02-27 20:58:48 +00001100
Chris Wilson17b51ad2017-09-18 17:27:33 +01001101 if (wakeup)
1102 wake_up_process(wait->tsk);
Chris Wilson67b807a82017-02-27 20:58:50 +00001103 } else {
1104 __intel_engine_disarm_breadcrumbs(engine);
Chris Wilson56299fb2017-02-27 20:58:48 +00001105 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00001106 spin_unlock(&engine->breadcrumbs.irq_lock);
Chris Wilson56299fb2017-02-27 20:58:48 +00001107
Chris Wilson24754d72017-03-03 14:45:57 +00001108 if (rq) {
Chris Wilson56299fb2017-02-27 20:58:48 +00001109 dma_fence_signal(&rq->fence);
Chris Wilson24754d72017-03-03 14:45:57 +00001110 i915_gem_request_put(rq);
1111 }
Chris Wilson56299fb2017-02-27 20:58:48 +00001112
1113 trace_intel_engine_notify(engine, wait);
Chris Wilson549f7362010-10-19 11:19:32 +01001114}
1115
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001116static void vlv_c0_read(struct drm_i915_private *dev_priv,
1117 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001118{
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001119 ei->ktime = ktime_get_raw();
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001120 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1121 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001122}
1123
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001124void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1125{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001126 memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001127}
1128
1129static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1130{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001131 struct intel_rps *rps = &dev_priv->gt_pm.rps;
1132 const struct intel_rps_ei *prev = &rps->ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001133 struct intel_rps_ei now;
1134 u32 events = 0;
1135
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001136 if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001137 return 0;
1138
1139 vlv_c0_read(dev_priv, &now);
Deepak S31685c22014-07-03 17:33:01 -04001140
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001141 if (prev->ktime) {
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001142 u64 time, c0;
Chris Wilson569884e2017-03-09 21:12:31 +00001143 u32 render, media;
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001144
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001145 time = ktime_us_delta(now.ktime, prev->ktime);
Chris Wilson8f68d592017-03-13 17:06:17 +00001146
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001147 time *= dev_priv->czclk_freq;
1148
1149 /* Workload can be split between render + media,
1150 * e.g. SwapBuffers being blitted in X after being rendered in
1151 * mesa. To account for this we need to combine both engines
1152 * into our activity counter.
1153 */
Chris Wilson569884e2017-03-09 21:12:31 +00001154 render = now.render_c0 - prev->render_c0;
1155 media = now.media_c0 - prev->media_c0;
1156 c0 = max(render, media);
Mika Kuoppala6b7f6aa2017-03-15 18:12:59 +02001157 c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001158
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001159 if (c0 > time * rps->up_threshold)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001160 events = GEN6_PM_RP_UP_THRESHOLD;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001161 else if (c0 < time * rps->down_threshold)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001162 events = GEN6_PM_RP_DOWN_THRESHOLD;
Deepak S31685c22014-07-03 17:33:01 -04001163 }
1164
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001165 rps->ei = now;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001166 return events;
Deepak S31685c22014-07-03 17:33:01 -04001167}
1168
Ben Widawsky4912d042011-04-25 11:25:20 -07001169static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001170{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001171 struct drm_i915_private *dev_priv =
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001172 container_of(work, struct drm_i915_private, gt_pm.rps.work);
1173 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001174 bool client_boost = false;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001175 int new_delay, adj, min, max;
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001176 u32 pm_iir = 0;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001177
Daniel Vetter59cdb632013-07-04 23:35:28 +02001178 spin_lock_irq(&dev_priv->irq_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001179 if (rps->interrupts_enabled) {
1180 pm_iir = fetch_and_zero(&rps->pm_iir);
1181 client_boost = atomic_read(&rps->num_waiters);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001182 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001183 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001184
Paulo Zanoni60611c12013-08-15 11:50:01 -03001185 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301186 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001187 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001188 goto out;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001189
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001190 mutex_lock(&dev_priv->pcu_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001191
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001192 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1193
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001194 adj = rps->last_adj;
1195 new_delay = rps->cur_freq;
1196 min = rps->min_freq_softlimit;
1197 max = rps->max_freq_softlimit;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01001198 if (client_boost)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001199 max = rps->max_freq;
1200 if (client_boost && new_delay < rps->boost_freq) {
1201 new_delay = rps->boost_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001202 adj = 0;
1203 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001204 if (adj > 0)
1205 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001206 else /* CHV needs even encode values */
1207 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301208
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001209 if (new_delay >= rps->max_freq_softlimit)
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301210 adj = 0;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01001211 } else if (client_boost) {
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001212 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001213 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001214 if (rps->cur_freq > rps->efficient_freq)
1215 new_delay = rps->efficient_freq;
1216 else if (rps->cur_freq > rps->min_freq_softlimit)
1217 new_delay = rps->min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001218 adj = 0;
1219 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1220 if (adj < 0)
1221 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001222 else /* CHV needs even encode values */
1223 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301224
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001225 if (new_delay <= rps->min_freq_softlimit)
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301226 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001227 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001228 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001229 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001230
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001231 rps->last_adj = adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001232
Ben Widawsky79249632012-09-07 19:43:42 -07001233 /* sysfs frequency interfaces may have snuck in while servicing the
1234 * interrupt
1235 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001236 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001237 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301238
Chris Wilson9fcee2f2017-01-26 10:19:19 +00001239 if (intel_set_rps(dev_priv, new_delay)) {
1240 DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001241 rps->last_adj = 0;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00001242 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001243
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001244 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001245
1246out:
1247 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1248 spin_lock_irq(&dev_priv->irq_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001249 if (rps->interrupts_enabled)
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001250 gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
1251 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001252}
1253
Ben Widawskye3689192012-05-25 16:56:22 -07001254
1255/**
1256 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1257 * occurred.
1258 * @work: workqueue struct
1259 *
1260 * Doesn't actually do anything except notify userspace. As a consequence of
1261 * this event, userspace should try to remap the bad rows since statistically
1262 * it is likely the same row is more likely to go bad again.
1263 */
1264static void ivybridge_parity_work(struct work_struct *work)
1265{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001266 struct drm_i915_private *dev_priv =
Joonas Lahtinencefcff82017-04-28 10:58:39 +03001267 container_of(work, typeof(*dev_priv), l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001268 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001269 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001270 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001271 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001272
1273 /* We must turn off DOP level clock gating to access the L3 registers.
1274 * In order to prevent a get/put style interface, acquire struct mutex
1275 * any time we access those registers.
1276 */
Chris Wilson91c8a322016-07-05 10:40:23 +01001277 mutex_lock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001278
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001279 /* If we've screwed up tracking, just let the interrupt fire again */
1280 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1281 goto out;
1282
Ben Widawskye3689192012-05-25 16:56:22 -07001283 misccpctl = I915_READ(GEN7_MISCCPCTL);
1284 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1285 POSTING_READ(GEN7_MISCCPCTL);
1286
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001287 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001288 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001289
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001290 slice--;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001291 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001292 break;
1293
1294 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1295
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001296 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001297
1298 error_status = I915_READ(reg);
1299 row = GEN7_PARITY_ERROR_ROW(error_status);
1300 bank = GEN7_PARITY_ERROR_BANK(error_status);
1301 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1302
1303 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1304 POSTING_READ(reg);
1305
1306 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1307 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1308 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1309 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1310 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1311 parity_event[5] = NULL;
1312
Chris Wilson91c8a322016-07-05 10:40:23 +01001313 kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001314 KOBJ_CHANGE, parity_event);
1315
1316 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1317 slice, row, bank, subbank);
1318
1319 kfree(parity_event[4]);
1320 kfree(parity_event[3]);
1321 kfree(parity_event[2]);
1322 kfree(parity_event[1]);
1323 }
Ben Widawskye3689192012-05-25 16:56:22 -07001324
1325 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1326
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001327out:
1328 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001329 spin_lock_irq(&dev_priv->irq_lock);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001330 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001331 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001332
Chris Wilson91c8a322016-07-05 10:40:23 +01001333 mutex_unlock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001334}
1335
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001336static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1337 u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001338{
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001339 if (!HAS_L3_DPF(dev_priv))
Ben Widawskye3689192012-05-25 16:56:22 -07001340 return;
1341
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001342 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001343 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001344 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001345
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001346 iir &= GT_PARITY_ERROR(dev_priv);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001347 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1348 dev_priv->l3_parity.which_slice |= 1 << 1;
1349
1350 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1351 dev_priv->l3_parity.which_slice |= 1 << 0;
1352
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001353 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001354}
1355
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001356static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001357 u32 gt_iir)
1358{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001359 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301360 notify_ring(dev_priv->engine[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001361 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301362 notify_ring(dev_priv->engine[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001363}
1364
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001365static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001366 u32 gt_iir)
1367{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001368 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301369 notify_ring(dev_priv->engine[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001370 if (gt_iir & GT_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301371 notify_ring(dev_priv->engine[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001372 if (gt_iir & GT_BLT_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301373 notify_ring(dev_priv->engine[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001374
Ben Widawskycc609d52013-05-28 19:22:29 -07001375 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1376 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001377 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1378 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001379
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001380 if (gt_iir & GT_PARITY_ERROR(dev_priv))
1381 ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001382}
1383
Chris Wilson5d3d69d2017-05-17 13:10:06 +01001384static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001385gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001386{
Mika Kuoppalab620e872017-09-22 15:43:03 +03001387 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson31de7352017-03-16 12:56:18 +00001388 bool tasklet = false;
Chris Wilsonf7470262017-01-24 15:20:21 +00001389
1390 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
Chris Wilsonbeecec92017-10-03 21:34:52 +01001391 __set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
1392 tasklet = true;
Chris Wilsonf7470262017-01-24 15:20:21 +00001393 }
Chris Wilson31de7352017-03-16 12:56:18 +00001394
1395 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) {
1396 notify_ring(engine);
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001397 tasklet |= i915_modparams.enable_guc_submission;
Chris Wilson31de7352017-03-16 12:56:18 +00001398 }
1399
1400 if (tasklet)
Mika Kuoppalab620e872017-09-22 15:43:03 +03001401 tasklet_hi_schedule(&execlists->irq_tasklet);
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001402}
1403
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001404static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1405 u32 master_ctl,
1406 u32 gt_iir[4])
Ben Widawskyabd58f02013-11-02 21:07:09 -07001407{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001408 irqreturn_t ret = IRQ_NONE;
1409
1410 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001411 gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1412 if (gt_iir[0]) {
1413 I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001414 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001415 } else
1416 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1417 }
1418
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001419 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001420 gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1421 if (gt_iir[1]) {
1422 I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001423 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001424 } else
1425 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1426 }
1427
Chris Wilson74cdb332015-04-07 16:21:05 +01001428 if (master_ctl & GEN8_GT_VECS_IRQ) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001429 gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1430 if (gt_iir[3]) {
1431 I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
Chris Wilson74cdb332015-04-07 16:21:05 +01001432 ret = IRQ_HANDLED;
Chris Wilson74cdb332015-04-07 16:21:05 +01001433 } else
1434 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1435 }
1436
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301437 if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001438 gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301439 if (gt_iir[2] & (dev_priv->pm_rps_events |
1440 dev_priv->pm_guc_events)) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001441 I915_WRITE_FW(GEN8_GT_IIR(2),
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301442 gt_iir[2] & (dev_priv->pm_rps_events |
1443 dev_priv->pm_guc_events));
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001444 ret = IRQ_HANDLED;
Ben Widawsky09610212014-05-15 20:58:08 +03001445 } else
1446 DRM_ERROR("The master control interrupt lied (PM)!\n");
1447 }
1448
Ben Widawskyabd58f02013-11-02 21:07:09 -07001449 return ret;
1450}
1451
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001452static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1453 u32 gt_iir[4])
1454{
1455 if (gt_iir[0]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301456 gen8_cs_irq_handler(dev_priv->engine[RCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001457 gt_iir[0], GEN8_RCS_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301458 gen8_cs_irq_handler(dev_priv->engine[BCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001459 gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1460 }
1461
1462 if (gt_iir[1]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301463 gen8_cs_irq_handler(dev_priv->engine[VCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001464 gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301465 gen8_cs_irq_handler(dev_priv->engine[VCS2],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001466 gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1467 }
1468
1469 if (gt_iir[3])
Akash Goel3b3f1652016-10-13 22:44:48 +05301470 gen8_cs_irq_handler(dev_priv->engine[VECS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001471 gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1472
1473 if (gt_iir[2] & dev_priv->pm_rps_events)
1474 gen6_rps_irq_handler(dev_priv, gt_iir[2]);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301475
1476 if (gt_iir[2] & dev_priv->pm_guc_events)
1477 gen9_guc_irq_handler(dev_priv, gt_iir[2]);
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001478}
1479
Imre Deak63c88d22015-07-20 14:43:39 -07001480static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1481{
1482 switch (port) {
1483 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001484 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001485 case PORT_B:
1486 return val & PORTB_HOTPLUG_LONG_DETECT;
1487 case PORT_C:
1488 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001489 default:
1490 return false;
1491 }
1492}
1493
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001494static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1495{
1496 switch (port) {
1497 case PORT_E:
1498 return val & PORTE_HOTPLUG_LONG_DETECT;
1499 default:
1500 return false;
1501 }
1502}
1503
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001504static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1505{
1506 switch (port) {
1507 case PORT_A:
1508 return val & PORTA_HOTPLUG_LONG_DETECT;
1509 case PORT_B:
1510 return val & PORTB_HOTPLUG_LONG_DETECT;
1511 case PORT_C:
1512 return val & PORTC_HOTPLUG_LONG_DETECT;
1513 case PORT_D:
1514 return val & PORTD_HOTPLUG_LONG_DETECT;
1515 default:
1516 return false;
1517 }
1518}
1519
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001520static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1521{
1522 switch (port) {
1523 case PORT_A:
1524 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1525 default:
1526 return false;
1527 }
1528}
1529
Jani Nikula676574d2015-05-28 15:43:53 +03001530static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001531{
1532 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001533 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001534 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001535 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001536 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001537 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001538 return val & PORTD_HOTPLUG_LONG_DETECT;
1539 default:
1540 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001541 }
1542}
1543
Jani Nikula676574d2015-05-28 15:43:53 +03001544static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001545{
1546 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001547 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001548 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001549 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001550 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001551 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001552 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1553 default:
1554 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001555 }
1556}
1557
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001558/*
1559 * Get a bit mask of pins that have triggered, and which ones may be long.
1560 * This can be called multiple times with the same masks to accumulate
1561 * hotplug detection results from several registers.
1562 *
1563 * Note that the caller is expected to zero out the masks initially.
1564 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001565static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001566 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001567 const u32 hpd[HPD_NUM_PINS],
1568 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001569{
Jani Nikula8c841e52015-06-18 13:06:17 +03001570 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001571 int i;
1572
Jani Nikula676574d2015-05-28 15:43:53 +03001573 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001574 if ((hpd[i] & hotplug_trigger) == 0)
1575 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001576
Jani Nikula8c841e52015-06-18 13:06:17 +03001577 *pin_mask |= BIT(i);
1578
Rodrigo Vivi256cfdd2017-08-11 11:26:49 -07001579 port = intel_hpd_pin_to_port(i);
1580 if (port == PORT_NONE)
Imre Deakcc24fcd2015-07-21 15:32:45 -07001581 continue;
1582
Imre Deakfd63e2a2015-07-21 15:32:44 -07001583 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001584 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001585 }
1586
1587 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1588 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1589
1590}
1591
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001592static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001593{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001594 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001595}
1596
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001597static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetterce99c252012-12-01 13:53:47 +01001598{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001599 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001600}
1601
Shuang He8bf1e9f2013-10-15 18:55:27 +01001602#if defined(CONFIG_DEBUG_FS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001603static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1604 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001605 uint32_t crc0, uint32_t crc1,
1606 uint32_t crc2, uint32_t crc3,
1607 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001608{
Shuang He8bf1e9f2013-10-15 18:55:27 +01001609 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1610 struct intel_pipe_crc_entry *entry;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001611 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1612 struct drm_driver *driver = dev_priv->drm.driver;
1613 uint32_t crcs[5];
Damien Lespiauac2300d2013-10-15 18:55:30 +01001614 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001615
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001616 spin_lock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001617 if (pipe_crc->source) {
1618 if (!pipe_crc->entries) {
1619 spin_unlock(&pipe_crc->lock);
1620 DRM_DEBUG_KMS("spurious interrupt\n");
1621 return;
1622 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001623
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001624 head = pipe_crc->head;
1625 tail = pipe_crc->tail;
1626
1627 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1628 spin_unlock(&pipe_crc->lock);
1629 DRM_ERROR("CRC buffer overflowing\n");
1630 return;
1631 }
1632
1633 entry = &pipe_crc->entries[head];
1634
1635 entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1636 entry->crc[0] = crc0;
1637 entry->crc[1] = crc1;
1638 entry->crc[2] = crc2;
1639 entry->crc[3] = crc3;
1640 entry->crc[4] = crc4;
1641
1642 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1643 pipe_crc->head = head;
1644
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001645 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001646
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001647 wake_up_interruptible(&pipe_crc->wq);
1648 } else {
1649 /*
1650 * For some not yet identified reason, the first CRC is
1651 * bonkers. So let's just wait for the next vblank and read
1652 * out the buggy result.
1653 *
Rodrigo Vivi163e8ae2017-09-27 17:20:40 -07001654 * On GEN8+ sometimes the second CRC is bonkers as well, so
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001655 * don't trust that one either.
1656 */
1657 if (pipe_crc->skipped == 0 ||
Rodrigo Vivi163e8ae2017-09-27 17:20:40 -07001658 (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001659 pipe_crc->skipped++;
1660 spin_unlock(&pipe_crc->lock);
1661 return;
1662 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001663 spin_unlock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001664 crcs[0] = crc0;
1665 crcs[1] = crc1;
1666 crcs[2] = crc2;
1667 crcs[3] = crc3;
1668 crcs[4] = crc4;
Tomeu Vizoso246ee522017-01-10 14:43:05 +01001669 drm_crtc_add_crc_entry(&crtc->base, true,
Daniel Vetterca814b22017-05-24 16:51:47 +02001670 drm_crtc_accurate_vblank_count(&crtc->base),
Tomeu Vizoso246ee522017-01-10 14:43:05 +01001671 crcs);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001672 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001673}
Daniel Vetter277de952013-10-18 16:37:07 +02001674#else
1675static inline void
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001676display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1677 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001678 uint32_t crc0, uint32_t crc1,
1679 uint32_t crc2, uint32_t crc3,
1680 uint32_t crc4) {}
1681#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001682
Daniel Vetter277de952013-10-18 16:37:07 +02001683
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001684static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1685 enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001686{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001687 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001688 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1689 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001690}
1691
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001692static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1693 enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001694{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001695 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001696 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1697 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1698 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1699 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1700 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001701}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001702
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001703static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1704 enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001705{
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001706 uint32_t res1, res2;
1707
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001708 if (INTEL_GEN(dev_priv) >= 3)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001709 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1710 else
1711 res1 = 0;
1712
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001713 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001714 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1715 else
1716 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001717
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001718 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001719 I915_READ(PIPE_CRC_RES_RED(pipe)),
1720 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1721 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1722 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001723}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001724
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001725/* The RPS events need forcewake, so we add them to a work queue and mask their
1726 * IMR bits until the work is done. Other interrupts can be processed without
1727 * the work queue. */
1728static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001729{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001730 struct intel_rps *rps = &dev_priv->gt_pm.rps;
1731
Deepak Sa6706b42014-03-15 20:23:22 +05301732 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001733 spin_lock(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +05301734 gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001735 if (rps->interrupts_enabled) {
1736 rps->pm_iir |= pm_iir & dev_priv->pm_rps_events;
1737 schedule_work(&rps->work);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001738 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001739 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001740 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001741
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07001742 if (INTEL_GEN(dev_priv) >= 8)
Imre Deakc9a9a262014-11-05 20:48:37 +02001743 return;
1744
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001745 if (HAS_VEBOX(dev_priv)) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001746 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301747 notify_ring(dev_priv->engine[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001748
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001749 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1750 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001751 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001752}
1753
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301754static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
1755{
1756 if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301757 /* Sample the log buffer flush related bits & clear them out now
1758 * itself from the message identity register to minimize the
1759 * probability of losing a flush interrupt, when there are back
1760 * to back flush interrupts.
1761 * There can be a new flush interrupt, for different log buffer
1762 * type (like for ISR), whilst Host is handling one (for DPC).
1763 * Since same bit is used in message register for ISR & DPC, it
1764 * could happen that GuC sets the bit for 2nd interrupt but Host
1765 * clears out the bit on handling the 1st interrupt.
1766 */
1767 u32 msg, flush;
1768
1769 msg = I915_READ(SOFT_SCRATCH(15));
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001770 flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1771 INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301772 if (flush) {
1773 /* Clear the message bits that are handled */
1774 I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
1775
1776 /* Handle flush interrupt in bottom half */
Oscar Mateoe7465472017-03-22 10:39:48 -07001777 queue_work(dev_priv->guc.log.runtime.flush_wq,
1778 &dev_priv->guc.log.runtime.flush_work);
Akash Goel5aa1ee42016-10-12 21:54:36 +05301779
1780 dev_priv->guc.log.flush_interrupt_count++;
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301781 } else {
1782 /* Not clearing of unhandled event bits won't result in
1783 * re-triggering of the interrupt.
1784 */
1785 }
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301786 }
1787}
1788
Ville Syrjälä44d92412017-08-18 21:36:51 +03001789static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
1790{
1791 enum pipe pipe;
1792
1793 for_each_pipe(dev_priv, pipe) {
1794 I915_WRITE(PIPESTAT(pipe),
1795 PIPESTAT_INT_STATUS_MASK |
1796 PIPE_FIFO_UNDERRUN_STATUS);
1797
1798 dev_priv->pipestat_irq_mask[pipe] = 0;
1799 }
1800}
1801
Ville Syrjäläeb643432017-08-18 21:36:59 +03001802static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
1803 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
Imre Deakc1874ed2014-02-04 21:35:46 +02001804{
Imre Deakc1874ed2014-02-04 21:35:46 +02001805 int pipe;
1806
Imre Deak58ead0d2014-02-04 21:35:47 +02001807 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä1ca993d2016-02-18 21:54:26 +02001808
1809 if (!dev_priv->display_irqs_enabled) {
1810 spin_unlock(&dev_priv->irq_lock);
1811 return;
1812 }
1813
Damien Lespiau055e3932014-08-18 13:49:10 +01001814 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001815 i915_reg_t reg;
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03001816 u32 status_mask, enable_mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001817
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001818 /*
1819 * PIPESTAT bits get signalled even when the interrupt is
1820 * disabled with the mask bits, and some of the status bits do
1821 * not generate interrupts at all (like the underrun bit). Hence
1822 * we need to be careful that we only handle what we want to
1823 * handle.
1824 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001825
1826 /* fifo underruns are filterered in the underrun handler. */
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03001827 status_mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001828
1829 switch (pipe) {
1830 case PIPE_A:
1831 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1832 break;
1833 case PIPE_B:
1834 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1835 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001836 case PIPE_C:
1837 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1838 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001839 }
1840 if (iir & iir_bit)
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03001841 status_mask |= dev_priv->pipestat_irq_mask[pipe];
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001842
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03001843 if (!status_mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001844 continue;
1845
1846 reg = PIPESTAT(pipe);
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03001847 pipe_stats[pipe] = I915_READ(reg) & status_mask;
1848 enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001849
1850 /*
1851 * Clear the PIPE*STAT regs before the IIR
1852 */
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03001853 if (pipe_stats[pipe])
1854 I915_WRITE(reg, enable_mask | pipe_stats[pipe]);
Imre Deakc1874ed2014-02-04 21:35:46 +02001855 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001856 spin_unlock(&dev_priv->irq_lock);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001857}
1858
Ville Syrjäläeb643432017-08-18 21:36:59 +03001859static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1860 u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1861{
1862 enum pipe pipe;
1863
1864 for_each_pipe(dev_priv, pipe) {
1865 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1866 drm_handle_vblank(&dev_priv->drm, pipe);
1867
1868 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1869 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1870
1871 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1872 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1873 }
1874}
1875
1876static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1877 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1878{
1879 bool blc_event = false;
1880 enum pipe pipe;
1881
1882 for_each_pipe(dev_priv, pipe) {
1883 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1884 drm_handle_vblank(&dev_priv->drm, pipe);
1885
1886 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1887 blc_event = true;
1888
1889 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1890 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1891
1892 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1893 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1894 }
1895
1896 if (blc_event || (iir & I915_ASLE_INTERRUPT))
1897 intel_opregion_asle_intr(dev_priv);
1898}
1899
1900static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1901 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1902{
1903 bool blc_event = false;
1904 enum pipe pipe;
1905
1906 for_each_pipe(dev_priv, pipe) {
1907 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1908 drm_handle_vblank(&dev_priv->drm, pipe);
1909
1910 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1911 blc_event = true;
1912
1913 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1914 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1915
1916 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1917 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1918 }
1919
1920 if (blc_event || (iir & I915_ASLE_INTERRUPT))
1921 intel_opregion_asle_intr(dev_priv);
1922
1923 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1924 gmbus_irq_handler(dev_priv);
1925}
1926
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001927static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001928 u32 pipe_stats[I915_MAX_PIPES])
1929{
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001930 enum pipe pipe;
Imre Deakc1874ed2014-02-04 21:35:46 +02001931
Damien Lespiau055e3932014-08-18 13:49:10 +01001932 for_each_pipe(dev_priv, pipe) {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02001933 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1934 drm_handle_vblank(&dev_priv->drm, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001935
1936 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001937 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001938
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001939 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1940 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001941 }
1942
1943 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001944 gmbus_irq_handler(dev_priv);
Imre Deakc1874ed2014-02-04 21:35:46 +02001945}
1946
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001947static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001948{
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001949 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001950
1951 if (hotplug_status)
1952 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1953
1954 return hotplug_status;
1955}
1956
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001957static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001958 u32 hotplug_status)
1959{
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001960 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001961
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001962 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1963 IS_CHERRYVIEW(dev_priv)) {
Jani Nikula0d2e4292015-05-27 15:03:39 +03001964 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001965
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001966 if (hotplug_trigger) {
1967 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1968 hotplug_trigger, hpd_status_g4x,
1969 i9xx_port_hotplug_long_detect);
1970
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001971 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001972 }
Jani Nikula369712e2015-05-27 15:03:40 +03001973
1974 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001975 dp_aux_irq_handler(dev_priv);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001976 } else {
1977 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001978
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001979 if (hotplug_trigger) {
1980 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001981 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001982 i9xx_port_hotplug_long_detect);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001983 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001984 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001985 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001986}
1987
Daniel Vetterff1f5252012-10-02 15:10:55 +02001988static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001989{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001990 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001991 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001992 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001993
Imre Deak2dd2a882015-02-24 11:14:30 +02001994 if (!intel_irqs_enabled(dev_priv))
1995 return IRQ_NONE;
1996
Imre Deak1f814da2015-12-16 02:52:19 +02001997 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1998 disable_rpm_wakeref_asserts(dev_priv);
1999
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03002000 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03002001 u32 iir, gt_iir, pm_iir;
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002002 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002003 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002004 u32 ier = 0;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002005
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002006 gt_iir = I915_READ(GTIIR);
2007 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002008 iir = I915_READ(VLV_IIR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002009
2010 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03002011 break;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002012
2013 ret = IRQ_HANDLED;
2014
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002015 /*
2016 * Theory on interrupt generation, based on empirical evidence:
2017 *
2018 * x = ((VLV_IIR & VLV_IER) ||
2019 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
2020 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
2021 *
2022 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2023 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
2024 * guarantee the CPU interrupt will be raised again even if we
2025 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
2026 * bits this time around.
2027 */
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03002028 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002029 ier = I915_READ(VLV_IER);
2030 I915_WRITE(VLV_IER, 0);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03002031
2032 if (gt_iir)
2033 I915_WRITE(GTIIR, gt_iir);
2034 if (pm_iir)
2035 I915_WRITE(GEN6_PMIIR, pm_iir);
2036
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002037 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002038 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002039
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002040 /* Call regardless, as some status bits might not be
2041 * signalled in iir */
Ville Syrjäläeb643432017-08-18 21:36:59 +03002042 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002043
Jerome Anandeef57322017-01-25 04:27:49 +05302044 if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2045 I915_LPE_PIPE_B_INTERRUPT))
2046 intel_lpe_audio_irq_handler(dev_priv);
2047
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002048 /*
2049 * VLV_IIR is single buffered, and reflects the level
2050 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
2051 */
2052 if (iir)
2053 I915_WRITE(VLV_IIR, iir);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03002054
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002055 I915_WRITE(VLV_IER, ier);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03002056 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
2057 POSTING_READ(VLV_MASTER_IER);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002058
Ville Syrjälä52894872016-04-13 21:19:56 +03002059 if (gt_iir)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002060 snb_gt_irq_handler(dev_priv, gt_iir);
Ville Syrjälä52894872016-04-13 21:19:56 +03002061 if (pm_iir)
2062 gen6_rps_irq_handler(dev_priv, pm_iir);
2063
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002064 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002065 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002066
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002067 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03002068 } while (0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002069
Imre Deak1f814da2015-12-16 02:52:19 +02002070 enable_rpm_wakeref_asserts(dev_priv);
2071
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002072 return ret;
2073}
2074
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002075static irqreturn_t cherryview_irq_handler(int irq, void *arg)
2076{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002077 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002078 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002079 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002080
Imre Deak2dd2a882015-02-24 11:14:30 +02002081 if (!intel_irqs_enabled(dev_priv))
2082 return IRQ_NONE;
2083
Imre Deak1f814da2015-12-16 02:52:19 +02002084 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2085 disable_rpm_wakeref_asserts(dev_priv);
2086
Chris Wilson579de732016-03-14 09:01:57 +00002087 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03002088 u32 master_ctl, iir;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002089 u32 gt_iir[4] = {};
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002090 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002091 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002092 u32 ier = 0;
2093
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002094 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
2095 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03002096
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002097 if (master_ctl == 0 && iir == 0)
2098 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002099
Oscar Mateo27b6c122014-06-16 16:11:00 +01002100 ret = IRQ_HANDLED;
2101
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002102 /*
2103 * Theory on interrupt generation, based on empirical evidence:
2104 *
2105 * x = ((VLV_IIR & VLV_IER) ||
2106 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
2107 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
2108 *
2109 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2110 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
2111 * guarantee the CPU interrupt will be raised again even if we
2112 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
2113 * bits this time around.
2114 */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002115 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002116 ier = I915_READ(VLV_IER);
2117 I915_WRITE(VLV_IER, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002118
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002119 gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002120
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002121 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002122 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002123
Oscar Mateo27b6c122014-06-16 16:11:00 +01002124 /* Call regardless, as some status bits might not be
2125 * signalled in iir */
Ville Syrjäläeb643432017-08-18 21:36:59 +03002126 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002127
Jerome Anandeef57322017-01-25 04:27:49 +05302128 if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2129 I915_LPE_PIPE_B_INTERRUPT |
2130 I915_LPE_PIPE_C_INTERRUPT))
2131 intel_lpe_audio_irq_handler(dev_priv);
2132
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002133 /*
2134 * VLV_IIR is single buffered, and reflects the level
2135 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
2136 */
2137 if (iir)
2138 I915_WRITE(VLV_IIR, iir);
2139
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002140 I915_WRITE(VLV_IER, ier);
Ville Syrjäläe5328c42016-04-13 21:19:47 +03002141 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002142 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002143
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002144 gen8_gt_irq_handler(dev_priv, gt_iir);
2145
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002146 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002147 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002148
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002149 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Chris Wilson579de732016-03-14 09:01:57 +00002150 } while (0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002151
Imre Deak1f814da2015-12-16 02:52:19 +02002152 enable_rpm_wakeref_asserts(dev_priv);
2153
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002154 return ret;
2155}
2156
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002157static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
2158 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002159 const u32 hpd[HPD_NUM_PINS])
2160{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002161 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2162
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002163 /*
2164 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
2165 * unless we touch the hotplug register, even if hotplug_trigger is
2166 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
2167 * errors.
2168 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03002169 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002170 if (!hotplug_trigger) {
2171 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
2172 PORTD_HOTPLUG_STATUS_MASK |
2173 PORTC_HOTPLUG_STATUS_MASK |
2174 PORTB_HOTPLUG_STATUS_MASK;
2175 dig_hotplug_reg &= ~mask;
2176 }
2177
Ville Syrjälä40e56412015-08-27 23:56:10 +03002178 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002179 if (!hotplug_trigger)
2180 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03002181
2182 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2183 dig_hotplug_reg, hpd,
2184 pch_port_hotplug_long_detect);
2185
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002186 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002187}
2188
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002189static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002190{
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002191 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002192 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08002193
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002194 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002195
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002196 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2197 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2198 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002199 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002200 port_name(port));
2201 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002202
Daniel Vetterce99c252012-12-01 13:53:47 +01002203 if (pch_iir & SDE_AUX_MASK)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002204 dp_aux_irq_handler(dev_priv);
Daniel Vetterce99c252012-12-01 13:53:47 +01002205
Jesse Barnes776ad802011-01-04 15:09:39 -08002206 if (pch_iir & SDE_GMBUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002207 gmbus_irq_handler(dev_priv);
Jesse Barnes776ad802011-01-04 15:09:39 -08002208
2209 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2210 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2211
2212 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2213 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2214
2215 if (pch_iir & SDE_POISON)
2216 DRM_ERROR("PCH poison interrupt\n");
2217
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002218 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002219 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002220 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2221 pipe_name(pipe),
2222 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002223
2224 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2225 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2226
2227 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2228 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2229
Jesse Barnes776ad802011-01-04 15:09:39 -08002230 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Matthias Kaehlckea2196032017-07-17 11:14:03 -07002231 intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002232
2233 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Matthias Kaehlckea2196032017-07-17 11:14:03 -07002234 intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002235}
2236
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002237static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002238{
Paulo Zanoni86642812013-04-12 17:57:57 -03002239 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002240 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002241
Paulo Zanonide032bf2013-04-12 17:57:58 -03002242 if (err_int & ERR_INT_POISON)
2243 DRM_ERROR("Poison interrupt\n");
2244
Damien Lespiau055e3932014-08-18 13:49:10 +01002245 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002246 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2247 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002248
Daniel Vetter5a69b892013-10-16 22:55:52 +02002249 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002250 if (IS_IVYBRIDGE(dev_priv))
2251 ivb_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002252 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002253 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002254 }
2255 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002256
Paulo Zanoni86642812013-04-12 17:57:57 -03002257 I915_WRITE(GEN7_ERR_INT, err_int);
2258}
2259
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002260static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002261{
Paulo Zanoni86642812013-04-12 17:57:57 -03002262 u32 serr_int = I915_READ(SERR_INT);
Mika Kahola45c1cd82017-10-10 13:17:06 +03002263 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002264
Paulo Zanonide032bf2013-04-12 17:57:58 -03002265 if (serr_int & SERR_INT_POISON)
2266 DRM_ERROR("PCH poison interrupt\n");
2267
Mika Kahola45c1cd82017-10-10 13:17:06 +03002268 for_each_pipe(dev_priv, pipe)
2269 if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
2270 intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002271
2272 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002273}
2274
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002275static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Adam Jackson23e81d62012-06-06 15:45:44 -04002276{
Adam Jackson23e81d62012-06-06 15:45:44 -04002277 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002278 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002279
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002280 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002281
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002282 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2283 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2284 SDE_AUDIO_POWER_SHIFT_CPT);
2285 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2286 port_name(port));
2287 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002288
2289 if (pch_iir & SDE_AUX_MASK_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002290 dp_aux_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002291
2292 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002293 gmbus_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002294
2295 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2296 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2297
2298 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2299 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2300
2301 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002302 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002303 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2304 pipe_name(pipe),
2305 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002306
2307 if (pch_iir & SDE_ERROR_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002308 cpt_serr_int_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002309}
2310
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002311static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002312{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002313 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2314 ~SDE_PORTE_HOTPLUG_SPT;
2315 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2316 u32 pin_mask = 0, long_mask = 0;
2317
2318 if (hotplug_trigger) {
2319 u32 dig_hotplug_reg;
2320
2321 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2322 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2323
2324 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2325 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002326 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002327 }
2328
2329 if (hotplug2_trigger) {
2330 u32 dig_hotplug_reg;
2331
2332 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2333 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2334
2335 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2336 dig_hotplug_reg, hpd_spt,
2337 spt_port_hotplug2_long_detect);
2338 }
2339
2340 if (pin_mask)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002341 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002342
2343 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002344 gmbus_irq_handler(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002345}
2346
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002347static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
2348 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002349 const u32 hpd[HPD_NUM_PINS])
2350{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002351 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2352
2353 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2354 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2355
2356 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2357 dig_hotplug_reg, hpd,
2358 ilk_port_hotplug_long_detect);
2359
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002360 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002361}
2362
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002363static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
2364 u32 de_iir)
Paulo Zanonic008bc62013-07-12 16:35:10 -03002365{
Daniel Vetter40da17c22013-10-21 18:04:36 +02002366 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002367 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2368
Ville Syrjälä40e56412015-08-27 23:56:10 +03002369 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002370 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002371
2372 if (de_iir & DE_AUX_CHANNEL_A)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002373 dp_aux_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002374
2375 if (de_iir & DE_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002376 intel_opregion_asle_intr(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002377
Paulo Zanonic008bc62013-07-12 16:35:10 -03002378 if (de_iir & DE_POISON)
2379 DRM_ERROR("Poison interrupt\n");
2380
Damien Lespiau055e3932014-08-18 13:49:10 +01002381 for_each_pipe(dev_priv, pipe) {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02002382 if (de_iir & DE_PIPE_VBLANK(pipe))
2383 drm_handle_vblank(&dev_priv->drm, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002384
Daniel Vetter40da17c22013-10-21 18:04:36 +02002385 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002386 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002387
Daniel Vetter40da17c22013-10-21 18:04:36 +02002388 if (de_iir & DE_PIPE_CRC_DONE(pipe))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002389 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002390 }
2391
2392 /* check event from PCH */
2393 if (de_iir & DE_PCH_EVENT) {
2394 u32 pch_iir = I915_READ(SDEIIR);
2395
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002396 if (HAS_PCH_CPT(dev_priv))
2397 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002398 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002399 ibx_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002400
2401 /* should clear PCH hotplug event before clear CPU irq */
2402 I915_WRITE(SDEIIR, pch_iir);
2403 }
2404
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002405 if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
2406 ironlake_rps_change_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002407}
2408
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002409static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
2410 u32 de_iir)
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002411{
Damien Lespiau07d27e22014-03-03 17:31:46 +00002412 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002413 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2414
Ville Syrjälä40e56412015-08-27 23:56:10 +03002415 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002416 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002417
2418 if (de_iir & DE_ERR_INT_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002419 ivb_err_int_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002420
2421 if (de_iir & DE_AUX_CHANNEL_A_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002422 dp_aux_irq_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002423
2424 if (de_iir & DE_GSE_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002425 intel_opregion_asle_intr(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002426
Damien Lespiau055e3932014-08-18 13:49:10 +01002427 for_each_pipe(dev_priv, pipe) {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02002428 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2429 drm_handle_vblank(&dev_priv->drm, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002430 }
2431
2432 /* check event from PCH */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002433 if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002434 u32 pch_iir = I915_READ(SDEIIR);
2435
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002436 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002437
2438 /* clear PCH hotplug event before clear CPU irq */
2439 I915_WRITE(SDEIIR, pch_iir);
2440 }
2441}
2442
Oscar Mateo72c90f62014-06-16 16:10:57 +01002443/*
2444 * To handle irqs with the minimum potential races with fresh interrupts, we:
2445 * 1 - Disable Master Interrupt Control.
2446 * 2 - Find the source(s) of the interrupt.
2447 * 3 - Clear the Interrupt Identity bits (IIR).
2448 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2449 * 5 - Re-enable Master Interrupt Control.
2450 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002451static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002452{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002453 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002454 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002455 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002456 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002457
Imre Deak2dd2a882015-02-24 11:14:30 +02002458 if (!intel_irqs_enabled(dev_priv))
2459 return IRQ_NONE;
2460
Imre Deak1f814da2015-12-16 02:52:19 +02002461 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2462 disable_rpm_wakeref_asserts(dev_priv);
2463
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002464 /* disable master interrupt before clearing iir */
2465 de_ier = I915_READ(DEIER);
2466 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002467 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002468
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002469 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2470 * interrupts will will be stored on its back queue, and then we'll be
2471 * able to process them after we restore SDEIER (as soon as we restore
2472 * it, we'll get an interrupt if SDEIIR still has something to process
2473 * due to its back queue). */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002474 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002475 sde_ier = I915_READ(SDEIER);
2476 I915_WRITE(SDEIER, 0);
2477 POSTING_READ(SDEIER);
2478 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002479
Oscar Mateo72c90f62014-06-16 16:10:57 +01002480 /* Find, clear, then process each source of interrupt */
2481
Chris Wilson0e434062012-05-09 21:45:44 +01002482 gt_iir = I915_READ(GTIIR);
2483 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002484 I915_WRITE(GTIIR, gt_iir);
2485 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002486 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002487 snb_gt_irq_handler(dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002488 else
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002489 ilk_gt_irq_handler(dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002490 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002491
2492 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002493 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002494 I915_WRITE(DEIIR, de_iir);
2495 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002496 if (INTEL_GEN(dev_priv) >= 7)
2497 ivb_display_irq_handler(dev_priv, de_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002498 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002499 ilk_display_irq_handler(dev_priv, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002500 }
2501
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002502 if (INTEL_GEN(dev_priv) >= 6) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002503 u32 pm_iir = I915_READ(GEN6_PMIIR);
2504 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002505 I915_WRITE(GEN6_PMIIR, pm_iir);
2506 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002507 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002508 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002509 }
2510
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002511 I915_WRITE(DEIER, de_ier);
2512 POSTING_READ(DEIER);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002513 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002514 I915_WRITE(SDEIER, sde_ier);
2515 POSTING_READ(SDEIER);
2516 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002517
Imre Deak1f814da2015-12-16 02:52:19 +02002518 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2519 enable_rpm_wakeref_asserts(dev_priv);
2520
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002521 return ret;
2522}
2523
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002524static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2525 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002526 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302527{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002528 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302529
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002530 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2531 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302532
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002533 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002534 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002535 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002536
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002537 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302538}
2539
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002540static irqreturn_t
2541gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002542{
Ben Widawskyabd58f02013-11-02 21:07:09 -07002543 irqreturn_t ret = IRQ_NONE;
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002544 u32 iir;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002545 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002546
Ben Widawskyabd58f02013-11-02 21:07:09 -07002547 if (master_ctl & GEN8_DE_MISC_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002548 iir = I915_READ(GEN8_DE_MISC_IIR);
2549 if (iir) {
2550 I915_WRITE(GEN8_DE_MISC_IIR, iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002551 ret = IRQ_HANDLED;
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002552 if (iir & GEN8_DE_MISC_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002553 intel_opregion_asle_intr(dev_priv);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002554 else
2555 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002556 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002557 else
2558 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002559 }
2560
Daniel Vetter6d766f02013-11-07 14:49:55 +01002561 if (master_ctl & GEN8_DE_PORT_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002562 iir = I915_READ(GEN8_DE_PORT_IIR);
2563 if (iir) {
2564 u32 tmp_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302565 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002566
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002567 I915_WRITE(GEN8_DE_PORT_IIR, iir);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002568 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002569
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002570 tmp_mask = GEN8_AUX_CHANNEL_A;
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07002571 if (INTEL_GEN(dev_priv) >= 9)
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002572 tmp_mask |= GEN9_AUX_CHANNEL_B |
2573 GEN9_AUX_CHANNEL_C |
2574 GEN9_AUX_CHANNEL_D;
2575
2576 if (iir & tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002577 dp_aux_irq_handler(dev_priv);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302578 found = true;
2579 }
2580
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002581 if (IS_GEN9_LP(dev_priv)) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002582 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2583 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002584 bxt_hpd_irq_handler(dev_priv, tmp_mask,
2585 hpd_bxt);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002586 found = true;
2587 }
2588 } else if (IS_BROADWELL(dev_priv)) {
2589 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2590 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002591 ilk_hpd_irq_handler(dev_priv,
2592 tmp_mask, hpd_bdw);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002593 found = true;
2594 }
Shashank Sharmad04a4922014-08-22 17:40:41 +05302595 }
2596
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002597 if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002598 gmbus_irq_handler(dev_priv);
Shashank Sharma9e637432014-08-22 17:40:43 +05302599 found = true;
2600 }
2601
Shashank Sharmad04a4922014-08-22 17:40:41 +05302602 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002603 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002604 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002605 else
2606 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002607 }
2608
Damien Lespiau055e3932014-08-18 13:49:10 +01002609 for_each_pipe(dev_priv, pipe) {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02002610 u32 fault_errors;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002611
Daniel Vetterc42664c2013-11-07 11:05:40 +01002612 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2613 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002614
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002615 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2616 if (!iir) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07002617 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002618 continue;
2619 }
2620
2621 ret = IRQ_HANDLED;
2622 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2623
Daniel Vetterfd3a4022017-07-20 19:57:51 +02002624 if (iir & GEN8_PIPE_VBLANK)
2625 drm_handle_vblank(&dev_priv->drm, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002626
2627 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002628 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002629
2630 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2631 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2632
2633 fault_errors = iir;
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07002634 if (INTEL_GEN(dev_priv) >= 9)
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002635 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2636 else
2637 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2638
2639 if (fault_errors)
Tvrtko Ursulin1353ec32016-10-27 13:48:32 +01002640 DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002641 pipe_name(pipe),
2642 fault_errors);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002643 }
2644
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002645 if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302646 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002647 /*
2648 * FIXME(BDW): Assume for now that the new interrupt handling
2649 * scheme also closed the SDE interrupt handling race we've seen
2650 * on older pch-split platforms. But this needs testing.
2651 */
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002652 iir = I915_READ(SDEIIR);
2653 if (iir) {
2654 I915_WRITE(SDEIIR, iir);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002655 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002656
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002657 if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
2658 HAS_PCH_CNP(dev_priv))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002659 spt_irq_handler(dev_priv, iir);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002660 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002661 cpt_irq_handler(dev_priv, iir);
Jani Nikula2dfb0b82016-01-07 10:29:10 +02002662 } else {
2663 /*
2664 * Like on previous PCH there seems to be something
2665 * fishy going on with forwarding PCH interrupts.
2666 */
2667 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2668 }
Daniel Vetter92d03a82013-11-07 11:05:43 +01002669 }
2670
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002671 return ret;
2672}
2673
2674static irqreturn_t gen8_irq_handler(int irq, void *arg)
2675{
2676 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002677 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002678 u32 master_ctl;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002679 u32 gt_iir[4] = {};
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002680 irqreturn_t ret;
2681
2682 if (!intel_irqs_enabled(dev_priv))
2683 return IRQ_NONE;
2684
2685 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2686 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2687 if (!master_ctl)
2688 return IRQ_NONE;
2689
2690 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2691
2692 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2693 disable_rpm_wakeref_asserts(dev_priv);
2694
2695 /* Find, clear, then process each source of interrupt */
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002696 ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2697 gen8_gt_irq_handler(dev_priv, gt_iir);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002698 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2699
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002700 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2701 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002702
Imre Deak1f814da2015-12-16 02:52:19 +02002703 enable_rpm_wakeref_asserts(dev_priv);
2704
Ben Widawskyabd58f02013-11-02 21:07:09 -07002705 return ret;
2706}
2707
Chris Wilson36703e72017-06-22 11:56:25 +01002708struct wedge_me {
2709 struct delayed_work work;
2710 struct drm_i915_private *i915;
2711 const char *name;
2712};
2713
2714static void wedge_me(struct work_struct *work)
2715{
2716 struct wedge_me *w = container_of(work, typeof(*w), work.work);
2717
2718 dev_err(w->i915->drm.dev,
2719 "%s timed out, cancelling all in-flight rendering.\n",
2720 w->name);
2721 i915_gem_set_wedged(w->i915);
2722}
2723
2724static void __init_wedge(struct wedge_me *w,
2725 struct drm_i915_private *i915,
2726 long timeout,
2727 const char *name)
2728{
2729 w->i915 = i915;
2730 w->name = name;
2731
2732 INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me);
2733 schedule_delayed_work(&w->work, timeout);
2734}
2735
2736static void __fini_wedge(struct wedge_me *w)
2737{
2738 cancel_delayed_work_sync(&w->work);
2739 destroy_delayed_work_on_stack(&w->work);
2740 w->i915 = NULL;
2741}
2742
2743#define i915_wedge_on_timeout(W, DEV, TIMEOUT) \
2744 for (__init_wedge((W), (DEV), (TIMEOUT), __func__); \
2745 (W)->i915; \
2746 __fini_wedge((W)))
2747
Jesse Barnes8a905232009-07-11 16:48:03 -04002748/**
Chris Wilsond5367302017-06-20 10:57:43 +01002749 * i915_reset_device - do process context error handling work
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002750 * @dev_priv: i915 device private
Jesse Barnes8a905232009-07-11 16:48:03 -04002751 *
2752 * Fire an error uevent so userspace can see that a hang or error
2753 * was detected.
2754 */
Chris Wilsond5367302017-06-20 10:57:43 +01002755static void i915_reset_device(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002756{
Chris Wilson91c8a322016-07-05 10:40:23 +01002757 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
Ben Widawskycce723e2013-07-19 09:16:42 -07002758 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2759 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2760 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Chris Wilson36703e72017-06-22 11:56:25 +01002761 struct wedge_me w;
Jesse Barnes8a905232009-07-11 16:48:03 -04002762
Chris Wilsonc0336662016-05-06 15:40:21 +01002763 kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002764
Chris Wilson8af29b02016-09-09 14:11:47 +01002765 DRM_DEBUG_DRIVER("resetting chip\n");
2766 kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
2767
Chris Wilson36703e72017-06-22 11:56:25 +01002768 /* Use a watchdog to ensure that our reset completes */
2769 i915_wedge_on_timeout(&w, dev_priv, 5*HZ) {
2770 intel_prepare_reset(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002771
Chris Wilson36703e72017-06-22 11:56:25 +01002772 /* Signal that locked waiters should reset the GPU */
2773 set_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags);
2774 wake_up_all(&dev_priv->gpu_error.wait_queue);
Chris Wilson8c185ec2017-03-16 17:13:02 +00002775
Chris Wilson36703e72017-06-22 11:56:25 +01002776 /* Wait for anyone holding the lock to wakeup, without
2777 * blocking indefinitely on struct_mutex.
Chris Wilson780f2622016-09-09 14:11:52 +01002778 */
Chris Wilson36703e72017-06-22 11:56:25 +01002779 do {
2780 if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
Chris Wilson535275d2017-07-21 13:32:37 +01002781 i915_reset(dev_priv, 0);
Chris Wilson36703e72017-06-22 11:56:25 +01002782 mutex_unlock(&dev_priv->drm.struct_mutex);
2783 }
2784 } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
2785 I915_RESET_HANDOFF,
2786 TASK_UNINTERRUPTIBLE,
2787 1));
Chris Wilson780f2622016-09-09 14:11:52 +01002788
Chris Wilson36703e72017-06-22 11:56:25 +01002789 intel_finish_reset(dev_priv);
2790 }
Daniel Vetter17e1df02013-09-08 21:57:13 +02002791
Chris Wilson780f2622016-09-09 14:11:52 +01002792 if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8af29b02016-09-09 14:11:47 +01002793 kobject_uevent_env(kobj,
2794 KOBJ_CHANGE, reset_done_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002795}
2796
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002797static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002798{
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002799 u32 eir;
Jesse Barnes8a905232009-07-11 16:48:03 -04002800
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002801 if (!IS_GEN2(dev_priv))
2802 I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
Jesse Barnes8a905232009-07-11 16:48:03 -04002803
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002804 if (INTEL_GEN(dev_priv) < 4)
2805 I915_WRITE(IPEIR, I915_READ(IPEIR));
2806 else
2807 I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002808
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002809 I915_WRITE(EIR, I915_READ(EIR));
Jesse Barnes8a905232009-07-11 16:48:03 -04002810 eir = I915_READ(EIR);
2811 if (eir) {
2812 /*
2813 * some errors might have become stuck,
2814 * mask them.
2815 */
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002816 DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002817 I915_WRITE(EMR, I915_READ(EMR) | eir);
2818 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2819 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002820}
2821
2822/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002823 * i915_handle_error - handle a gpu error
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002824 * @dev_priv: i915 device private
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002825 * @engine_mask: mask representing engines that are hung
Michel Thierry87c390b2017-01-11 20:18:08 -08002826 * @fmt: Error message format string
2827 *
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002828 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002829 * dump it to the syslog. Also call i915_capture_error_state() to make
2830 * sure we get a record and make it available in debugfs. Fire a uevent
2831 * so userspace knows something bad happened (should trigger collection
2832 * of a ring dump etc.).
2833 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002834void i915_handle_error(struct drm_i915_private *dev_priv,
2835 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002836 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002837{
Michel Thierry142bc7d2017-06-20 10:57:46 +01002838 struct intel_engine_cs *engine;
2839 unsigned int tmp;
Mika Kuoppala58174462014-02-25 17:11:26 +02002840 va_list args;
2841 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002842
Mika Kuoppala58174462014-02-25 17:11:26 +02002843 va_start(args, fmt);
2844 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2845 va_end(args);
2846
Chris Wilson1604a862017-03-14 17:18:40 +00002847 /*
2848 * In most cases it's guaranteed that we get here with an RPM
2849 * reference held, for example because there is a pending GPU
2850 * request that won't finish until the reset is done. This
2851 * isn't the case at least when we get here by doing a
2852 * simulated reset via debugfs, so get an RPM reference.
2853 */
2854 intel_runtime_pm_get(dev_priv);
2855
Chris Wilsonc0336662016-05-06 15:40:21 +01002856 i915_capture_error_state(dev_priv, engine_mask, error_msg);
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002857 i915_clear_error_registers(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002858
Michel Thierry142bc7d2017-06-20 10:57:46 +01002859 /*
2860 * Try engine reset when available. We fall back to full reset if
2861 * single reset fails.
2862 */
2863 if (intel_has_reset_engine(dev_priv)) {
2864 for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
Daniel Vetter9db529a2017-08-08 10:08:28 +02002865 BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE);
Michel Thierry142bc7d2017-06-20 10:57:46 +01002866 if (test_and_set_bit(I915_RESET_ENGINE + engine->id,
2867 &dev_priv->gpu_error.flags))
2868 continue;
2869
Chris Wilson535275d2017-07-21 13:32:37 +01002870 if (i915_reset_engine(engine, 0) == 0)
Michel Thierry142bc7d2017-06-20 10:57:46 +01002871 engine_mask &= ~intel_engine_flag(engine);
2872
2873 clear_bit(I915_RESET_ENGINE + engine->id,
2874 &dev_priv->gpu_error.flags);
2875 wake_up_bit(&dev_priv->gpu_error.flags,
2876 I915_RESET_ENGINE + engine->id);
2877 }
2878 }
2879
Chris Wilson8af29b02016-09-09 14:11:47 +01002880 if (!engine_mask)
Chris Wilson1604a862017-03-14 17:18:40 +00002881 goto out;
Ben Gamariba1234d2009-09-14 17:48:47 -04002882
Michel Thierry142bc7d2017-06-20 10:57:46 +01002883 /* Full reset needs the mutex, stop any other user trying to do so. */
Chris Wilsond5367302017-06-20 10:57:43 +01002884 if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) {
2885 wait_event(dev_priv->gpu_error.reset_queue,
2886 !test_bit(I915_RESET_BACKOFF,
2887 &dev_priv->gpu_error.flags));
Chris Wilson1604a862017-03-14 17:18:40 +00002888 goto out;
Chris Wilsond5367302017-06-20 10:57:43 +01002889 }
Chris Wilson8af29b02016-09-09 14:11:47 +01002890
Michel Thierry142bc7d2017-06-20 10:57:46 +01002891 /* Prevent any other reset-engine attempt. */
2892 for_each_engine(engine, dev_priv, tmp) {
2893 while (test_and_set_bit(I915_RESET_ENGINE + engine->id,
2894 &dev_priv->gpu_error.flags))
2895 wait_on_bit(&dev_priv->gpu_error.flags,
2896 I915_RESET_ENGINE + engine->id,
2897 TASK_UNINTERRUPTIBLE);
2898 }
2899
Chris Wilsond5367302017-06-20 10:57:43 +01002900 i915_reset_device(dev_priv);
2901
Michel Thierry142bc7d2017-06-20 10:57:46 +01002902 for_each_engine(engine, dev_priv, tmp) {
2903 clear_bit(I915_RESET_ENGINE + engine->id,
2904 &dev_priv->gpu_error.flags);
2905 }
2906
Chris Wilsond5367302017-06-20 10:57:43 +01002907 clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags);
2908 wake_up_all(&dev_priv->gpu_error.reset_queue);
Chris Wilson1604a862017-03-14 17:18:40 +00002909
2910out:
2911 intel_runtime_pm_put(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002912}
2913
Keith Packard42f52ef2008-10-18 19:39:29 -07002914/* Called from drm generic code, passed 'crtc' which
2915 * we use as a pipe index
2916 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002917static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002918{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002919 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002920 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002921
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002922 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson86e83e32016-10-07 20:49:52 +01002923 i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2924 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2925
2926 return 0;
2927}
2928
2929static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2930{
2931 struct drm_i915_private *dev_priv = to_i915(dev);
2932 unsigned long irqflags;
2933
2934 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2935 i915_enable_pipestat(dev_priv, pipe,
2936 PIPE_START_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002937 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002938
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002939 return 0;
2940}
2941
Thierry Reding88e72712015-09-24 18:35:31 +02002942static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002943{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002944 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002945 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002946 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002947 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002948
Jesse Barnesf796cf82011-04-07 13:58:17 -07002949 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002950 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002951 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2952
2953 return 0;
2954}
2955
Thierry Reding88e72712015-09-24 18:35:31 +02002956static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002957{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002958 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002959 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002960
Ben Widawskyabd58f02013-11-02 21:07:09 -07002961 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002962 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002963 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002964
Ben Widawskyabd58f02013-11-02 21:07:09 -07002965 return 0;
2966}
2967
Keith Packard42f52ef2008-10-18 19:39:29 -07002968/* Called from drm generic code, passed 'crtc' which
2969 * we use as a pipe index
2970 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002971static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2972{
2973 struct drm_i915_private *dev_priv = to_i915(dev);
2974 unsigned long irqflags;
2975
2976 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2977 i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2978 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2979}
2980
2981static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002982{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002983 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002984 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002985
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002986 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002987 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002988 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002989 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2990}
2991
Thierry Reding88e72712015-09-24 18:35:31 +02002992static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002993{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002994 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002995 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002996 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002997 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002998
2999 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003000 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003001 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3002}
3003
Thierry Reding88e72712015-09-24 18:35:31 +02003004static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003005{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003006 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003007 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003008
Ben Widawskyabd58f02013-11-02 21:07:09 -07003009 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02003010 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003011 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3012}
3013
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003014static void ibx_irq_reset(struct drm_i915_private *dev_priv)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003015{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003016 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni91738a92013-06-05 14:21:51 -03003017 return;
3018
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003019 GEN3_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003020
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003021 if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
Paulo Zanoni105b1222014-04-01 15:37:17 -03003022 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003023}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003024
Paulo Zanoni622364b2014-04-01 15:37:22 -03003025/*
3026 * SDEIER is also touched by the interrupt handler to work around missed PCH
3027 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3028 * instead we unconditionally enable all PCH interrupt sources here, but then
3029 * only unmask them as needed with SDEIMR.
3030 *
3031 * This function needs to be called before interrupts are enabled.
3032 */
3033static void ibx_irq_pre_postinstall(struct drm_device *dev)
3034{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003035 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003036
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003037 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni622364b2014-04-01 15:37:22 -03003038 return;
3039
3040 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003041 I915_WRITE(SDEIER, 0xffffffff);
3042 POSTING_READ(SDEIER);
3043}
3044
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003045static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003046{
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003047 GEN3_IRQ_RESET(GT);
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003048 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003049 GEN3_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003050}
3051
Ville Syrjälä70591a42014-10-30 19:42:58 +02003052static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3053{
Ville Syrjälä71b8b412016-04-11 16:56:31 +03003054 if (IS_CHERRYVIEW(dev_priv))
3055 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3056 else
3057 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3058
Ville Syrjäläad22d102016-04-12 18:56:14 +03003059 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02003060 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3061
Ville Syrjälä44d92412017-08-18 21:36:51 +03003062 i9xx_pipestat_irq_reset(dev_priv);
Ville Syrjälä70591a42014-10-30 19:42:58 +02003063
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003064 GEN3_IRQ_RESET(VLV_);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003065 dev_priv->irq_mask = ~0;
Ville Syrjälä70591a42014-10-30 19:42:58 +02003066}
3067
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003068static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
3069{
3070 u32 pipestat_mask;
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003071 u32 enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003072 enum pipe pipe;
3073
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003074 pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003075
3076 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3077 for_each_pipe(dev_priv, pipe)
3078 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3079
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003080 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3081 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjäläebf5f922017-04-27 19:02:22 +03003082 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3083 I915_LPE_PIPE_A_INTERRUPT |
3084 I915_LPE_PIPE_B_INTERRUPT;
3085
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003086 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläebf5f922017-04-27 19:02:22 +03003087 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3088 I915_LPE_PIPE_C_INTERRUPT;
Ville Syrjälä6b7eafc2016-04-11 16:56:29 +03003089
3090 WARN_ON(dev_priv->irq_mask != ~0);
3091
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003092 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003093
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003094 GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003095}
3096
3097/* drm_dma.h hooks
3098*/
3099static void ironlake_irq_reset(struct drm_device *dev)
3100{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003101 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003102
Ville Syrjäläd420a502017-08-18 21:37:03 +03003103 if (IS_GEN5(dev_priv))
3104 I915_WRITE(HWSTAM, 0xffffffff);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003105
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003106 GEN3_IRQ_RESET(DE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003107 if (IS_GEN7(dev_priv))
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003108 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3109
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003110 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003111
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003112 ibx_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003113}
3114
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03003115static void valleyview_irq_reset(struct drm_device *dev)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003116{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003117 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003118
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003119 I915_WRITE(VLV_MASTER_IER, 0);
3120 POSTING_READ(VLV_MASTER_IER);
3121
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003122 gen5_gt_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003123
Ville Syrjäläad22d102016-04-12 18:56:14 +03003124 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003125 if (dev_priv->display_irqs_enabled)
3126 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003127 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003128}
3129
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003130static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3131{
3132 GEN8_IRQ_RESET_NDX(GT, 0);
3133 GEN8_IRQ_RESET_NDX(GT, 1);
3134 GEN8_IRQ_RESET_NDX(GT, 2);
3135 GEN8_IRQ_RESET_NDX(GT, 3);
3136}
3137
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003138static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003139{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003140 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003141 int pipe;
3142
Ben Widawskyabd58f02013-11-02 21:07:09 -07003143 I915_WRITE(GEN8_MASTER_IRQ, 0);
3144 POSTING_READ(GEN8_MASTER_IRQ);
3145
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003146 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003147
Damien Lespiau055e3932014-08-18 13:49:10 +01003148 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003149 if (intel_display_power_is_enabled(dev_priv,
3150 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003151 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003152
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003153 GEN3_IRQ_RESET(GEN8_DE_PORT_);
3154 GEN3_IRQ_RESET(GEN8_DE_MISC_);
3155 GEN3_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003156
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003157 if (HAS_PCH_SPLIT(dev_priv))
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003158 ibx_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003159}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003160
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003161void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03003162 u8 pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003163{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003164 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003165 enum pipe pipe;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003166
Daniel Vetter13321782014-09-15 14:55:29 +02003167 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak9dfe2e32017-09-28 13:06:24 +03003168
3169 if (!intel_irqs_enabled(dev_priv)) {
3170 spin_unlock_irq(&dev_priv->irq_lock);
3171 return;
3172 }
3173
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003174 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3175 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3176 dev_priv->de_irq_mask[pipe],
3177 ~dev_priv->de_irq_mask[pipe] | extra_ier);
Imre Deak9dfe2e32017-09-28 13:06:24 +03003178
Daniel Vetter13321782014-09-15 14:55:29 +02003179 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003180}
3181
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003182void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03003183 u8 pipe_mask)
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003184{
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003185 enum pipe pipe;
3186
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003187 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak9dfe2e32017-09-28 13:06:24 +03003188
3189 if (!intel_irqs_enabled(dev_priv)) {
3190 spin_unlock_irq(&dev_priv->irq_lock);
3191 return;
3192 }
3193
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003194 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3195 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Imre Deak9dfe2e32017-09-28 13:06:24 +03003196
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003197 spin_unlock_irq(&dev_priv->irq_lock);
3198
3199 /* make sure we're done processing display irqs */
Chris Wilson91c8a322016-07-05 10:40:23 +01003200 synchronize_irq(dev_priv->drm.irq);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003201}
3202
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03003203static void cherryview_irq_reset(struct drm_device *dev)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003204{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003205 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003206
3207 I915_WRITE(GEN8_MASTER_IRQ, 0);
3208 POSTING_READ(GEN8_MASTER_IRQ);
3209
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003210 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003211
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003212 GEN3_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003213
Ville Syrjäläad22d102016-04-12 18:56:14 +03003214 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003215 if (dev_priv->display_irqs_enabled)
3216 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003217 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003218}
3219
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003220static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
Ville Syrjälä87a02102015-08-27 23:55:57 +03003221 const u32 hpd[HPD_NUM_PINS])
3222{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003223 struct intel_encoder *encoder;
3224 u32 enabled_irqs = 0;
3225
Chris Wilson91c8a322016-07-05 10:40:23 +01003226 for_each_intel_encoder(&dev_priv->drm, encoder)
Ville Syrjälä87a02102015-08-27 23:55:57 +03003227 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3228 enabled_irqs |= hpd[encoder->hpd_pin];
3229
3230 return enabled_irqs;
3231}
3232
Imre Deak1a56b1a2017-01-27 11:39:21 +02003233static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
3234{
3235 u32 hotplug;
3236
3237 /*
3238 * Enable digital hotplug on the PCH, and configure the DP short pulse
3239 * duration to 2ms (which is the minimum in the Display Port spec).
3240 * The pulse duration bits are reserved on LPT+.
3241 */
3242 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3243 hotplug &= ~(PORTB_PULSE_DURATION_MASK |
3244 PORTC_PULSE_DURATION_MASK |
3245 PORTD_PULSE_DURATION_MASK);
3246 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3247 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3248 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3249 /*
3250 * When CPU and PCH are on the same package, port A
3251 * HPD must be enabled in both north and south.
3252 */
3253 if (HAS_PCH_LPT_LP(dev_priv))
3254 hotplug |= PORTA_HOTPLUG_ENABLE;
3255 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3256}
3257
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003258static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
Keith Packard7fe0b972011-09-19 13:31:02 -07003259{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003260 u32 hotplug_irqs, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003261
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003262 if (HAS_PCH_IBX(dev_priv)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003263 hotplug_irqs = SDE_HOTPLUG_MASK;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003264 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003265 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003266 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003267 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003268 }
3269
Daniel Vetterfee884e2013-07-04 23:35:21 +02003270 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003271
Imre Deak1a56b1a2017-01-27 11:39:21 +02003272 ibx_hpd_detection_setup(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003273}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003274
Imre Deak2a57d9c2017-01-27 11:39:18 +02003275static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3276{
Rodrigo Vivi3b92e262017-09-19 14:57:03 -07003277 u32 val, hotplug;
3278
3279 /* Display WA #1179 WaHardHangonHotPlug: cnp */
3280 if (HAS_PCH_CNP(dev_priv)) {
3281 val = I915_READ(SOUTH_CHICKEN1);
3282 val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
3283 val |= CHASSIS_CLK_REQ_DURATION(0xf);
3284 I915_WRITE(SOUTH_CHICKEN1, val);
3285 }
Imre Deak2a57d9c2017-01-27 11:39:18 +02003286
3287 /* Enable digital hotplug on the PCH */
3288 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3289 hotplug |= PORTA_HOTPLUG_ENABLE |
3290 PORTB_HOTPLUG_ENABLE |
3291 PORTC_HOTPLUG_ENABLE |
3292 PORTD_HOTPLUG_ENABLE;
3293 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3294
3295 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3296 hotplug |= PORTE_HOTPLUG_ENABLE;
3297 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3298}
3299
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003300static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003301{
Imre Deak2a57d9c2017-01-27 11:39:18 +02003302 u32 hotplug_irqs, enabled_irqs;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003303
3304 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003305 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003306
3307 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3308
Imre Deak2a57d9c2017-01-27 11:39:18 +02003309 spt_hpd_detection_setup(dev_priv);
Keith Packard7fe0b972011-09-19 13:31:02 -07003310}
3311
Imre Deak1a56b1a2017-01-27 11:39:21 +02003312static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
3313{
3314 u32 hotplug;
3315
3316 /*
3317 * Enable digital hotplug on the CPU, and configure the DP short pulse
3318 * duration to 2ms (which is the minimum in the Display Port spec)
3319 * The pulse duration bits are reserved on HSW+.
3320 */
3321 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3322 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3323 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
3324 DIGITAL_PORTA_PULSE_DURATION_2ms;
3325 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3326}
3327
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003328static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003329{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003330 u32 hotplug_irqs, enabled_irqs;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003331
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003332 if (INTEL_GEN(dev_priv) >= 8) {
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003333 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003334 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003335
3336 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003337 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003338 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003339 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003340
3341 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003342 } else {
3343 hotplug_irqs = DE_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003344 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003345
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003346 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3347 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003348
Imre Deak1a56b1a2017-01-27 11:39:21 +02003349 ilk_hpd_detection_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003350
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003351 ibx_hpd_irq_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003352}
3353
Imre Deak2a57d9c2017-01-27 11:39:18 +02003354static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
3355 u32 enabled_irqs)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003356{
Imre Deak2a57d9c2017-01-27 11:39:18 +02003357 u32 hotplug;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003358
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003359 hotplug = I915_READ(PCH_PORT_HOTPLUG);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003360 hotplug |= PORTA_HOTPLUG_ENABLE |
3361 PORTB_HOTPLUG_ENABLE |
3362 PORTC_HOTPLUG_ENABLE;
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303363
3364 DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3365 hotplug, enabled_irqs);
3366 hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3367
3368 /*
3369 * For BXT invert bit has to be set based on AOB design
3370 * for HPD detection logic, update it based on VBT fields.
3371 */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303372 if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3373 intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3374 hotplug |= BXT_DDIA_HPD_INVERT;
3375 if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3376 intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3377 hotplug |= BXT_DDIB_HPD_INVERT;
3378 if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3379 intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3380 hotplug |= BXT_DDIC_HPD_INVERT;
3381
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003382 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003383}
3384
Imre Deak2a57d9c2017-01-27 11:39:18 +02003385static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3386{
3387 __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
3388}
3389
3390static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3391{
3392 u32 hotplug_irqs, enabled_irqs;
3393
3394 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3395 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3396
3397 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3398
3399 __bxt_hpd_detection_setup(dev_priv, enabled_irqs);
3400}
3401
Paulo Zanonid46da432013-02-08 17:35:15 -02003402static void ibx_irq_postinstall(struct drm_device *dev)
3403{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003404 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003405 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003406
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003407 if (HAS_PCH_NOP(dev_priv))
Daniel Vetter692a04c2013-05-29 21:43:05 +02003408 return;
3409
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003410 if (HAS_PCH_IBX(dev_priv))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003411 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Dhinakaran Pandiyan4ebc6502017-09-08 17:42:55 -07003412 else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003413 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Dhinakaran Pandiyan4ebc6502017-09-08 17:42:55 -07003414 else
3415 mask = SDE_GMBUS_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003416
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003417 gen3_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003418 I915_WRITE(SDEIMR, ~mask);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003419
3420 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
3421 HAS_PCH_LPT(dev_priv))
Imre Deak1a56b1a2017-01-27 11:39:21 +02003422 ibx_hpd_detection_setup(dev_priv);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003423 else
3424 spt_hpd_detection_setup(dev_priv);
Paulo Zanonid46da432013-02-08 17:35:15 -02003425}
3426
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003427static void gen5_gt_irq_postinstall(struct drm_device *dev)
3428{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003429 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003430 u32 pm_irqs, gt_irqs;
3431
3432 pm_irqs = gt_irqs = 0;
3433
3434 dev_priv->gt_irq_mask = ~0;
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01003435 if (HAS_L3_DPF(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003436 /* L3 parity interrupt is always unmasked. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003437 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3438 gt_irqs |= GT_PARITY_ERROR(dev_priv);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003439 }
3440
3441 gt_irqs |= GT_RENDER_USER_INTERRUPT;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003442 if (IS_GEN5(dev_priv)) {
Chris Wilsonf8973c22016-07-01 17:23:21 +01003443 gt_irqs |= ILK_BSD_USER_INTERRUPT;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003444 } else {
3445 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3446 }
3447
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003448 GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003449
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003450 if (INTEL_GEN(dev_priv) >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003451 /*
3452 * RPS interrupts will get enabled/disabled on demand when RPS
3453 * itself is enabled/disabled.
3454 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303455 if (HAS_VEBOX(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003456 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
Akash Goelf4e9af42016-10-12 21:54:30 +05303457 dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3458 }
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003459
Akash Goelf4e9af42016-10-12 21:54:30 +05303460 dev_priv->pm_imr = 0xffffffff;
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003461 GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003462 }
3463}
3464
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003465static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003466{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003467 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003468 u32 display_mask, extra_mask;
3469
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003470 if (INTEL_GEN(dev_priv) >= 7) {
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003471 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003472 DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003473 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003474 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3475 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003476 } else {
3477 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003478 DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3479 DE_PIPEA_CRC_DONE | DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003480 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3481 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3482 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003483 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003484
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003485 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003486
Paulo Zanoni622364b2014-04-01 15:37:22 -03003487 ibx_irq_pre_postinstall(dev);
3488
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003489 GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003490
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003491 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003492
Imre Deak1a56b1a2017-01-27 11:39:21 +02003493 ilk_hpd_detection_setup(dev_priv);
3494
Paulo Zanonid46da432013-02-08 17:35:15 -02003495 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003496
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003497 if (IS_IRONLAKE_M(dev_priv)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003498 /* Enable PCU event interrupts
3499 *
3500 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003501 * setup is guaranteed to run in single-threaded context. But we
3502 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003503 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003504 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003505 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003506 }
3507
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003508 return 0;
3509}
3510
Imre Deakf8b79e52014-03-04 19:23:07 +02003511void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3512{
Chris Wilson67520412017-03-02 13:28:01 +00003513 lockdep_assert_held(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003514
3515 if (dev_priv->display_irqs_enabled)
3516 return;
3517
3518 dev_priv->display_irqs_enabled = true;
3519
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003520 if (intel_irqs_enabled(dev_priv)) {
3521 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003522 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003523 }
Imre Deakf8b79e52014-03-04 19:23:07 +02003524}
3525
3526void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3527{
Chris Wilson67520412017-03-02 13:28:01 +00003528 lockdep_assert_held(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003529
3530 if (!dev_priv->display_irqs_enabled)
3531 return;
3532
3533 dev_priv->display_irqs_enabled = false;
3534
Imre Deak950eaba2014-09-08 15:21:09 +03003535 if (intel_irqs_enabled(dev_priv))
Ville Syrjäläad22d102016-04-12 18:56:14 +03003536 vlv_display_irq_reset(dev_priv);
Imre Deakf8b79e52014-03-04 19:23:07 +02003537}
3538
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003539
3540static int valleyview_irq_postinstall(struct drm_device *dev)
3541{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003542 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003543
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003544 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003545
Ville Syrjäläad22d102016-04-12 18:56:14 +03003546 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003547 if (dev_priv->display_irqs_enabled)
3548 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003549 spin_unlock_irq(&dev_priv->irq_lock);
3550
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003551 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003552 POSTING_READ(VLV_MASTER_IER);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003553
3554 return 0;
3555}
3556
Ben Widawskyabd58f02013-11-02 21:07:09 -07003557static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3558{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003559 /* These are interrupts we'll toggle with the ring mask register */
3560 uint32_t gt_interrupts[] = {
3561 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003562 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003563 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3564 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003565 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003566 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3567 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3568 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003569 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003570 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3571 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003572 };
3573
Tvrtko Ursulin98735732016-04-19 16:46:08 +01003574 if (HAS_L3_DPF(dev_priv))
3575 gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
3576
Akash Goelf4e9af42016-10-12 21:54:30 +05303577 dev_priv->pm_ier = 0x0;
3578 dev_priv->pm_imr = ~dev_priv->pm_ier;
Deepak S9a2d2d82014-08-22 08:32:40 +05303579 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3580 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003581 /*
3582 * RPS interrupts will get enabled/disabled on demand when RPS itself
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05303583 * is enabled/disabled. Same wil be the case for GuC interrupts.
Imre Deak78e68d32014-12-15 18:59:27 +02003584 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303585 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
Deepak S9a2d2d82014-08-22 08:32:40 +05303586 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003587}
3588
3589static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3590{
Damien Lespiau770de832014-03-20 20:45:01 +00003591 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3592 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003593 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3594 u32 de_port_enables;
Ville Syrjälä11825b02016-05-19 12:14:43 +03003595 u32 de_misc_masked = GEN8_DE_MISC_GSE;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003596 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003597
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07003598 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003599 de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003600 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3601 GEN9_AUX_CHANNEL_D;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003602 if (IS_GEN9_LP(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003603 de_port_masked |= BXT_DE_PORT_GMBUS;
3604 } else {
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003605 de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003606 }
Damien Lespiau770de832014-03-20 20:45:01 +00003607
3608 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3609 GEN8_PIPE_FIFO_UNDERRUN;
3610
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003611 de_port_enables = de_port_masked;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003612 if (IS_GEN9_LP(dev_priv))
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003613 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3614 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003615 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3616
Mika Kahola0a195c02017-10-10 13:17:04 +03003617 for_each_pipe(dev_priv, pipe) {
3618 dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003619
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003620 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003621 POWER_DOMAIN_PIPE(pipe)))
3622 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3623 dev_priv->de_irq_mask[pipe],
3624 de_pipe_enables);
Mika Kahola0a195c02017-10-10 13:17:04 +03003625 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003626
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003627 GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3628 GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003629
3630 if (IS_GEN9_LP(dev_priv))
3631 bxt_hpd_detection_setup(dev_priv);
Imre Deak1a56b1a2017-01-27 11:39:21 +02003632 else if (IS_BROADWELL(dev_priv))
3633 ilk_hpd_detection_setup(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003634}
3635
3636static int gen8_irq_postinstall(struct drm_device *dev)
3637{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003638 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003639
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003640 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303641 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003642
Ben Widawskyabd58f02013-11-02 21:07:09 -07003643 gen8_gt_irq_postinstall(dev_priv);
3644 gen8_de_irq_postinstall(dev_priv);
3645
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003646 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303647 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003648
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003649 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003650 POSTING_READ(GEN8_MASTER_IRQ);
3651
3652 return 0;
3653}
3654
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003655static int cherryview_irq_postinstall(struct drm_device *dev)
3656{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003657 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003658
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003659 gen8_gt_irq_postinstall(dev_priv);
3660
Ville Syrjäläad22d102016-04-12 18:56:14 +03003661 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003662 if (dev_priv->display_irqs_enabled)
3663 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003664 spin_unlock_irq(&dev_priv->irq_lock);
3665
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003666 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003667 POSTING_READ(GEN8_MASTER_IRQ);
3668
3669 return 0;
3670}
3671
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03003672static void i8xx_irq_reset(struct drm_device *dev)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003673{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003674 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003675
Ville Syrjälä44d92412017-08-18 21:36:51 +03003676 i9xx_pipestat_irq_reset(dev_priv);
3677
Ville Syrjäläd420a502017-08-18 21:37:03 +03003678 I915_WRITE16(HWSTAM, 0xffff);
3679
Ville Syrjäläe9e98482017-08-18 21:36:54 +03003680 GEN2_IRQ_RESET();
Chris Wilsonc2798b12012-04-22 21:13:57 +01003681}
3682
3683static int i8xx_irq_postinstall(struct drm_device *dev)
3684{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003685 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe9e98482017-08-18 21:36:54 +03003686 u16 enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003687
Ville Syrjälä045cebd2017-08-18 21:36:55 +03003688 I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE |
3689 I915_ERROR_MEMORY_REFRESH));
Chris Wilsonc2798b12012-04-22 21:13:57 +01003690
3691 /* Unmask the interrupts that we always want on. */
3692 dev_priv->irq_mask =
3693 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003694 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003695
Ville Syrjäläe9e98482017-08-18 21:36:54 +03003696 enable_mask =
3697 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3698 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3699 I915_USER_INTERRUPT;
3700
3701 GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003702
Daniel Vetter379ef822013-10-16 22:55:56 +02003703 /* Interrupt setup is already guaranteed to be single-threaded, this is
3704 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003705 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003706 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3707 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003708 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003709
Chris Wilsonc2798b12012-04-22 21:13:57 +01003710 return 0;
3711}
3712
Daniel Vetterff1f5252012-10-02 15:10:55 +02003713static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003714{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003715 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003716 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003717 irqreturn_t ret = IRQ_NONE;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003718
Imre Deak2dd2a882015-02-24 11:14:30 +02003719 if (!intel_irqs_enabled(dev_priv))
3720 return IRQ_NONE;
3721
Imre Deak1f814da2015-12-16 02:52:19 +02003722 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3723 disable_rpm_wakeref_asserts(dev_priv);
3724
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003725 do {
Ville Syrjäläeb643432017-08-18 21:36:59 +03003726 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003727 u16 iir;
Ville Syrjäläeb643432017-08-18 21:36:59 +03003728
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003729 iir = I915_READ16(IIR);
3730 if (iir == 0)
3731 break;
3732
3733 ret = IRQ_HANDLED;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003734
Ville Syrjäläeb643432017-08-18 21:36:59 +03003735 /* Call regardless, as some status bits might not be
3736 * signalled in iir */
3737 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003738
Daniel Vetterfd3a4022017-07-20 19:57:51 +02003739 I915_WRITE16(IIR, iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003740
Chris Wilsonc2798b12012-04-22 21:13:57 +01003741 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303742 notify_ring(dev_priv->engine[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003743
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003744 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3745 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3746
Ville Syrjäläeb643432017-08-18 21:36:59 +03003747 i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003748 } while (0);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003749
Imre Deak1f814da2015-12-16 02:52:19 +02003750 enable_rpm_wakeref_asserts(dev_priv);
3751
3752 return ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003753}
3754
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03003755static void i915_irq_reset(struct drm_device *dev)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003756{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003757 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003758
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003759 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003760 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003761 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3762 }
3763
Ville Syrjälä44d92412017-08-18 21:36:51 +03003764 i9xx_pipestat_irq_reset(dev_priv);
3765
Ville Syrjäläd420a502017-08-18 21:37:03 +03003766 I915_WRITE(HWSTAM, 0xffffffff);
Ville Syrjälä44d92412017-08-18 21:36:51 +03003767
Ville Syrjäläba7eb782017-08-18 21:36:53 +03003768 GEN3_IRQ_RESET();
Chris Wilsona266c7d2012-04-24 22:59:44 +01003769}
3770
3771static int i915_irq_postinstall(struct drm_device *dev)
3772{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003773 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson38bde182012-04-24 22:59:50 +01003774 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003775
Ville Syrjälä045cebd2017-08-18 21:36:55 +03003776 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
3777 I915_ERROR_MEMORY_REFRESH));
Chris Wilson38bde182012-04-24 22:59:50 +01003778
3779 /* Unmask the interrupts that we always want on. */
3780 dev_priv->irq_mask =
3781 ~(I915_ASLE_INTERRUPT |
3782 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003783 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003784
3785 enable_mask =
3786 I915_ASLE_INTERRUPT |
3787 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3788 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003789 I915_USER_INTERRUPT;
3790
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003791 if (I915_HAS_HOTPLUG(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003792 /* Enable in IER... */
3793 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3794 /* and unmask in IMR */
3795 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3796 }
3797
Ville Syrjäläba7eb782017-08-18 21:36:53 +03003798 GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003799
Daniel Vetter379ef822013-10-16 22:55:56 +02003800 /* Interrupt setup is already guaranteed to be single-threaded, this is
3801 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003802 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003803 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3804 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003805 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003806
Ville Syrjäläc30bb1f2017-08-18 21:36:57 +03003807 i915_enable_asle_pipestat(dev_priv);
3808
Daniel Vetter20afbda2012-12-11 14:05:07 +01003809 return 0;
3810}
3811
Daniel Vetterff1f5252012-10-02 15:10:55 +02003812static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003813{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003814 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003815 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003816 irqreturn_t ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003817
Imre Deak2dd2a882015-02-24 11:14:30 +02003818 if (!intel_irqs_enabled(dev_priv))
3819 return IRQ_NONE;
3820
Imre Deak1f814da2015-12-16 02:52:19 +02003821 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3822 disable_rpm_wakeref_asserts(dev_priv);
3823
Chris Wilson38bde182012-04-24 22:59:50 +01003824 do {
Ville Syrjäläeb643432017-08-18 21:36:59 +03003825 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003826 u32 hotplug_status = 0;
3827 u32 iir;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003828
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003829 iir = I915_READ(IIR);
3830 if (iir == 0)
3831 break;
3832
3833 ret = IRQ_HANDLED;
3834
3835 if (I915_HAS_HOTPLUG(dev_priv) &&
3836 iir & I915_DISPLAY_PORT_INTERRUPT)
3837 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003838
Ville Syrjäläeb643432017-08-18 21:36:59 +03003839 /* Call regardless, as some status bits might not be
3840 * signalled in iir */
3841 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003842
Daniel Vetterfd3a4022017-07-20 19:57:51 +02003843 I915_WRITE(IIR, iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003844
Chris Wilsona266c7d2012-04-24 22:59:44 +01003845 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303846 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003847
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003848 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3849 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003850
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003851 if (hotplug_status)
3852 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
3853
3854 i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3855 } while (0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003856
Imre Deak1f814da2015-12-16 02:52:19 +02003857 enable_rpm_wakeref_asserts(dev_priv);
3858
Chris Wilsona266c7d2012-04-24 22:59:44 +01003859 return ret;
3860}
3861
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03003862static void i965_irq_reset(struct drm_device *dev)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003863{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003864 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003865
Egbert Eich0706f172015-09-23 16:15:27 +02003866 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01003867 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003868
Ville Syrjälä44d92412017-08-18 21:36:51 +03003869 i9xx_pipestat_irq_reset(dev_priv);
3870
Ville Syrjäläd420a502017-08-18 21:37:03 +03003871 I915_WRITE(HWSTAM, 0xffffffff);
Ville Syrjälä44d92412017-08-18 21:36:51 +03003872
Ville Syrjäläba7eb782017-08-18 21:36:53 +03003873 GEN3_IRQ_RESET();
Chris Wilsona266c7d2012-04-24 22:59:44 +01003874}
3875
3876static int i965_irq_postinstall(struct drm_device *dev)
3877{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003878 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003879 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003880 u32 error_mask;
3881
Ville Syrjälä045cebd2017-08-18 21:36:55 +03003882 /*
3883 * Enable some error detection, note the instruction error mask
3884 * bit is reserved, so we leave it masked.
3885 */
3886 if (IS_G4X(dev_priv)) {
3887 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3888 GM45_ERROR_MEM_PRIV |
3889 GM45_ERROR_CP_PRIV |
3890 I915_ERROR_MEMORY_REFRESH);
3891 } else {
3892 error_mask = ~(I915_ERROR_PAGE_TABLE |
3893 I915_ERROR_MEMORY_REFRESH);
3894 }
3895 I915_WRITE(EMR, error_mask);
3896
Chris Wilsona266c7d2012-04-24 22:59:44 +01003897 /* Unmask the interrupts that we always want on. */
Ville Syrjäläc30bb1f2017-08-18 21:36:57 +03003898 dev_priv->irq_mask =
3899 ~(I915_ASLE_INTERRUPT |
3900 I915_DISPLAY_PORT_INTERRUPT |
3901 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3902 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3903 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003904
Ville Syrjäläc30bb1f2017-08-18 21:36:57 +03003905 enable_mask =
3906 I915_ASLE_INTERRUPT |
3907 I915_DISPLAY_PORT_INTERRUPT |
3908 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3909 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3910 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3911 I915_USER_INTERRUPT;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003912
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003913 if (IS_G4X(dev_priv))
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003914 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003915
Ville Syrjäläc30bb1f2017-08-18 21:36:57 +03003916 GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
3917
Daniel Vetterb79480b2013-06-27 17:52:10 +02003918 /* Interrupt setup is already guaranteed to be single-threaded, this is
3919 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003920 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003921 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3922 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3923 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003924 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003925
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003926 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003927
3928 return 0;
3929}
3930
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003931static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01003932{
Daniel Vetter20afbda2012-12-11 14:05:07 +01003933 u32 hotplug_en;
3934
Chris Wilson67520412017-03-02 13:28:01 +00003935 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003936
Ville Syrjälä778eb332015-01-09 14:21:13 +02003937 /* Note HDMI and DP share hotplug bits */
3938 /* enable bits are the same for all generations */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003939 hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02003940 /* Programming the CRT detection parameters tends
3941 to generate a spurious hotplug event about three
3942 seconds later. So just do it once.
3943 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003944 if (IS_G4X(dev_priv))
Ville Syrjälä778eb332015-01-09 14:21:13 +02003945 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02003946 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003947
Ville Syrjälä778eb332015-01-09 14:21:13 +02003948 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02003949 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03003950 HOTPLUG_INT_EN_MASK |
3951 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
3952 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
3953 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003954}
3955
Daniel Vetterff1f5252012-10-02 15:10:55 +02003956static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003957{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003958 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003959 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003960 irqreturn_t ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003961
Imre Deak2dd2a882015-02-24 11:14:30 +02003962 if (!intel_irqs_enabled(dev_priv))
3963 return IRQ_NONE;
3964
Imre Deak1f814da2015-12-16 02:52:19 +02003965 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3966 disable_rpm_wakeref_asserts(dev_priv);
3967
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003968 do {
Ville Syrjäläeb643432017-08-18 21:36:59 +03003969 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003970 u32 hotplug_status = 0;
3971 u32 iir;
Chris Wilson2c8ba292012-04-24 22:59:46 +01003972
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003973 iir = I915_READ(IIR);
3974 if (iir == 0)
3975 break;
3976
3977 ret = IRQ_HANDLED;
3978
3979 if (iir & I915_DISPLAY_PORT_INTERRUPT)
3980 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003981
Ville Syrjäläeb643432017-08-18 21:36:59 +03003982 /* Call regardless, as some status bits might not be
3983 * signalled in iir */
3984 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003985
Daniel Vetterfd3a4022017-07-20 19:57:51 +02003986 I915_WRITE(IIR, iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003987
Chris Wilsona266c7d2012-04-24 22:59:44 +01003988 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303989 notify_ring(dev_priv->engine[RCS]);
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003990
Chris Wilsona266c7d2012-04-24 22:59:44 +01003991 if (iir & I915_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303992 notify_ring(dev_priv->engine[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003993
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003994 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3995 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003996
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003997 if (hotplug_status)
3998 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
3999
4000 i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4001 } while (0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004002
Imre Deak1f814da2015-12-16 02:52:19 +02004003 enable_rpm_wakeref_asserts(dev_priv);
4004
Chris Wilsona266c7d2012-04-24 22:59:44 +01004005 return ret;
4006}
4007
Daniel Vetterfca52a52014-09-30 10:56:45 +02004008/**
4009 * intel_irq_init - initializes irq support
4010 * @dev_priv: i915 device instance
4011 *
4012 * This function initializes all the irq support including work items, timers
4013 * and all the vtables. It does not setup the interrupt itself though.
4014 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004015void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004016{
Chris Wilson91c8a322016-07-05 10:40:23 +01004017 struct drm_device *dev = &dev_priv->drm;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004018 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Joonas Lahtinencefcff82017-04-28 10:58:39 +03004019 int i;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004020
Jani Nikula77913b32015-06-18 13:06:16 +03004021 intel_hpd_init_work(dev_priv);
4022
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004023 INIT_WORK(&rps->work, gen6_pm_rps_work);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03004024
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004025 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03004026 for (i = 0; i < MAX_L3_SLICES; ++i)
4027 dev_priv->l3_parity.remap_info[i] = NULL;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004028
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00004029 if (HAS_GUC_SCHED(dev_priv))
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05304030 dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
4031
Deepak Sa6706b42014-03-15 20:23:22 +05304032 /* Let's track the enabled rps events */
Wayne Boyer666a4532015-12-09 12:29:35 -08004033 if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004034 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00004035 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004036 else
4037 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304038
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004039 rps->pm_intrmsk_mbz = 0;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304040
4041 /*
Mika Kuoppalaacf2dc22017-04-13 14:15:27 +03004042 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304043 * if GEN6_PM_UP_EI_EXPIRED is masked.
4044 *
4045 * TODO: verify if this can be reproduced on VLV,CHV.
4046 */
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07004047 if (INTEL_GEN(dev_priv) <= 7)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004048 rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304049
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07004050 if (INTEL_GEN(dev_priv) >= 8)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004051 rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304052
Daniel Vetterb9632912014-09-30 10:56:44 +02004053 if (IS_GEN2(dev_priv)) {
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004054 /* Gen2 doesn't have a hardware frame counter */
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004055 dev->max_vblank_count = 0;
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07004056 } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004057 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004058 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004059 } else {
4060 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4061 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004062 }
4063
Ville Syrjälä21da2702014-08-06 14:49:55 +03004064 /*
4065 * Opt out of the vblank disable timer on everything except gen2.
4066 * Gen2 doesn't have a hardware frame counter and so depends on
4067 * vblank interrupts to produce sane vblank seuquence numbers.
4068 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004069 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004070 dev->vblank_disable_immediate = true;
4071
Chris Wilson262fd482017-02-15 13:15:47 +00004072 /* Most platforms treat the display irq block as an always-on
4073 * power domain. vlv/chv can disable it at runtime and need
4074 * special care to avoid writing any of the display block registers
4075 * outside of the power domain. We defer setting up the display irqs
4076 * in this case to the runtime pm.
4077 */
4078 dev_priv->display_irqs_enabled = true;
4079 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4080 dev_priv->display_irqs_enabled = false;
4081
Lyude317eaa92017-02-03 21:18:25 -05004082 dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4083
Daniel Vetter1bf6ad62017-05-09 16:03:28 +02004084 dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004085 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004086
Daniel Vetterb9632912014-09-30 10:56:44 +02004087 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004088 dev->driver->irq_handler = cherryview_irq_handler;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004089 dev->driver->irq_preinstall = cherryview_irq_reset;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004090 dev->driver->irq_postinstall = cherryview_irq_postinstall;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004091 dev->driver->irq_uninstall = cherryview_irq_reset;
Chris Wilson86e83e32016-10-07 20:49:52 +01004092 dev->driver->enable_vblank = i965_enable_vblank;
4093 dev->driver->disable_vblank = i965_disable_vblank;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004094 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004095 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004096 dev->driver->irq_handler = valleyview_irq_handler;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004097 dev->driver->irq_preinstall = valleyview_irq_reset;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004098 dev->driver->irq_postinstall = valleyview_irq_postinstall;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004099 dev->driver->irq_uninstall = valleyview_irq_reset;
Chris Wilson86e83e32016-10-07 20:49:52 +01004100 dev->driver->enable_vblank = i965_enable_vblank;
4101 dev->driver->disable_vblank = i965_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004102 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07004103 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004104 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004105 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004106 dev->driver->irq_postinstall = gen8_irq_postinstall;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004107 dev->driver->irq_uninstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004108 dev->driver->enable_vblank = gen8_enable_vblank;
4109 dev->driver->disable_vblank = gen8_disable_vblank;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004110 if (IS_GEN9_LP(dev_priv))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004111 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07004112 else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
4113 HAS_PCH_CNP(dev_priv))
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004114 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4115 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004116 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004117 } else if (HAS_PCH_SPLIT(dev_priv)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004118 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004119 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004120 dev->driver->irq_postinstall = ironlake_irq_postinstall;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004121 dev->driver->irq_uninstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004122 dev->driver->enable_vblank = ironlake_enable_vblank;
4123 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004124 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004125 } else {
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004126 if (IS_GEN2(dev_priv)) {
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004127 dev->driver->irq_preinstall = i8xx_irq_reset;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004128 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4129 dev->driver->irq_handler = i8xx_irq_handler;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004130 dev->driver->irq_uninstall = i8xx_irq_reset;
Chris Wilson86e83e32016-10-07 20:49:52 +01004131 dev->driver->enable_vblank = i8xx_enable_vblank;
4132 dev->driver->disable_vblank = i8xx_disable_vblank;
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004133 } else if (IS_GEN3(dev_priv)) {
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004134 dev->driver->irq_preinstall = i915_irq_reset;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004135 dev->driver->irq_postinstall = i915_irq_postinstall;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004136 dev->driver->irq_uninstall = i915_irq_reset;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004137 dev->driver->irq_handler = i915_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004138 dev->driver->enable_vblank = i8xx_enable_vblank;
4139 dev->driver->disable_vblank = i8xx_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004140 } else {
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004141 dev->driver->irq_preinstall = i965_irq_reset;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004142 dev->driver->irq_postinstall = i965_irq_postinstall;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004143 dev->driver->irq_uninstall = i965_irq_reset;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004144 dev->driver->irq_handler = i965_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004145 dev->driver->enable_vblank = i965_enable_vblank;
4146 dev->driver->disable_vblank = i965_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004147 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004148 if (I915_HAS_HOTPLUG(dev_priv))
4149 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004150 }
4151}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004152
Daniel Vetterfca52a52014-09-30 10:56:45 +02004153/**
Joonas Lahtinencefcff82017-04-28 10:58:39 +03004154 * intel_irq_fini - deinitializes IRQ support
4155 * @i915: i915 device instance
4156 *
4157 * This function deinitializes all the IRQ support.
4158 */
4159void intel_irq_fini(struct drm_i915_private *i915)
4160{
4161 int i;
4162
4163 for (i = 0; i < MAX_L3_SLICES; ++i)
4164 kfree(i915->l3_parity.remap_info[i]);
4165}
4166
4167/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004168 * intel_irq_install - enables the hardware interrupt
4169 * @dev_priv: i915 device instance
4170 *
4171 * This function enables the hardware interrupt handling, but leaves the hotplug
4172 * handling still disabled. It is called after intel_irq_init().
4173 *
4174 * In the driver load and resume code we need working interrupts in a few places
4175 * but don't want to deal with the hassle of concurrent probe and hotplug
4176 * workers. Hence the split into this two-stage approach.
4177 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004178int intel_irq_install(struct drm_i915_private *dev_priv)
4179{
4180 /*
4181 * We enable some interrupt sources in our postinstall hooks, so mark
4182 * interrupts as enabled _before_ actually enabling them to avoid
4183 * special cases in our ordering checks.
4184 */
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01004185 dev_priv->runtime_pm.irqs_enabled = true;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004186
Chris Wilson91c8a322016-07-05 10:40:23 +01004187 return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004188}
4189
Daniel Vetterfca52a52014-09-30 10:56:45 +02004190/**
4191 * intel_irq_uninstall - finilizes all irq handling
4192 * @dev_priv: i915 device instance
4193 *
4194 * This stops interrupt and hotplug handling and unregisters and frees all
4195 * resources acquired in the init functions.
4196 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004197void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4198{
Chris Wilson91c8a322016-07-05 10:40:23 +01004199 drm_irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004200 intel_hpd_cancel_work(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01004201 dev_priv->runtime_pm.irqs_enabled = false;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004202}
4203
Daniel Vetterfca52a52014-09-30 10:56:45 +02004204/**
4205 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4206 * @dev_priv: i915 device instance
4207 *
4208 * This function is used to disable interrupts at runtime, both in the runtime
4209 * pm and the system suspend/resume code.
4210 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004211void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004212{
Chris Wilson91c8a322016-07-05 10:40:23 +01004213 dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01004214 dev_priv->runtime_pm.irqs_enabled = false;
Chris Wilson91c8a322016-07-05 10:40:23 +01004215 synchronize_irq(dev_priv->drm.irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004216}
4217
Daniel Vetterfca52a52014-09-30 10:56:45 +02004218/**
4219 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4220 * @dev_priv: i915 device instance
4221 *
4222 * This function is used to enable interrupts at runtime, both in the runtime
4223 * pm and the system suspend/resume code.
4224 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004225void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004226{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01004227 dev_priv->runtime_pm.irqs_enabled = true;
Chris Wilson91c8a322016-07-05 10:40:23 +01004228 dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
4229 dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004230}