blob: daf8ea719f6f59a06cc41637edabccb3d1a684d3 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Ville Syrjälä3488d4e2017-08-18 21:36:52 +0300129#define GEN3_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Ville Syrjäläe9e98482017-08-18 21:36:54 +0300139#define GEN2_IRQ_RESET(type) do { \
140 I915_WRITE16(type##IMR, 0xffff); \
141 POSTING_READ16(type##IMR); \
142 I915_WRITE16(type##IER, 0); \
143 I915_WRITE16(type##IIR, 0xffff); \
144 POSTING_READ16(type##IIR); \
145 I915_WRITE16(type##IIR, 0xffff); \
146 POSTING_READ16(type##IIR); \
147} while (0)
148
Paulo Zanoni337ba012014-04-01 15:37:16 -0300149/*
150 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
151 */
Ville Syrjälä3488d4e2017-08-18 21:36:52 +0300152static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200153 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300154{
155 u32 val = I915_READ(reg);
156
157 if (val == 0)
158 return;
159
160 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200161 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300162 I915_WRITE(reg, 0xffffffff);
163 POSTING_READ(reg);
164 I915_WRITE(reg, 0xffffffff);
165 POSTING_READ(reg);
166}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300167
Ville Syrjäläe9e98482017-08-18 21:36:54 +0300168static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv,
169 i915_reg_t reg)
170{
171 u16 val = I915_READ16(reg);
172
173 if (val == 0)
174 return;
175
176 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
177 i915_mmio_reg_offset(reg), val);
178 I915_WRITE16(reg, 0xffff);
179 POSTING_READ16(reg);
180 I915_WRITE16(reg, 0xffff);
181 POSTING_READ16(reg);
182}
183
Paulo Zanoni35079892014-04-01 15:37:15 -0300184#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjälä3488d4e2017-08-18 21:36:52 +0300185 gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300186 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200187 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
188 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300189} while (0)
190
Ville Syrjälä3488d4e2017-08-18 21:36:52 +0300191#define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \
192 gen3_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300193 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200194 I915_WRITE(type##IMR, (imr_val)); \
195 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300196} while (0)
197
Ville Syrjäläe9e98482017-08-18 21:36:54 +0300198#define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \
199 gen2_assert_iir_is_zero(dev_priv, type##IIR); \
200 I915_WRITE16(type##IER, (ier_val)); \
201 I915_WRITE16(type##IMR, (imr_val)); \
202 POSTING_READ16(type##IMR); \
203} while (0)
204
Imre Deakc9a9a262014-11-05 20:48:37 +0200205static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530206static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Imre Deakc9a9a262014-11-05 20:48:37 +0200207
Egbert Eich0706f172015-09-23 16:15:27 +0200208/* For display hotplug interrupt */
209static inline void
210i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
211 uint32_t mask,
212 uint32_t bits)
213{
214 uint32_t val;
215
Chris Wilson67520412017-03-02 13:28:01 +0000216 lockdep_assert_held(&dev_priv->irq_lock);
Egbert Eich0706f172015-09-23 16:15:27 +0200217 WARN_ON(bits & ~mask);
218
219 val = I915_READ(PORT_HOTPLUG_EN);
220 val &= ~mask;
221 val |= bits;
222 I915_WRITE(PORT_HOTPLUG_EN, val);
223}
224
225/**
226 * i915_hotplug_interrupt_update - update hotplug interrupt enable
227 * @dev_priv: driver private
228 * @mask: bits to update
229 * @bits: bits to enable
230 * NOTE: the HPD enable bits are modified both inside and outside
231 * of an interrupt context. To avoid that read-modify-write cycles
232 * interfer, these bits are protected by a spinlock. Since this
233 * function is usually not called from a context where the lock is
234 * held already, this function acquires the lock itself. A non-locking
235 * version is also available.
236 */
237void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
238 uint32_t mask,
239 uint32_t bits)
240{
241 spin_lock_irq(&dev_priv->irq_lock);
242 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
243 spin_unlock_irq(&dev_priv->irq_lock);
244}
245
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300246/**
247 * ilk_update_display_irq - update DEIMR
248 * @dev_priv: driver private
249 * @interrupt_mask: mask of interrupt bits to update
250 * @enabled_irq_mask: mask of interrupt bits to enable
251 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200252void ilk_update_display_irq(struct drm_i915_private *dev_priv,
253 uint32_t interrupt_mask,
254 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800255{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300256 uint32_t new_val;
257
Chris Wilson67520412017-03-02 13:28:01 +0000258 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200259
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300260 WARN_ON(enabled_irq_mask & ~interrupt_mask);
261
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700262 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300263 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300264
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300265 new_val = dev_priv->irq_mask;
266 new_val &= ~interrupt_mask;
267 new_val |= (~enabled_irq_mask & interrupt_mask);
268
269 if (new_val != dev_priv->irq_mask) {
270 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000271 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000272 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800273 }
274}
275
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300276/**
277 * ilk_update_gt_irq - update GTIMR
278 * @dev_priv: driver private
279 * @interrupt_mask: mask of interrupt bits to update
280 * @enabled_irq_mask: mask of interrupt bits to enable
281 */
282static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
283 uint32_t interrupt_mask,
284 uint32_t enabled_irq_mask)
285{
Chris Wilson67520412017-03-02 13:28:01 +0000286 lockdep_assert_held(&dev_priv->irq_lock);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300287
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100288 WARN_ON(enabled_irq_mask & ~interrupt_mask);
289
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700290 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300291 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300292
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300293 dev_priv->gt_irq_mask &= ~interrupt_mask;
294 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
295 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300296}
297
Daniel Vetter480c8032014-07-16 09:49:40 +0200298void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300299{
300 ilk_update_gt_irq(dev_priv, mask, mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +0100301 POSTING_READ_FW(GTIMR);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300302}
303
Daniel Vetter480c8032014-07-16 09:49:40 +0200304void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300305{
306 ilk_update_gt_irq(dev_priv, mask, 0);
307}
308
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200309static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200310{
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -0700311 return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
Imre Deakb900b942014-11-05 20:48:48 +0200312}
313
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200314static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200315{
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -0700316 return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
Imre Deaka72fbc32014-11-05 20:48:31 +0200317}
318
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200319static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200320{
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -0700321 return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
Imre Deakb900b942014-11-05 20:48:48 +0200322}
323
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300324/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200325 * snb_update_pm_irq - update GEN6_PMIMR
326 * @dev_priv: driver private
327 * @interrupt_mask: mask of interrupt bits to update
328 * @enabled_irq_mask: mask of interrupt bits to enable
329 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300330static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
331 uint32_t interrupt_mask,
332 uint32_t enabled_irq_mask)
333{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300334 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300335
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100336 WARN_ON(enabled_irq_mask & ~interrupt_mask);
337
Chris Wilson67520412017-03-02 13:28:01 +0000338 lockdep_assert_held(&dev_priv->irq_lock);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300339
Akash Goelf4e9af42016-10-12 21:54:30 +0530340 new_val = dev_priv->pm_imr;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300341 new_val &= ~interrupt_mask;
342 new_val |= (~enabled_irq_mask & interrupt_mask);
343
Akash Goelf4e9af42016-10-12 21:54:30 +0530344 if (new_val != dev_priv->pm_imr) {
345 dev_priv->pm_imr = new_val;
346 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
Imre Deaka72fbc32014-11-05 20:48:31 +0200347 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300348 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300349}
350
Akash Goelf4e9af42016-10-12 21:54:30 +0530351void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300352{
Imre Deak9939fba2014-11-20 23:01:47 +0200353 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
354 return;
355
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300356 snb_update_pm_irq(dev_priv, mask, mask);
357}
358
Akash Goelf4e9af42016-10-12 21:54:30 +0530359static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Imre Deak9939fba2014-11-20 23:01:47 +0200360{
361 snb_update_pm_irq(dev_priv, mask, 0);
362}
363
Akash Goelf4e9af42016-10-12 21:54:30 +0530364void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300365{
Imre Deak9939fba2014-11-20 23:01:47 +0200366 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
367 return;
368
Akash Goelf4e9af42016-10-12 21:54:30 +0530369 __gen6_mask_pm_irq(dev_priv, mask);
370}
371
Oscar Mateo3814fd72017-08-23 16:58:24 -0700372static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
Akash Goelf4e9af42016-10-12 21:54:30 +0530373{
374 i915_reg_t reg = gen6_pm_iir(dev_priv);
375
Chris Wilson67520412017-03-02 13:28:01 +0000376 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530377
378 I915_WRITE(reg, reset_mask);
379 I915_WRITE(reg, reset_mask);
380 POSTING_READ(reg);
381}
382
Oscar Mateo3814fd72017-08-23 16:58:24 -0700383static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
Akash Goelf4e9af42016-10-12 21:54:30 +0530384{
Chris Wilson67520412017-03-02 13:28:01 +0000385 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530386
387 dev_priv->pm_ier |= enable_mask;
388 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
389 gen6_unmask_pm_irq(dev_priv, enable_mask);
390 /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
391}
392
Oscar Mateo3814fd72017-08-23 16:58:24 -0700393static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
Akash Goelf4e9af42016-10-12 21:54:30 +0530394{
Chris Wilson67520412017-03-02 13:28:01 +0000395 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530396
397 dev_priv->pm_ier &= ~disable_mask;
398 __gen6_mask_pm_irq(dev_priv, disable_mask);
399 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
400 /* though a barrier is missing here, but don't really need a one */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300401}
402
Chris Wilsondc979972016-05-10 14:10:04 +0100403void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deak3cc134e2014-11-19 15:30:03 +0200404{
Imre Deak3cc134e2014-11-19 15:30:03 +0200405 spin_lock_irq(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530406 gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
Imre Deak096fad92015-03-23 19:11:35 +0200407 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200408 spin_unlock_irq(&dev_priv->irq_lock);
409}
410
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100411void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200412{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100413 if (READ_ONCE(dev_priv->rps.interrupts_enabled))
414 return;
415
Imre Deakb900b942014-11-05 20:48:48 +0200416 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100417 WARN_ON_ONCE(dev_priv->rps.pm_iir);
418 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200419 dev_priv->rps.interrupts_enabled = true;
Imre Deakb900b942014-11-05 20:48:48 +0200420 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200421
Imre Deakb900b942014-11-05 20:48:48 +0200422 spin_unlock_irq(&dev_priv->irq_lock);
423}
424
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100425void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200426{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100427 if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
428 return;
429
Imre Deakd4d70aa2014-11-19 15:30:04 +0200430 spin_lock_irq(&dev_priv->irq_lock);
431 dev_priv->rps.interrupts_enabled = false;
Imre Deak9939fba2014-11-20 23:01:47 +0200432
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100433 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
Imre Deak9939fba2014-11-20 23:01:47 +0200434
Akash Goelf4e9af42016-10-12 21:54:30 +0530435 gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200436
437 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson91c8a322016-07-05 10:40:23 +0100438 synchronize_irq(dev_priv->drm.irq);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100439
440 /* Now that we will not be generating any more work, flush any
Oscar Mateo3814fd72017-08-23 16:58:24 -0700441 * outstanding tasks. As we are called on the RPS idle path,
Chris Wilsonc33d2472016-07-04 08:08:36 +0100442 * we will reset the GPU to minimum frequencies, so the current
443 * state of the worker can be discarded.
444 */
445 cancel_work_sync(&dev_priv->rps.work);
446 gen6_reset_rps_interrupts(dev_priv);
Imre Deakb900b942014-11-05 20:48:48 +0200447}
448
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530449void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
450{
451 spin_lock_irq(&dev_priv->irq_lock);
452 gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
453 spin_unlock_irq(&dev_priv->irq_lock);
454}
455
456void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
457{
458 spin_lock_irq(&dev_priv->irq_lock);
459 if (!dev_priv->guc.interrupts_enabled) {
460 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
461 dev_priv->pm_guc_events);
462 dev_priv->guc.interrupts_enabled = true;
463 gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
464 }
465 spin_unlock_irq(&dev_priv->irq_lock);
466}
467
468void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
469{
470 spin_lock_irq(&dev_priv->irq_lock);
471 dev_priv->guc.interrupts_enabled = false;
472
473 gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
474
475 spin_unlock_irq(&dev_priv->irq_lock);
476 synchronize_irq(dev_priv->drm.irq);
477
478 gen9_reset_guc_interrupts(dev_priv);
479}
480
Ben Widawsky09610212014-05-15 20:58:08 +0300481/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200482 * bdw_update_port_irq - update DE port interrupt
483 * @dev_priv: driver private
484 * @interrupt_mask: mask of interrupt bits to update
485 * @enabled_irq_mask: mask of interrupt bits to enable
486 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300487static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
488 uint32_t interrupt_mask,
489 uint32_t enabled_irq_mask)
490{
491 uint32_t new_val;
492 uint32_t old_val;
493
Chris Wilson67520412017-03-02 13:28:01 +0000494 lockdep_assert_held(&dev_priv->irq_lock);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300495
496 WARN_ON(enabled_irq_mask & ~interrupt_mask);
497
498 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
499 return;
500
501 old_val = I915_READ(GEN8_DE_PORT_IMR);
502
503 new_val = old_val;
504 new_val &= ~interrupt_mask;
505 new_val |= (~enabled_irq_mask & interrupt_mask);
506
507 if (new_val != old_val) {
508 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
509 POSTING_READ(GEN8_DE_PORT_IMR);
510 }
511}
512
513/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200514 * bdw_update_pipe_irq - update DE pipe interrupt
515 * @dev_priv: driver private
516 * @pipe: pipe whose interrupt to update
517 * @interrupt_mask: mask of interrupt bits to update
518 * @enabled_irq_mask: mask of interrupt bits to enable
519 */
520void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
521 enum pipe pipe,
522 uint32_t interrupt_mask,
523 uint32_t enabled_irq_mask)
524{
525 uint32_t new_val;
526
Chris Wilson67520412017-03-02 13:28:01 +0000527 lockdep_assert_held(&dev_priv->irq_lock);
Ville Syrjälä013d3752015-11-23 18:06:17 +0200528
529 WARN_ON(enabled_irq_mask & ~interrupt_mask);
530
531 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
532 return;
533
534 new_val = dev_priv->de_irq_mask[pipe];
535 new_val &= ~interrupt_mask;
536 new_val |= (~enabled_irq_mask & interrupt_mask);
537
538 if (new_val != dev_priv->de_irq_mask[pipe]) {
539 dev_priv->de_irq_mask[pipe] = new_val;
540 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
541 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
542 }
543}
544
545/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200546 * ibx_display_interrupt_update - update SDEIMR
547 * @dev_priv: driver private
548 * @interrupt_mask: mask of interrupt bits to update
549 * @enabled_irq_mask: mask of interrupt bits to enable
550 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200551void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
552 uint32_t interrupt_mask,
553 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200554{
555 uint32_t sdeimr = I915_READ(SDEIMR);
556 sdeimr &= ~interrupt_mask;
557 sdeimr |= (~enabled_irq_mask & interrupt_mask);
558
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100559 WARN_ON(enabled_irq_mask & ~interrupt_mask);
560
Chris Wilson67520412017-03-02 13:28:01 +0000561 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterfee884e2013-07-04 23:35:21 +0200562
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700563 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300564 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300565
Daniel Vetterfee884e2013-07-04 23:35:21 +0200566 I915_WRITE(SDEIMR, sdeimr);
567 POSTING_READ(SDEIMR);
568}
Paulo Zanoni86642812013-04-12 17:57:57 -0300569
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100570static void
Imre Deak755e9012014-02-10 18:42:47 +0200571__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
572 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800573{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200574 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200575 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800576
Chris Wilson67520412017-03-02 13:28:01 +0000577 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200578 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200579
Ville Syrjälä04feced2014-04-03 13:28:33 +0300580 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
581 status_mask & ~PIPESTAT_INT_STATUS_MASK,
582 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
583 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200584 return;
585
586 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200587 return;
588
Imre Deak91d181d2014-02-10 18:42:49 +0200589 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
590
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200591 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200592 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200593 I915_WRITE(reg, pipestat);
594 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800595}
596
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100597static void
Imre Deak755e9012014-02-10 18:42:47 +0200598__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
599 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800600{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200601 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200602 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800603
Chris Wilson67520412017-03-02 13:28:01 +0000604 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200605 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200606
Ville Syrjälä04feced2014-04-03 13:28:33 +0300607 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
608 status_mask & ~PIPESTAT_INT_STATUS_MASK,
609 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
610 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200611 return;
612
Imre Deak755e9012014-02-10 18:42:47 +0200613 if ((pipestat & enable_mask) == 0)
614 return;
615
Imre Deak91d181d2014-02-10 18:42:49 +0200616 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
617
Imre Deak755e9012014-02-10 18:42:47 +0200618 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200619 I915_WRITE(reg, pipestat);
620 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800621}
622
Imre Deak10c59c52014-02-10 18:42:48 +0200623static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
624{
625 u32 enable_mask = status_mask << 16;
626
627 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300628 * On pipe A we don't support the PSR interrupt yet,
629 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200630 */
631 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
632 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300633 /*
634 * On pipe B and C we don't support the PSR interrupt yet, on pipe
635 * A the same bit is for perf counters which we don't use either.
636 */
637 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
638 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200639
640 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
641 SPRITE0_FLIP_DONE_INT_EN_VLV |
642 SPRITE1_FLIP_DONE_INT_EN_VLV);
643 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
644 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
645 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
646 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
647
648 return enable_mask;
649}
650
Imre Deak755e9012014-02-10 18:42:47 +0200651void
652i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
653 u32 status_mask)
654{
655 u32 enable_mask;
656
Wayne Boyer666a4532015-12-09 12:29:35 -0800657 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100658 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200659 status_mask);
660 else
661 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200662 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
663}
664
665void
666i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
667 u32 status_mask)
668{
669 u32 enable_mask;
670
Wayne Boyer666a4532015-12-09 12:29:35 -0800671 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100672 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200673 status_mask);
674 else
675 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200676 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
677}
678
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000679/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300680 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100681 * @dev_priv: i915 device private
Zhao Yakui01c66882009-10-28 05:10:00 +0000682 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100683static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
Zhao Yakui01c66882009-10-28 05:10:00 +0000684{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100685 if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300686 return;
687
Daniel Vetter13321782014-09-15 14:55:29 +0200688 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000689
Imre Deak755e9012014-02-10 18:42:47 +0200690 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100691 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200692 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200693 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000694
Daniel Vetter13321782014-09-15 14:55:29 +0200695 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000696}
697
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300698/*
699 * This timing diagram depicts the video signal in and
700 * around the vertical blanking period.
701 *
702 * Assumptions about the fictitious mode used in this example:
703 * vblank_start >= 3
704 * vsync_start = vblank_start + 1
705 * vsync_end = vblank_start + 2
706 * vtotal = vblank_start + 3
707 *
708 * start of vblank:
709 * latch double buffered registers
710 * increment frame counter (ctg+)
711 * generate start of vblank interrupt (gen4+)
712 * |
713 * | frame start:
714 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
715 * | may be shifted forward 1-3 extra lines via PIPECONF
716 * | |
717 * | | start of vsync:
718 * | | generate vsync interrupt
719 * | | |
720 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
721 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
722 * ----va---> <-----------------vb--------------------> <--------va-------------
723 * | | <----vs-----> |
724 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
725 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
726 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
727 * | | |
728 * last visible pixel first visible pixel
729 * | increment frame counter (gen3/4)
730 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
731 *
732 * x = horizontal active
733 * _ = horizontal blanking
734 * hs = horizontal sync
735 * va = vertical active
736 * vb = vertical blanking
737 * vs = vertical sync
738 * vbs = vblank_start (number)
739 *
740 * Summary:
741 * - most events happen at the start of horizontal sync
742 * - frame start happens at the start of horizontal blank, 1-4 lines
743 * (depending on PIPECONF settings) after the start of vblank
744 * - gen3/4 pixel and frame counter are synchronized with the start
745 * of horizontal active on the first line of vertical active
746 */
747
Keith Packard42f52ef2008-10-18 19:39:29 -0700748/* Called from drm generic code, passed a 'crtc', which
749 * we use as a pipe index
750 */
Thierry Reding88e72712015-09-24 18:35:31 +0200751static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700752{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100753 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200754 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300755 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetter5caa0fe2017-05-09 16:03:29 +0200756 const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode;
Ville Syrjälä694e4092017-03-09 17:44:30 +0200757 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700758
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100759 htotal = mode->crtc_htotal;
760 hsync_start = mode->crtc_hsync_start;
761 vbl_start = mode->crtc_vblank_start;
762 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
763 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300764
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300765 /* Convert to pixel count */
766 vbl_start *= htotal;
767
768 /* Start of vblank event occurs at start of hsync */
769 vbl_start -= htotal - hsync_start;
770
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800771 high_frame = PIPEFRAME(pipe);
772 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100773
Ville Syrjälä694e4092017-03-09 17:44:30 +0200774 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
775
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700776 /*
777 * High & low register fields aren't synchronized, so make sure
778 * we get a low value that's stable across two reads of the high
779 * register.
780 */
781 do {
Ville Syrjälä694e4092017-03-09 17:44:30 +0200782 high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
783 low = I915_READ_FW(low_frame);
784 high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700785 } while (high1 != high2);
786
Ville Syrjälä694e4092017-03-09 17:44:30 +0200787 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
788
Chris Wilson5eddb702010-09-11 13:48:45 +0100789 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300790 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100791 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300792
793 /*
794 * The frame counter increments at beginning of active.
795 * Cook up a vblank counter by also checking the pixel
796 * counter against vblank start.
797 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200798 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700799}
800
Dave Airlie974e59b2015-10-30 09:45:33 +1000801static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800802{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100803 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800804
Ville Syrjälä649636e2015-09-22 19:50:01 +0300805 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800806}
807
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300808/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300809static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
810{
811 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100812 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5caa0fe2017-05-09 16:03:29 +0200813 const struct drm_display_mode *mode;
814 struct drm_vblank_crtc *vblank;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300815 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300816 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300817
Ville Syrjälä72259532017-03-02 19:15:05 +0200818 if (!crtc->active)
819 return -1;
820
Daniel Vetter5caa0fe2017-05-09 16:03:29 +0200821 vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
822 mode = &vblank->hwmode;
823
Ville Syrjälä80715b22014-05-15 20:23:23 +0300824 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300825 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
826 vtotal /= 2;
827
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100828 if (IS_GEN2(dev_priv))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300829 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300830 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300831 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300832
833 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700834 * On HSW, the DSL reg (0x70000) appears to return 0 if we
835 * read it just before the start of vblank. So try it again
836 * so we don't accidentally end up spanning a vblank frame
837 * increment, causing the pipe_update_end() code to squak at us.
838 *
839 * The nature of this problem means we can't simply check the ISR
840 * bit and return the vblank start value; nor can we use the scanline
841 * debug register in the transcoder as it appears to have the same
842 * problem. We may need to extend this to include other platforms,
843 * but so far testing only shows the problem on HSW.
844 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100845 if (HAS_DDI(dev_priv) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700846 int i, temp;
847
848 for (i = 0; i < 100; i++) {
849 udelay(1);
Ville Syrjälä707bdd32017-03-09 17:44:31 +0200850 temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Jesse Barnes41b578f2015-09-22 12:15:54 -0700851 if (temp != position) {
852 position = temp;
853 break;
854 }
855 }
856 }
857
858 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300859 * See update_scanline_offset() for the details on the
860 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300861 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300862 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300863}
864
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200865static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
866 bool in_vblank_irq, int *vpos, int *hpos,
867 ktime_t *stime, ktime_t *etime,
868 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100869{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100870 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä98187832016-10-31 22:37:10 +0200871 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
872 pipe);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300873 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300874 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100875 bool in_vbl = true;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100876 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100877
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200878 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100879 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800880 "pipe %c\n", pipe_name(pipe));
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200881 return false;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100882 }
883
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300884 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300885 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300886 vtotal = mode->crtc_vtotal;
887 vbl_start = mode->crtc_vblank_start;
888 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100889
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200890 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
891 vbl_start = DIV_ROUND_UP(vbl_start, 2);
892 vbl_end /= 2;
893 vtotal /= 2;
894 }
895
Mario Kleinerad3543e2013-10-30 05:13:08 +0100896 /*
897 * Lock uncore.lock, as we will do multiple timing critical raw
898 * register reads, potentially with preemption disabled, so the
899 * following code must not block on uncore.lock.
900 */
901 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300902
Mario Kleinerad3543e2013-10-30 05:13:08 +0100903 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
904
905 /* Get optional system timestamp before query. */
906 if (stime)
907 *stime = ktime_get();
908
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100909 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100910 /* No obvious pixelcount register. Only query vertical
911 * scanout position from Display scan line register.
912 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300913 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100914 } else {
915 /* Have access to pixelcount since start of frame.
916 * We can split this into vertical and horizontal
917 * scanout position.
918 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300919 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100920
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300921 /* convert to pixel counts */
922 vbl_start *= htotal;
923 vbl_end *= htotal;
924 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300925
926 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300927 * In interlaced modes, the pixel counter counts all pixels,
928 * so one field will have htotal more pixels. In order to avoid
929 * the reported position from jumping backwards when the pixel
930 * counter is beyond the length of the shorter field, just
931 * clamp the position the length of the shorter field. This
932 * matches how the scanline counter based position works since
933 * the scanline counter doesn't count the two half lines.
934 */
935 if (position >= vtotal)
936 position = vtotal - 1;
937
938 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300939 * Start of vblank interrupt is triggered at start of hsync,
940 * just prior to the first active line of vblank. However we
941 * consider lines to start at the leading edge of horizontal
942 * active. So, should we get here before we've crossed into
943 * the horizontal active of the first line in vblank, we would
944 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
945 * always add htotal-hsync_start to the current pixel position.
946 */
947 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300948 }
949
Mario Kleinerad3543e2013-10-30 05:13:08 +0100950 /* Get optional system timestamp after query. */
951 if (etime)
952 *etime = ktime_get();
953
954 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
955
956 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
957
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300958 in_vbl = position >= vbl_start && position < vbl_end;
959
960 /*
961 * While in vblank, position will be negative
962 * counting up towards 0 at vbl_end. And outside
963 * vblank, position will be positive counting
964 * up since vbl_end.
965 */
966 if (position >= vbl_start)
967 position -= vbl_end;
968 else
969 position += vtotal - vbl_end;
970
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100971 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300972 *vpos = position;
973 *hpos = 0;
974 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100975 *vpos = position / htotal;
976 *hpos = position - (*vpos * htotal);
977 }
978
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200979 return true;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100980}
981
Ville Syrjäläa225f072014-04-29 13:35:45 +0300982int intel_get_crtc_scanline(struct intel_crtc *crtc)
983{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100984 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläa225f072014-04-29 13:35:45 +0300985 unsigned long irqflags;
986 int position;
987
988 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
989 position = __intel_get_crtc_scanline(crtc);
990 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
991
992 return position;
993}
994
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100995static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800996{
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000997 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200998 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200999
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001000 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001001
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001002 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1003
Daniel Vetter20e4d402012-08-08 23:35:39 +02001004 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001005
Jesse Barnes7648fa92010-05-20 14:28:11 -07001006 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001007 busy_up = I915_READ(RCPREVBSYTUPAVG);
1008 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001009 max_avg = I915_READ(RCBMAXAVG);
1010 min_avg = I915_READ(RCBMINAVG);
1011
1012 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001013 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001014 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1015 new_delay = dev_priv->ips.cur_delay - 1;
1016 if (new_delay < dev_priv->ips.max_delay)
1017 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001018 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001019 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1020 new_delay = dev_priv->ips.cur_delay + 1;
1021 if (new_delay > dev_priv->ips.min_delay)
1022 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001023 }
1024
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001025 if (ironlake_set_drps(dev_priv, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001026 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001027
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001028 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001029
Jesse Barnesf97108d2010-01-29 11:27:07 -08001030 return;
1031}
1032
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001033static void notify_ring(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +01001034{
Chris Wilson56299fb2017-02-27 20:58:48 +00001035 struct drm_i915_gem_request *rq = NULL;
1036 struct intel_wait *wait;
Tvrtko Ursulindffabc82017-02-21 09:13:48 +00001037
Chris Wilson2246bea2017-02-17 15:13:00 +00001038 atomic_inc(&engine->irq_count);
Chris Wilson538b2572017-01-24 15:18:05 +00001039 set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
Chris Wilson56299fb2017-02-27 20:58:48 +00001040
Chris Wilson61d3dc72017-03-03 19:08:24 +00001041 spin_lock(&engine->breadcrumbs.irq_lock);
1042 wait = engine->breadcrumbs.irq_wait;
Chris Wilson56299fb2017-02-27 20:58:48 +00001043 if (wait) {
1044 /* We use a callback from the dma-fence to submit
1045 * requests after waiting on our own requests. To
1046 * ensure minimum delay in queuing the next request to
1047 * hardware, signal the fence now rather than wait for
1048 * the signaler to be woken up. We still wake up the
1049 * waiter in order to handle the irq-seqno coherency
1050 * issues (we may receive the interrupt before the
1051 * seqno is written, see __i915_request_irq_complete())
1052 * and to handle coalescing of multiple seqno updates
1053 * and many waiters.
1054 */
1055 if (i915_seqno_passed(intel_engine_get_seqno(engine),
Chris Wilsondb939912017-03-15 21:07:26 +00001056 wait->seqno) &&
1057 !test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
1058 &wait->request->fence.flags))
Chris Wilson24754d72017-03-03 14:45:57 +00001059 rq = i915_gem_request_get(wait->request);
Chris Wilson56299fb2017-02-27 20:58:48 +00001060
1061 wake_up_process(wait->tsk);
Chris Wilson67b807a82017-02-27 20:58:50 +00001062 } else {
1063 __intel_engine_disarm_breadcrumbs(engine);
Chris Wilson56299fb2017-02-27 20:58:48 +00001064 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00001065 spin_unlock(&engine->breadcrumbs.irq_lock);
Chris Wilson56299fb2017-02-27 20:58:48 +00001066
Chris Wilson24754d72017-03-03 14:45:57 +00001067 if (rq) {
Chris Wilson56299fb2017-02-27 20:58:48 +00001068 dma_fence_signal(&rq->fence);
Chris Wilson24754d72017-03-03 14:45:57 +00001069 i915_gem_request_put(rq);
1070 }
Chris Wilson56299fb2017-02-27 20:58:48 +00001071
1072 trace_intel_engine_notify(engine, wait);
Chris Wilson549f7362010-10-19 11:19:32 +01001073}
1074
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001075static void vlv_c0_read(struct drm_i915_private *dev_priv,
1076 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001077{
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001078 ei->ktime = ktime_get_raw();
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001079 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1080 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001081}
1082
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001083void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1084{
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001085 memset(&dev_priv->rps.ei, 0, sizeof(dev_priv->rps.ei));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001086}
1087
1088static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1089{
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001090 const struct intel_rps_ei *prev = &dev_priv->rps.ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001091 struct intel_rps_ei now;
1092 u32 events = 0;
1093
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001094 if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001095 return 0;
1096
1097 vlv_c0_read(dev_priv, &now);
Deepak S31685c22014-07-03 17:33:01 -04001098
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001099 if (prev->ktime) {
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001100 u64 time, c0;
Chris Wilson569884e2017-03-09 21:12:31 +00001101 u32 render, media;
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001102
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001103 time = ktime_us_delta(now.ktime, prev->ktime);
Chris Wilson8f68d592017-03-13 17:06:17 +00001104
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001105 time *= dev_priv->czclk_freq;
1106
1107 /* Workload can be split between render + media,
1108 * e.g. SwapBuffers being blitted in X after being rendered in
1109 * mesa. To account for this we need to combine both engines
1110 * into our activity counter.
1111 */
Chris Wilson569884e2017-03-09 21:12:31 +00001112 render = now.render_c0 - prev->render_c0;
1113 media = now.media_c0 - prev->media_c0;
1114 c0 = max(render, media);
Mika Kuoppala6b7f6aa2017-03-15 18:12:59 +02001115 c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001116
1117 if (c0 > time * dev_priv->rps.up_threshold)
1118 events = GEN6_PM_RP_UP_THRESHOLD;
1119 else if (c0 < time * dev_priv->rps.down_threshold)
1120 events = GEN6_PM_RP_DOWN_THRESHOLD;
Deepak S31685c22014-07-03 17:33:01 -04001121 }
1122
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001123 dev_priv->rps.ei = now;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001124 return events;
Deepak S31685c22014-07-03 17:33:01 -04001125}
1126
Ben Widawsky4912d042011-04-25 11:25:20 -07001127static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001128{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001129 struct drm_i915_private *dev_priv =
1130 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001131 bool client_boost = false;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001132 int new_delay, adj, min, max;
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001133 u32 pm_iir = 0;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001134
Daniel Vetter59cdb632013-07-04 23:35:28 +02001135 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001136 if (dev_priv->rps.interrupts_enabled) {
1137 pm_iir = fetch_and_zero(&dev_priv->rps.pm_iir);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01001138 client_boost = atomic_read(&dev_priv->rps.num_waiters);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001139 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001140 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001141
Paulo Zanoni60611c12013-08-15 11:50:01 -03001142 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301143 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001144 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001145 goto out;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001146
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001147 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001148
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001149 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1150
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001151 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001152 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001153 min = dev_priv->rps.min_freq_softlimit;
1154 max = dev_priv->rps.max_freq_softlimit;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01001155 if (client_boost)
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001156 max = dev_priv->rps.max_freq;
1157 if (client_boost && new_delay < dev_priv->rps.boost_freq) {
1158 new_delay = dev_priv->rps.boost_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001159 adj = 0;
1160 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001161 if (adj > 0)
1162 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001163 else /* CHV needs even encode values */
1164 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301165
1166 if (new_delay >= dev_priv->rps.max_freq_softlimit)
1167 adj = 0;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01001168 } else if (client_boost) {
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001169 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001170 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001171 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1172 new_delay = dev_priv->rps.efficient_freq;
Chris Wilson17136d52017-02-10 15:03:47 +00001173 else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
Ben Widawskyb39fb292014-03-19 18:31:11 -07001174 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001175 adj = 0;
1176 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1177 if (adj < 0)
1178 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001179 else /* CHV needs even encode values */
1180 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301181
1182 if (new_delay <= dev_priv->rps.min_freq_softlimit)
1183 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001184 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001185 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001186 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001187
Chris Wilsonedcf2842015-04-07 16:20:29 +01001188 dev_priv->rps.last_adj = adj;
1189
Ben Widawsky79249632012-09-07 19:43:42 -07001190 /* sysfs frequency interfaces may have snuck in while servicing the
1191 * interrupt
1192 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001193 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001194 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301195
Chris Wilson9fcee2f2017-01-26 10:19:19 +00001196 if (intel_set_rps(dev_priv, new_delay)) {
1197 DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1198 dev_priv->rps.last_adj = 0;
1199 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001200
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001201 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001202
1203out:
1204 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1205 spin_lock_irq(&dev_priv->irq_lock);
1206 if (dev_priv->rps.interrupts_enabled)
1207 gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
1208 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001209}
1210
Ben Widawskye3689192012-05-25 16:56:22 -07001211
1212/**
1213 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1214 * occurred.
1215 * @work: workqueue struct
1216 *
1217 * Doesn't actually do anything except notify userspace. As a consequence of
1218 * this event, userspace should try to remap the bad rows since statistically
1219 * it is likely the same row is more likely to go bad again.
1220 */
1221static void ivybridge_parity_work(struct work_struct *work)
1222{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001223 struct drm_i915_private *dev_priv =
Joonas Lahtinencefcff82017-04-28 10:58:39 +03001224 container_of(work, typeof(*dev_priv), l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001225 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001226 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001227 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001228 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001229
1230 /* We must turn off DOP level clock gating to access the L3 registers.
1231 * In order to prevent a get/put style interface, acquire struct mutex
1232 * any time we access those registers.
1233 */
Chris Wilson91c8a322016-07-05 10:40:23 +01001234 mutex_lock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001235
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001236 /* If we've screwed up tracking, just let the interrupt fire again */
1237 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1238 goto out;
1239
Ben Widawskye3689192012-05-25 16:56:22 -07001240 misccpctl = I915_READ(GEN7_MISCCPCTL);
1241 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1242 POSTING_READ(GEN7_MISCCPCTL);
1243
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001244 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001245 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001246
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001247 slice--;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001248 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001249 break;
1250
1251 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1252
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001253 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001254
1255 error_status = I915_READ(reg);
1256 row = GEN7_PARITY_ERROR_ROW(error_status);
1257 bank = GEN7_PARITY_ERROR_BANK(error_status);
1258 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1259
1260 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1261 POSTING_READ(reg);
1262
1263 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1264 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1265 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1266 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1267 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1268 parity_event[5] = NULL;
1269
Chris Wilson91c8a322016-07-05 10:40:23 +01001270 kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001271 KOBJ_CHANGE, parity_event);
1272
1273 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1274 slice, row, bank, subbank);
1275
1276 kfree(parity_event[4]);
1277 kfree(parity_event[3]);
1278 kfree(parity_event[2]);
1279 kfree(parity_event[1]);
1280 }
Ben Widawskye3689192012-05-25 16:56:22 -07001281
1282 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1283
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001284out:
1285 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001286 spin_lock_irq(&dev_priv->irq_lock);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001287 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001288 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001289
Chris Wilson91c8a322016-07-05 10:40:23 +01001290 mutex_unlock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001291}
1292
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001293static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1294 u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001295{
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001296 if (!HAS_L3_DPF(dev_priv))
Ben Widawskye3689192012-05-25 16:56:22 -07001297 return;
1298
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001299 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001300 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001301 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001302
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001303 iir &= GT_PARITY_ERROR(dev_priv);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001304 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1305 dev_priv->l3_parity.which_slice |= 1 << 1;
1306
1307 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1308 dev_priv->l3_parity.which_slice |= 1 << 0;
1309
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001310 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001311}
1312
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001313static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001314 u32 gt_iir)
1315{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001316 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301317 notify_ring(dev_priv->engine[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001318 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301319 notify_ring(dev_priv->engine[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001320}
1321
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001322static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001323 u32 gt_iir)
1324{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001325 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301326 notify_ring(dev_priv->engine[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001327 if (gt_iir & GT_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301328 notify_ring(dev_priv->engine[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001329 if (gt_iir & GT_BLT_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301330 notify_ring(dev_priv->engine[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001331
Ben Widawskycc609d52013-05-28 19:22:29 -07001332 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1333 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001334 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1335 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001336
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001337 if (gt_iir & GT_PARITY_ERROR(dev_priv))
1338 ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001339}
1340
Chris Wilson5d3d69d2017-05-17 13:10:06 +01001341static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001342gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001343{
Chris Wilson31de7352017-03-16 12:56:18 +00001344 bool tasklet = false;
Chris Wilsonf7470262017-01-24 15:20:21 +00001345
1346 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
Chris Wilsona4b2b012017-05-17 13:10:01 +01001347 if (port_count(&engine->execlist_port[0])) {
Chris Wilson955a4b82017-05-17 13:10:07 +01001348 __set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Chris Wilsona4b2b012017-05-17 13:10:01 +01001349 tasklet = true;
1350 }
Chris Wilsonf7470262017-01-24 15:20:21 +00001351 }
Chris Wilson31de7352017-03-16 12:56:18 +00001352
1353 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) {
1354 notify_ring(engine);
1355 tasklet |= i915.enable_guc_submission;
1356 }
1357
1358 if (tasklet)
1359 tasklet_hi_schedule(&engine->irq_tasklet);
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001360}
1361
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001362static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1363 u32 master_ctl,
1364 u32 gt_iir[4])
Ben Widawskyabd58f02013-11-02 21:07:09 -07001365{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001366 irqreturn_t ret = IRQ_NONE;
1367
1368 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001369 gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1370 if (gt_iir[0]) {
1371 I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001372 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001373 } else
1374 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1375 }
1376
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001377 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001378 gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1379 if (gt_iir[1]) {
1380 I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001381 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001382 } else
1383 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1384 }
1385
Chris Wilson74cdb332015-04-07 16:21:05 +01001386 if (master_ctl & GEN8_GT_VECS_IRQ) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001387 gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1388 if (gt_iir[3]) {
1389 I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
Chris Wilson74cdb332015-04-07 16:21:05 +01001390 ret = IRQ_HANDLED;
Chris Wilson74cdb332015-04-07 16:21:05 +01001391 } else
1392 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1393 }
1394
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301395 if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001396 gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301397 if (gt_iir[2] & (dev_priv->pm_rps_events |
1398 dev_priv->pm_guc_events)) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001399 I915_WRITE_FW(GEN8_GT_IIR(2),
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301400 gt_iir[2] & (dev_priv->pm_rps_events |
1401 dev_priv->pm_guc_events));
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001402 ret = IRQ_HANDLED;
Ben Widawsky09610212014-05-15 20:58:08 +03001403 } else
1404 DRM_ERROR("The master control interrupt lied (PM)!\n");
1405 }
1406
Ben Widawskyabd58f02013-11-02 21:07:09 -07001407 return ret;
1408}
1409
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001410static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1411 u32 gt_iir[4])
1412{
1413 if (gt_iir[0]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301414 gen8_cs_irq_handler(dev_priv->engine[RCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001415 gt_iir[0], GEN8_RCS_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301416 gen8_cs_irq_handler(dev_priv->engine[BCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001417 gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1418 }
1419
1420 if (gt_iir[1]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301421 gen8_cs_irq_handler(dev_priv->engine[VCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001422 gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301423 gen8_cs_irq_handler(dev_priv->engine[VCS2],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001424 gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1425 }
1426
1427 if (gt_iir[3])
Akash Goel3b3f1652016-10-13 22:44:48 +05301428 gen8_cs_irq_handler(dev_priv->engine[VECS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001429 gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1430
1431 if (gt_iir[2] & dev_priv->pm_rps_events)
1432 gen6_rps_irq_handler(dev_priv, gt_iir[2]);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301433
1434 if (gt_iir[2] & dev_priv->pm_guc_events)
1435 gen9_guc_irq_handler(dev_priv, gt_iir[2]);
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001436}
1437
Imre Deak63c88d22015-07-20 14:43:39 -07001438static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1439{
1440 switch (port) {
1441 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001442 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001443 case PORT_B:
1444 return val & PORTB_HOTPLUG_LONG_DETECT;
1445 case PORT_C:
1446 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001447 default:
1448 return false;
1449 }
1450}
1451
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001452static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1453{
1454 switch (port) {
1455 case PORT_E:
1456 return val & PORTE_HOTPLUG_LONG_DETECT;
1457 default:
1458 return false;
1459 }
1460}
1461
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001462static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1463{
1464 switch (port) {
1465 case PORT_A:
1466 return val & PORTA_HOTPLUG_LONG_DETECT;
1467 case PORT_B:
1468 return val & PORTB_HOTPLUG_LONG_DETECT;
1469 case PORT_C:
1470 return val & PORTC_HOTPLUG_LONG_DETECT;
1471 case PORT_D:
1472 return val & PORTD_HOTPLUG_LONG_DETECT;
1473 default:
1474 return false;
1475 }
1476}
1477
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001478static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1479{
1480 switch (port) {
1481 case PORT_A:
1482 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1483 default:
1484 return false;
1485 }
1486}
1487
Jani Nikula676574d2015-05-28 15:43:53 +03001488static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001489{
1490 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001491 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001492 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001493 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001494 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001495 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001496 return val & PORTD_HOTPLUG_LONG_DETECT;
1497 default:
1498 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001499 }
1500}
1501
Jani Nikula676574d2015-05-28 15:43:53 +03001502static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001503{
1504 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001505 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001506 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001507 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001508 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001509 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001510 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1511 default:
1512 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001513 }
1514}
1515
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001516/*
1517 * Get a bit mask of pins that have triggered, and which ones may be long.
1518 * This can be called multiple times with the same masks to accumulate
1519 * hotplug detection results from several registers.
1520 *
1521 * Note that the caller is expected to zero out the masks initially.
1522 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001523static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001524 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001525 const u32 hpd[HPD_NUM_PINS],
1526 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001527{
Jani Nikula8c841e52015-06-18 13:06:17 +03001528 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001529 int i;
1530
Jani Nikula676574d2015-05-28 15:43:53 +03001531 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001532 if ((hpd[i] & hotplug_trigger) == 0)
1533 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001534
Jani Nikula8c841e52015-06-18 13:06:17 +03001535 *pin_mask |= BIT(i);
1536
Rodrigo Vivi256cfdd2017-08-11 11:26:49 -07001537 port = intel_hpd_pin_to_port(i);
1538 if (port == PORT_NONE)
Imre Deakcc24fcd2015-07-21 15:32:45 -07001539 continue;
1540
Imre Deakfd63e2a2015-07-21 15:32:44 -07001541 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001542 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001543 }
1544
1545 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1546 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1547
1548}
1549
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001550static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001551{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001552 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001553}
1554
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001555static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetterce99c252012-12-01 13:53:47 +01001556{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001557 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001558}
1559
Shuang He8bf1e9f2013-10-15 18:55:27 +01001560#if defined(CONFIG_DEBUG_FS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001561static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1562 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001563 uint32_t crc0, uint32_t crc1,
1564 uint32_t crc2, uint32_t crc3,
1565 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001566{
Shuang He8bf1e9f2013-10-15 18:55:27 +01001567 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1568 struct intel_pipe_crc_entry *entry;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001569 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1570 struct drm_driver *driver = dev_priv->drm.driver;
1571 uint32_t crcs[5];
Damien Lespiauac2300d2013-10-15 18:55:30 +01001572 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001573
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001574 spin_lock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001575 if (pipe_crc->source) {
1576 if (!pipe_crc->entries) {
1577 spin_unlock(&pipe_crc->lock);
1578 DRM_DEBUG_KMS("spurious interrupt\n");
1579 return;
1580 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001581
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001582 head = pipe_crc->head;
1583 tail = pipe_crc->tail;
1584
1585 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1586 spin_unlock(&pipe_crc->lock);
1587 DRM_ERROR("CRC buffer overflowing\n");
1588 return;
1589 }
1590
1591 entry = &pipe_crc->entries[head];
1592
1593 entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1594 entry->crc[0] = crc0;
1595 entry->crc[1] = crc1;
1596 entry->crc[2] = crc2;
1597 entry->crc[3] = crc3;
1598 entry->crc[4] = crc4;
1599
1600 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1601 pipe_crc->head = head;
1602
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001603 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001604
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001605 wake_up_interruptible(&pipe_crc->wq);
1606 } else {
1607 /*
1608 * For some not yet identified reason, the first CRC is
1609 * bonkers. So let's just wait for the next vblank and read
1610 * out the buggy result.
1611 *
1612 * On CHV sometimes the second CRC is bonkers as well, so
1613 * don't trust that one either.
1614 */
1615 if (pipe_crc->skipped == 0 ||
1616 (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
1617 pipe_crc->skipped++;
1618 spin_unlock(&pipe_crc->lock);
1619 return;
1620 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001621 spin_unlock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001622 crcs[0] = crc0;
1623 crcs[1] = crc1;
1624 crcs[2] = crc2;
1625 crcs[3] = crc3;
1626 crcs[4] = crc4;
Tomeu Vizoso246ee522017-01-10 14:43:05 +01001627 drm_crtc_add_crc_entry(&crtc->base, true,
Daniel Vetterca814b22017-05-24 16:51:47 +02001628 drm_crtc_accurate_vblank_count(&crtc->base),
Tomeu Vizoso246ee522017-01-10 14:43:05 +01001629 crcs);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001630 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001631}
Daniel Vetter277de952013-10-18 16:37:07 +02001632#else
1633static inline void
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001634display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1635 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001636 uint32_t crc0, uint32_t crc1,
1637 uint32_t crc2, uint32_t crc3,
1638 uint32_t crc4) {}
1639#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001640
Daniel Vetter277de952013-10-18 16:37:07 +02001641
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001642static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1643 enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001644{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001645 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001646 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1647 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001648}
1649
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001650static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1651 enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001652{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001653 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001654 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1655 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1656 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1657 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1658 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001659}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001660
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001661static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1662 enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001663{
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001664 uint32_t res1, res2;
1665
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001666 if (INTEL_GEN(dev_priv) >= 3)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001667 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1668 else
1669 res1 = 0;
1670
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001671 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001672 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1673 else
1674 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001675
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001676 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001677 I915_READ(PIPE_CRC_RES_RED(pipe)),
1678 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1679 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1680 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001681}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001682
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001683/* The RPS events need forcewake, so we add them to a work queue and mask their
1684 * IMR bits until the work is done. Other interrupts can be processed without
1685 * the work queue. */
1686static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001687{
Deepak Sa6706b42014-03-15 20:23:22 +05301688 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001689 spin_lock(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +05301690 gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001691 if (dev_priv->rps.interrupts_enabled) {
1692 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Chris Wilsonc33d2472016-07-04 08:08:36 +01001693 schedule_work(&dev_priv->rps.work);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001694 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001695 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001696 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001697
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07001698 if (INTEL_GEN(dev_priv) >= 8)
Imre Deakc9a9a262014-11-05 20:48:37 +02001699 return;
1700
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001701 if (HAS_VEBOX(dev_priv)) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001702 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301703 notify_ring(dev_priv->engine[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001704
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001705 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1706 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001707 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001708}
1709
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301710static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
1711{
1712 if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301713 /* Sample the log buffer flush related bits & clear them out now
1714 * itself from the message identity register to minimize the
1715 * probability of losing a flush interrupt, when there are back
1716 * to back flush interrupts.
1717 * There can be a new flush interrupt, for different log buffer
1718 * type (like for ISR), whilst Host is handling one (for DPC).
1719 * Since same bit is used in message register for ISR & DPC, it
1720 * could happen that GuC sets the bit for 2nd interrupt but Host
1721 * clears out the bit on handling the 1st interrupt.
1722 */
1723 u32 msg, flush;
1724
1725 msg = I915_READ(SOFT_SCRATCH(15));
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001726 flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1727 INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301728 if (flush) {
1729 /* Clear the message bits that are handled */
1730 I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
1731
1732 /* Handle flush interrupt in bottom half */
Oscar Mateoe7465472017-03-22 10:39:48 -07001733 queue_work(dev_priv->guc.log.runtime.flush_wq,
1734 &dev_priv->guc.log.runtime.flush_work);
Akash Goel5aa1ee42016-10-12 21:54:36 +05301735
1736 dev_priv->guc.log.flush_interrupt_count++;
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301737 } else {
1738 /* Not clearing of unhandled event bits won't result in
1739 * re-triggering of the interrupt.
1740 */
1741 }
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301742 }
1743}
1744
Ville Syrjälä44d92412017-08-18 21:36:51 +03001745static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
1746{
1747 enum pipe pipe;
1748
1749 for_each_pipe(dev_priv, pipe) {
1750 I915_WRITE(PIPESTAT(pipe),
1751 PIPESTAT_INT_STATUS_MASK |
1752 PIPE_FIFO_UNDERRUN_STATUS);
1753
1754 dev_priv->pipestat_irq_mask[pipe] = 0;
1755 }
1756}
1757
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001758static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
1759 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
Imre Deakc1874ed2014-02-04 21:35:46 +02001760{
Imre Deakc1874ed2014-02-04 21:35:46 +02001761 int pipe;
1762
Imre Deak58ead0d2014-02-04 21:35:47 +02001763 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä1ca993d2016-02-18 21:54:26 +02001764
1765 if (!dev_priv->display_irqs_enabled) {
1766 spin_unlock(&dev_priv->irq_lock);
1767 return;
1768 }
1769
Damien Lespiau055e3932014-08-18 13:49:10 +01001770 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001771 i915_reg_t reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001772 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001773
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001774 /*
1775 * PIPESTAT bits get signalled even when the interrupt is
1776 * disabled with the mask bits, and some of the status bits do
1777 * not generate interrupts at all (like the underrun bit). Hence
1778 * we need to be careful that we only handle what we want to
1779 * handle.
1780 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001781
1782 /* fifo underruns are filterered in the underrun handler. */
1783 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001784
1785 switch (pipe) {
1786 case PIPE_A:
1787 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1788 break;
1789 case PIPE_B:
1790 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1791 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001792 case PIPE_C:
1793 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1794 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001795 }
1796 if (iir & iir_bit)
1797 mask |= dev_priv->pipestat_irq_mask[pipe];
1798
1799 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001800 continue;
1801
1802 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001803 mask |= PIPESTAT_INT_ENABLE_MASK;
1804 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001805
1806 /*
1807 * Clear the PIPE*STAT regs before the IIR
1808 */
Imre Deak91d181d2014-02-10 18:42:49 +02001809 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1810 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001811 I915_WRITE(reg, pipe_stats[pipe]);
1812 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001813 spin_unlock(&dev_priv->irq_lock);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001814}
1815
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001816static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001817 u32 pipe_stats[I915_MAX_PIPES])
1818{
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001819 enum pipe pipe;
Imre Deakc1874ed2014-02-04 21:35:46 +02001820
Damien Lespiau055e3932014-08-18 13:49:10 +01001821 for_each_pipe(dev_priv, pipe) {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02001822 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1823 drm_handle_vblank(&dev_priv->drm, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001824
1825 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001826 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001827
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001828 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1829 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001830 }
1831
1832 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001833 gmbus_irq_handler(dev_priv);
Imre Deakc1874ed2014-02-04 21:35:46 +02001834}
1835
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001836static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001837{
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001838 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001839
1840 if (hotplug_status)
1841 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1842
1843 return hotplug_status;
1844}
1845
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001846static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001847 u32 hotplug_status)
1848{
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001849 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001850
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001851 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1852 IS_CHERRYVIEW(dev_priv)) {
Jani Nikula0d2e4292015-05-27 15:03:39 +03001853 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001854
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001855 if (hotplug_trigger) {
1856 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1857 hotplug_trigger, hpd_status_g4x,
1858 i9xx_port_hotplug_long_detect);
1859
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001860 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001861 }
Jani Nikula369712e2015-05-27 15:03:40 +03001862
1863 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001864 dp_aux_irq_handler(dev_priv);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001865 } else {
1866 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001867
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001868 if (hotplug_trigger) {
1869 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001870 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001871 i9xx_port_hotplug_long_detect);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001872 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001873 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001874 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001875}
1876
Daniel Vetterff1f5252012-10-02 15:10:55 +02001877static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001878{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001879 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001880 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001881 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001882
Imre Deak2dd2a882015-02-24 11:14:30 +02001883 if (!intel_irqs_enabled(dev_priv))
1884 return IRQ_NONE;
1885
Imre Deak1f814da2015-12-16 02:52:19 +02001886 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1887 disable_rpm_wakeref_asserts(dev_priv);
1888
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001889 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001890 u32 iir, gt_iir, pm_iir;
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001891 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001892 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001893 u32 ier = 0;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001894
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001895 gt_iir = I915_READ(GTIIR);
1896 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001897 iir = I915_READ(VLV_IIR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001898
1899 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001900 break;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001901
1902 ret = IRQ_HANDLED;
1903
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001904 /*
1905 * Theory on interrupt generation, based on empirical evidence:
1906 *
1907 * x = ((VLV_IIR & VLV_IER) ||
1908 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1909 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1910 *
1911 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1912 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1913 * guarantee the CPU interrupt will be raised again even if we
1914 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1915 * bits this time around.
1916 */
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001917 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001918 ier = I915_READ(VLV_IER);
1919 I915_WRITE(VLV_IER, 0);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001920
1921 if (gt_iir)
1922 I915_WRITE(GTIIR, gt_iir);
1923 if (pm_iir)
1924 I915_WRITE(GEN6_PMIIR, pm_iir);
1925
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001926 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001927 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001928
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001929 /* Call regardless, as some status bits might not be
1930 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001931 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001932
Jerome Anandeef57322017-01-25 04:27:49 +05301933 if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1934 I915_LPE_PIPE_B_INTERRUPT))
1935 intel_lpe_audio_irq_handler(dev_priv);
1936
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001937 /*
1938 * VLV_IIR is single buffered, and reflects the level
1939 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1940 */
1941 if (iir)
1942 I915_WRITE(VLV_IIR, iir);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001943
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001944 I915_WRITE(VLV_IER, ier);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001945 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1946 POSTING_READ(VLV_MASTER_IER);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001947
Ville Syrjälä52894872016-04-13 21:19:56 +03001948 if (gt_iir)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001949 snb_gt_irq_handler(dev_priv, gt_iir);
Ville Syrjälä52894872016-04-13 21:19:56 +03001950 if (pm_iir)
1951 gen6_rps_irq_handler(dev_priv, pm_iir);
1952
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001953 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001954 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001955
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001956 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001957 } while (0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001958
Imre Deak1f814da2015-12-16 02:52:19 +02001959 enable_rpm_wakeref_asserts(dev_priv);
1960
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001961 return ret;
1962}
1963
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001964static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1965{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001966 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001967 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001968 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001969
Imre Deak2dd2a882015-02-24 11:14:30 +02001970 if (!intel_irqs_enabled(dev_priv))
1971 return IRQ_NONE;
1972
Imre Deak1f814da2015-12-16 02:52:19 +02001973 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1974 disable_rpm_wakeref_asserts(dev_priv);
1975
Chris Wilson579de732016-03-14 09:01:57 +00001976 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001977 u32 master_ctl, iir;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001978 u32 gt_iir[4] = {};
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001979 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001980 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001981 u32 ier = 0;
1982
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001983 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1984 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001985
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001986 if (master_ctl == 0 && iir == 0)
1987 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001988
Oscar Mateo27b6c122014-06-16 16:11:00 +01001989 ret = IRQ_HANDLED;
1990
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001991 /*
1992 * Theory on interrupt generation, based on empirical evidence:
1993 *
1994 * x = ((VLV_IIR & VLV_IER) ||
1995 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1996 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1997 *
1998 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1999 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
2000 * guarantee the CPU interrupt will be raised again even if we
2001 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
2002 * bits this time around.
2003 */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002004 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002005 ier = I915_READ(VLV_IER);
2006 I915_WRITE(VLV_IER, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002007
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002008 gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002009
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002010 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002011 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002012
Oscar Mateo27b6c122014-06-16 16:11:00 +01002013 /* Call regardless, as some status bits might not be
2014 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002015 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002016
Jerome Anandeef57322017-01-25 04:27:49 +05302017 if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2018 I915_LPE_PIPE_B_INTERRUPT |
2019 I915_LPE_PIPE_C_INTERRUPT))
2020 intel_lpe_audio_irq_handler(dev_priv);
2021
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002022 /*
2023 * VLV_IIR is single buffered, and reflects the level
2024 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
2025 */
2026 if (iir)
2027 I915_WRITE(VLV_IIR, iir);
2028
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002029 I915_WRITE(VLV_IER, ier);
Ville Syrjäläe5328c42016-04-13 21:19:47 +03002030 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002031 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002032
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002033 gen8_gt_irq_handler(dev_priv, gt_iir);
2034
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002035 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002036 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002037
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002038 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Chris Wilson579de732016-03-14 09:01:57 +00002039 } while (0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002040
Imre Deak1f814da2015-12-16 02:52:19 +02002041 enable_rpm_wakeref_asserts(dev_priv);
2042
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002043 return ret;
2044}
2045
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002046static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
2047 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002048 const u32 hpd[HPD_NUM_PINS])
2049{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002050 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2051
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002052 /*
2053 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
2054 * unless we touch the hotplug register, even if hotplug_trigger is
2055 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
2056 * errors.
2057 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03002058 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002059 if (!hotplug_trigger) {
2060 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
2061 PORTD_HOTPLUG_STATUS_MASK |
2062 PORTC_HOTPLUG_STATUS_MASK |
2063 PORTB_HOTPLUG_STATUS_MASK;
2064 dig_hotplug_reg &= ~mask;
2065 }
2066
Ville Syrjälä40e56412015-08-27 23:56:10 +03002067 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002068 if (!hotplug_trigger)
2069 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03002070
2071 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2072 dig_hotplug_reg, hpd,
2073 pch_port_hotplug_long_detect);
2074
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002075 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002076}
2077
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002078static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002079{
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002080 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002081 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08002082
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002083 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002084
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002085 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2086 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2087 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002088 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002089 port_name(port));
2090 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002091
Daniel Vetterce99c252012-12-01 13:53:47 +01002092 if (pch_iir & SDE_AUX_MASK)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002093 dp_aux_irq_handler(dev_priv);
Daniel Vetterce99c252012-12-01 13:53:47 +01002094
Jesse Barnes776ad802011-01-04 15:09:39 -08002095 if (pch_iir & SDE_GMBUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002096 gmbus_irq_handler(dev_priv);
Jesse Barnes776ad802011-01-04 15:09:39 -08002097
2098 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2099 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2100
2101 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2102 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2103
2104 if (pch_iir & SDE_POISON)
2105 DRM_ERROR("PCH poison interrupt\n");
2106
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002107 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002108 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002109 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2110 pipe_name(pipe),
2111 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002112
2113 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2114 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2115
2116 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2117 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2118
Jesse Barnes776ad802011-01-04 15:09:39 -08002119 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Matthias Kaehlckea2196032017-07-17 11:14:03 -07002120 intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002121
2122 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Matthias Kaehlckea2196032017-07-17 11:14:03 -07002123 intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002124}
2125
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002126static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002127{
Paulo Zanoni86642812013-04-12 17:57:57 -03002128 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002129 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002130
Paulo Zanonide032bf2013-04-12 17:57:58 -03002131 if (err_int & ERR_INT_POISON)
2132 DRM_ERROR("Poison interrupt\n");
2133
Damien Lespiau055e3932014-08-18 13:49:10 +01002134 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002135 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2136 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002137
Daniel Vetter5a69b892013-10-16 22:55:52 +02002138 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002139 if (IS_IVYBRIDGE(dev_priv))
2140 ivb_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002141 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002142 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002143 }
2144 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002145
Paulo Zanoni86642812013-04-12 17:57:57 -03002146 I915_WRITE(GEN7_ERR_INT, err_int);
2147}
2148
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002149static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002150{
Paulo Zanoni86642812013-04-12 17:57:57 -03002151 u32 serr_int = I915_READ(SERR_INT);
2152
Paulo Zanonide032bf2013-04-12 17:57:58 -03002153 if (serr_int & SERR_INT_POISON)
2154 DRM_ERROR("PCH poison interrupt\n");
2155
Paulo Zanoni86642812013-04-12 17:57:57 -03002156 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Matthias Kaehlckea2196032017-07-17 11:14:03 -07002157 intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002158
2159 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Matthias Kaehlckea2196032017-07-17 11:14:03 -07002160 intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002161
2162 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Matthias Kaehlckea2196032017-07-17 11:14:03 -07002163 intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002164
2165 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002166}
2167
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002168static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Adam Jackson23e81d62012-06-06 15:45:44 -04002169{
Adam Jackson23e81d62012-06-06 15:45:44 -04002170 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002171 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002172
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002173 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002174
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002175 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2176 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2177 SDE_AUDIO_POWER_SHIFT_CPT);
2178 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2179 port_name(port));
2180 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002181
2182 if (pch_iir & SDE_AUX_MASK_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002183 dp_aux_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002184
2185 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002186 gmbus_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002187
2188 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2189 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2190
2191 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2192 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2193
2194 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002195 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002196 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2197 pipe_name(pipe),
2198 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002199
2200 if (pch_iir & SDE_ERROR_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002201 cpt_serr_int_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002202}
2203
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002204static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002205{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002206 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2207 ~SDE_PORTE_HOTPLUG_SPT;
2208 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2209 u32 pin_mask = 0, long_mask = 0;
2210
2211 if (hotplug_trigger) {
2212 u32 dig_hotplug_reg;
2213
2214 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2215 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2216
2217 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2218 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002219 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002220 }
2221
2222 if (hotplug2_trigger) {
2223 u32 dig_hotplug_reg;
2224
2225 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2226 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2227
2228 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2229 dig_hotplug_reg, hpd_spt,
2230 spt_port_hotplug2_long_detect);
2231 }
2232
2233 if (pin_mask)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002234 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002235
2236 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002237 gmbus_irq_handler(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002238}
2239
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002240static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
2241 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002242 const u32 hpd[HPD_NUM_PINS])
2243{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002244 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2245
2246 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2247 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2248
2249 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2250 dig_hotplug_reg, hpd,
2251 ilk_port_hotplug_long_detect);
2252
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002253 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002254}
2255
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002256static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
2257 u32 de_iir)
Paulo Zanonic008bc62013-07-12 16:35:10 -03002258{
Daniel Vetter40da17c22013-10-21 18:04:36 +02002259 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002260 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2261
Ville Syrjälä40e56412015-08-27 23:56:10 +03002262 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002263 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002264
2265 if (de_iir & DE_AUX_CHANNEL_A)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002266 dp_aux_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002267
2268 if (de_iir & DE_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002269 intel_opregion_asle_intr(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002270
Paulo Zanonic008bc62013-07-12 16:35:10 -03002271 if (de_iir & DE_POISON)
2272 DRM_ERROR("Poison interrupt\n");
2273
Damien Lespiau055e3932014-08-18 13:49:10 +01002274 for_each_pipe(dev_priv, pipe) {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02002275 if (de_iir & DE_PIPE_VBLANK(pipe))
2276 drm_handle_vblank(&dev_priv->drm, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002277
Daniel Vetter40da17c22013-10-21 18:04:36 +02002278 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002279 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002280
Daniel Vetter40da17c22013-10-21 18:04:36 +02002281 if (de_iir & DE_PIPE_CRC_DONE(pipe))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002282 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002283 }
2284
2285 /* check event from PCH */
2286 if (de_iir & DE_PCH_EVENT) {
2287 u32 pch_iir = I915_READ(SDEIIR);
2288
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002289 if (HAS_PCH_CPT(dev_priv))
2290 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002291 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002292 ibx_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002293
2294 /* should clear PCH hotplug event before clear CPU irq */
2295 I915_WRITE(SDEIIR, pch_iir);
2296 }
2297
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002298 if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
2299 ironlake_rps_change_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002300}
2301
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002302static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
2303 u32 de_iir)
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002304{
Damien Lespiau07d27e22014-03-03 17:31:46 +00002305 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002306 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2307
Ville Syrjälä40e56412015-08-27 23:56:10 +03002308 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002309 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002310
2311 if (de_iir & DE_ERR_INT_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002312 ivb_err_int_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002313
2314 if (de_iir & DE_AUX_CHANNEL_A_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002315 dp_aux_irq_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002316
2317 if (de_iir & DE_GSE_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002318 intel_opregion_asle_intr(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002319
Damien Lespiau055e3932014-08-18 13:49:10 +01002320 for_each_pipe(dev_priv, pipe) {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02002321 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2322 drm_handle_vblank(&dev_priv->drm, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002323 }
2324
2325 /* check event from PCH */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002326 if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002327 u32 pch_iir = I915_READ(SDEIIR);
2328
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002329 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002330
2331 /* clear PCH hotplug event before clear CPU irq */
2332 I915_WRITE(SDEIIR, pch_iir);
2333 }
2334}
2335
Oscar Mateo72c90f62014-06-16 16:10:57 +01002336/*
2337 * To handle irqs with the minimum potential races with fresh interrupts, we:
2338 * 1 - Disable Master Interrupt Control.
2339 * 2 - Find the source(s) of the interrupt.
2340 * 3 - Clear the Interrupt Identity bits (IIR).
2341 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2342 * 5 - Re-enable Master Interrupt Control.
2343 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002344static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002345{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002346 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002347 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002348 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002349 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002350
Imre Deak2dd2a882015-02-24 11:14:30 +02002351 if (!intel_irqs_enabled(dev_priv))
2352 return IRQ_NONE;
2353
Imre Deak1f814da2015-12-16 02:52:19 +02002354 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2355 disable_rpm_wakeref_asserts(dev_priv);
2356
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002357 /* disable master interrupt before clearing iir */
2358 de_ier = I915_READ(DEIER);
2359 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002360 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002361
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002362 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2363 * interrupts will will be stored on its back queue, and then we'll be
2364 * able to process them after we restore SDEIER (as soon as we restore
2365 * it, we'll get an interrupt if SDEIIR still has something to process
2366 * due to its back queue). */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002367 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002368 sde_ier = I915_READ(SDEIER);
2369 I915_WRITE(SDEIER, 0);
2370 POSTING_READ(SDEIER);
2371 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002372
Oscar Mateo72c90f62014-06-16 16:10:57 +01002373 /* Find, clear, then process each source of interrupt */
2374
Chris Wilson0e434062012-05-09 21:45:44 +01002375 gt_iir = I915_READ(GTIIR);
2376 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002377 I915_WRITE(GTIIR, gt_iir);
2378 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002379 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002380 snb_gt_irq_handler(dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002381 else
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002382 ilk_gt_irq_handler(dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002383 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002384
2385 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002386 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002387 I915_WRITE(DEIIR, de_iir);
2388 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002389 if (INTEL_GEN(dev_priv) >= 7)
2390 ivb_display_irq_handler(dev_priv, de_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002391 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002392 ilk_display_irq_handler(dev_priv, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002393 }
2394
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002395 if (INTEL_GEN(dev_priv) >= 6) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002396 u32 pm_iir = I915_READ(GEN6_PMIIR);
2397 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002398 I915_WRITE(GEN6_PMIIR, pm_iir);
2399 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002400 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002401 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002402 }
2403
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002404 I915_WRITE(DEIER, de_ier);
2405 POSTING_READ(DEIER);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002406 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002407 I915_WRITE(SDEIER, sde_ier);
2408 POSTING_READ(SDEIER);
2409 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002410
Imre Deak1f814da2015-12-16 02:52:19 +02002411 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2412 enable_rpm_wakeref_asserts(dev_priv);
2413
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002414 return ret;
2415}
2416
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002417static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2418 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002419 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302420{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002421 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302422
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002423 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2424 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302425
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002426 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002427 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002428 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002429
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002430 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302431}
2432
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002433static irqreturn_t
2434gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002435{
Ben Widawskyabd58f02013-11-02 21:07:09 -07002436 irqreturn_t ret = IRQ_NONE;
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002437 u32 iir;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002438 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002439
Ben Widawskyabd58f02013-11-02 21:07:09 -07002440 if (master_ctl & GEN8_DE_MISC_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002441 iir = I915_READ(GEN8_DE_MISC_IIR);
2442 if (iir) {
2443 I915_WRITE(GEN8_DE_MISC_IIR, iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002444 ret = IRQ_HANDLED;
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002445 if (iir & GEN8_DE_MISC_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002446 intel_opregion_asle_intr(dev_priv);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002447 else
2448 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002449 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002450 else
2451 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002452 }
2453
Daniel Vetter6d766f02013-11-07 14:49:55 +01002454 if (master_ctl & GEN8_DE_PORT_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002455 iir = I915_READ(GEN8_DE_PORT_IIR);
2456 if (iir) {
2457 u32 tmp_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302458 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002459
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002460 I915_WRITE(GEN8_DE_PORT_IIR, iir);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002461 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002462
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002463 tmp_mask = GEN8_AUX_CHANNEL_A;
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07002464 if (INTEL_GEN(dev_priv) >= 9)
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002465 tmp_mask |= GEN9_AUX_CHANNEL_B |
2466 GEN9_AUX_CHANNEL_C |
2467 GEN9_AUX_CHANNEL_D;
2468
2469 if (iir & tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002470 dp_aux_irq_handler(dev_priv);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302471 found = true;
2472 }
2473
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002474 if (IS_GEN9_LP(dev_priv)) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002475 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2476 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002477 bxt_hpd_irq_handler(dev_priv, tmp_mask,
2478 hpd_bxt);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002479 found = true;
2480 }
2481 } else if (IS_BROADWELL(dev_priv)) {
2482 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2483 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002484 ilk_hpd_irq_handler(dev_priv,
2485 tmp_mask, hpd_bdw);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002486 found = true;
2487 }
Shashank Sharmad04a4922014-08-22 17:40:41 +05302488 }
2489
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002490 if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002491 gmbus_irq_handler(dev_priv);
Shashank Sharma9e637432014-08-22 17:40:43 +05302492 found = true;
2493 }
2494
Shashank Sharmad04a4922014-08-22 17:40:41 +05302495 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002496 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002497 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002498 else
2499 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002500 }
2501
Damien Lespiau055e3932014-08-18 13:49:10 +01002502 for_each_pipe(dev_priv, pipe) {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02002503 u32 fault_errors;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002504
Daniel Vetterc42664c2013-11-07 11:05:40 +01002505 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2506 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002507
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002508 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2509 if (!iir) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07002510 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002511 continue;
2512 }
2513
2514 ret = IRQ_HANDLED;
2515 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2516
Daniel Vetterfd3a4022017-07-20 19:57:51 +02002517 if (iir & GEN8_PIPE_VBLANK)
2518 drm_handle_vblank(&dev_priv->drm, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002519
2520 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002521 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002522
2523 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2524 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2525
2526 fault_errors = iir;
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07002527 if (INTEL_GEN(dev_priv) >= 9)
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002528 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2529 else
2530 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2531
2532 if (fault_errors)
Tvrtko Ursulin1353ec32016-10-27 13:48:32 +01002533 DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002534 pipe_name(pipe),
2535 fault_errors);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002536 }
2537
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002538 if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302539 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002540 /*
2541 * FIXME(BDW): Assume for now that the new interrupt handling
2542 * scheme also closed the SDE interrupt handling race we've seen
2543 * on older pch-split platforms. But this needs testing.
2544 */
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002545 iir = I915_READ(SDEIIR);
2546 if (iir) {
2547 I915_WRITE(SDEIIR, iir);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002548 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002549
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002550 if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
2551 HAS_PCH_CNP(dev_priv))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002552 spt_irq_handler(dev_priv, iir);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002553 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002554 cpt_irq_handler(dev_priv, iir);
Jani Nikula2dfb0b82016-01-07 10:29:10 +02002555 } else {
2556 /*
2557 * Like on previous PCH there seems to be something
2558 * fishy going on with forwarding PCH interrupts.
2559 */
2560 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2561 }
Daniel Vetter92d03a82013-11-07 11:05:43 +01002562 }
2563
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002564 return ret;
2565}
2566
2567static irqreturn_t gen8_irq_handler(int irq, void *arg)
2568{
2569 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002570 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002571 u32 master_ctl;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002572 u32 gt_iir[4] = {};
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002573 irqreturn_t ret;
2574
2575 if (!intel_irqs_enabled(dev_priv))
2576 return IRQ_NONE;
2577
2578 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2579 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2580 if (!master_ctl)
2581 return IRQ_NONE;
2582
2583 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2584
2585 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2586 disable_rpm_wakeref_asserts(dev_priv);
2587
2588 /* Find, clear, then process each source of interrupt */
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002589 ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2590 gen8_gt_irq_handler(dev_priv, gt_iir);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002591 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2592
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002593 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2594 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002595
Imre Deak1f814da2015-12-16 02:52:19 +02002596 enable_rpm_wakeref_asserts(dev_priv);
2597
Ben Widawskyabd58f02013-11-02 21:07:09 -07002598 return ret;
2599}
2600
Chris Wilson36703e72017-06-22 11:56:25 +01002601struct wedge_me {
2602 struct delayed_work work;
2603 struct drm_i915_private *i915;
2604 const char *name;
2605};
2606
2607static void wedge_me(struct work_struct *work)
2608{
2609 struct wedge_me *w = container_of(work, typeof(*w), work.work);
2610
2611 dev_err(w->i915->drm.dev,
2612 "%s timed out, cancelling all in-flight rendering.\n",
2613 w->name);
2614 i915_gem_set_wedged(w->i915);
2615}
2616
2617static void __init_wedge(struct wedge_me *w,
2618 struct drm_i915_private *i915,
2619 long timeout,
2620 const char *name)
2621{
2622 w->i915 = i915;
2623 w->name = name;
2624
2625 INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me);
2626 schedule_delayed_work(&w->work, timeout);
2627}
2628
2629static void __fini_wedge(struct wedge_me *w)
2630{
2631 cancel_delayed_work_sync(&w->work);
2632 destroy_delayed_work_on_stack(&w->work);
2633 w->i915 = NULL;
2634}
2635
2636#define i915_wedge_on_timeout(W, DEV, TIMEOUT) \
2637 for (__init_wedge((W), (DEV), (TIMEOUT), __func__); \
2638 (W)->i915; \
2639 __fini_wedge((W)))
2640
Jesse Barnes8a905232009-07-11 16:48:03 -04002641/**
Chris Wilsond5367302017-06-20 10:57:43 +01002642 * i915_reset_device - do process context error handling work
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002643 * @dev_priv: i915 device private
Jesse Barnes8a905232009-07-11 16:48:03 -04002644 *
2645 * Fire an error uevent so userspace can see that a hang or error
2646 * was detected.
2647 */
Chris Wilsond5367302017-06-20 10:57:43 +01002648static void i915_reset_device(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002649{
Chris Wilson91c8a322016-07-05 10:40:23 +01002650 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
Ben Widawskycce723e2013-07-19 09:16:42 -07002651 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2652 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2653 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Chris Wilson36703e72017-06-22 11:56:25 +01002654 struct wedge_me w;
Jesse Barnes8a905232009-07-11 16:48:03 -04002655
Chris Wilsonc0336662016-05-06 15:40:21 +01002656 kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002657
Chris Wilson8af29b02016-09-09 14:11:47 +01002658 DRM_DEBUG_DRIVER("resetting chip\n");
2659 kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
2660
Chris Wilson36703e72017-06-22 11:56:25 +01002661 /* Use a watchdog to ensure that our reset completes */
2662 i915_wedge_on_timeout(&w, dev_priv, 5*HZ) {
2663 intel_prepare_reset(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002664
Chris Wilson36703e72017-06-22 11:56:25 +01002665 /* Signal that locked waiters should reset the GPU */
2666 set_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags);
2667 wake_up_all(&dev_priv->gpu_error.wait_queue);
Chris Wilson8c185ec2017-03-16 17:13:02 +00002668
Chris Wilson36703e72017-06-22 11:56:25 +01002669 /* Wait for anyone holding the lock to wakeup, without
2670 * blocking indefinitely on struct_mutex.
Chris Wilson780f2622016-09-09 14:11:52 +01002671 */
Chris Wilson36703e72017-06-22 11:56:25 +01002672 do {
2673 if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
Chris Wilson535275d2017-07-21 13:32:37 +01002674 i915_reset(dev_priv, 0);
Chris Wilson36703e72017-06-22 11:56:25 +01002675 mutex_unlock(&dev_priv->drm.struct_mutex);
2676 }
2677 } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
2678 I915_RESET_HANDOFF,
2679 TASK_UNINTERRUPTIBLE,
2680 1));
Chris Wilson780f2622016-09-09 14:11:52 +01002681
Chris Wilson36703e72017-06-22 11:56:25 +01002682 intel_finish_reset(dev_priv);
2683 }
Daniel Vetter17e1df02013-09-08 21:57:13 +02002684
Chris Wilson780f2622016-09-09 14:11:52 +01002685 if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8af29b02016-09-09 14:11:47 +01002686 kobject_uevent_env(kobj,
2687 KOBJ_CHANGE, reset_done_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002688}
2689
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002690static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002691{
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002692 u32 eir;
Jesse Barnes8a905232009-07-11 16:48:03 -04002693
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002694 if (!IS_GEN2(dev_priv))
2695 I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
Jesse Barnes8a905232009-07-11 16:48:03 -04002696
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002697 if (INTEL_GEN(dev_priv) < 4)
2698 I915_WRITE(IPEIR, I915_READ(IPEIR));
2699 else
2700 I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002701
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002702 I915_WRITE(EIR, I915_READ(EIR));
Jesse Barnes8a905232009-07-11 16:48:03 -04002703 eir = I915_READ(EIR);
2704 if (eir) {
2705 /*
2706 * some errors might have become stuck,
2707 * mask them.
2708 */
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002709 DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002710 I915_WRITE(EMR, I915_READ(EMR) | eir);
2711 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2712 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002713}
2714
2715/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002716 * i915_handle_error - handle a gpu error
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002717 * @dev_priv: i915 device private
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002718 * @engine_mask: mask representing engines that are hung
Michel Thierry87c390b2017-01-11 20:18:08 -08002719 * @fmt: Error message format string
2720 *
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002721 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002722 * dump it to the syslog. Also call i915_capture_error_state() to make
2723 * sure we get a record and make it available in debugfs. Fire a uevent
2724 * so userspace knows something bad happened (should trigger collection
2725 * of a ring dump etc.).
2726 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002727void i915_handle_error(struct drm_i915_private *dev_priv,
2728 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002729 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002730{
Michel Thierry142bc7d2017-06-20 10:57:46 +01002731 struct intel_engine_cs *engine;
2732 unsigned int tmp;
Mika Kuoppala58174462014-02-25 17:11:26 +02002733 va_list args;
2734 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002735
Mika Kuoppala58174462014-02-25 17:11:26 +02002736 va_start(args, fmt);
2737 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2738 va_end(args);
2739
Chris Wilson1604a862017-03-14 17:18:40 +00002740 /*
2741 * In most cases it's guaranteed that we get here with an RPM
2742 * reference held, for example because there is a pending GPU
2743 * request that won't finish until the reset is done. This
2744 * isn't the case at least when we get here by doing a
2745 * simulated reset via debugfs, so get an RPM reference.
2746 */
2747 intel_runtime_pm_get(dev_priv);
2748
Chris Wilsonc0336662016-05-06 15:40:21 +01002749 i915_capture_error_state(dev_priv, engine_mask, error_msg);
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002750 i915_clear_error_registers(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002751
Michel Thierry142bc7d2017-06-20 10:57:46 +01002752 /*
2753 * Try engine reset when available. We fall back to full reset if
2754 * single reset fails.
2755 */
2756 if (intel_has_reset_engine(dev_priv)) {
2757 for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
Daniel Vetter9db529a2017-08-08 10:08:28 +02002758 BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE);
Michel Thierry142bc7d2017-06-20 10:57:46 +01002759 if (test_and_set_bit(I915_RESET_ENGINE + engine->id,
2760 &dev_priv->gpu_error.flags))
2761 continue;
2762
Chris Wilson535275d2017-07-21 13:32:37 +01002763 if (i915_reset_engine(engine, 0) == 0)
Michel Thierry142bc7d2017-06-20 10:57:46 +01002764 engine_mask &= ~intel_engine_flag(engine);
2765
2766 clear_bit(I915_RESET_ENGINE + engine->id,
2767 &dev_priv->gpu_error.flags);
2768 wake_up_bit(&dev_priv->gpu_error.flags,
2769 I915_RESET_ENGINE + engine->id);
2770 }
2771 }
2772
Chris Wilson8af29b02016-09-09 14:11:47 +01002773 if (!engine_mask)
Chris Wilson1604a862017-03-14 17:18:40 +00002774 goto out;
Ben Gamariba1234d2009-09-14 17:48:47 -04002775
Michel Thierry142bc7d2017-06-20 10:57:46 +01002776 /* Full reset needs the mutex, stop any other user trying to do so. */
Chris Wilsond5367302017-06-20 10:57:43 +01002777 if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) {
2778 wait_event(dev_priv->gpu_error.reset_queue,
2779 !test_bit(I915_RESET_BACKOFF,
2780 &dev_priv->gpu_error.flags));
Chris Wilson1604a862017-03-14 17:18:40 +00002781 goto out;
Chris Wilsond5367302017-06-20 10:57:43 +01002782 }
Chris Wilson8af29b02016-09-09 14:11:47 +01002783
Michel Thierry142bc7d2017-06-20 10:57:46 +01002784 /* Prevent any other reset-engine attempt. */
2785 for_each_engine(engine, dev_priv, tmp) {
2786 while (test_and_set_bit(I915_RESET_ENGINE + engine->id,
2787 &dev_priv->gpu_error.flags))
2788 wait_on_bit(&dev_priv->gpu_error.flags,
2789 I915_RESET_ENGINE + engine->id,
2790 TASK_UNINTERRUPTIBLE);
2791 }
2792
Chris Wilsond5367302017-06-20 10:57:43 +01002793 i915_reset_device(dev_priv);
2794
Michel Thierry142bc7d2017-06-20 10:57:46 +01002795 for_each_engine(engine, dev_priv, tmp) {
2796 clear_bit(I915_RESET_ENGINE + engine->id,
2797 &dev_priv->gpu_error.flags);
2798 }
2799
Chris Wilsond5367302017-06-20 10:57:43 +01002800 clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags);
2801 wake_up_all(&dev_priv->gpu_error.reset_queue);
Chris Wilson1604a862017-03-14 17:18:40 +00002802
2803out:
2804 intel_runtime_pm_put(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002805}
2806
Keith Packard42f52ef2008-10-18 19:39:29 -07002807/* Called from drm generic code, passed 'crtc' which
2808 * we use as a pipe index
2809 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002810static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002811{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002812 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002813 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002814
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002815 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson86e83e32016-10-07 20:49:52 +01002816 i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2817 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2818
2819 return 0;
2820}
2821
2822static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2823{
2824 struct drm_i915_private *dev_priv = to_i915(dev);
2825 unsigned long irqflags;
2826
2827 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2828 i915_enable_pipestat(dev_priv, pipe,
2829 PIPE_START_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002830 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002831
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002832 return 0;
2833}
2834
Thierry Reding88e72712015-09-24 18:35:31 +02002835static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002836{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002837 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002838 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002839 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002840 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002841
Jesse Barnesf796cf82011-04-07 13:58:17 -07002842 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002843 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002844 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2845
2846 return 0;
2847}
2848
Thierry Reding88e72712015-09-24 18:35:31 +02002849static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002850{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002851 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002852 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002853
Ben Widawskyabd58f02013-11-02 21:07:09 -07002854 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002855 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002856 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002857
Ben Widawskyabd58f02013-11-02 21:07:09 -07002858 return 0;
2859}
2860
Keith Packard42f52ef2008-10-18 19:39:29 -07002861/* Called from drm generic code, passed 'crtc' which
2862 * we use as a pipe index
2863 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002864static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2865{
2866 struct drm_i915_private *dev_priv = to_i915(dev);
2867 unsigned long irqflags;
2868
2869 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2870 i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2871 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2872}
2873
2874static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002875{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002876 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002877 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002878
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002879 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002880 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002881 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002882 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2883}
2884
Thierry Reding88e72712015-09-24 18:35:31 +02002885static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002886{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002887 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002888 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002889 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002890 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002891
2892 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002893 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002894 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2895}
2896
Thierry Reding88e72712015-09-24 18:35:31 +02002897static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002898{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002899 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002900 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002901
Ben Widawskyabd58f02013-11-02 21:07:09 -07002902 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002903 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002904 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2905}
2906
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002907static void ibx_irq_reset(struct drm_i915_private *dev_priv)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002908{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002909 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni91738a92013-06-05 14:21:51 -03002910 return;
2911
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03002912 GEN3_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002913
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002914 if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
Paulo Zanoni105b1222014-04-01 15:37:17 -03002915 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002916}
Paulo Zanoni105b1222014-04-01 15:37:17 -03002917
Paulo Zanoni622364b2014-04-01 15:37:22 -03002918/*
2919 * SDEIER is also touched by the interrupt handler to work around missed PCH
2920 * interrupts. Hence we can't update it after the interrupt handler is enabled -
2921 * instead we unconditionally enable all PCH interrupt sources here, but then
2922 * only unmask them as needed with SDEIMR.
2923 *
2924 * This function needs to be called before interrupts are enabled.
2925 */
2926static void ibx_irq_pre_postinstall(struct drm_device *dev)
2927{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002928 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002929
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002930 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni622364b2014-04-01 15:37:22 -03002931 return;
2932
2933 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03002934 I915_WRITE(SDEIER, 0xffffffff);
2935 POSTING_READ(SDEIER);
2936}
2937
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002938static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002939{
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03002940 GEN3_IRQ_RESET(GT);
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002941 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03002942 GEN3_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002943}
2944
Ville Syrjälä70591a42014-10-30 19:42:58 +02002945static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
2946{
Ville Syrjälä71b8b412016-04-11 16:56:31 +03002947 if (IS_CHERRYVIEW(dev_priv))
2948 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
2949 else
2950 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2951
Ville Syrjäläad22d102016-04-12 18:56:14 +03002952 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02002953 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2954
Ville Syrjälä44d92412017-08-18 21:36:51 +03002955 i9xx_pipestat_irq_reset(dev_priv);
Ville Syrjälä70591a42014-10-30 19:42:58 +02002956
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03002957 GEN3_IRQ_RESET(VLV_);
Ville Syrjäläad22d102016-04-12 18:56:14 +03002958 dev_priv->irq_mask = ~0;
Ville Syrjälä70591a42014-10-30 19:42:58 +02002959}
2960
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002961static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
2962{
2963 u32 pipestat_mask;
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002964 u32 enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002965 enum pipe pipe;
2966
Ville Syrjälä842ebf72017-08-18 21:36:50 +03002967 pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002968
2969 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
2970 for_each_pipe(dev_priv, pipe)
2971 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
2972
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002973 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
2974 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjäläebf5f922017-04-27 19:02:22 +03002975 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2976 I915_LPE_PIPE_A_INTERRUPT |
2977 I915_LPE_PIPE_B_INTERRUPT;
2978
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002979 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläebf5f922017-04-27 19:02:22 +03002980 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
2981 I915_LPE_PIPE_C_INTERRUPT;
Ville Syrjälä6b7eafc2016-04-11 16:56:29 +03002982
2983 WARN_ON(dev_priv->irq_mask != ~0);
2984
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002985 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002986
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03002987 GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002988}
2989
2990/* drm_dma.h hooks
2991*/
2992static void ironlake_irq_reset(struct drm_device *dev)
2993{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002994 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002995
2996 I915_WRITE(HWSTAM, 0xffffffff);
2997
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03002998 GEN3_IRQ_RESET(DE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002999 if (IS_GEN7(dev_priv))
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003000 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3001
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003002 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003003
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003004 ibx_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003005}
3006
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003007static void valleyview_irq_preinstall(struct drm_device *dev)
3008{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003009 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003010
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003011 I915_WRITE(VLV_MASTER_IER, 0);
3012 POSTING_READ(VLV_MASTER_IER);
3013
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003014 gen5_gt_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003015
Ville Syrjäläad22d102016-04-12 18:56:14 +03003016 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003017 if (dev_priv->display_irqs_enabled)
3018 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003019 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003020}
3021
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003022static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3023{
3024 GEN8_IRQ_RESET_NDX(GT, 0);
3025 GEN8_IRQ_RESET_NDX(GT, 1);
3026 GEN8_IRQ_RESET_NDX(GT, 2);
3027 GEN8_IRQ_RESET_NDX(GT, 3);
3028}
3029
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003030static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003031{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003032 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003033 int pipe;
3034
Ben Widawskyabd58f02013-11-02 21:07:09 -07003035 I915_WRITE(GEN8_MASTER_IRQ, 0);
3036 POSTING_READ(GEN8_MASTER_IRQ);
3037
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003038 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003039
Damien Lespiau055e3932014-08-18 13:49:10 +01003040 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003041 if (intel_display_power_is_enabled(dev_priv,
3042 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003043 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003044
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003045 GEN3_IRQ_RESET(GEN8_DE_PORT_);
3046 GEN3_IRQ_RESET(GEN8_DE_MISC_);
3047 GEN3_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003048
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003049 if (HAS_PCH_SPLIT(dev_priv))
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003050 ibx_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003051}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003052
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003053void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03003054 u8 pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003055{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003056 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003057 enum pipe pipe;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003058
Daniel Vetter13321782014-09-15 14:55:29 +02003059 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003060 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3061 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3062 dev_priv->de_irq_mask[pipe],
3063 ~dev_priv->de_irq_mask[pipe] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003064 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003065}
3066
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003067void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03003068 u8 pipe_mask)
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003069{
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003070 enum pipe pipe;
3071
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003072 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003073 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3074 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003075 spin_unlock_irq(&dev_priv->irq_lock);
3076
3077 /* make sure we're done processing display irqs */
Chris Wilson91c8a322016-07-05 10:40:23 +01003078 synchronize_irq(dev_priv->drm.irq);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003079}
3080
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003081static void cherryview_irq_preinstall(struct drm_device *dev)
3082{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003083 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003084
3085 I915_WRITE(GEN8_MASTER_IRQ, 0);
3086 POSTING_READ(GEN8_MASTER_IRQ);
3087
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003088 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003089
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003090 GEN3_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003091
Ville Syrjäläad22d102016-04-12 18:56:14 +03003092 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003093 if (dev_priv->display_irqs_enabled)
3094 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003095 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003096}
3097
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003098static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
Ville Syrjälä87a02102015-08-27 23:55:57 +03003099 const u32 hpd[HPD_NUM_PINS])
3100{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003101 struct intel_encoder *encoder;
3102 u32 enabled_irqs = 0;
3103
Chris Wilson91c8a322016-07-05 10:40:23 +01003104 for_each_intel_encoder(&dev_priv->drm, encoder)
Ville Syrjälä87a02102015-08-27 23:55:57 +03003105 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3106 enabled_irqs |= hpd[encoder->hpd_pin];
3107
3108 return enabled_irqs;
3109}
3110
Imre Deak1a56b1a2017-01-27 11:39:21 +02003111static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
3112{
3113 u32 hotplug;
3114
3115 /*
3116 * Enable digital hotplug on the PCH, and configure the DP short pulse
3117 * duration to 2ms (which is the minimum in the Display Port spec).
3118 * The pulse duration bits are reserved on LPT+.
3119 */
3120 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3121 hotplug &= ~(PORTB_PULSE_DURATION_MASK |
3122 PORTC_PULSE_DURATION_MASK |
3123 PORTD_PULSE_DURATION_MASK);
3124 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3125 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3126 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3127 /*
3128 * When CPU and PCH are on the same package, port A
3129 * HPD must be enabled in both north and south.
3130 */
3131 if (HAS_PCH_LPT_LP(dev_priv))
3132 hotplug |= PORTA_HOTPLUG_ENABLE;
3133 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3134}
3135
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003136static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
Keith Packard7fe0b972011-09-19 13:31:02 -07003137{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003138 u32 hotplug_irqs, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003139
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003140 if (HAS_PCH_IBX(dev_priv)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003141 hotplug_irqs = SDE_HOTPLUG_MASK;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003142 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003143 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003144 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003145 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003146 }
3147
Daniel Vetterfee884e2013-07-04 23:35:21 +02003148 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003149
Imre Deak1a56b1a2017-01-27 11:39:21 +02003150 ibx_hpd_detection_setup(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003151}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003152
Imre Deak2a57d9c2017-01-27 11:39:18 +02003153static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3154{
3155 u32 hotplug;
3156
3157 /* Enable digital hotplug on the PCH */
3158 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3159 hotplug |= PORTA_HOTPLUG_ENABLE |
3160 PORTB_HOTPLUG_ENABLE |
3161 PORTC_HOTPLUG_ENABLE |
3162 PORTD_HOTPLUG_ENABLE;
3163 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3164
3165 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3166 hotplug |= PORTE_HOTPLUG_ENABLE;
3167 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3168}
3169
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003170static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003171{
Imre Deak2a57d9c2017-01-27 11:39:18 +02003172 u32 hotplug_irqs, enabled_irqs;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003173
3174 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003175 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003176
3177 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3178
Imre Deak2a57d9c2017-01-27 11:39:18 +02003179 spt_hpd_detection_setup(dev_priv);
Keith Packard7fe0b972011-09-19 13:31:02 -07003180}
3181
Imre Deak1a56b1a2017-01-27 11:39:21 +02003182static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
3183{
3184 u32 hotplug;
3185
3186 /*
3187 * Enable digital hotplug on the CPU, and configure the DP short pulse
3188 * duration to 2ms (which is the minimum in the Display Port spec)
3189 * The pulse duration bits are reserved on HSW+.
3190 */
3191 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3192 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3193 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
3194 DIGITAL_PORTA_PULSE_DURATION_2ms;
3195 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3196}
3197
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003198static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003199{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003200 u32 hotplug_irqs, enabled_irqs;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003201
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003202 if (INTEL_GEN(dev_priv) >= 8) {
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003203 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003204 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003205
3206 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003207 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003208 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003209 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003210
3211 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003212 } else {
3213 hotplug_irqs = DE_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003214 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003215
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003216 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3217 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003218
Imre Deak1a56b1a2017-01-27 11:39:21 +02003219 ilk_hpd_detection_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003220
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003221 ibx_hpd_irq_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003222}
3223
Imre Deak2a57d9c2017-01-27 11:39:18 +02003224static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
3225 u32 enabled_irqs)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003226{
Imre Deak2a57d9c2017-01-27 11:39:18 +02003227 u32 hotplug;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003228
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003229 hotplug = I915_READ(PCH_PORT_HOTPLUG);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003230 hotplug |= PORTA_HOTPLUG_ENABLE |
3231 PORTB_HOTPLUG_ENABLE |
3232 PORTC_HOTPLUG_ENABLE;
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303233
3234 DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3235 hotplug, enabled_irqs);
3236 hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3237
3238 /*
3239 * For BXT invert bit has to be set based on AOB design
3240 * for HPD detection logic, update it based on VBT fields.
3241 */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303242 if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3243 intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3244 hotplug |= BXT_DDIA_HPD_INVERT;
3245 if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3246 intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3247 hotplug |= BXT_DDIB_HPD_INVERT;
3248 if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3249 intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3250 hotplug |= BXT_DDIC_HPD_INVERT;
3251
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003252 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003253}
3254
Imre Deak2a57d9c2017-01-27 11:39:18 +02003255static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3256{
3257 __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
3258}
3259
3260static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3261{
3262 u32 hotplug_irqs, enabled_irqs;
3263
3264 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3265 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3266
3267 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3268
3269 __bxt_hpd_detection_setup(dev_priv, enabled_irqs);
3270}
3271
Paulo Zanonid46da432013-02-08 17:35:15 -02003272static void ibx_irq_postinstall(struct drm_device *dev)
3273{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003274 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003275 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003276
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003277 if (HAS_PCH_NOP(dev_priv))
Daniel Vetter692a04c2013-05-29 21:43:05 +02003278 return;
3279
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003280 if (HAS_PCH_IBX(dev_priv))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003281 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Dhinakaran Pandiyan4ebc6502017-09-08 17:42:55 -07003282 else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003283 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Dhinakaran Pandiyan4ebc6502017-09-08 17:42:55 -07003284 else
3285 mask = SDE_GMBUS_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003286
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003287 gen3_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003288 I915_WRITE(SDEIMR, ~mask);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003289
3290 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
3291 HAS_PCH_LPT(dev_priv))
Imre Deak1a56b1a2017-01-27 11:39:21 +02003292 ibx_hpd_detection_setup(dev_priv);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003293 else
3294 spt_hpd_detection_setup(dev_priv);
Paulo Zanonid46da432013-02-08 17:35:15 -02003295}
3296
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003297static void gen5_gt_irq_postinstall(struct drm_device *dev)
3298{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003299 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003300 u32 pm_irqs, gt_irqs;
3301
3302 pm_irqs = gt_irqs = 0;
3303
3304 dev_priv->gt_irq_mask = ~0;
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01003305 if (HAS_L3_DPF(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003306 /* L3 parity interrupt is always unmasked. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003307 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3308 gt_irqs |= GT_PARITY_ERROR(dev_priv);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003309 }
3310
3311 gt_irqs |= GT_RENDER_USER_INTERRUPT;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003312 if (IS_GEN5(dev_priv)) {
Chris Wilsonf8973c22016-07-01 17:23:21 +01003313 gt_irqs |= ILK_BSD_USER_INTERRUPT;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003314 } else {
3315 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3316 }
3317
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003318 GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003319
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003320 if (INTEL_GEN(dev_priv) >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003321 /*
3322 * RPS interrupts will get enabled/disabled on demand when RPS
3323 * itself is enabled/disabled.
3324 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303325 if (HAS_VEBOX(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003326 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
Akash Goelf4e9af42016-10-12 21:54:30 +05303327 dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3328 }
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003329
Akash Goelf4e9af42016-10-12 21:54:30 +05303330 dev_priv->pm_imr = 0xffffffff;
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003331 GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003332 }
3333}
3334
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003335static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003336{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003337 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003338 u32 display_mask, extra_mask;
3339
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003340 if (INTEL_GEN(dev_priv) >= 7) {
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003341 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003342 DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003343 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003344 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3345 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003346 } else {
3347 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003348 DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3349 DE_PIPEA_CRC_DONE | DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003350 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3351 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3352 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003353 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003354
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003355 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003356
Paulo Zanoni0c841212014-04-01 15:37:27 -03003357 I915_WRITE(HWSTAM, 0xeffe);
3358
Paulo Zanoni622364b2014-04-01 15:37:22 -03003359 ibx_irq_pre_postinstall(dev);
3360
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003361 GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003362
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003363 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003364
Imre Deak1a56b1a2017-01-27 11:39:21 +02003365 ilk_hpd_detection_setup(dev_priv);
3366
Paulo Zanonid46da432013-02-08 17:35:15 -02003367 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003368
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003369 if (IS_IRONLAKE_M(dev_priv)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003370 /* Enable PCU event interrupts
3371 *
3372 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003373 * setup is guaranteed to run in single-threaded context. But we
3374 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003375 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003376 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003377 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003378 }
3379
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003380 return 0;
3381}
3382
Imre Deakf8b79e52014-03-04 19:23:07 +02003383void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3384{
Chris Wilson67520412017-03-02 13:28:01 +00003385 lockdep_assert_held(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003386
3387 if (dev_priv->display_irqs_enabled)
3388 return;
3389
3390 dev_priv->display_irqs_enabled = true;
3391
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003392 if (intel_irqs_enabled(dev_priv)) {
3393 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003394 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003395 }
Imre Deakf8b79e52014-03-04 19:23:07 +02003396}
3397
3398void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3399{
Chris Wilson67520412017-03-02 13:28:01 +00003400 lockdep_assert_held(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003401
3402 if (!dev_priv->display_irqs_enabled)
3403 return;
3404
3405 dev_priv->display_irqs_enabled = false;
3406
Imre Deak950eaba2014-09-08 15:21:09 +03003407 if (intel_irqs_enabled(dev_priv))
Ville Syrjäläad22d102016-04-12 18:56:14 +03003408 vlv_display_irq_reset(dev_priv);
Imre Deakf8b79e52014-03-04 19:23:07 +02003409}
3410
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003411
3412static int valleyview_irq_postinstall(struct drm_device *dev)
3413{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003414 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003415
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003416 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003417
Ville Syrjäläad22d102016-04-12 18:56:14 +03003418 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003419 if (dev_priv->display_irqs_enabled)
3420 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003421 spin_unlock_irq(&dev_priv->irq_lock);
3422
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003423 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003424 POSTING_READ(VLV_MASTER_IER);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003425
3426 return 0;
3427}
3428
Ben Widawskyabd58f02013-11-02 21:07:09 -07003429static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3430{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003431 /* These are interrupts we'll toggle with the ring mask register */
3432 uint32_t gt_interrupts[] = {
3433 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003434 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003435 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3436 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003437 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003438 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3439 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3440 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003441 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003442 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3443 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003444 };
3445
Tvrtko Ursulin98735732016-04-19 16:46:08 +01003446 if (HAS_L3_DPF(dev_priv))
3447 gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
3448
Akash Goelf4e9af42016-10-12 21:54:30 +05303449 dev_priv->pm_ier = 0x0;
3450 dev_priv->pm_imr = ~dev_priv->pm_ier;
Deepak S9a2d2d82014-08-22 08:32:40 +05303451 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3452 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003453 /*
3454 * RPS interrupts will get enabled/disabled on demand when RPS itself
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05303455 * is enabled/disabled. Same wil be the case for GuC interrupts.
Imre Deak78e68d32014-12-15 18:59:27 +02003456 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303457 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
Deepak S9a2d2d82014-08-22 08:32:40 +05303458 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003459}
3460
3461static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3462{
Damien Lespiau770de832014-03-20 20:45:01 +00003463 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3464 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003465 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3466 u32 de_port_enables;
Ville Syrjälä11825b02016-05-19 12:14:43 +03003467 u32 de_misc_masked = GEN8_DE_MISC_GSE;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003468 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003469
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07003470 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003471 de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003472 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3473 GEN9_AUX_CHANNEL_D;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003474 if (IS_GEN9_LP(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003475 de_port_masked |= BXT_DE_PORT_GMBUS;
3476 } else {
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003477 de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003478 }
Damien Lespiau770de832014-03-20 20:45:01 +00003479
3480 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3481 GEN8_PIPE_FIFO_UNDERRUN;
3482
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003483 de_port_enables = de_port_masked;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003484 if (IS_GEN9_LP(dev_priv))
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003485 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3486 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003487 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3488
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003489 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3490 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3491 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003492
Damien Lespiau055e3932014-08-18 13:49:10 +01003493 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003494 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003495 POWER_DOMAIN_PIPE(pipe)))
3496 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3497 dev_priv->de_irq_mask[pipe],
3498 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003499
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003500 GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3501 GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003502
3503 if (IS_GEN9_LP(dev_priv))
3504 bxt_hpd_detection_setup(dev_priv);
Imre Deak1a56b1a2017-01-27 11:39:21 +02003505 else if (IS_BROADWELL(dev_priv))
3506 ilk_hpd_detection_setup(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003507}
3508
3509static int gen8_irq_postinstall(struct drm_device *dev)
3510{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003511 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003512
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003513 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303514 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003515
Ben Widawskyabd58f02013-11-02 21:07:09 -07003516 gen8_gt_irq_postinstall(dev_priv);
3517 gen8_de_irq_postinstall(dev_priv);
3518
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003519 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303520 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003521
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003522 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003523 POSTING_READ(GEN8_MASTER_IRQ);
3524
3525 return 0;
3526}
3527
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003528static int cherryview_irq_postinstall(struct drm_device *dev)
3529{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003530 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003531
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003532 gen8_gt_irq_postinstall(dev_priv);
3533
Ville Syrjäläad22d102016-04-12 18:56:14 +03003534 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003535 if (dev_priv->display_irqs_enabled)
3536 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003537 spin_unlock_irq(&dev_priv->irq_lock);
3538
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003539 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003540 POSTING_READ(GEN8_MASTER_IRQ);
3541
3542 return 0;
3543}
3544
Ben Widawskyabd58f02013-11-02 21:07:09 -07003545static void gen8_irq_uninstall(struct drm_device *dev)
3546{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003547 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003548
3549 if (!dev_priv)
3550 return;
3551
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003552 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003553}
3554
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003555static void valleyview_irq_uninstall(struct drm_device *dev)
3556{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003557 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003558
3559 if (!dev_priv)
3560 return;
3561
Imre Deak843d0e72014-04-14 20:24:23 +03003562 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003563 POSTING_READ(VLV_MASTER_IER);
Imre Deak843d0e72014-04-14 20:24:23 +03003564
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003565 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä893fce82014-10-30 19:42:56 +02003566
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003567 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003568
Ville Syrjäläad22d102016-04-12 18:56:14 +03003569 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003570 if (dev_priv->display_irqs_enabled)
3571 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003572 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003573}
3574
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003575static void cherryview_irq_uninstall(struct drm_device *dev)
3576{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003577 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003578
3579 if (!dev_priv)
3580 return;
3581
3582 I915_WRITE(GEN8_MASTER_IRQ, 0);
3583 POSTING_READ(GEN8_MASTER_IRQ);
3584
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003585 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003586
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003587 GEN3_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003588
Ville Syrjäläad22d102016-04-12 18:56:14 +03003589 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003590 if (dev_priv->display_irqs_enabled)
3591 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003592 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003593}
3594
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003595static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003596{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003597 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46979952011-04-07 13:53:55 -07003598
3599 if (!dev_priv)
3600 return;
3601
Paulo Zanonibe30b292014-04-01 15:37:25 -03003602 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003603}
3604
Chris Wilsonc2798b12012-04-22 21:13:57 +01003605static void i8xx_irq_preinstall(struct drm_device * dev)
3606{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003607 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003608
Ville Syrjälä44d92412017-08-18 21:36:51 +03003609 i9xx_pipestat_irq_reset(dev_priv);
3610
Ville Syrjäläe9e98482017-08-18 21:36:54 +03003611 GEN2_IRQ_RESET();
Chris Wilsonc2798b12012-04-22 21:13:57 +01003612}
3613
3614static int i8xx_irq_postinstall(struct drm_device *dev)
3615{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003616 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe9e98482017-08-18 21:36:54 +03003617 u16 enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003618
Chris Wilsonc2798b12012-04-22 21:13:57 +01003619 I915_WRITE16(EMR,
3620 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3621
3622 /* Unmask the interrupts that we always want on. */
3623 dev_priv->irq_mask =
3624 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003625 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003626
Ville Syrjäläe9e98482017-08-18 21:36:54 +03003627 enable_mask =
3628 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3629 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3630 I915_USER_INTERRUPT;
3631
3632 GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003633
Daniel Vetter379ef822013-10-16 22:55:56 +02003634 /* Interrupt setup is already guaranteed to be single-threaded, this is
3635 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003636 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003637 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3638 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003639 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003640
Chris Wilsonc2798b12012-04-22 21:13:57 +01003641 return 0;
3642}
3643
Daniel Vetterff1f5252012-10-02 15:10:55 +02003644static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003645{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003646 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003647 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003648 u16 iir, new_iir;
3649 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003650 int pipe;
Imre Deak1f814da2015-12-16 02:52:19 +02003651 irqreturn_t ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003652
Imre Deak2dd2a882015-02-24 11:14:30 +02003653 if (!intel_irqs_enabled(dev_priv))
3654 return IRQ_NONE;
3655
Imre Deak1f814da2015-12-16 02:52:19 +02003656 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3657 disable_rpm_wakeref_asserts(dev_priv);
3658
3659 ret = IRQ_NONE;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003660 iir = I915_READ16(IIR);
3661 if (iir == 0)
Imre Deak1f814da2015-12-16 02:52:19 +02003662 goto out;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003663
Daniel Vetterfd3a4022017-07-20 19:57:51 +02003664 while (iir) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003665 /* Can't rely on pipestat interrupt bit in iir as it might
3666 * have been cleared after the pipestat interrupt was received.
3667 * It doesn't set the bit in iir again, but it still produces
3668 * interrupts (for non-MSI).
3669 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003670 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003671 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003672 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003673
Damien Lespiau055e3932014-08-18 13:49:10 +01003674 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003675 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003676 pipe_stats[pipe] = I915_READ(reg);
3677
3678 /*
3679 * Clear the PIPE*STAT regs before the IIR
3680 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003681 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003682 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003683 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003684 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003685
Daniel Vetterfd3a4022017-07-20 19:57:51 +02003686 I915_WRITE16(IIR, iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003687 new_iir = I915_READ16(IIR); /* Flush posted writes */
3688
Chris Wilsonc2798b12012-04-22 21:13:57 +01003689 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303690 notify_ring(dev_priv->engine[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003691
Damien Lespiau055e3932014-08-18 13:49:10 +01003692 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003693 int plane = pipe;
3694 if (HAS_FBC(dev_priv))
3695 plane = !plane;
3696
Daniel Vetterfd3a4022017-07-20 19:57:51 +02003697 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
3698 drm_handle_vblank(&dev_priv->drm, pipe);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003699
Daniel Vetter4356d582013-10-16 22:55:55 +02003700 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003701 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003702
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003703 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3704 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3705 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003706 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003707
3708 iir = new_iir;
3709 }
Imre Deak1f814da2015-12-16 02:52:19 +02003710 ret = IRQ_HANDLED;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003711
Imre Deak1f814da2015-12-16 02:52:19 +02003712out:
3713 enable_rpm_wakeref_asserts(dev_priv);
3714
3715 return ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003716}
3717
3718static void i8xx_irq_uninstall(struct drm_device * dev)
3719{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003720 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003721
Ville Syrjälä44d92412017-08-18 21:36:51 +03003722 i9xx_pipestat_irq_reset(dev_priv);
3723
Ville Syrjäläe9e98482017-08-18 21:36:54 +03003724 GEN2_IRQ_RESET();
Chris Wilsonc2798b12012-04-22 21:13:57 +01003725}
3726
Chris Wilsona266c7d2012-04-24 22:59:44 +01003727static void i915_irq_preinstall(struct drm_device * dev)
3728{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003729 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003730
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003731 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003732 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003733 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3734 }
3735
Ville Syrjälä44d92412017-08-18 21:36:51 +03003736 i9xx_pipestat_irq_reset(dev_priv);
3737
Chris Wilson00d98eb2012-04-24 22:59:48 +01003738 I915_WRITE16(HWSTAM, 0xeffe);
Ville Syrjälä44d92412017-08-18 21:36:51 +03003739
Ville Syrjäläba7eb782017-08-18 21:36:53 +03003740 GEN3_IRQ_RESET();
Chris Wilsona266c7d2012-04-24 22:59:44 +01003741}
3742
3743static int i915_irq_postinstall(struct drm_device *dev)
3744{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003745 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson38bde182012-04-24 22:59:50 +01003746 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003747
Chris Wilson38bde182012-04-24 22:59:50 +01003748 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3749
3750 /* Unmask the interrupts that we always want on. */
3751 dev_priv->irq_mask =
3752 ~(I915_ASLE_INTERRUPT |
3753 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003754 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003755
3756 enable_mask =
3757 I915_ASLE_INTERRUPT |
3758 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3759 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003760 I915_USER_INTERRUPT;
3761
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003762 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003763 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003764 POSTING_READ(PORT_HOTPLUG_EN);
3765
Chris Wilsona266c7d2012-04-24 22:59:44 +01003766 /* Enable in IER... */
3767 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3768 /* and unmask in IMR */
3769 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3770 }
3771
Ville Syrjäläba7eb782017-08-18 21:36:53 +03003772 GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003773
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003774 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003775
Daniel Vetter379ef822013-10-16 22:55:56 +02003776 /* Interrupt setup is already guaranteed to be single-threaded, this is
3777 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003778 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003779 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3780 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003781 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003782
Daniel Vetter20afbda2012-12-11 14:05:07 +01003783 return 0;
3784}
3785
Daniel Vetterff1f5252012-10-02 15:10:55 +02003786static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003787{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003788 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003789 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003790 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003791 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003792
Imre Deak2dd2a882015-02-24 11:14:30 +02003793 if (!intel_irqs_enabled(dev_priv))
3794 return IRQ_NONE;
3795
Imre Deak1f814da2015-12-16 02:52:19 +02003796 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3797 disable_rpm_wakeref_asserts(dev_priv);
3798
Chris Wilsona266c7d2012-04-24 22:59:44 +01003799 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003800 do {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02003801 bool irq_received = (iir) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003802 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003803
3804 /* Can't rely on pipestat interrupt bit in iir as it might
3805 * have been cleared after the pipestat interrupt was received.
3806 * It doesn't set the bit in iir again, but it still produces
3807 * interrupts (for non-MSI).
3808 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003809 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003810 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003811 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003812
Damien Lespiau055e3932014-08-18 13:49:10 +01003813 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003814 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003815 pipe_stats[pipe] = I915_READ(reg);
3816
Chris Wilson38bde182012-04-24 22:59:50 +01003817 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003818 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003819 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003820 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003821 }
3822 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003823 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003824
3825 if (!irq_received)
3826 break;
3827
Chris Wilsona266c7d2012-04-24 22:59:44 +01003828 /* Consume port. Then clear IIR or we'll miss events */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003829 if (I915_HAS_HOTPLUG(dev_priv) &&
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003830 iir & I915_DISPLAY_PORT_INTERRUPT) {
3831 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3832 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003833 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003834 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003835
Daniel Vetterfd3a4022017-07-20 19:57:51 +02003836 I915_WRITE(IIR, iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003837 new_iir = I915_READ(IIR); /* Flush posted writes */
3838
Chris Wilsona266c7d2012-04-24 22:59:44 +01003839 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303840 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003841
Damien Lespiau055e3932014-08-18 13:49:10 +01003842 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003843 int plane = pipe;
3844 if (HAS_FBC(dev_priv))
3845 plane = !plane;
3846
Daniel Vetterfd3a4022017-07-20 19:57:51 +02003847 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
3848 drm_handle_vblank(&dev_priv->drm, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003849
3850 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3851 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003852
3853 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003854 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003855
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003856 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3857 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3858 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003859 }
3860
Chris Wilsona266c7d2012-04-24 22:59:44 +01003861 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003862 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003863
3864 /* With MSI, interrupts are only generated when iir
3865 * transitions from zero to nonzero. If another bit got
3866 * set while we were handling the existing iir bits, then
3867 * we would never get another interrupt.
3868 *
3869 * This is fine on non-MSI as well, as if we hit this path
3870 * we avoid exiting the interrupt handler only to generate
3871 * another one.
3872 *
3873 * Note that for MSI this could cause a stray interrupt report
3874 * if an interrupt landed in the time between writing IIR and
3875 * the posting read. This should be rare enough to never
3876 * trigger the 99% of 100,000 interrupts test for disabling
3877 * stray interrupts.
3878 */
Chris Wilson38bde182012-04-24 22:59:50 +01003879 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003880 iir = new_iir;
Daniel Vetterfd3a4022017-07-20 19:57:51 +02003881 } while (iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003882
Imre Deak1f814da2015-12-16 02:52:19 +02003883 enable_rpm_wakeref_asserts(dev_priv);
3884
Chris Wilsona266c7d2012-04-24 22:59:44 +01003885 return ret;
3886}
3887
3888static void i915_irq_uninstall(struct drm_device * dev)
3889{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003890 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003891
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003892 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003893 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003894 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3895 }
3896
Ville Syrjälä44d92412017-08-18 21:36:51 +03003897 i9xx_pipestat_irq_reset(dev_priv);
3898
Chris Wilson00d98eb2012-04-24 22:59:48 +01003899 I915_WRITE16(HWSTAM, 0xffff);
Ville Syrjälä44d92412017-08-18 21:36:51 +03003900
Ville Syrjäläba7eb782017-08-18 21:36:53 +03003901 GEN3_IRQ_RESET();
Chris Wilsona266c7d2012-04-24 22:59:44 +01003902}
3903
3904static void i965_irq_preinstall(struct drm_device * dev)
3905{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003906 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003907
Egbert Eich0706f172015-09-23 16:15:27 +02003908 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01003909 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003910
Ville Syrjälä44d92412017-08-18 21:36:51 +03003911 i9xx_pipestat_irq_reset(dev_priv);
3912
Chris Wilsona266c7d2012-04-24 22:59:44 +01003913 I915_WRITE(HWSTAM, 0xeffe);
Ville Syrjälä44d92412017-08-18 21:36:51 +03003914
Ville Syrjäläba7eb782017-08-18 21:36:53 +03003915 GEN3_IRQ_RESET();
Chris Wilsona266c7d2012-04-24 22:59:44 +01003916}
3917
3918static int i965_irq_postinstall(struct drm_device *dev)
3919{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003920 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003921 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003922 u32 error_mask;
3923
Chris Wilsona266c7d2012-04-24 22:59:44 +01003924 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003925 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003926 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003927 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3928 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003929 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3930
3931 enable_mask = ~dev_priv->irq_mask;
3932 enable_mask |= I915_USER_INTERRUPT;
3933
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003934 if (IS_G4X(dev_priv))
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003935 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003936
Daniel Vetterb79480b2013-06-27 17:52:10 +02003937 /* Interrupt setup is already guaranteed to be single-threaded, this is
3938 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003939 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003940 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3941 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3942 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003943 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003944
Chris Wilsona266c7d2012-04-24 22:59:44 +01003945 /*
3946 * Enable some error detection, note the instruction error mask
3947 * bit is reserved, so we leave it masked.
3948 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003949 if (IS_G4X(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003950 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3951 GM45_ERROR_MEM_PRIV |
3952 GM45_ERROR_CP_PRIV |
3953 I915_ERROR_MEMORY_REFRESH);
3954 } else {
3955 error_mask = ~(I915_ERROR_PAGE_TABLE |
3956 I915_ERROR_MEMORY_REFRESH);
3957 }
3958 I915_WRITE(EMR, error_mask);
3959
Ville Syrjäläba7eb782017-08-18 21:36:53 +03003960 GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003961
Egbert Eich0706f172015-09-23 16:15:27 +02003962 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003963 POSTING_READ(PORT_HOTPLUG_EN);
3964
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003965 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003966
3967 return 0;
3968}
3969
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003970static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01003971{
Daniel Vetter20afbda2012-12-11 14:05:07 +01003972 u32 hotplug_en;
3973
Chris Wilson67520412017-03-02 13:28:01 +00003974 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003975
Ville Syrjälä778eb332015-01-09 14:21:13 +02003976 /* Note HDMI and DP share hotplug bits */
3977 /* enable bits are the same for all generations */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003978 hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02003979 /* Programming the CRT detection parameters tends
3980 to generate a spurious hotplug event about three
3981 seconds later. So just do it once.
3982 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003983 if (IS_G4X(dev_priv))
Ville Syrjälä778eb332015-01-09 14:21:13 +02003984 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02003985 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003986
Ville Syrjälä778eb332015-01-09 14:21:13 +02003987 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02003988 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03003989 HOTPLUG_INT_EN_MASK |
3990 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
3991 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
3992 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003993}
3994
Daniel Vetterff1f5252012-10-02 15:10:55 +02003995static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003996{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003997 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003998 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003999 u32 iir, new_iir;
4000 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004001 int ret = IRQ_NONE, pipe;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004002
Imre Deak2dd2a882015-02-24 11:14:30 +02004003 if (!intel_irqs_enabled(dev_priv))
4004 return IRQ_NONE;
4005
Imre Deak1f814da2015-12-16 02:52:19 +02004006 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4007 disable_rpm_wakeref_asserts(dev_priv);
4008
Chris Wilsona266c7d2012-04-24 22:59:44 +01004009 iir = I915_READ(IIR);
4010
Chris Wilsona266c7d2012-04-24 22:59:44 +01004011 for (;;) {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02004012 bool irq_received = (iir) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004013 bool blc_event = false;
4014
Chris Wilsona266c7d2012-04-24 22:59:44 +01004015 /* Can't rely on pipestat interrupt bit in iir as it might
4016 * have been cleared after the pipestat interrupt was received.
4017 * It doesn't set the bit in iir again, but it still produces
4018 * interrupts (for non-MSI).
4019 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004020 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004021 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004022 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004023
Damien Lespiau055e3932014-08-18 13:49:10 +01004024 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004025 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004026 pipe_stats[pipe] = I915_READ(reg);
4027
4028 /*
4029 * Clear the PIPE*STAT regs before the IIR
4030 */
4031 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004032 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004033 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004034 }
4035 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004036 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004037
4038 if (!irq_received)
4039 break;
4040
4041 ret = IRQ_HANDLED;
4042
4043 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004044 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
4045 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4046 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004047 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004048 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004049
Daniel Vetterfd3a4022017-07-20 19:57:51 +02004050 I915_WRITE(IIR, iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004051 new_iir = I915_READ(IIR); /* Flush posted writes */
4052
Chris Wilsona266c7d2012-04-24 22:59:44 +01004053 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304054 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004055 if (iir & I915_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304056 notify_ring(dev_priv->engine[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004057
Damien Lespiau055e3932014-08-18 13:49:10 +01004058 for_each_pipe(dev_priv, pipe) {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02004059 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
4060 drm_handle_vblank(&dev_priv->drm, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004061
4062 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4063 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004064
4065 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004066 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004067
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004068 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4069 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004070 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004071
4072 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004073 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004074
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004075 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004076 gmbus_irq_handler(dev_priv);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004077
Chris Wilsona266c7d2012-04-24 22:59:44 +01004078 /* With MSI, interrupts are only generated when iir
4079 * transitions from zero to nonzero. If another bit got
4080 * set while we were handling the existing iir bits, then
4081 * we would never get another interrupt.
4082 *
4083 * This is fine on non-MSI as well, as if we hit this path
4084 * we avoid exiting the interrupt handler only to generate
4085 * another one.
4086 *
4087 * Note that for MSI this could cause a stray interrupt report
4088 * if an interrupt landed in the time between writing IIR and
4089 * the posting read. This should be rare enough to never
4090 * trigger the 99% of 100,000 interrupts test for disabling
4091 * stray interrupts.
4092 */
4093 iir = new_iir;
4094 }
4095
Imre Deak1f814da2015-12-16 02:52:19 +02004096 enable_rpm_wakeref_asserts(dev_priv);
4097
Chris Wilsona266c7d2012-04-24 22:59:44 +01004098 return ret;
4099}
4100
4101static void i965_irq_uninstall(struct drm_device * dev)
4102{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004103 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004104
4105 if (!dev_priv)
4106 return;
4107
Egbert Eich0706f172015-09-23 16:15:27 +02004108 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004109 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004110
Ville Syrjälä44d92412017-08-18 21:36:51 +03004111 i9xx_pipestat_irq_reset(dev_priv);
4112
Chris Wilsona266c7d2012-04-24 22:59:44 +01004113 I915_WRITE(HWSTAM, 0xffffffff);
Ville Syrjälä44d92412017-08-18 21:36:51 +03004114
Ville Syrjäläba7eb782017-08-18 21:36:53 +03004115 GEN3_IRQ_RESET();
Chris Wilsona266c7d2012-04-24 22:59:44 +01004116}
4117
Daniel Vetterfca52a52014-09-30 10:56:45 +02004118/**
4119 * intel_irq_init - initializes irq support
4120 * @dev_priv: i915 device instance
4121 *
4122 * This function initializes all the irq support including work items, timers
4123 * and all the vtables. It does not setup the interrupt itself though.
4124 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004125void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004126{
Chris Wilson91c8a322016-07-05 10:40:23 +01004127 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinencefcff82017-04-28 10:58:39 +03004128 int i;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004129
Jani Nikula77913b32015-06-18 13:06:16 +03004130 intel_hpd_init_work(dev_priv);
4131
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004132 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03004133
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004134 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03004135 for (i = 0; i < MAX_L3_SLICES; ++i)
4136 dev_priv->l3_parity.remap_info[i] = NULL;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004137
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00004138 if (HAS_GUC_SCHED(dev_priv))
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05304139 dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
4140
Deepak Sa6706b42014-03-15 20:23:22 +05304141 /* Let's track the enabled rps events */
Wayne Boyer666a4532015-12-09 12:29:35 -08004142 if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004143 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00004144 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004145 else
4146 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304147
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05304148 dev_priv->rps.pm_intrmsk_mbz = 0;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304149
4150 /*
Mika Kuoppalaacf2dc22017-04-13 14:15:27 +03004151 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304152 * if GEN6_PM_UP_EI_EXPIRED is masked.
4153 *
4154 * TODO: verify if this can be reproduced on VLV,CHV.
4155 */
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07004156 if (INTEL_GEN(dev_priv) <= 7)
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05304157 dev_priv->rps.pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304158
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07004159 if (INTEL_GEN(dev_priv) >= 8)
Chris Wilson655d49e2017-03-12 13:27:45 +00004160 dev_priv->rps.pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304161
Daniel Vetterb9632912014-09-30 10:56:44 +02004162 if (IS_GEN2(dev_priv)) {
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004163 /* Gen2 doesn't have a hardware frame counter */
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004164 dev->max_vblank_count = 0;
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07004165 } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004166 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004167 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004168 } else {
4169 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4170 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004171 }
4172
Ville Syrjälä21da2702014-08-06 14:49:55 +03004173 /*
4174 * Opt out of the vblank disable timer on everything except gen2.
4175 * Gen2 doesn't have a hardware frame counter and so depends on
4176 * vblank interrupts to produce sane vblank seuquence numbers.
4177 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004178 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004179 dev->vblank_disable_immediate = true;
4180
Chris Wilson262fd482017-02-15 13:15:47 +00004181 /* Most platforms treat the display irq block as an always-on
4182 * power domain. vlv/chv can disable it at runtime and need
4183 * special care to avoid writing any of the display block registers
4184 * outside of the power domain. We defer setting up the display irqs
4185 * in this case to the runtime pm.
4186 */
4187 dev_priv->display_irqs_enabled = true;
4188 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4189 dev_priv->display_irqs_enabled = false;
4190
Lyude317eaa92017-02-03 21:18:25 -05004191 dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4192
Daniel Vetter1bf6ad62017-05-09 16:03:28 +02004193 dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004194 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004195
Daniel Vetterb9632912014-09-30 10:56:44 +02004196 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004197 dev->driver->irq_handler = cherryview_irq_handler;
4198 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4199 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4200 dev->driver->irq_uninstall = cherryview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004201 dev->driver->enable_vblank = i965_enable_vblank;
4202 dev->driver->disable_vblank = i965_disable_vblank;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004203 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004204 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004205 dev->driver->irq_handler = valleyview_irq_handler;
4206 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4207 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4208 dev->driver->irq_uninstall = valleyview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004209 dev->driver->enable_vblank = i965_enable_vblank;
4210 dev->driver->disable_vblank = i965_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004211 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07004212 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004213 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004214 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004215 dev->driver->irq_postinstall = gen8_irq_postinstall;
4216 dev->driver->irq_uninstall = gen8_irq_uninstall;
4217 dev->driver->enable_vblank = gen8_enable_vblank;
4218 dev->driver->disable_vblank = gen8_disable_vblank;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004219 if (IS_GEN9_LP(dev_priv))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004220 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07004221 else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
4222 HAS_PCH_CNP(dev_priv))
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004223 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4224 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004225 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004226 } else if (HAS_PCH_SPLIT(dev_priv)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004227 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004228 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004229 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4230 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4231 dev->driver->enable_vblank = ironlake_enable_vblank;
4232 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004233 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004234 } else {
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004235 if (IS_GEN2(dev_priv)) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004236 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4237 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4238 dev->driver->irq_handler = i8xx_irq_handler;
4239 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004240 dev->driver->enable_vblank = i8xx_enable_vblank;
4241 dev->driver->disable_vblank = i8xx_disable_vblank;
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004242 } else if (IS_GEN3(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004243 dev->driver->irq_preinstall = i915_irq_preinstall;
4244 dev->driver->irq_postinstall = i915_irq_postinstall;
4245 dev->driver->irq_uninstall = i915_irq_uninstall;
4246 dev->driver->irq_handler = i915_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004247 dev->driver->enable_vblank = i8xx_enable_vblank;
4248 dev->driver->disable_vblank = i8xx_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004249 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004250 dev->driver->irq_preinstall = i965_irq_preinstall;
4251 dev->driver->irq_postinstall = i965_irq_postinstall;
4252 dev->driver->irq_uninstall = i965_irq_uninstall;
4253 dev->driver->irq_handler = i965_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004254 dev->driver->enable_vblank = i965_enable_vblank;
4255 dev->driver->disable_vblank = i965_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004256 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004257 if (I915_HAS_HOTPLUG(dev_priv))
4258 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004259 }
4260}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004261
Daniel Vetterfca52a52014-09-30 10:56:45 +02004262/**
Joonas Lahtinencefcff82017-04-28 10:58:39 +03004263 * intel_irq_fini - deinitializes IRQ support
4264 * @i915: i915 device instance
4265 *
4266 * This function deinitializes all the IRQ support.
4267 */
4268void intel_irq_fini(struct drm_i915_private *i915)
4269{
4270 int i;
4271
4272 for (i = 0; i < MAX_L3_SLICES; ++i)
4273 kfree(i915->l3_parity.remap_info[i]);
4274}
4275
4276/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004277 * intel_irq_install - enables the hardware interrupt
4278 * @dev_priv: i915 device instance
4279 *
4280 * This function enables the hardware interrupt handling, but leaves the hotplug
4281 * handling still disabled. It is called after intel_irq_init().
4282 *
4283 * In the driver load and resume code we need working interrupts in a few places
4284 * but don't want to deal with the hassle of concurrent probe and hotplug
4285 * workers. Hence the split into this two-stage approach.
4286 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004287int intel_irq_install(struct drm_i915_private *dev_priv)
4288{
4289 /*
4290 * We enable some interrupt sources in our postinstall hooks, so mark
4291 * interrupts as enabled _before_ actually enabling them to avoid
4292 * special cases in our ordering checks.
4293 */
4294 dev_priv->pm.irqs_enabled = true;
4295
Chris Wilson91c8a322016-07-05 10:40:23 +01004296 return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004297}
4298
Daniel Vetterfca52a52014-09-30 10:56:45 +02004299/**
4300 * intel_irq_uninstall - finilizes all irq handling
4301 * @dev_priv: i915 device instance
4302 *
4303 * This stops interrupt and hotplug handling and unregisters and frees all
4304 * resources acquired in the init functions.
4305 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004306void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4307{
Chris Wilson91c8a322016-07-05 10:40:23 +01004308 drm_irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004309 intel_hpd_cancel_work(dev_priv);
4310 dev_priv->pm.irqs_enabled = false;
4311}
4312
Daniel Vetterfca52a52014-09-30 10:56:45 +02004313/**
4314 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4315 * @dev_priv: i915 device instance
4316 *
4317 * This function is used to disable interrupts at runtime, both in the runtime
4318 * pm and the system suspend/resume code.
4319 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004320void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004321{
Chris Wilson91c8a322016-07-05 10:40:23 +01004322 dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004323 dev_priv->pm.irqs_enabled = false;
Chris Wilson91c8a322016-07-05 10:40:23 +01004324 synchronize_irq(dev_priv->drm.irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004325}
4326
Daniel Vetterfca52a52014-09-30 10:56:45 +02004327/**
4328 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4329 * @dev_priv: i915 device instance
4330 *
4331 * This function is used to enable interrupts at runtime, both in the runtime
4332 * pm and the system suspend/resume code.
4333 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004334void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004335{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004336 dev_priv->pm.irqs_enabled = true;
Chris Wilson91c8a322016-07-05 10:40:23 +01004337 dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
4338 dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004339}