blob: 77458da9627d4d1f80aa850185f07ad7f5f6a9a3 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000091#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070092
Chris Wilsonb2e862d2016-04-28 09:56:41 +010093#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
94
Ben Widawsky40521052012-06-04 14:42:43 -070095/* This is a HW constraint. The value below is the largest known requirement
96 * I've seen in a spec to date, and that was a workaround for a non-shipping
97 * part. It should be safe to decrease this, but it's more future proof as is.
98 */
Ben Widawskyb731d332013-12-06 14:10:59 -080099#define GEN6_CONTEXT_ALIGN (64<<10)
Chris Wilsonf51455d2017-01-10 14:47:34 +0000100#define GEN7_CONTEXT_ALIGN I915_GTT_MIN_ALIGNMENT
Ben Widawsky40521052012-06-04 14:42:43 -0700101
Chris Wilsonc0336662016-05-06 15:40:21 +0100102static size_t get_context_alignment(struct drm_i915_private *dev_priv)
Ben Widawskyb731d332013-12-06 14:10:59 -0800103{
Chris Wilsonc0336662016-05-06 15:40:21 +0100104 if (IS_GEN6(dev_priv))
Ben Widawskyb731d332013-12-06 14:10:59 -0800105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108}
109
Chris Wilsonc0336662016-05-06 15:40:21 +0100110static int get_context_size(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700111{
Ben Widawsky254f9652012-06-04 14:42:42 -0700112 int ret;
113 u32 reg;
114
Chris Wilsonc0336662016-05-06 15:40:21 +0100115 switch (INTEL_GEN(dev_priv)) {
Ben Widawsky254f9652012-06-04 14:42:42 -0700116 case 6:
117 reg = I915_READ(CXT_SIZE);
118 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
119 break;
120 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700121 reg = I915_READ(GEN7_CXT_SIZE);
Chris Wilsonc0336662016-05-06 15:40:21 +0100122 if (IS_HASWELL(dev_priv))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700123 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700124 else
125 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700126 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700127 case 8:
128 ret = GEN8_CXT_TOTAL_SIZE;
129 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700130 default:
131 BUG();
132 }
133
134 return ret;
135}
136
Mika Kuoppaladce32712013-04-30 13:30:33 +0300137void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700138{
Chris Wilsone2efd132016-05-24 14:53:34 +0100139 struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100140 int i;
Ben Widawsky40521052012-06-04 14:42:43 -0700141
Chris Wilson91c8a322016-07-05 10:40:23 +0100142 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000143 trace_i915_context_free(ctx);
Chris Wilson60958682016-12-31 11:20:11 +0000144 GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000145
Daniel Vetterae6c4802014-08-06 15:04:53 +0200146 i915_ppgtt_put(ctx->ppgtt);
147
Chris Wilsonbca44d82016-05-24 14:53:41 +0100148 for (i = 0; i < I915_NUM_ENGINES; i++) {
149 struct intel_context *ce = &ctx->engine[i];
150
151 if (!ce->state)
152 continue;
153
154 WARN_ON(ce->pin_count);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100155 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +0100156 intel_ring_free(ce->ring);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100157
Chris Wilsonf8a7fde2016-10-28 13:58:29 +0100158 __i915_gem_object_release_unless_active(ce->state->obj);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100159 }
160
Chris Wilson562f5d42016-10-28 13:58:54 +0100161 kfree(ctx->name);
Chris Wilsonc84455b2016-08-15 10:49:08 +0100162 put_pid(ctx->pid);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800163 list_del(&ctx->link);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100164
165 ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
Ben Widawsky40521052012-06-04 14:42:43 -0700166 kfree(ctx);
167}
168
Tvrtko Ursulin793b61e2016-11-23 10:49:15 +0000169static struct drm_i915_gem_object *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000170alloc_context_obj(struct drm_i915_private *dev_priv, u64 size)
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100171{
172 struct drm_i915_gem_object *obj;
173 int ret;
174
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000175 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100176
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000177 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100178 if (IS_ERR(obj))
179 return obj;
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100180
181 /*
182 * Try to make the context utilize L3 as well as LLC.
183 *
184 * On VLV we don't have L3 controls in the PTEs so we
185 * shouldn't touch the cache level, especially as that
186 * would make the object snooped which might have a
187 * negative performance impact.
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800188 *
189 * Snooping is required on non-llc platforms in execlist
190 * mode, but since all GGTT accesses use PAT entry 0 we
191 * get snooping anyway regardless of cache_level.
192 *
193 * This is only applicable for Ivy Bridge devices since
194 * later platforms don't have L3 control bits in the PTE.
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100195 */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000196 if (IS_IVYBRIDGE(dev_priv)) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100197 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
198 /* Failure shouldn't ever happen this early */
199 if (WARN_ON(ret)) {
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100200 i915_gem_object_put(obj);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100201 return ERR_PTR(ret);
202 }
203 }
204
205 return obj;
206}
207
Chris Wilson50e046b2016-08-04 07:52:46 +0100208static void context_close(struct i915_gem_context *ctx)
209{
Chris Wilson60958682016-12-31 11:20:11 +0000210 i915_gem_context_set_closed(ctx);
Chris Wilson50e046b2016-08-04 07:52:46 +0100211 if (ctx->ppgtt)
212 i915_ppgtt_close(&ctx->ppgtt->base);
213 ctx->file_priv = ERR_PTR(-EBADF);
214 i915_gem_context_put(ctx);
215}
216
Chris Wilson5d1808e2016-04-28 09:56:51 +0100217static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
218{
219 int ret;
220
221 ret = ida_simple_get(&dev_priv->context_hw_ida,
222 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
223 if (ret < 0) {
224 /* Contexts are only released when no longer active.
225 * Flush any pending retires to hopefully release some
226 * stale contexts and try again.
227 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100228 i915_gem_retire_requests(dev_priv);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100229 ret = ida_simple_get(&dev_priv->context_hw_ida,
230 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
231 if (ret < 0)
232 return ret;
233 }
234
235 *out = ret;
236 return 0;
237}
238
Chris Wilsone2efd132016-05-24 14:53:34 +0100239static struct i915_gem_context *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000240__create_hw_context(struct drm_i915_private *dev_priv,
Daniel Vetteree960be2014-08-06 15:04:45 +0200241 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700242{
Chris Wilsone2efd132016-05-24 14:53:34 +0100243 struct i915_gem_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800244 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700245
Ben Widawskyf94982b2012-11-10 10:56:04 -0800246 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700247 if (ctx == NULL)
248 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700249
Chris Wilson5d1808e2016-04-28 09:56:51 +0100250 ret = assign_hw_id(dev_priv, &ctx->hw_id);
251 if (ret) {
252 kfree(ctx);
253 return ERR_PTR(ret);
254 }
255
Mika Kuoppaladce32712013-04-30 13:30:33 +0300256 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700257 list_add_tail(&ctx->link, &dev_priv->context_list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100258 ctx->i915 = dev_priv;
Ben Widawsky40521052012-06-04 14:42:43 -0700259
Chris Wilson0cb26a82016-06-24 14:55:53 +0100260 ctx->ggtt_alignment = get_context_alignment(dev_priv);
261
Chris Wilson691e6412014-04-09 09:07:36 +0100262 if (dev_priv->hw_context_size) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100263 struct drm_i915_gem_object *obj;
264 struct i915_vma *vma;
265
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000266 obj = alloc_context_obj(dev_priv, dev_priv->hw_context_size);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100267 if (IS_ERR(obj)) {
268 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100269 goto err_out;
270 }
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100271
Chris Wilsona01cb372017-01-16 15:21:30 +0000272 vma = i915_vma_instance(obj, &dev_priv->ggtt.base, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100273 if (IS_ERR(vma)) {
274 i915_gem_object_put(obj);
275 ret = PTR_ERR(vma);
276 goto err_out;
277 }
278
279 ctx->engine[RCS].state = vma;
Chris Wilson691e6412014-04-09 09:07:36 +0100280 }
281
282 /* Default context will never have a file_priv */
Chris Wilson562f5d42016-10-28 13:58:54 +0100283 ret = DEFAULT_CONTEXT_HANDLE;
284 if (file_priv) {
Chris Wilson691e6412014-04-09 09:07:36 +0100285 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100286 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100287 if (ret < 0)
288 goto err_out;
Chris Wilson562f5d42016-10-28 13:58:54 +0100289 }
290 ctx->user_handle = ret;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300291
292 ctx->file_priv = file_priv;
Chris Wilson562f5d42016-10-28 13:58:54 +0100293 if (file_priv) {
Chris Wilsonc84455b2016-08-15 10:49:08 +0100294 ctx->pid = get_task_pid(current, PIDTYPE_PID);
Chris Wilson562f5d42016-10-28 13:58:54 +0100295 ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x",
296 current->comm,
297 pid_nr(ctx->pid),
298 ctx->user_handle);
299 if (!ctx->name) {
300 ret = -ENOMEM;
301 goto err_pid;
302 }
303 }
Chris Wilsonc84455b2016-08-15 10:49:08 +0100304
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700305 /* NB: Mark all slices as needing a remap so that when the context first
306 * loads it will restore whatever remap state already exists. If there
307 * is no remap info, it will be a NOP. */
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100308 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
Ben Widawsky40521052012-06-04 14:42:43 -0700309
Chris Wilson60958682016-12-31 11:20:11 +0000310 i915_gem_context_set_bannable(ctx);
Zhi Wangbcd794c2016-06-16 08:07:01 -0400311 ctx->ring_size = 4 * PAGE_SIZE;
Zhi Wangc01fc532016-06-16 08:07:02 -0400312 ctx->desc_template = GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
313 GEN8_CTX_ADDRESSING_MODE_SHIFT;
Zhi Wang3c7ba632016-06-16 08:07:03 -0400314 ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
Chris Wilson676fa572014-12-24 08:13:39 -0800315
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800316 /* GuC requires the ring to be placed above GUC_WOPCM_TOP. If GuC is not
317 * present or not in use we still need a small bias as ring wraparound
318 * at offset 0 sometimes hangs. No idea why.
319 */
320 if (HAS_GUC(dev_priv) && i915.enable_guc_loading)
321 ctx->ggtt_offset_bias = GUC_WOPCM_TOP;
322 else
Chris Wilsonf51455d2017-01-10 14:47:34 +0000323 ctx->ggtt_offset_bias = I915_GTT_PAGE_SIZE;
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800324
Ben Widawsky146937e2012-06-29 10:30:39 -0700325 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700326
Chris Wilson562f5d42016-10-28 13:58:54 +0100327err_pid:
328 put_pid(ctx->pid);
329 idr_remove(&file_priv->context_idr, ctx->user_handle);
Ben Widawsky40521052012-06-04 14:42:43 -0700330err_out:
Chris Wilson50e046b2016-08-04 07:52:46 +0100331 context_close(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700332 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700333}
334
Ben Widawsky254f9652012-06-04 14:42:42 -0700335/**
336 * The default context needs to exist per ring that uses contexts. It stores the
337 * context state of the GPU for applications that don't utilize HW contexts, as
338 * well as an idle case.
339 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100340static struct i915_gem_context *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000341i915_gem_create_context(struct drm_i915_private *dev_priv,
Daniel Vetterd624d862014-08-06 15:04:54 +0200342 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700343{
Chris Wilsone2efd132016-05-24 14:53:34 +0100344 struct i915_gem_context *ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700345
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000346 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Ben Widawsky40521052012-06-04 14:42:43 -0700347
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000348 ctx = __create_hw_context(dev_priv, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700349 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800350 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700351
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000352 if (USES_FULL_PPGTT(dev_priv)) {
Chris Wilson80b204b2016-10-28 13:58:58 +0100353 struct i915_hw_ppgtt *ppgtt;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800354
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000355 ppgtt = i915_ppgtt_create(dev_priv, file_priv, ctx->name);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100356 if (IS_ERR(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800357 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
358 PTR_ERR(ppgtt));
Chris Wilsonc6aab912016-05-24 14:53:38 +0100359 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson50e046b2016-08-04 07:52:46 +0100360 context_close(ctx);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100361 return ERR_CAST(ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200362 }
363
364 ctx->ppgtt = ppgtt;
365 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800366
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000367 trace_i915_context_create(ctx);
368
Ben Widawskya45d0f62013-12-06 14:11:05 -0800369 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700370}
371
Zhi Wangc8c35792016-06-16 08:07:05 -0400372/**
373 * i915_gem_context_create_gvt - create a GVT GEM context
374 * @dev: drm device *
375 *
376 * This function is used to create a GVT specific GEM context.
377 *
378 * Returns:
379 * pointer to i915_gem_context on success, error pointer if failed
380 *
381 */
382struct i915_gem_context *
383i915_gem_context_create_gvt(struct drm_device *dev)
384{
385 struct i915_gem_context *ctx;
386 int ret;
387
388 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
389 return ERR_PTR(-ENODEV);
390
391 ret = i915_mutex_lock_interruptible(dev);
392 if (ret)
393 return ERR_PTR(ret);
394
Chris Wilson984ff29f2017-01-06 15:20:13 +0000395 ctx = __create_hw_context(to_i915(dev), NULL);
Zhi Wangc8c35792016-06-16 08:07:05 -0400396 if (IS_ERR(ctx))
397 goto out;
398
Chris Wilson984ff29f2017-01-06 15:20:13 +0000399 ctx->file_priv = ERR_PTR(-EBADF);
Chris Wilson60958682016-12-31 11:20:11 +0000400 i915_gem_context_set_closed(ctx); /* not user accessible */
401 i915_gem_context_clear_bannable(ctx);
402 i915_gem_context_set_force_single_submission(ctx);
Zhi Wangc8c35792016-06-16 08:07:05 -0400403 ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
Chris Wilson984ff29f2017-01-06 15:20:13 +0000404
405 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
Zhi Wangc8c35792016-06-16 08:07:05 -0400406out:
407 mutex_unlock(&dev->struct_mutex);
408 return ctx;
409}
410
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000411int i915_gem_context_init(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700412{
Chris Wilsone2efd132016-05-24 14:53:34 +0100413 struct i915_gem_context *ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700414
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800415 /* Init should only be called once per module load. Eventually the
416 * restriction on the context_disabled check can be loosened. */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000417 if (WARN_ON(dev_priv->kernel_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200418 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700419
Chris Wilsonc0336662016-05-06 15:40:21 +0100420 if (intel_vgpu_active(dev_priv) &&
421 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800422 if (!i915.enable_execlists) {
423 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
424 return -EINVAL;
425 }
426 }
427
Chris Wilson5d1808e2016-04-28 09:56:51 +0100428 /* Using the simple ida interface, the max is limited by sizeof(int) */
429 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
430 ida_init(&dev_priv->context_hw_ida);
431
Oscar Mateoede7d422014-07-24 17:04:12 +0100432 if (i915.enable_execlists) {
433 /* NB: intentionally left blank. We will allocate our own
434 * backing objects as we need them, thank you very much */
435 dev_priv->hw_context_size = 0;
Chris Wilsonc0336662016-05-06 15:40:21 +0100436 } else if (HAS_HW_CONTEXTS(dev_priv)) {
437 dev_priv->hw_context_size =
Chris Wilsonf51455d2017-01-10 14:47:34 +0000438 round_up(get_context_size(dev_priv),
439 I915_GTT_PAGE_SIZE);
Chris Wilson691e6412014-04-09 09:07:36 +0100440 if (dev_priv->hw_context_size > (1<<20)) {
441 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
442 dev_priv->hw_context_size);
443 dev_priv->hw_context_size = 0;
444 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700445 }
446
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000447 ctx = i915_gem_create_context(dev_priv, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100448 if (IS_ERR(ctx)) {
449 DRM_ERROR("Failed to create default global context (error %ld)\n",
450 PTR_ERR(ctx));
451 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700452 }
453
Chris Wilson5d12fce2017-01-23 11:31:31 +0000454 /* For easy recognisablity, we want the kernel context to be 0 and then
455 * all user contexts will have non-zero hw_id.
456 */
457 GEM_BUG_ON(ctx->hw_id);
458
Chris Wilson60958682016-12-31 11:20:11 +0000459 i915_gem_context_clear_bannable(ctx);
Chris Wilson9f792eb2016-11-14 20:41:04 +0000460 ctx->priority = I915_PRIORITY_MIN; /* lowest priority; idle task */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000461 dev_priv->kernel_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100462
Chris Wilson984ff29f2017-01-06 15:20:13 +0000463 GEM_BUG_ON(!i915_gem_context_is_kernel(ctx));
464
Oscar Mateoede7d422014-07-24 17:04:12 +0100465 DRM_DEBUG_DRIVER("%s context support initialized\n",
466 i915.enable_execlists ? "LR" :
467 dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200468 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700469}
470
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100471void i915_gem_context_lost(struct drm_i915_private *dev_priv)
472{
473 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530474 enum intel_engine_id id;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100475
Chris Wilson91c8a322016-07-05 10:40:23 +0100476 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100477
Akash Goel3b3f1652016-10-13 22:44:48 +0530478 for_each_engine(engine, dev_priv, id) {
Chris Wilsone8a9c582016-12-18 15:37:20 +0000479 engine->legacy_active_context = NULL;
480
481 if (!engine->last_retired_context)
482 continue;
483
484 engine->context_unpin(engine, engine->last_retired_context);
485 engine->last_retired_context = NULL;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100486 }
487
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100488 /* Force the GPU state to be restored on enabling */
489 if (!i915.enable_execlists) {
Chris Wilsona168b2d2016-06-24 14:55:55 +0100490 struct i915_gem_context *ctx;
491
492 list_for_each_entry(ctx, &dev_priv->context_list, link) {
493 if (!i915_gem_context_is_default(ctx))
494 continue;
495
Akash Goel3b3f1652016-10-13 22:44:48 +0530496 for_each_engine(engine, dev_priv, id)
Chris Wilsona168b2d2016-06-24 14:55:55 +0100497 ctx->engine[engine->id].initialised = false;
498
499 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
500 }
501
Akash Goel3b3f1652016-10-13 22:44:48 +0530502 for_each_engine(engine, dev_priv, id) {
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100503 struct intel_context *kce =
504 &dev_priv->kernel_context->engine[engine->id];
505
506 kce->initialised = true;
507 }
508 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100509}
510
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000511void i915_gem_context_fini(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700512{
Chris Wilsone2efd132016-05-24 14:53:34 +0100513 struct i915_gem_context *dctx = dev_priv->kernel_context;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100514
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000515 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100516
Chris Wilson984ff29f2017-01-06 15:20:13 +0000517 GEM_BUG_ON(!i915_gem_context_is_kernel(dctx));
518
Chris Wilson50e046b2016-08-04 07:52:46 +0100519 context_close(dctx);
Dave Gordoned54c1a2016-01-19 19:02:54 +0000520 dev_priv->kernel_context = NULL;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100521
522 ida_destroy(&dev_priv->context_hw_ida);
Ben Widawsky254f9652012-06-04 14:42:42 -0700523}
524
Ben Widawsky40521052012-06-04 14:42:43 -0700525static int context_idr_cleanup(int id, void *p, void *data)
526{
Chris Wilsone2efd132016-05-24 14:53:34 +0100527 struct i915_gem_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700528
Chris Wilson50e046b2016-08-04 07:52:46 +0100529 context_close(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700530 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700531}
532
Ben Widawskye422b882013-12-06 14:10:58 -0800533int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
534{
535 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100536 struct i915_gem_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800537
538 idr_init(&file_priv->context_idr);
539
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800540 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000541 ctx = i915_gem_create_context(to_i915(dev), file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800542 mutex_unlock(&dev->struct_mutex);
543
Chris Wilson984ff29f2017-01-06 15:20:13 +0000544 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
545
Oscar Mateof83d6512014-05-22 14:13:38 +0100546 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800547 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100548 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800549 }
550
Ben Widawskye422b882013-12-06 14:10:58 -0800551 return 0;
552}
553
Ben Widawsky254f9652012-06-04 14:42:42 -0700554void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
555{
Ben Widawsky40521052012-06-04 14:42:43 -0700556 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700557
Chris Wilson499f2692016-05-24 14:53:35 +0100558 lockdep_assert_held(&dev->struct_mutex);
559
Daniel Vetter73c273e2012-06-19 20:27:39 +0200560 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700561 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700562}
563
Ben Widawskye0556842012-06-04 14:42:46 -0700564static inline int
John Harrison1d719cd2015-05-29 17:43:52 +0100565mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700566{
Chris Wilsonc0336662016-05-06 15:40:21 +0100567 struct drm_i915_private *dev_priv = req->i915;
Chris Wilson7e37f882016-08-02 22:50:21 +0100568 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000569 struct intel_engine_cs *engine = req->engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530570 enum intel_engine_id id;
Ben Widawskye80f14b2014-08-18 10:35:28 -0700571 u32 flags = hw_flags | MI_MM_SPACE_GTT;
Chris Wilson2c550182014-12-16 10:02:27 +0000572 const int num_rings =
573 /* Use an extended w/a on ivb+ if signalling from other rings */
Chris Wilson39df9192016-07-20 13:31:57 +0100574 i915.semaphores ?
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100575 INTEL_INFO(dev_priv)->num_rings - 1 :
Chris Wilson2c550182014-12-16 10:02:27 +0000576 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000577 int len, ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700578
Ben Widawsky12b02862012-06-04 14:42:50 -0700579 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
580 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
581 * explicitly, so we rely on the value at ring init, stored in
582 * itlb_before_ctx_switch.
583 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100584 if (IS_GEN6(dev_priv)) {
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100585 ret = engine->emit_flush(req, EMIT_INVALIDATE);
Ben Widawsky12b02862012-06-04 14:42:50 -0700586 if (ret)
587 return ret;
588 }
589
Ben Widawskye80f14b2014-08-18 10:35:28 -0700590 /* These flags are for resource streamer on HSW+ */
Chris Wilsonc0336662016-05-06 15:40:21 +0100591 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300592 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
Chris Wilsonc0336662016-05-06 15:40:21 +0100593 else if (INTEL_GEN(dev_priv) < 8)
Ben Widawskye80f14b2014-08-18 10:35:28 -0700594 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
595
Chris Wilson2c550182014-12-16 10:02:27 +0000596
597 len = 4;
Chris Wilsonc0336662016-05-06 15:40:21 +0100598 if (INTEL_GEN(dev_priv) >= 7)
Chris Wilsone9135c42016-04-13 17:35:10 +0100599 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
Chris Wilson2c550182014-12-16 10:02:27 +0000600
John Harrison5fb9de12015-05-29 17:44:07 +0100601 ret = intel_ring_begin(req, len);
Ben Widawskye0556842012-06-04 14:42:46 -0700602 if (ret)
603 return ret;
604
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300605 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilsonc0336662016-05-06 15:40:21 +0100606 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsonb5321f32016-08-02 22:50:18 +0100607 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000608 if (num_rings) {
609 struct intel_engine_cs *signaller;
610
Chris Wilsonb5321f32016-08-02 22:50:18 +0100611 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000612 MI_LOAD_REGISTER_IMM(num_rings));
Akash Goel3b3f1652016-10-13 22:44:48 +0530613 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000614 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000615 continue;
616
Chris Wilsonb5321f32016-08-02 22:50:18 +0100617 intel_ring_emit_reg(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000618 RING_PSMI_CTL(signaller->mmio_base));
Chris Wilsonb5321f32016-08-02 22:50:18 +0100619 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000620 _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000621 }
622 }
623 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700624
Chris Wilsonb5321f32016-08-02 22:50:18 +0100625 intel_ring_emit(ring, MI_NOOP);
626 intel_ring_emit(ring, MI_SET_CONTEXT);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100627 intel_ring_emit(ring,
628 i915_ggtt_offset(req->ctx->engine[RCS].state) | flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200629 /*
630 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
631 * WaMiSetContext_Hang:snb,ivb,vlv
632 */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100633 intel_ring_emit(ring, MI_NOOP);
Ben Widawskye0556842012-06-04 14:42:46 -0700634
Chris Wilsonc0336662016-05-06 15:40:21 +0100635 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilson2c550182014-12-16 10:02:27 +0000636 if (num_rings) {
637 struct intel_engine_cs *signaller;
Chris Wilsone9135c42016-04-13 17:35:10 +0100638 i915_reg_t last_reg = {}; /* keep gcc quiet */
Chris Wilson2c550182014-12-16 10:02:27 +0000639
Chris Wilsonb5321f32016-08-02 22:50:18 +0100640 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000641 MI_LOAD_REGISTER_IMM(num_rings));
Akash Goel3b3f1652016-10-13 22:44:48 +0530642 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000643 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000644 continue;
645
Chris Wilsone9135c42016-04-13 17:35:10 +0100646 last_reg = RING_PSMI_CTL(signaller->mmio_base);
Chris Wilsonb5321f32016-08-02 22:50:18 +0100647 intel_ring_emit_reg(ring, last_reg);
648 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000649 _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000650 }
Chris Wilsone9135c42016-04-13 17:35:10 +0100651
652 /* Insert a delay before the next switch! */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100653 intel_ring_emit(ring,
Chris Wilsone9135c42016-04-13 17:35:10 +0100654 MI_STORE_REGISTER_MEM |
655 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +0100656 intel_ring_emit_reg(ring, last_reg);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100657 intel_ring_emit(ring,
658 i915_ggtt_offset(engine->scratch));
Chris Wilsonb5321f32016-08-02 22:50:18 +0100659 intel_ring_emit(ring, MI_NOOP);
Chris Wilson2c550182014-12-16 10:02:27 +0000660 }
Chris Wilsonb5321f32016-08-02 22:50:18 +0100661 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000662 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700663
Chris Wilsonb5321f32016-08-02 22:50:18 +0100664 intel_ring_advance(ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700665
666 return ret;
667}
668
Chris Wilsond200cda2016-04-28 09:56:44 +0100669static int remap_l3(struct drm_i915_gem_request *req, int slice)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100670{
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100671 u32 *remap_info = req->i915->l3_parity.remap_info[slice];
Chris Wilson7e37f882016-08-02 22:50:21 +0100672 struct intel_ring *ring = req->ring;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100673 int i, ret;
674
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100675 if (!remap_info)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100676 return 0;
677
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100678 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100679 if (ret)
680 return ret;
681
682 /*
683 * Note: We do not worry about the concurrent register cacheline hang
684 * here because no other code should access these registers other than
685 * at initialization time.
686 */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100687 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100688 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
Chris Wilsonb5321f32016-08-02 22:50:18 +0100689 intel_ring_emit_reg(ring, GEN7_L3LOG(slice, i));
690 intel_ring_emit(ring, remap_info[i]);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100691 }
Chris Wilsonb5321f32016-08-02 22:50:18 +0100692 intel_ring_emit(ring, MI_NOOP);
693 intel_ring_advance(ring);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100694
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100695 return 0;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100696}
697
Chris Wilsonf9326be2016-04-28 09:56:45 +0100698static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
699 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100700 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000701{
Ben Widawsky563222a2015-03-19 12:53:28 +0000702 if (to->remap_slice)
703 return false;
704
Chris Wilsonbca44d82016-05-24 14:53:41 +0100705 if (!to->engine[RCS].initialised)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100706 return false;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000707
Chris Wilsonf9326be2016-04-28 09:56:45 +0100708 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsonfcb51062016-04-13 17:35:14 +0100709 return false;
710
Chris Wilsone8a9c582016-12-18 15:37:20 +0000711 return to == engine->legacy_active_context;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000712}
713
714static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100715needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
716 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100717 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000718{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100719 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000720 return false;
721
Chris Wilsonf9326be2016-04-28 09:56:45 +0100722 /* Always load the ppgtt on first use */
Chris Wilsone8a9c582016-12-18 15:37:20 +0000723 if (!engine->legacy_active_context)
Chris Wilsonf9326be2016-04-28 09:56:45 +0100724 return true;
725
726 /* Same context without new entries, skip */
Chris Wilsone8a9c582016-12-18 15:37:20 +0000727 if (engine->legacy_active_context == to &&
Chris Wilsonf9326be2016-04-28 09:56:45 +0100728 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100729 return false;
730
731 if (engine->id != RCS)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000732 return true;
733
Chris Wilsonc0336662016-05-06 15:40:21 +0100734 if (INTEL_GEN(engine->i915) < 8)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000735 return true;
736
737 return false;
738}
739
740static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100741needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
Chris Wilsone2efd132016-05-24 14:53:34 +0100742 struct i915_gem_context *to,
Chris Wilsonf9326be2016-04-28 09:56:45 +0100743 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000744{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100745 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000746 return false;
747
Chris Wilsonfcb51062016-04-13 17:35:14 +0100748 if (!IS_GEN8(to->i915))
Ben Widawsky317b4e92015-03-16 16:00:55 +0000749 return false;
750
Ben Widawsky6702cf12015-03-16 16:00:58 +0000751 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000752 return true;
753
754 return false;
755}
756
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100757static int do_rcs_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700758{
Chris Wilsone2efd132016-05-24 14:53:34 +0100759 struct i915_gem_context *to = req->ctx;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000760 struct intel_engine_cs *engine = req->engine;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100761 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone8a9c582016-12-18 15:37:20 +0000762 struct i915_gem_context *from = engine->legacy_active_context;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100763 u32 hw_flags;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700764 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700765
Chris Wilsone8a9c582016-12-18 15:37:20 +0000766 GEM_BUG_ON(engine->id != RCS);
767
Chris Wilsonf9326be2016-04-28 09:56:45 +0100768 if (skip_rcs_switch(ppgtt, engine, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100769 return 0;
770
Chris Wilsonf9326be2016-04-28 09:56:45 +0100771 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100772 /* Older GENs and non render rings still want the load first,
773 * "PP_DCLV followed by PP_DIR_BASE register through Load
774 * Register Immediate commands in Ring Buffer before submitting
775 * a context."*/
776 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100777 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100778 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000779 return ret;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100780 }
781
Chris Wilsonbca44d82016-05-24 14:53:41 +0100782 if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
Ben Widawsky6702cf12015-03-16 16:00:58 +0000783 /* NB: If we inhibit the restore, the context is not allowed to
784 * die because future work may end up depending on valid address
785 * space. This means we must enforce that a page table load
786 * occur when this occurs. */
Chris Wilsonfcb51062016-04-13 17:35:14 +0100787 hw_flags = MI_RESTORE_INHIBIT;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100788 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100789 hw_flags = MI_FORCE_RESTORE;
790 else
791 hw_flags = 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700792
Chris Wilsonfcb51062016-04-13 17:35:14 +0100793 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
794 ret = mi_set_context(req, hw_flags);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700795 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000796 return ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700797
Chris Wilsone8a9c582016-12-18 15:37:20 +0000798 engine->legacy_active_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700799 }
Ben Widawskye0556842012-06-04 14:42:46 -0700800
Chris Wilsonfcb51062016-04-13 17:35:14 +0100801 /* GEN8 does *not* require an explicit reload if the PDPs have been
802 * setup, and we do not wish to move them.
803 */
Chris Wilsonf9326be2016-04-28 09:56:45 +0100804 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100805 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100806 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100807 /* The hardware context switch is emitted, but we haven't
808 * actually changed the state - so it's probably safe to bail
809 * here. Still, let the user know something dangerous has
810 * happened.
811 */
812 if (ret)
813 return ret;
814 }
815
Chris Wilsonf9326be2016-04-28 09:56:45 +0100816 if (ppgtt)
817 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100818
819 for (i = 0; i < MAX_L3_SLICES; i++) {
820 if (!(to->remap_slice & (1<<i)))
821 continue;
822
Chris Wilsond200cda2016-04-28 09:56:44 +0100823 ret = remap_l3(req, i);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100824 if (ret)
825 return ret;
826
827 to->remap_slice &= ~(1<<i);
828 }
829
Chris Wilsonbca44d82016-05-24 14:53:41 +0100830 if (!to->engine[RCS].initialised) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000831 if (engine->init_context) {
832 ret = engine->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100833 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100834 return ret;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100835 }
Chris Wilsonbca44d82016-05-24 14:53:41 +0100836 to->engine[RCS].initialised = true;
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300837 }
838
Ben Widawskye0556842012-06-04 14:42:46 -0700839 return 0;
840}
841
842/**
843 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100844 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700845 *
846 * The context life cycle is simple. The context refcount is incremented and
847 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100848 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700849 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100850 *
851 * This function should not be used in execlists mode. Instead the context is
852 * switched by writing to the ELSP and requests keep a reference to their
853 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700854 */
John Harrisonba01cc92015-05-29 17:43:41 +0100855int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700856{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000857 struct intel_engine_cs *engine = req->engine;
Ben Widawskye0556842012-06-04 14:42:46 -0700858
Chris Wilson91c8a322016-07-05 10:40:23 +0100859 lockdep_assert_held(&req->i915->drm.struct_mutex);
Chris Wilson5b043f42016-08-02 22:50:38 +0100860 if (i915.enable_execlists)
861 return 0;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800862
Chris Wilsonbca44d82016-05-24 14:53:41 +0100863 if (!req->ctx->engine[engine->id].state) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100864 struct i915_gem_context *to = req->ctx;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100865 struct i915_hw_ppgtt *ppgtt =
866 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100867
Chris Wilsonf9326be2016-04-28 09:56:45 +0100868 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100869 int ret;
870
871 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100872 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100873 if (ret)
874 return ret;
875
Chris Wilsonf9326be2016-04-28 09:56:45 +0100876 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100877 }
878
Ben Widawskyc4829722013-12-06 14:11:20 -0800879 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200880 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800881
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100882 return do_rcs_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700883}
Ben Widawsky84624812012-06-04 14:42:54 -0700884
Chris Wilsonf131e352016-12-29 14:40:37 +0000885static bool engine_has_kernel_context(struct intel_engine_cs *engine)
886{
887 struct i915_gem_timeline *timeline;
888
889 list_for_each_entry(timeline, &engine->i915->gt.timelines, link) {
890 struct intel_timeline *tl;
891
892 if (timeline == &engine->i915->gt.global_timeline)
893 continue;
894
895 tl = &timeline->engine[engine->id];
896 if (i915_gem_active_peek(&tl->last_request,
897 &engine->i915->drm.struct_mutex))
898 return false;
899 }
900
901 return (!engine->last_retired_context ||
902 i915_gem_context_is_kernel(engine->last_retired_context));
903}
904
Chris Wilson945657b2016-07-15 14:56:19 +0100905int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
906{
907 struct intel_engine_cs *engine;
Chris Wilson3033aca2016-10-28 13:58:47 +0100908 struct i915_gem_timeline *timeline;
Akash Goel3b3f1652016-10-13 22:44:48 +0530909 enum intel_engine_id id;
Chris Wilson945657b2016-07-15 14:56:19 +0100910
Chris Wilson3033aca2016-10-28 13:58:47 +0100911 lockdep_assert_held(&dev_priv->drm.struct_mutex);
912
Chris Wilsonf131e352016-12-29 14:40:37 +0000913 i915_gem_retire_requests(dev_priv);
914
Akash Goel3b3f1652016-10-13 22:44:48 +0530915 for_each_engine(engine, dev_priv, id) {
Chris Wilson945657b2016-07-15 14:56:19 +0100916 struct drm_i915_gem_request *req;
917 int ret;
918
Chris Wilsonf131e352016-12-29 14:40:37 +0000919 if (engine_has_kernel_context(engine))
920 continue;
921
Chris Wilson945657b2016-07-15 14:56:19 +0100922 req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
923 if (IS_ERR(req))
924 return PTR_ERR(req);
925
Chris Wilson3033aca2016-10-28 13:58:47 +0100926 /* Queue this switch after all other activity */
927 list_for_each_entry(timeline, &dev_priv->gt.timelines, link) {
928 struct drm_i915_gem_request *prev;
929 struct intel_timeline *tl;
930
931 tl = &timeline->engine[engine->id];
932 prev = i915_gem_active_raw(&tl->last_request,
933 &dev_priv->drm.struct_mutex);
934 if (prev)
935 i915_sw_fence_await_sw_fence_gfp(&req->submit,
936 &prev->submit,
937 GFP_KERNEL);
938 }
939
Chris Wilson5b043f42016-08-02 22:50:38 +0100940 ret = i915_switch_context(req);
Chris Wilson945657b2016-07-15 14:56:19 +0100941 i915_add_request_no_flush(req);
942 if (ret)
943 return ret;
944 }
945
946 return 0;
947}
948
Oscar Mateoec3e9962014-07-24 17:04:18 +0100949static bool contexts_enabled(struct drm_device *dev)
Chris Wilson691e6412014-04-09 09:07:36 +0100950{
Oscar Mateoec3e9962014-07-24 17:04:18 +0100951 return i915.enable_execlists || to_i915(dev)->hw_context_size;
Chris Wilson691e6412014-04-09 09:07:36 +0100952}
953
Mika Kuoppalab083a082016-11-18 15:10:47 +0200954static bool client_is_banned(struct drm_i915_file_private *file_priv)
955{
956 return file_priv->context_bans > I915_MAX_CLIENT_CONTEXT_BANS;
957}
958
Ben Widawsky84624812012-06-04 14:42:54 -0700959int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
960 struct drm_file *file)
961{
Ben Widawsky84624812012-06-04 14:42:54 -0700962 struct drm_i915_gem_context_create *args = data;
963 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100964 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700965 int ret;
966
Oscar Mateoec3e9962014-07-24 17:04:18 +0100967 if (!contexts_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200968 return -ENODEV;
969
Chris Wilsonb31e5132016-02-05 16:45:59 +0000970 if (args->pad != 0)
971 return -EINVAL;
972
Mika Kuoppalab083a082016-11-18 15:10:47 +0200973 if (client_is_banned(file_priv)) {
974 DRM_DEBUG("client %s[%d] banned from creating ctx\n",
975 current->comm,
976 pid_nr(get_task_pid(current, PIDTYPE_PID)));
977
978 return -EIO;
979 }
980
Ben Widawsky84624812012-06-04 14:42:54 -0700981 ret = i915_mutex_lock_interruptible(dev);
982 if (ret)
983 return ret;
984
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000985 ctx = i915_gem_create_context(to_i915(dev), file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700986 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300987 if (IS_ERR(ctx))
988 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700989
Chris Wilson984ff29f2017-01-06 15:20:13 +0000990 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
991
Oscar Mateo821d66d2014-07-03 16:28:00 +0100992 args->ctx_id = ctx->user_handle;
Chris Wilsonb84cf532016-11-21 11:31:09 +0000993 DRM_DEBUG("HW context %d created\n", args->ctx_id);
Ben Widawsky84624812012-06-04 14:42:54 -0700994
Dan Carpenterbe636382012-07-17 09:44:49 +0300995 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700996}
997
998int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
999 struct drm_file *file)
1000{
1001 struct drm_i915_gem_context_destroy *args = data;
1002 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +01001003 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -07001004 int ret;
1005
Chris Wilsonb31e5132016-02-05 16:45:59 +00001006 if (args->pad != 0)
1007 return -EINVAL;
1008
Oscar Mateo821d66d2014-07-03 16:28:00 +01001009 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -08001010 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -08001011
Ben Widawsky84624812012-06-04 14:42:54 -07001012 ret = i915_mutex_lock_interruptible(dev);
1013 if (ret)
1014 return ret;
1015
Chris Wilsonca585b52016-05-24 14:53:36 +01001016 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001017 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -07001018 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001019 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001020 }
1021
Chris Wilsond28b99a2016-05-24 14:53:39 +01001022 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson50e046b2016-08-04 07:52:46 +01001023 context_close(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001024 mutex_unlock(&dev->struct_mutex);
1025
Chris Wilsonb84cf532016-11-21 11:31:09 +00001026 DRM_DEBUG("HW context %d destroyed\n", args->ctx_id);
Ben Widawsky84624812012-06-04 14:42:54 -07001027 return 0;
1028}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001029
1030int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
1031 struct drm_file *file)
1032{
1033 struct drm_i915_file_private *file_priv = file->driver_priv;
1034 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001035 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001036 int ret;
1037
1038 ret = i915_mutex_lock_interruptible(dev);
1039 if (ret)
1040 return ret;
1041
Chris Wilsonca585b52016-05-24 14:53:36 +01001042 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001043 if (IS_ERR(ctx)) {
1044 mutex_unlock(&dev->struct_mutex);
1045 return PTR_ERR(ctx);
1046 }
1047
1048 args->size = 0;
1049 switch (args->param) {
1050 case I915_CONTEXT_PARAM_BAN_PERIOD:
Mika Kuoppala84102172016-11-16 17:20:32 +02001051 ret = -EINVAL;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001052 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001053 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1054 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
1055 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001056 case I915_CONTEXT_PARAM_GTT_SIZE:
1057 if (ctx->ppgtt)
1058 args->value = ctx->ppgtt->base.total;
1059 else if (to_i915(dev)->mm.aliasing_ppgtt)
1060 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
1061 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001062 args->value = to_i915(dev)->ggtt.base.total;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001063 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001064 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
Chris Wilson60958682016-12-31 11:20:11 +00001065 args->value = i915_gem_context_no_error_capture(ctx);
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001066 break;
Mika Kuoppala84102172016-11-16 17:20:32 +02001067 case I915_CONTEXT_PARAM_BANNABLE:
Chris Wilson60958682016-12-31 11:20:11 +00001068 args->value = i915_gem_context_is_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001069 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001070 default:
1071 ret = -EINVAL;
1072 break;
1073 }
1074 mutex_unlock(&dev->struct_mutex);
1075
1076 return ret;
1077}
1078
1079int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1080 struct drm_file *file)
1081{
1082 struct drm_i915_file_private *file_priv = file->driver_priv;
1083 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001084 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001085 int ret;
1086
1087 ret = i915_mutex_lock_interruptible(dev);
1088 if (ret)
1089 return ret;
1090
Chris Wilsonca585b52016-05-24 14:53:36 +01001091 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001092 if (IS_ERR(ctx)) {
1093 mutex_unlock(&dev->struct_mutex);
1094 return PTR_ERR(ctx);
1095 }
1096
1097 switch (args->param) {
1098 case I915_CONTEXT_PARAM_BAN_PERIOD:
Mika Kuoppala84102172016-11-16 17:20:32 +02001099 ret = -EINVAL;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001100 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001101 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1102 if (args->size) {
1103 ret = -EINVAL;
1104 } else {
1105 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1106 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1107 }
1108 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001109 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
Chris Wilson60958682016-12-31 11:20:11 +00001110 if (args->size)
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001111 ret = -EINVAL;
Chris Wilson60958682016-12-31 11:20:11 +00001112 else if (args->value)
1113 i915_gem_context_set_no_error_capture(ctx);
1114 else
1115 i915_gem_context_clear_no_error_capture(ctx);
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001116 break;
Mika Kuoppala84102172016-11-16 17:20:32 +02001117 case I915_CONTEXT_PARAM_BANNABLE:
1118 if (args->size)
1119 ret = -EINVAL;
1120 else if (!capable(CAP_SYS_ADMIN) && !args->value)
1121 ret = -EPERM;
Chris Wilson60958682016-12-31 11:20:11 +00001122 else if (args->value)
1123 i915_gem_context_set_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001124 else
Chris Wilson60958682016-12-31 11:20:11 +00001125 i915_gem_context_clear_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001126 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001127 default:
1128 ret = -EINVAL;
1129 break;
1130 }
1131 mutex_unlock(&dev->struct_mutex);
1132
1133 return ret;
1134}
Chris Wilsond5387042016-05-13 11:57:19 +01001135
1136int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1137 void *data, struct drm_file *file)
1138{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001139 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001140 struct drm_i915_reset_stats *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001141 struct i915_gem_context *ctx;
Chris Wilsond5387042016-05-13 11:57:19 +01001142 int ret;
1143
1144 if (args->flags || args->pad)
1145 return -EINVAL;
1146
1147 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1148 return -EPERM;
1149
Chris Wilsonbdb04612016-05-13 11:57:20 +01001150 ret = i915_mutex_lock_interruptible(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001151 if (ret)
1152 return ret;
1153
Chris Wilsonca585b52016-05-24 14:53:36 +01001154 ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
Chris Wilsond5387042016-05-13 11:57:19 +01001155 if (IS_ERR(ctx)) {
1156 mutex_unlock(&dev->struct_mutex);
1157 return PTR_ERR(ctx);
1158 }
Chris Wilsond5387042016-05-13 11:57:19 +01001159
1160 if (capable(CAP_SYS_ADMIN))
1161 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1162 else
1163 args->reset_count = 0;
1164
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02001165 args->batch_active = ctx->guilty_count;
1166 args->batch_pending = ctx->active_count;
Chris Wilsond5387042016-05-13 11:57:19 +01001167
1168 mutex_unlock(&dev->struct_mutex);
1169
1170 return 0;
1171}