blob: 03119ac548f679788aaace407464ae819a651b47 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volam40263822014-02-12 16:09:07 +05302 * Copyright (C) 2005 - 2014 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000022static struct be_cmd_priv_map cmd_priv_map[] = {
23 {
24 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
25 CMD_SUBSYSTEM_ETH,
26 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
27 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
28 },
29 {
30 OPCODE_COMMON_GET_FLOW_CONTROL,
31 CMD_SUBSYSTEM_COMMON,
32 BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
33 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
34 },
35 {
36 OPCODE_COMMON_SET_FLOW_CONTROL,
37 CMD_SUBSYSTEM_COMMON,
38 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
39 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
40 },
41 {
42 OPCODE_ETH_GET_PPORT_STATS,
43 CMD_SUBSYSTEM_ETH,
44 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
45 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
46 },
47 {
48 OPCODE_COMMON_GET_PHY_DETAILS,
49 CMD_SUBSYSTEM_COMMON,
50 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
51 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
52 }
53};
54
Sathya Perlaa2cc4e02014-05-09 13:29:14 +053055static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000056{
57 int i;
58 int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
59 u32 cmd_privileges = adapter->cmd_privileges;
60
61 for (i = 0; i < num_entries; i++)
62 if (opcode == cmd_priv_map[i].opcode &&
63 subsystem == cmd_priv_map[i].subsystem)
64 if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
65 return false;
66
67 return true;
68}
69
Somnath Kotur3de09452011-09-30 07:25:05 +000070static inline void *embedded_payload(struct be_mcc_wrb *wrb)
71{
72 return wrb->payload.embedded_payload;
73}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000074
Sathya Perla8788fdc2009-07-27 22:52:03 +000075static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000076{
Sathya Perla8788fdc2009-07-27 22:52:03 +000077 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000078 u32 val = 0;
79
Sathya Perla6589ade2011-11-10 19:18:00 +000080 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000081 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000082
Sathya Perla5fb379e2009-06-18 00:02:59 +000083 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
84 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000085
86 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000087 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000088}
89
90/* To check if valid bit is set, check the entire word as we don't know
91 * the endianness of the data (old entry is host endian while a new entry is
92 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000093static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000094{
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000095 u32 flags;
96
Sathya Perla5fb379e2009-06-18 00:02:59 +000097 if (compl->flags != 0) {
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000098 flags = le32_to_cpu(compl->flags);
99 if (flags & CQE_FLAGS_VALID_MASK) {
100 compl->flags = flags;
101 return true;
102 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000103 }
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000104 return false;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000105}
106
107/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000108static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000109{
110 compl->flags = 0;
111}
112
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000113static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
114{
115 unsigned long addr;
116
117 addr = tag1;
118 addr = ((addr << 16) << 16) | tag0;
119 return (void *)addr;
120}
121
Kalesh AP4c600052014-05-30 19:06:26 +0530122static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
123{
124 if (base_status == MCC_STATUS_NOT_SUPPORTED ||
125 base_status == MCC_STATUS_ILLEGAL_REQUEST ||
126 addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
127 (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
128 (base_status == MCC_STATUS_ILLEGAL_FIELD ||
129 addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
130 return true;
131 else
132 return false;
133}
134
Sathya Perla559b6332014-05-30 19:06:27 +0530135/* Place holder for all the async MCC cmds wherein the caller is not in a busy
136 * loop (has not issued be_mcc_notify_wait())
137 */
138static void be_async_cmd_process(struct be_adapter *adapter,
139 struct be_mcc_compl *compl,
140 struct be_cmd_resp_hdr *resp_hdr)
141{
142 enum mcc_base_status base_status = base_status(compl->status);
143 u8 opcode = 0, subsystem = 0;
144
145 if (resp_hdr) {
146 opcode = resp_hdr->opcode;
147 subsystem = resp_hdr->subsystem;
148 }
149
150 if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
151 subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
152 complete(&adapter->et_cmd_compl);
153 return;
154 }
155
156 if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
157 opcode == OPCODE_COMMON_WRITE_OBJECT) &&
158 subsystem == CMD_SUBSYSTEM_COMMON) {
159 adapter->flash_status = compl->status;
160 complete(&adapter->et_cmd_compl);
161 return;
162 }
163
164 if ((opcode == OPCODE_ETH_GET_STATISTICS ||
165 opcode == OPCODE_ETH_GET_PPORT_STATS) &&
166 subsystem == CMD_SUBSYSTEM_ETH &&
167 base_status == MCC_STATUS_SUCCESS) {
168 be_parse_stats(adapter);
169 adapter->stats_cmd_sent = false;
170 return;
171 }
172
173 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
174 subsystem == CMD_SUBSYSTEM_COMMON) {
175 if (base_status == MCC_STATUS_SUCCESS) {
176 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
177 (void *)resp_hdr;
178 adapter->drv_stats.be_on_die_temperature =
179 resp->on_die_temperature;
180 } else {
181 adapter->be_get_temp_freq = 0;
182 }
183 return;
184 }
185}
186
Sathya Perla8788fdc2009-07-27 22:52:03 +0000187static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000188 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000189{
Kalesh AP4c600052014-05-30 19:06:26 +0530190 enum mcc_base_status base_status;
191 enum mcc_addl_status addl_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000192 struct be_cmd_resp_hdr *resp_hdr;
193 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000194
195 /* Just swap the status to host endian; mcc tag is opaquely copied
196 * from mcc_wrb */
197 be_dws_le_to_cpu(compl, 4);
198
Kalesh AP4c600052014-05-30 19:06:26 +0530199 base_status = base_status(compl->status);
200 addl_status = addl_status(compl->status);
Vasundhara Volam96c9b2e2014-05-30 19:06:25 +0530201
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000202 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000203 if (resp_hdr) {
204 opcode = resp_hdr->opcode;
205 subsystem = resp_hdr->subsystem;
206 }
207
Sathya Perla559b6332014-05-30 19:06:27 +0530208 be_async_cmd_process(adapter, compl, resp_hdr);
Suresh Reddy5eeff632014-01-06 13:02:24 +0530209
Sathya Perla559b6332014-05-30 19:06:27 +0530210 if (base_status != MCC_STATUS_SUCCESS &&
211 !be_skip_err_log(opcode, base_status, addl_status)) {
Kalesh AP4c600052014-05-30 19:06:26 +0530212 if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000213 dev_warn(&adapter->pdev->dev,
Vasundhara Volam522609f2012-08-28 20:37:44 +0000214 "VF is not privileged to issue opcode %d-%d\n",
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000215 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000216 } else {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000217 dev_err(&adapter->pdev->dev,
218 "opcode %d-%d failed:status %d-%d\n",
Kalesh AP4c600052014-05-30 19:06:26 +0530219 opcode, subsystem, base_status, addl_status);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000220 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000221 }
Kalesh AP4c600052014-05-30 19:06:26 +0530222 return compl->status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000223}
224
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000225/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000226static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530227 struct be_mcc_compl *compl)
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000228{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530229 struct be_async_event_link_state *evt =
230 (struct be_async_event_link_state *)compl;
231
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000232 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000233 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000234
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530235 /* On BEx the FW does not send a separate link status
236 * notification for physical and logical link.
237 * On other chips just process the logical link
238 * status notification
239 */
240 if (!BEx_chip(adapter) &&
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000241 !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
242 return;
243
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000244 /* For the initial link status do not rely on the ASYNC event as
245 * it may not be received in some cases.
246 */
247 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530248 be_link_status_update(adapter,
249 evt->port_link_status & LINK_STATUS_MASK);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000250}
251
Somnath Koturcc4ce022010-10-21 07:11:14 -0700252/* Grp5 CoS Priority evt */
253static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530254 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700255{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530256 struct be_async_event_grp5_cos_priority *evt =
257 (struct be_async_event_grp5_cos_priority *)compl;
258
Somnath Koturcc4ce022010-10-21 07:11:14 -0700259 if (evt->valid) {
260 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000261 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700262 adapter->recommended_prio =
263 evt->reco_default_priority << VLAN_PRIO_SHIFT;
264 }
265}
266
Sathya Perla323ff712012-09-28 04:39:43 +0000267/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
Somnath Koturcc4ce022010-10-21 07:11:14 -0700268static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530269 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700270{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530271 struct be_async_event_grp5_qos_link_speed *evt =
272 (struct be_async_event_grp5_qos_link_speed *)compl;
273
Sathya Perla323ff712012-09-28 04:39:43 +0000274 if (adapter->phy.link_speed >= 0 &&
275 evt->physical_port == adapter->port_num)
276 adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700277}
278
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000279/*Grp5 PVID evt*/
280static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530281 struct be_mcc_compl *compl)
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000282{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530283 struct be_async_event_grp5_pvid_state *evt =
284 (struct be_async_event_grp5_pvid_state *)compl;
285
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530286 if (evt->enabled) {
Somnath Kotur939cf302011-08-18 21:51:49 -0700287 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530288 dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
289 } else {
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000290 adapter->pvid = 0;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530291 }
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000292}
293
Somnath Koturcc4ce022010-10-21 07:11:14 -0700294static void be_async_grp5_evt_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530295 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700296{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530297 u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
298 ASYNC_EVENT_TYPE_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700299
300 switch (event_type) {
301 case ASYNC_EVENT_COS_PRIORITY:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530302 be_async_grp5_cos_priority_process(adapter, compl);
303 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700304 case ASYNC_EVENT_QOS_SPEED:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530305 be_async_grp5_qos_speed_process(adapter, compl);
306 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000307 case ASYNC_EVENT_PVID_STATE:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530308 be_async_grp5_pvid_state_process(adapter, compl);
309 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700310 default:
Somnath Koturcc4ce022010-10-21 07:11:14 -0700311 break;
312 }
313}
314
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000315static void be_async_dbg_evt_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530316 struct be_mcc_compl *cmp)
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000317{
318 u8 event_type = 0;
Kalesh AP504fbf12014-09-19 15:47:00 +0530319 struct be_async_event_qnq *evt = (struct be_async_event_qnq *)cmp;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000320
Sathya Perla3acf19d2014-05-30 19:06:28 +0530321 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
322 ASYNC_EVENT_TYPE_MASK;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000323
324 switch (event_type) {
325 case ASYNC_DEBUG_EVENT_TYPE_QNQ:
326 if (evt->valid)
327 adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
328 adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
329 break;
330 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530331 dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
332 event_type);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000333 break;
334 }
335}
336
Sathya Perla3acf19d2014-05-30 19:06:28 +0530337static inline bool is_link_state_evt(u32 flags)
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000338{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530339 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
340 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000341}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000342
Sathya Perla3acf19d2014-05-30 19:06:28 +0530343static inline bool is_grp5_evt(u32 flags)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700344{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530345 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
346 ASYNC_EVENT_CODE_GRP_5;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700347}
348
Sathya Perla3acf19d2014-05-30 19:06:28 +0530349static inline bool is_dbg_evt(u32 flags)
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000350{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530351 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
352 ASYNC_EVENT_CODE_QNQ;
353}
354
355static void be_mcc_event_process(struct be_adapter *adapter,
356 struct be_mcc_compl *compl)
357{
358 if (is_link_state_evt(compl->flags))
359 be_async_link_state_process(adapter, compl);
360 else if (is_grp5_evt(compl->flags))
361 be_async_grp5_evt_process(adapter, compl);
362 else if (is_dbg_evt(compl->flags))
363 be_async_dbg_evt_process(adapter, compl);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000364}
365
Sathya Perlaefd2e402009-07-27 22:53:10 +0000366static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000367{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000368 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000369 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000370
371 if (be_mcc_compl_is_new(compl)) {
372 queue_tail_inc(mcc_cq);
373 return compl;
374 }
375 return NULL;
376}
377
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000378void be_async_mcc_enable(struct be_adapter *adapter)
379{
380 spin_lock_bh(&adapter->mcc_cq_lock);
381
382 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
383 adapter->mcc_obj.rearm_cq = true;
384
385 spin_unlock_bh(&adapter->mcc_cq_lock);
386}
387
388void be_async_mcc_disable(struct be_adapter *adapter)
389{
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000390 spin_lock_bh(&adapter->mcc_cq_lock);
391
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000392 adapter->mcc_obj.rearm_cq = false;
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000393 be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
394
395 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000396}
397
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000398int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000399{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000400 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000401 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000402 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000403
Amerigo Wang072a9c42012-08-24 21:41:11 +0000404 spin_lock(&adapter->mcc_cq_lock);
Sathya Perla3acf19d2014-05-30 19:06:28 +0530405
Sathya Perla8788fdc2009-07-27 22:52:03 +0000406 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000407 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
Sathya Perla3acf19d2014-05-30 19:06:28 +0530408 be_mcc_event_process(adapter, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700409 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla3acf19d2014-05-30 19:06:28 +0530410 status = be_mcc_compl_process(adapter, compl);
411 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000412 }
413 be_mcc_compl_use(compl);
414 num++;
415 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700416
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000417 if (num)
418 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
419
Amerigo Wang072a9c42012-08-24 21:41:11 +0000420 spin_unlock(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000421 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000422}
423
Sathya Perla6ac7b682009-06-18 00:05:54 +0000424/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700425static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000426{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700427#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000428 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800429 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700430
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800431 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000432 if (be_error(adapter))
433 return -EIO;
434
Amerigo Wang072a9c42012-08-24 21:41:11 +0000435 local_bh_disable();
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000436 status = be_process_mcc(adapter);
Amerigo Wang072a9c42012-08-24 21:41:11 +0000437 local_bh_enable();
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800438
439 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000440 break;
441 udelay(100);
442 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700443 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000444 dev_err(&adapter->pdev->dev, "FW not responding\n");
445 adapter->fw_timeout = true;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000446 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700447 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800448 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000449}
450
451/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700452static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000453{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000454 int status;
455 struct be_mcc_wrb *wrb;
456 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
457 u16 index = mcc_obj->q.head;
458 struct be_cmd_resp_hdr *resp;
459
460 index_dec(&index, mcc_obj->q.len);
461 wrb = queue_index_node(&mcc_obj->q, index);
462
463 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
464
Sathya Perla8788fdc2009-07-27 22:52:03 +0000465 be_mcc_notify(adapter);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000466
467 status = be_mcc_wait_compl(adapter);
468 if (status == -EIO)
469 goto out;
470
Kalesh AP4c600052014-05-30 19:06:26 +0530471 status = (resp->base_status |
472 ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
473 CQE_ADDL_STATUS_SHIFT));
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000474out:
475 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000476}
477
Sathya Perla5f0b8492009-07-27 22:52:56 +0000478static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700479{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000480 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700481 u32 ready;
482
483 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000484 if (be_error(adapter))
485 return -EIO;
486
Sathya Perlacf588472010-02-14 21:22:01 +0000487 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000488 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000489 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000490
491 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700492 if (ready)
493 break;
494
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000495 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000496 dev_err(&adapter->pdev->dev, "FW not responding\n");
497 adapter->fw_timeout = true;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000498 be_detect_error(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700499 return -1;
500 }
501
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000502 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000503 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700504 } while (true);
505
506 return 0;
507}
508
509/*
510 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000511 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700512 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700513static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700514{
515 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700516 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000517 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
518 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700519 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000520 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700521
Sathya Perlacf588472010-02-14 21:22:01 +0000522 /* wait for ready to be set */
523 status = be_mbox_db_ready_wait(adapter, db);
524 if (status != 0)
525 return status;
526
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700527 val |= MPU_MAILBOX_DB_HI_MASK;
528 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
529 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
530 iowrite32(val, db);
531
532 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000533 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700534 if (status != 0)
535 return status;
536
537 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700538 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
539 val |= (u32)(mbox_mem->dma >> 4) << 2;
540 iowrite32(val, db);
541
Sathya Perla5f0b8492009-07-27 22:52:56 +0000542 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700543 if (status != 0)
544 return status;
545
Sathya Perla5fb379e2009-06-18 00:02:59 +0000546 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000547 if (be_mcc_compl_is_new(compl)) {
548 status = be_mcc_compl_process(adapter, &mbox->compl);
549 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000550 if (status)
551 return status;
552 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000553 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700554 return -1;
555 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000556 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700557}
558
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000559static u16 be_POST_stage_get(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700560{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000561 u32 sem;
562
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000563 if (BEx_chip(adapter))
564 sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700565 else
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000566 pci_read_config_dword(adapter->pdev,
567 SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
568
569 return sem & POST_STAGE_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700570}
571
Gavin Shan87f20c22013-10-29 17:30:57 +0800572static int lancer_wait_ready(struct be_adapter *adapter)
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000573{
574#define SLIPORT_READY_TIMEOUT 30
575 u32 sliport_status;
Kalesh APe6732442015-01-20 03:51:46 -0500576 int i;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000577
578 for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
579 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
580 if (sliport_status & SLIPORT_STATUS_RDY_MASK)
581 break;
582
583 msleep(1000);
584 }
585
586 if (i == SLIPORT_READY_TIMEOUT)
Kalesh APe6732442015-01-20 03:51:46 -0500587 return sliport_status ? : -1;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000588
Kalesh APe6732442015-01-20 03:51:46 -0500589 return 0;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000590}
591
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000592static bool lancer_provisioning_error(struct be_adapter *adapter)
593{
594 u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
Kalesh AP03d28ff2014-09-19 15:46:56 +0530595
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000596 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
597 if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530598 sliport_err1 = ioread32(adapter->db + SLIPORT_ERROR1_OFFSET);
599 sliport_err2 = ioread32(adapter->db + SLIPORT_ERROR2_OFFSET);
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000600
601 if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
602 sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
603 return true;
604 }
605 return false;
606}
607
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000608int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
609{
610 int status;
611 u32 sliport_status, err, reset_needed;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000612 bool resource_error;
613
614 resource_error = lancer_provisioning_error(adapter);
615 if (resource_error)
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000616 return -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000617
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000618 status = lancer_wait_ready(adapter);
619 if (!status) {
620 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
621 err = sliport_status & SLIPORT_STATUS_ERR_MASK;
622 reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
623 if (err && reset_needed) {
624 iowrite32(SLI_PORT_CONTROL_IP_MASK,
625 adapter->db + SLIPORT_CONTROL_OFFSET);
626
Kalesh APe6732442015-01-20 03:51:46 -0500627 /* check if adapter has corrected the error */
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000628 status = lancer_wait_ready(adapter);
629 sliport_status = ioread32(adapter->db +
630 SLIPORT_STATUS_OFFSET);
631 sliport_status &= (SLIPORT_STATUS_ERR_MASK |
632 SLIPORT_STATUS_RN_MASK);
633 if (status || sliport_status)
634 status = -1;
635 } else if (err || reset_needed) {
636 status = -1;
637 }
638 }
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000639 /* Stop error recovery if error is not recoverable.
640 * No resource error is temporary errors and will go away
641 * when PF provisions resources.
642 */
643 resource_error = lancer_provisioning_error(adapter);
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000644 if (resource_error)
645 status = -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000646
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000647 return status;
648}
649
650int be_fw_wait_ready(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700651{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000652 u16 stage;
653 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000654 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700655
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000656 if (lancer_chip(adapter)) {
657 status = lancer_wait_ready(adapter);
Kalesh APe6732442015-01-20 03:51:46 -0500658 if (status) {
659 stage = status;
660 goto err;
661 }
662 return 0;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000663 }
664
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000665 do {
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000666 stage = be_POST_stage_get(adapter);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000667 if (stage == POST_STAGE_ARMFW_RDY)
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000668 return 0;
Gavin Shan66d29cb2013-03-03 21:48:46 +0000669
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530670 dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000671 if (msleep_interruptible(2000)) {
672 dev_err(dev, "Waiting for POST aborted\n");
673 return -EINTR;
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000674 }
Gavin Shan66d29cb2013-03-03 21:48:46 +0000675 timeout += 2;
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000676 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700677
Kalesh APe6732442015-01-20 03:51:46 -0500678err:
679 dev_err(dev, "POST timeout; stage=%#x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000680 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700681}
682
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700683static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
684{
685 return &wrb->payload.sgl[0];
686}
687
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530688static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
Sathya Perlabea50982013-08-27 16:57:33 +0530689{
690 wrb->tag0 = addr & 0xFFFFFFFF;
691 wrb->tag1 = upper_32_bits(addr);
692}
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700693
694/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000695/* mem will be NULL for embedded commands */
696static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530697 u8 subsystem, u8 opcode, int cmd_len,
698 struct be_mcc_wrb *wrb,
699 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700700{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000701 struct be_sge *sge;
702
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700703 req_hdr->opcode = opcode;
704 req_hdr->subsystem = subsystem;
705 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000706 req_hdr->version = 0;
Sathya Perlabea50982013-08-27 16:57:33 +0530707 fill_wrb_tags(wrb, (ulong) req_hdr);
Somnath Kotur106df1e2011-10-27 07:12:13 +0000708 wrb->payload_length = cmd_len;
709 if (mem) {
710 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
711 MCC_WRB_SGE_CNT_SHIFT;
712 sge = nonembedded_sgl(wrb);
713 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
714 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
715 sge->len = cpu_to_le32(mem->size);
716 } else
717 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
718 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700719}
720
721static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530722 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700723{
724 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
725 u64 dma = (u64)mem->dma;
726
727 for (i = 0; i < buf_pages; i++) {
728 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
729 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
730 dma += PAGE_SIZE_4K;
731 }
732}
733
Sathya Perlab31c50a2009-09-17 10:30:13 -0700734static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700735{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700736 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
737 struct be_mcc_wrb *wrb
738 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
739 memset(wrb, 0, sizeof(*wrb));
740 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700741}
742
Sathya Perlab31c50a2009-09-17 10:30:13 -0700743static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000744{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700745 struct be_queue_info *mccq = &adapter->mcc_obj.q;
746 struct be_mcc_wrb *wrb;
747
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +0000748 if (!mccq->created)
749 return NULL;
750
Vasundhara Volam4d277122013-04-21 23:28:15 +0000751 if (atomic_read(&mccq->used) >= mccq->len)
Sathya Perla713d03942009-11-22 22:02:45 +0000752 return NULL;
Sathya Perla713d03942009-11-22 22:02:45 +0000753
Sathya Perlab31c50a2009-09-17 10:30:13 -0700754 wrb = queue_head_node(mccq);
755 queue_head_inc(mccq);
756 atomic_inc(&mccq->used);
757 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000758 return wrb;
759}
760
Sathya Perlabea50982013-08-27 16:57:33 +0530761static bool use_mcc(struct be_adapter *adapter)
762{
763 return adapter->mcc_obj.q.created;
764}
765
766/* Must be used only in process context */
767static int be_cmd_lock(struct be_adapter *adapter)
768{
769 if (use_mcc(adapter)) {
770 spin_lock_bh(&adapter->mcc_lock);
771 return 0;
772 } else {
773 return mutex_lock_interruptible(&adapter->mbox_lock);
774 }
775}
776
777/* Must be used only in process context */
778static void be_cmd_unlock(struct be_adapter *adapter)
779{
780 if (use_mcc(adapter))
781 spin_unlock_bh(&adapter->mcc_lock);
782 else
783 return mutex_unlock(&adapter->mbox_lock);
784}
785
786static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
787 struct be_mcc_wrb *wrb)
788{
789 struct be_mcc_wrb *dest_wrb;
790
791 if (use_mcc(adapter)) {
792 dest_wrb = wrb_from_mccq(adapter);
793 if (!dest_wrb)
794 return NULL;
795 } else {
796 dest_wrb = wrb_from_mbox(adapter);
797 }
798
799 memcpy(dest_wrb, wrb, sizeof(*wrb));
800 if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
801 fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
802
803 return dest_wrb;
804}
805
806/* Must be used only in process context */
807static int be_cmd_notify_wait(struct be_adapter *adapter,
808 struct be_mcc_wrb *wrb)
809{
810 struct be_mcc_wrb *dest_wrb;
811 int status;
812
813 status = be_cmd_lock(adapter);
814 if (status)
815 return status;
816
817 dest_wrb = be_cmd_copy(adapter, wrb);
818 if (!dest_wrb)
819 return -EBUSY;
820
821 if (use_mcc(adapter))
822 status = be_mcc_notify_wait(adapter);
823 else
824 status = be_mbox_notify_wait(adapter);
825
826 if (!status)
827 memcpy(wrb, dest_wrb, sizeof(*wrb));
828
829 be_cmd_unlock(adapter);
830 return status;
831}
832
Sathya Perla2243e2e2009-11-22 22:02:03 +0000833/* Tell fw we're about to start firing cmds by writing a
834 * special pattern across the wrb hdr; uses mbox
835 */
836int be_cmd_fw_init(struct be_adapter *adapter)
837{
838 u8 *wrb;
839 int status;
840
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000841 if (lancer_chip(adapter))
842 return 0;
843
Ivan Vecera29849612010-12-14 05:43:19 +0000844 if (mutex_lock_interruptible(&adapter->mbox_lock))
845 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000846
847 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000848 *wrb++ = 0xFF;
849 *wrb++ = 0x12;
850 *wrb++ = 0x34;
851 *wrb++ = 0xFF;
852 *wrb++ = 0xFF;
853 *wrb++ = 0x56;
854 *wrb++ = 0x78;
855 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000856
857 status = be_mbox_notify_wait(adapter);
858
Ivan Vecera29849612010-12-14 05:43:19 +0000859 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000860 return status;
861}
862
863/* Tell fw we're done with firing cmds by writing a
864 * special pattern across the wrb hdr; uses mbox
865 */
866int be_cmd_fw_clean(struct be_adapter *adapter)
867{
868 u8 *wrb;
869 int status;
870
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000871 if (lancer_chip(adapter))
872 return 0;
873
Ivan Vecera29849612010-12-14 05:43:19 +0000874 if (mutex_lock_interruptible(&adapter->mbox_lock))
875 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000876
877 wrb = (u8 *)wrb_from_mbox(adapter);
878 *wrb++ = 0xFF;
879 *wrb++ = 0xAA;
880 *wrb++ = 0xBB;
881 *wrb++ = 0xFF;
882 *wrb++ = 0xFF;
883 *wrb++ = 0xCC;
884 *wrb++ = 0xDD;
885 *wrb = 0xFF;
886
887 status = be_mbox_notify_wait(adapter);
888
Ivan Vecera29849612010-12-14 05:43:19 +0000889 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000890 return status;
891}
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000892
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530893int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700894{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700895 struct be_mcc_wrb *wrb;
896 struct be_cmd_req_eq_create *req;
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530897 struct be_dma_mem *q_mem = &eqo->q.dma_mem;
898 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700899
Ivan Vecera29849612010-12-14 05:43:19 +0000900 if (mutex_lock_interruptible(&adapter->mbox_lock))
901 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700902
903 wrb = wrb_from_mbox(adapter);
904 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700905
Somnath Kotur106df1e2011-10-27 07:12:13 +0000906 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530907 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
908 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700909
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530910 /* Support for EQ_CREATEv2 available only SH-R onwards */
911 if (!(BEx_chip(adapter) || lancer_chip(adapter)))
912 ver = 2;
913
914 req->hdr.version = ver;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700915 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
916
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700917 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
918 /* 4byte eqe*/
919 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
920 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530921 __ilog2_u32(eqo->q.len / 256));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700922 be_dws_cpu_to_le(req->context, sizeof(req->context));
923
924 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
925
Sathya Perlab31c50a2009-09-17 10:30:13 -0700926 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700927 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700928 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +0530929
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530930 eqo->q.id = le16_to_cpu(resp->eq_id);
931 eqo->msix_idx =
932 (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
933 eqo->q.created = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700934 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700935
Ivan Vecera29849612010-12-14 05:43:19 +0000936 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700937 return status;
938}
939
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000940/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000941int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +0000942 bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700943{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700944 struct be_mcc_wrb *wrb;
945 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700946 int status;
947
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000948 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700949
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000950 wrb = wrb_from_mccq(adapter);
951 if (!wrb) {
952 status = -EBUSY;
953 goto err;
954 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700955 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700956
Somnath Kotur106df1e2011-10-27 07:12:13 +0000957 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530958 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
959 NULL);
Sathya Perla5ee49792012-09-28 04:39:41 +0000960 req->type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700961 if (permanent) {
962 req->permanent = 1;
963 } else {
Kalesh AP504fbf12014-09-19 15:47:00 +0530964 req->if_id = cpu_to_le16((u16)if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000965 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700966 req->permanent = 0;
967 }
968
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000969 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700970 if (!status) {
971 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +0530972
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700973 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700974 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700975
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000976err:
977 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700978 return status;
979}
980
Sathya Perlab31c50a2009-09-17 10:30:13 -0700981/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000982int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530983 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700984{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700985 struct be_mcc_wrb *wrb;
986 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700987 int status;
988
Sathya Perlab31c50a2009-09-17 10:30:13 -0700989 spin_lock_bh(&adapter->mcc_lock);
990
991 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000992 if (!wrb) {
993 status = -EBUSY;
994 goto err;
995 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700996 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700997
Somnath Kotur106df1e2011-10-27 07:12:13 +0000998 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530999 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
1000 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001001
Ajit Khapardef8617e02011-02-11 13:36:37 +00001002 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001003 req->if_id = cpu_to_le32(if_id);
1004 memcpy(req->mac_address, mac_addr, ETH_ALEN);
1005
Sathya Perlab31c50a2009-09-17 10:30:13 -07001006 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001007 if (!status) {
1008 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301009
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001010 *pmac_id = le32_to_cpu(resp->pmac_id);
1011 }
1012
Sathya Perla713d03942009-11-22 22:02:45 +00001013err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001014 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +00001015
1016 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
1017 status = -EPERM;
1018
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001019 return status;
1020}
1021
Sathya Perlab31c50a2009-09-17 10:30:13 -07001022/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001023int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001024{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001025 struct be_mcc_wrb *wrb;
1026 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001027 int status;
1028
Sathya Perla30128032011-11-10 19:17:57 +00001029 if (pmac_id == -1)
1030 return 0;
1031
Sathya Perlab31c50a2009-09-17 10:30:13 -07001032 spin_lock_bh(&adapter->mcc_lock);
1033
1034 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001035 if (!wrb) {
1036 status = -EBUSY;
1037 goto err;
1038 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001039 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001040
Somnath Kotur106df1e2011-10-27 07:12:13 +00001041 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Kalesh APcd3307aa2014-09-19 15:47:02 +05301042 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req),
1043 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001044
Ajit Khapardef8617e02011-02-11 13:36:37 +00001045 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001046 req->if_id = cpu_to_le32(if_id);
1047 req->pmac_id = cpu_to_le32(pmac_id);
1048
Sathya Perlab31c50a2009-09-17 10:30:13 -07001049 status = be_mcc_notify_wait(adapter);
1050
Sathya Perla713d03942009-11-22 22:02:45 +00001051err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001052 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001053 return status;
1054}
1055
Sathya Perlab31c50a2009-09-17 10:30:13 -07001056/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001057int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301058 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001059{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001060 struct be_mcc_wrb *wrb;
1061 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001062 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001063 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001064 int status;
1065
Ivan Vecera29849612010-12-14 05:43:19 +00001066 if (mutex_lock_interruptible(&adapter->mbox_lock))
1067 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001068
1069 wrb = wrb_from_mbox(adapter);
1070 req = embedded_payload(wrb);
1071 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001072
Somnath Kotur106df1e2011-10-27 07:12:13 +00001073 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301074 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
1075 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001076
1077 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001078
1079 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001080 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301081 coalesce_wm);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001082 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301083 ctxt, no_delay);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001084 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301085 __ilog2_u32(cq->len / 256));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001086 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001087 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
1088 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001089 } else {
1090 req->hdr.version = 2;
1091 req->page_size = 1; /* 1 for 4K */
Ajit Khaparde09e83a92013-11-22 12:51:20 -06001092
1093 /* coalesce-wm field in this cmd is not relevant to Lancer.
1094 * Lancer uses COMMON_MODIFY_CQ to set this field
1095 */
1096 if (!lancer_chip(adapter))
1097 AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
1098 ctxt, coalesce_wm);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001099 AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301100 no_delay);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001101 AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301102 __ilog2_u32(cq->len / 256));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001103 AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301104 AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
1105 AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001106 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001107
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001108 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1109
1110 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1111
Sathya Perlab31c50a2009-09-17 10:30:13 -07001112 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001113 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -07001114 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301115
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001116 cq->id = le16_to_cpu(resp->cq_id);
1117 cq->created = true;
1118 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001119
Ivan Vecera29849612010-12-14 05:43:19 +00001120 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001121
1122 return status;
1123}
1124
1125static u32 be_encoded_q_len(int q_len)
1126{
1127 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
Kalesh AP03d28ff2014-09-19 15:46:56 +05301128
Sathya Perla5fb379e2009-06-18 00:02:59 +00001129 if (len_encoded == 16)
1130 len_encoded = 0;
1131 return len_encoded;
1132}
1133
Jingoo Han4188e7d2013-08-05 18:02:02 +09001134static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301135 struct be_queue_info *mccq,
1136 struct be_queue_info *cq)
Sathya Perla5fb379e2009-06-18 00:02:59 +00001137{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001138 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001139 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001140 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001141 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001142 int status;
1143
Ivan Vecera29849612010-12-14 05:43:19 +00001144 if (mutex_lock_interruptible(&adapter->mbox_lock))
1145 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001146
1147 wrb = wrb_from_mbox(adapter);
1148 req = embedded_payload(wrb);
1149 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001150
Somnath Kotur106df1e2011-10-27 07:12:13 +00001151 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301152 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
1153 NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001154
Ajit Khaparded4a2ac32010-03-11 01:35:59 +00001155 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301156 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001157 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1158 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301159 be_encoded_q_len(mccq->len));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001160 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301161 } else {
1162 req->hdr.version = 1;
1163 req->cq_id = cpu_to_le16(cq->id);
1164
1165 AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
1166 be_encoded_q_len(mccq->len));
1167 AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
1168 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
1169 ctxt, cq->id);
1170 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
1171 ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001172 }
1173
Somnath Koturcc4ce022010-10-21 07:11:14 -07001174 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001175 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Ajit Khapardebc0c3402013-04-24 11:52:50 +00001176 req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001177 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1178
1179 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1180
Sathya Perlab31c50a2009-09-17 10:30:13 -07001181 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001182 if (!status) {
1183 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301184
Sathya Perla5fb379e2009-06-18 00:02:59 +00001185 mccq->id = le16_to_cpu(resp->id);
1186 mccq->created = true;
1187 }
Ivan Vecera29849612010-12-14 05:43:19 +00001188 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001189
1190 return status;
1191}
1192
Jingoo Han4188e7d2013-08-05 18:02:02 +09001193static int be_cmd_mccq_org_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301194 struct be_queue_info *mccq,
1195 struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001196{
1197 struct be_mcc_wrb *wrb;
1198 struct be_cmd_req_mcc_create *req;
1199 struct be_dma_mem *q_mem = &mccq->dma_mem;
1200 void *ctxt;
1201 int status;
1202
1203 if (mutex_lock_interruptible(&adapter->mbox_lock))
1204 return -1;
1205
1206 wrb = wrb_from_mbox(adapter);
1207 req = embedded_payload(wrb);
1208 ctxt = &req->context;
1209
Somnath Kotur106df1e2011-10-27 07:12:13 +00001210 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301211 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
1212 NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001213
1214 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1215
1216 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1217 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301218 be_encoded_q_len(mccq->len));
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001219 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1220
1221 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1222
1223 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1224
1225 status = be_mbox_notify_wait(adapter);
1226 if (!status) {
1227 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301228
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001229 mccq->id = le16_to_cpu(resp->id);
1230 mccq->created = true;
1231 }
1232
1233 mutex_unlock(&adapter->mbox_lock);
1234 return status;
1235}
1236
1237int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301238 struct be_queue_info *mccq, struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001239{
1240 int status;
1241
1242 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301243 if (status && BEx_chip(adapter)) {
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001244 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
1245 "or newer to avoid conflicting priorities between NIC "
1246 "and FCoE traffic");
1247 status = be_cmd_mccq_org_create(adapter, mccq, cq);
1248 }
1249 return status;
1250}
1251
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001252int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001253{
Sathya Perla77071332013-08-27 16:57:34 +05301254 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001255 struct be_cmd_req_eth_tx_create *req;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001256 struct be_queue_info *txq = &txo->q;
1257 struct be_queue_info *cq = &txo->cq;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001258 struct be_dma_mem *q_mem = &txq->dma_mem;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001259 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001260
Sathya Perla77071332013-08-27 16:57:34 +05301261 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001262 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301263 OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001264
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001265 if (lancer_chip(adapter)) {
1266 req->hdr.version = 1;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001267 } else if (BEx_chip(adapter)) {
1268 if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
1269 req->hdr.version = 2;
1270 } else { /* For SH */
1271 req->hdr.version = 2;
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001272 }
1273
Vasundhara Volam81b02652013-10-01 15:59:57 +05301274 if (req->hdr.version > 0)
1275 req->if_id = cpu_to_le16(adapter->if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001276 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1277 req->ulp_num = BE_ULP1_NUM;
1278 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001279 req->cq_id = cpu_to_le16(cq->id);
1280 req->queue_size = be_encoded_q_len(txq->len);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001281 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001282 ver = req->hdr.version;
1283
Sathya Perla77071332013-08-27 16:57:34 +05301284 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001285 if (!status) {
Sathya Perla77071332013-08-27 16:57:34 +05301286 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301287
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001288 txq->id = le16_to_cpu(resp->cid);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001289 if (ver == 2)
1290 txo->db_offset = le32_to_cpu(resp->db_offset);
1291 else
1292 txo->db_offset = DB_TXULP1_OFFSET;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001293 txq->created = true;
1294 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001295
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001296 return status;
1297}
1298
Sathya Perla482c9e72011-06-29 23:33:17 +00001299/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001300int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301301 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
1302 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001303{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001304 struct be_mcc_wrb *wrb;
1305 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001306 struct be_dma_mem *q_mem = &rxq->dma_mem;
1307 int status;
1308
Sathya Perla482c9e72011-06-29 23:33:17 +00001309 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001310
Sathya Perla482c9e72011-06-29 23:33:17 +00001311 wrb = wrb_from_mccq(adapter);
1312 if (!wrb) {
1313 status = -EBUSY;
1314 goto err;
1315 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001316 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001317
Somnath Kotur106df1e2011-10-27 07:12:13 +00001318 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301319 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001320
1321 req->cq_id = cpu_to_le16(cq_id);
1322 req->frag_size = fls(frag_size) - 1;
1323 req->num_pages = 2;
1324 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1325 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001326 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001327 req->rss_queue = cpu_to_le32(rss);
1328
Sathya Perla482c9e72011-06-29 23:33:17 +00001329 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001330 if (!status) {
1331 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301332
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001333 rxq->id = le16_to_cpu(resp->id);
1334 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001335 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001336 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001337
Sathya Perla482c9e72011-06-29 23:33:17 +00001338err:
1339 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001340 return status;
1341}
1342
Sathya Perlab31c50a2009-09-17 10:30:13 -07001343/* Generic destroyer function for all types of queues
1344 * Uses Mbox
1345 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001346int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301347 int queue_type)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001348{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001349 struct be_mcc_wrb *wrb;
1350 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001351 u8 subsys = 0, opcode = 0;
1352 int status;
1353
Ivan Vecera29849612010-12-14 05:43:19 +00001354 if (mutex_lock_interruptible(&adapter->mbox_lock))
1355 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001356
Sathya Perlab31c50a2009-09-17 10:30:13 -07001357 wrb = wrb_from_mbox(adapter);
1358 req = embedded_payload(wrb);
1359
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001360 switch (queue_type) {
1361 case QTYPE_EQ:
1362 subsys = CMD_SUBSYSTEM_COMMON;
1363 opcode = OPCODE_COMMON_EQ_DESTROY;
1364 break;
1365 case QTYPE_CQ:
1366 subsys = CMD_SUBSYSTEM_COMMON;
1367 opcode = OPCODE_COMMON_CQ_DESTROY;
1368 break;
1369 case QTYPE_TXQ:
1370 subsys = CMD_SUBSYSTEM_ETH;
1371 opcode = OPCODE_ETH_TX_DESTROY;
1372 break;
1373 case QTYPE_RXQ:
1374 subsys = CMD_SUBSYSTEM_ETH;
1375 opcode = OPCODE_ETH_RX_DESTROY;
1376 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001377 case QTYPE_MCCQ:
1378 subsys = CMD_SUBSYSTEM_COMMON;
1379 opcode = OPCODE_COMMON_MCC_DESTROY;
1380 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001381 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001382 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001383 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001384
Somnath Kotur106df1e2011-10-27 07:12:13 +00001385 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301386 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001387 req->id = cpu_to_le16(q->id);
1388
Sathya Perlab31c50a2009-09-17 10:30:13 -07001389 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001390 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001391
Ivan Vecera29849612010-12-14 05:43:19 +00001392 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001393 return status;
1394}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001395
Sathya Perla482c9e72011-06-29 23:33:17 +00001396/* Uses MCC */
1397int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1398{
1399 struct be_mcc_wrb *wrb;
1400 struct be_cmd_req_q_destroy *req;
1401 int status;
1402
1403 spin_lock_bh(&adapter->mcc_lock);
1404
1405 wrb = wrb_from_mccq(adapter);
1406 if (!wrb) {
1407 status = -EBUSY;
1408 goto err;
1409 }
1410 req = embedded_payload(wrb);
1411
Somnath Kotur106df1e2011-10-27 07:12:13 +00001412 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301413 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001414 req->id = cpu_to_le16(q->id);
1415
1416 status = be_mcc_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001417 q->created = false;
Sathya Perla482c9e72011-06-29 23:33:17 +00001418
1419err:
1420 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001421 return status;
1422}
1423
Sathya Perlab31c50a2009-09-17 10:30:13 -07001424/* Create an rx filtering policy configuration on an i/f
Sathya Perlabea50982013-08-27 16:57:33 +05301425 * Will use MBOX only if MCCQ has not been created.
Sathya Perlab31c50a2009-09-17 10:30:13 -07001426 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001427int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001428 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001429{
Sathya Perlabea50982013-08-27 16:57:33 +05301430 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001431 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001432 int status;
1433
Sathya Perlabea50982013-08-27 16:57:33 +05301434 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001435 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301436 OPCODE_COMMON_NTWK_INTERFACE_CREATE,
1437 sizeof(*req), &wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001438 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001439 req->capability_flags = cpu_to_le32(cap_flags);
1440 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001441 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001442
Sathya Perlabea50982013-08-27 16:57:33 +05301443 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001444 if (!status) {
Sathya Perlabea50982013-08-27 16:57:33 +05301445 struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301446
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001447 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perlab5bb9772013-07-23 15:25:01 +05301448
1449 /* Hack to retrieve VF's pmac-id on BE3 */
1450 if (BE3_chip(adapter) && !be_physfn(adapter))
1451 adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001452 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001453 return status;
1454}
1455
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001456/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001457int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001458{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001459 struct be_mcc_wrb *wrb;
1460 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001461 int status;
1462
Sathya Perla30128032011-11-10 19:17:57 +00001463 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001464 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001465
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001466 spin_lock_bh(&adapter->mcc_lock);
1467
1468 wrb = wrb_from_mccq(adapter);
1469 if (!wrb) {
1470 status = -EBUSY;
1471 goto err;
1472 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001473 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001474
Somnath Kotur106df1e2011-10-27 07:12:13 +00001475 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301476 OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
1477 sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001478 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001479 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001480
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001481 status = be_mcc_notify_wait(adapter);
1482err:
1483 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001484 return status;
1485}
1486
1487/* Get stats is a non embedded command: the request is not embedded inside
1488 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001489 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001490 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001491int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001492{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001493 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001494 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001495 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001496
Sathya Perlab31c50a2009-09-17 10:30:13 -07001497 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001498
Sathya Perlab31c50a2009-09-17 10:30:13 -07001499 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001500 if (!wrb) {
1501 status = -EBUSY;
1502 goto err;
1503 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001504 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001505
Somnath Kotur106df1e2011-10-27 07:12:13 +00001506 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301507 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
1508 nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001509
Sathya Perlaca34fe32012-11-06 17:48:56 +00001510 /* version 1 of the cmd is not supported only by BE2 */
Ajit Khaparde61000862013-10-03 16:16:33 -05001511 if (BE2_chip(adapter))
1512 hdr->version = 0;
1513 if (BE3_chip(adapter) || lancer_chip(adapter))
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001514 hdr->version = 1;
Ajit Khaparde61000862013-10-03 16:16:33 -05001515 else
1516 hdr->version = 2;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001517
Sathya Perlab31c50a2009-09-17 10:30:13 -07001518 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001519 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001520
Sathya Perla713d03942009-11-22 22:02:45 +00001521err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001522 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001523 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001524}
1525
Selvin Xavier005d5692011-05-16 07:36:35 +00001526/* Lancer Stats */
1527int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301528 struct be_dma_mem *nonemb_cmd)
Selvin Xavier005d5692011-05-16 07:36:35 +00001529{
Selvin Xavier005d5692011-05-16 07:36:35 +00001530 struct be_mcc_wrb *wrb;
1531 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001532 int status = 0;
1533
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001534 if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
1535 CMD_SUBSYSTEM_ETH))
1536 return -EPERM;
1537
Selvin Xavier005d5692011-05-16 07:36:35 +00001538 spin_lock_bh(&adapter->mcc_lock);
1539
1540 wrb = wrb_from_mccq(adapter);
1541 if (!wrb) {
1542 status = -EBUSY;
1543 goto err;
1544 }
1545 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001546
Somnath Kotur106df1e2011-10-27 07:12:13 +00001547 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301548 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
1549 wrb, nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001550
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001551 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001552 req->cmd_params.params.reset_stats = 0;
1553
Selvin Xavier005d5692011-05-16 07:36:35 +00001554 be_mcc_notify(adapter);
1555 adapter->stats_cmd_sent = true;
1556
1557err:
1558 spin_unlock_bh(&adapter->mcc_lock);
1559 return status;
1560}
1561
Sathya Perla323ff712012-09-28 04:39:43 +00001562static int be_mac_to_link_speed(int mac_speed)
1563{
1564 switch (mac_speed) {
1565 case PHY_LINK_SPEED_ZERO:
1566 return 0;
1567 case PHY_LINK_SPEED_10MBPS:
1568 return 10;
1569 case PHY_LINK_SPEED_100MBPS:
1570 return 100;
1571 case PHY_LINK_SPEED_1GBPS:
1572 return 1000;
1573 case PHY_LINK_SPEED_10GBPS:
1574 return 10000;
Vasundhara Volamb971f842013-08-06 09:27:15 +05301575 case PHY_LINK_SPEED_20GBPS:
1576 return 20000;
1577 case PHY_LINK_SPEED_25GBPS:
1578 return 25000;
1579 case PHY_LINK_SPEED_40GBPS:
1580 return 40000;
Sathya Perla323ff712012-09-28 04:39:43 +00001581 }
1582 return 0;
1583}
1584
1585/* Uses synchronous mcc
1586 * Returns link_speed in Mbps
1587 */
1588int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1589 u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001590{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001591 struct be_mcc_wrb *wrb;
1592 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001593 int status;
1594
Sathya Perlab31c50a2009-09-17 10:30:13 -07001595 spin_lock_bh(&adapter->mcc_lock);
1596
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001597 if (link_status)
1598 *link_status = LINK_DOWN;
1599
Sathya Perlab31c50a2009-09-17 10:30:13 -07001600 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001601 if (!wrb) {
1602 status = -EBUSY;
1603 goto err;
1604 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001605 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001606
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001607 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301608 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
1609 sizeof(*req), wrb, NULL);
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001610
Sathya Perlaca34fe32012-11-06 17:48:56 +00001611 /* version 1 of the cmd is not supported only by BE2 */
1612 if (!BE2_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001613 req->hdr.version = 1;
1614
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001615 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001616
Sathya Perlab31c50a2009-09-17 10:30:13 -07001617 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001618 if (!status) {
1619 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301620
Sathya Perla323ff712012-09-28 04:39:43 +00001621 if (link_speed) {
1622 *link_speed = resp->link_speed ?
1623 le16_to_cpu(resp->link_speed) * 10 :
1624 be_mac_to_link_speed(resp->mac_speed);
1625
1626 if (!resp->logical_link_status)
1627 *link_speed = 0;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001628 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001629 if (link_status)
1630 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001631 }
1632
Sathya Perla713d03942009-11-22 22:02:45 +00001633err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001634 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001635 return status;
1636}
1637
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001638/* Uses synchronous mcc */
1639int be_cmd_get_die_temperature(struct be_adapter *adapter)
1640{
1641 struct be_mcc_wrb *wrb;
1642 struct be_cmd_req_get_cntl_addnl_attribs *req;
Vasundhara Volam117affe2013-08-06 09:27:20 +05301643 int status = 0;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001644
1645 spin_lock_bh(&adapter->mcc_lock);
1646
1647 wrb = wrb_from_mccq(adapter);
1648 if (!wrb) {
1649 status = -EBUSY;
1650 goto err;
1651 }
1652 req = embedded_payload(wrb);
1653
Somnath Kotur106df1e2011-10-27 07:12:13 +00001654 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301655 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
1656 sizeof(*req), wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001657
Somnath Kotur3de09452011-09-30 07:25:05 +00001658 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001659
1660err:
1661 spin_unlock_bh(&adapter->mcc_lock);
1662 return status;
1663}
1664
Somnath Kotur311fddc2011-03-16 21:22:43 +00001665/* Uses synchronous mcc */
1666int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1667{
1668 struct be_mcc_wrb *wrb;
1669 struct be_cmd_req_get_fat *req;
1670 int status;
1671
1672 spin_lock_bh(&adapter->mcc_lock);
1673
1674 wrb = wrb_from_mccq(adapter);
1675 if (!wrb) {
1676 status = -EBUSY;
1677 goto err;
1678 }
1679 req = embedded_payload(wrb);
1680
Somnath Kotur106df1e2011-10-27 07:12:13 +00001681 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301682 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb,
1683 NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001684 req->fat_operation = cpu_to_le32(QUERY_FAT);
1685 status = be_mcc_notify_wait(adapter);
1686 if (!status) {
1687 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301688
Somnath Kotur311fddc2011-03-16 21:22:43 +00001689 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001690 *log_size = le32_to_cpu(resp->log_size) -
1691 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001692 }
1693err:
1694 spin_unlock_bh(&adapter->mcc_lock);
1695 return status;
1696}
1697
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301698int be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
Somnath Kotur311fddc2011-03-16 21:22:43 +00001699{
1700 struct be_dma_mem get_fat_cmd;
1701 struct be_mcc_wrb *wrb;
1702 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001703 u32 offset = 0, total_size, buf_size,
1704 log_offset = sizeof(u32), payload_len;
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301705 int status = 0;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001706
1707 if (buf_len == 0)
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301708 return -EIO;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001709
1710 total_size = buf_len;
1711
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001712 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1713 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301714 get_fat_cmd.size,
1715 &get_fat_cmd.dma);
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001716 if (!get_fat_cmd.va) {
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001717 dev_err(&adapter->pdev->dev,
Kalesh APcd3307aa2014-09-19 15:47:02 +05301718 "Memory allocation failure while reading FAT data\n");
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301719 return -ENOMEM;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001720 }
1721
Somnath Kotur311fddc2011-03-16 21:22:43 +00001722 spin_lock_bh(&adapter->mcc_lock);
1723
Somnath Kotur311fddc2011-03-16 21:22:43 +00001724 while (total_size) {
1725 buf_size = min(total_size, (u32)60*1024);
1726 total_size -= buf_size;
1727
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001728 wrb = wrb_from_mccq(adapter);
1729 if (!wrb) {
1730 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001731 goto err;
1732 }
1733 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001734
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001735 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001736 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301737 OPCODE_COMMON_MANAGE_FAT, payload_len,
1738 wrb, &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001739
1740 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1741 req->read_log_offset = cpu_to_le32(log_offset);
1742 req->read_log_length = cpu_to_le32(buf_size);
1743 req->data_buffer_size = cpu_to_le32(buf_size);
1744
1745 status = be_mcc_notify_wait(adapter);
1746 if (!status) {
1747 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
Kalesh AP03d28ff2014-09-19 15:46:56 +05301748
Somnath Kotur311fddc2011-03-16 21:22:43 +00001749 memcpy(buf + offset,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301750 resp->data_buffer,
1751 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001752 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001753 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001754 goto err;
1755 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001756 offset += buf_size;
1757 log_offset += buf_size;
1758 }
1759err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001760 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301761 get_fat_cmd.va, get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001762 spin_unlock_bh(&adapter->mcc_lock);
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301763 return status;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001764}
1765
Sathya Perla04b71172011-09-27 13:30:27 -04001766/* Uses synchronous mcc */
Kalesh APe97e3cd2014-07-17 16:20:26 +05301767int be_cmd_get_fw_ver(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001768{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001769 struct be_mcc_wrb *wrb;
1770 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001771 int status;
1772
Sathya Perla04b71172011-09-27 13:30:27 -04001773 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001774
Sathya Perla04b71172011-09-27 13:30:27 -04001775 wrb = wrb_from_mccq(adapter);
1776 if (!wrb) {
1777 status = -EBUSY;
1778 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001779 }
1780
Sathya Perla04b71172011-09-27 13:30:27 -04001781 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001782
Somnath Kotur106df1e2011-10-27 07:12:13 +00001783 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301784 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
1785 NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001786 status = be_mcc_notify_wait(adapter);
1787 if (!status) {
1788 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
Sathya Perlaacbafeb2014-09-02 09:56:46 +05301789
Vasundhara Volam242eb472014-09-12 17:39:15 +05301790 strlcpy(adapter->fw_ver, resp->firmware_version_string,
1791 sizeof(adapter->fw_ver));
1792 strlcpy(adapter->fw_on_flash, resp->fw_on_flash_version_string,
1793 sizeof(adapter->fw_on_flash));
Sathya Perla04b71172011-09-27 13:30:27 -04001794 }
1795err:
1796 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001797 return status;
1798}
1799
Sathya Perlab31c50a2009-09-17 10:30:13 -07001800/* set the EQ delay interval of an EQ to specified value
1801 * Uses async mcc
1802 */
Kalesh APb502ae82014-09-19 15:46:51 +05301803static int __be_cmd_modify_eqd(struct be_adapter *adapter,
1804 struct be_set_eqd *set_eqd, int num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001805{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001806 struct be_mcc_wrb *wrb;
1807 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla2632baf2013-10-01 16:00:00 +05301808 int status = 0, i;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001809
Sathya Perlab31c50a2009-09-17 10:30:13 -07001810 spin_lock_bh(&adapter->mcc_lock);
1811
1812 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001813 if (!wrb) {
1814 status = -EBUSY;
1815 goto err;
1816 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001817 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001818
Somnath Kotur106df1e2011-10-27 07:12:13 +00001819 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301820 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
1821 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001822
Sathya Perla2632baf2013-10-01 16:00:00 +05301823 req->num_eq = cpu_to_le32(num);
1824 for (i = 0; i < num; i++) {
1825 req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
1826 req->set_eqd[i].phase = 0;
1827 req->set_eqd[i].delay_multiplier =
1828 cpu_to_le32(set_eqd[i].delay_multiplier);
1829 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001830
Sathya Perlab31c50a2009-09-17 10:30:13 -07001831 be_mcc_notify(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001832err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001833 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001834 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001835}
1836
Kalesh AP93676702014-09-12 17:39:20 +05301837int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
1838 int num)
1839{
1840 int num_eqs, i = 0;
1841
1842 if (lancer_chip(adapter) && num > 8) {
1843 while (num) {
1844 num_eqs = min(num, 8);
1845 __be_cmd_modify_eqd(adapter, &set_eqd[i], num_eqs);
1846 i += num_eqs;
1847 num -= num_eqs;
1848 }
1849 } else {
1850 __be_cmd_modify_eqd(adapter, set_eqd, num);
1851 }
1852
1853 return 0;
1854}
1855
Sathya Perlab31c50a2009-09-17 10:30:13 -07001856/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001857int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Kalesh AP4d567d92014-05-09 13:29:17 +05301858 u32 num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001859{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001860 struct be_mcc_wrb *wrb;
1861 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001862 int status;
1863
Sathya Perlab31c50a2009-09-17 10:30:13 -07001864 spin_lock_bh(&adapter->mcc_lock);
1865
1866 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001867 if (!wrb) {
1868 status = -EBUSY;
1869 goto err;
1870 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001871 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001872
Somnath Kotur106df1e2011-10-27 07:12:13 +00001873 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301874 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
1875 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001876
1877 req->interface_id = if_id;
Ajit Khaparde012bd382013-11-18 10:44:24 -06001878 req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001879 req->num_vlan = num;
Kalesh AP4d567d92014-05-09 13:29:17 +05301880 memcpy(req->normal_vlan, vtag_array,
1881 req->num_vlan * sizeof(vtag_array[0]));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001882
Sathya Perlab31c50a2009-09-17 10:30:13 -07001883 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001884err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001885 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001886 return status;
1887}
1888
Sathya Perla5b8821b2011-08-02 19:57:44 +00001889int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001890{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001891 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001892 struct be_dma_mem *mem = &adapter->rx_filter;
1893 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001894 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001895
Sathya Perla8788fdc2009-07-27 22:52:03 +00001896 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001897
Sathya Perlab31c50a2009-09-17 10:30:13 -07001898 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001899 if (!wrb) {
1900 status = -EBUSY;
1901 goto err;
1902 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001903 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001904 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301905 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1906 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001907
Sathya Perla5b8821b2011-08-02 19:57:44 +00001908 req->if_id = cpu_to_le32(adapter->if_handle);
1909 if (flags & IFF_PROMISC) {
1910 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301911 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1912 BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001913 if (value == ON)
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301914 req->if_flags =
1915 cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
1916 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1917 BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001918 } else if (flags & IFF_ALLMULTI) {
Kalesh AP5f820b62014-09-19 15:47:01 +05301919 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
1920 req->if_flags = cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
Ajit Khaparded9d604f2013-09-27 15:17:58 -05001921 } else if (flags & BE_FLAGS_VLAN_PROMISC) {
1922 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
1923
1924 if (value == ON)
1925 req->if_flags =
1926 cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
Sathya Perla24307ee2009-06-18 00:09:25 +00001927 } else {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001928 struct netdev_hw_addr *ha;
1929 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001930
Kalesh AP5f820b62014-09-19 15:47:01 +05301931 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_MULTICAST);
1932 req->if_flags = cpu_to_le32(BE_IF_FLAGS_MULTICAST);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001933
1934 /* Reset mcast promisc mode if already set by setting mask
1935 * and not setting flags field
1936 */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001937 req->if_flags_mask |=
1938 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
Sathya Perla92bf14a2013-08-27 16:57:32 +05301939 be_if_cap_flags(adapter));
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001940 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001941 netdev_for_each_mc_addr(ha, adapter->netdev)
1942 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1943 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001944
Ajit Khaparde012bd382013-11-18 10:44:24 -06001945 if ((req->if_flags_mask & cpu_to_le32(be_if_cap_flags(adapter))) !=
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301946 req->if_flags_mask) {
Ajit Khaparde012bd382013-11-18 10:44:24 -06001947 dev_warn(&adapter->pdev->dev,
1948 "Cannot set rx filter flags 0x%x\n",
1949 req->if_flags_mask);
1950 dev_warn(&adapter->pdev->dev,
1951 "Interface is capable of 0x%x flags only\n",
1952 be_if_cap_flags(adapter));
1953 }
1954 req->if_flags_mask &= cpu_to_le32(be_if_cap_flags(adapter));
1955
Sathya Perla0d1d5872011-08-03 05:19:27 -07001956 status = be_mcc_notify_wait(adapter);
Ajit Khaparde012bd382013-11-18 10:44:24 -06001957
Sathya Perla713d03942009-11-22 22:02:45 +00001958err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001959 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001960 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001961}
1962
Sathya Perlab31c50a2009-09-17 10:30:13 -07001963/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001964int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001965{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001966 struct be_mcc_wrb *wrb;
1967 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001968 int status;
1969
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001970 if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
1971 CMD_SUBSYSTEM_COMMON))
1972 return -EPERM;
1973
Sathya Perlab31c50a2009-09-17 10:30:13 -07001974 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001975
Sathya Perlab31c50a2009-09-17 10:30:13 -07001976 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001977 if (!wrb) {
1978 status = -EBUSY;
1979 goto err;
1980 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001981 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001982
Somnath Kotur106df1e2011-10-27 07:12:13 +00001983 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301984 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
1985 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001986
Suresh Reddyb29812c2014-09-12 17:39:17 +05301987 req->hdr.version = 1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001988 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1989 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1990
Sathya Perlab31c50a2009-09-17 10:30:13 -07001991 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001992
Sathya Perla713d03942009-11-22 22:02:45 +00001993err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001994 spin_unlock_bh(&adapter->mcc_lock);
Suresh Reddyb29812c2014-09-12 17:39:17 +05301995
1996 if (base_status(status) == MCC_STATUS_FEATURE_NOT_SUPPORTED)
1997 return -EOPNOTSUPP;
1998
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001999 return status;
2000}
2001
Sathya Perlab31c50a2009-09-17 10:30:13 -07002002/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00002003int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002004{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002005 struct be_mcc_wrb *wrb;
2006 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002007 int status;
2008
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002009 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
2010 CMD_SUBSYSTEM_COMMON))
2011 return -EPERM;
2012
Sathya Perlab31c50a2009-09-17 10:30:13 -07002013 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002014
Sathya Perlab31c50a2009-09-17 10:30:13 -07002015 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002016 if (!wrb) {
2017 status = -EBUSY;
2018 goto err;
2019 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07002020 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002021
Somnath Kotur106df1e2011-10-27 07:12:13 +00002022 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302023 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
2024 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002025
Sathya Perlab31c50a2009-09-17 10:30:13 -07002026 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002027 if (!status) {
2028 struct be_cmd_resp_get_flow_control *resp =
2029 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302030
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002031 *tx_fc = le16_to_cpu(resp->tx_flow_control);
2032 *rx_fc = le16_to_cpu(resp->rx_flow_control);
2033 }
2034
Sathya Perla713d03942009-11-22 22:02:45 +00002035err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07002036 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002037 return status;
2038}
2039
Sathya Perlab31c50a2009-09-17 10:30:13 -07002040/* Uses mbox */
Kalesh APe97e3cd2014-07-17 16:20:26 +05302041int be_cmd_query_fw_cfg(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002042{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002043 struct be_mcc_wrb *wrb;
2044 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002045 int status;
2046
Ivan Vecera29849612010-12-14 05:43:19 +00002047 if (mutex_lock_interruptible(&adapter->mbox_lock))
2048 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002049
Sathya Perlab31c50a2009-09-17 10:30:13 -07002050 wrb = wrb_from_mbox(adapter);
2051 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002052
Somnath Kotur106df1e2011-10-27 07:12:13 +00002053 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302054 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
2055 sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002056
Sathya Perlab31c50a2009-09-17 10:30:13 -07002057 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002058 if (!status) {
2059 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302060
Kalesh APe97e3cd2014-07-17 16:20:26 +05302061 adapter->port_num = le32_to_cpu(resp->phys_port);
2062 adapter->function_mode = le32_to_cpu(resp->function_mode);
2063 adapter->function_caps = le32_to_cpu(resp->function_caps);
2064 adapter->asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
Sathya Perlaacbafeb2014-09-02 09:56:46 +05302065 dev_info(&adapter->pdev->dev,
2066 "FW config: function_mode=0x%x, function_caps=0x%x\n",
2067 adapter->function_mode, adapter->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002068 }
2069
Ivan Vecera29849612010-12-14 05:43:19 +00002070 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002071 return status;
2072}
sarveshwarb14074ea2009-08-05 13:05:24 -07002073
Sathya Perlab31c50a2009-09-17 10:30:13 -07002074/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07002075int be_cmd_reset_function(struct be_adapter *adapter)
2076{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002077 struct be_mcc_wrb *wrb;
2078 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07002079 int status;
2080
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002081 if (lancer_chip(adapter)) {
2082 status = lancer_wait_ready(adapter);
2083 if (!status) {
2084 iowrite32(SLI_PORT_CONTROL_IP_MASK,
2085 adapter->db + SLIPORT_CONTROL_OFFSET);
2086 status = lancer_test_and_set_rdy_state(adapter);
2087 }
2088 if (status) {
2089 dev_err(&adapter->pdev->dev,
2090 "Adapter in non recoverable error\n");
2091 }
2092 return status;
2093 }
2094
Ivan Vecera29849612010-12-14 05:43:19 +00002095 if (mutex_lock_interruptible(&adapter->mbox_lock))
2096 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07002097
Sathya Perlab31c50a2009-09-17 10:30:13 -07002098 wrb = wrb_from_mbox(adapter);
2099 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07002100
Somnath Kotur106df1e2011-10-27 07:12:13 +00002101 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302102 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
2103 NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07002104
Sathya Perlab31c50a2009-09-17 10:30:13 -07002105 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07002106
Ivan Vecera29849612010-12-14 05:43:19 +00002107 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07002108 return status;
2109}
Ajit Khaparde84517482009-09-04 03:12:16 +00002110
Suresh Reddy594ad542013-04-25 23:03:20 +00002111int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
Ben Hutchings33cb0fa2014-05-15 02:01:23 +01002112 u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
Sathya Perla3abcded2010-10-03 22:12:27 -07002113{
2114 struct be_mcc_wrb *wrb;
2115 struct be_cmd_req_rss_config *req;
Sathya Perla3abcded2010-10-03 22:12:27 -07002116 int status;
2117
Vasundhara Volamda1388d2014-01-06 13:02:23 +05302118 if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
2119 return 0;
2120
Kalesh APb51aa362014-05-09 13:29:19 +05302121 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002122
Kalesh APb51aa362014-05-09 13:29:19 +05302123 wrb = wrb_from_mccq(adapter);
2124 if (!wrb) {
2125 status = -EBUSY;
2126 goto err;
2127 }
Sathya Perla3abcded2010-10-03 22:12:27 -07002128 req = embedded_payload(wrb);
2129
Somnath Kotur106df1e2011-10-27 07:12:13 +00002130 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302131 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07002132
2133 req->if_id = cpu_to_le32(adapter->if_handle);
Suresh Reddy594ad542013-04-25 23:03:20 +00002134 req->enable_rss = cpu_to_le16(rss_hash_opts);
Sathya Perla3abcded2010-10-03 22:12:27 -07002135 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
Suresh Reddy594ad542013-04-25 23:03:20 +00002136
Kalesh APb51aa362014-05-09 13:29:19 +05302137 if (!BEx_chip(adapter))
Suresh Reddy594ad542013-04-25 23:03:20 +00002138 req->hdr.version = 1;
2139
Sathya Perla3abcded2010-10-03 22:12:27 -07002140 memcpy(req->cpu_table, rsstable, table_size);
Venkata Duvvurue2557872014-04-21 15:38:00 +05302141 memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
Sathya Perla3abcded2010-10-03 22:12:27 -07002142 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
2143
Kalesh APb51aa362014-05-09 13:29:19 +05302144 status = be_mcc_notify_wait(adapter);
2145err:
2146 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002147 return status;
2148}
2149
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002150/* Uses sync mcc */
2151int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302152 u8 bcn, u8 sts, u8 state)
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002153{
2154 struct be_mcc_wrb *wrb;
2155 struct be_cmd_req_enable_disable_beacon *req;
2156 int status;
2157
2158 spin_lock_bh(&adapter->mcc_lock);
2159
2160 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002161 if (!wrb) {
2162 status = -EBUSY;
2163 goto err;
2164 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002165 req = embedded_payload(wrb);
2166
Somnath Kotur106df1e2011-10-27 07:12:13 +00002167 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302168 OPCODE_COMMON_ENABLE_DISABLE_BEACON,
2169 sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002170
2171 req->port_num = port_num;
2172 req->beacon_state = state;
2173 req->beacon_duration = bcn;
2174 req->status_duration = sts;
2175
2176 status = be_mcc_notify_wait(adapter);
2177
Sathya Perla713d03942009-11-22 22:02:45 +00002178err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002179 spin_unlock_bh(&adapter->mcc_lock);
2180 return status;
2181}
2182
2183/* Uses sync mcc */
2184int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
2185{
2186 struct be_mcc_wrb *wrb;
2187 struct be_cmd_req_get_beacon_state *req;
2188 int status;
2189
2190 spin_lock_bh(&adapter->mcc_lock);
2191
2192 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002193 if (!wrb) {
2194 status = -EBUSY;
2195 goto err;
2196 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002197 req = embedded_payload(wrb);
2198
Somnath Kotur106df1e2011-10-27 07:12:13 +00002199 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302200 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
2201 wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002202
2203 req->port_num = port_num;
2204
2205 status = be_mcc_notify_wait(adapter);
2206 if (!status) {
2207 struct be_cmd_resp_get_beacon_state *resp =
2208 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302209
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002210 *state = resp->beacon_state;
2211 }
2212
Sathya Perla713d03942009-11-22 22:02:45 +00002213err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002214 spin_unlock_bh(&adapter->mcc_lock);
2215 return status;
2216}
2217
Mark Leonarde36edd92014-09-12 17:39:18 +05302218/* Uses sync mcc */
2219int be_cmd_read_port_transceiver_data(struct be_adapter *adapter,
2220 u8 page_num, u8 *data)
2221{
2222 struct be_dma_mem cmd;
2223 struct be_mcc_wrb *wrb;
2224 struct be_cmd_req_port_type *req;
2225 int status;
2226
2227 if (page_num > TR_PAGE_A2)
2228 return -EINVAL;
2229
2230 cmd.size = sizeof(struct be_cmd_resp_port_type);
2231 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
2232 if (!cmd.va) {
2233 dev_err(&adapter->pdev->dev, "Memory allocation failed\n");
2234 return -ENOMEM;
2235 }
2236 memset(cmd.va, 0, cmd.size);
2237
2238 spin_lock_bh(&adapter->mcc_lock);
2239
2240 wrb = wrb_from_mccq(adapter);
2241 if (!wrb) {
2242 status = -EBUSY;
2243 goto err;
2244 }
2245 req = cmd.va;
2246
2247 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2248 OPCODE_COMMON_READ_TRANSRECV_DATA,
2249 cmd.size, wrb, &cmd);
2250
2251 req->port = cpu_to_le32(adapter->hba_port_num);
2252 req->page_num = cpu_to_le32(page_num);
2253 status = be_mcc_notify_wait(adapter);
2254 if (!status) {
2255 struct be_cmd_resp_port_type *resp = cmd.va;
2256
2257 memcpy(data, resp->page_data, PAGE_DATA_LEN);
2258 }
2259err:
2260 spin_unlock_bh(&adapter->mcc_lock);
2261 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
2262 return status;
2263}
2264
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002265int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002266 u32 data_size, u32 data_offset,
2267 const char *obj_name, u32 *data_written,
2268 u8 *change_status, u8 *addn_status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002269{
2270 struct be_mcc_wrb *wrb;
2271 struct lancer_cmd_req_write_object *req;
2272 struct lancer_cmd_resp_write_object *resp;
2273 void *ctxt = NULL;
2274 int status;
2275
2276 spin_lock_bh(&adapter->mcc_lock);
2277 adapter->flash_status = 0;
2278
2279 wrb = wrb_from_mccq(adapter);
2280 if (!wrb) {
2281 status = -EBUSY;
2282 goto err_unlock;
2283 }
2284
2285 req = embedded_payload(wrb);
2286
Somnath Kotur106df1e2011-10-27 07:12:13 +00002287 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302288 OPCODE_COMMON_WRITE_OBJECT,
2289 sizeof(struct lancer_cmd_req_write_object), wrb,
2290 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002291
2292 ctxt = &req->context;
2293 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302294 write_length, ctxt, data_size);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002295
2296 if (data_size == 0)
2297 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302298 eof, ctxt, 1);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002299 else
2300 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302301 eof, ctxt, 0);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002302
2303 be_dws_cpu_to_le(ctxt, sizeof(req->context));
2304 req->write_offset = cpu_to_le32(data_offset);
Vasundhara Volam242eb472014-09-12 17:39:15 +05302305 strlcpy(req->object_name, obj_name, sizeof(req->object_name));
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002306 req->descriptor_count = cpu_to_le32(1);
2307 req->buf_len = cpu_to_le32(data_size);
2308 req->addr_low = cpu_to_le32((cmd->dma +
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302309 sizeof(struct lancer_cmd_req_write_object))
2310 & 0xFFFFFFFF);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002311 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
2312 sizeof(struct lancer_cmd_req_write_object)));
2313
2314 be_mcc_notify(adapter);
2315 spin_unlock_bh(&adapter->mcc_lock);
2316
Suresh Reddy5eeff632014-01-06 13:02:24 +05302317 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
Somnath Kotur701962d2013-05-02 03:36:34 +00002318 msecs_to_jiffies(60000)))
Kalesh APfd451602014-07-17 16:20:21 +05302319 status = -ETIMEDOUT;
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002320 else
2321 status = adapter->flash_status;
2322
2323 resp = embedded_payload(wrb);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002324 if (!status) {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002325 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002326 *change_status = resp->change_status;
2327 } else {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002328 *addn_status = resp->additional_status;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002329 }
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002330
2331 return status;
2332
2333err_unlock:
2334 spin_unlock_bh(&adapter->mcc_lock);
2335 return status;
2336}
2337
Ravikumar Nelavelli6809cee2014-09-12 17:39:19 +05302338int be_cmd_query_cable_type(struct be_adapter *adapter)
2339{
2340 u8 page_data[PAGE_DATA_LEN];
2341 int status;
2342
2343 status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
2344 page_data);
2345 if (!status) {
2346 switch (adapter->phy.interface_type) {
2347 case PHY_TYPE_QSFP:
2348 adapter->phy.cable_type =
2349 page_data[QSFP_PLUS_CABLE_TYPE_OFFSET];
2350 break;
2351 case PHY_TYPE_SFP_PLUS_10GB:
2352 adapter->phy.cable_type =
2353 page_data[SFP_PLUS_CABLE_TYPE_OFFSET];
2354 break;
2355 default:
2356 adapter->phy.cable_type = 0;
2357 break;
2358 }
2359 }
2360 return status;
2361}
2362
Kalesh APf0613382014-08-01 17:47:32 +05302363int lancer_cmd_delete_object(struct be_adapter *adapter, const char *obj_name)
2364{
2365 struct lancer_cmd_req_delete_object *req;
2366 struct be_mcc_wrb *wrb;
2367 int status;
2368
2369 spin_lock_bh(&adapter->mcc_lock);
2370
2371 wrb = wrb_from_mccq(adapter);
2372 if (!wrb) {
2373 status = -EBUSY;
2374 goto err;
2375 }
2376
2377 req = embedded_payload(wrb);
2378
2379 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2380 OPCODE_COMMON_DELETE_OBJECT,
2381 sizeof(*req), wrb, NULL);
2382
Vasundhara Volam242eb472014-09-12 17:39:15 +05302383 strlcpy(req->object_name, obj_name, sizeof(req->object_name));
Kalesh APf0613382014-08-01 17:47:32 +05302384
2385 status = be_mcc_notify_wait(adapter);
2386err:
2387 spin_unlock_bh(&adapter->mcc_lock);
2388 return status;
2389}
2390
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002391int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302392 u32 data_size, u32 data_offset, const char *obj_name,
2393 u32 *data_read, u32 *eof, u8 *addn_status)
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002394{
2395 struct be_mcc_wrb *wrb;
2396 struct lancer_cmd_req_read_object *req;
2397 struct lancer_cmd_resp_read_object *resp;
2398 int status;
2399
2400 spin_lock_bh(&adapter->mcc_lock);
2401
2402 wrb = wrb_from_mccq(adapter);
2403 if (!wrb) {
2404 status = -EBUSY;
2405 goto err_unlock;
2406 }
2407
2408 req = embedded_payload(wrb);
2409
2410 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302411 OPCODE_COMMON_READ_OBJECT,
2412 sizeof(struct lancer_cmd_req_read_object), wrb,
2413 NULL);
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002414
2415 req->desired_read_len = cpu_to_le32(data_size);
2416 req->read_offset = cpu_to_le32(data_offset);
2417 strcpy(req->object_name, obj_name);
2418 req->descriptor_count = cpu_to_le32(1);
2419 req->buf_len = cpu_to_le32(data_size);
2420 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2421 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2422
2423 status = be_mcc_notify_wait(adapter);
2424
2425 resp = embedded_payload(wrb);
2426 if (!status) {
2427 *data_read = le32_to_cpu(resp->actual_read_len);
2428 *eof = le32_to_cpu(resp->eof);
2429 } else {
2430 *addn_status = resp->additional_status;
2431 }
2432
2433err_unlock:
2434 spin_unlock_bh(&adapter->mcc_lock);
2435 return status;
2436}
2437
Ajit Khaparde84517482009-09-04 03:12:16 +00002438int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002439 u32 flash_type, u32 flash_opcode, u32 img_offset,
2440 u32 buf_size)
Ajit Khaparde84517482009-09-04 03:12:16 +00002441{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002442 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002443 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00002444 int status;
2445
Sathya Perlab31c50a2009-09-17 10:30:13 -07002446 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002447 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002448
2449 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002450 if (!wrb) {
2451 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002452 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00002453 }
2454 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002455
Somnath Kotur106df1e2011-10-27 07:12:13 +00002456 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302457 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
2458 cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00002459
2460 req->params.op_type = cpu_to_le32(flash_type);
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002461 if (flash_type == OPTYPE_OFFSET_SPECIFIED)
2462 req->params.offset = cpu_to_le32(img_offset);
2463
Ajit Khaparde84517482009-09-04 03:12:16 +00002464 req->params.op_code = cpu_to_le32(flash_opcode);
2465 req->params.data_buf_size = cpu_to_le32(buf_size);
2466
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002467 be_mcc_notify(adapter);
2468 spin_unlock_bh(&adapter->mcc_lock);
2469
Suresh Reddy5eeff632014-01-06 13:02:24 +05302470 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2471 msecs_to_jiffies(40000)))
Kalesh APfd451602014-07-17 16:20:21 +05302472 status = -ETIMEDOUT;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002473 else
2474 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00002475
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002476 return status;
2477
2478err_unlock:
2479 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00002480 return status;
2481}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002482
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002483int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002484 u16 img_optype, u32 img_offset, u32 crc_offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002485{
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002486 struct be_cmd_read_flash_crc *req;
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002487 struct be_mcc_wrb *wrb;
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002488 int status;
2489
2490 spin_lock_bh(&adapter->mcc_lock);
2491
2492 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002493 if (!wrb) {
2494 status = -EBUSY;
2495 goto err;
2496 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002497 req = embedded_payload(wrb);
2498
Somnath Kotur106df1e2011-10-27 07:12:13 +00002499 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002500 OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
2501 wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002502
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002503 req->params.op_type = cpu_to_le32(img_optype);
2504 if (img_optype == OPTYPE_OFFSET_SPECIFIED)
2505 req->params.offset = cpu_to_le32(img_offset + crc_offset);
2506 else
2507 req->params.offset = cpu_to_le32(crc_offset);
2508
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002509 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00002510 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002511
2512 status = be_mcc_notify_wait(adapter);
2513 if (!status)
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002514 memcpy(flashed_crc, req->crc, 4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002515
Sathya Perla713d03942009-11-22 22:02:45 +00002516err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002517 spin_unlock_bh(&adapter->mcc_lock);
2518 return status;
2519}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002520
Dan Carpenterc196b022010-05-26 04:47:39 +00002521int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302522 struct be_dma_mem *nonemb_cmd)
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002523{
2524 struct be_mcc_wrb *wrb;
2525 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002526 int status;
2527
2528 spin_lock_bh(&adapter->mcc_lock);
2529
2530 wrb = wrb_from_mccq(adapter);
2531 if (!wrb) {
2532 status = -EBUSY;
2533 goto err;
2534 }
2535 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002536
Somnath Kotur106df1e2011-10-27 07:12:13 +00002537 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302538 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
2539 wrb, nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002540 memcpy(req->magic_mac, mac, ETH_ALEN);
2541
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002542 status = be_mcc_notify_wait(adapter);
2543
2544err:
2545 spin_unlock_bh(&adapter->mcc_lock);
2546 return status;
2547}
Suresh Rff33a6e2009-12-03 16:15:52 -08002548
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002549int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2550 u8 loopback_type, u8 enable)
2551{
2552 struct be_mcc_wrb *wrb;
2553 struct be_cmd_req_set_lmode *req;
2554 int status;
2555
2556 spin_lock_bh(&adapter->mcc_lock);
2557
2558 wrb = wrb_from_mccq(adapter);
2559 if (!wrb) {
2560 status = -EBUSY;
2561 goto err;
2562 }
2563
2564 req = embedded_payload(wrb);
2565
Somnath Kotur106df1e2011-10-27 07:12:13 +00002566 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302567 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
2568 wrb, NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002569
2570 req->src_port = port_num;
2571 req->dest_port = port_num;
2572 req->loopback_type = loopback_type;
2573 req->loopback_state = enable;
2574
2575 status = be_mcc_notify_wait(adapter);
2576err:
2577 spin_unlock_bh(&adapter->mcc_lock);
2578 return status;
2579}
2580
Suresh Rff33a6e2009-12-03 16:15:52 -08002581int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302582 u32 loopback_type, u32 pkt_size, u32 num_pkts,
2583 u64 pattern)
Suresh Rff33a6e2009-12-03 16:15:52 -08002584{
2585 struct be_mcc_wrb *wrb;
2586 struct be_cmd_req_loopback_test *req;
Suresh Reddy5eeff632014-01-06 13:02:24 +05302587 struct be_cmd_resp_loopback_test *resp;
Suresh Rff33a6e2009-12-03 16:15:52 -08002588 int status;
2589
2590 spin_lock_bh(&adapter->mcc_lock);
2591
2592 wrb = wrb_from_mccq(adapter);
2593 if (!wrb) {
2594 status = -EBUSY;
2595 goto err;
2596 }
2597
2598 req = embedded_payload(wrb);
2599
Somnath Kotur106df1e2011-10-27 07:12:13 +00002600 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302601 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
2602 NULL);
Suresh Rff33a6e2009-12-03 16:15:52 -08002603
Suresh Reddy5eeff632014-01-06 13:02:24 +05302604 req->hdr.timeout = cpu_to_le32(15);
Suresh Rff33a6e2009-12-03 16:15:52 -08002605 req->pattern = cpu_to_le64(pattern);
2606 req->src_port = cpu_to_le32(port_num);
2607 req->dest_port = cpu_to_le32(port_num);
2608 req->pkt_size = cpu_to_le32(pkt_size);
2609 req->num_pkts = cpu_to_le32(num_pkts);
2610 req->loopback_type = cpu_to_le32(loopback_type);
2611
Suresh Reddy5eeff632014-01-06 13:02:24 +05302612 be_mcc_notify(adapter);
Suresh Rff33a6e2009-12-03 16:15:52 -08002613
Suresh Reddy5eeff632014-01-06 13:02:24 +05302614 spin_unlock_bh(&adapter->mcc_lock);
2615
2616 wait_for_completion(&adapter->et_cmd_compl);
2617 resp = embedded_payload(wrb);
2618 status = le32_to_cpu(resp->status);
2619
2620 return status;
Suresh Rff33a6e2009-12-03 16:15:52 -08002621err:
2622 spin_unlock_bh(&adapter->mcc_lock);
2623 return status;
2624}
2625
2626int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302627 u32 byte_cnt, struct be_dma_mem *cmd)
Suresh Rff33a6e2009-12-03 16:15:52 -08002628{
2629 struct be_mcc_wrb *wrb;
2630 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002631 int status;
2632 int i, j = 0;
2633
2634 spin_lock_bh(&adapter->mcc_lock);
2635
2636 wrb = wrb_from_mccq(adapter);
2637 if (!wrb) {
2638 status = -EBUSY;
2639 goto err;
2640 }
2641 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002642 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302643 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
2644 cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002645
2646 req->pattern = cpu_to_le64(pattern);
2647 req->byte_count = cpu_to_le32(byte_cnt);
2648 for (i = 0; i < byte_cnt; i++) {
2649 req->snd_buff[i] = (u8)(pattern >> (j*8));
2650 j++;
2651 if (j > 7)
2652 j = 0;
2653 }
2654
2655 status = be_mcc_notify_wait(adapter);
2656
2657 if (!status) {
2658 struct be_cmd_resp_ddrdma_test *resp;
Kalesh AP03d28ff2014-09-19 15:46:56 +05302659
Suresh Rff33a6e2009-12-03 16:15:52 -08002660 resp = cmd->va;
2661 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
Kalesh APcd3307aa2014-09-19 15:47:02 +05302662 resp->snd_err) {
Suresh Rff33a6e2009-12-03 16:15:52 -08002663 status = -1;
2664 }
2665 }
2666
2667err:
2668 spin_unlock_bh(&adapter->mcc_lock);
2669 return status;
2670}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002671
Dan Carpenterc196b022010-05-26 04:47:39 +00002672int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302673 struct be_dma_mem *nonemb_cmd)
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002674{
2675 struct be_mcc_wrb *wrb;
2676 struct be_cmd_req_seeprom_read *req;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002677 int status;
2678
2679 spin_lock_bh(&adapter->mcc_lock);
2680
2681 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002682 if (!wrb) {
2683 status = -EBUSY;
2684 goto err;
2685 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002686 req = nonemb_cmd->va;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002687
Somnath Kotur106df1e2011-10-27 07:12:13 +00002688 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302689 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2690 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002691
2692 status = be_mcc_notify_wait(adapter);
2693
Ajit Khapardee45ff012011-02-04 17:18:28 +00002694err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002695 spin_unlock_bh(&adapter->mcc_lock);
2696 return status;
2697}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002698
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002699int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002700{
2701 struct be_mcc_wrb *wrb;
2702 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002703 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002704 int status;
2705
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002706 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
2707 CMD_SUBSYSTEM_COMMON))
2708 return -EPERM;
2709
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002710 spin_lock_bh(&adapter->mcc_lock);
2711
2712 wrb = wrb_from_mccq(adapter);
2713 if (!wrb) {
2714 status = -EBUSY;
2715 goto err;
2716 }
Sathya Perla306f1342011-08-02 19:57:45 +00002717 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302718 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Sathya Perla306f1342011-08-02 19:57:45 +00002719 if (!cmd.va) {
2720 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2721 status = -ENOMEM;
2722 goto err;
2723 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002724
Sathya Perla306f1342011-08-02 19:57:45 +00002725 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002726
Somnath Kotur106df1e2011-10-27 07:12:13 +00002727 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302728 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2729 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002730
2731 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002732 if (!status) {
2733 struct be_phy_info *resp_phy_info =
2734 cmd.va + sizeof(struct be_cmd_req_hdr);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302735
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002736 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
2737 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00002738 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002739 adapter->phy.auto_speeds_supported =
2740 le16_to_cpu(resp_phy_info->auto_speeds_supported);
2741 adapter->phy.fixed_speeds_supported =
2742 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
2743 adapter->phy.misc_params =
2744 le32_to_cpu(resp_phy_info->misc_params);
Vasundhara Volam68cb7e42013-08-06 09:27:18 +05302745
2746 if (BE2_chip(adapter)) {
2747 adapter->phy.fixed_speeds_supported =
2748 BE_SUPPORTED_SPEED_10GBPS |
2749 BE_SUPPORTED_SPEED_1GBPS;
2750 }
Sathya Perla306f1342011-08-02 19:57:45 +00002751 }
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302752 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002753err:
2754 spin_unlock_bh(&adapter->mcc_lock);
2755 return status;
2756}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002757
Lad, Prabhakarbc0ee162015-02-05 15:24:43 +00002758static int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
Ajit Khapardee1d18732010-07-23 01:52:13 +00002759{
2760 struct be_mcc_wrb *wrb;
2761 struct be_cmd_req_set_qos *req;
2762 int status;
2763
2764 spin_lock_bh(&adapter->mcc_lock);
2765
2766 wrb = wrb_from_mccq(adapter);
2767 if (!wrb) {
2768 status = -EBUSY;
2769 goto err;
2770 }
2771
2772 req = embedded_payload(wrb);
2773
Somnath Kotur106df1e2011-10-27 07:12:13 +00002774 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302775 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002776
2777 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002778 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2779 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002780
2781 status = be_mcc_notify_wait(adapter);
2782
2783err:
2784 spin_unlock_bh(&adapter->mcc_lock);
2785 return status;
2786}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002787
2788int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2789{
2790 struct be_mcc_wrb *wrb;
2791 struct be_cmd_req_cntl_attribs *req;
2792 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002793 int status;
2794 int payload_len = max(sizeof(*req), sizeof(*resp));
2795 struct mgmt_controller_attrib *attribs;
2796 struct be_dma_mem attribs_cmd;
2797
Suresh Reddyd98ef502013-04-25 00:56:55 +00002798 if (mutex_lock_interruptible(&adapter->mbox_lock))
2799 return -1;
2800
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002801 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2802 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2803 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302804 &attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002805 if (!attribs_cmd.va) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302806 dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00002807 status = -ENOMEM;
2808 goto err;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002809 }
2810
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002811 wrb = wrb_from_mbox(adapter);
2812 if (!wrb) {
2813 status = -EBUSY;
2814 goto err;
2815 }
2816 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002817
Somnath Kotur106df1e2011-10-27 07:12:13 +00002818 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302819 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
2820 wrb, &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002821
2822 status = be_mbox_notify_wait(adapter);
2823 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002824 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002825 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2826 }
2827
2828err:
2829 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00002830 if (attribs_cmd.va)
2831 pci_free_consistent(adapter->pdev, attribs_cmd.size,
2832 attribs_cmd.va, attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002833 return status;
2834}
Sathya Perla2e588f82011-03-11 02:49:26 +00002835
2836/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002837int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002838{
2839 struct be_mcc_wrb *wrb;
2840 struct be_cmd_req_set_func_cap *req;
2841 int status;
2842
2843 if (mutex_lock_interruptible(&adapter->mbox_lock))
2844 return -1;
2845
2846 wrb = wrb_from_mbox(adapter);
2847 if (!wrb) {
2848 status = -EBUSY;
2849 goto err;
2850 }
2851
2852 req = embedded_payload(wrb);
2853
Somnath Kotur106df1e2011-10-27 07:12:13 +00002854 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302855 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
2856 sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002857
2858 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2859 CAPABILITY_BE3_NATIVE_ERX_API);
2860 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2861
2862 status = be_mbox_notify_wait(adapter);
2863 if (!status) {
2864 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302865
Sathya Perla2e588f82011-03-11 02:49:26 +00002866 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2867 CAPABILITY_BE3_NATIVE_ERX_API;
Sathya Perlad3791422012-09-28 04:39:44 +00002868 if (!adapter->be3_native)
2869 dev_warn(&adapter->pdev->dev,
2870 "adapter not in advanced mode\n");
Sathya Perla2e588f82011-03-11 02:49:26 +00002871 }
2872err:
2873 mutex_unlock(&adapter->mbox_lock);
2874 return status;
2875}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002876
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002877/* Get privilege(s) for a function */
2878int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2879 u32 domain)
2880{
2881 struct be_mcc_wrb *wrb;
2882 struct be_cmd_req_get_fn_privileges *req;
2883 int status;
2884
2885 spin_lock_bh(&adapter->mcc_lock);
2886
2887 wrb = wrb_from_mccq(adapter);
2888 if (!wrb) {
2889 status = -EBUSY;
2890 goto err;
2891 }
2892
2893 req = embedded_payload(wrb);
2894
2895 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2896 OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
2897 wrb, NULL);
2898
2899 req->hdr.domain = domain;
2900
2901 status = be_mcc_notify_wait(adapter);
2902 if (!status) {
2903 struct be_cmd_resp_get_fn_privileges *resp =
2904 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302905
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002906 *privilege = le32_to_cpu(resp->privilege_mask);
Suresh Reddy02308d72014-01-15 13:23:36 +05302907
2908 /* In UMC mode FW does not return right privileges.
2909 * Override with correct privilege equivalent to PF.
2910 */
2911 if (BEx_chip(adapter) && be_is_mc(adapter) &&
2912 be_physfn(adapter))
2913 *privilege = MAX_PRIVILEGES;
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002914 }
2915
2916err:
2917 spin_unlock_bh(&adapter->mcc_lock);
2918 return status;
2919}
2920
Sathya Perla04a06022013-07-23 15:25:00 +05302921/* Set privilege(s) for a function */
2922int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
2923 u32 domain)
2924{
2925 struct be_mcc_wrb *wrb;
2926 struct be_cmd_req_set_fn_privileges *req;
2927 int status;
2928
2929 spin_lock_bh(&adapter->mcc_lock);
2930
2931 wrb = wrb_from_mccq(adapter);
2932 if (!wrb) {
2933 status = -EBUSY;
2934 goto err;
2935 }
2936
2937 req = embedded_payload(wrb);
2938 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2939 OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
2940 wrb, NULL);
2941 req->hdr.domain = domain;
2942 if (lancer_chip(adapter))
2943 req->privileges_lancer = cpu_to_le32(privileges);
2944 else
2945 req->privileges = cpu_to_le32(privileges);
2946
2947 status = be_mcc_notify_wait(adapter);
2948err:
2949 spin_unlock_bh(&adapter->mcc_lock);
2950 return status;
2951}
2952
Sathya Perla5a712c12013-07-23 15:24:59 +05302953/* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
2954 * pmac_id_valid: false => pmac_id or MAC address is requested.
2955 * If pmac_id is returned, pmac_id_valid is returned as true
2956 */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002957int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05302958 bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
2959 u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002960{
2961 struct be_mcc_wrb *wrb;
2962 struct be_cmd_req_get_mac_list *req;
2963 int status;
2964 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002965 struct be_dma_mem get_mac_list_cmd;
2966 int i;
2967
2968 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
2969 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
2970 get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302971 get_mac_list_cmd.size,
2972 &get_mac_list_cmd.dma);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002973
2974 if (!get_mac_list_cmd.va) {
2975 dev_err(&adapter->pdev->dev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302976 "Memory allocation failure during GET_MAC_LIST\n");
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002977 return -ENOMEM;
2978 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002979
2980 spin_lock_bh(&adapter->mcc_lock);
2981
2982 wrb = wrb_from_mccq(adapter);
2983 if (!wrb) {
2984 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002985 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002986 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002987
2988 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002989
2990 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlabf591f52013-05-08 02:05:48 +00002991 OPCODE_COMMON_GET_MAC_LIST,
2992 get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002993 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002994 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla5a712c12013-07-23 15:24:59 +05302995 if (*pmac_id_valid) {
2996 req->mac_id = cpu_to_le32(*pmac_id);
Suresh Reddyb188f092014-01-15 13:23:39 +05302997 req->iface_id = cpu_to_le16(if_handle);
Sathya Perla5a712c12013-07-23 15:24:59 +05302998 req->perm_override = 0;
2999 } else {
3000 req->perm_override = 1;
3001 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003002
3003 status = be_mcc_notify_wait(adapter);
3004 if (!status) {
3005 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003006 get_mac_list_cmd.va;
Sathya Perla5a712c12013-07-23 15:24:59 +05303007
3008 if (*pmac_id_valid) {
3009 memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
3010 ETH_ALEN);
3011 goto out;
3012 }
3013
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003014 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
3015 /* Mac list returned could contain one or more active mac_ids
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00003016 * or one or more true or pseudo permanant mac addresses.
3017 * If an active mac_id is present, return first active mac_id
3018 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003019 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003020 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003021 struct get_list_macaddr *mac_entry;
3022 u16 mac_addr_size;
3023 u32 mac_id;
3024
3025 mac_entry = &resp->macaddr_list[i];
3026 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
3027 /* mac_id is a 32 bit value and mac_addr size
3028 * is 6 bytes
3029 */
3030 if (mac_addr_size == sizeof(u32)) {
Sathya Perla5a712c12013-07-23 15:24:59 +05303031 *pmac_id_valid = true;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003032 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
3033 *pmac_id = le32_to_cpu(mac_id);
3034 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003035 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003036 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00003037 /* If no active mac_id found, return first mac addr */
Sathya Perla5a712c12013-07-23 15:24:59 +05303038 *pmac_id_valid = false;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003039 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303040 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003041 }
3042
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003043out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003044 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003045 pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303046 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003047 return status;
3048}
3049
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303050int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
3051 u8 *mac, u32 if_handle, bool active, u32 domain)
Sathya Perla5a712c12013-07-23 15:24:59 +05303052{
Suresh Reddyb188f092014-01-15 13:23:39 +05303053 if (!active)
3054 be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
3055 if_handle, domain);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303056 if (BEx_chip(adapter))
Sathya Perla5a712c12013-07-23 15:24:59 +05303057 return be_cmd_mac_addr_query(adapter, mac, false,
Suresh Reddyb188f092014-01-15 13:23:39 +05303058 if_handle, curr_pmac_id);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303059 else
3060 /* Fetch the MAC address using pmac_id */
3061 return be_cmd_get_mac_from_list(adapter, mac, &active,
Suresh Reddyb188f092014-01-15 13:23:39 +05303062 &curr_pmac_id,
3063 if_handle, domain);
Sathya Perla5a712c12013-07-23 15:24:59 +05303064}
3065
Sathya Perla95046b92013-07-23 15:25:02 +05303066int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
3067{
3068 int status;
3069 bool pmac_valid = false;
3070
3071 memset(mac, 0, ETH_ALEN);
3072
Sathya Perla3175d8c2013-07-23 15:25:03 +05303073 if (BEx_chip(adapter)) {
3074 if (be_physfn(adapter))
3075 status = be_cmd_mac_addr_query(adapter, mac, true, 0,
3076 0);
3077 else
3078 status = be_cmd_mac_addr_query(adapter, mac, false,
3079 adapter->if_handle, 0);
3080 } else {
Sathya Perla95046b92013-07-23 15:25:02 +05303081 status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
Suresh Reddyb188f092014-01-15 13:23:39 +05303082 NULL, adapter->if_handle, 0);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303083 }
3084
Sathya Perla95046b92013-07-23 15:25:02 +05303085 return status;
3086}
3087
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003088/* Uses synchronous MCCQ */
3089int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
3090 u8 mac_count, u32 domain)
3091{
3092 struct be_mcc_wrb *wrb;
3093 struct be_cmd_req_set_mac_list *req;
3094 int status;
3095 struct be_dma_mem cmd;
3096
3097 memset(&cmd, 0, sizeof(struct be_dma_mem));
3098 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
3099 cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303100 &cmd.dma, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +00003101 if (!cmd.va)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003102 return -ENOMEM;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003103
3104 spin_lock_bh(&adapter->mcc_lock);
3105
3106 wrb = wrb_from_mccq(adapter);
3107 if (!wrb) {
3108 status = -EBUSY;
3109 goto err;
3110 }
3111
3112 req = cmd.va;
3113 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303114 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
3115 wrb, &cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003116
3117 req->hdr.domain = domain;
3118 req->mac_count = mac_count;
3119 if (mac_count)
3120 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
3121
3122 status = be_mcc_notify_wait(adapter);
3123
3124err:
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303125 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003126 spin_unlock_bh(&adapter->mcc_lock);
3127 return status;
3128}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003129
Sathya Perla3175d8c2013-07-23 15:25:03 +05303130/* Wrapper to delete any active MACs and provision the new mac.
3131 * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
3132 * current list are active.
3133 */
3134int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
3135{
3136 bool active_mac = false;
3137 u8 old_mac[ETH_ALEN];
3138 u32 pmac_id;
3139 int status;
3140
3141 status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05303142 &pmac_id, if_id, dom);
3143
Sathya Perla3175d8c2013-07-23 15:25:03 +05303144 if (!status && active_mac)
3145 be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
3146
3147 return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
3148}
3149
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003150int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003151 u32 domain, u16 intf_id, u16 hsw_mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003152{
3153 struct be_mcc_wrb *wrb;
3154 struct be_cmd_req_set_hsw_config *req;
3155 void *ctxt;
3156 int status;
3157
3158 spin_lock_bh(&adapter->mcc_lock);
3159
3160 wrb = wrb_from_mccq(adapter);
3161 if (!wrb) {
3162 status = -EBUSY;
3163 goto err;
3164 }
3165
3166 req = embedded_payload(wrb);
3167 ctxt = &req->context;
3168
3169 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303170 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
3171 NULL);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003172
3173 req->hdr.domain = domain;
3174 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
3175 if (pvid) {
3176 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
3177 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
3178 }
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003179 if (!BEx_chip(adapter) && hsw_mode) {
3180 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
3181 ctxt, adapter->hba_port_num);
3182 AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
3183 AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
3184 ctxt, hsw_mode);
3185 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003186
3187 be_dws_cpu_to_le(req->context, sizeof(req->context));
3188 status = be_mcc_notify_wait(adapter);
3189
3190err:
3191 spin_unlock_bh(&adapter->mcc_lock);
3192 return status;
3193}
3194
3195/* Get Hyper switch config */
3196int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003197 u32 domain, u16 intf_id, u8 *mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003198{
3199 struct be_mcc_wrb *wrb;
3200 struct be_cmd_req_get_hsw_config *req;
3201 void *ctxt;
3202 int status;
3203 u16 vid;
3204
3205 spin_lock_bh(&adapter->mcc_lock);
3206
3207 wrb = wrb_from_mccq(adapter);
3208 if (!wrb) {
3209 status = -EBUSY;
3210 goto err;
3211 }
3212
3213 req = embedded_payload(wrb);
3214 ctxt = &req->context;
3215
3216 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303217 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
3218 NULL);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003219
3220 req->hdr.domain = domain;
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003221 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3222 ctxt, intf_id);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003223 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003224
Vasundhara Volam2c07c1d2014-01-15 13:23:32 +05303225 if (!BEx_chip(adapter) && mode) {
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003226 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3227 ctxt, adapter->hba_port_num);
3228 AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
3229 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003230 be_dws_cpu_to_le(req->context, sizeof(req->context));
3231
3232 status = be_mcc_notify_wait(adapter);
3233 if (!status) {
3234 struct be_cmd_resp_get_hsw_config *resp =
3235 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303236
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303237 be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003238 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303239 pvid, &resp->context);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003240 if (pvid)
3241 *pvid = le16_to_cpu(vid);
3242 if (mode)
3243 *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3244 port_fwd_type, &resp->context);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003245 }
3246
3247err:
3248 spin_unlock_bh(&adapter->mcc_lock);
3249 return status;
3250}
3251
Sathya Perlaf7062ee2015-02-06 08:18:35 -05003252static bool be_is_wol_excluded(struct be_adapter *adapter)
3253{
3254 struct pci_dev *pdev = adapter->pdev;
3255
3256 if (!be_physfn(adapter))
3257 return true;
3258
3259 switch (pdev->subsystem_device) {
3260 case OC_SUBSYS_DEVICE_ID1:
3261 case OC_SUBSYS_DEVICE_ID2:
3262 case OC_SUBSYS_DEVICE_ID3:
3263 case OC_SUBSYS_DEVICE_ID4:
3264 return true;
3265 default:
3266 return false;
3267 }
3268}
3269
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003270int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
3271{
3272 struct be_mcc_wrb *wrb;
3273 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303274 int status = 0;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003275 struct be_dma_mem cmd;
3276
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00003277 if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
3278 CMD_SUBSYSTEM_ETH))
3279 return -EPERM;
3280
Suresh Reddy76a9e082014-01-15 13:23:40 +05303281 if (be_is_wol_excluded(adapter))
3282 return status;
3283
Suresh Reddyd98ef502013-04-25 00:56:55 +00003284 if (mutex_lock_interruptible(&adapter->mbox_lock))
3285 return -1;
3286
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003287 memset(&cmd, 0, sizeof(struct be_dma_mem));
3288 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303289 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003290 if (!cmd.va) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303291 dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003292 status = -ENOMEM;
3293 goto err;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003294 }
3295
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003296 wrb = wrb_from_mbox(adapter);
3297 if (!wrb) {
3298 status = -EBUSY;
3299 goto err;
3300 }
3301
3302 req = cmd.va;
3303
3304 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
3305 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
Suresh Reddy76a9e082014-01-15 13:23:40 +05303306 sizeof(*req), wrb, &cmd);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003307
3308 req->hdr.version = 1;
3309 req->query_options = BE_GET_WOL_CAP;
3310
3311 status = be_mbox_notify_wait(adapter);
3312 if (!status) {
3313 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
Kalesh AP03d28ff2014-09-19 15:46:56 +05303314
Kalesh AP504fbf12014-09-19 15:47:00 +05303315 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *)cmd.va;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003316
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003317 adapter->wol_cap = resp->wol_settings;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303318 if (adapter->wol_cap & BE_WOL_CAP)
3319 adapter->wol_en = true;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003320 }
3321err:
3322 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003323 if (cmd.va)
3324 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003325 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00003326
3327}
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303328
3329int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
3330{
3331 struct be_dma_mem extfat_cmd;
3332 struct be_fat_conf_params *cfgs;
3333 int status;
3334 int i, j;
3335
3336 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3337 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
3338 extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
3339 &extfat_cmd.dma);
3340 if (!extfat_cmd.va)
3341 return -ENOMEM;
3342
3343 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3344 if (status)
3345 goto err;
3346
3347 cfgs = (struct be_fat_conf_params *)
3348 (extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
3349 for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
3350 u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303351
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303352 for (j = 0; j < num_modes; j++) {
3353 if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
3354 cfgs->module[i].trace_lvl[j].dbg_lvl =
3355 cpu_to_le32(level);
3356 }
3357 }
3358
3359 status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
3360err:
3361 pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
3362 extfat_cmd.dma);
3363 return status;
3364}
3365
3366int be_cmd_get_fw_log_level(struct be_adapter *adapter)
3367{
3368 struct be_dma_mem extfat_cmd;
3369 struct be_fat_conf_params *cfgs;
3370 int status, j;
3371 int level = 0;
3372
3373 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3374 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
3375 extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
3376 &extfat_cmd.dma);
3377
3378 if (!extfat_cmd.va) {
3379 dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
3380 __func__);
3381 goto err;
3382 }
3383
3384 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3385 if (!status) {
3386 cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
3387 sizeof(struct be_cmd_resp_hdr));
Kalesh AP03d28ff2014-09-19 15:46:56 +05303388
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303389 for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
3390 if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
3391 level = cfgs->module[0].trace_lvl[j].dbg_lvl;
3392 }
3393 }
3394 pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
3395 extfat_cmd.dma);
3396err:
3397 return level;
3398}
3399
Somnath Kotur941a77d2012-05-17 22:59:03 +00003400int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
3401 struct be_dma_mem *cmd)
3402{
3403 struct be_mcc_wrb *wrb;
3404 struct be_cmd_req_get_ext_fat_caps *req;
3405 int status;
3406
3407 if (mutex_lock_interruptible(&adapter->mbox_lock))
3408 return -1;
3409
3410 wrb = wrb_from_mbox(adapter);
3411 if (!wrb) {
3412 status = -EBUSY;
3413 goto err;
3414 }
3415
3416 req = cmd->va;
3417 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3418 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
3419 cmd->size, wrb, cmd);
3420 req->parameter_type = cpu_to_le32(1);
3421
3422 status = be_mbox_notify_wait(adapter);
3423err:
3424 mutex_unlock(&adapter->mbox_lock);
3425 return status;
3426}
3427
3428int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
3429 struct be_dma_mem *cmd,
3430 struct be_fat_conf_params *configs)
3431{
3432 struct be_mcc_wrb *wrb;
3433 struct be_cmd_req_set_ext_fat_caps *req;
3434 int status;
3435
3436 spin_lock_bh(&adapter->mcc_lock);
3437
3438 wrb = wrb_from_mccq(adapter);
3439 if (!wrb) {
3440 status = -EBUSY;
3441 goto err;
3442 }
3443
3444 req = cmd->va;
3445 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
3446 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3447 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
3448 cmd->size, wrb, cmd);
3449
3450 status = be_mcc_notify_wait(adapter);
3451err:
3452 spin_unlock_bh(&adapter->mcc_lock);
3453 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003454}
Parav Pandit6a4ab662012-03-26 14:27:12 +00003455
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003456int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
3457{
3458 struct be_mcc_wrb *wrb;
3459 struct be_cmd_req_get_port_name *req;
3460 int status;
3461
3462 if (!lancer_chip(adapter)) {
3463 *port_name = adapter->hba_port_num + '0';
3464 return 0;
3465 }
3466
3467 spin_lock_bh(&adapter->mcc_lock);
3468
3469 wrb = wrb_from_mccq(adapter);
3470 if (!wrb) {
3471 status = -EBUSY;
3472 goto err;
3473 }
3474
3475 req = embedded_payload(wrb);
3476
3477 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3478 OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
3479 NULL);
3480 req->hdr.version = 1;
3481
3482 status = be_mcc_notify_wait(adapter);
3483 if (!status) {
3484 struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303485
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003486 *port_name = resp->port_name[adapter->hba_port_num];
3487 } else {
3488 *port_name = adapter->hba_port_num + '0';
3489 }
3490err:
3491 spin_unlock_bh(&adapter->mcc_lock);
3492 return status;
3493}
3494
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303495/* Descriptor type */
3496enum {
3497 FUNC_DESC = 1,
3498 VFT_DESC = 2
3499};
3500
3501static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
3502 int desc_type)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003503{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303504 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303505 struct be_nic_res_desc *nic;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003506 int i;
3507
3508 for (i = 0; i < desc_count; i++) {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303509 if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303510 hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1) {
3511 nic = (struct be_nic_res_desc *)hdr;
3512 if (desc_type == FUNC_DESC ||
3513 (desc_type == VFT_DESC &&
3514 nic->flags & (1 << VFT_SHIFT)))
3515 return nic;
3516 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003517
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303518 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3519 hdr = (void *)hdr + hdr->desc_len;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003520 }
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303521 return NULL;
3522}
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003523
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303524static struct be_nic_res_desc *be_get_vft_desc(u8 *buf, u32 desc_count)
3525{
3526 return be_get_nic_desc(buf, desc_count, VFT_DESC);
3527}
3528
3529static struct be_nic_res_desc *be_get_func_nic_desc(u8 *buf, u32 desc_count)
3530{
3531 return be_get_nic_desc(buf, desc_count, FUNC_DESC);
3532}
3533
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303534static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
3535 u32 desc_count)
3536{
3537 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3538 struct be_pcie_res_desc *pcie;
3539 int i;
3540
3541 for (i = 0; i < desc_count; i++) {
3542 if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
3543 hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
3544 pcie = (struct be_pcie_res_desc *)hdr;
3545 if (pcie->pf_num == devfn)
3546 return pcie;
3547 }
3548
3549 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3550 hdr = (void *)hdr + hdr->desc_len;
3551 }
Wei Yang950e2952013-05-22 15:58:22 +00003552 return NULL;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003553}
3554
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303555static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
3556{
3557 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3558 int i;
3559
3560 for (i = 0; i < desc_count; i++) {
3561 if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
3562 return (struct be_port_res_desc *)hdr;
3563
3564 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3565 hdr = (void *)hdr + hdr->desc_len;
3566 }
3567 return NULL;
3568}
3569
Sathya Perla92bf14a2013-08-27 16:57:32 +05303570static void be_copy_nic_desc(struct be_resources *res,
3571 struct be_nic_res_desc *desc)
3572{
3573 res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
3574 res->max_vlans = le16_to_cpu(desc->vlan_count);
3575 res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
3576 res->max_tx_qs = le16_to_cpu(desc->txq_count);
3577 res->max_rss_qs = le16_to_cpu(desc->rssq_count);
3578 res->max_rx_qs = le16_to_cpu(desc->rq_count);
3579 res->max_evt_qs = le16_to_cpu(desc->eq_count);
3580 /* Clear flags that driver is not interested in */
3581 res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
3582 BE_IF_CAP_FLAGS_WANT;
3583 /* Need 1 RXQ as the default RXQ */
3584 if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
3585 res->max_rss_qs -= 1;
3586}
3587
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003588/* Uses Mbox */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303589int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003590{
3591 struct be_mcc_wrb *wrb;
3592 struct be_cmd_req_get_func_config *req;
3593 int status;
3594 struct be_dma_mem cmd;
3595
Suresh Reddyd98ef502013-04-25 00:56:55 +00003596 if (mutex_lock_interruptible(&adapter->mbox_lock))
3597 return -1;
3598
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003599 memset(&cmd, 0, sizeof(struct be_dma_mem));
3600 cmd.size = sizeof(struct be_cmd_resp_get_func_config);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303601 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003602 if (!cmd.va) {
3603 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003604 status = -ENOMEM;
3605 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003606 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003607
3608 wrb = wrb_from_mbox(adapter);
3609 if (!wrb) {
3610 status = -EBUSY;
3611 goto err;
3612 }
3613
3614 req = cmd.va;
3615
3616 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3617 OPCODE_COMMON_GET_FUNC_CONFIG,
3618 cmd.size, wrb, &cmd);
3619
Kalesh AP28710c52013-04-28 22:21:13 +00003620 if (skyhawk_chip(adapter))
3621 req->hdr.version = 1;
3622
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003623 status = be_mbox_notify_wait(adapter);
3624 if (!status) {
3625 struct be_cmd_resp_get_func_config *resp = cmd.va;
3626 u32 desc_count = le32_to_cpu(resp->desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303627 struct be_nic_res_desc *desc;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003628
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303629 desc = be_get_func_nic_desc(resp->func_param, desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003630 if (!desc) {
3631 status = -EINVAL;
3632 goto err;
3633 }
3634
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003635 adapter->pf_number = desc->pf_num;
Sathya Perla92bf14a2013-08-27 16:57:32 +05303636 be_copy_nic_desc(res, desc);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003637 }
3638err:
3639 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003640 if (cmd.va)
3641 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003642 return status;
3643}
3644
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303645/* Will use MBOX only if MCCQ has not been created */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303646int be_cmd_get_profile_config(struct be_adapter *adapter,
3647 struct be_resources *res, u8 domain)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003648{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303649 struct be_cmd_resp_get_profile_config *resp;
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303650 struct be_cmd_req_get_profile_config *req;
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303651 struct be_nic_res_desc *vf_res;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303652 struct be_pcie_res_desc *pcie;
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303653 struct be_port_res_desc *port;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303654 struct be_nic_res_desc *nic;
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303655 struct be_mcc_wrb wrb = {0};
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003656 struct be_dma_mem cmd;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303657 u32 desc_count;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003658 int status;
3659
3660 memset(&cmd, 0, sizeof(struct be_dma_mem));
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303661 cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
3662 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3663 if (!cmd.va)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003664 return -ENOMEM;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003665
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303666 req = cmd.va;
3667 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3668 OPCODE_COMMON_GET_PROFILE_CONFIG,
3669 cmd.size, &wrb, &cmd);
3670
3671 req->hdr.domain = domain;
3672 if (!lancer_chip(adapter))
3673 req->hdr.version = 1;
3674 req->type = ACTIVE_PROFILE_TYPE;
3675
3676 status = be_cmd_notify_wait(adapter, &wrb);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303677 if (status)
3678 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003679
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303680 resp = cmd.va;
3681 desc_count = le32_to_cpu(resp->desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003682
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303683 pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
3684 desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303685 if (pcie)
Sathya Perla92bf14a2013-08-27 16:57:32 +05303686 res->max_vfs = le16_to_cpu(pcie->num_vfs);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303687
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303688 port = be_get_port_desc(resp->func_param, desc_count);
3689 if (port)
3690 adapter->mc_type = port->mc_type;
3691
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303692 nic = be_get_func_nic_desc(resp->func_param, desc_count);
Sathya Perla92bf14a2013-08-27 16:57:32 +05303693 if (nic)
3694 be_copy_nic_desc(res, nic);
3695
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303696 vf_res = be_get_vft_desc(resp->func_param, desc_count);
3697 if (vf_res)
3698 res->vf_if_cap_flags = vf_res->cap_flags;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003699err:
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003700 if (cmd.va)
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303701 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003702 return status;
3703}
3704
Vasundhara Volambec84e62014-06-30 13:01:32 +05303705/* Will use MBOX only if MCCQ has not been created */
3706static int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
3707 int size, int count, u8 version, u8 domain)
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003708{
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003709 struct be_cmd_req_set_profile_config *req;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303710 struct be_mcc_wrb wrb = {0};
3711 struct be_dma_mem cmd;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003712 int status;
3713
Vasundhara Volambec84e62014-06-30 13:01:32 +05303714 memset(&cmd, 0, sizeof(struct be_dma_mem));
3715 cmd.size = sizeof(struct be_cmd_req_set_profile_config);
3716 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3717 if (!cmd.va)
3718 return -ENOMEM;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003719
Vasundhara Volambec84e62014-06-30 13:01:32 +05303720 req = cmd.va;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003721 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303722 OPCODE_COMMON_SET_PROFILE_CONFIG, cmd.size,
3723 &wrb, &cmd);
Sathya Perlaa4018012014-03-27 10:46:18 +05303724 req->hdr.version = version;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003725 req->hdr.domain = domain;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303726 req->desc_count = cpu_to_le32(count);
Sathya Perlaa4018012014-03-27 10:46:18 +05303727 memcpy(req->desc, desc, size);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003728
Vasundhara Volambec84e62014-06-30 13:01:32 +05303729 status = be_cmd_notify_wait(adapter, &wrb);
3730
3731 if (cmd.va)
3732 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003733 return status;
3734}
3735
Sathya Perlaa4018012014-03-27 10:46:18 +05303736/* Mark all fields invalid */
Vasundhara Volambec84e62014-06-30 13:01:32 +05303737static void be_reset_nic_desc(struct be_nic_res_desc *nic)
Sathya Perlaa4018012014-03-27 10:46:18 +05303738{
3739 memset(nic, 0, sizeof(*nic));
3740 nic->unicast_mac_count = 0xFFFF;
3741 nic->mcc_count = 0xFFFF;
3742 nic->vlan_count = 0xFFFF;
3743 nic->mcast_mac_count = 0xFFFF;
3744 nic->txq_count = 0xFFFF;
3745 nic->rq_count = 0xFFFF;
3746 nic->rssq_count = 0xFFFF;
3747 nic->lro_count = 0xFFFF;
3748 nic->cq_count = 0xFFFF;
3749 nic->toe_conn_count = 0xFFFF;
3750 nic->eq_count = 0xFFFF;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303751 nic->iface_count = 0xFFFF;
Sathya Perlaa4018012014-03-27 10:46:18 +05303752 nic->link_param = 0xFF;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303753 nic->channel_id_param = cpu_to_le16(0xF000);
Sathya Perlaa4018012014-03-27 10:46:18 +05303754 nic->acpi_params = 0xFF;
3755 nic->wol_param = 0x0F;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303756 nic->tunnel_iface_count = 0xFFFF;
3757 nic->direct_tenant_iface_count = 0xFFFF;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303758 nic->bw_min = 0xFFFFFFFF;
Sathya Perlaa4018012014-03-27 10:46:18 +05303759 nic->bw_max = 0xFFFFFFFF;
3760}
3761
Vasundhara Volambec84e62014-06-30 13:01:32 +05303762/* Mark all fields invalid */
3763static void be_reset_pcie_desc(struct be_pcie_res_desc *pcie)
3764{
3765 memset(pcie, 0, sizeof(*pcie));
3766 pcie->sriov_state = 0xFF;
3767 pcie->pf_state = 0xFF;
3768 pcie->pf_type = 0xFF;
3769 pcie->num_vfs = 0xFFFF;
3770}
3771
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303772int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
3773 u8 domain)
Sathya Perlaa4018012014-03-27 10:46:18 +05303774{
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303775 struct be_nic_res_desc nic_desc;
3776 u32 bw_percent;
3777 u16 version = 0;
Sathya Perlaa4018012014-03-27 10:46:18 +05303778
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303779 if (BE3_chip(adapter))
3780 return be_cmd_set_qos(adapter, max_rate / 10, domain);
3781
3782 be_reset_nic_desc(&nic_desc);
3783 nic_desc.pf_num = adapter->pf_number;
3784 nic_desc.vf_num = domain;
Kalesh AP58bdeaa2015-01-20 03:51:49 -05003785 nic_desc.bw_min = 0;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303786 if (lancer_chip(adapter)) {
Sathya Perlaa4018012014-03-27 10:46:18 +05303787 nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
3788 nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
3789 nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
3790 (1 << NOSV_SHIFT);
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303791 nic_desc.bw_max = cpu_to_le32(max_rate / 10);
Sathya Perlaa4018012014-03-27 10:46:18 +05303792 } else {
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303793 version = 1;
3794 nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
3795 nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3796 nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3797 bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
3798 nic_desc.bw_max = cpu_to_le32(bw_percent);
Sathya Perlaa4018012014-03-27 10:46:18 +05303799 }
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303800
3801 return be_cmd_set_profile_config(adapter, &nic_desc,
3802 nic_desc.hdr.desc_len,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303803 1, version, domain);
3804}
3805
3806int be_cmd_set_sriov_config(struct be_adapter *adapter,
3807 struct be_resources res, u16 num_vfs)
3808{
3809 struct {
3810 struct be_pcie_res_desc pcie;
3811 struct be_nic_res_desc nic_vft;
3812 } __packed desc;
3813 u16 vf_q_count;
3814
3815 if (BEx_chip(adapter) || lancer_chip(adapter))
3816 return 0;
3817
3818 /* PF PCIE descriptor */
3819 be_reset_pcie_desc(&desc.pcie);
3820 desc.pcie.hdr.desc_type = PCIE_RESOURCE_DESC_TYPE_V1;
3821 desc.pcie.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3822 desc.pcie.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3823 desc.pcie.pf_num = adapter->pdev->devfn;
3824 desc.pcie.sriov_state = num_vfs ? 1 : 0;
3825 desc.pcie.num_vfs = cpu_to_le16(num_vfs);
3826
3827 /* VF NIC Template descriptor */
3828 be_reset_nic_desc(&desc.nic_vft);
3829 desc.nic_vft.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
3830 desc.nic_vft.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3831 desc.nic_vft.flags = (1 << VFT_SHIFT) | (1 << IMM_SHIFT) |
3832 (1 << NOSV_SHIFT);
3833 desc.nic_vft.pf_num = adapter->pdev->devfn;
3834 desc.nic_vft.vf_num = 0;
3835
3836 if (num_vfs && res.vf_if_cap_flags & BE_IF_FLAGS_RSS) {
3837 /* If number of VFs requested is 8 less than max supported,
3838 * assign 8 queue pairs to the PF and divide the remaining
3839 * resources evenly among the VFs
3840 */
3841 if (num_vfs < (be_max_vfs(adapter) - 8))
3842 vf_q_count = (res.max_rss_qs - 8) / num_vfs;
3843 else
3844 vf_q_count = res.max_rss_qs / num_vfs;
3845
3846 desc.nic_vft.rq_count = cpu_to_le16(vf_q_count);
3847 desc.nic_vft.txq_count = cpu_to_le16(vf_q_count);
3848 desc.nic_vft.rssq_count = cpu_to_le16(vf_q_count - 1);
3849 desc.nic_vft.cq_count = cpu_to_le16(3 * vf_q_count);
3850 } else {
3851 desc.nic_vft.txq_count = cpu_to_le16(1);
3852 desc.nic_vft.rq_count = cpu_to_le16(1);
3853 desc.nic_vft.rssq_count = cpu_to_le16(0);
3854 /* One CQ for each TX, RX and MCCQ */
3855 desc.nic_vft.cq_count = cpu_to_le16(3);
3856 }
3857
3858 return be_cmd_set_profile_config(adapter, &desc,
3859 2 * RESOURCE_DESC_SIZE_V1, 2, 1, 0);
Sathya Perlaa4018012014-03-27 10:46:18 +05303860}
3861
3862int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
3863{
3864 struct be_mcc_wrb *wrb;
3865 struct be_cmd_req_manage_iface_filters *req;
3866 int status;
3867
3868 if (iface == 0xFFFFFFFF)
3869 return -1;
3870
3871 spin_lock_bh(&adapter->mcc_lock);
3872
3873 wrb = wrb_from_mccq(adapter);
3874 if (!wrb) {
3875 status = -EBUSY;
3876 goto err;
3877 }
3878 req = embedded_payload(wrb);
3879
3880 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3881 OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
3882 wrb, NULL);
3883 req->op = op;
3884 req->target_iface_id = cpu_to_le32(iface);
3885
3886 status = be_mcc_notify_wait(adapter);
3887err:
3888 spin_unlock_bh(&adapter->mcc_lock);
3889 return status;
3890}
3891
3892int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
3893{
3894 struct be_port_res_desc port_desc;
3895
3896 memset(&port_desc, 0, sizeof(port_desc));
3897 port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
3898 port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3899 port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3900 port_desc.link_num = adapter->hba_port_num;
3901 if (port) {
3902 port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
3903 (1 << RCVID_SHIFT);
3904 port_desc.nv_port = swab16(port);
3905 } else {
3906 port_desc.nv_flags = NV_TYPE_DISABLED;
3907 port_desc.nv_port = 0;
3908 }
3909
3910 return be_cmd_set_profile_config(adapter, &port_desc,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303911 RESOURCE_DESC_SIZE_V1, 1, 1, 0);
Sathya Perlaa4018012014-03-27 10:46:18 +05303912}
3913
Sathya Perla4c876612013-02-03 20:30:11 +00003914int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
3915 int vf_num)
3916{
3917 struct be_mcc_wrb *wrb;
3918 struct be_cmd_req_get_iface_list *req;
3919 struct be_cmd_resp_get_iface_list *resp;
3920 int status;
3921
3922 spin_lock_bh(&adapter->mcc_lock);
3923
3924 wrb = wrb_from_mccq(adapter);
3925 if (!wrb) {
3926 status = -EBUSY;
3927 goto err;
3928 }
3929 req = embedded_payload(wrb);
3930
3931 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3932 OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
3933 wrb, NULL);
3934 req->hdr.domain = vf_num + 1;
3935
3936 status = be_mcc_notify_wait(adapter);
3937 if (!status) {
3938 resp = (struct be_cmd_resp_get_iface_list *)req;
3939 vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
3940 }
3941
3942err:
3943 spin_unlock_bh(&adapter->mcc_lock);
3944 return status;
3945}
3946
Somnath Kotur5c510812013-05-30 02:52:23 +00003947static int lancer_wait_idle(struct be_adapter *adapter)
3948{
3949#define SLIPORT_IDLE_TIMEOUT 30
3950 u32 reg_val;
3951 int status = 0, i;
3952
3953 for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
3954 reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
3955 if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
3956 break;
3957
3958 ssleep(1);
3959 }
3960
3961 if (i == SLIPORT_IDLE_TIMEOUT)
3962 status = -1;
3963
3964 return status;
3965}
3966
3967int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
3968{
3969 int status = 0;
3970
3971 status = lancer_wait_idle(adapter);
3972 if (status)
3973 return status;
3974
3975 iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
3976
3977 return status;
3978}
3979
3980/* Routine to check whether dump image is present or not */
3981bool dump_present(struct be_adapter *adapter)
3982{
3983 u32 sliport_status = 0;
3984
3985 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
3986 return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
3987}
3988
3989int lancer_initiate_dump(struct be_adapter *adapter)
3990{
Kalesh APf0613382014-08-01 17:47:32 +05303991 struct device *dev = &adapter->pdev->dev;
Somnath Kotur5c510812013-05-30 02:52:23 +00003992 int status;
3993
Kalesh APf0613382014-08-01 17:47:32 +05303994 if (dump_present(adapter)) {
3995 dev_info(dev, "Previous dump not cleared, not forcing dump\n");
3996 return -EEXIST;
3997 }
3998
Somnath Kotur5c510812013-05-30 02:52:23 +00003999 /* give firmware reset and diagnostic dump */
4000 status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
4001 PHYSDEV_CONTROL_DD_MASK);
4002 if (status < 0) {
Kalesh APf0613382014-08-01 17:47:32 +05304003 dev_err(dev, "FW reset failed\n");
Somnath Kotur5c510812013-05-30 02:52:23 +00004004 return status;
4005 }
4006
4007 status = lancer_wait_idle(adapter);
4008 if (status)
4009 return status;
4010
4011 if (!dump_present(adapter)) {
Kalesh APf0613382014-08-01 17:47:32 +05304012 dev_err(dev, "FW dump not generated\n");
4013 return -EIO;
Somnath Kotur5c510812013-05-30 02:52:23 +00004014 }
4015
4016 return 0;
4017}
4018
Kalesh APf0613382014-08-01 17:47:32 +05304019int lancer_delete_dump(struct be_adapter *adapter)
4020{
4021 int status;
4022
4023 status = lancer_cmd_delete_object(adapter, LANCER_FW_DUMP_FILE);
4024 return be_cmd_status(status);
4025}
4026
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00004027/* Uses sync mcc */
4028int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
4029{
4030 struct be_mcc_wrb *wrb;
4031 struct be_cmd_enable_disable_vf *req;
4032 int status;
4033
Vasundhara Volam05998632013-10-01 15:59:59 +05304034 if (BEx_chip(adapter))
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00004035 return 0;
4036
4037 spin_lock_bh(&adapter->mcc_lock);
4038
4039 wrb = wrb_from_mccq(adapter);
4040 if (!wrb) {
4041 status = -EBUSY;
4042 goto err;
4043 }
4044
4045 req = embedded_payload(wrb);
4046
4047 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4048 OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
4049 wrb, NULL);
4050
4051 req->hdr.domain = domain;
4052 req->enable = 1;
4053 status = be_mcc_notify_wait(adapter);
4054err:
4055 spin_unlock_bh(&adapter->mcc_lock);
4056 return status;
4057}
4058
Somnath Kotur68c45a22013-03-14 02:42:07 +00004059int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
4060{
4061 struct be_mcc_wrb *wrb;
4062 struct be_cmd_req_intr_set *req;
4063 int status;
4064
4065 if (mutex_lock_interruptible(&adapter->mbox_lock))
4066 return -1;
4067
4068 wrb = wrb_from_mbox(adapter);
4069
4070 req = embedded_payload(wrb);
4071
4072 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4073 OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
4074 wrb, NULL);
4075
4076 req->intr_enabled = intr_enable;
4077
4078 status = be_mbox_notify_wait(adapter);
4079
4080 mutex_unlock(&adapter->mbox_lock);
4081 return status;
4082}
4083
Vasundhara Volam542963b2014-01-15 13:23:33 +05304084/* Uses MBOX */
4085int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
4086{
4087 struct be_cmd_req_get_active_profile *req;
4088 struct be_mcc_wrb *wrb;
4089 int status;
4090
4091 if (mutex_lock_interruptible(&adapter->mbox_lock))
4092 return -1;
4093
4094 wrb = wrb_from_mbox(adapter);
4095 if (!wrb) {
4096 status = -EBUSY;
4097 goto err;
4098 }
4099
4100 req = embedded_payload(wrb);
4101
4102 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4103 OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
4104 wrb, NULL);
4105
4106 status = be_mbox_notify_wait(adapter);
4107 if (!status) {
4108 struct be_cmd_resp_get_active_profile *resp =
4109 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05304110
Vasundhara Volam542963b2014-01-15 13:23:33 +05304111 *profile_id = le16_to_cpu(resp->active_profile_id);
4112 }
4113
4114err:
4115 mutex_unlock(&adapter->mbox_lock);
4116 return status;
4117}
4118
Suresh Reddybdce2ad2014-03-11 18:53:04 +05304119int be_cmd_set_logical_link_config(struct be_adapter *adapter,
4120 int link_state, u8 domain)
4121{
4122 struct be_mcc_wrb *wrb;
4123 struct be_cmd_req_set_ll_link *req;
4124 int status;
4125
4126 if (BEx_chip(adapter) || lancer_chip(adapter))
Kalesh AP18fd6022015-01-20 03:51:45 -05004127 return -EOPNOTSUPP;
Suresh Reddybdce2ad2014-03-11 18:53:04 +05304128
4129 spin_lock_bh(&adapter->mcc_lock);
4130
4131 wrb = wrb_from_mccq(adapter);
4132 if (!wrb) {
4133 status = -EBUSY;
4134 goto err;
4135 }
4136
4137 req = embedded_payload(wrb);
4138
4139 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4140 OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
4141 sizeof(*req), wrb, NULL);
4142
4143 req->hdr.version = 1;
4144 req->hdr.domain = domain;
4145
4146 if (link_state == IFLA_VF_LINK_STATE_ENABLE)
4147 req->link_config |= 1;
4148
4149 if (link_state == IFLA_VF_LINK_STATE_AUTO)
4150 req->link_config |= 1 << PLINK_TRACK_SHIFT;
4151
4152 status = be_mcc_notify_wait(adapter);
4153err:
4154 spin_unlock_bh(&adapter->mcc_lock);
4155 return status;
4156}
4157
Parav Pandit6a4ab662012-03-26 14:27:12 +00004158int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05304159 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
Parav Pandit6a4ab662012-03-26 14:27:12 +00004160{
4161 struct be_adapter *adapter = netdev_priv(netdev_handle);
4162 struct be_mcc_wrb *wrb;
Kalesh AP504fbf12014-09-19 15:47:00 +05304163 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *)wrb_payload;
Parav Pandit6a4ab662012-03-26 14:27:12 +00004164 struct be_cmd_req_hdr *req;
4165 struct be_cmd_resp_hdr *resp;
4166 int status;
4167
4168 spin_lock_bh(&adapter->mcc_lock);
4169
4170 wrb = wrb_from_mccq(adapter);
4171 if (!wrb) {
4172 status = -EBUSY;
4173 goto err;
4174 }
4175 req = embedded_payload(wrb);
4176 resp = embedded_payload(wrb);
4177
4178 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
4179 hdr->opcode, wrb_payload_size, wrb, NULL);
4180 memcpy(req, wrb_payload, wrb_payload_size);
4181 be_dws_cpu_to_le(req, wrb_payload_size);
4182
4183 status = be_mcc_notify_wait(adapter);
4184 if (cmd_status)
4185 *cmd_status = (status & 0xffff);
4186 if (ext_status)
4187 *ext_status = 0;
4188 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
4189 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
4190err:
4191 spin_unlock_bh(&adapter->mcc_lock);
4192 return status;
4193}
4194EXPORT_SYMBOL(be_roce_mcc_cmd);