blob: 99c46f4dbde683a04130e55a96ca3c8817c0370d [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000091#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070092
Chris Wilsonb2e862d2016-04-28 09:56:41 +010093#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
94
Ben Widawsky40521052012-06-04 14:42:43 -070095/* This is a HW constraint. The value below is the largest known requirement
96 * I've seen in a spec to date, and that was a workaround for a non-shipping
97 * part. It should be safe to decrease this, but it's more future proof as is.
98 */
Ben Widawskyb731d332013-12-06 14:10:59 -080099#define GEN6_CONTEXT_ALIGN (64<<10)
Chris Wilsonf51455d2017-01-10 14:47:34 +0000100#define GEN7_CONTEXT_ALIGN I915_GTT_MIN_ALIGNMENT
Ben Widawsky40521052012-06-04 14:42:43 -0700101
Chris Wilsonc0336662016-05-06 15:40:21 +0100102static size_t get_context_alignment(struct drm_i915_private *dev_priv)
Ben Widawskyb731d332013-12-06 14:10:59 -0800103{
Chris Wilsonc0336662016-05-06 15:40:21 +0100104 if (IS_GEN6(dev_priv))
Ben Widawskyb731d332013-12-06 14:10:59 -0800105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108}
109
Chris Wilsonc0336662016-05-06 15:40:21 +0100110static int get_context_size(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700111{
Ben Widawsky254f9652012-06-04 14:42:42 -0700112 int ret;
113 u32 reg;
114
Chris Wilsonc0336662016-05-06 15:40:21 +0100115 switch (INTEL_GEN(dev_priv)) {
Ben Widawsky254f9652012-06-04 14:42:42 -0700116 case 6:
117 reg = I915_READ(CXT_SIZE);
118 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
119 break;
120 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700121 reg = I915_READ(GEN7_CXT_SIZE);
Chris Wilsonc0336662016-05-06 15:40:21 +0100122 if (IS_HASWELL(dev_priv))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700123 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700124 else
125 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700126 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700127 case 8:
128 ret = GEN8_CXT_TOTAL_SIZE;
129 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700130 default:
131 BUG();
132 }
133
134 return ret;
135}
136
Mika Kuoppaladce32712013-04-30 13:30:33 +0300137void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700138{
Chris Wilsone2efd132016-05-24 14:53:34 +0100139 struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100140 int i;
Ben Widawsky40521052012-06-04 14:42:43 -0700141
Chris Wilson91c8a322016-07-05 10:40:23 +0100142 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000143 trace_i915_context_free(ctx);
Chris Wilson60958682016-12-31 11:20:11 +0000144 GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000145
Daniel Vetterae6c4802014-08-06 15:04:53 +0200146 i915_ppgtt_put(ctx->ppgtt);
147
Chris Wilsonbca44d82016-05-24 14:53:41 +0100148 for (i = 0; i < I915_NUM_ENGINES; i++) {
149 struct intel_context *ce = &ctx->engine[i];
150
151 if (!ce->state)
152 continue;
153
154 WARN_ON(ce->pin_count);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100155 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +0100156 intel_ring_free(ce->ring);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100157
Chris Wilsonf8a7fde2016-10-28 13:58:29 +0100158 __i915_gem_object_release_unless_active(ce->state->obj);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100159 }
160
Chris Wilson562f5d42016-10-28 13:58:54 +0100161 kfree(ctx->name);
Chris Wilsonc84455b2016-08-15 10:49:08 +0100162 put_pid(ctx->pid);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800163 list_del(&ctx->link);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100164
165 ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
Ben Widawsky40521052012-06-04 14:42:43 -0700166 kfree(ctx);
167}
168
Tvrtko Ursulin793b61e2016-11-23 10:49:15 +0000169static struct drm_i915_gem_object *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000170alloc_context_obj(struct drm_i915_private *dev_priv, u64 size)
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100171{
172 struct drm_i915_gem_object *obj;
173 int ret;
174
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000175 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100176
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000177 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100178 if (IS_ERR(obj))
179 return obj;
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100180
181 /*
182 * Try to make the context utilize L3 as well as LLC.
183 *
184 * On VLV we don't have L3 controls in the PTEs so we
185 * shouldn't touch the cache level, especially as that
186 * would make the object snooped which might have a
187 * negative performance impact.
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800188 *
189 * Snooping is required on non-llc platforms in execlist
190 * mode, but since all GGTT accesses use PAT entry 0 we
191 * get snooping anyway regardless of cache_level.
192 *
193 * This is only applicable for Ivy Bridge devices since
194 * later platforms don't have L3 control bits in the PTE.
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100195 */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000196 if (IS_IVYBRIDGE(dev_priv)) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100197 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
198 /* Failure shouldn't ever happen this early */
199 if (WARN_ON(ret)) {
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100200 i915_gem_object_put(obj);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100201 return ERR_PTR(ret);
202 }
203 }
204
205 return obj;
206}
207
Chris Wilson50e046b2016-08-04 07:52:46 +0100208static void context_close(struct i915_gem_context *ctx)
209{
Chris Wilson60958682016-12-31 11:20:11 +0000210 i915_gem_context_set_closed(ctx);
Chris Wilson50e046b2016-08-04 07:52:46 +0100211 if (ctx->ppgtt)
212 i915_ppgtt_close(&ctx->ppgtt->base);
213 ctx->file_priv = ERR_PTR(-EBADF);
214 i915_gem_context_put(ctx);
215}
216
Chris Wilson5d1808e2016-04-28 09:56:51 +0100217static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
218{
219 int ret;
220
221 ret = ida_simple_get(&dev_priv->context_hw_ida,
222 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
223 if (ret < 0) {
224 /* Contexts are only released when no longer active.
225 * Flush any pending retires to hopefully release some
226 * stale contexts and try again.
227 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100228 i915_gem_retire_requests(dev_priv);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100229 ret = ida_simple_get(&dev_priv->context_hw_ida,
230 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
231 if (ret < 0)
232 return ret;
233 }
234
235 *out = ret;
236 return 0;
237}
238
Chris Wilson949e8ab2017-02-09 14:40:36 +0000239static u32 default_desc_template(const struct drm_i915_private *i915,
240 const struct i915_hw_ppgtt *ppgtt)
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200241{
Chris Wilson949e8ab2017-02-09 14:40:36 +0000242 u32 address_mode;
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200243 u32 desc;
244
Chris Wilson949e8ab2017-02-09 14:40:36 +0000245 desc = GEN8_CTX_VALID | GEN8_CTX_PRIVILEGE;
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200246
Chris Wilson949e8ab2017-02-09 14:40:36 +0000247 address_mode = INTEL_LEGACY_32B_CONTEXT;
248 if (ppgtt && i915_vm_is_48bit(&ppgtt->base))
249 address_mode = INTEL_LEGACY_64B_CONTEXT;
250 desc |= address_mode << GEN8_CTX_ADDRESSING_MODE_SHIFT;
251
252 if (IS_GEN8(i915))
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200253 desc |= GEN8_CTX_L3LLC_COHERENT;
254
255 /* TODO: WaDisableLiteRestore when we start using semaphore
256 * signalling between Command Streamers
257 * ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
258 */
259
260 return desc;
261}
262
Chris Wilsone2efd132016-05-24 14:53:34 +0100263static struct i915_gem_context *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000264__create_hw_context(struct drm_i915_private *dev_priv,
Daniel Vetteree960be2014-08-06 15:04:45 +0200265 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700266{
Chris Wilsone2efd132016-05-24 14:53:34 +0100267 struct i915_gem_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800268 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700269
Ben Widawskyf94982b2012-11-10 10:56:04 -0800270 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700271 if (ctx == NULL)
272 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700273
Chris Wilson5d1808e2016-04-28 09:56:51 +0100274 ret = assign_hw_id(dev_priv, &ctx->hw_id);
275 if (ret) {
276 kfree(ctx);
277 return ERR_PTR(ret);
278 }
279
Mika Kuoppaladce32712013-04-30 13:30:33 +0300280 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700281 list_add_tail(&ctx->link, &dev_priv->context_list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100282 ctx->i915 = dev_priv;
Ben Widawsky40521052012-06-04 14:42:43 -0700283
Chris Wilson0cb26a82016-06-24 14:55:53 +0100284 ctx->ggtt_alignment = get_context_alignment(dev_priv);
285
Chris Wilson691e6412014-04-09 09:07:36 +0100286 if (dev_priv->hw_context_size) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100287 struct drm_i915_gem_object *obj;
288 struct i915_vma *vma;
289
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000290 obj = alloc_context_obj(dev_priv, dev_priv->hw_context_size);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100291 if (IS_ERR(obj)) {
292 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100293 goto err_out;
294 }
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100295
Chris Wilsona01cb372017-01-16 15:21:30 +0000296 vma = i915_vma_instance(obj, &dev_priv->ggtt.base, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100297 if (IS_ERR(vma)) {
298 i915_gem_object_put(obj);
299 ret = PTR_ERR(vma);
300 goto err_out;
301 }
302
303 ctx->engine[RCS].state = vma;
Chris Wilson691e6412014-04-09 09:07:36 +0100304 }
305
306 /* Default context will never have a file_priv */
Chris Wilson562f5d42016-10-28 13:58:54 +0100307 ret = DEFAULT_CONTEXT_HANDLE;
308 if (file_priv) {
Chris Wilson691e6412014-04-09 09:07:36 +0100309 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100310 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100311 if (ret < 0)
312 goto err_out;
Chris Wilson562f5d42016-10-28 13:58:54 +0100313 }
314 ctx->user_handle = ret;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300315
316 ctx->file_priv = file_priv;
Chris Wilson562f5d42016-10-28 13:58:54 +0100317 if (file_priv) {
Chris Wilsonc84455b2016-08-15 10:49:08 +0100318 ctx->pid = get_task_pid(current, PIDTYPE_PID);
Chris Wilson562f5d42016-10-28 13:58:54 +0100319 ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x",
320 current->comm,
321 pid_nr(ctx->pid),
322 ctx->user_handle);
323 if (!ctx->name) {
324 ret = -ENOMEM;
325 goto err_pid;
326 }
327 }
Chris Wilsonc84455b2016-08-15 10:49:08 +0100328
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700329 /* NB: Mark all slices as needing a remap so that when the context first
330 * loads it will restore whatever remap state already exists. If there
331 * is no remap info, it will be a NOP. */
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100332 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
Ben Widawsky40521052012-06-04 14:42:43 -0700333
Chris Wilson60958682016-12-31 11:20:11 +0000334 i915_gem_context_set_bannable(ctx);
Zhi Wangbcd794c2016-06-16 08:07:01 -0400335 ctx->ring_size = 4 * PAGE_SIZE;
Chris Wilson949e8ab2017-02-09 14:40:36 +0000336 ctx->desc_template =
337 default_desc_template(dev_priv, dev_priv->mm.aliasing_ppgtt);
Zhi Wang3c7ba632016-06-16 08:07:03 -0400338 ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
Chris Wilson676fa572014-12-24 08:13:39 -0800339
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800340 /* GuC requires the ring to be placed above GUC_WOPCM_TOP. If GuC is not
341 * present or not in use we still need a small bias as ring wraparound
342 * at offset 0 sometimes hangs. No idea why.
343 */
344 if (HAS_GUC(dev_priv) && i915.enable_guc_loading)
345 ctx->ggtt_offset_bias = GUC_WOPCM_TOP;
346 else
Chris Wilsonf51455d2017-01-10 14:47:34 +0000347 ctx->ggtt_offset_bias = I915_GTT_PAGE_SIZE;
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800348
Ben Widawsky146937e2012-06-29 10:30:39 -0700349 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700350
Chris Wilson562f5d42016-10-28 13:58:54 +0100351err_pid:
352 put_pid(ctx->pid);
353 idr_remove(&file_priv->context_idr, ctx->user_handle);
Ben Widawsky40521052012-06-04 14:42:43 -0700354err_out:
Chris Wilson50e046b2016-08-04 07:52:46 +0100355 context_close(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700356 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700357}
358
Joonas Lahtinen6d1f9fb2017-02-09 13:34:25 +0200359static void __destroy_hw_context(struct i915_gem_context *ctx,
360 struct drm_i915_file_private *file_priv)
361{
362 idr_remove(&file_priv->context_idr, ctx->user_handle);
363 context_close(ctx);
364}
365
Ben Widawsky254f9652012-06-04 14:42:42 -0700366/**
367 * The default context needs to exist per ring that uses contexts. It stores the
368 * context state of the GPU for applications that don't utilize HW contexts, as
369 * well as an idle case.
370 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100371static struct i915_gem_context *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000372i915_gem_create_context(struct drm_i915_private *dev_priv,
Daniel Vetterd624d862014-08-06 15:04:54 +0200373 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700374{
Chris Wilsone2efd132016-05-24 14:53:34 +0100375 struct i915_gem_context *ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700376
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000377 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Ben Widawsky40521052012-06-04 14:42:43 -0700378
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000379 ctx = __create_hw_context(dev_priv, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700380 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800381 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700382
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000383 if (USES_FULL_PPGTT(dev_priv)) {
Chris Wilson80b204b2016-10-28 13:58:58 +0100384 struct i915_hw_ppgtt *ppgtt;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800385
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000386 ppgtt = i915_ppgtt_create(dev_priv, file_priv, ctx->name);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100387 if (IS_ERR(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800388 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
389 PTR_ERR(ppgtt));
Joonas Lahtinen6d1f9fb2017-02-09 13:34:25 +0200390 __destroy_hw_context(ctx, file_priv);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100391 return ERR_CAST(ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200392 }
393
394 ctx->ppgtt = ppgtt;
Chris Wilson949e8ab2017-02-09 14:40:36 +0000395 ctx->desc_template = default_desc_template(dev_priv, ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200396 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800397
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000398 trace_i915_context_create(ctx);
399
Ben Widawskya45d0f62013-12-06 14:11:05 -0800400 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700401}
402
Zhi Wangc8c35792016-06-16 08:07:05 -0400403/**
404 * i915_gem_context_create_gvt - create a GVT GEM context
405 * @dev: drm device *
406 *
407 * This function is used to create a GVT specific GEM context.
408 *
409 * Returns:
410 * pointer to i915_gem_context on success, error pointer if failed
411 *
412 */
413struct i915_gem_context *
414i915_gem_context_create_gvt(struct drm_device *dev)
415{
416 struct i915_gem_context *ctx;
417 int ret;
418
419 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
420 return ERR_PTR(-ENODEV);
421
422 ret = i915_mutex_lock_interruptible(dev);
423 if (ret)
424 return ERR_PTR(ret);
425
Chris Wilson984ff29f2017-01-06 15:20:13 +0000426 ctx = __create_hw_context(to_i915(dev), NULL);
Zhi Wangc8c35792016-06-16 08:07:05 -0400427 if (IS_ERR(ctx))
428 goto out;
429
Chris Wilson984ff29f2017-01-06 15:20:13 +0000430 ctx->file_priv = ERR_PTR(-EBADF);
Chris Wilson60958682016-12-31 11:20:11 +0000431 i915_gem_context_set_closed(ctx); /* not user accessible */
432 i915_gem_context_clear_bannable(ctx);
433 i915_gem_context_set_force_single_submission(ctx);
Chuanxiao Dong718e8842017-02-16 14:36:40 +0800434 if (!i915.enable_guc_submission)
435 ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
Chris Wilson984ff29f2017-01-06 15:20:13 +0000436
437 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
Zhi Wangc8c35792016-06-16 08:07:05 -0400438out:
439 mutex_unlock(&dev->struct_mutex);
440 return ctx;
441}
442
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000443int i915_gem_context_init(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700444{
Chris Wilsone2efd132016-05-24 14:53:34 +0100445 struct i915_gem_context *ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700446
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800447 /* Init should only be called once per module load. Eventually the
448 * restriction on the context_disabled check can be loosened. */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000449 if (WARN_ON(dev_priv->kernel_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200450 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700451
Chris Wilsonc0336662016-05-06 15:40:21 +0100452 if (intel_vgpu_active(dev_priv) &&
453 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800454 if (!i915.enable_execlists) {
455 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
456 return -EINVAL;
457 }
458 }
459
Chris Wilson5d1808e2016-04-28 09:56:51 +0100460 /* Using the simple ida interface, the max is limited by sizeof(int) */
461 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
462 ida_init(&dev_priv->context_hw_ida);
463
Oscar Mateoede7d422014-07-24 17:04:12 +0100464 if (i915.enable_execlists) {
465 /* NB: intentionally left blank. We will allocate our own
466 * backing objects as we need them, thank you very much */
467 dev_priv->hw_context_size = 0;
Chris Wilsonc0336662016-05-06 15:40:21 +0100468 } else if (HAS_HW_CONTEXTS(dev_priv)) {
469 dev_priv->hw_context_size =
Chris Wilsonf51455d2017-01-10 14:47:34 +0000470 round_up(get_context_size(dev_priv),
471 I915_GTT_PAGE_SIZE);
Chris Wilson691e6412014-04-09 09:07:36 +0100472 if (dev_priv->hw_context_size > (1<<20)) {
473 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
474 dev_priv->hw_context_size);
475 dev_priv->hw_context_size = 0;
476 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700477 }
478
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000479 ctx = i915_gem_create_context(dev_priv, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100480 if (IS_ERR(ctx)) {
481 DRM_ERROR("Failed to create default global context (error %ld)\n",
482 PTR_ERR(ctx));
483 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700484 }
485
Chris Wilson5d12fce2017-01-23 11:31:31 +0000486 /* For easy recognisablity, we want the kernel context to be 0 and then
487 * all user contexts will have non-zero hw_id.
488 */
489 GEM_BUG_ON(ctx->hw_id);
490
Chris Wilson60958682016-12-31 11:20:11 +0000491 i915_gem_context_clear_bannable(ctx);
Chris Wilson9f792eb2016-11-14 20:41:04 +0000492 ctx->priority = I915_PRIORITY_MIN; /* lowest priority; idle task */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000493 dev_priv->kernel_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100494
Chris Wilson984ff29f2017-01-06 15:20:13 +0000495 GEM_BUG_ON(!i915_gem_context_is_kernel(ctx));
496
Oscar Mateoede7d422014-07-24 17:04:12 +0100497 DRM_DEBUG_DRIVER("%s context support initialized\n",
498 i915.enable_execlists ? "LR" :
499 dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200500 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700501}
502
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100503void i915_gem_context_lost(struct drm_i915_private *dev_priv)
504{
505 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530506 enum intel_engine_id id;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100507
Chris Wilson91c8a322016-07-05 10:40:23 +0100508 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100509
Akash Goel3b3f1652016-10-13 22:44:48 +0530510 for_each_engine(engine, dev_priv, id) {
Chris Wilsone8a9c582016-12-18 15:37:20 +0000511 engine->legacy_active_context = NULL;
512
513 if (!engine->last_retired_context)
514 continue;
515
516 engine->context_unpin(engine, engine->last_retired_context);
517 engine->last_retired_context = NULL;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100518 }
519
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100520 /* Force the GPU state to be restored on enabling */
521 if (!i915.enable_execlists) {
Chris Wilsona168b2d2016-06-24 14:55:55 +0100522 struct i915_gem_context *ctx;
523
524 list_for_each_entry(ctx, &dev_priv->context_list, link) {
525 if (!i915_gem_context_is_default(ctx))
526 continue;
527
Akash Goel3b3f1652016-10-13 22:44:48 +0530528 for_each_engine(engine, dev_priv, id)
Chris Wilsona168b2d2016-06-24 14:55:55 +0100529 ctx->engine[engine->id].initialised = false;
530
531 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
532 }
533
Akash Goel3b3f1652016-10-13 22:44:48 +0530534 for_each_engine(engine, dev_priv, id) {
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100535 struct intel_context *kce =
536 &dev_priv->kernel_context->engine[engine->id];
537
538 kce->initialised = true;
539 }
540 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100541}
542
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000543void i915_gem_context_fini(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700544{
Chris Wilsone2efd132016-05-24 14:53:34 +0100545 struct i915_gem_context *dctx = dev_priv->kernel_context;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100546
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000547 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100548
Chris Wilson984ff29f2017-01-06 15:20:13 +0000549 GEM_BUG_ON(!i915_gem_context_is_kernel(dctx));
550
Chris Wilson50e046b2016-08-04 07:52:46 +0100551 context_close(dctx);
Dave Gordoned54c1a2016-01-19 19:02:54 +0000552 dev_priv->kernel_context = NULL;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100553
554 ida_destroy(&dev_priv->context_hw_ida);
Ben Widawsky254f9652012-06-04 14:42:42 -0700555}
556
Ben Widawsky40521052012-06-04 14:42:43 -0700557static int context_idr_cleanup(int id, void *p, void *data)
558{
Chris Wilsone2efd132016-05-24 14:53:34 +0100559 struct i915_gem_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700560
Chris Wilson50e046b2016-08-04 07:52:46 +0100561 context_close(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700562 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700563}
564
Ben Widawskye422b882013-12-06 14:10:58 -0800565int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
566{
567 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100568 struct i915_gem_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800569
570 idr_init(&file_priv->context_idr);
571
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800572 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000573 ctx = i915_gem_create_context(to_i915(dev), file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800574 mutex_unlock(&dev->struct_mutex);
575
Chris Wilson984ff29f2017-01-06 15:20:13 +0000576 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
577
Oscar Mateof83d6512014-05-22 14:13:38 +0100578 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800579 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100580 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800581 }
582
Ben Widawskye422b882013-12-06 14:10:58 -0800583 return 0;
584}
585
Ben Widawsky254f9652012-06-04 14:42:42 -0700586void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
587{
Ben Widawsky40521052012-06-04 14:42:43 -0700588 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700589
Chris Wilson499f2692016-05-24 14:53:35 +0100590 lockdep_assert_held(&dev->struct_mutex);
591
Daniel Vetter73c273e2012-06-19 20:27:39 +0200592 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700593 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700594}
595
Ben Widawskye0556842012-06-04 14:42:46 -0700596static inline int
John Harrison1d719cd2015-05-29 17:43:52 +0100597mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700598{
Chris Wilsonc0336662016-05-06 15:40:21 +0100599 struct drm_i915_private *dev_priv = req->i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000600 struct intel_engine_cs *engine = req->engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530601 enum intel_engine_id id;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000602 u32 *cs, flags = hw_flags | MI_MM_SPACE_GTT;
Chris Wilson2c550182014-12-16 10:02:27 +0000603 const int num_rings =
604 /* Use an extended w/a on ivb+ if signalling from other rings */
Chris Wilson39df9192016-07-20 13:31:57 +0100605 i915.semaphores ?
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100606 INTEL_INFO(dev_priv)->num_rings - 1 :
Chris Wilson2c550182014-12-16 10:02:27 +0000607 0;
Tvrtko Ursulina937eaf2017-02-14 15:29:01 +0000608 int len;
Ben Widawskye0556842012-06-04 14:42:46 -0700609
Ben Widawsky12b02862012-06-04 14:42:50 -0700610 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
611 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
612 * explicitly, so we rely on the value at ring init, stored in
613 * itlb_before_ctx_switch.
614 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100615 if (IS_GEN6(dev_priv)) {
Tvrtko Ursulina937eaf2017-02-14 15:29:01 +0000616 int ret = engine->emit_flush(req, EMIT_INVALIDATE);
Ben Widawsky12b02862012-06-04 14:42:50 -0700617 if (ret)
618 return ret;
619 }
620
Ben Widawskye80f14b2014-08-18 10:35:28 -0700621 /* These flags are for resource streamer on HSW+ */
Chris Wilsonc0336662016-05-06 15:40:21 +0100622 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300623 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
Chris Wilsonc0336662016-05-06 15:40:21 +0100624 else if (INTEL_GEN(dev_priv) < 8)
Ben Widawskye80f14b2014-08-18 10:35:28 -0700625 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
626
Chris Wilson2c550182014-12-16 10:02:27 +0000627
628 len = 4;
Chris Wilsonc0336662016-05-06 15:40:21 +0100629 if (INTEL_GEN(dev_priv) >= 7)
Chris Wilsone9135c42016-04-13 17:35:10 +0100630 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
Chris Wilson2c550182014-12-16 10:02:27 +0000631
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000632 cs = intel_ring_begin(req, len);
633 if (IS_ERR(cs))
634 return PTR_ERR(cs);
Ben Widawskye0556842012-06-04 14:42:46 -0700635
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300636 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilsonc0336662016-05-06 15:40:21 +0100637 if (INTEL_GEN(dev_priv) >= 7) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000638 *cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Chris Wilson2c550182014-12-16 10:02:27 +0000639 if (num_rings) {
640 struct intel_engine_cs *signaller;
641
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000642 *cs++ = MI_LOAD_REGISTER_IMM(num_rings);
Akash Goel3b3f1652016-10-13 22:44:48 +0530643 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000644 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000645 continue;
646
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000647 *cs++ = i915_mmio_reg_offset(
648 RING_PSMI_CTL(signaller->mmio_base));
649 *cs++ = _MASKED_BIT_ENABLE(
650 GEN6_PSMI_SLEEP_MSG_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000651 }
652 }
653 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700654
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000655 *cs++ = MI_NOOP;
656 *cs++ = MI_SET_CONTEXT;
657 *cs++ = i915_ggtt_offset(req->ctx->engine[RCS].state) | flags;
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200658 /*
659 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
660 * WaMiSetContext_Hang:snb,ivb,vlv
661 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000662 *cs++ = MI_NOOP;
Ben Widawskye0556842012-06-04 14:42:46 -0700663
Chris Wilsonc0336662016-05-06 15:40:21 +0100664 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilson2c550182014-12-16 10:02:27 +0000665 if (num_rings) {
666 struct intel_engine_cs *signaller;
Chris Wilsone9135c42016-04-13 17:35:10 +0100667 i915_reg_t last_reg = {}; /* keep gcc quiet */
Chris Wilson2c550182014-12-16 10:02:27 +0000668
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000669 *cs++ = MI_LOAD_REGISTER_IMM(num_rings);
Akash Goel3b3f1652016-10-13 22:44:48 +0530670 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000671 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000672 continue;
673
Chris Wilsone9135c42016-04-13 17:35:10 +0100674 last_reg = RING_PSMI_CTL(signaller->mmio_base);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000675 *cs++ = i915_mmio_reg_offset(last_reg);
676 *cs++ = _MASKED_BIT_DISABLE(
677 GEN6_PSMI_SLEEP_MSG_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000678 }
Chris Wilsone9135c42016-04-13 17:35:10 +0100679
680 /* Insert a delay before the next switch! */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000681 *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
682 *cs++ = i915_mmio_reg_offset(last_reg);
683 *cs++ = i915_ggtt_offset(engine->scratch);
684 *cs++ = MI_NOOP;
Chris Wilson2c550182014-12-16 10:02:27 +0000685 }
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000686 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Chris Wilson2c550182014-12-16 10:02:27 +0000687 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700688
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000689 intel_ring_advance(req, cs);
Ben Widawskye0556842012-06-04 14:42:46 -0700690
Tvrtko Ursulina937eaf2017-02-14 15:29:01 +0000691 return 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700692}
693
Chris Wilsond200cda2016-04-28 09:56:44 +0100694static int remap_l3(struct drm_i915_gem_request *req, int slice)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100695{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000696 u32 *cs, *remap_info = req->i915->l3_parity.remap_info[slice];
697 int i;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100698
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100699 if (!remap_info)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100700 return 0;
701
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000702 cs = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
703 if (IS_ERR(cs))
704 return PTR_ERR(cs);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100705
706 /*
707 * Note: We do not worry about the concurrent register cacheline hang
708 * here because no other code should access these registers other than
709 * at initialization time.
710 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000711 *cs++ = MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4);
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100712 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000713 *cs++ = i915_mmio_reg_offset(GEN7_L3LOG(slice, i));
714 *cs++ = remap_info[i];
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100715 }
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000716 *cs++ = MI_NOOP;
717 intel_ring_advance(req, cs);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100718
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100719 return 0;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100720}
721
Chris Wilsonf9326be2016-04-28 09:56:45 +0100722static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
723 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100724 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000725{
Ben Widawsky563222a2015-03-19 12:53:28 +0000726 if (to->remap_slice)
727 return false;
728
Chris Wilsonbca44d82016-05-24 14:53:41 +0100729 if (!to->engine[RCS].initialised)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100730 return false;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000731
Chris Wilsonf9326be2016-04-28 09:56:45 +0100732 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsonfcb51062016-04-13 17:35:14 +0100733 return false;
734
Chris Wilsone8a9c582016-12-18 15:37:20 +0000735 return to == engine->legacy_active_context;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000736}
737
738static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100739needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
740 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100741 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000742{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100743 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000744 return false;
745
Chris Wilsonf9326be2016-04-28 09:56:45 +0100746 /* Always load the ppgtt on first use */
Chris Wilsone8a9c582016-12-18 15:37:20 +0000747 if (!engine->legacy_active_context)
Chris Wilsonf9326be2016-04-28 09:56:45 +0100748 return true;
749
750 /* Same context without new entries, skip */
Chris Wilsone8a9c582016-12-18 15:37:20 +0000751 if (engine->legacy_active_context == to &&
Chris Wilsonf9326be2016-04-28 09:56:45 +0100752 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100753 return false;
754
755 if (engine->id != RCS)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000756 return true;
757
Chris Wilsonc0336662016-05-06 15:40:21 +0100758 if (INTEL_GEN(engine->i915) < 8)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000759 return true;
760
761 return false;
762}
763
764static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100765needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
Chris Wilsone2efd132016-05-24 14:53:34 +0100766 struct i915_gem_context *to,
Chris Wilsonf9326be2016-04-28 09:56:45 +0100767 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000768{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100769 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000770 return false;
771
Chris Wilsonfcb51062016-04-13 17:35:14 +0100772 if (!IS_GEN8(to->i915))
Ben Widawsky317b4e92015-03-16 16:00:55 +0000773 return false;
774
Ben Widawsky6702cf12015-03-16 16:00:58 +0000775 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000776 return true;
777
778 return false;
779}
780
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100781static int do_rcs_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700782{
Chris Wilsone2efd132016-05-24 14:53:34 +0100783 struct i915_gem_context *to = req->ctx;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000784 struct intel_engine_cs *engine = req->engine;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100785 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone8a9c582016-12-18 15:37:20 +0000786 struct i915_gem_context *from = engine->legacy_active_context;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100787 u32 hw_flags;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700788 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700789
Chris Wilsone8a9c582016-12-18 15:37:20 +0000790 GEM_BUG_ON(engine->id != RCS);
791
Chris Wilsonf9326be2016-04-28 09:56:45 +0100792 if (skip_rcs_switch(ppgtt, engine, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100793 return 0;
794
Chris Wilsonf9326be2016-04-28 09:56:45 +0100795 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100796 /* Older GENs and non render rings still want the load first,
797 * "PP_DCLV followed by PP_DIR_BASE register through Load
798 * Register Immediate commands in Ring Buffer before submitting
799 * a context."*/
800 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100801 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100802 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000803 return ret;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100804 }
805
Chris Wilsonbca44d82016-05-24 14:53:41 +0100806 if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
Ben Widawsky6702cf12015-03-16 16:00:58 +0000807 /* NB: If we inhibit the restore, the context is not allowed to
808 * die because future work may end up depending on valid address
809 * space. This means we must enforce that a page table load
810 * occur when this occurs. */
Chris Wilsonfcb51062016-04-13 17:35:14 +0100811 hw_flags = MI_RESTORE_INHIBIT;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100812 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100813 hw_flags = MI_FORCE_RESTORE;
814 else
815 hw_flags = 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700816
Chris Wilsonfcb51062016-04-13 17:35:14 +0100817 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
818 ret = mi_set_context(req, hw_flags);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700819 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000820 return ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700821
Chris Wilsone8a9c582016-12-18 15:37:20 +0000822 engine->legacy_active_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700823 }
Ben Widawskye0556842012-06-04 14:42:46 -0700824
Chris Wilsonfcb51062016-04-13 17:35:14 +0100825 /* GEN8 does *not* require an explicit reload if the PDPs have been
826 * setup, and we do not wish to move them.
827 */
Chris Wilsonf9326be2016-04-28 09:56:45 +0100828 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100829 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100830 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100831 /* The hardware context switch is emitted, but we haven't
832 * actually changed the state - so it's probably safe to bail
833 * here. Still, let the user know something dangerous has
834 * happened.
835 */
836 if (ret)
837 return ret;
838 }
839
Chris Wilsonf9326be2016-04-28 09:56:45 +0100840 if (ppgtt)
841 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100842
843 for (i = 0; i < MAX_L3_SLICES; i++) {
844 if (!(to->remap_slice & (1<<i)))
845 continue;
846
Chris Wilsond200cda2016-04-28 09:56:44 +0100847 ret = remap_l3(req, i);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100848 if (ret)
849 return ret;
850
851 to->remap_slice &= ~(1<<i);
852 }
853
Chris Wilsonbca44d82016-05-24 14:53:41 +0100854 if (!to->engine[RCS].initialised) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000855 if (engine->init_context) {
856 ret = engine->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100857 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100858 return ret;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100859 }
Chris Wilsonbca44d82016-05-24 14:53:41 +0100860 to->engine[RCS].initialised = true;
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300861 }
862
Ben Widawskye0556842012-06-04 14:42:46 -0700863 return 0;
864}
865
866/**
867 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100868 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700869 *
870 * The context life cycle is simple. The context refcount is incremented and
871 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100872 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700873 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100874 *
875 * This function should not be used in execlists mode. Instead the context is
876 * switched by writing to the ELSP and requests keep a reference to their
877 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700878 */
John Harrisonba01cc92015-05-29 17:43:41 +0100879int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700880{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000881 struct intel_engine_cs *engine = req->engine;
Ben Widawskye0556842012-06-04 14:42:46 -0700882
Chris Wilson91c8a322016-07-05 10:40:23 +0100883 lockdep_assert_held(&req->i915->drm.struct_mutex);
Chris Wilson5b043f42016-08-02 22:50:38 +0100884 if (i915.enable_execlists)
885 return 0;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800886
Chris Wilsonbca44d82016-05-24 14:53:41 +0100887 if (!req->ctx->engine[engine->id].state) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100888 struct i915_gem_context *to = req->ctx;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100889 struct i915_hw_ppgtt *ppgtt =
890 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100891
Chris Wilsonf9326be2016-04-28 09:56:45 +0100892 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100893 int ret;
894
895 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100896 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100897 if (ret)
898 return ret;
899
Chris Wilsonf9326be2016-04-28 09:56:45 +0100900 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100901 }
902
Ben Widawskyc4829722013-12-06 14:11:20 -0800903 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200904 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800905
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100906 return do_rcs_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700907}
Ben Widawsky84624812012-06-04 14:42:54 -0700908
Chris Wilsonf131e352016-12-29 14:40:37 +0000909static bool engine_has_kernel_context(struct intel_engine_cs *engine)
910{
911 struct i915_gem_timeline *timeline;
912
913 list_for_each_entry(timeline, &engine->i915->gt.timelines, link) {
914 struct intel_timeline *tl;
915
916 if (timeline == &engine->i915->gt.global_timeline)
917 continue;
918
919 tl = &timeline->engine[engine->id];
920 if (i915_gem_active_peek(&tl->last_request,
921 &engine->i915->drm.struct_mutex))
922 return false;
923 }
924
925 return (!engine->last_retired_context ||
926 i915_gem_context_is_kernel(engine->last_retired_context));
927}
928
Chris Wilson945657b2016-07-15 14:56:19 +0100929int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
930{
931 struct intel_engine_cs *engine;
Chris Wilson3033aca2016-10-28 13:58:47 +0100932 struct i915_gem_timeline *timeline;
Akash Goel3b3f1652016-10-13 22:44:48 +0530933 enum intel_engine_id id;
Chris Wilson945657b2016-07-15 14:56:19 +0100934
Chris Wilson3033aca2016-10-28 13:58:47 +0100935 lockdep_assert_held(&dev_priv->drm.struct_mutex);
936
Chris Wilsonf131e352016-12-29 14:40:37 +0000937 i915_gem_retire_requests(dev_priv);
938
Akash Goel3b3f1652016-10-13 22:44:48 +0530939 for_each_engine(engine, dev_priv, id) {
Chris Wilson945657b2016-07-15 14:56:19 +0100940 struct drm_i915_gem_request *req;
941 int ret;
942
Chris Wilsonf131e352016-12-29 14:40:37 +0000943 if (engine_has_kernel_context(engine))
944 continue;
945
Chris Wilson945657b2016-07-15 14:56:19 +0100946 req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
947 if (IS_ERR(req))
948 return PTR_ERR(req);
949
Chris Wilson3033aca2016-10-28 13:58:47 +0100950 /* Queue this switch after all other activity */
951 list_for_each_entry(timeline, &dev_priv->gt.timelines, link) {
952 struct drm_i915_gem_request *prev;
953 struct intel_timeline *tl;
954
955 tl = &timeline->engine[engine->id];
956 prev = i915_gem_active_raw(&tl->last_request,
957 &dev_priv->drm.struct_mutex);
958 if (prev)
959 i915_sw_fence_await_sw_fence_gfp(&req->submit,
960 &prev->submit,
961 GFP_KERNEL);
962 }
963
Chris Wilson5b043f42016-08-02 22:50:38 +0100964 ret = i915_switch_context(req);
Chris Wilson945657b2016-07-15 14:56:19 +0100965 i915_add_request_no_flush(req);
966 if (ret)
967 return ret;
968 }
969
970 return 0;
971}
972
Oscar Mateoec3e9962014-07-24 17:04:18 +0100973static bool contexts_enabled(struct drm_device *dev)
Chris Wilson691e6412014-04-09 09:07:36 +0100974{
Oscar Mateoec3e9962014-07-24 17:04:18 +0100975 return i915.enable_execlists || to_i915(dev)->hw_context_size;
Chris Wilson691e6412014-04-09 09:07:36 +0100976}
977
Mika Kuoppalab083a082016-11-18 15:10:47 +0200978static bool client_is_banned(struct drm_i915_file_private *file_priv)
979{
980 return file_priv->context_bans > I915_MAX_CLIENT_CONTEXT_BANS;
981}
982
Ben Widawsky84624812012-06-04 14:42:54 -0700983int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
984 struct drm_file *file)
985{
Ben Widawsky84624812012-06-04 14:42:54 -0700986 struct drm_i915_gem_context_create *args = data;
987 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100988 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700989 int ret;
990
Oscar Mateoec3e9962014-07-24 17:04:18 +0100991 if (!contexts_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200992 return -ENODEV;
993
Chris Wilsonb31e5132016-02-05 16:45:59 +0000994 if (args->pad != 0)
995 return -EINVAL;
996
Mika Kuoppalab083a082016-11-18 15:10:47 +0200997 if (client_is_banned(file_priv)) {
998 DRM_DEBUG("client %s[%d] banned from creating ctx\n",
999 current->comm,
1000 pid_nr(get_task_pid(current, PIDTYPE_PID)));
1001
1002 return -EIO;
1003 }
1004
Ben Widawsky84624812012-06-04 14:42:54 -07001005 ret = i915_mutex_lock_interruptible(dev);
1006 if (ret)
1007 return ret;
1008
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001009 ctx = i915_gem_create_context(to_i915(dev), file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -07001010 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +03001011 if (IS_ERR(ctx))
1012 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001013
Chris Wilson984ff29f2017-01-06 15:20:13 +00001014 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
1015
Oscar Mateo821d66d2014-07-03 16:28:00 +01001016 args->ctx_id = ctx->user_handle;
Chris Wilsonb84cf532016-11-21 11:31:09 +00001017 DRM_DEBUG("HW context %d created\n", args->ctx_id);
Ben Widawsky84624812012-06-04 14:42:54 -07001018
Dan Carpenterbe636382012-07-17 09:44:49 +03001019 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -07001020}
1021
1022int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1023 struct drm_file *file)
1024{
1025 struct drm_i915_gem_context_destroy *args = data;
1026 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +01001027 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -07001028 int ret;
1029
Chris Wilsonb31e5132016-02-05 16:45:59 +00001030 if (args->pad != 0)
1031 return -EINVAL;
1032
Oscar Mateo821d66d2014-07-03 16:28:00 +01001033 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -08001034 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -08001035
Ben Widawsky84624812012-06-04 14:42:54 -07001036 ret = i915_mutex_lock_interruptible(dev);
1037 if (ret)
1038 return ret;
1039
Chris Wilsonca585b52016-05-24 14:53:36 +01001040 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001041 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -07001042 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001043 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001044 }
1045
Joonas Lahtinen6d1f9fb2017-02-09 13:34:25 +02001046 __destroy_hw_context(ctx, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -07001047 mutex_unlock(&dev->struct_mutex);
1048
Chris Wilsonb84cf532016-11-21 11:31:09 +00001049 DRM_DEBUG("HW context %d destroyed\n", args->ctx_id);
Ben Widawsky84624812012-06-04 14:42:54 -07001050 return 0;
1051}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001052
1053int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
1054 struct drm_file *file)
1055{
1056 struct drm_i915_file_private *file_priv = file->driver_priv;
1057 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001058 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001059 int ret;
1060
1061 ret = i915_mutex_lock_interruptible(dev);
1062 if (ret)
1063 return ret;
1064
Chris Wilsonca585b52016-05-24 14:53:36 +01001065 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001066 if (IS_ERR(ctx)) {
1067 mutex_unlock(&dev->struct_mutex);
1068 return PTR_ERR(ctx);
1069 }
1070
1071 args->size = 0;
1072 switch (args->param) {
1073 case I915_CONTEXT_PARAM_BAN_PERIOD:
Mika Kuoppala84102172016-11-16 17:20:32 +02001074 ret = -EINVAL;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001075 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001076 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1077 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
1078 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001079 case I915_CONTEXT_PARAM_GTT_SIZE:
1080 if (ctx->ppgtt)
1081 args->value = ctx->ppgtt->base.total;
1082 else if (to_i915(dev)->mm.aliasing_ppgtt)
1083 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
1084 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001085 args->value = to_i915(dev)->ggtt.base.total;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001086 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001087 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
Chris Wilson60958682016-12-31 11:20:11 +00001088 args->value = i915_gem_context_no_error_capture(ctx);
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001089 break;
Mika Kuoppala84102172016-11-16 17:20:32 +02001090 case I915_CONTEXT_PARAM_BANNABLE:
Chris Wilson60958682016-12-31 11:20:11 +00001091 args->value = i915_gem_context_is_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001092 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001093 default:
1094 ret = -EINVAL;
1095 break;
1096 }
1097 mutex_unlock(&dev->struct_mutex);
1098
1099 return ret;
1100}
1101
1102int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1103 struct drm_file *file)
1104{
1105 struct drm_i915_file_private *file_priv = file->driver_priv;
1106 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001107 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001108 int ret;
1109
1110 ret = i915_mutex_lock_interruptible(dev);
1111 if (ret)
1112 return ret;
1113
Chris Wilsonca585b52016-05-24 14:53:36 +01001114 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001115 if (IS_ERR(ctx)) {
1116 mutex_unlock(&dev->struct_mutex);
1117 return PTR_ERR(ctx);
1118 }
1119
1120 switch (args->param) {
1121 case I915_CONTEXT_PARAM_BAN_PERIOD:
Mika Kuoppala84102172016-11-16 17:20:32 +02001122 ret = -EINVAL;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001123 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001124 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1125 if (args->size) {
1126 ret = -EINVAL;
1127 } else {
1128 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1129 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1130 }
1131 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001132 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
Chris Wilson60958682016-12-31 11:20:11 +00001133 if (args->size)
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001134 ret = -EINVAL;
Chris Wilson60958682016-12-31 11:20:11 +00001135 else if (args->value)
1136 i915_gem_context_set_no_error_capture(ctx);
1137 else
1138 i915_gem_context_clear_no_error_capture(ctx);
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001139 break;
Mika Kuoppala84102172016-11-16 17:20:32 +02001140 case I915_CONTEXT_PARAM_BANNABLE:
1141 if (args->size)
1142 ret = -EINVAL;
1143 else if (!capable(CAP_SYS_ADMIN) && !args->value)
1144 ret = -EPERM;
Chris Wilson60958682016-12-31 11:20:11 +00001145 else if (args->value)
1146 i915_gem_context_set_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001147 else
Chris Wilson60958682016-12-31 11:20:11 +00001148 i915_gem_context_clear_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001149 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001150 default:
1151 ret = -EINVAL;
1152 break;
1153 }
1154 mutex_unlock(&dev->struct_mutex);
1155
1156 return ret;
1157}
Chris Wilsond5387042016-05-13 11:57:19 +01001158
1159int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1160 void *data, struct drm_file *file)
1161{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001162 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001163 struct drm_i915_reset_stats *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001164 struct i915_gem_context *ctx;
Chris Wilsond5387042016-05-13 11:57:19 +01001165 int ret;
1166
1167 if (args->flags || args->pad)
1168 return -EINVAL;
1169
1170 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1171 return -EPERM;
1172
Chris Wilsonbdb04612016-05-13 11:57:20 +01001173 ret = i915_mutex_lock_interruptible(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001174 if (ret)
1175 return ret;
1176
Chris Wilsonca585b52016-05-24 14:53:36 +01001177 ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
Chris Wilsond5387042016-05-13 11:57:19 +01001178 if (IS_ERR(ctx)) {
1179 mutex_unlock(&dev->struct_mutex);
1180 return PTR_ERR(ctx);
1181 }
Chris Wilsond5387042016-05-13 11:57:19 +01001182
1183 if (capable(CAP_SYS_ADMIN))
1184 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1185 else
1186 args->reset_count = 0;
1187
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02001188 args->batch_active = ctx->guilty_count;
1189 args->batch_pending = ctx->active_count;
Chris Wilsond5387042016-05-13 11:57:19 +01001190
1191 mutex_unlock(&dev->struct_mutex);
1192
1193 return 0;
1194}
Chris Wilson0daf0112017-02-13 17:15:19 +00001195
1196#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1197#include "selftests/mock_context.c"
Chris Wilson791ff392017-02-13 17:15:49 +00001198#include "selftests/i915_gem_context.c"
Chris Wilson0daf0112017-02-13 17:15:19 +00001199#endif