Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1 | /******************************************************************************* |
| 2 | This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers. |
| 3 | ST Ethernet IPs are built around a Synopsys IP Core. |
| 4 | |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 5 | Copyright(C) 2007-2011 STMicroelectronics Ltd |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 6 | |
| 7 | This program is free software; you can redistribute it and/or modify it |
| 8 | under the terms and conditions of the GNU General Public License, |
| 9 | version 2, as published by the Free Software Foundation. |
| 10 | |
| 11 | This program is distributed in the hope it will be useful, but WITHOUT |
| 12 | ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 13 | FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 14 | more details. |
| 15 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 16 | The full GNU General Public License is included in this distribution in |
| 17 | the file called "COPYING". |
| 18 | |
| 19 | Author: Giuseppe Cavallaro <peppe.cavallaro@st.com> |
| 20 | |
| 21 | Documentation available at: |
| 22 | http://www.stlinux.com |
| 23 | Support available at: |
| 24 | https://bugzilla.stlinux.com/ |
| 25 | *******************************************************************************/ |
| 26 | |
Viresh Kumar | 6a81c26 | 2012-07-30 14:39:41 -0700 | [diff] [blame] | 27 | #include <linux/clk.h> |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 28 | #include <linux/kernel.h> |
| 29 | #include <linux/interrupt.h> |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 30 | #include <linux/ip.h> |
| 31 | #include <linux/tcp.h> |
| 32 | #include <linux/skbuff.h> |
| 33 | #include <linux/ethtool.h> |
| 34 | #include <linux/if_ether.h> |
| 35 | #include <linux/crc32.h> |
| 36 | #include <linux/mii.h> |
Jiri Pirko | 0178934 | 2011-08-16 06:29:00 +0000 | [diff] [blame] | 37 | #include <linux/if.h> |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 38 | #include <linux/if_vlan.h> |
| 39 | #include <linux/dma-mapping.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 40 | #include <linux/slab.h> |
Paul Gortmaker | 70c7160 | 2011-05-22 16:47:17 -0400 | [diff] [blame] | 41 | #include <linux/prefetch.h> |
Srinivas Kandagatla | db88f10 | 2014-01-16 10:52:52 +0000 | [diff] [blame] | 42 | #include <linux/pinctrl/consumer.h> |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 43 | #ifdef CONFIG_DEBUG_FS |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 44 | #include <linux/debugfs.h> |
| 45 | #include <linux/seq_file.h> |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 46 | #endif /* CONFIG_DEBUG_FS */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 47 | #include <linux/net_tstamp.h> |
| 48 | #include "stmmac_ptp.h" |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 49 | #include "stmmac.h" |
Chen-Yu Tsai | c5e4ddb | 2014-01-17 21:24:41 +0800 | [diff] [blame] | 50 | #include <linux/reset.h> |
Mathieu Olivari | 5790cf3 | 2015-05-27 11:02:47 -0700 | [diff] [blame] | 51 | #include <linux/of_mdio.h> |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 52 | #include "dwmac1000.h" |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 53 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 54 | #define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x) |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 55 | #define TSO_MAX_BUFF_SIZE (SZ_16K - 1) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 56 | |
| 57 | /* Module parameters */ |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 58 | #define TX_TIMEO 5000 |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 59 | static int watchdog = TX_TIMEO; |
| 60 | module_param(watchdog, int, S_IRUGO | S_IWUSR); |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 61 | MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)"); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 62 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 63 | static int debug = -1; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 64 | module_param(debug, int, S_IRUGO | S_IWUSR); |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 65 | MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)"); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 66 | |
stephen hemminger | 47d1f71 | 2013-12-30 10:38:57 -0800 | [diff] [blame] | 67 | static int phyaddr = -1; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 68 | module_param(phyaddr, int, S_IRUGO); |
| 69 | MODULE_PARM_DESC(phyaddr, "Physical device address"); |
| 70 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 71 | #define STMMAC_TX_THRESH (DMA_TX_SIZE / 4) |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 72 | #define STMMAC_RX_THRESH (DMA_RX_SIZE / 4) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 73 | |
| 74 | static int flow_ctrl = FLOW_OFF; |
| 75 | module_param(flow_ctrl, int, S_IRUGO | S_IWUSR); |
| 76 | MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]"); |
| 77 | |
| 78 | static int pause = PAUSE_TIME; |
| 79 | module_param(pause, int, S_IRUGO | S_IWUSR); |
| 80 | MODULE_PARM_DESC(pause, "Flow Control Pause Time"); |
| 81 | |
| 82 | #define TC_DEFAULT 64 |
| 83 | static int tc = TC_DEFAULT; |
| 84 | module_param(tc, int, S_IRUGO | S_IWUSR); |
| 85 | MODULE_PARM_DESC(tc, "DMA threshold control value"); |
| 86 | |
Giuseppe CAVALLARO | d916701 | 2014-03-10 13:40:32 +0100 | [diff] [blame] | 87 | #define DEFAULT_BUFSIZE 1536 |
| 88 | static int buf_sz = DEFAULT_BUFSIZE; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 89 | module_param(buf_sz, int, S_IRUGO | S_IWUSR); |
| 90 | MODULE_PARM_DESC(buf_sz, "DMA buffer size"); |
| 91 | |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 92 | #define STMMAC_RX_COPYBREAK 256 |
| 93 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 94 | static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE | |
| 95 | NETIF_MSG_LINK | NETIF_MSG_IFUP | |
| 96 | NETIF_MSG_IFDOWN | NETIF_MSG_TIMER); |
| 97 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 98 | #define STMMAC_DEFAULT_LPI_TIMER 1000 |
| 99 | static int eee_timer = STMMAC_DEFAULT_LPI_TIMER; |
| 100 | module_param(eee_timer, int, S_IRUGO | S_IWUSR); |
| 101 | MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec"); |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 102 | #define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x)) |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 103 | |
Pavel Machek | 22d3efe | 2016-11-28 12:55:59 +0100 | [diff] [blame] | 104 | /* By default the driver will use the ring mode to manage tx and rx descriptors, |
| 105 | * but allow user to force to use the chain instead of the ring |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 106 | */ |
| 107 | static unsigned int chain_mode; |
| 108 | module_param(chain_mode, int, S_IRUGO); |
| 109 | MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode"); |
| 110 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 111 | static irqreturn_t stmmac_interrupt(int irq, void *dev_id); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 112 | |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 113 | #ifdef CONFIG_DEBUG_FS |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 114 | static int stmmac_init_fs(struct net_device *dev); |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 115 | static void stmmac_exit_fs(struct net_device *dev); |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 116 | #endif |
| 117 | |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 118 | #define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x)) |
| 119 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 120 | /** |
| 121 | * stmmac_verify_args - verify the driver parameters. |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 122 | * Description: it checks the driver parameters and set a default in case of |
| 123 | * errors. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 124 | */ |
| 125 | static void stmmac_verify_args(void) |
| 126 | { |
| 127 | if (unlikely(watchdog < 0)) |
| 128 | watchdog = TX_TIMEO; |
Giuseppe CAVALLARO | d916701 | 2014-03-10 13:40:32 +0100 | [diff] [blame] | 129 | if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB))) |
| 130 | buf_sz = DEFAULT_BUFSIZE; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 131 | if (unlikely(flow_ctrl > 1)) |
| 132 | flow_ctrl = FLOW_AUTO; |
| 133 | else if (likely(flow_ctrl < 0)) |
| 134 | flow_ctrl = FLOW_OFF; |
| 135 | if (unlikely((pause < 0) || (pause > 0xffff))) |
| 136 | pause = PAUSE_TIME; |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 137 | if (eee_timer < 0) |
| 138 | eee_timer = STMMAC_DEFAULT_LPI_TIMER; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 139 | } |
| 140 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 141 | /** |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 142 | * stmmac_disable_all_queues - Disable all queues |
| 143 | * @priv: driver private structure |
| 144 | */ |
| 145 | static void stmmac_disable_all_queues(struct stmmac_priv *priv) |
| 146 | { |
| 147 | u32 rx_queues_cnt = priv->plat->rx_queues_to_use; |
| 148 | u32 queue; |
| 149 | |
| 150 | for (queue = 0; queue < rx_queues_cnt; queue++) { |
| 151 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 152 | |
| 153 | napi_disable(&rx_q->napi); |
| 154 | } |
| 155 | } |
| 156 | |
| 157 | /** |
| 158 | * stmmac_enable_all_queues - Enable all queues |
| 159 | * @priv: driver private structure |
| 160 | */ |
| 161 | static void stmmac_enable_all_queues(struct stmmac_priv *priv) |
| 162 | { |
| 163 | u32 rx_queues_cnt = priv->plat->rx_queues_to_use; |
| 164 | u32 queue; |
| 165 | |
| 166 | for (queue = 0; queue < rx_queues_cnt; queue++) { |
| 167 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 168 | |
| 169 | napi_enable(&rx_q->napi); |
| 170 | } |
| 171 | } |
| 172 | |
| 173 | /** |
| 174 | * stmmac_stop_all_queues - Stop all queues |
| 175 | * @priv: driver private structure |
| 176 | */ |
| 177 | static void stmmac_stop_all_queues(struct stmmac_priv *priv) |
| 178 | { |
| 179 | u32 tx_queues_cnt = priv->plat->tx_queues_to_use; |
| 180 | u32 queue; |
| 181 | |
| 182 | for (queue = 0; queue < tx_queues_cnt; queue++) |
| 183 | netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue)); |
| 184 | } |
| 185 | |
| 186 | /** |
| 187 | * stmmac_start_all_queues - Start all queues |
| 188 | * @priv: driver private structure |
| 189 | */ |
| 190 | static void stmmac_start_all_queues(struct stmmac_priv *priv) |
| 191 | { |
| 192 | u32 tx_queues_cnt = priv->plat->tx_queues_to_use; |
| 193 | u32 queue; |
| 194 | |
| 195 | for (queue = 0; queue < tx_queues_cnt; queue++) |
| 196 | netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue)); |
| 197 | } |
| 198 | |
| 199 | /** |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 200 | * stmmac_clk_csr_set - dynamically set the MDC clock |
| 201 | * @priv: driver private structure |
| 202 | * Description: this is to dynamically set the MDC clock according to the csr |
| 203 | * clock input. |
| 204 | * Note: |
| 205 | * If a specific clk_csr value is passed from the platform |
| 206 | * this means that the CSR Clock Range selection cannot be |
| 207 | * changed at run-time and it is fixed (as reported in the driver |
| 208 | * documentation). Viceversa the driver will try to set the MDC |
| 209 | * clock dynamically according to the actual clock input. |
| 210 | */ |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 211 | static void stmmac_clk_csr_set(struct stmmac_priv *priv) |
| 212 | { |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 213 | u32 clk_rate; |
| 214 | |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 215 | clk_rate = clk_get_rate(priv->plat->stmmac_clk); |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 216 | |
| 217 | /* Platform provided default clk_csr would be assumed valid |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 218 | * for all other cases except for the below mentioned ones. |
| 219 | * For values higher than the IEEE 802.3 specified frequency |
| 220 | * we can not estimate the proper divider as it is not known |
| 221 | * the frequency of clk_csr_i. So we do not change the default |
| 222 | * divider. |
| 223 | */ |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 224 | if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) { |
| 225 | if (clk_rate < CSR_F_35M) |
| 226 | priv->clk_csr = STMMAC_CSR_20_35M; |
| 227 | else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M)) |
| 228 | priv->clk_csr = STMMAC_CSR_35_60M; |
| 229 | else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M)) |
| 230 | priv->clk_csr = STMMAC_CSR_60_100M; |
| 231 | else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M)) |
| 232 | priv->clk_csr = STMMAC_CSR_100_150M; |
| 233 | else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M)) |
| 234 | priv->clk_csr = STMMAC_CSR_150_250M; |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 235 | else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M)) |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 236 | priv->clk_csr = STMMAC_CSR_250_300M; |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 237 | } |
LABBE Corentin | 9f93ac8 | 2017-05-31 09:18:36 +0200 | [diff] [blame] | 238 | |
| 239 | if (priv->plat->has_sun8i) { |
| 240 | if (clk_rate > 160000000) |
| 241 | priv->clk_csr = 0x03; |
| 242 | else if (clk_rate > 80000000) |
| 243 | priv->clk_csr = 0x02; |
| 244 | else if (clk_rate > 40000000) |
| 245 | priv->clk_csr = 0x01; |
| 246 | else |
| 247 | priv->clk_csr = 0; |
| 248 | } |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 249 | } |
| 250 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 251 | static void print_pkt(unsigned char *buf, int len) |
| 252 | { |
Andy Shevchenko | 424c4f7 | 2014-11-07 16:53:12 +0200 | [diff] [blame] | 253 | pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf); |
| 254 | print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 255 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 256 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 257 | static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 258 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 259 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
LABBE Corentin | a6a3e02 | 2017-02-08 09:31:21 +0100 | [diff] [blame] | 260 | u32 avail; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 261 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 262 | if (tx_q->dirty_tx > tx_q->cur_tx) |
| 263 | avail = tx_q->dirty_tx - tx_q->cur_tx - 1; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 264 | else |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 265 | avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 266 | |
| 267 | return avail; |
| 268 | } |
| 269 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 270 | /** |
| 271 | * stmmac_rx_dirty - Get RX queue dirty |
| 272 | * @priv: driver private structure |
| 273 | * @queue: RX queue index |
| 274 | */ |
| 275 | static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue) |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 276 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 277 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
LABBE Corentin | a6a3e02 | 2017-02-08 09:31:21 +0100 | [diff] [blame] | 278 | u32 dirty; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 279 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 280 | if (rx_q->dirty_rx <= rx_q->cur_rx) |
| 281 | dirty = rx_q->cur_rx - rx_q->dirty_rx; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 282 | else |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 283 | dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 284 | |
| 285 | return dirty; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 286 | } |
| 287 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 288 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 289 | * stmmac_hw_fix_mac_speed - callback for speed selection |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 290 | * @priv: driver private structure |
LABBE Corentin | 8d45e42 | 2017-02-08 09:31:08 +0100 | [diff] [blame] | 291 | * Description: on some platforms (e.g. ST), some HW system configuration |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 292 | * registers have to be set according to the link speed negotiated. |
Giuseppe CAVALLARO | 9dfeb4d | 2010-11-24 02:37:58 +0000 | [diff] [blame] | 293 | */ |
| 294 | static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv) |
| 295 | { |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 296 | struct net_device *ndev = priv->dev; |
| 297 | struct phy_device *phydev = ndev->phydev; |
Giuseppe CAVALLARO | 9dfeb4d | 2010-11-24 02:37:58 +0000 | [diff] [blame] | 298 | |
| 299 | if (likely(priv->plat->fix_mac_speed)) |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 300 | priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed); |
Giuseppe CAVALLARO | 9dfeb4d | 2010-11-24 02:37:58 +0000 | [diff] [blame] | 301 | } |
| 302 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 303 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 304 | * stmmac_enable_eee_mode - check and enter in LPI mode |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 305 | * @priv: driver private structure |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 306 | * Description: this function is to verify and enter in LPI mode in case of |
| 307 | * EEE. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 308 | */ |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 309 | static void stmmac_enable_eee_mode(struct stmmac_priv *priv) |
| 310 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 311 | u32 tx_cnt = priv->plat->tx_queues_to_use; |
| 312 | u32 queue; |
| 313 | |
| 314 | /* check if all TX queues have the work finished */ |
| 315 | for (queue = 0; queue < tx_cnt; queue++) { |
| 316 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
| 317 | |
| 318 | if (tx_q->dirty_tx != tx_q->cur_tx) |
| 319 | return; /* still unfinished work */ |
| 320 | } |
| 321 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 322 | /* Check and enter in LPI mode */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 323 | if (!priv->tx_path_in_lpi_mode) |
jpinto | b4b7b77 | 2017-01-09 12:35:08 +0000 | [diff] [blame] | 324 | priv->hw->mac->set_eee_mode(priv->hw, |
| 325 | priv->plat->en_tx_lpi_clockgating); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 326 | } |
| 327 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 328 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 329 | * stmmac_disable_eee_mode - disable and exit from LPI mode |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 330 | * @priv: driver private structure |
| 331 | * Description: this function is to exit and disable EEE in case of |
| 332 | * LPI state is true. This is called by the xmit. |
| 333 | */ |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 334 | void stmmac_disable_eee_mode(struct stmmac_priv *priv) |
| 335 | { |
Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 336 | priv->hw->mac->reset_eee_mode(priv->hw); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 337 | del_timer_sync(&priv->eee_ctrl_timer); |
| 338 | priv->tx_path_in_lpi_mode = false; |
| 339 | } |
| 340 | |
| 341 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 342 | * stmmac_eee_ctrl_timer - EEE TX SW timer. |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 343 | * @arg : data hook |
| 344 | * Description: |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 345 | * if there is no data transfer and if we are not in LPI state, |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 346 | * then MAC Transmitter can be moved to LPI state. |
| 347 | */ |
| 348 | static void stmmac_eee_ctrl_timer(unsigned long arg) |
| 349 | { |
| 350 | struct stmmac_priv *priv = (struct stmmac_priv *)arg; |
| 351 | |
| 352 | stmmac_enable_eee_mode(priv); |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 353 | mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer)); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 354 | } |
| 355 | |
| 356 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 357 | * stmmac_eee_init - init EEE |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 358 | * @priv: driver private structure |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 359 | * Description: |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 360 | * if the GMAC supports the EEE (from the HW cap reg) and the phy device |
| 361 | * can also manage EEE, this function enable the LPI state and start related |
| 362 | * timer. |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 363 | */ |
| 364 | bool stmmac_eee_init(struct stmmac_priv *priv) |
| 365 | { |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 366 | struct net_device *ndev = priv->dev; |
Giuseppe CAVALLARO | 4741cf9 | 2014-11-04 17:08:08 +0100 | [diff] [blame] | 367 | unsigned long flags; |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 368 | bool ret = false; |
| 369 | |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 370 | /* Using PCS we cannot dial with the phy registers at this stage |
| 371 | * so we do not support extra feature like EEE. |
| 372 | */ |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 373 | if ((priv->hw->pcs == STMMAC_PCS_RGMII) || |
| 374 | (priv->hw->pcs == STMMAC_PCS_TBI) || |
| 375 | (priv->hw->pcs == STMMAC_PCS_RTBI)) |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 376 | goto out; |
| 377 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 378 | /* MAC core supports the EEE feature. */ |
| 379 | if (priv->dma_cap.eee) { |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 380 | int tx_lpi_timer = priv->tx_lpi_timer; |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 381 | |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 382 | /* Check if the PHY supports EEE */ |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 383 | if (phy_init_eee(ndev->phydev, 1)) { |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 384 | /* To manage at run-time if the EEE cannot be supported |
| 385 | * anymore (for example because the lp caps have been |
| 386 | * changed). |
| 387 | * In that case the driver disable own timers. |
| 388 | */ |
Giuseppe CAVALLARO | 4741cf9 | 2014-11-04 17:08:08 +0100 | [diff] [blame] | 389 | spin_lock_irqsave(&priv->lock, flags); |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 390 | if (priv->eee_active) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 391 | netdev_dbg(priv->dev, "disable EEE\n"); |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 392 | del_timer_sync(&priv->eee_ctrl_timer); |
Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 393 | priv->hw->mac->set_eee_timer(priv->hw, 0, |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 394 | tx_lpi_timer); |
| 395 | } |
| 396 | priv->eee_active = 0; |
Giuseppe CAVALLARO | 4741cf9 | 2014-11-04 17:08:08 +0100 | [diff] [blame] | 397 | spin_unlock_irqrestore(&priv->lock, flags); |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 398 | goto out; |
| 399 | } |
| 400 | /* Activate the EEE and start timers */ |
Giuseppe CAVALLARO | 4741cf9 | 2014-11-04 17:08:08 +0100 | [diff] [blame] | 401 | spin_lock_irqsave(&priv->lock, flags); |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 402 | if (!priv->eee_active) { |
| 403 | priv->eee_active = 1; |
Vaishali Thakkar | ccb36da | 2015-02-28 00:12:34 +0530 | [diff] [blame] | 404 | setup_timer(&priv->eee_ctrl_timer, |
| 405 | stmmac_eee_ctrl_timer, |
| 406 | (unsigned long)priv); |
| 407 | mod_timer(&priv->eee_ctrl_timer, |
| 408 | STMMAC_LPI_T(eee_timer)); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 409 | |
Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 410 | priv->hw->mac->set_eee_timer(priv->hw, |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 411 | STMMAC_DEFAULT_LIT_LS, |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 412 | tx_lpi_timer); |
Giuseppe CAVALLARO | 7196535 | 2014-08-28 08:11:44 +0200 | [diff] [blame] | 413 | } |
| 414 | /* Set HW EEE according to the speed */ |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 415 | priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 416 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 417 | ret = true; |
Giuseppe CAVALLARO | 4741cf9 | 2014-11-04 17:08:08 +0100 | [diff] [blame] | 418 | spin_unlock_irqrestore(&priv->lock, flags); |
| 419 | |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 420 | netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n"); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 421 | } |
| 422 | out: |
| 423 | return ret; |
| 424 | } |
| 425 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 426 | /* stmmac_get_tx_hwtstamp - get HW TX timestamps |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 427 | * @priv: driver private structure |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 428 | * @p : descriptor pointer |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 429 | * @skb : the socket buffer |
| 430 | * Description : |
| 431 | * This function will read timestamp from the descriptor & pass it to stack. |
| 432 | * and also perform some sanity checks. |
| 433 | */ |
| 434 | static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv, |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 435 | struct dma_desc *p, struct sk_buff *skb) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 436 | { |
| 437 | struct skb_shared_hwtstamps shhwtstamp; |
| 438 | u64 ns; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 439 | |
| 440 | if (!priv->hwts_tx_en) |
| 441 | return; |
| 442 | |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 443 | /* exit if skb doesn't support hw tstamp */ |
damuzi000 | 75e4364 | 2014-01-17 23:47:59 +0800 | [diff] [blame] | 444 | if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 445 | return; |
| 446 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 447 | /* check tx tstamp status */ |
Mario Molitor | 33d4c48 | 2017-06-08 23:03:09 +0200 | [diff] [blame] | 448 | if (priv->hw->desc->get_tx_timestamp_status(p)) { |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 449 | /* get the valid tstamp */ |
| 450 | ns = priv->hw->desc->get_timestamp(p, priv->adv_ts); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 451 | |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 452 | memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps)); |
| 453 | shhwtstamp.hwtstamp = ns_to_ktime(ns); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 454 | |
Mario Molitor | 33d4c48 | 2017-06-08 23:03:09 +0200 | [diff] [blame] | 455 | netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns); |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 456 | /* pass tstamp to stack */ |
| 457 | skb_tstamp_tx(skb, &shhwtstamp); |
| 458 | } |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 459 | |
| 460 | return; |
| 461 | } |
| 462 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 463 | /* stmmac_get_rx_hwtstamp - get HW RX timestamps |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 464 | * @priv: driver private structure |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 465 | * @p : descriptor pointer |
| 466 | * @np : next descriptor pointer |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 467 | * @skb : the socket buffer |
| 468 | * Description : |
| 469 | * This function will read received packet's timestamp from the descriptor |
| 470 | * and pass it to stack. It also perform some sanity checks. |
| 471 | */ |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 472 | static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p, |
| 473 | struct dma_desc *np, struct sk_buff *skb) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 474 | { |
| 475 | struct skb_shared_hwtstamps *shhwtstamp = NULL; |
| 476 | u64 ns; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 477 | |
| 478 | if (!priv->hwts_rx_en) |
| 479 | return; |
| 480 | |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 481 | /* Check if timestamp is available */ |
Mario Molitor | 33d4c48 | 2017-06-08 23:03:09 +0200 | [diff] [blame] | 482 | if (priv->hw->desc->get_rx_timestamp_status(p, priv->adv_ts)) { |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 483 | /* For GMAC4, the valid timestamp is from CTX next desc. */ |
| 484 | if (priv->plat->has_gmac4) |
| 485 | ns = priv->hw->desc->get_timestamp(np, priv->adv_ts); |
| 486 | else |
| 487 | ns = priv->hw->desc->get_timestamp(p, priv->adv_ts); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 488 | |
Mario Molitor | 33d4c48 | 2017-06-08 23:03:09 +0200 | [diff] [blame] | 489 | netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns); |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 490 | shhwtstamp = skb_hwtstamps(skb); |
| 491 | memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps)); |
| 492 | shhwtstamp->hwtstamp = ns_to_ktime(ns); |
| 493 | } else { |
Mario Molitor | 33d4c48 | 2017-06-08 23:03:09 +0200 | [diff] [blame] | 494 | netdev_dbg(priv->dev, "cannot get RX hw timestamp\n"); |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 495 | } |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 496 | } |
| 497 | |
| 498 | /** |
| 499 | * stmmac_hwtstamp_ioctl - control hardware timestamping. |
| 500 | * @dev: device pointer. |
LABBE Corentin | 8d45e42 | 2017-02-08 09:31:08 +0100 | [diff] [blame] | 501 | * @ifr: An IOCTL specific structure, that can contain a pointer to |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 502 | * a proprietary structure used to pass information to the driver. |
| 503 | * Description: |
| 504 | * This function configures the MAC to enable/disable both outgoing(TX) |
| 505 | * and incoming(RX) packets time stamping based on user input. |
| 506 | * Return Value: |
| 507 | * 0 on success and an appropriate -ve integer on failure. |
| 508 | */ |
| 509 | static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr) |
| 510 | { |
| 511 | struct stmmac_priv *priv = netdev_priv(dev); |
| 512 | struct hwtstamp_config config; |
Arnd Bergmann | 0a62415 | 2015-09-30 13:26:32 +0200 | [diff] [blame] | 513 | struct timespec64 now; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 514 | u64 temp = 0; |
| 515 | u32 ptp_v2 = 0; |
| 516 | u32 tstamp_all = 0; |
| 517 | u32 ptp_over_ipv4_udp = 0; |
| 518 | u32 ptp_over_ipv6_udp = 0; |
| 519 | u32 ptp_over_ethernet = 0; |
| 520 | u32 snap_type_sel = 0; |
| 521 | u32 ts_master_en = 0; |
| 522 | u32 ts_event_en = 0; |
| 523 | u32 value = 0; |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 524 | u32 sec_inc; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 525 | |
| 526 | if (!(priv->dma_cap.time_stamp || priv->adv_ts)) { |
| 527 | netdev_alert(priv->dev, "No support for HW time stamping\n"); |
| 528 | priv->hwts_tx_en = 0; |
| 529 | priv->hwts_rx_en = 0; |
| 530 | |
| 531 | return -EOPNOTSUPP; |
| 532 | } |
| 533 | |
| 534 | if (copy_from_user(&config, ifr->ifr_data, |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 535 | sizeof(struct hwtstamp_config))) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 536 | return -EFAULT; |
| 537 | |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 538 | netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n", |
| 539 | __func__, config.flags, config.tx_type, config.rx_filter); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 540 | |
| 541 | /* reserved for future extensions */ |
| 542 | if (config.flags) |
| 543 | return -EINVAL; |
| 544 | |
Ben Hutchings | 5f3da32 | 2013-11-14 00:43:41 +0000 | [diff] [blame] | 545 | if (config.tx_type != HWTSTAMP_TX_OFF && |
| 546 | config.tx_type != HWTSTAMP_TX_ON) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 547 | return -ERANGE; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 548 | |
| 549 | if (priv->adv_ts) { |
| 550 | switch (config.rx_filter) { |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 551 | case HWTSTAMP_FILTER_NONE: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 552 | /* time stamp no incoming packet at all */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 553 | config.rx_filter = HWTSTAMP_FILTER_NONE; |
| 554 | break; |
| 555 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 556 | case HWTSTAMP_FILTER_PTP_V1_L4_EVENT: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 557 | /* PTP v1, UDP, any kind of event packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 558 | config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT; |
| 559 | /* take time stamp for all event messages */ |
Mario Molitor | fd6720a | 2017-06-08 22:41:02 +0200 | [diff] [blame] | 560 | if (priv->plat->has_gmac4) |
| 561 | snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1; |
| 562 | else |
| 563 | snap_type_sel = PTP_TCR_SNAPTYPSEL_1; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 564 | |
| 565 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 566 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 567 | break; |
| 568 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 569 | case HWTSTAMP_FILTER_PTP_V1_L4_SYNC: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 570 | /* PTP v1, UDP, Sync packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 571 | config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC; |
| 572 | /* take time stamp for SYNC messages only */ |
| 573 | ts_event_en = PTP_TCR_TSEVNTENA; |
| 574 | |
| 575 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 576 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 577 | break; |
| 578 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 579 | case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 580 | /* PTP v1, UDP, Delay_req packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 581 | config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ; |
| 582 | /* take time stamp for Delay_Req messages only */ |
| 583 | ts_master_en = PTP_TCR_TSMSTRENA; |
| 584 | ts_event_en = PTP_TCR_TSEVNTENA; |
| 585 | |
| 586 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 587 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 588 | break; |
| 589 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 590 | case HWTSTAMP_FILTER_PTP_V2_L4_EVENT: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 591 | /* PTP v2, UDP, any kind of event packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 592 | config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT; |
| 593 | ptp_v2 = PTP_TCR_TSVER2ENA; |
| 594 | /* take time stamp for all event messages */ |
Mario Molitor | fd6720a | 2017-06-08 22:41:02 +0200 | [diff] [blame] | 595 | if (priv->plat->has_gmac4) |
| 596 | snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1; |
| 597 | else |
| 598 | snap_type_sel = PTP_TCR_SNAPTYPSEL_1; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 599 | |
| 600 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 601 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 602 | break; |
| 603 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 604 | case HWTSTAMP_FILTER_PTP_V2_L4_SYNC: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 605 | /* PTP v2, UDP, Sync packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 606 | config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC; |
| 607 | ptp_v2 = PTP_TCR_TSVER2ENA; |
| 608 | /* take time stamp for SYNC messages only */ |
| 609 | ts_event_en = PTP_TCR_TSEVNTENA; |
| 610 | |
| 611 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 612 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 613 | break; |
| 614 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 615 | case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 616 | /* PTP v2, UDP, Delay_req packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 617 | config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ; |
| 618 | ptp_v2 = PTP_TCR_TSVER2ENA; |
| 619 | /* take time stamp for Delay_Req messages only */ |
| 620 | ts_master_en = PTP_TCR_TSMSTRENA; |
| 621 | ts_event_en = PTP_TCR_TSEVNTENA; |
| 622 | |
| 623 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 624 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 625 | break; |
| 626 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 627 | case HWTSTAMP_FILTER_PTP_V2_EVENT: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 628 | /* PTP v2/802.AS1 any layer, any kind of event packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 629 | config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT; |
| 630 | ptp_v2 = PTP_TCR_TSVER2ENA; |
| 631 | /* take time stamp for all event messages */ |
Mario Molitor | fd6720a | 2017-06-08 22:41:02 +0200 | [diff] [blame] | 632 | if (priv->plat->has_gmac4) |
| 633 | snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1; |
| 634 | else |
| 635 | snap_type_sel = PTP_TCR_SNAPTYPSEL_1; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 636 | |
| 637 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 638 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 639 | ptp_over_ethernet = PTP_TCR_TSIPENA; |
| 640 | break; |
| 641 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 642 | case HWTSTAMP_FILTER_PTP_V2_SYNC: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 643 | /* PTP v2/802.AS1, any layer, Sync packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 644 | config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC; |
| 645 | ptp_v2 = PTP_TCR_TSVER2ENA; |
| 646 | /* take time stamp for SYNC messages only */ |
| 647 | ts_event_en = PTP_TCR_TSEVNTENA; |
| 648 | |
| 649 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 650 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 651 | ptp_over_ethernet = PTP_TCR_TSIPENA; |
| 652 | break; |
| 653 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 654 | case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 655 | /* PTP v2/802.AS1, any layer, Delay_req packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 656 | config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ; |
| 657 | ptp_v2 = PTP_TCR_TSVER2ENA; |
| 658 | /* take time stamp for Delay_Req messages only */ |
| 659 | ts_master_en = PTP_TCR_TSMSTRENA; |
| 660 | ts_event_en = PTP_TCR_TSEVNTENA; |
| 661 | |
| 662 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 663 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 664 | ptp_over_ethernet = PTP_TCR_TSIPENA; |
| 665 | break; |
| 666 | |
Miroslav Lichvar | e341257 | 2017-05-19 17:52:36 +0200 | [diff] [blame] | 667 | case HWTSTAMP_FILTER_NTP_ALL: |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 668 | case HWTSTAMP_FILTER_ALL: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 669 | /* time stamp any incoming packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 670 | config.rx_filter = HWTSTAMP_FILTER_ALL; |
| 671 | tstamp_all = PTP_TCR_TSENALL; |
| 672 | break; |
| 673 | |
| 674 | default: |
| 675 | return -ERANGE; |
| 676 | } |
| 677 | } else { |
| 678 | switch (config.rx_filter) { |
| 679 | case HWTSTAMP_FILTER_NONE: |
| 680 | config.rx_filter = HWTSTAMP_FILTER_NONE; |
| 681 | break; |
| 682 | default: |
| 683 | /* PTP v1, UDP, any kind of event packet */ |
| 684 | config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT; |
| 685 | break; |
| 686 | } |
| 687 | } |
| 688 | priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1); |
Ben Hutchings | 5f3da32 | 2013-11-14 00:43:41 +0000 | [diff] [blame] | 689 | priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 690 | |
| 691 | if (!priv->hwts_tx_en && !priv->hwts_rx_en) |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 692 | priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 693 | else { |
| 694 | value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR | |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 695 | tstamp_all | ptp_v2 | ptp_over_ethernet | |
| 696 | ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en | |
| 697 | ts_master_en | snap_type_sel); |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 698 | priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 699 | |
| 700 | /* program Sub Second Increment reg */ |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 701 | sec_inc = priv->hw->ptp->config_sub_second_increment( |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 702 | priv->ptpaddr, priv->plat->clk_ptp_rate, |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 703 | priv->plat->has_gmac4); |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 704 | temp = div_u64(1000000000ULL, sec_inc); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 705 | |
| 706 | /* calculate default added value: |
| 707 | * formula is : |
| 708 | * addend = (2^32)/freq_div_ratio; |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 709 | * where, freq_div_ratio = 1e9ns/sec_inc |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 710 | */ |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 711 | temp = (u64)(temp << 32); |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 712 | priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate); |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 713 | priv->hw->ptp->config_addend(priv->ptpaddr, |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 714 | priv->default_addend); |
| 715 | |
| 716 | /* initialize system time */ |
Arnd Bergmann | 0a62415 | 2015-09-30 13:26:32 +0200 | [diff] [blame] | 717 | ktime_get_real_ts64(&now); |
| 718 | |
| 719 | /* lower 32 bits of tv_sec are safe until y2106 */ |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 720 | priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec, |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 721 | now.tv_nsec); |
| 722 | } |
| 723 | |
| 724 | return copy_to_user(ifr->ifr_data, &config, |
| 725 | sizeof(struct hwtstamp_config)) ? -EFAULT : 0; |
| 726 | } |
| 727 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 728 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 729 | * stmmac_init_ptp - init PTP |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 730 | * @priv: driver private structure |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 731 | * Description: this is to verify if the HW supports the PTPv1 or PTPv2. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 732 | * This is done by looking at the HW cap. register. |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 733 | * This function also registers the ptp driver. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 734 | */ |
Rayagond Kokatanur | 92ba688 | 2013-03-26 04:43:11 +0000 | [diff] [blame] | 735 | static int stmmac_init_ptp(struct stmmac_priv *priv) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 736 | { |
Rayagond Kokatanur | 92ba688 | 2013-03-26 04:43:11 +0000 | [diff] [blame] | 737 | if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp)) |
| 738 | return -EOPNOTSUPP; |
| 739 | |
Vince Bridgers | 7cd0139 | 2013-12-20 11:19:34 -0600 | [diff] [blame] | 740 | priv->adv_ts = 0; |
Giuseppe CAVALLARO | be9b317 | 2016-10-12 15:42:03 +0200 | [diff] [blame] | 741 | /* Check if adv_ts can be enabled for dwmac 4.x core */ |
| 742 | if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp) |
| 743 | priv->adv_ts = 1; |
| 744 | /* Dwmac 3.x core with extend_desc can support adv_ts */ |
| 745 | else if (priv->extend_desc && priv->dma_cap.atime_stamp) |
Vince Bridgers | 7cd0139 | 2013-12-20 11:19:34 -0600 | [diff] [blame] | 746 | priv->adv_ts = 1; |
| 747 | |
Giuseppe CAVALLARO | be9b317 | 2016-10-12 15:42:03 +0200 | [diff] [blame] | 748 | if (priv->dma_cap.time_stamp) |
| 749 | netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n"); |
Vince Bridgers | 7cd0139 | 2013-12-20 11:19:34 -0600 | [diff] [blame] | 750 | |
Giuseppe CAVALLARO | be9b317 | 2016-10-12 15:42:03 +0200 | [diff] [blame] | 751 | if (priv->adv_ts) |
| 752 | netdev_info(priv->dev, |
| 753 | "IEEE 1588-2008 Advanced Timestamp supported\n"); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 754 | |
| 755 | priv->hw->ptp = &stmmac_ptp; |
| 756 | priv->hwts_tx_en = 0; |
| 757 | priv->hwts_rx_en = 0; |
Rayagond Kokatanur | 92ba688 | 2013-03-26 04:43:11 +0000 | [diff] [blame] | 758 | |
Giuseppe CAVALLARO | c30a70d | 2016-10-19 09:06:41 +0200 | [diff] [blame] | 759 | stmmac_ptp_register(priv); |
| 760 | |
| 761 | return 0; |
Rayagond Kokatanur | 92ba688 | 2013-03-26 04:43:11 +0000 | [diff] [blame] | 762 | } |
| 763 | |
| 764 | static void stmmac_release_ptp(struct stmmac_priv *priv) |
| 765 | { |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 766 | if (priv->plat->clk_ptp_ref) |
| 767 | clk_disable_unprepare(priv->plat->clk_ptp_ref); |
Rayagond Kokatanur | 92ba688 | 2013-03-26 04:43:11 +0000 | [diff] [blame] | 768 | stmmac_ptp_unregister(priv); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 769 | } |
| 770 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 771 | /** |
Joao Pinto | 29feff3 | 2017-03-10 18:24:56 +0000 | [diff] [blame] | 772 | * stmmac_mac_flow_ctrl - Configure flow control in all queues |
| 773 | * @priv: driver private structure |
| 774 | * Description: It is used for configuring the flow control in all queues |
| 775 | */ |
| 776 | static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex) |
| 777 | { |
| 778 | u32 tx_cnt = priv->plat->tx_queues_to_use; |
| 779 | |
| 780 | priv->hw->mac->flow_ctrl(priv->hw, duplex, priv->flow_ctrl, |
| 781 | priv->pause, tx_cnt); |
| 782 | } |
| 783 | |
| 784 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 785 | * stmmac_adjust_link - adjusts the link parameters |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 786 | * @dev: net device structure |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 787 | * Description: this is the helper called by the physical abstraction layer |
| 788 | * drivers to communicate the phy link status. According the speed and duplex |
| 789 | * this driver can invoke registered glue-logic as well. |
| 790 | * It also invoke the eee initialization because it could happen when switch |
| 791 | * on different networks (that are eee capable). |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 792 | */ |
| 793 | static void stmmac_adjust_link(struct net_device *dev) |
| 794 | { |
| 795 | struct stmmac_priv *priv = netdev_priv(dev); |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 796 | struct phy_device *phydev = dev->phydev; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 797 | unsigned long flags; |
LABBE Corentin | 99a4cca | 2017-05-24 09:16:43 +0200 | [diff] [blame] | 798 | bool new_state = false; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 799 | |
LABBE Corentin | 662ec2b | 2017-02-08 09:31:16 +0100 | [diff] [blame] | 800 | if (!phydev) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 801 | return; |
| 802 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 803 | spin_lock_irqsave(&priv->lock, flags); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 804 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 805 | if (phydev->link) { |
Giuseppe CAVALLARO | ad01b7d | 2010-08-23 20:40:42 +0000 | [diff] [blame] | 806 | u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 807 | |
| 808 | /* Now we make sure that we can be in full duplex mode. |
| 809 | * If not, we operate in half-duplex mode. */ |
| 810 | if (phydev->duplex != priv->oldduplex) { |
LABBE Corentin | 99a4cca | 2017-05-24 09:16:43 +0200 | [diff] [blame] | 811 | new_state = true; |
LABBE Corentin | 50cb16d | 2017-05-24 09:16:44 +0200 | [diff] [blame] | 812 | if (!phydev->duplex) |
Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 813 | ctrl &= ~priv->hw->link.duplex; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 814 | else |
Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 815 | ctrl |= priv->hw->link.duplex; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 816 | priv->oldduplex = phydev->duplex; |
| 817 | } |
| 818 | /* Flow Control operation */ |
| 819 | if (phydev->pause) |
Joao Pinto | 29feff3 | 2017-03-10 18:24:56 +0000 | [diff] [blame] | 820 | stmmac_mac_flow_ctrl(priv, phydev->duplex); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 821 | |
| 822 | if (phydev->speed != priv->speed) { |
LABBE Corentin | 99a4cca | 2017-05-24 09:16:43 +0200 | [diff] [blame] | 823 | new_state = true; |
LABBE Corentin | ca84dfb | 2017-05-24 09:16:47 +0200 | [diff] [blame] | 824 | ctrl &= ~priv->hw->link.speed_mask; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 825 | switch (phydev->speed) { |
LABBE Corentin | afbe17a | 2017-05-24 09:16:45 +0200 | [diff] [blame] | 826 | case SPEED_1000: |
LABBE Corentin | ca84dfb | 2017-05-24 09:16:47 +0200 | [diff] [blame] | 827 | ctrl |= priv->hw->link.speed1000; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 828 | break; |
LABBE Corentin | afbe17a | 2017-05-24 09:16:45 +0200 | [diff] [blame] | 829 | case SPEED_100: |
LABBE Corentin | ca84dfb | 2017-05-24 09:16:47 +0200 | [diff] [blame] | 830 | ctrl |= priv->hw->link.speed100; |
LABBE Corentin | 9beae26 | 2017-02-15 10:46:43 +0100 | [diff] [blame] | 831 | break; |
LABBE Corentin | afbe17a | 2017-05-24 09:16:45 +0200 | [diff] [blame] | 832 | case SPEED_10: |
LABBE Corentin | ca84dfb | 2017-05-24 09:16:47 +0200 | [diff] [blame] | 833 | ctrl |= priv->hw->link.speed10; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 834 | break; |
| 835 | default: |
LABBE Corentin | b3e5106 | 2016-11-16 20:09:41 +0100 | [diff] [blame] | 836 | netif_warn(priv, link, priv->dev, |
LABBE Corentin | cba920a | 2017-02-08 09:31:15 +0100 | [diff] [blame] | 837 | "broken speed: %d\n", phydev->speed); |
LABBE Corentin | 688495b | 2017-02-15 10:46:41 +0100 | [diff] [blame] | 838 | phydev->speed = SPEED_UNKNOWN; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 839 | break; |
| 840 | } |
LABBE Corentin | 5db1355 | 2017-02-15 10:46:42 +0100 | [diff] [blame] | 841 | if (phydev->speed != SPEED_UNKNOWN) |
| 842 | stmmac_hw_fix_mac_speed(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 843 | priv->speed = phydev->speed; |
| 844 | } |
| 845 | |
Giuseppe CAVALLARO | ad01b7d | 2010-08-23 20:40:42 +0000 | [diff] [blame] | 846 | writel(ctrl, priv->ioaddr + MAC_CTRL_REG); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 847 | |
| 848 | if (!priv->oldlink) { |
LABBE Corentin | 99a4cca | 2017-05-24 09:16:43 +0200 | [diff] [blame] | 849 | new_state = true; |
LABBE Corentin | 4d869b0 | 2017-05-24 09:16:46 +0200 | [diff] [blame] | 850 | priv->oldlink = true; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 851 | } |
| 852 | } else if (priv->oldlink) { |
LABBE Corentin | 99a4cca | 2017-05-24 09:16:43 +0200 | [diff] [blame] | 853 | new_state = true; |
LABBE Corentin | 4d869b0 | 2017-05-24 09:16:46 +0200 | [diff] [blame] | 854 | priv->oldlink = false; |
LABBE Corentin | bd00632 | 2017-02-15 10:46:40 +0100 | [diff] [blame] | 855 | priv->speed = SPEED_UNKNOWN; |
| 856 | priv->oldduplex = DUPLEX_UNKNOWN; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 857 | } |
| 858 | |
| 859 | if (new_state && netif_msg_link(priv)) |
| 860 | phy_print_status(phydev); |
| 861 | |
Giuseppe CAVALLARO | 4741cf9 | 2014-11-04 17:08:08 +0100 | [diff] [blame] | 862 | spin_unlock_irqrestore(&priv->lock, flags); |
| 863 | |
Giuseppe CAVALLARO | 52f95bb | 2016-04-05 08:46:57 +0200 | [diff] [blame] | 864 | if (phydev->is_pseudo_fixed_link) |
| 865 | /* Stop PHY layer to call the hook to adjust the link in case |
| 866 | * of a switch is attached to the stmmac driver. |
| 867 | */ |
| 868 | phydev->irq = PHY_IGNORE_INTERRUPT; |
| 869 | else |
| 870 | /* At this stage, init the EEE if supported. |
| 871 | * Never called in case of fixed_link. |
| 872 | */ |
| 873 | priv->eee_enabled = stmmac_eee_init(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 874 | } |
| 875 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 876 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 877 | * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 878 | * @priv: driver private structure |
| 879 | * Description: this is to verify if the HW supports the PCS. |
| 880 | * Physical Coding Sublayer (PCS) interface that can be used when the MAC is |
| 881 | * configured for the TBI, RTBI, or SGMII PHY interface. |
| 882 | */ |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 883 | static void stmmac_check_pcs_mode(struct stmmac_priv *priv) |
| 884 | { |
| 885 | int interface = priv->plat->interface; |
| 886 | |
| 887 | if (priv->dma_cap.pcs) { |
Byungho An | 0d909dc | 2013-06-28 16:35:31 +0900 | [diff] [blame] | 888 | if ((interface == PHY_INTERFACE_MODE_RGMII) || |
| 889 | (interface == PHY_INTERFACE_MODE_RGMII_ID) || |
| 890 | (interface == PHY_INTERFACE_MODE_RGMII_RXID) || |
| 891 | (interface == PHY_INTERFACE_MODE_RGMII_TXID)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 892 | netdev_dbg(priv->dev, "PCS RGMII support enabled\n"); |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 893 | priv->hw->pcs = STMMAC_PCS_RGMII; |
Byungho An | 0d909dc | 2013-06-28 16:35:31 +0900 | [diff] [blame] | 894 | } else if (interface == PHY_INTERFACE_MODE_SGMII) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 895 | netdev_dbg(priv->dev, "PCS SGMII support enabled\n"); |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 896 | priv->hw->pcs = STMMAC_PCS_SGMII; |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 897 | } |
| 898 | } |
| 899 | } |
| 900 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 901 | /** |
| 902 | * stmmac_init_phy - PHY initialization |
| 903 | * @dev: net device structure |
| 904 | * Description: it initializes the driver's PHY state, and attaches the PHY |
| 905 | * to the mac driver. |
| 906 | * Return value: |
| 907 | * 0 on success |
| 908 | */ |
| 909 | static int stmmac_init_phy(struct net_device *dev) |
| 910 | { |
| 911 | struct stmmac_priv *priv = netdev_priv(dev); |
| 912 | struct phy_device *phydev; |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 913 | char phy_id_fmt[MII_BUS_ID_SIZE + 3]; |
Giuseppe CAVALLARO | 109cdd6 | 2010-01-06 23:07:11 +0000 | [diff] [blame] | 914 | char bus_id[MII_BUS_ID_SIZE]; |
Srinivas Kandagatla | 79ee1dc | 2011-10-18 00:01:18 +0000 | [diff] [blame] | 915 | int interface = priv->plat->interface; |
Srinivas Kandagatla | 9cbadf0 | 2014-01-16 10:51:43 +0000 | [diff] [blame] | 916 | int max_speed = priv->plat->max_speed; |
LABBE Corentin | 4d869b0 | 2017-05-24 09:16:46 +0200 | [diff] [blame] | 917 | priv->oldlink = false; |
LABBE Corentin | bd00632 | 2017-02-15 10:46:40 +0100 | [diff] [blame] | 918 | priv->speed = SPEED_UNKNOWN; |
| 919 | priv->oldduplex = DUPLEX_UNKNOWN; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 920 | |
Mathieu Olivari | 5790cf3 | 2015-05-27 11:02:47 -0700 | [diff] [blame] | 921 | if (priv->plat->phy_node) { |
| 922 | phydev = of_phy_connect(dev, priv->plat->phy_node, |
| 923 | &stmmac_adjust_link, 0, interface); |
| 924 | } else { |
Giuseppe CAVALLARO | a7657f1 | 2016-04-01 09:07:16 +0200 | [diff] [blame] | 925 | snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x", |
| 926 | priv->plat->bus_id); |
Srinivas Kandagatla | f142af2 | 2012-04-04 04:33:19 +0000 | [diff] [blame] | 927 | |
Mathieu Olivari | 5790cf3 | 2015-05-27 11:02:47 -0700 | [diff] [blame] | 928 | snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id, |
| 929 | priv->plat->phy_addr); |
LABBE Corentin | de9a216 | 2016-11-16 20:09:40 +0100 | [diff] [blame] | 930 | netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__, |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 931 | phy_id_fmt); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 932 | |
Mathieu Olivari | 5790cf3 | 2015-05-27 11:02:47 -0700 | [diff] [blame] | 933 | phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link, |
| 934 | interface); |
| 935 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 936 | |
Alexey Brodkin | dfc50fc | 2015-09-09 18:01:08 +0300 | [diff] [blame] | 937 | if (IS_ERR_OR_NULL(phydev)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 938 | netdev_err(priv->dev, "Could not attach to PHY\n"); |
Alexey Brodkin | dfc50fc | 2015-09-09 18:01:08 +0300 | [diff] [blame] | 939 | if (!phydev) |
| 940 | return -ENODEV; |
| 941 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 942 | return PTR_ERR(phydev); |
| 943 | } |
| 944 | |
Srinivas Kandagatla | 79ee1dc | 2011-10-18 00:01:18 +0000 | [diff] [blame] | 945 | /* Stop Advertising 1000BASE Capability if interface is not GMII */ |
Srinivas Kandagatla | c5b9b4e | 2011-11-16 21:57:59 +0000 | [diff] [blame] | 946 | if ((interface == PHY_INTERFACE_MODE_MII) || |
Srinivas Kandagatla | 9cbadf0 | 2014-01-16 10:51:43 +0000 | [diff] [blame] | 947 | (interface == PHY_INTERFACE_MODE_RMII) || |
Pavel Machek | a77e4ac | 2014-08-25 13:31:16 +0200 | [diff] [blame] | 948 | (max_speed < 1000 && max_speed > 0)) |
Srinivas Kandagatla | c5b9b4e | 2011-11-16 21:57:59 +0000 | [diff] [blame] | 949 | phydev->advertising &= ~(SUPPORTED_1000baseT_Half | |
| 950 | SUPPORTED_1000baseT_Full); |
Srinivas Kandagatla | 79ee1dc | 2011-10-18 00:01:18 +0000 | [diff] [blame] | 951 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 952 | /* |
| 953 | * Broken HW is sometimes missing the pull-up resistor on the |
| 954 | * MDIO line, which results in reads to non-existent devices returning |
| 955 | * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent |
| 956 | * device as well. |
| 957 | * Note: phydev->phy_id is the result of reading the UID PHY registers. |
| 958 | */ |
Mathieu Olivari | 2773238 | 2015-05-27 11:02:48 -0700 | [diff] [blame] | 959 | if (!priv->plat->phy_node && phydev->phy_id == 0) { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 960 | phy_disconnect(phydev); |
| 961 | return -ENODEV; |
| 962 | } |
Giuseppe Cavallaro | 8e99fc5 | 2016-02-29 14:27:39 +0100 | [diff] [blame] | 963 | |
Florian Fainelli | c51e424 | 2016-11-13 17:50:35 -0800 | [diff] [blame] | 964 | /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid |
| 965 | * subsequent PHY polling, make sure we force a link transition if |
| 966 | * we have a UP/DOWN/UP transition |
| 967 | */ |
| 968 | if (phydev->is_pseudo_fixed_link) |
| 969 | phydev->irq = PHY_POLL; |
| 970 | |
LABBE Corentin | b05c76a | 2017-02-08 09:31:18 +0100 | [diff] [blame] | 971 | phy_attached_info(phydev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 972 | return 0; |
| 973 | } |
| 974 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 975 | static void stmmac_display_rx_rings(struct stmmac_priv *priv) |
| 976 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 977 | u32 rx_cnt = priv->plat->rx_queues_to_use; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 978 | void *head_rx; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 979 | u32 queue; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 980 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 981 | /* Display RX rings */ |
| 982 | for (queue = 0; queue < rx_cnt; queue++) { |
| 983 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 984 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 985 | pr_info("\tRX Queue %u rings\n", queue); |
| 986 | |
| 987 | if (priv->extend_desc) |
| 988 | head_rx = (void *)rx_q->dma_erx; |
| 989 | else |
| 990 | head_rx = (void *)rx_q->dma_rx; |
| 991 | |
| 992 | /* Display RX ring */ |
| 993 | priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true); |
| 994 | } |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 995 | } |
| 996 | |
| 997 | static void stmmac_display_tx_rings(struct stmmac_priv *priv) |
| 998 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 999 | u32 tx_cnt = priv->plat->tx_queues_to_use; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1000 | void *head_tx; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1001 | u32 queue; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1002 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1003 | /* Display TX rings */ |
| 1004 | for (queue = 0; queue < tx_cnt; queue++) { |
| 1005 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1006 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1007 | pr_info("\tTX Queue %d rings\n", queue); |
| 1008 | |
| 1009 | if (priv->extend_desc) |
| 1010 | head_tx = (void *)tx_q->dma_etx; |
| 1011 | else |
| 1012 | head_tx = (void *)tx_q->dma_tx; |
| 1013 | |
| 1014 | priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false); |
| 1015 | } |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1016 | } |
| 1017 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1018 | static void stmmac_display_rings(struct stmmac_priv *priv) |
| 1019 | { |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1020 | /* Display RX ring */ |
| 1021 | stmmac_display_rx_rings(priv); |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 1022 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1023 | /* Display TX ring */ |
| 1024 | stmmac_display_tx_rings(priv); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1025 | } |
| 1026 | |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1027 | static int stmmac_set_bfsize(int mtu, int bufsize) |
| 1028 | { |
| 1029 | int ret = bufsize; |
| 1030 | |
| 1031 | if (mtu >= BUF_SIZE_4KiB) |
| 1032 | ret = BUF_SIZE_8KiB; |
| 1033 | else if (mtu >= BUF_SIZE_2KiB) |
| 1034 | ret = BUF_SIZE_4KiB; |
Giuseppe CAVALLARO | d916701 | 2014-03-10 13:40:32 +0100 | [diff] [blame] | 1035 | else if (mtu > DEFAULT_BUFSIZE) |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1036 | ret = BUF_SIZE_2KiB; |
| 1037 | else |
Giuseppe CAVALLARO | d916701 | 2014-03-10 13:40:32 +0100 | [diff] [blame] | 1038 | ret = DEFAULT_BUFSIZE; |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1039 | |
| 1040 | return ret; |
| 1041 | } |
| 1042 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1043 | /** |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1044 | * stmmac_clear_rx_descriptors - clear RX descriptors |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1045 | * @priv: driver private structure |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1046 | * @queue: RX queue index |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1047 | * Description: this function is called to clear the RX descriptors |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1048 | * in case of both basic and extended descriptors are used. |
| 1049 | */ |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1050 | static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue) |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1051 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1052 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1053 | int i; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1054 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1055 | /* Clear the RX descriptors */ |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1056 | for (i = 0; i < DMA_RX_SIZE; i++) |
| 1057 | if (priv->extend_desc) |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1058 | priv->hw->desc->init_rx_desc(&rx_q->dma_erx[i].basic, |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1059 | priv->use_riwt, priv->mode, |
| 1060 | (i == DMA_RX_SIZE - 1)); |
| 1061 | else |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1062 | priv->hw->desc->init_rx_desc(&rx_q->dma_rx[i], |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1063 | priv->use_riwt, priv->mode, |
| 1064 | (i == DMA_RX_SIZE - 1)); |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1065 | } |
| 1066 | |
| 1067 | /** |
| 1068 | * stmmac_clear_tx_descriptors - clear tx descriptors |
| 1069 | * @priv: driver private structure |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1070 | * @queue: TX queue index. |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1071 | * Description: this function is called to clear the TX descriptors |
| 1072 | * in case of both basic and extended descriptors are used. |
| 1073 | */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1074 | static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue) |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1075 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1076 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1077 | int i; |
| 1078 | |
| 1079 | /* Clear the TX descriptors */ |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1080 | for (i = 0; i < DMA_TX_SIZE; i++) |
| 1081 | if (priv->extend_desc) |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1082 | priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic, |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1083 | priv->mode, |
| 1084 | (i == DMA_TX_SIZE - 1)); |
| 1085 | else |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1086 | priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i], |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1087 | priv->mode, |
| 1088 | (i == DMA_TX_SIZE - 1)); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1089 | } |
| 1090 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1091 | /** |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1092 | * stmmac_clear_descriptors - clear descriptors |
| 1093 | * @priv: driver private structure |
| 1094 | * Description: this function is called to clear the TX and RX descriptors |
| 1095 | * in case of both basic and extended descriptors are used. |
| 1096 | */ |
| 1097 | static void stmmac_clear_descriptors(struct stmmac_priv *priv) |
| 1098 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1099 | u32 rx_queue_cnt = priv->plat->rx_queues_to_use; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1100 | u32 tx_queue_cnt = priv->plat->tx_queues_to_use; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1101 | u32 queue; |
| 1102 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1103 | /* Clear the RX descriptors */ |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1104 | for (queue = 0; queue < rx_queue_cnt; queue++) |
| 1105 | stmmac_clear_rx_descriptors(priv, queue); |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1106 | |
| 1107 | /* Clear the TX descriptors */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1108 | for (queue = 0; queue < tx_queue_cnt; queue++) |
| 1109 | stmmac_clear_tx_descriptors(priv, queue); |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1110 | } |
| 1111 | |
| 1112 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1113 | * stmmac_init_rx_buffers - init the RX descriptor buffer. |
| 1114 | * @priv: driver private structure |
| 1115 | * @p: descriptor pointer |
| 1116 | * @i: descriptor index |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1117 | * @flags: gfp flag |
| 1118 | * @queue: RX queue index |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1119 | * Description: this function is called to allocate a receive buffer, perform |
| 1120 | * the DMA mapping and init the descriptor. |
| 1121 | */ |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1122 | static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1123 | int i, gfp_t flags, u32 queue) |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1124 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1125 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1126 | struct sk_buff *skb; |
| 1127 | |
Vineet Gupta | 4ec49a3 | 2015-05-20 12:04:40 +0530 | [diff] [blame] | 1128 | skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1129 | if (!skb) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 1130 | netdev_err(priv->dev, |
| 1131 | "%s: Rx init fails; skb is NULL\n", __func__); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1132 | return -ENOMEM; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1133 | } |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1134 | rx_q->rx_skbuff[i] = skb; |
| 1135 | rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data, |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1136 | priv->dma_buf_sz, |
| 1137 | DMA_FROM_DEVICE); |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1138 | if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 1139 | netdev_err(priv->dev, "%s: DMA mapping error\n", __func__); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1140 | dev_kfree_skb_any(skb); |
| 1141 | return -EINVAL; |
| 1142 | } |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1143 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 1144 | if (priv->synopsys_id >= DWMAC_CORE_4_00) |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1145 | p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[i]); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 1146 | else |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1147 | p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[i]); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1148 | |
Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 1149 | if ((priv->hw->mode->init_desc3) && |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1150 | (priv->dma_buf_sz == BUF_SIZE_16KiB)) |
Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 1151 | priv->hw->mode->init_desc3(p); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1152 | |
| 1153 | return 0; |
| 1154 | } |
| 1155 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1156 | /** |
| 1157 | * stmmac_free_rx_buffer - free RX dma buffers |
| 1158 | * @priv: private structure |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1159 | * @queue: RX queue index |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1160 | * @i: buffer index. |
| 1161 | */ |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1162 | static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i) |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1163 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1164 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 1165 | |
| 1166 | if (rx_q->rx_skbuff[i]) { |
| 1167 | dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i], |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1168 | priv->dma_buf_sz, DMA_FROM_DEVICE); |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1169 | dev_kfree_skb_any(rx_q->rx_skbuff[i]); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1170 | } |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1171 | rx_q->rx_skbuff[i] = NULL; |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1172 | } |
| 1173 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1174 | /** |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1175 | * stmmac_free_tx_buffer - free RX dma buffers |
| 1176 | * @priv: private structure |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1177 | * @queue: RX queue index |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1178 | * @i: buffer index. |
| 1179 | */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1180 | static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i) |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1181 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1182 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
| 1183 | |
| 1184 | if (tx_q->tx_skbuff_dma[i].buf) { |
| 1185 | if (tx_q->tx_skbuff_dma[i].map_as_page) |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1186 | dma_unmap_page(priv->device, |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1187 | tx_q->tx_skbuff_dma[i].buf, |
| 1188 | tx_q->tx_skbuff_dma[i].len, |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1189 | DMA_TO_DEVICE); |
| 1190 | else |
| 1191 | dma_unmap_single(priv->device, |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1192 | tx_q->tx_skbuff_dma[i].buf, |
| 1193 | tx_q->tx_skbuff_dma[i].len, |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1194 | DMA_TO_DEVICE); |
| 1195 | } |
| 1196 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1197 | if (tx_q->tx_skbuff[i]) { |
| 1198 | dev_kfree_skb_any(tx_q->tx_skbuff[i]); |
| 1199 | tx_q->tx_skbuff[i] = NULL; |
| 1200 | tx_q->tx_skbuff_dma[i].buf = 0; |
| 1201 | tx_q->tx_skbuff_dma[i].map_as_page = false; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1202 | } |
| 1203 | } |
| 1204 | |
| 1205 | /** |
| 1206 | * init_dma_rx_desc_rings - init the RX descriptor rings |
Joao Pinto | aff3d9e | 2017-03-17 16:11:05 +0000 | [diff] [blame] | 1207 | * @dev: net device structure |
| 1208 | * @flags: gfp flag. |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1209 | * Description: this function initializes the DMA RX descriptors |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1210 | * and allocates the socket buffers. It supports the chained and ring |
Joao Pinto | aff3d9e | 2017-03-17 16:11:05 +0000 | [diff] [blame] | 1211 | * modes. |
| 1212 | */ |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1213 | static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags) |
Joao Pinto | aff3d9e | 2017-03-17 16:11:05 +0000 | [diff] [blame] | 1214 | { |
| 1215 | struct stmmac_priv *priv = netdev_priv(dev); |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1216 | u32 rx_count = priv->plat->rx_queues_to_use; |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 1217 | unsigned int bfsize = 0; |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1218 | int ret = -ENOMEM; |
Colin Ian King | 1d3028f | 2017-06-06 14:10:49 +0100 | [diff] [blame] | 1219 | int queue; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1220 | int i; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1221 | |
Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 1222 | if (priv->hw->mode->set_16kib_bfsize) |
| 1223 | bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu); |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1224 | |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 1225 | if (bfsize < BUF_SIZE_16KiB) |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1226 | bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1227 | |
Vince Bridgers | 2618abb | 2014-01-20 05:39:01 -0600 | [diff] [blame] | 1228 | priv->dma_buf_sz = bfsize; |
| 1229 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1230 | /* RX INITIALIZATION */ |
LABBE Corentin | b3e5106 | 2016-11-16 20:09:41 +0100 | [diff] [blame] | 1231 | netif_dbg(priv, probe, priv->dev, |
| 1232 | "SKB addresses:\nskb\t\tskb data\tdma data\n"); |
| 1233 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1234 | for (queue = 0; queue < rx_count; queue++) { |
| 1235 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1236 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1237 | netif_dbg(priv, probe, priv->dev, |
| 1238 | "(%s) dma_rx_phy=0x%08x\n", __func__, |
| 1239 | (u32)rx_q->dma_rx_phy); |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1240 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1241 | for (i = 0; i < DMA_RX_SIZE; i++) { |
| 1242 | struct dma_desc *p; |
| 1243 | |
| 1244 | if (priv->extend_desc) |
| 1245 | p = &((rx_q->dma_erx + i)->basic); |
| 1246 | else |
| 1247 | p = rx_q->dma_rx + i; |
| 1248 | |
| 1249 | ret = stmmac_init_rx_buffers(priv, p, i, flags, |
| 1250 | queue); |
| 1251 | if (ret) |
| 1252 | goto err_init_rx_buffers; |
| 1253 | |
| 1254 | netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n", |
| 1255 | rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data, |
| 1256 | (unsigned int)rx_q->rx_skbuff_dma[i]); |
| 1257 | } |
| 1258 | |
| 1259 | rx_q->cur_rx = 0; |
| 1260 | rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE); |
| 1261 | |
| 1262 | stmmac_clear_rx_descriptors(priv, queue); |
| 1263 | |
| 1264 | /* Setup the chained descriptor addresses */ |
| 1265 | if (priv->mode == STMMAC_CHAIN_MODE) { |
| 1266 | if (priv->extend_desc) |
| 1267 | priv->hw->mode->init(rx_q->dma_erx, |
| 1268 | rx_q->dma_rx_phy, |
| 1269 | DMA_RX_SIZE, 1); |
| 1270 | else |
| 1271 | priv->hw->mode->init(rx_q->dma_rx, |
| 1272 | rx_q->dma_rx_phy, |
| 1273 | DMA_RX_SIZE, 0); |
| 1274 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1275 | } |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1276 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1277 | buf_sz = bfsize; |
| 1278 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1279 | return 0; |
| 1280 | |
| 1281 | err_init_rx_buffers: |
| 1282 | while (queue >= 0) { |
| 1283 | while (--i >= 0) |
| 1284 | stmmac_free_rx_buffer(priv, queue, i); |
| 1285 | |
| 1286 | if (queue == 0) |
| 1287 | break; |
| 1288 | |
| 1289 | i = DMA_RX_SIZE; |
| 1290 | queue--; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1291 | } |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1292 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1293 | return ret; |
| 1294 | } |
| 1295 | |
| 1296 | /** |
| 1297 | * init_dma_tx_desc_rings - init the TX descriptor rings |
| 1298 | * @dev: net device structure. |
| 1299 | * Description: this function initializes the DMA TX descriptors |
| 1300 | * and allocates the socket buffers. It supports the chained and ring |
| 1301 | * modes. |
| 1302 | */ |
| 1303 | static int init_dma_tx_desc_rings(struct net_device *dev) |
| 1304 | { |
| 1305 | struct stmmac_priv *priv = netdev_priv(dev); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1306 | u32 tx_queue_cnt = priv->plat->tx_queues_to_use; |
| 1307 | u32 queue; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1308 | int i; |
| 1309 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1310 | for (queue = 0; queue < tx_queue_cnt; queue++) { |
| 1311 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1312 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1313 | netif_dbg(priv, probe, priv->dev, |
| 1314 | "(%s) dma_tx_phy=0x%08x\n", __func__, |
| 1315 | (u32)tx_q->dma_tx_phy); |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1316 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1317 | /* Setup the chained descriptor addresses */ |
| 1318 | if (priv->mode == STMMAC_CHAIN_MODE) { |
| 1319 | if (priv->extend_desc) |
| 1320 | priv->hw->mode->init(tx_q->dma_etx, |
| 1321 | tx_q->dma_tx_phy, |
| 1322 | DMA_TX_SIZE, 1); |
| 1323 | else |
| 1324 | priv->hw->mode->init(tx_q->dma_tx, |
| 1325 | tx_q->dma_tx_phy, |
| 1326 | DMA_TX_SIZE, 0); |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1327 | } |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 1328 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1329 | for (i = 0; i < DMA_TX_SIZE; i++) { |
| 1330 | struct dma_desc *p; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1331 | if (priv->extend_desc) |
| 1332 | p = &((tx_q->dma_etx + i)->basic); |
| 1333 | else |
| 1334 | p = tx_q->dma_tx + i; |
| 1335 | |
| 1336 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
| 1337 | p->des0 = 0; |
| 1338 | p->des1 = 0; |
| 1339 | p->des2 = 0; |
| 1340 | p->des3 = 0; |
| 1341 | } else { |
| 1342 | p->des2 = 0; |
| 1343 | } |
| 1344 | |
| 1345 | tx_q->tx_skbuff_dma[i].buf = 0; |
| 1346 | tx_q->tx_skbuff_dma[i].map_as_page = false; |
| 1347 | tx_q->tx_skbuff_dma[i].len = 0; |
| 1348 | tx_q->tx_skbuff_dma[i].last_segment = false; |
| 1349 | tx_q->tx_skbuff[i] = NULL; |
| 1350 | } |
| 1351 | |
| 1352 | tx_q->dirty_tx = 0; |
| 1353 | tx_q->cur_tx = 0; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1354 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 1355 | netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue)); |
| 1356 | } |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1357 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1358 | return 0; |
| 1359 | } |
| 1360 | |
| 1361 | /** |
| 1362 | * init_dma_desc_rings - init the RX/TX descriptor rings |
| 1363 | * @dev: net device structure |
| 1364 | * @flags: gfp flag. |
| 1365 | * Description: this function initializes the DMA RX/TX descriptors |
| 1366 | * and allocates the socket buffers. It supports the chained and ring |
| 1367 | * modes. |
| 1368 | */ |
| 1369 | static int init_dma_desc_rings(struct net_device *dev, gfp_t flags) |
| 1370 | { |
| 1371 | struct stmmac_priv *priv = netdev_priv(dev); |
| 1372 | int ret; |
| 1373 | |
| 1374 | ret = init_dma_rx_desc_rings(dev, flags); |
| 1375 | if (ret) |
| 1376 | return ret; |
| 1377 | |
| 1378 | ret = init_dma_tx_desc_rings(dev); |
| 1379 | |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1380 | stmmac_clear_descriptors(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1381 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1382 | if (netif_msg_hw(priv)) |
| 1383 | stmmac_display_rings(priv); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1384 | |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1385 | return ret; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1386 | } |
| 1387 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1388 | /** |
| 1389 | * dma_free_rx_skbufs - free RX dma buffers |
| 1390 | * @priv: private structure |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1391 | * @queue: RX queue index |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1392 | */ |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1393 | static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1394 | { |
| 1395 | int i; |
| 1396 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1397 | for (i = 0; i < DMA_RX_SIZE; i++) |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1398 | stmmac_free_rx_buffer(priv, queue, i); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1399 | } |
| 1400 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1401 | /** |
| 1402 | * dma_free_tx_skbufs - free TX dma buffers |
| 1403 | * @priv: private structure |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1404 | * @queue: TX queue index |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1405 | */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1406 | static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1407 | { |
| 1408 | int i; |
| 1409 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1410 | for (i = 0; i < DMA_TX_SIZE; i++) |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1411 | stmmac_free_tx_buffer(priv, queue, i); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1412 | } |
| 1413 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1414 | /** |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1415 | * free_dma_rx_desc_resources - free RX dma desc resources |
| 1416 | * @priv: private structure |
| 1417 | */ |
| 1418 | static void free_dma_rx_desc_resources(struct stmmac_priv *priv) |
| 1419 | { |
| 1420 | u32 rx_count = priv->plat->rx_queues_to_use; |
| 1421 | u32 queue; |
| 1422 | |
| 1423 | /* Free RX queue resources */ |
| 1424 | for (queue = 0; queue < rx_count; queue++) { |
| 1425 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 1426 | |
| 1427 | /* Release the DMA RX socket buffers */ |
| 1428 | dma_free_rx_skbufs(priv, queue); |
| 1429 | |
| 1430 | /* Free DMA regions of consistent memory previously allocated */ |
| 1431 | if (!priv->extend_desc) |
| 1432 | dma_free_coherent(priv->device, |
| 1433 | DMA_RX_SIZE * sizeof(struct dma_desc), |
| 1434 | rx_q->dma_rx, rx_q->dma_rx_phy); |
| 1435 | else |
| 1436 | dma_free_coherent(priv->device, DMA_RX_SIZE * |
| 1437 | sizeof(struct dma_extended_desc), |
| 1438 | rx_q->dma_erx, rx_q->dma_rx_phy); |
| 1439 | |
| 1440 | kfree(rx_q->rx_skbuff_dma); |
| 1441 | kfree(rx_q->rx_skbuff); |
| 1442 | } |
| 1443 | } |
| 1444 | |
| 1445 | /** |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1446 | * free_dma_tx_desc_resources - free TX dma desc resources |
| 1447 | * @priv: private structure |
| 1448 | */ |
| 1449 | static void free_dma_tx_desc_resources(struct stmmac_priv *priv) |
| 1450 | { |
| 1451 | u32 tx_count = priv->plat->tx_queues_to_use; |
Christophe Jaillet | 6224226 | 2017-07-08 09:46:54 +0200 | [diff] [blame] | 1452 | u32 queue; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1453 | |
| 1454 | /* Free TX queue resources */ |
| 1455 | for (queue = 0; queue < tx_count; queue++) { |
| 1456 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
| 1457 | |
| 1458 | /* Release the DMA TX socket buffers */ |
| 1459 | dma_free_tx_skbufs(priv, queue); |
| 1460 | |
| 1461 | /* Free DMA regions of consistent memory previously allocated */ |
| 1462 | if (!priv->extend_desc) |
| 1463 | dma_free_coherent(priv->device, |
| 1464 | DMA_TX_SIZE * sizeof(struct dma_desc), |
| 1465 | tx_q->dma_tx, tx_q->dma_tx_phy); |
| 1466 | else |
| 1467 | dma_free_coherent(priv->device, DMA_TX_SIZE * |
| 1468 | sizeof(struct dma_extended_desc), |
| 1469 | tx_q->dma_etx, tx_q->dma_tx_phy); |
| 1470 | |
| 1471 | kfree(tx_q->tx_skbuff_dma); |
| 1472 | kfree(tx_q->tx_skbuff); |
| 1473 | } |
| 1474 | } |
| 1475 | |
| 1476 | /** |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1477 | * alloc_dma_rx_desc_resources - alloc RX resources. |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1478 | * @priv: private structure |
| 1479 | * Description: according to which descriptor can be used (extend or basic) |
| 1480 | * this function allocates the resources for TX and RX paths. In case of |
| 1481 | * reception, for example, it pre-allocated the RX socket buffer in order to |
| 1482 | * allow zero-copy mechanism. |
| 1483 | */ |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1484 | static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv) |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1485 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1486 | u32 rx_count = priv->plat->rx_queues_to_use; |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1487 | int ret = -ENOMEM; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1488 | u32 queue; |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1489 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1490 | /* RX queues buffers and DMA */ |
| 1491 | for (queue = 0; queue < rx_count; queue++) { |
| 1492 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1493 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1494 | rx_q->queue_index = queue; |
| 1495 | rx_q->priv_data = priv; |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1496 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1497 | rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, |
| 1498 | sizeof(dma_addr_t), |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1499 | GFP_KERNEL); |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1500 | if (!rx_q->rx_skbuff_dma) |
Christophe Jaillet | 63c3aa6 | 2017-07-08 09:46:33 +0200 | [diff] [blame] | 1501 | goto err_dma; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1502 | |
| 1503 | rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE, |
| 1504 | sizeof(struct sk_buff *), |
| 1505 | GFP_KERNEL); |
| 1506 | if (!rx_q->rx_skbuff) |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1507 | goto err_dma; |
| 1508 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1509 | if (priv->extend_desc) { |
| 1510 | rx_q->dma_erx = dma_zalloc_coherent(priv->device, |
| 1511 | DMA_RX_SIZE * |
| 1512 | sizeof(struct |
| 1513 | dma_extended_desc), |
| 1514 | &rx_q->dma_rx_phy, |
| 1515 | GFP_KERNEL); |
| 1516 | if (!rx_q->dma_erx) |
| 1517 | goto err_dma; |
| 1518 | |
| 1519 | } else { |
| 1520 | rx_q->dma_rx = dma_zalloc_coherent(priv->device, |
| 1521 | DMA_RX_SIZE * |
| 1522 | sizeof(struct |
| 1523 | dma_desc), |
| 1524 | &rx_q->dma_rx_phy, |
| 1525 | GFP_KERNEL); |
| 1526 | if (!rx_q->dma_rx) |
| 1527 | goto err_dma; |
| 1528 | } |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1529 | } |
| 1530 | |
| 1531 | return 0; |
| 1532 | |
| 1533 | err_dma: |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1534 | free_dma_rx_desc_resources(priv); |
| 1535 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1536 | return ret; |
| 1537 | } |
| 1538 | |
| 1539 | /** |
| 1540 | * alloc_dma_tx_desc_resources - alloc TX resources. |
| 1541 | * @priv: private structure |
| 1542 | * Description: according to which descriptor can be used (extend or basic) |
| 1543 | * this function allocates the resources for TX and RX paths. In case of |
| 1544 | * reception, for example, it pre-allocated the RX socket buffer in order to |
| 1545 | * allow zero-copy mechanism. |
| 1546 | */ |
| 1547 | static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv) |
| 1548 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1549 | u32 tx_count = priv->plat->tx_queues_to_use; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1550 | int ret = -ENOMEM; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1551 | u32 queue; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1552 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1553 | /* TX queues buffers and DMA */ |
| 1554 | for (queue = 0; queue < tx_count; queue++) { |
| 1555 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1556 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1557 | tx_q->queue_index = queue; |
| 1558 | tx_q->priv_data = priv; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1559 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1560 | tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE, |
| 1561 | sizeof(*tx_q->tx_skbuff_dma), |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1562 | GFP_KERNEL); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1563 | if (!tx_q->tx_skbuff_dma) |
Christophe Jaillet | 6224226 | 2017-07-08 09:46:54 +0200 | [diff] [blame] | 1564 | goto err_dma; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1565 | |
| 1566 | tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE, |
| 1567 | sizeof(struct sk_buff *), |
| 1568 | GFP_KERNEL); |
| 1569 | if (!tx_q->tx_skbuff) |
Christophe Jaillet | 6224226 | 2017-07-08 09:46:54 +0200 | [diff] [blame] | 1570 | goto err_dma; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1571 | |
| 1572 | if (priv->extend_desc) { |
| 1573 | tx_q->dma_etx = dma_zalloc_coherent(priv->device, |
| 1574 | DMA_TX_SIZE * |
| 1575 | sizeof(struct |
| 1576 | dma_extended_desc), |
| 1577 | &tx_q->dma_tx_phy, |
| 1578 | GFP_KERNEL); |
| 1579 | if (!tx_q->dma_etx) |
Christophe Jaillet | 6224226 | 2017-07-08 09:46:54 +0200 | [diff] [blame] | 1580 | goto err_dma; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1581 | } else { |
| 1582 | tx_q->dma_tx = dma_zalloc_coherent(priv->device, |
| 1583 | DMA_TX_SIZE * |
| 1584 | sizeof(struct |
| 1585 | dma_desc), |
| 1586 | &tx_q->dma_tx_phy, |
| 1587 | GFP_KERNEL); |
| 1588 | if (!tx_q->dma_tx) |
Christophe Jaillet | 6224226 | 2017-07-08 09:46:54 +0200 | [diff] [blame] | 1589 | goto err_dma; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1590 | } |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1591 | } |
| 1592 | |
| 1593 | return 0; |
| 1594 | |
Christophe Jaillet | 6224226 | 2017-07-08 09:46:54 +0200 | [diff] [blame] | 1595 | err_dma: |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1596 | free_dma_tx_desc_resources(priv); |
| 1597 | |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1598 | return ret; |
| 1599 | } |
| 1600 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1601 | /** |
| 1602 | * alloc_dma_desc_resources - alloc TX/RX resources. |
| 1603 | * @priv: private structure |
| 1604 | * Description: according to which descriptor can be used (extend or basic) |
| 1605 | * this function allocates the resources for TX and RX paths. In case of |
| 1606 | * reception, for example, it pre-allocated the RX socket buffer in order to |
| 1607 | * allow zero-copy mechanism. |
| 1608 | */ |
| 1609 | static int alloc_dma_desc_resources(struct stmmac_priv *priv) |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1610 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1611 | /* RX Allocation */ |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1612 | int ret = alloc_dma_rx_desc_resources(priv); |
| 1613 | |
| 1614 | if (ret) |
| 1615 | return ret; |
| 1616 | |
| 1617 | ret = alloc_dma_tx_desc_resources(priv); |
| 1618 | |
| 1619 | return ret; |
| 1620 | } |
| 1621 | |
| 1622 | /** |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1623 | * free_dma_desc_resources - free dma desc resources |
| 1624 | * @priv: private structure |
| 1625 | */ |
| 1626 | static void free_dma_desc_resources(struct stmmac_priv *priv) |
| 1627 | { |
| 1628 | /* Release the DMA RX socket buffers */ |
| 1629 | free_dma_rx_desc_resources(priv); |
| 1630 | |
| 1631 | /* Release the DMA TX socket buffers */ |
| 1632 | free_dma_tx_desc_resources(priv); |
| 1633 | } |
| 1634 | |
| 1635 | /** |
jpinto | 9eb1247 | 2016-12-28 12:57:48 +0000 | [diff] [blame] | 1636 | * stmmac_mac_enable_rx_queues - Enable MAC rx queues |
| 1637 | * @priv: driver private structure |
| 1638 | * Description: It is used for enabling the rx queues in the MAC |
| 1639 | */ |
| 1640 | static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv) |
| 1641 | { |
Joao Pinto | 4f6046f | 2017-03-10 18:24:54 +0000 | [diff] [blame] | 1642 | u32 rx_queues_count = priv->plat->rx_queues_to_use; |
| 1643 | int queue; |
| 1644 | u8 mode; |
jpinto | 9eb1247 | 2016-12-28 12:57:48 +0000 | [diff] [blame] | 1645 | |
Joao Pinto | 4f6046f | 2017-03-10 18:24:54 +0000 | [diff] [blame] | 1646 | for (queue = 0; queue < rx_queues_count; queue++) { |
| 1647 | mode = priv->plat->rx_queues_cfg[queue].mode_to_use; |
| 1648 | priv->hw->mac->rx_queue_enable(priv->hw, mode, queue); |
| 1649 | } |
jpinto | 9eb1247 | 2016-12-28 12:57:48 +0000 | [diff] [blame] | 1650 | } |
| 1651 | |
| 1652 | /** |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 1653 | * stmmac_start_rx_dma - start RX DMA channel |
| 1654 | * @priv: driver private structure |
| 1655 | * @chan: RX channel index |
| 1656 | * Description: |
| 1657 | * This starts a RX DMA channel |
| 1658 | */ |
| 1659 | static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan) |
| 1660 | { |
| 1661 | netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan); |
| 1662 | priv->hw->dma->start_rx(priv->ioaddr, chan); |
| 1663 | } |
| 1664 | |
| 1665 | /** |
| 1666 | * stmmac_start_tx_dma - start TX DMA channel |
| 1667 | * @priv: driver private structure |
| 1668 | * @chan: TX channel index |
| 1669 | * Description: |
| 1670 | * This starts a TX DMA channel |
| 1671 | */ |
| 1672 | static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan) |
| 1673 | { |
| 1674 | netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan); |
| 1675 | priv->hw->dma->start_tx(priv->ioaddr, chan); |
| 1676 | } |
| 1677 | |
| 1678 | /** |
| 1679 | * stmmac_stop_rx_dma - stop RX DMA channel |
| 1680 | * @priv: driver private structure |
| 1681 | * @chan: RX channel index |
| 1682 | * Description: |
| 1683 | * This stops a RX DMA channel |
| 1684 | */ |
| 1685 | static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan) |
| 1686 | { |
| 1687 | netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan); |
| 1688 | priv->hw->dma->stop_rx(priv->ioaddr, chan); |
| 1689 | } |
| 1690 | |
| 1691 | /** |
| 1692 | * stmmac_stop_tx_dma - stop TX DMA channel |
| 1693 | * @priv: driver private structure |
| 1694 | * @chan: TX channel index |
| 1695 | * Description: |
| 1696 | * This stops a TX DMA channel |
| 1697 | */ |
| 1698 | static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan) |
| 1699 | { |
| 1700 | netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan); |
| 1701 | priv->hw->dma->stop_tx(priv->ioaddr, chan); |
| 1702 | } |
| 1703 | |
| 1704 | /** |
| 1705 | * stmmac_start_all_dma - start all RX and TX DMA channels |
| 1706 | * @priv: driver private structure |
| 1707 | * Description: |
| 1708 | * This starts all the RX and TX DMA channels |
| 1709 | */ |
| 1710 | static void stmmac_start_all_dma(struct stmmac_priv *priv) |
| 1711 | { |
| 1712 | u32 rx_channels_count = priv->plat->rx_queues_to_use; |
| 1713 | u32 tx_channels_count = priv->plat->tx_queues_to_use; |
| 1714 | u32 chan = 0; |
| 1715 | |
| 1716 | for (chan = 0; chan < rx_channels_count; chan++) |
| 1717 | stmmac_start_rx_dma(priv, chan); |
| 1718 | |
| 1719 | for (chan = 0; chan < tx_channels_count; chan++) |
| 1720 | stmmac_start_tx_dma(priv, chan); |
| 1721 | } |
| 1722 | |
| 1723 | /** |
| 1724 | * stmmac_stop_all_dma - stop all RX and TX DMA channels |
| 1725 | * @priv: driver private structure |
| 1726 | * Description: |
| 1727 | * This stops the RX and TX DMA channels |
| 1728 | */ |
| 1729 | static void stmmac_stop_all_dma(struct stmmac_priv *priv) |
| 1730 | { |
| 1731 | u32 rx_channels_count = priv->plat->rx_queues_to_use; |
| 1732 | u32 tx_channels_count = priv->plat->tx_queues_to_use; |
| 1733 | u32 chan = 0; |
| 1734 | |
| 1735 | for (chan = 0; chan < rx_channels_count; chan++) |
| 1736 | stmmac_stop_rx_dma(priv, chan); |
| 1737 | |
| 1738 | for (chan = 0; chan < tx_channels_count; chan++) |
| 1739 | stmmac_stop_tx_dma(priv, chan); |
| 1740 | } |
| 1741 | |
| 1742 | /** |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1743 | * stmmac_dma_operation_mode - HW DMA operation mode |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1744 | * @priv: driver private structure |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1745 | * Description: it is used for configuring the DMA operation mode register in |
| 1746 | * order to program the tx/rx DMA thresholds or Store-And-Forward mode. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1747 | */ |
| 1748 | static void stmmac_dma_operation_mode(struct stmmac_priv *priv) |
| 1749 | { |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1750 | u32 rx_channels_count = priv->plat->rx_queues_to_use; |
| 1751 | u32 tx_channels_count = priv->plat->tx_queues_to_use; |
Vince Bridgers | f88203a | 2015-04-15 11:17:42 -0500 | [diff] [blame] | 1752 | int rxfifosz = priv->plat->rx_fifo_size; |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1753 | u32 txmode = 0; |
| 1754 | u32 rxmode = 0; |
| 1755 | u32 chan = 0; |
Vince Bridgers | f88203a | 2015-04-15 11:17:42 -0500 | [diff] [blame] | 1756 | |
Thierry Reding | 11fbf81 | 2017-03-10 17:34:58 +0100 | [diff] [blame] | 1757 | if (rxfifosz == 0) |
| 1758 | rxfifosz = priv->dma_cap.rx_fifo_size; |
| 1759 | |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1760 | if (priv->plat->force_thresh_dma_mode) { |
| 1761 | txmode = tc; |
| 1762 | rxmode = tc; |
| 1763 | } else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) { |
Srinivas Kandagatla | 61b8013 | 2011-07-17 20:54:09 +0000 | [diff] [blame] | 1764 | /* |
| 1765 | * In case of GMAC, SF mode can be enabled |
| 1766 | * to perform the TX COE in HW. This depends on: |
Giuseppe CAVALLARO | ebbb293 | 2010-09-17 03:23:40 +0000 | [diff] [blame] | 1767 | * 1) TX COE if actually supported |
| 1768 | * 2) There is no bugged Jumbo frame support |
| 1769 | * that needs to not insert csum in the TDES. |
| 1770 | */ |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1771 | txmode = SF_DMA_MODE; |
| 1772 | rxmode = SF_DMA_MODE; |
Sonic Zhang | b2dec11 | 2015-01-30 13:49:32 +0800 | [diff] [blame] | 1773 | priv->xstats.threshold = SF_DMA_MODE; |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1774 | } else { |
| 1775 | txmode = tc; |
| 1776 | rxmode = SF_DMA_MODE; |
| 1777 | } |
| 1778 | |
| 1779 | /* configure all channels */ |
| 1780 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
| 1781 | for (chan = 0; chan < rx_channels_count; chan++) |
| 1782 | priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan, |
| 1783 | rxfifosz); |
| 1784 | |
| 1785 | for (chan = 0; chan < tx_channels_count; chan++) |
| 1786 | priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan); |
| 1787 | } else { |
| 1788 | priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode, |
Vince Bridgers | f88203a | 2015-04-15 11:17:42 -0500 | [diff] [blame] | 1789 | rxfifosz); |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1790 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1791 | } |
| 1792 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1793 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1794 | * stmmac_tx_clean - to manage the transmission completion |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1795 | * @priv: driver private structure |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1796 | * @queue: TX queue index |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1797 | * Description: it reclaims the transmit resources after transmission completes. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1798 | */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1799 | static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1800 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1801 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
Beniamino Galvani | 3897957 | 2015-01-21 19:07:27 +0100 | [diff] [blame] | 1802 | unsigned int bytes_compl = 0, pkts_compl = 0; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1803 | unsigned int entry = tx_q->dirty_tx; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1804 | |
Lino Sanfilippo | 739c8e1 | 2016-12-09 00:55:43 +0100 | [diff] [blame] | 1805 | netif_tx_lock(priv->dev); |
Giuseppe CAVALLARO | a9097a9 | 2011-10-18 00:01:19 +0000 | [diff] [blame] | 1806 | |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 1807 | priv->xstats.tx_clean++; |
| 1808 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1809 | while (entry != tx_q->cur_tx) { |
| 1810 | struct sk_buff *skb = tx_q->tx_skbuff[entry]; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1811 | struct dma_desc *p; |
Fabrice Gasnier | c363b65 | 2016-02-29 14:27:36 +0100 | [diff] [blame] | 1812 | int status; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1813 | |
| 1814 | if (priv->extend_desc) |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1815 | p = (struct dma_desc *)(tx_q->dma_etx + entry); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1816 | else |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1817 | p = tx_q->dma_tx + entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1818 | |
Fabrice Gasnier | c363b65 | 2016-02-29 14:27:36 +0100 | [diff] [blame] | 1819 | status = priv->hw->desc->tx_status(&priv->dev->stats, |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 1820 | &priv->xstats, p, |
| 1821 | priv->ioaddr); |
Fabrice Gasnier | c363b65 | 2016-02-29 14:27:36 +0100 | [diff] [blame] | 1822 | /* Check if the descriptor is owned by the DMA */ |
| 1823 | if (unlikely(status & tx_dma_own)) |
| 1824 | break; |
| 1825 | |
| 1826 | /* Just consider the last segment and ...*/ |
| 1827 | if (likely(!(status & tx_not_ls))) { |
| 1828 | /* ... verify the status error condition */ |
| 1829 | if (unlikely(status & tx_err)) { |
| 1830 | priv->dev->stats.tx_errors++; |
| 1831 | } else { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1832 | priv->dev->stats.tx_packets++; |
| 1833 | priv->xstats.tx_pkt_n++; |
Fabrice Gasnier | c363b65 | 2016-02-29 14:27:36 +0100 | [diff] [blame] | 1834 | } |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 1835 | stmmac_get_tx_hwtstamp(priv, p, skb); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1836 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1837 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1838 | if (likely(tx_q->tx_skbuff_dma[entry].buf)) { |
| 1839 | if (tx_q->tx_skbuff_dma[entry].map_as_page) |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 1840 | dma_unmap_page(priv->device, |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1841 | tx_q->tx_skbuff_dma[entry].buf, |
| 1842 | tx_q->tx_skbuff_dma[entry].len, |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 1843 | DMA_TO_DEVICE); |
| 1844 | else |
| 1845 | dma_unmap_single(priv->device, |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1846 | tx_q->tx_skbuff_dma[entry].buf, |
| 1847 | tx_q->tx_skbuff_dma[entry].len, |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 1848 | DMA_TO_DEVICE); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1849 | tx_q->tx_skbuff_dma[entry].buf = 0; |
| 1850 | tx_q->tx_skbuff_dma[entry].len = 0; |
| 1851 | tx_q->tx_skbuff_dma[entry].map_as_page = false; |
Rayagond Kokatanur | cf32dee | 2013-03-26 04:43:09 +0000 | [diff] [blame] | 1852 | } |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 1853 | |
| 1854 | if (priv->hw->mode->clean_desc3) |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1855 | priv->hw->mode->clean_desc3(tx_q, p); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 1856 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1857 | tx_q->tx_skbuff_dma[entry].last_segment = false; |
| 1858 | tx_q->tx_skbuff_dma[entry].is_jumbo = false; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1859 | |
| 1860 | if (likely(skb != NULL)) { |
Beniamino Galvani | 3897957 | 2015-01-21 19:07:27 +0100 | [diff] [blame] | 1861 | pkts_compl++; |
| 1862 | bytes_compl += skb->len; |
Eric W. Biederman | 7c565c3 | 2014-03-15 18:11:09 -0700 | [diff] [blame] | 1863 | dev_consume_skb_any(skb); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1864 | tx_q->tx_skbuff[entry] = NULL; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1865 | } |
| 1866 | |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 1867 | priv->hw->desc->release_tx_desc(p, priv->mode); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1868 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1869 | entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1870 | } |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1871 | tx_q->dirty_tx = entry; |
Beniamino Galvani | 3897957 | 2015-01-21 19:07:27 +0100 | [diff] [blame] | 1872 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 1873 | netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue), |
| 1874 | pkts_compl, bytes_compl); |
Beniamino Galvani | 3897957 | 2015-01-21 19:07:27 +0100 | [diff] [blame] | 1875 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 1876 | if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev, |
| 1877 | queue))) && |
| 1878 | stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) { |
| 1879 | |
Lino Sanfilippo | 739c8e1 | 2016-12-09 00:55:43 +0100 | [diff] [blame] | 1880 | netif_dbg(priv, tx_done, priv->dev, |
| 1881 | "%s: restart transmit\n", __func__); |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 1882 | netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue)); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1883 | } |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 1884 | |
| 1885 | if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) { |
| 1886 | stmmac_enable_eee_mode(priv); |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 1887 | mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer)); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 1888 | } |
Lino Sanfilippo | 739c8e1 | 2016-12-09 00:55:43 +0100 | [diff] [blame] | 1889 | netif_tx_unlock(priv->dev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1890 | } |
| 1891 | |
Joao Pinto | 4f513ec | 2017-03-15 11:04:46 +0000 | [diff] [blame] | 1892 | static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv, u32 chan) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1893 | { |
Joao Pinto | 4f513ec | 2017-03-15 11:04:46 +0000 | [diff] [blame] | 1894 | priv->hw->dma->enable_dma_irq(priv->ioaddr, chan); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1895 | } |
| 1896 | |
Joao Pinto | 4f513ec | 2017-03-15 11:04:46 +0000 | [diff] [blame] | 1897 | static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv, u32 chan) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1898 | { |
Joao Pinto | 4f513ec | 2017-03-15 11:04:46 +0000 | [diff] [blame] | 1899 | priv->hw->dma->disable_dma_irq(priv->ioaddr, chan); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1900 | } |
| 1901 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1902 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1903 | * stmmac_tx_err - to manage the tx error |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1904 | * @priv: driver private structure |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1905 | * @chan: channel index |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1906 | * Description: it cleans the descriptors and restarts the transmission |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1907 | * in case of transmission errors. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1908 | */ |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1909 | static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1910 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1911 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan]; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1912 | int i; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1913 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 1914 | netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan)); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1915 | |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 1916 | stmmac_stop_tx_dma(priv, chan); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1917 | dma_free_tx_skbufs(priv, chan); |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1918 | for (i = 0; i < DMA_TX_SIZE; i++) |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1919 | if (priv->extend_desc) |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1920 | priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic, |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1921 | priv->mode, |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1922 | (i == DMA_TX_SIZE - 1)); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1923 | else |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1924 | priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i], |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1925 | priv->mode, |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1926 | (i == DMA_TX_SIZE - 1)); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1927 | tx_q->dirty_tx = 0; |
| 1928 | tx_q->cur_tx = 0; |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 1929 | netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan)); |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 1930 | stmmac_start_tx_dma(priv, chan); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1931 | |
| 1932 | priv->dev->stats.tx_errors++; |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 1933 | netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan)); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1934 | } |
| 1935 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1936 | /** |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1937 | * stmmac_set_dma_operation_mode - Set DMA operation mode by channel |
| 1938 | * @priv: driver private structure |
| 1939 | * @txmode: TX operating mode |
| 1940 | * @rxmode: RX operating mode |
| 1941 | * @chan: channel index |
| 1942 | * Description: it is used for configuring of the DMA operation mode in |
| 1943 | * runtime in order to program the tx/rx DMA thresholds or Store-And-Forward |
| 1944 | * mode. |
| 1945 | */ |
| 1946 | static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode, |
| 1947 | u32 rxmode, u32 chan) |
| 1948 | { |
| 1949 | int rxfifosz = priv->plat->rx_fifo_size; |
| 1950 | |
| 1951 | if (rxfifosz == 0) |
| 1952 | rxfifosz = priv->dma_cap.rx_fifo_size; |
| 1953 | |
| 1954 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
| 1955 | priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan, |
| 1956 | rxfifosz); |
| 1957 | priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan); |
| 1958 | } else { |
| 1959 | priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode, |
| 1960 | rxfifosz); |
| 1961 | } |
| 1962 | } |
| 1963 | |
| 1964 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1965 | * stmmac_dma_interrupt - DMA ISR |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1966 | * @priv: driver private structure |
| 1967 | * Description: this is the DMA ISR. It is called by the main ISR. |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1968 | * It calls the dwmac dma routine and schedule poll method in case of some |
| 1969 | * work can be done. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1970 | */ |
Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 1971 | static void stmmac_dma_interrupt(struct stmmac_priv *priv) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1972 | { |
Joao Pinto | d62a107 | 2017-03-15 11:04:49 +0000 | [diff] [blame] | 1973 | u32 tx_channel_count = priv->plat->tx_queues_to_use; |
Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 1974 | int status; |
Joao Pinto | d62a107 | 2017-03-15 11:04:49 +0000 | [diff] [blame] | 1975 | u32 chan; |
Joao Pinto | 68e5cfa | 2017-03-13 10:36:29 +0000 | [diff] [blame] | 1976 | |
Joao Pinto | d62a107 | 2017-03-15 11:04:49 +0000 | [diff] [blame] | 1977 | for (chan = 0; chan < tx_channel_count; chan++) { |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 1978 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan]; |
| 1979 | |
Joao Pinto | d62a107 | 2017-03-15 11:04:49 +0000 | [diff] [blame] | 1980 | status = priv->hw->dma->dma_interrupt(priv->ioaddr, |
| 1981 | &priv->xstats, chan); |
| 1982 | if (likely((status & handle_rx)) || (status & handle_tx)) { |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 1983 | if (likely(napi_schedule_prep(&rx_q->napi))) { |
Joao Pinto | d62a107 | 2017-03-15 11:04:49 +0000 | [diff] [blame] | 1984 | stmmac_disable_dma_irq(priv, chan); |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 1985 | __napi_schedule(&rx_q->napi); |
Joao Pinto | d62a107 | 2017-03-15 11:04:49 +0000 | [diff] [blame] | 1986 | } |
| 1987 | } |
| 1988 | |
| 1989 | if (unlikely(status & tx_hard_error_bump_tc)) { |
| 1990 | /* Try to bump up the dma threshold on this failure */ |
| 1991 | if (unlikely(priv->xstats.threshold != SF_DMA_MODE) && |
| 1992 | (tc <= 256)) { |
| 1993 | tc += 64; |
| 1994 | if (priv->plat->force_thresh_dma_mode) |
| 1995 | stmmac_set_dma_operation_mode(priv, |
| 1996 | tc, |
| 1997 | tc, |
| 1998 | chan); |
| 1999 | else |
| 2000 | stmmac_set_dma_operation_mode(priv, |
| 2001 | tc, |
| 2002 | SF_DMA_MODE, |
| 2003 | chan); |
| 2004 | priv->xstats.threshold = tc; |
| 2005 | } |
| 2006 | } else if (unlikely(status == tx_hard_error)) { |
| 2007 | stmmac_tx_err(priv, chan); |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2008 | } |
| 2009 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2010 | } |
| 2011 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2012 | /** |
| 2013 | * stmmac_mmc_setup: setup the Mac Management Counters (MMC) |
| 2014 | * @priv: driver private structure |
| 2015 | * Description: this masks the MMC irq, in fact, the counters are managed in SW. |
| 2016 | */ |
Giuseppe CAVALLARO | 1c901a4 | 2011-09-01 21:51:38 +0000 | [diff] [blame] | 2017 | static void stmmac_mmc_setup(struct stmmac_priv *priv) |
| 2018 | { |
| 2019 | unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET | |
Alexandre TORGUE | 36ff7c1 | 2016-04-01 11:37:32 +0200 | [diff] [blame] | 2020 | MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET; |
Giuseppe CAVALLARO | 1c901a4 | 2011-09-01 21:51:38 +0000 | [diff] [blame] | 2021 | |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 2022 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
| 2023 | priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2024 | priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET; |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 2025 | } else { |
| 2026 | priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2027 | priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET; |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 2028 | } |
Alexandre TORGUE | 36ff7c1 | 2016-04-01 11:37:32 +0200 | [diff] [blame] | 2029 | |
| 2030 | dwmac_mmc_intr_all_mask(priv->mmcaddr); |
Giuseppe CAVALLARO | 4f795b2 | 2011-11-18 05:00:20 +0000 | [diff] [blame] | 2031 | |
| 2032 | if (priv->dma_cap.rmon) { |
Alexandre TORGUE | 36ff7c1 | 2016-04-01 11:37:32 +0200 | [diff] [blame] | 2033 | dwmac_mmc_ctrl(priv->mmcaddr, mode); |
Giuseppe CAVALLARO | 4f795b2 | 2011-11-18 05:00:20 +0000 | [diff] [blame] | 2034 | memset(&priv->mmc, 0, sizeof(struct stmmac_counters)); |
| 2035 | } else |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2036 | netdev_info(priv->dev, "No MAC Management Counters available\n"); |
Giuseppe CAVALLARO | 1c901a4 | 2011-09-01 21:51:38 +0000 | [diff] [blame] | 2037 | } |
| 2038 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2039 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2040 | * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2041 | * @priv: driver private structure |
| 2042 | * Description: select the Enhanced/Alternate or Normal descriptors. |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2043 | * In case of Enhanced/Alternate, it checks if the extended descriptors are |
| 2044 | * supported by the HW capability register. |
Giuseppe CAVALLARO | ff3dd78 | 2012-06-04 19:22:55 +0000 | [diff] [blame] | 2045 | */ |
Giuseppe CAVALLARO | 19e30c1 | 2011-11-16 21:58:00 +0000 | [diff] [blame] | 2046 | static void stmmac_selec_desc_mode(struct stmmac_priv *priv) |
| 2047 | { |
| 2048 | if (priv->plat->enh_desc) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2049 | dev_info(priv->device, "Enhanced/Alternate descriptors\n"); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2050 | |
| 2051 | /* GMAC older than 3.50 has no extended descriptors */ |
| 2052 | if (priv->synopsys_id >= DWMAC_CORE_3_50) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2053 | dev_info(priv->device, "Enabled extended descriptors\n"); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2054 | priv->extend_desc = 1; |
| 2055 | } else |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2056 | dev_warn(priv->device, "Extended descriptors not supported\n"); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2057 | |
Giuseppe CAVALLARO | 19e30c1 | 2011-11-16 21:58:00 +0000 | [diff] [blame] | 2058 | priv->hw->desc = &enh_desc_ops; |
| 2059 | } else { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2060 | dev_info(priv->device, "Normal descriptors\n"); |
Giuseppe CAVALLARO | 19e30c1 | 2011-11-16 21:58:00 +0000 | [diff] [blame] | 2061 | priv->hw->desc = &ndesc_ops; |
| 2062 | } |
| 2063 | } |
| 2064 | |
| 2065 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2066 | * stmmac_get_hw_features - get MAC capabilities from the HW cap. register. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2067 | * @priv: driver private structure |
Giuseppe CAVALLARO | 19e30c1 | 2011-11-16 21:58:00 +0000 | [diff] [blame] | 2068 | * Description: |
| 2069 | * new GMAC chip generations have a new register to indicate the |
| 2070 | * presence of the optional feature/functions. |
| 2071 | * This can be also used to override the value passed through the |
| 2072 | * platform and necessary for old MAC10/100 and GMAC chips. |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 2073 | */ |
| 2074 | static int stmmac_get_hw_features(struct stmmac_priv *priv) |
| 2075 | { |
Alexandre TORGUE | f10a6a3 | 2016-04-01 11:37:25 +0200 | [diff] [blame] | 2076 | u32 ret = 0; |
Giuseppe CAVALLARO | 3c20f72 | 2011-10-26 19:43:09 +0000 | [diff] [blame] | 2077 | |
Giuseppe CAVALLARO | 5e6efe8 | 2011-10-26 19:43:07 +0000 | [diff] [blame] | 2078 | if (priv->hw->dma->get_hw_feature) { |
Alexandre TORGUE | f10a6a3 | 2016-04-01 11:37:25 +0200 | [diff] [blame] | 2079 | priv->hw->dma->get_hw_feature(priv->ioaddr, |
| 2080 | &priv->dma_cap); |
| 2081 | ret = 1; |
Giuseppe CAVALLARO | 19e30c1 | 2011-11-16 21:58:00 +0000 | [diff] [blame] | 2082 | } |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 2083 | |
Alexandre TORGUE | f10a6a3 | 2016-04-01 11:37:25 +0200 | [diff] [blame] | 2084 | return ret; |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 2085 | } |
| 2086 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2087 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2088 | * stmmac_check_ether_addr - check if the MAC addr is valid |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2089 | * @priv: driver private structure |
| 2090 | * Description: |
| 2091 | * it is to verify if the MAC address is valid, in case of failures it |
| 2092 | * generates a random MAC address |
| 2093 | */ |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 2094 | static void stmmac_check_ether_addr(struct stmmac_priv *priv) |
| 2095 | { |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 2096 | if (!is_valid_ether_addr(priv->dev->dev_addr)) { |
Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 2097 | priv->hw->mac->get_umac_addr(priv->hw, |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 2098 | priv->dev->dev_addr, 0); |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 2099 | if (!is_valid_ether_addr(priv->dev->dev_addr)) |
Danny Kukawka | f2cedb6 | 2012-02-15 06:45:39 +0000 | [diff] [blame] | 2100 | eth_hw_addr_random(priv->dev); |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2101 | netdev_info(priv->dev, "device MAC address %pM\n", |
| 2102 | priv->dev->dev_addr); |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 2103 | } |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 2104 | } |
| 2105 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2106 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2107 | * stmmac_init_dma_engine - DMA init. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2108 | * @priv: driver private structure |
| 2109 | * Description: |
| 2110 | * It inits the DMA invoking the specific MAC/GMAC callback. |
| 2111 | * Some DMA parameters can be passed from the platform; |
| 2112 | * in case of these are not passed a default is kept for the MAC or GMAC. |
| 2113 | */ |
Giuseppe CAVALLARO | 0f1f88a | 2012-04-18 19:48:21 +0000 | [diff] [blame] | 2114 | static int stmmac_init_dma_engine(struct stmmac_priv *priv) |
| 2115 | { |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2116 | u32 rx_channels_count = priv->plat->rx_queues_to_use; |
| 2117 | u32 tx_channels_count = priv->plat->tx_queues_to_use; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 2118 | struct stmmac_rx_queue *rx_q; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2119 | struct stmmac_tx_queue *tx_q; |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2120 | u32 dummy_dma_rx_phy = 0; |
| 2121 | u32 dummy_dma_tx_phy = 0; |
| 2122 | u32 chan = 0; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2123 | int atds = 0; |
Giuseppe Cavallaro | 495db27 | 2016-02-29 14:27:27 +0100 | [diff] [blame] | 2124 | int ret = 0; |
Giuseppe CAVALLARO | 0f1f88a | 2012-04-18 19:48:21 +0000 | [diff] [blame] | 2125 | |
Niklas Cassel | a332e2f | 2016-12-07 15:20:05 +0100 | [diff] [blame] | 2126 | if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) { |
| 2127 | dev_err(priv->device, "Invalid DMA configuration\n"); |
Niklas Cassel | 89ab75b | 2016-12-07 15:20:03 +0100 | [diff] [blame] | 2128 | return -EINVAL; |
Giuseppe CAVALLARO | 0f1f88a | 2012-04-18 19:48:21 +0000 | [diff] [blame] | 2129 | } |
| 2130 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2131 | if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE)) |
| 2132 | atds = 1; |
| 2133 | |
Giuseppe Cavallaro | 495db27 | 2016-02-29 14:27:27 +0100 | [diff] [blame] | 2134 | ret = priv->hw->dma->reset(priv->ioaddr); |
| 2135 | if (ret) { |
| 2136 | dev_err(priv->device, "Failed to reset the dma\n"); |
| 2137 | return ret; |
| 2138 | } |
| 2139 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2140 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2141 | /* DMA Configuration */ |
| 2142 | priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg, |
| 2143 | dummy_dma_tx_phy, dummy_dma_rx_phy, atds); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2144 | |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2145 | /* DMA RX Channel Configuration */ |
| 2146 | for (chan = 0; chan < rx_channels_count; chan++) { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 2147 | rx_q = &priv->rx_queue[chan]; |
| 2148 | |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2149 | priv->hw->dma->init_rx_chan(priv->ioaddr, |
| 2150 | priv->plat->dma_cfg, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 2151 | rx_q->dma_rx_phy, chan); |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2152 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 2153 | rx_q->rx_tail_addr = rx_q->dma_rx_phy + |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2154 | (DMA_RX_SIZE * sizeof(struct dma_desc)); |
| 2155 | priv->hw->dma->set_rx_tail_ptr(priv->ioaddr, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 2156 | rx_q->rx_tail_addr, |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2157 | chan); |
| 2158 | } |
| 2159 | |
| 2160 | /* DMA TX Channel Configuration */ |
| 2161 | for (chan = 0; chan < tx_channels_count; chan++) { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2162 | tx_q = &priv->tx_queue[chan]; |
| 2163 | |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2164 | priv->hw->dma->init_chan(priv->ioaddr, |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2165 | priv->plat->dma_cfg, |
| 2166 | chan); |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2167 | |
| 2168 | priv->hw->dma->init_tx_chan(priv->ioaddr, |
| 2169 | priv->plat->dma_cfg, |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2170 | tx_q->dma_tx_phy, chan); |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2171 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2172 | tx_q->tx_tail_addr = tx_q->dma_tx_phy + |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2173 | (DMA_TX_SIZE * sizeof(struct dma_desc)); |
| 2174 | priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2175 | tx_q->tx_tail_addr, |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2176 | chan); |
| 2177 | } |
| 2178 | } else { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 2179 | rx_q = &priv->rx_queue[chan]; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2180 | tx_q = &priv->tx_queue[chan]; |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2181 | priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg, |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2182 | tx_q->dma_tx_phy, rx_q->dma_rx_phy, atds); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2183 | } |
| 2184 | |
| 2185 | if (priv->plat->axi && priv->hw->dma->axi) |
Giuseppe Cavallaro | afea036 | 2016-02-29 14:27:28 +0100 | [diff] [blame] | 2186 | priv->hw->dma->axi(priv->ioaddr, priv->plat->axi); |
| 2187 | |
Giuseppe Cavallaro | 495db27 | 2016-02-29 14:27:27 +0100 | [diff] [blame] | 2188 | return ret; |
Giuseppe CAVALLARO | 0f1f88a | 2012-04-18 19:48:21 +0000 | [diff] [blame] | 2189 | } |
| 2190 | |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 2191 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2192 | * stmmac_tx_timer - mitigation sw timer for tx. |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2193 | * @data: data pointer |
| 2194 | * Description: |
| 2195 | * This is the timer handler to directly invoke the stmmac_tx_clean. |
| 2196 | */ |
| 2197 | static void stmmac_tx_timer(unsigned long data) |
| 2198 | { |
| 2199 | struct stmmac_priv *priv = (struct stmmac_priv *)data; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2200 | u32 tx_queues_count = priv->plat->tx_queues_to_use; |
| 2201 | u32 queue; |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2202 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2203 | /* let's scan all the tx queues */ |
| 2204 | for (queue = 0; queue < tx_queues_count; queue++) |
| 2205 | stmmac_tx_clean(priv, queue); |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2206 | } |
| 2207 | |
| 2208 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2209 | * stmmac_init_tx_coalesce - init tx mitigation options. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2210 | * @priv: driver private structure |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2211 | * Description: |
| 2212 | * This inits the transmit coalesce parameters: i.e. timer rate, |
| 2213 | * timer handler and default threshold used for enabling the |
| 2214 | * interrupt on completion bit. |
| 2215 | */ |
| 2216 | static void stmmac_init_tx_coalesce(struct stmmac_priv *priv) |
| 2217 | { |
| 2218 | priv->tx_coal_frames = STMMAC_TX_FRAMES; |
| 2219 | priv->tx_coal_timer = STMMAC_COAL_TX_TIMER; |
| 2220 | init_timer(&priv->txtimer); |
| 2221 | priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer); |
| 2222 | priv->txtimer.data = (unsigned long)priv; |
| 2223 | priv->txtimer.function = stmmac_tx_timer; |
| 2224 | add_timer(&priv->txtimer); |
| 2225 | } |
| 2226 | |
Joao Pinto | 4854ab9 | 2017-03-15 11:04:51 +0000 | [diff] [blame] | 2227 | static void stmmac_set_rings_length(struct stmmac_priv *priv) |
| 2228 | { |
| 2229 | u32 rx_channels_count = priv->plat->rx_queues_to_use; |
| 2230 | u32 tx_channels_count = priv->plat->tx_queues_to_use; |
| 2231 | u32 chan; |
| 2232 | |
| 2233 | /* set TX ring length */ |
| 2234 | if (priv->hw->dma->set_tx_ring_len) { |
| 2235 | for (chan = 0; chan < tx_channels_count; chan++) |
| 2236 | priv->hw->dma->set_tx_ring_len(priv->ioaddr, |
| 2237 | (DMA_TX_SIZE - 1), chan); |
| 2238 | } |
| 2239 | |
| 2240 | /* set RX ring length */ |
| 2241 | if (priv->hw->dma->set_rx_ring_len) { |
| 2242 | for (chan = 0; chan < rx_channels_count; chan++) |
| 2243 | priv->hw->dma->set_rx_ring_len(priv->ioaddr, |
| 2244 | (DMA_RX_SIZE - 1), chan); |
| 2245 | } |
| 2246 | } |
| 2247 | |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2248 | /** |
Joao Pinto | 6a3a719 | 2017-03-10 18:24:53 +0000 | [diff] [blame] | 2249 | * stmmac_set_tx_queue_weight - Set TX queue weight |
| 2250 | * @priv: driver private structure |
| 2251 | * Description: It is used for setting TX queues weight |
| 2252 | */ |
| 2253 | static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv) |
| 2254 | { |
| 2255 | u32 tx_queues_count = priv->plat->tx_queues_to_use; |
| 2256 | u32 weight; |
| 2257 | u32 queue; |
| 2258 | |
| 2259 | for (queue = 0; queue < tx_queues_count; queue++) { |
| 2260 | weight = priv->plat->tx_queues_cfg[queue].weight; |
| 2261 | priv->hw->mac->set_mtl_tx_queue_weight(priv->hw, weight, queue); |
| 2262 | } |
| 2263 | } |
| 2264 | |
| 2265 | /** |
Joao Pinto | 19d9187 | 2017-03-10 18:24:59 +0000 | [diff] [blame] | 2266 | * stmmac_configure_cbs - Configure CBS in TX queue |
| 2267 | * @priv: driver private structure |
| 2268 | * Description: It is used for configuring CBS in AVB TX queues |
| 2269 | */ |
| 2270 | static void stmmac_configure_cbs(struct stmmac_priv *priv) |
| 2271 | { |
| 2272 | u32 tx_queues_count = priv->plat->tx_queues_to_use; |
| 2273 | u32 mode_to_use; |
| 2274 | u32 queue; |
| 2275 | |
Joao Pinto | 44781fe | 2017-03-31 14:22:02 +0100 | [diff] [blame] | 2276 | /* queue 0 is reserved for legacy traffic */ |
| 2277 | for (queue = 1; queue < tx_queues_count; queue++) { |
Joao Pinto | 19d9187 | 2017-03-10 18:24:59 +0000 | [diff] [blame] | 2278 | mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use; |
| 2279 | if (mode_to_use == MTL_QUEUE_DCB) |
| 2280 | continue; |
| 2281 | |
| 2282 | priv->hw->mac->config_cbs(priv->hw, |
| 2283 | priv->plat->tx_queues_cfg[queue].send_slope, |
| 2284 | priv->plat->tx_queues_cfg[queue].idle_slope, |
| 2285 | priv->plat->tx_queues_cfg[queue].high_credit, |
| 2286 | priv->plat->tx_queues_cfg[queue].low_credit, |
| 2287 | queue); |
| 2288 | } |
| 2289 | } |
| 2290 | |
| 2291 | /** |
Joao Pinto | d43042f | 2017-03-10 18:24:55 +0000 | [diff] [blame] | 2292 | * stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel |
| 2293 | * @priv: driver private structure |
| 2294 | * Description: It is used for mapping RX queues to RX dma channels |
| 2295 | */ |
| 2296 | static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv) |
| 2297 | { |
| 2298 | u32 rx_queues_count = priv->plat->rx_queues_to_use; |
| 2299 | u32 queue; |
| 2300 | u32 chan; |
| 2301 | |
| 2302 | for (queue = 0; queue < rx_queues_count; queue++) { |
| 2303 | chan = priv->plat->rx_queues_cfg[queue].chan; |
| 2304 | priv->hw->mac->map_mtl_to_dma(priv->hw, queue, chan); |
| 2305 | } |
| 2306 | } |
| 2307 | |
| 2308 | /** |
Joao Pinto | a8f5102 | 2017-03-17 16:11:06 +0000 | [diff] [blame] | 2309 | * stmmac_mac_config_rx_queues_prio - Configure RX Queue priority |
| 2310 | * @priv: driver private structure |
| 2311 | * Description: It is used for configuring the RX Queue Priority |
| 2312 | */ |
| 2313 | static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv) |
| 2314 | { |
| 2315 | u32 rx_queues_count = priv->plat->rx_queues_to_use; |
| 2316 | u32 queue; |
| 2317 | u32 prio; |
| 2318 | |
| 2319 | for (queue = 0; queue < rx_queues_count; queue++) { |
| 2320 | if (!priv->plat->rx_queues_cfg[queue].use_prio) |
| 2321 | continue; |
| 2322 | |
| 2323 | prio = priv->plat->rx_queues_cfg[queue].prio; |
| 2324 | priv->hw->mac->rx_queue_prio(priv->hw, prio, queue); |
| 2325 | } |
| 2326 | } |
| 2327 | |
| 2328 | /** |
| 2329 | * stmmac_mac_config_tx_queues_prio - Configure TX Queue priority |
| 2330 | * @priv: driver private structure |
| 2331 | * Description: It is used for configuring the TX Queue Priority |
| 2332 | */ |
| 2333 | static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv) |
| 2334 | { |
| 2335 | u32 tx_queues_count = priv->plat->tx_queues_to_use; |
| 2336 | u32 queue; |
| 2337 | u32 prio; |
| 2338 | |
| 2339 | for (queue = 0; queue < tx_queues_count; queue++) { |
| 2340 | if (!priv->plat->tx_queues_cfg[queue].use_prio) |
| 2341 | continue; |
| 2342 | |
| 2343 | prio = priv->plat->tx_queues_cfg[queue].prio; |
| 2344 | priv->hw->mac->tx_queue_prio(priv->hw, prio, queue); |
| 2345 | } |
| 2346 | } |
| 2347 | |
| 2348 | /** |
Joao Pinto | abe80fd | 2017-03-17 16:11:07 +0000 | [diff] [blame] | 2349 | * stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing |
| 2350 | * @priv: driver private structure |
| 2351 | * Description: It is used for configuring the RX queue routing |
| 2352 | */ |
| 2353 | static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv) |
| 2354 | { |
| 2355 | u32 rx_queues_count = priv->plat->rx_queues_to_use; |
| 2356 | u32 queue; |
| 2357 | u8 packet; |
| 2358 | |
| 2359 | for (queue = 0; queue < rx_queues_count; queue++) { |
| 2360 | /* no specific packet type routing specified for the queue */ |
| 2361 | if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0) |
| 2362 | continue; |
| 2363 | |
| 2364 | packet = priv->plat->rx_queues_cfg[queue].pkt_route; |
| 2365 | priv->hw->mac->rx_queue_prio(priv->hw, packet, queue); |
| 2366 | } |
| 2367 | } |
| 2368 | |
| 2369 | /** |
Joao Pinto | d0a9c9f | 2017-03-10 18:24:52 +0000 | [diff] [blame] | 2370 | * stmmac_mtl_configuration - Configure MTL |
| 2371 | * @priv: driver private structure |
| 2372 | * Description: It is used for configurring MTL |
| 2373 | */ |
| 2374 | static void stmmac_mtl_configuration(struct stmmac_priv *priv) |
| 2375 | { |
| 2376 | u32 rx_queues_count = priv->plat->rx_queues_to_use; |
| 2377 | u32 tx_queues_count = priv->plat->tx_queues_to_use; |
| 2378 | |
Joao Pinto | 6a3a719 | 2017-03-10 18:24:53 +0000 | [diff] [blame] | 2379 | if (tx_queues_count > 1 && priv->hw->mac->set_mtl_tx_queue_weight) |
| 2380 | stmmac_set_tx_queue_weight(priv); |
| 2381 | |
Joao Pinto | d0a9c9f | 2017-03-10 18:24:52 +0000 | [diff] [blame] | 2382 | /* Configure MTL RX algorithms */ |
| 2383 | if (rx_queues_count > 1 && priv->hw->mac->prog_mtl_rx_algorithms) |
| 2384 | priv->hw->mac->prog_mtl_rx_algorithms(priv->hw, |
| 2385 | priv->plat->rx_sched_algorithm); |
| 2386 | |
| 2387 | /* Configure MTL TX algorithms */ |
| 2388 | if (tx_queues_count > 1 && priv->hw->mac->prog_mtl_tx_algorithms) |
| 2389 | priv->hw->mac->prog_mtl_tx_algorithms(priv->hw, |
| 2390 | priv->plat->tx_sched_algorithm); |
| 2391 | |
Joao Pinto | 19d9187 | 2017-03-10 18:24:59 +0000 | [diff] [blame] | 2392 | /* Configure CBS in AVB TX queues */ |
| 2393 | if (tx_queues_count > 1 && priv->hw->mac->config_cbs) |
| 2394 | stmmac_configure_cbs(priv); |
| 2395 | |
Joao Pinto | d43042f | 2017-03-10 18:24:55 +0000 | [diff] [blame] | 2396 | /* Map RX MTL to DMA channels */ |
Joao Pinto | 03cf65a | 2017-04-03 16:34:04 +0100 | [diff] [blame] | 2397 | if (priv->hw->mac->map_mtl_to_dma) |
Joao Pinto | d43042f | 2017-03-10 18:24:55 +0000 | [diff] [blame] | 2398 | stmmac_rx_queue_dma_chan_map(priv); |
| 2399 | |
Joao Pinto | d0a9c9f | 2017-03-10 18:24:52 +0000 | [diff] [blame] | 2400 | /* Enable MAC RX Queues */ |
Thierry Reding | f397687 | 2017-03-21 16:12:09 +0100 | [diff] [blame] | 2401 | if (priv->hw->mac->rx_queue_enable) |
Joao Pinto | d0a9c9f | 2017-03-10 18:24:52 +0000 | [diff] [blame] | 2402 | stmmac_mac_enable_rx_queues(priv); |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 2403 | |
Joao Pinto | a8f5102 | 2017-03-17 16:11:06 +0000 | [diff] [blame] | 2404 | /* Set RX priorities */ |
| 2405 | if (rx_queues_count > 1 && priv->hw->mac->rx_queue_prio) |
| 2406 | stmmac_mac_config_rx_queues_prio(priv); |
| 2407 | |
| 2408 | /* Set TX priorities */ |
| 2409 | if (tx_queues_count > 1 && priv->hw->mac->tx_queue_prio) |
| 2410 | stmmac_mac_config_tx_queues_prio(priv); |
Joao Pinto | abe80fd | 2017-03-17 16:11:07 +0000 | [diff] [blame] | 2411 | |
| 2412 | /* Set RX routing */ |
| 2413 | if (rx_queues_count > 1 && priv->hw->mac->rx_queue_routing) |
| 2414 | stmmac_mac_config_rx_queues_routing(priv); |
Joao Pinto | d0a9c9f | 2017-03-10 18:24:52 +0000 | [diff] [blame] | 2415 | } |
| 2416 | |
| 2417 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2418 | * stmmac_hw_setup - setup mac in a usable state. |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2419 | * @dev : pointer to the device structure. |
| 2420 | * Description: |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2421 | * this is the main function to setup the HW in a usable state because the |
| 2422 | * dma engine is reset, the core registers are configured (e.g. AXI, |
| 2423 | * Checksum features, timers). The DMA is ready to start receiving and |
| 2424 | * transmitting. |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2425 | * Return value: |
| 2426 | * 0 on success and an appropriate (-)ve integer as defined in errno.h |
| 2427 | * file on failure. |
| 2428 | */ |
Huacai Chen | fe131929 | 2014-12-19 22:38:18 +0800 | [diff] [blame] | 2429 | static int stmmac_hw_setup(struct net_device *dev, bool init_ptp) |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2430 | { |
| 2431 | struct stmmac_priv *priv = netdev_priv(dev); |
Joao Pinto | 3c55d4d | 2017-03-15 11:04:50 +0000 | [diff] [blame] | 2432 | u32 rx_cnt = priv->plat->rx_queues_to_use; |
Joao Pinto | 146617b | 2017-03-15 11:04:54 +0000 | [diff] [blame] | 2433 | u32 tx_cnt = priv->plat->tx_queues_to_use; |
| 2434 | u32 chan; |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2435 | int ret; |
| 2436 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2437 | /* DMA initialization and SW reset */ |
| 2438 | ret = stmmac_init_dma_engine(priv); |
| 2439 | if (ret < 0) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2440 | netdev_err(priv->dev, "%s: DMA engine initialization failed\n", |
| 2441 | __func__); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2442 | return ret; |
| 2443 | } |
| 2444 | |
| 2445 | /* Copy the MAC addr into the HW */ |
Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 2446 | priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2447 | |
Giuseppe CAVALLARO | 02e57b9 | 2016-06-24 15:16:26 +0200 | [diff] [blame] | 2448 | /* PS and related bits will be programmed according to the speed */ |
| 2449 | if (priv->hw->pcs) { |
| 2450 | int speed = priv->plat->mac_port_sel_speed; |
| 2451 | |
| 2452 | if ((speed == SPEED_10) || (speed == SPEED_100) || |
| 2453 | (speed == SPEED_1000)) { |
| 2454 | priv->hw->ps = speed; |
| 2455 | } else { |
| 2456 | dev_warn(priv->device, "invalid port speed\n"); |
| 2457 | priv->hw->ps = 0; |
| 2458 | } |
| 2459 | } |
| 2460 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2461 | /* Initialize the MAC Core */ |
Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 2462 | priv->hw->mac->core_init(priv->hw, dev->mtu); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2463 | |
Joao Pinto | d0a9c9f | 2017-03-10 18:24:52 +0000 | [diff] [blame] | 2464 | /* Initialize MTL*/ |
| 2465 | if (priv->synopsys_id >= DWMAC_CORE_4_00) |
| 2466 | stmmac_mtl_configuration(priv); |
jpinto | 9eb1247 | 2016-12-28 12:57:48 +0000 | [diff] [blame] | 2467 | |
Giuseppe CAVALLARO | 978aded | 2014-08-25 14:56:18 +0200 | [diff] [blame] | 2468 | ret = priv->hw->mac->rx_ipc(priv->hw); |
| 2469 | if (!ret) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2470 | netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n"); |
Giuseppe CAVALLARO | 978aded | 2014-08-25 14:56:18 +0200 | [diff] [blame] | 2471 | priv->plat->rx_coe = STMMAC_RX_COE_NONE; |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 2472 | priv->hw->rx_csum = 0; |
Giuseppe CAVALLARO | 978aded | 2014-08-25 14:56:18 +0200 | [diff] [blame] | 2473 | } |
| 2474 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2475 | /* Enable the MAC Rx/Tx */ |
LABBE Corentin | 270c775 | 2017-03-23 14:40:22 +0100 | [diff] [blame] | 2476 | priv->hw->mac->set_mac(priv->ioaddr, true); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2477 | |
Joao Pinto | b4f0a66 | 2017-03-22 11:56:05 +0000 | [diff] [blame] | 2478 | /* Set the HW DMA mode and the COE */ |
| 2479 | stmmac_dma_operation_mode(priv); |
| 2480 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2481 | stmmac_mmc_setup(priv); |
| 2482 | |
Huacai Chen | fe131929 | 2014-12-19 22:38:18 +0800 | [diff] [blame] | 2483 | if (init_ptp) { |
Thierry Reding | 0ad2be7 | 2017-03-10 17:34:56 +0100 | [diff] [blame] | 2484 | ret = clk_prepare_enable(priv->plat->clk_ptp_ref); |
| 2485 | if (ret < 0) |
| 2486 | netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret); |
| 2487 | |
Huacai Chen | fe131929 | 2014-12-19 22:38:18 +0800 | [diff] [blame] | 2488 | ret = stmmac_init_ptp(priv); |
Heiner Kallweit | 722eef2 | 2017-02-01 22:02:02 +0100 | [diff] [blame] | 2489 | if (ret == -EOPNOTSUPP) |
| 2490 | netdev_warn(priv->dev, "PTP not supported by HW\n"); |
| 2491 | else if (ret) |
| 2492 | netdev_warn(priv->dev, "PTP init failed\n"); |
Huacai Chen | fe131929 | 2014-12-19 22:38:18 +0800 | [diff] [blame] | 2493 | } |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2494 | |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 2495 | #ifdef CONFIG_DEBUG_FS |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2496 | ret = stmmac_init_fs(dev); |
| 2497 | if (ret < 0) |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2498 | netdev_warn(priv->dev, "%s: failed debugFS registration\n", |
| 2499 | __func__); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2500 | #endif |
| 2501 | /* Start the ball rolling... */ |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 2502 | stmmac_start_all_dma(priv); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2503 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2504 | priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS; |
| 2505 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2506 | if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) { |
| 2507 | priv->rx_riwt = MAX_DMA_RIWT; |
Joao Pinto | 3c55d4d | 2017-03-15 11:04:50 +0000 | [diff] [blame] | 2508 | priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT, rx_cnt); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2509 | } |
| 2510 | |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 2511 | if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane) |
Giuseppe CAVALLARO | 02e57b9 | 2016-06-24 15:16:26 +0200 | [diff] [blame] | 2512 | priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2513 | |
Joao Pinto | 4854ab9 | 2017-03-15 11:04:51 +0000 | [diff] [blame] | 2514 | /* set TX and RX rings length */ |
| 2515 | stmmac_set_rings_length(priv); |
| 2516 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2517 | /* Enable TSO */ |
Joao Pinto | 146617b | 2017-03-15 11:04:54 +0000 | [diff] [blame] | 2518 | if (priv->tso) { |
| 2519 | for (chan = 0; chan < tx_cnt; chan++) |
| 2520 | priv->hw->dma->enable_tso(priv->ioaddr, 1, chan); |
| 2521 | } |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2522 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2523 | return 0; |
| 2524 | } |
| 2525 | |
Thierry Reding | c66f6c3 | 2017-03-10 17:34:55 +0100 | [diff] [blame] | 2526 | static void stmmac_hw_teardown(struct net_device *dev) |
| 2527 | { |
| 2528 | struct stmmac_priv *priv = netdev_priv(dev); |
| 2529 | |
| 2530 | clk_disable_unprepare(priv->plat->clk_ptp_ref); |
| 2531 | } |
| 2532 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2533 | /** |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2534 | * stmmac_open - open entry point of the driver |
| 2535 | * @dev : pointer to the device structure. |
| 2536 | * Description: |
| 2537 | * This function is the open entry point of the driver. |
| 2538 | * Return value: |
| 2539 | * 0 on success and an appropriate (-)ve integer as defined in errno.h |
| 2540 | * file on failure. |
| 2541 | */ |
| 2542 | static int stmmac_open(struct net_device *dev) |
| 2543 | { |
| 2544 | struct stmmac_priv *priv = netdev_priv(dev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2545 | int ret; |
| 2546 | |
Francesco Virlinzi | 4bfcbd7 | 2012-04-18 19:48:20 +0000 | [diff] [blame] | 2547 | stmmac_check_ether_addr(priv); |
| 2548 | |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 2549 | if (priv->hw->pcs != STMMAC_PCS_RGMII && |
| 2550 | priv->hw->pcs != STMMAC_PCS_TBI && |
| 2551 | priv->hw->pcs != STMMAC_PCS_RTBI) { |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 2552 | ret = stmmac_init_phy(dev); |
| 2553 | if (ret) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2554 | netdev_err(priv->dev, |
| 2555 | "%s: Cannot attach to PHY (error: %d)\n", |
| 2556 | __func__, ret); |
Hans de Goede | 89df20d | 2014-05-20 11:38:18 +0200 | [diff] [blame] | 2557 | return ret; |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 2558 | } |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 2559 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2560 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2561 | /* Extra statistics */ |
| 2562 | memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats)); |
| 2563 | priv->xstats.threshold = tc; |
| 2564 | |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 2565 | priv->dma_buf_sz = STMMAC_ALIGN(buf_sz); |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 2566 | priv->rx_copybreak = STMMAC_RX_COPYBREAK; |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 2567 | |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 2568 | ret = alloc_dma_desc_resources(priv); |
| 2569 | if (ret < 0) { |
| 2570 | netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n", |
| 2571 | __func__); |
| 2572 | goto dma_desc_error; |
| 2573 | } |
| 2574 | |
| 2575 | ret = init_dma_desc_rings(dev, GFP_KERNEL); |
| 2576 | if (ret < 0) { |
| 2577 | netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n", |
| 2578 | __func__); |
| 2579 | goto init_error; |
| 2580 | } |
| 2581 | |
Huacai Chen | fe131929 | 2014-12-19 22:38:18 +0800 | [diff] [blame] | 2582 | ret = stmmac_hw_setup(dev, true); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 2583 | if (ret < 0) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2584 | netdev_err(priv->dev, "%s: Hw setup failed\n", __func__); |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 2585 | goto init_error; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2586 | } |
| 2587 | |
Giuseppe CAVALLARO | 777da23 | 2014-11-04 17:08:09 +0100 | [diff] [blame] | 2588 | stmmac_init_tx_coalesce(priv); |
| 2589 | |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 2590 | if (dev->phydev) |
| 2591 | phy_start(dev->phydev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2592 | |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 2593 | /* Request the IRQ lines */ |
| 2594 | ret = request_irq(dev->irq, stmmac_interrupt, |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 2595 | IRQF_SHARED, dev->name, dev); |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 2596 | if (unlikely(ret < 0)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2597 | netdev_err(priv->dev, |
| 2598 | "%s: ERROR: allocating the IRQ %d (error: %d)\n", |
| 2599 | __func__, dev->irq, ret); |
Thierry Reding | 6c1e5ab | 2017-03-10 17:34:54 +0100 | [diff] [blame] | 2600 | goto irq_error; |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 2601 | } |
| 2602 | |
Francesco Virlinzi | 7a13f8f | 2012-02-15 00:10:38 +0000 | [diff] [blame] | 2603 | /* Request the Wake IRQ in case of another line is used for WoL */ |
| 2604 | if (priv->wol_irq != dev->irq) { |
| 2605 | ret = request_irq(priv->wol_irq, stmmac_interrupt, |
| 2606 | IRQF_SHARED, dev->name, dev); |
| 2607 | if (unlikely(ret < 0)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2608 | netdev_err(priv->dev, |
| 2609 | "%s: ERROR: allocating the WoL IRQ %d (%d)\n", |
| 2610 | __func__, priv->wol_irq, ret); |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 2611 | goto wolirq_error; |
Francesco Virlinzi | 7a13f8f | 2012-02-15 00:10:38 +0000 | [diff] [blame] | 2612 | } |
| 2613 | } |
| 2614 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2615 | /* Request the IRQ lines */ |
Chen-Yu Tsai | d7ec858 | 2014-05-29 22:31:40 +0800 | [diff] [blame] | 2616 | if (priv->lpi_irq > 0) { |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2617 | ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED, |
| 2618 | dev->name, dev); |
| 2619 | if (unlikely(ret < 0)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2620 | netdev_err(priv->dev, |
| 2621 | "%s: ERROR: allocating the LPI IRQ %d (%d)\n", |
| 2622 | __func__, priv->lpi_irq, ret); |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 2623 | goto lpiirq_error; |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2624 | } |
| 2625 | } |
| 2626 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 2627 | stmmac_enable_all_queues(priv); |
| 2628 | stmmac_start_all_queues(priv); |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 2629 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2630 | return 0; |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 2631 | |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 2632 | lpiirq_error: |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2633 | if (priv->wol_irq != dev->irq) |
| 2634 | free_irq(priv->wol_irq, dev); |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 2635 | wolirq_error: |
Francesco Virlinzi | 7a13f8f | 2012-02-15 00:10:38 +0000 | [diff] [blame] | 2636 | free_irq(dev->irq, dev); |
Thierry Reding | 6c1e5ab | 2017-03-10 17:34:54 +0100 | [diff] [blame] | 2637 | irq_error: |
| 2638 | if (dev->phydev) |
| 2639 | phy_stop(dev->phydev); |
Francesco Virlinzi | 7a13f8f | 2012-02-15 00:10:38 +0000 | [diff] [blame] | 2640 | |
Thierry Reding | 6c1e5ab | 2017-03-10 17:34:54 +0100 | [diff] [blame] | 2641 | del_timer_sync(&priv->txtimer); |
Thierry Reding | c66f6c3 | 2017-03-10 17:34:55 +0100 | [diff] [blame] | 2642 | stmmac_hw_teardown(dev); |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 2643 | init_error: |
| 2644 | free_dma_desc_resources(priv); |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 2645 | dma_desc_error: |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 2646 | if (dev->phydev) |
| 2647 | phy_disconnect(dev->phydev); |
Francesco Virlinzi | 4bfcbd7 | 2012-04-18 19:48:20 +0000 | [diff] [blame] | 2648 | |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 2649 | return ret; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2650 | } |
| 2651 | |
| 2652 | /** |
| 2653 | * stmmac_release - close entry point of the driver |
| 2654 | * @dev : device pointer. |
| 2655 | * Description: |
| 2656 | * This is the stop entry point of the driver. |
| 2657 | */ |
| 2658 | static int stmmac_release(struct net_device *dev) |
| 2659 | { |
| 2660 | struct stmmac_priv *priv = netdev_priv(dev); |
| 2661 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2662 | if (priv->eee_enabled) |
| 2663 | del_timer_sync(&priv->eee_ctrl_timer); |
| 2664 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2665 | /* Stop and disconnect the PHY */ |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 2666 | if (dev->phydev) { |
| 2667 | phy_stop(dev->phydev); |
| 2668 | phy_disconnect(dev->phydev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2669 | } |
| 2670 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 2671 | stmmac_stop_all_queues(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2672 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 2673 | stmmac_disable_all_queues(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2674 | |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2675 | del_timer_sync(&priv->txtimer); |
| 2676 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2677 | /* Free the IRQ lines */ |
| 2678 | free_irq(dev->irq, dev); |
Francesco Virlinzi | 7a13f8f | 2012-02-15 00:10:38 +0000 | [diff] [blame] | 2679 | if (priv->wol_irq != dev->irq) |
| 2680 | free_irq(priv->wol_irq, dev); |
Chen-Yu Tsai | d7ec858 | 2014-05-29 22:31:40 +0800 | [diff] [blame] | 2681 | if (priv->lpi_irq > 0) |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2682 | free_irq(priv->lpi_irq, dev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2683 | |
| 2684 | /* Stop TX/RX DMA and clear the descriptors */ |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 2685 | stmmac_stop_all_dma(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2686 | |
| 2687 | /* Release and free the Rx/Tx resources */ |
| 2688 | free_dma_desc_resources(priv); |
| 2689 | |
avisconti | 19449bf | 2010-10-25 18:58:14 +0000 | [diff] [blame] | 2690 | /* Disable the MAC Rx/Tx */ |
LABBE Corentin | 270c775 | 2017-03-23 14:40:22 +0100 | [diff] [blame] | 2691 | priv->hw->mac->set_mac(priv->ioaddr, false); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2692 | |
| 2693 | netif_carrier_off(dev); |
| 2694 | |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 2695 | #ifdef CONFIG_DEBUG_FS |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 2696 | stmmac_exit_fs(dev); |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 2697 | #endif |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 2698 | |
Rayagond Kokatanur | 92ba688 | 2013-03-26 04:43:11 +0000 | [diff] [blame] | 2699 | stmmac_release_ptp(priv); |
| 2700 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2701 | return 0; |
| 2702 | } |
| 2703 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2704 | /** |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2705 | * stmmac_tso_allocator - close entry point of the driver |
| 2706 | * @priv: driver private structure |
| 2707 | * @des: buffer start address |
| 2708 | * @total_len: total length to fill in descriptors |
| 2709 | * @last_segmant: condition for the last descriptor |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2710 | * @queue: TX queue index |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2711 | * Description: |
| 2712 | * This function fills descriptor and request new descriptors according to |
| 2713 | * buffer length to fill |
| 2714 | */ |
| 2715 | static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des, |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2716 | int total_len, bool last_segment, u32 queue) |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2717 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2718 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2719 | struct dma_desc *desc; |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 2720 | u32 buff_size; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2721 | int tmp_len; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2722 | |
| 2723 | tmp_len = total_len; |
| 2724 | |
| 2725 | while (tmp_len > 0) { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2726 | tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE); |
| 2727 | desc = tx_q->dma_tx + tx_q->cur_tx; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2728 | |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 2729 | desc->des0 = cpu_to_le32(des + (total_len - tmp_len)); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2730 | buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ? |
| 2731 | TSO_MAX_BUFF_SIZE : tmp_len; |
| 2732 | |
| 2733 | priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size, |
| 2734 | 0, 1, |
Niklas Cassel | 426849e | 2017-06-06 09:25:00 +0200 | [diff] [blame] | 2735 | (last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE), |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2736 | 0, 0); |
| 2737 | |
| 2738 | tmp_len -= TSO_MAX_BUFF_SIZE; |
| 2739 | } |
| 2740 | } |
| 2741 | |
| 2742 | /** |
| 2743 | * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO) |
| 2744 | * @skb : the socket buffer |
| 2745 | * @dev : device pointer |
| 2746 | * Description: this is the transmit function that is called on TSO frames |
| 2747 | * (support available on GMAC4 and newer chips). |
| 2748 | * Diagram below show the ring programming in case of TSO frames: |
| 2749 | * |
| 2750 | * First Descriptor |
| 2751 | * -------- |
| 2752 | * | DES0 |---> buffer1 = L2/L3/L4 header |
| 2753 | * | DES1 |---> TCP Payload (can continue on next descr...) |
| 2754 | * | DES2 |---> buffer 1 and 2 len |
| 2755 | * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0] |
| 2756 | * -------- |
| 2757 | * | |
| 2758 | * ... |
| 2759 | * | |
| 2760 | * -------- |
| 2761 | * | DES0 | --| Split TCP Payload on Buffers 1 and 2 |
| 2762 | * | DES1 | --| |
| 2763 | * | DES2 | --> buffer 1 and 2 len |
| 2764 | * | DES3 | |
| 2765 | * -------- |
| 2766 | * |
| 2767 | * mss is fixed when enable tso, so w/o programming the TDES3 ctx field. |
| 2768 | */ |
| 2769 | static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev) |
| 2770 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2771 | struct dma_desc *desc, *first, *mss_desc = NULL; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2772 | struct stmmac_priv *priv = netdev_priv(dev); |
| 2773 | int nfrags = skb_shinfo(skb)->nr_frags; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2774 | u32 queue = skb_get_queue_mapping(skb); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2775 | unsigned int first_entry, des; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2776 | struct stmmac_tx_queue *tx_q; |
| 2777 | int tmp_pay_len = 0; |
| 2778 | u32 pay_len, mss; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2779 | u8 proto_hdr_len; |
| 2780 | int i; |
| 2781 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2782 | tx_q = &priv->tx_queue[queue]; |
| 2783 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2784 | /* Compute header lengths */ |
| 2785 | proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb); |
| 2786 | |
| 2787 | /* Desc availability based on threshold should be enough safe */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2788 | if (unlikely(stmmac_tx_avail(priv, queue) < |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2789 | (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) { |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 2790 | if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) { |
| 2791 | netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, |
| 2792 | queue)); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2793 | /* This is a hard error, log it. */ |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2794 | netdev_err(priv->dev, |
| 2795 | "%s: Tx Ring full when queue awake\n", |
| 2796 | __func__); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2797 | } |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2798 | return NETDEV_TX_BUSY; |
| 2799 | } |
| 2800 | |
| 2801 | pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */ |
| 2802 | |
| 2803 | mss = skb_shinfo(skb)->gso_size; |
| 2804 | |
| 2805 | /* set new MSS value if needed */ |
| 2806 | if (mss != priv->mss) { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2807 | mss_desc = tx_q->dma_tx + tx_q->cur_tx; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2808 | priv->hw->desc->set_mss(mss_desc, mss); |
| 2809 | priv->mss = mss; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2810 | tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2811 | } |
| 2812 | |
| 2813 | if (netif_msg_tx_queued(priv)) { |
| 2814 | pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n", |
| 2815 | __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss); |
| 2816 | pr_info("\tskb->len %d, skb->data_len %d\n", skb->len, |
| 2817 | skb->data_len); |
| 2818 | } |
| 2819 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2820 | first_entry = tx_q->cur_tx; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2821 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2822 | desc = tx_q->dma_tx + first_entry; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2823 | first = desc; |
| 2824 | |
| 2825 | /* first descriptor: fill Headers on Buf1 */ |
| 2826 | des = dma_map_single(priv->device, skb->data, skb_headlen(skb), |
| 2827 | DMA_TO_DEVICE); |
| 2828 | if (dma_mapping_error(priv->device, des)) |
| 2829 | goto dma_map_err; |
| 2830 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2831 | tx_q->tx_skbuff_dma[first_entry].buf = des; |
| 2832 | tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2833 | |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 2834 | first->des0 = cpu_to_le32(des); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2835 | |
| 2836 | /* Fill start of payload in buff2 of first descriptor */ |
| 2837 | if (pay_len) |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 2838 | first->des1 = cpu_to_le32(des + proto_hdr_len); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2839 | |
| 2840 | /* If needed take extra descriptors to fill the remaining payload */ |
| 2841 | tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE; |
| 2842 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2843 | stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2844 | |
| 2845 | /* Prepare fragments */ |
| 2846 | for (i = 0; i < nfrags; i++) { |
| 2847 | const skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; |
| 2848 | |
| 2849 | des = skb_frag_dma_map(priv->device, frag, 0, |
| 2850 | skb_frag_size(frag), |
| 2851 | DMA_TO_DEVICE); |
Thierry Reding | 937071c | 2017-03-10 17:34:57 +0100 | [diff] [blame] | 2852 | if (dma_mapping_error(priv->device, des)) |
| 2853 | goto dma_map_err; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2854 | |
| 2855 | stmmac_tso_allocator(priv, des, skb_frag_size(frag), |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2856 | (i == nfrags - 1), queue); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2857 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2858 | tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des; |
| 2859 | tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag); |
| 2860 | tx_q->tx_skbuff[tx_q->cur_tx] = NULL; |
| 2861 | tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2862 | } |
| 2863 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2864 | tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2865 | |
Niklas Cassel | 05cf0d1 | 2017-06-20 14:32:41 +0200 | [diff] [blame] | 2866 | /* Only the last descriptor gets to point to the skb. */ |
| 2867 | tx_q->tx_skbuff[tx_q->cur_tx] = skb; |
| 2868 | |
| 2869 | /* We've used all descriptors we need for this skb, however, |
| 2870 | * advance cur_tx so that it references a fresh descriptor. |
| 2871 | * ndo_start_xmit will fill this descriptor the next time it's |
| 2872 | * called and stmmac_tx_clean may clean up to this descriptor. |
| 2873 | */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2874 | tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2875 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2876 | if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) { |
LABBE Corentin | b3e5106 | 2016-11-16 20:09:41 +0100 | [diff] [blame] | 2877 | netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n", |
| 2878 | __func__); |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 2879 | netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue)); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2880 | } |
| 2881 | |
| 2882 | dev->stats.tx_bytes += skb->len; |
| 2883 | priv->xstats.tx_tso_frames++; |
| 2884 | priv->xstats.tx_tso_nfrags += nfrags; |
| 2885 | |
| 2886 | /* Manage tx mitigation */ |
| 2887 | priv->tx_count_frames += nfrags + 1; |
| 2888 | if (likely(priv->tx_coal_frames > priv->tx_count_frames)) { |
| 2889 | mod_timer(&priv->txtimer, |
| 2890 | STMMAC_COAL_TIMER(priv->tx_coal_timer)); |
| 2891 | } else { |
| 2892 | priv->tx_count_frames = 0; |
| 2893 | priv->hw->desc->set_tx_ic(desc); |
| 2894 | priv->xstats.tx_set_ic_bit++; |
| 2895 | } |
| 2896 | |
Miroslav Lichvar | 74abc9b1 | 2017-05-19 17:52:41 +0200 | [diff] [blame] | 2897 | skb_tx_timestamp(skb); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2898 | |
| 2899 | if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && |
| 2900 | priv->hwts_tx_en)) { |
| 2901 | /* declare that device is doing timestamping */ |
| 2902 | skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; |
| 2903 | priv->hw->desc->enable_tx_timestamp(first); |
| 2904 | } |
| 2905 | |
| 2906 | /* Complete the first descriptor before granting the DMA */ |
| 2907 | priv->hw->desc->prepare_tso_tx_desc(first, 1, |
| 2908 | proto_hdr_len, |
| 2909 | pay_len, |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2910 | 1, tx_q->tx_skbuff_dma[first_entry].last_segment, |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2911 | tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len)); |
| 2912 | |
| 2913 | /* If context desc is used to change MSS */ |
| 2914 | if (mss_desc) |
| 2915 | priv->hw->desc->set_tx_owner(mss_desc); |
| 2916 | |
| 2917 | /* The own bit must be the latest setting done when prepare the |
| 2918 | * descriptor and then barrier is needed to make sure that |
| 2919 | * all is coherent before granting the DMA engine. |
| 2920 | */ |
Pavel Machek | ad688cd | 2016-12-18 21:38:12 +0100 | [diff] [blame] | 2921 | dma_wmb(); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2922 | |
| 2923 | if (netif_msg_pktdata(priv)) { |
| 2924 | pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n", |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2925 | __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry, |
| 2926 | tx_q->cur_tx, first, nfrags); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2927 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2928 | priv->hw->desc->display_ring((void *)tx_q->dma_tx, DMA_TX_SIZE, |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2929 | 0); |
| 2930 | |
| 2931 | pr_info(">>> frame to be transmitted: "); |
| 2932 | print_pkt(skb->data, skb_headlen(skb)); |
| 2933 | } |
| 2934 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 2935 | netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2936 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2937 | priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr, |
| 2938 | queue); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2939 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2940 | return NETDEV_TX_OK; |
| 2941 | |
| 2942 | dma_map_err: |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2943 | dev_err(priv->device, "Tx dma map failed\n"); |
| 2944 | dev_kfree_skb(skb); |
| 2945 | priv->dev->stats.tx_dropped++; |
| 2946 | return NETDEV_TX_OK; |
| 2947 | } |
| 2948 | |
| 2949 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2950 | * stmmac_xmit - Tx entry point of the driver |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2951 | * @skb : the socket buffer |
| 2952 | * @dev : device pointer |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2953 | * Description : this is the tx entry point of the driver. |
| 2954 | * It programs the chain or the ring and supports oversized frames |
| 2955 | * and SG feature. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2956 | */ |
| 2957 | static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev) |
| 2958 | { |
| 2959 | struct stmmac_priv *priv = netdev_priv(dev); |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 2960 | unsigned int nopaged_len = skb_headlen(skb); |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 2961 | int i, csum_insertion = 0, is_jumbo = 0; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2962 | u32 queue = skb_get_queue_mapping(skb); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2963 | int nfrags = skb_shinfo(skb)->nr_frags; |
Colin Ian King | 5942381 | 2017-06-05 10:04:52 +0100 | [diff] [blame] | 2964 | int entry; |
| 2965 | unsigned int first_entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2966 | struct dma_desc *desc, *first; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2967 | struct stmmac_tx_queue *tx_q; |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 2968 | unsigned int enh_desc; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2969 | unsigned int des; |
| 2970 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2971 | tx_q = &priv->tx_queue[queue]; |
| 2972 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2973 | /* Manage oversized TCP frames for GMAC4 device */ |
| 2974 | if (skb_is_gso(skb) && priv->tso) { |
Niklas Cassel | 9edfa7d | 2017-06-19 18:36:44 +0200 | [diff] [blame] | 2975 | if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2976 | return stmmac_tso_xmit(skb, dev); |
| 2977 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2978 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2979 | if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) { |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 2980 | if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) { |
| 2981 | netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, |
| 2982 | queue)); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2983 | /* This is a hard error, log it. */ |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2984 | netdev_err(priv->dev, |
| 2985 | "%s: Tx Ring full when queue awake\n", |
| 2986 | __func__); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2987 | } |
| 2988 | return NETDEV_TX_BUSY; |
| 2989 | } |
| 2990 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2991 | if (priv->tx_path_in_lpi_mode) |
| 2992 | stmmac_disable_eee_mode(priv); |
| 2993 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2994 | entry = tx_q->cur_tx; |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 2995 | first_entry = entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2996 | |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 2997 | csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2998 | |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 2999 | if (likely(priv->extend_desc)) |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3000 | desc = (struct dma_desc *)(tx_q->dma_etx + entry); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3001 | else |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3002 | desc = tx_q->dma_tx + entry; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3003 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3004 | first = desc; |
| 3005 | |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3006 | enh_desc = priv->plat->enh_desc; |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 3007 | /* To program the descriptors according to the size of the frame */ |
Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 3008 | if (enh_desc) |
| 3009 | is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc); |
| 3010 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3011 | if (unlikely(is_jumbo) && likely(priv->synopsys_id < |
| 3012 | DWMAC_CORE_4_00)) { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3013 | entry = priv->hw->mode->jumbo_frm(tx_q, skb, csum_insertion); |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 3014 | if (unlikely(entry < 0)) |
| 3015 | goto dma_map_err; |
Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 3016 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3017 | |
| 3018 | for (i = 0; i < nfrags; i++) { |
Eric Dumazet | 9e903e0 | 2011-10-18 21:00:24 +0000 | [diff] [blame] | 3019 | const skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; |
| 3020 | int len = skb_frag_size(frag); |
Giuseppe Cavallaro | be434d5 | 2016-02-29 14:27:35 +0100 | [diff] [blame] | 3021 | bool last_segment = (i == (nfrags - 1)); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3022 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 3023 | entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE); |
| 3024 | |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3025 | if (likely(priv->extend_desc)) |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3026 | desc = (struct dma_desc *)(tx_q->dma_etx + entry); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3027 | else |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3028 | desc = tx_q->dma_tx + entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3029 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3030 | des = skb_frag_dma_map(priv->device, frag, 0, len, |
| 3031 | DMA_TO_DEVICE); |
| 3032 | if (dma_mapping_error(priv->device, des)) |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 3033 | goto dma_map_err; /* should reuse desc w/o issues */ |
| 3034 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3035 | tx_q->tx_skbuff[entry] = NULL; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3036 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3037 | tx_q->tx_skbuff_dma[entry].buf = des; |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 3038 | if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) |
| 3039 | desc->des0 = cpu_to_le32(des); |
| 3040 | else |
| 3041 | desc->des2 = cpu_to_le32(des); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3042 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3043 | tx_q->tx_skbuff_dma[entry].map_as_page = true; |
| 3044 | tx_q->tx_skbuff_dma[entry].len = len; |
| 3045 | tx_q->tx_skbuff_dma[entry].last_segment = last_segment; |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3046 | |
| 3047 | /* Prepare the descriptor and set the own bit too */ |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 3048 | priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion, |
Niklas Cassel | fe6af0e | 2017-04-10 20:33:29 +0200 | [diff] [blame] | 3049 | priv->mode, 1, last_segment, |
| 3050 | skb->len); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3051 | } |
| 3052 | |
Niklas Cassel | 05cf0d1 | 2017-06-20 14:32:41 +0200 | [diff] [blame] | 3053 | /* Only the last descriptor gets to point to the skb. */ |
| 3054 | tx_q->tx_skbuff[entry] = skb; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 3055 | |
Niklas Cassel | 05cf0d1 | 2017-06-20 14:32:41 +0200 | [diff] [blame] | 3056 | /* We've used all descriptors we need for this skb, however, |
| 3057 | * advance cur_tx so that it references a fresh descriptor. |
| 3058 | * ndo_start_xmit will fill this descriptor the next time it's |
| 3059 | * called and stmmac_tx_clean may clean up to this descriptor. |
| 3060 | */ |
| 3061 | entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3062 | tx_q->cur_tx = entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3063 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3064 | if (netif_msg_pktdata(priv)) { |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 3065 | void *tx_head; |
| 3066 | |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3067 | netdev_dbg(priv->dev, |
| 3068 | "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d", |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3069 | __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry, |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3070 | entry, first, nfrags); |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 3071 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3072 | if (priv->extend_desc) |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3073 | tx_head = (void *)tx_q->dma_etx; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3074 | else |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3075 | tx_head = (void *)tx_q->dma_tx; |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 3076 | |
| 3077 | priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3078 | |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3079 | netdev_dbg(priv->dev, ">>> frame to be transmitted: "); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3080 | print_pkt(skb->data, skb->len); |
| 3081 | } |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3082 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3083 | if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) { |
LABBE Corentin | b3e5106 | 2016-11-16 20:09:41 +0100 | [diff] [blame] | 3084 | netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n", |
| 3085 | __func__); |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 3086 | netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue)); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3087 | } |
| 3088 | |
| 3089 | dev->stats.tx_bytes += skb->len; |
| 3090 | |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3091 | /* According to the coalesce parameter the IC bit for the latest |
| 3092 | * segment is reset and the timer re-started to clean the tx status. |
| 3093 | * This approach takes care about the fragments: desc is the first |
| 3094 | * element in case of no SG. |
| 3095 | */ |
| 3096 | priv->tx_count_frames += nfrags + 1; |
| 3097 | if (likely(priv->tx_coal_frames > priv->tx_count_frames)) { |
| 3098 | mod_timer(&priv->txtimer, |
| 3099 | STMMAC_COAL_TIMER(priv->tx_coal_timer)); |
| 3100 | } else { |
| 3101 | priv->tx_count_frames = 0; |
| 3102 | priv->hw->desc->set_tx_ic(desc); |
| 3103 | priv->xstats.tx_set_ic_bit++; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3104 | } |
| 3105 | |
Miroslav Lichvar | 74abc9b1 | 2017-05-19 17:52:41 +0200 | [diff] [blame] | 3106 | skb_tx_timestamp(skb); |
Richard Cochran | 3e82ce1 | 2011-06-12 02:19:06 +0000 | [diff] [blame] | 3107 | |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3108 | /* Ready to fill the first descriptor and set the OWN bit w/o any |
| 3109 | * problems because all the descriptors are actually ready to be |
| 3110 | * passed to the DMA engine. |
| 3111 | */ |
| 3112 | if (likely(!is_jumbo)) { |
| 3113 | bool last_segment = (nfrags == 0); |
| 3114 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3115 | des = dma_map_single(priv->device, skb->data, |
| 3116 | nopaged_len, DMA_TO_DEVICE); |
| 3117 | if (dma_mapping_error(priv->device, des)) |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3118 | goto dma_map_err; |
| 3119 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3120 | tx_q->tx_skbuff_dma[first_entry].buf = des; |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 3121 | if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) |
| 3122 | first->des0 = cpu_to_le32(des); |
| 3123 | else |
| 3124 | first->des2 = cpu_to_le32(des); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3125 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3126 | tx_q->tx_skbuff_dma[first_entry].len = nopaged_len; |
| 3127 | tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment; |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3128 | |
| 3129 | if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && |
| 3130 | priv->hwts_tx_en)) { |
| 3131 | /* declare that device is doing timestamping */ |
| 3132 | skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; |
| 3133 | priv->hw->desc->enable_tx_timestamp(first); |
| 3134 | } |
| 3135 | |
| 3136 | /* Prepare the first descriptor setting the OWN bit too */ |
| 3137 | priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len, |
| 3138 | csum_insertion, priv->mode, 1, |
Niklas Cassel | fe6af0e | 2017-04-10 20:33:29 +0200 | [diff] [blame] | 3139 | last_segment, skb->len); |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3140 | |
| 3141 | /* The own bit must be the latest setting done when prepare the |
| 3142 | * descriptor and then barrier is needed to make sure that |
| 3143 | * all is coherent before granting the DMA engine. |
| 3144 | */ |
Pavel Machek | ad688cd | 2016-12-18 21:38:12 +0100 | [diff] [blame] | 3145 | dma_wmb(); |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3146 | } |
| 3147 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 3148 | netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3149 | |
| 3150 | if (priv->synopsys_id < DWMAC_CORE_4_00) |
| 3151 | priv->hw->dma->enable_dma_transmission(priv->ioaddr); |
| 3152 | else |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3153 | priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr, |
| 3154 | queue); |
Richard Cochran | 52f64fa | 2011-06-19 03:31:43 +0000 | [diff] [blame] | 3155 | |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 3156 | return NETDEV_TX_OK; |
Giuseppe CAVALLARO | a9097a9 | 2011-10-18 00:01:19 +0000 | [diff] [blame] | 3157 | |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 3158 | dma_map_err: |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3159 | netdev_err(priv->dev, "Tx DMA map failed\n"); |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 3160 | dev_kfree_skb(skb); |
| 3161 | priv->dev->stats.tx_dropped++; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3162 | return NETDEV_TX_OK; |
| 3163 | } |
| 3164 | |
Vince Bridgers | b938198 | 2014-01-14 13:42:05 -0600 | [diff] [blame] | 3165 | static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb) |
| 3166 | { |
| 3167 | struct ethhdr *ehdr; |
| 3168 | u16 vlanid; |
| 3169 | |
| 3170 | if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) == |
| 3171 | NETIF_F_HW_VLAN_CTAG_RX && |
| 3172 | !__vlan_get_tag(skb, &vlanid)) { |
| 3173 | /* pop the vlan tag */ |
| 3174 | ehdr = (struct ethhdr *)skb->data; |
| 3175 | memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2); |
| 3176 | skb_pull(skb, VLAN_HLEN); |
| 3177 | __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid); |
| 3178 | } |
| 3179 | } |
| 3180 | |
| 3181 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3182 | static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q) |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 3183 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3184 | if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH) |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 3185 | return 0; |
| 3186 | |
| 3187 | return 1; |
| 3188 | } |
| 3189 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3190 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 3191 | * stmmac_rx_refill - refill used skb preallocated buffers |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3192 | * @priv: driver private structure |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3193 | * @queue: RX queue index |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3194 | * Description : this is to reallocate the skb for the reception process |
| 3195 | * that is based on zero-copy. |
| 3196 | */ |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3197 | static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3198 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3199 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 3200 | int dirty = stmmac_rx_dirty(priv, queue); |
| 3201 | unsigned int entry = rx_q->dirty_rx; |
| 3202 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3203 | int bfsize = priv->dma_buf_sz; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3204 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 3205 | while (dirty-- > 0) { |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3206 | struct dma_desc *p; |
| 3207 | |
| 3208 | if (priv->extend_desc) |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3209 | p = (struct dma_desc *)(rx_q->dma_erx + entry); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3210 | else |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3211 | p = rx_q->dma_rx + entry; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3212 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3213 | if (likely(!rx_q->rx_skbuff[entry])) { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3214 | struct sk_buff *skb; |
| 3215 | |
Eric Dumazet | acb600d | 2012-10-05 06:23:55 +0000 | [diff] [blame] | 3216 | skb = netdev_alloc_skb_ip_align(priv->dev, bfsize); |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 3217 | if (unlikely(!skb)) { |
| 3218 | /* so for a while no zero-copy! */ |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3219 | rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH; |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 3220 | if (unlikely(net_ratelimit())) |
| 3221 | dev_err(priv->device, |
| 3222 | "fail to alloc skb entry %d\n", |
| 3223 | entry); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3224 | break; |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 3225 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3226 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3227 | rx_q->rx_skbuff[entry] = skb; |
| 3228 | rx_q->rx_skbuff_dma[entry] = |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3229 | dma_map_single(priv->device, skb->data, bfsize, |
| 3230 | DMA_FROM_DEVICE); |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 3231 | if (dma_mapping_error(priv->device, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3232 | rx_q->rx_skbuff_dma[entry])) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3233 | netdev_err(priv->dev, "Rx DMA map failed\n"); |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 3234 | dev_kfree_skb(skb); |
| 3235 | break; |
| 3236 | } |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 3237 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3238 | if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3239 | p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3240 | p->des1 = 0; |
| 3241 | } else { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3242 | p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3243 | } |
| 3244 | if (priv->hw->mode->refill_desc3) |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3245 | priv->hw->mode->refill_desc3(rx_q, p); |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 3246 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3247 | if (rx_q->rx_zeroc_thresh > 0) |
| 3248 | rx_q->rx_zeroc_thresh--; |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 3249 | |
LABBE Corentin | b3e5106 | 2016-11-16 20:09:41 +0100 | [diff] [blame] | 3250 | netif_dbg(priv, rx_status, priv->dev, |
| 3251 | "refill entry #%d\n", entry); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3252 | } |
Pavel Machek | ad688cd | 2016-12-18 21:38:12 +0100 | [diff] [blame] | 3253 | dma_wmb(); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3254 | |
| 3255 | if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) |
| 3256 | priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0); |
| 3257 | else |
| 3258 | priv->hw->desc->set_rx_owner(p); |
| 3259 | |
Pavel Machek | ad688cd | 2016-12-18 21:38:12 +0100 | [diff] [blame] | 3260 | dma_wmb(); |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 3261 | |
| 3262 | entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3263 | } |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3264 | rx_q->dirty_rx = entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3265 | } |
| 3266 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3267 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 3268 | * stmmac_rx - manage the receive process |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3269 | * @priv: driver private structure |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3270 | * @limit: napi bugget |
| 3271 | * @queue: RX queue index. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3272 | * Description : this the function called by the napi poll method. |
| 3273 | * It gets all the frames inside the ring. |
| 3274 | */ |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3275 | static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3276 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3277 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 3278 | unsigned int entry = rx_q->cur_rx; |
| 3279 | int coe = priv->hw->rx_csum; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3280 | unsigned int next_entry; |
| 3281 | unsigned int count = 0; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3282 | |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 3283 | if (netif_msg_rx_status(priv)) { |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 3284 | void *rx_head; |
| 3285 | |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3286 | netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3287 | if (priv->extend_desc) |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3288 | rx_head = (void *)rx_q->dma_erx; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3289 | else |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3290 | rx_head = (void *)rx_q->dma_rx; |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 3291 | |
| 3292 | priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3293 | } |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3294 | while (count < limit) { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3295 | int status; |
Giuseppe CAVALLARO | 9401bb5 | 2013-04-08 02:10:03 +0000 | [diff] [blame] | 3296 | struct dma_desc *p; |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 3297 | struct dma_desc *np; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3298 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3299 | if (priv->extend_desc) |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3300 | p = (struct dma_desc *)(rx_q->dma_erx + entry); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3301 | else |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3302 | p = rx_q->dma_rx + entry; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3303 | |
Fabrice Gasnier | c1fa321 | 2016-02-29 14:27:34 +0100 | [diff] [blame] | 3304 | /* read the status of the incoming frame */ |
| 3305 | status = priv->hw->desc->rx_status(&priv->dev->stats, |
| 3306 | &priv->xstats, p); |
| 3307 | /* check if managed by the DMA otherwise go ahead */ |
| 3308 | if (unlikely(status & dma_own)) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3309 | break; |
| 3310 | |
| 3311 | count++; |
| 3312 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3313 | rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE); |
| 3314 | next_entry = rx_q->cur_rx; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 3315 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3316 | if (priv->extend_desc) |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3317 | np = (struct dma_desc *)(rx_q->dma_erx + next_entry); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3318 | else |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3319 | np = rx_q->dma_rx + next_entry; |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 3320 | |
| 3321 | prefetch(np); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3322 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3323 | if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status)) |
| 3324 | priv->hw->desc->rx_extended_status(&priv->dev->stats, |
| 3325 | &priv->xstats, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3326 | rx_q->dma_erx + |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3327 | entry); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3328 | if (unlikely(status == discard_frame)) { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3329 | priv->dev->stats.rx_errors++; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3330 | if (priv->hwts_rx_en && !priv->extend_desc) { |
LABBE Corentin | 8d45e42 | 2017-02-08 09:31:08 +0100 | [diff] [blame] | 3331 | /* DESC2 & DESC3 will be overwritten by device |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3332 | * with timestamp value, hence reinitialize |
| 3333 | * them in stmmac_rx_refill() function so that |
| 3334 | * device can reuse it. |
| 3335 | */ |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3336 | rx_q->rx_skbuff[entry] = NULL; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3337 | dma_unmap_single(priv->device, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3338 | rx_q->rx_skbuff_dma[entry], |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3339 | priv->dma_buf_sz, |
| 3340 | DMA_FROM_DEVICE); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3341 | } |
| 3342 | } else { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3343 | struct sk_buff *skb; |
Giuseppe CAVALLARO | 3eeb299 | 2010-07-27 00:09:47 +0000 | [diff] [blame] | 3344 | int frame_len; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3345 | unsigned int des; |
| 3346 | |
| 3347 | if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 3348 | des = le32_to_cpu(p->des0); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3349 | else |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 3350 | des = le32_to_cpu(p->des2); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3351 | |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3352 | frame_len = priv->hw->desc->get_rx_frame_len(p, coe); |
| 3353 | |
LABBE Corentin | 8d45e42 | 2017-02-08 09:31:08 +0100 | [diff] [blame] | 3354 | /* If frame length is greater than skb buffer size |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3355 | * (preallocated during init) then the packet is |
| 3356 | * ignored |
| 3357 | */ |
Giuseppe CAVALLARO | e527c4a | 2015-11-26 08:35:45 +0100 | [diff] [blame] | 3358 | if (frame_len > priv->dma_buf_sz) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3359 | netdev_err(priv->dev, |
| 3360 | "len %d larger than size (%d)\n", |
| 3361 | frame_len, priv->dma_buf_sz); |
Giuseppe CAVALLARO | e527c4a | 2015-11-26 08:35:45 +0100 | [diff] [blame] | 3362 | priv->dev->stats.rx_length_errors++; |
| 3363 | break; |
| 3364 | } |
| 3365 | |
Giuseppe CAVALLARO | 3eeb299 | 2010-07-27 00:09:47 +0000 | [diff] [blame] | 3366 | /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3 |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3367 | * Type frames (LLC/LLC-SNAP) |
| 3368 | */ |
Giuseppe CAVALLARO | 3eeb299 | 2010-07-27 00:09:47 +0000 | [diff] [blame] | 3369 | if (unlikely(status != llc_snap)) |
| 3370 | frame_len -= ETH_FCS_LEN; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3371 | |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 3372 | if (netif_msg_rx_status(priv)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3373 | netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n", |
| 3374 | p, entry, des); |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 3375 | if (frame_len > ETH_FRAME_LEN) |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3376 | netdev_dbg(priv->dev, "frame size %d, COE: %d\n", |
| 3377 | frame_len, status); |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 3378 | } |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3379 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3380 | /* The zero-copy is always used for all the sizes |
| 3381 | * in case of GMAC4 because it needs |
| 3382 | * to refill the used descriptors, always. |
| 3383 | */ |
| 3384 | if (unlikely(!priv->plat->has_gmac4 && |
| 3385 | ((frame_len < priv->rx_copybreak) || |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3386 | stmmac_rx_threshold_count(rx_q)))) { |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3387 | skb = netdev_alloc_skb_ip_align(priv->dev, |
| 3388 | frame_len); |
| 3389 | if (unlikely(!skb)) { |
| 3390 | if (net_ratelimit()) |
| 3391 | dev_warn(priv->device, |
| 3392 | "packet dropped\n"); |
| 3393 | priv->dev->stats.rx_dropped++; |
| 3394 | break; |
| 3395 | } |
| 3396 | |
| 3397 | dma_sync_single_for_cpu(priv->device, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3398 | rx_q->rx_skbuff_dma |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3399 | [entry], frame_len, |
| 3400 | DMA_FROM_DEVICE); |
| 3401 | skb_copy_to_linear_data(skb, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3402 | rx_q-> |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3403 | rx_skbuff[entry]->data, |
| 3404 | frame_len); |
| 3405 | |
| 3406 | skb_put(skb, frame_len); |
| 3407 | dma_sync_single_for_device(priv->device, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3408 | rx_q->rx_skbuff_dma |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3409 | [entry], frame_len, |
| 3410 | DMA_FROM_DEVICE); |
| 3411 | } else { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3412 | skb = rx_q->rx_skbuff[entry]; |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3413 | if (unlikely(!skb)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3414 | netdev_err(priv->dev, |
| 3415 | "%s: Inconsistent Rx chain\n", |
| 3416 | priv->dev->name); |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3417 | priv->dev->stats.rx_dropped++; |
| 3418 | break; |
| 3419 | } |
| 3420 | prefetch(skb->data - NET_IP_ALIGN); |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3421 | rx_q->rx_skbuff[entry] = NULL; |
| 3422 | rx_q->rx_zeroc_thresh++; |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3423 | |
| 3424 | skb_put(skb, frame_len); |
| 3425 | dma_unmap_single(priv->device, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3426 | rx_q->rx_skbuff_dma[entry], |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3427 | priv->dma_buf_sz, |
| 3428 | DMA_FROM_DEVICE); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3429 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3430 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3431 | if (netif_msg_pktdata(priv)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3432 | netdev_dbg(priv->dev, "frame received (%dbytes)", |
| 3433 | frame_len); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3434 | print_pkt(skb->data, frame_len); |
| 3435 | } |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 3436 | |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 3437 | stmmac_get_rx_hwtstamp(priv, p, np, skb); |
| 3438 | |
Vince Bridgers | b938198 | 2014-01-14 13:42:05 -0600 | [diff] [blame] | 3439 | stmmac_rx_vlan(priv->dev, skb); |
| 3440 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3441 | skb->protocol = eth_type_trans(skb, priv->dev); |
| 3442 | |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3443 | if (unlikely(!coe)) |
Eric Dumazet | bc8acf2 | 2010-09-02 13:07:41 -0700 | [diff] [blame] | 3444 | skb_checksum_none_assert(skb); |
Giuseppe CAVALLARO | 62a2ab9 | 2012-11-25 23:10:43 +0000 | [diff] [blame] | 3445 | else |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3446 | skb->ip_summed = CHECKSUM_UNNECESSARY; |
Giuseppe CAVALLARO | 62a2ab9 | 2012-11-25 23:10:43 +0000 | [diff] [blame] | 3447 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 3448 | napi_gro_receive(&rx_q->napi, skb); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3449 | |
| 3450 | priv->dev->stats.rx_packets++; |
| 3451 | priv->dev->stats.rx_bytes += frame_len; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3452 | } |
| 3453 | entry = next_entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3454 | } |
| 3455 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3456 | stmmac_rx_refill(priv, queue); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3457 | |
| 3458 | priv->xstats.rx_pkt_n += count; |
| 3459 | |
| 3460 | return count; |
| 3461 | } |
| 3462 | |
| 3463 | /** |
| 3464 | * stmmac_poll - stmmac poll method (NAPI) |
| 3465 | * @napi : pointer to the napi structure. |
| 3466 | * @budget : maximum number of packets that the current CPU can receive from |
| 3467 | * all interfaces. |
| 3468 | * Description : |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 3469 | * To look at the incoming frames and clear the tx resources. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3470 | */ |
| 3471 | static int stmmac_poll(struct napi_struct *napi, int budget) |
| 3472 | { |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 3473 | struct stmmac_rx_queue *rx_q = |
| 3474 | container_of(napi, struct stmmac_rx_queue, napi); |
| 3475 | struct stmmac_priv *priv = rx_q->priv_data; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3476 | u32 tx_count = priv->plat->tx_queues_to_use; |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 3477 | u32 chan = rx_q->queue_index; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3478 | int work_done = 0; |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 3479 | u32 queue; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3480 | |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 3481 | priv->xstats.napi_poll++; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3482 | |
| 3483 | /* check all the queues */ |
| 3484 | for (queue = 0; queue < tx_count; queue++) |
| 3485 | stmmac_tx_clean(priv, queue); |
| 3486 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 3487 | work_done = stmmac_rx(priv, budget, rx_q->queue_index); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3488 | if (work_done < budget) { |
Eric Dumazet | 6ad2016 | 2017-01-30 08:22:01 -0800 | [diff] [blame] | 3489 | napi_complete_done(napi, work_done); |
Joao Pinto | 4f513ec | 2017-03-15 11:04:46 +0000 | [diff] [blame] | 3490 | stmmac_enable_dma_irq(priv, chan); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3491 | } |
| 3492 | return work_done; |
| 3493 | } |
| 3494 | |
| 3495 | /** |
| 3496 | * stmmac_tx_timeout |
| 3497 | * @dev : Pointer to net device structure |
| 3498 | * Description: this function is called when a packet transmission fails to |
Giuseppe CAVALLARO | 7284a3f | 2012-11-25 23:10:41 +0000 | [diff] [blame] | 3499 | * complete within a reasonable time. The driver will mark the error in the |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3500 | * netdev structure and arrange for the device to be reset to a sane state |
| 3501 | * in order to transmit a new packet. |
| 3502 | */ |
| 3503 | static void stmmac_tx_timeout(struct net_device *dev) |
| 3504 | { |
| 3505 | struct stmmac_priv *priv = netdev_priv(dev); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3506 | u32 tx_count = priv->plat->tx_queues_to_use; |
| 3507 | u32 chan; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3508 | |
| 3509 | /* Clear Tx resources and restart transmitting again */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3510 | for (chan = 0; chan < tx_count; chan++) |
| 3511 | stmmac_tx_err(priv, chan); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3512 | } |
| 3513 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3514 | /** |
Jiri Pirko | 0178934 | 2011-08-16 06:29:00 +0000 | [diff] [blame] | 3515 | * stmmac_set_rx_mode - entry point for multicast addressing |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3516 | * @dev : pointer to the device structure |
| 3517 | * Description: |
| 3518 | * This function is a driver entry point which gets called by the kernel |
| 3519 | * whenever multicast addresses must be enabled/disabled. |
| 3520 | * Return value: |
| 3521 | * void. |
| 3522 | */ |
Jiri Pirko | 0178934 | 2011-08-16 06:29:00 +0000 | [diff] [blame] | 3523 | static void stmmac_set_rx_mode(struct net_device *dev) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3524 | { |
| 3525 | struct stmmac_priv *priv = netdev_priv(dev); |
| 3526 | |
Vince Bridgers | 3b57de9 | 2014-07-31 15:49:17 -0500 | [diff] [blame] | 3527 | priv->hw->mac->set_filter(priv->hw, dev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3528 | } |
| 3529 | |
| 3530 | /** |
| 3531 | * stmmac_change_mtu - entry point to change MTU size for the device. |
| 3532 | * @dev : device pointer. |
| 3533 | * @new_mtu : the new MTU size for the device. |
| 3534 | * Description: the Maximum Transfer Unit (MTU) is used by the network layer |
| 3535 | * to drive packet transmission. Ethernet has an MTU of 1500 octets |
| 3536 | * (ETH_DATA_LEN). This value can be changed with ifconfig. |
| 3537 | * Return value: |
| 3538 | * 0 on success and an appropriate (-)ve integer as defined in errno.h |
| 3539 | * file on failure. |
| 3540 | */ |
| 3541 | static int stmmac_change_mtu(struct net_device *dev, int new_mtu) |
| 3542 | { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3543 | struct stmmac_priv *priv = netdev_priv(dev); |
| 3544 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3545 | if (netif_running(dev)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3546 | netdev_err(priv->dev, "must be stopped to change its MTU\n"); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3547 | return -EBUSY; |
| 3548 | } |
| 3549 | |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3550 | dev->mtu = new_mtu; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3551 | |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3552 | netdev_update_features(dev); |
| 3553 | |
| 3554 | return 0; |
| 3555 | } |
| 3556 | |
Michał Mirosław | c8f44af | 2011-11-15 15:29:55 +0000 | [diff] [blame] | 3557 | static netdev_features_t stmmac_fix_features(struct net_device *dev, |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3558 | netdev_features_t features) |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3559 | { |
| 3560 | struct stmmac_priv *priv = netdev_priv(dev); |
| 3561 | |
Deepak SIKRI | 38912bd | 2012-04-04 04:33:21 +0000 | [diff] [blame] | 3562 | if (priv->plat->rx_coe == STMMAC_RX_COE_NONE) |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3563 | features &= ~NETIF_F_RXCSUM; |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 3564 | |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3565 | if (!priv->plat->tx_coe) |
Tom Herbert | a188222 | 2015-12-14 11:19:43 -0800 | [diff] [blame] | 3566 | features &= ~NETIF_F_CSUM_MASK; |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3567 | |
Giuseppe CAVALLARO | ebbb293 | 2010-09-17 03:23:40 +0000 | [diff] [blame] | 3568 | /* Some GMAC devices have a bugged Jumbo frame support that |
| 3569 | * needs to have the Tx COE disabled for oversized frames |
| 3570 | * (due to limited buffer sizes). In this case we disable |
LABBE Corentin | 8d45e42 | 2017-02-08 09:31:08 +0100 | [diff] [blame] | 3571 | * the TX csum insertion in the TDES and not use SF. |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3572 | */ |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3573 | if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN)) |
Tom Herbert | a188222 | 2015-12-14 11:19:43 -0800 | [diff] [blame] | 3574 | features &= ~NETIF_F_CSUM_MASK; |
Giuseppe CAVALLARO | ebbb293 | 2010-09-17 03:23:40 +0000 | [diff] [blame] | 3575 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3576 | /* Disable tso if asked by ethtool */ |
| 3577 | if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) { |
| 3578 | if (features & NETIF_F_TSO) |
| 3579 | priv->tso = true; |
| 3580 | else |
| 3581 | priv->tso = false; |
| 3582 | } |
| 3583 | |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3584 | return features; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3585 | } |
| 3586 | |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 3587 | static int stmmac_set_features(struct net_device *netdev, |
| 3588 | netdev_features_t features) |
| 3589 | { |
| 3590 | struct stmmac_priv *priv = netdev_priv(netdev); |
| 3591 | |
| 3592 | /* Keep the COE Type in case of csum is supporting */ |
| 3593 | if (features & NETIF_F_RXCSUM) |
| 3594 | priv->hw->rx_csum = priv->plat->rx_coe; |
| 3595 | else |
| 3596 | priv->hw->rx_csum = 0; |
| 3597 | /* No check needed because rx_coe has been set before and it will be |
| 3598 | * fixed in case of issue. |
| 3599 | */ |
| 3600 | priv->hw->mac->rx_ipc(priv->hw); |
| 3601 | |
| 3602 | return 0; |
| 3603 | } |
| 3604 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3605 | /** |
| 3606 | * stmmac_interrupt - main ISR |
| 3607 | * @irq: interrupt number. |
| 3608 | * @dev_id: to pass the net device pointer. |
| 3609 | * Description: this is the main driver interrupt service routine. |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 3610 | * It can call: |
| 3611 | * o DMA service routine (to manage incoming frame reception and transmission |
| 3612 | * status) |
| 3613 | * o Core interrupts to manage: remote wake-up, management counter, LPI |
| 3614 | * interrupts. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3615 | */ |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3616 | static irqreturn_t stmmac_interrupt(int irq, void *dev_id) |
| 3617 | { |
| 3618 | struct net_device *dev = (struct net_device *)dev_id; |
| 3619 | struct stmmac_priv *priv = netdev_priv(dev); |
Joao Pinto | 7bac4e1 | 2017-03-15 11:04:55 +0000 | [diff] [blame] | 3620 | u32 rx_cnt = priv->plat->rx_queues_to_use; |
| 3621 | u32 tx_cnt = priv->plat->tx_queues_to_use; |
| 3622 | u32 queues_count; |
| 3623 | u32 queue; |
| 3624 | |
| 3625 | queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3626 | |
Srinivas Kandagatla | 89f7f2c | 2014-01-16 10:53:00 +0000 | [diff] [blame] | 3627 | if (priv->irq_wake) |
| 3628 | pm_wakeup_event(priv->device, 0); |
| 3629 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3630 | if (unlikely(!dev)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3631 | netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3632 | return IRQ_NONE; |
| 3633 | } |
| 3634 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 3635 | /* To handle GMAC own interrupts */ |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3636 | if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) { |
Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 3637 | int status = priv->hw->mac->host_irq_status(priv->hw, |
Giuseppe CAVALLARO | 0982a0f | 2013-03-26 04:43:07 +0000 | [diff] [blame] | 3638 | &priv->xstats); |
Joao Pinto | 8f71a88 | 2017-03-10 18:24:57 +0000 | [diff] [blame] | 3639 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 3640 | if (unlikely(status)) { |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 3641 | /* For LPI we need to save the tx status */ |
Giuseppe CAVALLARO | 0982a0f | 2013-03-26 04:43:07 +0000 | [diff] [blame] | 3642 | if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE) |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 3643 | priv->tx_path_in_lpi_mode = true; |
Giuseppe CAVALLARO | 0982a0f | 2013-03-26 04:43:07 +0000 | [diff] [blame] | 3644 | if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE) |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 3645 | priv->tx_path_in_lpi_mode = false; |
Joao Pinto | 7bac4e1 | 2017-03-15 11:04:55 +0000 | [diff] [blame] | 3646 | } |
| 3647 | |
| 3648 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
| 3649 | for (queue = 0; queue < queues_count; queue++) { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3650 | struct stmmac_rx_queue *rx_q = |
| 3651 | &priv->rx_queue[queue]; |
| 3652 | |
Joao Pinto | 7bac4e1 | 2017-03-15 11:04:55 +0000 | [diff] [blame] | 3653 | status |= |
| 3654 | priv->hw->mac->host_mtl_irq_status(priv->hw, |
| 3655 | queue); |
| 3656 | |
| 3657 | if (status & CORE_IRQ_MTL_RX_OVERFLOW && |
| 3658 | priv->hw->dma->set_rx_tail_ptr) |
| 3659 | priv->hw->dma->set_rx_tail_ptr(priv->ioaddr, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3660 | rx_q->rx_tail_addr, |
Joao Pinto | 7bac4e1 | 2017-03-15 11:04:55 +0000 | [diff] [blame] | 3661 | queue); |
| 3662 | } |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 3663 | } |
Giuseppe CAVALLARO | 70523e63 | 2016-06-24 15:16:24 +0200 | [diff] [blame] | 3664 | |
| 3665 | /* PCS link status */ |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 3666 | if (priv->hw->pcs) { |
Giuseppe CAVALLARO | 70523e63 | 2016-06-24 15:16:24 +0200 | [diff] [blame] | 3667 | if (priv->xstats.pcs_link) |
| 3668 | netif_carrier_on(dev); |
| 3669 | else |
| 3670 | netif_carrier_off(dev); |
| 3671 | } |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 3672 | } |
| 3673 | |
| 3674 | /* To handle DMA interrupts */ |
Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 3675 | stmmac_dma_interrupt(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3676 | |
| 3677 | return IRQ_HANDLED; |
| 3678 | } |
| 3679 | |
| 3680 | #ifdef CONFIG_NET_POLL_CONTROLLER |
| 3681 | /* Polling receive - used by NETCONSOLE and other diagnostic tools |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3682 | * to allow network I/O with interrupts disabled. |
| 3683 | */ |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3684 | static void stmmac_poll_controller(struct net_device *dev) |
| 3685 | { |
| 3686 | disable_irq(dev->irq); |
| 3687 | stmmac_interrupt(dev->irq, dev); |
| 3688 | enable_irq(dev->irq); |
| 3689 | } |
| 3690 | #endif |
| 3691 | |
| 3692 | /** |
| 3693 | * stmmac_ioctl - Entry point for the Ioctl |
| 3694 | * @dev: Device pointer. |
| 3695 | * @rq: An IOCTL specefic structure, that can contain a pointer to |
| 3696 | * a proprietary structure used to pass information to the driver. |
| 3697 | * @cmd: IOCTL command |
| 3698 | * Description: |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3699 | * Currently it supports the phy_mii_ioctl(...) and HW time stamping. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3700 | */ |
| 3701 | static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd) |
| 3702 | { |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3703 | int ret = -EOPNOTSUPP; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3704 | |
| 3705 | if (!netif_running(dev)) |
| 3706 | return -EINVAL; |
| 3707 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3708 | switch (cmd) { |
| 3709 | case SIOCGMIIPHY: |
| 3710 | case SIOCGMIIREG: |
| 3711 | case SIOCSMIIREG: |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 3712 | if (!dev->phydev) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3713 | return -EINVAL; |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 3714 | ret = phy_mii_ioctl(dev->phydev, rq, cmd); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3715 | break; |
| 3716 | case SIOCSHWTSTAMP: |
| 3717 | ret = stmmac_hwtstamp_ioctl(dev, rq); |
| 3718 | break; |
| 3719 | default: |
| 3720 | break; |
| 3721 | } |
Richard Cochran | 28b0411 | 2010-07-17 08:48:55 +0000 | [diff] [blame] | 3722 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3723 | return ret; |
| 3724 | } |
| 3725 | |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 3726 | #ifdef CONFIG_DEBUG_FS |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3727 | static struct dentry *stmmac_fs_dir; |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3728 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3729 | static void sysfs_display_ring(void *head, int size, int extend_desc, |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3730 | struct seq_file *seq) |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3731 | { |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3732 | int i; |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3733 | struct dma_extended_desc *ep = (struct dma_extended_desc *)head; |
| 3734 | struct dma_desc *p = (struct dma_desc *)head; |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3735 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3736 | for (i = 0; i < size; i++) { |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3737 | if (extend_desc) { |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3738 | seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n", |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3739 | i, (unsigned int)virt_to_phys(ep), |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 3740 | le32_to_cpu(ep->basic.des0), |
| 3741 | le32_to_cpu(ep->basic.des1), |
| 3742 | le32_to_cpu(ep->basic.des2), |
| 3743 | le32_to_cpu(ep->basic.des3)); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3744 | ep++; |
| 3745 | } else { |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3746 | seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n", |
Niklas Cassel | 66c25f6 | 2017-05-15 10:56:06 +0200 | [diff] [blame] | 3747 | i, (unsigned int)virt_to_phys(p), |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 3748 | le32_to_cpu(p->des0), le32_to_cpu(p->des1), |
| 3749 | le32_to_cpu(p->des2), le32_to_cpu(p->des3)); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3750 | p++; |
| 3751 | } |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3752 | seq_printf(seq, "\n"); |
| 3753 | } |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3754 | } |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3755 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3756 | static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v) |
| 3757 | { |
| 3758 | struct net_device *dev = seq->private; |
| 3759 | struct stmmac_priv *priv = netdev_priv(dev); |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3760 | u32 rx_count = priv->plat->rx_queues_to_use; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3761 | u32 tx_count = priv->plat->tx_queues_to_use; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3762 | u32 queue; |
| 3763 | |
| 3764 | for (queue = 0; queue < rx_count; queue++) { |
| 3765 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 3766 | |
| 3767 | seq_printf(seq, "RX Queue %d:\n", queue); |
| 3768 | |
| 3769 | if (priv->extend_desc) { |
| 3770 | seq_printf(seq, "Extended descriptor ring:\n"); |
| 3771 | sysfs_display_ring((void *)rx_q->dma_erx, |
| 3772 | DMA_RX_SIZE, 1, seq); |
| 3773 | } else { |
| 3774 | seq_printf(seq, "Descriptor ring:\n"); |
| 3775 | sysfs_display_ring((void *)rx_q->dma_rx, |
| 3776 | DMA_RX_SIZE, 0, seq); |
| 3777 | } |
| 3778 | } |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3779 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3780 | for (queue = 0; queue < tx_count; queue++) { |
| 3781 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
| 3782 | |
| 3783 | seq_printf(seq, "TX Queue %d:\n", queue); |
| 3784 | |
| 3785 | if (priv->extend_desc) { |
| 3786 | seq_printf(seq, "Extended descriptor ring:\n"); |
| 3787 | sysfs_display_ring((void *)tx_q->dma_etx, |
| 3788 | DMA_TX_SIZE, 1, seq); |
| 3789 | } else { |
| 3790 | seq_printf(seq, "Descriptor ring:\n"); |
| 3791 | sysfs_display_ring((void *)tx_q->dma_tx, |
| 3792 | DMA_TX_SIZE, 0, seq); |
| 3793 | } |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3794 | } |
| 3795 | |
| 3796 | return 0; |
| 3797 | } |
| 3798 | |
| 3799 | static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file) |
| 3800 | { |
| 3801 | return single_open(file, stmmac_sysfs_ring_read, inode->i_private); |
| 3802 | } |
| 3803 | |
Pavel Machek | 22d3efe | 2016-11-28 12:55:59 +0100 | [diff] [blame] | 3804 | /* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */ |
| 3805 | |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3806 | static const struct file_operations stmmac_rings_status_fops = { |
| 3807 | .owner = THIS_MODULE, |
| 3808 | .open = stmmac_sysfs_ring_open, |
| 3809 | .read = seq_read, |
| 3810 | .llseek = seq_lseek, |
Djalal Harouni | 7486394 | 2012-05-20 13:55:30 +0000 | [diff] [blame] | 3811 | .release = single_release, |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3812 | }; |
| 3813 | |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3814 | static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v) |
| 3815 | { |
| 3816 | struct net_device *dev = seq->private; |
| 3817 | struct stmmac_priv *priv = netdev_priv(dev); |
| 3818 | |
Giuseppe CAVALLARO | 19e30c1 | 2011-11-16 21:58:00 +0000 | [diff] [blame] | 3819 | if (!priv->hw_cap_support) { |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3820 | seq_printf(seq, "DMA HW features not supported\n"); |
| 3821 | return 0; |
| 3822 | } |
| 3823 | |
| 3824 | seq_printf(seq, "==============================\n"); |
| 3825 | seq_printf(seq, "\tDMA HW features\n"); |
| 3826 | seq_printf(seq, "==============================\n"); |
| 3827 | |
Pavel Machek | 22d3efe | 2016-11-28 12:55:59 +0100 | [diff] [blame] | 3828 | seq_printf(seq, "\t10/100 Mbps: %s\n", |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3829 | (priv->dma_cap.mbps_10_100) ? "Y" : "N"); |
Pavel Machek | 22d3efe | 2016-11-28 12:55:59 +0100 | [diff] [blame] | 3830 | seq_printf(seq, "\t1000 Mbps: %s\n", |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3831 | (priv->dma_cap.mbps_1000) ? "Y" : "N"); |
Pavel Machek | 22d3efe | 2016-11-28 12:55:59 +0100 | [diff] [blame] | 3832 | seq_printf(seq, "\tHalf duplex: %s\n", |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3833 | (priv->dma_cap.half_duplex) ? "Y" : "N"); |
| 3834 | seq_printf(seq, "\tHash Filter: %s\n", |
| 3835 | (priv->dma_cap.hash_filter) ? "Y" : "N"); |
| 3836 | seq_printf(seq, "\tMultiple MAC address registers: %s\n", |
| 3837 | (priv->dma_cap.multi_addr) ? "Y" : "N"); |
LABBE Corentin | 8d45e42 | 2017-02-08 09:31:08 +0100 | [diff] [blame] | 3838 | seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n", |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3839 | (priv->dma_cap.pcs) ? "Y" : "N"); |
| 3840 | seq_printf(seq, "\tSMA (MDIO) Interface: %s\n", |
| 3841 | (priv->dma_cap.sma_mdio) ? "Y" : "N"); |
| 3842 | seq_printf(seq, "\tPMT Remote wake up: %s\n", |
| 3843 | (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N"); |
| 3844 | seq_printf(seq, "\tPMT Magic Frame: %s\n", |
| 3845 | (priv->dma_cap.pmt_magic_frame) ? "Y" : "N"); |
| 3846 | seq_printf(seq, "\tRMON module: %s\n", |
| 3847 | (priv->dma_cap.rmon) ? "Y" : "N"); |
| 3848 | seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n", |
| 3849 | (priv->dma_cap.time_stamp) ? "Y" : "N"); |
Pavel Machek | 22d3efe | 2016-11-28 12:55:59 +0100 | [diff] [blame] | 3850 | seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n", |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3851 | (priv->dma_cap.atime_stamp) ? "Y" : "N"); |
Pavel Machek | 22d3efe | 2016-11-28 12:55:59 +0100 | [diff] [blame] | 3852 | seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n", |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3853 | (priv->dma_cap.eee) ? "Y" : "N"); |
| 3854 | seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N"); |
| 3855 | seq_printf(seq, "\tChecksum Offload in TX: %s\n", |
| 3856 | (priv->dma_cap.tx_coe) ? "Y" : "N"); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3857 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
| 3858 | seq_printf(seq, "\tIP Checksum Offload in RX: %s\n", |
| 3859 | (priv->dma_cap.rx_coe) ? "Y" : "N"); |
| 3860 | } else { |
| 3861 | seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n", |
| 3862 | (priv->dma_cap.rx_coe_type1) ? "Y" : "N"); |
| 3863 | seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n", |
| 3864 | (priv->dma_cap.rx_coe_type2) ? "Y" : "N"); |
| 3865 | } |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3866 | seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n", |
| 3867 | (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N"); |
| 3868 | seq_printf(seq, "\tNumber of Additional RX channel: %d\n", |
| 3869 | priv->dma_cap.number_rx_channel); |
| 3870 | seq_printf(seq, "\tNumber of Additional TX channel: %d\n", |
| 3871 | priv->dma_cap.number_tx_channel); |
| 3872 | seq_printf(seq, "\tEnhanced descriptors: %s\n", |
| 3873 | (priv->dma_cap.enh_desc) ? "Y" : "N"); |
| 3874 | |
| 3875 | return 0; |
| 3876 | } |
| 3877 | |
| 3878 | static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file) |
| 3879 | { |
| 3880 | return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private); |
| 3881 | } |
| 3882 | |
| 3883 | static const struct file_operations stmmac_dma_cap_fops = { |
| 3884 | .owner = THIS_MODULE, |
| 3885 | .open = stmmac_sysfs_dma_cap_open, |
| 3886 | .read = seq_read, |
| 3887 | .llseek = seq_lseek, |
Djalal Harouni | 7486394 | 2012-05-20 13:55:30 +0000 | [diff] [blame] | 3888 | .release = single_release, |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3889 | }; |
| 3890 | |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3891 | static int stmmac_init_fs(struct net_device *dev) |
| 3892 | { |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 3893 | struct stmmac_priv *priv = netdev_priv(dev); |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3894 | |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 3895 | /* Create per netdev entries */ |
| 3896 | priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir); |
| 3897 | |
| 3898 | if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3899 | netdev_err(priv->dev, "ERROR failed to create debugfs directory\n"); |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3900 | |
| 3901 | return -ENOMEM; |
| 3902 | } |
| 3903 | |
| 3904 | /* Entry to report DMA RX/TX rings */ |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 3905 | priv->dbgfs_rings_status = |
| 3906 | debugfs_create_file("descriptors_status", S_IRUGO, |
| 3907 | priv->dbgfs_dir, dev, |
| 3908 | &stmmac_rings_status_fops); |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3909 | |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 3910 | if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3911 | netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n"); |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 3912 | debugfs_remove_recursive(priv->dbgfs_dir); |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3913 | |
| 3914 | return -ENOMEM; |
| 3915 | } |
| 3916 | |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3917 | /* Entry to report the DMA HW features */ |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 3918 | priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO, |
| 3919 | priv->dbgfs_dir, |
| 3920 | dev, &stmmac_dma_cap_fops); |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3921 | |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 3922 | if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3923 | netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n"); |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 3924 | debugfs_remove_recursive(priv->dbgfs_dir); |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3925 | |
| 3926 | return -ENOMEM; |
| 3927 | } |
| 3928 | |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3929 | return 0; |
| 3930 | } |
| 3931 | |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 3932 | static void stmmac_exit_fs(struct net_device *dev) |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3933 | { |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 3934 | struct stmmac_priv *priv = netdev_priv(dev); |
| 3935 | |
| 3936 | debugfs_remove_recursive(priv->dbgfs_dir); |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3937 | } |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 3938 | #endif /* CONFIG_DEBUG_FS */ |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3939 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3940 | static const struct net_device_ops stmmac_netdev_ops = { |
| 3941 | .ndo_open = stmmac_open, |
| 3942 | .ndo_start_xmit = stmmac_xmit, |
| 3943 | .ndo_stop = stmmac_release, |
| 3944 | .ndo_change_mtu = stmmac_change_mtu, |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3945 | .ndo_fix_features = stmmac_fix_features, |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 3946 | .ndo_set_features = stmmac_set_features, |
Jiri Pirko | 0178934 | 2011-08-16 06:29:00 +0000 | [diff] [blame] | 3947 | .ndo_set_rx_mode = stmmac_set_rx_mode, |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3948 | .ndo_tx_timeout = stmmac_tx_timeout, |
| 3949 | .ndo_do_ioctl = stmmac_ioctl, |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3950 | #ifdef CONFIG_NET_POLL_CONTROLLER |
| 3951 | .ndo_poll_controller = stmmac_poll_controller, |
| 3952 | #endif |
| 3953 | .ndo_set_mac_address = eth_mac_addr, |
| 3954 | }; |
| 3955 | |
| 3956 | /** |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 3957 | * stmmac_hw_init - Init the MAC device |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3958 | * @priv: driver private structure |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 3959 | * Description: this function is to configure the MAC device according to |
| 3960 | * some platform parameters or the HW capability register. It prepares the |
| 3961 | * driver to use either ring or chain modes and to setup either enhanced or |
| 3962 | * normal descriptors. |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 3963 | */ |
| 3964 | static int stmmac_hw_init(struct stmmac_priv *priv) |
| 3965 | { |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 3966 | struct mac_device_info *mac; |
| 3967 | |
| 3968 | /* Identify the MAC HW device */ |
LABBE Corentin | ec33d71 | 2017-05-31 09:18:33 +0200 | [diff] [blame] | 3969 | if (priv->plat->setup) { |
| 3970 | mac = priv->plat->setup(priv); |
| 3971 | } else if (priv->plat->has_gmac) { |
Marc Kleine-Budde | 03f2eec | 2012-04-03 22:13:01 +0000 | [diff] [blame] | 3972 | priv->dev->priv_flags |= IFF_UNICAST_FLT; |
Vince Bridgers | 3b57de9 | 2014-07-31 15:49:17 -0500 | [diff] [blame] | 3973 | mac = dwmac1000_setup(priv->ioaddr, |
| 3974 | priv->plat->multicast_filter_bins, |
Alexandre TORGUE | c623d14 | 2016-04-01 11:37:27 +0200 | [diff] [blame] | 3975 | priv->plat->unicast_filter_entries, |
| 3976 | &priv->synopsys_id); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3977 | } else if (priv->plat->has_gmac4) { |
| 3978 | priv->dev->priv_flags |= IFF_UNICAST_FLT; |
| 3979 | mac = dwmac4_setup(priv->ioaddr, |
| 3980 | priv->plat->multicast_filter_bins, |
| 3981 | priv->plat->unicast_filter_entries, |
| 3982 | &priv->synopsys_id); |
Marc Kleine-Budde | 03f2eec | 2012-04-03 22:13:01 +0000 | [diff] [blame] | 3983 | } else { |
Alexandre TORGUE | c623d14 | 2016-04-01 11:37:27 +0200 | [diff] [blame] | 3984 | mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id); |
Marc Kleine-Budde | 03f2eec | 2012-04-03 22:13:01 +0000 | [diff] [blame] | 3985 | } |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 3986 | if (!mac) |
| 3987 | return -ENOMEM; |
| 3988 | |
| 3989 | priv->hw = mac; |
| 3990 | |
LABBE Corentin | 9f93ac8 | 2017-05-31 09:18:36 +0200 | [diff] [blame] | 3991 | /* dwmac-sun8i only work in chain mode */ |
| 3992 | if (priv->plat->has_sun8i) |
| 3993 | chain_mode = 1; |
| 3994 | |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 3995 | /* To use the chained or ring mode */ |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3996 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
| 3997 | priv->hw->mode = &dwmac4_ring_mode_ops; |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 3998 | } else { |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3999 | if (chain_mode) { |
| 4000 | priv->hw->mode = &chain_mode_ops; |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4001 | dev_info(priv->device, "Chain mode enabled\n"); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4002 | priv->mode = STMMAC_CHAIN_MODE; |
| 4003 | } else { |
| 4004 | priv->hw->mode = &ring_mode_ops; |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4005 | dev_info(priv->device, "Ring mode enabled\n"); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4006 | priv->mode = STMMAC_RING_MODE; |
| 4007 | } |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 4008 | } |
| 4009 | |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4010 | /* Get the HW capability (new GMAC newer than 3.50a) */ |
| 4011 | priv->hw_cap_support = stmmac_get_hw_features(priv); |
| 4012 | if (priv->hw_cap_support) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4013 | dev_info(priv->device, "DMA HW capability register supported\n"); |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4014 | |
| 4015 | /* We can override some gmac/dma configuration fields: e.g. |
| 4016 | * enh_desc, tx_coe (e.g. that are passed through the |
| 4017 | * platform) with the values from the HW capability |
| 4018 | * register (if supported). |
| 4019 | */ |
| 4020 | priv->plat->enh_desc = priv->dma_cap.enh_desc; |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4021 | priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up; |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 4022 | priv->hw->pmt = priv->plat->pmt; |
Deepak SIKRI | 38912bd | 2012-04-04 04:33:21 +0000 | [diff] [blame] | 4023 | |
Ezequiel Garcia | a8df35d | 2016-05-16 12:41:07 -0300 | [diff] [blame] | 4024 | /* TXCOE doesn't work in thresh DMA mode */ |
| 4025 | if (priv->plat->force_thresh_dma_mode) |
| 4026 | priv->plat->tx_coe = 0; |
| 4027 | else |
| 4028 | priv->plat->tx_coe = priv->dma_cap.tx_coe; |
| 4029 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4030 | /* In case of GMAC4 rx_coe is from HW cap register. */ |
| 4031 | priv->plat->rx_coe = priv->dma_cap.rx_coe; |
Deepak SIKRI | 38912bd | 2012-04-04 04:33:21 +0000 | [diff] [blame] | 4032 | |
| 4033 | if (priv->dma_cap.rx_coe_type2) |
| 4034 | priv->plat->rx_coe = STMMAC_RX_COE_TYPE2; |
| 4035 | else if (priv->dma_cap.rx_coe_type1) |
| 4036 | priv->plat->rx_coe = STMMAC_RX_COE_TYPE1; |
| 4037 | |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4038 | } else { |
| 4039 | dev_info(priv->device, "No HW DMA feature register supported\n"); |
| 4040 | } |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4041 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4042 | /* To use alternate (extended), normal or GMAC4 descriptor structures */ |
| 4043 | if (priv->synopsys_id >= DWMAC_CORE_4_00) |
| 4044 | priv->hw->desc = &dwmac4_desc_ops; |
| 4045 | else |
| 4046 | stmmac_selec_desc_mode(priv); |
Byungho An | 61369d0 | 2013-06-28 16:35:32 +0900 | [diff] [blame] | 4047 | |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 4048 | if (priv->plat->rx_coe) { |
| 4049 | priv->hw->rx_csum = priv->plat->rx_coe; |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4050 | dev_info(priv->device, "RX Checksum Offload Engine supported\n"); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4051 | if (priv->synopsys_id < DWMAC_CORE_4_00) |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4052 | dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum); |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 4053 | } |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4054 | if (priv->plat->tx_coe) |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4055 | dev_info(priv->device, "TX Checksum insertion supported\n"); |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4056 | |
| 4057 | if (priv->plat->pmt) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4058 | dev_info(priv->device, "Wake-Up On Lan supported\n"); |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4059 | device_set_wakeup_capable(priv->device, 1); |
| 4060 | } |
| 4061 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4062 | if (priv->dma_cap.tsoen) |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4063 | dev_info(priv->device, "TSO supported\n"); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4064 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 4065 | return 0; |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4066 | } |
| 4067 | |
| 4068 | /** |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4069 | * stmmac_dvr_probe |
| 4070 | * @device: device pointer |
Giuseppe CAVALLARO | ff3dd78 | 2012-06-04 19:22:55 +0000 | [diff] [blame] | 4071 | * @plat_dat: platform data pointer |
Joachim Eastwood | e56788c | 2015-05-20 20:03:07 +0200 | [diff] [blame] | 4072 | * @res: stmmac resource pointer |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4073 | * Description: this is the main probe function used to |
| 4074 | * call the alloc_etherdev, allocate the priv structure. |
Andy Shevchenko | 9afec6e | 2015-01-27 18:38:03 +0200 | [diff] [blame] | 4075 | * Return: |
Joachim Eastwood | 15ffac7 | 2015-05-20 20:03:08 +0200 | [diff] [blame] | 4076 | * returns 0 on success, otherwise errno. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4077 | */ |
Joachim Eastwood | 15ffac7 | 2015-05-20 20:03:08 +0200 | [diff] [blame] | 4078 | int stmmac_dvr_probe(struct device *device, |
| 4079 | struct plat_stmmacenet_data *plat_dat, |
| 4080 | struct stmmac_resources *res) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4081 | { |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4082 | struct net_device *ndev = NULL; |
| 4083 | struct stmmac_priv *priv; |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4084 | int ret = 0; |
| 4085 | u32 queue; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4086 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4087 | ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv), |
| 4088 | MTL_MAX_TX_QUEUES, |
| 4089 | MTL_MAX_RX_QUEUES); |
Joe Perches | 41de8d4 | 2012-01-29 13:47:52 +0000 | [diff] [blame] | 4090 | if (!ndev) |
Joachim Eastwood | 15ffac7 | 2015-05-20 20:03:08 +0200 | [diff] [blame] | 4091 | return -ENOMEM; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4092 | |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4093 | SET_NETDEV_DEV(ndev, device); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4094 | |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4095 | priv = netdev_priv(ndev); |
| 4096 | priv->device = device; |
| 4097 | priv->dev = ndev; |
| 4098 | |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4099 | stmmac_set_ethtool_ops(ndev); |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4100 | priv->pause = pause; |
| 4101 | priv->plat = plat_dat; |
Joachim Eastwood | e56788c | 2015-05-20 20:03:07 +0200 | [diff] [blame] | 4102 | priv->ioaddr = res->addr; |
| 4103 | priv->dev->base_addr = (unsigned long)res->addr; |
| 4104 | |
| 4105 | priv->dev->irq = res->irq; |
| 4106 | priv->wol_irq = res->wol_irq; |
| 4107 | priv->lpi_irq = res->lpi_irq; |
| 4108 | |
| 4109 | if (res->mac) |
| 4110 | memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN); |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4111 | |
Joachim Eastwood | a7a6268 | 2015-07-17 23:48:17 +0200 | [diff] [blame] | 4112 | dev_set_drvdata(device, priv->dev); |
Joachim Eastwood | 803f8fc | 2015-05-20 20:03:06 +0200 | [diff] [blame] | 4113 | |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4114 | /* Verify driver arguments */ |
| 4115 | stmmac_verify_args(); |
| 4116 | |
| 4117 | /* Override with kernel parameters if supplied XXX CRS XXX |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 4118 | * this needs to have multiple instances |
| 4119 | */ |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4120 | if ((phyaddr >= 0) && (phyaddr <= 31)) |
| 4121 | priv->plat->phy_addr = phyaddr; |
| 4122 | |
Eugeniy Paltsev | 90f522a | 2017-07-18 17:07:15 +0300 | [diff] [blame^] | 4123 | if (priv->plat->stmmac_rst) { |
| 4124 | ret = reset_control_assert(priv->plat->stmmac_rst); |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 4125 | reset_control_deassert(priv->plat->stmmac_rst); |
Eugeniy Paltsev | 90f522a | 2017-07-18 17:07:15 +0300 | [diff] [blame^] | 4126 | /* Some reset controllers have only reset callback instead of |
| 4127 | * assert + deassert callbacks pair. |
| 4128 | */ |
| 4129 | if (ret == -ENOTSUPP) |
| 4130 | reset_control_reset(priv->plat->stmmac_rst); |
| 4131 | } |
Chen-Yu Tsai | c5e4ddb | 2014-01-17 21:24:41 +0800 | [diff] [blame] | 4132 | |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4133 | /* Init MAC and get the capabilities */ |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 4134 | ret = stmmac_hw_init(priv); |
| 4135 | if (ret) |
Chen-Yu Tsai | 62866e9 | 2014-01-17 21:24:40 +0800 | [diff] [blame] | 4136 | goto error_hw_init; |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4137 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4138 | /* Configure real RX and TX queues */ |
Joao Pinto | c02b7a9 | 2017-04-10 11:32:14 +0100 | [diff] [blame] | 4139 | netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use); |
| 4140 | netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use); |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4141 | |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4142 | ndev->netdev_ops = &stmmac_netdev_ops; |
| 4143 | |
| 4144 | ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | |
| 4145 | NETIF_F_RXCSUM; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4146 | |
| 4147 | if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) { |
Niklas Cassel | 9edfa7d | 2017-06-19 18:36:44 +0200 | [diff] [blame] | 4148 | ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4149 | priv->tso = true; |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4150 | dev_info(priv->device, "TSO feature enabled\n"); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4151 | } |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4152 | ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA; |
| 4153 | ndev->watchdog_timeo = msecs_to_jiffies(watchdog); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4154 | #ifdef STMMAC_VLAN_TAG_USED |
| 4155 | /* Both mac100 and gmac support receive VLAN tag detection */ |
Patrick McHardy | f646968 | 2013-04-19 02:04:27 +0000 | [diff] [blame] | 4156 | ndev->features |= NETIF_F_HW_VLAN_CTAG_RX; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4157 | #endif |
| 4158 | priv->msg_enable = netif_msg_init(debug, default_msg_level); |
| 4159 | |
Jarod Wilson | 44770e1 | 2016-10-17 15:54:17 -0400 | [diff] [blame] | 4160 | /* MTU range: 46 - hw-specific max */ |
| 4161 | ndev->min_mtu = ETH_ZLEN - ETH_HLEN; |
| 4162 | if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00)) |
| 4163 | ndev->max_mtu = JUMBO_LEN; |
| 4164 | else |
| 4165 | ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN); |
Kweh, Hock Leong | a2cd64f | 2017-01-07 17:32:03 +0800 | [diff] [blame] | 4166 | /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu |
| 4167 | * as well as plat->maxmtu < ndev->min_mtu which is a invalid range. |
| 4168 | */ |
| 4169 | if ((priv->plat->maxmtu < ndev->max_mtu) && |
| 4170 | (priv->plat->maxmtu >= ndev->min_mtu)) |
Jarod Wilson | 44770e1 | 2016-10-17 15:54:17 -0400 | [diff] [blame] | 4171 | ndev->max_mtu = priv->plat->maxmtu; |
Kweh, Hock Leong | a2cd64f | 2017-01-07 17:32:03 +0800 | [diff] [blame] | 4172 | else if (priv->plat->maxmtu < ndev->min_mtu) |
Heiner Kallweit | b618ab4 | 2017-01-15 19:19:00 +0100 | [diff] [blame] | 4173 | dev_warn(priv->device, |
| 4174 | "%s: warning: maxmtu having invalid value (%d)\n", |
| 4175 | __func__, priv->plat->maxmtu); |
Jarod Wilson | 44770e1 | 2016-10-17 15:54:17 -0400 | [diff] [blame] | 4176 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4177 | if (flow_ctrl) |
| 4178 | priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */ |
| 4179 | |
Giuseppe CAVALLARO | 62a2ab9 | 2012-11-25 23:10:43 +0000 | [diff] [blame] | 4180 | /* Rx Watchdog is available in the COREs newer than the 3.40. |
| 4181 | * In some case, for example on bugged HW this feature |
| 4182 | * has to be disable and this can be done by passing the |
| 4183 | * riwt_off field from the platform. |
| 4184 | */ |
| 4185 | if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) { |
| 4186 | priv->use_riwt = 1; |
Heiner Kallweit | b618ab4 | 2017-01-15 19:19:00 +0100 | [diff] [blame] | 4187 | dev_info(priv->device, |
| 4188 | "Enable RX Mitigation via HW Watchdog Timer\n"); |
Giuseppe CAVALLARO | 62a2ab9 | 2012-11-25 23:10:43 +0000 | [diff] [blame] | 4189 | } |
| 4190 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4191 | for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) { |
| 4192 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 4193 | |
| 4194 | netif_napi_add(ndev, &rx_q->napi, stmmac_poll, |
| 4195 | (8 * priv->plat->rx_queues_to_use)); |
| 4196 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4197 | |
Vlad Lungu | f8e9616 | 2010-11-29 22:52:52 +0000 | [diff] [blame] | 4198 | spin_lock_init(&priv->lock); |
| 4199 | |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 4200 | /* If a specific clk_csr value is passed from the platform |
| 4201 | * this means that the CSR Clock Range selection cannot be |
| 4202 | * changed at run-time and it is fixed. Viceversa the driver'll try to |
| 4203 | * set the MDC clock dynamically according to the csr actual |
| 4204 | * clock input. |
| 4205 | */ |
| 4206 | if (!priv->plat->clk_csr) |
| 4207 | stmmac_clk_csr_set(priv); |
| 4208 | else |
| 4209 | priv->clk_csr = priv->plat->clk_csr; |
| 4210 | |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 4211 | stmmac_check_pcs_mode(priv); |
| 4212 | |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 4213 | if (priv->hw->pcs != STMMAC_PCS_RGMII && |
| 4214 | priv->hw->pcs != STMMAC_PCS_TBI && |
| 4215 | priv->hw->pcs != STMMAC_PCS_RTBI) { |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 4216 | /* MDIO bus Registration */ |
| 4217 | ret = stmmac_mdio_register(ndev); |
| 4218 | if (ret < 0) { |
Heiner Kallweit | b618ab4 | 2017-01-15 19:19:00 +0100 | [diff] [blame] | 4219 | dev_err(priv->device, |
| 4220 | "%s: MDIO bus (id: %d) registration failed", |
| 4221 | __func__, priv->plat->bus_id); |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 4222 | goto error_mdio_register; |
| 4223 | } |
Francesco Virlinzi | 4bfcbd7 | 2012-04-18 19:48:20 +0000 | [diff] [blame] | 4224 | } |
| 4225 | |
Florian Fainelli | 5701659 | 2016-12-27 18:23:06 -0800 | [diff] [blame] | 4226 | ret = register_netdev(ndev); |
Florian Fainelli | b2eb09a | 2016-12-28 15:44:41 -0800 | [diff] [blame] | 4227 | if (ret) { |
Heiner Kallweit | b618ab4 | 2017-01-15 19:19:00 +0100 | [diff] [blame] | 4228 | dev_err(priv->device, "%s: ERROR %i registering the device\n", |
| 4229 | __func__, ret); |
Florian Fainelli | b2eb09a | 2016-12-28 15:44:41 -0800 | [diff] [blame] | 4230 | goto error_netdev_register; |
| 4231 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4232 | |
Florian Fainelli | 5701659 | 2016-12-27 18:23:06 -0800 | [diff] [blame] | 4233 | return ret; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4234 | |
Viresh Kumar | 6a81c26 | 2012-07-30 14:39:41 -0700 | [diff] [blame] | 4235 | error_netdev_register: |
Florian Fainelli | b2eb09a | 2016-12-28 15:44:41 -0800 | [diff] [blame] | 4236 | if (priv->hw->pcs != STMMAC_PCS_RGMII && |
| 4237 | priv->hw->pcs != STMMAC_PCS_TBI && |
| 4238 | priv->hw->pcs != STMMAC_PCS_RTBI) |
| 4239 | stmmac_mdio_unregister(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4240 | error_mdio_register: |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4241 | for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) { |
| 4242 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 4243 | |
| 4244 | netif_napi_del(&rx_q->napi); |
| 4245 | } |
Chen-Yu Tsai | 62866e9 | 2014-01-17 21:24:40 +0800 | [diff] [blame] | 4246 | error_hw_init: |
Dan Carpenter | 34a52f3 | 2010-12-20 21:34:56 +0000 | [diff] [blame] | 4247 | free_netdev(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4248 | |
Joachim Eastwood | 15ffac7 | 2015-05-20 20:03:08 +0200 | [diff] [blame] | 4249 | return ret; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4250 | } |
Andy Shevchenko | b2e2f0c | 2014-11-10 12:38:59 +0200 | [diff] [blame] | 4251 | EXPORT_SYMBOL_GPL(stmmac_dvr_probe); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4252 | |
| 4253 | /** |
| 4254 | * stmmac_dvr_remove |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4255 | * @dev: device pointer |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4256 | * Description: this function resets the TX/RX processes, disables the MAC RX/TX |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4257 | * changes the link status, releases the DMA descriptor rings. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4258 | */ |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4259 | int stmmac_dvr_remove(struct device *dev) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4260 | { |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4261 | struct net_device *ndev = dev_get_drvdata(dev); |
Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 4262 | struct stmmac_priv *priv = netdev_priv(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4263 | |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4264 | netdev_info(priv->dev, "%s: removing driver", __func__); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4265 | |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 4266 | stmmac_stop_all_dma(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4267 | |
LABBE Corentin | 270c775 | 2017-03-23 14:40:22 +0100 | [diff] [blame] | 4268 | priv->hw->mac->set_mac(priv->ioaddr, false); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4269 | netif_carrier_off(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4270 | unregister_netdev(ndev); |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 4271 | if (priv->plat->stmmac_rst) |
| 4272 | reset_control_assert(priv->plat->stmmac_rst); |
| 4273 | clk_disable_unprepare(priv->plat->pclk); |
| 4274 | clk_disable_unprepare(priv->plat->stmmac_clk); |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 4275 | if (priv->hw->pcs != STMMAC_PCS_RGMII && |
| 4276 | priv->hw->pcs != STMMAC_PCS_TBI && |
| 4277 | priv->hw->pcs != STMMAC_PCS_RTBI) |
Bryan O'Donoghue | e743471 | 2015-04-16 17:56:03 +0100 | [diff] [blame] | 4278 | stmmac_mdio_unregister(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4279 | free_netdev(ndev); |
| 4280 | |
| 4281 | return 0; |
| 4282 | } |
Andy Shevchenko | b2e2f0c | 2014-11-10 12:38:59 +0200 | [diff] [blame] | 4283 | EXPORT_SYMBOL_GPL(stmmac_dvr_remove); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4284 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 4285 | /** |
| 4286 | * stmmac_suspend - suspend callback |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4287 | * @dev: device pointer |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 4288 | * Description: this is the function to suspend the device and it is called |
| 4289 | * by the platform driver to stop the network queue, release the resources, |
| 4290 | * program the PMT register (for WoL), clean and release driver resources. |
| 4291 | */ |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4292 | int stmmac_suspend(struct device *dev) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4293 | { |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4294 | struct net_device *ndev = dev_get_drvdata(dev); |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 4295 | struct stmmac_priv *priv = netdev_priv(ndev); |
Giuseppe CAVALLARO | f8c5a87 | 2012-05-13 22:18:43 +0000 | [diff] [blame] | 4296 | unsigned long flags; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4297 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 4298 | if (!ndev || !netif_running(ndev)) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4299 | return 0; |
| 4300 | |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 4301 | if (ndev->phydev) |
| 4302 | phy_stop(ndev->phydev); |
Francesco Virlinzi | 102463b | 2011-11-16 21:58:02 +0000 | [diff] [blame] | 4303 | |
Giuseppe CAVALLARO | f8c5a87 | 2012-05-13 22:18:43 +0000 | [diff] [blame] | 4304 | spin_lock_irqsave(&priv->lock, flags); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4305 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 4306 | netif_device_detach(ndev); |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4307 | stmmac_stop_all_queues(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4308 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4309 | stmmac_disable_all_queues(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4310 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 4311 | /* Stop TX/RX DMA */ |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 4312 | stmmac_stop_all_dma(priv); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 4313 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 4314 | /* Enable Power down mode by programming the PMT regs */ |
Srinivas Kandagatla | 89f7f2c | 2014-01-16 10:53:00 +0000 | [diff] [blame] | 4315 | if (device_may_wakeup(priv->device)) { |
Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 4316 | priv->hw->mac->pmt(priv->hw, priv->wolopts); |
Srinivas Kandagatla | 89f7f2c | 2014-01-16 10:53:00 +0000 | [diff] [blame] | 4317 | priv->irq_wake = 1; |
| 4318 | } else { |
LABBE Corentin | 270c775 | 2017-03-23 14:40:22 +0100 | [diff] [blame] | 4319 | priv->hw->mac->set_mac(priv->ioaddr, false); |
Srinivas Kandagatla | db88f10 | 2014-01-16 10:52:52 +0000 | [diff] [blame] | 4320 | pinctrl_pm_select_sleep_state(priv->device); |
Giuseppe CAVALLARO | ba1377ff | 2012-04-04 04:33:25 +0000 | [diff] [blame] | 4321 | /* Disable clock in case of PWM is off */ |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 4322 | clk_disable(priv->plat->pclk); |
| 4323 | clk_disable(priv->plat->stmmac_clk); |
Giuseppe CAVALLARO | ba1377ff | 2012-04-04 04:33:25 +0000 | [diff] [blame] | 4324 | } |
Giuseppe CAVALLARO | f8c5a87 | 2012-05-13 22:18:43 +0000 | [diff] [blame] | 4325 | spin_unlock_irqrestore(&priv->lock, flags); |
Vince Bridgers | 2d871aa | 2014-07-28 14:07:58 -0500 | [diff] [blame] | 4326 | |
LABBE Corentin | 4d869b0 | 2017-05-24 09:16:46 +0200 | [diff] [blame] | 4327 | priv->oldlink = false; |
LABBE Corentin | bd00632 | 2017-02-15 10:46:40 +0100 | [diff] [blame] | 4328 | priv->speed = SPEED_UNKNOWN; |
| 4329 | priv->oldduplex = DUPLEX_UNKNOWN; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4330 | return 0; |
| 4331 | } |
Andy Shevchenko | b2e2f0c | 2014-11-10 12:38:59 +0200 | [diff] [blame] | 4332 | EXPORT_SYMBOL_GPL(stmmac_suspend); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4333 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 4334 | /** |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 4335 | * stmmac_reset_queues_param - reset queue parameters |
| 4336 | * @dev: device pointer |
| 4337 | */ |
| 4338 | static void stmmac_reset_queues_param(struct stmmac_priv *priv) |
| 4339 | { |
| 4340 | u32 rx_cnt = priv->plat->rx_queues_to_use; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 4341 | u32 tx_cnt = priv->plat->tx_queues_to_use; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 4342 | u32 queue; |
| 4343 | |
| 4344 | for (queue = 0; queue < rx_cnt; queue++) { |
| 4345 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 4346 | |
| 4347 | rx_q->cur_rx = 0; |
| 4348 | rx_q->dirty_rx = 0; |
| 4349 | } |
| 4350 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 4351 | for (queue = 0; queue < tx_cnt; queue++) { |
| 4352 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
| 4353 | |
| 4354 | tx_q->cur_tx = 0; |
| 4355 | tx_q->dirty_tx = 0; |
| 4356 | } |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 4357 | } |
| 4358 | |
| 4359 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 4360 | * stmmac_resume - resume callback |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4361 | * @dev: device pointer |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 4362 | * Description: when resume this function is invoked to setup the DMA and CORE |
| 4363 | * in a usable state. |
| 4364 | */ |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4365 | int stmmac_resume(struct device *dev) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4366 | { |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4367 | struct net_device *ndev = dev_get_drvdata(dev); |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 4368 | struct stmmac_priv *priv = netdev_priv(ndev); |
Giuseppe CAVALLARO | f8c5a87 | 2012-05-13 22:18:43 +0000 | [diff] [blame] | 4369 | unsigned long flags; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4370 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 4371 | if (!netif_running(ndev)) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4372 | return 0; |
| 4373 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4374 | /* Power Down bit, into the PM register, is cleared |
| 4375 | * automatically as soon as a magic packet or a Wake-up frame |
| 4376 | * is received. Anyway, it's better to manually clear |
| 4377 | * this bit because it can generate problems while resuming |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 4378 | * from another devices (e.g. serial console). |
| 4379 | */ |
Srinivas Kandagatla | 623997f | 2014-01-16 10:52:35 +0000 | [diff] [blame] | 4380 | if (device_may_wakeup(priv->device)) { |
Vincent Palatin | f55d84b | 2016-06-01 08:53:48 -0700 | [diff] [blame] | 4381 | spin_lock_irqsave(&priv->lock, flags); |
Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 4382 | priv->hw->mac->pmt(priv->hw, 0); |
Vincent Palatin | f55d84b | 2016-06-01 08:53:48 -0700 | [diff] [blame] | 4383 | spin_unlock_irqrestore(&priv->lock, flags); |
Srinivas Kandagatla | 89f7f2c | 2014-01-16 10:53:00 +0000 | [diff] [blame] | 4384 | priv->irq_wake = 0; |
Srinivas Kandagatla | 623997f | 2014-01-16 10:52:35 +0000 | [diff] [blame] | 4385 | } else { |
Srinivas Kandagatla | db88f10 | 2014-01-16 10:52:52 +0000 | [diff] [blame] | 4386 | pinctrl_pm_select_default_state(priv->device); |
LABBE Corentin | 8d45e42 | 2017-02-08 09:31:08 +0100 | [diff] [blame] | 4387 | /* enable the clk previously disabled */ |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 4388 | clk_enable(priv->plat->stmmac_clk); |
| 4389 | clk_enable(priv->plat->pclk); |
Srinivas Kandagatla | 623997f | 2014-01-16 10:52:35 +0000 | [diff] [blame] | 4390 | /* reset the phy so that it's ready */ |
| 4391 | if (priv->mii) |
| 4392 | stmmac_mdio_reset(priv->mii); |
| 4393 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4394 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 4395 | netif_device_attach(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4396 | |
Vincent Palatin | f55d84b | 2016-06-01 08:53:48 -0700 | [diff] [blame] | 4397 | spin_lock_irqsave(&priv->lock, flags); |
| 4398 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 4399 | stmmac_reset_queues_param(priv); |
| 4400 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4401 | /* reset private mss value to force mss context settings at |
| 4402 | * next tso xmit (only used for gmac4). |
| 4403 | */ |
| 4404 | priv->mss = 0; |
| 4405 | |
Giuseppe CAVALLARO | ae79a63 | 2015-12-04 07:21:06 +0100 | [diff] [blame] | 4406 | stmmac_clear_descriptors(priv); |
| 4407 | |
Huacai Chen | fe131929 | 2014-12-19 22:38:18 +0800 | [diff] [blame] | 4408 | stmmac_hw_setup(ndev, false); |
Giuseppe CAVALLARO | 777da23 | 2014-11-04 17:08:09 +0100 | [diff] [blame] | 4409 | stmmac_init_tx_coalesce(priv); |
Giuseppe CAVALLARO | ac316c7 | 2015-11-26 08:35:41 +0100 | [diff] [blame] | 4410 | stmmac_set_rx_mode(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4411 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4412 | stmmac_enable_all_queues(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4413 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4414 | stmmac_start_all_queues(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4415 | |
Giuseppe CAVALLARO | f8c5a87 | 2012-05-13 22:18:43 +0000 | [diff] [blame] | 4416 | spin_unlock_irqrestore(&priv->lock, flags); |
Francesco Virlinzi | 102463b | 2011-11-16 21:58:02 +0000 | [diff] [blame] | 4417 | |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 4418 | if (ndev->phydev) |
| 4419 | phy_start(ndev->phydev); |
Francesco Virlinzi | 102463b | 2011-11-16 21:58:02 +0000 | [diff] [blame] | 4420 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4421 | return 0; |
| 4422 | } |
Andy Shevchenko | b2e2f0c | 2014-11-10 12:38:59 +0200 | [diff] [blame] | 4423 | EXPORT_SYMBOL_GPL(stmmac_resume); |
Giuseppe CAVALLARO | ba27ec6 | 2012-06-04 19:22:57 +0000 | [diff] [blame] | 4424 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4425 | #ifndef MODULE |
| 4426 | static int __init stmmac_cmdline_opt(char *str) |
| 4427 | { |
| 4428 | char *opt; |
| 4429 | |
| 4430 | if (!str || !*str) |
| 4431 | return -EINVAL; |
| 4432 | while ((opt = strsep(&str, ",")) != NULL) { |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4433 | if (!strncmp(opt, "debug:", 6)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 4434 | if (kstrtoint(opt + 6, 0, &debug)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4435 | goto err; |
| 4436 | } else if (!strncmp(opt, "phyaddr:", 8)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 4437 | if (kstrtoint(opt + 8, 0, &phyaddr)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4438 | goto err; |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4439 | } else if (!strncmp(opt, "buf_sz:", 7)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 4440 | if (kstrtoint(opt + 7, 0, &buf_sz)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4441 | goto err; |
| 4442 | } else if (!strncmp(opt, "tc:", 3)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 4443 | if (kstrtoint(opt + 3, 0, &tc)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4444 | goto err; |
| 4445 | } else if (!strncmp(opt, "watchdog:", 9)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 4446 | if (kstrtoint(opt + 9, 0, &watchdog)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4447 | goto err; |
| 4448 | } else if (!strncmp(opt, "flow_ctrl:", 10)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 4449 | if (kstrtoint(opt + 10, 0, &flow_ctrl)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4450 | goto err; |
| 4451 | } else if (!strncmp(opt, "pause:", 6)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 4452 | if (kstrtoint(opt + 6, 0, &pause)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4453 | goto err; |
Giuseppe CAVALLARO | 506f669 | 2013-02-14 23:00:13 +0000 | [diff] [blame] | 4454 | } else if (!strncmp(opt, "eee_timer:", 10)) { |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 4455 | if (kstrtoint(opt + 10, 0, &eee_timer)) |
| 4456 | goto err; |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 4457 | } else if (!strncmp(opt, "chain_mode:", 11)) { |
| 4458 | if (kstrtoint(opt + 11, 0, &chain_mode)) |
| 4459 | goto err; |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4460 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4461 | } |
| 4462 | return 0; |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4463 | |
| 4464 | err: |
| 4465 | pr_err("%s: ERROR broken module parameter conversion", __func__); |
| 4466 | return -EINVAL; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4467 | } |
| 4468 | |
| 4469 | __setup("stmmaceth=", stmmac_cmdline_opt); |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 4470 | #endif /* MODULE */ |
Giuseppe Cavallaro | 6fc0d0f | 2011-12-23 14:21:20 -0500 | [diff] [blame] | 4471 | |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 4472 | static int __init stmmac_init(void) |
| 4473 | { |
| 4474 | #ifdef CONFIG_DEBUG_FS |
| 4475 | /* Create debugfs main directory if it doesn't exist yet */ |
| 4476 | if (!stmmac_fs_dir) { |
| 4477 | stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL); |
| 4478 | |
| 4479 | if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) { |
| 4480 | pr_err("ERROR %s, debugfs create directory failed\n", |
| 4481 | STMMAC_RESOURCE_NAME); |
| 4482 | |
| 4483 | return -ENOMEM; |
| 4484 | } |
| 4485 | } |
| 4486 | #endif |
| 4487 | |
| 4488 | return 0; |
| 4489 | } |
| 4490 | |
| 4491 | static void __exit stmmac_exit(void) |
| 4492 | { |
| 4493 | #ifdef CONFIG_DEBUG_FS |
| 4494 | debugfs_remove_recursive(stmmac_fs_dir); |
| 4495 | #endif |
| 4496 | } |
| 4497 | |
| 4498 | module_init(stmmac_init) |
| 4499 | module_exit(stmmac_exit) |
| 4500 | |
Giuseppe Cavallaro | 6fc0d0f | 2011-12-23 14:21:20 -0500 | [diff] [blame] | 4501 | MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver"); |
| 4502 | MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>"); |
| 4503 | MODULE_LICENSE("GPL"); |