blob: 1763e48c84e2090678f4ffc1b55cf1d7a62382e4 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
48#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000049#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080050#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070051#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080052#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070053
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020055#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056
57/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000058#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070059static int watchdog = TX_TIMEO;
60module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000061MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070062
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
stephen hemminger47d1f712013-12-30 10:38:57 -080067static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(phyaddr, int, S_IRUGO);
69MODULE_PARM_DESC(phyaddr, "Physical device address");
70
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010071#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010072#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070073
74static int flow_ctrl = FLOW_OFF;
75module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
76MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
77
78static int pause = PAUSE_TIME;
79module_param(pause, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(pause, "Flow Control Pause Time");
81
82#define TC_DEFAULT 64
83static int tc = TC_DEFAULT;
84module_param(tc, int, S_IRUGO | S_IWUSR);
85MODULE_PARM_DESC(tc, "DMA threshold control value");
86
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010087#define DEFAULT_BUFSIZE 1536
88static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070089module_param(buf_sz, int, S_IRUGO | S_IWUSR);
90MODULE_PARM_DESC(buf_sz, "DMA buffer size");
91
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010092#define STMMAC_RX_COPYBREAK 256
93
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070094static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
95 NETIF_MSG_LINK | NETIF_MSG_IFUP |
96 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
97
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +000098#define STMMAC_DEFAULT_LPI_TIMER 1000
99static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
100module_param(eee_timer, int, S_IRUGO | S_IWUSR);
101MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200102#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103
Pavel Machek22d3efe2016-11-28 12:55:59 +0100104/* By default the driver will use the ring mode to manage tx and rx descriptors,
105 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000106 */
107static unsigned int chain_mode;
108module_param(chain_mode, int, S_IRUGO);
109MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
110
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700111static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700112
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100113#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000114static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700115static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000116#endif
117
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000118#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
119
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700120/**
121 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100122 * Description: it checks the driver parameters and set a default in case of
123 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124 */
125static void stmmac_verify_args(void)
126{
127 if (unlikely(watchdog < 0))
128 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100129 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
130 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700131 if (unlikely(flow_ctrl > 1))
132 flow_ctrl = FLOW_AUTO;
133 else if (likely(flow_ctrl < 0))
134 flow_ctrl = FLOW_OFF;
135 if (unlikely((pause < 0) || (pause > 0xffff)))
136 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000137 if (eee_timer < 0)
138 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700139}
140
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000141/**
Joao Pintoc22a3f42017-04-06 09:49:11 +0100142 * stmmac_disable_all_queues - Disable all queues
143 * @priv: driver private structure
144 */
145static void stmmac_disable_all_queues(struct stmmac_priv *priv)
146{
147 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
148 u32 queue;
149
150 for (queue = 0; queue < rx_queues_cnt; queue++) {
151 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
152
153 napi_disable(&rx_q->napi);
154 }
155}
156
157/**
158 * stmmac_enable_all_queues - Enable all queues
159 * @priv: driver private structure
160 */
161static void stmmac_enable_all_queues(struct stmmac_priv *priv)
162{
163 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
164 u32 queue;
165
166 for (queue = 0; queue < rx_queues_cnt; queue++) {
167 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
168
169 napi_enable(&rx_q->napi);
170 }
171}
172
173/**
174 * stmmac_stop_all_queues - Stop all queues
175 * @priv: driver private structure
176 */
177static void stmmac_stop_all_queues(struct stmmac_priv *priv)
178{
179 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
180 u32 queue;
181
182 for (queue = 0; queue < tx_queues_cnt; queue++)
183 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
184}
185
186/**
187 * stmmac_start_all_queues - Start all queues
188 * @priv: driver private structure
189 */
190static void stmmac_start_all_queues(struct stmmac_priv *priv)
191{
192 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
193 u32 queue;
194
195 for (queue = 0; queue < tx_queues_cnt; queue++)
196 netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
197}
198
199/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000200 * stmmac_clk_csr_set - dynamically set the MDC clock
201 * @priv: driver private structure
202 * Description: this is to dynamically set the MDC clock according to the csr
203 * clock input.
204 * Note:
205 * If a specific clk_csr value is passed from the platform
206 * this means that the CSR Clock Range selection cannot be
207 * changed at run-time and it is fixed (as reported in the driver
208 * documentation). Viceversa the driver will try to set the MDC
209 * clock dynamically according to the actual clock input.
210 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000211static void stmmac_clk_csr_set(struct stmmac_priv *priv)
212{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000213 u32 clk_rate;
214
jpintof573c0b2017-01-09 12:35:09 +0000215 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000216
217 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000218 * for all other cases except for the below mentioned ones.
219 * For values higher than the IEEE 802.3 specified frequency
220 * we can not estimate the proper divider as it is not known
221 * the frequency of clk_csr_i. So we do not change the default
222 * divider.
223 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000224 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
225 if (clk_rate < CSR_F_35M)
226 priv->clk_csr = STMMAC_CSR_20_35M;
227 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
228 priv->clk_csr = STMMAC_CSR_35_60M;
229 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
230 priv->clk_csr = STMMAC_CSR_60_100M;
231 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
232 priv->clk_csr = STMMAC_CSR_100_150M;
233 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
234 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800235 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000236 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000237 }
LABBE Corentin9f93ac82017-05-31 09:18:36 +0200238
239 if (priv->plat->has_sun8i) {
240 if (clk_rate > 160000000)
241 priv->clk_csr = 0x03;
242 else if (clk_rate > 80000000)
243 priv->clk_csr = 0x02;
244 else if (clk_rate > 40000000)
245 priv->clk_csr = 0x01;
246 else
247 priv->clk_csr = 0;
248 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000249}
250
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700251static void print_pkt(unsigned char *buf, int len)
252{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200253 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
254 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700255}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700256
Joao Pintoce736782017-04-06 09:49:10 +0100257static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700258{
Joao Pintoce736782017-04-06 09:49:10 +0100259 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100260 u32 avail;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100261
Joao Pintoce736782017-04-06 09:49:10 +0100262 if (tx_q->dirty_tx > tx_q->cur_tx)
263 avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100264 else
Joao Pintoce736782017-04-06 09:49:10 +0100265 avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100266
267 return avail;
268}
269
Joao Pinto54139cf2017-04-06 09:49:09 +0100270/**
271 * stmmac_rx_dirty - Get RX queue dirty
272 * @priv: driver private structure
273 * @queue: RX queue index
274 */
275static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100276{
Joao Pinto54139cf2017-04-06 09:49:09 +0100277 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100278 u32 dirty;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100279
Joao Pinto54139cf2017-04-06 09:49:09 +0100280 if (rx_q->dirty_rx <= rx_q->cur_rx)
281 dirty = rx_q->cur_rx - rx_q->dirty_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100282 else
Joao Pinto54139cf2017-04-06 09:49:09 +0100283 dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100284
285 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700286}
287
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000288/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100289 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000290 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100291 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000292 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000293 */
294static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
295{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200296 struct net_device *ndev = priv->dev;
297 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000298
299 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000300 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000301}
302
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000303/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100304 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000305 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100306 * Description: this function is to verify and enter in LPI mode in case of
307 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000308 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000309static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
310{
Joao Pintoce736782017-04-06 09:49:10 +0100311 u32 tx_cnt = priv->plat->tx_queues_to_use;
312 u32 queue;
313
314 /* check if all TX queues have the work finished */
315 for (queue = 0; queue < tx_cnt; queue++) {
316 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
317
318 if (tx_q->dirty_tx != tx_q->cur_tx)
319 return; /* still unfinished work */
320 }
321
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000322 /* Check and enter in LPI mode */
Joao Pintoce736782017-04-06 09:49:10 +0100323 if (!priv->tx_path_in_lpi_mode)
jpintob4b7b772017-01-09 12:35:08 +0000324 priv->hw->mac->set_eee_mode(priv->hw,
325 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000326}
327
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000328/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100329 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000330 * @priv: driver private structure
331 * Description: this function is to exit and disable EEE in case of
332 * LPI state is true. This is called by the xmit.
333 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000334void stmmac_disable_eee_mode(struct stmmac_priv *priv)
335{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500336 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000337 del_timer_sync(&priv->eee_ctrl_timer);
338 priv->tx_path_in_lpi_mode = false;
339}
340
341/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100342 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000343 * @arg : data hook
344 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000345 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000346 * then MAC Transmitter can be moved to LPI state.
347 */
348static void stmmac_eee_ctrl_timer(unsigned long arg)
349{
350 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
351
352 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200353 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000354}
355
356/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100357 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000358 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000359 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100360 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
361 * can also manage EEE, this function enable the LPI state and start related
362 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000363 */
364bool stmmac_eee_init(struct stmmac_priv *priv)
365{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200366 struct net_device *ndev = priv->dev;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100367 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000368 bool ret = false;
369
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200370 /* Using PCS we cannot dial with the phy registers at this stage
371 * so we do not support extra feature like EEE.
372 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200373 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
374 (priv->hw->pcs == STMMAC_PCS_TBI) ||
375 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200376 goto out;
377
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000378 /* MAC core supports the EEE feature. */
379 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100380 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000381
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100382 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200383 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100384 /* To manage at run-time if the EEE cannot be supported
385 * anymore (for example because the lp caps have been
386 * changed).
387 * In that case the driver disable own timers.
388 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100389 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100390 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100391 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100392 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500393 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100394 tx_lpi_timer);
395 }
396 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100397 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100398 goto out;
399 }
400 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100401 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200402 if (!priv->eee_active) {
403 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530404 setup_timer(&priv->eee_ctrl_timer,
405 stmmac_eee_ctrl_timer,
406 (unsigned long)priv);
407 mod_timer(&priv->eee_ctrl_timer,
408 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000409
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500410 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200411 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100412 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200413 }
414 /* Set HW EEE according to the speed */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200415 priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000416
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000417 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100418 spin_unlock_irqrestore(&priv->lock, flags);
419
LABBE Corentin38ddc592016-11-16 20:09:39 +0100420 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000421 }
422out:
423 return ret;
424}
425
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100426/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000427 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100428 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000429 * @skb : the socket buffer
430 * Description :
431 * This function will read timestamp from the descriptor & pass it to stack.
432 * and also perform some sanity checks.
433 */
434static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100435 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000436{
437 struct skb_shared_hwtstamps shhwtstamp;
438 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000439
440 if (!priv->hwts_tx_en)
441 return;
442
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000443 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800444 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000445 return;
446
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000447 /* check tx tstamp status */
Mario Molitor33d4c482017-06-08 23:03:09 +0200448 if (priv->hw->desc->get_tx_timestamp_status(p)) {
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100449 /* get the valid tstamp */
450 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000451
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100452 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
453 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000454
Mario Molitor33d4c482017-06-08 23:03:09 +0200455 netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100456 /* pass tstamp to stack */
457 skb_tstamp_tx(skb, &shhwtstamp);
458 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000459
460 return;
461}
462
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100463/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000464 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100465 * @p : descriptor pointer
466 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000467 * @skb : the socket buffer
468 * Description :
469 * This function will read received packet's timestamp from the descriptor
470 * and pass it to stack. It also perform some sanity checks.
471 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100472static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
473 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000474{
475 struct skb_shared_hwtstamps *shhwtstamp = NULL;
476 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000477
478 if (!priv->hwts_rx_en)
479 return;
480
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100481 /* Check if timestamp is available */
Mario Molitor33d4c482017-06-08 23:03:09 +0200482 if (priv->hw->desc->get_rx_timestamp_status(p, priv->adv_ts)) {
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100483 /* For GMAC4, the valid timestamp is from CTX next desc. */
484 if (priv->plat->has_gmac4)
485 ns = priv->hw->desc->get_timestamp(np, priv->adv_ts);
486 else
487 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000488
Mario Molitor33d4c482017-06-08 23:03:09 +0200489 netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100490 shhwtstamp = skb_hwtstamps(skb);
491 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
492 shhwtstamp->hwtstamp = ns_to_ktime(ns);
493 } else {
Mario Molitor33d4c482017-06-08 23:03:09 +0200494 netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100495 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000496}
497
498/**
499 * stmmac_hwtstamp_ioctl - control hardware timestamping.
500 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100501 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000502 * a proprietary structure used to pass information to the driver.
503 * Description:
504 * This function configures the MAC to enable/disable both outgoing(TX)
505 * and incoming(RX) packets time stamping based on user input.
506 * Return Value:
507 * 0 on success and an appropriate -ve integer on failure.
508 */
509static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
510{
511 struct stmmac_priv *priv = netdev_priv(dev);
512 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200513 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000514 u64 temp = 0;
515 u32 ptp_v2 = 0;
516 u32 tstamp_all = 0;
517 u32 ptp_over_ipv4_udp = 0;
518 u32 ptp_over_ipv6_udp = 0;
519 u32 ptp_over_ethernet = 0;
520 u32 snap_type_sel = 0;
521 u32 ts_master_en = 0;
522 u32 ts_event_en = 0;
523 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800524 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000525
526 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
527 netdev_alert(priv->dev, "No support for HW time stamping\n");
528 priv->hwts_tx_en = 0;
529 priv->hwts_rx_en = 0;
530
531 return -EOPNOTSUPP;
532 }
533
534 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000535 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000536 return -EFAULT;
537
LABBE Corentin38ddc592016-11-16 20:09:39 +0100538 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
539 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000540
541 /* reserved for future extensions */
542 if (config.flags)
543 return -EINVAL;
544
Ben Hutchings5f3da322013-11-14 00:43:41 +0000545 if (config.tx_type != HWTSTAMP_TX_OFF &&
546 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000547 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000548
549 if (priv->adv_ts) {
550 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000551 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000552 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000553 config.rx_filter = HWTSTAMP_FILTER_NONE;
554 break;
555
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000556 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000557 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000558 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
559 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200560 if (priv->plat->has_gmac4)
561 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
562 else
563 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000564
565 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
566 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
567 break;
568
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000569 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000570 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000571 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
572 /* take time stamp for SYNC messages only */
573 ts_event_en = PTP_TCR_TSEVNTENA;
574
575 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
576 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
577 break;
578
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000579 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000580 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000581 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
582 /* take time stamp for Delay_Req messages only */
583 ts_master_en = PTP_TCR_TSMSTRENA;
584 ts_event_en = PTP_TCR_TSEVNTENA;
585
586 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
587 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
588 break;
589
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000590 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000591 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000592 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
593 ptp_v2 = PTP_TCR_TSVER2ENA;
594 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200595 if (priv->plat->has_gmac4)
596 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
597 else
598 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000599
600 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
601 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
602 break;
603
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000604 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000605 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000606 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
607 ptp_v2 = PTP_TCR_TSVER2ENA;
608 /* take time stamp for SYNC messages only */
609 ts_event_en = PTP_TCR_TSEVNTENA;
610
611 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
612 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
613 break;
614
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000615 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000616 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000617 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
618 ptp_v2 = PTP_TCR_TSVER2ENA;
619 /* take time stamp for Delay_Req messages only */
620 ts_master_en = PTP_TCR_TSMSTRENA;
621 ts_event_en = PTP_TCR_TSEVNTENA;
622
623 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
624 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
625 break;
626
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000627 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000628 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000629 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
630 ptp_v2 = PTP_TCR_TSVER2ENA;
631 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200632 if (priv->plat->has_gmac4)
633 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
634 else
635 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000636
637 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
638 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
639 ptp_over_ethernet = PTP_TCR_TSIPENA;
640 break;
641
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000642 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000643 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000644 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
645 ptp_v2 = PTP_TCR_TSVER2ENA;
646 /* take time stamp for SYNC messages only */
647 ts_event_en = PTP_TCR_TSEVNTENA;
648
649 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
650 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
651 ptp_over_ethernet = PTP_TCR_TSIPENA;
652 break;
653
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000654 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000655 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000656 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
657 ptp_v2 = PTP_TCR_TSVER2ENA;
658 /* take time stamp for Delay_Req messages only */
659 ts_master_en = PTP_TCR_TSMSTRENA;
660 ts_event_en = PTP_TCR_TSEVNTENA;
661
662 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
663 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
664 ptp_over_ethernet = PTP_TCR_TSIPENA;
665 break;
666
Miroslav Lichvare3412572017-05-19 17:52:36 +0200667 case HWTSTAMP_FILTER_NTP_ALL:
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000668 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000669 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000670 config.rx_filter = HWTSTAMP_FILTER_ALL;
671 tstamp_all = PTP_TCR_TSENALL;
672 break;
673
674 default:
675 return -ERANGE;
676 }
677 } else {
678 switch (config.rx_filter) {
679 case HWTSTAMP_FILTER_NONE:
680 config.rx_filter = HWTSTAMP_FILTER_NONE;
681 break;
682 default:
683 /* PTP v1, UDP, any kind of event packet */
684 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
685 break;
686 }
687 }
688 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000689 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000690
691 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100692 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000693 else {
694 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000695 tstamp_all | ptp_v2 | ptp_over_ethernet |
696 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
697 ts_master_en | snap_type_sel);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100698 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000699
700 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800701 sec_inc = priv->hw->ptp->config_sub_second_increment(
jpintof573c0b2017-01-09 12:35:09 +0000702 priv->ptpaddr, priv->plat->clk_ptp_rate,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100703 priv->plat->has_gmac4);
Phil Reid19d857c2015-12-14 11:32:01 +0800704 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000705
706 /* calculate default added value:
707 * formula is :
708 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800709 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000710 */
Phil Reid19d857c2015-12-14 11:32:01 +0800711 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000712 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100713 priv->hw->ptp->config_addend(priv->ptpaddr,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000714 priv->default_addend);
715
716 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200717 ktime_get_real_ts64(&now);
718
719 /* lower 32 bits of tv_sec are safe until y2106 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100720 priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000721 now.tv_nsec);
722 }
723
724 return copy_to_user(ifr->ifr_data, &config,
725 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
726}
727
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000728/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100729 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000730 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100731 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000732 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100733 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000734 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000735static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000736{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000737 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
738 return -EOPNOTSUPP;
739
Vince Bridgers7cd01392013-12-20 11:19:34 -0600740 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200741 /* Check if adv_ts can be enabled for dwmac 4.x core */
742 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
743 priv->adv_ts = 1;
744 /* Dwmac 3.x core with extend_desc can support adv_ts */
745 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600746 priv->adv_ts = 1;
747
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200748 if (priv->dma_cap.time_stamp)
749 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600750
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200751 if (priv->adv_ts)
752 netdev_info(priv->dev,
753 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000754
755 priv->hw->ptp = &stmmac_ptp;
756 priv->hwts_tx_en = 0;
757 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000758
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200759 stmmac_ptp_register(priv);
760
761 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000762}
763
764static void stmmac_release_ptp(struct stmmac_priv *priv)
765{
jpintof573c0b2017-01-09 12:35:09 +0000766 if (priv->plat->clk_ptp_ref)
767 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000768 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000769}
770
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700771/**
Joao Pinto29feff32017-03-10 18:24:56 +0000772 * stmmac_mac_flow_ctrl - Configure flow control in all queues
773 * @priv: driver private structure
774 * Description: It is used for configuring the flow control in all queues
775 */
776static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
777{
778 u32 tx_cnt = priv->plat->tx_queues_to_use;
779
780 priv->hw->mac->flow_ctrl(priv->hw, duplex, priv->flow_ctrl,
781 priv->pause, tx_cnt);
782}
783
784/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100785 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700786 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100787 * Description: this is the helper called by the physical abstraction layer
788 * drivers to communicate the phy link status. According the speed and duplex
789 * this driver can invoke registered glue-logic as well.
790 * It also invoke the eee initialization because it could happen when switch
791 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700792 */
793static void stmmac_adjust_link(struct net_device *dev)
794{
795 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200796 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700797 unsigned long flags;
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200798 bool new_state = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700799
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100800 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700801 return;
802
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700803 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000804
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700805 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000806 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700807
808 /* Now we make sure that we can be in full duplex mode.
809 * If not, we operate in half-duplex mode. */
810 if (phydev->duplex != priv->oldduplex) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200811 new_state = true;
LABBE Corentin50cb16d2017-05-24 09:16:44 +0200812 if (!phydev->duplex)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000813 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700814 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000815 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700816 priv->oldduplex = phydev->duplex;
817 }
818 /* Flow Control operation */
819 if (phydev->pause)
Joao Pinto29feff32017-03-10 18:24:56 +0000820 stmmac_mac_flow_ctrl(priv, phydev->duplex);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700821
822 if (phydev->speed != priv->speed) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200823 new_state = true;
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200824 ctrl &= ~priv->hw->link.speed_mask;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700825 switch (phydev->speed) {
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200826 case SPEED_1000:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200827 ctrl |= priv->hw->link.speed1000;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700828 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200829 case SPEED_100:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200830 ctrl |= priv->hw->link.speed100;
LABBE Corentin9beae262017-02-15 10:46:43 +0100831 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200832 case SPEED_10:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200833 ctrl |= priv->hw->link.speed10;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700834 break;
835 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100836 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100837 "broken speed: %d\n", phydev->speed);
LABBE Corentin688495b2017-02-15 10:46:41 +0100838 phydev->speed = SPEED_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700839 break;
840 }
LABBE Corentin5db13552017-02-15 10:46:42 +0100841 if (phydev->speed != SPEED_UNKNOWN)
842 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700843 priv->speed = phydev->speed;
844 }
845
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000846 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700847
848 if (!priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200849 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200850 priv->oldlink = true;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700851 }
852 } else if (priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200853 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200854 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100855 priv->speed = SPEED_UNKNOWN;
856 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700857 }
858
859 if (new_state && netif_msg_link(priv))
860 phy_print_status(phydev);
861
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100862 spin_unlock_irqrestore(&priv->lock, flags);
863
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200864 if (phydev->is_pseudo_fixed_link)
865 /* Stop PHY layer to call the hook to adjust the link in case
866 * of a switch is attached to the stmmac driver.
867 */
868 phydev->irq = PHY_IGNORE_INTERRUPT;
869 else
870 /* At this stage, init the EEE if supported.
871 * Never called in case of fixed_link.
872 */
873 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700874}
875
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000876/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100877 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000878 * @priv: driver private structure
879 * Description: this is to verify if the HW supports the PCS.
880 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
881 * configured for the TBI, RTBI, or SGMII PHY interface.
882 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000883static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
884{
885 int interface = priv->plat->interface;
886
887 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900888 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
889 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
890 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
891 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100892 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200893 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900894 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100895 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200896 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000897 }
898 }
899}
900
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700901/**
902 * stmmac_init_phy - PHY initialization
903 * @dev: net device structure
904 * Description: it initializes the driver's PHY state, and attaches the PHY
905 * to the mac driver.
906 * Return value:
907 * 0 on success
908 */
909static int stmmac_init_phy(struct net_device *dev)
910{
911 struct stmmac_priv *priv = netdev_priv(dev);
912 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000913 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000914 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000915 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000916 int max_speed = priv->plat->max_speed;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200917 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100918 priv->speed = SPEED_UNKNOWN;
919 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700920
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700921 if (priv->plat->phy_node) {
922 phydev = of_phy_connect(dev, priv->plat->phy_node,
923 &stmmac_adjust_link, 0, interface);
924 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200925 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
926 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000927
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700928 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
929 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100930 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100931 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700932
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700933 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
934 interface);
935 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700936
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300937 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100938 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300939 if (!phydev)
940 return -ENODEV;
941
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700942 return PTR_ERR(phydev);
943 }
944
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000945 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000946 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000947 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200948 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000949 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
950 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000951
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700952 /*
953 * Broken HW is sometimes missing the pull-up resistor on the
954 * MDIO line, which results in reads to non-existent devices returning
955 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
956 * device as well.
957 * Note: phydev->phy_id is the result of reading the UID PHY registers.
958 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700959 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700960 phy_disconnect(phydev);
961 return -ENODEV;
962 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100963
Florian Fainellic51e4242016-11-13 17:50:35 -0800964 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
965 * subsequent PHY polling, make sure we force a link transition if
966 * we have a UP/DOWN/UP transition
967 */
968 if (phydev->is_pseudo_fixed_link)
969 phydev->irq = PHY_POLL;
970
LABBE Corentinb05c76a2017-02-08 09:31:18 +0100971 phy_attached_info(phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700972 return 0;
973}
974
Joao Pinto71fedb02017-04-06 09:49:08 +0100975static void stmmac_display_rx_rings(struct stmmac_priv *priv)
976{
Joao Pinto54139cf2017-04-06 09:49:09 +0100977 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +0100978 void *head_rx;
Joao Pinto54139cf2017-04-06 09:49:09 +0100979 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +0100980
Joao Pinto54139cf2017-04-06 09:49:09 +0100981 /* Display RX rings */
982 for (queue = 0; queue < rx_cnt; queue++) {
983 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +0100984
Joao Pinto54139cf2017-04-06 09:49:09 +0100985 pr_info("\tRX Queue %u rings\n", queue);
986
987 if (priv->extend_desc)
988 head_rx = (void *)rx_q->dma_erx;
989 else
990 head_rx = (void *)rx_q->dma_rx;
991
992 /* Display RX ring */
993 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
994 }
Joao Pinto71fedb02017-04-06 09:49:08 +0100995}
996
997static void stmmac_display_tx_rings(struct stmmac_priv *priv)
998{
Joao Pintoce736782017-04-06 09:49:10 +0100999 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001000 void *head_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001001 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001002
Joao Pintoce736782017-04-06 09:49:10 +01001003 /* Display TX rings */
1004 for (queue = 0; queue < tx_cnt; queue++) {
1005 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001006
Joao Pintoce736782017-04-06 09:49:10 +01001007 pr_info("\tTX Queue %d rings\n", queue);
1008
1009 if (priv->extend_desc)
1010 head_tx = (void *)tx_q->dma_etx;
1011 else
1012 head_tx = (void *)tx_q->dma_tx;
1013
1014 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
1015 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001016}
1017
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001018static void stmmac_display_rings(struct stmmac_priv *priv)
1019{
Joao Pinto71fedb02017-04-06 09:49:08 +01001020 /* Display RX ring */
1021 stmmac_display_rx_rings(priv);
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02001022
Joao Pinto71fedb02017-04-06 09:49:08 +01001023 /* Display TX ring */
1024 stmmac_display_tx_rings(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001025}
1026
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001027static int stmmac_set_bfsize(int mtu, int bufsize)
1028{
1029 int ret = bufsize;
1030
1031 if (mtu >= BUF_SIZE_4KiB)
1032 ret = BUF_SIZE_8KiB;
1033 else if (mtu >= BUF_SIZE_2KiB)
1034 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001035 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001036 ret = BUF_SIZE_2KiB;
1037 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001038 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001039
1040 return ret;
1041}
1042
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001043/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001044 * stmmac_clear_rx_descriptors - clear RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001045 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001046 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001047 * Description: this function is called to clear the RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001048 * in case of both basic and extended descriptors are used.
1049 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001050static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001051{
Joao Pinto54139cf2017-04-06 09:49:09 +01001052 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentin5bacd772017-03-29 07:05:40 +02001053 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001054
Joao Pinto71fedb02017-04-06 09:49:08 +01001055 /* Clear the RX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001056 for (i = 0; i < DMA_RX_SIZE; i++)
1057 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01001058 priv->hw->desc->init_rx_desc(&rx_q->dma_erx[i].basic,
LABBE Corentin5bacd772017-03-29 07:05:40 +02001059 priv->use_riwt, priv->mode,
1060 (i == DMA_RX_SIZE - 1));
1061 else
Joao Pinto54139cf2017-04-06 09:49:09 +01001062 priv->hw->desc->init_rx_desc(&rx_q->dma_rx[i],
LABBE Corentin5bacd772017-03-29 07:05:40 +02001063 priv->use_riwt, priv->mode,
1064 (i == DMA_RX_SIZE - 1));
Joao Pinto71fedb02017-04-06 09:49:08 +01001065}
1066
1067/**
1068 * stmmac_clear_tx_descriptors - clear tx descriptors
1069 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001070 * @queue: TX queue index.
Joao Pinto71fedb02017-04-06 09:49:08 +01001071 * Description: this function is called to clear the TX descriptors
1072 * in case of both basic and extended descriptors are used.
1073 */
Joao Pintoce736782017-04-06 09:49:10 +01001074static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
Joao Pinto71fedb02017-04-06 09:49:08 +01001075{
Joao Pintoce736782017-04-06 09:49:10 +01001076 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001077 int i;
1078
1079 /* Clear the TX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001080 for (i = 0; i < DMA_TX_SIZE; i++)
1081 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001082 priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
LABBE Corentin5bacd772017-03-29 07:05:40 +02001083 priv->mode,
1084 (i == DMA_TX_SIZE - 1));
1085 else
Joao Pintoce736782017-04-06 09:49:10 +01001086 priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
LABBE Corentin5bacd772017-03-29 07:05:40 +02001087 priv->mode,
1088 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001089}
1090
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001091/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001092 * stmmac_clear_descriptors - clear descriptors
1093 * @priv: driver private structure
1094 * Description: this function is called to clear the TX and RX descriptors
1095 * in case of both basic and extended descriptors are used.
1096 */
1097static void stmmac_clear_descriptors(struct stmmac_priv *priv)
1098{
Joao Pinto54139cf2017-04-06 09:49:09 +01001099 u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01001100 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01001101 u32 queue;
1102
Joao Pinto71fedb02017-04-06 09:49:08 +01001103 /* Clear the RX descriptors */
Joao Pinto54139cf2017-04-06 09:49:09 +01001104 for (queue = 0; queue < rx_queue_cnt; queue++)
1105 stmmac_clear_rx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001106
1107 /* Clear the TX descriptors */
Joao Pintoce736782017-04-06 09:49:10 +01001108 for (queue = 0; queue < tx_queue_cnt; queue++)
1109 stmmac_clear_tx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001110}
1111
1112/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001113 * stmmac_init_rx_buffers - init the RX descriptor buffer.
1114 * @priv: driver private structure
1115 * @p: descriptor pointer
1116 * @i: descriptor index
Joao Pinto54139cf2017-04-06 09:49:09 +01001117 * @flags: gfp flag
1118 * @queue: RX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001119 * Description: this function is called to allocate a receive buffer, perform
1120 * the DMA mapping and init the descriptor.
1121 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001122static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Joao Pinto54139cf2017-04-06 09:49:09 +01001123 int i, gfp_t flags, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001124{
Joao Pinto54139cf2017-04-06 09:49:09 +01001125 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001126 struct sk_buff *skb;
1127
Vineet Gupta4ec49a32015-05-20 12:04:40 +05301128 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001129 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001130 netdev_err(priv->dev,
1131 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001132 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001133 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001134 rx_q->rx_skbuff[i] = skb;
1135 rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001136 priv->dma_buf_sz,
1137 DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001138 if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001139 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001140 dev_kfree_skb_any(skb);
1141 return -EINVAL;
1142 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001143
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001144 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Joao Pinto54139cf2017-04-06 09:49:09 +01001145 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001146 else
Joao Pinto54139cf2017-04-06 09:49:09 +01001147 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001148
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001149 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001150 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001151 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001152
1153 return 0;
1154}
1155
Joao Pinto71fedb02017-04-06 09:49:08 +01001156/**
1157 * stmmac_free_rx_buffer - free RX dma buffers
1158 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001159 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001160 * @i: buffer index.
1161 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001162static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001163{
Joao Pinto54139cf2017-04-06 09:49:09 +01001164 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1165
1166 if (rx_q->rx_skbuff[i]) {
1167 dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001168 priv->dma_buf_sz, DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001169 dev_kfree_skb_any(rx_q->rx_skbuff[i]);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001170 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001171 rx_q->rx_skbuff[i] = NULL;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001172}
1173
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001174/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001175 * stmmac_free_tx_buffer - free RX dma buffers
1176 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001177 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001178 * @i: buffer index.
1179 */
Joao Pintoce736782017-04-06 09:49:10 +01001180static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Joao Pinto71fedb02017-04-06 09:49:08 +01001181{
Joao Pintoce736782017-04-06 09:49:10 +01001182 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1183
1184 if (tx_q->tx_skbuff_dma[i].buf) {
1185 if (tx_q->tx_skbuff_dma[i].map_as_page)
Joao Pinto71fedb02017-04-06 09:49:08 +01001186 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001187 tx_q->tx_skbuff_dma[i].buf,
1188 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001189 DMA_TO_DEVICE);
1190 else
1191 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001192 tx_q->tx_skbuff_dma[i].buf,
1193 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001194 DMA_TO_DEVICE);
1195 }
1196
Joao Pintoce736782017-04-06 09:49:10 +01001197 if (tx_q->tx_skbuff[i]) {
1198 dev_kfree_skb_any(tx_q->tx_skbuff[i]);
1199 tx_q->tx_skbuff[i] = NULL;
1200 tx_q->tx_skbuff_dma[i].buf = 0;
1201 tx_q->tx_skbuff_dma[i].map_as_page = false;
Joao Pinto71fedb02017-04-06 09:49:08 +01001202 }
1203}
1204
1205/**
1206 * init_dma_rx_desc_rings - init the RX descriptor rings
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001207 * @dev: net device structure
1208 * @flags: gfp flag.
Joao Pinto71fedb02017-04-06 09:49:08 +01001209 * Description: this function initializes the DMA RX descriptors
LABBE Corentin5bacd772017-03-29 07:05:40 +02001210 * and allocates the socket buffers. It supports the chained and ring
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001211 * modes.
1212 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001213static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001214{
1215 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01001216 u32 rx_count = priv->plat->rx_queues_to_use;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001217 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001218 int ret = -ENOMEM;
Colin Ian King1d3028f2017-06-06 14:10:49 +01001219 int queue;
Joao Pinto54139cf2017-04-06 09:49:09 +01001220 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001221
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001222 if (priv->hw->mode->set_16kib_bfsize)
1223 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001224
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001225 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001226 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001227
Vince Bridgers2618abb2014-01-20 05:39:01 -06001228 priv->dma_buf_sz = bfsize;
1229
Joao Pinto54139cf2017-04-06 09:49:09 +01001230 /* RX INITIALIZATION */
LABBE Corentinb3e51062016-11-16 20:09:41 +01001231 netif_dbg(priv, probe, priv->dev,
1232 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1233
Joao Pinto54139cf2017-04-06 09:49:09 +01001234 for (queue = 0; queue < rx_count; queue++) {
1235 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001236
Joao Pinto54139cf2017-04-06 09:49:09 +01001237 netif_dbg(priv, probe, priv->dev,
1238 "(%s) dma_rx_phy=0x%08x\n", __func__,
1239 (u32)rx_q->dma_rx_phy);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001240
Joao Pinto54139cf2017-04-06 09:49:09 +01001241 for (i = 0; i < DMA_RX_SIZE; i++) {
1242 struct dma_desc *p;
1243
1244 if (priv->extend_desc)
1245 p = &((rx_q->dma_erx + i)->basic);
1246 else
1247 p = rx_q->dma_rx + i;
1248
1249 ret = stmmac_init_rx_buffers(priv, p, i, flags,
1250 queue);
1251 if (ret)
1252 goto err_init_rx_buffers;
1253
1254 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1255 rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
1256 (unsigned int)rx_q->rx_skbuff_dma[i]);
1257 }
1258
1259 rx_q->cur_rx = 0;
1260 rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1261
1262 stmmac_clear_rx_descriptors(priv, queue);
1263
1264 /* Setup the chained descriptor addresses */
1265 if (priv->mode == STMMAC_CHAIN_MODE) {
1266 if (priv->extend_desc)
1267 priv->hw->mode->init(rx_q->dma_erx,
1268 rx_q->dma_rx_phy,
1269 DMA_RX_SIZE, 1);
1270 else
1271 priv->hw->mode->init(rx_q->dma_rx,
1272 rx_q->dma_rx_phy,
1273 DMA_RX_SIZE, 0);
1274 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001275 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001276
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001277 buf_sz = bfsize;
1278
Joao Pinto54139cf2017-04-06 09:49:09 +01001279 return 0;
1280
1281err_init_rx_buffers:
1282 while (queue >= 0) {
1283 while (--i >= 0)
1284 stmmac_free_rx_buffer(priv, queue, i);
1285
1286 if (queue == 0)
1287 break;
1288
1289 i = DMA_RX_SIZE;
1290 queue--;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001291 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001292
Joao Pinto71fedb02017-04-06 09:49:08 +01001293 return ret;
1294}
1295
1296/**
1297 * init_dma_tx_desc_rings - init the TX descriptor rings
1298 * @dev: net device structure.
1299 * Description: this function initializes the DMA TX descriptors
1300 * and allocates the socket buffers. It supports the chained and ring
1301 * modes.
1302 */
1303static int init_dma_tx_desc_rings(struct net_device *dev)
1304{
1305 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01001306 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1307 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001308 int i;
1309
Joao Pintoce736782017-04-06 09:49:10 +01001310 for (queue = 0; queue < tx_queue_cnt; queue++) {
1311 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001312
Joao Pintoce736782017-04-06 09:49:10 +01001313 netif_dbg(priv, probe, priv->dev,
1314 "(%s) dma_tx_phy=0x%08x\n", __func__,
1315 (u32)tx_q->dma_tx_phy);
Joao Pinto71fedb02017-04-06 09:49:08 +01001316
Joao Pintoce736782017-04-06 09:49:10 +01001317 /* Setup the chained descriptor addresses */
1318 if (priv->mode == STMMAC_CHAIN_MODE) {
1319 if (priv->extend_desc)
1320 priv->hw->mode->init(tx_q->dma_etx,
1321 tx_q->dma_tx_phy,
1322 DMA_TX_SIZE, 1);
1323 else
1324 priv->hw->mode->init(tx_q->dma_tx,
1325 tx_q->dma_tx_phy,
1326 DMA_TX_SIZE, 0);
LABBE Corentin5bacd772017-03-29 07:05:40 +02001327 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001328
Joao Pintoce736782017-04-06 09:49:10 +01001329 for (i = 0; i < DMA_TX_SIZE; i++) {
1330 struct dma_desc *p;
Joao Pintoce736782017-04-06 09:49:10 +01001331 if (priv->extend_desc)
1332 p = &((tx_q->dma_etx + i)->basic);
1333 else
1334 p = tx_q->dma_tx + i;
1335
1336 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1337 p->des0 = 0;
1338 p->des1 = 0;
1339 p->des2 = 0;
1340 p->des3 = 0;
1341 } else {
1342 p->des2 = 0;
1343 }
1344
1345 tx_q->tx_skbuff_dma[i].buf = 0;
1346 tx_q->tx_skbuff_dma[i].map_as_page = false;
1347 tx_q->tx_skbuff_dma[i].len = 0;
1348 tx_q->tx_skbuff_dma[i].last_segment = false;
1349 tx_q->tx_skbuff[i] = NULL;
1350 }
1351
1352 tx_q->dirty_tx = 0;
1353 tx_q->cur_tx = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001354
Joao Pintoc22a3f42017-04-06 09:49:11 +01001355 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
1356 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001357
Joao Pinto71fedb02017-04-06 09:49:08 +01001358 return 0;
1359}
1360
1361/**
1362 * init_dma_desc_rings - init the RX/TX descriptor rings
1363 * @dev: net device structure
1364 * @flags: gfp flag.
1365 * Description: this function initializes the DMA RX/TX descriptors
1366 * and allocates the socket buffers. It supports the chained and ring
1367 * modes.
1368 */
1369static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
1370{
1371 struct stmmac_priv *priv = netdev_priv(dev);
1372 int ret;
1373
1374 ret = init_dma_rx_desc_rings(dev, flags);
1375 if (ret)
1376 return ret;
1377
1378 ret = init_dma_tx_desc_rings(dev);
1379
LABBE Corentin5bacd772017-03-29 07:05:40 +02001380 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001381
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001382 if (netif_msg_hw(priv))
1383 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001384
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001385 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001386}
1387
Joao Pinto71fedb02017-04-06 09:49:08 +01001388/**
1389 * dma_free_rx_skbufs - free RX dma buffers
1390 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001391 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001392 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001393static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001394{
1395 int i;
1396
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001397 for (i = 0; i < DMA_RX_SIZE; i++)
Joao Pinto54139cf2017-04-06 09:49:09 +01001398 stmmac_free_rx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001399}
1400
Joao Pinto71fedb02017-04-06 09:49:08 +01001401/**
1402 * dma_free_tx_skbufs - free TX dma buffers
1403 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001404 * @queue: TX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001405 */
Joao Pintoce736782017-04-06 09:49:10 +01001406static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001407{
1408 int i;
1409
Joao Pinto71fedb02017-04-06 09:49:08 +01001410 for (i = 0; i < DMA_TX_SIZE; i++)
Joao Pintoce736782017-04-06 09:49:10 +01001411 stmmac_free_tx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001412}
1413
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001414/**
Joao Pinto54139cf2017-04-06 09:49:09 +01001415 * free_dma_rx_desc_resources - free RX dma desc resources
1416 * @priv: private structure
1417 */
1418static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
1419{
1420 u32 rx_count = priv->plat->rx_queues_to_use;
1421 u32 queue;
1422
1423 /* Free RX queue resources */
1424 for (queue = 0; queue < rx_count; queue++) {
1425 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1426
1427 /* Release the DMA RX socket buffers */
1428 dma_free_rx_skbufs(priv, queue);
1429
1430 /* Free DMA regions of consistent memory previously allocated */
1431 if (!priv->extend_desc)
1432 dma_free_coherent(priv->device,
1433 DMA_RX_SIZE * sizeof(struct dma_desc),
1434 rx_q->dma_rx, rx_q->dma_rx_phy);
1435 else
1436 dma_free_coherent(priv->device, DMA_RX_SIZE *
1437 sizeof(struct dma_extended_desc),
1438 rx_q->dma_erx, rx_q->dma_rx_phy);
1439
1440 kfree(rx_q->rx_skbuff_dma);
1441 kfree(rx_q->rx_skbuff);
1442 }
1443}
1444
1445/**
Joao Pintoce736782017-04-06 09:49:10 +01001446 * free_dma_tx_desc_resources - free TX dma desc resources
1447 * @priv: private structure
1448 */
1449static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
1450{
1451 u32 tx_count = priv->plat->tx_queues_to_use;
Christophe Jaillet62242262017-07-08 09:46:54 +02001452 u32 queue;
Joao Pintoce736782017-04-06 09:49:10 +01001453
1454 /* Free TX queue resources */
1455 for (queue = 0; queue < tx_count; queue++) {
1456 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1457
1458 /* Release the DMA TX socket buffers */
1459 dma_free_tx_skbufs(priv, queue);
1460
1461 /* Free DMA regions of consistent memory previously allocated */
1462 if (!priv->extend_desc)
1463 dma_free_coherent(priv->device,
1464 DMA_TX_SIZE * sizeof(struct dma_desc),
1465 tx_q->dma_tx, tx_q->dma_tx_phy);
1466 else
1467 dma_free_coherent(priv->device, DMA_TX_SIZE *
1468 sizeof(struct dma_extended_desc),
1469 tx_q->dma_etx, tx_q->dma_tx_phy);
1470
1471 kfree(tx_q->tx_skbuff_dma);
1472 kfree(tx_q->tx_skbuff);
1473 }
1474}
1475
1476/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001477 * alloc_dma_rx_desc_resources - alloc RX resources.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001478 * @priv: private structure
1479 * Description: according to which descriptor can be used (extend or basic)
1480 * this function allocates the resources for TX and RX paths. In case of
1481 * reception, for example, it pre-allocated the RX socket buffer in order to
1482 * allow zero-copy mechanism.
1483 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001484static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001485{
Joao Pinto54139cf2017-04-06 09:49:09 +01001486 u32 rx_count = priv->plat->rx_queues_to_use;
LABBE Corentin5bacd772017-03-29 07:05:40 +02001487 int ret = -ENOMEM;
Joao Pinto54139cf2017-04-06 09:49:09 +01001488 u32 queue;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001489
Joao Pinto54139cf2017-04-06 09:49:09 +01001490 /* RX queues buffers and DMA */
1491 for (queue = 0; queue < rx_count; queue++) {
1492 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001493
Joao Pinto54139cf2017-04-06 09:49:09 +01001494 rx_q->queue_index = queue;
1495 rx_q->priv_data = priv;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001496
Joao Pinto54139cf2017-04-06 09:49:09 +01001497 rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
1498 sizeof(dma_addr_t),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001499 GFP_KERNEL);
Joao Pinto54139cf2017-04-06 09:49:09 +01001500 if (!rx_q->rx_skbuff_dma)
Christophe Jaillet63c3aa62017-07-08 09:46:33 +02001501 goto err_dma;
Joao Pinto54139cf2017-04-06 09:49:09 +01001502
1503 rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
1504 sizeof(struct sk_buff *),
1505 GFP_KERNEL);
1506 if (!rx_q->rx_skbuff)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001507 goto err_dma;
1508
Joao Pinto54139cf2017-04-06 09:49:09 +01001509 if (priv->extend_desc) {
1510 rx_q->dma_erx = dma_zalloc_coherent(priv->device,
1511 DMA_RX_SIZE *
1512 sizeof(struct
1513 dma_extended_desc),
1514 &rx_q->dma_rx_phy,
1515 GFP_KERNEL);
1516 if (!rx_q->dma_erx)
1517 goto err_dma;
1518
1519 } else {
1520 rx_q->dma_rx = dma_zalloc_coherent(priv->device,
1521 DMA_RX_SIZE *
1522 sizeof(struct
1523 dma_desc),
1524 &rx_q->dma_rx_phy,
1525 GFP_KERNEL);
1526 if (!rx_q->dma_rx)
1527 goto err_dma;
1528 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001529 }
1530
1531 return 0;
1532
1533err_dma:
Joao Pinto54139cf2017-04-06 09:49:09 +01001534 free_dma_rx_desc_resources(priv);
1535
Joao Pinto71fedb02017-04-06 09:49:08 +01001536 return ret;
1537}
1538
1539/**
1540 * alloc_dma_tx_desc_resources - alloc TX resources.
1541 * @priv: private structure
1542 * Description: according to which descriptor can be used (extend or basic)
1543 * this function allocates the resources for TX and RX paths. In case of
1544 * reception, for example, it pre-allocated the RX socket buffer in order to
1545 * allow zero-copy mechanism.
1546 */
1547static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
1548{
Joao Pintoce736782017-04-06 09:49:10 +01001549 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001550 int ret = -ENOMEM;
Joao Pintoce736782017-04-06 09:49:10 +01001551 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001552
Joao Pintoce736782017-04-06 09:49:10 +01001553 /* TX queues buffers and DMA */
1554 for (queue = 0; queue < tx_count; queue++) {
1555 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001556
Joao Pintoce736782017-04-06 09:49:10 +01001557 tx_q->queue_index = queue;
1558 tx_q->priv_data = priv;
Joao Pinto71fedb02017-04-06 09:49:08 +01001559
Joao Pintoce736782017-04-06 09:49:10 +01001560 tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
1561 sizeof(*tx_q->tx_skbuff_dma),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001562 GFP_KERNEL);
Joao Pintoce736782017-04-06 09:49:10 +01001563 if (!tx_q->tx_skbuff_dma)
Christophe Jaillet62242262017-07-08 09:46:54 +02001564 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001565
1566 tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
1567 sizeof(struct sk_buff *),
1568 GFP_KERNEL);
1569 if (!tx_q->tx_skbuff)
Christophe Jaillet62242262017-07-08 09:46:54 +02001570 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001571
1572 if (priv->extend_desc) {
1573 tx_q->dma_etx = dma_zalloc_coherent(priv->device,
1574 DMA_TX_SIZE *
1575 sizeof(struct
1576 dma_extended_desc),
1577 &tx_q->dma_tx_phy,
1578 GFP_KERNEL);
1579 if (!tx_q->dma_etx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001580 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001581 } else {
1582 tx_q->dma_tx = dma_zalloc_coherent(priv->device,
1583 DMA_TX_SIZE *
1584 sizeof(struct
1585 dma_desc),
1586 &tx_q->dma_tx_phy,
1587 GFP_KERNEL);
1588 if (!tx_q->dma_tx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001589 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001590 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001591 }
1592
1593 return 0;
1594
Christophe Jaillet62242262017-07-08 09:46:54 +02001595err_dma:
Joao Pintoce736782017-04-06 09:49:10 +01001596 free_dma_tx_desc_resources(priv);
1597
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001598 return ret;
1599}
1600
Joao Pinto71fedb02017-04-06 09:49:08 +01001601/**
1602 * alloc_dma_desc_resources - alloc TX/RX resources.
1603 * @priv: private structure
1604 * Description: according to which descriptor can be used (extend or basic)
1605 * this function allocates the resources for TX and RX paths. In case of
1606 * reception, for example, it pre-allocated the RX socket buffer in order to
1607 * allow zero-copy mechanism.
1608 */
1609static int alloc_dma_desc_resources(struct stmmac_priv *priv)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001610{
Joao Pinto54139cf2017-04-06 09:49:09 +01001611 /* RX Allocation */
Joao Pinto71fedb02017-04-06 09:49:08 +01001612 int ret = alloc_dma_rx_desc_resources(priv);
1613
1614 if (ret)
1615 return ret;
1616
1617 ret = alloc_dma_tx_desc_resources(priv);
1618
1619 return ret;
1620}
1621
1622/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001623 * free_dma_desc_resources - free dma desc resources
1624 * @priv: private structure
1625 */
1626static void free_dma_desc_resources(struct stmmac_priv *priv)
1627{
1628 /* Release the DMA RX socket buffers */
1629 free_dma_rx_desc_resources(priv);
1630
1631 /* Release the DMA TX socket buffers */
1632 free_dma_tx_desc_resources(priv);
1633}
1634
1635/**
jpinto9eb12472016-12-28 12:57:48 +00001636 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1637 * @priv: driver private structure
1638 * Description: It is used for enabling the rx queues in the MAC
1639 */
1640static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1641{
Joao Pinto4f6046f2017-03-10 18:24:54 +00001642 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1643 int queue;
1644 u8 mode;
jpinto9eb12472016-12-28 12:57:48 +00001645
Joao Pinto4f6046f2017-03-10 18:24:54 +00001646 for (queue = 0; queue < rx_queues_count; queue++) {
1647 mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
1648 priv->hw->mac->rx_queue_enable(priv->hw, mode, queue);
1649 }
jpinto9eb12472016-12-28 12:57:48 +00001650}
1651
1652/**
Joao Pintoae4f0d42017-03-15 11:04:47 +00001653 * stmmac_start_rx_dma - start RX DMA channel
1654 * @priv: driver private structure
1655 * @chan: RX channel index
1656 * Description:
1657 * This starts a RX DMA channel
1658 */
1659static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
1660{
1661 netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
1662 priv->hw->dma->start_rx(priv->ioaddr, chan);
1663}
1664
1665/**
1666 * stmmac_start_tx_dma - start TX DMA channel
1667 * @priv: driver private structure
1668 * @chan: TX channel index
1669 * Description:
1670 * This starts a TX DMA channel
1671 */
1672static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
1673{
1674 netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
1675 priv->hw->dma->start_tx(priv->ioaddr, chan);
1676}
1677
1678/**
1679 * stmmac_stop_rx_dma - stop RX DMA channel
1680 * @priv: driver private structure
1681 * @chan: RX channel index
1682 * Description:
1683 * This stops a RX DMA channel
1684 */
1685static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
1686{
1687 netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
1688 priv->hw->dma->stop_rx(priv->ioaddr, chan);
1689}
1690
1691/**
1692 * stmmac_stop_tx_dma - stop TX DMA channel
1693 * @priv: driver private structure
1694 * @chan: TX channel index
1695 * Description:
1696 * This stops a TX DMA channel
1697 */
1698static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
1699{
1700 netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
1701 priv->hw->dma->stop_tx(priv->ioaddr, chan);
1702}
1703
1704/**
1705 * stmmac_start_all_dma - start all RX and TX DMA channels
1706 * @priv: driver private structure
1707 * Description:
1708 * This starts all the RX and TX DMA channels
1709 */
1710static void stmmac_start_all_dma(struct stmmac_priv *priv)
1711{
1712 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1713 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1714 u32 chan = 0;
1715
1716 for (chan = 0; chan < rx_channels_count; chan++)
1717 stmmac_start_rx_dma(priv, chan);
1718
1719 for (chan = 0; chan < tx_channels_count; chan++)
1720 stmmac_start_tx_dma(priv, chan);
1721}
1722
1723/**
1724 * stmmac_stop_all_dma - stop all RX and TX DMA channels
1725 * @priv: driver private structure
1726 * Description:
1727 * This stops the RX and TX DMA channels
1728 */
1729static void stmmac_stop_all_dma(struct stmmac_priv *priv)
1730{
1731 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1732 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1733 u32 chan = 0;
1734
1735 for (chan = 0; chan < rx_channels_count; chan++)
1736 stmmac_stop_rx_dma(priv, chan);
1737
1738 for (chan = 0; chan < tx_channels_count; chan++)
1739 stmmac_stop_tx_dma(priv, chan);
1740}
1741
1742/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001743 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001744 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001745 * Description: it is used for configuring the DMA operation mode register in
1746 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001747 */
1748static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1749{
Joao Pinto6deee222017-03-15 11:04:45 +00001750 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1751 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001752 int rxfifosz = priv->plat->rx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001753 u32 txmode = 0;
1754 u32 rxmode = 0;
1755 u32 chan = 0;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001756
Thierry Reding11fbf812017-03-10 17:34:58 +01001757 if (rxfifosz == 0)
1758 rxfifosz = priv->dma_cap.rx_fifo_size;
1759
Joao Pinto6deee222017-03-15 11:04:45 +00001760 if (priv->plat->force_thresh_dma_mode) {
1761 txmode = tc;
1762 rxmode = tc;
1763 } else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001764 /*
1765 * In case of GMAC, SF mode can be enabled
1766 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001767 * 1) TX COE if actually supported
1768 * 2) There is no bugged Jumbo frame support
1769 * that needs to not insert csum in the TDES.
1770 */
Joao Pinto6deee222017-03-15 11:04:45 +00001771 txmode = SF_DMA_MODE;
1772 rxmode = SF_DMA_MODE;
Sonic Zhangb2dec112015-01-30 13:49:32 +08001773 priv->xstats.threshold = SF_DMA_MODE;
Joao Pinto6deee222017-03-15 11:04:45 +00001774 } else {
1775 txmode = tc;
1776 rxmode = SF_DMA_MODE;
1777 }
1778
1779 /* configure all channels */
1780 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1781 for (chan = 0; chan < rx_channels_count; chan++)
1782 priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1783 rxfifosz);
1784
1785 for (chan = 0; chan < tx_channels_count; chan++)
1786 priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan);
1787 } else {
1788 priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001789 rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +00001790 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001791}
1792
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001793/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001794 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001795 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001796 * @queue: TX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001797 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001798 */
Joao Pintoce736782017-04-06 09:49:10 +01001799static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001800{
Joao Pintoce736782017-04-06 09:49:10 +01001801 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Beniamino Galvani38979572015-01-21 19:07:27 +01001802 unsigned int bytes_compl = 0, pkts_compl = 0;
Joao Pintoce736782017-04-06 09:49:10 +01001803 unsigned int entry = tx_q->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001804
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001805 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001806
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001807 priv->xstats.tx_clean++;
1808
Joao Pintoce736782017-04-06 09:49:10 +01001809 while (entry != tx_q->cur_tx) {
1810 struct sk_buff *skb = tx_q->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001811 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001812 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001813
1814 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001815 p = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001816 else
Joao Pintoce736782017-04-06 09:49:10 +01001817 p = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001818
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001819 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001820 &priv->xstats, p,
1821 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001822 /* Check if the descriptor is owned by the DMA */
1823 if (unlikely(status & tx_dma_own))
1824 break;
1825
1826 /* Just consider the last segment and ...*/
1827 if (likely(!(status & tx_not_ls))) {
1828 /* ... verify the status error condition */
1829 if (unlikely(status & tx_err)) {
1830 priv->dev->stats.tx_errors++;
1831 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001832 priv->dev->stats.tx_packets++;
1833 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001834 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001835 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001836 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001837
Joao Pintoce736782017-04-06 09:49:10 +01001838 if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
1839 if (tx_q->tx_skbuff_dma[entry].map_as_page)
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001840 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001841 tx_q->tx_skbuff_dma[entry].buf,
1842 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001843 DMA_TO_DEVICE);
1844 else
1845 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001846 tx_q->tx_skbuff_dma[entry].buf,
1847 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001848 DMA_TO_DEVICE);
Joao Pintoce736782017-04-06 09:49:10 +01001849 tx_q->tx_skbuff_dma[entry].buf = 0;
1850 tx_q->tx_skbuff_dma[entry].len = 0;
1851 tx_q->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001852 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001853
1854 if (priv->hw->mode->clean_desc3)
Joao Pintoce736782017-04-06 09:49:10 +01001855 priv->hw->mode->clean_desc3(tx_q, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001856
Joao Pintoce736782017-04-06 09:49:10 +01001857 tx_q->tx_skbuff_dma[entry].last_segment = false;
1858 tx_q->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001859
1860 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001861 pkts_compl++;
1862 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001863 dev_consume_skb_any(skb);
Joao Pintoce736782017-04-06 09:49:10 +01001864 tx_q->tx_skbuff[entry] = NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001865 }
1866
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001867 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001868
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001869 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001870 }
Joao Pintoce736782017-04-06 09:49:10 +01001871 tx_q->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001872
Joao Pintoc22a3f42017-04-06 09:49:11 +01001873 netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
1874 pkts_compl, bytes_compl);
Beniamino Galvani38979572015-01-21 19:07:27 +01001875
Joao Pintoc22a3f42017-04-06 09:49:11 +01001876 if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
1877 queue))) &&
1878 stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
1879
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001880 netif_dbg(priv, tx_done, priv->dev,
1881 "%s: restart transmit\n", __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01001882 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001883 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001884
1885 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1886 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001887 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001888 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001889 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001890}
1891
Joao Pinto4f513ec2017-03-15 11:04:46 +00001892static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001893{
Joao Pinto4f513ec2017-03-15 11:04:46 +00001894 priv->hw->dma->enable_dma_irq(priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001895}
1896
Joao Pinto4f513ec2017-03-15 11:04:46 +00001897static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001898{
Joao Pinto4f513ec2017-03-15 11:04:46 +00001899 priv->hw->dma->disable_dma_irq(priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001900}
1901
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001902/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001903 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001904 * @priv: driver private structure
LABBE Corentin5bacd772017-03-29 07:05:40 +02001905 * @chan: channel index
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001906 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001907 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001908 */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001909static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001910{
Joao Pintoce736782017-04-06 09:49:10 +01001911 struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001912 int i;
Joao Pintoce736782017-04-06 09:49:10 +01001913
Joao Pintoc22a3f42017-04-06 09:49:11 +01001914 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001915
Joao Pintoae4f0d42017-03-15 11:04:47 +00001916 stmmac_stop_tx_dma(priv, chan);
Joao Pintoce736782017-04-06 09:49:10 +01001917 dma_free_tx_skbufs(priv, chan);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001918 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001919 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001920 priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001921 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001922 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001923 else
Joao Pintoce736782017-04-06 09:49:10 +01001924 priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001925 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001926 (i == DMA_TX_SIZE - 1));
Joao Pintoce736782017-04-06 09:49:10 +01001927 tx_q->dirty_tx = 0;
1928 tx_q->cur_tx = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001929 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
Joao Pintoae4f0d42017-03-15 11:04:47 +00001930 stmmac_start_tx_dma(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001931
1932 priv->dev->stats.tx_errors++;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001933 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001934}
1935
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001936/**
Joao Pinto6deee222017-03-15 11:04:45 +00001937 * stmmac_set_dma_operation_mode - Set DMA operation mode by channel
1938 * @priv: driver private structure
1939 * @txmode: TX operating mode
1940 * @rxmode: RX operating mode
1941 * @chan: channel index
1942 * Description: it is used for configuring of the DMA operation mode in
1943 * runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
1944 * mode.
1945 */
1946static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
1947 u32 rxmode, u32 chan)
1948{
1949 int rxfifosz = priv->plat->rx_fifo_size;
1950
1951 if (rxfifosz == 0)
1952 rxfifosz = priv->dma_cap.rx_fifo_size;
1953
1954 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1955 priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1956 rxfifosz);
1957 priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan);
1958 } else {
1959 priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
1960 rxfifosz);
1961 }
1962}
1963
1964/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001965 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001966 * @priv: driver private structure
1967 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001968 * It calls the dwmac dma routine and schedule poll method in case of some
1969 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001970 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001971static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001972{
Joao Pintod62a1072017-03-15 11:04:49 +00001973 u32 tx_channel_count = priv->plat->tx_queues_to_use;
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001974 int status;
Joao Pintod62a1072017-03-15 11:04:49 +00001975 u32 chan;
Joao Pinto68e5cfa2017-03-13 10:36:29 +00001976
Joao Pintod62a1072017-03-15 11:04:49 +00001977 for (chan = 0; chan < tx_channel_count; chan++) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01001978 struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan];
1979
Joao Pintod62a1072017-03-15 11:04:49 +00001980 status = priv->hw->dma->dma_interrupt(priv->ioaddr,
1981 &priv->xstats, chan);
1982 if (likely((status & handle_rx)) || (status & handle_tx)) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01001983 if (likely(napi_schedule_prep(&rx_q->napi))) {
Joao Pintod62a1072017-03-15 11:04:49 +00001984 stmmac_disable_dma_irq(priv, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01001985 __napi_schedule(&rx_q->napi);
Joao Pintod62a1072017-03-15 11:04:49 +00001986 }
1987 }
1988
1989 if (unlikely(status & tx_hard_error_bump_tc)) {
1990 /* Try to bump up the dma threshold on this failure */
1991 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1992 (tc <= 256)) {
1993 tc += 64;
1994 if (priv->plat->force_thresh_dma_mode)
1995 stmmac_set_dma_operation_mode(priv,
1996 tc,
1997 tc,
1998 chan);
1999 else
2000 stmmac_set_dma_operation_mode(priv,
2001 tc,
2002 SF_DMA_MODE,
2003 chan);
2004 priv->xstats.threshold = tc;
2005 }
2006 } else if (unlikely(status == tx_hard_error)) {
2007 stmmac_tx_err(priv, chan);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002008 }
2009 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002010}
2011
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002012/**
2013 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
2014 * @priv: driver private structure
2015 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
2016 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002017static void stmmac_mmc_setup(struct stmmac_priv *priv)
2018{
2019 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002020 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002021
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002022 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2023 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002024 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002025 } else {
2026 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002027 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002028 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002029
2030 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002031
2032 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002033 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002034 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
2035 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002036 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002037}
2038
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002039/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002040 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002041 * @priv: driver private structure
2042 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002043 * In case of Enhanced/Alternate, it checks if the extended descriptors are
2044 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00002045 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002046static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
2047{
2048 if (priv->plat->enh_desc) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002049 dev_info(priv->device, "Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002050
2051 /* GMAC older than 3.50 has no extended descriptors */
2052 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002053 dev_info(priv->device, "Enabled extended descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002054 priv->extend_desc = 1;
2055 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002056 dev_warn(priv->device, "Extended descriptors not supported\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002057
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002058 priv->hw->desc = &enh_desc_ops;
2059 } else {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002060 dev_info(priv->device, "Normal descriptors\n");
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002061 priv->hw->desc = &ndesc_ops;
2062 }
2063}
2064
2065/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002066 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002067 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002068 * Description:
2069 * new GMAC chip generations have a new register to indicate the
2070 * presence of the optional feature/functions.
2071 * This can be also used to override the value passed through the
2072 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002073 */
2074static int stmmac_get_hw_features(struct stmmac_priv *priv)
2075{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002076 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00002077
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00002078 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002079 priv->hw->dma->get_hw_feature(priv->ioaddr,
2080 &priv->dma_cap);
2081 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002082 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002083
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002084 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002085}
2086
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002087/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002088 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002089 * @priv: driver private structure
2090 * Description:
2091 * it is to verify if the MAC address is valid, in case of failures it
2092 * generates a random MAC address
2093 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002094static void stmmac_check_ether_addr(struct stmmac_priv *priv)
2095{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002096 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002097 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002098 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002099 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00002100 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01002101 netdev_info(priv->dev, "device MAC address %pM\n",
2102 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002103 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002104}
2105
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002106/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002107 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002108 * @priv: driver private structure
2109 * Description:
2110 * It inits the DMA invoking the specific MAC/GMAC callback.
2111 * Some DMA parameters can be passed from the platform;
2112 * in case of these are not passed a default is kept for the MAC or GMAC.
2113 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002114static int stmmac_init_dma_engine(struct stmmac_priv *priv)
2115{
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002116 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2117 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01002118 struct stmmac_rx_queue *rx_q;
Joao Pintoce736782017-04-06 09:49:10 +01002119 struct stmmac_tx_queue *tx_q;
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002120 u32 dummy_dma_rx_phy = 0;
2121 u32 dummy_dma_tx_phy = 0;
2122 u32 chan = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002123 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002124 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002125
Niklas Cassela332e2f2016-12-07 15:20:05 +01002126 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
2127 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01002128 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002129 }
2130
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002131 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
2132 atds = 1;
2133
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002134 ret = priv->hw->dma->reset(priv->ioaddr);
2135 if (ret) {
2136 dev_err(priv->device, "Failed to reset the dma\n");
2137 return ret;
2138 }
2139
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002140 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002141 /* DMA Configuration */
2142 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
2143 dummy_dma_tx_phy, dummy_dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002144
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002145 /* DMA RX Channel Configuration */
2146 for (chan = 0; chan < rx_channels_count; chan++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01002147 rx_q = &priv->rx_queue[chan];
2148
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002149 priv->hw->dma->init_rx_chan(priv->ioaddr,
2150 priv->plat->dma_cfg,
Joao Pinto54139cf2017-04-06 09:49:09 +01002151 rx_q->dma_rx_phy, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002152
Joao Pinto54139cf2017-04-06 09:49:09 +01002153 rx_q->rx_tail_addr = rx_q->dma_rx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002154 (DMA_RX_SIZE * sizeof(struct dma_desc));
2155 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
Joao Pinto54139cf2017-04-06 09:49:09 +01002156 rx_q->rx_tail_addr,
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002157 chan);
2158 }
2159
2160 /* DMA TX Channel Configuration */
2161 for (chan = 0; chan < tx_channels_count; chan++) {
Joao Pintoce736782017-04-06 09:49:10 +01002162 tx_q = &priv->tx_queue[chan];
2163
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002164 priv->hw->dma->init_chan(priv->ioaddr,
Joao Pintoce736782017-04-06 09:49:10 +01002165 priv->plat->dma_cfg,
2166 chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002167
2168 priv->hw->dma->init_tx_chan(priv->ioaddr,
2169 priv->plat->dma_cfg,
Joao Pintoce736782017-04-06 09:49:10 +01002170 tx_q->dma_tx_phy, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002171
Joao Pintoce736782017-04-06 09:49:10 +01002172 tx_q->tx_tail_addr = tx_q->dma_tx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002173 (DMA_TX_SIZE * sizeof(struct dma_desc));
2174 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr,
Joao Pintoce736782017-04-06 09:49:10 +01002175 tx_q->tx_tail_addr,
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002176 chan);
2177 }
2178 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01002179 rx_q = &priv->rx_queue[chan];
Joao Pintoce736782017-04-06 09:49:10 +01002180 tx_q = &priv->tx_queue[chan];
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002181 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
Joao Pintoce736782017-04-06 09:49:10 +01002182 tx_q->dma_tx_phy, rx_q->dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002183 }
2184
2185 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01002186 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
2187
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002188 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002189}
2190
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002191/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002192 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002193 * @data: data pointer
2194 * Description:
2195 * This is the timer handler to directly invoke the stmmac_tx_clean.
2196 */
2197static void stmmac_tx_timer(unsigned long data)
2198{
2199 struct stmmac_priv *priv = (struct stmmac_priv *)data;
Joao Pintoce736782017-04-06 09:49:10 +01002200 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2201 u32 queue;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002202
Joao Pintoce736782017-04-06 09:49:10 +01002203 /* let's scan all the tx queues */
2204 for (queue = 0; queue < tx_queues_count; queue++)
2205 stmmac_tx_clean(priv, queue);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002206}
2207
2208/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002209 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002210 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002211 * Description:
2212 * This inits the transmit coalesce parameters: i.e. timer rate,
2213 * timer handler and default threshold used for enabling the
2214 * interrupt on completion bit.
2215 */
2216static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
2217{
2218 priv->tx_coal_frames = STMMAC_TX_FRAMES;
2219 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
2220 init_timer(&priv->txtimer);
2221 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
2222 priv->txtimer.data = (unsigned long)priv;
2223 priv->txtimer.function = stmmac_tx_timer;
2224 add_timer(&priv->txtimer);
2225}
2226
Joao Pinto4854ab92017-03-15 11:04:51 +00002227static void stmmac_set_rings_length(struct stmmac_priv *priv)
2228{
2229 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2230 u32 tx_channels_count = priv->plat->tx_queues_to_use;
2231 u32 chan;
2232
2233 /* set TX ring length */
2234 if (priv->hw->dma->set_tx_ring_len) {
2235 for (chan = 0; chan < tx_channels_count; chan++)
2236 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
2237 (DMA_TX_SIZE - 1), chan);
2238 }
2239
2240 /* set RX ring length */
2241 if (priv->hw->dma->set_rx_ring_len) {
2242 for (chan = 0; chan < rx_channels_count; chan++)
2243 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
2244 (DMA_RX_SIZE - 1), chan);
2245 }
2246}
2247
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002248/**
Joao Pinto6a3a7192017-03-10 18:24:53 +00002249 * stmmac_set_tx_queue_weight - Set TX queue weight
2250 * @priv: driver private structure
2251 * Description: It is used for setting TX queues weight
2252 */
2253static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
2254{
2255 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2256 u32 weight;
2257 u32 queue;
2258
2259 for (queue = 0; queue < tx_queues_count; queue++) {
2260 weight = priv->plat->tx_queues_cfg[queue].weight;
2261 priv->hw->mac->set_mtl_tx_queue_weight(priv->hw, weight, queue);
2262 }
2263}
2264
2265/**
Joao Pinto19d91872017-03-10 18:24:59 +00002266 * stmmac_configure_cbs - Configure CBS in TX queue
2267 * @priv: driver private structure
2268 * Description: It is used for configuring CBS in AVB TX queues
2269 */
2270static void stmmac_configure_cbs(struct stmmac_priv *priv)
2271{
2272 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2273 u32 mode_to_use;
2274 u32 queue;
2275
Joao Pinto44781fe2017-03-31 14:22:02 +01002276 /* queue 0 is reserved for legacy traffic */
2277 for (queue = 1; queue < tx_queues_count; queue++) {
Joao Pinto19d91872017-03-10 18:24:59 +00002278 mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
2279 if (mode_to_use == MTL_QUEUE_DCB)
2280 continue;
2281
2282 priv->hw->mac->config_cbs(priv->hw,
2283 priv->plat->tx_queues_cfg[queue].send_slope,
2284 priv->plat->tx_queues_cfg[queue].idle_slope,
2285 priv->plat->tx_queues_cfg[queue].high_credit,
2286 priv->plat->tx_queues_cfg[queue].low_credit,
2287 queue);
2288 }
2289}
2290
2291/**
Joao Pintod43042f2017-03-10 18:24:55 +00002292 * stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
2293 * @priv: driver private structure
2294 * Description: It is used for mapping RX queues to RX dma channels
2295 */
2296static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
2297{
2298 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2299 u32 queue;
2300 u32 chan;
2301
2302 for (queue = 0; queue < rx_queues_count; queue++) {
2303 chan = priv->plat->rx_queues_cfg[queue].chan;
2304 priv->hw->mac->map_mtl_to_dma(priv->hw, queue, chan);
2305 }
2306}
2307
2308/**
Joao Pintoa8f51022017-03-17 16:11:06 +00002309 * stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
2310 * @priv: driver private structure
2311 * Description: It is used for configuring the RX Queue Priority
2312 */
2313static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
2314{
2315 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2316 u32 queue;
2317 u32 prio;
2318
2319 for (queue = 0; queue < rx_queues_count; queue++) {
2320 if (!priv->plat->rx_queues_cfg[queue].use_prio)
2321 continue;
2322
2323 prio = priv->plat->rx_queues_cfg[queue].prio;
2324 priv->hw->mac->rx_queue_prio(priv->hw, prio, queue);
2325 }
2326}
2327
2328/**
2329 * stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
2330 * @priv: driver private structure
2331 * Description: It is used for configuring the TX Queue Priority
2332 */
2333static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
2334{
2335 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2336 u32 queue;
2337 u32 prio;
2338
2339 for (queue = 0; queue < tx_queues_count; queue++) {
2340 if (!priv->plat->tx_queues_cfg[queue].use_prio)
2341 continue;
2342
2343 prio = priv->plat->tx_queues_cfg[queue].prio;
2344 priv->hw->mac->tx_queue_prio(priv->hw, prio, queue);
2345 }
2346}
2347
2348/**
Joao Pintoabe80fd2017-03-17 16:11:07 +00002349 * stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
2350 * @priv: driver private structure
2351 * Description: It is used for configuring the RX queue routing
2352 */
2353static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
2354{
2355 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2356 u32 queue;
2357 u8 packet;
2358
2359 for (queue = 0; queue < rx_queues_count; queue++) {
2360 /* no specific packet type routing specified for the queue */
2361 if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
2362 continue;
2363
2364 packet = priv->plat->rx_queues_cfg[queue].pkt_route;
2365 priv->hw->mac->rx_queue_prio(priv->hw, packet, queue);
2366 }
2367}
2368
2369/**
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002370 * stmmac_mtl_configuration - Configure MTL
2371 * @priv: driver private structure
2372 * Description: It is used for configurring MTL
2373 */
2374static void stmmac_mtl_configuration(struct stmmac_priv *priv)
2375{
2376 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2377 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2378
Joao Pinto6a3a7192017-03-10 18:24:53 +00002379 if (tx_queues_count > 1 && priv->hw->mac->set_mtl_tx_queue_weight)
2380 stmmac_set_tx_queue_weight(priv);
2381
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002382 /* Configure MTL RX algorithms */
2383 if (rx_queues_count > 1 && priv->hw->mac->prog_mtl_rx_algorithms)
2384 priv->hw->mac->prog_mtl_rx_algorithms(priv->hw,
2385 priv->plat->rx_sched_algorithm);
2386
2387 /* Configure MTL TX algorithms */
2388 if (tx_queues_count > 1 && priv->hw->mac->prog_mtl_tx_algorithms)
2389 priv->hw->mac->prog_mtl_tx_algorithms(priv->hw,
2390 priv->plat->tx_sched_algorithm);
2391
Joao Pinto19d91872017-03-10 18:24:59 +00002392 /* Configure CBS in AVB TX queues */
2393 if (tx_queues_count > 1 && priv->hw->mac->config_cbs)
2394 stmmac_configure_cbs(priv);
2395
Joao Pintod43042f2017-03-10 18:24:55 +00002396 /* Map RX MTL to DMA channels */
Joao Pinto03cf65a2017-04-03 16:34:04 +01002397 if (priv->hw->mac->map_mtl_to_dma)
Joao Pintod43042f2017-03-10 18:24:55 +00002398 stmmac_rx_queue_dma_chan_map(priv);
2399
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002400 /* Enable MAC RX Queues */
Thierry Redingf3976872017-03-21 16:12:09 +01002401 if (priv->hw->mac->rx_queue_enable)
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002402 stmmac_mac_enable_rx_queues(priv);
Joao Pinto6deee222017-03-15 11:04:45 +00002403
Joao Pintoa8f51022017-03-17 16:11:06 +00002404 /* Set RX priorities */
2405 if (rx_queues_count > 1 && priv->hw->mac->rx_queue_prio)
2406 stmmac_mac_config_rx_queues_prio(priv);
2407
2408 /* Set TX priorities */
2409 if (tx_queues_count > 1 && priv->hw->mac->tx_queue_prio)
2410 stmmac_mac_config_tx_queues_prio(priv);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002411
2412 /* Set RX routing */
2413 if (rx_queues_count > 1 && priv->hw->mac->rx_queue_routing)
2414 stmmac_mac_config_rx_queues_routing(priv);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002415}
2416
2417/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002418 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002419 * @dev : pointer to the device structure.
2420 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002421 * this is the main function to setup the HW in a usable state because the
2422 * dma engine is reset, the core registers are configured (e.g. AXI,
2423 * Checksum features, timers). The DMA is ready to start receiving and
2424 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002425 * Return value:
2426 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2427 * file on failure.
2428 */
Huacai Chenfe1319292014-12-19 22:38:18 +08002429static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002430{
2431 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002432 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto146617b2017-03-15 11:04:54 +00002433 u32 tx_cnt = priv->plat->tx_queues_to_use;
2434 u32 chan;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002435 int ret;
2436
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002437 /* DMA initialization and SW reset */
2438 ret = stmmac_init_dma_engine(priv);
2439 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002440 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
2441 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002442 return ret;
2443 }
2444
2445 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002446 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002447
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002448 /* PS and related bits will be programmed according to the speed */
2449 if (priv->hw->pcs) {
2450 int speed = priv->plat->mac_port_sel_speed;
2451
2452 if ((speed == SPEED_10) || (speed == SPEED_100) ||
2453 (speed == SPEED_1000)) {
2454 priv->hw->ps = speed;
2455 } else {
2456 dev_warn(priv->device, "invalid port speed\n");
2457 priv->hw->ps = 0;
2458 }
2459 }
2460
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002461 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002462 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002463
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002464 /* Initialize MTL*/
2465 if (priv->synopsys_id >= DWMAC_CORE_4_00)
2466 stmmac_mtl_configuration(priv);
jpinto9eb12472016-12-28 12:57:48 +00002467
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002468 ret = priv->hw->mac->rx_ipc(priv->hw);
2469 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002470 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002471 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002472 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002473 }
2474
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002475 /* Enable the MAC Rx/Tx */
LABBE Corentin270c7752017-03-23 14:40:22 +01002476 priv->hw->mac->set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002477
Joao Pintob4f0a662017-03-22 11:56:05 +00002478 /* Set the HW DMA mode and the COE */
2479 stmmac_dma_operation_mode(priv);
2480
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002481 stmmac_mmc_setup(priv);
2482
Huacai Chenfe1319292014-12-19 22:38:18 +08002483 if (init_ptp) {
Thierry Reding0ad2be72017-03-10 17:34:56 +01002484 ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
2485 if (ret < 0)
2486 netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);
2487
Huacai Chenfe1319292014-12-19 22:38:18 +08002488 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01002489 if (ret == -EOPNOTSUPP)
2490 netdev_warn(priv->dev, "PTP not supported by HW\n");
2491 else if (ret)
2492 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08002493 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002494
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002495#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002496 ret = stmmac_init_fs(dev);
2497 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002498 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
2499 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002500#endif
2501 /* Start the ball rolling... */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002502 stmmac_start_all_dma(priv);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002503
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002504 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
2505
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002506 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
2507 priv->rx_riwt = MAX_DMA_RIWT;
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002508 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002509 }
2510
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002511 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002512 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002513
Joao Pinto4854ab92017-03-15 11:04:51 +00002514 /* set TX and RX rings length */
2515 stmmac_set_rings_length(priv);
2516
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002517 /* Enable TSO */
Joao Pinto146617b2017-03-15 11:04:54 +00002518 if (priv->tso) {
2519 for (chan = 0; chan < tx_cnt; chan++)
2520 priv->hw->dma->enable_tso(priv->ioaddr, 1, chan);
2521 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002522
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002523 return 0;
2524}
2525
Thierry Redingc66f6c32017-03-10 17:34:55 +01002526static void stmmac_hw_teardown(struct net_device *dev)
2527{
2528 struct stmmac_priv *priv = netdev_priv(dev);
2529
2530 clk_disable_unprepare(priv->plat->clk_ptp_ref);
2531}
2532
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002533/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002534 * stmmac_open - open entry point of the driver
2535 * @dev : pointer to the device structure.
2536 * Description:
2537 * This function is the open entry point of the driver.
2538 * Return value:
2539 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2540 * file on failure.
2541 */
2542static int stmmac_open(struct net_device *dev)
2543{
2544 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002545 int ret;
2546
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002547 stmmac_check_ether_addr(priv);
2548
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002549 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
2550 priv->hw->pcs != STMMAC_PCS_TBI &&
2551 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002552 ret = stmmac_init_phy(dev);
2553 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002554 netdev_err(priv->dev,
2555 "%s: Cannot attach to PHY (error: %d)\n",
2556 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02002557 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002558 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002559 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002560
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002561 /* Extra statistics */
2562 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
2563 priv->xstats.threshold = tc;
2564
LABBE Corentin5bacd772017-03-29 07:05:40 +02002565 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002566 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002567
LABBE Corentin5bacd772017-03-29 07:05:40 +02002568 ret = alloc_dma_desc_resources(priv);
2569 if (ret < 0) {
2570 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
2571 __func__);
2572 goto dma_desc_error;
2573 }
2574
2575 ret = init_dma_desc_rings(dev, GFP_KERNEL);
2576 if (ret < 0) {
2577 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
2578 __func__);
2579 goto init_error;
2580 }
2581
Huacai Chenfe1319292014-12-19 22:38:18 +08002582 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002583 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002584 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002585 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002586 }
2587
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01002588 stmmac_init_tx_coalesce(priv);
2589
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002590 if (dev->phydev)
2591 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002592
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002593 /* Request the IRQ lines */
2594 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002595 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002596 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002597 netdev_err(priv->dev,
2598 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
2599 __func__, dev->irq, ret);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002600 goto irq_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002601 }
2602
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002603 /* Request the Wake IRQ in case of another line is used for WoL */
2604 if (priv->wol_irq != dev->irq) {
2605 ret = request_irq(priv->wol_irq, stmmac_interrupt,
2606 IRQF_SHARED, dev->name, dev);
2607 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002608 netdev_err(priv->dev,
2609 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
2610 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002611 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002612 }
2613 }
2614
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002615 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002616 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002617 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
2618 dev->name, dev);
2619 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002620 netdev_err(priv->dev,
2621 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
2622 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002623 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002624 }
2625 }
2626
Joao Pintoc22a3f42017-04-06 09:49:11 +01002627 stmmac_enable_all_queues(priv);
2628 stmmac_start_all_queues(priv);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002629
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002630 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002631
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002632lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002633 if (priv->wol_irq != dev->irq)
2634 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002635wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002636 free_irq(dev->irq, dev);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002637irq_error:
2638 if (dev->phydev)
2639 phy_stop(dev->phydev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002640
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002641 del_timer_sync(&priv->txtimer);
Thierry Redingc66f6c32017-03-10 17:34:55 +01002642 stmmac_hw_teardown(dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002643init_error:
2644 free_dma_desc_resources(priv);
LABBE Corentin5bacd772017-03-29 07:05:40 +02002645dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002646 if (dev->phydev)
2647 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002648
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002649 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002650}
2651
2652/**
2653 * stmmac_release - close entry point of the driver
2654 * @dev : device pointer.
2655 * Description:
2656 * This is the stop entry point of the driver.
2657 */
2658static int stmmac_release(struct net_device *dev)
2659{
2660 struct stmmac_priv *priv = netdev_priv(dev);
2661
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002662 if (priv->eee_enabled)
2663 del_timer_sync(&priv->eee_ctrl_timer);
2664
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002665 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002666 if (dev->phydev) {
2667 phy_stop(dev->phydev);
2668 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002669 }
2670
Joao Pintoc22a3f42017-04-06 09:49:11 +01002671 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002672
Joao Pintoc22a3f42017-04-06 09:49:11 +01002673 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002674
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002675 del_timer_sync(&priv->txtimer);
2676
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002677 /* Free the IRQ lines */
2678 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002679 if (priv->wol_irq != dev->irq)
2680 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002681 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002682 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002683
2684 /* Stop TX/RX DMA and clear the descriptors */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002685 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002686
2687 /* Release and free the Rx/Tx resources */
2688 free_dma_desc_resources(priv);
2689
avisconti19449bf2010-10-25 18:58:14 +00002690 /* Disable the MAC Rx/Tx */
LABBE Corentin270c7752017-03-23 14:40:22 +01002691 priv->hw->mac->set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002692
2693 netif_carrier_off(dev);
2694
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002695#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002696 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002697#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002698
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00002699 stmmac_release_ptp(priv);
2700
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002701 return 0;
2702}
2703
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002704/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002705 * stmmac_tso_allocator - close entry point of the driver
2706 * @priv: driver private structure
2707 * @des: buffer start address
2708 * @total_len: total length to fill in descriptors
2709 * @last_segmant: condition for the last descriptor
Joao Pintoce736782017-04-06 09:49:10 +01002710 * @queue: TX queue index
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002711 * Description:
2712 * This function fills descriptor and request new descriptors according to
2713 * buffer length to fill
2714 */
2715static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
Joao Pintoce736782017-04-06 09:49:10 +01002716 int total_len, bool last_segment, u32 queue)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002717{
Joao Pintoce736782017-04-06 09:49:10 +01002718 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002719 struct dma_desc *desc;
LABBE Corentin5bacd772017-03-29 07:05:40 +02002720 u32 buff_size;
Joao Pintoce736782017-04-06 09:49:10 +01002721 int tmp_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002722
2723 tmp_len = total_len;
2724
2725 while (tmp_len > 0) {
Joao Pintoce736782017-04-06 09:49:10 +01002726 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2727 desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002728
Michael Weiserf8be0d72016-11-14 18:58:05 +01002729 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002730 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
2731 TSO_MAX_BUFF_SIZE : tmp_len;
2732
2733 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
2734 0, 1,
Niklas Cassel426849e2017-06-06 09:25:00 +02002735 (last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002736 0, 0);
2737
2738 tmp_len -= TSO_MAX_BUFF_SIZE;
2739 }
2740}
2741
2742/**
2743 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
2744 * @skb : the socket buffer
2745 * @dev : device pointer
2746 * Description: this is the transmit function that is called on TSO frames
2747 * (support available on GMAC4 and newer chips).
2748 * Diagram below show the ring programming in case of TSO frames:
2749 *
2750 * First Descriptor
2751 * --------
2752 * | DES0 |---> buffer1 = L2/L3/L4 header
2753 * | DES1 |---> TCP Payload (can continue on next descr...)
2754 * | DES2 |---> buffer 1 and 2 len
2755 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
2756 * --------
2757 * |
2758 * ...
2759 * |
2760 * --------
2761 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
2762 * | DES1 | --|
2763 * | DES2 | --> buffer 1 and 2 len
2764 * | DES3 |
2765 * --------
2766 *
2767 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2768 */
2769static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2770{
Joao Pintoce736782017-04-06 09:49:10 +01002771 struct dma_desc *desc, *first, *mss_desc = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002772 struct stmmac_priv *priv = netdev_priv(dev);
2773 int nfrags = skb_shinfo(skb)->nr_frags;
Joao Pintoce736782017-04-06 09:49:10 +01002774 u32 queue = skb_get_queue_mapping(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002775 unsigned int first_entry, des;
Joao Pintoce736782017-04-06 09:49:10 +01002776 struct stmmac_tx_queue *tx_q;
2777 int tmp_pay_len = 0;
2778 u32 pay_len, mss;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002779 u8 proto_hdr_len;
2780 int i;
2781
Joao Pintoce736782017-04-06 09:49:10 +01002782 tx_q = &priv->tx_queue[queue];
2783
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002784 /* Compute header lengths */
2785 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2786
2787 /* Desc availability based on threshold should be enough safe */
Joao Pintoce736782017-04-06 09:49:10 +01002788 if (unlikely(stmmac_tx_avail(priv, queue) <
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002789 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002790 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
2791 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
2792 queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002793 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002794 netdev_err(priv->dev,
2795 "%s: Tx Ring full when queue awake\n",
2796 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002797 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002798 return NETDEV_TX_BUSY;
2799 }
2800
2801 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2802
2803 mss = skb_shinfo(skb)->gso_size;
2804
2805 /* set new MSS value if needed */
2806 if (mss != priv->mss) {
Joao Pintoce736782017-04-06 09:49:10 +01002807 mss_desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002808 priv->hw->desc->set_mss(mss_desc, mss);
2809 priv->mss = mss;
Joao Pintoce736782017-04-06 09:49:10 +01002810 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002811 }
2812
2813 if (netif_msg_tx_queued(priv)) {
2814 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2815 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2816 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2817 skb->data_len);
2818 }
2819
Joao Pintoce736782017-04-06 09:49:10 +01002820 first_entry = tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002821
Joao Pintoce736782017-04-06 09:49:10 +01002822 desc = tx_q->dma_tx + first_entry;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002823 first = desc;
2824
2825 /* first descriptor: fill Headers on Buf1 */
2826 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2827 DMA_TO_DEVICE);
2828 if (dma_mapping_error(priv->device, des))
2829 goto dma_map_err;
2830
Joao Pintoce736782017-04-06 09:49:10 +01002831 tx_q->tx_skbuff_dma[first_entry].buf = des;
2832 tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002833
Michael Weiserf8be0d72016-11-14 18:58:05 +01002834 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002835
2836 /* Fill start of payload in buff2 of first descriptor */
2837 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002838 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002839
2840 /* If needed take extra descriptors to fill the remaining payload */
2841 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2842
Joao Pintoce736782017-04-06 09:49:10 +01002843 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002844
2845 /* Prepare fragments */
2846 for (i = 0; i < nfrags; i++) {
2847 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2848
2849 des = skb_frag_dma_map(priv->device, frag, 0,
2850 skb_frag_size(frag),
2851 DMA_TO_DEVICE);
Thierry Reding937071c2017-03-10 17:34:57 +01002852 if (dma_mapping_error(priv->device, des))
2853 goto dma_map_err;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002854
2855 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
Joao Pintoce736782017-04-06 09:49:10 +01002856 (i == nfrags - 1), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002857
Joao Pintoce736782017-04-06 09:49:10 +01002858 tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
2859 tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
2860 tx_q->tx_skbuff[tx_q->cur_tx] = NULL;
2861 tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002862 }
2863
Joao Pintoce736782017-04-06 09:49:10 +01002864 tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002865
Niklas Cassel05cf0d12017-06-20 14:32:41 +02002866 /* Only the last descriptor gets to point to the skb. */
2867 tx_q->tx_skbuff[tx_q->cur_tx] = skb;
2868
2869 /* We've used all descriptors we need for this skb, however,
2870 * advance cur_tx so that it references a fresh descriptor.
2871 * ndo_start_xmit will fill this descriptor the next time it's
2872 * called and stmmac_tx_clean may clean up to this descriptor.
2873 */
Joao Pintoce736782017-04-06 09:49:10 +01002874 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002875
Joao Pintoce736782017-04-06 09:49:10 +01002876 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002877 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2878 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002879 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002880 }
2881
2882 dev->stats.tx_bytes += skb->len;
2883 priv->xstats.tx_tso_frames++;
2884 priv->xstats.tx_tso_nfrags += nfrags;
2885
2886 /* Manage tx mitigation */
2887 priv->tx_count_frames += nfrags + 1;
2888 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2889 mod_timer(&priv->txtimer,
2890 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2891 } else {
2892 priv->tx_count_frames = 0;
2893 priv->hw->desc->set_tx_ic(desc);
2894 priv->xstats.tx_set_ic_bit++;
2895 }
2896
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02002897 skb_tx_timestamp(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002898
2899 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2900 priv->hwts_tx_en)) {
2901 /* declare that device is doing timestamping */
2902 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2903 priv->hw->desc->enable_tx_timestamp(first);
2904 }
2905
2906 /* Complete the first descriptor before granting the DMA */
2907 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2908 proto_hdr_len,
2909 pay_len,
Joao Pintoce736782017-04-06 09:49:10 +01002910 1, tx_q->tx_skbuff_dma[first_entry].last_segment,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002911 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2912
2913 /* If context desc is used to change MSS */
2914 if (mss_desc)
2915 priv->hw->desc->set_tx_owner(mss_desc);
2916
2917 /* The own bit must be the latest setting done when prepare the
2918 * descriptor and then barrier is needed to make sure that
2919 * all is coherent before granting the DMA engine.
2920 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002921 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002922
2923 if (netif_msg_pktdata(priv)) {
2924 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
Joao Pintoce736782017-04-06 09:49:10 +01002925 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
2926 tx_q->cur_tx, first, nfrags);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002927
Joao Pintoce736782017-04-06 09:49:10 +01002928 priv->hw->desc->display_ring((void *)tx_q->dma_tx, DMA_TX_SIZE,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002929 0);
2930
2931 pr_info(">>> frame to be transmitted: ");
2932 print_pkt(skb->data, skb_headlen(skb));
2933 }
2934
Joao Pintoc22a3f42017-04-06 09:49:11 +01002935 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002936
Joao Pintoce736782017-04-06 09:49:10 +01002937 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
2938 queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002939
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002940 return NETDEV_TX_OK;
2941
2942dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002943 dev_err(priv->device, "Tx dma map failed\n");
2944 dev_kfree_skb(skb);
2945 priv->dev->stats.tx_dropped++;
2946 return NETDEV_TX_OK;
2947}
2948
2949/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002950 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002951 * @skb : the socket buffer
2952 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002953 * Description : this is the tx entry point of the driver.
2954 * It programs the chain or the ring and supports oversized frames
2955 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002956 */
2957static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2958{
2959 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002960 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002961 int i, csum_insertion = 0, is_jumbo = 0;
Joao Pintoce736782017-04-06 09:49:10 +01002962 u32 queue = skb_get_queue_mapping(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002963 int nfrags = skb_shinfo(skb)->nr_frags;
Colin Ian King59423812017-06-05 10:04:52 +01002964 int entry;
2965 unsigned int first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002966 struct dma_desc *desc, *first;
Joao Pintoce736782017-04-06 09:49:10 +01002967 struct stmmac_tx_queue *tx_q;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002968 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002969 unsigned int des;
2970
Joao Pintoce736782017-04-06 09:49:10 +01002971 tx_q = &priv->tx_queue[queue];
2972
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002973 /* Manage oversized TCP frames for GMAC4 device */
2974 if (skb_is_gso(skb) && priv->tso) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02002975 if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002976 return stmmac_tso_xmit(skb, dev);
2977 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002978
Joao Pintoce736782017-04-06 09:49:10 +01002979 if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002980 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
2981 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
2982 queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002983 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002984 netdev_err(priv->dev,
2985 "%s: Tx Ring full when queue awake\n",
2986 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002987 }
2988 return NETDEV_TX_BUSY;
2989 }
2990
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002991 if (priv->tx_path_in_lpi_mode)
2992 stmmac_disable_eee_mode(priv);
2993
Joao Pintoce736782017-04-06 09:49:10 +01002994 entry = tx_q->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002995 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002996
Michał Mirosław5e982f32011-04-09 02:46:55 +00002997 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002998
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002999 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003000 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003001 else
Joao Pintoce736782017-04-06 09:49:10 +01003002 desc = tx_q->dma_tx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003003
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003004 first = desc;
3005
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003006 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003007 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003008 if (enh_desc)
3009 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
3010
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003011 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
3012 DWMAC_CORE_4_00)) {
Joao Pintoce736782017-04-06 09:49:10 +01003013 entry = priv->hw->mode->jumbo_frm(tx_q, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003014 if (unlikely(entry < 0))
3015 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003016 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003017
3018 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00003019 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
3020 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01003021 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003022
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003023 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3024
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003025 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003026 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003027 else
Joao Pintoce736782017-04-06 09:49:10 +01003028 desc = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003029
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003030 des = skb_frag_dma_map(priv->device, frag, 0, len,
3031 DMA_TO_DEVICE);
3032 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003033 goto dma_map_err; /* should reuse desc w/o issues */
3034
Joao Pintoce736782017-04-06 09:49:10 +01003035 tx_q->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003036
Joao Pintoce736782017-04-06 09:49:10 +01003037 tx_q->tx_skbuff_dma[entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003038 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3039 desc->des0 = cpu_to_le32(des);
3040 else
3041 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003042
Joao Pintoce736782017-04-06 09:49:10 +01003043 tx_q->tx_skbuff_dma[entry].map_as_page = true;
3044 tx_q->tx_skbuff_dma[entry].len = len;
3045 tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003046
3047 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003048 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Niklas Casselfe6af0e2017-04-10 20:33:29 +02003049 priv->mode, 1, last_segment,
3050 skb->len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003051 }
3052
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003053 /* Only the last descriptor gets to point to the skb. */
3054 tx_q->tx_skbuff[entry] = skb;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003055
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003056 /* We've used all descriptors we need for this skb, however,
3057 * advance cur_tx so that it references a fresh descriptor.
3058 * ndo_start_xmit will fill this descriptor the next time it's
3059 * called and stmmac_tx_clean may clean up to this descriptor.
3060 */
3061 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Joao Pintoce736782017-04-06 09:49:10 +01003062 tx_q->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003063
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003064 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003065 void *tx_head;
3066
LABBE Corentin38ddc592016-11-16 20:09:39 +01003067 netdev_dbg(priv->dev,
3068 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
Joao Pintoce736782017-04-06 09:49:10 +01003069 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
LABBE Corentin38ddc592016-11-16 20:09:39 +01003070 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003071
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003072 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01003073 tx_head = (void *)tx_q->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003074 else
Joao Pintoce736782017-04-06 09:49:10 +01003075 tx_head = (void *)tx_q->dma_tx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003076
3077 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003078
LABBE Corentin38ddc592016-11-16 20:09:39 +01003079 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003080 print_pkt(skb->data, skb->len);
3081 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003082
Joao Pintoce736782017-04-06 09:49:10 +01003083 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01003084 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
3085 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01003086 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003087 }
3088
3089 dev->stats.tx_bytes += skb->len;
3090
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003091 /* According to the coalesce parameter the IC bit for the latest
3092 * segment is reset and the timer re-started to clean the tx status.
3093 * This approach takes care about the fragments: desc is the first
3094 * element in case of no SG.
3095 */
3096 priv->tx_count_frames += nfrags + 1;
3097 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
3098 mod_timer(&priv->txtimer,
3099 STMMAC_COAL_TIMER(priv->tx_coal_timer));
3100 } else {
3101 priv->tx_count_frames = 0;
3102 priv->hw->desc->set_tx_ic(desc);
3103 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003104 }
3105
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02003106 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00003107
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003108 /* Ready to fill the first descriptor and set the OWN bit w/o any
3109 * problems because all the descriptors are actually ready to be
3110 * passed to the DMA engine.
3111 */
3112 if (likely(!is_jumbo)) {
3113 bool last_segment = (nfrags == 0);
3114
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003115 des = dma_map_single(priv->device, skb->data,
3116 nopaged_len, DMA_TO_DEVICE);
3117 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003118 goto dma_map_err;
3119
Joao Pintoce736782017-04-06 09:49:10 +01003120 tx_q->tx_skbuff_dma[first_entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003121 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3122 first->des0 = cpu_to_le32(des);
3123 else
3124 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003125
Joao Pintoce736782017-04-06 09:49:10 +01003126 tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
3127 tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003128
3129 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
3130 priv->hwts_tx_en)) {
3131 /* declare that device is doing timestamping */
3132 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3133 priv->hw->desc->enable_tx_timestamp(first);
3134 }
3135
3136 /* Prepare the first descriptor setting the OWN bit too */
3137 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
3138 csum_insertion, priv->mode, 1,
Niklas Casselfe6af0e2017-04-10 20:33:29 +02003139 last_segment, skb->len);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003140
3141 /* The own bit must be the latest setting done when prepare the
3142 * descriptor and then barrier is needed to make sure that
3143 * all is coherent before granting the DMA engine.
3144 */
Pavel Machekad688cd2016-12-18 21:38:12 +01003145 dma_wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003146 }
3147
Joao Pintoc22a3f42017-04-06 09:49:11 +01003148 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003149
3150 if (priv->synopsys_id < DWMAC_CORE_4_00)
3151 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
3152 else
Joao Pintoce736782017-04-06 09:49:10 +01003153 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
3154 queue);
Richard Cochran52f64fa2011-06-19 03:31:43 +00003155
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003156 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003157
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003158dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01003159 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003160 dev_kfree_skb(skb);
3161 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003162 return NETDEV_TX_OK;
3163}
3164
Vince Bridgersb9381982014-01-14 13:42:05 -06003165static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
3166{
3167 struct ethhdr *ehdr;
3168 u16 vlanid;
3169
3170 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
3171 NETIF_F_HW_VLAN_CTAG_RX &&
3172 !__vlan_get_tag(skb, &vlanid)) {
3173 /* pop the vlan tag */
3174 ehdr = (struct ethhdr *)skb->data;
3175 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
3176 skb_pull(skb, VLAN_HLEN);
3177 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
3178 }
3179}
3180
3181
Joao Pinto54139cf2017-04-06 09:49:09 +01003182static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003183{
Joao Pinto54139cf2017-04-06 09:49:09 +01003184 if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003185 return 0;
3186
3187 return 1;
3188}
3189
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003190/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003191 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003192 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003193 * @queue: RX queue index
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003194 * Description : this is to reallocate the skb for the reception process
3195 * that is based on zero-copy.
3196 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003197static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003198{
Joao Pinto54139cf2017-04-06 09:49:09 +01003199 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3200 int dirty = stmmac_rx_dirty(priv, queue);
3201 unsigned int entry = rx_q->dirty_rx;
3202
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003203 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003204
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003205 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003206 struct dma_desc *p;
3207
3208 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003209 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003210 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003211 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003212
Joao Pinto54139cf2017-04-06 09:49:09 +01003213 if (likely(!rx_q->rx_skbuff[entry])) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003214 struct sk_buff *skb;
3215
Eric Dumazetacb600d2012-10-05 06:23:55 +00003216 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003217 if (unlikely(!skb)) {
3218 /* so for a while no zero-copy! */
Joao Pinto54139cf2017-04-06 09:49:09 +01003219 rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003220 if (unlikely(net_ratelimit()))
3221 dev_err(priv->device,
3222 "fail to alloc skb entry %d\n",
3223 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003224 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003225 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003226
Joao Pinto54139cf2017-04-06 09:49:09 +01003227 rx_q->rx_skbuff[entry] = skb;
3228 rx_q->rx_skbuff_dma[entry] =
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003229 dma_map_single(priv->device, skb->data, bfsize,
3230 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003231 if (dma_mapping_error(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003232 rx_q->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003233 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003234 dev_kfree_skb(skb);
3235 break;
3236 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003237
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003238 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003239 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003240 p->des1 = 0;
3241 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003242 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003243 }
3244 if (priv->hw->mode->refill_desc3)
Joao Pinto54139cf2017-04-06 09:49:09 +01003245 priv->hw->mode->refill_desc3(rx_q, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003246
Joao Pinto54139cf2017-04-06 09:49:09 +01003247 if (rx_q->rx_zeroc_thresh > 0)
3248 rx_q->rx_zeroc_thresh--;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003249
LABBE Corentinb3e51062016-11-16 20:09:41 +01003250 netif_dbg(priv, rx_status, priv->dev,
3251 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003252 }
Pavel Machekad688cd2016-12-18 21:38:12 +01003253 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003254
3255 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3256 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
3257 else
3258 priv->hw->desc->set_rx_owner(p);
3259
Pavel Machekad688cd2016-12-18 21:38:12 +01003260 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003261
3262 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003263 }
Joao Pinto54139cf2017-04-06 09:49:09 +01003264 rx_q->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003265}
3266
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003267/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003268 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003269 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003270 * @limit: napi bugget
3271 * @queue: RX queue index.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003272 * Description : this the function called by the napi poll method.
3273 * It gets all the frames inside the ring.
3274 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003275static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003276{
Joao Pinto54139cf2017-04-06 09:49:09 +01003277 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3278 unsigned int entry = rx_q->cur_rx;
3279 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003280 unsigned int next_entry;
3281 unsigned int count = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003282
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003283 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003284 void *rx_head;
3285
LABBE Corentin38ddc592016-11-16 20:09:39 +01003286 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003287 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003288 rx_head = (void *)rx_q->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003289 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003290 rx_head = (void *)rx_q->dma_rx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003291
3292 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003293 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003294 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003295 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00003296 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003297 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003298
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003299 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003300 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003301 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003302 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003303
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003304 /* read the status of the incoming frame */
3305 status = priv->hw->desc->rx_status(&priv->dev->stats,
3306 &priv->xstats, p);
3307 /* check if managed by the DMA otherwise go ahead */
3308 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003309 break;
3310
3311 count++;
3312
Joao Pinto54139cf2017-04-06 09:49:09 +01003313 rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
3314 next_entry = rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003315
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003316 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003317 np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003318 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003319 np = rx_q->dma_rx + next_entry;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003320
3321 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003322
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003323 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
3324 priv->hw->desc->rx_extended_status(&priv->dev->stats,
3325 &priv->xstats,
Joao Pinto54139cf2017-04-06 09:49:09 +01003326 rx_q->dma_erx +
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003327 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003328 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003329 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003330 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01003331 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003332 * with timestamp value, hence reinitialize
3333 * them in stmmac_rx_refill() function so that
3334 * device can reuse it.
3335 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003336 rx_q->rx_skbuff[entry] = NULL;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003337 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003338 rx_q->rx_skbuff_dma[entry],
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003339 priv->dma_buf_sz,
3340 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003341 }
3342 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003343 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003344 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003345 unsigned int des;
3346
3347 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01003348 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003349 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01003350 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003351
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003352 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
3353
LABBE Corentin8d45e422017-02-08 09:31:08 +01003354 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003355 * (preallocated during init) then the packet is
3356 * ignored
3357 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003358 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003359 netdev_err(priv->dev,
3360 "len %d larger than size (%d)\n",
3361 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003362 priv->dev->stats.rx_length_errors++;
3363 break;
3364 }
3365
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003366 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003367 * Type frames (LLC/LLC-SNAP)
3368 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003369 if (unlikely(status != llc_snap))
3370 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003371
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003372 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003373 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
3374 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003375 if (frame_len > ETH_FRAME_LEN)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003376 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
3377 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003378 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003379
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003380 /* The zero-copy is always used for all the sizes
3381 * in case of GMAC4 because it needs
3382 * to refill the used descriptors, always.
3383 */
3384 if (unlikely(!priv->plat->has_gmac4 &&
3385 ((frame_len < priv->rx_copybreak) ||
Joao Pinto54139cf2017-04-06 09:49:09 +01003386 stmmac_rx_threshold_count(rx_q)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003387 skb = netdev_alloc_skb_ip_align(priv->dev,
3388 frame_len);
3389 if (unlikely(!skb)) {
3390 if (net_ratelimit())
3391 dev_warn(priv->device,
3392 "packet dropped\n");
3393 priv->dev->stats.rx_dropped++;
3394 break;
3395 }
3396
3397 dma_sync_single_for_cpu(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003398 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003399 [entry], frame_len,
3400 DMA_FROM_DEVICE);
3401 skb_copy_to_linear_data(skb,
Joao Pinto54139cf2017-04-06 09:49:09 +01003402 rx_q->
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003403 rx_skbuff[entry]->data,
3404 frame_len);
3405
3406 skb_put(skb, frame_len);
3407 dma_sync_single_for_device(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003408 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003409 [entry], frame_len,
3410 DMA_FROM_DEVICE);
3411 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003412 skb = rx_q->rx_skbuff[entry];
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003413 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003414 netdev_err(priv->dev,
3415 "%s: Inconsistent Rx chain\n",
3416 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003417 priv->dev->stats.rx_dropped++;
3418 break;
3419 }
3420 prefetch(skb->data - NET_IP_ALIGN);
Joao Pinto54139cf2017-04-06 09:49:09 +01003421 rx_q->rx_skbuff[entry] = NULL;
3422 rx_q->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003423
3424 skb_put(skb, frame_len);
3425 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003426 rx_q->rx_skbuff_dma[entry],
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003427 priv->dma_buf_sz,
3428 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003429 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003430
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003431 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003432 netdev_dbg(priv->dev, "frame received (%dbytes)",
3433 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003434 print_pkt(skb->data, frame_len);
3435 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003436
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003437 stmmac_get_rx_hwtstamp(priv, p, np, skb);
3438
Vince Bridgersb9381982014-01-14 13:42:05 -06003439 stmmac_rx_vlan(priv->dev, skb);
3440
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003441 skb->protocol = eth_type_trans(skb, priv->dev);
3442
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003443 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003444 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003445 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003446 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003447
Joao Pintoc22a3f42017-04-06 09:49:11 +01003448 napi_gro_receive(&rx_q->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003449
3450 priv->dev->stats.rx_packets++;
3451 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003452 }
3453 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003454 }
3455
Joao Pinto54139cf2017-04-06 09:49:09 +01003456 stmmac_rx_refill(priv, queue);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003457
3458 priv->xstats.rx_pkt_n += count;
3459
3460 return count;
3461}
3462
3463/**
3464 * stmmac_poll - stmmac poll method (NAPI)
3465 * @napi : pointer to the napi structure.
3466 * @budget : maximum number of packets that the current CPU can receive from
3467 * all interfaces.
3468 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003469 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003470 */
3471static int stmmac_poll(struct napi_struct *napi, int budget)
3472{
Joao Pintoc22a3f42017-04-06 09:49:11 +01003473 struct stmmac_rx_queue *rx_q =
3474 container_of(napi, struct stmmac_rx_queue, napi);
3475 struct stmmac_priv *priv = rx_q->priv_data;
Joao Pintoce736782017-04-06 09:49:10 +01003476 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003477 u32 chan = rx_q->queue_index;
Joao Pinto54139cf2017-04-06 09:49:09 +01003478 int work_done = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003479 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003480
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003481 priv->xstats.napi_poll++;
Joao Pintoce736782017-04-06 09:49:10 +01003482
3483 /* check all the queues */
3484 for (queue = 0; queue < tx_count; queue++)
3485 stmmac_tx_clean(priv, queue);
3486
Joao Pintoc22a3f42017-04-06 09:49:11 +01003487 work_done = stmmac_rx(priv, budget, rx_q->queue_index);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003488 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08003489 napi_complete_done(napi, work_done);
Joao Pinto4f513ec2017-03-15 11:04:46 +00003490 stmmac_enable_dma_irq(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003491 }
3492 return work_done;
3493}
3494
3495/**
3496 * stmmac_tx_timeout
3497 * @dev : Pointer to net device structure
3498 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00003499 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003500 * netdev structure and arrange for the device to be reset to a sane state
3501 * in order to transmit a new packet.
3502 */
3503static void stmmac_tx_timeout(struct net_device *dev)
3504{
3505 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01003506 u32 tx_count = priv->plat->tx_queues_to_use;
3507 u32 chan;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003508
3509 /* Clear Tx resources and restart transmitting again */
Joao Pintoce736782017-04-06 09:49:10 +01003510 for (chan = 0; chan < tx_count; chan++)
3511 stmmac_tx_err(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003512}
3513
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003514/**
Jiri Pirko01789342011-08-16 06:29:00 +00003515 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003516 * @dev : pointer to the device structure
3517 * Description:
3518 * This function is a driver entry point which gets called by the kernel
3519 * whenever multicast addresses must be enabled/disabled.
3520 * Return value:
3521 * void.
3522 */
Jiri Pirko01789342011-08-16 06:29:00 +00003523static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003524{
3525 struct stmmac_priv *priv = netdev_priv(dev);
3526
Vince Bridgers3b57de92014-07-31 15:49:17 -05003527 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003528}
3529
3530/**
3531 * stmmac_change_mtu - entry point to change MTU size for the device.
3532 * @dev : device pointer.
3533 * @new_mtu : the new MTU size for the device.
3534 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
3535 * to drive packet transmission. Ethernet has an MTU of 1500 octets
3536 * (ETH_DATA_LEN). This value can be changed with ifconfig.
3537 * Return value:
3538 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3539 * file on failure.
3540 */
3541static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
3542{
LABBE Corentin38ddc592016-11-16 20:09:39 +01003543 struct stmmac_priv *priv = netdev_priv(dev);
3544
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003545 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003546 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003547 return -EBUSY;
3548 }
3549
Michał Mirosław5e982f32011-04-09 02:46:55 +00003550 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003551
Michał Mirosław5e982f32011-04-09 02:46:55 +00003552 netdev_update_features(dev);
3553
3554 return 0;
3555}
3556
Michał Mirosławc8f44af2011-11-15 15:29:55 +00003557static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003558 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003559{
3560 struct stmmac_priv *priv = netdev_priv(dev);
3561
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003562 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003563 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003564
Michał Mirosław5e982f32011-04-09 02:46:55 +00003565 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08003566 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00003567
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003568 /* Some GMAC devices have a bugged Jumbo frame support that
3569 * needs to have the Tx COE disabled for oversized frames
3570 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01003571 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003572 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00003573 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08003574 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003575
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003576 /* Disable tso if asked by ethtool */
3577 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3578 if (features & NETIF_F_TSO)
3579 priv->tso = true;
3580 else
3581 priv->tso = false;
3582 }
3583
Michał Mirosław5e982f32011-04-09 02:46:55 +00003584 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003585}
3586
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003587static int stmmac_set_features(struct net_device *netdev,
3588 netdev_features_t features)
3589{
3590 struct stmmac_priv *priv = netdev_priv(netdev);
3591
3592 /* Keep the COE Type in case of csum is supporting */
3593 if (features & NETIF_F_RXCSUM)
3594 priv->hw->rx_csum = priv->plat->rx_coe;
3595 else
3596 priv->hw->rx_csum = 0;
3597 /* No check needed because rx_coe has been set before and it will be
3598 * fixed in case of issue.
3599 */
3600 priv->hw->mac->rx_ipc(priv->hw);
3601
3602 return 0;
3603}
3604
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003605/**
3606 * stmmac_interrupt - main ISR
3607 * @irq: interrupt number.
3608 * @dev_id: to pass the net device pointer.
3609 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003610 * It can call:
3611 * o DMA service routine (to manage incoming frame reception and transmission
3612 * status)
3613 * o Core interrupts to manage: remote wake-up, management counter, LPI
3614 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003615 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003616static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
3617{
3618 struct net_device *dev = (struct net_device *)dev_id;
3619 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003620 u32 rx_cnt = priv->plat->rx_queues_to_use;
3621 u32 tx_cnt = priv->plat->tx_queues_to_use;
3622 u32 queues_count;
3623 u32 queue;
3624
3625 queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003626
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003627 if (priv->irq_wake)
3628 pm_wakeup_event(priv->device, 0);
3629
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003630 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003631 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003632 return IRQ_NONE;
3633 }
3634
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003635 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003636 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003637 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003638 &priv->xstats);
Joao Pinto8f71a882017-03-10 18:24:57 +00003639
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003640 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003641 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003642 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003643 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003644 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003645 priv->tx_path_in_lpi_mode = false;
Joao Pinto7bac4e12017-03-15 11:04:55 +00003646 }
3647
3648 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3649 for (queue = 0; queue < queues_count; queue++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003650 struct stmmac_rx_queue *rx_q =
3651 &priv->rx_queue[queue];
3652
Joao Pinto7bac4e12017-03-15 11:04:55 +00003653 status |=
3654 priv->hw->mac->host_mtl_irq_status(priv->hw,
3655 queue);
3656
3657 if (status & CORE_IRQ_MTL_RX_OVERFLOW &&
3658 priv->hw->dma->set_rx_tail_ptr)
3659 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
Joao Pinto54139cf2017-04-06 09:49:09 +01003660 rx_q->rx_tail_addr,
Joao Pinto7bac4e12017-03-15 11:04:55 +00003661 queue);
3662 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003663 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003664
3665 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003666 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003667 if (priv->xstats.pcs_link)
3668 netif_carrier_on(dev);
3669 else
3670 netif_carrier_off(dev);
3671 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003672 }
3673
3674 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003675 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003676
3677 return IRQ_HANDLED;
3678}
3679
3680#ifdef CONFIG_NET_POLL_CONTROLLER
3681/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003682 * to allow network I/O with interrupts disabled.
3683 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003684static void stmmac_poll_controller(struct net_device *dev)
3685{
3686 disable_irq(dev->irq);
3687 stmmac_interrupt(dev->irq, dev);
3688 enable_irq(dev->irq);
3689}
3690#endif
3691
3692/**
3693 * stmmac_ioctl - Entry point for the Ioctl
3694 * @dev: Device pointer.
3695 * @rq: An IOCTL specefic structure, that can contain a pointer to
3696 * a proprietary structure used to pass information to the driver.
3697 * @cmd: IOCTL command
3698 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003699 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003700 */
3701static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3702{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003703 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003704
3705 if (!netif_running(dev))
3706 return -EINVAL;
3707
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003708 switch (cmd) {
3709 case SIOCGMIIPHY:
3710 case SIOCGMIIREG:
3711 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003712 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003713 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003714 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003715 break;
3716 case SIOCSHWTSTAMP:
3717 ret = stmmac_hwtstamp_ioctl(dev, rq);
3718 break;
3719 default:
3720 break;
3721 }
Richard Cochran28b04112010-07-17 08:48:55 +00003722
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003723 return ret;
3724}
3725
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003726#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003727static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003728
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003729static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003730 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003731{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003732 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003733 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
3734 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003735
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003736 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003737 if (extend_desc) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003738 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003739 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003740 le32_to_cpu(ep->basic.des0),
3741 le32_to_cpu(ep->basic.des1),
3742 le32_to_cpu(ep->basic.des2),
3743 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003744 ep++;
3745 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003746 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Niklas Cassel66c25f62017-05-15 10:56:06 +02003747 i, (unsigned int)virt_to_phys(p),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003748 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
3749 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003750 p++;
3751 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003752 seq_printf(seq, "\n");
3753 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003754}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003755
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003756static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
3757{
3758 struct net_device *dev = seq->private;
3759 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01003760 u32 rx_count = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01003761 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01003762 u32 queue;
3763
3764 for (queue = 0; queue < rx_count; queue++) {
3765 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3766
3767 seq_printf(seq, "RX Queue %d:\n", queue);
3768
3769 if (priv->extend_desc) {
3770 seq_printf(seq, "Extended descriptor ring:\n");
3771 sysfs_display_ring((void *)rx_q->dma_erx,
3772 DMA_RX_SIZE, 1, seq);
3773 } else {
3774 seq_printf(seq, "Descriptor ring:\n");
3775 sysfs_display_ring((void *)rx_q->dma_rx,
3776 DMA_RX_SIZE, 0, seq);
3777 }
3778 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003779
Joao Pintoce736782017-04-06 09:49:10 +01003780 for (queue = 0; queue < tx_count; queue++) {
3781 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
3782
3783 seq_printf(seq, "TX Queue %d:\n", queue);
3784
3785 if (priv->extend_desc) {
3786 seq_printf(seq, "Extended descriptor ring:\n");
3787 sysfs_display_ring((void *)tx_q->dma_etx,
3788 DMA_TX_SIZE, 1, seq);
3789 } else {
3790 seq_printf(seq, "Descriptor ring:\n");
3791 sysfs_display_ring((void *)tx_q->dma_tx,
3792 DMA_TX_SIZE, 0, seq);
3793 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003794 }
3795
3796 return 0;
3797}
3798
3799static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
3800{
3801 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
3802}
3803
Pavel Machek22d3efe2016-11-28 12:55:59 +01003804/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
3805
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003806static const struct file_operations stmmac_rings_status_fops = {
3807 .owner = THIS_MODULE,
3808 .open = stmmac_sysfs_ring_open,
3809 .read = seq_read,
3810 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003811 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003812};
3813
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003814static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
3815{
3816 struct net_device *dev = seq->private;
3817 struct stmmac_priv *priv = netdev_priv(dev);
3818
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00003819 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003820 seq_printf(seq, "DMA HW features not supported\n");
3821 return 0;
3822 }
3823
3824 seq_printf(seq, "==============================\n");
3825 seq_printf(seq, "\tDMA HW features\n");
3826 seq_printf(seq, "==============================\n");
3827
Pavel Machek22d3efe2016-11-28 12:55:59 +01003828 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003829 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003830 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003831 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003832 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003833 (priv->dma_cap.half_duplex) ? "Y" : "N");
3834 seq_printf(seq, "\tHash Filter: %s\n",
3835 (priv->dma_cap.hash_filter) ? "Y" : "N");
3836 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
3837 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01003838 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003839 (priv->dma_cap.pcs) ? "Y" : "N");
3840 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
3841 (priv->dma_cap.sma_mdio) ? "Y" : "N");
3842 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3843 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3844 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3845 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3846 seq_printf(seq, "\tRMON module: %s\n",
3847 (priv->dma_cap.rmon) ? "Y" : "N");
3848 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3849 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003850 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003851 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003852 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003853 (priv->dma_cap.eee) ? "Y" : "N");
3854 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3855 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3856 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003857 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3858 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3859 (priv->dma_cap.rx_coe) ? "Y" : "N");
3860 } else {
3861 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3862 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3863 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3864 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3865 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003866 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3867 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3868 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3869 priv->dma_cap.number_rx_channel);
3870 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3871 priv->dma_cap.number_tx_channel);
3872 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3873 (priv->dma_cap.enh_desc) ? "Y" : "N");
3874
3875 return 0;
3876}
3877
3878static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3879{
3880 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3881}
3882
3883static const struct file_operations stmmac_dma_cap_fops = {
3884 .owner = THIS_MODULE,
3885 .open = stmmac_sysfs_dma_cap_open,
3886 .read = seq_read,
3887 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003888 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003889};
3890
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003891static int stmmac_init_fs(struct net_device *dev)
3892{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003893 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003894
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003895 /* Create per netdev entries */
3896 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3897
3898 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003899 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003900
3901 return -ENOMEM;
3902 }
3903
3904 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003905 priv->dbgfs_rings_status =
3906 debugfs_create_file("descriptors_status", S_IRUGO,
3907 priv->dbgfs_dir, dev,
3908 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003909
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003910 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003911 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003912 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003913
3914 return -ENOMEM;
3915 }
3916
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003917 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003918 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3919 priv->dbgfs_dir,
3920 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003921
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003922 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003923 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003924 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003925
3926 return -ENOMEM;
3927 }
3928
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003929 return 0;
3930}
3931
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003932static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003933{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003934 struct stmmac_priv *priv = netdev_priv(dev);
3935
3936 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003937}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003938#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003939
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003940static const struct net_device_ops stmmac_netdev_ops = {
3941 .ndo_open = stmmac_open,
3942 .ndo_start_xmit = stmmac_xmit,
3943 .ndo_stop = stmmac_release,
3944 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003945 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003946 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003947 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003948 .ndo_tx_timeout = stmmac_tx_timeout,
3949 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003950#ifdef CONFIG_NET_POLL_CONTROLLER
3951 .ndo_poll_controller = stmmac_poll_controller,
3952#endif
3953 .ndo_set_mac_address = eth_mac_addr,
3954};
3955
3956/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003957 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003958 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003959 * Description: this function is to configure the MAC device according to
3960 * some platform parameters or the HW capability register. It prepares the
3961 * driver to use either ring or chain modes and to setup either enhanced or
3962 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003963 */
3964static int stmmac_hw_init(struct stmmac_priv *priv)
3965{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003966 struct mac_device_info *mac;
3967
3968 /* Identify the MAC HW device */
LABBE Corentinec33d712017-05-31 09:18:33 +02003969 if (priv->plat->setup) {
3970 mac = priv->plat->setup(priv);
3971 } else if (priv->plat->has_gmac) {
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003972 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05003973 mac = dwmac1000_setup(priv->ioaddr,
3974 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003975 priv->plat->unicast_filter_entries,
3976 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003977 } else if (priv->plat->has_gmac4) {
3978 priv->dev->priv_flags |= IFF_UNICAST_FLT;
3979 mac = dwmac4_setup(priv->ioaddr,
3980 priv->plat->multicast_filter_bins,
3981 priv->plat->unicast_filter_entries,
3982 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003983 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003984 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003985 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003986 if (!mac)
3987 return -ENOMEM;
3988
3989 priv->hw = mac;
3990
LABBE Corentin9f93ac82017-05-31 09:18:36 +02003991 /* dwmac-sun8i only work in chain mode */
3992 if (priv->plat->has_sun8i)
3993 chain_mode = 1;
3994
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003995 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003996 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3997 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003998 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003999 if (chain_mode) {
4000 priv->hw->mode = &chain_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004001 dev_info(priv->device, "Chain mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004002 priv->mode = STMMAC_CHAIN_MODE;
4003 } else {
4004 priv->hw->mode = &ring_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004005 dev_info(priv->device, "Ring mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004006 priv->mode = STMMAC_RING_MODE;
4007 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004008 }
4009
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004010 /* Get the HW capability (new GMAC newer than 3.50a) */
4011 priv->hw_cap_support = stmmac_get_hw_features(priv);
4012 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004013 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004014
4015 /* We can override some gmac/dma configuration fields: e.g.
4016 * enh_desc, tx_coe (e.g. that are passed through the
4017 * platform) with the values from the HW capability
4018 * register (if supported).
4019 */
4020 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004021 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004022 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004023
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03004024 /* TXCOE doesn't work in thresh DMA mode */
4025 if (priv->plat->force_thresh_dma_mode)
4026 priv->plat->tx_coe = 0;
4027 else
4028 priv->plat->tx_coe = priv->dma_cap.tx_coe;
4029
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004030 /* In case of GMAC4 rx_coe is from HW cap register. */
4031 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004032
4033 if (priv->dma_cap.rx_coe_type2)
4034 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
4035 else if (priv->dma_cap.rx_coe_type1)
4036 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
4037
LABBE Corentin38ddc592016-11-16 20:09:39 +01004038 } else {
4039 dev_info(priv->device, "No HW DMA feature register supported\n");
4040 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004041
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004042 /* To use alternate (extended), normal or GMAC4 descriptor structures */
4043 if (priv->synopsys_id >= DWMAC_CORE_4_00)
4044 priv->hw->desc = &dwmac4_desc_ops;
4045 else
4046 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09004047
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004048 if (priv->plat->rx_coe) {
4049 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004050 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004051 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004052 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004053 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004054 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004055 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004056
4057 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004058 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004059 device_set_wakeup_capable(priv->device, 1);
4060 }
4061
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004062 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004063 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004064
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004065 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004066}
4067
4068/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004069 * stmmac_dvr_probe
4070 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00004071 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004072 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004073 * Description: this is the main probe function used to
4074 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02004075 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004076 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004077 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004078int stmmac_dvr_probe(struct device *device,
4079 struct plat_stmmacenet_data *plat_dat,
4080 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004081{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004082 struct net_device *ndev = NULL;
4083 struct stmmac_priv *priv;
Joao Pintoc22a3f42017-04-06 09:49:11 +01004084 int ret = 0;
4085 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004086
Joao Pintoc22a3f42017-04-06 09:49:11 +01004087 ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
4088 MTL_MAX_TX_QUEUES,
4089 MTL_MAX_RX_QUEUES);
Joe Perches41de8d42012-01-29 13:47:52 +00004090 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004091 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004092
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004093 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004094
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004095 priv = netdev_priv(ndev);
4096 priv->device = device;
4097 priv->dev = ndev;
4098
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004099 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004100 priv->pause = pause;
4101 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004102 priv->ioaddr = res->addr;
4103 priv->dev->base_addr = (unsigned long)res->addr;
4104
4105 priv->dev->irq = res->irq;
4106 priv->wol_irq = res->wol_irq;
4107 priv->lpi_irq = res->lpi_irq;
4108
4109 if (res->mac)
4110 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004111
Joachim Eastwooda7a62682015-07-17 23:48:17 +02004112 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02004113
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004114 /* Verify driver arguments */
4115 stmmac_verify_args();
4116
4117 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004118 * this needs to have multiple instances
4119 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004120 if ((phyaddr >= 0) && (phyaddr <= 31))
4121 priv->plat->phy_addr = phyaddr;
4122
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004123 if (priv->plat->stmmac_rst) {
4124 ret = reset_control_assert(priv->plat->stmmac_rst);
jpintof573c0b2017-01-09 12:35:09 +00004125 reset_control_deassert(priv->plat->stmmac_rst);
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004126 /* Some reset controllers have only reset callback instead of
4127 * assert + deassert callbacks pair.
4128 */
4129 if (ret == -ENOTSUPP)
4130 reset_control_reset(priv->plat->stmmac_rst);
4131 }
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08004132
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004133 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004134 ret = stmmac_hw_init(priv);
4135 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004136 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004137
Joao Pintoc22a3f42017-04-06 09:49:11 +01004138 /* Configure real RX and TX queues */
Joao Pintoc02b7a92017-04-10 11:32:14 +01004139 netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
4140 netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004141
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004142 ndev->netdev_ops = &stmmac_netdev_ops;
4143
4144 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
4145 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004146
4147 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02004148 ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004149 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004150 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004151 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004152 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
4153 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004154#ifdef STMMAC_VLAN_TAG_USED
4155 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00004156 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004157#endif
4158 priv->msg_enable = netif_msg_init(debug, default_msg_level);
4159
Jarod Wilson44770e12016-10-17 15:54:17 -04004160 /* MTU range: 46 - hw-specific max */
4161 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
4162 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
4163 ndev->max_mtu = JUMBO_LEN;
4164 else
4165 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004166 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
4167 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
4168 */
4169 if ((priv->plat->maxmtu < ndev->max_mtu) &&
4170 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04004171 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004172 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004173 dev_warn(priv->device,
4174 "%s: warning: maxmtu having invalid value (%d)\n",
4175 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04004176
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004177 if (flow_ctrl)
4178 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
4179
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004180 /* Rx Watchdog is available in the COREs newer than the 3.40.
4181 * In some case, for example on bugged HW this feature
4182 * has to be disable and this can be done by passing the
4183 * riwt_off field from the platform.
4184 */
4185 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
4186 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004187 dev_info(priv->device,
4188 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004189 }
4190
Joao Pintoc22a3f42017-04-06 09:49:11 +01004191 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4192 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4193
4194 netif_napi_add(ndev, &rx_q->napi, stmmac_poll,
4195 (8 * priv->plat->rx_queues_to_use));
4196 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004197
Vlad Lunguf8e96162010-11-29 22:52:52 +00004198 spin_lock_init(&priv->lock);
4199
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00004200 /* If a specific clk_csr value is passed from the platform
4201 * this means that the CSR Clock Range selection cannot be
4202 * changed at run-time and it is fixed. Viceversa the driver'll try to
4203 * set the MDC clock dynamically according to the csr actual
4204 * clock input.
4205 */
4206 if (!priv->plat->clk_csr)
4207 stmmac_clk_csr_set(priv);
4208 else
4209 priv->clk_csr = priv->plat->clk_csr;
4210
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004211 stmmac_check_pcs_mode(priv);
4212
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004213 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4214 priv->hw->pcs != STMMAC_PCS_TBI &&
4215 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004216 /* MDIO bus Registration */
4217 ret = stmmac_mdio_register(ndev);
4218 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004219 dev_err(priv->device,
4220 "%s: MDIO bus (id: %d) registration failed",
4221 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004222 goto error_mdio_register;
4223 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00004224 }
4225
Florian Fainelli57016592016-12-27 18:23:06 -08004226 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004227 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004228 dev_err(priv->device, "%s: ERROR %i registering the device\n",
4229 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004230 goto error_netdev_register;
4231 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004232
Florian Fainelli57016592016-12-27 18:23:06 -08004233 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004234
Viresh Kumar6a81c262012-07-30 14:39:41 -07004235error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004236 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4237 priv->hw->pcs != STMMAC_PCS_TBI &&
4238 priv->hw->pcs != STMMAC_PCS_RTBI)
4239 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004240error_mdio_register:
Joao Pintoc22a3f42017-04-06 09:49:11 +01004241 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4242 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4243
4244 netif_napi_del(&rx_q->napi);
4245 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004246error_hw_init:
Dan Carpenter34a52f32010-12-20 21:34:56 +00004247 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004248
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004249 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004250}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004251EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004252
4253/**
4254 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004255 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004256 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004257 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004258 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004259int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004260{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004261 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00004262 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004263
LABBE Corentin38ddc592016-11-16 20:09:39 +01004264 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004265
Joao Pintoae4f0d42017-03-15 11:04:47 +00004266 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004267
LABBE Corentin270c7752017-03-23 14:40:22 +01004268 priv->hw->mac->set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004269 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004270 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00004271 if (priv->plat->stmmac_rst)
4272 reset_control_assert(priv->plat->stmmac_rst);
4273 clk_disable_unprepare(priv->plat->pclk);
4274 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004275 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4276 priv->hw->pcs != STMMAC_PCS_TBI &&
4277 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01004278 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004279 free_netdev(ndev);
4280
4281 return 0;
4282}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004283EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004284
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004285/**
4286 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004287 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004288 * Description: this is the function to suspend the device and it is called
4289 * by the platform driver to stop the network queue, release the resources,
4290 * program the PMT register (for WoL), clean and release driver resources.
4291 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004292int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004293{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004294 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004295 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004296 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004297
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004298 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004299 return 0;
4300
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004301 if (ndev->phydev)
4302 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004303
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004304 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004305
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004306 netif_device_detach(ndev);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004307 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004308
Joao Pintoc22a3f42017-04-06 09:49:11 +01004309 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004310
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004311 /* Stop TX/RX DMA */
Joao Pintoae4f0d42017-03-15 11:04:47 +00004312 stmmac_stop_all_dma(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004313
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004314 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004315 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05004316 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004317 priv->irq_wake = 1;
4318 } else {
LABBE Corentin270c7752017-03-23 14:40:22 +01004319 priv->hw->mac->set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004320 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004321 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00004322 clk_disable(priv->plat->pclk);
4323 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004324 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004325 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05004326
LABBE Corentin4d869b02017-05-24 09:16:46 +02004327 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +01004328 priv->speed = SPEED_UNKNOWN;
4329 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004330 return 0;
4331}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004332EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004333
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004334/**
Joao Pinto54139cf2017-04-06 09:49:09 +01004335 * stmmac_reset_queues_param - reset queue parameters
4336 * @dev: device pointer
4337 */
4338static void stmmac_reset_queues_param(struct stmmac_priv *priv)
4339{
4340 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01004341 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01004342 u32 queue;
4343
4344 for (queue = 0; queue < rx_cnt; queue++) {
4345 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4346
4347 rx_q->cur_rx = 0;
4348 rx_q->dirty_rx = 0;
4349 }
4350
Joao Pintoce736782017-04-06 09:49:10 +01004351 for (queue = 0; queue < tx_cnt; queue++) {
4352 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
4353
4354 tx_q->cur_tx = 0;
4355 tx_q->dirty_tx = 0;
4356 }
Joao Pinto54139cf2017-04-06 09:49:09 +01004357}
4358
4359/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004360 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004361 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004362 * Description: when resume this function is invoked to setup the DMA and CORE
4363 * in a usable state.
4364 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004365int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004366{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004367 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004368 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004369 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004370
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004371 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004372 return 0;
4373
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004374 /* Power Down bit, into the PM register, is cleared
4375 * automatically as soon as a magic packet or a Wake-up frame
4376 * is received. Anyway, it's better to manually clear
4377 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004378 * from another devices (e.g. serial console).
4379 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004380 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004381 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05004382 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004383 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004384 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004385 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004386 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01004387 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00004388 clk_enable(priv->plat->stmmac_clk);
4389 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004390 /* reset the phy so that it's ready */
4391 if (priv->mii)
4392 stmmac_mdio_reset(priv->mii);
4393 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004394
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004395 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004396
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004397 spin_lock_irqsave(&priv->lock, flags);
4398
Joao Pinto54139cf2017-04-06 09:49:09 +01004399 stmmac_reset_queues_param(priv);
4400
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004401 /* reset private mss value to force mss context settings at
4402 * next tso xmit (only used for gmac4).
4403 */
4404 priv->mss = 0;
4405
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01004406 stmmac_clear_descriptors(priv);
4407
Huacai Chenfe1319292014-12-19 22:38:18 +08004408 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01004409 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01004410 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004411
Joao Pintoc22a3f42017-04-06 09:49:11 +01004412 stmmac_enable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004413
Joao Pintoc22a3f42017-04-06 09:49:11 +01004414 stmmac_start_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004415
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004416 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004417
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004418 if (ndev->phydev)
4419 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004420
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004421 return 0;
4422}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004423EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00004424
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004425#ifndef MODULE
4426static int __init stmmac_cmdline_opt(char *str)
4427{
4428 char *opt;
4429
4430 if (!str || !*str)
4431 return -EINVAL;
4432 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004433 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004434 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004435 goto err;
4436 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004437 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004438 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004439 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004440 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004441 goto err;
4442 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004443 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004444 goto err;
4445 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004446 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004447 goto err;
4448 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004449 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004450 goto err;
4451 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004452 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004453 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00004454 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00004455 if (kstrtoint(opt + 10, 0, &eee_timer))
4456 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004457 } else if (!strncmp(opt, "chain_mode:", 11)) {
4458 if (kstrtoint(opt + 11, 0, &chain_mode))
4459 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004460 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004461 }
4462 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004463
4464err:
4465 pr_err("%s: ERROR broken module parameter conversion", __func__);
4466 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004467}
4468
4469__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004470#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004471
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004472static int __init stmmac_init(void)
4473{
4474#ifdef CONFIG_DEBUG_FS
4475 /* Create debugfs main directory if it doesn't exist yet */
4476 if (!stmmac_fs_dir) {
4477 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
4478
4479 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
4480 pr_err("ERROR %s, debugfs create directory failed\n",
4481 STMMAC_RESOURCE_NAME);
4482
4483 return -ENOMEM;
4484 }
4485 }
4486#endif
4487
4488 return 0;
4489}
4490
4491static void __exit stmmac_exit(void)
4492{
4493#ifdef CONFIG_DEBUG_FS
4494 debugfs_remove_recursive(stmmac_fs_dir);
4495#endif
4496}
4497
4498module_init(stmmac_init)
4499module_exit(stmmac_exit)
4500
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004501MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
4502MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
4503MODULE_LICENSE("GPL");