Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1 | /******************************************************************************* |
| 2 | This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers. |
| 3 | ST Ethernet IPs are built around a Synopsys IP Core. |
| 4 | |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 5 | Copyright(C) 2007-2011 STMicroelectronics Ltd |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 6 | |
| 7 | This program is free software; you can redistribute it and/or modify it |
| 8 | under the terms and conditions of the GNU General Public License, |
| 9 | version 2, as published by the Free Software Foundation. |
| 10 | |
| 11 | This program is distributed in the hope it will be useful, but WITHOUT |
| 12 | ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 13 | FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 14 | more details. |
| 15 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 16 | The full GNU General Public License is included in this distribution in |
| 17 | the file called "COPYING". |
| 18 | |
| 19 | Author: Giuseppe Cavallaro <peppe.cavallaro@st.com> |
| 20 | |
| 21 | Documentation available at: |
| 22 | http://www.stlinux.com |
| 23 | Support available at: |
| 24 | https://bugzilla.stlinux.com/ |
| 25 | *******************************************************************************/ |
| 26 | |
Viresh Kumar | 6a81c26 | 2012-07-30 14:39:41 -0700 | [diff] [blame] | 27 | #include <linux/clk.h> |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 28 | #include <linux/kernel.h> |
| 29 | #include <linux/interrupt.h> |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 30 | #include <linux/ip.h> |
| 31 | #include <linux/tcp.h> |
| 32 | #include <linux/skbuff.h> |
| 33 | #include <linux/ethtool.h> |
| 34 | #include <linux/if_ether.h> |
| 35 | #include <linux/crc32.h> |
| 36 | #include <linux/mii.h> |
Jiri Pirko | 0178934 | 2011-08-16 06:29:00 +0000 | [diff] [blame] | 37 | #include <linux/if.h> |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 38 | #include <linux/if_vlan.h> |
| 39 | #include <linux/dma-mapping.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 40 | #include <linux/slab.h> |
Paul Gortmaker | 70c7160 | 2011-05-22 16:47:17 -0400 | [diff] [blame] | 41 | #include <linux/prefetch.h> |
Srinivas Kandagatla | db88f10 | 2014-01-16 10:52:52 +0000 | [diff] [blame] | 42 | #include <linux/pinctrl/consumer.h> |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 43 | #ifdef CONFIG_DEBUG_FS |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 44 | #include <linux/debugfs.h> |
| 45 | #include <linux/seq_file.h> |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 46 | #endif /* CONFIG_DEBUG_FS */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 47 | #include <linux/net_tstamp.h> |
| 48 | #include "stmmac_ptp.h" |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 49 | #include "stmmac.h" |
Chen-Yu Tsai | c5e4ddb | 2014-01-17 21:24:41 +0800 | [diff] [blame] | 50 | #include <linux/reset.h> |
Mathieu Olivari | 5790cf3 | 2015-05-27 11:02:47 -0700 | [diff] [blame] | 51 | #include <linux/of_mdio.h> |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 52 | #include "dwmac1000.h" |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 53 | #include "hwif.h" |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 54 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 55 | #define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x) |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 56 | #define TSO_MAX_BUFF_SIZE (SZ_16K - 1) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 57 | |
| 58 | /* Module parameters */ |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 59 | #define TX_TIMEO 5000 |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 60 | static int watchdog = TX_TIMEO; |
Joe Perches | d3757ba | 2018-03-23 16:34:44 -0700 | [diff] [blame] | 61 | module_param(watchdog, int, 0644); |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 62 | MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)"); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 63 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 64 | static int debug = -1; |
Joe Perches | d3757ba | 2018-03-23 16:34:44 -0700 | [diff] [blame] | 65 | module_param(debug, int, 0644); |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 66 | MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)"); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 67 | |
stephen hemminger | 47d1f71 | 2013-12-30 10:38:57 -0800 | [diff] [blame] | 68 | static int phyaddr = -1; |
Joe Perches | d3757ba | 2018-03-23 16:34:44 -0700 | [diff] [blame] | 69 | module_param(phyaddr, int, 0444); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 70 | MODULE_PARM_DESC(phyaddr, "Physical device address"); |
| 71 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 72 | #define STMMAC_TX_THRESH (DMA_TX_SIZE / 4) |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 73 | #define STMMAC_RX_THRESH (DMA_RX_SIZE / 4) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 74 | |
| 75 | static int flow_ctrl = FLOW_OFF; |
Joe Perches | d3757ba | 2018-03-23 16:34:44 -0700 | [diff] [blame] | 76 | module_param(flow_ctrl, int, 0644); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 77 | MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]"); |
| 78 | |
| 79 | static int pause = PAUSE_TIME; |
Joe Perches | d3757ba | 2018-03-23 16:34:44 -0700 | [diff] [blame] | 80 | module_param(pause, int, 0644); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 81 | MODULE_PARM_DESC(pause, "Flow Control Pause Time"); |
| 82 | |
| 83 | #define TC_DEFAULT 64 |
| 84 | static int tc = TC_DEFAULT; |
Joe Perches | d3757ba | 2018-03-23 16:34:44 -0700 | [diff] [blame] | 85 | module_param(tc, int, 0644); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 86 | MODULE_PARM_DESC(tc, "DMA threshold control value"); |
| 87 | |
Giuseppe CAVALLARO | d916701 | 2014-03-10 13:40:32 +0100 | [diff] [blame] | 88 | #define DEFAULT_BUFSIZE 1536 |
| 89 | static int buf_sz = DEFAULT_BUFSIZE; |
Joe Perches | d3757ba | 2018-03-23 16:34:44 -0700 | [diff] [blame] | 90 | module_param(buf_sz, int, 0644); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 91 | MODULE_PARM_DESC(buf_sz, "DMA buffer size"); |
| 92 | |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 93 | #define STMMAC_RX_COPYBREAK 256 |
| 94 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 95 | static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE | |
| 96 | NETIF_MSG_LINK | NETIF_MSG_IFUP | |
| 97 | NETIF_MSG_IFDOWN | NETIF_MSG_TIMER); |
| 98 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 99 | #define STMMAC_DEFAULT_LPI_TIMER 1000 |
| 100 | static int eee_timer = STMMAC_DEFAULT_LPI_TIMER; |
Joe Perches | d3757ba | 2018-03-23 16:34:44 -0700 | [diff] [blame] | 101 | module_param(eee_timer, int, 0644); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 102 | MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec"); |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 103 | #define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x)) |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 104 | |
Pavel Machek | 22d3efe | 2016-11-28 12:55:59 +0100 | [diff] [blame] | 105 | /* By default the driver will use the ring mode to manage tx and rx descriptors, |
| 106 | * but allow user to force to use the chain instead of the ring |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 107 | */ |
| 108 | static unsigned int chain_mode; |
Joe Perches | d3757ba | 2018-03-23 16:34:44 -0700 | [diff] [blame] | 109 | module_param(chain_mode, int, 0444); |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 110 | MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode"); |
| 111 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 112 | static irqreturn_t stmmac_interrupt(int irq, void *dev_id); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 113 | |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 114 | #ifdef CONFIG_DEBUG_FS |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 115 | static int stmmac_init_fs(struct net_device *dev); |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 116 | static void stmmac_exit_fs(struct net_device *dev); |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 117 | #endif |
| 118 | |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 119 | #define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x)) |
| 120 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 121 | /** |
| 122 | * stmmac_verify_args - verify the driver parameters. |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 123 | * Description: it checks the driver parameters and set a default in case of |
| 124 | * errors. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 125 | */ |
| 126 | static void stmmac_verify_args(void) |
| 127 | { |
| 128 | if (unlikely(watchdog < 0)) |
| 129 | watchdog = TX_TIMEO; |
Giuseppe CAVALLARO | d916701 | 2014-03-10 13:40:32 +0100 | [diff] [blame] | 130 | if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB))) |
| 131 | buf_sz = DEFAULT_BUFSIZE; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 132 | if (unlikely(flow_ctrl > 1)) |
| 133 | flow_ctrl = FLOW_AUTO; |
| 134 | else if (likely(flow_ctrl < 0)) |
| 135 | flow_ctrl = FLOW_OFF; |
| 136 | if (unlikely((pause < 0) || (pause > 0xffff))) |
| 137 | pause = PAUSE_TIME; |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 138 | if (eee_timer < 0) |
| 139 | eee_timer = STMMAC_DEFAULT_LPI_TIMER; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 140 | } |
| 141 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 142 | /** |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 143 | * stmmac_disable_all_queues - Disable all queues |
| 144 | * @priv: driver private structure |
| 145 | */ |
| 146 | static void stmmac_disable_all_queues(struct stmmac_priv *priv) |
| 147 | { |
| 148 | u32 rx_queues_cnt = priv->plat->rx_queues_to_use; |
| 149 | u32 queue; |
| 150 | |
| 151 | for (queue = 0; queue < rx_queues_cnt; queue++) { |
| 152 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 153 | |
| 154 | napi_disable(&rx_q->napi); |
| 155 | } |
| 156 | } |
| 157 | |
| 158 | /** |
| 159 | * stmmac_enable_all_queues - Enable all queues |
| 160 | * @priv: driver private structure |
| 161 | */ |
| 162 | static void stmmac_enable_all_queues(struct stmmac_priv *priv) |
| 163 | { |
| 164 | u32 rx_queues_cnt = priv->plat->rx_queues_to_use; |
| 165 | u32 queue; |
| 166 | |
| 167 | for (queue = 0; queue < rx_queues_cnt; queue++) { |
| 168 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 169 | |
| 170 | napi_enable(&rx_q->napi); |
| 171 | } |
| 172 | } |
| 173 | |
| 174 | /** |
| 175 | * stmmac_stop_all_queues - Stop all queues |
| 176 | * @priv: driver private structure |
| 177 | */ |
| 178 | static void stmmac_stop_all_queues(struct stmmac_priv *priv) |
| 179 | { |
| 180 | u32 tx_queues_cnt = priv->plat->tx_queues_to_use; |
| 181 | u32 queue; |
| 182 | |
| 183 | for (queue = 0; queue < tx_queues_cnt; queue++) |
| 184 | netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue)); |
| 185 | } |
| 186 | |
| 187 | /** |
| 188 | * stmmac_start_all_queues - Start all queues |
| 189 | * @priv: driver private structure |
| 190 | */ |
| 191 | static void stmmac_start_all_queues(struct stmmac_priv *priv) |
| 192 | { |
| 193 | u32 tx_queues_cnt = priv->plat->tx_queues_to_use; |
| 194 | u32 queue; |
| 195 | |
| 196 | for (queue = 0; queue < tx_queues_cnt; queue++) |
| 197 | netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue)); |
| 198 | } |
| 199 | |
Jose Abreu | 34877a1 | 2018-03-29 10:40:18 +0100 | [diff] [blame] | 200 | static void stmmac_service_event_schedule(struct stmmac_priv *priv) |
| 201 | { |
| 202 | if (!test_bit(STMMAC_DOWN, &priv->state) && |
| 203 | !test_and_set_bit(STMMAC_SERVICE_SCHED, &priv->state)) |
| 204 | queue_work(priv->wq, &priv->service_task); |
| 205 | } |
| 206 | |
| 207 | static void stmmac_global_err(struct stmmac_priv *priv) |
| 208 | { |
| 209 | netif_carrier_off(priv->dev); |
| 210 | set_bit(STMMAC_RESET_REQUESTED, &priv->state); |
| 211 | stmmac_service_event_schedule(priv); |
| 212 | } |
| 213 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 214 | /** |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 215 | * stmmac_clk_csr_set - dynamically set the MDC clock |
| 216 | * @priv: driver private structure |
| 217 | * Description: this is to dynamically set the MDC clock according to the csr |
| 218 | * clock input. |
| 219 | * Note: |
| 220 | * If a specific clk_csr value is passed from the platform |
| 221 | * this means that the CSR Clock Range selection cannot be |
| 222 | * changed at run-time and it is fixed (as reported in the driver |
| 223 | * documentation). Viceversa the driver will try to set the MDC |
| 224 | * clock dynamically according to the actual clock input. |
| 225 | */ |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 226 | static void stmmac_clk_csr_set(struct stmmac_priv *priv) |
| 227 | { |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 228 | u32 clk_rate; |
| 229 | |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 230 | clk_rate = clk_get_rate(priv->plat->stmmac_clk); |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 231 | |
| 232 | /* Platform provided default clk_csr would be assumed valid |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 233 | * for all other cases except for the below mentioned ones. |
| 234 | * For values higher than the IEEE 802.3 specified frequency |
| 235 | * we can not estimate the proper divider as it is not known |
| 236 | * the frequency of clk_csr_i. So we do not change the default |
| 237 | * divider. |
| 238 | */ |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 239 | if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) { |
| 240 | if (clk_rate < CSR_F_35M) |
| 241 | priv->clk_csr = STMMAC_CSR_20_35M; |
| 242 | else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M)) |
| 243 | priv->clk_csr = STMMAC_CSR_35_60M; |
| 244 | else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M)) |
| 245 | priv->clk_csr = STMMAC_CSR_60_100M; |
| 246 | else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M)) |
| 247 | priv->clk_csr = STMMAC_CSR_100_150M; |
| 248 | else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M)) |
| 249 | priv->clk_csr = STMMAC_CSR_150_250M; |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 250 | else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M)) |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 251 | priv->clk_csr = STMMAC_CSR_250_300M; |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 252 | } |
LABBE Corentin | 9f93ac8 | 2017-05-31 09:18:36 +0200 | [diff] [blame] | 253 | |
| 254 | if (priv->plat->has_sun8i) { |
| 255 | if (clk_rate > 160000000) |
| 256 | priv->clk_csr = 0x03; |
| 257 | else if (clk_rate > 80000000) |
| 258 | priv->clk_csr = 0x02; |
| 259 | else if (clk_rate > 40000000) |
| 260 | priv->clk_csr = 0x01; |
| 261 | else |
| 262 | priv->clk_csr = 0; |
| 263 | } |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 264 | } |
| 265 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 266 | static void print_pkt(unsigned char *buf, int len) |
| 267 | { |
Andy Shevchenko | 424c4f7 | 2014-11-07 16:53:12 +0200 | [diff] [blame] | 268 | pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf); |
| 269 | print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 270 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 271 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 272 | static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 273 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 274 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
LABBE Corentin | a6a3e02 | 2017-02-08 09:31:21 +0100 | [diff] [blame] | 275 | u32 avail; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 276 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 277 | if (tx_q->dirty_tx > tx_q->cur_tx) |
| 278 | avail = tx_q->dirty_tx - tx_q->cur_tx - 1; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 279 | else |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 280 | avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 281 | |
| 282 | return avail; |
| 283 | } |
| 284 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 285 | /** |
| 286 | * stmmac_rx_dirty - Get RX queue dirty |
| 287 | * @priv: driver private structure |
| 288 | * @queue: RX queue index |
| 289 | */ |
| 290 | static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue) |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 291 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 292 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
LABBE Corentin | a6a3e02 | 2017-02-08 09:31:21 +0100 | [diff] [blame] | 293 | u32 dirty; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 294 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 295 | if (rx_q->dirty_rx <= rx_q->cur_rx) |
| 296 | dirty = rx_q->cur_rx - rx_q->dirty_rx; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 297 | else |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 298 | dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 299 | |
| 300 | return dirty; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 301 | } |
| 302 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 303 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 304 | * stmmac_hw_fix_mac_speed - callback for speed selection |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 305 | * @priv: driver private structure |
LABBE Corentin | 8d45e42 | 2017-02-08 09:31:08 +0100 | [diff] [blame] | 306 | * Description: on some platforms (e.g. ST), some HW system configuration |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 307 | * registers have to be set according to the link speed negotiated. |
Giuseppe CAVALLARO | 9dfeb4d | 2010-11-24 02:37:58 +0000 | [diff] [blame] | 308 | */ |
| 309 | static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv) |
| 310 | { |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 311 | struct net_device *ndev = priv->dev; |
| 312 | struct phy_device *phydev = ndev->phydev; |
Giuseppe CAVALLARO | 9dfeb4d | 2010-11-24 02:37:58 +0000 | [diff] [blame] | 313 | |
| 314 | if (likely(priv->plat->fix_mac_speed)) |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 315 | priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed); |
Giuseppe CAVALLARO | 9dfeb4d | 2010-11-24 02:37:58 +0000 | [diff] [blame] | 316 | } |
| 317 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 318 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 319 | * stmmac_enable_eee_mode - check and enter in LPI mode |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 320 | * @priv: driver private structure |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 321 | * Description: this function is to verify and enter in LPI mode in case of |
| 322 | * EEE. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 323 | */ |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 324 | static void stmmac_enable_eee_mode(struct stmmac_priv *priv) |
| 325 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 326 | u32 tx_cnt = priv->plat->tx_queues_to_use; |
| 327 | u32 queue; |
| 328 | |
| 329 | /* check if all TX queues have the work finished */ |
| 330 | for (queue = 0; queue < tx_cnt; queue++) { |
| 331 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
| 332 | |
| 333 | if (tx_q->dirty_tx != tx_q->cur_tx) |
| 334 | return; /* still unfinished work */ |
| 335 | } |
| 336 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 337 | /* Check and enter in LPI mode */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 338 | if (!priv->tx_path_in_lpi_mode) |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 339 | stmmac_set_eee_mode(priv, priv->hw, |
| 340 | priv->plat->en_tx_lpi_clockgating); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 341 | } |
| 342 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 343 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 344 | * stmmac_disable_eee_mode - disable and exit from LPI mode |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 345 | * @priv: driver private structure |
| 346 | * Description: this function is to exit and disable EEE in case of |
| 347 | * LPI state is true. This is called by the xmit. |
| 348 | */ |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 349 | void stmmac_disable_eee_mode(struct stmmac_priv *priv) |
| 350 | { |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 351 | stmmac_reset_eee_mode(priv, priv->hw); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 352 | del_timer_sync(&priv->eee_ctrl_timer); |
| 353 | priv->tx_path_in_lpi_mode = false; |
| 354 | } |
| 355 | |
| 356 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 357 | * stmmac_eee_ctrl_timer - EEE TX SW timer. |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 358 | * @arg : data hook |
| 359 | * Description: |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 360 | * if there is no data transfer and if we are not in LPI state, |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 361 | * then MAC Transmitter can be moved to LPI state. |
| 362 | */ |
Kees Cook | e99e88a | 2017-10-16 14:43:17 -0700 | [diff] [blame] | 363 | static void stmmac_eee_ctrl_timer(struct timer_list *t) |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 364 | { |
Kees Cook | e99e88a | 2017-10-16 14:43:17 -0700 | [diff] [blame] | 365 | struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 366 | |
| 367 | stmmac_enable_eee_mode(priv); |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 368 | mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer)); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 369 | } |
| 370 | |
| 371 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 372 | * stmmac_eee_init - init EEE |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 373 | * @priv: driver private structure |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 374 | * Description: |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 375 | * if the GMAC supports the EEE (from the HW cap reg) and the phy device |
| 376 | * can also manage EEE, this function enable the LPI state and start related |
| 377 | * timer. |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 378 | */ |
| 379 | bool stmmac_eee_init(struct stmmac_priv *priv) |
| 380 | { |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 381 | struct net_device *ndev = priv->dev; |
Jerome Brunet | 879626e | 2018-01-03 16:46:29 +0100 | [diff] [blame] | 382 | int interface = priv->plat->interface; |
Giuseppe CAVALLARO | 4741cf9 | 2014-11-04 17:08:08 +0100 | [diff] [blame] | 383 | unsigned long flags; |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 384 | bool ret = false; |
| 385 | |
Jerome Brunet | 879626e | 2018-01-03 16:46:29 +0100 | [diff] [blame] | 386 | if ((interface != PHY_INTERFACE_MODE_MII) && |
| 387 | (interface != PHY_INTERFACE_MODE_GMII) && |
| 388 | !phy_interface_mode_is_rgmii(interface)) |
| 389 | goto out; |
| 390 | |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 391 | /* Using PCS we cannot dial with the phy registers at this stage |
| 392 | * so we do not support extra feature like EEE. |
| 393 | */ |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 394 | if ((priv->hw->pcs == STMMAC_PCS_RGMII) || |
| 395 | (priv->hw->pcs == STMMAC_PCS_TBI) || |
| 396 | (priv->hw->pcs == STMMAC_PCS_RTBI)) |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 397 | goto out; |
| 398 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 399 | /* MAC core supports the EEE feature. */ |
| 400 | if (priv->dma_cap.eee) { |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 401 | int tx_lpi_timer = priv->tx_lpi_timer; |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 402 | |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 403 | /* Check if the PHY supports EEE */ |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 404 | if (phy_init_eee(ndev->phydev, 1)) { |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 405 | /* To manage at run-time if the EEE cannot be supported |
| 406 | * anymore (for example because the lp caps have been |
| 407 | * changed). |
| 408 | * In that case the driver disable own timers. |
| 409 | */ |
Giuseppe CAVALLARO | 4741cf9 | 2014-11-04 17:08:08 +0100 | [diff] [blame] | 410 | spin_lock_irqsave(&priv->lock, flags); |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 411 | if (priv->eee_active) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 412 | netdev_dbg(priv->dev, "disable EEE\n"); |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 413 | del_timer_sync(&priv->eee_ctrl_timer); |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 414 | stmmac_set_eee_timer(priv, priv->hw, 0, |
| 415 | tx_lpi_timer); |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 416 | } |
| 417 | priv->eee_active = 0; |
Giuseppe CAVALLARO | 4741cf9 | 2014-11-04 17:08:08 +0100 | [diff] [blame] | 418 | spin_unlock_irqrestore(&priv->lock, flags); |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 419 | goto out; |
| 420 | } |
| 421 | /* Activate the EEE and start timers */ |
Giuseppe CAVALLARO | 4741cf9 | 2014-11-04 17:08:08 +0100 | [diff] [blame] | 422 | spin_lock_irqsave(&priv->lock, flags); |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 423 | if (!priv->eee_active) { |
| 424 | priv->eee_active = 1; |
Kees Cook | e99e88a | 2017-10-16 14:43:17 -0700 | [diff] [blame] | 425 | timer_setup(&priv->eee_ctrl_timer, |
| 426 | stmmac_eee_ctrl_timer, 0); |
Vaishali Thakkar | ccb36da | 2015-02-28 00:12:34 +0530 | [diff] [blame] | 427 | mod_timer(&priv->eee_ctrl_timer, |
| 428 | STMMAC_LPI_T(eee_timer)); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 429 | |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 430 | stmmac_set_eee_timer(priv, priv->hw, |
| 431 | STMMAC_DEFAULT_LIT_LS, tx_lpi_timer); |
Giuseppe CAVALLARO | 7196535 | 2014-08-28 08:11:44 +0200 | [diff] [blame] | 432 | } |
| 433 | /* Set HW EEE according to the speed */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 434 | stmmac_set_eee_pls(priv, priv->hw, ndev->phydev->link); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 435 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 436 | ret = true; |
Giuseppe CAVALLARO | 4741cf9 | 2014-11-04 17:08:08 +0100 | [diff] [blame] | 437 | spin_unlock_irqrestore(&priv->lock, flags); |
| 438 | |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 439 | netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n"); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 440 | } |
| 441 | out: |
| 442 | return ret; |
| 443 | } |
| 444 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 445 | /* stmmac_get_tx_hwtstamp - get HW TX timestamps |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 446 | * @priv: driver private structure |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 447 | * @p : descriptor pointer |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 448 | * @skb : the socket buffer |
| 449 | * Description : |
| 450 | * This function will read timestamp from the descriptor & pass it to stack. |
| 451 | * and also perform some sanity checks. |
| 452 | */ |
| 453 | static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv, |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 454 | struct dma_desc *p, struct sk_buff *skb) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 455 | { |
| 456 | struct skb_shared_hwtstamps shhwtstamp; |
| 457 | u64 ns; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 458 | |
| 459 | if (!priv->hwts_tx_en) |
| 460 | return; |
| 461 | |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 462 | /* exit if skb doesn't support hw tstamp */ |
damuzi000 | 75e4364 | 2014-01-17 23:47:59 +0800 | [diff] [blame] | 463 | if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 464 | return; |
| 465 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 466 | /* check tx tstamp status */ |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 467 | if (stmmac_get_tx_timestamp_status(priv, p)) { |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 468 | /* get the valid tstamp */ |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 469 | stmmac_get_timestamp(priv, p, priv->adv_ts, &ns); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 470 | |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 471 | memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps)); |
| 472 | shhwtstamp.hwtstamp = ns_to_ktime(ns); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 473 | |
Mario Molitor | 33d4c48 | 2017-06-08 23:03:09 +0200 | [diff] [blame] | 474 | netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns); |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 475 | /* pass tstamp to stack */ |
| 476 | skb_tstamp_tx(skb, &shhwtstamp); |
| 477 | } |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 478 | |
| 479 | return; |
| 480 | } |
| 481 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 482 | /* stmmac_get_rx_hwtstamp - get HW RX timestamps |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 483 | * @priv: driver private structure |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 484 | * @p : descriptor pointer |
| 485 | * @np : next descriptor pointer |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 486 | * @skb : the socket buffer |
| 487 | * Description : |
| 488 | * This function will read received packet's timestamp from the descriptor |
| 489 | * and pass it to stack. It also perform some sanity checks. |
| 490 | */ |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 491 | static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p, |
| 492 | struct dma_desc *np, struct sk_buff *skb) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 493 | { |
| 494 | struct skb_shared_hwtstamps *shhwtstamp = NULL; |
Jose Abreu | 9887094 | 2017-10-20 14:37:35 +0100 | [diff] [blame] | 495 | struct dma_desc *desc = p; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 496 | u64 ns; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 497 | |
| 498 | if (!priv->hwts_rx_en) |
| 499 | return; |
Jose Abreu | 9887094 | 2017-10-20 14:37:35 +0100 | [diff] [blame] | 500 | /* For GMAC4, the valid timestamp is from CTX next desc. */ |
| 501 | if (priv->plat->has_gmac4) |
| 502 | desc = np; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 503 | |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 504 | /* Check if timestamp is available */ |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 505 | if (stmmac_get_rx_timestamp_status(priv, p, np, priv->adv_ts)) { |
| 506 | stmmac_get_timestamp(priv, desc, priv->adv_ts, &ns); |
Mario Molitor | 33d4c48 | 2017-06-08 23:03:09 +0200 | [diff] [blame] | 507 | netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns); |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 508 | shhwtstamp = skb_hwtstamps(skb); |
| 509 | memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps)); |
| 510 | shhwtstamp->hwtstamp = ns_to_ktime(ns); |
| 511 | } else { |
Mario Molitor | 33d4c48 | 2017-06-08 23:03:09 +0200 | [diff] [blame] | 512 | netdev_dbg(priv->dev, "cannot get RX hw timestamp\n"); |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 513 | } |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 514 | } |
| 515 | |
| 516 | /** |
| 517 | * stmmac_hwtstamp_ioctl - control hardware timestamping. |
| 518 | * @dev: device pointer. |
LABBE Corentin | 8d45e42 | 2017-02-08 09:31:08 +0100 | [diff] [blame] | 519 | * @ifr: An IOCTL specific structure, that can contain a pointer to |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 520 | * a proprietary structure used to pass information to the driver. |
| 521 | * Description: |
| 522 | * This function configures the MAC to enable/disable both outgoing(TX) |
| 523 | * and incoming(RX) packets time stamping based on user input. |
| 524 | * Return Value: |
| 525 | * 0 on success and an appropriate -ve integer on failure. |
| 526 | */ |
| 527 | static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr) |
| 528 | { |
| 529 | struct stmmac_priv *priv = netdev_priv(dev); |
| 530 | struct hwtstamp_config config; |
Arnd Bergmann | 0a62415 | 2015-09-30 13:26:32 +0200 | [diff] [blame] | 531 | struct timespec64 now; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 532 | u64 temp = 0; |
| 533 | u32 ptp_v2 = 0; |
| 534 | u32 tstamp_all = 0; |
| 535 | u32 ptp_over_ipv4_udp = 0; |
| 536 | u32 ptp_over_ipv6_udp = 0; |
| 537 | u32 ptp_over_ethernet = 0; |
| 538 | u32 snap_type_sel = 0; |
| 539 | u32 ts_master_en = 0; |
| 540 | u32 ts_event_en = 0; |
| 541 | u32 value = 0; |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 542 | u32 sec_inc; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 543 | |
| 544 | if (!(priv->dma_cap.time_stamp || priv->adv_ts)) { |
| 545 | netdev_alert(priv->dev, "No support for HW time stamping\n"); |
| 546 | priv->hwts_tx_en = 0; |
| 547 | priv->hwts_rx_en = 0; |
| 548 | |
| 549 | return -EOPNOTSUPP; |
| 550 | } |
| 551 | |
| 552 | if (copy_from_user(&config, ifr->ifr_data, |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 553 | sizeof(struct hwtstamp_config))) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 554 | return -EFAULT; |
| 555 | |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 556 | netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n", |
| 557 | __func__, config.flags, config.tx_type, config.rx_filter); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 558 | |
| 559 | /* reserved for future extensions */ |
| 560 | if (config.flags) |
| 561 | return -EINVAL; |
| 562 | |
Ben Hutchings | 5f3da32 | 2013-11-14 00:43:41 +0000 | [diff] [blame] | 563 | if (config.tx_type != HWTSTAMP_TX_OFF && |
| 564 | config.tx_type != HWTSTAMP_TX_ON) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 565 | return -ERANGE; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 566 | |
| 567 | if (priv->adv_ts) { |
| 568 | switch (config.rx_filter) { |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 569 | case HWTSTAMP_FILTER_NONE: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 570 | /* time stamp no incoming packet at all */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 571 | config.rx_filter = HWTSTAMP_FILTER_NONE; |
| 572 | break; |
| 573 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 574 | case HWTSTAMP_FILTER_PTP_V1_L4_EVENT: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 575 | /* PTP v1, UDP, any kind of event packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 576 | config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT; |
| 577 | /* take time stamp for all event messages */ |
Mario Molitor | fd6720a | 2017-06-08 22:41:02 +0200 | [diff] [blame] | 578 | if (priv->plat->has_gmac4) |
| 579 | snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1; |
| 580 | else |
| 581 | snap_type_sel = PTP_TCR_SNAPTYPSEL_1; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 582 | |
| 583 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 584 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 585 | break; |
| 586 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 587 | case HWTSTAMP_FILTER_PTP_V1_L4_SYNC: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 588 | /* PTP v1, UDP, Sync packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 589 | config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC; |
| 590 | /* take time stamp for SYNC messages only */ |
| 591 | ts_event_en = PTP_TCR_TSEVNTENA; |
| 592 | |
| 593 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 594 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 595 | break; |
| 596 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 597 | case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 598 | /* PTP v1, UDP, Delay_req packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 599 | config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ; |
| 600 | /* take time stamp for Delay_Req messages only */ |
| 601 | ts_master_en = PTP_TCR_TSMSTRENA; |
| 602 | ts_event_en = PTP_TCR_TSEVNTENA; |
| 603 | |
| 604 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 605 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 606 | break; |
| 607 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 608 | case HWTSTAMP_FILTER_PTP_V2_L4_EVENT: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 609 | /* PTP v2, UDP, any kind of event packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 610 | config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT; |
| 611 | ptp_v2 = PTP_TCR_TSVER2ENA; |
| 612 | /* take time stamp for all event messages */ |
Mario Molitor | fd6720a | 2017-06-08 22:41:02 +0200 | [diff] [blame] | 613 | if (priv->plat->has_gmac4) |
| 614 | snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1; |
| 615 | else |
| 616 | snap_type_sel = PTP_TCR_SNAPTYPSEL_1; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 617 | |
| 618 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 619 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 620 | break; |
| 621 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 622 | case HWTSTAMP_FILTER_PTP_V2_L4_SYNC: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 623 | /* PTP v2, UDP, Sync packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 624 | config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC; |
| 625 | ptp_v2 = PTP_TCR_TSVER2ENA; |
| 626 | /* take time stamp for SYNC messages only */ |
| 627 | ts_event_en = PTP_TCR_TSEVNTENA; |
| 628 | |
| 629 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 630 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 631 | break; |
| 632 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 633 | case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 634 | /* PTP v2, UDP, Delay_req packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 635 | config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ; |
| 636 | ptp_v2 = PTP_TCR_TSVER2ENA; |
| 637 | /* take time stamp for Delay_Req messages only */ |
| 638 | ts_master_en = PTP_TCR_TSMSTRENA; |
| 639 | ts_event_en = PTP_TCR_TSEVNTENA; |
| 640 | |
| 641 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 642 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 643 | break; |
| 644 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 645 | case HWTSTAMP_FILTER_PTP_V2_EVENT: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 646 | /* PTP v2/802.AS1 any layer, any kind of event packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 647 | config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT; |
| 648 | ptp_v2 = PTP_TCR_TSVER2ENA; |
| 649 | /* take time stamp for all event messages */ |
Mario Molitor | fd6720a | 2017-06-08 22:41:02 +0200 | [diff] [blame] | 650 | if (priv->plat->has_gmac4) |
| 651 | snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1; |
| 652 | else |
| 653 | snap_type_sel = PTP_TCR_SNAPTYPSEL_1; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 654 | |
| 655 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 656 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 657 | ptp_over_ethernet = PTP_TCR_TSIPENA; |
| 658 | break; |
| 659 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 660 | case HWTSTAMP_FILTER_PTP_V2_SYNC: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 661 | /* PTP v2/802.AS1, any layer, Sync packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 662 | config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC; |
| 663 | ptp_v2 = PTP_TCR_TSVER2ENA; |
| 664 | /* take time stamp for SYNC messages only */ |
| 665 | ts_event_en = PTP_TCR_TSEVNTENA; |
| 666 | |
| 667 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 668 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 669 | ptp_over_ethernet = PTP_TCR_TSIPENA; |
| 670 | break; |
| 671 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 672 | case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 673 | /* PTP v2/802.AS1, any layer, Delay_req packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 674 | config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ; |
| 675 | ptp_v2 = PTP_TCR_TSVER2ENA; |
| 676 | /* take time stamp for Delay_Req messages only */ |
| 677 | ts_master_en = PTP_TCR_TSMSTRENA; |
| 678 | ts_event_en = PTP_TCR_TSEVNTENA; |
| 679 | |
| 680 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 681 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 682 | ptp_over_ethernet = PTP_TCR_TSIPENA; |
| 683 | break; |
| 684 | |
Miroslav Lichvar | e341257 | 2017-05-19 17:52:36 +0200 | [diff] [blame] | 685 | case HWTSTAMP_FILTER_NTP_ALL: |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 686 | case HWTSTAMP_FILTER_ALL: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 687 | /* time stamp any incoming packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 688 | config.rx_filter = HWTSTAMP_FILTER_ALL; |
| 689 | tstamp_all = PTP_TCR_TSENALL; |
| 690 | break; |
| 691 | |
| 692 | default: |
| 693 | return -ERANGE; |
| 694 | } |
| 695 | } else { |
| 696 | switch (config.rx_filter) { |
| 697 | case HWTSTAMP_FILTER_NONE: |
| 698 | config.rx_filter = HWTSTAMP_FILTER_NONE; |
| 699 | break; |
| 700 | default: |
| 701 | /* PTP v1, UDP, any kind of event packet */ |
| 702 | config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT; |
| 703 | break; |
| 704 | } |
| 705 | } |
| 706 | priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1); |
Ben Hutchings | 5f3da32 | 2013-11-14 00:43:41 +0000 | [diff] [blame] | 707 | priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 708 | |
| 709 | if (!priv->hwts_tx_en && !priv->hwts_rx_en) |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 710 | priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 711 | else { |
| 712 | value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR | |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 713 | tstamp_all | ptp_v2 | ptp_over_ethernet | |
| 714 | ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en | |
| 715 | ts_master_en | snap_type_sel); |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 716 | priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 717 | |
| 718 | /* program Sub Second Increment reg */ |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 719 | sec_inc = priv->hw->ptp->config_sub_second_increment( |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 720 | priv->ptpaddr, priv->plat->clk_ptp_rate, |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 721 | priv->plat->has_gmac4); |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 722 | temp = div_u64(1000000000ULL, sec_inc); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 723 | |
| 724 | /* calculate default added value: |
| 725 | * formula is : |
| 726 | * addend = (2^32)/freq_div_ratio; |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 727 | * where, freq_div_ratio = 1e9ns/sec_inc |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 728 | */ |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 729 | temp = (u64)(temp << 32); |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 730 | priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate); |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 731 | priv->hw->ptp->config_addend(priv->ptpaddr, |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 732 | priv->default_addend); |
| 733 | |
| 734 | /* initialize system time */ |
Arnd Bergmann | 0a62415 | 2015-09-30 13:26:32 +0200 | [diff] [blame] | 735 | ktime_get_real_ts64(&now); |
| 736 | |
| 737 | /* lower 32 bits of tv_sec are safe until y2106 */ |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 738 | priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec, |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 739 | now.tv_nsec); |
| 740 | } |
| 741 | |
| 742 | return copy_to_user(ifr->ifr_data, &config, |
| 743 | sizeof(struct hwtstamp_config)) ? -EFAULT : 0; |
| 744 | } |
| 745 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 746 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 747 | * stmmac_init_ptp - init PTP |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 748 | * @priv: driver private structure |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 749 | * Description: this is to verify if the HW supports the PTPv1 or PTPv2. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 750 | * This is done by looking at the HW cap. register. |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 751 | * This function also registers the ptp driver. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 752 | */ |
Rayagond Kokatanur | 92ba688 | 2013-03-26 04:43:11 +0000 | [diff] [blame] | 753 | static int stmmac_init_ptp(struct stmmac_priv *priv) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 754 | { |
Rayagond Kokatanur | 92ba688 | 2013-03-26 04:43:11 +0000 | [diff] [blame] | 755 | if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp)) |
| 756 | return -EOPNOTSUPP; |
| 757 | |
Vince Bridgers | 7cd0139 | 2013-12-20 11:19:34 -0600 | [diff] [blame] | 758 | priv->adv_ts = 0; |
Giuseppe CAVALLARO | be9b317 | 2016-10-12 15:42:03 +0200 | [diff] [blame] | 759 | /* Check if adv_ts can be enabled for dwmac 4.x core */ |
| 760 | if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp) |
| 761 | priv->adv_ts = 1; |
| 762 | /* Dwmac 3.x core with extend_desc can support adv_ts */ |
| 763 | else if (priv->extend_desc && priv->dma_cap.atime_stamp) |
Vince Bridgers | 7cd0139 | 2013-12-20 11:19:34 -0600 | [diff] [blame] | 764 | priv->adv_ts = 1; |
| 765 | |
Giuseppe CAVALLARO | be9b317 | 2016-10-12 15:42:03 +0200 | [diff] [blame] | 766 | if (priv->dma_cap.time_stamp) |
| 767 | netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n"); |
Vince Bridgers | 7cd0139 | 2013-12-20 11:19:34 -0600 | [diff] [blame] | 768 | |
Giuseppe CAVALLARO | be9b317 | 2016-10-12 15:42:03 +0200 | [diff] [blame] | 769 | if (priv->adv_ts) |
| 770 | netdev_info(priv->dev, |
| 771 | "IEEE 1588-2008 Advanced Timestamp supported\n"); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 772 | |
| 773 | priv->hw->ptp = &stmmac_ptp; |
| 774 | priv->hwts_tx_en = 0; |
| 775 | priv->hwts_rx_en = 0; |
Rayagond Kokatanur | 92ba688 | 2013-03-26 04:43:11 +0000 | [diff] [blame] | 776 | |
Giuseppe CAVALLARO | c30a70d | 2016-10-19 09:06:41 +0200 | [diff] [blame] | 777 | stmmac_ptp_register(priv); |
| 778 | |
| 779 | return 0; |
Rayagond Kokatanur | 92ba688 | 2013-03-26 04:43:11 +0000 | [diff] [blame] | 780 | } |
| 781 | |
| 782 | static void stmmac_release_ptp(struct stmmac_priv *priv) |
| 783 | { |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 784 | if (priv->plat->clk_ptp_ref) |
| 785 | clk_disable_unprepare(priv->plat->clk_ptp_ref); |
Rayagond Kokatanur | 92ba688 | 2013-03-26 04:43:11 +0000 | [diff] [blame] | 786 | stmmac_ptp_unregister(priv); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 787 | } |
| 788 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 789 | /** |
Joao Pinto | 29feff3 | 2017-03-10 18:24:56 +0000 | [diff] [blame] | 790 | * stmmac_mac_flow_ctrl - Configure flow control in all queues |
| 791 | * @priv: driver private structure |
| 792 | * Description: It is used for configuring the flow control in all queues |
| 793 | */ |
| 794 | static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex) |
| 795 | { |
| 796 | u32 tx_cnt = priv->plat->tx_queues_to_use; |
| 797 | |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 798 | stmmac_flow_ctrl(priv, priv->hw, duplex, priv->flow_ctrl, |
| 799 | priv->pause, tx_cnt); |
Joao Pinto | 29feff3 | 2017-03-10 18:24:56 +0000 | [diff] [blame] | 800 | } |
| 801 | |
| 802 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 803 | * stmmac_adjust_link - adjusts the link parameters |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 804 | * @dev: net device structure |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 805 | * Description: this is the helper called by the physical abstraction layer |
| 806 | * drivers to communicate the phy link status. According the speed and duplex |
| 807 | * this driver can invoke registered glue-logic as well. |
| 808 | * It also invoke the eee initialization because it could happen when switch |
| 809 | * on different networks (that are eee capable). |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 810 | */ |
| 811 | static void stmmac_adjust_link(struct net_device *dev) |
| 812 | { |
| 813 | struct stmmac_priv *priv = netdev_priv(dev); |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 814 | struct phy_device *phydev = dev->phydev; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 815 | unsigned long flags; |
LABBE Corentin | 99a4cca | 2017-05-24 09:16:43 +0200 | [diff] [blame] | 816 | bool new_state = false; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 817 | |
LABBE Corentin | 662ec2b | 2017-02-08 09:31:16 +0100 | [diff] [blame] | 818 | if (!phydev) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 819 | return; |
| 820 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 821 | spin_lock_irqsave(&priv->lock, flags); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 822 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 823 | if (phydev->link) { |
Giuseppe CAVALLARO | ad01b7d | 2010-08-23 20:40:42 +0000 | [diff] [blame] | 824 | u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 825 | |
| 826 | /* Now we make sure that we can be in full duplex mode. |
| 827 | * If not, we operate in half-duplex mode. */ |
| 828 | if (phydev->duplex != priv->oldduplex) { |
LABBE Corentin | 99a4cca | 2017-05-24 09:16:43 +0200 | [diff] [blame] | 829 | new_state = true; |
LABBE Corentin | 50cb16d | 2017-05-24 09:16:44 +0200 | [diff] [blame] | 830 | if (!phydev->duplex) |
Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 831 | ctrl &= ~priv->hw->link.duplex; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 832 | else |
Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 833 | ctrl |= priv->hw->link.duplex; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 834 | priv->oldduplex = phydev->duplex; |
| 835 | } |
| 836 | /* Flow Control operation */ |
| 837 | if (phydev->pause) |
Joao Pinto | 29feff3 | 2017-03-10 18:24:56 +0000 | [diff] [blame] | 838 | stmmac_mac_flow_ctrl(priv, phydev->duplex); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 839 | |
| 840 | if (phydev->speed != priv->speed) { |
LABBE Corentin | 99a4cca | 2017-05-24 09:16:43 +0200 | [diff] [blame] | 841 | new_state = true; |
LABBE Corentin | ca84dfb | 2017-05-24 09:16:47 +0200 | [diff] [blame] | 842 | ctrl &= ~priv->hw->link.speed_mask; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 843 | switch (phydev->speed) { |
LABBE Corentin | afbe17a | 2017-05-24 09:16:45 +0200 | [diff] [blame] | 844 | case SPEED_1000: |
LABBE Corentin | ca84dfb | 2017-05-24 09:16:47 +0200 | [diff] [blame] | 845 | ctrl |= priv->hw->link.speed1000; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 846 | break; |
LABBE Corentin | afbe17a | 2017-05-24 09:16:45 +0200 | [diff] [blame] | 847 | case SPEED_100: |
LABBE Corentin | ca84dfb | 2017-05-24 09:16:47 +0200 | [diff] [blame] | 848 | ctrl |= priv->hw->link.speed100; |
LABBE Corentin | 9beae26 | 2017-02-15 10:46:43 +0100 | [diff] [blame] | 849 | break; |
LABBE Corentin | afbe17a | 2017-05-24 09:16:45 +0200 | [diff] [blame] | 850 | case SPEED_10: |
LABBE Corentin | ca84dfb | 2017-05-24 09:16:47 +0200 | [diff] [blame] | 851 | ctrl |= priv->hw->link.speed10; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 852 | break; |
| 853 | default: |
LABBE Corentin | b3e5106 | 2016-11-16 20:09:41 +0100 | [diff] [blame] | 854 | netif_warn(priv, link, priv->dev, |
LABBE Corentin | cba920a | 2017-02-08 09:31:15 +0100 | [diff] [blame] | 855 | "broken speed: %d\n", phydev->speed); |
LABBE Corentin | 688495b | 2017-02-15 10:46:41 +0100 | [diff] [blame] | 856 | phydev->speed = SPEED_UNKNOWN; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 857 | break; |
| 858 | } |
LABBE Corentin | 5db1355 | 2017-02-15 10:46:42 +0100 | [diff] [blame] | 859 | if (phydev->speed != SPEED_UNKNOWN) |
| 860 | stmmac_hw_fix_mac_speed(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 861 | priv->speed = phydev->speed; |
| 862 | } |
| 863 | |
Giuseppe CAVALLARO | ad01b7d | 2010-08-23 20:40:42 +0000 | [diff] [blame] | 864 | writel(ctrl, priv->ioaddr + MAC_CTRL_REG); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 865 | |
| 866 | if (!priv->oldlink) { |
LABBE Corentin | 99a4cca | 2017-05-24 09:16:43 +0200 | [diff] [blame] | 867 | new_state = true; |
LABBE Corentin | 4d869b0 | 2017-05-24 09:16:46 +0200 | [diff] [blame] | 868 | priv->oldlink = true; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 869 | } |
| 870 | } else if (priv->oldlink) { |
LABBE Corentin | 99a4cca | 2017-05-24 09:16:43 +0200 | [diff] [blame] | 871 | new_state = true; |
LABBE Corentin | 4d869b0 | 2017-05-24 09:16:46 +0200 | [diff] [blame] | 872 | priv->oldlink = false; |
LABBE Corentin | bd00632 | 2017-02-15 10:46:40 +0100 | [diff] [blame] | 873 | priv->speed = SPEED_UNKNOWN; |
| 874 | priv->oldduplex = DUPLEX_UNKNOWN; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 875 | } |
| 876 | |
| 877 | if (new_state && netif_msg_link(priv)) |
| 878 | phy_print_status(phydev); |
| 879 | |
Giuseppe CAVALLARO | 4741cf9 | 2014-11-04 17:08:08 +0100 | [diff] [blame] | 880 | spin_unlock_irqrestore(&priv->lock, flags); |
| 881 | |
Giuseppe CAVALLARO | 52f95bb | 2016-04-05 08:46:57 +0200 | [diff] [blame] | 882 | if (phydev->is_pseudo_fixed_link) |
| 883 | /* Stop PHY layer to call the hook to adjust the link in case |
| 884 | * of a switch is attached to the stmmac driver. |
| 885 | */ |
| 886 | phydev->irq = PHY_IGNORE_INTERRUPT; |
| 887 | else |
| 888 | /* At this stage, init the EEE if supported. |
| 889 | * Never called in case of fixed_link. |
| 890 | */ |
| 891 | priv->eee_enabled = stmmac_eee_init(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 892 | } |
| 893 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 894 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 895 | * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 896 | * @priv: driver private structure |
| 897 | * Description: this is to verify if the HW supports the PCS. |
| 898 | * Physical Coding Sublayer (PCS) interface that can be used when the MAC is |
| 899 | * configured for the TBI, RTBI, or SGMII PHY interface. |
| 900 | */ |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 901 | static void stmmac_check_pcs_mode(struct stmmac_priv *priv) |
| 902 | { |
| 903 | int interface = priv->plat->interface; |
| 904 | |
| 905 | if (priv->dma_cap.pcs) { |
Byungho An | 0d909dc | 2013-06-28 16:35:31 +0900 | [diff] [blame] | 906 | if ((interface == PHY_INTERFACE_MODE_RGMII) || |
| 907 | (interface == PHY_INTERFACE_MODE_RGMII_ID) || |
| 908 | (interface == PHY_INTERFACE_MODE_RGMII_RXID) || |
| 909 | (interface == PHY_INTERFACE_MODE_RGMII_TXID)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 910 | netdev_dbg(priv->dev, "PCS RGMII support enabled\n"); |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 911 | priv->hw->pcs = STMMAC_PCS_RGMII; |
Byungho An | 0d909dc | 2013-06-28 16:35:31 +0900 | [diff] [blame] | 912 | } else if (interface == PHY_INTERFACE_MODE_SGMII) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 913 | netdev_dbg(priv->dev, "PCS SGMII support enabled\n"); |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 914 | priv->hw->pcs = STMMAC_PCS_SGMII; |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 915 | } |
| 916 | } |
| 917 | } |
| 918 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 919 | /** |
| 920 | * stmmac_init_phy - PHY initialization |
| 921 | * @dev: net device structure |
| 922 | * Description: it initializes the driver's PHY state, and attaches the PHY |
| 923 | * to the mac driver. |
| 924 | * Return value: |
| 925 | * 0 on success |
| 926 | */ |
| 927 | static int stmmac_init_phy(struct net_device *dev) |
| 928 | { |
| 929 | struct stmmac_priv *priv = netdev_priv(dev); |
| 930 | struct phy_device *phydev; |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 931 | char phy_id_fmt[MII_BUS_ID_SIZE + 3]; |
Giuseppe CAVALLARO | 109cdd6 | 2010-01-06 23:07:11 +0000 | [diff] [blame] | 932 | char bus_id[MII_BUS_ID_SIZE]; |
Srinivas Kandagatla | 79ee1dc | 2011-10-18 00:01:18 +0000 | [diff] [blame] | 933 | int interface = priv->plat->interface; |
Srinivas Kandagatla | 9cbadf0 | 2014-01-16 10:51:43 +0000 | [diff] [blame] | 934 | int max_speed = priv->plat->max_speed; |
LABBE Corentin | 4d869b0 | 2017-05-24 09:16:46 +0200 | [diff] [blame] | 935 | priv->oldlink = false; |
LABBE Corentin | bd00632 | 2017-02-15 10:46:40 +0100 | [diff] [blame] | 936 | priv->speed = SPEED_UNKNOWN; |
| 937 | priv->oldduplex = DUPLEX_UNKNOWN; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 938 | |
Mathieu Olivari | 5790cf3 | 2015-05-27 11:02:47 -0700 | [diff] [blame] | 939 | if (priv->plat->phy_node) { |
| 940 | phydev = of_phy_connect(dev, priv->plat->phy_node, |
| 941 | &stmmac_adjust_link, 0, interface); |
| 942 | } else { |
Giuseppe CAVALLARO | a7657f1 | 2016-04-01 09:07:16 +0200 | [diff] [blame] | 943 | snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x", |
| 944 | priv->plat->bus_id); |
Srinivas Kandagatla | f142af2 | 2012-04-04 04:33:19 +0000 | [diff] [blame] | 945 | |
Mathieu Olivari | 5790cf3 | 2015-05-27 11:02:47 -0700 | [diff] [blame] | 946 | snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id, |
| 947 | priv->plat->phy_addr); |
LABBE Corentin | de9a216 | 2016-11-16 20:09:40 +0100 | [diff] [blame] | 948 | netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__, |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 949 | phy_id_fmt); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 950 | |
Mathieu Olivari | 5790cf3 | 2015-05-27 11:02:47 -0700 | [diff] [blame] | 951 | phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link, |
| 952 | interface); |
| 953 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 954 | |
Alexey Brodkin | dfc50fc | 2015-09-09 18:01:08 +0300 | [diff] [blame] | 955 | if (IS_ERR_OR_NULL(phydev)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 956 | netdev_err(priv->dev, "Could not attach to PHY\n"); |
Alexey Brodkin | dfc50fc | 2015-09-09 18:01:08 +0300 | [diff] [blame] | 957 | if (!phydev) |
| 958 | return -ENODEV; |
| 959 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 960 | return PTR_ERR(phydev); |
| 961 | } |
| 962 | |
Srinivas Kandagatla | 79ee1dc | 2011-10-18 00:01:18 +0000 | [diff] [blame] | 963 | /* Stop Advertising 1000BASE Capability if interface is not GMII */ |
Srinivas Kandagatla | c5b9b4e | 2011-11-16 21:57:59 +0000 | [diff] [blame] | 964 | if ((interface == PHY_INTERFACE_MODE_MII) || |
Srinivas Kandagatla | 9cbadf0 | 2014-01-16 10:51:43 +0000 | [diff] [blame] | 965 | (interface == PHY_INTERFACE_MODE_RMII) || |
Pavel Machek | a77e4ac | 2014-08-25 13:31:16 +0200 | [diff] [blame] | 966 | (max_speed < 1000 && max_speed > 0)) |
Srinivas Kandagatla | c5b9b4e | 2011-11-16 21:57:59 +0000 | [diff] [blame] | 967 | phydev->advertising &= ~(SUPPORTED_1000baseT_Half | |
| 968 | SUPPORTED_1000baseT_Full); |
Srinivas Kandagatla | 79ee1dc | 2011-10-18 00:01:18 +0000 | [diff] [blame] | 969 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 970 | /* |
| 971 | * Broken HW is sometimes missing the pull-up resistor on the |
| 972 | * MDIO line, which results in reads to non-existent devices returning |
| 973 | * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent |
| 974 | * device as well. |
| 975 | * Note: phydev->phy_id is the result of reading the UID PHY registers. |
| 976 | */ |
Mathieu Olivari | 2773238 | 2015-05-27 11:02:48 -0700 | [diff] [blame] | 977 | if (!priv->plat->phy_node && phydev->phy_id == 0) { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 978 | phy_disconnect(phydev); |
| 979 | return -ENODEV; |
| 980 | } |
Giuseppe Cavallaro | 8e99fc5 | 2016-02-29 14:27:39 +0100 | [diff] [blame] | 981 | |
Florian Fainelli | c51e424 | 2016-11-13 17:50:35 -0800 | [diff] [blame] | 982 | /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid |
| 983 | * subsequent PHY polling, make sure we force a link transition if |
| 984 | * we have a UP/DOWN/UP transition |
| 985 | */ |
| 986 | if (phydev->is_pseudo_fixed_link) |
| 987 | phydev->irq = PHY_POLL; |
| 988 | |
LABBE Corentin | b05c76a | 2017-02-08 09:31:18 +0100 | [diff] [blame] | 989 | phy_attached_info(phydev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 990 | return 0; |
| 991 | } |
| 992 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 993 | static void stmmac_display_rx_rings(struct stmmac_priv *priv) |
| 994 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 995 | u32 rx_cnt = priv->plat->rx_queues_to_use; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 996 | void *head_rx; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 997 | u32 queue; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 998 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 999 | /* Display RX rings */ |
| 1000 | for (queue = 0; queue < rx_cnt; queue++) { |
| 1001 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1002 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1003 | pr_info("\tRX Queue %u rings\n", queue); |
| 1004 | |
| 1005 | if (priv->extend_desc) |
| 1006 | head_rx = (void *)rx_q->dma_erx; |
| 1007 | else |
| 1008 | head_rx = (void *)rx_q->dma_rx; |
| 1009 | |
| 1010 | /* Display RX ring */ |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 1011 | stmmac_display_ring(priv, head_rx, DMA_RX_SIZE, true); |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1012 | } |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1013 | } |
| 1014 | |
| 1015 | static void stmmac_display_tx_rings(struct stmmac_priv *priv) |
| 1016 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1017 | u32 tx_cnt = priv->plat->tx_queues_to_use; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1018 | void *head_tx; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1019 | u32 queue; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1020 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1021 | /* Display TX rings */ |
| 1022 | for (queue = 0; queue < tx_cnt; queue++) { |
| 1023 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1024 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1025 | pr_info("\tTX Queue %d rings\n", queue); |
| 1026 | |
| 1027 | if (priv->extend_desc) |
| 1028 | head_tx = (void *)tx_q->dma_etx; |
| 1029 | else |
| 1030 | head_tx = (void *)tx_q->dma_tx; |
| 1031 | |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 1032 | stmmac_display_ring(priv, head_tx, DMA_TX_SIZE, false); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1033 | } |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1034 | } |
| 1035 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1036 | static void stmmac_display_rings(struct stmmac_priv *priv) |
| 1037 | { |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1038 | /* Display RX ring */ |
| 1039 | stmmac_display_rx_rings(priv); |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 1040 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1041 | /* Display TX ring */ |
| 1042 | stmmac_display_tx_rings(priv); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1043 | } |
| 1044 | |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1045 | static int stmmac_set_bfsize(int mtu, int bufsize) |
| 1046 | { |
| 1047 | int ret = bufsize; |
| 1048 | |
| 1049 | if (mtu >= BUF_SIZE_4KiB) |
| 1050 | ret = BUF_SIZE_8KiB; |
| 1051 | else if (mtu >= BUF_SIZE_2KiB) |
| 1052 | ret = BUF_SIZE_4KiB; |
Giuseppe CAVALLARO | d916701 | 2014-03-10 13:40:32 +0100 | [diff] [blame] | 1053 | else if (mtu > DEFAULT_BUFSIZE) |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1054 | ret = BUF_SIZE_2KiB; |
| 1055 | else |
Giuseppe CAVALLARO | d916701 | 2014-03-10 13:40:32 +0100 | [diff] [blame] | 1056 | ret = DEFAULT_BUFSIZE; |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1057 | |
| 1058 | return ret; |
| 1059 | } |
| 1060 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1061 | /** |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1062 | * stmmac_clear_rx_descriptors - clear RX descriptors |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1063 | * @priv: driver private structure |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1064 | * @queue: RX queue index |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1065 | * Description: this function is called to clear the RX descriptors |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1066 | * in case of both basic and extended descriptors are used. |
| 1067 | */ |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1068 | static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue) |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1069 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1070 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1071 | int i; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1072 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1073 | /* Clear the RX descriptors */ |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1074 | for (i = 0; i < DMA_RX_SIZE; i++) |
| 1075 | if (priv->extend_desc) |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 1076 | stmmac_init_rx_desc(priv, &rx_q->dma_erx[i].basic, |
| 1077 | priv->use_riwt, priv->mode, |
| 1078 | (i == DMA_RX_SIZE - 1)); |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1079 | else |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 1080 | stmmac_init_rx_desc(priv, &rx_q->dma_rx[i], |
| 1081 | priv->use_riwt, priv->mode, |
| 1082 | (i == DMA_RX_SIZE - 1)); |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1083 | } |
| 1084 | |
| 1085 | /** |
| 1086 | * stmmac_clear_tx_descriptors - clear tx descriptors |
| 1087 | * @priv: driver private structure |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1088 | * @queue: TX queue index. |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1089 | * Description: this function is called to clear the TX descriptors |
| 1090 | * in case of both basic and extended descriptors are used. |
| 1091 | */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1092 | static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue) |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1093 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1094 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1095 | int i; |
| 1096 | |
| 1097 | /* Clear the TX descriptors */ |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1098 | for (i = 0; i < DMA_TX_SIZE; i++) |
| 1099 | if (priv->extend_desc) |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 1100 | stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic, |
| 1101 | priv->mode, (i == DMA_TX_SIZE - 1)); |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1102 | else |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 1103 | stmmac_init_tx_desc(priv, &tx_q->dma_tx[i], |
| 1104 | priv->mode, (i == DMA_TX_SIZE - 1)); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1105 | } |
| 1106 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1107 | /** |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1108 | * stmmac_clear_descriptors - clear descriptors |
| 1109 | * @priv: driver private structure |
| 1110 | * Description: this function is called to clear the TX and RX descriptors |
| 1111 | * in case of both basic and extended descriptors are used. |
| 1112 | */ |
| 1113 | static void stmmac_clear_descriptors(struct stmmac_priv *priv) |
| 1114 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1115 | u32 rx_queue_cnt = priv->plat->rx_queues_to_use; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1116 | u32 tx_queue_cnt = priv->plat->tx_queues_to_use; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1117 | u32 queue; |
| 1118 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1119 | /* Clear the RX descriptors */ |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1120 | for (queue = 0; queue < rx_queue_cnt; queue++) |
| 1121 | stmmac_clear_rx_descriptors(priv, queue); |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1122 | |
| 1123 | /* Clear the TX descriptors */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1124 | for (queue = 0; queue < tx_queue_cnt; queue++) |
| 1125 | stmmac_clear_tx_descriptors(priv, queue); |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1126 | } |
| 1127 | |
| 1128 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1129 | * stmmac_init_rx_buffers - init the RX descriptor buffer. |
| 1130 | * @priv: driver private structure |
| 1131 | * @p: descriptor pointer |
| 1132 | * @i: descriptor index |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1133 | * @flags: gfp flag |
| 1134 | * @queue: RX queue index |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1135 | * Description: this function is called to allocate a receive buffer, perform |
| 1136 | * the DMA mapping and init the descriptor. |
| 1137 | */ |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1138 | static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1139 | int i, gfp_t flags, u32 queue) |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1140 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1141 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1142 | struct sk_buff *skb; |
| 1143 | |
Vineet Gupta | 4ec49a3 | 2015-05-20 12:04:40 +0530 | [diff] [blame] | 1144 | skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1145 | if (!skb) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 1146 | netdev_err(priv->dev, |
| 1147 | "%s: Rx init fails; skb is NULL\n", __func__); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1148 | return -ENOMEM; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1149 | } |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1150 | rx_q->rx_skbuff[i] = skb; |
| 1151 | rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data, |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1152 | priv->dma_buf_sz, |
| 1153 | DMA_FROM_DEVICE); |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1154 | if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 1155 | netdev_err(priv->dev, "%s: DMA mapping error\n", __func__); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1156 | dev_kfree_skb_any(skb); |
| 1157 | return -EINVAL; |
| 1158 | } |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1159 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 1160 | if (priv->synopsys_id >= DWMAC_CORE_4_00) |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1161 | p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[i]); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 1162 | else |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1163 | p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[i]); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1164 | |
Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 1165 | if ((priv->hw->mode->init_desc3) && |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1166 | (priv->dma_buf_sz == BUF_SIZE_16KiB)) |
Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 1167 | priv->hw->mode->init_desc3(p); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1168 | |
| 1169 | return 0; |
| 1170 | } |
| 1171 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1172 | /** |
| 1173 | * stmmac_free_rx_buffer - free RX dma buffers |
| 1174 | * @priv: private structure |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1175 | * @queue: RX queue index |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1176 | * @i: buffer index. |
| 1177 | */ |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1178 | static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i) |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1179 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1180 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 1181 | |
| 1182 | if (rx_q->rx_skbuff[i]) { |
| 1183 | dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i], |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1184 | priv->dma_buf_sz, DMA_FROM_DEVICE); |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1185 | dev_kfree_skb_any(rx_q->rx_skbuff[i]); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1186 | } |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1187 | rx_q->rx_skbuff[i] = NULL; |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1188 | } |
| 1189 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1190 | /** |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1191 | * stmmac_free_tx_buffer - free RX dma buffers |
| 1192 | * @priv: private structure |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1193 | * @queue: RX queue index |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1194 | * @i: buffer index. |
| 1195 | */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1196 | static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i) |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1197 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1198 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
| 1199 | |
| 1200 | if (tx_q->tx_skbuff_dma[i].buf) { |
| 1201 | if (tx_q->tx_skbuff_dma[i].map_as_page) |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1202 | dma_unmap_page(priv->device, |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1203 | tx_q->tx_skbuff_dma[i].buf, |
| 1204 | tx_q->tx_skbuff_dma[i].len, |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1205 | DMA_TO_DEVICE); |
| 1206 | else |
| 1207 | dma_unmap_single(priv->device, |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1208 | tx_q->tx_skbuff_dma[i].buf, |
| 1209 | tx_q->tx_skbuff_dma[i].len, |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1210 | DMA_TO_DEVICE); |
| 1211 | } |
| 1212 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1213 | if (tx_q->tx_skbuff[i]) { |
| 1214 | dev_kfree_skb_any(tx_q->tx_skbuff[i]); |
| 1215 | tx_q->tx_skbuff[i] = NULL; |
| 1216 | tx_q->tx_skbuff_dma[i].buf = 0; |
| 1217 | tx_q->tx_skbuff_dma[i].map_as_page = false; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1218 | } |
| 1219 | } |
| 1220 | |
| 1221 | /** |
| 1222 | * init_dma_rx_desc_rings - init the RX descriptor rings |
Joao Pinto | aff3d9e | 2017-03-17 16:11:05 +0000 | [diff] [blame] | 1223 | * @dev: net device structure |
| 1224 | * @flags: gfp flag. |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1225 | * Description: this function initializes the DMA RX descriptors |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1226 | * and allocates the socket buffers. It supports the chained and ring |
Joao Pinto | aff3d9e | 2017-03-17 16:11:05 +0000 | [diff] [blame] | 1227 | * modes. |
| 1228 | */ |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1229 | static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags) |
Joao Pinto | aff3d9e | 2017-03-17 16:11:05 +0000 | [diff] [blame] | 1230 | { |
| 1231 | struct stmmac_priv *priv = netdev_priv(dev); |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1232 | u32 rx_count = priv->plat->rx_queues_to_use; |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 1233 | unsigned int bfsize = 0; |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1234 | int ret = -ENOMEM; |
Colin Ian King | 1d3028f | 2017-06-06 14:10:49 +0100 | [diff] [blame] | 1235 | int queue; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1236 | int i; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1237 | |
Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 1238 | if (priv->hw->mode->set_16kib_bfsize) |
| 1239 | bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu); |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1240 | |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 1241 | if (bfsize < BUF_SIZE_16KiB) |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1242 | bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1243 | |
Vince Bridgers | 2618abb | 2014-01-20 05:39:01 -0600 | [diff] [blame] | 1244 | priv->dma_buf_sz = bfsize; |
| 1245 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1246 | /* RX INITIALIZATION */ |
LABBE Corentin | b3e5106 | 2016-11-16 20:09:41 +0100 | [diff] [blame] | 1247 | netif_dbg(priv, probe, priv->dev, |
| 1248 | "SKB addresses:\nskb\t\tskb data\tdma data\n"); |
| 1249 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1250 | for (queue = 0; queue < rx_count; queue++) { |
| 1251 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1252 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1253 | netif_dbg(priv, probe, priv->dev, |
| 1254 | "(%s) dma_rx_phy=0x%08x\n", __func__, |
| 1255 | (u32)rx_q->dma_rx_phy); |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1256 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1257 | for (i = 0; i < DMA_RX_SIZE; i++) { |
| 1258 | struct dma_desc *p; |
| 1259 | |
| 1260 | if (priv->extend_desc) |
| 1261 | p = &((rx_q->dma_erx + i)->basic); |
| 1262 | else |
| 1263 | p = rx_q->dma_rx + i; |
| 1264 | |
| 1265 | ret = stmmac_init_rx_buffers(priv, p, i, flags, |
| 1266 | queue); |
| 1267 | if (ret) |
| 1268 | goto err_init_rx_buffers; |
| 1269 | |
| 1270 | netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n", |
| 1271 | rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data, |
| 1272 | (unsigned int)rx_q->rx_skbuff_dma[i]); |
| 1273 | } |
| 1274 | |
| 1275 | rx_q->cur_rx = 0; |
| 1276 | rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE); |
| 1277 | |
| 1278 | stmmac_clear_rx_descriptors(priv, queue); |
| 1279 | |
| 1280 | /* Setup the chained descriptor addresses */ |
| 1281 | if (priv->mode == STMMAC_CHAIN_MODE) { |
| 1282 | if (priv->extend_desc) |
| 1283 | priv->hw->mode->init(rx_q->dma_erx, |
| 1284 | rx_q->dma_rx_phy, |
| 1285 | DMA_RX_SIZE, 1); |
| 1286 | else |
| 1287 | priv->hw->mode->init(rx_q->dma_rx, |
| 1288 | rx_q->dma_rx_phy, |
| 1289 | DMA_RX_SIZE, 0); |
| 1290 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1291 | } |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1292 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1293 | buf_sz = bfsize; |
| 1294 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1295 | return 0; |
| 1296 | |
| 1297 | err_init_rx_buffers: |
| 1298 | while (queue >= 0) { |
| 1299 | while (--i >= 0) |
| 1300 | stmmac_free_rx_buffer(priv, queue, i); |
| 1301 | |
| 1302 | if (queue == 0) |
| 1303 | break; |
| 1304 | |
| 1305 | i = DMA_RX_SIZE; |
| 1306 | queue--; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1307 | } |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1308 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1309 | return ret; |
| 1310 | } |
| 1311 | |
| 1312 | /** |
| 1313 | * init_dma_tx_desc_rings - init the TX descriptor rings |
| 1314 | * @dev: net device structure. |
| 1315 | * Description: this function initializes the DMA TX descriptors |
| 1316 | * and allocates the socket buffers. It supports the chained and ring |
| 1317 | * modes. |
| 1318 | */ |
| 1319 | static int init_dma_tx_desc_rings(struct net_device *dev) |
| 1320 | { |
| 1321 | struct stmmac_priv *priv = netdev_priv(dev); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1322 | u32 tx_queue_cnt = priv->plat->tx_queues_to_use; |
| 1323 | u32 queue; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1324 | int i; |
| 1325 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1326 | for (queue = 0; queue < tx_queue_cnt; queue++) { |
| 1327 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1328 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1329 | netif_dbg(priv, probe, priv->dev, |
| 1330 | "(%s) dma_tx_phy=0x%08x\n", __func__, |
| 1331 | (u32)tx_q->dma_tx_phy); |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1332 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1333 | /* Setup the chained descriptor addresses */ |
| 1334 | if (priv->mode == STMMAC_CHAIN_MODE) { |
| 1335 | if (priv->extend_desc) |
| 1336 | priv->hw->mode->init(tx_q->dma_etx, |
| 1337 | tx_q->dma_tx_phy, |
| 1338 | DMA_TX_SIZE, 1); |
| 1339 | else |
| 1340 | priv->hw->mode->init(tx_q->dma_tx, |
| 1341 | tx_q->dma_tx_phy, |
| 1342 | DMA_TX_SIZE, 0); |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1343 | } |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 1344 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1345 | for (i = 0; i < DMA_TX_SIZE; i++) { |
| 1346 | struct dma_desc *p; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1347 | if (priv->extend_desc) |
| 1348 | p = &((tx_q->dma_etx + i)->basic); |
| 1349 | else |
| 1350 | p = tx_q->dma_tx + i; |
| 1351 | |
| 1352 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
| 1353 | p->des0 = 0; |
| 1354 | p->des1 = 0; |
| 1355 | p->des2 = 0; |
| 1356 | p->des3 = 0; |
| 1357 | } else { |
| 1358 | p->des2 = 0; |
| 1359 | } |
| 1360 | |
| 1361 | tx_q->tx_skbuff_dma[i].buf = 0; |
| 1362 | tx_q->tx_skbuff_dma[i].map_as_page = false; |
| 1363 | tx_q->tx_skbuff_dma[i].len = 0; |
| 1364 | tx_q->tx_skbuff_dma[i].last_segment = false; |
| 1365 | tx_q->tx_skbuff[i] = NULL; |
| 1366 | } |
| 1367 | |
| 1368 | tx_q->dirty_tx = 0; |
| 1369 | tx_q->cur_tx = 0; |
Niklas Cassel | 8d212a9e | 2018-02-19 18:11:09 +0100 | [diff] [blame] | 1370 | tx_q->mss = 0; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1371 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 1372 | netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue)); |
| 1373 | } |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1374 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1375 | return 0; |
| 1376 | } |
| 1377 | |
| 1378 | /** |
| 1379 | * init_dma_desc_rings - init the RX/TX descriptor rings |
| 1380 | * @dev: net device structure |
| 1381 | * @flags: gfp flag. |
| 1382 | * Description: this function initializes the DMA RX/TX descriptors |
| 1383 | * and allocates the socket buffers. It supports the chained and ring |
| 1384 | * modes. |
| 1385 | */ |
| 1386 | static int init_dma_desc_rings(struct net_device *dev, gfp_t flags) |
| 1387 | { |
| 1388 | struct stmmac_priv *priv = netdev_priv(dev); |
| 1389 | int ret; |
| 1390 | |
| 1391 | ret = init_dma_rx_desc_rings(dev, flags); |
| 1392 | if (ret) |
| 1393 | return ret; |
| 1394 | |
| 1395 | ret = init_dma_tx_desc_rings(dev); |
| 1396 | |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1397 | stmmac_clear_descriptors(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1398 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1399 | if (netif_msg_hw(priv)) |
| 1400 | stmmac_display_rings(priv); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1401 | |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1402 | return ret; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1403 | } |
| 1404 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1405 | /** |
| 1406 | * dma_free_rx_skbufs - free RX dma buffers |
| 1407 | * @priv: private structure |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1408 | * @queue: RX queue index |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1409 | */ |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1410 | static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1411 | { |
| 1412 | int i; |
| 1413 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1414 | for (i = 0; i < DMA_RX_SIZE; i++) |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1415 | stmmac_free_rx_buffer(priv, queue, i); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1416 | } |
| 1417 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1418 | /** |
| 1419 | * dma_free_tx_skbufs - free TX dma buffers |
| 1420 | * @priv: private structure |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1421 | * @queue: TX queue index |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1422 | */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1423 | static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1424 | { |
| 1425 | int i; |
| 1426 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1427 | for (i = 0; i < DMA_TX_SIZE; i++) |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1428 | stmmac_free_tx_buffer(priv, queue, i); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1429 | } |
| 1430 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1431 | /** |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1432 | * free_dma_rx_desc_resources - free RX dma desc resources |
| 1433 | * @priv: private structure |
| 1434 | */ |
| 1435 | static void free_dma_rx_desc_resources(struct stmmac_priv *priv) |
| 1436 | { |
| 1437 | u32 rx_count = priv->plat->rx_queues_to_use; |
| 1438 | u32 queue; |
| 1439 | |
| 1440 | /* Free RX queue resources */ |
| 1441 | for (queue = 0; queue < rx_count; queue++) { |
| 1442 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 1443 | |
| 1444 | /* Release the DMA RX socket buffers */ |
| 1445 | dma_free_rx_skbufs(priv, queue); |
| 1446 | |
| 1447 | /* Free DMA regions of consistent memory previously allocated */ |
| 1448 | if (!priv->extend_desc) |
| 1449 | dma_free_coherent(priv->device, |
| 1450 | DMA_RX_SIZE * sizeof(struct dma_desc), |
| 1451 | rx_q->dma_rx, rx_q->dma_rx_phy); |
| 1452 | else |
| 1453 | dma_free_coherent(priv->device, DMA_RX_SIZE * |
| 1454 | sizeof(struct dma_extended_desc), |
| 1455 | rx_q->dma_erx, rx_q->dma_rx_phy); |
| 1456 | |
| 1457 | kfree(rx_q->rx_skbuff_dma); |
| 1458 | kfree(rx_q->rx_skbuff); |
| 1459 | } |
| 1460 | } |
| 1461 | |
| 1462 | /** |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1463 | * free_dma_tx_desc_resources - free TX dma desc resources |
| 1464 | * @priv: private structure |
| 1465 | */ |
| 1466 | static void free_dma_tx_desc_resources(struct stmmac_priv *priv) |
| 1467 | { |
| 1468 | u32 tx_count = priv->plat->tx_queues_to_use; |
Christophe Jaillet | 6224226 | 2017-07-08 09:46:54 +0200 | [diff] [blame] | 1469 | u32 queue; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1470 | |
| 1471 | /* Free TX queue resources */ |
| 1472 | for (queue = 0; queue < tx_count; queue++) { |
| 1473 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
| 1474 | |
| 1475 | /* Release the DMA TX socket buffers */ |
| 1476 | dma_free_tx_skbufs(priv, queue); |
| 1477 | |
| 1478 | /* Free DMA regions of consistent memory previously allocated */ |
| 1479 | if (!priv->extend_desc) |
| 1480 | dma_free_coherent(priv->device, |
| 1481 | DMA_TX_SIZE * sizeof(struct dma_desc), |
| 1482 | tx_q->dma_tx, tx_q->dma_tx_phy); |
| 1483 | else |
| 1484 | dma_free_coherent(priv->device, DMA_TX_SIZE * |
| 1485 | sizeof(struct dma_extended_desc), |
| 1486 | tx_q->dma_etx, tx_q->dma_tx_phy); |
| 1487 | |
| 1488 | kfree(tx_q->tx_skbuff_dma); |
| 1489 | kfree(tx_q->tx_skbuff); |
| 1490 | } |
| 1491 | } |
| 1492 | |
| 1493 | /** |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1494 | * alloc_dma_rx_desc_resources - alloc RX resources. |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1495 | * @priv: private structure |
| 1496 | * Description: according to which descriptor can be used (extend or basic) |
| 1497 | * this function allocates the resources for TX and RX paths. In case of |
| 1498 | * reception, for example, it pre-allocated the RX socket buffer in order to |
| 1499 | * allow zero-copy mechanism. |
| 1500 | */ |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1501 | static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv) |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1502 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1503 | u32 rx_count = priv->plat->rx_queues_to_use; |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1504 | int ret = -ENOMEM; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1505 | u32 queue; |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1506 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1507 | /* RX queues buffers and DMA */ |
| 1508 | for (queue = 0; queue < rx_count; queue++) { |
| 1509 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1510 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1511 | rx_q->queue_index = queue; |
| 1512 | rx_q->priv_data = priv; |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1513 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1514 | rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, |
| 1515 | sizeof(dma_addr_t), |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1516 | GFP_KERNEL); |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1517 | if (!rx_q->rx_skbuff_dma) |
Christophe Jaillet | 63c3aa6 | 2017-07-08 09:46:33 +0200 | [diff] [blame] | 1518 | goto err_dma; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1519 | |
| 1520 | rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE, |
| 1521 | sizeof(struct sk_buff *), |
| 1522 | GFP_KERNEL); |
| 1523 | if (!rx_q->rx_skbuff) |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1524 | goto err_dma; |
| 1525 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1526 | if (priv->extend_desc) { |
| 1527 | rx_q->dma_erx = dma_zalloc_coherent(priv->device, |
| 1528 | DMA_RX_SIZE * |
| 1529 | sizeof(struct |
| 1530 | dma_extended_desc), |
| 1531 | &rx_q->dma_rx_phy, |
| 1532 | GFP_KERNEL); |
| 1533 | if (!rx_q->dma_erx) |
| 1534 | goto err_dma; |
| 1535 | |
| 1536 | } else { |
| 1537 | rx_q->dma_rx = dma_zalloc_coherent(priv->device, |
| 1538 | DMA_RX_SIZE * |
| 1539 | sizeof(struct |
| 1540 | dma_desc), |
| 1541 | &rx_q->dma_rx_phy, |
| 1542 | GFP_KERNEL); |
| 1543 | if (!rx_q->dma_rx) |
| 1544 | goto err_dma; |
| 1545 | } |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1546 | } |
| 1547 | |
| 1548 | return 0; |
| 1549 | |
| 1550 | err_dma: |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1551 | free_dma_rx_desc_resources(priv); |
| 1552 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1553 | return ret; |
| 1554 | } |
| 1555 | |
| 1556 | /** |
| 1557 | * alloc_dma_tx_desc_resources - alloc TX resources. |
| 1558 | * @priv: private structure |
| 1559 | * Description: according to which descriptor can be used (extend or basic) |
| 1560 | * this function allocates the resources for TX and RX paths. In case of |
| 1561 | * reception, for example, it pre-allocated the RX socket buffer in order to |
| 1562 | * allow zero-copy mechanism. |
| 1563 | */ |
| 1564 | static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv) |
| 1565 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1566 | u32 tx_count = priv->plat->tx_queues_to_use; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1567 | int ret = -ENOMEM; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1568 | u32 queue; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1569 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1570 | /* TX queues buffers and DMA */ |
| 1571 | for (queue = 0; queue < tx_count; queue++) { |
| 1572 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1573 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1574 | tx_q->queue_index = queue; |
| 1575 | tx_q->priv_data = priv; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1576 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1577 | tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE, |
| 1578 | sizeof(*tx_q->tx_skbuff_dma), |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1579 | GFP_KERNEL); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1580 | if (!tx_q->tx_skbuff_dma) |
Christophe Jaillet | 6224226 | 2017-07-08 09:46:54 +0200 | [diff] [blame] | 1581 | goto err_dma; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1582 | |
| 1583 | tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE, |
| 1584 | sizeof(struct sk_buff *), |
| 1585 | GFP_KERNEL); |
| 1586 | if (!tx_q->tx_skbuff) |
Christophe Jaillet | 6224226 | 2017-07-08 09:46:54 +0200 | [diff] [blame] | 1587 | goto err_dma; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1588 | |
| 1589 | if (priv->extend_desc) { |
| 1590 | tx_q->dma_etx = dma_zalloc_coherent(priv->device, |
| 1591 | DMA_TX_SIZE * |
| 1592 | sizeof(struct |
| 1593 | dma_extended_desc), |
| 1594 | &tx_q->dma_tx_phy, |
| 1595 | GFP_KERNEL); |
| 1596 | if (!tx_q->dma_etx) |
Christophe Jaillet | 6224226 | 2017-07-08 09:46:54 +0200 | [diff] [blame] | 1597 | goto err_dma; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1598 | } else { |
| 1599 | tx_q->dma_tx = dma_zalloc_coherent(priv->device, |
| 1600 | DMA_TX_SIZE * |
| 1601 | sizeof(struct |
| 1602 | dma_desc), |
| 1603 | &tx_q->dma_tx_phy, |
| 1604 | GFP_KERNEL); |
| 1605 | if (!tx_q->dma_tx) |
Christophe Jaillet | 6224226 | 2017-07-08 09:46:54 +0200 | [diff] [blame] | 1606 | goto err_dma; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1607 | } |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1608 | } |
| 1609 | |
| 1610 | return 0; |
| 1611 | |
Christophe Jaillet | 6224226 | 2017-07-08 09:46:54 +0200 | [diff] [blame] | 1612 | err_dma: |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1613 | free_dma_tx_desc_resources(priv); |
| 1614 | |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1615 | return ret; |
| 1616 | } |
| 1617 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1618 | /** |
| 1619 | * alloc_dma_desc_resources - alloc TX/RX resources. |
| 1620 | * @priv: private structure |
| 1621 | * Description: according to which descriptor can be used (extend or basic) |
| 1622 | * this function allocates the resources for TX and RX paths. In case of |
| 1623 | * reception, for example, it pre-allocated the RX socket buffer in order to |
| 1624 | * allow zero-copy mechanism. |
| 1625 | */ |
| 1626 | static int alloc_dma_desc_resources(struct stmmac_priv *priv) |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1627 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1628 | /* RX Allocation */ |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1629 | int ret = alloc_dma_rx_desc_resources(priv); |
| 1630 | |
| 1631 | if (ret) |
| 1632 | return ret; |
| 1633 | |
| 1634 | ret = alloc_dma_tx_desc_resources(priv); |
| 1635 | |
| 1636 | return ret; |
| 1637 | } |
| 1638 | |
| 1639 | /** |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1640 | * free_dma_desc_resources - free dma desc resources |
| 1641 | * @priv: private structure |
| 1642 | */ |
| 1643 | static void free_dma_desc_resources(struct stmmac_priv *priv) |
| 1644 | { |
| 1645 | /* Release the DMA RX socket buffers */ |
| 1646 | free_dma_rx_desc_resources(priv); |
| 1647 | |
| 1648 | /* Release the DMA TX socket buffers */ |
| 1649 | free_dma_tx_desc_resources(priv); |
| 1650 | } |
| 1651 | |
| 1652 | /** |
jpinto | 9eb1247 | 2016-12-28 12:57:48 +0000 | [diff] [blame] | 1653 | * stmmac_mac_enable_rx_queues - Enable MAC rx queues |
| 1654 | * @priv: driver private structure |
| 1655 | * Description: It is used for enabling the rx queues in the MAC |
| 1656 | */ |
| 1657 | static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv) |
| 1658 | { |
Joao Pinto | 4f6046f | 2017-03-10 18:24:54 +0000 | [diff] [blame] | 1659 | u32 rx_queues_count = priv->plat->rx_queues_to_use; |
| 1660 | int queue; |
| 1661 | u8 mode; |
jpinto | 9eb1247 | 2016-12-28 12:57:48 +0000 | [diff] [blame] | 1662 | |
Joao Pinto | 4f6046f | 2017-03-10 18:24:54 +0000 | [diff] [blame] | 1663 | for (queue = 0; queue < rx_queues_count; queue++) { |
| 1664 | mode = priv->plat->rx_queues_cfg[queue].mode_to_use; |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 1665 | stmmac_rx_queue_enable(priv, priv->hw, mode, queue); |
Joao Pinto | 4f6046f | 2017-03-10 18:24:54 +0000 | [diff] [blame] | 1666 | } |
jpinto | 9eb1247 | 2016-12-28 12:57:48 +0000 | [diff] [blame] | 1667 | } |
| 1668 | |
| 1669 | /** |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 1670 | * stmmac_start_rx_dma - start RX DMA channel |
| 1671 | * @priv: driver private structure |
| 1672 | * @chan: RX channel index |
| 1673 | * Description: |
| 1674 | * This starts a RX DMA channel |
| 1675 | */ |
| 1676 | static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan) |
| 1677 | { |
| 1678 | netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan); |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 1679 | stmmac_start_rx(priv, priv->ioaddr, chan); |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 1680 | } |
| 1681 | |
| 1682 | /** |
| 1683 | * stmmac_start_tx_dma - start TX DMA channel |
| 1684 | * @priv: driver private structure |
| 1685 | * @chan: TX channel index |
| 1686 | * Description: |
| 1687 | * This starts a TX DMA channel |
| 1688 | */ |
| 1689 | static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan) |
| 1690 | { |
| 1691 | netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan); |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 1692 | stmmac_start_tx(priv, priv->ioaddr, chan); |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 1693 | } |
| 1694 | |
| 1695 | /** |
| 1696 | * stmmac_stop_rx_dma - stop RX DMA channel |
| 1697 | * @priv: driver private structure |
| 1698 | * @chan: RX channel index |
| 1699 | * Description: |
| 1700 | * This stops a RX DMA channel |
| 1701 | */ |
| 1702 | static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan) |
| 1703 | { |
| 1704 | netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan); |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 1705 | stmmac_stop_rx(priv, priv->ioaddr, chan); |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 1706 | } |
| 1707 | |
| 1708 | /** |
| 1709 | * stmmac_stop_tx_dma - stop TX DMA channel |
| 1710 | * @priv: driver private structure |
| 1711 | * @chan: TX channel index |
| 1712 | * Description: |
| 1713 | * This stops a TX DMA channel |
| 1714 | */ |
| 1715 | static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan) |
| 1716 | { |
| 1717 | netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan); |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 1718 | stmmac_stop_tx(priv, priv->ioaddr, chan); |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 1719 | } |
| 1720 | |
| 1721 | /** |
| 1722 | * stmmac_start_all_dma - start all RX and TX DMA channels |
| 1723 | * @priv: driver private structure |
| 1724 | * Description: |
| 1725 | * This starts all the RX and TX DMA channels |
| 1726 | */ |
| 1727 | static void stmmac_start_all_dma(struct stmmac_priv *priv) |
| 1728 | { |
| 1729 | u32 rx_channels_count = priv->plat->rx_queues_to_use; |
| 1730 | u32 tx_channels_count = priv->plat->tx_queues_to_use; |
| 1731 | u32 chan = 0; |
| 1732 | |
| 1733 | for (chan = 0; chan < rx_channels_count; chan++) |
| 1734 | stmmac_start_rx_dma(priv, chan); |
| 1735 | |
| 1736 | for (chan = 0; chan < tx_channels_count; chan++) |
| 1737 | stmmac_start_tx_dma(priv, chan); |
| 1738 | } |
| 1739 | |
| 1740 | /** |
| 1741 | * stmmac_stop_all_dma - stop all RX and TX DMA channels |
| 1742 | * @priv: driver private structure |
| 1743 | * Description: |
| 1744 | * This stops the RX and TX DMA channels |
| 1745 | */ |
| 1746 | static void stmmac_stop_all_dma(struct stmmac_priv *priv) |
| 1747 | { |
| 1748 | u32 rx_channels_count = priv->plat->rx_queues_to_use; |
| 1749 | u32 tx_channels_count = priv->plat->tx_queues_to_use; |
| 1750 | u32 chan = 0; |
| 1751 | |
| 1752 | for (chan = 0; chan < rx_channels_count; chan++) |
| 1753 | stmmac_stop_rx_dma(priv, chan); |
| 1754 | |
| 1755 | for (chan = 0; chan < tx_channels_count; chan++) |
| 1756 | stmmac_stop_tx_dma(priv, chan); |
| 1757 | } |
| 1758 | |
| 1759 | /** |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1760 | * stmmac_dma_operation_mode - HW DMA operation mode |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1761 | * @priv: driver private structure |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1762 | * Description: it is used for configuring the DMA operation mode register in |
| 1763 | * order to program the tx/rx DMA thresholds or Store-And-Forward mode. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1764 | */ |
| 1765 | static void stmmac_dma_operation_mode(struct stmmac_priv *priv) |
| 1766 | { |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1767 | u32 rx_channels_count = priv->plat->rx_queues_to_use; |
| 1768 | u32 tx_channels_count = priv->plat->tx_queues_to_use; |
Vince Bridgers | f88203a | 2015-04-15 11:17:42 -0500 | [diff] [blame] | 1769 | int rxfifosz = priv->plat->rx_fifo_size; |
Jose Abreu | 52a7623 | 2017-10-13 10:58:36 +0100 | [diff] [blame] | 1770 | int txfifosz = priv->plat->tx_fifo_size; |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1771 | u32 txmode = 0; |
| 1772 | u32 rxmode = 0; |
| 1773 | u32 chan = 0; |
Jose Abreu | a0daae1 | 2017-10-13 10:58:37 +0100 | [diff] [blame] | 1774 | u8 qmode = 0; |
Vince Bridgers | f88203a | 2015-04-15 11:17:42 -0500 | [diff] [blame] | 1775 | |
Thierry Reding | 11fbf81 | 2017-03-10 17:34:58 +0100 | [diff] [blame] | 1776 | if (rxfifosz == 0) |
| 1777 | rxfifosz = priv->dma_cap.rx_fifo_size; |
Jose Abreu | 52a7623 | 2017-10-13 10:58:36 +0100 | [diff] [blame] | 1778 | if (txfifosz == 0) |
| 1779 | txfifosz = priv->dma_cap.tx_fifo_size; |
| 1780 | |
| 1781 | /* Adjust for real per queue fifo size */ |
| 1782 | rxfifosz /= rx_channels_count; |
| 1783 | txfifosz /= tx_channels_count; |
Thierry Reding | 11fbf81 | 2017-03-10 17:34:58 +0100 | [diff] [blame] | 1784 | |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1785 | if (priv->plat->force_thresh_dma_mode) { |
| 1786 | txmode = tc; |
| 1787 | rxmode = tc; |
| 1788 | } else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) { |
Srinivas Kandagatla | 61b8013 | 2011-07-17 20:54:09 +0000 | [diff] [blame] | 1789 | /* |
| 1790 | * In case of GMAC, SF mode can be enabled |
| 1791 | * to perform the TX COE in HW. This depends on: |
Giuseppe CAVALLARO | ebbb293 | 2010-09-17 03:23:40 +0000 | [diff] [blame] | 1792 | * 1) TX COE if actually supported |
| 1793 | * 2) There is no bugged Jumbo frame support |
| 1794 | * that needs to not insert csum in the TDES. |
| 1795 | */ |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1796 | txmode = SF_DMA_MODE; |
| 1797 | rxmode = SF_DMA_MODE; |
Sonic Zhang | b2dec11 | 2015-01-30 13:49:32 +0800 | [diff] [blame] | 1798 | priv->xstats.threshold = SF_DMA_MODE; |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1799 | } else { |
| 1800 | txmode = tc; |
| 1801 | rxmode = SF_DMA_MODE; |
| 1802 | } |
| 1803 | |
| 1804 | /* configure all channels */ |
| 1805 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
Jose Abreu | a0daae1 | 2017-10-13 10:58:37 +0100 | [diff] [blame] | 1806 | for (chan = 0; chan < rx_channels_count; chan++) { |
| 1807 | qmode = priv->plat->rx_queues_cfg[chan].mode_to_use; |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1808 | |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 1809 | stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan, |
| 1810 | rxfifosz, qmode); |
Jose Abreu | a0daae1 | 2017-10-13 10:58:37 +0100 | [diff] [blame] | 1811 | } |
| 1812 | |
| 1813 | for (chan = 0; chan < tx_channels_count; chan++) { |
| 1814 | qmode = priv->plat->tx_queues_cfg[chan].mode_to_use; |
| 1815 | |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 1816 | stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan, |
| 1817 | txfifosz, qmode); |
Jose Abreu | a0daae1 | 2017-10-13 10:58:37 +0100 | [diff] [blame] | 1818 | } |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1819 | } else { |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 1820 | stmmac_dma_mode(priv, priv->ioaddr, txmode, rxmode, rxfifosz); |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1821 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1822 | } |
| 1823 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1824 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1825 | * stmmac_tx_clean - to manage the transmission completion |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1826 | * @priv: driver private structure |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1827 | * @queue: TX queue index |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1828 | * Description: it reclaims the transmit resources after transmission completes. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1829 | */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1830 | static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1831 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1832 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
Beniamino Galvani | 3897957 | 2015-01-21 19:07:27 +0100 | [diff] [blame] | 1833 | unsigned int bytes_compl = 0, pkts_compl = 0; |
Bernd Edlinger | 8d5f4b0 | 2017-10-21 06:51:30 +0000 | [diff] [blame] | 1834 | unsigned int entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1835 | |
Lino Sanfilippo | 739c8e1 | 2016-12-09 00:55:43 +0100 | [diff] [blame] | 1836 | netif_tx_lock(priv->dev); |
Giuseppe CAVALLARO | a9097a9 | 2011-10-18 00:01:19 +0000 | [diff] [blame] | 1837 | |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 1838 | priv->xstats.tx_clean++; |
| 1839 | |
Bernd Edlinger | 8d5f4b0 | 2017-10-21 06:51:30 +0000 | [diff] [blame] | 1840 | entry = tx_q->dirty_tx; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1841 | while (entry != tx_q->cur_tx) { |
| 1842 | struct sk_buff *skb = tx_q->tx_skbuff[entry]; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1843 | struct dma_desc *p; |
Fabrice Gasnier | c363b65 | 2016-02-29 14:27:36 +0100 | [diff] [blame] | 1844 | int status; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1845 | |
| 1846 | if (priv->extend_desc) |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1847 | p = (struct dma_desc *)(tx_q->dma_etx + entry); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1848 | else |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1849 | p = tx_q->dma_tx + entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1850 | |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 1851 | status = stmmac_tx_status(priv, &priv->dev->stats, |
| 1852 | &priv->xstats, p, priv->ioaddr); |
Fabrice Gasnier | c363b65 | 2016-02-29 14:27:36 +0100 | [diff] [blame] | 1853 | /* Check if the descriptor is owned by the DMA */ |
| 1854 | if (unlikely(status & tx_dma_own)) |
| 1855 | break; |
| 1856 | |
Niklas Cassel | a6b25da | 2018-02-26 22:47:08 +0100 | [diff] [blame] | 1857 | /* Make sure descriptor fields are read after reading |
| 1858 | * the own bit. |
| 1859 | */ |
| 1860 | dma_rmb(); |
| 1861 | |
Fabrice Gasnier | c363b65 | 2016-02-29 14:27:36 +0100 | [diff] [blame] | 1862 | /* Just consider the last segment and ...*/ |
| 1863 | if (likely(!(status & tx_not_ls))) { |
| 1864 | /* ... verify the status error condition */ |
| 1865 | if (unlikely(status & tx_err)) { |
| 1866 | priv->dev->stats.tx_errors++; |
| 1867 | } else { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1868 | priv->dev->stats.tx_packets++; |
| 1869 | priv->xstats.tx_pkt_n++; |
Fabrice Gasnier | c363b65 | 2016-02-29 14:27:36 +0100 | [diff] [blame] | 1870 | } |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 1871 | stmmac_get_tx_hwtstamp(priv, p, skb); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1872 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1873 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1874 | if (likely(tx_q->tx_skbuff_dma[entry].buf)) { |
| 1875 | if (tx_q->tx_skbuff_dma[entry].map_as_page) |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 1876 | dma_unmap_page(priv->device, |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1877 | tx_q->tx_skbuff_dma[entry].buf, |
| 1878 | tx_q->tx_skbuff_dma[entry].len, |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 1879 | DMA_TO_DEVICE); |
| 1880 | else |
| 1881 | dma_unmap_single(priv->device, |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1882 | tx_q->tx_skbuff_dma[entry].buf, |
| 1883 | tx_q->tx_skbuff_dma[entry].len, |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 1884 | DMA_TO_DEVICE); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1885 | tx_q->tx_skbuff_dma[entry].buf = 0; |
| 1886 | tx_q->tx_skbuff_dma[entry].len = 0; |
| 1887 | tx_q->tx_skbuff_dma[entry].map_as_page = false; |
Rayagond Kokatanur | cf32dee | 2013-03-26 04:43:09 +0000 | [diff] [blame] | 1888 | } |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 1889 | |
| 1890 | if (priv->hw->mode->clean_desc3) |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1891 | priv->hw->mode->clean_desc3(tx_q, p); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 1892 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1893 | tx_q->tx_skbuff_dma[entry].last_segment = false; |
| 1894 | tx_q->tx_skbuff_dma[entry].is_jumbo = false; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1895 | |
| 1896 | if (likely(skb != NULL)) { |
Beniamino Galvani | 3897957 | 2015-01-21 19:07:27 +0100 | [diff] [blame] | 1897 | pkts_compl++; |
| 1898 | bytes_compl += skb->len; |
Eric W. Biederman | 7c565c3 | 2014-03-15 18:11:09 -0700 | [diff] [blame] | 1899 | dev_consume_skb_any(skb); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1900 | tx_q->tx_skbuff[entry] = NULL; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1901 | } |
| 1902 | |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 1903 | stmmac_release_tx_desc(priv, p, priv->mode); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1904 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1905 | entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1906 | } |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1907 | tx_q->dirty_tx = entry; |
Beniamino Galvani | 3897957 | 2015-01-21 19:07:27 +0100 | [diff] [blame] | 1908 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 1909 | netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue), |
| 1910 | pkts_compl, bytes_compl); |
Beniamino Galvani | 3897957 | 2015-01-21 19:07:27 +0100 | [diff] [blame] | 1911 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 1912 | if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev, |
| 1913 | queue))) && |
| 1914 | stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) { |
| 1915 | |
Lino Sanfilippo | 739c8e1 | 2016-12-09 00:55:43 +0100 | [diff] [blame] | 1916 | netif_dbg(priv, tx_done, priv->dev, |
| 1917 | "%s: restart transmit\n", __func__); |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 1918 | netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue)); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1919 | } |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 1920 | |
| 1921 | if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) { |
| 1922 | stmmac_enable_eee_mode(priv); |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 1923 | mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer)); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 1924 | } |
Lino Sanfilippo | 739c8e1 | 2016-12-09 00:55:43 +0100 | [diff] [blame] | 1925 | netif_tx_unlock(priv->dev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1926 | } |
| 1927 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1928 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1929 | * stmmac_tx_err - to manage the tx error |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1930 | * @priv: driver private structure |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1931 | * @chan: channel index |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1932 | * Description: it cleans the descriptors and restarts the transmission |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1933 | * in case of transmission errors. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1934 | */ |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1935 | static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1936 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1937 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan]; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1938 | int i; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1939 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 1940 | netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan)); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1941 | |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 1942 | stmmac_stop_tx_dma(priv, chan); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1943 | dma_free_tx_skbufs(priv, chan); |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1944 | for (i = 0; i < DMA_TX_SIZE; i++) |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1945 | if (priv->extend_desc) |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 1946 | stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic, |
| 1947 | priv->mode, (i == DMA_TX_SIZE - 1)); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1948 | else |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 1949 | stmmac_init_tx_desc(priv, &tx_q->dma_tx[i], |
| 1950 | priv->mode, (i == DMA_TX_SIZE - 1)); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1951 | tx_q->dirty_tx = 0; |
| 1952 | tx_q->cur_tx = 0; |
Niklas Cassel | 8d212a9e | 2018-02-19 18:11:09 +0100 | [diff] [blame] | 1953 | tx_q->mss = 0; |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 1954 | netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan)); |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 1955 | stmmac_start_tx_dma(priv, chan); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1956 | |
| 1957 | priv->dev->stats.tx_errors++; |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 1958 | netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan)); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1959 | } |
| 1960 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1961 | /** |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1962 | * stmmac_set_dma_operation_mode - Set DMA operation mode by channel |
| 1963 | * @priv: driver private structure |
| 1964 | * @txmode: TX operating mode |
| 1965 | * @rxmode: RX operating mode |
| 1966 | * @chan: channel index |
| 1967 | * Description: it is used for configuring of the DMA operation mode in |
| 1968 | * runtime in order to program the tx/rx DMA thresholds or Store-And-Forward |
| 1969 | * mode. |
| 1970 | */ |
| 1971 | static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode, |
| 1972 | u32 rxmode, u32 chan) |
| 1973 | { |
Jose Abreu | a0daae1 | 2017-10-13 10:58:37 +0100 | [diff] [blame] | 1974 | u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use; |
| 1975 | u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use; |
Jose Abreu | 52a7623 | 2017-10-13 10:58:36 +0100 | [diff] [blame] | 1976 | u32 rx_channels_count = priv->plat->rx_queues_to_use; |
| 1977 | u32 tx_channels_count = priv->plat->tx_queues_to_use; |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1978 | int rxfifosz = priv->plat->rx_fifo_size; |
Jose Abreu | 52a7623 | 2017-10-13 10:58:36 +0100 | [diff] [blame] | 1979 | int txfifosz = priv->plat->tx_fifo_size; |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1980 | |
| 1981 | if (rxfifosz == 0) |
| 1982 | rxfifosz = priv->dma_cap.rx_fifo_size; |
Jose Abreu | 52a7623 | 2017-10-13 10:58:36 +0100 | [diff] [blame] | 1983 | if (txfifosz == 0) |
| 1984 | txfifosz = priv->dma_cap.tx_fifo_size; |
| 1985 | |
| 1986 | /* Adjust for real per queue fifo size */ |
| 1987 | rxfifosz /= rx_channels_count; |
| 1988 | txfifosz /= tx_channels_count; |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1989 | |
| 1990 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 1991 | stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan, rxfifosz, |
| 1992 | rxqmode); |
| 1993 | stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan, txfifosz, |
| 1994 | txqmode); |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1995 | } else { |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 1996 | stmmac_dma_mode(priv, priv->ioaddr, txmode, rxmode, rxfifosz); |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1997 | } |
| 1998 | } |
| 1999 | |
Jose Abreu | 8bf993a | 2018-03-29 10:40:19 +0100 | [diff] [blame] | 2000 | static bool stmmac_safety_feat_interrupt(struct stmmac_priv *priv) |
| 2001 | { |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2002 | int ret = false; |
Jose Abreu | 8bf993a | 2018-03-29 10:40:19 +0100 | [diff] [blame] | 2003 | |
| 2004 | /* Safety features are only available in cores >= 5.10 */ |
| 2005 | if (priv->synopsys_id < DWMAC_CORE_5_10) |
| 2006 | return ret; |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2007 | ret = stmmac_safety_feat_irq_status(priv, priv->dev, |
| 2008 | priv->ioaddr, priv->dma_cap.asp, &priv->sstats); |
| 2009 | if (ret && (ret != -EINVAL)) { |
Jose Abreu | 8bf993a | 2018-03-29 10:40:19 +0100 | [diff] [blame] | 2010 | stmmac_global_err(priv); |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2011 | return true; |
| 2012 | } |
| 2013 | |
| 2014 | return false; |
Jose Abreu | 8bf993a | 2018-03-29 10:40:19 +0100 | [diff] [blame] | 2015 | } |
| 2016 | |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 2017 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2018 | * stmmac_dma_interrupt - DMA ISR |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2019 | * @priv: driver private structure |
| 2020 | * Description: this is the DMA ISR. It is called by the main ISR. |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2021 | * It calls the dwmac dma routine and schedule poll method in case of some |
| 2022 | * work can be done. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2023 | */ |
Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 2024 | static void stmmac_dma_interrupt(struct stmmac_priv *priv) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2025 | { |
Joao Pinto | d62a107 | 2017-03-15 11:04:49 +0000 | [diff] [blame] | 2026 | u32 tx_channel_count = priv->plat->tx_queues_to_use; |
Niklas Cassel | 5a6a044 | 2017-12-07 23:56:10 +0100 | [diff] [blame] | 2027 | u32 rx_channel_count = priv->plat->rx_queues_to_use; |
| 2028 | u32 channels_to_check = tx_channel_count > rx_channel_count ? |
| 2029 | tx_channel_count : rx_channel_count; |
Joao Pinto | d62a107 | 2017-03-15 11:04:49 +0000 | [diff] [blame] | 2030 | u32 chan; |
Niklas Cassel | 5a6a044 | 2017-12-07 23:56:10 +0100 | [diff] [blame] | 2031 | bool poll_scheduled = false; |
| 2032 | int status[channels_to_check]; |
Joao Pinto | 68e5cfa | 2017-03-13 10:36:29 +0000 | [diff] [blame] | 2033 | |
Niklas Cassel | 5a6a044 | 2017-12-07 23:56:10 +0100 | [diff] [blame] | 2034 | /* Each DMA channel can be used for rx and tx simultaneously, yet |
| 2035 | * napi_struct is embedded in struct stmmac_rx_queue rather than in a |
| 2036 | * stmmac_channel struct. |
| 2037 | * Because of this, stmmac_poll currently checks (and possibly wakes) |
| 2038 | * all tx queues rather than just a single tx queue. |
| 2039 | */ |
| 2040 | for (chan = 0; chan < channels_to_check; chan++) |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2041 | status[chan] = stmmac_dma_interrupt_status(priv, priv->ioaddr, |
| 2042 | &priv->xstats, chan); |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 2043 | |
Niklas Cassel | 5a6a044 | 2017-12-07 23:56:10 +0100 | [diff] [blame] | 2044 | for (chan = 0; chan < rx_channel_count; chan++) { |
| 2045 | if (likely(status[chan] & handle_rx)) { |
| 2046 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan]; |
| 2047 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 2048 | if (likely(napi_schedule_prep(&rx_q->napi))) { |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2049 | stmmac_disable_dma_irq(priv, priv->ioaddr, chan); |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 2050 | __napi_schedule(&rx_q->napi); |
Niklas Cassel | 5a6a044 | 2017-12-07 23:56:10 +0100 | [diff] [blame] | 2051 | poll_scheduled = true; |
Joao Pinto | d62a107 | 2017-03-15 11:04:49 +0000 | [diff] [blame] | 2052 | } |
| 2053 | } |
Niklas Cassel | 5a6a044 | 2017-12-07 23:56:10 +0100 | [diff] [blame] | 2054 | } |
Joao Pinto | d62a107 | 2017-03-15 11:04:49 +0000 | [diff] [blame] | 2055 | |
Niklas Cassel | 5a6a044 | 2017-12-07 23:56:10 +0100 | [diff] [blame] | 2056 | /* If we scheduled poll, we already know that tx queues will be checked. |
| 2057 | * If we didn't schedule poll, see if any DMA channel (used by tx) has a |
| 2058 | * completed transmission, if so, call stmmac_poll (once). |
| 2059 | */ |
| 2060 | if (!poll_scheduled) { |
| 2061 | for (chan = 0; chan < tx_channel_count; chan++) { |
| 2062 | if (status[chan] & handle_tx) { |
| 2063 | /* It doesn't matter what rx queue we choose |
| 2064 | * here. We use 0 since it always exists. |
| 2065 | */ |
| 2066 | struct stmmac_rx_queue *rx_q = |
| 2067 | &priv->rx_queue[0]; |
| 2068 | |
| 2069 | if (likely(napi_schedule_prep(&rx_q->napi))) { |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2070 | stmmac_disable_dma_irq(priv, |
| 2071 | priv->ioaddr, chan); |
Niklas Cassel | 5a6a044 | 2017-12-07 23:56:10 +0100 | [diff] [blame] | 2072 | __napi_schedule(&rx_q->napi); |
| 2073 | } |
| 2074 | break; |
| 2075 | } |
| 2076 | } |
| 2077 | } |
| 2078 | |
| 2079 | for (chan = 0; chan < tx_channel_count; chan++) { |
| 2080 | if (unlikely(status[chan] & tx_hard_error_bump_tc)) { |
Joao Pinto | d62a107 | 2017-03-15 11:04:49 +0000 | [diff] [blame] | 2081 | /* Try to bump up the dma threshold on this failure */ |
| 2082 | if (unlikely(priv->xstats.threshold != SF_DMA_MODE) && |
| 2083 | (tc <= 256)) { |
| 2084 | tc += 64; |
| 2085 | if (priv->plat->force_thresh_dma_mode) |
| 2086 | stmmac_set_dma_operation_mode(priv, |
| 2087 | tc, |
| 2088 | tc, |
| 2089 | chan); |
| 2090 | else |
| 2091 | stmmac_set_dma_operation_mode(priv, |
| 2092 | tc, |
| 2093 | SF_DMA_MODE, |
| 2094 | chan); |
| 2095 | priv->xstats.threshold = tc; |
| 2096 | } |
Niklas Cassel | 5a6a044 | 2017-12-07 23:56:10 +0100 | [diff] [blame] | 2097 | } else if (unlikely(status[chan] == tx_hard_error)) { |
Joao Pinto | d62a107 | 2017-03-15 11:04:49 +0000 | [diff] [blame] | 2098 | stmmac_tx_err(priv, chan); |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2099 | } |
| 2100 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2101 | } |
| 2102 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2103 | /** |
| 2104 | * stmmac_mmc_setup: setup the Mac Management Counters (MMC) |
| 2105 | * @priv: driver private structure |
| 2106 | * Description: this masks the MMC irq, in fact, the counters are managed in SW. |
| 2107 | */ |
Giuseppe CAVALLARO | 1c901a4 | 2011-09-01 21:51:38 +0000 | [diff] [blame] | 2108 | static void stmmac_mmc_setup(struct stmmac_priv *priv) |
| 2109 | { |
| 2110 | unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET | |
Alexandre TORGUE | 36ff7c1 | 2016-04-01 11:37:32 +0200 | [diff] [blame] | 2111 | MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET; |
Giuseppe CAVALLARO | 1c901a4 | 2011-09-01 21:51:38 +0000 | [diff] [blame] | 2112 | |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 2113 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
| 2114 | priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2115 | priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET; |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 2116 | } else { |
| 2117 | priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2118 | priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET; |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 2119 | } |
Alexandre TORGUE | 36ff7c1 | 2016-04-01 11:37:32 +0200 | [diff] [blame] | 2120 | |
| 2121 | dwmac_mmc_intr_all_mask(priv->mmcaddr); |
Giuseppe CAVALLARO | 4f795b2 | 2011-11-18 05:00:20 +0000 | [diff] [blame] | 2122 | |
| 2123 | if (priv->dma_cap.rmon) { |
Alexandre TORGUE | 36ff7c1 | 2016-04-01 11:37:32 +0200 | [diff] [blame] | 2124 | dwmac_mmc_ctrl(priv->mmcaddr, mode); |
Giuseppe CAVALLARO | 4f795b2 | 2011-11-18 05:00:20 +0000 | [diff] [blame] | 2125 | memset(&priv->mmc, 0, sizeof(struct stmmac_counters)); |
| 2126 | } else |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2127 | netdev_info(priv->dev, "No MAC Management Counters available\n"); |
Giuseppe CAVALLARO | 1c901a4 | 2011-09-01 21:51:38 +0000 | [diff] [blame] | 2128 | } |
| 2129 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2130 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2131 | * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2132 | * @priv: driver private structure |
| 2133 | * Description: select the Enhanced/Alternate or Normal descriptors. |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2134 | * In case of Enhanced/Alternate, it checks if the extended descriptors are |
| 2135 | * supported by the HW capability register. |
Giuseppe CAVALLARO | ff3dd78 | 2012-06-04 19:22:55 +0000 | [diff] [blame] | 2136 | */ |
Giuseppe CAVALLARO | 19e30c1 | 2011-11-16 21:58:00 +0000 | [diff] [blame] | 2137 | static void stmmac_selec_desc_mode(struct stmmac_priv *priv) |
| 2138 | { |
| 2139 | if (priv->plat->enh_desc) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2140 | dev_info(priv->device, "Enhanced/Alternate descriptors\n"); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2141 | |
| 2142 | /* GMAC older than 3.50 has no extended descriptors */ |
| 2143 | if (priv->synopsys_id >= DWMAC_CORE_3_50) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2144 | dev_info(priv->device, "Enabled extended descriptors\n"); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2145 | priv->extend_desc = 1; |
| 2146 | } else |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2147 | dev_warn(priv->device, "Extended descriptors not supported\n"); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2148 | |
Giuseppe CAVALLARO | 19e30c1 | 2011-11-16 21:58:00 +0000 | [diff] [blame] | 2149 | priv->hw->desc = &enh_desc_ops; |
| 2150 | } else { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2151 | dev_info(priv->device, "Normal descriptors\n"); |
Giuseppe CAVALLARO | 19e30c1 | 2011-11-16 21:58:00 +0000 | [diff] [blame] | 2152 | priv->hw->desc = &ndesc_ops; |
| 2153 | } |
| 2154 | } |
| 2155 | |
| 2156 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2157 | * stmmac_get_hw_features - get MAC capabilities from the HW cap. register. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2158 | * @priv: driver private structure |
Giuseppe CAVALLARO | 19e30c1 | 2011-11-16 21:58:00 +0000 | [diff] [blame] | 2159 | * Description: |
| 2160 | * new GMAC chip generations have a new register to indicate the |
| 2161 | * presence of the optional feature/functions. |
| 2162 | * This can be also used to override the value passed through the |
| 2163 | * platform and necessary for old MAC10/100 and GMAC chips. |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 2164 | */ |
| 2165 | static int stmmac_get_hw_features(struct stmmac_priv *priv) |
| 2166 | { |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2167 | return stmmac_get_hw_feature(priv, priv->ioaddr, &priv->dma_cap) == 0; |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 2168 | } |
| 2169 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2170 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2171 | * stmmac_check_ether_addr - check if the MAC addr is valid |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2172 | * @priv: driver private structure |
| 2173 | * Description: |
| 2174 | * it is to verify if the MAC address is valid, in case of failures it |
| 2175 | * generates a random MAC address |
| 2176 | */ |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 2177 | static void stmmac_check_ether_addr(struct stmmac_priv *priv) |
| 2178 | { |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 2179 | if (!is_valid_ether_addr(priv->dev->dev_addr)) { |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2180 | stmmac_get_umac_addr(priv, priv->hw, priv->dev->dev_addr, 0); |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 2181 | if (!is_valid_ether_addr(priv->dev->dev_addr)) |
Danny Kukawka | f2cedb6 | 2012-02-15 06:45:39 +0000 | [diff] [blame] | 2182 | eth_hw_addr_random(priv->dev); |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2183 | netdev_info(priv->dev, "device MAC address %pM\n", |
| 2184 | priv->dev->dev_addr); |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 2185 | } |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 2186 | } |
| 2187 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2188 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2189 | * stmmac_init_dma_engine - DMA init. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2190 | * @priv: driver private structure |
| 2191 | * Description: |
| 2192 | * It inits the DMA invoking the specific MAC/GMAC callback. |
| 2193 | * Some DMA parameters can be passed from the platform; |
| 2194 | * in case of these are not passed a default is kept for the MAC or GMAC. |
| 2195 | */ |
Giuseppe CAVALLARO | 0f1f88a | 2012-04-18 19:48:21 +0000 | [diff] [blame] | 2196 | static int stmmac_init_dma_engine(struct stmmac_priv *priv) |
| 2197 | { |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2198 | u32 rx_channels_count = priv->plat->rx_queues_to_use; |
| 2199 | u32 tx_channels_count = priv->plat->tx_queues_to_use; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 2200 | struct stmmac_rx_queue *rx_q; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2201 | struct stmmac_tx_queue *tx_q; |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2202 | u32 dummy_dma_rx_phy = 0; |
| 2203 | u32 dummy_dma_tx_phy = 0; |
| 2204 | u32 chan = 0; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2205 | int atds = 0; |
Giuseppe Cavallaro | 495db27 | 2016-02-29 14:27:27 +0100 | [diff] [blame] | 2206 | int ret = 0; |
Giuseppe CAVALLARO | 0f1f88a | 2012-04-18 19:48:21 +0000 | [diff] [blame] | 2207 | |
Niklas Cassel | a332e2f | 2016-12-07 15:20:05 +0100 | [diff] [blame] | 2208 | if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) { |
| 2209 | dev_err(priv->device, "Invalid DMA configuration\n"); |
Niklas Cassel | 89ab75b | 2016-12-07 15:20:03 +0100 | [diff] [blame] | 2210 | return -EINVAL; |
Giuseppe CAVALLARO | 0f1f88a | 2012-04-18 19:48:21 +0000 | [diff] [blame] | 2211 | } |
| 2212 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2213 | if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE)) |
| 2214 | atds = 1; |
| 2215 | |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2216 | ret = stmmac_reset(priv, priv->ioaddr); |
Giuseppe Cavallaro | 495db27 | 2016-02-29 14:27:27 +0100 | [diff] [blame] | 2217 | if (ret) { |
| 2218 | dev_err(priv->device, "Failed to reset the dma\n"); |
| 2219 | return ret; |
| 2220 | } |
| 2221 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2222 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2223 | /* DMA Configuration */ |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2224 | stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg, |
| 2225 | dummy_dma_tx_phy, dummy_dma_rx_phy, atds); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2226 | |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2227 | /* DMA RX Channel Configuration */ |
| 2228 | for (chan = 0; chan < rx_channels_count; chan++) { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 2229 | rx_q = &priv->rx_queue[chan]; |
| 2230 | |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2231 | stmmac_init_rx_chan(priv, priv->ioaddr, |
| 2232 | priv->plat->dma_cfg, rx_q->dma_rx_phy, |
| 2233 | chan); |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2234 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 2235 | rx_q->rx_tail_addr = rx_q->dma_rx_phy + |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2236 | (DMA_RX_SIZE * sizeof(struct dma_desc)); |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2237 | stmmac_set_rx_tail_ptr(priv, priv->ioaddr, |
| 2238 | rx_q->rx_tail_addr, chan); |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2239 | } |
| 2240 | |
| 2241 | /* DMA TX Channel Configuration */ |
| 2242 | for (chan = 0; chan < tx_channels_count; chan++) { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2243 | tx_q = &priv->tx_queue[chan]; |
| 2244 | |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2245 | stmmac_init_chan(priv, priv->ioaddr, |
| 2246 | priv->plat->dma_cfg, chan); |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2247 | |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2248 | stmmac_init_tx_chan(priv, priv->ioaddr, |
| 2249 | priv->plat->dma_cfg, tx_q->dma_tx_phy, |
| 2250 | chan); |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2251 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2252 | tx_q->tx_tail_addr = tx_q->dma_tx_phy + |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2253 | (DMA_TX_SIZE * sizeof(struct dma_desc)); |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2254 | stmmac_set_tx_tail_ptr(priv, priv->ioaddr, |
| 2255 | tx_q->tx_tail_addr, chan); |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2256 | } |
| 2257 | } else { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 2258 | rx_q = &priv->rx_queue[chan]; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2259 | tx_q = &priv->tx_queue[chan]; |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2260 | stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg, |
| 2261 | tx_q->dma_tx_phy, rx_q->dma_rx_phy, atds); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2262 | } |
| 2263 | |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2264 | if (priv->plat->axi) |
| 2265 | stmmac_axi(priv, priv->ioaddr, priv->plat->axi); |
Giuseppe Cavallaro | afea036 | 2016-02-29 14:27:28 +0100 | [diff] [blame] | 2266 | |
Giuseppe Cavallaro | 495db27 | 2016-02-29 14:27:27 +0100 | [diff] [blame] | 2267 | return ret; |
Giuseppe CAVALLARO | 0f1f88a | 2012-04-18 19:48:21 +0000 | [diff] [blame] | 2268 | } |
| 2269 | |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 2270 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2271 | * stmmac_tx_timer - mitigation sw timer for tx. |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2272 | * @data: data pointer |
| 2273 | * Description: |
| 2274 | * This is the timer handler to directly invoke the stmmac_tx_clean. |
| 2275 | */ |
Kees Cook | e99e88a | 2017-10-16 14:43:17 -0700 | [diff] [blame] | 2276 | static void stmmac_tx_timer(struct timer_list *t) |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2277 | { |
Kees Cook | e99e88a | 2017-10-16 14:43:17 -0700 | [diff] [blame] | 2278 | struct stmmac_priv *priv = from_timer(priv, t, txtimer); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2279 | u32 tx_queues_count = priv->plat->tx_queues_to_use; |
| 2280 | u32 queue; |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2281 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2282 | /* let's scan all the tx queues */ |
| 2283 | for (queue = 0; queue < tx_queues_count; queue++) |
| 2284 | stmmac_tx_clean(priv, queue); |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2285 | } |
| 2286 | |
| 2287 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2288 | * stmmac_init_tx_coalesce - init tx mitigation options. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2289 | * @priv: driver private structure |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2290 | * Description: |
| 2291 | * This inits the transmit coalesce parameters: i.e. timer rate, |
| 2292 | * timer handler and default threshold used for enabling the |
| 2293 | * interrupt on completion bit. |
| 2294 | */ |
| 2295 | static void stmmac_init_tx_coalesce(struct stmmac_priv *priv) |
| 2296 | { |
| 2297 | priv->tx_coal_frames = STMMAC_TX_FRAMES; |
| 2298 | priv->tx_coal_timer = STMMAC_COAL_TX_TIMER; |
Kees Cook | e99e88a | 2017-10-16 14:43:17 -0700 | [diff] [blame] | 2299 | timer_setup(&priv->txtimer, stmmac_tx_timer, 0); |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2300 | priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer); |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2301 | add_timer(&priv->txtimer); |
| 2302 | } |
| 2303 | |
Joao Pinto | 4854ab9 | 2017-03-15 11:04:51 +0000 | [diff] [blame] | 2304 | static void stmmac_set_rings_length(struct stmmac_priv *priv) |
| 2305 | { |
| 2306 | u32 rx_channels_count = priv->plat->rx_queues_to_use; |
| 2307 | u32 tx_channels_count = priv->plat->tx_queues_to_use; |
| 2308 | u32 chan; |
| 2309 | |
| 2310 | /* set TX ring length */ |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2311 | for (chan = 0; chan < tx_channels_count; chan++) |
| 2312 | stmmac_set_tx_ring_len(priv, priv->ioaddr, |
| 2313 | (DMA_TX_SIZE - 1), chan); |
Joao Pinto | 4854ab9 | 2017-03-15 11:04:51 +0000 | [diff] [blame] | 2314 | |
| 2315 | /* set RX ring length */ |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2316 | for (chan = 0; chan < rx_channels_count; chan++) |
| 2317 | stmmac_set_rx_ring_len(priv, priv->ioaddr, |
| 2318 | (DMA_RX_SIZE - 1), chan); |
Joao Pinto | 4854ab9 | 2017-03-15 11:04:51 +0000 | [diff] [blame] | 2319 | } |
| 2320 | |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2321 | /** |
Joao Pinto | 6a3a719 | 2017-03-10 18:24:53 +0000 | [diff] [blame] | 2322 | * stmmac_set_tx_queue_weight - Set TX queue weight |
| 2323 | * @priv: driver private structure |
| 2324 | * Description: It is used for setting TX queues weight |
| 2325 | */ |
| 2326 | static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv) |
| 2327 | { |
| 2328 | u32 tx_queues_count = priv->plat->tx_queues_to_use; |
| 2329 | u32 weight; |
| 2330 | u32 queue; |
| 2331 | |
| 2332 | for (queue = 0; queue < tx_queues_count; queue++) { |
| 2333 | weight = priv->plat->tx_queues_cfg[queue].weight; |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2334 | stmmac_set_mtl_tx_queue_weight(priv, priv->hw, weight, queue); |
Joao Pinto | 6a3a719 | 2017-03-10 18:24:53 +0000 | [diff] [blame] | 2335 | } |
| 2336 | } |
| 2337 | |
| 2338 | /** |
Joao Pinto | 19d9187 | 2017-03-10 18:24:59 +0000 | [diff] [blame] | 2339 | * stmmac_configure_cbs - Configure CBS in TX queue |
| 2340 | * @priv: driver private structure |
| 2341 | * Description: It is used for configuring CBS in AVB TX queues |
| 2342 | */ |
| 2343 | static void stmmac_configure_cbs(struct stmmac_priv *priv) |
| 2344 | { |
| 2345 | u32 tx_queues_count = priv->plat->tx_queues_to_use; |
| 2346 | u32 mode_to_use; |
| 2347 | u32 queue; |
| 2348 | |
Joao Pinto | 44781fe | 2017-03-31 14:22:02 +0100 | [diff] [blame] | 2349 | /* queue 0 is reserved for legacy traffic */ |
| 2350 | for (queue = 1; queue < tx_queues_count; queue++) { |
Joao Pinto | 19d9187 | 2017-03-10 18:24:59 +0000 | [diff] [blame] | 2351 | mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use; |
| 2352 | if (mode_to_use == MTL_QUEUE_DCB) |
| 2353 | continue; |
| 2354 | |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2355 | stmmac_config_cbs(priv, priv->hw, |
Joao Pinto | 19d9187 | 2017-03-10 18:24:59 +0000 | [diff] [blame] | 2356 | priv->plat->tx_queues_cfg[queue].send_slope, |
| 2357 | priv->plat->tx_queues_cfg[queue].idle_slope, |
| 2358 | priv->plat->tx_queues_cfg[queue].high_credit, |
| 2359 | priv->plat->tx_queues_cfg[queue].low_credit, |
| 2360 | queue); |
| 2361 | } |
| 2362 | } |
| 2363 | |
| 2364 | /** |
Joao Pinto | d43042f | 2017-03-10 18:24:55 +0000 | [diff] [blame] | 2365 | * stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel |
| 2366 | * @priv: driver private structure |
| 2367 | * Description: It is used for mapping RX queues to RX dma channels |
| 2368 | */ |
| 2369 | static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv) |
| 2370 | { |
| 2371 | u32 rx_queues_count = priv->plat->rx_queues_to_use; |
| 2372 | u32 queue; |
| 2373 | u32 chan; |
| 2374 | |
| 2375 | for (queue = 0; queue < rx_queues_count; queue++) { |
| 2376 | chan = priv->plat->rx_queues_cfg[queue].chan; |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2377 | stmmac_map_mtl_to_dma(priv, priv->hw, queue, chan); |
Joao Pinto | d43042f | 2017-03-10 18:24:55 +0000 | [diff] [blame] | 2378 | } |
| 2379 | } |
| 2380 | |
| 2381 | /** |
Joao Pinto | a8f5102 | 2017-03-17 16:11:06 +0000 | [diff] [blame] | 2382 | * stmmac_mac_config_rx_queues_prio - Configure RX Queue priority |
| 2383 | * @priv: driver private structure |
| 2384 | * Description: It is used for configuring the RX Queue Priority |
| 2385 | */ |
| 2386 | static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv) |
| 2387 | { |
| 2388 | u32 rx_queues_count = priv->plat->rx_queues_to_use; |
| 2389 | u32 queue; |
| 2390 | u32 prio; |
| 2391 | |
| 2392 | for (queue = 0; queue < rx_queues_count; queue++) { |
| 2393 | if (!priv->plat->rx_queues_cfg[queue].use_prio) |
| 2394 | continue; |
| 2395 | |
| 2396 | prio = priv->plat->rx_queues_cfg[queue].prio; |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2397 | stmmac_rx_queue_prio(priv, priv->hw, prio, queue); |
Joao Pinto | a8f5102 | 2017-03-17 16:11:06 +0000 | [diff] [blame] | 2398 | } |
| 2399 | } |
| 2400 | |
| 2401 | /** |
| 2402 | * stmmac_mac_config_tx_queues_prio - Configure TX Queue priority |
| 2403 | * @priv: driver private structure |
| 2404 | * Description: It is used for configuring the TX Queue Priority |
| 2405 | */ |
| 2406 | static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv) |
| 2407 | { |
| 2408 | u32 tx_queues_count = priv->plat->tx_queues_to_use; |
| 2409 | u32 queue; |
| 2410 | u32 prio; |
| 2411 | |
| 2412 | for (queue = 0; queue < tx_queues_count; queue++) { |
| 2413 | if (!priv->plat->tx_queues_cfg[queue].use_prio) |
| 2414 | continue; |
| 2415 | |
| 2416 | prio = priv->plat->tx_queues_cfg[queue].prio; |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2417 | stmmac_tx_queue_prio(priv, priv->hw, prio, queue); |
Joao Pinto | a8f5102 | 2017-03-17 16:11:06 +0000 | [diff] [blame] | 2418 | } |
| 2419 | } |
| 2420 | |
| 2421 | /** |
Joao Pinto | abe80fd | 2017-03-17 16:11:07 +0000 | [diff] [blame] | 2422 | * stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing |
| 2423 | * @priv: driver private structure |
| 2424 | * Description: It is used for configuring the RX queue routing |
| 2425 | */ |
| 2426 | static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv) |
| 2427 | { |
| 2428 | u32 rx_queues_count = priv->plat->rx_queues_to_use; |
| 2429 | u32 queue; |
| 2430 | u8 packet; |
| 2431 | |
| 2432 | for (queue = 0; queue < rx_queues_count; queue++) { |
| 2433 | /* no specific packet type routing specified for the queue */ |
| 2434 | if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0) |
| 2435 | continue; |
| 2436 | |
| 2437 | packet = priv->plat->rx_queues_cfg[queue].pkt_route; |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2438 | stmmac_rx_queue_routing(priv, priv->hw, packet, queue); |
Joao Pinto | abe80fd | 2017-03-17 16:11:07 +0000 | [diff] [blame] | 2439 | } |
| 2440 | } |
| 2441 | |
| 2442 | /** |
Joao Pinto | d0a9c9f | 2017-03-10 18:24:52 +0000 | [diff] [blame] | 2443 | * stmmac_mtl_configuration - Configure MTL |
| 2444 | * @priv: driver private structure |
| 2445 | * Description: It is used for configurring MTL |
| 2446 | */ |
| 2447 | static void stmmac_mtl_configuration(struct stmmac_priv *priv) |
| 2448 | { |
| 2449 | u32 rx_queues_count = priv->plat->rx_queues_to_use; |
| 2450 | u32 tx_queues_count = priv->plat->tx_queues_to_use; |
| 2451 | |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2452 | if (tx_queues_count > 1) |
Joao Pinto | 6a3a719 | 2017-03-10 18:24:53 +0000 | [diff] [blame] | 2453 | stmmac_set_tx_queue_weight(priv); |
| 2454 | |
Joao Pinto | d0a9c9f | 2017-03-10 18:24:52 +0000 | [diff] [blame] | 2455 | /* Configure MTL RX algorithms */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2456 | if (rx_queues_count > 1) |
| 2457 | stmmac_prog_mtl_rx_algorithms(priv, priv->hw, |
| 2458 | priv->plat->rx_sched_algorithm); |
Joao Pinto | d0a9c9f | 2017-03-10 18:24:52 +0000 | [diff] [blame] | 2459 | |
| 2460 | /* Configure MTL TX algorithms */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2461 | if (tx_queues_count > 1) |
| 2462 | stmmac_prog_mtl_tx_algorithms(priv, priv->hw, |
| 2463 | priv->plat->tx_sched_algorithm); |
Joao Pinto | d0a9c9f | 2017-03-10 18:24:52 +0000 | [diff] [blame] | 2464 | |
Joao Pinto | 19d9187 | 2017-03-10 18:24:59 +0000 | [diff] [blame] | 2465 | /* Configure CBS in AVB TX queues */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2466 | if (tx_queues_count > 1) |
Joao Pinto | 19d9187 | 2017-03-10 18:24:59 +0000 | [diff] [blame] | 2467 | stmmac_configure_cbs(priv); |
| 2468 | |
Joao Pinto | d43042f | 2017-03-10 18:24:55 +0000 | [diff] [blame] | 2469 | /* Map RX MTL to DMA channels */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2470 | stmmac_rx_queue_dma_chan_map(priv); |
Joao Pinto | d43042f | 2017-03-10 18:24:55 +0000 | [diff] [blame] | 2471 | |
Joao Pinto | d0a9c9f | 2017-03-10 18:24:52 +0000 | [diff] [blame] | 2472 | /* Enable MAC RX Queues */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2473 | stmmac_mac_enable_rx_queues(priv); |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 2474 | |
Joao Pinto | a8f5102 | 2017-03-17 16:11:06 +0000 | [diff] [blame] | 2475 | /* Set RX priorities */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2476 | if (rx_queues_count > 1) |
Joao Pinto | a8f5102 | 2017-03-17 16:11:06 +0000 | [diff] [blame] | 2477 | stmmac_mac_config_rx_queues_prio(priv); |
| 2478 | |
| 2479 | /* Set TX priorities */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2480 | if (tx_queues_count > 1) |
Joao Pinto | a8f5102 | 2017-03-17 16:11:06 +0000 | [diff] [blame] | 2481 | stmmac_mac_config_tx_queues_prio(priv); |
Joao Pinto | abe80fd | 2017-03-17 16:11:07 +0000 | [diff] [blame] | 2482 | |
| 2483 | /* Set RX routing */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2484 | if (rx_queues_count > 1) |
Joao Pinto | abe80fd | 2017-03-17 16:11:07 +0000 | [diff] [blame] | 2485 | stmmac_mac_config_rx_queues_routing(priv); |
Joao Pinto | d0a9c9f | 2017-03-10 18:24:52 +0000 | [diff] [blame] | 2486 | } |
| 2487 | |
Jose Abreu | 8bf993a | 2018-03-29 10:40:19 +0100 | [diff] [blame] | 2488 | static void stmmac_safety_feat_configuration(struct stmmac_priv *priv) |
| 2489 | { |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2490 | if (priv->dma_cap.asp) { |
Jose Abreu | 8bf993a | 2018-03-29 10:40:19 +0100 | [diff] [blame] | 2491 | netdev_info(priv->dev, "Enabling Safety Features\n"); |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2492 | stmmac_safety_feat_config(priv, priv->ioaddr, priv->dma_cap.asp); |
Jose Abreu | 8bf993a | 2018-03-29 10:40:19 +0100 | [diff] [blame] | 2493 | } else { |
| 2494 | netdev_info(priv->dev, "No Safety Features support found\n"); |
| 2495 | } |
| 2496 | } |
| 2497 | |
Joao Pinto | d0a9c9f | 2017-03-10 18:24:52 +0000 | [diff] [blame] | 2498 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2499 | * stmmac_hw_setup - setup mac in a usable state. |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2500 | * @dev : pointer to the device structure. |
| 2501 | * Description: |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2502 | * this is the main function to setup the HW in a usable state because the |
| 2503 | * dma engine is reset, the core registers are configured (e.g. AXI, |
| 2504 | * Checksum features, timers). The DMA is ready to start receiving and |
| 2505 | * transmitting. |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2506 | * Return value: |
| 2507 | * 0 on success and an appropriate (-)ve integer as defined in errno.h |
| 2508 | * file on failure. |
| 2509 | */ |
Huacai Chen | fe131929 | 2014-12-19 22:38:18 +0800 | [diff] [blame] | 2510 | static int stmmac_hw_setup(struct net_device *dev, bool init_ptp) |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2511 | { |
| 2512 | struct stmmac_priv *priv = netdev_priv(dev); |
Joao Pinto | 3c55d4d | 2017-03-15 11:04:50 +0000 | [diff] [blame] | 2513 | u32 rx_cnt = priv->plat->rx_queues_to_use; |
Joao Pinto | 146617b | 2017-03-15 11:04:54 +0000 | [diff] [blame] | 2514 | u32 tx_cnt = priv->plat->tx_queues_to_use; |
| 2515 | u32 chan; |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2516 | int ret; |
| 2517 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2518 | /* DMA initialization and SW reset */ |
| 2519 | ret = stmmac_init_dma_engine(priv); |
| 2520 | if (ret < 0) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2521 | netdev_err(priv->dev, "%s: DMA engine initialization failed\n", |
| 2522 | __func__); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2523 | return ret; |
| 2524 | } |
| 2525 | |
| 2526 | /* Copy the MAC addr into the HW */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2527 | stmmac_set_umac_addr(priv, priv->hw, dev->dev_addr, 0); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2528 | |
Giuseppe CAVALLARO | 02e57b9 | 2016-06-24 15:16:26 +0200 | [diff] [blame] | 2529 | /* PS and related bits will be programmed according to the speed */ |
| 2530 | if (priv->hw->pcs) { |
| 2531 | int speed = priv->plat->mac_port_sel_speed; |
| 2532 | |
| 2533 | if ((speed == SPEED_10) || (speed == SPEED_100) || |
| 2534 | (speed == SPEED_1000)) { |
| 2535 | priv->hw->ps = speed; |
| 2536 | } else { |
| 2537 | dev_warn(priv->device, "invalid port speed\n"); |
| 2538 | priv->hw->ps = 0; |
| 2539 | } |
| 2540 | } |
| 2541 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2542 | /* Initialize the MAC Core */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2543 | stmmac_core_init(priv, priv->hw, dev); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2544 | |
Joao Pinto | d0a9c9f | 2017-03-10 18:24:52 +0000 | [diff] [blame] | 2545 | /* Initialize MTL*/ |
| 2546 | if (priv->synopsys_id >= DWMAC_CORE_4_00) |
| 2547 | stmmac_mtl_configuration(priv); |
jpinto | 9eb1247 | 2016-12-28 12:57:48 +0000 | [diff] [blame] | 2548 | |
Jose Abreu | 8bf993a | 2018-03-29 10:40:19 +0100 | [diff] [blame] | 2549 | /* Initialize Safety Features */ |
| 2550 | if (priv->synopsys_id >= DWMAC_CORE_5_10) |
| 2551 | stmmac_safety_feat_configuration(priv); |
| 2552 | |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2553 | ret = stmmac_rx_ipc(priv, priv->hw); |
Giuseppe CAVALLARO | 978aded | 2014-08-25 14:56:18 +0200 | [diff] [blame] | 2554 | if (!ret) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2555 | netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n"); |
Giuseppe CAVALLARO | 978aded | 2014-08-25 14:56:18 +0200 | [diff] [blame] | 2556 | priv->plat->rx_coe = STMMAC_RX_COE_NONE; |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 2557 | priv->hw->rx_csum = 0; |
Giuseppe CAVALLARO | 978aded | 2014-08-25 14:56:18 +0200 | [diff] [blame] | 2558 | } |
| 2559 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2560 | /* Enable the MAC Rx/Tx */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2561 | stmmac_mac_set(priv, priv->ioaddr, true); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2562 | |
Joao Pinto | b4f0a66 | 2017-03-22 11:56:05 +0000 | [diff] [blame] | 2563 | /* Set the HW DMA mode and the COE */ |
| 2564 | stmmac_dma_operation_mode(priv); |
| 2565 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2566 | stmmac_mmc_setup(priv); |
| 2567 | |
Huacai Chen | fe131929 | 2014-12-19 22:38:18 +0800 | [diff] [blame] | 2568 | if (init_ptp) { |
Thierry Reding | 0ad2be7 | 2017-03-10 17:34:56 +0100 | [diff] [blame] | 2569 | ret = clk_prepare_enable(priv->plat->clk_ptp_ref); |
| 2570 | if (ret < 0) |
| 2571 | netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret); |
| 2572 | |
Huacai Chen | fe131929 | 2014-12-19 22:38:18 +0800 | [diff] [blame] | 2573 | ret = stmmac_init_ptp(priv); |
Heiner Kallweit | 722eef2 | 2017-02-01 22:02:02 +0100 | [diff] [blame] | 2574 | if (ret == -EOPNOTSUPP) |
| 2575 | netdev_warn(priv->dev, "PTP not supported by HW\n"); |
| 2576 | else if (ret) |
| 2577 | netdev_warn(priv->dev, "PTP init failed\n"); |
Huacai Chen | fe131929 | 2014-12-19 22:38:18 +0800 | [diff] [blame] | 2578 | } |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2579 | |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 2580 | #ifdef CONFIG_DEBUG_FS |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2581 | ret = stmmac_init_fs(dev); |
| 2582 | if (ret < 0) |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2583 | netdev_warn(priv->dev, "%s: failed debugFS registration\n", |
| 2584 | __func__); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2585 | #endif |
| 2586 | /* Start the ball rolling... */ |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 2587 | stmmac_start_all_dma(priv); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2588 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2589 | priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS; |
| 2590 | |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2591 | if (priv->use_riwt) { |
| 2592 | ret = stmmac_rx_watchdog(priv, priv->ioaddr, MAX_DMA_RIWT, rx_cnt); |
| 2593 | if (!ret) |
| 2594 | priv->rx_riwt = MAX_DMA_RIWT; |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2595 | } |
| 2596 | |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2597 | if (priv->hw->pcs) |
| 2598 | stmmac_pcs_ctrl_ane(priv, priv->hw, 1, priv->hw->ps, 0); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2599 | |
Joao Pinto | 4854ab9 | 2017-03-15 11:04:51 +0000 | [diff] [blame] | 2600 | /* set TX and RX rings length */ |
| 2601 | stmmac_set_rings_length(priv); |
| 2602 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2603 | /* Enable TSO */ |
Joao Pinto | 146617b | 2017-03-15 11:04:54 +0000 | [diff] [blame] | 2604 | if (priv->tso) { |
| 2605 | for (chan = 0; chan < tx_cnt; chan++) |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2606 | stmmac_enable_tso(priv, priv->ioaddr, 1, chan); |
Joao Pinto | 146617b | 2017-03-15 11:04:54 +0000 | [diff] [blame] | 2607 | } |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2608 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2609 | return 0; |
| 2610 | } |
| 2611 | |
Thierry Reding | c66f6c3 | 2017-03-10 17:34:55 +0100 | [diff] [blame] | 2612 | static void stmmac_hw_teardown(struct net_device *dev) |
| 2613 | { |
| 2614 | struct stmmac_priv *priv = netdev_priv(dev); |
| 2615 | |
| 2616 | clk_disable_unprepare(priv->plat->clk_ptp_ref); |
| 2617 | } |
| 2618 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2619 | /** |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2620 | * stmmac_open - open entry point of the driver |
| 2621 | * @dev : pointer to the device structure. |
| 2622 | * Description: |
| 2623 | * This function is the open entry point of the driver. |
| 2624 | * Return value: |
| 2625 | * 0 on success and an appropriate (-)ve integer as defined in errno.h |
| 2626 | * file on failure. |
| 2627 | */ |
| 2628 | static int stmmac_open(struct net_device *dev) |
| 2629 | { |
| 2630 | struct stmmac_priv *priv = netdev_priv(dev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2631 | int ret; |
| 2632 | |
Francesco Virlinzi | 4bfcbd7 | 2012-04-18 19:48:20 +0000 | [diff] [blame] | 2633 | stmmac_check_ether_addr(priv); |
| 2634 | |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 2635 | if (priv->hw->pcs != STMMAC_PCS_RGMII && |
| 2636 | priv->hw->pcs != STMMAC_PCS_TBI && |
| 2637 | priv->hw->pcs != STMMAC_PCS_RTBI) { |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 2638 | ret = stmmac_init_phy(dev); |
| 2639 | if (ret) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2640 | netdev_err(priv->dev, |
| 2641 | "%s: Cannot attach to PHY (error: %d)\n", |
| 2642 | __func__, ret); |
Hans de Goede | 89df20d | 2014-05-20 11:38:18 +0200 | [diff] [blame] | 2643 | return ret; |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 2644 | } |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 2645 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2646 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2647 | /* Extra statistics */ |
| 2648 | memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats)); |
| 2649 | priv->xstats.threshold = tc; |
| 2650 | |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 2651 | priv->dma_buf_sz = STMMAC_ALIGN(buf_sz); |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 2652 | priv->rx_copybreak = STMMAC_RX_COPYBREAK; |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 2653 | |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 2654 | ret = alloc_dma_desc_resources(priv); |
| 2655 | if (ret < 0) { |
| 2656 | netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n", |
| 2657 | __func__); |
| 2658 | goto dma_desc_error; |
| 2659 | } |
| 2660 | |
| 2661 | ret = init_dma_desc_rings(dev, GFP_KERNEL); |
| 2662 | if (ret < 0) { |
| 2663 | netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n", |
| 2664 | __func__); |
| 2665 | goto init_error; |
| 2666 | } |
| 2667 | |
Huacai Chen | fe131929 | 2014-12-19 22:38:18 +0800 | [diff] [blame] | 2668 | ret = stmmac_hw_setup(dev, true); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 2669 | if (ret < 0) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2670 | netdev_err(priv->dev, "%s: Hw setup failed\n", __func__); |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 2671 | goto init_error; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2672 | } |
| 2673 | |
Giuseppe CAVALLARO | 777da23 | 2014-11-04 17:08:09 +0100 | [diff] [blame] | 2674 | stmmac_init_tx_coalesce(priv); |
| 2675 | |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 2676 | if (dev->phydev) |
| 2677 | phy_start(dev->phydev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2678 | |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 2679 | /* Request the IRQ lines */ |
| 2680 | ret = request_irq(dev->irq, stmmac_interrupt, |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 2681 | IRQF_SHARED, dev->name, dev); |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 2682 | if (unlikely(ret < 0)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2683 | netdev_err(priv->dev, |
| 2684 | "%s: ERROR: allocating the IRQ %d (error: %d)\n", |
| 2685 | __func__, dev->irq, ret); |
Thierry Reding | 6c1e5ab | 2017-03-10 17:34:54 +0100 | [diff] [blame] | 2686 | goto irq_error; |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 2687 | } |
| 2688 | |
Francesco Virlinzi | 7a13f8f | 2012-02-15 00:10:38 +0000 | [diff] [blame] | 2689 | /* Request the Wake IRQ in case of another line is used for WoL */ |
| 2690 | if (priv->wol_irq != dev->irq) { |
| 2691 | ret = request_irq(priv->wol_irq, stmmac_interrupt, |
| 2692 | IRQF_SHARED, dev->name, dev); |
| 2693 | if (unlikely(ret < 0)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2694 | netdev_err(priv->dev, |
| 2695 | "%s: ERROR: allocating the WoL IRQ %d (%d)\n", |
| 2696 | __func__, priv->wol_irq, ret); |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 2697 | goto wolirq_error; |
Francesco Virlinzi | 7a13f8f | 2012-02-15 00:10:38 +0000 | [diff] [blame] | 2698 | } |
| 2699 | } |
| 2700 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2701 | /* Request the IRQ lines */ |
Chen-Yu Tsai | d7ec858 | 2014-05-29 22:31:40 +0800 | [diff] [blame] | 2702 | if (priv->lpi_irq > 0) { |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2703 | ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED, |
| 2704 | dev->name, dev); |
| 2705 | if (unlikely(ret < 0)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2706 | netdev_err(priv->dev, |
| 2707 | "%s: ERROR: allocating the LPI IRQ %d (%d)\n", |
| 2708 | __func__, priv->lpi_irq, ret); |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 2709 | goto lpiirq_error; |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2710 | } |
| 2711 | } |
| 2712 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 2713 | stmmac_enable_all_queues(priv); |
| 2714 | stmmac_start_all_queues(priv); |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 2715 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2716 | return 0; |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 2717 | |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 2718 | lpiirq_error: |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2719 | if (priv->wol_irq != dev->irq) |
| 2720 | free_irq(priv->wol_irq, dev); |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 2721 | wolirq_error: |
Francesco Virlinzi | 7a13f8f | 2012-02-15 00:10:38 +0000 | [diff] [blame] | 2722 | free_irq(dev->irq, dev); |
Thierry Reding | 6c1e5ab | 2017-03-10 17:34:54 +0100 | [diff] [blame] | 2723 | irq_error: |
| 2724 | if (dev->phydev) |
| 2725 | phy_stop(dev->phydev); |
Francesco Virlinzi | 7a13f8f | 2012-02-15 00:10:38 +0000 | [diff] [blame] | 2726 | |
Thierry Reding | 6c1e5ab | 2017-03-10 17:34:54 +0100 | [diff] [blame] | 2727 | del_timer_sync(&priv->txtimer); |
Thierry Reding | c66f6c3 | 2017-03-10 17:34:55 +0100 | [diff] [blame] | 2728 | stmmac_hw_teardown(dev); |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 2729 | init_error: |
| 2730 | free_dma_desc_resources(priv); |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 2731 | dma_desc_error: |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 2732 | if (dev->phydev) |
| 2733 | phy_disconnect(dev->phydev); |
Francesco Virlinzi | 4bfcbd7 | 2012-04-18 19:48:20 +0000 | [diff] [blame] | 2734 | |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 2735 | return ret; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2736 | } |
| 2737 | |
| 2738 | /** |
| 2739 | * stmmac_release - close entry point of the driver |
| 2740 | * @dev : device pointer. |
| 2741 | * Description: |
| 2742 | * This is the stop entry point of the driver. |
| 2743 | */ |
| 2744 | static int stmmac_release(struct net_device *dev) |
| 2745 | { |
| 2746 | struct stmmac_priv *priv = netdev_priv(dev); |
| 2747 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2748 | if (priv->eee_enabled) |
| 2749 | del_timer_sync(&priv->eee_ctrl_timer); |
| 2750 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2751 | /* Stop and disconnect the PHY */ |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 2752 | if (dev->phydev) { |
| 2753 | phy_stop(dev->phydev); |
| 2754 | phy_disconnect(dev->phydev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2755 | } |
| 2756 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 2757 | stmmac_stop_all_queues(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2758 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 2759 | stmmac_disable_all_queues(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2760 | |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2761 | del_timer_sync(&priv->txtimer); |
| 2762 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2763 | /* Free the IRQ lines */ |
| 2764 | free_irq(dev->irq, dev); |
Francesco Virlinzi | 7a13f8f | 2012-02-15 00:10:38 +0000 | [diff] [blame] | 2765 | if (priv->wol_irq != dev->irq) |
| 2766 | free_irq(priv->wol_irq, dev); |
Chen-Yu Tsai | d7ec858 | 2014-05-29 22:31:40 +0800 | [diff] [blame] | 2767 | if (priv->lpi_irq > 0) |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2768 | free_irq(priv->lpi_irq, dev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2769 | |
| 2770 | /* Stop TX/RX DMA and clear the descriptors */ |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 2771 | stmmac_stop_all_dma(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2772 | |
| 2773 | /* Release and free the Rx/Tx resources */ |
| 2774 | free_dma_desc_resources(priv); |
| 2775 | |
avisconti | 19449bf | 2010-10-25 18:58:14 +0000 | [diff] [blame] | 2776 | /* Disable the MAC Rx/Tx */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 2777 | stmmac_mac_set(priv, priv->ioaddr, false); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2778 | |
| 2779 | netif_carrier_off(dev); |
| 2780 | |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 2781 | #ifdef CONFIG_DEBUG_FS |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 2782 | stmmac_exit_fs(dev); |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 2783 | #endif |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 2784 | |
Rayagond Kokatanur | 92ba688 | 2013-03-26 04:43:11 +0000 | [diff] [blame] | 2785 | stmmac_release_ptp(priv); |
| 2786 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2787 | return 0; |
| 2788 | } |
| 2789 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2790 | /** |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2791 | * stmmac_tso_allocator - close entry point of the driver |
| 2792 | * @priv: driver private structure |
| 2793 | * @des: buffer start address |
| 2794 | * @total_len: total length to fill in descriptors |
| 2795 | * @last_segmant: condition for the last descriptor |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2796 | * @queue: TX queue index |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2797 | * Description: |
| 2798 | * This function fills descriptor and request new descriptors according to |
| 2799 | * buffer length to fill |
| 2800 | */ |
| 2801 | static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des, |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2802 | int total_len, bool last_segment, u32 queue) |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2803 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2804 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2805 | struct dma_desc *desc; |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 2806 | u32 buff_size; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2807 | int tmp_len; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2808 | |
| 2809 | tmp_len = total_len; |
| 2810 | |
| 2811 | while (tmp_len > 0) { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2812 | tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE); |
Niklas Cassel | b4c9784 | 2018-02-19 18:11:11 +0100 | [diff] [blame] | 2813 | WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2814 | desc = tx_q->dma_tx + tx_q->cur_tx; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2815 | |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 2816 | desc->des0 = cpu_to_le32(des + (total_len - tmp_len)); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2817 | buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ? |
| 2818 | TSO_MAX_BUFF_SIZE : tmp_len; |
| 2819 | |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 2820 | stmmac_prepare_tso_tx_desc(priv, desc, 0, buff_size, |
| 2821 | 0, 1, |
| 2822 | (last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE), |
| 2823 | 0, 0); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2824 | |
| 2825 | tmp_len -= TSO_MAX_BUFF_SIZE; |
| 2826 | } |
| 2827 | } |
| 2828 | |
| 2829 | /** |
| 2830 | * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO) |
| 2831 | * @skb : the socket buffer |
| 2832 | * @dev : device pointer |
| 2833 | * Description: this is the transmit function that is called on TSO frames |
| 2834 | * (support available on GMAC4 and newer chips). |
| 2835 | * Diagram below show the ring programming in case of TSO frames: |
| 2836 | * |
| 2837 | * First Descriptor |
| 2838 | * -------- |
| 2839 | * | DES0 |---> buffer1 = L2/L3/L4 header |
| 2840 | * | DES1 |---> TCP Payload (can continue on next descr...) |
| 2841 | * | DES2 |---> buffer 1 and 2 len |
| 2842 | * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0] |
| 2843 | * -------- |
| 2844 | * | |
| 2845 | * ... |
| 2846 | * | |
| 2847 | * -------- |
| 2848 | * | DES0 | --| Split TCP Payload on Buffers 1 and 2 |
| 2849 | * | DES1 | --| |
| 2850 | * | DES2 | --> buffer 1 and 2 len |
| 2851 | * | DES3 | |
| 2852 | * -------- |
| 2853 | * |
| 2854 | * mss is fixed when enable tso, so w/o programming the TDES3 ctx field. |
| 2855 | */ |
| 2856 | static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev) |
| 2857 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2858 | struct dma_desc *desc, *first, *mss_desc = NULL; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2859 | struct stmmac_priv *priv = netdev_priv(dev); |
| 2860 | int nfrags = skb_shinfo(skb)->nr_frags; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2861 | u32 queue = skb_get_queue_mapping(skb); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2862 | unsigned int first_entry, des; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2863 | struct stmmac_tx_queue *tx_q; |
| 2864 | int tmp_pay_len = 0; |
| 2865 | u32 pay_len, mss; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2866 | u8 proto_hdr_len; |
| 2867 | int i; |
| 2868 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2869 | tx_q = &priv->tx_queue[queue]; |
| 2870 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2871 | /* Compute header lengths */ |
| 2872 | proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb); |
| 2873 | |
| 2874 | /* Desc availability based on threshold should be enough safe */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2875 | if (unlikely(stmmac_tx_avail(priv, queue) < |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2876 | (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) { |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 2877 | if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) { |
| 2878 | netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, |
| 2879 | queue)); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2880 | /* This is a hard error, log it. */ |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2881 | netdev_err(priv->dev, |
| 2882 | "%s: Tx Ring full when queue awake\n", |
| 2883 | __func__); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2884 | } |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2885 | return NETDEV_TX_BUSY; |
| 2886 | } |
| 2887 | |
| 2888 | pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */ |
| 2889 | |
| 2890 | mss = skb_shinfo(skb)->gso_size; |
| 2891 | |
| 2892 | /* set new MSS value if needed */ |
Niklas Cassel | 8d212a9e | 2018-02-19 18:11:09 +0100 | [diff] [blame] | 2893 | if (mss != tx_q->mss) { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2894 | mss_desc = tx_q->dma_tx + tx_q->cur_tx; |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 2895 | stmmac_set_mss(priv, mss_desc, mss); |
Niklas Cassel | 8d212a9e | 2018-02-19 18:11:09 +0100 | [diff] [blame] | 2896 | tx_q->mss = mss; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2897 | tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE); |
Niklas Cassel | b4c9784 | 2018-02-19 18:11:11 +0100 | [diff] [blame] | 2898 | WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2899 | } |
| 2900 | |
| 2901 | if (netif_msg_tx_queued(priv)) { |
| 2902 | pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n", |
| 2903 | __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss); |
| 2904 | pr_info("\tskb->len %d, skb->data_len %d\n", skb->len, |
| 2905 | skb->data_len); |
| 2906 | } |
| 2907 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2908 | first_entry = tx_q->cur_tx; |
Niklas Cassel | b4c9784 | 2018-02-19 18:11:11 +0100 | [diff] [blame] | 2909 | WARN_ON(tx_q->tx_skbuff[first_entry]); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2910 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2911 | desc = tx_q->dma_tx + first_entry; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2912 | first = desc; |
| 2913 | |
| 2914 | /* first descriptor: fill Headers on Buf1 */ |
| 2915 | des = dma_map_single(priv->device, skb->data, skb_headlen(skb), |
| 2916 | DMA_TO_DEVICE); |
| 2917 | if (dma_mapping_error(priv->device, des)) |
| 2918 | goto dma_map_err; |
| 2919 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2920 | tx_q->tx_skbuff_dma[first_entry].buf = des; |
| 2921 | tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2922 | |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 2923 | first->des0 = cpu_to_le32(des); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2924 | |
| 2925 | /* Fill start of payload in buff2 of first descriptor */ |
| 2926 | if (pay_len) |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 2927 | first->des1 = cpu_to_le32(des + proto_hdr_len); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2928 | |
| 2929 | /* If needed take extra descriptors to fill the remaining payload */ |
| 2930 | tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE; |
| 2931 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2932 | stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2933 | |
| 2934 | /* Prepare fragments */ |
| 2935 | for (i = 0; i < nfrags; i++) { |
| 2936 | const skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; |
| 2937 | |
| 2938 | des = skb_frag_dma_map(priv->device, frag, 0, |
| 2939 | skb_frag_size(frag), |
| 2940 | DMA_TO_DEVICE); |
Thierry Reding | 937071c | 2017-03-10 17:34:57 +0100 | [diff] [blame] | 2941 | if (dma_mapping_error(priv->device, des)) |
| 2942 | goto dma_map_err; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2943 | |
| 2944 | stmmac_tso_allocator(priv, des, skb_frag_size(frag), |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2945 | (i == nfrags - 1), queue); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2946 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2947 | tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des; |
| 2948 | tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2949 | tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2950 | } |
| 2951 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2952 | tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2953 | |
Niklas Cassel | 05cf0d1 | 2017-06-20 14:32:41 +0200 | [diff] [blame] | 2954 | /* Only the last descriptor gets to point to the skb. */ |
| 2955 | tx_q->tx_skbuff[tx_q->cur_tx] = skb; |
| 2956 | |
| 2957 | /* We've used all descriptors we need for this skb, however, |
| 2958 | * advance cur_tx so that it references a fresh descriptor. |
| 2959 | * ndo_start_xmit will fill this descriptor the next time it's |
| 2960 | * called and stmmac_tx_clean may clean up to this descriptor. |
| 2961 | */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2962 | tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2963 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2964 | if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) { |
LABBE Corentin | b3e5106 | 2016-11-16 20:09:41 +0100 | [diff] [blame] | 2965 | netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n", |
| 2966 | __func__); |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 2967 | netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue)); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2968 | } |
| 2969 | |
| 2970 | dev->stats.tx_bytes += skb->len; |
| 2971 | priv->xstats.tx_tso_frames++; |
| 2972 | priv->xstats.tx_tso_nfrags += nfrags; |
| 2973 | |
| 2974 | /* Manage tx mitigation */ |
| 2975 | priv->tx_count_frames += nfrags + 1; |
| 2976 | if (likely(priv->tx_coal_frames > priv->tx_count_frames)) { |
| 2977 | mod_timer(&priv->txtimer, |
| 2978 | STMMAC_COAL_TIMER(priv->tx_coal_timer)); |
| 2979 | } else { |
| 2980 | priv->tx_count_frames = 0; |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 2981 | stmmac_set_tx_ic(priv, desc); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2982 | priv->xstats.tx_set_ic_bit++; |
| 2983 | } |
| 2984 | |
Miroslav Lichvar | 74abc9b1 | 2017-05-19 17:52:41 +0200 | [diff] [blame] | 2985 | skb_tx_timestamp(skb); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2986 | |
| 2987 | if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && |
| 2988 | priv->hwts_tx_en)) { |
| 2989 | /* declare that device is doing timestamping */ |
| 2990 | skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 2991 | stmmac_enable_tx_timestamp(priv, first); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2992 | } |
| 2993 | |
| 2994 | /* Complete the first descriptor before granting the DMA */ |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 2995 | stmmac_prepare_tso_tx_desc(priv, first, 1, |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2996 | proto_hdr_len, |
| 2997 | pay_len, |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2998 | 1, tx_q->tx_skbuff_dma[first_entry].last_segment, |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2999 | tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len)); |
| 3000 | |
| 3001 | /* If context desc is used to change MSS */ |
Niklas Cassel | 15d2ee4 | 2018-02-26 22:47:06 +0100 | [diff] [blame] | 3002 | if (mss_desc) { |
| 3003 | /* Make sure that first descriptor has been completely |
| 3004 | * written, including its own bit. This is because MSS is |
| 3005 | * actually before first descriptor, so we need to make |
| 3006 | * sure that MSS's own bit is the last thing written. |
| 3007 | */ |
| 3008 | dma_wmb(); |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 3009 | stmmac_set_tx_owner(priv, mss_desc); |
Niklas Cassel | 15d2ee4 | 2018-02-26 22:47:06 +0100 | [diff] [blame] | 3010 | } |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3011 | |
| 3012 | /* The own bit must be the latest setting done when prepare the |
| 3013 | * descriptor and then barrier is needed to make sure that |
| 3014 | * all is coherent before granting the DMA engine. |
| 3015 | */ |
Niklas Cassel | 95eb930 | 2018-02-26 22:47:07 +0100 | [diff] [blame] | 3016 | wmb(); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3017 | |
| 3018 | if (netif_msg_pktdata(priv)) { |
| 3019 | pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n", |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3020 | __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry, |
| 3021 | tx_q->cur_tx, first, nfrags); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3022 | |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 3023 | stmmac_display_ring(priv, (void *)tx_q->dma_tx, DMA_TX_SIZE, 0); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3024 | |
| 3025 | pr_info(">>> frame to be transmitted: "); |
| 3026 | print_pkt(skb->data, skb_headlen(skb)); |
| 3027 | } |
| 3028 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 3029 | netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3030 | |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 3031 | stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3032 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3033 | return NETDEV_TX_OK; |
| 3034 | |
| 3035 | dma_map_err: |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3036 | dev_err(priv->device, "Tx dma map failed\n"); |
| 3037 | dev_kfree_skb(skb); |
| 3038 | priv->dev->stats.tx_dropped++; |
| 3039 | return NETDEV_TX_OK; |
| 3040 | } |
| 3041 | |
| 3042 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 3043 | * stmmac_xmit - Tx entry point of the driver |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3044 | * @skb : the socket buffer |
| 3045 | * @dev : device pointer |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3046 | * Description : this is the tx entry point of the driver. |
| 3047 | * It programs the chain or the ring and supports oversized frames |
| 3048 | * and SG feature. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3049 | */ |
| 3050 | static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev) |
| 3051 | { |
| 3052 | struct stmmac_priv *priv = netdev_priv(dev); |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3053 | unsigned int nopaged_len = skb_headlen(skb); |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 3054 | int i, csum_insertion = 0, is_jumbo = 0; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3055 | u32 queue = skb_get_queue_mapping(skb); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3056 | int nfrags = skb_shinfo(skb)->nr_frags; |
Colin Ian King | 5942381 | 2017-06-05 10:04:52 +0100 | [diff] [blame] | 3057 | int entry; |
| 3058 | unsigned int first_entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3059 | struct dma_desc *desc, *first; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3060 | struct stmmac_tx_queue *tx_q; |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3061 | unsigned int enh_desc; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3062 | unsigned int des; |
| 3063 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3064 | tx_q = &priv->tx_queue[queue]; |
| 3065 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3066 | /* Manage oversized TCP frames for GMAC4 device */ |
| 3067 | if (skb_is_gso(skb) && priv->tso) { |
Niklas Cassel | 9edfa7d | 2017-06-19 18:36:44 +0200 | [diff] [blame] | 3068 | if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3069 | return stmmac_tso_xmit(skb, dev); |
| 3070 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3071 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3072 | if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) { |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 3073 | if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) { |
| 3074 | netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, |
| 3075 | queue)); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3076 | /* This is a hard error, log it. */ |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3077 | netdev_err(priv->dev, |
| 3078 | "%s: Tx Ring full when queue awake\n", |
| 3079 | __func__); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3080 | } |
| 3081 | return NETDEV_TX_BUSY; |
| 3082 | } |
| 3083 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 3084 | if (priv->tx_path_in_lpi_mode) |
| 3085 | stmmac_disable_eee_mode(priv); |
| 3086 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3087 | entry = tx_q->cur_tx; |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3088 | first_entry = entry; |
Niklas Cassel | b4c9784 | 2018-02-19 18:11:11 +0100 | [diff] [blame] | 3089 | WARN_ON(tx_q->tx_skbuff[first_entry]); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3090 | |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3091 | csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3092 | |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3093 | if (likely(priv->extend_desc)) |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3094 | desc = (struct dma_desc *)(tx_q->dma_etx + entry); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3095 | else |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3096 | desc = tx_q->dma_tx + entry; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3097 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3098 | first = desc; |
| 3099 | |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3100 | enh_desc = priv->plat->enh_desc; |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 3101 | /* To program the descriptors according to the size of the frame */ |
Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 3102 | if (enh_desc) |
| 3103 | is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc); |
| 3104 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3105 | if (unlikely(is_jumbo) && likely(priv->synopsys_id < |
| 3106 | DWMAC_CORE_4_00)) { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3107 | entry = priv->hw->mode->jumbo_frm(tx_q, skb, csum_insertion); |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 3108 | if (unlikely(entry < 0)) |
| 3109 | goto dma_map_err; |
Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 3110 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3111 | |
| 3112 | for (i = 0; i < nfrags; i++) { |
Eric Dumazet | 9e903e0 | 2011-10-18 21:00:24 +0000 | [diff] [blame] | 3113 | const skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; |
| 3114 | int len = skb_frag_size(frag); |
Giuseppe Cavallaro | be434d5 | 2016-02-29 14:27:35 +0100 | [diff] [blame] | 3115 | bool last_segment = (i == (nfrags - 1)); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3116 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 3117 | entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE); |
Niklas Cassel | b4c9784 | 2018-02-19 18:11:11 +0100 | [diff] [blame] | 3118 | WARN_ON(tx_q->tx_skbuff[entry]); |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 3119 | |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3120 | if (likely(priv->extend_desc)) |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3121 | desc = (struct dma_desc *)(tx_q->dma_etx + entry); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3122 | else |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3123 | desc = tx_q->dma_tx + entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3124 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3125 | des = skb_frag_dma_map(priv->device, frag, 0, len, |
| 3126 | DMA_TO_DEVICE); |
| 3127 | if (dma_mapping_error(priv->device, des)) |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 3128 | goto dma_map_err; /* should reuse desc w/o issues */ |
| 3129 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3130 | tx_q->tx_skbuff_dma[entry].buf = des; |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 3131 | if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) |
| 3132 | desc->des0 = cpu_to_le32(des); |
| 3133 | else |
| 3134 | desc->des2 = cpu_to_le32(des); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3135 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3136 | tx_q->tx_skbuff_dma[entry].map_as_page = true; |
| 3137 | tx_q->tx_skbuff_dma[entry].len = len; |
| 3138 | tx_q->tx_skbuff_dma[entry].last_segment = last_segment; |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3139 | |
| 3140 | /* Prepare the descriptor and set the own bit too */ |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 3141 | stmmac_prepare_tx_desc(priv, desc, 0, len, csum_insertion, |
| 3142 | priv->mode, 1, last_segment, skb->len); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3143 | } |
| 3144 | |
Niklas Cassel | 05cf0d1 | 2017-06-20 14:32:41 +0200 | [diff] [blame] | 3145 | /* Only the last descriptor gets to point to the skb. */ |
| 3146 | tx_q->tx_skbuff[entry] = skb; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 3147 | |
Niklas Cassel | 05cf0d1 | 2017-06-20 14:32:41 +0200 | [diff] [blame] | 3148 | /* We've used all descriptors we need for this skb, however, |
| 3149 | * advance cur_tx so that it references a fresh descriptor. |
| 3150 | * ndo_start_xmit will fill this descriptor the next time it's |
| 3151 | * called and stmmac_tx_clean may clean up to this descriptor. |
| 3152 | */ |
| 3153 | entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3154 | tx_q->cur_tx = entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3155 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3156 | if (netif_msg_pktdata(priv)) { |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 3157 | void *tx_head; |
| 3158 | |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3159 | netdev_dbg(priv->dev, |
| 3160 | "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d", |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3161 | __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry, |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3162 | entry, first, nfrags); |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 3163 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3164 | if (priv->extend_desc) |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3165 | tx_head = (void *)tx_q->dma_etx; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3166 | else |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3167 | tx_head = (void *)tx_q->dma_tx; |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 3168 | |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 3169 | stmmac_display_ring(priv, tx_head, DMA_TX_SIZE, false); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3170 | |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3171 | netdev_dbg(priv->dev, ">>> frame to be transmitted: "); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3172 | print_pkt(skb->data, skb->len); |
| 3173 | } |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3174 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3175 | if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) { |
LABBE Corentin | b3e5106 | 2016-11-16 20:09:41 +0100 | [diff] [blame] | 3176 | netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n", |
| 3177 | __func__); |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 3178 | netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue)); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3179 | } |
| 3180 | |
| 3181 | dev->stats.tx_bytes += skb->len; |
| 3182 | |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3183 | /* According to the coalesce parameter the IC bit for the latest |
| 3184 | * segment is reset and the timer re-started to clean the tx status. |
| 3185 | * This approach takes care about the fragments: desc is the first |
| 3186 | * element in case of no SG. |
| 3187 | */ |
| 3188 | priv->tx_count_frames += nfrags + 1; |
| 3189 | if (likely(priv->tx_coal_frames > priv->tx_count_frames)) { |
| 3190 | mod_timer(&priv->txtimer, |
| 3191 | STMMAC_COAL_TIMER(priv->tx_coal_timer)); |
| 3192 | } else { |
| 3193 | priv->tx_count_frames = 0; |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 3194 | stmmac_set_tx_ic(priv, desc); |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3195 | priv->xstats.tx_set_ic_bit++; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3196 | } |
| 3197 | |
Miroslav Lichvar | 74abc9b1 | 2017-05-19 17:52:41 +0200 | [diff] [blame] | 3198 | skb_tx_timestamp(skb); |
Richard Cochran | 3e82ce1 | 2011-06-12 02:19:06 +0000 | [diff] [blame] | 3199 | |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3200 | /* Ready to fill the first descriptor and set the OWN bit w/o any |
| 3201 | * problems because all the descriptors are actually ready to be |
| 3202 | * passed to the DMA engine. |
| 3203 | */ |
| 3204 | if (likely(!is_jumbo)) { |
| 3205 | bool last_segment = (nfrags == 0); |
| 3206 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3207 | des = dma_map_single(priv->device, skb->data, |
| 3208 | nopaged_len, DMA_TO_DEVICE); |
| 3209 | if (dma_mapping_error(priv->device, des)) |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3210 | goto dma_map_err; |
| 3211 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3212 | tx_q->tx_skbuff_dma[first_entry].buf = des; |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 3213 | if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) |
| 3214 | first->des0 = cpu_to_le32(des); |
| 3215 | else |
| 3216 | first->des2 = cpu_to_le32(des); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3217 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3218 | tx_q->tx_skbuff_dma[first_entry].len = nopaged_len; |
| 3219 | tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment; |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3220 | |
| 3221 | if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && |
| 3222 | priv->hwts_tx_en)) { |
| 3223 | /* declare that device is doing timestamping */ |
| 3224 | skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 3225 | stmmac_enable_tx_timestamp(priv, first); |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3226 | } |
| 3227 | |
| 3228 | /* Prepare the first descriptor setting the OWN bit too */ |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 3229 | stmmac_prepare_tx_desc(priv, first, 1, nopaged_len, |
| 3230 | csum_insertion, priv->mode, 1, last_segment, |
| 3231 | skb->len); |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3232 | |
| 3233 | /* The own bit must be the latest setting done when prepare the |
| 3234 | * descriptor and then barrier is needed to make sure that |
| 3235 | * all is coherent before granting the DMA engine. |
| 3236 | */ |
Niklas Cassel | 95eb930 | 2018-02-26 22:47:07 +0100 | [diff] [blame] | 3237 | wmb(); |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3238 | } |
| 3239 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 3240 | netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3241 | |
| 3242 | if (priv->synopsys_id < DWMAC_CORE_4_00) |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 3243 | stmmac_enable_dma_transmission(priv, priv->ioaddr); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3244 | else |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 3245 | stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, |
| 3246 | queue); |
Richard Cochran | 52f64fa | 2011-06-19 03:31:43 +0000 | [diff] [blame] | 3247 | |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 3248 | return NETDEV_TX_OK; |
Giuseppe CAVALLARO | a9097a9 | 2011-10-18 00:01:19 +0000 | [diff] [blame] | 3249 | |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 3250 | dma_map_err: |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3251 | netdev_err(priv->dev, "Tx DMA map failed\n"); |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 3252 | dev_kfree_skb(skb); |
| 3253 | priv->dev->stats.tx_dropped++; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3254 | return NETDEV_TX_OK; |
| 3255 | } |
| 3256 | |
Vince Bridgers | b938198 | 2014-01-14 13:42:05 -0600 | [diff] [blame] | 3257 | static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb) |
| 3258 | { |
| 3259 | struct ethhdr *ehdr; |
| 3260 | u16 vlanid; |
| 3261 | |
| 3262 | if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) == |
| 3263 | NETIF_F_HW_VLAN_CTAG_RX && |
| 3264 | !__vlan_get_tag(skb, &vlanid)) { |
| 3265 | /* pop the vlan tag */ |
| 3266 | ehdr = (struct ethhdr *)skb->data; |
| 3267 | memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2); |
| 3268 | skb_pull(skb, VLAN_HLEN); |
| 3269 | __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid); |
| 3270 | } |
| 3271 | } |
| 3272 | |
| 3273 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3274 | static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q) |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 3275 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3276 | if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH) |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 3277 | return 0; |
| 3278 | |
| 3279 | return 1; |
| 3280 | } |
| 3281 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3282 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 3283 | * stmmac_rx_refill - refill used skb preallocated buffers |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3284 | * @priv: driver private structure |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3285 | * @queue: RX queue index |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3286 | * Description : this is to reallocate the skb for the reception process |
| 3287 | * that is based on zero-copy. |
| 3288 | */ |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3289 | static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3290 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3291 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 3292 | int dirty = stmmac_rx_dirty(priv, queue); |
| 3293 | unsigned int entry = rx_q->dirty_rx; |
| 3294 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3295 | int bfsize = priv->dma_buf_sz; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3296 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 3297 | while (dirty-- > 0) { |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3298 | struct dma_desc *p; |
| 3299 | |
| 3300 | if (priv->extend_desc) |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3301 | p = (struct dma_desc *)(rx_q->dma_erx + entry); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3302 | else |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3303 | p = rx_q->dma_rx + entry; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3304 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3305 | if (likely(!rx_q->rx_skbuff[entry])) { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3306 | struct sk_buff *skb; |
| 3307 | |
Eric Dumazet | acb600d | 2012-10-05 06:23:55 +0000 | [diff] [blame] | 3308 | skb = netdev_alloc_skb_ip_align(priv->dev, bfsize); |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 3309 | if (unlikely(!skb)) { |
| 3310 | /* so for a while no zero-copy! */ |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3311 | rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH; |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 3312 | if (unlikely(net_ratelimit())) |
| 3313 | dev_err(priv->device, |
| 3314 | "fail to alloc skb entry %d\n", |
| 3315 | entry); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3316 | break; |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 3317 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3318 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3319 | rx_q->rx_skbuff[entry] = skb; |
| 3320 | rx_q->rx_skbuff_dma[entry] = |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3321 | dma_map_single(priv->device, skb->data, bfsize, |
| 3322 | DMA_FROM_DEVICE); |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 3323 | if (dma_mapping_error(priv->device, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3324 | rx_q->rx_skbuff_dma[entry])) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3325 | netdev_err(priv->dev, "Rx DMA map failed\n"); |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 3326 | dev_kfree_skb(skb); |
| 3327 | break; |
| 3328 | } |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 3329 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3330 | if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3331 | p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3332 | p->des1 = 0; |
| 3333 | } else { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3334 | p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3335 | } |
| 3336 | if (priv->hw->mode->refill_desc3) |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3337 | priv->hw->mode->refill_desc3(rx_q, p); |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 3338 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3339 | if (rx_q->rx_zeroc_thresh > 0) |
| 3340 | rx_q->rx_zeroc_thresh--; |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 3341 | |
LABBE Corentin | b3e5106 | 2016-11-16 20:09:41 +0100 | [diff] [blame] | 3342 | netif_dbg(priv, rx_status, priv->dev, |
| 3343 | "refill entry #%d\n", entry); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3344 | } |
Pavel Machek | ad688cd | 2016-12-18 21:38:12 +0100 | [diff] [blame] | 3345 | dma_wmb(); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3346 | |
| 3347 | if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 3348 | stmmac_init_rx_desc(priv, p, priv->use_riwt, 0, 0); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3349 | else |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 3350 | stmmac_set_rx_owner(priv, p); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3351 | |
Pavel Machek | ad688cd | 2016-12-18 21:38:12 +0100 | [diff] [blame] | 3352 | dma_wmb(); |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 3353 | |
| 3354 | entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3355 | } |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3356 | rx_q->dirty_rx = entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3357 | } |
| 3358 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3359 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 3360 | * stmmac_rx - manage the receive process |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3361 | * @priv: driver private structure |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3362 | * @limit: napi bugget |
| 3363 | * @queue: RX queue index. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3364 | * Description : this the function called by the napi poll method. |
| 3365 | * It gets all the frames inside the ring. |
| 3366 | */ |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3367 | static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3368 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3369 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 3370 | unsigned int entry = rx_q->cur_rx; |
| 3371 | int coe = priv->hw->rx_csum; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3372 | unsigned int next_entry; |
| 3373 | unsigned int count = 0; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3374 | |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 3375 | if (netif_msg_rx_status(priv)) { |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 3376 | void *rx_head; |
| 3377 | |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3378 | netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3379 | if (priv->extend_desc) |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3380 | rx_head = (void *)rx_q->dma_erx; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3381 | else |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3382 | rx_head = (void *)rx_q->dma_rx; |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 3383 | |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 3384 | stmmac_display_ring(priv, rx_head, DMA_RX_SIZE, true); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3385 | } |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3386 | while (count < limit) { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3387 | int status; |
Giuseppe CAVALLARO | 9401bb5 | 2013-04-08 02:10:03 +0000 | [diff] [blame] | 3388 | struct dma_desc *p; |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 3389 | struct dma_desc *np; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3390 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3391 | if (priv->extend_desc) |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3392 | p = (struct dma_desc *)(rx_q->dma_erx + entry); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3393 | else |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3394 | p = rx_q->dma_rx + entry; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3395 | |
Fabrice Gasnier | c1fa321 | 2016-02-29 14:27:34 +0100 | [diff] [blame] | 3396 | /* read the status of the incoming frame */ |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 3397 | status = stmmac_rx_status(priv, &priv->dev->stats, |
| 3398 | &priv->xstats, p); |
Fabrice Gasnier | c1fa321 | 2016-02-29 14:27:34 +0100 | [diff] [blame] | 3399 | /* check if managed by the DMA otherwise go ahead */ |
| 3400 | if (unlikely(status & dma_own)) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3401 | break; |
| 3402 | |
| 3403 | count++; |
| 3404 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3405 | rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE); |
| 3406 | next_entry = rx_q->cur_rx; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 3407 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3408 | if (priv->extend_desc) |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3409 | np = (struct dma_desc *)(rx_q->dma_erx + next_entry); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3410 | else |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3411 | np = rx_q->dma_rx + next_entry; |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 3412 | |
| 3413 | prefetch(np); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3414 | |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 3415 | if (priv->extend_desc) |
| 3416 | stmmac_rx_extended_status(priv, &priv->dev->stats, |
| 3417 | &priv->xstats, rx_q->dma_erx + entry); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3418 | if (unlikely(status == discard_frame)) { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3419 | priv->dev->stats.rx_errors++; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3420 | if (priv->hwts_rx_en && !priv->extend_desc) { |
LABBE Corentin | 8d45e42 | 2017-02-08 09:31:08 +0100 | [diff] [blame] | 3421 | /* DESC2 & DESC3 will be overwritten by device |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3422 | * with timestamp value, hence reinitialize |
| 3423 | * them in stmmac_rx_refill() function so that |
| 3424 | * device can reuse it. |
| 3425 | */ |
Jose Abreu | 9c8080d | 2017-10-20 14:37:34 +0100 | [diff] [blame] | 3426 | dev_kfree_skb_any(rx_q->rx_skbuff[entry]); |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3427 | rx_q->rx_skbuff[entry] = NULL; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3428 | dma_unmap_single(priv->device, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3429 | rx_q->rx_skbuff_dma[entry], |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3430 | priv->dma_buf_sz, |
| 3431 | DMA_FROM_DEVICE); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3432 | } |
| 3433 | } else { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3434 | struct sk_buff *skb; |
Giuseppe CAVALLARO | 3eeb299 | 2010-07-27 00:09:47 +0000 | [diff] [blame] | 3435 | int frame_len; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3436 | unsigned int des; |
| 3437 | |
| 3438 | if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 3439 | des = le32_to_cpu(p->des0); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3440 | else |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 3441 | des = le32_to_cpu(p->des2); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3442 | |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 3443 | frame_len = stmmac_get_rx_frame_len(priv, p, coe); |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3444 | |
LABBE Corentin | 8d45e42 | 2017-02-08 09:31:08 +0100 | [diff] [blame] | 3445 | /* If frame length is greater than skb buffer size |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3446 | * (preallocated during init) then the packet is |
| 3447 | * ignored |
| 3448 | */ |
Giuseppe CAVALLARO | e527c4a | 2015-11-26 08:35:45 +0100 | [diff] [blame] | 3449 | if (frame_len > priv->dma_buf_sz) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3450 | netdev_err(priv->dev, |
| 3451 | "len %d larger than size (%d)\n", |
| 3452 | frame_len, priv->dma_buf_sz); |
Giuseppe CAVALLARO | e527c4a | 2015-11-26 08:35:45 +0100 | [diff] [blame] | 3453 | priv->dev->stats.rx_length_errors++; |
| 3454 | break; |
| 3455 | } |
| 3456 | |
Giuseppe CAVALLARO | 3eeb299 | 2010-07-27 00:09:47 +0000 | [diff] [blame] | 3457 | /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3 |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3458 | * Type frames (LLC/LLC-SNAP) |
| 3459 | */ |
Giuseppe CAVALLARO | 3eeb299 | 2010-07-27 00:09:47 +0000 | [diff] [blame] | 3460 | if (unlikely(status != llc_snap)) |
| 3461 | frame_len -= ETH_FCS_LEN; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3462 | |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 3463 | if (netif_msg_rx_status(priv)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3464 | netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n", |
| 3465 | p, entry, des); |
Florian Fainelli | 1ca7992 | 2017-12-29 19:56:33 -0800 | [diff] [blame] | 3466 | netdev_dbg(priv->dev, "frame size %d, COE: %d\n", |
| 3467 | frame_len, status); |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 3468 | } |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3469 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3470 | /* The zero-copy is always used for all the sizes |
| 3471 | * in case of GMAC4 because it needs |
| 3472 | * to refill the used descriptors, always. |
| 3473 | */ |
| 3474 | if (unlikely(!priv->plat->has_gmac4 && |
| 3475 | ((frame_len < priv->rx_copybreak) || |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3476 | stmmac_rx_threshold_count(rx_q)))) { |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3477 | skb = netdev_alloc_skb_ip_align(priv->dev, |
| 3478 | frame_len); |
| 3479 | if (unlikely(!skb)) { |
| 3480 | if (net_ratelimit()) |
| 3481 | dev_warn(priv->device, |
| 3482 | "packet dropped\n"); |
| 3483 | priv->dev->stats.rx_dropped++; |
| 3484 | break; |
| 3485 | } |
| 3486 | |
| 3487 | dma_sync_single_for_cpu(priv->device, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3488 | rx_q->rx_skbuff_dma |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3489 | [entry], frame_len, |
| 3490 | DMA_FROM_DEVICE); |
| 3491 | skb_copy_to_linear_data(skb, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3492 | rx_q-> |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3493 | rx_skbuff[entry]->data, |
| 3494 | frame_len); |
| 3495 | |
| 3496 | skb_put(skb, frame_len); |
| 3497 | dma_sync_single_for_device(priv->device, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3498 | rx_q->rx_skbuff_dma |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3499 | [entry], frame_len, |
| 3500 | DMA_FROM_DEVICE); |
| 3501 | } else { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3502 | skb = rx_q->rx_skbuff[entry]; |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3503 | if (unlikely(!skb)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3504 | netdev_err(priv->dev, |
| 3505 | "%s: Inconsistent Rx chain\n", |
| 3506 | priv->dev->name); |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3507 | priv->dev->stats.rx_dropped++; |
| 3508 | break; |
| 3509 | } |
| 3510 | prefetch(skb->data - NET_IP_ALIGN); |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3511 | rx_q->rx_skbuff[entry] = NULL; |
| 3512 | rx_q->rx_zeroc_thresh++; |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3513 | |
| 3514 | skb_put(skb, frame_len); |
| 3515 | dma_unmap_single(priv->device, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3516 | rx_q->rx_skbuff_dma[entry], |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3517 | priv->dma_buf_sz, |
| 3518 | DMA_FROM_DEVICE); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3519 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3520 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3521 | if (netif_msg_pktdata(priv)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3522 | netdev_dbg(priv->dev, "frame received (%dbytes)", |
| 3523 | frame_len); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3524 | print_pkt(skb->data, frame_len); |
| 3525 | } |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 3526 | |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 3527 | stmmac_get_rx_hwtstamp(priv, p, np, skb); |
| 3528 | |
Vince Bridgers | b938198 | 2014-01-14 13:42:05 -0600 | [diff] [blame] | 3529 | stmmac_rx_vlan(priv->dev, skb); |
| 3530 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3531 | skb->protocol = eth_type_trans(skb, priv->dev); |
| 3532 | |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3533 | if (unlikely(!coe)) |
Eric Dumazet | bc8acf2 | 2010-09-02 13:07:41 -0700 | [diff] [blame] | 3534 | skb_checksum_none_assert(skb); |
Giuseppe CAVALLARO | 62a2ab9 | 2012-11-25 23:10:43 +0000 | [diff] [blame] | 3535 | else |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3536 | skb->ip_summed = CHECKSUM_UNNECESSARY; |
Giuseppe CAVALLARO | 62a2ab9 | 2012-11-25 23:10:43 +0000 | [diff] [blame] | 3537 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 3538 | napi_gro_receive(&rx_q->napi, skb); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3539 | |
| 3540 | priv->dev->stats.rx_packets++; |
| 3541 | priv->dev->stats.rx_bytes += frame_len; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3542 | } |
| 3543 | entry = next_entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3544 | } |
| 3545 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3546 | stmmac_rx_refill(priv, queue); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3547 | |
| 3548 | priv->xstats.rx_pkt_n += count; |
| 3549 | |
| 3550 | return count; |
| 3551 | } |
| 3552 | |
| 3553 | /** |
| 3554 | * stmmac_poll - stmmac poll method (NAPI) |
| 3555 | * @napi : pointer to the napi structure. |
| 3556 | * @budget : maximum number of packets that the current CPU can receive from |
| 3557 | * all interfaces. |
| 3558 | * Description : |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 3559 | * To look at the incoming frames and clear the tx resources. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3560 | */ |
| 3561 | static int stmmac_poll(struct napi_struct *napi, int budget) |
| 3562 | { |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 3563 | struct stmmac_rx_queue *rx_q = |
| 3564 | container_of(napi, struct stmmac_rx_queue, napi); |
| 3565 | struct stmmac_priv *priv = rx_q->priv_data; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3566 | u32 tx_count = priv->plat->tx_queues_to_use; |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 3567 | u32 chan = rx_q->queue_index; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3568 | int work_done = 0; |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 3569 | u32 queue; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3570 | |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 3571 | priv->xstats.napi_poll++; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3572 | |
| 3573 | /* check all the queues */ |
| 3574 | for (queue = 0; queue < tx_count; queue++) |
| 3575 | stmmac_tx_clean(priv, queue); |
| 3576 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 3577 | work_done = stmmac_rx(priv, budget, rx_q->queue_index); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3578 | if (work_done < budget) { |
Eric Dumazet | 6ad2016 | 2017-01-30 08:22:01 -0800 | [diff] [blame] | 3579 | napi_complete_done(napi, work_done); |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 3580 | stmmac_enable_dma_irq(priv, priv->ioaddr, chan); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3581 | } |
| 3582 | return work_done; |
| 3583 | } |
| 3584 | |
| 3585 | /** |
| 3586 | * stmmac_tx_timeout |
| 3587 | * @dev : Pointer to net device structure |
| 3588 | * Description: this function is called when a packet transmission fails to |
Giuseppe CAVALLARO | 7284a3f | 2012-11-25 23:10:41 +0000 | [diff] [blame] | 3589 | * complete within a reasonable time. The driver will mark the error in the |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3590 | * netdev structure and arrange for the device to be reset to a sane state |
| 3591 | * in order to transmit a new packet. |
| 3592 | */ |
| 3593 | static void stmmac_tx_timeout(struct net_device *dev) |
| 3594 | { |
| 3595 | struct stmmac_priv *priv = netdev_priv(dev); |
| 3596 | |
Jose Abreu | 34877a1 | 2018-03-29 10:40:18 +0100 | [diff] [blame] | 3597 | stmmac_global_err(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3598 | } |
| 3599 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3600 | /** |
Jiri Pirko | 0178934 | 2011-08-16 06:29:00 +0000 | [diff] [blame] | 3601 | * stmmac_set_rx_mode - entry point for multicast addressing |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3602 | * @dev : pointer to the device structure |
| 3603 | * Description: |
| 3604 | * This function is a driver entry point which gets called by the kernel |
| 3605 | * whenever multicast addresses must be enabled/disabled. |
| 3606 | * Return value: |
| 3607 | * void. |
| 3608 | */ |
Jiri Pirko | 0178934 | 2011-08-16 06:29:00 +0000 | [diff] [blame] | 3609 | static void stmmac_set_rx_mode(struct net_device *dev) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3610 | { |
| 3611 | struct stmmac_priv *priv = netdev_priv(dev); |
| 3612 | |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 3613 | stmmac_set_filter(priv, priv->hw, dev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3614 | } |
| 3615 | |
| 3616 | /** |
| 3617 | * stmmac_change_mtu - entry point to change MTU size for the device. |
| 3618 | * @dev : device pointer. |
| 3619 | * @new_mtu : the new MTU size for the device. |
| 3620 | * Description: the Maximum Transfer Unit (MTU) is used by the network layer |
| 3621 | * to drive packet transmission. Ethernet has an MTU of 1500 octets |
| 3622 | * (ETH_DATA_LEN). This value can be changed with ifconfig. |
| 3623 | * Return value: |
| 3624 | * 0 on success and an appropriate (-)ve integer as defined in errno.h |
| 3625 | * file on failure. |
| 3626 | */ |
| 3627 | static int stmmac_change_mtu(struct net_device *dev, int new_mtu) |
| 3628 | { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3629 | struct stmmac_priv *priv = netdev_priv(dev); |
| 3630 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3631 | if (netif_running(dev)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3632 | netdev_err(priv->dev, "must be stopped to change its MTU\n"); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3633 | return -EBUSY; |
| 3634 | } |
| 3635 | |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3636 | dev->mtu = new_mtu; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3637 | |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3638 | netdev_update_features(dev); |
| 3639 | |
| 3640 | return 0; |
| 3641 | } |
| 3642 | |
Michał Mirosław | c8f44af | 2011-11-15 15:29:55 +0000 | [diff] [blame] | 3643 | static netdev_features_t stmmac_fix_features(struct net_device *dev, |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3644 | netdev_features_t features) |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3645 | { |
| 3646 | struct stmmac_priv *priv = netdev_priv(dev); |
| 3647 | |
Deepak SIKRI | 38912bd | 2012-04-04 04:33:21 +0000 | [diff] [blame] | 3648 | if (priv->plat->rx_coe == STMMAC_RX_COE_NONE) |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3649 | features &= ~NETIF_F_RXCSUM; |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 3650 | |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3651 | if (!priv->plat->tx_coe) |
Tom Herbert | a188222 | 2015-12-14 11:19:43 -0800 | [diff] [blame] | 3652 | features &= ~NETIF_F_CSUM_MASK; |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3653 | |
Giuseppe CAVALLARO | ebbb293 | 2010-09-17 03:23:40 +0000 | [diff] [blame] | 3654 | /* Some GMAC devices have a bugged Jumbo frame support that |
| 3655 | * needs to have the Tx COE disabled for oversized frames |
| 3656 | * (due to limited buffer sizes). In this case we disable |
LABBE Corentin | 8d45e42 | 2017-02-08 09:31:08 +0100 | [diff] [blame] | 3657 | * the TX csum insertion in the TDES and not use SF. |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3658 | */ |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3659 | if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN)) |
Tom Herbert | a188222 | 2015-12-14 11:19:43 -0800 | [diff] [blame] | 3660 | features &= ~NETIF_F_CSUM_MASK; |
Giuseppe CAVALLARO | ebbb293 | 2010-09-17 03:23:40 +0000 | [diff] [blame] | 3661 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3662 | /* Disable tso if asked by ethtool */ |
| 3663 | if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) { |
| 3664 | if (features & NETIF_F_TSO) |
| 3665 | priv->tso = true; |
| 3666 | else |
| 3667 | priv->tso = false; |
| 3668 | } |
| 3669 | |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3670 | return features; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3671 | } |
| 3672 | |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 3673 | static int stmmac_set_features(struct net_device *netdev, |
| 3674 | netdev_features_t features) |
| 3675 | { |
| 3676 | struct stmmac_priv *priv = netdev_priv(netdev); |
| 3677 | |
| 3678 | /* Keep the COE Type in case of csum is supporting */ |
| 3679 | if (features & NETIF_F_RXCSUM) |
| 3680 | priv->hw->rx_csum = priv->plat->rx_coe; |
| 3681 | else |
| 3682 | priv->hw->rx_csum = 0; |
| 3683 | /* No check needed because rx_coe has been set before and it will be |
| 3684 | * fixed in case of issue. |
| 3685 | */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 3686 | stmmac_rx_ipc(priv, priv->hw); |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 3687 | |
| 3688 | return 0; |
| 3689 | } |
| 3690 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3691 | /** |
| 3692 | * stmmac_interrupt - main ISR |
| 3693 | * @irq: interrupt number. |
| 3694 | * @dev_id: to pass the net device pointer. |
| 3695 | * Description: this is the main driver interrupt service routine. |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 3696 | * It can call: |
| 3697 | * o DMA service routine (to manage incoming frame reception and transmission |
| 3698 | * status) |
| 3699 | * o Core interrupts to manage: remote wake-up, management counter, LPI |
| 3700 | * interrupts. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3701 | */ |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3702 | static irqreturn_t stmmac_interrupt(int irq, void *dev_id) |
| 3703 | { |
| 3704 | struct net_device *dev = (struct net_device *)dev_id; |
| 3705 | struct stmmac_priv *priv = netdev_priv(dev); |
Joao Pinto | 7bac4e1 | 2017-03-15 11:04:55 +0000 | [diff] [blame] | 3706 | u32 rx_cnt = priv->plat->rx_queues_to_use; |
| 3707 | u32 tx_cnt = priv->plat->tx_queues_to_use; |
| 3708 | u32 queues_count; |
| 3709 | u32 queue; |
| 3710 | |
| 3711 | queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3712 | |
Srinivas Kandagatla | 89f7f2c | 2014-01-16 10:53:00 +0000 | [diff] [blame] | 3713 | if (priv->irq_wake) |
| 3714 | pm_wakeup_event(priv->device, 0); |
| 3715 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3716 | if (unlikely(!dev)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3717 | netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3718 | return IRQ_NONE; |
| 3719 | } |
| 3720 | |
Jose Abreu | 34877a1 | 2018-03-29 10:40:18 +0100 | [diff] [blame] | 3721 | /* Check if adapter is up */ |
| 3722 | if (test_bit(STMMAC_DOWN, &priv->state)) |
| 3723 | return IRQ_HANDLED; |
Jose Abreu | 8bf993a | 2018-03-29 10:40:19 +0100 | [diff] [blame] | 3724 | /* Check if a fatal error happened */ |
| 3725 | if (stmmac_safety_feat_interrupt(priv)) |
| 3726 | return IRQ_HANDLED; |
Jose Abreu | 34877a1 | 2018-03-29 10:40:18 +0100 | [diff] [blame] | 3727 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 3728 | /* To handle GMAC own interrupts */ |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3729 | if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) { |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 3730 | int status = stmmac_host_irq_status(priv, priv->hw, &priv->xstats); |
Joao Pinto | 8f71a88 | 2017-03-10 18:24:57 +0000 | [diff] [blame] | 3731 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 3732 | if (unlikely(status)) { |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 3733 | /* For LPI we need to save the tx status */ |
Giuseppe CAVALLARO | 0982a0f | 2013-03-26 04:43:07 +0000 | [diff] [blame] | 3734 | if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE) |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 3735 | priv->tx_path_in_lpi_mode = true; |
Giuseppe CAVALLARO | 0982a0f | 2013-03-26 04:43:07 +0000 | [diff] [blame] | 3736 | if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE) |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 3737 | priv->tx_path_in_lpi_mode = false; |
Joao Pinto | 7bac4e1 | 2017-03-15 11:04:55 +0000 | [diff] [blame] | 3738 | } |
| 3739 | |
| 3740 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
| 3741 | for (queue = 0; queue < queues_count; queue++) { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3742 | struct stmmac_rx_queue *rx_q = |
| 3743 | &priv->rx_queue[queue]; |
| 3744 | |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 3745 | status |= stmmac_host_mtl_irq_status(priv, |
| 3746 | priv->hw, queue); |
Joao Pinto | 7bac4e1 | 2017-03-15 11:04:55 +0000 | [diff] [blame] | 3747 | |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 3748 | if (status & CORE_IRQ_MTL_RX_OVERFLOW) |
| 3749 | stmmac_set_rx_tail_ptr(priv, |
| 3750 | priv->ioaddr, |
| 3751 | rx_q->rx_tail_addr, |
| 3752 | queue); |
Joao Pinto | 7bac4e1 | 2017-03-15 11:04:55 +0000 | [diff] [blame] | 3753 | } |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 3754 | } |
Giuseppe CAVALLARO | 70523e63 | 2016-06-24 15:16:24 +0200 | [diff] [blame] | 3755 | |
| 3756 | /* PCS link status */ |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 3757 | if (priv->hw->pcs) { |
Giuseppe CAVALLARO | 70523e63 | 2016-06-24 15:16:24 +0200 | [diff] [blame] | 3758 | if (priv->xstats.pcs_link) |
| 3759 | netif_carrier_on(dev); |
| 3760 | else |
| 3761 | netif_carrier_off(dev); |
| 3762 | } |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 3763 | } |
| 3764 | |
| 3765 | /* To handle DMA interrupts */ |
Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 3766 | stmmac_dma_interrupt(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3767 | |
| 3768 | return IRQ_HANDLED; |
| 3769 | } |
| 3770 | |
| 3771 | #ifdef CONFIG_NET_POLL_CONTROLLER |
| 3772 | /* Polling receive - used by NETCONSOLE and other diagnostic tools |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3773 | * to allow network I/O with interrupts disabled. |
| 3774 | */ |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3775 | static void stmmac_poll_controller(struct net_device *dev) |
| 3776 | { |
| 3777 | disable_irq(dev->irq); |
| 3778 | stmmac_interrupt(dev->irq, dev); |
| 3779 | enable_irq(dev->irq); |
| 3780 | } |
| 3781 | #endif |
| 3782 | |
| 3783 | /** |
| 3784 | * stmmac_ioctl - Entry point for the Ioctl |
| 3785 | * @dev: Device pointer. |
| 3786 | * @rq: An IOCTL specefic structure, that can contain a pointer to |
| 3787 | * a proprietary structure used to pass information to the driver. |
| 3788 | * @cmd: IOCTL command |
| 3789 | * Description: |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3790 | * Currently it supports the phy_mii_ioctl(...) and HW time stamping. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3791 | */ |
| 3792 | static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd) |
| 3793 | { |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3794 | int ret = -EOPNOTSUPP; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3795 | |
| 3796 | if (!netif_running(dev)) |
| 3797 | return -EINVAL; |
| 3798 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3799 | switch (cmd) { |
| 3800 | case SIOCGMIIPHY: |
| 3801 | case SIOCGMIIREG: |
| 3802 | case SIOCSMIIREG: |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 3803 | if (!dev->phydev) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3804 | return -EINVAL; |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 3805 | ret = phy_mii_ioctl(dev->phydev, rq, cmd); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3806 | break; |
| 3807 | case SIOCSHWTSTAMP: |
| 3808 | ret = stmmac_hwtstamp_ioctl(dev, rq); |
| 3809 | break; |
| 3810 | default: |
| 3811 | break; |
| 3812 | } |
Richard Cochran | 28b0411 | 2010-07-17 08:48:55 +0000 | [diff] [blame] | 3813 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3814 | return ret; |
| 3815 | } |
| 3816 | |
Bhadram Varka | a830405 | 2017-10-27 08:22:02 +0530 | [diff] [blame] | 3817 | static int stmmac_set_mac_address(struct net_device *ndev, void *addr) |
| 3818 | { |
| 3819 | struct stmmac_priv *priv = netdev_priv(ndev); |
| 3820 | int ret = 0; |
| 3821 | |
| 3822 | ret = eth_mac_addr(ndev, addr); |
| 3823 | if (ret) |
| 3824 | return ret; |
| 3825 | |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 3826 | stmmac_set_umac_addr(priv, priv->hw, ndev->dev_addr, 0); |
Bhadram Varka | a830405 | 2017-10-27 08:22:02 +0530 | [diff] [blame] | 3827 | |
| 3828 | return ret; |
| 3829 | } |
| 3830 | |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 3831 | #ifdef CONFIG_DEBUG_FS |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3832 | static struct dentry *stmmac_fs_dir; |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3833 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3834 | static void sysfs_display_ring(void *head, int size, int extend_desc, |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3835 | struct seq_file *seq) |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3836 | { |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3837 | int i; |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3838 | struct dma_extended_desc *ep = (struct dma_extended_desc *)head; |
| 3839 | struct dma_desc *p = (struct dma_desc *)head; |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3840 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3841 | for (i = 0; i < size; i++) { |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3842 | if (extend_desc) { |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3843 | seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n", |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3844 | i, (unsigned int)virt_to_phys(ep), |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 3845 | le32_to_cpu(ep->basic.des0), |
| 3846 | le32_to_cpu(ep->basic.des1), |
| 3847 | le32_to_cpu(ep->basic.des2), |
| 3848 | le32_to_cpu(ep->basic.des3)); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3849 | ep++; |
| 3850 | } else { |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3851 | seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n", |
Niklas Cassel | 66c25f6 | 2017-05-15 10:56:06 +0200 | [diff] [blame] | 3852 | i, (unsigned int)virt_to_phys(p), |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 3853 | le32_to_cpu(p->des0), le32_to_cpu(p->des1), |
| 3854 | le32_to_cpu(p->des2), le32_to_cpu(p->des3)); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3855 | p++; |
| 3856 | } |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3857 | seq_printf(seq, "\n"); |
| 3858 | } |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3859 | } |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3860 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3861 | static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v) |
| 3862 | { |
| 3863 | struct net_device *dev = seq->private; |
| 3864 | struct stmmac_priv *priv = netdev_priv(dev); |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3865 | u32 rx_count = priv->plat->rx_queues_to_use; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3866 | u32 tx_count = priv->plat->tx_queues_to_use; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3867 | u32 queue; |
| 3868 | |
| 3869 | for (queue = 0; queue < rx_count; queue++) { |
| 3870 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 3871 | |
| 3872 | seq_printf(seq, "RX Queue %d:\n", queue); |
| 3873 | |
| 3874 | if (priv->extend_desc) { |
| 3875 | seq_printf(seq, "Extended descriptor ring:\n"); |
| 3876 | sysfs_display_ring((void *)rx_q->dma_erx, |
| 3877 | DMA_RX_SIZE, 1, seq); |
| 3878 | } else { |
| 3879 | seq_printf(seq, "Descriptor ring:\n"); |
| 3880 | sysfs_display_ring((void *)rx_q->dma_rx, |
| 3881 | DMA_RX_SIZE, 0, seq); |
| 3882 | } |
| 3883 | } |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3884 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3885 | for (queue = 0; queue < tx_count; queue++) { |
| 3886 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
| 3887 | |
| 3888 | seq_printf(seq, "TX Queue %d:\n", queue); |
| 3889 | |
| 3890 | if (priv->extend_desc) { |
| 3891 | seq_printf(seq, "Extended descriptor ring:\n"); |
| 3892 | sysfs_display_ring((void *)tx_q->dma_etx, |
| 3893 | DMA_TX_SIZE, 1, seq); |
| 3894 | } else { |
| 3895 | seq_printf(seq, "Descriptor ring:\n"); |
| 3896 | sysfs_display_ring((void *)tx_q->dma_tx, |
| 3897 | DMA_TX_SIZE, 0, seq); |
| 3898 | } |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3899 | } |
| 3900 | |
| 3901 | return 0; |
| 3902 | } |
| 3903 | |
| 3904 | static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file) |
| 3905 | { |
| 3906 | return single_open(file, stmmac_sysfs_ring_read, inode->i_private); |
| 3907 | } |
| 3908 | |
Pavel Machek | 22d3efe | 2016-11-28 12:55:59 +0100 | [diff] [blame] | 3909 | /* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */ |
| 3910 | |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3911 | static const struct file_operations stmmac_rings_status_fops = { |
| 3912 | .owner = THIS_MODULE, |
| 3913 | .open = stmmac_sysfs_ring_open, |
| 3914 | .read = seq_read, |
| 3915 | .llseek = seq_lseek, |
Djalal Harouni | 7486394 | 2012-05-20 13:55:30 +0000 | [diff] [blame] | 3916 | .release = single_release, |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3917 | }; |
| 3918 | |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3919 | static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v) |
| 3920 | { |
| 3921 | struct net_device *dev = seq->private; |
| 3922 | struct stmmac_priv *priv = netdev_priv(dev); |
| 3923 | |
Giuseppe CAVALLARO | 19e30c1 | 2011-11-16 21:58:00 +0000 | [diff] [blame] | 3924 | if (!priv->hw_cap_support) { |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3925 | seq_printf(seq, "DMA HW features not supported\n"); |
| 3926 | return 0; |
| 3927 | } |
| 3928 | |
| 3929 | seq_printf(seq, "==============================\n"); |
| 3930 | seq_printf(seq, "\tDMA HW features\n"); |
| 3931 | seq_printf(seq, "==============================\n"); |
| 3932 | |
Pavel Machek | 22d3efe | 2016-11-28 12:55:59 +0100 | [diff] [blame] | 3933 | seq_printf(seq, "\t10/100 Mbps: %s\n", |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3934 | (priv->dma_cap.mbps_10_100) ? "Y" : "N"); |
Pavel Machek | 22d3efe | 2016-11-28 12:55:59 +0100 | [diff] [blame] | 3935 | seq_printf(seq, "\t1000 Mbps: %s\n", |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3936 | (priv->dma_cap.mbps_1000) ? "Y" : "N"); |
Pavel Machek | 22d3efe | 2016-11-28 12:55:59 +0100 | [diff] [blame] | 3937 | seq_printf(seq, "\tHalf duplex: %s\n", |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3938 | (priv->dma_cap.half_duplex) ? "Y" : "N"); |
| 3939 | seq_printf(seq, "\tHash Filter: %s\n", |
| 3940 | (priv->dma_cap.hash_filter) ? "Y" : "N"); |
| 3941 | seq_printf(seq, "\tMultiple MAC address registers: %s\n", |
| 3942 | (priv->dma_cap.multi_addr) ? "Y" : "N"); |
LABBE Corentin | 8d45e42 | 2017-02-08 09:31:08 +0100 | [diff] [blame] | 3943 | seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n", |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3944 | (priv->dma_cap.pcs) ? "Y" : "N"); |
| 3945 | seq_printf(seq, "\tSMA (MDIO) Interface: %s\n", |
| 3946 | (priv->dma_cap.sma_mdio) ? "Y" : "N"); |
| 3947 | seq_printf(seq, "\tPMT Remote wake up: %s\n", |
| 3948 | (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N"); |
| 3949 | seq_printf(seq, "\tPMT Magic Frame: %s\n", |
| 3950 | (priv->dma_cap.pmt_magic_frame) ? "Y" : "N"); |
| 3951 | seq_printf(seq, "\tRMON module: %s\n", |
| 3952 | (priv->dma_cap.rmon) ? "Y" : "N"); |
| 3953 | seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n", |
| 3954 | (priv->dma_cap.time_stamp) ? "Y" : "N"); |
Pavel Machek | 22d3efe | 2016-11-28 12:55:59 +0100 | [diff] [blame] | 3955 | seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n", |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3956 | (priv->dma_cap.atime_stamp) ? "Y" : "N"); |
Pavel Machek | 22d3efe | 2016-11-28 12:55:59 +0100 | [diff] [blame] | 3957 | seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n", |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3958 | (priv->dma_cap.eee) ? "Y" : "N"); |
| 3959 | seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N"); |
| 3960 | seq_printf(seq, "\tChecksum Offload in TX: %s\n", |
| 3961 | (priv->dma_cap.tx_coe) ? "Y" : "N"); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3962 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
| 3963 | seq_printf(seq, "\tIP Checksum Offload in RX: %s\n", |
| 3964 | (priv->dma_cap.rx_coe) ? "Y" : "N"); |
| 3965 | } else { |
| 3966 | seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n", |
| 3967 | (priv->dma_cap.rx_coe_type1) ? "Y" : "N"); |
| 3968 | seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n", |
| 3969 | (priv->dma_cap.rx_coe_type2) ? "Y" : "N"); |
| 3970 | } |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3971 | seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n", |
| 3972 | (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N"); |
| 3973 | seq_printf(seq, "\tNumber of Additional RX channel: %d\n", |
| 3974 | priv->dma_cap.number_rx_channel); |
| 3975 | seq_printf(seq, "\tNumber of Additional TX channel: %d\n", |
| 3976 | priv->dma_cap.number_tx_channel); |
| 3977 | seq_printf(seq, "\tEnhanced descriptors: %s\n", |
| 3978 | (priv->dma_cap.enh_desc) ? "Y" : "N"); |
| 3979 | |
| 3980 | return 0; |
| 3981 | } |
| 3982 | |
| 3983 | static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file) |
| 3984 | { |
| 3985 | return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private); |
| 3986 | } |
| 3987 | |
| 3988 | static const struct file_operations stmmac_dma_cap_fops = { |
| 3989 | .owner = THIS_MODULE, |
| 3990 | .open = stmmac_sysfs_dma_cap_open, |
| 3991 | .read = seq_read, |
| 3992 | .llseek = seq_lseek, |
Djalal Harouni | 7486394 | 2012-05-20 13:55:30 +0000 | [diff] [blame] | 3993 | .release = single_release, |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3994 | }; |
| 3995 | |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3996 | static int stmmac_init_fs(struct net_device *dev) |
| 3997 | { |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 3998 | struct stmmac_priv *priv = netdev_priv(dev); |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3999 | |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 4000 | /* Create per netdev entries */ |
| 4001 | priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir); |
| 4002 | |
| 4003 | if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4004 | netdev_err(priv->dev, "ERROR failed to create debugfs directory\n"); |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 4005 | |
| 4006 | return -ENOMEM; |
| 4007 | } |
| 4008 | |
| 4009 | /* Entry to report DMA RX/TX rings */ |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 4010 | priv->dbgfs_rings_status = |
Joe Perches | d3757ba | 2018-03-23 16:34:44 -0700 | [diff] [blame] | 4011 | debugfs_create_file("descriptors_status", 0444, |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 4012 | priv->dbgfs_dir, dev, |
| 4013 | &stmmac_rings_status_fops); |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 4014 | |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 4015 | if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4016 | netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n"); |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 4017 | debugfs_remove_recursive(priv->dbgfs_dir); |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 4018 | |
| 4019 | return -ENOMEM; |
| 4020 | } |
| 4021 | |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 4022 | /* Entry to report the DMA HW features */ |
Joe Perches | d3757ba | 2018-03-23 16:34:44 -0700 | [diff] [blame] | 4023 | priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", 0444, |
| 4024 | priv->dbgfs_dir, |
| 4025 | dev, &stmmac_dma_cap_fops); |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 4026 | |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 4027 | if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4028 | netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n"); |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 4029 | debugfs_remove_recursive(priv->dbgfs_dir); |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 4030 | |
| 4031 | return -ENOMEM; |
| 4032 | } |
| 4033 | |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 4034 | return 0; |
| 4035 | } |
| 4036 | |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 4037 | static void stmmac_exit_fs(struct net_device *dev) |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 4038 | { |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 4039 | struct stmmac_priv *priv = netdev_priv(dev); |
| 4040 | |
| 4041 | debugfs_remove_recursive(priv->dbgfs_dir); |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 4042 | } |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 4043 | #endif /* CONFIG_DEBUG_FS */ |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 4044 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4045 | static const struct net_device_ops stmmac_netdev_ops = { |
| 4046 | .ndo_open = stmmac_open, |
| 4047 | .ndo_start_xmit = stmmac_xmit, |
| 4048 | .ndo_stop = stmmac_release, |
| 4049 | .ndo_change_mtu = stmmac_change_mtu, |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 4050 | .ndo_fix_features = stmmac_fix_features, |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 4051 | .ndo_set_features = stmmac_set_features, |
Jiri Pirko | 0178934 | 2011-08-16 06:29:00 +0000 | [diff] [blame] | 4052 | .ndo_set_rx_mode = stmmac_set_rx_mode, |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4053 | .ndo_tx_timeout = stmmac_tx_timeout, |
| 4054 | .ndo_do_ioctl = stmmac_ioctl, |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4055 | #ifdef CONFIG_NET_POLL_CONTROLLER |
| 4056 | .ndo_poll_controller = stmmac_poll_controller, |
| 4057 | #endif |
Bhadram Varka | a830405 | 2017-10-27 08:22:02 +0530 | [diff] [blame] | 4058 | .ndo_set_mac_address = stmmac_set_mac_address, |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4059 | }; |
| 4060 | |
Jose Abreu | 34877a1 | 2018-03-29 10:40:18 +0100 | [diff] [blame] | 4061 | static void stmmac_reset_subtask(struct stmmac_priv *priv) |
| 4062 | { |
| 4063 | if (!test_and_clear_bit(STMMAC_RESET_REQUESTED, &priv->state)) |
| 4064 | return; |
| 4065 | if (test_bit(STMMAC_DOWN, &priv->state)) |
| 4066 | return; |
| 4067 | |
| 4068 | netdev_err(priv->dev, "Reset adapter.\n"); |
| 4069 | |
| 4070 | rtnl_lock(); |
| 4071 | netif_trans_update(priv->dev); |
| 4072 | while (test_and_set_bit(STMMAC_RESETING, &priv->state)) |
| 4073 | usleep_range(1000, 2000); |
| 4074 | |
| 4075 | set_bit(STMMAC_DOWN, &priv->state); |
| 4076 | dev_close(priv->dev); |
| 4077 | dev_open(priv->dev); |
| 4078 | clear_bit(STMMAC_DOWN, &priv->state); |
| 4079 | clear_bit(STMMAC_RESETING, &priv->state); |
| 4080 | rtnl_unlock(); |
| 4081 | } |
| 4082 | |
| 4083 | static void stmmac_service_task(struct work_struct *work) |
| 4084 | { |
| 4085 | struct stmmac_priv *priv = container_of(work, struct stmmac_priv, |
| 4086 | service_task); |
| 4087 | |
| 4088 | stmmac_reset_subtask(priv); |
| 4089 | clear_bit(STMMAC_SERVICE_SCHED, &priv->state); |
| 4090 | } |
| 4091 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4092 | /** |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4093 | * stmmac_hw_init - Init the MAC device |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 4094 | * @priv: driver private structure |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 4095 | * Description: this function is to configure the MAC device according to |
| 4096 | * some platform parameters or the HW capability register. It prepares the |
| 4097 | * driver to use either ring or chain modes and to setup either enhanced or |
| 4098 | * normal descriptors. |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4099 | */ |
| 4100 | static int stmmac_hw_init(struct stmmac_priv *priv) |
| 4101 | { |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4102 | struct mac_device_info *mac; |
| 4103 | |
| 4104 | /* Identify the MAC HW device */ |
LABBE Corentin | ec33d71 | 2017-05-31 09:18:33 +0200 | [diff] [blame] | 4105 | if (priv->plat->setup) { |
| 4106 | mac = priv->plat->setup(priv); |
| 4107 | } else if (priv->plat->has_gmac) { |
Marc Kleine-Budde | 03f2eec | 2012-04-03 22:13:01 +0000 | [diff] [blame] | 4108 | priv->dev->priv_flags |= IFF_UNICAST_FLT; |
Vince Bridgers | 3b57de9 | 2014-07-31 15:49:17 -0500 | [diff] [blame] | 4109 | mac = dwmac1000_setup(priv->ioaddr, |
| 4110 | priv->plat->multicast_filter_bins, |
Alexandre TORGUE | c623d14 | 2016-04-01 11:37:27 +0200 | [diff] [blame] | 4111 | priv->plat->unicast_filter_entries, |
| 4112 | &priv->synopsys_id); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4113 | } else if (priv->plat->has_gmac4) { |
| 4114 | priv->dev->priv_flags |= IFF_UNICAST_FLT; |
| 4115 | mac = dwmac4_setup(priv->ioaddr, |
| 4116 | priv->plat->multicast_filter_bins, |
| 4117 | priv->plat->unicast_filter_entries, |
| 4118 | &priv->synopsys_id); |
Marc Kleine-Budde | 03f2eec | 2012-04-03 22:13:01 +0000 | [diff] [blame] | 4119 | } else { |
Alexandre TORGUE | c623d14 | 2016-04-01 11:37:27 +0200 | [diff] [blame] | 4120 | mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id); |
Marc Kleine-Budde | 03f2eec | 2012-04-03 22:13:01 +0000 | [diff] [blame] | 4121 | } |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4122 | if (!mac) |
| 4123 | return -ENOMEM; |
| 4124 | |
| 4125 | priv->hw = mac; |
| 4126 | |
LABBE Corentin | 9f93ac8 | 2017-05-31 09:18:36 +0200 | [diff] [blame] | 4127 | /* dwmac-sun8i only work in chain mode */ |
| 4128 | if (priv->plat->has_sun8i) |
| 4129 | chain_mode = 1; |
| 4130 | |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 4131 | /* To use the chained or ring mode */ |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4132 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
| 4133 | priv->hw->mode = &dwmac4_ring_mode_ops; |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 4134 | } else { |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4135 | if (chain_mode) { |
| 4136 | priv->hw->mode = &chain_mode_ops; |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4137 | dev_info(priv->device, "Chain mode enabled\n"); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4138 | priv->mode = STMMAC_CHAIN_MODE; |
| 4139 | } else { |
| 4140 | priv->hw->mode = &ring_mode_ops; |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4141 | dev_info(priv->device, "Ring mode enabled\n"); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4142 | priv->mode = STMMAC_RING_MODE; |
| 4143 | } |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 4144 | } |
| 4145 | |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4146 | /* Get the HW capability (new GMAC newer than 3.50a) */ |
| 4147 | priv->hw_cap_support = stmmac_get_hw_features(priv); |
| 4148 | if (priv->hw_cap_support) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4149 | dev_info(priv->device, "DMA HW capability register supported\n"); |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4150 | |
| 4151 | /* We can override some gmac/dma configuration fields: e.g. |
| 4152 | * enh_desc, tx_coe (e.g. that are passed through the |
| 4153 | * platform) with the values from the HW capability |
| 4154 | * register (if supported). |
| 4155 | */ |
| 4156 | priv->plat->enh_desc = priv->dma_cap.enh_desc; |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4157 | priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up; |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 4158 | priv->hw->pmt = priv->plat->pmt; |
Deepak SIKRI | 38912bd | 2012-04-04 04:33:21 +0000 | [diff] [blame] | 4159 | |
Ezequiel Garcia | a8df35d | 2016-05-16 12:41:07 -0300 | [diff] [blame] | 4160 | /* TXCOE doesn't work in thresh DMA mode */ |
| 4161 | if (priv->plat->force_thresh_dma_mode) |
| 4162 | priv->plat->tx_coe = 0; |
| 4163 | else |
| 4164 | priv->plat->tx_coe = priv->dma_cap.tx_coe; |
| 4165 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4166 | /* In case of GMAC4 rx_coe is from HW cap register. */ |
| 4167 | priv->plat->rx_coe = priv->dma_cap.rx_coe; |
Deepak SIKRI | 38912bd | 2012-04-04 04:33:21 +0000 | [diff] [blame] | 4168 | |
| 4169 | if (priv->dma_cap.rx_coe_type2) |
| 4170 | priv->plat->rx_coe = STMMAC_RX_COE_TYPE2; |
| 4171 | else if (priv->dma_cap.rx_coe_type1) |
| 4172 | priv->plat->rx_coe = STMMAC_RX_COE_TYPE1; |
| 4173 | |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4174 | } else { |
| 4175 | dev_info(priv->device, "No HW DMA feature register supported\n"); |
| 4176 | } |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4177 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4178 | /* To use alternate (extended), normal or GMAC4 descriptor structures */ |
| 4179 | if (priv->synopsys_id >= DWMAC_CORE_4_00) |
| 4180 | priv->hw->desc = &dwmac4_desc_ops; |
| 4181 | else |
| 4182 | stmmac_selec_desc_mode(priv); |
Byungho An | 61369d0 | 2013-06-28 16:35:32 +0900 | [diff] [blame] | 4183 | |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 4184 | if (priv->plat->rx_coe) { |
| 4185 | priv->hw->rx_csum = priv->plat->rx_coe; |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4186 | dev_info(priv->device, "RX Checksum Offload Engine supported\n"); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4187 | if (priv->synopsys_id < DWMAC_CORE_4_00) |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4188 | dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum); |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 4189 | } |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4190 | if (priv->plat->tx_coe) |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4191 | dev_info(priv->device, "TX Checksum insertion supported\n"); |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4192 | |
| 4193 | if (priv->plat->pmt) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4194 | dev_info(priv->device, "Wake-Up On Lan supported\n"); |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4195 | device_set_wakeup_capable(priv->device, 1); |
| 4196 | } |
| 4197 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4198 | if (priv->dma_cap.tsoen) |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4199 | dev_info(priv->device, "TSO supported\n"); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4200 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 4201 | return 0; |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4202 | } |
| 4203 | |
| 4204 | /** |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4205 | * stmmac_dvr_probe |
| 4206 | * @device: device pointer |
Giuseppe CAVALLARO | ff3dd78 | 2012-06-04 19:22:55 +0000 | [diff] [blame] | 4207 | * @plat_dat: platform data pointer |
Joachim Eastwood | e56788c | 2015-05-20 20:03:07 +0200 | [diff] [blame] | 4208 | * @res: stmmac resource pointer |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4209 | * Description: this is the main probe function used to |
| 4210 | * call the alloc_etherdev, allocate the priv structure. |
Andy Shevchenko | 9afec6e | 2015-01-27 18:38:03 +0200 | [diff] [blame] | 4211 | * Return: |
Joachim Eastwood | 15ffac7 | 2015-05-20 20:03:08 +0200 | [diff] [blame] | 4212 | * returns 0 on success, otherwise errno. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4213 | */ |
Joachim Eastwood | 15ffac7 | 2015-05-20 20:03:08 +0200 | [diff] [blame] | 4214 | int stmmac_dvr_probe(struct device *device, |
| 4215 | struct plat_stmmacenet_data *plat_dat, |
| 4216 | struct stmmac_resources *res) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4217 | { |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4218 | struct net_device *ndev = NULL; |
| 4219 | struct stmmac_priv *priv; |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4220 | int ret = 0; |
| 4221 | u32 queue; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4222 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4223 | ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv), |
| 4224 | MTL_MAX_TX_QUEUES, |
| 4225 | MTL_MAX_RX_QUEUES); |
Joe Perches | 41de8d4 | 2012-01-29 13:47:52 +0000 | [diff] [blame] | 4226 | if (!ndev) |
Joachim Eastwood | 15ffac7 | 2015-05-20 20:03:08 +0200 | [diff] [blame] | 4227 | return -ENOMEM; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4228 | |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4229 | SET_NETDEV_DEV(ndev, device); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4230 | |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4231 | priv = netdev_priv(ndev); |
| 4232 | priv->device = device; |
| 4233 | priv->dev = ndev; |
| 4234 | |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4235 | stmmac_set_ethtool_ops(ndev); |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4236 | priv->pause = pause; |
| 4237 | priv->plat = plat_dat; |
Joachim Eastwood | e56788c | 2015-05-20 20:03:07 +0200 | [diff] [blame] | 4238 | priv->ioaddr = res->addr; |
| 4239 | priv->dev->base_addr = (unsigned long)res->addr; |
| 4240 | |
| 4241 | priv->dev->irq = res->irq; |
| 4242 | priv->wol_irq = res->wol_irq; |
| 4243 | priv->lpi_irq = res->lpi_irq; |
| 4244 | |
| 4245 | if (res->mac) |
| 4246 | memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN); |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4247 | |
Joachim Eastwood | a7a6268 | 2015-07-17 23:48:17 +0200 | [diff] [blame] | 4248 | dev_set_drvdata(device, priv->dev); |
Joachim Eastwood | 803f8fc | 2015-05-20 20:03:06 +0200 | [diff] [blame] | 4249 | |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4250 | /* Verify driver arguments */ |
| 4251 | stmmac_verify_args(); |
| 4252 | |
Jose Abreu | 34877a1 | 2018-03-29 10:40:18 +0100 | [diff] [blame] | 4253 | /* Allocate workqueue */ |
| 4254 | priv->wq = create_singlethread_workqueue("stmmac_wq"); |
| 4255 | if (!priv->wq) { |
| 4256 | dev_err(priv->device, "failed to create workqueue\n"); |
| 4257 | goto error_wq; |
| 4258 | } |
| 4259 | |
| 4260 | INIT_WORK(&priv->service_task, stmmac_service_task); |
| 4261 | |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4262 | /* Override with kernel parameters if supplied XXX CRS XXX |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 4263 | * this needs to have multiple instances |
| 4264 | */ |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4265 | if ((phyaddr >= 0) && (phyaddr <= 31)) |
| 4266 | priv->plat->phy_addr = phyaddr; |
| 4267 | |
Eugeniy Paltsev | 90f522a | 2017-07-18 17:07:15 +0300 | [diff] [blame] | 4268 | if (priv->plat->stmmac_rst) { |
| 4269 | ret = reset_control_assert(priv->plat->stmmac_rst); |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 4270 | reset_control_deassert(priv->plat->stmmac_rst); |
Eugeniy Paltsev | 90f522a | 2017-07-18 17:07:15 +0300 | [diff] [blame] | 4271 | /* Some reset controllers have only reset callback instead of |
| 4272 | * assert + deassert callbacks pair. |
| 4273 | */ |
| 4274 | if (ret == -ENOTSUPP) |
| 4275 | reset_control_reset(priv->plat->stmmac_rst); |
| 4276 | } |
Chen-Yu Tsai | c5e4ddb | 2014-01-17 21:24:41 +0800 | [diff] [blame] | 4277 | |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4278 | /* Init MAC and get the capabilities */ |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 4279 | ret = stmmac_hw_init(priv); |
| 4280 | if (ret) |
Chen-Yu Tsai | 62866e9 | 2014-01-17 21:24:40 +0800 | [diff] [blame] | 4281 | goto error_hw_init; |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4282 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4283 | /* Configure real RX and TX queues */ |
Joao Pinto | c02b7a9 | 2017-04-10 11:32:14 +0100 | [diff] [blame] | 4284 | netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use); |
| 4285 | netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use); |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4286 | |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4287 | ndev->netdev_ops = &stmmac_netdev_ops; |
| 4288 | |
| 4289 | ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | |
| 4290 | NETIF_F_RXCSUM; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4291 | |
| 4292 | if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) { |
Niklas Cassel | 9edfa7d | 2017-06-19 18:36:44 +0200 | [diff] [blame] | 4293 | ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4294 | priv->tso = true; |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4295 | dev_info(priv->device, "TSO feature enabled\n"); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4296 | } |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4297 | ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA; |
| 4298 | ndev->watchdog_timeo = msecs_to_jiffies(watchdog); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4299 | #ifdef STMMAC_VLAN_TAG_USED |
| 4300 | /* Both mac100 and gmac support receive VLAN tag detection */ |
Patrick McHardy | f646968 | 2013-04-19 02:04:27 +0000 | [diff] [blame] | 4301 | ndev->features |= NETIF_F_HW_VLAN_CTAG_RX; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4302 | #endif |
| 4303 | priv->msg_enable = netif_msg_init(debug, default_msg_level); |
| 4304 | |
Jarod Wilson | 44770e1 | 2016-10-17 15:54:17 -0400 | [diff] [blame] | 4305 | /* MTU range: 46 - hw-specific max */ |
| 4306 | ndev->min_mtu = ETH_ZLEN - ETH_HLEN; |
| 4307 | if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00)) |
| 4308 | ndev->max_mtu = JUMBO_LEN; |
| 4309 | else |
| 4310 | ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN); |
Kweh, Hock Leong | a2cd64f | 2017-01-07 17:32:03 +0800 | [diff] [blame] | 4311 | /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu |
| 4312 | * as well as plat->maxmtu < ndev->min_mtu which is a invalid range. |
| 4313 | */ |
| 4314 | if ((priv->plat->maxmtu < ndev->max_mtu) && |
| 4315 | (priv->plat->maxmtu >= ndev->min_mtu)) |
Jarod Wilson | 44770e1 | 2016-10-17 15:54:17 -0400 | [diff] [blame] | 4316 | ndev->max_mtu = priv->plat->maxmtu; |
Kweh, Hock Leong | a2cd64f | 2017-01-07 17:32:03 +0800 | [diff] [blame] | 4317 | else if (priv->plat->maxmtu < ndev->min_mtu) |
Heiner Kallweit | b618ab4 | 2017-01-15 19:19:00 +0100 | [diff] [blame] | 4318 | dev_warn(priv->device, |
| 4319 | "%s: warning: maxmtu having invalid value (%d)\n", |
| 4320 | __func__, priv->plat->maxmtu); |
Jarod Wilson | 44770e1 | 2016-10-17 15:54:17 -0400 | [diff] [blame] | 4321 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4322 | if (flow_ctrl) |
| 4323 | priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */ |
| 4324 | |
Giuseppe CAVALLARO | 62a2ab9 | 2012-11-25 23:10:43 +0000 | [diff] [blame] | 4325 | /* Rx Watchdog is available in the COREs newer than the 3.40. |
| 4326 | * In some case, for example on bugged HW this feature |
| 4327 | * has to be disable and this can be done by passing the |
| 4328 | * riwt_off field from the platform. |
| 4329 | */ |
| 4330 | if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) { |
| 4331 | priv->use_riwt = 1; |
Heiner Kallweit | b618ab4 | 2017-01-15 19:19:00 +0100 | [diff] [blame] | 4332 | dev_info(priv->device, |
| 4333 | "Enable RX Mitigation via HW Watchdog Timer\n"); |
Giuseppe CAVALLARO | 62a2ab9 | 2012-11-25 23:10:43 +0000 | [diff] [blame] | 4334 | } |
| 4335 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4336 | for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) { |
| 4337 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 4338 | |
| 4339 | netif_napi_add(ndev, &rx_q->napi, stmmac_poll, |
| 4340 | (8 * priv->plat->rx_queues_to_use)); |
| 4341 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4342 | |
Vlad Lungu | f8e9616 | 2010-11-29 22:52:52 +0000 | [diff] [blame] | 4343 | spin_lock_init(&priv->lock); |
| 4344 | |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 4345 | /* If a specific clk_csr value is passed from the platform |
| 4346 | * this means that the CSR Clock Range selection cannot be |
| 4347 | * changed at run-time and it is fixed. Viceversa the driver'll try to |
| 4348 | * set the MDC clock dynamically according to the csr actual |
| 4349 | * clock input. |
| 4350 | */ |
| 4351 | if (!priv->plat->clk_csr) |
| 4352 | stmmac_clk_csr_set(priv); |
| 4353 | else |
| 4354 | priv->clk_csr = priv->plat->clk_csr; |
| 4355 | |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 4356 | stmmac_check_pcs_mode(priv); |
| 4357 | |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 4358 | if (priv->hw->pcs != STMMAC_PCS_RGMII && |
| 4359 | priv->hw->pcs != STMMAC_PCS_TBI && |
| 4360 | priv->hw->pcs != STMMAC_PCS_RTBI) { |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 4361 | /* MDIO bus Registration */ |
| 4362 | ret = stmmac_mdio_register(ndev); |
| 4363 | if (ret < 0) { |
Heiner Kallweit | b618ab4 | 2017-01-15 19:19:00 +0100 | [diff] [blame] | 4364 | dev_err(priv->device, |
| 4365 | "%s: MDIO bus (id: %d) registration failed", |
| 4366 | __func__, priv->plat->bus_id); |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 4367 | goto error_mdio_register; |
| 4368 | } |
Francesco Virlinzi | 4bfcbd7 | 2012-04-18 19:48:20 +0000 | [diff] [blame] | 4369 | } |
| 4370 | |
Florian Fainelli | 5701659 | 2016-12-27 18:23:06 -0800 | [diff] [blame] | 4371 | ret = register_netdev(ndev); |
Florian Fainelli | b2eb09a | 2016-12-28 15:44:41 -0800 | [diff] [blame] | 4372 | if (ret) { |
Heiner Kallweit | b618ab4 | 2017-01-15 19:19:00 +0100 | [diff] [blame] | 4373 | dev_err(priv->device, "%s: ERROR %i registering the device\n", |
| 4374 | __func__, ret); |
Florian Fainelli | b2eb09a | 2016-12-28 15:44:41 -0800 | [diff] [blame] | 4375 | goto error_netdev_register; |
| 4376 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4377 | |
Florian Fainelli | 5701659 | 2016-12-27 18:23:06 -0800 | [diff] [blame] | 4378 | return ret; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4379 | |
Viresh Kumar | 6a81c26 | 2012-07-30 14:39:41 -0700 | [diff] [blame] | 4380 | error_netdev_register: |
Florian Fainelli | b2eb09a | 2016-12-28 15:44:41 -0800 | [diff] [blame] | 4381 | if (priv->hw->pcs != STMMAC_PCS_RGMII && |
| 4382 | priv->hw->pcs != STMMAC_PCS_TBI && |
| 4383 | priv->hw->pcs != STMMAC_PCS_RTBI) |
| 4384 | stmmac_mdio_unregister(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4385 | error_mdio_register: |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4386 | for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) { |
| 4387 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 4388 | |
| 4389 | netif_napi_del(&rx_q->napi); |
| 4390 | } |
Chen-Yu Tsai | 62866e9 | 2014-01-17 21:24:40 +0800 | [diff] [blame] | 4391 | error_hw_init: |
Jose Abreu | 34877a1 | 2018-03-29 10:40:18 +0100 | [diff] [blame] | 4392 | destroy_workqueue(priv->wq); |
| 4393 | error_wq: |
Dan Carpenter | 34a52f3 | 2010-12-20 21:34:56 +0000 | [diff] [blame] | 4394 | free_netdev(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4395 | |
Joachim Eastwood | 15ffac7 | 2015-05-20 20:03:08 +0200 | [diff] [blame] | 4396 | return ret; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4397 | } |
Andy Shevchenko | b2e2f0c | 2014-11-10 12:38:59 +0200 | [diff] [blame] | 4398 | EXPORT_SYMBOL_GPL(stmmac_dvr_probe); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4399 | |
| 4400 | /** |
| 4401 | * stmmac_dvr_remove |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4402 | * @dev: device pointer |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4403 | * Description: this function resets the TX/RX processes, disables the MAC RX/TX |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4404 | * changes the link status, releases the DMA descriptor rings. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4405 | */ |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4406 | int stmmac_dvr_remove(struct device *dev) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4407 | { |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4408 | struct net_device *ndev = dev_get_drvdata(dev); |
Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 4409 | struct stmmac_priv *priv = netdev_priv(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4410 | |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4411 | netdev_info(priv->dev, "%s: removing driver", __func__); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4412 | |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 4413 | stmmac_stop_all_dma(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4414 | |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 4415 | stmmac_mac_set(priv, priv->ioaddr, false); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4416 | netif_carrier_off(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4417 | unregister_netdev(ndev); |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 4418 | if (priv->plat->stmmac_rst) |
| 4419 | reset_control_assert(priv->plat->stmmac_rst); |
| 4420 | clk_disable_unprepare(priv->plat->pclk); |
| 4421 | clk_disable_unprepare(priv->plat->stmmac_clk); |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 4422 | if (priv->hw->pcs != STMMAC_PCS_RGMII && |
| 4423 | priv->hw->pcs != STMMAC_PCS_TBI && |
| 4424 | priv->hw->pcs != STMMAC_PCS_RTBI) |
Bryan O'Donoghue | e743471 | 2015-04-16 17:56:03 +0100 | [diff] [blame] | 4425 | stmmac_mdio_unregister(ndev); |
Jose Abreu | 34877a1 | 2018-03-29 10:40:18 +0100 | [diff] [blame] | 4426 | destroy_workqueue(priv->wq); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4427 | free_netdev(ndev); |
| 4428 | |
| 4429 | return 0; |
| 4430 | } |
Andy Shevchenko | b2e2f0c | 2014-11-10 12:38:59 +0200 | [diff] [blame] | 4431 | EXPORT_SYMBOL_GPL(stmmac_dvr_remove); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4432 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 4433 | /** |
| 4434 | * stmmac_suspend - suspend callback |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4435 | * @dev: device pointer |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 4436 | * Description: this is the function to suspend the device and it is called |
| 4437 | * by the platform driver to stop the network queue, release the resources, |
| 4438 | * program the PMT register (for WoL), clean and release driver resources. |
| 4439 | */ |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4440 | int stmmac_suspend(struct device *dev) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4441 | { |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4442 | struct net_device *ndev = dev_get_drvdata(dev); |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 4443 | struct stmmac_priv *priv = netdev_priv(ndev); |
Giuseppe CAVALLARO | f8c5a87 | 2012-05-13 22:18:43 +0000 | [diff] [blame] | 4444 | unsigned long flags; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4445 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 4446 | if (!ndev || !netif_running(ndev)) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4447 | return 0; |
| 4448 | |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 4449 | if (ndev->phydev) |
| 4450 | phy_stop(ndev->phydev); |
Francesco Virlinzi | 102463b | 2011-11-16 21:58:02 +0000 | [diff] [blame] | 4451 | |
Giuseppe CAVALLARO | f8c5a87 | 2012-05-13 22:18:43 +0000 | [diff] [blame] | 4452 | spin_lock_irqsave(&priv->lock, flags); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4453 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 4454 | netif_device_detach(ndev); |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4455 | stmmac_stop_all_queues(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4456 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4457 | stmmac_disable_all_queues(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4458 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 4459 | /* Stop TX/RX DMA */ |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 4460 | stmmac_stop_all_dma(priv); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 4461 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 4462 | /* Enable Power down mode by programming the PMT regs */ |
Srinivas Kandagatla | 89f7f2c | 2014-01-16 10:53:00 +0000 | [diff] [blame] | 4463 | if (device_may_wakeup(priv->device)) { |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 4464 | stmmac_pmt(priv, priv->hw, priv->wolopts); |
Srinivas Kandagatla | 89f7f2c | 2014-01-16 10:53:00 +0000 | [diff] [blame] | 4465 | priv->irq_wake = 1; |
| 4466 | } else { |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 4467 | stmmac_mac_set(priv, priv->ioaddr, false); |
Srinivas Kandagatla | db88f10 | 2014-01-16 10:52:52 +0000 | [diff] [blame] | 4468 | pinctrl_pm_select_sleep_state(priv->device); |
Giuseppe CAVALLARO | ba1377ff | 2012-04-04 04:33:25 +0000 | [diff] [blame] | 4469 | /* Disable clock in case of PWM is off */ |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 4470 | clk_disable(priv->plat->pclk); |
| 4471 | clk_disable(priv->plat->stmmac_clk); |
Giuseppe CAVALLARO | ba1377ff | 2012-04-04 04:33:25 +0000 | [diff] [blame] | 4472 | } |
Giuseppe CAVALLARO | f8c5a87 | 2012-05-13 22:18:43 +0000 | [diff] [blame] | 4473 | spin_unlock_irqrestore(&priv->lock, flags); |
Vince Bridgers | 2d871aa | 2014-07-28 14:07:58 -0500 | [diff] [blame] | 4474 | |
LABBE Corentin | 4d869b0 | 2017-05-24 09:16:46 +0200 | [diff] [blame] | 4475 | priv->oldlink = false; |
LABBE Corentin | bd00632 | 2017-02-15 10:46:40 +0100 | [diff] [blame] | 4476 | priv->speed = SPEED_UNKNOWN; |
| 4477 | priv->oldduplex = DUPLEX_UNKNOWN; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4478 | return 0; |
| 4479 | } |
Andy Shevchenko | b2e2f0c | 2014-11-10 12:38:59 +0200 | [diff] [blame] | 4480 | EXPORT_SYMBOL_GPL(stmmac_suspend); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4481 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 4482 | /** |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 4483 | * stmmac_reset_queues_param - reset queue parameters |
| 4484 | * @dev: device pointer |
| 4485 | */ |
| 4486 | static void stmmac_reset_queues_param(struct stmmac_priv *priv) |
| 4487 | { |
| 4488 | u32 rx_cnt = priv->plat->rx_queues_to_use; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 4489 | u32 tx_cnt = priv->plat->tx_queues_to_use; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 4490 | u32 queue; |
| 4491 | |
| 4492 | for (queue = 0; queue < rx_cnt; queue++) { |
| 4493 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 4494 | |
| 4495 | rx_q->cur_rx = 0; |
| 4496 | rx_q->dirty_rx = 0; |
| 4497 | } |
| 4498 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 4499 | for (queue = 0; queue < tx_cnt; queue++) { |
| 4500 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
| 4501 | |
| 4502 | tx_q->cur_tx = 0; |
| 4503 | tx_q->dirty_tx = 0; |
Niklas Cassel | 8d212a9e | 2018-02-19 18:11:09 +0100 | [diff] [blame] | 4504 | tx_q->mss = 0; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 4505 | } |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 4506 | } |
| 4507 | |
| 4508 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 4509 | * stmmac_resume - resume callback |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4510 | * @dev: device pointer |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 4511 | * Description: when resume this function is invoked to setup the DMA and CORE |
| 4512 | * in a usable state. |
| 4513 | */ |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4514 | int stmmac_resume(struct device *dev) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4515 | { |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4516 | struct net_device *ndev = dev_get_drvdata(dev); |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 4517 | struct stmmac_priv *priv = netdev_priv(ndev); |
Giuseppe CAVALLARO | f8c5a87 | 2012-05-13 22:18:43 +0000 | [diff] [blame] | 4518 | unsigned long flags; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4519 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 4520 | if (!netif_running(ndev)) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4521 | return 0; |
| 4522 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4523 | /* Power Down bit, into the PM register, is cleared |
| 4524 | * automatically as soon as a magic packet or a Wake-up frame |
| 4525 | * is received. Anyway, it's better to manually clear |
| 4526 | * this bit because it can generate problems while resuming |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 4527 | * from another devices (e.g. serial console). |
| 4528 | */ |
Srinivas Kandagatla | 623997f | 2014-01-16 10:52:35 +0000 | [diff] [blame] | 4529 | if (device_may_wakeup(priv->device)) { |
Vincent Palatin | f55d84b | 2016-06-01 08:53:48 -0700 | [diff] [blame] | 4530 | spin_lock_irqsave(&priv->lock, flags); |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame^] | 4531 | stmmac_pmt(priv, priv->hw, 0); |
Vincent Palatin | f55d84b | 2016-06-01 08:53:48 -0700 | [diff] [blame] | 4532 | spin_unlock_irqrestore(&priv->lock, flags); |
Srinivas Kandagatla | 89f7f2c | 2014-01-16 10:53:00 +0000 | [diff] [blame] | 4533 | priv->irq_wake = 0; |
Srinivas Kandagatla | 623997f | 2014-01-16 10:52:35 +0000 | [diff] [blame] | 4534 | } else { |
Srinivas Kandagatla | db88f10 | 2014-01-16 10:52:52 +0000 | [diff] [blame] | 4535 | pinctrl_pm_select_default_state(priv->device); |
LABBE Corentin | 8d45e42 | 2017-02-08 09:31:08 +0100 | [diff] [blame] | 4536 | /* enable the clk previously disabled */ |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 4537 | clk_enable(priv->plat->stmmac_clk); |
| 4538 | clk_enable(priv->plat->pclk); |
Srinivas Kandagatla | 623997f | 2014-01-16 10:52:35 +0000 | [diff] [blame] | 4539 | /* reset the phy so that it's ready */ |
| 4540 | if (priv->mii) |
| 4541 | stmmac_mdio_reset(priv->mii); |
| 4542 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4543 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 4544 | netif_device_attach(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4545 | |
Vincent Palatin | f55d84b | 2016-06-01 08:53:48 -0700 | [diff] [blame] | 4546 | spin_lock_irqsave(&priv->lock, flags); |
| 4547 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 4548 | stmmac_reset_queues_param(priv); |
| 4549 | |
Giuseppe CAVALLARO | ae79a63 | 2015-12-04 07:21:06 +0100 | [diff] [blame] | 4550 | stmmac_clear_descriptors(priv); |
| 4551 | |
Huacai Chen | fe131929 | 2014-12-19 22:38:18 +0800 | [diff] [blame] | 4552 | stmmac_hw_setup(ndev, false); |
Giuseppe CAVALLARO | 777da23 | 2014-11-04 17:08:09 +0100 | [diff] [blame] | 4553 | stmmac_init_tx_coalesce(priv); |
Giuseppe CAVALLARO | ac316c7 | 2015-11-26 08:35:41 +0100 | [diff] [blame] | 4554 | stmmac_set_rx_mode(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4555 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4556 | stmmac_enable_all_queues(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4557 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4558 | stmmac_start_all_queues(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4559 | |
Giuseppe CAVALLARO | f8c5a87 | 2012-05-13 22:18:43 +0000 | [diff] [blame] | 4560 | spin_unlock_irqrestore(&priv->lock, flags); |
Francesco Virlinzi | 102463b | 2011-11-16 21:58:02 +0000 | [diff] [blame] | 4561 | |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 4562 | if (ndev->phydev) |
| 4563 | phy_start(ndev->phydev); |
Francesco Virlinzi | 102463b | 2011-11-16 21:58:02 +0000 | [diff] [blame] | 4564 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4565 | return 0; |
| 4566 | } |
Andy Shevchenko | b2e2f0c | 2014-11-10 12:38:59 +0200 | [diff] [blame] | 4567 | EXPORT_SYMBOL_GPL(stmmac_resume); |
Giuseppe CAVALLARO | ba27ec6 | 2012-06-04 19:22:57 +0000 | [diff] [blame] | 4568 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4569 | #ifndef MODULE |
| 4570 | static int __init stmmac_cmdline_opt(char *str) |
| 4571 | { |
| 4572 | char *opt; |
| 4573 | |
| 4574 | if (!str || !*str) |
| 4575 | return -EINVAL; |
| 4576 | while ((opt = strsep(&str, ",")) != NULL) { |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4577 | if (!strncmp(opt, "debug:", 6)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 4578 | if (kstrtoint(opt + 6, 0, &debug)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4579 | goto err; |
| 4580 | } else if (!strncmp(opt, "phyaddr:", 8)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 4581 | if (kstrtoint(opt + 8, 0, &phyaddr)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4582 | goto err; |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4583 | } else if (!strncmp(opt, "buf_sz:", 7)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 4584 | if (kstrtoint(opt + 7, 0, &buf_sz)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4585 | goto err; |
| 4586 | } else if (!strncmp(opt, "tc:", 3)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 4587 | if (kstrtoint(opt + 3, 0, &tc)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4588 | goto err; |
| 4589 | } else if (!strncmp(opt, "watchdog:", 9)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 4590 | if (kstrtoint(opt + 9, 0, &watchdog)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4591 | goto err; |
| 4592 | } else if (!strncmp(opt, "flow_ctrl:", 10)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 4593 | if (kstrtoint(opt + 10, 0, &flow_ctrl)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4594 | goto err; |
| 4595 | } else if (!strncmp(opt, "pause:", 6)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 4596 | if (kstrtoint(opt + 6, 0, &pause)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4597 | goto err; |
Giuseppe CAVALLARO | 506f669 | 2013-02-14 23:00:13 +0000 | [diff] [blame] | 4598 | } else if (!strncmp(opt, "eee_timer:", 10)) { |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 4599 | if (kstrtoint(opt + 10, 0, &eee_timer)) |
| 4600 | goto err; |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 4601 | } else if (!strncmp(opt, "chain_mode:", 11)) { |
| 4602 | if (kstrtoint(opt + 11, 0, &chain_mode)) |
| 4603 | goto err; |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4604 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4605 | } |
| 4606 | return 0; |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4607 | |
| 4608 | err: |
| 4609 | pr_err("%s: ERROR broken module parameter conversion", __func__); |
| 4610 | return -EINVAL; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4611 | } |
| 4612 | |
| 4613 | __setup("stmmaceth=", stmmac_cmdline_opt); |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 4614 | #endif /* MODULE */ |
Giuseppe Cavallaro | 6fc0d0f | 2011-12-23 14:21:20 -0500 | [diff] [blame] | 4615 | |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 4616 | static int __init stmmac_init(void) |
| 4617 | { |
| 4618 | #ifdef CONFIG_DEBUG_FS |
| 4619 | /* Create debugfs main directory if it doesn't exist yet */ |
| 4620 | if (!stmmac_fs_dir) { |
| 4621 | stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL); |
| 4622 | |
| 4623 | if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) { |
| 4624 | pr_err("ERROR %s, debugfs create directory failed\n", |
| 4625 | STMMAC_RESOURCE_NAME); |
| 4626 | |
| 4627 | return -ENOMEM; |
| 4628 | } |
| 4629 | } |
| 4630 | #endif |
| 4631 | |
| 4632 | return 0; |
| 4633 | } |
| 4634 | |
| 4635 | static void __exit stmmac_exit(void) |
| 4636 | { |
| 4637 | #ifdef CONFIG_DEBUG_FS |
| 4638 | debugfs_remove_recursive(stmmac_fs_dir); |
| 4639 | #endif |
| 4640 | } |
| 4641 | |
| 4642 | module_init(stmmac_init) |
| 4643 | module_exit(stmmac_exit) |
| 4644 | |
Giuseppe Cavallaro | 6fc0d0f | 2011-12-23 14:21:20 -0500 | [diff] [blame] | 4645 | MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver"); |
| 4646 | MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>"); |
| 4647 | MODULE_LICENSE("GPL"); |