blob: 2b521035185d358fa87189585095bca96f44a7a6 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
48#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000049#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080050#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070051#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080052#include "dwmac1000.h"
Jose Abreu42de0472018-04-16 16:08:12 +010053#include "hwif.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070055#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020056#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070057
58/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000059#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070060static int watchdog = TX_TIMEO;
Joe Perchesd3757ba2018-03-23 16:34:44 -070061module_param(watchdog, int, 0644);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000062MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070063
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000064static int debug = -1;
Joe Perchesd3757ba2018-03-23 16:34:44 -070065module_param(debug, int, 0644);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000066MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070067
stephen hemminger47d1f712013-12-30 10:38:57 -080068static int phyaddr = -1;
Joe Perchesd3757ba2018-03-23 16:34:44 -070069module_param(phyaddr, int, 0444);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070070MODULE_PARM_DESC(phyaddr, "Physical device address");
71
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010072#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010073#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070074
75static int flow_ctrl = FLOW_OFF;
Joe Perchesd3757ba2018-03-23 16:34:44 -070076module_param(flow_ctrl, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070077MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
78
79static int pause = PAUSE_TIME;
Joe Perchesd3757ba2018-03-23 16:34:44 -070080module_param(pause, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070081MODULE_PARM_DESC(pause, "Flow Control Pause Time");
82
83#define TC_DEFAULT 64
84static int tc = TC_DEFAULT;
Joe Perchesd3757ba2018-03-23 16:34:44 -070085module_param(tc, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070086MODULE_PARM_DESC(tc, "DMA threshold control value");
87
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010088#define DEFAULT_BUFSIZE 1536
89static int buf_sz = DEFAULT_BUFSIZE;
Joe Perchesd3757ba2018-03-23 16:34:44 -070090module_param(buf_sz, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070091MODULE_PARM_DESC(buf_sz, "DMA buffer size");
92
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010093#define STMMAC_RX_COPYBREAK 256
94
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070095static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
96 NETIF_MSG_LINK | NETIF_MSG_IFUP |
97 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
98
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +000099#define STMMAC_DEFAULT_LPI_TIMER 1000
100static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Joe Perchesd3757ba2018-03-23 16:34:44 -0700101module_param(eee_timer, int, 0644);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000102MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200103#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000104
Pavel Machek22d3efe2016-11-28 12:55:59 +0100105/* By default the driver will use the ring mode to manage tx and rx descriptors,
106 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000107 */
108static unsigned int chain_mode;
Joe Perchesd3757ba2018-03-23 16:34:44 -0700109module_param(chain_mode, int, 0444);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000110MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
111
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700112static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700113
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100114#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000115static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700116static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000117#endif
118
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000119#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
120
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700121/**
122 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100123 * Description: it checks the driver parameters and set a default in case of
124 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700125 */
126static void stmmac_verify_args(void)
127{
128 if (unlikely(watchdog < 0))
129 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100130 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
131 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700132 if (unlikely(flow_ctrl > 1))
133 flow_ctrl = FLOW_AUTO;
134 else if (likely(flow_ctrl < 0))
135 flow_ctrl = FLOW_OFF;
136 if (unlikely((pause < 0) || (pause > 0xffff)))
137 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000138 if (eee_timer < 0)
139 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700140}
141
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000142/**
Joao Pintoc22a3f42017-04-06 09:49:11 +0100143 * stmmac_disable_all_queues - Disable all queues
144 * @priv: driver private structure
145 */
146static void stmmac_disable_all_queues(struct stmmac_priv *priv)
147{
148 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
149 u32 queue;
150
151 for (queue = 0; queue < rx_queues_cnt; queue++) {
152 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
153
154 napi_disable(&rx_q->napi);
155 }
156}
157
158/**
159 * stmmac_enable_all_queues - Enable all queues
160 * @priv: driver private structure
161 */
162static void stmmac_enable_all_queues(struct stmmac_priv *priv)
163{
164 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
165 u32 queue;
166
167 for (queue = 0; queue < rx_queues_cnt; queue++) {
168 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
169
170 napi_enable(&rx_q->napi);
171 }
172}
173
174/**
175 * stmmac_stop_all_queues - Stop all queues
176 * @priv: driver private structure
177 */
178static void stmmac_stop_all_queues(struct stmmac_priv *priv)
179{
180 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
181 u32 queue;
182
183 for (queue = 0; queue < tx_queues_cnt; queue++)
184 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
185}
186
187/**
188 * stmmac_start_all_queues - Start all queues
189 * @priv: driver private structure
190 */
191static void stmmac_start_all_queues(struct stmmac_priv *priv)
192{
193 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
194 u32 queue;
195
196 for (queue = 0; queue < tx_queues_cnt; queue++)
197 netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
198}
199
Jose Abreu34877a12018-03-29 10:40:18 +0100200static void stmmac_service_event_schedule(struct stmmac_priv *priv)
201{
202 if (!test_bit(STMMAC_DOWN, &priv->state) &&
203 !test_and_set_bit(STMMAC_SERVICE_SCHED, &priv->state))
204 queue_work(priv->wq, &priv->service_task);
205}
206
207static void stmmac_global_err(struct stmmac_priv *priv)
208{
209 netif_carrier_off(priv->dev);
210 set_bit(STMMAC_RESET_REQUESTED, &priv->state);
211 stmmac_service_event_schedule(priv);
212}
213
Joao Pintoc22a3f42017-04-06 09:49:11 +0100214/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000215 * stmmac_clk_csr_set - dynamically set the MDC clock
216 * @priv: driver private structure
217 * Description: this is to dynamically set the MDC clock according to the csr
218 * clock input.
219 * Note:
220 * If a specific clk_csr value is passed from the platform
221 * this means that the CSR Clock Range selection cannot be
222 * changed at run-time and it is fixed (as reported in the driver
223 * documentation). Viceversa the driver will try to set the MDC
224 * clock dynamically according to the actual clock input.
225 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000226static void stmmac_clk_csr_set(struct stmmac_priv *priv)
227{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000228 u32 clk_rate;
229
jpintof573c0b2017-01-09 12:35:09 +0000230 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000231
232 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000233 * for all other cases except for the below mentioned ones.
234 * For values higher than the IEEE 802.3 specified frequency
235 * we can not estimate the proper divider as it is not known
236 * the frequency of clk_csr_i. So we do not change the default
237 * divider.
238 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000239 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
240 if (clk_rate < CSR_F_35M)
241 priv->clk_csr = STMMAC_CSR_20_35M;
242 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
243 priv->clk_csr = STMMAC_CSR_35_60M;
244 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
245 priv->clk_csr = STMMAC_CSR_60_100M;
246 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
247 priv->clk_csr = STMMAC_CSR_100_150M;
248 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
249 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800250 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000251 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000252 }
LABBE Corentin9f93ac82017-05-31 09:18:36 +0200253
254 if (priv->plat->has_sun8i) {
255 if (clk_rate > 160000000)
256 priv->clk_csr = 0x03;
257 else if (clk_rate > 80000000)
258 priv->clk_csr = 0x02;
259 else if (clk_rate > 40000000)
260 priv->clk_csr = 0x01;
261 else
262 priv->clk_csr = 0;
263 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000264}
265
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700266static void print_pkt(unsigned char *buf, int len)
267{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200268 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
269 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700270}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700271
Joao Pintoce736782017-04-06 09:49:10 +0100272static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700273{
Joao Pintoce736782017-04-06 09:49:10 +0100274 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100275 u32 avail;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100276
Joao Pintoce736782017-04-06 09:49:10 +0100277 if (tx_q->dirty_tx > tx_q->cur_tx)
278 avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100279 else
Joao Pintoce736782017-04-06 09:49:10 +0100280 avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100281
282 return avail;
283}
284
Joao Pinto54139cf2017-04-06 09:49:09 +0100285/**
286 * stmmac_rx_dirty - Get RX queue dirty
287 * @priv: driver private structure
288 * @queue: RX queue index
289 */
290static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100291{
Joao Pinto54139cf2017-04-06 09:49:09 +0100292 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100293 u32 dirty;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100294
Joao Pinto54139cf2017-04-06 09:49:09 +0100295 if (rx_q->dirty_rx <= rx_q->cur_rx)
296 dirty = rx_q->cur_rx - rx_q->dirty_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100297 else
Joao Pinto54139cf2017-04-06 09:49:09 +0100298 dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100299
300 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700301}
302
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000303/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100304 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000305 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100306 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000307 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000308 */
309static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
310{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200311 struct net_device *ndev = priv->dev;
312 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000313
314 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000315 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000316}
317
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000318/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100319 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000320 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100321 * Description: this function is to verify and enter in LPI mode in case of
322 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000323 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000324static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
325{
Joao Pintoce736782017-04-06 09:49:10 +0100326 u32 tx_cnt = priv->plat->tx_queues_to_use;
327 u32 queue;
328
329 /* check if all TX queues have the work finished */
330 for (queue = 0; queue < tx_cnt; queue++) {
331 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
332
333 if (tx_q->dirty_tx != tx_q->cur_tx)
334 return; /* still unfinished work */
335 }
336
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000337 /* Check and enter in LPI mode */
Joao Pintoce736782017-04-06 09:49:10 +0100338 if (!priv->tx_path_in_lpi_mode)
Jose Abreuc10d4c82018-04-16 16:08:14 +0100339 stmmac_set_eee_mode(priv, priv->hw,
340 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000341}
342
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000343/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100344 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000345 * @priv: driver private structure
346 * Description: this function is to exit and disable EEE in case of
347 * LPI state is true. This is called by the xmit.
348 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000349void stmmac_disable_eee_mode(struct stmmac_priv *priv)
350{
Jose Abreuc10d4c82018-04-16 16:08:14 +0100351 stmmac_reset_eee_mode(priv, priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000352 del_timer_sync(&priv->eee_ctrl_timer);
353 priv->tx_path_in_lpi_mode = false;
354}
355
356/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100357 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000358 * @arg : data hook
359 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000360 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000361 * then MAC Transmitter can be moved to LPI state.
362 */
Kees Cooke99e88a2017-10-16 14:43:17 -0700363static void stmmac_eee_ctrl_timer(struct timer_list *t)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000364{
Kees Cooke99e88a2017-10-16 14:43:17 -0700365 struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000366
367 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200368 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000369}
370
371/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100372 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000373 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000374 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100375 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
376 * can also manage EEE, this function enable the LPI state and start related
377 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000378 */
379bool stmmac_eee_init(struct stmmac_priv *priv)
380{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200381 struct net_device *ndev = priv->dev;
Jerome Brunet879626e2018-01-03 16:46:29 +0100382 int interface = priv->plat->interface;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100383 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000384 bool ret = false;
385
Jerome Brunet879626e2018-01-03 16:46:29 +0100386 if ((interface != PHY_INTERFACE_MODE_MII) &&
387 (interface != PHY_INTERFACE_MODE_GMII) &&
388 !phy_interface_mode_is_rgmii(interface))
389 goto out;
390
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200391 /* Using PCS we cannot dial with the phy registers at this stage
392 * so we do not support extra feature like EEE.
393 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200394 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
395 (priv->hw->pcs == STMMAC_PCS_TBI) ||
396 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200397 goto out;
398
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000399 /* MAC core supports the EEE feature. */
400 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100401 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000402
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100403 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200404 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100405 /* To manage at run-time if the EEE cannot be supported
406 * anymore (for example because the lp caps have been
407 * changed).
408 * In that case the driver disable own timers.
409 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100410 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100411 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100412 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100413 del_timer_sync(&priv->eee_ctrl_timer);
Jose Abreuc10d4c82018-04-16 16:08:14 +0100414 stmmac_set_eee_timer(priv, priv->hw, 0,
415 tx_lpi_timer);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100416 }
417 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100418 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100419 goto out;
420 }
421 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100422 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200423 if (!priv->eee_active) {
424 priv->eee_active = 1;
Kees Cooke99e88a2017-10-16 14:43:17 -0700425 timer_setup(&priv->eee_ctrl_timer,
426 stmmac_eee_ctrl_timer, 0);
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530427 mod_timer(&priv->eee_ctrl_timer,
428 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000429
Jose Abreuc10d4c82018-04-16 16:08:14 +0100430 stmmac_set_eee_timer(priv, priv->hw,
431 STMMAC_DEFAULT_LIT_LS, tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200432 }
433 /* Set HW EEE according to the speed */
Jose Abreuc10d4c82018-04-16 16:08:14 +0100434 stmmac_set_eee_pls(priv, priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000435
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000436 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100437 spin_unlock_irqrestore(&priv->lock, flags);
438
LABBE Corentin38ddc592016-11-16 20:09:39 +0100439 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000440 }
441out:
442 return ret;
443}
444
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100445/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000446 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100447 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000448 * @skb : the socket buffer
449 * Description :
450 * This function will read timestamp from the descriptor & pass it to stack.
451 * and also perform some sanity checks.
452 */
453static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100454 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000455{
456 struct skb_shared_hwtstamps shhwtstamp;
457 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000458
459 if (!priv->hwts_tx_en)
460 return;
461
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000462 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800463 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000464 return;
465
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000466 /* check tx tstamp status */
Jose Abreu42de0472018-04-16 16:08:12 +0100467 if (stmmac_get_tx_timestamp_status(priv, p)) {
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100468 /* get the valid tstamp */
Jose Abreu42de0472018-04-16 16:08:12 +0100469 stmmac_get_timestamp(priv, p, priv->adv_ts, &ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000470
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100471 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
472 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000473
Mario Molitor33d4c482017-06-08 23:03:09 +0200474 netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100475 /* pass tstamp to stack */
476 skb_tstamp_tx(skb, &shhwtstamp);
477 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000478
479 return;
480}
481
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100482/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000483 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100484 * @p : descriptor pointer
485 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000486 * @skb : the socket buffer
487 * Description :
488 * This function will read received packet's timestamp from the descriptor
489 * and pass it to stack. It also perform some sanity checks.
490 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100491static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
492 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000493{
494 struct skb_shared_hwtstamps *shhwtstamp = NULL;
Jose Abreu98870942017-10-20 14:37:35 +0100495 struct dma_desc *desc = p;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000496 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000497
498 if (!priv->hwts_rx_en)
499 return;
Jose Abreu98870942017-10-20 14:37:35 +0100500 /* For GMAC4, the valid timestamp is from CTX next desc. */
501 if (priv->plat->has_gmac4)
502 desc = np;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000503
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100504 /* Check if timestamp is available */
Jose Abreu42de0472018-04-16 16:08:12 +0100505 if (stmmac_get_rx_timestamp_status(priv, p, np, priv->adv_ts)) {
506 stmmac_get_timestamp(priv, desc, priv->adv_ts, &ns);
Mario Molitor33d4c482017-06-08 23:03:09 +0200507 netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100508 shhwtstamp = skb_hwtstamps(skb);
509 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
510 shhwtstamp->hwtstamp = ns_to_ktime(ns);
511 } else {
Mario Molitor33d4c482017-06-08 23:03:09 +0200512 netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100513 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000514}
515
516/**
517 * stmmac_hwtstamp_ioctl - control hardware timestamping.
518 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100519 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000520 * a proprietary structure used to pass information to the driver.
521 * Description:
522 * This function configures the MAC to enable/disable both outgoing(TX)
523 * and incoming(RX) packets time stamping based on user input.
524 * Return Value:
525 * 0 on success and an appropriate -ve integer on failure.
526 */
527static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
528{
529 struct stmmac_priv *priv = netdev_priv(dev);
530 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200531 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000532 u64 temp = 0;
533 u32 ptp_v2 = 0;
534 u32 tstamp_all = 0;
535 u32 ptp_over_ipv4_udp = 0;
536 u32 ptp_over_ipv6_udp = 0;
537 u32 ptp_over_ethernet = 0;
538 u32 snap_type_sel = 0;
539 u32 ts_master_en = 0;
540 u32 ts_event_en = 0;
541 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800542 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000543
544 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
545 netdev_alert(priv->dev, "No support for HW time stamping\n");
546 priv->hwts_tx_en = 0;
547 priv->hwts_rx_en = 0;
548
549 return -EOPNOTSUPP;
550 }
551
552 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000553 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000554 return -EFAULT;
555
LABBE Corentin38ddc592016-11-16 20:09:39 +0100556 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
557 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000558
559 /* reserved for future extensions */
560 if (config.flags)
561 return -EINVAL;
562
Ben Hutchings5f3da322013-11-14 00:43:41 +0000563 if (config.tx_type != HWTSTAMP_TX_OFF &&
564 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000565 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000566
567 if (priv->adv_ts) {
568 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000569 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000570 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000571 config.rx_filter = HWTSTAMP_FILTER_NONE;
572 break;
573
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000574 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000575 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000576 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
577 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200578 if (priv->plat->has_gmac4)
579 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
580 else
581 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000582
583 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
584 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
585 break;
586
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000587 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000588 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000589 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
590 /* take time stamp for SYNC messages only */
591 ts_event_en = PTP_TCR_TSEVNTENA;
592
593 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
594 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
595 break;
596
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000597 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000598 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000599 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
600 /* take time stamp for Delay_Req messages only */
601 ts_master_en = PTP_TCR_TSMSTRENA;
602 ts_event_en = PTP_TCR_TSEVNTENA;
603
604 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
605 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
606 break;
607
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000608 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000609 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000610 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
611 ptp_v2 = PTP_TCR_TSVER2ENA;
612 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200613 if (priv->plat->has_gmac4)
614 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
615 else
616 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000617
618 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
619 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
620 break;
621
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000622 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000623 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000624 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
625 ptp_v2 = PTP_TCR_TSVER2ENA;
626 /* take time stamp for SYNC messages only */
627 ts_event_en = PTP_TCR_TSEVNTENA;
628
629 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
630 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
631 break;
632
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000633 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000634 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000635 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
636 ptp_v2 = PTP_TCR_TSVER2ENA;
637 /* take time stamp for Delay_Req messages only */
638 ts_master_en = PTP_TCR_TSMSTRENA;
639 ts_event_en = PTP_TCR_TSEVNTENA;
640
641 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
642 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
643 break;
644
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000645 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000646 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000647 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
648 ptp_v2 = PTP_TCR_TSVER2ENA;
649 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200650 if (priv->plat->has_gmac4)
651 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
652 else
653 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000654
655 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
656 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
657 ptp_over_ethernet = PTP_TCR_TSIPENA;
658 break;
659
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000660 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000661 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000662 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
663 ptp_v2 = PTP_TCR_TSVER2ENA;
664 /* take time stamp for SYNC messages only */
665 ts_event_en = PTP_TCR_TSEVNTENA;
666
667 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
668 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
669 ptp_over_ethernet = PTP_TCR_TSIPENA;
670 break;
671
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000672 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000673 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000674 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
675 ptp_v2 = PTP_TCR_TSVER2ENA;
676 /* take time stamp for Delay_Req messages only */
677 ts_master_en = PTP_TCR_TSMSTRENA;
678 ts_event_en = PTP_TCR_TSEVNTENA;
679
680 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
681 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
682 ptp_over_ethernet = PTP_TCR_TSIPENA;
683 break;
684
Miroslav Lichvare3412572017-05-19 17:52:36 +0200685 case HWTSTAMP_FILTER_NTP_ALL:
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000686 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000687 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000688 config.rx_filter = HWTSTAMP_FILTER_ALL;
689 tstamp_all = PTP_TCR_TSENALL;
690 break;
691
692 default:
693 return -ERANGE;
694 }
695 } else {
696 switch (config.rx_filter) {
697 case HWTSTAMP_FILTER_NONE:
698 config.rx_filter = HWTSTAMP_FILTER_NONE;
699 break;
700 default:
701 /* PTP v1, UDP, any kind of event packet */
702 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
703 break;
704 }
705 }
706 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000707 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000708
709 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100710 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000711 else {
712 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000713 tstamp_all | ptp_v2 | ptp_over_ethernet |
714 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
715 ts_master_en | snap_type_sel);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100716 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000717
718 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800719 sec_inc = priv->hw->ptp->config_sub_second_increment(
jpintof573c0b2017-01-09 12:35:09 +0000720 priv->ptpaddr, priv->plat->clk_ptp_rate,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100721 priv->plat->has_gmac4);
Phil Reid19d857c2015-12-14 11:32:01 +0800722 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000723
724 /* calculate default added value:
725 * formula is :
726 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800727 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000728 */
Phil Reid19d857c2015-12-14 11:32:01 +0800729 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000730 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100731 priv->hw->ptp->config_addend(priv->ptpaddr,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000732 priv->default_addend);
733
734 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200735 ktime_get_real_ts64(&now);
736
737 /* lower 32 bits of tv_sec are safe until y2106 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100738 priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000739 now.tv_nsec);
740 }
741
742 return copy_to_user(ifr->ifr_data, &config,
743 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
744}
745
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000746/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100747 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000748 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100749 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000750 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100751 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000752 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000753static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000754{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000755 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
756 return -EOPNOTSUPP;
757
Vince Bridgers7cd01392013-12-20 11:19:34 -0600758 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200759 /* Check if adv_ts can be enabled for dwmac 4.x core */
760 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
761 priv->adv_ts = 1;
762 /* Dwmac 3.x core with extend_desc can support adv_ts */
763 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600764 priv->adv_ts = 1;
765
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200766 if (priv->dma_cap.time_stamp)
767 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600768
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200769 if (priv->adv_ts)
770 netdev_info(priv->dev,
771 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000772
773 priv->hw->ptp = &stmmac_ptp;
774 priv->hwts_tx_en = 0;
775 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000776
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200777 stmmac_ptp_register(priv);
778
779 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000780}
781
782static void stmmac_release_ptp(struct stmmac_priv *priv)
783{
jpintof573c0b2017-01-09 12:35:09 +0000784 if (priv->plat->clk_ptp_ref)
785 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000786 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000787}
788
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700789/**
Joao Pinto29feff32017-03-10 18:24:56 +0000790 * stmmac_mac_flow_ctrl - Configure flow control in all queues
791 * @priv: driver private structure
792 * Description: It is used for configuring the flow control in all queues
793 */
794static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
795{
796 u32 tx_cnt = priv->plat->tx_queues_to_use;
797
Jose Abreuc10d4c82018-04-16 16:08:14 +0100798 stmmac_flow_ctrl(priv, priv->hw, duplex, priv->flow_ctrl,
799 priv->pause, tx_cnt);
Joao Pinto29feff32017-03-10 18:24:56 +0000800}
801
802/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100803 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700804 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100805 * Description: this is the helper called by the physical abstraction layer
806 * drivers to communicate the phy link status. According the speed and duplex
807 * this driver can invoke registered glue-logic as well.
808 * It also invoke the eee initialization because it could happen when switch
809 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700810 */
811static void stmmac_adjust_link(struct net_device *dev)
812{
813 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200814 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700815 unsigned long flags;
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200816 bool new_state = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700817
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100818 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700819 return;
820
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700821 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000822
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700823 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000824 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700825
826 /* Now we make sure that we can be in full duplex mode.
827 * If not, we operate in half-duplex mode. */
828 if (phydev->duplex != priv->oldduplex) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200829 new_state = true;
LABBE Corentin50cb16d2017-05-24 09:16:44 +0200830 if (!phydev->duplex)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000831 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700832 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000833 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700834 priv->oldduplex = phydev->duplex;
835 }
836 /* Flow Control operation */
837 if (phydev->pause)
Joao Pinto29feff32017-03-10 18:24:56 +0000838 stmmac_mac_flow_ctrl(priv, phydev->duplex);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700839
840 if (phydev->speed != priv->speed) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200841 new_state = true;
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200842 ctrl &= ~priv->hw->link.speed_mask;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700843 switch (phydev->speed) {
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200844 case SPEED_1000:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200845 ctrl |= priv->hw->link.speed1000;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700846 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200847 case SPEED_100:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200848 ctrl |= priv->hw->link.speed100;
LABBE Corentin9beae262017-02-15 10:46:43 +0100849 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200850 case SPEED_10:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200851 ctrl |= priv->hw->link.speed10;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700852 break;
853 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100854 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100855 "broken speed: %d\n", phydev->speed);
LABBE Corentin688495b2017-02-15 10:46:41 +0100856 phydev->speed = SPEED_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700857 break;
858 }
LABBE Corentin5db13552017-02-15 10:46:42 +0100859 if (phydev->speed != SPEED_UNKNOWN)
860 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700861 priv->speed = phydev->speed;
862 }
863
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000864 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700865
866 if (!priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200867 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200868 priv->oldlink = true;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700869 }
870 } else if (priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200871 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200872 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100873 priv->speed = SPEED_UNKNOWN;
874 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700875 }
876
877 if (new_state && netif_msg_link(priv))
878 phy_print_status(phydev);
879
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100880 spin_unlock_irqrestore(&priv->lock, flags);
881
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200882 if (phydev->is_pseudo_fixed_link)
883 /* Stop PHY layer to call the hook to adjust the link in case
884 * of a switch is attached to the stmmac driver.
885 */
886 phydev->irq = PHY_IGNORE_INTERRUPT;
887 else
888 /* At this stage, init the EEE if supported.
889 * Never called in case of fixed_link.
890 */
891 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700892}
893
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000894/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100895 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000896 * @priv: driver private structure
897 * Description: this is to verify if the HW supports the PCS.
898 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
899 * configured for the TBI, RTBI, or SGMII PHY interface.
900 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000901static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
902{
903 int interface = priv->plat->interface;
904
905 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900906 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
907 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
908 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
909 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100910 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200911 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900912 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100913 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200914 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000915 }
916 }
917}
918
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700919/**
920 * stmmac_init_phy - PHY initialization
921 * @dev: net device structure
922 * Description: it initializes the driver's PHY state, and attaches the PHY
923 * to the mac driver.
924 * Return value:
925 * 0 on success
926 */
927static int stmmac_init_phy(struct net_device *dev)
928{
929 struct stmmac_priv *priv = netdev_priv(dev);
930 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000931 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000932 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000933 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000934 int max_speed = priv->plat->max_speed;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200935 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100936 priv->speed = SPEED_UNKNOWN;
937 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700938
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700939 if (priv->plat->phy_node) {
940 phydev = of_phy_connect(dev, priv->plat->phy_node,
941 &stmmac_adjust_link, 0, interface);
942 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200943 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
944 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000945
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700946 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
947 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100948 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100949 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700950
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700951 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
952 interface);
953 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700954
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300955 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100956 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300957 if (!phydev)
958 return -ENODEV;
959
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700960 return PTR_ERR(phydev);
961 }
962
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000963 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000964 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000965 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200966 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000967 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
968 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000969
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700970 /*
971 * Broken HW is sometimes missing the pull-up resistor on the
972 * MDIO line, which results in reads to non-existent devices returning
973 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
974 * device as well.
975 * Note: phydev->phy_id is the result of reading the UID PHY registers.
976 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700977 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700978 phy_disconnect(phydev);
979 return -ENODEV;
980 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100981
Florian Fainellic51e4242016-11-13 17:50:35 -0800982 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
983 * subsequent PHY polling, make sure we force a link transition if
984 * we have a UP/DOWN/UP transition
985 */
986 if (phydev->is_pseudo_fixed_link)
987 phydev->irq = PHY_POLL;
988
LABBE Corentinb05c76a2017-02-08 09:31:18 +0100989 phy_attached_info(phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700990 return 0;
991}
992
Joao Pinto71fedb02017-04-06 09:49:08 +0100993static void stmmac_display_rx_rings(struct stmmac_priv *priv)
994{
Joao Pinto54139cf2017-04-06 09:49:09 +0100995 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +0100996 void *head_rx;
Joao Pinto54139cf2017-04-06 09:49:09 +0100997 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +0100998
Joao Pinto54139cf2017-04-06 09:49:09 +0100999 /* Display RX rings */
1000 for (queue = 0; queue < rx_cnt; queue++) {
1001 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001002
Joao Pinto54139cf2017-04-06 09:49:09 +01001003 pr_info("\tRX Queue %u rings\n", queue);
1004
1005 if (priv->extend_desc)
1006 head_rx = (void *)rx_q->dma_erx;
1007 else
1008 head_rx = (void *)rx_q->dma_rx;
1009
1010 /* Display RX ring */
Jose Abreu42de0472018-04-16 16:08:12 +01001011 stmmac_display_ring(priv, head_rx, DMA_RX_SIZE, true);
Joao Pinto54139cf2017-04-06 09:49:09 +01001012 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001013}
1014
1015static void stmmac_display_tx_rings(struct stmmac_priv *priv)
1016{
Joao Pintoce736782017-04-06 09:49:10 +01001017 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001018 void *head_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001019 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001020
Joao Pintoce736782017-04-06 09:49:10 +01001021 /* Display TX rings */
1022 for (queue = 0; queue < tx_cnt; queue++) {
1023 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001024
Joao Pintoce736782017-04-06 09:49:10 +01001025 pr_info("\tTX Queue %d rings\n", queue);
1026
1027 if (priv->extend_desc)
1028 head_tx = (void *)tx_q->dma_etx;
1029 else
1030 head_tx = (void *)tx_q->dma_tx;
1031
Jose Abreu42de0472018-04-16 16:08:12 +01001032 stmmac_display_ring(priv, head_tx, DMA_TX_SIZE, false);
Joao Pintoce736782017-04-06 09:49:10 +01001033 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001034}
1035
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001036static void stmmac_display_rings(struct stmmac_priv *priv)
1037{
Joao Pinto71fedb02017-04-06 09:49:08 +01001038 /* Display RX ring */
1039 stmmac_display_rx_rings(priv);
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02001040
Joao Pinto71fedb02017-04-06 09:49:08 +01001041 /* Display TX ring */
1042 stmmac_display_tx_rings(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001043}
1044
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001045static int stmmac_set_bfsize(int mtu, int bufsize)
1046{
1047 int ret = bufsize;
1048
1049 if (mtu >= BUF_SIZE_4KiB)
1050 ret = BUF_SIZE_8KiB;
1051 else if (mtu >= BUF_SIZE_2KiB)
1052 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001053 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001054 ret = BUF_SIZE_2KiB;
1055 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001056 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001057
1058 return ret;
1059}
1060
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001061/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001062 * stmmac_clear_rx_descriptors - clear RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001063 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001064 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001065 * Description: this function is called to clear the RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001066 * in case of both basic and extended descriptors are used.
1067 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001068static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001069{
Joao Pinto54139cf2017-04-06 09:49:09 +01001070 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentin5bacd772017-03-29 07:05:40 +02001071 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001072
Joao Pinto71fedb02017-04-06 09:49:08 +01001073 /* Clear the RX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001074 for (i = 0; i < DMA_RX_SIZE; i++)
1075 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001076 stmmac_init_rx_desc(priv, &rx_q->dma_erx[i].basic,
1077 priv->use_riwt, priv->mode,
1078 (i == DMA_RX_SIZE - 1));
LABBE Corentin5bacd772017-03-29 07:05:40 +02001079 else
Jose Abreu42de0472018-04-16 16:08:12 +01001080 stmmac_init_rx_desc(priv, &rx_q->dma_rx[i],
1081 priv->use_riwt, priv->mode,
1082 (i == DMA_RX_SIZE - 1));
Joao Pinto71fedb02017-04-06 09:49:08 +01001083}
1084
1085/**
1086 * stmmac_clear_tx_descriptors - clear tx descriptors
1087 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001088 * @queue: TX queue index.
Joao Pinto71fedb02017-04-06 09:49:08 +01001089 * Description: this function is called to clear the TX descriptors
1090 * in case of both basic and extended descriptors are used.
1091 */
Joao Pintoce736782017-04-06 09:49:10 +01001092static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
Joao Pinto71fedb02017-04-06 09:49:08 +01001093{
Joao Pintoce736782017-04-06 09:49:10 +01001094 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001095 int i;
1096
1097 /* Clear the TX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001098 for (i = 0; i < DMA_TX_SIZE; i++)
1099 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001100 stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
1101 priv->mode, (i == DMA_TX_SIZE - 1));
LABBE Corentin5bacd772017-03-29 07:05:40 +02001102 else
Jose Abreu42de0472018-04-16 16:08:12 +01001103 stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
1104 priv->mode, (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001105}
1106
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001107/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001108 * stmmac_clear_descriptors - clear descriptors
1109 * @priv: driver private structure
1110 * Description: this function is called to clear the TX and RX descriptors
1111 * in case of both basic and extended descriptors are used.
1112 */
1113static void stmmac_clear_descriptors(struct stmmac_priv *priv)
1114{
Joao Pinto54139cf2017-04-06 09:49:09 +01001115 u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01001116 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01001117 u32 queue;
1118
Joao Pinto71fedb02017-04-06 09:49:08 +01001119 /* Clear the RX descriptors */
Joao Pinto54139cf2017-04-06 09:49:09 +01001120 for (queue = 0; queue < rx_queue_cnt; queue++)
1121 stmmac_clear_rx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001122
1123 /* Clear the TX descriptors */
Joao Pintoce736782017-04-06 09:49:10 +01001124 for (queue = 0; queue < tx_queue_cnt; queue++)
1125 stmmac_clear_tx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001126}
1127
1128/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001129 * stmmac_init_rx_buffers - init the RX descriptor buffer.
1130 * @priv: driver private structure
1131 * @p: descriptor pointer
1132 * @i: descriptor index
Joao Pinto54139cf2017-04-06 09:49:09 +01001133 * @flags: gfp flag
1134 * @queue: RX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001135 * Description: this function is called to allocate a receive buffer, perform
1136 * the DMA mapping and init the descriptor.
1137 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001138static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Joao Pinto54139cf2017-04-06 09:49:09 +01001139 int i, gfp_t flags, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001140{
Joao Pinto54139cf2017-04-06 09:49:09 +01001141 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001142 struct sk_buff *skb;
1143
Vineet Gupta4ec49a32015-05-20 12:04:40 +05301144 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001145 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001146 netdev_err(priv->dev,
1147 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001148 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001149 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001150 rx_q->rx_skbuff[i] = skb;
1151 rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001152 priv->dma_buf_sz,
1153 DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001154 if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001155 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001156 dev_kfree_skb_any(skb);
1157 return -EINVAL;
1158 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001159
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001160 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Joao Pinto54139cf2017-04-06 09:49:09 +01001161 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001162 else
Joao Pinto54139cf2017-04-06 09:49:09 +01001163 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001164
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001165 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001166 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001167 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001168
1169 return 0;
1170}
1171
Joao Pinto71fedb02017-04-06 09:49:08 +01001172/**
1173 * stmmac_free_rx_buffer - free RX dma buffers
1174 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001175 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001176 * @i: buffer index.
1177 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001178static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001179{
Joao Pinto54139cf2017-04-06 09:49:09 +01001180 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1181
1182 if (rx_q->rx_skbuff[i]) {
1183 dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001184 priv->dma_buf_sz, DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001185 dev_kfree_skb_any(rx_q->rx_skbuff[i]);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001186 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001187 rx_q->rx_skbuff[i] = NULL;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001188}
1189
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001190/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001191 * stmmac_free_tx_buffer - free RX dma buffers
1192 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001193 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001194 * @i: buffer index.
1195 */
Joao Pintoce736782017-04-06 09:49:10 +01001196static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Joao Pinto71fedb02017-04-06 09:49:08 +01001197{
Joao Pintoce736782017-04-06 09:49:10 +01001198 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1199
1200 if (tx_q->tx_skbuff_dma[i].buf) {
1201 if (tx_q->tx_skbuff_dma[i].map_as_page)
Joao Pinto71fedb02017-04-06 09:49:08 +01001202 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001203 tx_q->tx_skbuff_dma[i].buf,
1204 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001205 DMA_TO_DEVICE);
1206 else
1207 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001208 tx_q->tx_skbuff_dma[i].buf,
1209 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001210 DMA_TO_DEVICE);
1211 }
1212
Joao Pintoce736782017-04-06 09:49:10 +01001213 if (tx_q->tx_skbuff[i]) {
1214 dev_kfree_skb_any(tx_q->tx_skbuff[i]);
1215 tx_q->tx_skbuff[i] = NULL;
1216 tx_q->tx_skbuff_dma[i].buf = 0;
1217 tx_q->tx_skbuff_dma[i].map_as_page = false;
Joao Pinto71fedb02017-04-06 09:49:08 +01001218 }
1219}
1220
1221/**
1222 * init_dma_rx_desc_rings - init the RX descriptor rings
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001223 * @dev: net device structure
1224 * @flags: gfp flag.
Joao Pinto71fedb02017-04-06 09:49:08 +01001225 * Description: this function initializes the DMA RX descriptors
LABBE Corentin5bacd772017-03-29 07:05:40 +02001226 * and allocates the socket buffers. It supports the chained and ring
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001227 * modes.
1228 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001229static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001230{
1231 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01001232 u32 rx_count = priv->plat->rx_queues_to_use;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001233 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001234 int ret = -ENOMEM;
Colin Ian King1d3028f2017-06-06 14:10:49 +01001235 int queue;
Joao Pinto54139cf2017-04-06 09:49:09 +01001236 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001237
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001238 if (priv->hw->mode->set_16kib_bfsize)
1239 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001240
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001241 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001242 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001243
Vince Bridgers2618abb2014-01-20 05:39:01 -06001244 priv->dma_buf_sz = bfsize;
1245
Joao Pinto54139cf2017-04-06 09:49:09 +01001246 /* RX INITIALIZATION */
LABBE Corentinb3e51062016-11-16 20:09:41 +01001247 netif_dbg(priv, probe, priv->dev,
1248 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1249
Joao Pinto54139cf2017-04-06 09:49:09 +01001250 for (queue = 0; queue < rx_count; queue++) {
1251 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001252
Joao Pinto54139cf2017-04-06 09:49:09 +01001253 netif_dbg(priv, probe, priv->dev,
1254 "(%s) dma_rx_phy=0x%08x\n", __func__,
1255 (u32)rx_q->dma_rx_phy);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001256
Joao Pinto54139cf2017-04-06 09:49:09 +01001257 for (i = 0; i < DMA_RX_SIZE; i++) {
1258 struct dma_desc *p;
1259
1260 if (priv->extend_desc)
1261 p = &((rx_q->dma_erx + i)->basic);
1262 else
1263 p = rx_q->dma_rx + i;
1264
1265 ret = stmmac_init_rx_buffers(priv, p, i, flags,
1266 queue);
1267 if (ret)
1268 goto err_init_rx_buffers;
1269
1270 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1271 rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
1272 (unsigned int)rx_q->rx_skbuff_dma[i]);
1273 }
1274
1275 rx_q->cur_rx = 0;
1276 rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1277
1278 stmmac_clear_rx_descriptors(priv, queue);
1279
1280 /* Setup the chained descriptor addresses */
1281 if (priv->mode == STMMAC_CHAIN_MODE) {
1282 if (priv->extend_desc)
1283 priv->hw->mode->init(rx_q->dma_erx,
1284 rx_q->dma_rx_phy,
1285 DMA_RX_SIZE, 1);
1286 else
1287 priv->hw->mode->init(rx_q->dma_rx,
1288 rx_q->dma_rx_phy,
1289 DMA_RX_SIZE, 0);
1290 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001291 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001292
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001293 buf_sz = bfsize;
1294
Joao Pinto54139cf2017-04-06 09:49:09 +01001295 return 0;
1296
1297err_init_rx_buffers:
1298 while (queue >= 0) {
1299 while (--i >= 0)
1300 stmmac_free_rx_buffer(priv, queue, i);
1301
1302 if (queue == 0)
1303 break;
1304
1305 i = DMA_RX_SIZE;
1306 queue--;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001307 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001308
Joao Pinto71fedb02017-04-06 09:49:08 +01001309 return ret;
1310}
1311
1312/**
1313 * init_dma_tx_desc_rings - init the TX descriptor rings
1314 * @dev: net device structure.
1315 * Description: this function initializes the DMA TX descriptors
1316 * and allocates the socket buffers. It supports the chained and ring
1317 * modes.
1318 */
1319static int init_dma_tx_desc_rings(struct net_device *dev)
1320{
1321 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01001322 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1323 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001324 int i;
1325
Joao Pintoce736782017-04-06 09:49:10 +01001326 for (queue = 0; queue < tx_queue_cnt; queue++) {
1327 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001328
Joao Pintoce736782017-04-06 09:49:10 +01001329 netif_dbg(priv, probe, priv->dev,
1330 "(%s) dma_tx_phy=0x%08x\n", __func__,
1331 (u32)tx_q->dma_tx_phy);
Joao Pinto71fedb02017-04-06 09:49:08 +01001332
Joao Pintoce736782017-04-06 09:49:10 +01001333 /* Setup the chained descriptor addresses */
1334 if (priv->mode == STMMAC_CHAIN_MODE) {
1335 if (priv->extend_desc)
1336 priv->hw->mode->init(tx_q->dma_etx,
1337 tx_q->dma_tx_phy,
1338 DMA_TX_SIZE, 1);
1339 else
1340 priv->hw->mode->init(tx_q->dma_tx,
1341 tx_q->dma_tx_phy,
1342 DMA_TX_SIZE, 0);
LABBE Corentin5bacd772017-03-29 07:05:40 +02001343 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001344
Joao Pintoce736782017-04-06 09:49:10 +01001345 for (i = 0; i < DMA_TX_SIZE; i++) {
1346 struct dma_desc *p;
Joao Pintoce736782017-04-06 09:49:10 +01001347 if (priv->extend_desc)
1348 p = &((tx_q->dma_etx + i)->basic);
1349 else
1350 p = tx_q->dma_tx + i;
1351
1352 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1353 p->des0 = 0;
1354 p->des1 = 0;
1355 p->des2 = 0;
1356 p->des3 = 0;
1357 } else {
1358 p->des2 = 0;
1359 }
1360
1361 tx_q->tx_skbuff_dma[i].buf = 0;
1362 tx_q->tx_skbuff_dma[i].map_as_page = false;
1363 tx_q->tx_skbuff_dma[i].len = 0;
1364 tx_q->tx_skbuff_dma[i].last_segment = false;
1365 tx_q->tx_skbuff[i] = NULL;
1366 }
1367
1368 tx_q->dirty_tx = 0;
1369 tx_q->cur_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01001370 tx_q->mss = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001371
Joao Pintoc22a3f42017-04-06 09:49:11 +01001372 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
1373 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001374
Joao Pinto71fedb02017-04-06 09:49:08 +01001375 return 0;
1376}
1377
1378/**
1379 * init_dma_desc_rings - init the RX/TX descriptor rings
1380 * @dev: net device structure
1381 * @flags: gfp flag.
1382 * Description: this function initializes the DMA RX/TX descriptors
1383 * and allocates the socket buffers. It supports the chained and ring
1384 * modes.
1385 */
1386static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
1387{
1388 struct stmmac_priv *priv = netdev_priv(dev);
1389 int ret;
1390
1391 ret = init_dma_rx_desc_rings(dev, flags);
1392 if (ret)
1393 return ret;
1394
1395 ret = init_dma_tx_desc_rings(dev);
1396
LABBE Corentin5bacd772017-03-29 07:05:40 +02001397 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001398
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001399 if (netif_msg_hw(priv))
1400 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001401
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001402 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001403}
1404
Joao Pinto71fedb02017-04-06 09:49:08 +01001405/**
1406 * dma_free_rx_skbufs - free RX dma buffers
1407 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001408 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001409 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001410static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001411{
1412 int i;
1413
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001414 for (i = 0; i < DMA_RX_SIZE; i++)
Joao Pinto54139cf2017-04-06 09:49:09 +01001415 stmmac_free_rx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001416}
1417
Joao Pinto71fedb02017-04-06 09:49:08 +01001418/**
1419 * dma_free_tx_skbufs - free TX dma buffers
1420 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001421 * @queue: TX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001422 */
Joao Pintoce736782017-04-06 09:49:10 +01001423static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001424{
1425 int i;
1426
Joao Pinto71fedb02017-04-06 09:49:08 +01001427 for (i = 0; i < DMA_TX_SIZE; i++)
Joao Pintoce736782017-04-06 09:49:10 +01001428 stmmac_free_tx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001429}
1430
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001431/**
Joao Pinto54139cf2017-04-06 09:49:09 +01001432 * free_dma_rx_desc_resources - free RX dma desc resources
1433 * @priv: private structure
1434 */
1435static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
1436{
1437 u32 rx_count = priv->plat->rx_queues_to_use;
1438 u32 queue;
1439
1440 /* Free RX queue resources */
1441 for (queue = 0; queue < rx_count; queue++) {
1442 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1443
1444 /* Release the DMA RX socket buffers */
1445 dma_free_rx_skbufs(priv, queue);
1446
1447 /* Free DMA regions of consistent memory previously allocated */
1448 if (!priv->extend_desc)
1449 dma_free_coherent(priv->device,
1450 DMA_RX_SIZE * sizeof(struct dma_desc),
1451 rx_q->dma_rx, rx_q->dma_rx_phy);
1452 else
1453 dma_free_coherent(priv->device, DMA_RX_SIZE *
1454 sizeof(struct dma_extended_desc),
1455 rx_q->dma_erx, rx_q->dma_rx_phy);
1456
1457 kfree(rx_q->rx_skbuff_dma);
1458 kfree(rx_q->rx_skbuff);
1459 }
1460}
1461
1462/**
Joao Pintoce736782017-04-06 09:49:10 +01001463 * free_dma_tx_desc_resources - free TX dma desc resources
1464 * @priv: private structure
1465 */
1466static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
1467{
1468 u32 tx_count = priv->plat->tx_queues_to_use;
Christophe Jaillet62242262017-07-08 09:46:54 +02001469 u32 queue;
Joao Pintoce736782017-04-06 09:49:10 +01001470
1471 /* Free TX queue resources */
1472 for (queue = 0; queue < tx_count; queue++) {
1473 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1474
1475 /* Release the DMA TX socket buffers */
1476 dma_free_tx_skbufs(priv, queue);
1477
1478 /* Free DMA regions of consistent memory previously allocated */
1479 if (!priv->extend_desc)
1480 dma_free_coherent(priv->device,
1481 DMA_TX_SIZE * sizeof(struct dma_desc),
1482 tx_q->dma_tx, tx_q->dma_tx_phy);
1483 else
1484 dma_free_coherent(priv->device, DMA_TX_SIZE *
1485 sizeof(struct dma_extended_desc),
1486 tx_q->dma_etx, tx_q->dma_tx_phy);
1487
1488 kfree(tx_q->tx_skbuff_dma);
1489 kfree(tx_q->tx_skbuff);
1490 }
1491}
1492
1493/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001494 * alloc_dma_rx_desc_resources - alloc RX resources.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001495 * @priv: private structure
1496 * Description: according to which descriptor can be used (extend or basic)
1497 * this function allocates the resources for TX and RX paths. In case of
1498 * reception, for example, it pre-allocated the RX socket buffer in order to
1499 * allow zero-copy mechanism.
1500 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001501static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001502{
Joao Pinto54139cf2017-04-06 09:49:09 +01001503 u32 rx_count = priv->plat->rx_queues_to_use;
LABBE Corentin5bacd772017-03-29 07:05:40 +02001504 int ret = -ENOMEM;
Joao Pinto54139cf2017-04-06 09:49:09 +01001505 u32 queue;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001506
Joao Pinto54139cf2017-04-06 09:49:09 +01001507 /* RX queues buffers and DMA */
1508 for (queue = 0; queue < rx_count; queue++) {
1509 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001510
Joao Pinto54139cf2017-04-06 09:49:09 +01001511 rx_q->queue_index = queue;
1512 rx_q->priv_data = priv;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001513
Joao Pinto54139cf2017-04-06 09:49:09 +01001514 rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
1515 sizeof(dma_addr_t),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001516 GFP_KERNEL);
Joao Pinto54139cf2017-04-06 09:49:09 +01001517 if (!rx_q->rx_skbuff_dma)
Christophe Jaillet63c3aa62017-07-08 09:46:33 +02001518 goto err_dma;
Joao Pinto54139cf2017-04-06 09:49:09 +01001519
1520 rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
1521 sizeof(struct sk_buff *),
1522 GFP_KERNEL);
1523 if (!rx_q->rx_skbuff)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001524 goto err_dma;
1525
Joao Pinto54139cf2017-04-06 09:49:09 +01001526 if (priv->extend_desc) {
1527 rx_q->dma_erx = dma_zalloc_coherent(priv->device,
1528 DMA_RX_SIZE *
1529 sizeof(struct
1530 dma_extended_desc),
1531 &rx_q->dma_rx_phy,
1532 GFP_KERNEL);
1533 if (!rx_q->dma_erx)
1534 goto err_dma;
1535
1536 } else {
1537 rx_q->dma_rx = dma_zalloc_coherent(priv->device,
1538 DMA_RX_SIZE *
1539 sizeof(struct
1540 dma_desc),
1541 &rx_q->dma_rx_phy,
1542 GFP_KERNEL);
1543 if (!rx_q->dma_rx)
1544 goto err_dma;
1545 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001546 }
1547
1548 return 0;
1549
1550err_dma:
Joao Pinto54139cf2017-04-06 09:49:09 +01001551 free_dma_rx_desc_resources(priv);
1552
Joao Pinto71fedb02017-04-06 09:49:08 +01001553 return ret;
1554}
1555
1556/**
1557 * alloc_dma_tx_desc_resources - alloc TX resources.
1558 * @priv: private structure
1559 * Description: according to which descriptor can be used (extend or basic)
1560 * this function allocates the resources for TX and RX paths. In case of
1561 * reception, for example, it pre-allocated the RX socket buffer in order to
1562 * allow zero-copy mechanism.
1563 */
1564static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
1565{
Joao Pintoce736782017-04-06 09:49:10 +01001566 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001567 int ret = -ENOMEM;
Joao Pintoce736782017-04-06 09:49:10 +01001568 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001569
Joao Pintoce736782017-04-06 09:49:10 +01001570 /* TX queues buffers and DMA */
1571 for (queue = 0; queue < tx_count; queue++) {
1572 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001573
Joao Pintoce736782017-04-06 09:49:10 +01001574 tx_q->queue_index = queue;
1575 tx_q->priv_data = priv;
Joao Pinto71fedb02017-04-06 09:49:08 +01001576
Joao Pintoce736782017-04-06 09:49:10 +01001577 tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
1578 sizeof(*tx_q->tx_skbuff_dma),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001579 GFP_KERNEL);
Joao Pintoce736782017-04-06 09:49:10 +01001580 if (!tx_q->tx_skbuff_dma)
Christophe Jaillet62242262017-07-08 09:46:54 +02001581 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001582
1583 tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
1584 sizeof(struct sk_buff *),
1585 GFP_KERNEL);
1586 if (!tx_q->tx_skbuff)
Christophe Jaillet62242262017-07-08 09:46:54 +02001587 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001588
1589 if (priv->extend_desc) {
1590 tx_q->dma_etx = dma_zalloc_coherent(priv->device,
1591 DMA_TX_SIZE *
1592 sizeof(struct
1593 dma_extended_desc),
1594 &tx_q->dma_tx_phy,
1595 GFP_KERNEL);
1596 if (!tx_q->dma_etx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001597 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001598 } else {
1599 tx_q->dma_tx = dma_zalloc_coherent(priv->device,
1600 DMA_TX_SIZE *
1601 sizeof(struct
1602 dma_desc),
1603 &tx_q->dma_tx_phy,
1604 GFP_KERNEL);
1605 if (!tx_q->dma_tx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001606 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001607 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001608 }
1609
1610 return 0;
1611
Christophe Jaillet62242262017-07-08 09:46:54 +02001612err_dma:
Joao Pintoce736782017-04-06 09:49:10 +01001613 free_dma_tx_desc_resources(priv);
1614
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001615 return ret;
1616}
1617
Joao Pinto71fedb02017-04-06 09:49:08 +01001618/**
1619 * alloc_dma_desc_resources - alloc TX/RX resources.
1620 * @priv: private structure
1621 * Description: according to which descriptor can be used (extend or basic)
1622 * this function allocates the resources for TX and RX paths. In case of
1623 * reception, for example, it pre-allocated the RX socket buffer in order to
1624 * allow zero-copy mechanism.
1625 */
1626static int alloc_dma_desc_resources(struct stmmac_priv *priv)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001627{
Joao Pinto54139cf2017-04-06 09:49:09 +01001628 /* RX Allocation */
Joao Pinto71fedb02017-04-06 09:49:08 +01001629 int ret = alloc_dma_rx_desc_resources(priv);
1630
1631 if (ret)
1632 return ret;
1633
1634 ret = alloc_dma_tx_desc_resources(priv);
1635
1636 return ret;
1637}
1638
1639/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001640 * free_dma_desc_resources - free dma desc resources
1641 * @priv: private structure
1642 */
1643static void free_dma_desc_resources(struct stmmac_priv *priv)
1644{
1645 /* Release the DMA RX socket buffers */
1646 free_dma_rx_desc_resources(priv);
1647
1648 /* Release the DMA TX socket buffers */
1649 free_dma_tx_desc_resources(priv);
1650}
1651
1652/**
jpinto9eb12472016-12-28 12:57:48 +00001653 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1654 * @priv: driver private structure
1655 * Description: It is used for enabling the rx queues in the MAC
1656 */
1657static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1658{
Joao Pinto4f6046f2017-03-10 18:24:54 +00001659 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1660 int queue;
1661 u8 mode;
jpinto9eb12472016-12-28 12:57:48 +00001662
Joao Pinto4f6046f2017-03-10 18:24:54 +00001663 for (queue = 0; queue < rx_queues_count; queue++) {
1664 mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
Jose Abreuc10d4c82018-04-16 16:08:14 +01001665 stmmac_rx_queue_enable(priv, priv->hw, mode, queue);
Joao Pinto4f6046f2017-03-10 18:24:54 +00001666 }
jpinto9eb12472016-12-28 12:57:48 +00001667}
1668
1669/**
Joao Pintoae4f0d42017-03-15 11:04:47 +00001670 * stmmac_start_rx_dma - start RX DMA channel
1671 * @priv: driver private structure
1672 * @chan: RX channel index
1673 * Description:
1674 * This starts a RX DMA channel
1675 */
1676static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
1677{
1678 netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001679 stmmac_start_rx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001680}
1681
1682/**
1683 * stmmac_start_tx_dma - start TX DMA channel
1684 * @priv: driver private structure
1685 * @chan: TX channel index
1686 * Description:
1687 * This starts a TX DMA channel
1688 */
1689static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
1690{
1691 netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001692 stmmac_start_tx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001693}
1694
1695/**
1696 * stmmac_stop_rx_dma - stop RX DMA channel
1697 * @priv: driver private structure
1698 * @chan: RX channel index
1699 * Description:
1700 * This stops a RX DMA channel
1701 */
1702static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
1703{
1704 netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001705 stmmac_stop_rx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001706}
1707
1708/**
1709 * stmmac_stop_tx_dma - stop TX DMA channel
1710 * @priv: driver private structure
1711 * @chan: TX channel index
1712 * Description:
1713 * This stops a TX DMA channel
1714 */
1715static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
1716{
1717 netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001718 stmmac_stop_tx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001719}
1720
1721/**
1722 * stmmac_start_all_dma - start all RX and TX DMA channels
1723 * @priv: driver private structure
1724 * Description:
1725 * This starts all the RX and TX DMA channels
1726 */
1727static void stmmac_start_all_dma(struct stmmac_priv *priv)
1728{
1729 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1730 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1731 u32 chan = 0;
1732
1733 for (chan = 0; chan < rx_channels_count; chan++)
1734 stmmac_start_rx_dma(priv, chan);
1735
1736 for (chan = 0; chan < tx_channels_count; chan++)
1737 stmmac_start_tx_dma(priv, chan);
1738}
1739
1740/**
1741 * stmmac_stop_all_dma - stop all RX and TX DMA channels
1742 * @priv: driver private structure
1743 * Description:
1744 * This stops the RX and TX DMA channels
1745 */
1746static void stmmac_stop_all_dma(struct stmmac_priv *priv)
1747{
1748 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1749 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1750 u32 chan = 0;
1751
1752 for (chan = 0; chan < rx_channels_count; chan++)
1753 stmmac_stop_rx_dma(priv, chan);
1754
1755 for (chan = 0; chan < tx_channels_count; chan++)
1756 stmmac_stop_tx_dma(priv, chan);
1757}
1758
1759/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001760 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001761 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001762 * Description: it is used for configuring the DMA operation mode register in
1763 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001764 */
1765static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1766{
Joao Pinto6deee222017-03-15 11:04:45 +00001767 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1768 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001769 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001770 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001771 u32 txmode = 0;
1772 u32 rxmode = 0;
1773 u32 chan = 0;
Jose Abreua0daae12017-10-13 10:58:37 +01001774 u8 qmode = 0;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001775
Thierry Reding11fbf812017-03-10 17:34:58 +01001776 if (rxfifosz == 0)
1777 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001778 if (txfifosz == 0)
1779 txfifosz = priv->dma_cap.tx_fifo_size;
1780
1781 /* Adjust for real per queue fifo size */
1782 rxfifosz /= rx_channels_count;
1783 txfifosz /= tx_channels_count;
Thierry Reding11fbf812017-03-10 17:34:58 +01001784
Joao Pinto6deee222017-03-15 11:04:45 +00001785 if (priv->plat->force_thresh_dma_mode) {
1786 txmode = tc;
1787 rxmode = tc;
1788 } else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001789 /*
1790 * In case of GMAC, SF mode can be enabled
1791 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001792 * 1) TX COE if actually supported
1793 * 2) There is no bugged Jumbo frame support
1794 * that needs to not insert csum in the TDES.
1795 */
Joao Pinto6deee222017-03-15 11:04:45 +00001796 txmode = SF_DMA_MODE;
1797 rxmode = SF_DMA_MODE;
Sonic Zhangb2dec112015-01-30 13:49:32 +08001798 priv->xstats.threshold = SF_DMA_MODE;
Joao Pinto6deee222017-03-15 11:04:45 +00001799 } else {
1800 txmode = tc;
1801 rxmode = SF_DMA_MODE;
1802 }
1803
1804 /* configure all channels */
1805 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Jose Abreua0daae12017-10-13 10:58:37 +01001806 for (chan = 0; chan < rx_channels_count; chan++) {
1807 qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001808
Jose Abreua4e887f2018-04-16 16:08:13 +01001809 stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan,
1810 rxfifosz, qmode);
Jose Abreua0daae12017-10-13 10:58:37 +01001811 }
1812
1813 for (chan = 0; chan < tx_channels_count; chan++) {
1814 qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1815
Jose Abreua4e887f2018-04-16 16:08:13 +01001816 stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan,
1817 txfifosz, qmode);
Jose Abreua0daae12017-10-13 10:58:37 +01001818 }
Joao Pinto6deee222017-03-15 11:04:45 +00001819 } else {
Jose Abreua4e887f2018-04-16 16:08:13 +01001820 stmmac_dma_mode(priv, priv->ioaddr, txmode, rxmode, rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +00001821 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001822}
1823
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001824/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001825 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001826 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001827 * @queue: TX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001828 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001829 */
Joao Pintoce736782017-04-06 09:49:10 +01001830static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001831{
Joao Pintoce736782017-04-06 09:49:10 +01001832 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Beniamino Galvani38979572015-01-21 19:07:27 +01001833 unsigned int bytes_compl = 0, pkts_compl = 0;
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001834 unsigned int entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001835
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001836 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001837
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001838 priv->xstats.tx_clean++;
1839
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001840 entry = tx_q->dirty_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001841 while (entry != tx_q->cur_tx) {
1842 struct sk_buff *skb = tx_q->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001843 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001844 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001845
1846 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001847 p = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001848 else
Joao Pintoce736782017-04-06 09:49:10 +01001849 p = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001850
Jose Abreu42de0472018-04-16 16:08:12 +01001851 status = stmmac_tx_status(priv, &priv->dev->stats,
1852 &priv->xstats, p, priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001853 /* Check if the descriptor is owned by the DMA */
1854 if (unlikely(status & tx_dma_own))
1855 break;
1856
Niklas Cassela6b25da2018-02-26 22:47:08 +01001857 /* Make sure descriptor fields are read after reading
1858 * the own bit.
1859 */
1860 dma_rmb();
1861
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001862 /* Just consider the last segment and ...*/
1863 if (likely(!(status & tx_not_ls))) {
1864 /* ... verify the status error condition */
1865 if (unlikely(status & tx_err)) {
1866 priv->dev->stats.tx_errors++;
1867 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001868 priv->dev->stats.tx_packets++;
1869 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001870 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001871 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001872 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001873
Joao Pintoce736782017-04-06 09:49:10 +01001874 if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
1875 if (tx_q->tx_skbuff_dma[entry].map_as_page)
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001876 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001877 tx_q->tx_skbuff_dma[entry].buf,
1878 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001879 DMA_TO_DEVICE);
1880 else
1881 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001882 tx_q->tx_skbuff_dma[entry].buf,
1883 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001884 DMA_TO_DEVICE);
Joao Pintoce736782017-04-06 09:49:10 +01001885 tx_q->tx_skbuff_dma[entry].buf = 0;
1886 tx_q->tx_skbuff_dma[entry].len = 0;
1887 tx_q->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001888 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001889
1890 if (priv->hw->mode->clean_desc3)
Joao Pintoce736782017-04-06 09:49:10 +01001891 priv->hw->mode->clean_desc3(tx_q, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001892
Joao Pintoce736782017-04-06 09:49:10 +01001893 tx_q->tx_skbuff_dma[entry].last_segment = false;
1894 tx_q->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001895
1896 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001897 pkts_compl++;
1898 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001899 dev_consume_skb_any(skb);
Joao Pintoce736782017-04-06 09:49:10 +01001900 tx_q->tx_skbuff[entry] = NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001901 }
1902
Jose Abreu42de0472018-04-16 16:08:12 +01001903 stmmac_release_tx_desc(priv, p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001904
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001905 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001906 }
Joao Pintoce736782017-04-06 09:49:10 +01001907 tx_q->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001908
Joao Pintoc22a3f42017-04-06 09:49:11 +01001909 netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
1910 pkts_compl, bytes_compl);
Beniamino Galvani38979572015-01-21 19:07:27 +01001911
Joao Pintoc22a3f42017-04-06 09:49:11 +01001912 if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
1913 queue))) &&
1914 stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
1915
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001916 netif_dbg(priv, tx_done, priv->dev,
1917 "%s: restart transmit\n", __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01001918 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001919 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001920
1921 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1922 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001923 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001924 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001925 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001926}
1927
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001928/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001929 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001930 * @priv: driver private structure
LABBE Corentin5bacd772017-03-29 07:05:40 +02001931 * @chan: channel index
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001932 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001933 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001934 */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001935static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001936{
Joao Pintoce736782017-04-06 09:49:10 +01001937 struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001938 int i;
Joao Pintoce736782017-04-06 09:49:10 +01001939
Joao Pintoc22a3f42017-04-06 09:49:11 +01001940 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001941
Joao Pintoae4f0d42017-03-15 11:04:47 +00001942 stmmac_stop_tx_dma(priv, chan);
Joao Pintoce736782017-04-06 09:49:10 +01001943 dma_free_tx_skbufs(priv, chan);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001944 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001945 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001946 stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
1947 priv->mode, (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001948 else
Jose Abreu42de0472018-04-16 16:08:12 +01001949 stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
1950 priv->mode, (i == DMA_TX_SIZE - 1));
Joao Pintoce736782017-04-06 09:49:10 +01001951 tx_q->dirty_tx = 0;
1952 tx_q->cur_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01001953 tx_q->mss = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001954 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
Joao Pintoae4f0d42017-03-15 11:04:47 +00001955 stmmac_start_tx_dma(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001956
1957 priv->dev->stats.tx_errors++;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001958 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001959}
1960
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001961/**
Joao Pinto6deee222017-03-15 11:04:45 +00001962 * stmmac_set_dma_operation_mode - Set DMA operation mode by channel
1963 * @priv: driver private structure
1964 * @txmode: TX operating mode
1965 * @rxmode: RX operating mode
1966 * @chan: channel index
1967 * Description: it is used for configuring of the DMA operation mode in
1968 * runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
1969 * mode.
1970 */
1971static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
1972 u32 rxmode, u32 chan)
1973{
Jose Abreua0daae12017-10-13 10:58:37 +01001974 u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
1975 u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
Jose Abreu52a76232017-10-13 10:58:36 +01001976 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1977 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001978 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001979 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001980
1981 if (rxfifosz == 0)
1982 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001983 if (txfifosz == 0)
1984 txfifosz = priv->dma_cap.tx_fifo_size;
1985
1986 /* Adjust for real per queue fifo size */
1987 rxfifosz /= rx_channels_count;
1988 txfifosz /= tx_channels_count;
Joao Pinto6deee222017-03-15 11:04:45 +00001989
1990 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Jose Abreua4e887f2018-04-16 16:08:13 +01001991 stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan, rxfifosz,
1992 rxqmode);
1993 stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan, txfifosz,
1994 txqmode);
Joao Pinto6deee222017-03-15 11:04:45 +00001995 } else {
Jose Abreua4e887f2018-04-16 16:08:13 +01001996 stmmac_dma_mode(priv, priv->ioaddr, txmode, rxmode, rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +00001997 }
1998}
1999
Jose Abreu8bf993a2018-03-29 10:40:19 +01002000static bool stmmac_safety_feat_interrupt(struct stmmac_priv *priv)
2001{
Jose Abreuc10d4c82018-04-16 16:08:14 +01002002 int ret = false;
Jose Abreu8bf993a2018-03-29 10:40:19 +01002003
2004 /* Safety features are only available in cores >= 5.10 */
2005 if (priv->synopsys_id < DWMAC_CORE_5_10)
2006 return ret;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002007 ret = stmmac_safety_feat_irq_status(priv, priv->dev,
2008 priv->ioaddr, priv->dma_cap.asp, &priv->sstats);
2009 if (ret && (ret != -EINVAL)) {
Jose Abreu8bf993a2018-03-29 10:40:19 +01002010 stmmac_global_err(priv);
Jose Abreuc10d4c82018-04-16 16:08:14 +01002011 return true;
2012 }
2013
2014 return false;
Jose Abreu8bf993a2018-03-29 10:40:19 +01002015}
2016
Joao Pinto6deee222017-03-15 11:04:45 +00002017/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002018 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002019 * @priv: driver private structure
2020 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002021 * It calls the dwmac dma routine and schedule poll method in case of some
2022 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002023 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002024static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002025{
Joao Pintod62a1072017-03-15 11:04:49 +00002026 u32 tx_channel_count = priv->plat->tx_queues_to_use;
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002027 u32 rx_channel_count = priv->plat->rx_queues_to_use;
2028 u32 channels_to_check = tx_channel_count > rx_channel_count ?
2029 tx_channel_count : rx_channel_count;
Joao Pintod62a1072017-03-15 11:04:49 +00002030 u32 chan;
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002031 bool poll_scheduled = false;
2032 int status[channels_to_check];
Joao Pinto68e5cfa2017-03-13 10:36:29 +00002033
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002034 /* Each DMA channel can be used for rx and tx simultaneously, yet
2035 * napi_struct is embedded in struct stmmac_rx_queue rather than in a
2036 * stmmac_channel struct.
2037 * Because of this, stmmac_poll currently checks (and possibly wakes)
2038 * all tx queues rather than just a single tx queue.
2039 */
2040 for (chan = 0; chan < channels_to_check; chan++)
Jose Abreua4e887f2018-04-16 16:08:13 +01002041 status[chan] = stmmac_dma_interrupt_status(priv, priv->ioaddr,
2042 &priv->xstats, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002043
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002044 for (chan = 0; chan < rx_channel_count; chan++) {
2045 if (likely(status[chan] & handle_rx)) {
2046 struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan];
2047
Joao Pintoc22a3f42017-04-06 09:49:11 +01002048 if (likely(napi_schedule_prep(&rx_q->napi))) {
Jose Abreua4e887f2018-04-16 16:08:13 +01002049 stmmac_disable_dma_irq(priv, priv->ioaddr, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002050 __napi_schedule(&rx_q->napi);
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002051 poll_scheduled = true;
Joao Pintod62a1072017-03-15 11:04:49 +00002052 }
2053 }
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002054 }
Joao Pintod62a1072017-03-15 11:04:49 +00002055
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002056 /* If we scheduled poll, we already know that tx queues will be checked.
2057 * If we didn't schedule poll, see if any DMA channel (used by tx) has a
2058 * completed transmission, if so, call stmmac_poll (once).
2059 */
2060 if (!poll_scheduled) {
2061 for (chan = 0; chan < tx_channel_count; chan++) {
2062 if (status[chan] & handle_tx) {
2063 /* It doesn't matter what rx queue we choose
2064 * here. We use 0 since it always exists.
2065 */
2066 struct stmmac_rx_queue *rx_q =
2067 &priv->rx_queue[0];
2068
2069 if (likely(napi_schedule_prep(&rx_q->napi))) {
Jose Abreua4e887f2018-04-16 16:08:13 +01002070 stmmac_disable_dma_irq(priv,
2071 priv->ioaddr, chan);
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002072 __napi_schedule(&rx_q->napi);
2073 }
2074 break;
2075 }
2076 }
2077 }
2078
2079 for (chan = 0; chan < tx_channel_count; chan++) {
2080 if (unlikely(status[chan] & tx_hard_error_bump_tc)) {
Joao Pintod62a1072017-03-15 11:04:49 +00002081 /* Try to bump up the dma threshold on this failure */
2082 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
2083 (tc <= 256)) {
2084 tc += 64;
2085 if (priv->plat->force_thresh_dma_mode)
2086 stmmac_set_dma_operation_mode(priv,
2087 tc,
2088 tc,
2089 chan);
2090 else
2091 stmmac_set_dma_operation_mode(priv,
2092 tc,
2093 SF_DMA_MODE,
2094 chan);
2095 priv->xstats.threshold = tc;
2096 }
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002097 } else if (unlikely(status[chan] == tx_hard_error)) {
Joao Pintod62a1072017-03-15 11:04:49 +00002098 stmmac_tx_err(priv, chan);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002099 }
2100 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002101}
2102
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002103/**
2104 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
2105 * @priv: driver private structure
2106 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
2107 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002108static void stmmac_mmc_setup(struct stmmac_priv *priv)
2109{
2110 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002111 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002112
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002113 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2114 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002115 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002116 } else {
2117 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002118 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002119 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002120
2121 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002122
2123 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002124 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002125 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
2126 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002127 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002128}
2129
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002130/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002131 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002132 * @priv: driver private structure
2133 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002134 * In case of Enhanced/Alternate, it checks if the extended descriptors are
2135 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00002136 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002137static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
2138{
2139 if (priv->plat->enh_desc) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002140 dev_info(priv->device, "Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002141
2142 /* GMAC older than 3.50 has no extended descriptors */
2143 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002144 dev_info(priv->device, "Enabled extended descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002145 priv->extend_desc = 1;
2146 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002147 dev_warn(priv->device, "Extended descriptors not supported\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002148
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002149 priv->hw->desc = &enh_desc_ops;
2150 } else {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002151 dev_info(priv->device, "Normal descriptors\n");
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002152 priv->hw->desc = &ndesc_ops;
2153 }
2154}
2155
2156/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002157 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002158 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002159 * Description:
2160 * new GMAC chip generations have a new register to indicate the
2161 * presence of the optional feature/functions.
2162 * This can be also used to override the value passed through the
2163 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002164 */
2165static int stmmac_get_hw_features(struct stmmac_priv *priv)
2166{
Jose Abreua4e887f2018-04-16 16:08:13 +01002167 return stmmac_get_hw_feature(priv, priv->ioaddr, &priv->dma_cap) == 0;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002168}
2169
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002170/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002171 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002172 * @priv: driver private structure
2173 * Description:
2174 * it is to verify if the MAC address is valid, in case of failures it
2175 * generates a random MAC address
2176 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002177static void stmmac_check_ether_addr(struct stmmac_priv *priv)
2178{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002179 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01002180 stmmac_get_umac_addr(priv, priv->hw, priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002181 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00002182 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01002183 netdev_info(priv->dev, "device MAC address %pM\n",
2184 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002185 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002186}
2187
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002188/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002189 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002190 * @priv: driver private structure
2191 * Description:
2192 * It inits the DMA invoking the specific MAC/GMAC callback.
2193 * Some DMA parameters can be passed from the platform;
2194 * in case of these are not passed a default is kept for the MAC or GMAC.
2195 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002196static int stmmac_init_dma_engine(struct stmmac_priv *priv)
2197{
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002198 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2199 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01002200 struct stmmac_rx_queue *rx_q;
Joao Pintoce736782017-04-06 09:49:10 +01002201 struct stmmac_tx_queue *tx_q;
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002202 u32 dummy_dma_rx_phy = 0;
2203 u32 dummy_dma_tx_phy = 0;
2204 u32 chan = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002205 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002206 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002207
Niklas Cassela332e2f2016-12-07 15:20:05 +01002208 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
2209 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01002210 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002211 }
2212
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002213 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
2214 atds = 1;
2215
Jose Abreua4e887f2018-04-16 16:08:13 +01002216 ret = stmmac_reset(priv, priv->ioaddr);
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002217 if (ret) {
2218 dev_err(priv->device, "Failed to reset the dma\n");
2219 return ret;
2220 }
2221
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002222 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002223 /* DMA Configuration */
Jose Abreua4e887f2018-04-16 16:08:13 +01002224 stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg,
2225 dummy_dma_tx_phy, dummy_dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002226
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002227 /* DMA RX Channel Configuration */
2228 for (chan = 0; chan < rx_channels_count; chan++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01002229 rx_q = &priv->rx_queue[chan];
2230
Jose Abreua4e887f2018-04-16 16:08:13 +01002231 stmmac_init_rx_chan(priv, priv->ioaddr,
2232 priv->plat->dma_cfg, rx_q->dma_rx_phy,
2233 chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002234
Joao Pinto54139cf2017-04-06 09:49:09 +01002235 rx_q->rx_tail_addr = rx_q->dma_rx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002236 (DMA_RX_SIZE * sizeof(struct dma_desc));
Jose Abreua4e887f2018-04-16 16:08:13 +01002237 stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
2238 rx_q->rx_tail_addr, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002239 }
2240
2241 /* DMA TX Channel Configuration */
2242 for (chan = 0; chan < tx_channels_count; chan++) {
Joao Pintoce736782017-04-06 09:49:10 +01002243 tx_q = &priv->tx_queue[chan];
2244
Jose Abreua4e887f2018-04-16 16:08:13 +01002245 stmmac_init_chan(priv, priv->ioaddr,
2246 priv->plat->dma_cfg, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002247
Jose Abreua4e887f2018-04-16 16:08:13 +01002248 stmmac_init_tx_chan(priv, priv->ioaddr,
2249 priv->plat->dma_cfg, tx_q->dma_tx_phy,
2250 chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002251
Joao Pintoce736782017-04-06 09:49:10 +01002252 tx_q->tx_tail_addr = tx_q->dma_tx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002253 (DMA_TX_SIZE * sizeof(struct dma_desc));
Jose Abreua4e887f2018-04-16 16:08:13 +01002254 stmmac_set_tx_tail_ptr(priv, priv->ioaddr,
2255 tx_q->tx_tail_addr, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002256 }
2257 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01002258 rx_q = &priv->rx_queue[chan];
Joao Pintoce736782017-04-06 09:49:10 +01002259 tx_q = &priv->tx_queue[chan];
Jose Abreua4e887f2018-04-16 16:08:13 +01002260 stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg,
2261 tx_q->dma_tx_phy, rx_q->dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002262 }
2263
Jose Abreua4e887f2018-04-16 16:08:13 +01002264 if (priv->plat->axi)
2265 stmmac_axi(priv, priv->ioaddr, priv->plat->axi);
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01002266
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002267 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002268}
2269
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002270/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002271 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002272 * @data: data pointer
2273 * Description:
2274 * This is the timer handler to directly invoke the stmmac_tx_clean.
2275 */
Kees Cooke99e88a2017-10-16 14:43:17 -07002276static void stmmac_tx_timer(struct timer_list *t)
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002277{
Kees Cooke99e88a2017-10-16 14:43:17 -07002278 struct stmmac_priv *priv = from_timer(priv, t, txtimer);
Joao Pintoce736782017-04-06 09:49:10 +01002279 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2280 u32 queue;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002281
Joao Pintoce736782017-04-06 09:49:10 +01002282 /* let's scan all the tx queues */
2283 for (queue = 0; queue < tx_queues_count; queue++)
2284 stmmac_tx_clean(priv, queue);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002285}
2286
2287/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002288 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002289 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002290 * Description:
2291 * This inits the transmit coalesce parameters: i.e. timer rate,
2292 * timer handler and default threshold used for enabling the
2293 * interrupt on completion bit.
2294 */
2295static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
2296{
2297 priv->tx_coal_frames = STMMAC_TX_FRAMES;
2298 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
Kees Cooke99e88a2017-10-16 14:43:17 -07002299 timer_setup(&priv->txtimer, stmmac_tx_timer, 0);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002300 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002301 add_timer(&priv->txtimer);
2302}
2303
Joao Pinto4854ab92017-03-15 11:04:51 +00002304static void stmmac_set_rings_length(struct stmmac_priv *priv)
2305{
2306 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2307 u32 tx_channels_count = priv->plat->tx_queues_to_use;
2308 u32 chan;
2309
2310 /* set TX ring length */
Jose Abreua4e887f2018-04-16 16:08:13 +01002311 for (chan = 0; chan < tx_channels_count; chan++)
2312 stmmac_set_tx_ring_len(priv, priv->ioaddr,
2313 (DMA_TX_SIZE - 1), chan);
Joao Pinto4854ab92017-03-15 11:04:51 +00002314
2315 /* set RX ring length */
Jose Abreua4e887f2018-04-16 16:08:13 +01002316 for (chan = 0; chan < rx_channels_count; chan++)
2317 stmmac_set_rx_ring_len(priv, priv->ioaddr,
2318 (DMA_RX_SIZE - 1), chan);
Joao Pinto4854ab92017-03-15 11:04:51 +00002319}
2320
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002321/**
Joao Pinto6a3a7192017-03-10 18:24:53 +00002322 * stmmac_set_tx_queue_weight - Set TX queue weight
2323 * @priv: driver private structure
2324 * Description: It is used for setting TX queues weight
2325 */
2326static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
2327{
2328 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2329 u32 weight;
2330 u32 queue;
2331
2332 for (queue = 0; queue < tx_queues_count; queue++) {
2333 weight = priv->plat->tx_queues_cfg[queue].weight;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002334 stmmac_set_mtl_tx_queue_weight(priv, priv->hw, weight, queue);
Joao Pinto6a3a7192017-03-10 18:24:53 +00002335 }
2336}
2337
2338/**
Joao Pinto19d91872017-03-10 18:24:59 +00002339 * stmmac_configure_cbs - Configure CBS in TX queue
2340 * @priv: driver private structure
2341 * Description: It is used for configuring CBS in AVB TX queues
2342 */
2343static void stmmac_configure_cbs(struct stmmac_priv *priv)
2344{
2345 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2346 u32 mode_to_use;
2347 u32 queue;
2348
Joao Pinto44781fe2017-03-31 14:22:02 +01002349 /* queue 0 is reserved for legacy traffic */
2350 for (queue = 1; queue < tx_queues_count; queue++) {
Joao Pinto19d91872017-03-10 18:24:59 +00002351 mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
2352 if (mode_to_use == MTL_QUEUE_DCB)
2353 continue;
2354
Jose Abreuc10d4c82018-04-16 16:08:14 +01002355 stmmac_config_cbs(priv, priv->hw,
Joao Pinto19d91872017-03-10 18:24:59 +00002356 priv->plat->tx_queues_cfg[queue].send_slope,
2357 priv->plat->tx_queues_cfg[queue].idle_slope,
2358 priv->plat->tx_queues_cfg[queue].high_credit,
2359 priv->plat->tx_queues_cfg[queue].low_credit,
2360 queue);
2361 }
2362}
2363
2364/**
Joao Pintod43042f2017-03-10 18:24:55 +00002365 * stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
2366 * @priv: driver private structure
2367 * Description: It is used for mapping RX queues to RX dma channels
2368 */
2369static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
2370{
2371 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2372 u32 queue;
2373 u32 chan;
2374
2375 for (queue = 0; queue < rx_queues_count; queue++) {
2376 chan = priv->plat->rx_queues_cfg[queue].chan;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002377 stmmac_map_mtl_to_dma(priv, priv->hw, queue, chan);
Joao Pintod43042f2017-03-10 18:24:55 +00002378 }
2379}
2380
2381/**
Joao Pintoa8f51022017-03-17 16:11:06 +00002382 * stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
2383 * @priv: driver private structure
2384 * Description: It is used for configuring the RX Queue Priority
2385 */
2386static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
2387{
2388 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2389 u32 queue;
2390 u32 prio;
2391
2392 for (queue = 0; queue < rx_queues_count; queue++) {
2393 if (!priv->plat->rx_queues_cfg[queue].use_prio)
2394 continue;
2395
2396 prio = priv->plat->rx_queues_cfg[queue].prio;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002397 stmmac_rx_queue_prio(priv, priv->hw, prio, queue);
Joao Pintoa8f51022017-03-17 16:11:06 +00002398 }
2399}
2400
2401/**
2402 * stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
2403 * @priv: driver private structure
2404 * Description: It is used for configuring the TX Queue Priority
2405 */
2406static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
2407{
2408 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2409 u32 queue;
2410 u32 prio;
2411
2412 for (queue = 0; queue < tx_queues_count; queue++) {
2413 if (!priv->plat->tx_queues_cfg[queue].use_prio)
2414 continue;
2415
2416 prio = priv->plat->tx_queues_cfg[queue].prio;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002417 stmmac_tx_queue_prio(priv, priv->hw, prio, queue);
Joao Pintoa8f51022017-03-17 16:11:06 +00002418 }
2419}
2420
2421/**
Joao Pintoabe80fd2017-03-17 16:11:07 +00002422 * stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
2423 * @priv: driver private structure
2424 * Description: It is used for configuring the RX queue routing
2425 */
2426static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
2427{
2428 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2429 u32 queue;
2430 u8 packet;
2431
2432 for (queue = 0; queue < rx_queues_count; queue++) {
2433 /* no specific packet type routing specified for the queue */
2434 if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
2435 continue;
2436
2437 packet = priv->plat->rx_queues_cfg[queue].pkt_route;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002438 stmmac_rx_queue_routing(priv, priv->hw, packet, queue);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002439 }
2440}
2441
2442/**
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002443 * stmmac_mtl_configuration - Configure MTL
2444 * @priv: driver private structure
2445 * Description: It is used for configurring MTL
2446 */
2447static void stmmac_mtl_configuration(struct stmmac_priv *priv)
2448{
2449 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2450 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2451
Jose Abreuc10d4c82018-04-16 16:08:14 +01002452 if (tx_queues_count > 1)
Joao Pinto6a3a7192017-03-10 18:24:53 +00002453 stmmac_set_tx_queue_weight(priv);
2454
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002455 /* Configure MTL RX algorithms */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002456 if (rx_queues_count > 1)
2457 stmmac_prog_mtl_rx_algorithms(priv, priv->hw,
2458 priv->plat->rx_sched_algorithm);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002459
2460 /* Configure MTL TX algorithms */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002461 if (tx_queues_count > 1)
2462 stmmac_prog_mtl_tx_algorithms(priv, priv->hw,
2463 priv->plat->tx_sched_algorithm);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002464
Joao Pinto19d91872017-03-10 18:24:59 +00002465 /* Configure CBS in AVB TX queues */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002466 if (tx_queues_count > 1)
Joao Pinto19d91872017-03-10 18:24:59 +00002467 stmmac_configure_cbs(priv);
2468
Joao Pintod43042f2017-03-10 18:24:55 +00002469 /* Map RX MTL to DMA channels */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002470 stmmac_rx_queue_dma_chan_map(priv);
Joao Pintod43042f2017-03-10 18:24:55 +00002471
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002472 /* Enable MAC RX Queues */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002473 stmmac_mac_enable_rx_queues(priv);
Joao Pinto6deee222017-03-15 11:04:45 +00002474
Joao Pintoa8f51022017-03-17 16:11:06 +00002475 /* Set RX priorities */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002476 if (rx_queues_count > 1)
Joao Pintoa8f51022017-03-17 16:11:06 +00002477 stmmac_mac_config_rx_queues_prio(priv);
2478
2479 /* Set TX priorities */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002480 if (tx_queues_count > 1)
Joao Pintoa8f51022017-03-17 16:11:06 +00002481 stmmac_mac_config_tx_queues_prio(priv);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002482
2483 /* Set RX routing */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002484 if (rx_queues_count > 1)
Joao Pintoabe80fd2017-03-17 16:11:07 +00002485 stmmac_mac_config_rx_queues_routing(priv);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002486}
2487
Jose Abreu8bf993a2018-03-29 10:40:19 +01002488static void stmmac_safety_feat_configuration(struct stmmac_priv *priv)
2489{
Jose Abreuc10d4c82018-04-16 16:08:14 +01002490 if (priv->dma_cap.asp) {
Jose Abreu8bf993a2018-03-29 10:40:19 +01002491 netdev_info(priv->dev, "Enabling Safety Features\n");
Jose Abreuc10d4c82018-04-16 16:08:14 +01002492 stmmac_safety_feat_config(priv, priv->ioaddr, priv->dma_cap.asp);
Jose Abreu8bf993a2018-03-29 10:40:19 +01002493 } else {
2494 netdev_info(priv->dev, "No Safety Features support found\n");
2495 }
2496}
2497
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002498/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002499 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002500 * @dev : pointer to the device structure.
2501 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002502 * this is the main function to setup the HW in a usable state because the
2503 * dma engine is reset, the core registers are configured (e.g. AXI,
2504 * Checksum features, timers). The DMA is ready to start receiving and
2505 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002506 * Return value:
2507 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2508 * file on failure.
2509 */
Huacai Chenfe1319292014-12-19 22:38:18 +08002510static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002511{
2512 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002513 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto146617b2017-03-15 11:04:54 +00002514 u32 tx_cnt = priv->plat->tx_queues_to_use;
2515 u32 chan;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002516 int ret;
2517
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002518 /* DMA initialization and SW reset */
2519 ret = stmmac_init_dma_engine(priv);
2520 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002521 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
2522 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002523 return ret;
2524 }
2525
2526 /* Copy the MAC addr into the HW */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002527 stmmac_set_umac_addr(priv, priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002528
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002529 /* PS and related bits will be programmed according to the speed */
2530 if (priv->hw->pcs) {
2531 int speed = priv->plat->mac_port_sel_speed;
2532
2533 if ((speed == SPEED_10) || (speed == SPEED_100) ||
2534 (speed == SPEED_1000)) {
2535 priv->hw->ps = speed;
2536 } else {
2537 dev_warn(priv->device, "invalid port speed\n");
2538 priv->hw->ps = 0;
2539 }
2540 }
2541
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002542 /* Initialize the MAC Core */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002543 stmmac_core_init(priv, priv->hw, dev);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002544
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002545 /* Initialize MTL*/
2546 if (priv->synopsys_id >= DWMAC_CORE_4_00)
2547 stmmac_mtl_configuration(priv);
jpinto9eb12472016-12-28 12:57:48 +00002548
Jose Abreu8bf993a2018-03-29 10:40:19 +01002549 /* Initialize Safety Features */
2550 if (priv->synopsys_id >= DWMAC_CORE_5_10)
2551 stmmac_safety_feat_configuration(priv);
2552
Jose Abreuc10d4c82018-04-16 16:08:14 +01002553 ret = stmmac_rx_ipc(priv, priv->hw);
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002554 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002555 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002556 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002557 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002558 }
2559
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002560 /* Enable the MAC Rx/Tx */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002561 stmmac_mac_set(priv, priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002562
Joao Pintob4f0a662017-03-22 11:56:05 +00002563 /* Set the HW DMA mode and the COE */
2564 stmmac_dma_operation_mode(priv);
2565
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002566 stmmac_mmc_setup(priv);
2567
Huacai Chenfe1319292014-12-19 22:38:18 +08002568 if (init_ptp) {
Thierry Reding0ad2be72017-03-10 17:34:56 +01002569 ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
2570 if (ret < 0)
2571 netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);
2572
Huacai Chenfe1319292014-12-19 22:38:18 +08002573 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01002574 if (ret == -EOPNOTSUPP)
2575 netdev_warn(priv->dev, "PTP not supported by HW\n");
2576 else if (ret)
2577 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08002578 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002579
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002580#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002581 ret = stmmac_init_fs(dev);
2582 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002583 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
2584 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002585#endif
2586 /* Start the ball rolling... */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002587 stmmac_start_all_dma(priv);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002588
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002589 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
2590
Jose Abreua4e887f2018-04-16 16:08:13 +01002591 if (priv->use_riwt) {
2592 ret = stmmac_rx_watchdog(priv, priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
2593 if (!ret)
2594 priv->rx_riwt = MAX_DMA_RIWT;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002595 }
2596
Jose Abreuc10d4c82018-04-16 16:08:14 +01002597 if (priv->hw->pcs)
2598 stmmac_pcs_ctrl_ane(priv, priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002599
Joao Pinto4854ab92017-03-15 11:04:51 +00002600 /* set TX and RX rings length */
2601 stmmac_set_rings_length(priv);
2602
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002603 /* Enable TSO */
Joao Pinto146617b2017-03-15 11:04:54 +00002604 if (priv->tso) {
2605 for (chan = 0; chan < tx_cnt; chan++)
Jose Abreua4e887f2018-04-16 16:08:13 +01002606 stmmac_enable_tso(priv, priv->ioaddr, 1, chan);
Joao Pinto146617b2017-03-15 11:04:54 +00002607 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002608
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002609 return 0;
2610}
2611
Thierry Redingc66f6c32017-03-10 17:34:55 +01002612static void stmmac_hw_teardown(struct net_device *dev)
2613{
2614 struct stmmac_priv *priv = netdev_priv(dev);
2615
2616 clk_disable_unprepare(priv->plat->clk_ptp_ref);
2617}
2618
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002619/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002620 * stmmac_open - open entry point of the driver
2621 * @dev : pointer to the device structure.
2622 * Description:
2623 * This function is the open entry point of the driver.
2624 * Return value:
2625 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2626 * file on failure.
2627 */
2628static int stmmac_open(struct net_device *dev)
2629{
2630 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002631 int ret;
2632
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002633 stmmac_check_ether_addr(priv);
2634
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002635 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
2636 priv->hw->pcs != STMMAC_PCS_TBI &&
2637 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002638 ret = stmmac_init_phy(dev);
2639 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002640 netdev_err(priv->dev,
2641 "%s: Cannot attach to PHY (error: %d)\n",
2642 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02002643 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002644 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002645 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002646
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002647 /* Extra statistics */
2648 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
2649 priv->xstats.threshold = tc;
2650
LABBE Corentin5bacd772017-03-29 07:05:40 +02002651 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002652 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002653
LABBE Corentin5bacd772017-03-29 07:05:40 +02002654 ret = alloc_dma_desc_resources(priv);
2655 if (ret < 0) {
2656 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
2657 __func__);
2658 goto dma_desc_error;
2659 }
2660
2661 ret = init_dma_desc_rings(dev, GFP_KERNEL);
2662 if (ret < 0) {
2663 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
2664 __func__);
2665 goto init_error;
2666 }
2667
Huacai Chenfe1319292014-12-19 22:38:18 +08002668 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002669 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002670 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002671 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002672 }
2673
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01002674 stmmac_init_tx_coalesce(priv);
2675
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002676 if (dev->phydev)
2677 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002678
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002679 /* Request the IRQ lines */
2680 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002681 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002682 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002683 netdev_err(priv->dev,
2684 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
2685 __func__, dev->irq, ret);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002686 goto irq_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002687 }
2688
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002689 /* Request the Wake IRQ in case of another line is used for WoL */
2690 if (priv->wol_irq != dev->irq) {
2691 ret = request_irq(priv->wol_irq, stmmac_interrupt,
2692 IRQF_SHARED, dev->name, dev);
2693 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002694 netdev_err(priv->dev,
2695 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
2696 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002697 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002698 }
2699 }
2700
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002701 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002702 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002703 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
2704 dev->name, dev);
2705 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002706 netdev_err(priv->dev,
2707 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
2708 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002709 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002710 }
2711 }
2712
Joao Pintoc22a3f42017-04-06 09:49:11 +01002713 stmmac_enable_all_queues(priv);
2714 stmmac_start_all_queues(priv);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002715
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002716 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002717
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002718lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002719 if (priv->wol_irq != dev->irq)
2720 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002721wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002722 free_irq(dev->irq, dev);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002723irq_error:
2724 if (dev->phydev)
2725 phy_stop(dev->phydev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002726
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002727 del_timer_sync(&priv->txtimer);
Thierry Redingc66f6c32017-03-10 17:34:55 +01002728 stmmac_hw_teardown(dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002729init_error:
2730 free_dma_desc_resources(priv);
LABBE Corentin5bacd772017-03-29 07:05:40 +02002731dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002732 if (dev->phydev)
2733 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002734
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002735 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002736}
2737
2738/**
2739 * stmmac_release - close entry point of the driver
2740 * @dev : device pointer.
2741 * Description:
2742 * This is the stop entry point of the driver.
2743 */
2744static int stmmac_release(struct net_device *dev)
2745{
2746 struct stmmac_priv *priv = netdev_priv(dev);
2747
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002748 if (priv->eee_enabled)
2749 del_timer_sync(&priv->eee_ctrl_timer);
2750
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002751 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002752 if (dev->phydev) {
2753 phy_stop(dev->phydev);
2754 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002755 }
2756
Joao Pintoc22a3f42017-04-06 09:49:11 +01002757 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002758
Joao Pintoc22a3f42017-04-06 09:49:11 +01002759 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002760
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002761 del_timer_sync(&priv->txtimer);
2762
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002763 /* Free the IRQ lines */
2764 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002765 if (priv->wol_irq != dev->irq)
2766 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002767 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002768 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002769
2770 /* Stop TX/RX DMA and clear the descriptors */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002771 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002772
2773 /* Release and free the Rx/Tx resources */
2774 free_dma_desc_resources(priv);
2775
avisconti19449bf2010-10-25 18:58:14 +00002776 /* Disable the MAC Rx/Tx */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002777 stmmac_mac_set(priv, priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002778
2779 netif_carrier_off(dev);
2780
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002781#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002782 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002783#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002784
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00002785 stmmac_release_ptp(priv);
2786
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002787 return 0;
2788}
2789
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002790/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002791 * stmmac_tso_allocator - close entry point of the driver
2792 * @priv: driver private structure
2793 * @des: buffer start address
2794 * @total_len: total length to fill in descriptors
2795 * @last_segmant: condition for the last descriptor
Joao Pintoce736782017-04-06 09:49:10 +01002796 * @queue: TX queue index
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002797 * Description:
2798 * This function fills descriptor and request new descriptors according to
2799 * buffer length to fill
2800 */
2801static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
Joao Pintoce736782017-04-06 09:49:10 +01002802 int total_len, bool last_segment, u32 queue)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002803{
Joao Pintoce736782017-04-06 09:49:10 +01002804 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002805 struct dma_desc *desc;
LABBE Corentin5bacd772017-03-29 07:05:40 +02002806 u32 buff_size;
Joao Pintoce736782017-04-06 09:49:10 +01002807 int tmp_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002808
2809 tmp_len = total_len;
2810
2811 while (tmp_len > 0) {
Joao Pintoce736782017-04-06 09:49:10 +01002812 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01002813 WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
Joao Pintoce736782017-04-06 09:49:10 +01002814 desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002815
Michael Weiserf8be0d72016-11-14 18:58:05 +01002816 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002817 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
2818 TSO_MAX_BUFF_SIZE : tmp_len;
2819
Jose Abreu42de0472018-04-16 16:08:12 +01002820 stmmac_prepare_tso_tx_desc(priv, desc, 0, buff_size,
2821 0, 1,
2822 (last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
2823 0, 0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002824
2825 tmp_len -= TSO_MAX_BUFF_SIZE;
2826 }
2827}
2828
2829/**
2830 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
2831 * @skb : the socket buffer
2832 * @dev : device pointer
2833 * Description: this is the transmit function that is called on TSO frames
2834 * (support available on GMAC4 and newer chips).
2835 * Diagram below show the ring programming in case of TSO frames:
2836 *
2837 * First Descriptor
2838 * --------
2839 * | DES0 |---> buffer1 = L2/L3/L4 header
2840 * | DES1 |---> TCP Payload (can continue on next descr...)
2841 * | DES2 |---> buffer 1 and 2 len
2842 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
2843 * --------
2844 * |
2845 * ...
2846 * |
2847 * --------
2848 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
2849 * | DES1 | --|
2850 * | DES2 | --> buffer 1 and 2 len
2851 * | DES3 |
2852 * --------
2853 *
2854 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2855 */
2856static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2857{
Joao Pintoce736782017-04-06 09:49:10 +01002858 struct dma_desc *desc, *first, *mss_desc = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002859 struct stmmac_priv *priv = netdev_priv(dev);
2860 int nfrags = skb_shinfo(skb)->nr_frags;
Joao Pintoce736782017-04-06 09:49:10 +01002861 u32 queue = skb_get_queue_mapping(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002862 unsigned int first_entry, des;
Joao Pintoce736782017-04-06 09:49:10 +01002863 struct stmmac_tx_queue *tx_q;
2864 int tmp_pay_len = 0;
2865 u32 pay_len, mss;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002866 u8 proto_hdr_len;
2867 int i;
2868
Joao Pintoce736782017-04-06 09:49:10 +01002869 tx_q = &priv->tx_queue[queue];
2870
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002871 /* Compute header lengths */
2872 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2873
2874 /* Desc availability based on threshold should be enough safe */
Joao Pintoce736782017-04-06 09:49:10 +01002875 if (unlikely(stmmac_tx_avail(priv, queue) <
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002876 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002877 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
2878 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
2879 queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002880 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002881 netdev_err(priv->dev,
2882 "%s: Tx Ring full when queue awake\n",
2883 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002884 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002885 return NETDEV_TX_BUSY;
2886 }
2887
2888 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2889
2890 mss = skb_shinfo(skb)->gso_size;
2891
2892 /* set new MSS value if needed */
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01002893 if (mss != tx_q->mss) {
Joao Pintoce736782017-04-06 09:49:10 +01002894 mss_desc = tx_q->dma_tx + tx_q->cur_tx;
Jose Abreu42de0472018-04-16 16:08:12 +01002895 stmmac_set_mss(priv, mss_desc, mss);
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01002896 tx_q->mss = mss;
Joao Pintoce736782017-04-06 09:49:10 +01002897 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01002898 WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002899 }
2900
2901 if (netif_msg_tx_queued(priv)) {
2902 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2903 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2904 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2905 skb->data_len);
2906 }
2907
Joao Pintoce736782017-04-06 09:49:10 +01002908 first_entry = tx_q->cur_tx;
Niklas Casselb4c97842018-02-19 18:11:11 +01002909 WARN_ON(tx_q->tx_skbuff[first_entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002910
Joao Pintoce736782017-04-06 09:49:10 +01002911 desc = tx_q->dma_tx + first_entry;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002912 first = desc;
2913
2914 /* first descriptor: fill Headers on Buf1 */
2915 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2916 DMA_TO_DEVICE);
2917 if (dma_mapping_error(priv->device, des))
2918 goto dma_map_err;
2919
Joao Pintoce736782017-04-06 09:49:10 +01002920 tx_q->tx_skbuff_dma[first_entry].buf = des;
2921 tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002922
Michael Weiserf8be0d72016-11-14 18:58:05 +01002923 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002924
2925 /* Fill start of payload in buff2 of first descriptor */
2926 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002927 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002928
2929 /* If needed take extra descriptors to fill the remaining payload */
2930 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2931
Joao Pintoce736782017-04-06 09:49:10 +01002932 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002933
2934 /* Prepare fragments */
2935 for (i = 0; i < nfrags; i++) {
2936 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2937
2938 des = skb_frag_dma_map(priv->device, frag, 0,
2939 skb_frag_size(frag),
2940 DMA_TO_DEVICE);
Thierry Reding937071c2017-03-10 17:34:57 +01002941 if (dma_mapping_error(priv->device, des))
2942 goto dma_map_err;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002943
2944 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
Joao Pintoce736782017-04-06 09:49:10 +01002945 (i == nfrags - 1), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002946
Joao Pintoce736782017-04-06 09:49:10 +01002947 tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
2948 tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
Joao Pintoce736782017-04-06 09:49:10 +01002949 tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002950 }
2951
Joao Pintoce736782017-04-06 09:49:10 +01002952 tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002953
Niklas Cassel05cf0d12017-06-20 14:32:41 +02002954 /* Only the last descriptor gets to point to the skb. */
2955 tx_q->tx_skbuff[tx_q->cur_tx] = skb;
2956
2957 /* We've used all descriptors we need for this skb, however,
2958 * advance cur_tx so that it references a fresh descriptor.
2959 * ndo_start_xmit will fill this descriptor the next time it's
2960 * called and stmmac_tx_clean may clean up to this descriptor.
2961 */
Joao Pintoce736782017-04-06 09:49:10 +01002962 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002963
Joao Pintoce736782017-04-06 09:49:10 +01002964 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002965 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2966 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002967 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002968 }
2969
2970 dev->stats.tx_bytes += skb->len;
2971 priv->xstats.tx_tso_frames++;
2972 priv->xstats.tx_tso_nfrags += nfrags;
2973
2974 /* Manage tx mitigation */
2975 priv->tx_count_frames += nfrags + 1;
2976 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2977 mod_timer(&priv->txtimer,
2978 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2979 } else {
2980 priv->tx_count_frames = 0;
Jose Abreu42de0472018-04-16 16:08:12 +01002981 stmmac_set_tx_ic(priv, desc);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002982 priv->xstats.tx_set_ic_bit++;
2983 }
2984
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02002985 skb_tx_timestamp(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002986
2987 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2988 priv->hwts_tx_en)) {
2989 /* declare that device is doing timestamping */
2990 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Jose Abreu42de0472018-04-16 16:08:12 +01002991 stmmac_enable_tx_timestamp(priv, first);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002992 }
2993
2994 /* Complete the first descriptor before granting the DMA */
Jose Abreu42de0472018-04-16 16:08:12 +01002995 stmmac_prepare_tso_tx_desc(priv, first, 1,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002996 proto_hdr_len,
2997 pay_len,
Joao Pintoce736782017-04-06 09:49:10 +01002998 1, tx_q->tx_skbuff_dma[first_entry].last_segment,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002999 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
3000
3001 /* If context desc is used to change MSS */
Niklas Cassel15d2ee42018-02-26 22:47:06 +01003002 if (mss_desc) {
3003 /* Make sure that first descriptor has been completely
3004 * written, including its own bit. This is because MSS is
3005 * actually before first descriptor, so we need to make
3006 * sure that MSS's own bit is the last thing written.
3007 */
3008 dma_wmb();
Jose Abreu42de0472018-04-16 16:08:12 +01003009 stmmac_set_tx_owner(priv, mss_desc);
Niklas Cassel15d2ee42018-02-26 22:47:06 +01003010 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003011
3012 /* The own bit must be the latest setting done when prepare the
3013 * descriptor and then barrier is needed to make sure that
3014 * all is coherent before granting the DMA engine.
3015 */
Niklas Cassel95eb9302018-02-26 22:47:07 +01003016 wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003017
3018 if (netif_msg_pktdata(priv)) {
3019 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
Joao Pintoce736782017-04-06 09:49:10 +01003020 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
3021 tx_q->cur_tx, first, nfrags);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003022
Jose Abreu42de0472018-04-16 16:08:12 +01003023 stmmac_display_ring(priv, (void *)tx_q->dma_tx, DMA_TX_SIZE, 0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003024
3025 pr_info(">>> frame to be transmitted: ");
3026 print_pkt(skb->data, skb_headlen(skb));
3027 }
3028
Joao Pintoc22a3f42017-04-06 09:49:11 +01003029 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003030
Jose Abreua4e887f2018-04-16 16:08:13 +01003031 stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003032
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003033 return NETDEV_TX_OK;
3034
3035dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003036 dev_err(priv->device, "Tx dma map failed\n");
3037 dev_kfree_skb(skb);
3038 priv->dev->stats.tx_dropped++;
3039 return NETDEV_TX_OK;
3040}
3041
3042/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003043 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003044 * @skb : the socket buffer
3045 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003046 * Description : this is the tx entry point of the driver.
3047 * It programs the chain or the ring and supports oversized frames
3048 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003049 */
3050static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
3051{
3052 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003053 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003054 int i, csum_insertion = 0, is_jumbo = 0;
Joao Pintoce736782017-04-06 09:49:10 +01003055 u32 queue = skb_get_queue_mapping(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003056 int nfrags = skb_shinfo(skb)->nr_frags;
Colin Ian King59423812017-06-05 10:04:52 +01003057 int entry;
3058 unsigned int first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003059 struct dma_desc *desc, *first;
Joao Pintoce736782017-04-06 09:49:10 +01003060 struct stmmac_tx_queue *tx_q;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003061 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003062 unsigned int des;
3063
Joao Pintoce736782017-04-06 09:49:10 +01003064 tx_q = &priv->tx_queue[queue];
3065
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003066 /* Manage oversized TCP frames for GMAC4 device */
3067 if (skb_is_gso(skb) && priv->tso) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02003068 if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003069 return stmmac_tso_xmit(skb, dev);
3070 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003071
Joao Pintoce736782017-04-06 09:49:10 +01003072 if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01003073 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
3074 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
3075 queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003076 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01003077 netdev_err(priv->dev,
3078 "%s: Tx Ring full when queue awake\n",
3079 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003080 }
3081 return NETDEV_TX_BUSY;
3082 }
3083
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003084 if (priv->tx_path_in_lpi_mode)
3085 stmmac_disable_eee_mode(priv);
3086
Joao Pintoce736782017-04-06 09:49:10 +01003087 entry = tx_q->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003088 first_entry = entry;
Niklas Casselb4c97842018-02-19 18:11:11 +01003089 WARN_ON(tx_q->tx_skbuff[first_entry]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003090
Michał Mirosław5e982f32011-04-09 02:46:55 +00003091 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003092
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003093 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003094 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003095 else
Joao Pintoce736782017-04-06 09:49:10 +01003096 desc = tx_q->dma_tx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003097
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003098 first = desc;
3099
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003100 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003101 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003102 if (enh_desc)
3103 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
3104
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003105 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
3106 DWMAC_CORE_4_00)) {
Joao Pintoce736782017-04-06 09:49:10 +01003107 entry = priv->hw->mode->jumbo_frm(tx_q, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003108 if (unlikely(entry < 0))
3109 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003110 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003111
3112 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00003113 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
3114 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01003115 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003116
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003117 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01003118 WARN_ON(tx_q->tx_skbuff[entry]);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003119
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003120 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003121 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003122 else
Joao Pintoce736782017-04-06 09:49:10 +01003123 desc = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003124
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003125 des = skb_frag_dma_map(priv->device, frag, 0, len,
3126 DMA_TO_DEVICE);
3127 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003128 goto dma_map_err; /* should reuse desc w/o issues */
3129
Joao Pintoce736782017-04-06 09:49:10 +01003130 tx_q->tx_skbuff_dma[entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003131 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3132 desc->des0 = cpu_to_le32(des);
3133 else
3134 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003135
Joao Pintoce736782017-04-06 09:49:10 +01003136 tx_q->tx_skbuff_dma[entry].map_as_page = true;
3137 tx_q->tx_skbuff_dma[entry].len = len;
3138 tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003139
3140 /* Prepare the descriptor and set the own bit too */
Jose Abreu42de0472018-04-16 16:08:12 +01003141 stmmac_prepare_tx_desc(priv, desc, 0, len, csum_insertion,
3142 priv->mode, 1, last_segment, skb->len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003143 }
3144
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003145 /* Only the last descriptor gets to point to the skb. */
3146 tx_q->tx_skbuff[entry] = skb;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003147
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003148 /* We've used all descriptors we need for this skb, however,
3149 * advance cur_tx so that it references a fresh descriptor.
3150 * ndo_start_xmit will fill this descriptor the next time it's
3151 * called and stmmac_tx_clean may clean up to this descriptor.
3152 */
3153 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Joao Pintoce736782017-04-06 09:49:10 +01003154 tx_q->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003155
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003156 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003157 void *tx_head;
3158
LABBE Corentin38ddc592016-11-16 20:09:39 +01003159 netdev_dbg(priv->dev,
3160 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
Joao Pintoce736782017-04-06 09:49:10 +01003161 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
LABBE Corentin38ddc592016-11-16 20:09:39 +01003162 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003163
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003164 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01003165 tx_head = (void *)tx_q->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003166 else
Joao Pintoce736782017-04-06 09:49:10 +01003167 tx_head = (void *)tx_q->dma_tx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003168
Jose Abreu42de0472018-04-16 16:08:12 +01003169 stmmac_display_ring(priv, tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003170
LABBE Corentin38ddc592016-11-16 20:09:39 +01003171 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003172 print_pkt(skb->data, skb->len);
3173 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003174
Joao Pintoce736782017-04-06 09:49:10 +01003175 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01003176 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
3177 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01003178 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003179 }
3180
3181 dev->stats.tx_bytes += skb->len;
3182
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003183 /* According to the coalesce parameter the IC bit for the latest
3184 * segment is reset and the timer re-started to clean the tx status.
3185 * This approach takes care about the fragments: desc is the first
3186 * element in case of no SG.
3187 */
3188 priv->tx_count_frames += nfrags + 1;
3189 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
3190 mod_timer(&priv->txtimer,
3191 STMMAC_COAL_TIMER(priv->tx_coal_timer));
3192 } else {
3193 priv->tx_count_frames = 0;
Jose Abreu42de0472018-04-16 16:08:12 +01003194 stmmac_set_tx_ic(priv, desc);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003195 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003196 }
3197
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02003198 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00003199
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003200 /* Ready to fill the first descriptor and set the OWN bit w/o any
3201 * problems because all the descriptors are actually ready to be
3202 * passed to the DMA engine.
3203 */
3204 if (likely(!is_jumbo)) {
3205 bool last_segment = (nfrags == 0);
3206
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003207 des = dma_map_single(priv->device, skb->data,
3208 nopaged_len, DMA_TO_DEVICE);
3209 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003210 goto dma_map_err;
3211
Joao Pintoce736782017-04-06 09:49:10 +01003212 tx_q->tx_skbuff_dma[first_entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003213 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3214 first->des0 = cpu_to_le32(des);
3215 else
3216 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003217
Joao Pintoce736782017-04-06 09:49:10 +01003218 tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
3219 tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003220
3221 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
3222 priv->hwts_tx_en)) {
3223 /* declare that device is doing timestamping */
3224 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Jose Abreu42de0472018-04-16 16:08:12 +01003225 stmmac_enable_tx_timestamp(priv, first);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003226 }
3227
3228 /* Prepare the first descriptor setting the OWN bit too */
Jose Abreu42de0472018-04-16 16:08:12 +01003229 stmmac_prepare_tx_desc(priv, first, 1, nopaged_len,
3230 csum_insertion, priv->mode, 1, last_segment,
3231 skb->len);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003232
3233 /* The own bit must be the latest setting done when prepare the
3234 * descriptor and then barrier is needed to make sure that
3235 * all is coherent before granting the DMA engine.
3236 */
Niklas Cassel95eb9302018-02-26 22:47:07 +01003237 wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003238 }
3239
Joao Pintoc22a3f42017-04-06 09:49:11 +01003240 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003241
3242 if (priv->synopsys_id < DWMAC_CORE_4_00)
Jose Abreua4e887f2018-04-16 16:08:13 +01003243 stmmac_enable_dma_transmission(priv, priv->ioaddr);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003244 else
Jose Abreua4e887f2018-04-16 16:08:13 +01003245 stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr,
3246 queue);
Richard Cochran52f64fa2011-06-19 03:31:43 +00003247
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003248 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003249
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003250dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01003251 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003252 dev_kfree_skb(skb);
3253 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003254 return NETDEV_TX_OK;
3255}
3256
Vince Bridgersb9381982014-01-14 13:42:05 -06003257static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
3258{
3259 struct ethhdr *ehdr;
3260 u16 vlanid;
3261
3262 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
3263 NETIF_F_HW_VLAN_CTAG_RX &&
3264 !__vlan_get_tag(skb, &vlanid)) {
3265 /* pop the vlan tag */
3266 ehdr = (struct ethhdr *)skb->data;
3267 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
3268 skb_pull(skb, VLAN_HLEN);
3269 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
3270 }
3271}
3272
3273
Joao Pinto54139cf2017-04-06 09:49:09 +01003274static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003275{
Joao Pinto54139cf2017-04-06 09:49:09 +01003276 if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003277 return 0;
3278
3279 return 1;
3280}
3281
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003282/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003283 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003284 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003285 * @queue: RX queue index
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003286 * Description : this is to reallocate the skb for the reception process
3287 * that is based on zero-copy.
3288 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003289static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003290{
Joao Pinto54139cf2017-04-06 09:49:09 +01003291 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3292 int dirty = stmmac_rx_dirty(priv, queue);
3293 unsigned int entry = rx_q->dirty_rx;
3294
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003295 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003296
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003297 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003298 struct dma_desc *p;
3299
3300 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003301 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003302 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003303 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003304
Joao Pinto54139cf2017-04-06 09:49:09 +01003305 if (likely(!rx_q->rx_skbuff[entry])) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003306 struct sk_buff *skb;
3307
Eric Dumazetacb600d2012-10-05 06:23:55 +00003308 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003309 if (unlikely(!skb)) {
3310 /* so for a while no zero-copy! */
Joao Pinto54139cf2017-04-06 09:49:09 +01003311 rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003312 if (unlikely(net_ratelimit()))
3313 dev_err(priv->device,
3314 "fail to alloc skb entry %d\n",
3315 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003316 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003317 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003318
Joao Pinto54139cf2017-04-06 09:49:09 +01003319 rx_q->rx_skbuff[entry] = skb;
3320 rx_q->rx_skbuff_dma[entry] =
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003321 dma_map_single(priv->device, skb->data, bfsize,
3322 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003323 if (dma_mapping_error(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003324 rx_q->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003325 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003326 dev_kfree_skb(skb);
3327 break;
3328 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003329
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003330 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003331 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003332 p->des1 = 0;
3333 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003334 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003335 }
3336 if (priv->hw->mode->refill_desc3)
Joao Pinto54139cf2017-04-06 09:49:09 +01003337 priv->hw->mode->refill_desc3(rx_q, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003338
Joao Pinto54139cf2017-04-06 09:49:09 +01003339 if (rx_q->rx_zeroc_thresh > 0)
3340 rx_q->rx_zeroc_thresh--;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003341
LABBE Corentinb3e51062016-11-16 20:09:41 +01003342 netif_dbg(priv, rx_status, priv->dev,
3343 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003344 }
Pavel Machekad688cd2016-12-18 21:38:12 +01003345 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003346
3347 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Jose Abreu42de0472018-04-16 16:08:12 +01003348 stmmac_init_rx_desc(priv, p, priv->use_riwt, 0, 0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003349 else
Jose Abreu42de0472018-04-16 16:08:12 +01003350 stmmac_set_rx_owner(priv, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003351
Pavel Machekad688cd2016-12-18 21:38:12 +01003352 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003353
3354 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003355 }
Joao Pinto54139cf2017-04-06 09:49:09 +01003356 rx_q->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003357}
3358
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003359/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003360 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003361 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003362 * @limit: napi bugget
3363 * @queue: RX queue index.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003364 * Description : this the function called by the napi poll method.
3365 * It gets all the frames inside the ring.
3366 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003367static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003368{
Joao Pinto54139cf2017-04-06 09:49:09 +01003369 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3370 unsigned int entry = rx_q->cur_rx;
3371 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003372 unsigned int next_entry;
3373 unsigned int count = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003374
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003375 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003376 void *rx_head;
3377
LABBE Corentin38ddc592016-11-16 20:09:39 +01003378 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003379 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003380 rx_head = (void *)rx_q->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003381 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003382 rx_head = (void *)rx_q->dma_rx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003383
Jose Abreu42de0472018-04-16 16:08:12 +01003384 stmmac_display_ring(priv, rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003385 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003386 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003387 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00003388 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003389 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003390
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003391 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003392 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003393 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003394 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003395
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003396 /* read the status of the incoming frame */
Jose Abreu42de0472018-04-16 16:08:12 +01003397 status = stmmac_rx_status(priv, &priv->dev->stats,
3398 &priv->xstats, p);
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003399 /* check if managed by the DMA otherwise go ahead */
3400 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003401 break;
3402
3403 count++;
3404
Joao Pinto54139cf2017-04-06 09:49:09 +01003405 rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
3406 next_entry = rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003407
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003408 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003409 np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003410 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003411 np = rx_q->dma_rx + next_entry;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003412
3413 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003414
Jose Abreu42de0472018-04-16 16:08:12 +01003415 if (priv->extend_desc)
3416 stmmac_rx_extended_status(priv, &priv->dev->stats,
3417 &priv->xstats, rx_q->dma_erx + entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003418 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003419 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003420 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01003421 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003422 * with timestamp value, hence reinitialize
3423 * them in stmmac_rx_refill() function so that
3424 * device can reuse it.
3425 */
Jose Abreu9c8080d2017-10-20 14:37:34 +01003426 dev_kfree_skb_any(rx_q->rx_skbuff[entry]);
Joao Pinto54139cf2017-04-06 09:49:09 +01003427 rx_q->rx_skbuff[entry] = NULL;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003428 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003429 rx_q->rx_skbuff_dma[entry],
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003430 priv->dma_buf_sz,
3431 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003432 }
3433 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003434 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003435 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003436 unsigned int des;
3437
3438 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01003439 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003440 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01003441 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003442
Jose Abreu42de0472018-04-16 16:08:12 +01003443 frame_len = stmmac_get_rx_frame_len(priv, p, coe);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003444
LABBE Corentin8d45e422017-02-08 09:31:08 +01003445 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003446 * (preallocated during init) then the packet is
3447 * ignored
3448 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003449 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003450 netdev_err(priv->dev,
3451 "len %d larger than size (%d)\n",
3452 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003453 priv->dev->stats.rx_length_errors++;
3454 break;
3455 }
3456
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003457 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003458 * Type frames (LLC/LLC-SNAP)
3459 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003460 if (unlikely(status != llc_snap))
3461 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003462
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003463 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003464 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
3465 p, entry, des);
Florian Fainelli1ca79922017-12-29 19:56:33 -08003466 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
3467 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003468 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003469
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003470 /* The zero-copy is always used for all the sizes
3471 * in case of GMAC4 because it needs
3472 * to refill the used descriptors, always.
3473 */
3474 if (unlikely(!priv->plat->has_gmac4 &&
3475 ((frame_len < priv->rx_copybreak) ||
Joao Pinto54139cf2017-04-06 09:49:09 +01003476 stmmac_rx_threshold_count(rx_q)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003477 skb = netdev_alloc_skb_ip_align(priv->dev,
3478 frame_len);
3479 if (unlikely(!skb)) {
3480 if (net_ratelimit())
3481 dev_warn(priv->device,
3482 "packet dropped\n");
3483 priv->dev->stats.rx_dropped++;
3484 break;
3485 }
3486
3487 dma_sync_single_for_cpu(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003488 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003489 [entry], frame_len,
3490 DMA_FROM_DEVICE);
3491 skb_copy_to_linear_data(skb,
Joao Pinto54139cf2017-04-06 09:49:09 +01003492 rx_q->
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003493 rx_skbuff[entry]->data,
3494 frame_len);
3495
3496 skb_put(skb, frame_len);
3497 dma_sync_single_for_device(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003498 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003499 [entry], frame_len,
3500 DMA_FROM_DEVICE);
3501 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003502 skb = rx_q->rx_skbuff[entry];
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003503 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003504 netdev_err(priv->dev,
3505 "%s: Inconsistent Rx chain\n",
3506 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003507 priv->dev->stats.rx_dropped++;
3508 break;
3509 }
3510 prefetch(skb->data - NET_IP_ALIGN);
Joao Pinto54139cf2017-04-06 09:49:09 +01003511 rx_q->rx_skbuff[entry] = NULL;
3512 rx_q->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003513
3514 skb_put(skb, frame_len);
3515 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003516 rx_q->rx_skbuff_dma[entry],
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003517 priv->dma_buf_sz,
3518 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003519 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003520
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003521 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003522 netdev_dbg(priv->dev, "frame received (%dbytes)",
3523 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003524 print_pkt(skb->data, frame_len);
3525 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003526
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003527 stmmac_get_rx_hwtstamp(priv, p, np, skb);
3528
Vince Bridgersb9381982014-01-14 13:42:05 -06003529 stmmac_rx_vlan(priv->dev, skb);
3530
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003531 skb->protocol = eth_type_trans(skb, priv->dev);
3532
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003533 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003534 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003535 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003536 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003537
Joao Pintoc22a3f42017-04-06 09:49:11 +01003538 napi_gro_receive(&rx_q->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003539
3540 priv->dev->stats.rx_packets++;
3541 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003542 }
3543 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003544 }
3545
Joao Pinto54139cf2017-04-06 09:49:09 +01003546 stmmac_rx_refill(priv, queue);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003547
3548 priv->xstats.rx_pkt_n += count;
3549
3550 return count;
3551}
3552
3553/**
3554 * stmmac_poll - stmmac poll method (NAPI)
3555 * @napi : pointer to the napi structure.
3556 * @budget : maximum number of packets that the current CPU can receive from
3557 * all interfaces.
3558 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003559 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003560 */
3561static int stmmac_poll(struct napi_struct *napi, int budget)
3562{
Joao Pintoc22a3f42017-04-06 09:49:11 +01003563 struct stmmac_rx_queue *rx_q =
3564 container_of(napi, struct stmmac_rx_queue, napi);
3565 struct stmmac_priv *priv = rx_q->priv_data;
Joao Pintoce736782017-04-06 09:49:10 +01003566 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003567 u32 chan = rx_q->queue_index;
Joao Pinto54139cf2017-04-06 09:49:09 +01003568 int work_done = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003569 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003570
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003571 priv->xstats.napi_poll++;
Joao Pintoce736782017-04-06 09:49:10 +01003572
3573 /* check all the queues */
3574 for (queue = 0; queue < tx_count; queue++)
3575 stmmac_tx_clean(priv, queue);
3576
Joao Pintoc22a3f42017-04-06 09:49:11 +01003577 work_done = stmmac_rx(priv, budget, rx_q->queue_index);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003578 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08003579 napi_complete_done(napi, work_done);
Jose Abreua4e887f2018-04-16 16:08:13 +01003580 stmmac_enable_dma_irq(priv, priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003581 }
3582 return work_done;
3583}
3584
3585/**
3586 * stmmac_tx_timeout
3587 * @dev : Pointer to net device structure
3588 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00003589 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003590 * netdev structure and arrange for the device to be reset to a sane state
3591 * in order to transmit a new packet.
3592 */
3593static void stmmac_tx_timeout(struct net_device *dev)
3594{
3595 struct stmmac_priv *priv = netdev_priv(dev);
3596
Jose Abreu34877a12018-03-29 10:40:18 +01003597 stmmac_global_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003598}
3599
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003600/**
Jiri Pirko01789342011-08-16 06:29:00 +00003601 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003602 * @dev : pointer to the device structure
3603 * Description:
3604 * This function is a driver entry point which gets called by the kernel
3605 * whenever multicast addresses must be enabled/disabled.
3606 * Return value:
3607 * void.
3608 */
Jiri Pirko01789342011-08-16 06:29:00 +00003609static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003610{
3611 struct stmmac_priv *priv = netdev_priv(dev);
3612
Jose Abreuc10d4c82018-04-16 16:08:14 +01003613 stmmac_set_filter(priv, priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003614}
3615
3616/**
3617 * stmmac_change_mtu - entry point to change MTU size for the device.
3618 * @dev : device pointer.
3619 * @new_mtu : the new MTU size for the device.
3620 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
3621 * to drive packet transmission. Ethernet has an MTU of 1500 octets
3622 * (ETH_DATA_LEN). This value can be changed with ifconfig.
3623 * Return value:
3624 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3625 * file on failure.
3626 */
3627static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
3628{
LABBE Corentin38ddc592016-11-16 20:09:39 +01003629 struct stmmac_priv *priv = netdev_priv(dev);
3630
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003631 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003632 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003633 return -EBUSY;
3634 }
3635
Michał Mirosław5e982f32011-04-09 02:46:55 +00003636 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003637
Michał Mirosław5e982f32011-04-09 02:46:55 +00003638 netdev_update_features(dev);
3639
3640 return 0;
3641}
3642
Michał Mirosławc8f44af2011-11-15 15:29:55 +00003643static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003644 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003645{
3646 struct stmmac_priv *priv = netdev_priv(dev);
3647
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003648 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003649 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003650
Michał Mirosław5e982f32011-04-09 02:46:55 +00003651 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08003652 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00003653
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003654 /* Some GMAC devices have a bugged Jumbo frame support that
3655 * needs to have the Tx COE disabled for oversized frames
3656 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01003657 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003658 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00003659 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08003660 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003661
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003662 /* Disable tso if asked by ethtool */
3663 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3664 if (features & NETIF_F_TSO)
3665 priv->tso = true;
3666 else
3667 priv->tso = false;
3668 }
3669
Michał Mirosław5e982f32011-04-09 02:46:55 +00003670 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003671}
3672
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003673static int stmmac_set_features(struct net_device *netdev,
3674 netdev_features_t features)
3675{
3676 struct stmmac_priv *priv = netdev_priv(netdev);
3677
3678 /* Keep the COE Type in case of csum is supporting */
3679 if (features & NETIF_F_RXCSUM)
3680 priv->hw->rx_csum = priv->plat->rx_coe;
3681 else
3682 priv->hw->rx_csum = 0;
3683 /* No check needed because rx_coe has been set before and it will be
3684 * fixed in case of issue.
3685 */
Jose Abreuc10d4c82018-04-16 16:08:14 +01003686 stmmac_rx_ipc(priv, priv->hw);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003687
3688 return 0;
3689}
3690
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003691/**
3692 * stmmac_interrupt - main ISR
3693 * @irq: interrupt number.
3694 * @dev_id: to pass the net device pointer.
3695 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003696 * It can call:
3697 * o DMA service routine (to manage incoming frame reception and transmission
3698 * status)
3699 * o Core interrupts to manage: remote wake-up, management counter, LPI
3700 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003701 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003702static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
3703{
3704 struct net_device *dev = (struct net_device *)dev_id;
3705 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003706 u32 rx_cnt = priv->plat->rx_queues_to_use;
3707 u32 tx_cnt = priv->plat->tx_queues_to_use;
3708 u32 queues_count;
3709 u32 queue;
3710
3711 queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003712
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003713 if (priv->irq_wake)
3714 pm_wakeup_event(priv->device, 0);
3715
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003716 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003717 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003718 return IRQ_NONE;
3719 }
3720
Jose Abreu34877a12018-03-29 10:40:18 +01003721 /* Check if adapter is up */
3722 if (test_bit(STMMAC_DOWN, &priv->state))
3723 return IRQ_HANDLED;
Jose Abreu8bf993a2018-03-29 10:40:19 +01003724 /* Check if a fatal error happened */
3725 if (stmmac_safety_feat_interrupt(priv))
3726 return IRQ_HANDLED;
Jose Abreu34877a12018-03-29 10:40:18 +01003727
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003728 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003729 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01003730 int status = stmmac_host_irq_status(priv, priv->hw, &priv->xstats);
Joao Pinto8f71a882017-03-10 18:24:57 +00003731
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003732 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003733 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003734 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003735 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003736 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003737 priv->tx_path_in_lpi_mode = false;
Joao Pinto7bac4e12017-03-15 11:04:55 +00003738 }
3739
3740 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3741 for (queue = 0; queue < queues_count; queue++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003742 struct stmmac_rx_queue *rx_q =
3743 &priv->rx_queue[queue];
3744
Jose Abreuc10d4c82018-04-16 16:08:14 +01003745 status |= stmmac_host_mtl_irq_status(priv,
3746 priv->hw, queue);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003747
Jose Abreua4e887f2018-04-16 16:08:13 +01003748 if (status & CORE_IRQ_MTL_RX_OVERFLOW)
3749 stmmac_set_rx_tail_ptr(priv,
3750 priv->ioaddr,
3751 rx_q->rx_tail_addr,
3752 queue);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003753 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003754 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003755
3756 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003757 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003758 if (priv->xstats.pcs_link)
3759 netif_carrier_on(dev);
3760 else
3761 netif_carrier_off(dev);
3762 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003763 }
3764
3765 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003766 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003767
3768 return IRQ_HANDLED;
3769}
3770
3771#ifdef CONFIG_NET_POLL_CONTROLLER
3772/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003773 * to allow network I/O with interrupts disabled.
3774 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003775static void stmmac_poll_controller(struct net_device *dev)
3776{
3777 disable_irq(dev->irq);
3778 stmmac_interrupt(dev->irq, dev);
3779 enable_irq(dev->irq);
3780}
3781#endif
3782
3783/**
3784 * stmmac_ioctl - Entry point for the Ioctl
3785 * @dev: Device pointer.
3786 * @rq: An IOCTL specefic structure, that can contain a pointer to
3787 * a proprietary structure used to pass information to the driver.
3788 * @cmd: IOCTL command
3789 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003790 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003791 */
3792static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3793{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003794 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003795
3796 if (!netif_running(dev))
3797 return -EINVAL;
3798
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003799 switch (cmd) {
3800 case SIOCGMIIPHY:
3801 case SIOCGMIIREG:
3802 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003803 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003804 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003805 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003806 break;
3807 case SIOCSHWTSTAMP:
3808 ret = stmmac_hwtstamp_ioctl(dev, rq);
3809 break;
3810 default:
3811 break;
3812 }
Richard Cochran28b04112010-07-17 08:48:55 +00003813
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003814 return ret;
3815}
3816
Bhadram Varkaa8304052017-10-27 08:22:02 +05303817static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
3818{
3819 struct stmmac_priv *priv = netdev_priv(ndev);
3820 int ret = 0;
3821
3822 ret = eth_mac_addr(ndev, addr);
3823 if (ret)
3824 return ret;
3825
Jose Abreuc10d4c82018-04-16 16:08:14 +01003826 stmmac_set_umac_addr(priv, priv->hw, ndev->dev_addr, 0);
Bhadram Varkaa8304052017-10-27 08:22:02 +05303827
3828 return ret;
3829}
3830
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003831#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003832static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003833
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003834static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003835 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003836{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003837 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003838 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
3839 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003840
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003841 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003842 if (extend_desc) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003843 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003844 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003845 le32_to_cpu(ep->basic.des0),
3846 le32_to_cpu(ep->basic.des1),
3847 le32_to_cpu(ep->basic.des2),
3848 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003849 ep++;
3850 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003851 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Niklas Cassel66c25f62017-05-15 10:56:06 +02003852 i, (unsigned int)virt_to_phys(p),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003853 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
3854 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003855 p++;
3856 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003857 seq_printf(seq, "\n");
3858 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003859}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003860
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003861static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
3862{
3863 struct net_device *dev = seq->private;
3864 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01003865 u32 rx_count = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01003866 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01003867 u32 queue;
3868
3869 for (queue = 0; queue < rx_count; queue++) {
3870 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3871
3872 seq_printf(seq, "RX Queue %d:\n", queue);
3873
3874 if (priv->extend_desc) {
3875 seq_printf(seq, "Extended descriptor ring:\n");
3876 sysfs_display_ring((void *)rx_q->dma_erx,
3877 DMA_RX_SIZE, 1, seq);
3878 } else {
3879 seq_printf(seq, "Descriptor ring:\n");
3880 sysfs_display_ring((void *)rx_q->dma_rx,
3881 DMA_RX_SIZE, 0, seq);
3882 }
3883 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003884
Joao Pintoce736782017-04-06 09:49:10 +01003885 for (queue = 0; queue < tx_count; queue++) {
3886 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
3887
3888 seq_printf(seq, "TX Queue %d:\n", queue);
3889
3890 if (priv->extend_desc) {
3891 seq_printf(seq, "Extended descriptor ring:\n");
3892 sysfs_display_ring((void *)tx_q->dma_etx,
3893 DMA_TX_SIZE, 1, seq);
3894 } else {
3895 seq_printf(seq, "Descriptor ring:\n");
3896 sysfs_display_ring((void *)tx_q->dma_tx,
3897 DMA_TX_SIZE, 0, seq);
3898 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003899 }
3900
3901 return 0;
3902}
3903
3904static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
3905{
3906 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
3907}
3908
Pavel Machek22d3efe2016-11-28 12:55:59 +01003909/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
3910
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003911static const struct file_operations stmmac_rings_status_fops = {
3912 .owner = THIS_MODULE,
3913 .open = stmmac_sysfs_ring_open,
3914 .read = seq_read,
3915 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003916 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003917};
3918
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003919static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
3920{
3921 struct net_device *dev = seq->private;
3922 struct stmmac_priv *priv = netdev_priv(dev);
3923
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00003924 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003925 seq_printf(seq, "DMA HW features not supported\n");
3926 return 0;
3927 }
3928
3929 seq_printf(seq, "==============================\n");
3930 seq_printf(seq, "\tDMA HW features\n");
3931 seq_printf(seq, "==============================\n");
3932
Pavel Machek22d3efe2016-11-28 12:55:59 +01003933 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003934 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003935 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003936 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003937 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003938 (priv->dma_cap.half_duplex) ? "Y" : "N");
3939 seq_printf(seq, "\tHash Filter: %s\n",
3940 (priv->dma_cap.hash_filter) ? "Y" : "N");
3941 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
3942 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01003943 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003944 (priv->dma_cap.pcs) ? "Y" : "N");
3945 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
3946 (priv->dma_cap.sma_mdio) ? "Y" : "N");
3947 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3948 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3949 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3950 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3951 seq_printf(seq, "\tRMON module: %s\n",
3952 (priv->dma_cap.rmon) ? "Y" : "N");
3953 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3954 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003955 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003956 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003957 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003958 (priv->dma_cap.eee) ? "Y" : "N");
3959 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3960 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3961 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003962 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3963 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3964 (priv->dma_cap.rx_coe) ? "Y" : "N");
3965 } else {
3966 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3967 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3968 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3969 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3970 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003971 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3972 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3973 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3974 priv->dma_cap.number_rx_channel);
3975 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3976 priv->dma_cap.number_tx_channel);
3977 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3978 (priv->dma_cap.enh_desc) ? "Y" : "N");
3979
3980 return 0;
3981}
3982
3983static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3984{
3985 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3986}
3987
3988static const struct file_operations stmmac_dma_cap_fops = {
3989 .owner = THIS_MODULE,
3990 .open = stmmac_sysfs_dma_cap_open,
3991 .read = seq_read,
3992 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003993 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003994};
3995
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003996static int stmmac_init_fs(struct net_device *dev)
3997{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003998 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003999
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004000 /* Create per netdev entries */
4001 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
4002
4003 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004004 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004005
4006 return -ENOMEM;
4007 }
4008
4009 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004010 priv->dbgfs_rings_status =
Joe Perchesd3757ba2018-03-23 16:34:44 -07004011 debugfs_create_file("descriptors_status", 0444,
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004012 priv->dbgfs_dir, dev,
4013 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004014
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004015 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004016 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004017 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004018
4019 return -ENOMEM;
4020 }
4021
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004022 /* Entry to report the DMA HW features */
Joe Perchesd3757ba2018-03-23 16:34:44 -07004023 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", 0444,
4024 priv->dbgfs_dir,
4025 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004026
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004027 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004028 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004029 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004030
4031 return -ENOMEM;
4032 }
4033
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004034 return 0;
4035}
4036
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004037static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004038{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004039 struct stmmac_priv *priv = netdev_priv(dev);
4040
4041 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004042}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01004043#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004044
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004045static const struct net_device_ops stmmac_netdev_ops = {
4046 .ndo_open = stmmac_open,
4047 .ndo_start_xmit = stmmac_xmit,
4048 .ndo_stop = stmmac_release,
4049 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00004050 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004051 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00004052 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004053 .ndo_tx_timeout = stmmac_tx_timeout,
4054 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004055#ifdef CONFIG_NET_POLL_CONTROLLER
4056 .ndo_poll_controller = stmmac_poll_controller,
4057#endif
Bhadram Varkaa8304052017-10-27 08:22:02 +05304058 .ndo_set_mac_address = stmmac_set_mac_address,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004059};
4060
Jose Abreu34877a12018-03-29 10:40:18 +01004061static void stmmac_reset_subtask(struct stmmac_priv *priv)
4062{
4063 if (!test_and_clear_bit(STMMAC_RESET_REQUESTED, &priv->state))
4064 return;
4065 if (test_bit(STMMAC_DOWN, &priv->state))
4066 return;
4067
4068 netdev_err(priv->dev, "Reset adapter.\n");
4069
4070 rtnl_lock();
4071 netif_trans_update(priv->dev);
4072 while (test_and_set_bit(STMMAC_RESETING, &priv->state))
4073 usleep_range(1000, 2000);
4074
4075 set_bit(STMMAC_DOWN, &priv->state);
4076 dev_close(priv->dev);
4077 dev_open(priv->dev);
4078 clear_bit(STMMAC_DOWN, &priv->state);
4079 clear_bit(STMMAC_RESETING, &priv->state);
4080 rtnl_unlock();
4081}
4082
4083static void stmmac_service_task(struct work_struct *work)
4084{
4085 struct stmmac_priv *priv = container_of(work, struct stmmac_priv,
4086 service_task);
4087
4088 stmmac_reset_subtask(priv);
4089 clear_bit(STMMAC_SERVICE_SCHED, &priv->state);
4090}
4091
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004092/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004093 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00004094 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004095 * Description: this function is to configure the MAC device according to
4096 * some platform parameters or the HW capability register. It prepares the
4097 * driver to use either ring or chain modes and to setup either enhanced or
4098 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004099 */
4100static int stmmac_hw_init(struct stmmac_priv *priv)
4101{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004102 struct mac_device_info *mac;
4103
4104 /* Identify the MAC HW device */
LABBE Corentinec33d712017-05-31 09:18:33 +02004105 if (priv->plat->setup) {
4106 mac = priv->plat->setup(priv);
4107 } else if (priv->plat->has_gmac) {
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00004108 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05004109 mac = dwmac1000_setup(priv->ioaddr,
4110 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02004111 priv->plat->unicast_filter_entries,
4112 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004113 } else if (priv->plat->has_gmac4) {
4114 priv->dev->priv_flags |= IFF_UNICAST_FLT;
4115 mac = dwmac4_setup(priv->ioaddr,
4116 priv->plat->multicast_filter_bins,
4117 priv->plat->unicast_filter_entries,
4118 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00004119 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02004120 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00004121 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004122 if (!mac)
4123 return -ENOMEM;
4124
4125 priv->hw = mac;
4126
LABBE Corentin9f93ac82017-05-31 09:18:36 +02004127 /* dwmac-sun8i only work in chain mode */
4128 if (priv->plat->has_sun8i)
4129 chain_mode = 1;
4130
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004131 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004132 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
4133 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004134 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004135 if (chain_mode) {
4136 priv->hw->mode = &chain_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004137 dev_info(priv->device, "Chain mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004138 priv->mode = STMMAC_CHAIN_MODE;
4139 } else {
4140 priv->hw->mode = &ring_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004141 dev_info(priv->device, "Ring mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004142 priv->mode = STMMAC_RING_MODE;
4143 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004144 }
4145
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004146 /* Get the HW capability (new GMAC newer than 3.50a) */
4147 priv->hw_cap_support = stmmac_get_hw_features(priv);
4148 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004149 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004150
4151 /* We can override some gmac/dma configuration fields: e.g.
4152 * enh_desc, tx_coe (e.g. that are passed through the
4153 * platform) with the values from the HW capability
4154 * register (if supported).
4155 */
4156 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004157 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004158 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004159
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03004160 /* TXCOE doesn't work in thresh DMA mode */
4161 if (priv->plat->force_thresh_dma_mode)
4162 priv->plat->tx_coe = 0;
4163 else
4164 priv->plat->tx_coe = priv->dma_cap.tx_coe;
4165
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004166 /* In case of GMAC4 rx_coe is from HW cap register. */
4167 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004168
4169 if (priv->dma_cap.rx_coe_type2)
4170 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
4171 else if (priv->dma_cap.rx_coe_type1)
4172 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
4173
LABBE Corentin38ddc592016-11-16 20:09:39 +01004174 } else {
4175 dev_info(priv->device, "No HW DMA feature register supported\n");
4176 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004177
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004178 /* To use alternate (extended), normal or GMAC4 descriptor structures */
4179 if (priv->synopsys_id >= DWMAC_CORE_4_00)
4180 priv->hw->desc = &dwmac4_desc_ops;
4181 else
4182 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09004183
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004184 if (priv->plat->rx_coe) {
4185 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004186 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004187 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004188 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004189 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004190 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004191 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004192
4193 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004194 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004195 device_set_wakeup_capable(priv->device, 1);
4196 }
4197
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004198 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004199 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004200
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004201 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004202}
4203
4204/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004205 * stmmac_dvr_probe
4206 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00004207 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004208 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004209 * Description: this is the main probe function used to
4210 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02004211 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004212 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004213 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004214int stmmac_dvr_probe(struct device *device,
4215 struct plat_stmmacenet_data *plat_dat,
4216 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004217{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004218 struct net_device *ndev = NULL;
4219 struct stmmac_priv *priv;
Joao Pintoc22a3f42017-04-06 09:49:11 +01004220 int ret = 0;
4221 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004222
Joao Pintoc22a3f42017-04-06 09:49:11 +01004223 ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
4224 MTL_MAX_TX_QUEUES,
4225 MTL_MAX_RX_QUEUES);
Joe Perches41de8d42012-01-29 13:47:52 +00004226 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004227 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004228
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004229 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004230
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004231 priv = netdev_priv(ndev);
4232 priv->device = device;
4233 priv->dev = ndev;
4234
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004235 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004236 priv->pause = pause;
4237 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004238 priv->ioaddr = res->addr;
4239 priv->dev->base_addr = (unsigned long)res->addr;
4240
4241 priv->dev->irq = res->irq;
4242 priv->wol_irq = res->wol_irq;
4243 priv->lpi_irq = res->lpi_irq;
4244
4245 if (res->mac)
4246 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004247
Joachim Eastwooda7a62682015-07-17 23:48:17 +02004248 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02004249
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004250 /* Verify driver arguments */
4251 stmmac_verify_args();
4252
Jose Abreu34877a12018-03-29 10:40:18 +01004253 /* Allocate workqueue */
4254 priv->wq = create_singlethread_workqueue("stmmac_wq");
4255 if (!priv->wq) {
4256 dev_err(priv->device, "failed to create workqueue\n");
4257 goto error_wq;
4258 }
4259
4260 INIT_WORK(&priv->service_task, stmmac_service_task);
4261
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004262 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004263 * this needs to have multiple instances
4264 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004265 if ((phyaddr >= 0) && (phyaddr <= 31))
4266 priv->plat->phy_addr = phyaddr;
4267
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004268 if (priv->plat->stmmac_rst) {
4269 ret = reset_control_assert(priv->plat->stmmac_rst);
jpintof573c0b2017-01-09 12:35:09 +00004270 reset_control_deassert(priv->plat->stmmac_rst);
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004271 /* Some reset controllers have only reset callback instead of
4272 * assert + deassert callbacks pair.
4273 */
4274 if (ret == -ENOTSUPP)
4275 reset_control_reset(priv->plat->stmmac_rst);
4276 }
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08004277
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004278 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004279 ret = stmmac_hw_init(priv);
4280 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004281 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004282
Joao Pintoc22a3f42017-04-06 09:49:11 +01004283 /* Configure real RX and TX queues */
Joao Pintoc02b7a92017-04-10 11:32:14 +01004284 netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
4285 netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004286
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004287 ndev->netdev_ops = &stmmac_netdev_ops;
4288
4289 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
4290 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004291
4292 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02004293 ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004294 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004295 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004296 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004297 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
4298 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004299#ifdef STMMAC_VLAN_TAG_USED
4300 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00004301 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004302#endif
4303 priv->msg_enable = netif_msg_init(debug, default_msg_level);
4304
Jarod Wilson44770e12016-10-17 15:54:17 -04004305 /* MTU range: 46 - hw-specific max */
4306 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
4307 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
4308 ndev->max_mtu = JUMBO_LEN;
4309 else
4310 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004311 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
4312 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
4313 */
4314 if ((priv->plat->maxmtu < ndev->max_mtu) &&
4315 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04004316 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004317 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004318 dev_warn(priv->device,
4319 "%s: warning: maxmtu having invalid value (%d)\n",
4320 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04004321
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004322 if (flow_ctrl)
4323 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
4324
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004325 /* Rx Watchdog is available in the COREs newer than the 3.40.
4326 * In some case, for example on bugged HW this feature
4327 * has to be disable and this can be done by passing the
4328 * riwt_off field from the platform.
4329 */
4330 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
4331 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004332 dev_info(priv->device,
4333 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004334 }
4335
Joao Pintoc22a3f42017-04-06 09:49:11 +01004336 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4337 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4338
4339 netif_napi_add(ndev, &rx_q->napi, stmmac_poll,
4340 (8 * priv->plat->rx_queues_to_use));
4341 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004342
Vlad Lunguf8e96162010-11-29 22:52:52 +00004343 spin_lock_init(&priv->lock);
4344
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00004345 /* If a specific clk_csr value is passed from the platform
4346 * this means that the CSR Clock Range selection cannot be
4347 * changed at run-time and it is fixed. Viceversa the driver'll try to
4348 * set the MDC clock dynamically according to the csr actual
4349 * clock input.
4350 */
4351 if (!priv->plat->clk_csr)
4352 stmmac_clk_csr_set(priv);
4353 else
4354 priv->clk_csr = priv->plat->clk_csr;
4355
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004356 stmmac_check_pcs_mode(priv);
4357
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004358 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4359 priv->hw->pcs != STMMAC_PCS_TBI &&
4360 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004361 /* MDIO bus Registration */
4362 ret = stmmac_mdio_register(ndev);
4363 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004364 dev_err(priv->device,
4365 "%s: MDIO bus (id: %d) registration failed",
4366 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004367 goto error_mdio_register;
4368 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00004369 }
4370
Florian Fainelli57016592016-12-27 18:23:06 -08004371 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004372 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004373 dev_err(priv->device, "%s: ERROR %i registering the device\n",
4374 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004375 goto error_netdev_register;
4376 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004377
Florian Fainelli57016592016-12-27 18:23:06 -08004378 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004379
Viresh Kumar6a81c262012-07-30 14:39:41 -07004380error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004381 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4382 priv->hw->pcs != STMMAC_PCS_TBI &&
4383 priv->hw->pcs != STMMAC_PCS_RTBI)
4384 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004385error_mdio_register:
Joao Pintoc22a3f42017-04-06 09:49:11 +01004386 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4387 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4388
4389 netif_napi_del(&rx_q->napi);
4390 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004391error_hw_init:
Jose Abreu34877a12018-03-29 10:40:18 +01004392 destroy_workqueue(priv->wq);
4393error_wq:
Dan Carpenter34a52f32010-12-20 21:34:56 +00004394 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004395
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004396 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004397}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004398EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004399
4400/**
4401 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004402 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004403 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004404 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004405 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004406int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004407{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004408 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00004409 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004410
LABBE Corentin38ddc592016-11-16 20:09:39 +01004411 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004412
Joao Pintoae4f0d42017-03-15 11:04:47 +00004413 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004414
Jose Abreuc10d4c82018-04-16 16:08:14 +01004415 stmmac_mac_set(priv, priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004416 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004417 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00004418 if (priv->plat->stmmac_rst)
4419 reset_control_assert(priv->plat->stmmac_rst);
4420 clk_disable_unprepare(priv->plat->pclk);
4421 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004422 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4423 priv->hw->pcs != STMMAC_PCS_TBI &&
4424 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01004425 stmmac_mdio_unregister(ndev);
Jose Abreu34877a12018-03-29 10:40:18 +01004426 destroy_workqueue(priv->wq);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004427 free_netdev(ndev);
4428
4429 return 0;
4430}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004431EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004432
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004433/**
4434 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004435 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004436 * Description: this is the function to suspend the device and it is called
4437 * by the platform driver to stop the network queue, release the resources,
4438 * program the PMT register (for WoL), clean and release driver resources.
4439 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004440int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004441{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004442 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004443 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004444 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004445
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004446 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004447 return 0;
4448
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004449 if (ndev->phydev)
4450 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004451
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004452 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004453
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004454 netif_device_detach(ndev);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004455 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004456
Joao Pintoc22a3f42017-04-06 09:49:11 +01004457 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004458
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004459 /* Stop TX/RX DMA */
Joao Pintoae4f0d42017-03-15 11:04:47 +00004460 stmmac_stop_all_dma(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004461
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004462 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004463 if (device_may_wakeup(priv->device)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01004464 stmmac_pmt(priv, priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004465 priv->irq_wake = 1;
4466 } else {
Jose Abreuc10d4c82018-04-16 16:08:14 +01004467 stmmac_mac_set(priv, priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004468 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004469 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00004470 clk_disable(priv->plat->pclk);
4471 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004472 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004473 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05004474
LABBE Corentin4d869b02017-05-24 09:16:46 +02004475 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +01004476 priv->speed = SPEED_UNKNOWN;
4477 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004478 return 0;
4479}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004480EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004481
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004482/**
Joao Pinto54139cf2017-04-06 09:49:09 +01004483 * stmmac_reset_queues_param - reset queue parameters
4484 * @dev: device pointer
4485 */
4486static void stmmac_reset_queues_param(struct stmmac_priv *priv)
4487{
4488 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01004489 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01004490 u32 queue;
4491
4492 for (queue = 0; queue < rx_cnt; queue++) {
4493 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4494
4495 rx_q->cur_rx = 0;
4496 rx_q->dirty_rx = 0;
4497 }
4498
Joao Pintoce736782017-04-06 09:49:10 +01004499 for (queue = 0; queue < tx_cnt; queue++) {
4500 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
4501
4502 tx_q->cur_tx = 0;
4503 tx_q->dirty_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01004504 tx_q->mss = 0;
Joao Pintoce736782017-04-06 09:49:10 +01004505 }
Joao Pinto54139cf2017-04-06 09:49:09 +01004506}
4507
4508/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004509 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004510 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004511 * Description: when resume this function is invoked to setup the DMA and CORE
4512 * in a usable state.
4513 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004514int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004515{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004516 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004517 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004518 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004519
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004520 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004521 return 0;
4522
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004523 /* Power Down bit, into the PM register, is cleared
4524 * automatically as soon as a magic packet or a Wake-up frame
4525 * is received. Anyway, it's better to manually clear
4526 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004527 * from another devices (e.g. serial console).
4528 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004529 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004530 spin_lock_irqsave(&priv->lock, flags);
Jose Abreuc10d4c82018-04-16 16:08:14 +01004531 stmmac_pmt(priv, priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004532 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004533 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004534 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004535 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01004536 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00004537 clk_enable(priv->plat->stmmac_clk);
4538 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004539 /* reset the phy so that it's ready */
4540 if (priv->mii)
4541 stmmac_mdio_reset(priv->mii);
4542 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004543
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004544 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004545
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004546 spin_lock_irqsave(&priv->lock, flags);
4547
Joao Pinto54139cf2017-04-06 09:49:09 +01004548 stmmac_reset_queues_param(priv);
4549
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01004550 stmmac_clear_descriptors(priv);
4551
Huacai Chenfe1319292014-12-19 22:38:18 +08004552 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01004553 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01004554 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004555
Joao Pintoc22a3f42017-04-06 09:49:11 +01004556 stmmac_enable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004557
Joao Pintoc22a3f42017-04-06 09:49:11 +01004558 stmmac_start_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004559
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004560 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004561
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004562 if (ndev->phydev)
4563 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004564
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004565 return 0;
4566}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004567EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00004568
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004569#ifndef MODULE
4570static int __init stmmac_cmdline_opt(char *str)
4571{
4572 char *opt;
4573
4574 if (!str || !*str)
4575 return -EINVAL;
4576 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004577 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004578 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004579 goto err;
4580 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004581 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004582 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004583 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004584 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004585 goto err;
4586 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004587 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004588 goto err;
4589 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004590 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004591 goto err;
4592 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004593 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004594 goto err;
4595 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004596 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004597 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00004598 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00004599 if (kstrtoint(opt + 10, 0, &eee_timer))
4600 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004601 } else if (!strncmp(opt, "chain_mode:", 11)) {
4602 if (kstrtoint(opt + 11, 0, &chain_mode))
4603 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004604 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004605 }
4606 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004607
4608err:
4609 pr_err("%s: ERROR broken module parameter conversion", __func__);
4610 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004611}
4612
4613__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004614#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004615
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004616static int __init stmmac_init(void)
4617{
4618#ifdef CONFIG_DEBUG_FS
4619 /* Create debugfs main directory if it doesn't exist yet */
4620 if (!stmmac_fs_dir) {
4621 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
4622
4623 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
4624 pr_err("ERROR %s, debugfs create directory failed\n",
4625 STMMAC_RESOURCE_NAME);
4626
4627 return -ENOMEM;
4628 }
4629 }
4630#endif
4631
4632 return 0;
4633}
4634
4635static void __exit stmmac_exit(void)
4636{
4637#ifdef CONFIG_DEBUG_FS
4638 debugfs_remove_recursive(stmmac_fs_dir);
4639#endif
4640}
4641
4642module_init(stmmac_init)
4643module_exit(stmmac_exit)
4644
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004645MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
4646MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
4647MODULE_LICENSE("GPL");