blob: 334b50fd8aa0c8bc76d424e2aff80e8af188ee48 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000018#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMRegisterInfo.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng358dec52009-06-15 08:28:29 +000029#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/Target/TargetInstrInfo.h"
31#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000032#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000034#include "llvm/ADT/DenseMap.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000037#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000038#include "llvm/ADT/SmallVector.h"
39#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040using namespace llvm;
41
42STATISTIC(NumLDMGened , "Number of ldm instructions generated");
43STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000044STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
45STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000046STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000047STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
48STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
49STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
50STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
51STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
52STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000053
54/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
55/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000056
57namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000058 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000059 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000060 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000061
Evan Chenga8e29892007-01-19 07:51:42 +000062 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000063 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000064 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000065 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000066 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000067
68 virtual bool runOnMachineFunction(MachineFunction &Fn);
69
70 virtual const char *getPassName() const {
71 return "ARM load / store optimization pass";
72 }
73
74 private:
75 struct MemOpQueueEntry {
76 int Offset;
Evan Chengd95ea2d2010-06-21 21:21:14 +000077 unsigned Reg;
78 bool isKill;
Evan Chenga8e29892007-01-19 07:51:42 +000079 unsigned Position;
80 MachineBasicBlock::iterator MBBI;
81 bool Merged;
Owen Anderson848b0c32011-03-29 16:45:53 +000082 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
Evan Chengd95ea2d2010-06-21 21:21:14 +000083 MachineBasicBlock::iterator i)
84 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000085 };
86 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
87 typedef MemOpQueue::iterator MemOpQueueIter;
88
Evan Cheng92549222009-06-05 19:08:58 +000089 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000090 int Offset, unsigned Base, bool BaseKill, int Opcode,
91 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
92 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000093 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000094 MemOpQueue &MemOps,
95 unsigned memOpsBegin,
96 unsigned memOpsEnd,
97 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000098 int Offset,
99 unsigned Base,
100 bool BaseKill,
101 int Opcode,
102 ARMCC::CondCodes Pred,
103 unsigned PredReg,
104 unsigned Scratch,
105 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000106 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000107 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
108 int Opcode, unsigned Size,
109 ARMCC::CondCodes Pred, unsigned PredReg,
110 unsigned Scratch, MemOpQueue &MemOps,
111 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000112
Evan Cheng11788fd2007-03-08 02:55:08 +0000113 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000114 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
115 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000116 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
117 MachineBasicBlock::iterator MBBI,
118 const TargetInstrInfo *TII,
119 bool &Advance,
120 MachineBasicBlock::iterator &I);
121 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
122 MachineBasicBlock::iterator MBBI,
123 bool &Advance,
124 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000125 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
126 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
127 };
Devang Patel19974732007-05-03 01:11:54 +0000128 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000129}
130
Bill Wendling73fe34a2010-11-16 01:16:36 +0000131static int getLoadStoreMultipleOpcode(int Opcode, ARM_AM::AMSubMode Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000132 switch (Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000133 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach3e556122010-10-26 22:37:02 +0000134 case ARM::LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000135 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000136 switch (Mode) {
137 default: llvm_unreachable("Unhandled submode!");
138 case ARM_AM::ia: return ARM::LDMIA;
139 case ARM_AM::da: return ARM::LDMDA;
140 case ARM_AM::db: return ARM::LDMDB;
141 case ARM_AM::ib: return ARM::LDMIB;
142 }
143 break;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000144 case ARM::STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000145 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000146 switch (Mode) {
147 default: llvm_unreachable("Unhandled submode!");
148 case ARM_AM::ia: return ARM::STMIA;
149 case ARM_AM::da: return ARM::STMDA;
150 case ARM_AM::db: return ARM::STMDB;
151 case ARM_AM::ib: return ARM::STMIB;
152 }
153 break;
Evan Cheng45032f22009-07-09 23:11:34 +0000154 case ARM::t2LDRi8:
155 case ARM::t2LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000156 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000157 switch (Mode) {
158 default: llvm_unreachable("Unhandled submode!");
159 case ARM_AM::ia: return ARM::t2LDMIA;
160 case ARM_AM::db: return ARM::t2LDMDB;
161 }
162 break;
Evan Cheng45032f22009-07-09 23:11:34 +0000163 case ARM::t2STRi8:
164 case ARM::t2STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000165 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000166 switch (Mode) {
167 default: llvm_unreachable("Unhandled submode!");
168 case ARM_AM::ia: return ARM::t2STMIA;
169 case ARM_AM::db: return ARM::t2STMDB;
170 }
171 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000172 case ARM::VLDRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000173 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000174 switch (Mode) {
175 default: llvm_unreachable("Unhandled submode!");
176 case ARM_AM::ia: return ARM::VLDMSIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000177 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000178 }
179 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000180 case ARM::VSTRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000181 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000182 switch (Mode) {
183 default: llvm_unreachable("Unhandled submode!");
184 case ARM_AM::ia: return ARM::VSTMSIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000185 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000186 }
187 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000188 case ARM::VLDRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000189 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000190 switch (Mode) {
191 default: llvm_unreachable("Unhandled submode!");
192 case ARM_AM::ia: return ARM::VLDMDIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000193 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000194 }
195 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000196 case ARM::VSTRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000197 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000198 switch (Mode) {
199 default: llvm_unreachable("Unhandled submode!");
200 case ARM_AM::ia: return ARM::VSTMDIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000201 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000202 }
203 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000204 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000205
Evan Chenga8e29892007-01-19 07:51:42 +0000206 return 0;
207}
208
Bill Wendling2567eec2010-11-17 05:31:09 +0000209namespace llvm {
210 namespace ARM_AM {
211
212AMSubMode getLoadStoreMultipleSubMode(int Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000213 switch (Opcode) {
214 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling70712002010-11-18 19:44:29 +0000215 case ARM::LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000216 case ARM::LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000217 case ARM::LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000218 case ARM::STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000219 case ARM::STMIA_UPD:
Bill Wendling70712002010-11-18 19:44:29 +0000220 case ARM::t2LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000221 case ARM::t2LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000222 case ARM::t2LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000223 case ARM::t2STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000224 case ARM::t2STMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000225 case ARM::VLDMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000226 case ARM::VLDMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000227 case ARM::VSTMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000228 case ARM::VSTMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000229 case ARM::VLDMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000230 case ARM::VLDMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000231 case ARM::VSTMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000232 case ARM::VSTMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000233 return ARM_AM::ia;
234
235 case ARM::LDMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000236 case ARM::LDMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000237 case ARM::STMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000238 case ARM::STMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000239 return ARM_AM::da;
240
241 case ARM::LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000242 case ARM::LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000243 case ARM::STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000244 case ARM::STMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000245 case ARM::t2LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000246 case ARM::t2LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000247 case ARM::t2STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000248 case ARM::t2STMDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000249 case ARM::VLDMSDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000250 case ARM::VSTMSDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000251 case ARM::VLDMDDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000252 case ARM::VSTMDDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000253 return ARM_AM::db;
254
255 case ARM::LDMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000256 case ARM::LDMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000257 case ARM::STMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000258 case ARM::STMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000259 return ARM_AM::ib;
260 }
261
262 return ARM_AM::bad_am_submode;
263}
264
Bill Wendling2567eec2010-11-17 05:31:09 +0000265 } // end namespace ARM_AM
266} // end namespace llvm
267
Evan Cheng27934da2009-08-04 01:43:45 +0000268static bool isT2i32Load(unsigned Opc) {
269 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
270}
271
Evan Cheng45032f22009-07-09 23:11:34 +0000272static bool isi32Load(unsigned Opc) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000273 return Opc == ARM::LDRi12 || isT2i32Load(Opc);
Evan Cheng27934da2009-08-04 01:43:45 +0000274}
275
276static bool isT2i32Store(unsigned Opc) {
277 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000278}
279
280static bool isi32Store(unsigned Opc) {
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000281 return Opc == ARM::STRi12 || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000282}
283
Evan Cheng92549222009-06-05 19:08:58 +0000284/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000285/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000286/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000287bool
Evan Cheng92549222009-06-05 19:08:58 +0000288ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000289 MachineBasicBlock::iterator MBBI,
290 int Offset, unsigned Base, bool BaseKill,
291 int Opcode, ARMCC::CondCodes Pred,
292 unsigned PredReg, unsigned Scratch, DebugLoc dl,
293 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000294 // Only a single register to load / store. Don't bother.
295 unsigned NumRegs = Regs.size();
296 if (NumRegs <= 1)
297 return false;
298
299 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Bob Wilson14805e22010-08-27 23:57:52 +0000300 // VFP and Thumb2 do not support IB or DA modes.
Bob Wilsond4bfd542010-08-27 23:18:17 +0000301 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Bob Wilson14805e22010-08-27 23:57:52 +0000302 bool haveIBAndDA = isNotVFP && !isThumb2;
303 if (Offset == 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000304 Mode = ARM_AM::ib;
Bob Wilson14805e22010-08-27 23:57:52 +0000305 else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000306 Mode = ARM_AM::da;
Bob Wilson14805e22010-08-27 23:57:52 +0000307 else if (Offset == -4 * (int)NumRegs && isNotVFP)
308 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Chenga8e29892007-01-19 07:51:42 +0000309 Mode = ARM_AM::db;
Bob Wilson14805e22010-08-27 23:57:52 +0000310 else if (Offset != 0) {
Owen Andersond0cfc992011-03-29 20:27:38 +0000311 // Check if this is a supported opcode before we insert instructions to
312 // calculate a new base register.
313 if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return false;
314
Evan Chenga8e29892007-01-19 07:51:42 +0000315 // If starting offset isn't zero, insert a MI to materialize a new base.
316 // But only do so if it is cost effective, i.e. merging more than two
317 // loads / stores.
318 if (NumRegs <= 2)
319 return false;
320
321 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000322 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000323 // If it is a load, then just use one of the destination register to
324 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000325 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000326 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000327 // Use the scratch register to use as a new base.
328 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000329 if (NewBase == 0)
330 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000331 }
Evan Cheng86198642009-08-07 00:34:42 +0000332 int BaseOpc = !isThumb2
333 ? ARM::ADDri
334 : ((Base == ARM::SP) ? ARM::t2ADDrSPi : ARM::t2ADDri);
Evan Chenga8e29892007-01-19 07:51:42 +0000335 if (Offset < 0) {
Evan Cheng86198642009-08-07 00:34:42 +0000336 BaseOpc = !isThumb2
337 ? ARM::SUBri
338 : ((Base == ARM::SP) ? ARM::t2SUBrSPi : ARM::t2SUBri);
Evan Chenga8e29892007-01-19 07:51:42 +0000339 Offset = - Offset;
340 }
Evan Cheng45032f22009-07-09 23:11:34 +0000341 int ImmedOffset = isThumb2
342 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
343 if (ImmedOffset == -1)
344 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000345 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000346
Dale Johannesenb6728402009-02-13 02:25:56 +0000347 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000348 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000349 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000350 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000351 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000352 }
353
Bob Wilson8d95e0b2010-03-16 00:31:15 +0000354 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
355 Opcode == ARM::VLDRD);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000356 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Owen Anderson9eae8002011-03-29 17:42:25 +0000357 if (!Opcode) return false;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000358 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode))
359 .addReg(Base, getKillRegState(BaseKill))
Bill Wendling73fe34a2010-11-16 01:16:36 +0000360 .addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000361 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000362 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
363 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000364
365 return true;
366}
367
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000368// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
369// success.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000370void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
371 MemOpQueue &memOps,
372 unsigned memOpsBegin, unsigned memOpsEnd,
373 unsigned insertAfter, int Offset,
374 unsigned Base, bool BaseKill,
375 int Opcode,
376 ARMCC::CondCodes Pred, unsigned PredReg,
377 unsigned Scratch,
378 DebugLoc dl,
379 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000380 // First calculate which of the registers should be killed by the merged
381 // instruction.
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000382 const unsigned insertPos = memOps[insertAfter].Position;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000383 SmallSet<unsigned, 4> KilledRegs;
384 DenseMap<unsigned, unsigned> Killer;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000385 for (unsigned i = 0, e = memOps.size(); i != e; ++i) {
386 if (i == memOpsBegin) {
387 i = memOpsEnd;
388 if (i == e)
389 break;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000390 }
Evan Chengd95ea2d2010-06-21 21:21:14 +0000391 if (memOps[i].Position < insertPos && memOps[i].isKill) {
392 unsigned Reg = memOps[i].Reg;
393 KilledRegs.insert(Reg);
394 Killer[Reg] = i;
395 }
396 }
397
398 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000399 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Chengd95ea2d2010-06-21 21:21:14 +0000400 unsigned Reg = memOps[i].Reg;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000401 // If we are inserting the merged operation after an operation that
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000402 // uses the same register, make sure to transfer any kill flag.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000403 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000404 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000405 }
406
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000407 // Try to do the merge.
408 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmanfe601042010-06-22 15:08:57 +0000409 ++Loc;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000410 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000411 Pred, PredReg, Scratch, dl, Regs))
412 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000413
414 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000415 Merges.push_back(prior(Loc));
416 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000417 // Remove kill flags from any memops that come before insertPos.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000418 if (Regs[i-memOpsBegin].second) {
419 unsigned Reg = Regs[i-memOpsBegin].first;
420 if (KilledRegs.count(Reg)) {
421 unsigned j = Killer[Reg];
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000422 int Idx = memOps[j].MBBI->findRegisterUseOperandIdx(Reg, true);
423 assert(Idx >= 0 && "Cannot find killing operand");
424 memOps[j].MBBI->getOperand(Idx).setIsKill(false);
Jakob Stoklund Olesen25362792010-08-30 21:52:40 +0000425 memOps[j].isKill = false;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000426 }
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000427 memOps[i].isKill = true;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000428 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000429 MBB.erase(memOps[i].MBBI);
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000430 // Update this memop to refer to the merged instruction.
431 // We may need to move kill flags again.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000432 memOps[i].Merged = true;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000433 memOps[i].MBBI = Merges.back();
434 memOps[i].Position = insertPos;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000435 }
436}
437
Evan Chenga90f3402007-03-06 21:59:20 +0000438/// MergeLDR_STR - Merge a number of load / store instructions into one or more
439/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000440void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000441ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000442 unsigned Base, int Opcode, unsigned Size,
443 ARMCC::CondCodes Pred, unsigned PredReg,
444 unsigned Scratch, MemOpQueue &MemOps,
445 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Bob Wilsond4bfd542010-08-27 23:18:17 +0000446 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000447 int Offset = MemOps[SIndex].Offset;
448 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000449 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000450 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000451 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000452 const MachineOperand &PMO = Loc->getOperand(0);
453 unsigned PReg = PMO.getReg();
454 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000455 : getARMRegisterNumbering(PReg);
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000456 unsigned Count = 1;
Bob Wilson61f3cf32011-04-05 23:03:25 +0000457 unsigned Limit = ~0U;
458
459 // vldm / vstm limit are 32 for S variants, 16 for D variants.
460
461 switch (Opcode) {
462 default: break;
463 case ARM::VSTRS:
464 Limit = 32;
465 break;
466 case ARM::VSTRD:
467 Limit = 16;
468 break;
469 case ARM::VLDRD:
470 Limit = 16;
471 break;
472 case ARM::VLDRS:
473 Limit = 32;
474 break;
475 }
Evan Cheng44bec522007-05-15 01:29:07 +0000476
Evan Chenga8e29892007-01-19 07:51:42 +0000477 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
478 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000479 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
480 unsigned Reg = MO.getReg();
481 unsigned RegNum = MO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000482 : getARMRegisterNumbering(Reg);
Bob Wilson61f3cf32011-04-05 23:03:25 +0000483 // Register numbers must be in ascending order. For VFP / NEON load and
484 // store multiples, the registers must also be consecutive and within the
485 // limit on the number of registers per instruction.
Evan Cheng3f7aa792010-02-12 22:17:21 +0000486 if (Reg != ARM::SP &&
487 NewOffset == Offset + (int)Size &&
Bob Wilson61f3cf32011-04-05 23:03:25 +0000488 ((isNotVFP && RegNum > PRegNum) ||
489 ((Count < Limit) && RegNum == PRegNum+1))) {
Evan Chenga8e29892007-01-19 07:51:42 +0000490 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000491 PRegNum = RegNum;
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000492 ++Count;
Evan Chenga8e29892007-01-19 07:51:42 +0000493 } else {
494 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000495 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
496 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000497 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
498 MemOps, Merges);
499 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000500 }
501
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000502 if (MemOps[i].Position > MemOps[insertAfter].Position)
503 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000504 }
505
Evan Chengfaa51072007-04-26 19:00:32 +0000506 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000507 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
508 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000509 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000510}
511
512static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000513 unsigned Bytes, unsigned Limit,
514 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000515 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000516 if (!MI)
517 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000518 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000519 MI->getOpcode() != ARM::t2SUBrSPi &&
520 MI->getOpcode() != ARM::t2SUBrSPi12 &&
521 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000522 MI->getOpcode() != ARM::SUBri)
523 return false;
524
525 // Make sure the offset fits in 8 bits.
Bob Wilson3d38e832010-08-27 21:44:35 +0000526 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng27934da2009-08-04 01:43:45 +0000527 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000528
Evan Cheng86198642009-08-07 00:34:42 +0000529 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000530 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000531 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000532 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000533 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000534 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000535}
536
537static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000538 unsigned Bytes, unsigned Limit,
539 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000540 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000541 if (!MI)
542 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000543 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000544 MI->getOpcode() != ARM::t2ADDrSPi &&
545 MI->getOpcode() != ARM::t2ADDrSPi12 &&
546 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000547 MI->getOpcode() != ARM::ADDri)
548 return false;
549
Bob Wilson3d38e832010-08-27 21:44:35 +0000550 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000551 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000552 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000553
Evan Cheng86198642009-08-07 00:34:42 +0000554 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000555 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000556 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000557 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000558 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000559 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000560}
561
562static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
563 switch (MI->getOpcode()) {
564 default: return 0;
Jim Grosbach3e556122010-10-26 22:37:02 +0000565 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000566 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000567 case ARM::t2LDRi8:
568 case ARM::t2LDRi12:
569 case ARM::t2STRi8:
570 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000571 case ARM::VLDRS:
572 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000573 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000574 case ARM::VLDRD:
575 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000576 return 8;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000577 case ARM::LDMIA:
578 case ARM::LDMDA:
579 case ARM::LDMDB:
580 case ARM::LDMIB:
581 case ARM::STMIA:
582 case ARM::STMDA:
583 case ARM::STMDB:
584 case ARM::STMIB:
585 case ARM::t2LDMIA:
586 case ARM::t2LDMDB:
587 case ARM::t2STMIA:
588 case ARM::t2STMDB:
589 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000590 case ARM::VSTMSIA:
Bob Wilson979927a2010-09-10 18:25:35 +0000591 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000592 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000593 case ARM::VSTMDIA:
Bob Wilson979927a2010-09-10 18:25:35 +0000594 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
Evan Chenga8e29892007-01-19 07:51:42 +0000595 }
596}
597
Bill Wendling73fe34a2010-11-16 01:16:36 +0000598static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
599 ARM_AM::AMSubMode Mode) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000600 switch (Opc) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000601 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling73fe34a2010-11-16 01:16:36 +0000602 case ARM::LDMIA:
603 case ARM::LDMDA:
604 case ARM::LDMDB:
605 case ARM::LDMIB:
606 switch (Mode) {
607 default: llvm_unreachable("Unhandled submode!");
608 case ARM_AM::ia: return ARM::LDMIA_UPD;
609 case ARM_AM::ib: return ARM::LDMIB_UPD;
610 case ARM_AM::da: return ARM::LDMDA_UPD;
611 case ARM_AM::db: return ARM::LDMDB_UPD;
612 }
613 break;
614 case ARM::STMIA:
615 case ARM::STMDA:
616 case ARM::STMDB:
617 case ARM::STMIB:
618 switch (Mode) {
619 default: llvm_unreachable("Unhandled submode!");
620 case ARM_AM::ia: return ARM::STMIA_UPD;
621 case ARM_AM::ib: return ARM::STMIB_UPD;
622 case ARM_AM::da: return ARM::STMDA_UPD;
623 case ARM_AM::db: return ARM::STMDB_UPD;
624 }
625 break;
626 case ARM::t2LDMIA:
627 case ARM::t2LDMDB:
628 switch (Mode) {
629 default: llvm_unreachable("Unhandled submode!");
630 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
631 case ARM_AM::db: return ARM::t2LDMDB_UPD;
632 }
633 break;
634 case ARM::t2STMIA:
635 case ARM::t2STMDB:
636 switch (Mode) {
637 default: llvm_unreachable("Unhandled submode!");
638 case ARM_AM::ia: return ARM::t2STMIA_UPD;
639 case ARM_AM::db: return ARM::t2STMDB_UPD;
640 }
641 break;
642 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000643 switch (Mode) {
644 default: llvm_unreachable("Unhandled submode!");
645 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
646 case ARM_AM::db: return ARM::VLDMSDB_UPD;
647 }
648 break;
649 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000650 switch (Mode) {
651 default: llvm_unreachable("Unhandled submode!");
652 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
653 case ARM_AM::db: return ARM::VLDMDDB_UPD;
654 }
655 break;
656 case ARM::VSTMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000657 switch (Mode) {
658 default: llvm_unreachable("Unhandled submode!");
659 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
660 case ARM_AM::db: return ARM::VSTMSDB_UPD;
661 }
662 break;
663 case ARM::VSTMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000664 switch (Mode) {
665 default: llvm_unreachable("Unhandled submode!");
666 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
667 case ARM_AM::db: return ARM::VSTMDDB_UPD;
668 }
669 break;
Bob Wilson815baeb2010-03-13 01:08:20 +0000670 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000671
Bob Wilson815baeb2010-03-13 01:08:20 +0000672 return 0;
673}
674
Evan Cheng45032f22009-07-09 23:11:34 +0000675/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000676/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000677///
678/// stmia rn, <ra, rb, rc>
679/// rn := rn + 4 * 3;
680/// =>
681/// stmia rn!, <ra, rb, rc>
682///
683/// rn := rn - 4 * 3;
684/// ldmia rn, <ra, rb, rc>
685/// =>
686/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000687bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
688 MachineBasicBlock::iterator MBBI,
689 bool &Advance,
690 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000691 MachineInstr *MI = MBBI;
692 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson815baeb2010-03-13 01:08:20 +0000693 bool BaseKill = MI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000694 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000695 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000696 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000697 int Opcode = MI->getOpcode();
Bob Wilson815baeb2010-03-13 01:08:20 +0000698 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000699
Bob Wilsond4bfd542010-08-27 23:18:17 +0000700 // Can't use an updating ld/st if the base register is also a dest
701 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000702 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000703 if (MI->getOperand(i).getReg() == Base)
704 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000705
706 bool DoMerge = false;
Bill Wendling2567eec2010-11-17 05:31:09 +0000707 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000708
Bob Wilson815baeb2010-03-13 01:08:20 +0000709 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000710 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
711 if (MBBI != BeginMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000712 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000713 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
714 --PrevMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000715 if (Mode == ARM_AM::ia &&
716 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
717 Mode = ARM_AM::db;
718 DoMerge = true;
719 } else if (Mode == ARM_AM::ib &&
720 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
721 Mode = ARM_AM::da;
722 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000723 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000724 if (DoMerge)
725 MBB.erase(PrevMBBI);
726 }
Evan Chenga8e29892007-01-19 07:51:42 +0000727
Bob Wilson815baeb2010-03-13 01:08:20 +0000728 // Try merging with the next instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000729 MachineBasicBlock::iterator EndMBBI = MBB.end();
730 if (!DoMerge && MBBI != EndMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000731 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000732 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
733 ++NextMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000734 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
735 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
736 DoMerge = true;
737 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
738 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
739 DoMerge = true;
Bob Wilson815baeb2010-03-13 01:08:20 +0000740 }
741 if (DoMerge) {
742 if (NextMBBI == I) {
743 Advance = true;
744 ++I;
745 }
746 MBB.erase(NextMBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000747 }
748 }
749
Bob Wilson815baeb2010-03-13 01:08:20 +0000750 if (!DoMerge)
751 return false;
752
Bill Wendling73fe34a2010-11-16 01:16:36 +0000753 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Bob Wilson815baeb2010-03-13 01:08:20 +0000754 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
755 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilsond4bfd542010-08-27 23:18:17 +0000756 .addReg(Base, getKillRegState(BaseKill))
Bob Wilsond4bfd542010-08-27 23:18:17 +0000757 .addImm(Pred).addReg(PredReg);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000758
Bob Wilson815baeb2010-03-13 01:08:20 +0000759 // Transfer the rest of operands.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000760 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson815baeb2010-03-13 01:08:20 +0000761 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000762
Bob Wilson815baeb2010-03-13 01:08:20 +0000763 // Transfer memoperands.
764 (*MIB).setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
765
766 MBB.erase(MBBI);
767 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000768}
769
Bill Wendling73fe34a2010-11-16 01:16:36 +0000770static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
771 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000772 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000773 case ARM::LDRi12:
774 return ARM::LDR_PRE;
775 case ARM::STRi12:
776 return ARM::STR_PRE;
777 case ARM::VLDRS:
778 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
779 case ARM::VLDRD:
780 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
781 case ARM::VSTRS:
782 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
783 case ARM::VSTRD:
784 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000785 case ARM::t2LDRi8:
786 case ARM::t2LDRi12:
787 return ARM::t2LDR_PRE;
788 case ARM::t2STRi8:
789 case ARM::t2STRi12:
790 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000791 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000792 }
793 return 0;
794}
795
Bill Wendling73fe34a2010-11-16 01:16:36 +0000796static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
797 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000798 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000799 case ARM::LDRi12:
800 return ARM::LDR_POST;
801 case ARM::STRi12:
802 return ARM::STR_POST;
803 case ARM::VLDRS:
804 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
805 case ARM::VLDRD:
806 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
807 case ARM::VSTRS:
808 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
809 case ARM::VSTRD:
810 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000811 case ARM::t2LDRi8:
812 case ARM::t2LDRi12:
813 return ARM::t2LDR_POST;
814 case ARM::t2STRi8:
815 case ARM::t2STRi12:
816 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000817 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000818 }
819 return 0;
820}
821
Evan Cheng45032f22009-07-09 23:11:34 +0000822/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000823/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000824bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
825 MachineBasicBlock::iterator MBBI,
826 const TargetInstrInfo *TII,
827 bool &Advance,
828 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000829 MachineInstr *MI = MBBI;
830 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000831 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000832 unsigned Bytes = getLSMultipleTransferSize(MI);
833 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000834 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000835 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
836 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000837 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
838 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach3e556122010-10-26 22:37:02 +0000839 if (MI->getOperand(2).getImm() != 0)
840 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000841 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000842 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000843
Jim Grosbache5165492009-11-09 00:11:35 +0000844 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000845 // Can't do the merge if the destination register is the same as the would-be
846 // writeback register.
847 if (isLd && MI->getOperand(0).getReg() == Base)
848 return false;
849
Evan Cheng0e1d3792007-07-05 07:18:20 +0000850 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000851 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000852 bool DoMerge = false;
853 ARM_AM::AddrOpc AddSub = ARM_AM::add;
854 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000855 // AM2 - 12 bits, thumb2 - 8 bits.
856 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsone4193b22010-03-12 22:50:09 +0000857
858 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000859 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
860 if (MBBI != BeginMBBI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000861 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000862 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
863 --PrevMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000864 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000865 DoMerge = true;
866 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000867 } else if (!isAM5 &&
868 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000869 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000870 }
Bob Wilsone4193b22010-03-12 22:50:09 +0000871 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000872 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenga8e29892007-01-19 07:51:42 +0000873 MBB.erase(PrevMBBI);
Bob Wilsone4193b22010-03-12 22:50:09 +0000874 }
Evan Chenga8e29892007-01-19 07:51:42 +0000875 }
876
Bob Wilsone4193b22010-03-12 22:50:09 +0000877 // Try merging with the next instruction.
Jim Grosbach6335ac62010-06-08 22:53:32 +0000878 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbach3de755b2010-06-03 22:41:15 +0000879 if (!DoMerge && MBBI != EndMBBI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000880 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000881 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
882 ++NextMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000883 if (!isAM5 &&
884 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000885 DoMerge = true;
886 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000887 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000888 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000889 }
Evan Chenge71bff72007-09-19 21:48:07 +0000890 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000891 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenge71bff72007-09-19 21:48:07 +0000892 if (NextMBBI == I) {
893 Advance = true;
894 ++I;
895 }
Evan Chenga8e29892007-01-19 07:51:42 +0000896 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000897 }
Evan Chenga8e29892007-01-19 07:51:42 +0000898 }
899
900 if (!DoMerge)
901 return false;
902
Evan Cheng9e7a3122009-08-04 21:12:13 +0000903 unsigned Offset = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000904 if (isAM2)
Evan Cheng9e7a3122009-08-04 21:12:13 +0000905 Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000906 else if (!isAM5)
Evan Cheng9e7a3122009-08-04 21:12:13 +0000907 Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Bob Wilson3943ac32010-03-13 00:43:32 +0000908
909 if (isAM5) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000910 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilsond4bfd542010-08-27 23:18:17 +0000911 // (There are no base-updating versions of VLDR/VSTR instructions, but the
912 // updating load/store-multiple instructions can be used with only one
913 // register.)
Bob Wilson3943ac32010-03-13 00:43:32 +0000914 MachineOperand &MO = MI->getOperand(0);
915 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson815baeb2010-03-13 01:08:20 +0000916 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson3943ac32010-03-13 00:43:32 +0000917 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson3943ac32010-03-13 00:43:32 +0000918 .addImm(Pred).addReg(PredReg)
Bob Wilson3943ac32010-03-13 00:43:32 +0000919 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
920 getKillRegState(MO.isKill())));
921 } else if (isLd) {
922 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000923 // LDR_PRE, LDR_POST,
924 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
925 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000926 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000927 else
Evan Cheng27934da2009-08-04 01:43:45 +0000928 // t2LDR_PRE, t2LDR_POST
929 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
930 .addReg(Base, RegState::Define)
931 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
932 } else {
933 MachineOperand &MO = MI->getOperand(0);
Bob Wilson3943ac32010-03-13 00:43:32 +0000934 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000935 // STR_PRE, STR_POST
936 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
937 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
938 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
939 else
940 // t2STR_PRE, t2STR_POST
941 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
942 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
943 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000944 }
945 MBB.erase(MBBI);
946
947 return true;
948}
949
Evan Chengcc1c4272007-03-06 18:02:41 +0000950/// isMemoryOp - Returns true if instruction is a memory operations (that this
951/// pass is capable of operating on).
Evan Cheng45032f22009-07-09 23:11:34 +0000952static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000953 // When no memory operands are present, conservatively assume unaligned,
954 // volatile, unfoldable.
955 if (!MI->hasOneMemOperand())
956 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000957
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000958 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000959
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000960 // Don't touch volatile memory accesses - we may be changing their order.
961 if (MMO->isVolatile())
962 return false;
963
964 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
965 // not.
966 if (MMO->getAlignment() < 4)
967 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000968
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000969 // str <undef> could probably be eliminated entirely, but for now we just want
970 // to avoid making a mess of it.
971 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
972 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
973 MI->getOperand(0).isUndef())
974 return false;
975
Bob Wilsonbbf39b02010-03-04 21:04:38 +0000976 // Likewise don't mess with references to undefined addresses.
977 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
978 MI->getOperand(1).isUndef())
979 return false;
980
Evan Chengcc1c4272007-03-06 18:02:41 +0000981 int Opcode = MI->getOpcode();
982 switch (Opcode) {
983 default: break;
Jim Grosbache5165492009-11-09 00:11:35 +0000984 case ARM::VLDRS:
985 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000986 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000987 case ARM::VLDRD:
988 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000989 return MI->getOperand(1).isReg();
Jim Grosbach3e556122010-10-26 22:37:02 +0000990 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000991 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000992 case ARM::t2LDRi8:
993 case ARM::t2LDRi12:
994 case ARM::t2STRi8:
995 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +0000996 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000997 }
998 return false;
999}
1000
Evan Cheng11788fd2007-03-08 02:55:08 +00001001/// AdvanceRS - Advance register scavenger to just before the earliest memory
1002/// op that is being merged.
1003void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
1004 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
1005 unsigned Position = MemOps[0].Position;
1006 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
1007 if (MemOps[i].Position < Position) {
1008 Position = MemOps[i].Position;
1009 Loc = MemOps[i].MBBI;
1010 }
1011 }
1012
1013 if (Loc != MBB.begin())
1014 RS->forward(prior(Loc));
1015}
1016
Evan Chenge7d6df72009-06-13 09:12:55 +00001017static int getMemoryOpOffset(const MachineInstr *MI) {
1018 int Opcode = MI->getOpcode();
Evan Cheng358dec52009-06-15 08:28:29 +00001019 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001020 unsigned NumOperands = MI->getDesc().getNumOperands();
1021 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +00001022
1023 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
1024 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
Jim Grosbach3e556122010-10-26 22:37:02 +00001025 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001026 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
Evan Cheng45032f22009-07-09 23:11:34 +00001027 return OffField;
1028
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001029 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
1030 : ARM_AM::getAM5Offset(OffField) * 4;
1031 if (isAM3) {
Evan Cheng358dec52009-06-15 08:28:29 +00001032 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
1033 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +00001034 } else {
1035 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
1036 Offset = -Offset;
1037 }
1038 return Offset;
1039}
1040
Evan Cheng358dec52009-06-15 08:28:29 +00001041static void InsertLDR_STR(MachineBasicBlock &MBB,
1042 MachineBasicBlock::iterator &MBBI,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001043 int Offset, bool isDef,
Evan Cheng358dec52009-06-15 08:28:29 +00001044 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001045 unsigned Reg, bool RegDeadKill, bool RegUndef,
1046 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001047 bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +00001048 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001049 const TargetInstrInfo *TII, bool isT2) {
Evan Chenge298ab22009-09-27 09:46:04 +00001050 if (isDef) {
1051 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1052 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +00001053 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +00001054 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001055 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1056 } else {
1057 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1058 TII->get(NewOpc))
1059 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1060 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001061 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1062 }
Evan Cheng358dec52009-06-15 08:28:29 +00001063}
1064
1065bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1066 MachineBasicBlock::iterator &MBBI) {
1067 MachineInstr *MI = &*MBBI;
1068 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +00001069 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
1070 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng358dec52009-06-15 08:28:29 +00001071 unsigned EvenReg = MI->getOperand(0).getReg();
1072 unsigned OddReg = MI->getOperand(1).getReg();
1073 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1074 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
1075 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
1076 return false;
1077
Evan Chengd95ea2d2010-06-21 21:21:14 +00001078 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenge298ab22009-09-27 09:46:04 +00001079 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1080 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +00001081 bool EvenDeadKill = isLd ?
1082 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001083 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +00001084 bool OddDeadKill = isLd ?
1085 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001086 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001087 const MachineOperand &BaseOp = MI->getOperand(2);
1088 unsigned BaseReg = BaseOp.getReg();
1089 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001090 bool BaseUndef = BaseOp.isUndef();
Evan Chenge298ab22009-09-27 09:46:04 +00001091 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1092 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001093 int OffImm = getMemoryOpOffset(MI);
1094 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001095 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +00001096
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001097 if (OddRegNum > EvenRegNum && OffImm == 0) {
Evan Cheng358dec52009-06-15 08:28:29 +00001098 // Ascending register numbers and no offset. It's safe to change it to a
1099 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +00001100 unsigned NewOpc = (isLd)
Bill Wendling73fe34a2010-11-16 01:16:36 +00001101 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1102 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
Evan Chengf9f1da12009-06-18 02:04:01 +00001103 if (isLd) {
1104 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1105 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001106 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +00001107 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +00001108 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +00001109 ++NumLDRD2LDM;
1110 } else {
1111 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1112 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001113 .addImm(Pred).addReg(PredReg)
Evan Chenge298ab22009-09-27 09:46:04 +00001114 .addReg(EvenReg,
1115 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1116 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +00001117 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +00001118 ++NumSTRD2STM;
1119 }
Evan Chengd95ea2d2010-06-21 21:21:14 +00001120 NewBBI = llvm::prior(MBBI);
Evan Cheng358dec52009-06-15 08:28:29 +00001121 } else {
1122 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +00001123 unsigned NewOpc = (isLd)
Jim Grosbach3e556122010-10-26 22:37:02 +00001124 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001125 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Evan Cheng358dec52009-06-15 08:28:29 +00001126 DebugLoc dl = MBBI->getDebugLoc();
1127 // If this is a load and base register is killed, it may have been
1128 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +00001129 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +00001130 (BaseKill || OffKill) &&
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001131 (TRI->regsOverlap(EvenReg, BaseReg))) {
1132 assert(!TRI->regsOverlap(OddReg, BaseReg));
Evan Chenge298ab22009-09-27 09:46:04 +00001133 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
1134 OddReg, OddDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001135 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001136 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001137 NewBBI = llvm::prior(MBBI);
Evan Chenge298ab22009-09-27 09:46:04 +00001138 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1139 EvenReg, EvenDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001140 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001141 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001142 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001143 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach18f30e62010-06-02 21:53:11 +00001144 // If the two source operands are the same, the kill marker is
1145 // probably on the first one. e.g.
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001146 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1147 EvenDeadKill = false;
1148 OddDeadKill = true;
1149 }
Evan Cheng974fe5d2009-06-19 01:59:04 +00001150 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001151 EvenReg, EvenDeadKill, EvenUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001152 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001153 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001154 NewBBI = llvm::prior(MBBI);
Evan Cheng974fe5d2009-06-19 01:59:04 +00001155 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001156 OddReg, OddDeadKill, OddUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001157 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001158 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001159 }
Evan Chengf9f1da12009-06-18 02:04:01 +00001160 if (isLd)
1161 ++NumLDRD2LDR;
1162 else
1163 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +00001164 }
1165
Evan Cheng358dec52009-06-15 08:28:29 +00001166 MBB.erase(MI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001167 MBBI = NewBBI;
1168 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001169 }
1170 return false;
1171}
1172
Evan Chenga8e29892007-01-19 07:51:42 +00001173/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1174/// ops of the same base and incrementing offset into LDM / STM ops.
1175bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1176 unsigned NumMerges = 0;
1177 unsigned NumMemOps = 0;
1178 MemOpQueue MemOps;
1179 unsigned CurrBase = 0;
1180 int CurrOpc = -1;
1181 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +00001182 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001183 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001184 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +00001185 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +00001186
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001187 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001188 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1189 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +00001190 if (FixInvalidRegPairOp(MBB, MBBI))
1191 continue;
1192
Evan Chenga8e29892007-01-19 07:51:42 +00001193 bool Advance = false;
1194 bool TryMerge = false;
1195 bool Clobber = false;
1196
Evan Chengcc1c4272007-03-06 18:02:41 +00001197 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001198 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001199 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +00001200 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001201 const MachineOperand &MO = MBBI->getOperand(0);
1202 unsigned Reg = MO.getReg();
1203 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Chenga8e29892007-01-19 07:51:42 +00001204 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +00001205 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001206 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001207 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001208 // Watch out for:
1209 // r4 := ldr [r5]
1210 // r5 := ldr [r5, #4]
1211 // r6 := ldr [r5, #8]
1212 //
1213 // The second ldr has effectively broken the chain even though it
1214 // looks like the later ldr(s) use the same base register. Try to
1215 // merge the ldr's so far, including this one. But don't try to
1216 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001217 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001218 if (CurrBase == 0 && !Clobber) {
1219 // Start of a new chain.
1220 CurrBase = Base;
1221 CurrOpc = Opcode;
1222 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001223 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001224 CurrPredReg = PredReg;
Evan Chengd95ea2d2010-06-21 21:21:14 +00001225 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001226 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001227 Advance = true;
1228 } else {
1229 if (Clobber) {
1230 TryMerge = true;
1231 Advance = true;
1232 }
1233
Evan Cheng44bec522007-05-15 01:29:07 +00001234 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001235 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001236 // Continue adding to the queue.
1237 if (Offset > MemOps.back().Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001238 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1239 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001240 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001241 Advance = true;
1242 } else {
1243 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1244 I != E; ++I) {
1245 if (Offset < I->Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001246 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1247 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001248 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001249 Advance = true;
1250 break;
1251 } else if (Offset == I->Offset) {
1252 // Collision! This can't be merged!
1253 break;
1254 }
1255 }
1256 }
1257 }
1258 }
1259 }
1260
Jim Grosbachdb03adb2010-06-09 22:21:24 +00001261 if (MBBI->isDebugValue()) {
1262 ++MBBI;
1263 if (MBBI == E)
1264 // Reach the end of the block, try merging the memory instructions.
1265 TryMerge = true;
1266 } else if (Advance) {
Evan Chenga8e29892007-01-19 07:51:42 +00001267 ++Position;
1268 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001269 if (MBBI == E)
1270 // Reach the end of the block, try merging the memory instructions.
1271 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001272 } else
1273 TryMerge = true;
1274
1275 if (TryMerge) {
1276 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001277 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001278 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001279 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001280 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001281 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001282 // Process the load / store instructions.
1283 RS->forward(prior(MBBI));
1284
1285 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001286 Merges.clear();
1287 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1288 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001289
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001290 // Try folding preceding/trailing base inc/dec into the generated
Evan Chenga8e29892007-01-19 07:51:42 +00001291 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001292 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001293 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001294 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001295 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001296
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001297 // Try folding preceding/trailing base inc/dec into those load/store
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001298 // that were not merged to form LDM/STM ops.
1299 for (unsigned i = 0; i != NumMemOps; ++i)
1300 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001301 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001302 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001303
Jim Grosbach764ab522009-08-11 15:33:49 +00001304 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001305 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001306 } else if (NumMemOps == 1) {
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001307 // Try folding preceding/trailing base inc/dec into the single
Evan Cheng14883262009-06-04 01:15:28 +00001308 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001309 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001310 ++NumMerges;
1311 RS->forward(prior(MBBI));
1312 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001313 }
Evan Chenga8e29892007-01-19 07:51:42 +00001314
1315 CurrBase = 0;
1316 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001317 CurrSize = 0;
1318 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001319 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001320 if (NumMemOps) {
1321 MemOps.clear();
1322 NumMemOps = 0;
1323 }
1324
1325 // If iterator hasn't been advanced and this is not a memory op, skip it.
1326 // It can't start a new chain anyway.
1327 if (!Advance && !isMemOp && MBBI != E) {
1328 ++Position;
1329 ++MBBI;
1330 }
1331 }
1332 }
1333 return NumMerges > 0;
1334}
1335
Bob Wilsonc88d0722010-03-20 22:20:40 +00001336/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001337/// ("bx lr" and "mov pc, lr") into the preceding stack restore so it
Bob Wilsonc88d0722010-03-20 22:20:40 +00001338/// directly restore the value of LR into pc.
1339/// ldmfd sp!, {..., lr}
Evan Chenga8e29892007-01-19 07:51:42 +00001340/// bx lr
Bob Wilsonc88d0722010-03-20 22:20:40 +00001341/// or
1342/// ldmfd sp!, {..., lr}
1343/// mov pc, lr
Evan Chenga8e29892007-01-19 07:51:42 +00001344/// =>
Bob Wilsonc88d0722010-03-20 22:20:40 +00001345/// ldmfd sp!, {..., pc}
Evan Chenga8e29892007-01-19 07:51:42 +00001346bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1347 if (MBB.empty()) return false;
1348
Jakob Stoklund Olesenf7ca9762011-01-13 22:47:43 +00001349 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng45032f22009-07-09 23:11:34 +00001350 if (MBBI != MBB.begin() &&
Bob Wilsonc88d0722010-03-20 22:20:40 +00001351 (MBBI->getOpcode() == ARM::BX_RET ||
1352 MBBI->getOpcode() == ARM::tBX_RET ||
1353 MBBI->getOpcode() == ARM::MOVPCLR)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001354 MachineInstr *PrevMI = prior(MBBI);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001355 unsigned Opcode = PrevMI->getOpcode();
1356 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1357 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1358 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Chenga8e29892007-01-19 07:51:42 +00001359 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001360 if (MO.getReg() != ARM::LR)
1361 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001362 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1363 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1364 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng27934da2009-08-04 01:43:45 +00001365 PrevMI->setDesc(TII->get(NewOpc));
1366 MO.setReg(ARM::PC);
Evan Chengb179b462010-10-22 21:29:58 +00001367 PrevMI->copyImplicitOps(&*MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +00001368 MBB.erase(MBBI);
1369 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001370 }
1371 }
1372 return false;
1373}
1374
1375bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001376 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001377 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001378 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001379 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001380 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001381 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001382
Evan Chenga8e29892007-01-19 07:51:42 +00001383 bool Modified = false;
1384 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1385 ++MFI) {
1386 MachineBasicBlock &MBB = *MFI;
1387 Modified |= LoadStoreMultipleOpti(MBB);
Bob Wilson6819dbb2011-01-06 19:24:41 +00001388 if (TM.getSubtarget<ARMSubtarget>().hasV5TOps())
1389 Modified |= MergeReturnIntoLDM(MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001390 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001391
1392 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001393 return Modified;
1394}
Evan Chenge7d6df72009-06-13 09:12:55 +00001395
1396
1397/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1398/// load / stores from consecutive locations close to make it more
1399/// likely they will be combined later.
1400
1401namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001402 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001403 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +00001404 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Chenge7d6df72009-06-13 09:12:55 +00001405
Evan Cheng358dec52009-06-15 08:28:29 +00001406 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001407 const TargetInstrInfo *TII;
1408 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001409 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001410 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001411 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001412
1413 virtual bool runOnMachineFunction(MachineFunction &Fn);
1414
1415 virtual const char *getPassName() const {
1416 return "ARM pre- register allocation load / store optimization pass";
1417 }
1418
1419 private:
Evan Chengd780f352009-06-15 20:54:56 +00001420 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1421 unsigned &NewOpc, unsigned &EvenReg,
1422 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001423 int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001424 unsigned &PredReg, ARMCC::CondCodes &Pred,
1425 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001426 bool RescheduleOps(MachineBasicBlock *MBB,
1427 SmallVector<MachineInstr*, 4> &Ops,
1428 unsigned Base, bool isLd,
1429 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1430 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1431 };
1432 char ARMPreAllocLoadStoreOpt::ID = 0;
1433}
1434
1435bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001436 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001437 TII = Fn.getTarget().getInstrInfo();
1438 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001439 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001440 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001441 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001442
1443 bool Modified = false;
1444 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1445 ++MFI)
1446 Modified |= RescheduleLoadStoreInstrs(MFI);
1447
1448 return Modified;
1449}
1450
Evan Chengae69a2a2009-06-19 23:17:27 +00001451static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1452 MachineBasicBlock::iterator I,
1453 MachineBasicBlock::iterator E,
1454 SmallPtrSet<MachineInstr*, 4> &MemOps,
1455 SmallSet<unsigned, 4> &MemRegs,
1456 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001457 // Are there stores / loads / calls between them?
1458 // FIXME: This is overly conservative. We should make use of alias information
1459 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001460 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001461 while (++I != E) {
Jim Grosbach958e4e12010-06-04 01:23:30 +00001462 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengae69a2a2009-06-19 23:17:27 +00001463 continue;
Evan Chenge7d6df72009-06-13 09:12:55 +00001464 const TargetInstrDesc &TID = I->getDesc();
Evan Chengc36b7062011-01-07 23:50:32 +00001465 if (TID.isCall() || TID.isTerminator() || I->hasUnmodeledSideEffects())
Evan Chenge7d6df72009-06-13 09:12:55 +00001466 return false;
1467 if (isLd && TID.mayStore())
1468 return false;
1469 if (!isLd) {
1470 if (TID.mayLoad())
1471 return false;
1472 // It's not safe to move the first 'str' down.
1473 // str r1, [r0]
1474 // strh r5, [r0]
1475 // str r4, [r0, #+4]
Evan Chengae69a2a2009-06-19 23:17:27 +00001476 if (TID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001477 return false;
1478 }
1479 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1480 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001481 if (!MO.isReg())
1482 continue;
1483 unsigned Reg = MO.getReg();
1484 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001485 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001486 if (Reg != Base && !MemRegs.count(Reg))
1487 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001488 }
1489 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001490
1491 // Estimate register pressure increase due to the transformation.
1492 if (MemRegs.size() <= 4)
1493 // Ok if we are moving small number of instructions.
1494 return true;
1495 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001496}
1497
Evan Chengd780f352009-06-15 20:54:56 +00001498bool
1499ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1500 DebugLoc &dl,
1501 unsigned &NewOpc, unsigned &EvenReg,
1502 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001503 int &Offset, unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001504 ARMCC::CondCodes &Pred,
1505 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001506 // Make sure we're allowed to generate LDRD/STRD.
1507 if (!STI->hasV5TEOps())
1508 return false;
1509
Jim Grosbache5165492009-11-09 00:11:35 +00001510 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001511 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001512 unsigned Opcode = Op0->getOpcode();
Jim Grosbach3e556122010-10-26 22:37:02 +00001513 if (Opcode == ARM::LDRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001514 NewOpc = ARM::LDRD;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001515 else if (Opcode == ARM::STRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001516 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001517 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1518 NewOpc = ARM::t2LDRDi8;
1519 Scale = 4;
1520 isT2 = true;
1521 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1522 NewOpc = ARM::t2STRDi8;
1523 Scale = 4;
1524 isT2 = true;
1525 } else
1526 return false;
1527
Jim Grosbach0eb7d062010-10-26 19:34:41 +00001528 // Make sure the base address satisfies i64 ld / st alignment requirement.
Evan Chengd780f352009-06-15 20:54:56 +00001529 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001530 !(*Op0->memoperands_begin())->getValue() ||
1531 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001532 return false;
1533
Dan Gohmanc76909a2009-09-25 20:36:54 +00001534 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohmanae541aa2010-04-15 04:33:49 +00001535 const Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001536 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001537 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengeef490f2009-09-25 21:44:53 +00001538 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001539 if (Align < ReqAlign)
1540 return false;
1541
1542 // Then make sure the immediate offset fits.
1543 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001544 if (isT2) {
Evan Cheng01919522011-03-15 18:41:52 +00001545 int Limit = (1 << 8) * Scale;
1546 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
1547 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001548 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001549 } else {
1550 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1551 if (OffImm < 0) {
1552 AddSub = ARM_AM::sub;
1553 OffImm = - OffImm;
1554 }
1555 int Limit = (1 << 8) * Scale;
1556 if (OffImm >= Limit || (OffImm & (Scale-1)))
1557 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001558 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001559 }
Evan Chengd780f352009-06-15 20:54:56 +00001560 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001561 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001562 if (EvenReg == OddReg)
1563 return false;
1564 BaseReg = Op0->getOperand(1).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001565 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001566 dl = Op0->getDebugLoc();
1567 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001568}
1569
Bob Wilson4e97e8e2011-02-07 17:43:03 +00001570namespace {
1571 struct OffsetCompare {
1572 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1573 int LOffset = getMemoryOpOffset(LHS);
1574 int ROffset = getMemoryOpOffset(RHS);
1575 assert(LHS == RHS || LOffset != ROffset);
1576 return LOffset > ROffset;
1577 }
1578 };
1579}
1580
Evan Chenge7d6df72009-06-13 09:12:55 +00001581bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1582 SmallVector<MachineInstr*, 4> &Ops,
1583 unsigned Base, bool isLd,
1584 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1585 bool RetVal = false;
1586
1587 // Sort by offset (in reverse order).
1588 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1589
1590 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbachd089a7a2010-06-04 00:15:00 +00001591 // last and check for the following:
Evan Chenge7d6df72009-06-13 09:12:55 +00001592 // 1. Any def of base.
1593 // 2. Any gaps.
1594 while (Ops.size() > 1) {
1595 unsigned FirstLoc = ~0U;
1596 unsigned LastLoc = 0;
1597 MachineInstr *FirstOp = 0;
1598 MachineInstr *LastOp = 0;
1599 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001600 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001601 unsigned LastBytes = 0;
1602 unsigned NumMove = 0;
1603 for (int i = Ops.size() - 1; i >= 0; --i) {
1604 MachineInstr *Op = Ops[i];
1605 unsigned Loc = MI2LocMap[Op];
1606 if (Loc <= FirstLoc) {
1607 FirstLoc = Loc;
1608 FirstOp = Op;
1609 }
1610 if (Loc >= LastLoc) {
1611 LastLoc = Loc;
1612 LastOp = Op;
1613 }
1614
Evan Chengf9f1da12009-06-18 02:04:01 +00001615 unsigned Opcode = Op->getOpcode();
1616 if (LastOpcode && Opcode != LastOpcode)
1617 break;
1618
Evan Chenge7d6df72009-06-13 09:12:55 +00001619 int Offset = getMemoryOpOffset(Op);
1620 unsigned Bytes = getLSMultipleTransferSize(Op);
1621 if (LastBytes) {
1622 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1623 break;
1624 }
1625 LastOffset = Offset;
1626 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001627 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001628 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001629 break;
1630 }
1631
1632 if (NumMove <= 1)
1633 Ops.pop_back();
1634 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001635 SmallPtrSet<MachineInstr*, 4> MemOps;
1636 SmallSet<unsigned, 4> MemRegs;
1637 for (int i = NumMove-1; i >= 0; --i) {
1638 MemOps.insert(Ops[i]);
1639 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1640 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001641
1642 // Be conservative, if the instructions are too far apart, don't
1643 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001644 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001645 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001646 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1647 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001648 if (!DoMove) {
1649 for (unsigned i = 0; i != NumMove; ++i)
1650 Ops.pop_back();
1651 } else {
1652 // This is the new location for the loads / stores.
1653 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbach400c95f2010-06-15 00:41:09 +00001654 while (InsertPos != MBB->end()
1655 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Chenge7d6df72009-06-13 09:12:55 +00001656 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001657
1658 // If we are moving a pair of loads / stores, see if it makes sense
1659 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001660 MachineInstr *Op0 = Ops.back();
1661 MachineInstr *Op1 = Ops[Ops.size()-2];
1662 unsigned EvenReg = 0, OddReg = 0;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001663 unsigned BaseReg = 0, PredReg = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001664 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001665 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001666 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001667 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001668 DebugLoc dl;
1669 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001670 EvenReg, OddReg, BaseReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001671 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001672 Ops.pop_back();
1673 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001674
Evan Chengd780f352009-06-15 20:54:56 +00001675 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001676 if (isLd) {
Evan Chengeef490f2009-09-25 21:44:53 +00001677 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1678 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001679 .addReg(EvenReg, RegState::Define)
1680 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001681 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001682 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach3e556122010-10-26 22:37:02 +00001683 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001684 // always by reg0 since we're transforming LDRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001685 if (!isT2)
Jim Grosbach3e556122010-10-26 22:37:02 +00001686 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001687 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001688 ++NumLDRDFormed;
1689 } else {
Evan Chengeef490f2009-09-25 21:44:53 +00001690 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1691 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001692 .addReg(EvenReg)
1693 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001694 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001695 // FIXME: We're converting from LDRi12 to an insn that still
1696 // uses addrmode2, so we need an explicit offset reg. It should
1697 // always by reg0 since we're transforming STRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001698 if (!isT2)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001699 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001700 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001701 ++NumSTRDFormed;
1702 }
1703 MBB->erase(Op0);
1704 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001705
1706 // Add register allocation hints to form register pairs.
1707 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1708 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001709 } else {
1710 for (unsigned i = 0; i != NumMove; ++i) {
1711 MachineInstr *Op = Ops.back();
1712 Ops.pop_back();
1713 MBB->splice(InsertPos, MBB, Op);
1714 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001715 }
1716
1717 NumLdStMoved += NumMove;
1718 RetVal = true;
1719 }
1720 }
1721 }
1722
1723 return RetVal;
1724}
1725
1726bool
1727ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1728 bool RetVal = false;
1729
1730 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1731 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1732 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1733 SmallVector<unsigned, 4> LdBases;
1734 SmallVector<unsigned, 4> StBases;
1735
1736 unsigned Loc = 0;
1737 MachineBasicBlock::iterator MBBI = MBB->begin();
1738 MachineBasicBlock::iterator E = MBB->end();
1739 while (MBBI != E) {
1740 for (; MBBI != E; ++MBBI) {
1741 MachineInstr *MI = MBBI;
1742 const TargetInstrDesc &TID = MI->getDesc();
1743 if (TID.isCall() || TID.isTerminator()) {
1744 // Stop at barriers.
1745 ++MBBI;
1746 break;
1747 }
1748
Jim Grosbach958e4e12010-06-04 01:23:30 +00001749 if (!MI->isDebugValue())
1750 MI2LocMap[MI] = ++Loc;
1751
Evan Chenge7d6df72009-06-13 09:12:55 +00001752 if (!isMemoryOp(MI))
1753 continue;
1754 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001755 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001756 continue;
1757
Evan Chengeef490f2009-09-25 21:44:53 +00001758 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001759 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001760 unsigned Base = MI->getOperand(1).getReg();
1761 int Offset = getMemoryOpOffset(MI);
1762
1763 bool StopHere = false;
1764 if (isLd) {
1765 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1766 Base2LdsMap.find(Base);
1767 if (BI != Base2LdsMap.end()) {
1768 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1769 if (Offset == getMemoryOpOffset(BI->second[i])) {
1770 StopHere = true;
1771 break;
1772 }
1773 }
1774 if (!StopHere)
1775 BI->second.push_back(MI);
1776 } else {
1777 SmallVector<MachineInstr*, 4> MIs;
1778 MIs.push_back(MI);
1779 Base2LdsMap[Base] = MIs;
1780 LdBases.push_back(Base);
1781 }
1782 } else {
1783 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1784 Base2StsMap.find(Base);
1785 if (BI != Base2StsMap.end()) {
1786 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1787 if (Offset == getMemoryOpOffset(BI->second[i])) {
1788 StopHere = true;
1789 break;
1790 }
1791 }
1792 if (!StopHere)
1793 BI->second.push_back(MI);
1794 } else {
1795 SmallVector<MachineInstr*, 4> MIs;
1796 MIs.push_back(MI);
1797 Base2StsMap[Base] = MIs;
1798 StBases.push_back(Base);
1799 }
1800 }
1801
1802 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001803 // Found a duplicate (a base+offset combination that's seen earlier).
1804 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001805 --Loc;
1806 break;
1807 }
1808 }
1809
1810 // Re-schedule loads.
1811 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1812 unsigned Base = LdBases[i];
1813 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1814 if (Lds.size() > 1)
1815 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1816 }
1817
1818 // Re-schedule stores.
1819 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1820 unsigned Base = StBases[i];
1821 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1822 if (Sts.size() > 1)
1823 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1824 }
1825
1826 if (MBBI != E) {
1827 Base2LdsMap.clear();
1828 Base2StsMap.clear();
1829 LdBases.clear();
1830 StBases.clear();
1831 }
1832 }
1833
1834 return RetVal;
1835}
1836
1837
1838/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1839/// optimization pass.
1840FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1841 if (PreAlloc)
1842 return new ARMPreAllocLoadStoreOpt();
1843 return new ARMLoadStoreOpt();
1844}