blob: 37dea796cd67a0c99ef2c09dddd6dbc1e8c13e91 [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Lauro Ramos Venancio25188892007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000024#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000025#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000026#include "llvm/ADT/VectorExtras.h"
27#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerdc3adc82007-02-27 04:43:02 +000028#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000032#include "llvm/CodeGen/SelectionDAG.h"
33#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000034#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000035#include "llvm/Target/TargetOptions.h"
Chris Lattnerf6a69662006-10-31 19:42:44 +000036#include "llvm/ADT/StringExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000037using namespace llvm;
38
Chris Lattner76ac0682005-11-15 00:40:23 +000039X86TargetLowering::X86TargetLowering(TargetMachine &TM)
40 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000041 Subtarget = &TM.getSubtarget<X86Subtarget>();
42 X86ScalarSSE = Subtarget->hasSSE2();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000043 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000044
Anton Korobeynikov383a3242007-07-14 14:06:15 +000045 RegInfo = TM.getRegisterInfo();
46
Chris Lattner76ac0682005-11-15 00:40:23 +000047 // Set up the TargetLowering object.
48
49 // X86 is weird, it always uses i8 for shift amounts and setcc results.
50 setShiftAmountType(MVT::i8);
51 setSetCCResultType(MVT::i8);
52 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000053 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000054 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000055 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000056
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000057 if (Subtarget->isTargetDarwin()) {
Evan Chengb09a56f2006-03-17 20:31:41 +000058 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000059 setUseUnderscoreSetJmp(false);
60 setUseUnderscoreLongJmp(false);
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +000061 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000062 // MS runtime is weird: it exports _setjmp, but longjmp!
63 setUseUnderscoreSetJmp(true);
64 setUseUnderscoreLongJmp(false);
65 } else {
66 setUseUnderscoreSetJmp(true);
67 setUseUnderscoreLongJmp(true);
68 }
69
Chris Lattner76ac0682005-11-15 00:40:23 +000070 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000071 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
72 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
73 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000074 if (Subtarget->is64Bit())
75 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000076
Evan Cheng5d9fd972006-10-04 00:56:09 +000077 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
78
Chris Lattner76ac0682005-11-15 00:40:23 +000079 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
80 // operation.
81 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
82 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
83 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000084
Evan Cheng11b0a5d2006-09-08 06:48:29 +000085 if (Subtarget->is64Bit()) {
86 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000087 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000088 } else {
89 if (X86ScalarSSE)
90 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
91 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
92 else
93 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
94 }
Chris Lattner76ac0682005-11-15 00:40:23 +000095
96 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
97 // this operation.
98 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
99 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000100 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +0000101 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +0000102 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +0000103 else {
104 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
105 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
106 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000107
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000108 if (!Subtarget->is64Bit()) {
109 // Custom lower SINT_TO_FP and FP_TO_SINT from/to i64 in 32-bit mode.
110 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
111 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
112 }
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000113
Evan Cheng08390f62006-01-30 22:13:22 +0000114 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
115 // this operation.
116 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
117 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
118
119 if (X86ScalarSSE) {
120 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
121 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000122 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000123 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000124 }
125
126 // Handle FP_TO_UINT by promoting the destination to a larger signed
127 // conversion.
128 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
129 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
130 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
131
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000132 if (Subtarget->is64Bit()) {
133 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000134 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000135 } else {
136 if (X86ScalarSSE && !Subtarget->hasSSE3())
137 // Expand FP_TO_UINT into a select.
138 // FIXME: We would like to use a Custom expander here eventually to do
139 // the optimal thing for SSE vs. the default expansion in the legalizer.
140 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
141 else
142 // With SSE3 we can use fisttpll to convert to a signed i64.
143 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
144 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000145
Chris Lattner55c17f92006-12-05 18:22:22 +0000146 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Chris Lattnerc20b7e82006-12-05 18:45:06 +0000147 if (!X86ScalarSSE) {
148 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
149 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
150 }
Chris Lattner30107e62005-12-23 05:15:23 +0000151
Evan Cheng0d41d192006-10-30 08:02:39 +0000152 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng593bea72006-02-17 07:01:52 +0000153 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000154 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
155 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000156 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000157 if (Subtarget->is64Bit())
158 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000159 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000160 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000161 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
162 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000163 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000164
Chris Lattner76ac0682005-11-15 00:40:23 +0000165 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
166 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
167 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
168 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
169 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
170 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
171 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
172 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
173 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000174 if (Subtarget->is64Bit()) {
175 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
176 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
177 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
178 }
179
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000180 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000181 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000182
Chris Lattner76ac0682005-11-15 00:40:23 +0000183 // These should be promoted to a larger select which is supported.
184 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
185 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000186 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000187 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
188 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
189 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
190 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
191 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
192 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
193 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
194 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
195 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000196 if (Subtarget->is64Bit()) {
197 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
198 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
199 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000200 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000201 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov383a3242007-07-14 14:06:15 +0000202 if (!Subtarget->is64Bit())
203 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
204
Nate Begeman7e5496d2006-02-17 00:03:04 +0000205 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000206 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000207 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000208 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venancio25188892007-04-20 21:38:10 +0000209 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000210 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000211 if (Subtarget->is64Bit()) {
212 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
213 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
214 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
215 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
216 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000217 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000218 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
219 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
220 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000221 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000222 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
223 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000224
Chris Lattner9c415362005-11-29 06:16:21 +0000225 // We don't have line number support yet.
226 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000227 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000228 // FIXME - use subtarget debug flags
Anton Korobeynikovaa4c0f92006-10-31 08:31:24 +0000229 if (!Subtarget->isTargetDarwin() &&
230 !Subtarget->isTargetELF() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +0000231 !Subtarget->isTargetCygMing())
Jim Laskeyf9e54452007-01-26 14:34:52 +0000232 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000233
Anton Korobeynikovf1dcf692007-05-02 19:53:33 +0000234 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
235 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
236 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
237 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
238 if (Subtarget->is64Bit()) {
239 // FIXME: Verify
240 setExceptionPointerRegister(X86::RAX);
241 setExceptionSelectorRegister(X86::RDX);
242 } else {
243 setExceptionPointerRegister(X86::EAX);
244 setExceptionSelectorRegister(X86::EDX);
245 }
246
Nate Begemane74795c2006-01-25 18:21:52 +0000247 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
248 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemane74795c2006-01-25 18:21:52 +0000249 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Nate Begemane74795c2006-01-25 18:21:52 +0000250 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Evan Chengdeaea252007-03-02 23:16:35 +0000251 if (Subtarget->is64Bit())
252 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
253 else
254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000256 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000257 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000258 if (Subtarget->is64Bit())
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +0000260 if (Subtarget->isTargetCygMing())
261 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
262 else
263 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000264
Chris Lattner76ac0682005-11-15 00:40:23 +0000265 if (X86ScalarSSE) {
266 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000267 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
268 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000269
Evan Cheng72d5c252006-01-31 22:28:30 +0000270 // Use ANDPD to simulate FABS.
271 setOperationAction(ISD::FABS , MVT::f64, Custom);
272 setOperationAction(ISD::FABS , MVT::f32, Custom);
273
274 // Use XORP to simulate FNEG.
275 setOperationAction(ISD::FNEG , MVT::f64, Custom);
276 setOperationAction(ISD::FNEG , MVT::f32, Custom);
277
Evan Cheng4363e882007-01-05 07:55:56 +0000278 // Use ANDPD and ORPD to simulate FCOPYSIGN.
279 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
280 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
281
Evan Chengd8fba3a2006-02-02 00:28:23 +0000282 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000283 setOperationAction(ISD::FSIN , MVT::f64, Expand);
284 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000285 setOperationAction(ISD::FREM , MVT::f64, Expand);
286 setOperationAction(ISD::FSIN , MVT::f32, Expand);
287 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000288 setOperationAction(ISD::FREM , MVT::f32, Expand);
289
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000290 // Expand FP immediates into loads from the stack, except for the special
291 // cases we handle.
292 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
293 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000294 addLegalFPImmediate(+0.0); // xorps / xorpd
295 } else {
296 // Set up the FP register classes.
Dale Johannesena2b3c172007-07-03 00:53:03 +0000297 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
298 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000299
Evan Cheng4363e882007-01-05 07:55:56 +0000300 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesena2b3c172007-07-03 00:53:03 +0000301 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng4363e882007-01-05 07:55:56 +0000302 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
303 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesena2b3c172007-07-03 00:53:03 +0000304 setOperationAction(ISD::FP_ROUND, MVT::f32, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000305
Chris Lattner76ac0682005-11-15 00:40:23 +0000306 if (!UnsafeFPMath) {
307 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
308 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
309 }
310
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000311 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Dale Johannesena2b3c172007-07-03 00:53:03 +0000312 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000313 addLegalFPImmediate(+0.0); // FLD0
314 addLegalFPImmediate(+1.0); // FLD1
315 addLegalFPImmediate(-0.0); // FLD0/FCHS
316 addLegalFPImmediate(-1.0); // FLD1/FCHS
317 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000318
Evan Cheng19264272006-03-01 01:11:20 +0000319 // First set operation action for all vector types to expand. Then we
320 // will selectively turn on ones that can be effectively codegen'd.
Dan Gohmaneefa83e2007-05-18 18:44:07 +0000321 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
322 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Evan Cheng19264272006-03-01 01:11:20 +0000323 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
324 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000325 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
Evan Cheng444d3ca2007-06-29 00:18:15 +0000326 setOperationAction(ISD::FNEG, (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000327 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000328 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000329 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
330 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
331 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
332 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
333 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
334 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000335 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000336 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000337 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000338 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Dan Gohman57111e72007-07-10 00:05:58 +0000339 setOperationAction(ISD::FABS, (MVT::ValueType)VT, Expand);
340 setOperationAction(ISD::FSIN, (MVT::ValueType)VT, Expand);
341 setOperationAction(ISD::FCOS, (MVT::ValueType)VT, Expand);
342 setOperationAction(ISD::FREM, (MVT::ValueType)VT, Expand);
343 setOperationAction(ISD::FPOWI, (MVT::ValueType)VT, Expand);
344 setOperationAction(ISD::FSQRT, (MVT::ValueType)VT, Expand);
345 setOperationAction(ISD::FCOPYSIGN, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000346 }
347
Evan Chengbc047222006-03-22 19:22:18 +0000348 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000349 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
350 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
351 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Bill Wendling98d21042007-03-26 07:53:08 +0000352 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng9e252e32006-02-22 02:26:30 +0000353
Evan Cheng19264272006-03-01 01:11:20 +0000354 // FIXME: add MMX packed arithmetics
Bill Wendling97905b42007-03-07 05:43:18 +0000355
Bill Wendling6092ce22007-03-08 22:09:11 +0000356 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
357 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
358 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner2805bce2007-04-12 04:14:49 +0000359 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling6092ce22007-03-08 22:09:11 +0000360
Bill Wendlinge9b81f52007-03-10 09:57:05 +0000361 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
362 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
363 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
364
Bill Wendlinge3103412007-03-15 21:24:36 +0000365 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
366 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
367
Bill Wendling144b8bb2007-03-16 09:44:46 +0000368 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000369 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000370 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000371 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
372 setOperationAction(ISD::AND, MVT::v2i32, Promote);
373 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
374 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000375
376 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000377 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000378 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000379 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
380 setOperationAction(ISD::OR, MVT::v2i32, Promote);
381 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
382 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000383
384 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000385 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000386 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000387 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
388 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
389 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
390 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000391
Bill Wendling6092ce22007-03-08 22:09:11 +0000392 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendling98d21042007-03-26 07:53:08 +0000393 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling6092ce22007-03-08 22:09:11 +0000394 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendling98d21042007-03-26 07:53:08 +0000395 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
396 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
397 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
398 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling6092ce22007-03-08 22:09:11 +0000399
Bill Wendling6dff51a2007-03-27 20:22:40 +0000400 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
401 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
402 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
403 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlingd551a182007-03-22 18:42:45 +0000404
405 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
406 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
407 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendling6dff51a2007-03-27 20:22:40 +0000408 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendlingad2db4a2007-03-28 00:57:11 +0000409
410 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
411 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling591eab82007-04-24 21:16:55 +0000412 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Custom);
413 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000414 }
415
Evan Chengbc047222006-03-22 19:22:18 +0000416 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000417 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
418
Evan Chengbf3df772006-10-27 18:49:08 +0000419 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
420 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
421 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
422 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman57111e72007-07-10 00:05:58 +0000423 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
424 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
425 setOperationAction(ISD::FABS, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000426 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
427 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
428 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000429 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000430 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000431 }
432
Evan Chengbc047222006-03-22 19:22:18 +0000433 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000434 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
435 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
436 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
437 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
438 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
439
Evan Cheng617a6a82006-04-10 07:23:14 +0000440 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
441 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
442 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng57f261b2007-03-12 22:58:52 +0000443 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000444 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
445 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
446 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng57f261b2007-03-12 22:58:52 +0000447 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000448 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Chengbf3df772006-10-27 18:49:08 +0000449 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
450 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
451 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
452 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman57111e72007-07-10 00:05:58 +0000453 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
454 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
455 setOperationAction(ISD::FABS, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000456
Evan Cheng617a6a82006-04-10 07:23:14 +0000457 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
458 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000459 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000460 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
461 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
462 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000463
Evan Cheng92232302006-04-12 21:21:57 +0000464 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
465 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
466 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
467 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
468 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
469 }
470 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
471 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
472 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
473 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
474 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
475 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
476
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000477 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng92232302006-04-12 21:21:57 +0000478 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
479 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
480 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
481 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
482 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
483 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
484 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000485 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
486 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000487 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
488 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000489 }
Evan Cheng92232302006-04-12 21:21:57 +0000490
491 // Custom lower v2i64 and v2f64 selects.
492 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000493 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000494 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000495 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000496 }
497
Evan Cheng78038292006-04-05 23:38:46 +0000498 // We want to custom lower some of our intrinsics.
499 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
500
Evan Cheng5987cfb2006-07-07 08:33:52 +0000501 // We have target-specific dag combine patterns for the following nodes:
502 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner9259b1e2006-10-04 06:57:07 +0000503 setTargetDAGCombine(ISD::SELECT);
Evan Cheng5987cfb2006-07-07 08:33:52 +0000504
Chris Lattner76ac0682005-11-15 00:40:23 +0000505 computeRegisterProperties();
506
Evan Cheng6a374562006-02-14 08:25:08 +0000507 // FIXME: These should be based on subtarget info. Plus, the values should
508 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000509 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
510 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
511 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000512 allowUnalignedMemoryAccesses = true; // x86 supports it!
513}
514
Chris Lattner3c763092007-02-25 08:29:00 +0000515
516//===----------------------------------------------------------------------===//
517// Return Value Calling Convention Implementation
518//===----------------------------------------------------------------------===//
519
Chris Lattnerba3d2732007-02-28 04:55:35 +0000520#include "X86GenCallingConv.inc"
Chris Lattnerc9eed392007-02-27 05:28:59 +0000521
Chris Lattner2fc0d702007-02-25 09:12:39 +0000522/// LowerRET - Lower an ISD::RET node.
523SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
524 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
525
Chris Lattnerc9eed392007-02-27 05:28:59 +0000526 SmallVector<CCValAssign, 16> RVLocs;
527 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner944200b2007-06-19 00:13:10 +0000528 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
529 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Chris Lattner152bfa12007-02-28 07:09:55 +0000530 CCInfo.AnalyzeReturn(Op.Val, RetCC_X86);
Chris Lattner2fc0d702007-02-25 09:12:39 +0000531
Chris Lattner2fc0d702007-02-25 09:12:39 +0000532
533 // If this is the first return lowered for this function, add the regs to the
534 // liveout set for the function.
535 if (DAG.getMachineFunction().liveout_empty()) {
Chris Lattnerc9eed392007-02-27 05:28:59 +0000536 for (unsigned i = 0; i != RVLocs.size(); ++i)
537 if (RVLocs[i].isRegLoc())
538 DAG.getMachineFunction().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2fc0d702007-02-25 09:12:39 +0000539 }
540
541 SDOperand Chain = Op.getOperand(0);
542 SDOperand Flag;
543
544 // Copy the result values into the output registers.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000545 if (RVLocs.size() != 1 || !RVLocs[0].isRegLoc() ||
546 RVLocs[0].getLocReg() != X86::ST0) {
547 for (unsigned i = 0; i != RVLocs.size(); ++i) {
548 CCValAssign &VA = RVLocs[i];
549 assert(VA.isRegLoc() && "Can only return in registers!");
550 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1),
551 Flag);
Chris Lattner2fc0d702007-02-25 09:12:39 +0000552 Flag = Chain.getValue(1);
553 }
554 } else {
555 // We need to handle a destination of ST0 specially, because it isn't really
556 // a register.
557 SDOperand Value = Op.getOperand(1);
558
559 // If this is an FP return with ScalarSSE, we need to move the value from
560 // an XMM register onto the fp-stack.
561 if (X86ScalarSSE) {
562 SDOperand MemLoc;
563
564 // If this is a load into a scalarsse value, don't store the loaded value
565 // back to the stack, only to reload it: just replace the scalar-sse load.
566 if (ISD::isNON_EXTLoad(Value.Val) &&
567 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
568 Chain = Value.getOperand(0);
569 MemLoc = Value.getOperand(1);
570 } else {
571 // Spill the value to memory and reload it into top of stack.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000572 unsigned Size = MVT::getSizeInBits(RVLocs[0].getValVT())/8;
Chris Lattner2fc0d702007-02-25 09:12:39 +0000573 MachineFunction &MF = DAG.getMachineFunction();
574 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
575 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
576 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
577 }
Dale Johannesena2b3c172007-07-03 00:53:03 +0000578 SDVTList Tys = DAG.getVTList(RVLocs[0].getValVT(), MVT::Other);
Chris Lattnerc9eed392007-02-27 05:28:59 +0000579 SDOperand Ops[] = {Chain, MemLoc, DAG.getValueType(RVLocs[0].getValVT())};
Chris Lattner2fc0d702007-02-25 09:12:39 +0000580 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
581 Chain = Value.getValue(1);
582 }
583
584 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
585 SDOperand Ops[] = { Chain, Value };
586 Chain = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
587 Flag = Chain.getValue(1);
588 }
589
590 SDOperand BytesToPop = DAG.getConstant(getBytesToPopOnReturn(), MVT::i16);
591 if (Flag.Val)
592 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop, Flag);
593 else
594 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop);
595}
596
597
Chris Lattner0cd99602007-02-25 08:59:22 +0000598/// LowerCallResult - Lower the result values of an ISD::CALL into the
599/// appropriate copies out of appropriate physical registers. This assumes that
600/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
601/// being lowered. The returns a SDNode with the same number of values as the
602/// ISD::CALL.
603SDNode *X86TargetLowering::
604LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
605 unsigned CallingConv, SelectionDAG &DAG) {
Chris Lattner152bfa12007-02-28 07:09:55 +0000606
607 // Assign locations to each value returned by this call.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000608 SmallVector<CCValAssign, 16> RVLocs;
Chris Lattner944200b2007-06-19 00:13:10 +0000609 bool isVarArg = cast<ConstantSDNode>(TheCall->getOperand(2))->getValue() != 0;
610 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
Chris Lattner152bfa12007-02-28 07:09:55 +0000611 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
612
Chris Lattner0cd99602007-02-25 08:59:22 +0000613
Chris Lattner152bfa12007-02-28 07:09:55 +0000614 SmallVector<SDOperand, 8> ResultVals;
Chris Lattner0cd99602007-02-25 08:59:22 +0000615
616 // Copy all of the result registers out of their specified physreg.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000617 if (RVLocs.size() != 1 || RVLocs[0].getLocReg() != X86::ST0) {
618 for (unsigned i = 0; i != RVLocs.size(); ++i) {
619 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
620 RVLocs[i].getValVT(), InFlag).getValue(1);
Chris Lattner0cd99602007-02-25 08:59:22 +0000621 InFlag = Chain.getValue(2);
622 ResultVals.push_back(Chain.getValue(0));
623 }
624 } else {
625 // Copies from the FP stack are special, as ST0 isn't a valid register
626 // before the fp stackifier runs.
627
628 // Copy ST0 into an RFP register with FP_GET_RESULT.
Dale Johannesena2b3c172007-07-03 00:53:03 +0000629 SDVTList Tys = DAG.getVTList(RVLocs[0].getValVT(), MVT::Other, MVT::Flag);
Chris Lattner0cd99602007-02-25 08:59:22 +0000630 SDOperand GROps[] = { Chain, InFlag };
631 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
632 Chain = RetVal.getValue(1);
633 InFlag = RetVal.getValue(2);
634
635 // If we are using ScalarSSE, store ST(0) to the stack and reload it into
636 // an XMM register.
637 if (X86ScalarSSE) {
638 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
639 // shouldn't be necessary except that RFP cannot be live across
640 // multiple blocks. When stackifier is fixed, they can be uncoupled.
641 MachineFunction &MF = DAG.getMachineFunction();
642 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
643 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
644 SDOperand Ops[] = {
Chris Lattnerc9eed392007-02-27 05:28:59 +0000645 Chain, RetVal, StackSlot, DAG.getValueType(RVLocs[0].getValVT()), InFlag
Chris Lattner0cd99602007-02-25 08:59:22 +0000646 };
647 Chain = DAG.getNode(X86ISD::FST, MVT::Other, Ops, 5);
Chris Lattnerc9eed392007-02-27 05:28:59 +0000648 RetVal = DAG.getLoad(RVLocs[0].getValVT(), Chain, StackSlot, NULL, 0);
Chris Lattner0cd99602007-02-25 08:59:22 +0000649 Chain = RetVal.getValue(1);
650 }
Chris Lattner0cd99602007-02-25 08:59:22 +0000651 ResultVals.push_back(RetVal);
652 }
653
654 // Merge everything together with a MERGE_VALUES node.
655 ResultVals.push_back(Chain);
656 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
657 &ResultVals[0], ResultVals.size()).Val;
Chris Lattner3c763092007-02-25 08:29:00 +0000658}
659
660
Chris Lattner76ac0682005-11-15 00:40:23 +0000661//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000662// C & StdCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000663//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000664// StdCall calling convention seems to be standard for many Windows' API
665// routines and around. It differs from C calling convention just a little:
666// callee should clean up the stack, not caller. Symbols should be also
667// decorated in some fancy way :) It doesn't support any vector arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +0000668
Evan Cheng24eb3f42006-04-27 05:35:28 +0000669/// AddLiveIn - This helper function adds the specified physical register to the
670/// MachineFunction as a live in value. It also creates a corresponding virtual
671/// register for it.
672static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000673 const TargetRegisterClass *RC) {
Evan Cheng24eb3f42006-04-27 05:35:28 +0000674 assert(RC->contains(PReg) && "Not the correct regclass!");
675 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
676 MF.addLiveIn(PReg, VReg);
677 return VReg;
678}
679
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000680SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
681 bool isStdCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000682 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000683 MachineFunction &MF = DAG.getMachineFunction();
684 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000685 SDOperand Root = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000686 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000687
Chris Lattner227b6c52007-02-28 07:00:42 +0000688 // Assign locations to all of the incoming arguments.
Chris Lattnerb9db2252007-02-28 05:46:49 +0000689 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +0000690 CCState CCInfo(MF.getFunction()->getCallingConv(), isVarArg,
691 getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +0000692 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_32_C);
693
Chris Lattnerb9db2252007-02-28 05:46:49 +0000694 SmallVector<SDOperand, 8> ArgValues;
695 unsigned LastVal = ~0U;
696 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
697 CCValAssign &VA = ArgLocs[i];
698 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
699 // places.
700 assert(VA.getValNo() != LastVal &&
701 "Don't support value assigned to multiple locs yet");
702 LastVal = VA.getValNo();
703
704 if (VA.isRegLoc()) {
705 MVT::ValueType RegVT = VA.getLocVT();
706 TargetRegisterClass *RC;
707 if (RegVT == MVT::i32)
708 RC = X86::GR32RegisterClass;
709 else {
710 assert(MVT::isVector(RegVT));
711 RC = X86::VR128RegisterClass;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000712 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000713
Chris Lattner9c7e5e32007-03-02 05:12:29 +0000714 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
715 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattnerb9db2252007-02-28 05:46:49 +0000716
717 // If this is an 8 or 16-bit value, it is really passed promoted to 32
718 // bits. Insert an assert[sz]ext to capture this, then truncate to the
719 // right size.
720 if (VA.getLocInfo() == CCValAssign::SExt)
721 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
722 DAG.getValueType(VA.getValVT()));
723 else if (VA.getLocInfo() == CCValAssign::ZExt)
724 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
725 DAG.getValueType(VA.getValVT()));
726
727 if (VA.getLocInfo() != CCValAssign::Full)
728 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
729
730 ArgValues.push_back(ArgValue);
731 } else {
732 assert(VA.isMemLoc());
733
734 // Create the nodes corresponding to a load from this parameter slot.
735 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
736 VA.getLocMemOffset());
737 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
738 ArgValues.push_back(DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0));
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000739 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000740 }
Chris Lattnerb9db2252007-02-28 05:46:49 +0000741
742 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000743
Evan Cheng17e734f2006-05-23 21:06:34 +0000744 ArgValues.push_back(Root);
745
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000746 // If the function takes variable number of arguments, make a frame index for
747 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000748 if (isVarArg)
Chris Lattnerb9db2252007-02-28 05:46:49 +0000749 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000750
751 if (isStdCall && !isVarArg) {
Chris Lattnerb9db2252007-02-28 05:46:49 +0000752 BytesToPopOnReturn = StackSize; // Callee pops everything..
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000753 BytesCallerReserves = 0;
754 } else {
Anton Korobeynikove7ec3bc2007-03-06 08:12:33 +0000755 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerb9db2252007-02-28 05:46:49 +0000756
757 // If this is an sret function, the return should pop the hidden pointer.
Anton Korobeynikove7ec3bc2007-03-06 08:12:33 +0000758 if (NumArgs &&
759 (cast<ConstantSDNode>(Op.getOperand(3))->getValue() &
Anton Korobeynikoved4b3032007-03-07 16:25:09 +0000760 ISD::ParamFlags::StructReturn))
Chris Lattnerb9db2252007-02-28 05:46:49 +0000761 BytesToPopOnReturn = 4;
762
763 BytesCallerReserves = StackSize;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000764 }
765
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000766 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
767 ReturnAddrIndex = 0; // No return address slot generated yet.
Evan Cheng17e734f2006-05-23 21:06:34 +0000768
Chris Lattnerff0598d2007-04-17 17:21:52 +0000769 MF.getInfo<X86MachineFunctionInfo>()
770 ->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000771
Evan Cheng17e734f2006-05-23 21:06:34 +0000772 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +0000773 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +0000774 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000775}
776
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000777SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +0000778 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +0000779 SDOperand Chain = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000780 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000781 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
782 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +0000783 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000784
Chris Lattner227b6c52007-02-28 07:00:42 +0000785 // Analyze operands of the call, assigning locations to each operand.
Chris Lattnerbe799592007-02-28 05:31:48 +0000786 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +0000787 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +0000788 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_32_C);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000789
Chris Lattnerbe799592007-02-28 05:31:48 +0000790 // Get a count of how many bytes are to be pushed on the stack.
791 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattner76ac0682005-11-15 00:40:23 +0000792
Evan Cheng2a330942006-05-25 00:59:30 +0000793 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000794
Chris Lattner35a08552007-02-25 07:10:00 +0000795 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
796 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng2a330942006-05-25 00:59:30 +0000797
Chris Lattnerbe799592007-02-28 05:31:48 +0000798 SDOperand StackPtr;
Chris Lattnerbe799592007-02-28 05:31:48 +0000799
800 // Walk the register/memloc assignments, inserting copies/loads.
801 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
802 CCValAssign &VA = ArgLocs[i];
803 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000804
Chris Lattnerbe799592007-02-28 05:31:48 +0000805 // Promote the value if needed.
806 switch (VA.getLocInfo()) {
807 default: assert(0 && "Unknown loc info!");
808 case CCValAssign::Full: break;
809 case CCValAssign::SExt:
810 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
811 break;
812 case CCValAssign::ZExt:
813 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
814 break;
815 case CCValAssign::AExt:
816 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
817 break;
Evan Cheng5ee96892006-05-25 18:56:34 +0000818 }
Chris Lattnerbe799592007-02-28 05:31:48 +0000819
820 if (VA.isRegLoc()) {
821 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
822 } else {
823 assert(VA.isMemLoc());
824 if (StackPtr.Val == 0)
825 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
826 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000827 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
828 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +0000829 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000830 }
831
Chris Lattner5958b172007-02-28 05:39:26 +0000832 // If the first argument is an sret pointer, remember it.
Anton Korobeynikove7ec3bc2007-03-06 08:12:33 +0000833 bool isSRet = NumOps &&
834 (cast<ConstantSDNode>(Op.getOperand(6))->getValue() &
Anton Korobeynikoved4b3032007-03-07 16:25:09 +0000835 ISD::ParamFlags::StructReturn);
Chris Lattner5958b172007-02-28 05:39:26 +0000836
Evan Cheng2a330942006-05-25 00:59:30 +0000837 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000838 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
839 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000840
Evan Cheng88decde2006-04-28 21:29:37 +0000841 // Build a sequence of copy-to-reg nodes chained together with token chain
842 // and flag operands which copy the outgoing args into registers.
843 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000844 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
845 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
846 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000847 InFlag = Chain.getValue(1);
848 }
849
Evan Cheng84a041e2007-02-21 21:18:14 +0000850 // ELF / PIC requires GOT in the EBX register before function calls via PLT
851 // GOT pointer.
Evan Cheng1281dc32007-01-22 21:34:25 +0000852 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
853 Subtarget->isPICStyleGOT()) {
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000854 Chain = DAG.getCopyToReg(Chain, X86::EBX,
855 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
856 InFlag);
857 InFlag = Chain.getValue(1);
858 }
859
Evan Cheng2a330942006-05-25 00:59:30 +0000860 // If the callee is a GlobalAddress node (quite common, every direct call is)
861 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000862 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +0000863 // We should use extra load for direct calls to dllimported functions in
864 // non-JIT mode.
865 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
866 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000867 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
868 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +0000869 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
870
Chris Lattnere56fef92007-02-25 06:40:16 +0000871 // Returns a chain & a flag for retval copy to use.
872 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +0000873 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +0000874 Ops.push_back(Chain);
875 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +0000876
877 // Add argument registers to the end of the list so that they are known live
878 // into the call.
879 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000880 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +0000881 RegsToPass[i].second.getValueType()));
Evan Cheng84a041e2007-02-21 21:18:14 +0000882
883 // Add an implicit use GOT pointer in EBX.
884 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
885 Subtarget->isPICStyleGOT())
886 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000887
Evan Cheng88decde2006-04-28 21:29:37 +0000888 if (InFlag.Val)
889 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +0000890
Evan Cheng2a330942006-05-25 00:59:30 +0000891 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000892 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +0000893 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000894
Chris Lattner8be5be82006-05-23 18:50:38 +0000895 // Create the CALLSEQ_END node.
896 unsigned NumBytesForCalleeToPush = 0;
897
Chris Lattner7802f3e2007-02-25 09:06:15 +0000898 if (CC == CallingConv::X86_StdCall) {
899 if (isVarArg)
Chris Lattner5958b172007-02-28 05:39:26 +0000900 NumBytesForCalleeToPush = isSRet ? 4 : 0;
Chris Lattner7802f3e2007-02-25 09:06:15 +0000901 else
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000902 NumBytesForCalleeToPush = NumBytes;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000903 } else {
904 // If this is is a call to a struct-return function, the callee
905 // pops the hidden struct pointer, so we have to push it back.
906 // This is common for Darwin/X86, Linux & Mingw32 targets.
Chris Lattner5958b172007-02-28 05:39:26 +0000907 NumBytesForCalleeToPush = isSRet ? 4 : 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000908 }
909
Chris Lattnerd6b853ad2007-02-25 07:18:38 +0000910 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000911 Ops.clear();
912 Ops.push_back(Chain);
913 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +0000914 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +0000915 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000916 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattner0cd99602007-02-25 08:59:22 +0000917 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000918
Chris Lattner0cd99602007-02-25 08:59:22 +0000919 // Handle result values, copying them out of physregs into vregs that we
920 // return.
Chris Lattner7802f3e2007-02-25 09:06:15 +0000921 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000922}
923
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000924
925//===----------------------------------------------------------------------===//
Chris Lattner3066bec2007-02-28 06:10:12 +0000926// FastCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000927//===----------------------------------------------------------------------===//
928//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000929// The X86 'fastcall' calling convention passes up to two integer arguments in
930// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
931// and requires that the callee pop its arguments off the stack (allowing proper
932// tail calls), and has the same return value conventions as C calling convs.
933//
934// This calling convention always arranges for the callee pop value to be 8n+4
935// bytes, which is needed for tail recursion elimination and stack alignment
936// reasons.
Evan Cheng17e734f2006-05-23 21:06:34 +0000937SDOperand
Chris Lattner3ed3be32007-02-28 06:05:16 +0000938X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000939 MachineFunction &MF = DAG.getMachineFunction();
940 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000941 SDOperand Root = Op.getOperand(0);
Chris Lattner944200b2007-06-19 00:13:10 +0000942 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000943
Chris Lattner227b6c52007-02-28 07:00:42 +0000944 // Assign locations to all of the incoming arguments.
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000945 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +0000946 CCState CCInfo(MF.getFunction()->getCallingConv(), isVarArg,
947 getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +0000948 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_32_FastCall);
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000949
950 SmallVector<SDOperand, 8> ArgValues;
951 unsigned LastVal = ~0U;
952 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
953 CCValAssign &VA = ArgLocs[i];
954 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
955 // places.
956 assert(VA.getValNo() != LastVal &&
957 "Don't support value assigned to multiple locs yet");
958 LastVal = VA.getValNo();
959
960 if (VA.isRegLoc()) {
961 MVT::ValueType RegVT = VA.getLocVT();
962 TargetRegisterClass *RC;
963 if (RegVT == MVT::i32)
964 RC = X86::GR32RegisterClass;
965 else {
966 assert(MVT::isVector(RegVT));
967 RC = X86::VR128RegisterClass;
968 }
969
Chris Lattner9c7e5e32007-03-02 05:12:29 +0000970 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
971 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000972
973 // If this is an 8 or 16-bit value, it is really passed promoted to 32
974 // bits. Insert an assert[sz]ext to capture this, then truncate to the
975 // right size.
976 if (VA.getLocInfo() == CCValAssign::SExt)
977 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
978 DAG.getValueType(VA.getValVT()));
979 else if (VA.getLocInfo() == CCValAssign::ZExt)
980 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
981 DAG.getValueType(VA.getValVT()));
982
983 if (VA.getLocInfo() != CCValAssign::Full)
984 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
985
986 ArgValues.push_back(ArgValue);
987 } else {
988 assert(VA.isMemLoc());
989
990 // Create the nodes corresponding to a load from this parameter slot.
991 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
992 VA.getLocMemOffset());
993 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
994 ArgValues.push_back(DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0));
995 }
996 }
997
Evan Cheng17e734f2006-05-23 21:06:34 +0000998 ArgValues.push_back(Root);
999
Chris Lattner66e1d1d2007-02-28 06:21:19 +00001000 unsigned StackSize = CCInfo.getNextStackOffset();
Anton Korobeynikovaf8be442007-03-01 16:29:22 +00001001
Anton Korobeynikov57af2a42007-03-02 21:50:27 +00001002 if (!Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows()) {
Anton Korobeynikovaf8be442007-03-01 16:29:22 +00001003 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1004 // arguments and the arguments after the retaddr has been pushed are aligned.
1005 if ((StackSize & 7) == 0)
1006 StackSize += 4;
1007 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001008
1009 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001010 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner76ac0682005-11-15 00:40:23 +00001011 ReturnAddrIndex = 0; // No return address slot generated yet.
Chris Lattner66e1d1d2007-02-28 06:21:19 +00001012 BytesToPopOnReturn = StackSize; // Callee pops all stack arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +00001013 BytesCallerReserves = 0;
1014
Chris Lattnerff0598d2007-04-17 17:21:52 +00001015 MF.getInfo<X86MachineFunctionInfo>()
1016 ->setBytesToPopOnReturn(BytesToPopOnReturn);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001017
Evan Cheng17e734f2006-05-23 21:06:34 +00001018 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001019 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +00001020 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001021}
1022
Chris Lattner104aa5d2006-09-26 03:57:53 +00001023SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +00001024 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +00001025 SDOperand Chain = Op.getOperand(0);
Evan Cheng2a330942006-05-25 00:59:30 +00001026 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
Chris Lattner944200b2007-06-19 00:13:10 +00001027 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001028 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +00001029
Chris Lattner227b6c52007-02-28 07:00:42 +00001030 // Analyze operands of the call, assigning locations to each operand.
Chris Lattnerd439e862007-02-28 06:26:33 +00001031 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +00001032 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +00001033 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_32_FastCall);
Chris Lattnerd439e862007-02-28 06:26:33 +00001034
1035 // Get a count of how many bytes are to be pushed on the stack.
1036 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattner76ac0682005-11-15 00:40:23 +00001037
Anton Korobeynikov57af2a42007-03-02 21:50:27 +00001038 if (!Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows()) {
Anton Korobeynikovaf8be442007-03-01 16:29:22 +00001039 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1040 // arguments and the arguments after the retaddr has been pushed are aligned.
1041 if ((NumBytes & 7) == 0)
1042 NumBytes += 4;
1043 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001044
Chris Lattner62c34842006-02-13 09:00:43 +00001045 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattnerd439e862007-02-28 06:26:33 +00001046
Chris Lattner35a08552007-02-25 07:10:00 +00001047 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1048 SmallVector<SDOperand, 8> MemOpChains;
Chris Lattnerd439e862007-02-28 06:26:33 +00001049
1050 SDOperand StackPtr;
1051
1052 // Walk the register/memloc assignments, inserting copies/loads.
1053 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1054 CCValAssign &VA = ArgLocs[i];
1055 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
1056
1057 // Promote the value if needed.
1058 switch (VA.getLocInfo()) {
1059 default: assert(0 && "Unknown loc info!");
1060 case CCValAssign::Full: break;
1061 case CCValAssign::SExt:
1062 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
Chris Lattner3ed3be32007-02-28 06:05:16 +00001063 break;
Chris Lattnerd439e862007-02-28 06:26:33 +00001064 case CCValAssign::ZExt:
1065 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1066 break;
1067 case CCValAssign::AExt:
1068 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1069 break;
1070 }
1071
1072 if (VA.isRegLoc()) {
1073 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1074 } else {
1075 assert(VA.isMemLoc());
1076 if (StackPtr.Val == 0)
1077 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
1078 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001079 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001080 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng2a330942006-05-25 00:59:30 +00001081 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001082 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001083
Evan Cheng2a330942006-05-25 00:59:30 +00001084 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001085 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1086 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001087
Nate Begeman7e5496d2006-02-17 00:03:04 +00001088 // Build a sequence of copy-to-reg nodes chained together with token chain
1089 // and flag operands which copy the outgoing args into registers.
1090 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001091 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1092 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1093 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001094 InFlag = Chain.getValue(1);
1095 }
1096
Evan Cheng2a330942006-05-25 00:59:30 +00001097 // If the callee is a GlobalAddress node (quite common, every direct call is)
1098 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001099 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001100 // We should use extra load for direct calls to dllimported functions in
1101 // non-JIT mode.
1102 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1103 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001104 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1105 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001106 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1107
Evan Cheng84a041e2007-02-21 21:18:14 +00001108 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1109 // GOT pointer.
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001110 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1111 Subtarget->isPICStyleGOT()) {
1112 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1113 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1114 InFlag);
1115 InFlag = Chain.getValue(1);
1116 }
1117
Chris Lattnere56fef92007-02-25 06:40:16 +00001118 // Returns a chain & a flag for retval copy to use.
1119 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001120 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001121 Ops.push_back(Chain);
1122 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001123
1124 // Add argument registers to the end of the list so that they are known live
1125 // into the call.
1126 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001127 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001128 RegsToPass[i].second.getValueType()));
1129
Evan Cheng84a041e2007-02-21 21:18:14 +00001130 // Add an implicit use GOT pointer in EBX.
1131 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1132 Subtarget->isPICStyleGOT())
1133 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1134
Nate Begeman7e5496d2006-02-17 00:03:04 +00001135 if (InFlag.Val)
1136 Ops.push_back(InFlag);
1137
1138 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001139 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001140 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001141 InFlag = Chain.getValue(1);
1142
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001143 // Returns a flag for retval copy to use.
1144 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001145 Ops.clear();
1146 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001147 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1148 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001149 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001150 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001151 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001152
Chris Lattnerba474f52007-02-25 09:10:05 +00001153 // Handle result values, copying them out of physregs into vregs that we
1154 // return.
1155 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001156}
1157
Chris Lattner3066bec2007-02-28 06:10:12 +00001158
1159//===----------------------------------------------------------------------===//
1160// X86-64 C Calling Convention implementation
1161//===----------------------------------------------------------------------===//
1162
1163SDOperand
1164X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner3066bec2007-02-28 06:10:12 +00001165 MachineFunction &MF = DAG.getMachineFunction();
1166 MachineFrameInfo *MFI = MF.getFrameInfo();
1167 SDOperand Root = Op.getOperand(0);
1168 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1169
1170 static const unsigned GPR64ArgRegs[] = {
1171 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1172 };
1173 static const unsigned XMMArgRegs[] = {
1174 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1175 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1176 };
1177
Chris Lattner227b6c52007-02-28 07:00:42 +00001178
1179 // Assign locations to all of the incoming arguments.
Chris Lattner3066bec2007-02-28 06:10:12 +00001180 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +00001181 CCState CCInfo(MF.getFunction()->getCallingConv(), isVarArg,
1182 getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +00001183 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_64_C);
Chris Lattner3066bec2007-02-28 06:10:12 +00001184
1185 SmallVector<SDOperand, 8> ArgValues;
1186 unsigned LastVal = ~0U;
1187 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1188 CCValAssign &VA = ArgLocs[i];
1189 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1190 // places.
1191 assert(VA.getValNo() != LastVal &&
1192 "Don't support value assigned to multiple locs yet");
1193 LastVal = VA.getValNo();
1194
1195 if (VA.isRegLoc()) {
1196 MVT::ValueType RegVT = VA.getLocVT();
1197 TargetRegisterClass *RC;
1198 if (RegVT == MVT::i32)
1199 RC = X86::GR32RegisterClass;
1200 else if (RegVT == MVT::i64)
1201 RC = X86::GR64RegisterClass;
1202 else if (RegVT == MVT::f32)
1203 RC = X86::FR32RegisterClass;
1204 else if (RegVT == MVT::f64)
1205 RC = X86::FR64RegisterClass;
1206 else {
1207 assert(MVT::isVector(RegVT));
Chris Lattner75372ad2007-06-09 05:08:10 +00001208 if (MVT::getSizeInBits(RegVT) == 64) {
1209 RC = X86::GR64RegisterClass; // MMX values are passed in GPRs.
1210 RegVT = MVT::i64;
1211 } else
Chris Lattnera4a49e32007-06-09 05:01:50 +00001212 RC = X86::VR128RegisterClass;
Chris Lattner3066bec2007-02-28 06:10:12 +00001213 }
Chris Lattner9c7e5e32007-03-02 05:12:29 +00001214
1215 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
1216 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattner3066bec2007-02-28 06:10:12 +00001217
1218 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1219 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1220 // right size.
1221 if (VA.getLocInfo() == CCValAssign::SExt)
1222 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1223 DAG.getValueType(VA.getValVT()));
1224 else if (VA.getLocInfo() == CCValAssign::ZExt)
1225 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1226 DAG.getValueType(VA.getValVT()));
1227
1228 if (VA.getLocInfo() != CCValAssign::Full)
1229 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1230
Chris Lattner75372ad2007-06-09 05:08:10 +00001231 // Handle MMX values passed in GPRs.
1232 if (RegVT != VA.getLocVT() && RC == X86::GR64RegisterClass &&
1233 MVT::getSizeInBits(RegVT) == 64)
1234 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1235
Chris Lattner3066bec2007-02-28 06:10:12 +00001236 ArgValues.push_back(ArgValue);
1237 } else {
1238 assert(VA.isMemLoc());
1239
1240 // Create the nodes corresponding to a load from this parameter slot.
1241 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
1242 VA.getLocMemOffset());
1243 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
1244 ArgValues.push_back(DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0));
1245 }
1246 }
1247
1248 unsigned StackSize = CCInfo.getNextStackOffset();
1249
1250 // If the function takes variable number of arguments, make a frame index for
1251 // the start of the first vararg value... for expansion of llvm.va_start.
1252 if (isVarArg) {
1253 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, 6);
1254 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1255
1256 // For X86-64, if there are vararg parameters that are passed via
1257 // registers, then we must store them to their spots on the stack so they
1258 // may be loaded by deferencing the result of va_next.
1259 VarArgsGPOffset = NumIntRegs * 8;
1260 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
1261 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1262 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1263
1264 // Store the integer parameter registers.
1265 SmallVector<SDOperand, 8> MemOps;
1266 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1267 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1268 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
1269 for (; NumIntRegs != 6; ++NumIntRegs) {
1270 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1271 X86::GR64RegisterClass);
1272 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1273 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1274 MemOps.push_back(Store);
1275 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1276 DAG.getConstant(8, getPointerTy()));
1277 }
1278
1279 // Now store the XMM (fp + vector) parameter registers.
1280 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1281 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1282 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1283 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1284 X86::VR128RegisterClass);
1285 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
1286 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1287 MemOps.push_back(Store);
1288 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1289 DAG.getConstant(16, getPointerTy()));
1290 }
1291 if (!MemOps.empty())
1292 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1293 &MemOps[0], MemOps.size());
1294 }
1295
1296 ArgValues.push_back(Root);
1297
1298 ReturnAddrIndex = 0; // No return address slot generated yet.
1299 BytesToPopOnReturn = 0; // Callee pops nothing.
1300 BytesCallerReserves = StackSize;
1301
1302 // Return the new list of results.
1303 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1304 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
1305}
1306
1307SDOperand
1308X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG,
1309 unsigned CC) {
1310 SDOperand Chain = Op.getOperand(0);
1311 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1312 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1313 SDOperand Callee = Op.getOperand(4);
Chris Lattner227b6c52007-02-28 07:00:42 +00001314
1315 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner3066bec2007-02-28 06:10:12 +00001316 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +00001317 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +00001318 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_64_C);
Chris Lattner3066bec2007-02-28 06:10:12 +00001319
1320 // Get a count of how many bytes are to be pushed on the stack.
1321 unsigned NumBytes = CCInfo.getNextStackOffset();
1322 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1323
1324 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1325 SmallVector<SDOperand, 8> MemOpChains;
1326
1327 SDOperand StackPtr;
1328
1329 // Walk the register/memloc assignments, inserting copies/loads.
1330 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1331 CCValAssign &VA = ArgLocs[i];
1332 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
1333
1334 // Promote the value if needed.
1335 switch (VA.getLocInfo()) {
1336 default: assert(0 && "Unknown loc info!");
1337 case CCValAssign::Full: break;
1338 case CCValAssign::SExt:
1339 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1340 break;
1341 case CCValAssign::ZExt:
1342 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1343 break;
1344 case CCValAssign::AExt:
1345 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1346 break;
1347 }
1348
1349 if (VA.isRegLoc()) {
1350 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1351 } else {
1352 assert(VA.isMemLoc());
1353 if (StackPtr.Val == 0)
1354 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
1355 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
1356 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1357 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1358 }
1359 }
1360
1361 if (!MemOpChains.empty())
1362 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1363 &MemOpChains[0], MemOpChains.size());
1364
1365 // Build a sequence of copy-to-reg nodes chained together with token chain
1366 // and flag operands which copy the outgoing args into registers.
1367 SDOperand InFlag;
1368 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1369 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1370 InFlag);
1371 InFlag = Chain.getValue(1);
1372 }
1373
1374 if (isVarArg) {
1375 // From AMD64 ABI document:
1376 // For calls that may call functions that use varargs or stdargs
1377 // (prototype-less calls or calls to functions containing ellipsis (...) in
1378 // the declaration) %al is used as hidden argument to specify the number
1379 // of SSE registers used. The contents of %al do not need to match exactly
1380 // the number of registers, but must be an ubound on the number of SSE
1381 // registers used and is in the range 0 - 8 inclusive.
1382
1383 // Count the number of XMM registers allocated.
1384 static const unsigned XMMArgRegs[] = {
1385 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1386 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1387 };
1388 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1389
1390 Chain = DAG.getCopyToReg(Chain, X86::AL,
1391 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1392 InFlag = Chain.getValue(1);
1393 }
1394
1395 // If the callee is a GlobalAddress node (quite common, every direct call is)
1396 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1397 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1398 // We should use extra load for direct calls to dllimported functions in
1399 // non-JIT mode.
Evan Chenga1779b92007-03-14 22:11:11 +00001400 if (getTargetMachine().getCodeModel() != CodeModel::Large
Anton Korobeynikovfb801512007-04-16 18:10:23 +00001401 && !Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1402 getTargetMachine(), true))
Chris Lattner3066bec2007-02-28 06:10:12 +00001403 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1404 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Chenga1779b92007-03-14 22:11:11 +00001405 if (getTargetMachine().getCodeModel() != CodeModel::Large)
1406 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Chris Lattner3066bec2007-02-28 06:10:12 +00001407
1408 // Returns a chain & a flag for retval copy to use.
1409 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1410 SmallVector<SDOperand, 8> Ops;
1411 Ops.push_back(Chain);
1412 Ops.push_back(Callee);
1413
1414 // Add argument registers to the end of the list so that they are known live
1415 // into the call.
1416 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1417 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1418 RegsToPass[i].second.getValueType()));
1419
1420 if (InFlag.Val)
1421 Ops.push_back(InFlag);
1422
1423 // FIXME: Do not generate X86ISD::TAILCALL for now.
1424 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1425 NodeTys, &Ops[0], Ops.size());
1426 InFlag = Chain.getValue(1);
1427
1428 // Returns a flag for retval copy to use.
1429 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1430 Ops.clear();
1431 Ops.push_back(Chain);
1432 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1433 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1434 Ops.push_back(InFlag);
1435 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1436 InFlag = Chain.getValue(1);
1437
1438 // Handle result values, copying them out of physregs into vregs that we
1439 // return.
1440 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
1441}
1442
1443
1444//===----------------------------------------------------------------------===//
1445// Other Lowering Hooks
1446//===----------------------------------------------------------------------===//
1447
1448
Chris Lattner76ac0682005-11-15 00:40:23 +00001449SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1450 if (ReturnAddrIndex == 0) {
1451 // Set up a frame object for the return address.
1452 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001453 if (Subtarget->is64Bit())
1454 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1455 else
1456 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Chris Lattner76ac0682005-11-15 00:40:23 +00001457 }
1458
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001459 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00001460}
1461
1462
1463
Evan Cheng45df7f82006-01-30 23:41:35 +00001464/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1465/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00001466/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1467/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00001468static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00001469 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1470 SelectionDAG &DAG) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001471 X86CC = X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001472 if (!isFP) {
Chris Lattner971e3392006-09-13 17:04:54 +00001473 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1474 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1475 // X > -1 -> X == 0, jump !sign.
1476 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001477 X86CC = X86::COND_NS;
Chris Lattner971e3392006-09-13 17:04:54 +00001478 return true;
1479 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1480 // X < 0 -> X == 0, jump on sign.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001481 X86CC = X86::COND_S;
Chris Lattner971e3392006-09-13 17:04:54 +00001482 return true;
1483 }
Chris Lattner7a627672006-09-13 03:22:10 +00001484 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001485
Evan Cheng172fce72006-01-06 00:43:03 +00001486 switch (SetCCOpcode) {
1487 default: break;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001488 case ISD::SETEQ: X86CC = X86::COND_E; break;
1489 case ISD::SETGT: X86CC = X86::COND_G; break;
1490 case ISD::SETGE: X86CC = X86::COND_GE; break;
1491 case ISD::SETLT: X86CC = X86::COND_L; break;
1492 case ISD::SETLE: X86CC = X86::COND_LE; break;
1493 case ISD::SETNE: X86CC = X86::COND_NE; break;
1494 case ISD::SETULT: X86CC = X86::COND_B; break;
1495 case ISD::SETUGT: X86CC = X86::COND_A; break;
1496 case ISD::SETULE: X86CC = X86::COND_BE; break;
1497 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001498 }
1499 } else {
1500 // On a floating point condition, the flags are set as follows:
1501 // ZF PF CF op
1502 // 0 | 0 | 0 | X > Y
1503 // 0 | 0 | 1 | X < Y
1504 // 1 | 0 | 0 | X == Y
1505 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00001506 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00001507 switch (SetCCOpcode) {
1508 default: break;
1509 case ISD::SETUEQ:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001510 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001511 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001512 case ISD::SETOGT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001513 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001514 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001515 case ISD::SETOGE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001516 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001517 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001518 case ISD::SETULT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001519 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001520 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001521 case ISD::SETULE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001522 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001523 case ISD::SETONE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001524 case ISD::SETNE: X86CC = X86::COND_NE; break;
1525 case ISD::SETUO: X86CC = X86::COND_P; break;
1526 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001527 }
Chris Lattner7a627672006-09-13 03:22:10 +00001528 if (Flip)
1529 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00001530 }
Evan Cheng45df7f82006-01-30 23:41:35 +00001531
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001532 return X86CC != X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001533}
1534
Evan Cheng339edad2006-01-11 00:33:36 +00001535/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1536/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001537/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00001538static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001539 switch (X86CC) {
1540 default:
1541 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001542 case X86::COND_B:
1543 case X86::COND_BE:
1544 case X86::COND_E:
1545 case X86::COND_P:
1546 case X86::COND_A:
1547 case X86::COND_AE:
1548 case X86::COND_NE:
1549 case X86::COND_NP:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001550 return true;
1551 }
1552}
1553
Evan Chengc995b452006-04-06 23:23:56 +00001554/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00001555/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00001556static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1557 if (Op.getOpcode() == ISD::UNDEF)
1558 return true;
1559
1560 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00001561 return (Val >= Low && Val < Hi);
1562}
1563
1564/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1565/// true if Op is undef or if its value equal to the specified value.
1566static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
1567 if (Op.getOpcode() == ISD::UNDEF)
1568 return true;
1569 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00001570}
1571
Evan Cheng68ad48b2006-03-22 18:59:22 +00001572/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
1573/// specifies a shuffle of elements that is suitable for input to PSHUFD.
1574bool X86::isPSHUFDMask(SDNode *N) {
1575 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1576
1577 if (N->getNumOperands() != 4)
1578 return false;
1579
1580 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00001581 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001582 SDOperand Arg = N->getOperand(i);
1583 if (Arg.getOpcode() == ISD::UNDEF) continue;
1584 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1585 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00001586 return false;
1587 }
1588
1589 return true;
1590}
1591
1592/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001593/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001594bool X86::isPSHUFHWMask(SDNode *N) {
1595 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1596
1597 if (N->getNumOperands() != 8)
1598 return false;
1599
1600 // Lower quadword copied in order.
1601 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001602 SDOperand Arg = N->getOperand(i);
1603 if (Arg.getOpcode() == ISD::UNDEF) continue;
1604 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1605 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00001606 return false;
1607 }
1608
1609 // Upper quadword shuffled.
1610 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001611 SDOperand Arg = N->getOperand(i);
1612 if (Arg.getOpcode() == ISD::UNDEF) continue;
1613 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1614 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001615 if (Val < 4 || Val > 7)
1616 return false;
1617 }
1618
1619 return true;
1620}
1621
1622/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001623/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001624bool X86::isPSHUFLWMask(SDNode *N) {
1625 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1626
1627 if (N->getNumOperands() != 8)
1628 return false;
1629
1630 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00001631 for (unsigned i = 4; i != 8; ++i)
1632 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00001633 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00001634
1635 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00001636 for (unsigned i = 0; i != 4; ++i)
1637 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00001638 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00001639
1640 return true;
1641}
1642
Evan Chengd27fb3e2006-03-24 01:18:28 +00001643/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
1644/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner35a08552007-02-25 07:10:00 +00001645static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001646 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001647
Evan Cheng60f0b892006-04-20 08:58:49 +00001648 unsigned Half = NumElems / 2;
1649 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001650 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng60f0b892006-04-20 08:58:49 +00001651 return false;
1652 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001653 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00001654 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001655
1656 return true;
1657}
1658
Evan Cheng60f0b892006-04-20 08:58:49 +00001659bool X86::isSHUFPMask(SDNode *N) {
1660 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001661 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00001662}
1663
Evan Chengafa1cb62007-05-17 18:45:50 +00001664/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng60f0b892006-04-20 08:58:49 +00001665/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
1666/// half elements to come from vector 1 (which would equal the dest.) and
1667/// the upper half to come from vector 2.
Chris Lattner35a08552007-02-25 07:10:00 +00001668static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
1669 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001670
Chris Lattner35a08552007-02-25 07:10:00 +00001671 unsigned Half = NumOps / 2;
Evan Cheng60f0b892006-04-20 08:58:49 +00001672 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001673 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00001674 return false;
Chris Lattner35a08552007-02-25 07:10:00 +00001675 for (unsigned i = Half; i < NumOps; ++i)
1676 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng60f0b892006-04-20 08:58:49 +00001677 return false;
1678 return true;
1679}
1680
1681static bool isCommutedSHUFP(SDNode *N) {
1682 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001683 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00001684}
1685
Evan Cheng2595a682006-03-24 02:58:06 +00001686/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
1687/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
1688bool X86::isMOVHLPSMask(SDNode *N) {
1689 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1690
Evan Cheng1a194a52006-03-28 06:50:32 +00001691 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00001692 return false;
1693
Evan Cheng1a194a52006-03-28 06:50:32 +00001694 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00001695 return isUndefOrEqual(N->getOperand(0), 6) &&
1696 isUndefOrEqual(N->getOperand(1), 7) &&
1697 isUndefOrEqual(N->getOperand(2), 2) &&
1698 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00001699}
1700
Evan Cheng922e1912006-11-07 22:14:24 +00001701/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
1702/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
1703/// <2, 3, 2, 3>
1704bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
1705 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1706
1707 if (N->getNumOperands() != 4)
1708 return false;
1709
1710 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
1711 return isUndefOrEqual(N->getOperand(0), 2) &&
1712 isUndefOrEqual(N->getOperand(1), 3) &&
1713 isUndefOrEqual(N->getOperand(2), 2) &&
1714 isUndefOrEqual(N->getOperand(3), 3);
1715}
1716
Evan Chengc995b452006-04-06 23:23:56 +00001717/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
1718/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
1719bool X86::isMOVLPMask(SDNode *N) {
1720 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1721
1722 unsigned NumElems = N->getNumOperands();
1723 if (NumElems != 2 && NumElems != 4)
1724 return false;
1725
Evan Chengac847262006-04-07 21:53:05 +00001726 for (unsigned i = 0; i < NumElems/2; ++i)
1727 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
1728 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001729
Evan Chengac847262006-04-07 21:53:05 +00001730 for (unsigned i = NumElems/2; i < NumElems; ++i)
1731 if (!isUndefOrEqual(N->getOperand(i), i))
1732 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001733
1734 return true;
1735}
1736
1737/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00001738/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
1739/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00001740bool X86::isMOVHPMask(SDNode *N) {
1741 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1742
1743 unsigned NumElems = N->getNumOperands();
1744 if (NumElems != 2 && NumElems != 4)
1745 return false;
1746
Evan Chengac847262006-04-07 21:53:05 +00001747 for (unsigned i = 0; i < NumElems/2; ++i)
1748 if (!isUndefOrEqual(N->getOperand(i), i))
1749 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001750
1751 for (unsigned i = 0; i < NumElems/2; ++i) {
1752 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00001753 if (!isUndefOrEqual(Arg, i + NumElems))
1754 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001755 }
1756
1757 return true;
1758}
1759
Evan Cheng5df75882006-03-28 00:39:58 +00001760/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
1761/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner35a08552007-02-25 07:10:00 +00001762bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
1763 bool V2IsSplat = false) {
1764 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng5df75882006-03-28 00:39:58 +00001765 return false;
1766
Chris Lattner35a08552007-02-25 07:10:00 +00001767 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
1768 SDOperand BitI = Elts[i];
1769 SDOperand BitI1 = Elts[i+1];
Evan Chengac847262006-04-07 21:53:05 +00001770 if (!isUndefOrEqual(BitI, j))
1771 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001772 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00001773 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001774 return false;
1775 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00001776 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001777 return false;
1778 }
Evan Cheng5df75882006-03-28 00:39:58 +00001779 }
1780
1781 return true;
1782}
1783
Evan Cheng60f0b892006-04-20 08:58:49 +00001784bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
1785 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001786 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00001787}
1788
Evan Cheng2bc32802006-03-28 02:43:26 +00001789/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
1790/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner35a08552007-02-25 07:10:00 +00001791bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
1792 bool V2IsSplat = false) {
1793 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng2bc32802006-03-28 02:43:26 +00001794 return false;
1795
Chris Lattner35a08552007-02-25 07:10:00 +00001796 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
1797 SDOperand BitI = Elts[i];
1798 SDOperand BitI1 = Elts[i+1];
1799 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengac847262006-04-07 21:53:05 +00001800 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001801 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00001802 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001803 return false;
1804 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00001805 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001806 return false;
1807 }
Evan Cheng2bc32802006-03-28 02:43:26 +00001808 }
1809
1810 return true;
1811}
1812
Evan Cheng60f0b892006-04-20 08:58:49 +00001813bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
1814 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001815 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00001816}
1817
Evan Chengf3b52c82006-04-05 07:20:06 +00001818/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
1819/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
1820/// <0, 0, 1, 1>
1821bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
1822 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1823
1824 unsigned NumElems = N->getNumOperands();
Bill Wendling591eab82007-04-24 21:16:55 +00001825 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Chengf3b52c82006-04-05 07:20:06 +00001826 return false;
1827
1828 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
1829 SDOperand BitI = N->getOperand(i);
1830 SDOperand BitI1 = N->getOperand(i+1);
1831
Evan Chengac847262006-04-07 21:53:05 +00001832 if (!isUndefOrEqual(BitI, j))
1833 return false;
1834 if (!isUndefOrEqual(BitI1, j))
1835 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00001836 }
1837
1838 return true;
1839}
1840
Bill Wendling591eab82007-04-24 21:16:55 +00001841/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
1842/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
1843/// <2, 2, 3, 3>
1844bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
1845 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1846
1847 unsigned NumElems = N->getNumOperands();
1848 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
1849 return false;
1850
1851 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
1852 SDOperand BitI = N->getOperand(i);
1853 SDOperand BitI1 = N->getOperand(i + 1);
1854
1855 if (!isUndefOrEqual(BitI, j))
1856 return false;
1857 if (!isUndefOrEqual(BitI1, j))
1858 return false;
1859 }
1860
1861 return true;
1862}
1863
Evan Chenge8b51802006-04-21 01:05:10 +00001864/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
1865/// specifies a shuffle of elements that is suitable for input to MOVSS,
1866/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner35a08552007-02-25 07:10:00 +00001867static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
1868 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00001869 return false;
1870
Chris Lattner35a08552007-02-25 07:10:00 +00001871 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Cheng12ba3e22006-04-11 00:19:04 +00001872 return false;
1873
Chris Lattner35a08552007-02-25 07:10:00 +00001874 for (unsigned i = 1; i < NumElts; ++i) {
1875 if (!isUndefOrEqual(Elts[i], i))
Evan Cheng12ba3e22006-04-11 00:19:04 +00001876 return false;
1877 }
1878
1879 return true;
1880}
Evan Chengf3b52c82006-04-05 07:20:06 +00001881
Evan Chenge8b51802006-04-21 01:05:10 +00001882bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001883 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001884 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00001885}
1886
Evan Chenge8b51802006-04-21 01:05:10 +00001887/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
1888/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00001889/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner35a08552007-02-25 07:10:00 +00001890static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
1891 bool V2IsSplat = false,
Evan Cheng89c5d042006-09-08 01:50:06 +00001892 bool V2IsUndef = false) {
Chris Lattner35a08552007-02-25 07:10:00 +00001893 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00001894 return false;
1895
1896 if (!isUndefOrEqual(Ops[0], 0))
1897 return false;
1898
Chris Lattner35a08552007-02-25 07:10:00 +00001899 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001900 SDOperand Arg = Ops[i];
Chris Lattner35a08552007-02-25 07:10:00 +00001901 if (!(isUndefOrEqual(Arg, i+NumOps) ||
1902 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
1903 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng89c5d042006-09-08 01:50:06 +00001904 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001905 }
1906
1907 return true;
1908}
1909
Evan Cheng89c5d042006-09-08 01:50:06 +00001910static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
1911 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001912 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001913 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
1914 V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00001915}
1916
Evan Cheng5d247f82006-04-14 21:59:03 +00001917/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
1918/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
1919bool X86::isMOVSHDUPMask(SDNode *N) {
1920 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1921
1922 if (N->getNumOperands() != 4)
1923 return false;
1924
1925 // Expect 1, 1, 3, 3
1926 for (unsigned i = 0; i < 2; ++i) {
1927 SDOperand Arg = N->getOperand(i);
1928 if (Arg.getOpcode() == ISD::UNDEF) continue;
1929 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1930 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1931 if (Val != 1) return false;
1932 }
Evan Cheng6222cf22006-04-15 05:37:34 +00001933
1934 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00001935 for (unsigned i = 2; i < 4; ++i) {
1936 SDOperand Arg = N->getOperand(i);
1937 if (Arg.getOpcode() == ISD::UNDEF) continue;
1938 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1939 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1940 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00001941 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00001942 }
Evan Cheng65bb7202006-04-15 03:13:24 +00001943
Evan Cheng6222cf22006-04-15 05:37:34 +00001944 // Don't use movshdup if it can be done with a shufps.
1945 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00001946}
1947
1948/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
1949/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
1950bool X86::isMOVSLDUPMask(SDNode *N) {
1951 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1952
1953 if (N->getNumOperands() != 4)
1954 return false;
1955
1956 // Expect 0, 0, 2, 2
1957 for (unsigned i = 0; i < 2; ++i) {
1958 SDOperand Arg = N->getOperand(i);
1959 if (Arg.getOpcode() == ISD::UNDEF) continue;
1960 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1961 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1962 if (Val != 0) return false;
1963 }
Evan Cheng6222cf22006-04-15 05:37:34 +00001964
1965 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00001966 for (unsigned i = 2; i < 4; ++i) {
1967 SDOperand Arg = N->getOperand(i);
1968 if (Arg.getOpcode() == ISD::UNDEF) continue;
1969 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1970 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1971 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00001972 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00001973 }
Evan Cheng65bb7202006-04-15 03:13:24 +00001974
Evan Cheng6222cf22006-04-15 05:37:34 +00001975 // Don't use movshdup if it can be done with a shufps.
1976 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00001977}
1978
Evan Chengcea02ff2007-06-19 00:02:56 +00001979/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
1980/// specifies a identity operation on the LHS or RHS.
1981static bool isIdentityMask(SDNode *N, bool RHS = false) {
1982 unsigned NumElems = N->getNumOperands();
1983 for (unsigned i = 0; i < NumElems; ++i)
1984 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
1985 return false;
1986 return true;
1987}
1988
Evan Chengd097e672006-03-22 02:53:00 +00001989/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
1990/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00001991static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00001992 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1993
Evan Chengd097e672006-03-22 02:53:00 +00001994 // This is a splat operation if each element of the permute is the same, and
1995 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001996 unsigned NumElems = N->getNumOperands();
1997 SDOperand ElementBase;
1998 unsigned i = 0;
1999 for (; i != NumElems; ++i) {
2000 SDOperand Elt = N->getOperand(i);
Reid Spencerde46e482006-11-02 20:25:50 +00002001 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002002 ElementBase = Elt;
2003 break;
2004 }
2005 }
2006
2007 if (!ElementBase.Val)
2008 return false;
2009
2010 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002011 SDOperand Arg = N->getOperand(i);
2012 if (Arg.getOpcode() == ISD::UNDEF) continue;
2013 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002014 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00002015 }
2016
2017 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002018 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00002019}
2020
Evan Cheng5022b342006-04-17 20:43:08 +00002021/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2022/// a splat of a single element and it's a 2 or 4 element mask.
2023bool X86::isSplatMask(SDNode *N) {
2024 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2025
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002026 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00002027 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2028 return false;
2029 return ::isSplatMask(N);
2030}
2031
Evan Chenge056dd52006-10-27 21:08:32 +00002032/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2033/// specifies a splat of zero element.
2034bool X86::isSplatLoMask(SDNode *N) {
2035 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2036
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002037 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chenge056dd52006-10-27 21:08:32 +00002038 if (!isUndefOrEqual(N->getOperand(i), 0))
2039 return false;
2040 return true;
2041}
2042
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002043/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2044/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2045/// instructions.
2046unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002047 unsigned NumOperands = N->getNumOperands();
2048 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2049 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00002050 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002051 unsigned Val = 0;
2052 SDOperand Arg = N->getOperand(NumOperands-i-1);
2053 if (Arg.getOpcode() != ISD::UNDEF)
2054 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00002055 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002056 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00002057 if (i != NumOperands - 1)
2058 Mask <<= Shift;
2059 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002060
2061 return Mask;
2062}
2063
Evan Chengb7fedff2006-03-29 23:07:14 +00002064/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2065/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2066/// instructions.
2067unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2068 unsigned Mask = 0;
2069 // 8 nodes, but we only care about the last 4.
2070 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002071 unsigned Val = 0;
2072 SDOperand Arg = N->getOperand(i);
2073 if (Arg.getOpcode() != ISD::UNDEF)
2074 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002075 Mask |= (Val - 4);
2076 if (i != 4)
2077 Mask <<= 2;
2078 }
2079
2080 return Mask;
2081}
2082
2083/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2084/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2085/// instructions.
2086unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2087 unsigned Mask = 0;
2088 // 8 nodes, but we only care about the first 4.
2089 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002090 unsigned Val = 0;
2091 SDOperand Arg = N->getOperand(i);
2092 if (Arg.getOpcode() != ISD::UNDEF)
2093 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002094 Mask |= Val;
2095 if (i != 0)
2096 Mask <<= 2;
2097 }
2098
2099 return Mask;
2100}
2101
Evan Cheng59a63552006-04-05 01:47:37 +00002102/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2103/// specifies a 8 element shuffle that can be broken into a pair of
2104/// PSHUFHW and PSHUFLW.
2105static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2106 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2107
2108 if (N->getNumOperands() != 8)
2109 return false;
2110
2111 // Lower quadword shuffled.
2112 for (unsigned i = 0; i != 4; ++i) {
2113 SDOperand Arg = N->getOperand(i);
2114 if (Arg.getOpcode() == ISD::UNDEF) continue;
2115 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2116 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2117 if (Val > 4)
2118 return false;
2119 }
2120
2121 // Upper quadword shuffled.
2122 for (unsigned i = 4; i != 8; ++i) {
2123 SDOperand Arg = N->getOperand(i);
2124 if (Arg.getOpcode() == ISD::UNDEF) continue;
2125 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2126 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2127 if (Val < 4 || Val > 7)
2128 return false;
2129 }
2130
2131 return true;
2132}
2133
Evan Chengc995b452006-04-06 23:23:56 +00002134/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2135/// values in ther permute mask.
Evan Chengc415c5b2006-10-25 21:49:50 +00002136static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2137 SDOperand &V2, SDOperand &Mask,
2138 SelectionDAG &DAG) {
Evan Chengc995b452006-04-06 23:23:56 +00002139 MVT::ValueType VT = Op.getValueType();
2140 MVT::ValueType MaskVT = Mask.getValueType();
Dan Gohman5c441312007-06-14 22:58:02 +00002141 MVT::ValueType EltVT = MVT::getVectorElementType(MaskVT);
Evan Chengc995b452006-04-06 23:23:56 +00002142 unsigned NumElems = Mask.getNumOperands();
Chris Lattner35a08552007-02-25 07:10:00 +00002143 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc995b452006-04-06 23:23:56 +00002144
2145 for (unsigned i = 0; i != NumElems; ++i) {
2146 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002147 if (Arg.getOpcode() == ISD::UNDEF) {
2148 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2149 continue;
2150 }
Evan Chengc995b452006-04-06 23:23:56 +00002151 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2152 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2153 if (Val < NumElems)
2154 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2155 else
2156 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2157 }
2158
Evan Chengc415c5b2006-10-25 21:49:50 +00002159 std::swap(V1, V2);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002160 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc415c5b2006-10-25 21:49:50 +00002161 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chengc995b452006-04-06 23:23:56 +00002162}
2163
Evan Cheng7855e4d2006-04-19 20:35:22 +00002164/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2165/// match movhlps. The lower half elements should come from upper half of
2166/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002167/// half of V2 (and in order).
Evan Cheng7855e4d2006-04-19 20:35:22 +00002168static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2169 unsigned NumElems = Mask->getNumOperands();
2170 if (NumElems != 4)
2171 return false;
2172 for (unsigned i = 0, e = 2; i != e; ++i)
2173 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2174 return false;
2175 for (unsigned i = 2; i != 4; ++i)
2176 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2177 return false;
2178 return true;
2179}
2180
Evan Chengc995b452006-04-06 23:23:56 +00002181/// isScalarLoadToVector - Returns true if the node is a scalar load that
2182/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00002183static inline bool isScalarLoadToVector(SDNode *N) {
2184 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2185 N = N->getOperand(0).Val;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002186 return ISD::isNON_EXTLoad(N);
Evan Chengc995b452006-04-06 23:23:56 +00002187 }
2188 return false;
2189}
2190
Evan Cheng7855e4d2006-04-19 20:35:22 +00002191/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2192/// match movlp{s|d}. The lower half elements should come from lower half of
2193/// V1 (and in order), and the upper half elements should come from the upper
2194/// half of V2 (and in order). And since V1 will become the source of the
2195/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Chenge646abb2006-10-09 21:39:25 +00002196static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002197 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng7855e4d2006-04-19 20:35:22 +00002198 return false;
Evan Chenge646abb2006-10-09 21:39:25 +00002199 // Is V2 is a vector load, don't do this transformation. We will try to use
2200 // load folding shufps op.
2201 if (ISD::isNON_EXTLoad(V2))
2202 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002203
Evan Cheng7855e4d2006-04-19 20:35:22 +00002204 unsigned NumElems = Mask->getNumOperands();
2205 if (NumElems != 2 && NumElems != 4)
2206 return false;
2207 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2208 if (!isUndefOrEqual(Mask->getOperand(i), i))
2209 return false;
2210 for (unsigned i = NumElems/2; i != NumElems; ++i)
2211 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2212 return false;
2213 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002214}
2215
Evan Cheng60f0b892006-04-20 08:58:49 +00002216/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2217/// all the same.
2218static bool isSplatVector(SDNode *N) {
2219 if (N->getOpcode() != ISD::BUILD_VECTOR)
2220 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002221
Evan Cheng60f0b892006-04-20 08:58:49 +00002222 SDOperand SplatValue = N->getOperand(0);
2223 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2224 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002225 return false;
2226 return true;
2227}
2228
Evan Cheng89c5d042006-09-08 01:50:06 +00002229/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2230/// to an undef.
2231static bool isUndefShuffle(SDNode *N) {
Evan Chengafa1cb62007-05-17 18:45:50 +00002232 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
Evan Cheng89c5d042006-09-08 01:50:06 +00002233 return false;
2234
2235 SDOperand V1 = N->getOperand(0);
2236 SDOperand V2 = N->getOperand(1);
2237 SDOperand Mask = N->getOperand(2);
2238 unsigned NumElems = Mask.getNumOperands();
2239 for (unsigned i = 0; i != NumElems; ++i) {
2240 SDOperand Arg = Mask.getOperand(i);
2241 if (Arg.getOpcode() != ISD::UNDEF) {
2242 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2243 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2244 return false;
2245 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2246 return false;
2247 }
2248 }
2249 return true;
2250}
2251
Evan Chengafa1cb62007-05-17 18:45:50 +00002252/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2253/// constant +0.0.
2254static inline bool isZeroNode(SDOperand Elt) {
2255 return ((isa<ConstantSDNode>(Elt) &&
2256 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2257 (isa<ConstantFPSDNode>(Elt) &&
2258 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
2259}
2260
2261/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2262/// to an zero vector.
2263static bool isZeroShuffle(SDNode *N) {
2264 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2265 return false;
2266
2267 SDOperand V1 = N->getOperand(0);
2268 SDOperand V2 = N->getOperand(1);
2269 SDOperand Mask = N->getOperand(2);
2270 unsigned NumElems = Mask.getNumOperands();
2271 for (unsigned i = 0; i != NumElems; ++i) {
2272 SDOperand Arg = Mask.getOperand(i);
2273 if (Arg.getOpcode() != ISD::UNDEF) {
2274 unsigned Idx = cast<ConstantSDNode>(Arg)->getValue();
2275 if (Idx < NumElems) {
2276 unsigned Opc = V1.Val->getOpcode();
2277 if (Opc == ISD::UNDEF)
2278 continue;
2279 if (Opc != ISD::BUILD_VECTOR ||
2280 !isZeroNode(V1.Val->getOperand(Idx)))
2281 return false;
2282 } else if (Idx >= NumElems) {
2283 unsigned Opc = V2.Val->getOpcode();
2284 if (Opc == ISD::UNDEF)
2285 continue;
2286 if (Opc != ISD::BUILD_VECTOR ||
2287 !isZeroNode(V2.Val->getOperand(Idx - NumElems)))
2288 return false;
2289 }
2290 }
2291 }
2292 return true;
2293}
2294
2295/// getZeroVector - Returns a vector of specified type with all zero elements.
2296///
2297static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2298 assert(MVT::isVector(VT) && "Expected a vector type");
Dan Gohman703e0f82007-05-24 14:33:05 +00002299 unsigned NumElems = MVT::getVectorNumElements(VT);
Dan Gohman5c441312007-06-14 22:58:02 +00002300 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Chengafa1cb62007-05-17 18:45:50 +00002301 bool isFP = MVT::isFloatingPoint(EVT);
2302 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
2303 SmallVector<SDOperand, 8> ZeroVec(NumElems, Zero);
2304 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
2305}
2306
Evan Cheng60f0b892006-04-20 08:58:49 +00002307/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2308/// that point to V2 points to its first element.
2309static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2310 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2311
2312 bool Changed = false;
Chris Lattner35a08552007-02-25 07:10:00 +00002313 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002314 unsigned NumElems = Mask.getNumOperands();
2315 for (unsigned i = 0; i != NumElems; ++i) {
2316 SDOperand Arg = Mask.getOperand(i);
2317 if (Arg.getOpcode() != ISD::UNDEF) {
2318 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2319 if (Val > NumElems) {
2320 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2321 Changed = true;
2322 }
2323 }
2324 MaskVec.push_back(Arg);
2325 }
2326
2327 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002328 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2329 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002330 return Mask;
2331}
2332
Evan Chenge8b51802006-04-21 01:05:10 +00002333/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2334/// operation of specified width.
2335static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002336 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002337 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Evan Cheng60f0b892006-04-20 08:58:49 +00002338
Chris Lattner35a08552007-02-25 07:10:00 +00002339 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002340 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2341 for (unsigned i = 1; i != NumElems; ++i)
2342 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002343 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002344}
2345
Evan Cheng5022b342006-04-17 20:43:08 +00002346/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2347/// of specified width.
2348static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2349 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002350 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002351 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5022b342006-04-17 20:43:08 +00002352 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2353 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2354 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2355 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002356 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002357}
2358
Evan Cheng60f0b892006-04-20 08:58:49 +00002359/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2360/// of specified width.
2361static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2362 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002363 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Evan Cheng60f0b892006-04-20 08:58:49 +00002364 unsigned Half = NumElems/2;
Chris Lattner35a08552007-02-25 07:10:00 +00002365 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002366 for (unsigned i = 0; i != Half; ++i) {
2367 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2368 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2369 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002370 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002371}
2372
Evan Cheng5022b342006-04-17 20:43:08 +00002373/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2374///
2375static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2376 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002377 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002378 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002379 unsigned NumElems = Mask.getNumOperands();
2380 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002381 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002382 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002383 NumElems >>= 1;
2384 }
2385 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2386
2387 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002388 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002389 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002390 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002391 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2392}
2393
Evan Cheng14215c32006-04-21 23:03:30 +00002394/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Evan Chengafa1cb62007-05-17 18:45:50 +00002395/// vector of zero or undef vector.
Evan Cheng14215c32006-04-21 23:03:30 +00002396static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002397 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002398 bool isZero, SelectionDAG &DAG) {
2399 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002400 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002401 MVT::ValueType EVT = MVT::getVectorElementType(MaskVT);
Evan Chenge8b51802006-04-21 01:05:10 +00002402 SDOperand Zero = DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002403 SmallVector<SDOperand, 8> MaskVec(NumElems, Zero);
Evan Chenge8b51802006-04-21 01:05:10 +00002404 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002405 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2406 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002407 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002408}
2409
Evan Chengb0461082006-04-24 18:01:45 +00002410/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2411///
2412static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2413 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002414 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002415 if (NumNonZero > 8)
2416 return SDOperand();
2417
2418 SDOperand V(0, 0);
2419 bool First = true;
2420 for (unsigned i = 0; i < 16; ++i) {
2421 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2422 if (ThisIsNonZero && First) {
2423 if (NumZero)
2424 V = getZeroVector(MVT::v8i16, DAG);
2425 else
2426 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2427 First = false;
2428 }
2429
2430 if ((i & 1) != 0) {
2431 SDOperand ThisElt(0, 0), LastElt(0, 0);
2432 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2433 if (LastIsNonZero) {
2434 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2435 }
2436 if (ThisIsNonZero) {
2437 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2438 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2439 ThisElt, DAG.getConstant(8, MVT::i8));
2440 if (LastIsNonZero)
2441 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2442 } else
2443 ThisElt = LastElt;
2444
2445 if (ThisElt.Val)
2446 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002447 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002448 }
2449 }
2450
2451 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2452}
2453
Bill Wendlingd551a182007-03-22 18:42:45 +00002454/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengb0461082006-04-24 18:01:45 +00002455///
2456static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2457 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002458 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002459 if (NumNonZero > 4)
2460 return SDOperand();
2461
2462 SDOperand V(0, 0);
2463 bool First = true;
2464 for (unsigned i = 0; i < 8; ++i) {
2465 bool isNonZero = (NonZeros & (1 << i)) != 0;
2466 if (isNonZero) {
2467 if (First) {
2468 if (NumZero)
2469 V = getZeroVector(MVT::v8i16, DAG);
2470 else
2471 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2472 First = false;
2473 }
2474 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002475 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002476 }
2477 }
2478
2479 return V;
2480}
2481
Evan Chenga9467aa2006-04-25 20:13:52 +00002482SDOperand
2483X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2484 // All zero's are handled with pxor.
2485 if (ISD::isBuildVectorAllZeros(Op.Val))
2486 return Op;
2487
2488 // All one's are handled with pcmpeqd.
2489 if (ISD::isBuildVectorAllOnes(Op.Val))
2490 return Op;
2491
2492 MVT::ValueType VT = Op.getValueType();
Dan Gohman5c441312007-06-14 22:58:02 +00002493 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Chenga9467aa2006-04-25 20:13:52 +00002494 unsigned EVTBits = MVT::getSizeInBits(EVT);
2495
2496 unsigned NumElems = Op.getNumOperands();
2497 unsigned NumZero = 0;
2498 unsigned NumNonZero = 0;
2499 unsigned NonZeros = 0;
2500 std::set<SDOperand> Values;
2501 for (unsigned i = 0; i < NumElems; ++i) {
2502 SDOperand Elt = Op.getOperand(i);
2503 if (Elt.getOpcode() != ISD::UNDEF) {
2504 Values.insert(Elt);
2505 if (isZeroNode(Elt))
2506 NumZero++;
2507 else {
2508 NonZeros |= (1 << i);
2509 NumNonZero++;
2510 }
2511 }
2512 }
2513
Dan Gohmana8665142007-06-25 16:23:39 +00002514 if (NumNonZero == 0) {
2515 if (NumZero == 0)
2516 // All undef vector. Return an UNDEF.
2517 return DAG.getNode(ISD::UNDEF, VT);
2518 else
2519 // A mix of zero and undef. Return a zero vector.
2520 return getZeroVector(VT, DAG);
2521 }
Evan Chenga9467aa2006-04-25 20:13:52 +00002522
2523 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2524 if (Values.size() == 1)
2525 return SDOperand();
2526
2527 // Special case for single non-zero element.
Evan Cheng798b3062006-10-25 20:48:19 +00002528 if (NumNonZero == 1) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002529 unsigned Idx = CountTrailingZeros_32(NonZeros);
2530 SDOperand Item = Op.getOperand(Idx);
2531 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2532 if (Idx == 0)
2533 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2534 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2535 NumZero > 0, DAG);
2536
2537 if (EVTBits == 32) {
2538 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2539 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2540 DAG);
2541 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002542 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002543 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002544 for (unsigned i = 0; i < NumElems; i++)
2545 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002546 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2547 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002548 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2549 DAG.getNode(ISD::UNDEF, VT), Mask);
2550 }
2551 }
2552
Bill Wendling591eab82007-04-24 21:16:55 +00002553 // Let legalizer expand 2-wide build_vectors.
Evan Chenga9467aa2006-04-25 20:13:52 +00002554 if (EVTBits == 64)
2555 return SDOperand();
2556
2557 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendlingad2db4a2007-03-28 00:57:11 +00002558 if (EVTBits == 8 && NumElems == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002559 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2560 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002561 if (V.Val) return V;
2562 }
2563
Bill Wendlingad2db4a2007-03-28 00:57:11 +00002564 if (EVTBits == 16 && NumElems == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002565 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2566 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002567 if (V.Val) return V;
2568 }
2569
2570 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner35a08552007-02-25 07:10:00 +00002571 SmallVector<SDOperand, 8> V;
2572 V.resize(NumElems);
Evan Chenga9467aa2006-04-25 20:13:52 +00002573 if (NumElems == 4 && NumZero > 0) {
2574 for (unsigned i = 0; i < 4; ++i) {
2575 bool isZero = !(NonZeros & (1 << i));
2576 if (isZero)
2577 V[i] = getZeroVector(VT, DAG);
2578 else
2579 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2580 }
2581
2582 for (unsigned i = 0; i < 2; ++i) {
2583 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
2584 default: break;
2585 case 0:
2586 V[i] = V[i*2]; // Must be a zero vector.
2587 break;
2588 case 1:
2589 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
2590 getMOVLMask(NumElems, DAG));
2591 break;
2592 case 2:
2593 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2594 getMOVLMask(NumElems, DAG));
2595 break;
2596 case 3:
2597 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2598 getUnpacklMask(NumElems, DAG));
2599 break;
2600 }
2601 }
2602
Evan Cheng9fee4422006-05-16 07:21:53 +00002603 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002604 // clears the upper bits.
Evan Chenga9467aa2006-04-25 20:13:52 +00002605 // FIXME: we can do the same for v4f32 case when we know both parts of
2606 // the lower half come from scalar_to_vector (loadf32). We should do
2607 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng798b3062006-10-25 20:48:19 +00002608 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Chenga9467aa2006-04-25 20:13:52 +00002609 return V[0];
2610 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002611 MVT::ValueType EVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002612 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002613 bool Reverse = (NonZeros & 0x3) == 2;
2614 for (unsigned i = 0; i < 2; ++i)
2615 if (Reverse)
2616 MaskVec.push_back(DAG.getConstant(1-i, EVT));
2617 else
2618 MaskVec.push_back(DAG.getConstant(i, EVT));
2619 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
2620 for (unsigned i = 0; i < 2; ++i)
2621 if (Reverse)
2622 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
2623 else
2624 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002625 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2626 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002627 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
2628 }
2629
2630 if (Values.size() > 2) {
2631 // Expand into a number of unpckl*.
2632 // e.g. for v4f32
2633 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
2634 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
2635 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
2636 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
2637 for (unsigned i = 0; i < NumElems; ++i)
2638 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2639 NumElems >>= 1;
2640 while (NumElems != 0) {
2641 for (unsigned i = 0; i < NumElems; ++i)
2642 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
2643 UnpckMask);
2644 NumElems >>= 1;
2645 }
2646 return V[0];
2647 }
2648
2649 return SDOperand();
2650}
2651
2652SDOperand
2653X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2654 SDOperand V1 = Op.getOperand(0);
2655 SDOperand V2 = Op.getOperand(1);
2656 SDOperand PermMask = Op.getOperand(2);
2657 MVT::ValueType VT = Op.getValueType();
2658 unsigned NumElems = PermMask.getNumOperands();
2659 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
2660 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Cheng949bcc92006-10-16 06:36:00 +00002661 bool V1IsSplat = false;
2662 bool V2IsSplat = false;
Evan Chenga9467aa2006-04-25 20:13:52 +00002663
Evan Cheng89c5d042006-09-08 01:50:06 +00002664 if (isUndefShuffle(Op.Val))
2665 return DAG.getNode(ISD::UNDEF, VT);
2666
Evan Chengafa1cb62007-05-17 18:45:50 +00002667 if (isZeroShuffle(Op.Val))
2668 return getZeroVector(VT, DAG);
2669
Evan Chengcea02ff2007-06-19 00:02:56 +00002670 if (isIdentityMask(PermMask.Val))
2671 return V1;
2672 else if (isIdentityMask(PermMask.Val, true))
2673 return V2;
2674
Evan Chenga9467aa2006-04-25 20:13:52 +00002675 if (isSplatMask(PermMask.Val)) {
2676 if (NumElems <= 4) return Op;
2677 // Promote it to a v4i32 splat.
Evan Cheng798b3062006-10-25 20:48:19 +00002678 return PromoteSplat(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00002679 }
2680
Evan Cheng798b3062006-10-25 20:48:19 +00002681 if (X86::isMOVLMask(PermMask.Val))
2682 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002683
Evan Cheng798b3062006-10-25 20:48:19 +00002684 if (X86::isMOVSHDUPMask(PermMask.Val) ||
2685 X86::isMOVSLDUPMask(PermMask.Val) ||
2686 X86::isMOVHLPSMask(PermMask.Val) ||
2687 X86::isMOVHPMask(PermMask.Val) ||
2688 X86::isMOVLPMask(PermMask.Val))
2689 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00002690
Evan Cheng798b3062006-10-25 20:48:19 +00002691 if (ShouldXformToMOVHLPS(PermMask.Val) ||
2692 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Chengc415c5b2006-10-25 21:49:50 +00002693 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00002694
Evan Chengc415c5b2006-10-25 21:49:50 +00002695 bool Commuted = false;
Evan Cheng798b3062006-10-25 20:48:19 +00002696 V1IsSplat = isSplatVector(V1.Val);
2697 V2IsSplat = isSplatVector(V2.Val);
2698 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chengc415c5b2006-10-25 21:49:50 +00002699 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00002700 std::swap(V1IsSplat, V2IsSplat);
2701 std::swap(V1IsUndef, V2IsUndef);
Evan Chengc415c5b2006-10-25 21:49:50 +00002702 Commuted = true;
Evan Cheng798b3062006-10-25 20:48:19 +00002703 }
2704
2705 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
2706 if (V2IsUndef) return V1;
Evan Chengc415c5b2006-10-25 21:49:50 +00002707 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00002708 if (V2IsSplat) {
2709 // V2 is a splat, so the mask may be malformed. That is, it may point
2710 // to any V2 element. The instruction selectior won't like this. Get
2711 // a corrected mask and commute to form a proper MOVS{S|D}.
2712 SDOperand NewMask = getMOVLMask(NumElems, DAG);
2713 if (NewMask.Val != PermMask.Val)
2714 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002715 }
Evan Cheng798b3062006-10-25 20:48:19 +00002716 return Op;
Evan Cheng949bcc92006-10-16 06:36:00 +00002717 }
Evan Chenga9467aa2006-04-25 20:13:52 +00002718
Evan Cheng949bcc92006-10-16 06:36:00 +00002719 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
Bill Wendling591eab82007-04-24 21:16:55 +00002720 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
Evan Cheng949bcc92006-10-16 06:36:00 +00002721 X86::isUNPCKLMask(PermMask.Val) ||
2722 X86::isUNPCKHMask(PermMask.Val))
2723 return Op;
Evan Cheng8c5766e2006-10-04 18:33:38 +00002724
Evan Cheng798b3062006-10-25 20:48:19 +00002725 if (V2IsSplat) {
2726 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002727 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng798b3062006-10-25 20:48:19 +00002728 // new vector_shuffle with the corrected mask.
2729 SDOperand NewMask = NormalizeMask(PermMask, DAG);
2730 if (NewMask.Val != PermMask.Val) {
2731 if (X86::isUNPCKLMask(PermMask.Val, true)) {
2732 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
2733 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
2734 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
2735 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
2736 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002737 }
2738 }
2739 }
2740
2741 // Normalize the node to match x86 shuffle ops if needed
Evan Chengc415c5b2006-10-25 21:49:50 +00002742 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
2743 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
2744
2745 if (Commuted) {
2746 // Commute is back and try unpck* again.
2747 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
2748 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
Bill Wendling591eab82007-04-24 21:16:55 +00002749 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
Evan Chengc415c5b2006-10-25 21:49:50 +00002750 X86::isUNPCKLMask(PermMask.Val) ||
2751 X86::isUNPCKHMask(PermMask.Val))
2752 return Op;
2753 }
Evan Chenga9467aa2006-04-25 20:13:52 +00002754
2755 // If VT is integer, try PSHUF* first, then SHUFP*.
2756 if (MVT::isInteger(VT)) {
2757 if (X86::isPSHUFDMask(PermMask.Val) ||
2758 X86::isPSHUFHWMask(PermMask.Val) ||
2759 X86::isPSHUFLWMask(PermMask.Val)) {
2760 if (V2.getOpcode() != ISD::UNDEF)
2761 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2762 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
2763 return Op;
2764 }
2765
Chris Lattnerdade6072007-05-17 17:13:13 +00002766 if (X86::isSHUFPMask(PermMask.Val) &&
2767 MVT::getSizeInBits(VT) != 64) // Don't do this for MMX.
Evan Chenga9467aa2006-04-25 20:13:52 +00002768 return Op;
2769
2770 // Handle v8i16 shuffle high / low shuffle node pair.
2771 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
2772 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002773 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002774 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002775 for (unsigned i = 0; i != 4; ++i)
2776 MaskVec.push_back(PermMask.getOperand(i));
2777 for (unsigned i = 4; i != 8; ++i)
2778 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002779 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2780 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002781 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2782 MaskVec.clear();
2783 for (unsigned i = 0; i != 4; ++i)
2784 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2785 for (unsigned i = 4; i != 8; ++i)
2786 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00002787 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002788 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2789 }
2790 } else {
2791 // Floating point cases in the other order.
2792 if (X86::isSHUFPMask(PermMask.Val))
2793 return Op;
2794 if (X86::isPSHUFDMask(PermMask.Val) ||
2795 X86::isPSHUFHWMask(PermMask.Val) ||
2796 X86::isPSHUFLWMask(PermMask.Val)) {
2797 if (V2.getOpcode() != ISD::UNDEF)
2798 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2799 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
2800 return Op;
2801 }
2802 }
2803
Chris Lattnerdade6072007-05-17 17:13:13 +00002804 if (NumElems == 4 &&
2805 // Don't do this for MMX.
2806 MVT::getSizeInBits(VT) != 64) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002807 MVT::ValueType MaskVT = PermMask.getValueType();
Dan Gohman5c441312007-06-14 22:58:02 +00002808 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002809 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng3cd43622006-04-28 07:03:38 +00002810 Locs.reserve(NumElems);
Chris Lattner35a08552007-02-25 07:10:00 +00002811 SmallVector<SDOperand, 8> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2812 SmallVector<SDOperand, 8> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng3cd43622006-04-28 07:03:38 +00002813 unsigned NumHi = 0;
2814 unsigned NumLo = 0;
2815 // If no more than two elements come from either vector. This can be
2816 // implemented with two shuffles. First shuffle gather the elements.
2817 // The second shuffle, which takes the first shuffle as both of its
2818 // vector operands, put the elements into the right order.
2819 for (unsigned i = 0; i != NumElems; ++i) {
2820 SDOperand Elt = PermMask.getOperand(i);
2821 if (Elt.getOpcode() == ISD::UNDEF) {
2822 Locs[i] = std::make_pair(-1, -1);
2823 } else {
2824 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
2825 if (Val < NumElems) {
2826 Locs[i] = std::make_pair(0, NumLo);
2827 Mask1[NumLo] = Elt;
2828 NumLo++;
2829 } else {
2830 Locs[i] = std::make_pair(1, NumHi);
2831 if (2+NumHi < NumElems)
2832 Mask1[2+NumHi] = Elt;
2833 NumHi++;
2834 }
2835 }
2836 }
2837 if (NumLo <= 2 && NumHi <= 2) {
2838 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002839 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2840 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00002841 for (unsigned i = 0; i != NumElems; ++i) {
2842 if (Locs[i].first == -1)
2843 continue;
2844 else {
2845 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
2846 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
2847 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
2848 }
2849 }
2850
2851 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00002852 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2853 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00002854 }
2855
2856 // Break it into (shuffle shuffle_hi, shuffle_lo).
2857 Locs.clear();
Chris Lattner35a08552007-02-25 07:10:00 +00002858 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2859 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2860 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Chenga9467aa2006-04-25 20:13:52 +00002861 unsigned MaskIdx = 0;
2862 unsigned LoIdx = 0;
2863 unsigned HiIdx = NumElems/2;
2864 for (unsigned i = 0; i != NumElems; ++i) {
2865 if (i == NumElems/2) {
2866 MaskPtr = &HiMask;
2867 MaskIdx = 1;
2868 LoIdx = 0;
2869 HiIdx = NumElems/2;
2870 }
2871 SDOperand Elt = PermMask.getOperand(i);
2872 if (Elt.getOpcode() == ISD::UNDEF) {
2873 Locs[i] = std::make_pair(-1, -1);
2874 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
2875 Locs[i] = std::make_pair(MaskIdx, LoIdx);
2876 (*MaskPtr)[LoIdx] = Elt;
2877 LoIdx++;
2878 } else {
2879 Locs[i] = std::make_pair(MaskIdx, HiIdx);
2880 (*MaskPtr)[HiIdx] = Elt;
2881 HiIdx++;
2882 }
2883 }
2884
Chris Lattner3d826992006-05-16 06:45:34 +00002885 SDOperand LoShuffle =
2886 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002887 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2888 &LoMask[0], LoMask.size()));
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002889 SDOperand HiShuffle =
Chris Lattner3d826992006-05-16 06:45:34 +00002890 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002891 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2892 &HiMask[0], HiMask.size()));
Chris Lattner35a08552007-02-25 07:10:00 +00002893 SmallVector<SDOperand, 8> MaskOps;
Evan Chenga9467aa2006-04-25 20:13:52 +00002894 for (unsigned i = 0; i != NumElems; ++i) {
2895 if (Locs[i].first == -1) {
2896 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
2897 } else {
2898 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
2899 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
2900 }
2901 }
2902 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00002903 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2904 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002905 }
2906
2907 return SDOperand();
2908}
2909
2910SDOperand
2911X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
2912 if (!isa<ConstantSDNode>(Op.getOperand(1)))
2913 return SDOperand();
2914
2915 MVT::ValueType VT = Op.getValueType();
2916 // TODO: handle v16i8.
2917 if (MVT::getSizeInBits(VT) == 16) {
2918 // Transform it so it match pextrw which produces a 32-bit result.
2919 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
2920 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
2921 Op.getOperand(0), Op.getOperand(1));
2922 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
2923 DAG.getValueType(VT));
2924 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
2925 } else if (MVT::getSizeInBits(VT) == 32) {
2926 SDOperand Vec = Op.getOperand(0);
2927 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
2928 if (Idx == 0)
2929 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00002930 // SHUFPS the element to the lowest double word, then movss.
2931 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00002932 SmallVector<SDOperand, 8> IdxVec;
Dan Gohman5c441312007-06-14 22:58:02 +00002933 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorElementType(MaskVT)));
2934 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
2935 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
2936 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00002937 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2938 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002939 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng922e1912006-11-07 22:14:24 +00002940 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002941 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00002942 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002943 } else if (MVT::getSizeInBits(VT) == 64) {
2944 SDOperand Vec = Op.getOperand(0);
2945 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
2946 if (Idx == 0)
2947 return Op;
2948
2949 // UNPCKHPD the element to the lowest double word, then movsd.
2950 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
2951 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
2952 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00002953 SmallVector<SDOperand, 8> IdxVec;
Dan Gohman5c441312007-06-14 22:58:02 +00002954 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorElementType(MaskVT)));
2955 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00002956 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2957 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002958 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
2959 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
2960 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00002961 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002962 }
2963
2964 return SDOperand();
2965}
2966
2967SDOperand
2968X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00002969 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00002970 // as its second argument.
2971 MVT::ValueType VT = Op.getValueType();
Dan Gohman5c441312007-06-14 22:58:02 +00002972 MVT::ValueType BaseVT = MVT::getVectorElementType(VT);
Evan Chenga9467aa2006-04-25 20:13:52 +00002973 SDOperand N0 = Op.getOperand(0);
2974 SDOperand N1 = Op.getOperand(1);
2975 SDOperand N2 = Op.getOperand(2);
2976 if (MVT::getSizeInBits(BaseVT) == 16) {
2977 if (N1.getValueType() != MVT::i32)
2978 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
2979 if (N2.getValueType() != MVT::i32)
Evan Cheng3bd318e2007-06-29 00:01:20 +00002980 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(),getPointerTy());
Evan Chenga9467aa2006-04-25 20:13:52 +00002981 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
2982 } else if (MVT::getSizeInBits(BaseVT) == 32) {
2983 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
2984 if (Idx == 0) {
2985 // Use a movss.
2986 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
2987 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohman5c441312007-06-14 22:58:02 +00002988 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002989 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002990 MaskVec.push_back(DAG.getConstant(4, BaseVT));
2991 for (unsigned i = 1; i <= 3; ++i)
2992 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2993 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00002994 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2995 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002996 } else {
2997 // Use two pinsrw instructions to insert a 32 bit value.
2998 Idx <<= 1;
2999 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00003000 if (ISD::isNON_EXTLoad(N1.Val)) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003001 // Just load directly from f32mem to GR32.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003002 LoadSDNode *LD = cast<LoadSDNode>(N1);
3003 N1 = DAG.getLoad(MVT::i32, LD->getChain(), LD->getBasePtr(),
3004 LD->getSrcValue(), LD->getSrcValueOffset());
Evan Chenga9467aa2006-04-25 20:13:52 +00003005 } else {
3006 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3007 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3008 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003009 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003010 }
3011 }
3012 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3013 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003014 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003015 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3016 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003017 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003018 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
3019 }
3020 }
3021
3022 return SDOperand();
3023}
3024
3025SDOperand
3026X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3027 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3028 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3029}
3030
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003031// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Chenga9467aa2006-04-25 20:13:52 +00003032// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3033// one of the above mentioned nodes. It has to be wrapped because otherwise
3034// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3035// be used to form addressing mode. These wrapped nodes will be selected
3036// into MOV32ri.
3037SDOperand
3038X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3039 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Cheng0b169222006-11-29 23:19:46 +00003040 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3041 getPointerTy(),
3042 CP->getAlignment());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003043 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003044 // With PIC, the address is actually $g + Offset.
3045 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3046 !Subtarget->isPICStyleRIPRel()) {
3047 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3048 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3049 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003050 }
3051
3052 return Result;
3053}
3054
3055SDOperand
3056X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3057 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng0b169222006-11-29 23:19:46 +00003058 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003059 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003060 // With PIC, the address is actually $g + Offset.
3061 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3062 !Subtarget->isPICStyleRIPRel()) {
3063 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3064 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3065 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003066 }
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003067
3068 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3069 // load the value at address GV, not the value of GV itself. This means that
3070 // the GlobalAddress must be in the base or index register of the address, not
3071 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003072 // The same applies for external symbols during PIC codegen
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003073 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
3074 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003075
3076 return Result;
3077}
3078
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00003079// Lower ISD::GlobalTLSAddress using the "general dynamic" model
3080static SDOperand
3081LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
3082 const MVT::ValueType PtrVT) {
3083 SDOperand InFlag;
3084 SDOperand Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
3085 DAG.getNode(X86ISD::GlobalBaseReg,
3086 PtrVT), InFlag);
3087 InFlag = Chain.getValue(1);
3088
3089 // emit leal symbol@TLSGD(,%ebx,1), %eax
3090 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
3091 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
3092 GA->getValueType(0),
3093 GA->getOffset());
3094 SDOperand Ops[] = { Chain, TGA, InFlag };
3095 SDOperand Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
3096 InFlag = Result.getValue(2);
3097 Chain = Result.getValue(1);
3098
3099 // call ___tls_get_addr. This function receives its argument in
3100 // the register EAX.
3101 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
3102 InFlag = Chain.getValue(1);
3103
3104 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
3105 SDOperand Ops1[] = { Chain,
3106 DAG.getTargetExternalSymbol("___tls_get_addr",
3107 PtrVT),
3108 DAG.getRegister(X86::EAX, PtrVT),
3109 DAG.getRegister(X86::EBX, PtrVT),
3110 InFlag };
3111 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
3112 InFlag = Chain.getValue(1);
3113
3114 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
3115}
3116
3117// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
3118// "local exec" model.
3119static SDOperand
3120LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
3121 const MVT::ValueType PtrVT) {
3122 // Get the Thread Pointer
3123 SDOperand ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
3124 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
3125 // exec)
3126 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
3127 GA->getValueType(0),
3128 GA->getOffset());
3129 SDOperand Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
Lauro Ramos Venancioefb80772007-04-22 22:50:52 +00003130
3131 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
3132 Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset, NULL, 0);
3133
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00003134 // The address of the thread local variable is the add of the thread
3135 // pointer with the offset of the variable.
3136 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
3137}
3138
3139SDOperand
3140X86TargetLowering::LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
3141 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio4e919082007-04-21 20:56:26 +00003142 // TODO: implement the "initial exec"model for pic executables
3143 assert(!Subtarget->is64Bit() && Subtarget->isTargetELF() &&
3144 "TLS not implemented for non-ELF and 64-bit targets");
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00003145 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
3146 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
3147 // otherwise use the "Local Exec"TLS Model
3148 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
3149 return LowerToTLSGeneralDynamicModel(GA, DAG, getPointerTy());
3150 else
3151 return LowerToTLSExecModel(GA, DAG, getPointerTy());
3152}
3153
Evan Chenga9467aa2006-04-25 20:13:52 +00003154SDOperand
3155X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3156 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Cheng0b169222006-11-29 23:19:46 +00003157 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003158 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003159 // With PIC, the address is actually $g + Offset.
3160 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3161 !Subtarget->isPICStyleRIPRel()) {
3162 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3163 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3164 Result);
3165 }
3166
3167 return Result;
3168}
3169
3170SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3171 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3172 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3173 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3174 // With PIC, the address is actually $g + Offset.
3175 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3176 !Subtarget->isPICStyleRIPRel()) {
3177 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3178 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3179 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003180 }
3181
3182 return Result;
3183}
3184
3185SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00003186 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3187 "Not an i64 shift!");
3188 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3189 SDOperand ShOpLo = Op.getOperand(0);
3190 SDOperand ShOpHi = Op.getOperand(1);
3191 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003192 SDOperand Tmp1 = isSRA ?
3193 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3194 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003195
3196 SDOperand Tmp2, Tmp3;
3197 if (Op.getOpcode() == ISD::SHL_PARTS) {
3198 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3199 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3200 } else {
3201 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00003202 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00003203 }
3204
Evan Cheng4259a0f2006-09-11 02:19:56 +00003205 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3206 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3207 DAG.getConstant(32, MVT::i8));
3208 SDOperand COps[]={DAG.getEntryNode(), AndNode, DAG.getConstant(0, MVT::i8)};
3209 SDOperand InFlag = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
Evan Cheng9c249c32006-01-09 18:33:28 +00003210
3211 SDOperand Hi, Lo;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003212 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00003213
Evan Cheng4259a0f2006-09-11 02:19:56 +00003214 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3215 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00003216 if (Op.getOpcode() == ISD::SHL_PARTS) {
3217 Ops.push_back(Tmp2);
3218 Ops.push_back(Tmp3);
3219 Ops.push_back(CC);
3220 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003221 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003222 InFlag = Hi.getValue(1);
3223
3224 Ops.clear();
3225 Ops.push_back(Tmp3);
3226 Ops.push_back(Tmp1);
3227 Ops.push_back(CC);
3228 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003229 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003230 } else {
3231 Ops.push_back(Tmp2);
3232 Ops.push_back(Tmp3);
3233 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00003234 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003235 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003236 InFlag = Lo.getValue(1);
3237
3238 Ops.clear();
3239 Ops.push_back(Tmp3);
3240 Ops.push_back(Tmp1);
3241 Ops.push_back(CC);
3242 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003243 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003244 }
3245
Evan Cheng4259a0f2006-09-11 02:19:56 +00003246 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003247 Ops.clear();
3248 Ops.push_back(Lo);
3249 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003250 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003251}
Evan Cheng6305e502006-01-12 22:54:21 +00003252
Evan Chenga9467aa2006-04-25 20:13:52 +00003253SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3254 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3255 Op.getOperand(0).getValueType() >= MVT::i16 &&
3256 "Unknown SINT_TO_FP to lower!");
3257
3258 SDOperand Result;
3259 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3260 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3261 MachineFunction &MF = DAG.getMachineFunction();
3262 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3263 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengdf9ac472006-10-05 23:01:46 +00003264 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Chengab51cf22006-10-13 21:14:26 +00003265 StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003266
3267 // Build the FILD
Chris Lattner35a08552007-02-25 07:10:00 +00003268 SDVTList Tys;
3269 if (X86ScalarSSE)
3270 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
3271 else
Dale Johannesena2b3c172007-07-03 00:53:03 +00003272 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00003273 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003274 Ops.push_back(Chain);
3275 Ops.push_back(StackSlot);
3276 Ops.push_back(DAG.getValueType(SrcVT));
3277 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003278 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003279
3280 if (X86ScalarSSE) {
3281 Chain = Result.getValue(1);
3282 SDOperand InFlag = Result.getValue(2);
3283
3284 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3285 // shouldn't be necessary except that RFP cannot be live across
3286 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003287 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003288 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003289 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00003290 Tys = DAG.getVTList(MVT::Other);
3291 SmallVector<SDOperand, 8> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003292 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003293 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003294 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003295 Ops.push_back(DAG.getValueType(Op.getValueType()));
3296 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003297 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00003298 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00003299 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003300
Evan Chenga9467aa2006-04-25 20:13:52 +00003301 return Result;
3302}
3303
3304SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3305 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3306 "Unknown FP_TO_SINT to lower!");
3307 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3308 // stack slot.
3309 MachineFunction &MF = DAG.getMachineFunction();
3310 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3311 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3312 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3313
3314 unsigned Opc;
3315 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00003316 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3317 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3318 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3319 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00003320 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003321
Evan Chenga9467aa2006-04-25 20:13:52 +00003322 SDOperand Chain = DAG.getEntryNode();
3323 SDOperand Value = Op.getOperand(0);
3324 if (X86ScalarSSE) {
3325 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Chengab51cf22006-10-13 21:14:26 +00003326 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Dale Johannesena2b3c172007-07-03 00:53:03 +00003327 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00003328 SDOperand Ops[] = {
3329 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
3330 };
3331 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003332 Chain = Value.getValue(1);
3333 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3334 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3335 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003336
Evan Chenga9467aa2006-04-25 20:13:52 +00003337 // Build the FP_TO_INT*_IN_MEM
Chris Lattner35a08552007-02-25 07:10:00 +00003338 SDOperand Ops[] = { Chain, Value, StackSlot };
3339 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Cheng172fce72006-01-06 00:43:03 +00003340
Evan Chenga9467aa2006-04-25 20:13:52 +00003341 // Load the result.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003342 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003343}
3344
3345SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3346 MVT::ValueType VT = Op.getValueType();
Dan Gohman57111e72007-07-10 00:05:58 +00003347 MVT::ValueType EltVT = VT;
3348 if (MVT::isVector(VT))
3349 EltVT = MVT::getVectorElementType(VT);
3350 const Type *OpNTy = MVT::getTypeForValueType(EltVT);
Evan Chenga9467aa2006-04-25 20:13:52 +00003351 std::vector<Constant*> CV;
Dan Gohman57111e72007-07-10 00:05:58 +00003352 if (EltVT == MVT::f64) {
3353 Constant *C = ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63)));
3354 CV.push_back(C);
3355 CV.push_back(C);
Evan Chenga9467aa2006-04-25 20:13:52 +00003356 } else {
Dan Gohman57111e72007-07-10 00:05:58 +00003357 Constant *C = ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31)));
3358 CV.push_back(C);
3359 CV.push_back(C);
3360 CV.push_back(C);
3361 CV.push_back(C);
Evan Chenga9467aa2006-04-25 20:13:52 +00003362 }
3363 Constant *CS = ConstantStruct::get(CV);
3364 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003365 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003366 SmallVector<SDOperand, 3> Ops;
3367 Ops.push_back(DAG.getEntryNode());
3368 Ops.push_back(CPIdx);
3369 Ops.push_back(DAG.getSrcValue(NULL));
3370 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003371 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3372}
3373
3374SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3375 MVT::ValueType VT = Op.getValueType();
Dan Gohman57111e72007-07-10 00:05:58 +00003376 MVT::ValueType EltVT = VT;
3377 if (MVT::isVector(VT))
3378 EltVT = MVT::getVectorElementType(VT);
3379 const Type *OpNTy = MVT::getTypeForValueType(EltVT);
Evan Chenga9467aa2006-04-25 20:13:52 +00003380 std::vector<Constant*> CV;
Dan Gohman57111e72007-07-10 00:05:58 +00003381 if (EltVT == MVT::f64) {
3382 Constant *C = ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63));
3383 CV.push_back(C);
3384 CV.push_back(C);
Evan Chenga9467aa2006-04-25 20:13:52 +00003385 } else {
Dan Gohman57111e72007-07-10 00:05:58 +00003386 Constant *C = ConstantFP::get(OpNTy, BitsToFloat(1U << 31));
3387 CV.push_back(C);
3388 CV.push_back(C);
3389 CV.push_back(C);
3390 CV.push_back(C);
Evan Chenga9467aa2006-04-25 20:13:52 +00003391 }
3392 Constant *CS = ConstantStruct::get(CV);
3393 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003394 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003395 SmallVector<SDOperand, 3> Ops;
3396 Ops.push_back(DAG.getEntryNode());
3397 Ops.push_back(CPIdx);
3398 Ops.push_back(DAG.getSrcValue(NULL));
3399 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003400 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
3401}
3402
Evan Cheng4363e882007-01-05 07:55:56 +00003403SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng82241c82007-01-05 21:37:56 +00003404 SDOperand Op0 = Op.getOperand(0);
3405 SDOperand Op1 = Op.getOperand(1);
Evan Cheng4363e882007-01-05 07:55:56 +00003406 MVT::ValueType VT = Op.getValueType();
Evan Cheng82241c82007-01-05 21:37:56 +00003407 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng4363e882007-01-05 07:55:56 +00003408 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng82241c82007-01-05 21:37:56 +00003409
3410 // If second operand is smaller, extend it first.
3411 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
3412 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
3413 SrcVT = VT;
3414 }
3415
Evan Cheng4363e882007-01-05 07:55:56 +00003416 // First get the sign bit of second operand.
3417 std::vector<Constant*> CV;
3418 if (SrcVT == MVT::f64) {
3419 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(1ULL << 63)));
3420 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3421 } else {
3422 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(1U << 31)));
3423 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3424 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3425 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3426 }
3427 Constant *CS = ConstantStruct::get(CV);
3428 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003429 SDVTList Tys = DAG.getVTList(SrcVT, MVT::Other);
Evan Cheng4363e882007-01-05 07:55:56 +00003430 SmallVector<SDOperand, 3> Ops;
3431 Ops.push_back(DAG.getEntryNode());
3432 Ops.push_back(CPIdx);
3433 Ops.push_back(DAG.getSrcValue(NULL));
Evan Cheng82241c82007-01-05 21:37:56 +00003434 SDOperand Mask1 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3435 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng4363e882007-01-05 07:55:56 +00003436
3437 // Shift sign bit right or left if the two operands have different types.
3438 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
3439 // Op0 is MVT::f32, Op1 is MVT::f64.
3440 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
3441 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
3442 DAG.getConstant(32, MVT::i32));
3443 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
3444 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
3445 DAG.getConstant(0, getPointerTy()));
Evan Cheng4363e882007-01-05 07:55:56 +00003446 }
3447
Evan Cheng82241c82007-01-05 21:37:56 +00003448 // Clear first operand sign bit.
3449 CV.clear();
3450 if (VT == MVT::f64) {
3451 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(~(1ULL << 63))));
3452 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3453 } else {
3454 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(~(1U << 31))));
3455 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3456 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3457 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3458 }
3459 CS = ConstantStruct::get(CV);
3460 CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003461 Tys = DAG.getVTList(VT, MVT::Other);
Evan Cheng82241c82007-01-05 21:37:56 +00003462 Ops.clear();
3463 Ops.push_back(DAG.getEntryNode());
3464 Ops.push_back(CPIdx);
3465 Ops.push_back(DAG.getSrcValue(NULL));
3466 SDOperand Mask2 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3467 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
3468
3469 // Or the value with the sign bit.
3470 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng4363e882007-01-05 07:55:56 +00003471}
3472
Evan Cheng4259a0f2006-09-11 02:19:56 +00003473SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG,
3474 SDOperand Chain) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003475 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
3476 SDOperand Cond;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003477 SDOperand Op0 = Op.getOperand(0);
3478 SDOperand Op1 = Op.getOperand(1);
Evan Chenga9467aa2006-04-25 20:13:52 +00003479 SDOperand CC = Op.getOperand(2);
3480 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng694810c2006-10-12 19:12:56 +00003481 const MVT::ValueType *VTs1 = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3482 const MVT::ValueType *VTs2 = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003483 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Chenga9467aa2006-04-25 20:13:52 +00003484 unsigned X86CC;
Evan Chenga9467aa2006-04-25 20:13:52 +00003485
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003486 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Chris Lattner7a627672006-09-13 03:22:10 +00003487 Op0, Op1, DAG)) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003488 SDOperand Ops1[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003489 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, Ops1, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003490 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003491 return DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003492 }
3493
3494 assert(isFP && "Illegal integer SetCC!");
3495
3496 SDOperand COps[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003497 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, COps, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003498
3499 switch (SetCCOpcode) {
3500 default: assert(false && "Illegal floating point SetCC!");
3501 case ISD::SETOEQ: { // !PF & ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003502 SDOperand Ops1[] = { DAG.getConstant(X86::COND_NP, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003503 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003504 SDOperand Ops2[] = { DAG.getConstant(X86::COND_E, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003505 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003506 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003507 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
3508 }
3509 case ISD::SETUNE: { // PF | !ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003510 SDOperand Ops1[] = { DAG.getConstant(X86::COND_P, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003511 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003512 SDOperand Ops2[] = { DAG.getConstant(X86::COND_NE, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003513 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003514 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003515 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
3516 }
Evan Chengc1583db2005-12-21 20:21:51 +00003517 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003518}
Evan Cheng45df7f82006-01-30 23:41:35 +00003519
Evan Chenga9467aa2006-04-25 20:13:52 +00003520SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003521 bool addTest = true;
3522 SDOperand Chain = DAG.getEntryNode();
3523 SDOperand Cond = Op.getOperand(0);
3524 SDOperand CC;
3525 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Cheng944d1e92006-01-26 02:13:10 +00003526
Evan Cheng4259a0f2006-09-11 02:19:56 +00003527 if (Cond.getOpcode() == ISD::SETCC)
3528 Cond = LowerSETCC(Cond, DAG, Chain);
3529
3530 if (Cond.getOpcode() == X86ISD::SETCC) {
3531 CC = Cond.getOperand(0);
3532
Evan Chenga9467aa2006-04-25 20:13:52 +00003533 // If condition flag is set by a X86ISD::CMP, then make a copy of it
Evan Cheng4259a0f2006-09-11 02:19:56 +00003534 // (since flag operand cannot be shared). Use it as the condition setting
3535 // operand in place of the X86ISD::SETCC.
3536 // If the X86ISD::SETCC has more than one use, then perhaps it's better
Evan Chenga9467aa2006-04-25 20:13:52 +00003537 // to use a test instead of duplicating the X86ISD::CMP (for register
Evan Cheng4259a0f2006-09-11 02:19:56 +00003538 // pressure reason)?
3539 SDOperand Cmp = Cond.getOperand(1);
3540 unsigned Opc = Cmp.getOpcode();
3541 bool IllegalFPCMov = !X86ScalarSSE &&
3542 MVT::isFloatingPoint(Op.getValueType()) &&
3543 !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
3544 if ((Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) &&
3545 !IllegalFPCMov) {
3546 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3547 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3548 addTest = false;
3549 }
3550 }
Evan Cheng73a1ad92006-01-10 20:26:56 +00003551
Evan Chenga9467aa2006-04-25 20:13:52 +00003552 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003553 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003554 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3555 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng225a4d02005-12-17 01:21:05 +00003556 }
Evan Cheng45df7f82006-01-30 23:41:35 +00003557
Evan Cheng4259a0f2006-09-11 02:19:56 +00003558 VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::Flag);
3559 SmallVector<SDOperand, 4> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003560 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
3561 // condition is true.
3562 Ops.push_back(Op.getOperand(2));
3563 Ops.push_back(Op.getOperand(1));
3564 Ops.push_back(CC);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003565 Ops.push_back(Cond.getValue(1));
3566 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003567}
Evan Cheng944d1e92006-01-26 02:13:10 +00003568
Evan Chenga9467aa2006-04-25 20:13:52 +00003569SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003570 bool addTest = true;
3571 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003572 SDOperand Cond = Op.getOperand(1);
3573 SDOperand Dest = Op.getOperand(2);
3574 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003575 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3576
Evan Chenga9467aa2006-04-25 20:13:52 +00003577 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng4259a0f2006-09-11 02:19:56 +00003578 Cond = LowerSETCC(Cond, DAG, Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003579
3580 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003581 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003582
Evan Cheng4259a0f2006-09-11 02:19:56 +00003583 // If condition flag is set by a X86ISD::CMP, then make a copy of it
3584 // (since flag operand cannot be shared). Use it as the condition setting
3585 // operand in place of the X86ISD::SETCC.
3586 // If the X86ISD::SETCC has more than one use, then perhaps it's better
3587 // to use a test instead of duplicating the X86ISD::CMP (for register
3588 // pressure reason)?
3589 SDOperand Cmp = Cond.getOperand(1);
3590 unsigned Opc = Cmp.getOpcode();
3591 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) {
3592 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3593 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3594 addTest = false;
3595 }
3596 }
Evan Chengfb22e862006-01-13 01:03:02 +00003597
Evan Chenga9467aa2006-04-25 20:13:52 +00003598 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003599 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003600 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3601 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng6fc31042005-12-19 23:12:38 +00003602 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003603 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003604 Cond, Op.getOperand(2), CC, Cond.getValue(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00003605}
Evan Chengae986f12006-01-11 22:15:48 +00003606
Evan Cheng2a330942006-05-25 00:59:30 +00003607SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
3608 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003609
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003610 if (Subtarget->is64Bit())
Chris Lattner7802f3e2007-02-25 09:06:15 +00003611 return LowerX86_64CCCCallTo(Op, DAG, CallingConv);
Evan Cheng2a330942006-05-25 00:59:30 +00003612 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003613 switch (CallingConv) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003614 default:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003615 assert(0 && "Unsupported calling convention");
Chris Lattnerfc360392006-09-27 18:29:38 +00003616 case CallingConv::Fast:
Chris Lattner3ed3be32007-02-28 06:05:16 +00003617 // TODO: Implement fastcc
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003618 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003619 case CallingConv::C:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003620 case CallingConv::X86_StdCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003621 return LowerCCCCallTo(Op, DAG, CallingConv);
Chris Lattnerfc360392006-09-27 18:29:38 +00003622 case CallingConv::X86_FastCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003623 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003624 }
Evan Cheng2a330942006-05-25 00:59:30 +00003625}
3626
Anton Korobeynikov9b91d982007-04-17 19:34:00 +00003627
3628// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
3629// Calls to _alloca is needed to probe the stack when allocating more than 4k
3630// bytes in one go. Touching the stack at 4K increments is necessary to ensure
3631// that the guard pages used by the OS virtual memory manager are allocated in
3632// correct sequence.
Anton Korobeynikovde9c8252007-07-05 20:36:08 +00003633SDOperand
3634X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDOperand Op,
3635 SelectionDAG &DAG) {
Anton Korobeynikov9b91d982007-04-17 19:34:00 +00003636 assert(Subtarget->isTargetCygMing() &&
3637 "This should be used only on Cygwin/Mingw targets");
3638
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00003639 // Get the inputs.
3640 SDOperand Chain = Op.getOperand(0);
3641 SDOperand Size = Op.getOperand(1);
3642 // FIXME: Ensure alignment here
3643
Anton Korobeynikovde9c8252007-07-05 20:36:08 +00003644 SDOperand Flag;
3645
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00003646 MVT::ValueType IntPtr = getPointerTy();
3647 MVT::ValueType SPTy = (Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00003648
Anton Korobeynikovde9c8252007-07-05 20:36:08 +00003649 Chain = DAG.getCopyToReg(Chain, X86::EAX, Size, Flag);
3650 Flag = Chain.getValue(1);
3651
3652 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
3653 SDOperand Ops[] = { Chain,
3654 DAG.getTargetExternalSymbol("_alloca", IntPtr),
3655 DAG.getRegister(X86::EAX, IntPtr),
3656 Flag };
3657 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops, 4);
3658 Flag = Chain.getValue(1);
3659
3660 Chain = DAG.getCopyFromReg(Chain, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00003661
3662 std::vector<MVT::ValueType> Tys;
3663 Tys.push_back(SPTy);
3664 Tys.push_back(MVT::Other);
Anton Korobeynikovde9c8252007-07-05 20:36:08 +00003665 SDOperand Ops1[2] = { Chain.getValue(0), Chain };
3666 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops1, 2);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00003667}
3668
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003669SDOperand
3670X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00003671 MachineFunction &MF = DAG.getMachineFunction();
3672 const Function* Fn = MF.getFunction();
3673 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +00003674 Subtarget->isTargetCygMing() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00003675 Fn->getName() == "main")
Chris Lattnerff0598d2007-04-17 17:21:52 +00003676 MF.getInfo<X86MachineFunctionInfo>()->setForceFramePointer(true);
Evan Chengdc614c12006-06-06 23:30:24 +00003677
Evan Cheng17e734f2006-05-23 21:06:34 +00003678 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003679 if (Subtarget->is64Bit())
3680 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng17e734f2006-05-23 21:06:34 +00003681 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003682 switch(CC) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003683 default:
3684 assert(0 && "Unsupported calling convention");
3685 case CallingConv::Fast:
Chris Lattner3ed3be32007-02-28 06:05:16 +00003686 // TODO: implement fastcc.
3687
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003688 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003689 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003690 return LowerCCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00003691 case CallingConv::X86_StdCall:
Chris Lattnerff0598d2007-04-17 17:21:52 +00003692 MF.getInfo<X86MachineFunctionInfo>()->setDecorationStyle(StdCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003693 return LowerCCCArguments(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00003694 case CallingConv::X86_FastCall:
Chris Lattnerff0598d2007-04-17 17:21:52 +00003695 MF.getInfo<X86MachineFunctionInfo>()->setDecorationStyle(FastCall);
Chris Lattner3ed3be32007-02-28 06:05:16 +00003696 return LowerFastCCArguments(Op, DAG);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003697 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003698}
3699
Evan Chenga9467aa2006-04-25 20:13:52 +00003700SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
3701 SDOperand InFlag(0, 0);
3702 SDOperand Chain = Op.getOperand(0);
3703 unsigned Align =
3704 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3705 if (Align == 0) Align = 1;
3706
3707 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3708 // If not DWORD aligned, call memset if size is less than the threshold.
3709 // It knows how to align to the right boundary first.
3710 if ((Align & 3) != 0 ||
3711 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3712 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00003713 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003714 TargetLowering::ArgListTy Args;
3715 TargetLowering::ArgListEntry Entry;
3716 Entry.Node = Op.getOperand(1);
3717 Entry.Ty = IntPtrTy;
Reid Spencere63b6512006-12-31 05:55:36 +00003718 Args.push_back(Entry);
Reid Spencere87b5e92007-01-03 17:24:59 +00003719 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencere63b6512006-12-31 05:55:36 +00003720 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
3721 Entry.Ty = IntPtrTy;
Reid Spencere63b6512006-12-31 05:55:36 +00003722 Args.push_back(Entry);
3723 Entry.Node = Op.getOperand(3);
3724 Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00003725 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00003726 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00003727 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
3728 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00003729 }
Evan Chengd097e672006-03-22 02:53:00 +00003730
Evan Chenga9467aa2006-04-25 20:13:52 +00003731 MVT::ValueType AVT;
3732 SDOperand Count;
3733 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3734 unsigned BytesLeft = 0;
3735 bool TwoRepStos = false;
3736 if (ValC) {
3737 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003738 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00003739
Evan Chenga9467aa2006-04-25 20:13:52 +00003740 // If the value is a constant, then we can potentially use larger sets.
3741 switch (Align & 3) {
3742 case 2: // WORD aligned
3743 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003744 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003745 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00003746 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003747 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00003748 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003749 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00003750 Val = (Val << 8) | Val;
3751 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003752 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
3753 AVT = MVT::i64;
3754 ValReg = X86::RAX;
3755 Val = (Val << 32) | Val;
3756 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003757 break;
3758 default: // Byte aligned
3759 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00003760 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003761 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003762 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00003763 }
3764
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003765 if (AVT > MVT::i8) {
3766 if (I) {
3767 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
3768 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
3769 BytesLeft = I->getValue() % UBytes;
3770 } else {
3771 assert(AVT >= MVT::i32 &&
3772 "Do not use rep;stos if not at least DWORD aligned");
3773 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
3774 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
3775 TwoRepStos = true;
3776 }
3777 }
3778
Evan Chenga9467aa2006-04-25 20:13:52 +00003779 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
3780 InFlag);
3781 InFlag = Chain.getValue(1);
3782 } else {
3783 AVT = MVT::i8;
3784 Count = Op.getOperand(3);
3785 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
3786 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00003787 }
Evan Chengb0461082006-04-24 18:01:45 +00003788
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003789 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
3790 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003791 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003792 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
3793 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003794 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00003795
Chris Lattnere56fef92007-02-25 06:40:16 +00003796 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00003797 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003798 Ops.push_back(Chain);
3799 Ops.push_back(DAG.getValueType(AVT));
3800 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003801 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00003802
Evan Chenga9467aa2006-04-25 20:13:52 +00003803 if (TwoRepStos) {
3804 InFlag = Chain.getValue(1);
3805 Count = Op.getOperand(3);
3806 MVT::ValueType CVT = Count.getValueType();
3807 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003808 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
3809 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
3810 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003811 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00003812 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003813 Ops.clear();
3814 Ops.push_back(Chain);
3815 Ops.push_back(DAG.getValueType(MVT::i8));
3816 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003817 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003818 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003819 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00003820 SDOperand Value;
3821 unsigned Val = ValC->getValue() & 255;
3822 unsigned Offset = I->getValue() - BytesLeft;
3823 SDOperand DstAddr = Op.getOperand(1);
3824 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003825 if (BytesLeft >= 4) {
3826 Val = (Val << 8) | Val;
3827 Val = (Val << 16) | Val;
3828 Value = DAG.getConstant(Val, MVT::i32);
Evan Chengdf9ac472006-10-05 23:01:46 +00003829 Chain = DAG.getStore(Chain, Value,
3830 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3831 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003832 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003833 BytesLeft -= 4;
3834 Offset += 4;
3835 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003836 if (BytesLeft >= 2) {
3837 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Chengdf9ac472006-10-05 23:01:46 +00003838 Chain = DAG.getStore(Chain, Value,
3839 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3840 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003841 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003842 BytesLeft -= 2;
3843 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00003844 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003845 if (BytesLeft == 1) {
3846 Value = DAG.getConstant(Val, MVT::i8);
Evan Chengdf9ac472006-10-05 23:01:46 +00003847 Chain = DAG.getStore(Chain, Value,
3848 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3849 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003850 NULL, 0);
Evan Cheng14215c32006-04-21 23:03:30 +00003851 }
Evan Cheng082c8782006-03-24 07:29:27 +00003852 }
Evan Chengebf10062006-04-03 20:53:28 +00003853
Evan Chenga9467aa2006-04-25 20:13:52 +00003854 return Chain;
3855}
Evan Chengebf10062006-04-03 20:53:28 +00003856
Evan Chenga9467aa2006-04-25 20:13:52 +00003857SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
3858 SDOperand Chain = Op.getOperand(0);
3859 unsigned Align =
3860 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3861 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00003862
Evan Chenga9467aa2006-04-25 20:13:52 +00003863 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3864 // If not DWORD aligned, call memcpy if size is less than the threshold.
3865 // It knows how to align to the right boundary first.
3866 if ((Align & 3) != 0 ||
3867 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3868 MVT::ValueType IntPtr = getPointerTy();
Reid Spencere63b6512006-12-31 05:55:36 +00003869 TargetLowering::ArgListTy Args;
3870 TargetLowering::ArgListEntry Entry;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003871 Entry.Ty = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003872 Entry.Node = Op.getOperand(1); Args.push_back(Entry);
3873 Entry.Node = Op.getOperand(2); Args.push_back(Entry);
3874 Entry.Node = Op.getOperand(3); Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00003875 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00003876 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00003877 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
3878 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00003879 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003880
3881 MVT::ValueType AVT;
3882 SDOperand Count;
3883 unsigned BytesLeft = 0;
3884 bool TwoRepMovs = false;
3885 switch (Align & 3) {
3886 case 2: // WORD aligned
3887 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003888 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003889 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00003890 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003891 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
3892 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00003893 break;
3894 default: // Byte aligned
3895 AVT = MVT::i8;
3896 Count = Op.getOperand(3);
3897 break;
3898 }
3899
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003900 if (AVT > MVT::i8) {
3901 if (I) {
3902 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
3903 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
3904 BytesLeft = I->getValue() % UBytes;
3905 } else {
3906 assert(AVT >= MVT::i32 &&
3907 "Do not use rep;movs if not at least DWORD aligned");
3908 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
3909 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
3910 TwoRepMovs = true;
3911 }
3912 }
3913
Evan Chenga9467aa2006-04-25 20:13:52 +00003914 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003915 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
3916 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003917 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003918 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
3919 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003920 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003921 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
3922 Op.getOperand(2), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003923 InFlag = Chain.getValue(1);
3924
Chris Lattnere56fef92007-02-25 06:40:16 +00003925 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00003926 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003927 Ops.push_back(Chain);
3928 Ops.push_back(DAG.getValueType(AVT));
3929 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003930 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003931
3932 if (TwoRepMovs) {
3933 InFlag = Chain.getValue(1);
3934 Count = Op.getOperand(3);
3935 MVT::ValueType CVT = Count.getValueType();
3936 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003937 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
3938 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
3939 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003940 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00003941 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003942 Ops.clear();
3943 Ops.push_back(Chain);
3944 Ops.push_back(DAG.getValueType(MVT::i8));
3945 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003946 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003947 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003948 // Issue loads and stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00003949 unsigned Offset = I->getValue() - BytesLeft;
3950 SDOperand DstAddr = Op.getOperand(1);
3951 MVT::ValueType DstVT = DstAddr.getValueType();
3952 SDOperand SrcAddr = Op.getOperand(2);
3953 MVT::ValueType SrcVT = SrcAddr.getValueType();
3954 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003955 if (BytesLeft >= 4) {
3956 Value = DAG.getLoad(MVT::i32, Chain,
3957 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3958 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00003959 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003960 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00003961 Chain = DAG.getStore(Chain, Value,
3962 DAG.getNode(ISD::ADD, DstVT, DstAddr,
3963 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003964 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003965 BytesLeft -= 4;
3966 Offset += 4;
3967 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003968 if (BytesLeft >= 2) {
3969 Value = DAG.getLoad(MVT::i16, Chain,
3970 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3971 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00003972 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003973 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00003974 Chain = DAG.getStore(Chain, Value,
3975 DAG.getNode(ISD::ADD, DstVT, DstAddr,
3976 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003977 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003978 BytesLeft -= 2;
3979 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00003980 }
3981
Evan Chenga9467aa2006-04-25 20:13:52 +00003982 if (BytesLeft == 1) {
3983 Value = DAG.getLoad(MVT::i8, Chain,
3984 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3985 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00003986 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003987 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00003988 Chain = DAG.getStore(Chain, Value,
3989 DAG.getNode(ISD::ADD, DstVT, DstAddr,
3990 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003991 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003992 }
Evan Chengcbffa462006-03-31 19:22:53 +00003993 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003994
3995 return Chain;
3996}
3997
3998SDOperand
3999X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere56fef92007-02-25 06:40:16 +00004000 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004001 SDOperand TheOp = Op.getOperand(0);
4002 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheOp, 1);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004003 if (Subtarget->is64Bit()) {
4004 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
4005 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::RDX,
4006 MVT::i64, Copy1.getValue(2));
4007 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, Copy2,
4008 DAG.getConstant(32, MVT::i8));
Chris Lattner35a08552007-02-25 07:10:00 +00004009 SDOperand Ops[] = {
4010 DAG.getNode(ISD::OR, MVT::i64, Copy1, Tmp), Copy2.getValue(1)
4011 };
Chris Lattnere56fef92007-02-25 06:40:16 +00004012
4013 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00004014 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004015 }
Chris Lattner35a08552007-02-25 07:10:00 +00004016
4017 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
4018 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::EDX,
4019 MVT::i32, Copy1.getValue(2));
4020 SDOperand Ops[] = { Copy1, Copy2, Copy2.getValue(1) };
4021 Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
4022 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004023}
4024
4025SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Chengab51cf22006-10-13 21:14:26 +00004026 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
4027
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004028 if (!Subtarget->is64Bit()) {
4029 // vastart just stores the address of the VarArgsFrameIndex slot into the
4030 // memory location argument.
4031 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004032 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
4033 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004034 }
4035
4036 // __va_list_tag:
4037 // gp_offset (0 - 6 * 8)
4038 // fp_offset (48 - 48 + 8 * 16)
4039 // overflow_arg_area (point to parameters coming in memory).
4040 // reg_save_area
Chris Lattner35a08552007-02-25 07:10:00 +00004041 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004042 SDOperand FIN = Op.getOperand(1);
4043 // Store gp_offset
Evan Chengdf9ac472006-10-05 23:01:46 +00004044 SDOperand Store = DAG.getStore(Op.getOperand(0),
4045 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004046 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004047 MemOps.push_back(Store);
4048
4049 // Store fp_offset
4050 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4051 DAG.getConstant(4, getPointerTy()));
Evan Chengdf9ac472006-10-05 23:01:46 +00004052 Store = DAG.getStore(Op.getOperand(0),
4053 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004054 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004055 MemOps.push_back(Store);
4056
4057 // Store ptr to overflow_arg_area
4058 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4059 DAG.getConstant(4, getPointerTy()));
4060 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004061 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4062 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004063 MemOps.push_back(Store);
4064
4065 // Store ptr to reg_save_area.
4066 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4067 DAG.getConstant(8, getPointerTy()));
4068 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004069 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4070 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004071 MemOps.push_back(Store);
4072 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004073}
4074
Evan Chengdeaea252007-03-02 23:16:35 +00004075SDOperand X86TargetLowering::LowerVACOPY(SDOperand Op, SelectionDAG &DAG) {
4076 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
4077 SDOperand Chain = Op.getOperand(0);
4078 SDOperand DstPtr = Op.getOperand(1);
4079 SDOperand SrcPtr = Op.getOperand(2);
4080 SrcValueSDNode *DstSV = cast<SrcValueSDNode>(Op.getOperand(3));
4081 SrcValueSDNode *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4));
4082
4083 SrcPtr = DAG.getLoad(getPointerTy(), Chain, SrcPtr,
4084 SrcSV->getValue(), SrcSV->getOffset());
4085 Chain = SrcPtr.getValue(1);
4086 for (unsigned i = 0; i < 3; ++i) {
4087 SDOperand Val = DAG.getLoad(MVT::i64, Chain, SrcPtr,
4088 SrcSV->getValue(), SrcSV->getOffset());
4089 Chain = Val.getValue(1);
4090 Chain = DAG.getStore(Chain, Val, DstPtr,
4091 DstSV->getValue(), DstSV->getOffset());
4092 if (i == 2)
4093 break;
4094 SrcPtr = DAG.getNode(ISD::ADD, getPointerTy(), SrcPtr,
4095 DAG.getConstant(8, getPointerTy()));
4096 DstPtr = DAG.getNode(ISD::ADD, getPointerTy(), DstPtr,
4097 DAG.getConstant(8, getPointerTy()));
4098 }
4099 return Chain;
4100}
4101
Evan Chenga9467aa2006-04-25 20:13:52 +00004102SDOperand
4103X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4104 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4105 switch (IntNo) {
4106 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00004107 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00004108 case Intrinsic::x86_sse_comieq_ss:
4109 case Intrinsic::x86_sse_comilt_ss:
4110 case Intrinsic::x86_sse_comile_ss:
4111 case Intrinsic::x86_sse_comigt_ss:
4112 case Intrinsic::x86_sse_comige_ss:
4113 case Intrinsic::x86_sse_comineq_ss:
4114 case Intrinsic::x86_sse_ucomieq_ss:
4115 case Intrinsic::x86_sse_ucomilt_ss:
4116 case Intrinsic::x86_sse_ucomile_ss:
4117 case Intrinsic::x86_sse_ucomigt_ss:
4118 case Intrinsic::x86_sse_ucomige_ss:
4119 case Intrinsic::x86_sse_ucomineq_ss:
4120 case Intrinsic::x86_sse2_comieq_sd:
4121 case Intrinsic::x86_sse2_comilt_sd:
4122 case Intrinsic::x86_sse2_comile_sd:
4123 case Intrinsic::x86_sse2_comigt_sd:
4124 case Intrinsic::x86_sse2_comige_sd:
4125 case Intrinsic::x86_sse2_comineq_sd:
4126 case Intrinsic::x86_sse2_ucomieq_sd:
4127 case Intrinsic::x86_sse2_ucomilt_sd:
4128 case Intrinsic::x86_sse2_ucomile_sd:
4129 case Intrinsic::x86_sse2_ucomigt_sd:
4130 case Intrinsic::x86_sse2_ucomige_sd:
4131 case Intrinsic::x86_sse2_ucomineq_sd: {
4132 unsigned Opc = 0;
4133 ISD::CondCode CC = ISD::SETCC_INVALID;
4134 switch (IntNo) {
4135 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004136 case Intrinsic::x86_sse_comieq_ss:
4137 case Intrinsic::x86_sse2_comieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004138 Opc = X86ISD::COMI;
4139 CC = ISD::SETEQ;
4140 break;
Evan Cheng78038292006-04-05 23:38:46 +00004141 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004142 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004143 Opc = X86ISD::COMI;
4144 CC = ISD::SETLT;
4145 break;
4146 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004147 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004148 Opc = X86ISD::COMI;
4149 CC = ISD::SETLE;
4150 break;
4151 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004152 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004153 Opc = X86ISD::COMI;
4154 CC = ISD::SETGT;
4155 break;
4156 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004157 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004158 Opc = X86ISD::COMI;
4159 CC = ISD::SETGE;
4160 break;
4161 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004162 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004163 Opc = X86ISD::COMI;
4164 CC = ISD::SETNE;
4165 break;
4166 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004167 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004168 Opc = X86ISD::UCOMI;
4169 CC = ISD::SETEQ;
4170 break;
4171 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004172 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004173 Opc = X86ISD::UCOMI;
4174 CC = ISD::SETLT;
4175 break;
4176 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004177 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004178 Opc = X86ISD::UCOMI;
4179 CC = ISD::SETLE;
4180 break;
4181 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004182 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004183 Opc = X86ISD::UCOMI;
4184 CC = ISD::SETGT;
4185 break;
4186 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004187 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004188 Opc = X86ISD::UCOMI;
4189 CC = ISD::SETGE;
4190 break;
4191 case Intrinsic::x86_sse_ucomineq_ss:
4192 case Intrinsic::x86_sse2_ucomineq_sd:
4193 Opc = X86ISD::UCOMI;
4194 CC = ISD::SETNE;
4195 break;
Evan Cheng78038292006-04-05 23:38:46 +00004196 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004197
Evan Chenga9467aa2006-04-25 20:13:52 +00004198 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00004199 SDOperand LHS = Op.getOperand(1);
4200 SDOperand RHS = Op.getOperand(2);
4201 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004202
4203 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Chris Lattner7a627672006-09-13 03:22:10 +00004204 SDOperand Ops1[] = { DAG.getEntryNode(), LHS, RHS };
Evan Cheng4259a0f2006-09-11 02:19:56 +00004205 SDOperand Cond = DAG.getNode(Opc, VTs, 2, Ops1, 3);
4206 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
4207 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
4208 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
Evan Chenga9467aa2006-04-25 20:13:52 +00004209 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004210 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004211 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004212}
Evan Cheng6af02632005-12-20 06:22:03 +00004213
Nate Begemaneda59972007-01-29 22:58:52 +00004214SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4215 // Depths > 0 not supported yet!
4216 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4217 return SDOperand();
4218
4219 // Just load the return address
4220 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4221 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4222}
4223
4224SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4225 // Depths > 0 not supported yet!
4226 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4227 return SDOperand();
4228
4229 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4230 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
4231 DAG.getConstant(4, getPointerTy()));
4232}
4233
Anton Korobeynikov383a3242007-07-14 14:06:15 +00004234SDOperand X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDOperand Op,
4235 SelectionDAG &DAG) {
4236 // Is not yet supported on x86-64
4237 if (Subtarget->is64Bit())
4238 return SDOperand();
4239
4240 return DAG.getConstant(8, getPointerTy());
4241}
4242
4243SDOperand X86TargetLowering::LowerEH_RETURN(SDOperand Op, SelectionDAG &DAG)
4244{
4245 assert(!Subtarget->is64Bit() &&
4246 "Lowering of eh_return builtin is not supported yet on x86-64");
4247
4248 MachineFunction &MF = DAG.getMachineFunction();
4249 SDOperand Chain = Op.getOperand(0);
4250 SDOperand Offset = Op.getOperand(1);
4251 SDOperand Handler = Op.getOperand(2);
4252
4253 SDOperand Frame = DAG.getRegister(RegInfo->getFrameRegister(MF),
4254 getPointerTy());
4255
4256 SDOperand StoreAddr = DAG.getNode(ISD::SUB, getPointerTy(), Frame,
4257 DAG.getConstant(-4UL, getPointerTy()));
4258 StoreAddr = DAG.getNode(ISD::ADD, getPointerTy(), StoreAddr, Offset);
4259 Chain = DAG.getStore(Chain, Handler, StoreAddr, NULL, 0);
4260 Chain = DAG.getCopyToReg(Chain, X86::ECX, StoreAddr);
4261 MF.addLiveOut(X86::ECX);
4262
4263 return DAG.getNode(X86ISD::EH_RETURN, MVT::Other,
4264 Chain, DAG.getRegister(X86::ECX, getPointerTy()));
4265}
4266
Evan Chenga9467aa2006-04-25 20:13:52 +00004267/// LowerOperation - Provide custom lowering hooks for some operations.
4268///
4269SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4270 switch (Op.getOpcode()) {
4271 default: assert(0 && "Should not custom lower this!");
4272 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4273 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4274 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4275 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4276 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4277 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4278 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00004279 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004280 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4281 case ISD::SHL_PARTS:
4282 case ISD::SRA_PARTS:
4283 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
4284 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
4285 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
4286 case ISD::FABS: return LowerFABS(Op, DAG);
4287 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4363e882007-01-05 07:55:56 +00004288 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004289 case ISD::SETCC: return LowerSETCC(Op, DAG, DAG.getEntryNode());
Evan Chenga9467aa2006-04-25 20:13:52 +00004290 case ISD::SELECT: return LowerSELECT(Op, DAG);
4291 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
4292 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004293 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004294 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004295 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004296 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
4297 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
4298 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
4299 case ISD::VASTART: return LowerVASTART(Op, DAG);
Evan Chengdeaea252007-03-02 23:16:35 +00004300 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004301 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemaneda59972007-01-29 22:58:52 +00004302 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
4303 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov383a3242007-07-14 14:06:15 +00004304 case ISD::FRAME_TO_ARGS_OFFSET:
4305 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00004306 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov383a3242007-07-14 14:06:15 +00004307 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004308 }
Jim Laskey3796abe2007-02-21 22:54:50 +00004309 return SDOperand();
Evan Chenga9467aa2006-04-25 20:13:52 +00004310}
4311
Evan Cheng6af02632005-12-20 06:22:03 +00004312const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
4313 switch (Opcode) {
4314 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00004315 case X86ISD::SHLD: return "X86ISD::SHLD";
4316 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00004317 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng4363e882007-01-05 07:55:56 +00004318 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng72d5c252006-01-31 22:28:30 +00004319 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng4363e882007-01-05 07:55:56 +00004320 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Cheng6305e502006-01-12 22:54:21 +00004321 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00004322 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00004323 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
4324 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
4325 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00004326 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00004327 case X86ISD::FST: return "X86ISD::FST";
4328 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00004329 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00004330 case X86ISD::CALL: return "X86ISD::CALL";
4331 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
4332 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
4333 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00004334 case X86ISD::COMI: return "X86ISD::COMI";
4335 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00004336 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00004337 case X86ISD::CMOV: return "X86ISD::CMOV";
4338 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00004339 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00004340 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
4341 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00004342 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5987cfb2006-07-07 08:33:52 +00004343 case X86ISD::LOAD_UA: return "X86ISD::LOAD_UA";
Evan Cheng5588de92006-02-18 00:15:05 +00004344 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00004345 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00004346 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00004347 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00004348 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng49683ba2006-11-10 21:43:37 +00004349 case X86ISD::FMAX: return "X86ISD::FMAX";
4350 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman57111e72007-07-10 00:05:58 +00004351 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
4352 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00004353 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
4354 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
Anton Korobeynikov383a3242007-07-14 14:06:15 +00004355 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Evan Cheng6af02632005-12-20 06:22:03 +00004356 }
4357}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004358
Chris Lattner1eb94d92007-03-30 23:15:24 +00004359// isLegalAddressingMode - Return true if the addressing mode represented
4360// by AM is legal for this target, for a load/store of the specified type.
4361bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
4362 const Type *Ty) const {
4363 // X86 supports extremely general addressing modes.
4364
4365 // X86 allows a sign-extended 32-bit immediate field as a displacement.
4366 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
4367 return false;
4368
4369 if (AM.BaseGV) {
4370 // X86-64 only supports addr of globals in small code model.
4371 if (Subtarget->is64Bit() &&
4372 getTargetMachine().getCodeModel() != CodeModel::Small)
4373 return false;
4374
4375 // We can only fold this if we don't need a load either.
4376 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
4377 return false;
4378 }
4379
4380 switch (AM.Scale) {
4381 case 0:
4382 case 1:
4383 case 2:
4384 case 4:
4385 case 8:
4386 // These scales always work.
4387 break;
4388 case 3:
4389 case 5:
4390 case 9:
4391 // These scales are formed with basereg+scalereg. Only accept if there is
4392 // no basereg yet.
4393 if (AM.HasBaseReg)
4394 return false;
4395 break;
4396 default: // Other stuff never works.
4397 return false;
4398 }
4399
4400 return true;
4401}
4402
4403
Evan Cheng02612422006-07-05 22:17:51 +00004404/// isShuffleMaskLegal - Targets can use this to indicate that they only
4405/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4406/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4407/// are assumed to be legal.
4408bool
4409X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
4410 // Only do shuffles on 128-bit vector types for now.
4411 if (MVT::getSizeInBits(VT) == 64) return false;
4412 return (Mask.Val->getNumOperands() <= 4 ||
Evan Chengcea02ff2007-06-19 00:02:56 +00004413 isIdentityMask(Mask.Val) ||
4414 isIdentityMask(Mask.Val, true) ||
Evan Cheng02612422006-07-05 22:17:51 +00004415 isSplatMask(Mask.Val) ||
4416 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
4417 X86::isUNPCKLMask(Mask.Val) ||
Evan Chengcea02ff2007-06-19 00:02:56 +00004418 X86::isUNPCKHMask(Mask.Val) ||
Evan Cheng02612422006-07-05 22:17:51 +00004419 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
Evan Chengcea02ff2007-06-19 00:02:56 +00004420 X86::isUNPCKH_v_undef_Mask(Mask.Val));
Evan Cheng02612422006-07-05 22:17:51 +00004421}
4422
4423bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
4424 MVT::ValueType EVT,
4425 SelectionDAG &DAG) const {
4426 unsigned NumElts = BVOps.size();
4427 // Only do shuffles on 128-bit vector types for now.
4428 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
4429 if (NumElts == 2) return true;
4430 if (NumElts == 4) {
Chris Lattner35a08552007-02-25 07:10:00 +00004431 return (isMOVLMask(&BVOps[0], 4) ||
4432 isCommutedMOVL(&BVOps[0], 4, true) ||
4433 isSHUFPMask(&BVOps[0], 4) ||
4434 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng02612422006-07-05 22:17:51 +00004435 }
4436 return false;
4437}
4438
4439//===----------------------------------------------------------------------===//
4440// X86 Scheduler Hooks
4441//===----------------------------------------------------------------------===//
4442
4443MachineBasicBlock *
4444X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
4445 MachineBasicBlock *BB) {
Evan Cheng20350c42006-11-27 23:37:22 +00004446 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng02612422006-07-05 22:17:51 +00004447 switch (MI->getOpcode()) {
4448 default: assert(false && "Unexpected instr type to insert");
4449 case X86::CMOV_FR32:
4450 case X86::CMOV_FR64:
4451 case X86::CMOV_V4F32:
4452 case X86::CMOV_V2F64:
4453 case X86::CMOV_V2I64: {
4454 // To "insert" a SELECT_CC instruction, we actually have to insert the
4455 // diamond control-flow pattern. The incoming instruction knows the
4456 // destination vreg to set, the condition code register to branch on, the
4457 // true/false values to select between, and a branch opcode to use.
4458 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4459 ilist<MachineBasicBlock>::iterator It = BB;
4460 ++It;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004461
Evan Cheng02612422006-07-05 22:17:51 +00004462 // thisMBB:
4463 // ...
4464 // TrueVal = ...
4465 // cmpTY ccX, r1, r2
4466 // bCC copy1MBB
4467 // fallthrough --> copy0MBB
4468 MachineBasicBlock *thisMBB = BB;
4469 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4470 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004471 unsigned Opc =
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004472 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Cheng20350c42006-11-27 23:37:22 +00004473 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng02612422006-07-05 22:17:51 +00004474 MachineFunction *F = BB->getParent();
4475 F->getBasicBlockList().insert(It, copy0MBB);
4476 F->getBasicBlockList().insert(It, sinkMBB);
4477 // Update machine-CFG edges by first adding all successors of the current
4478 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004479 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng02612422006-07-05 22:17:51 +00004480 e = BB->succ_end(); i != e; ++i)
4481 sinkMBB->addSuccessor(*i);
4482 // Next, remove all successors of the current block, and add the true
4483 // and fallthrough blocks as its successors.
4484 while(!BB->succ_empty())
4485 BB->removeSuccessor(BB->succ_begin());
4486 BB->addSuccessor(copy0MBB);
4487 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004488
Evan Cheng02612422006-07-05 22:17:51 +00004489 // copy0MBB:
4490 // %FalseValue = ...
4491 // # fallthrough to sinkMBB
4492 BB = copy0MBB;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004493
Evan Cheng02612422006-07-05 22:17:51 +00004494 // Update machine-CFG edges
4495 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004496
Evan Cheng02612422006-07-05 22:17:51 +00004497 // sinkMBB:
4498 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4499 // ...
4500 BB = sinkMBB;
Evan Cheng20350c42006-11-27 23:37:22 +00004501 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng02612422006-07-05 22:17:51 +00004502 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4503 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4504
4505 delete MI; // The pseudo instruction is gone now.
4506 return BB;
4507 }
4508
Dale Johannesena2b3c172007-07-03 00:53:03 +00004509 case X86::FP32_TO_INT16_IN_MEM:
4510 case X86::FP32_TO_INT32_IN_MEM:
4511 case X86::FP32_TO_INT64_IN_MEM:
4512 case X86::FP64_TO_INT16_IN_MEM:
4513 case X86::FP64_TO_INT32_IN_MEM:
4514 case X86::FP64_TO_INT64_IN_MEM: {
Evan Cheng02612422006-07-05 22:17:51 +00004515 // Change the floating point control register to use "round towards zero"
4516 // mode when truncating to an integer value.
4517 MachineFunction *F = BB->getParent();
4518 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Cheng20350c42006-11-27 23:37:22 +00004519 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004520
4521 // Load the old value of the high byte of the control word...
4522 unsigned OldCW =
4523 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
Evan Cheng20350c42006-11-27 23:37:22 +00004524 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004525
4526 // Set the high part to be round to zero...
Evan Cheng20350c42006-11-27 23:37:22 +00004527 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
4528 .addImm(0xC7F);
Evan Cheng02612422006-07-05 22:17:51 +00004529
4530 // Reload the modified control word now...
Evan Cheng20350c42006-11-27 23:37:22 +00004531 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004532
4533 // Restore the memory image of control word to original value
Evan Cheng20350c42006-11-27 23:37:22 +00004534 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
4535 .addReg(OldCW);
Evan Cheng02612422006-07-05 22:17:51 +00004536
4537 // Get the X86 opcode to use.
4538 unsigned Opc;
4539 switch (MI->getOpcode()) {
4540 default: assert(0 && "illegal opcode!");
Dale Johannesen3d7008c2007-07-04 21:07:47 +00004541 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
4542 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
4543 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
4544 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
4545 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
4546 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Evan Cheng02612422006-07-05 22:17:51 +00004547 }
4548
4549 X86AddressMode AM;
4550 MachineOperand &Op = MI->getOperand(0);
4551 if (Op.isRegister()) {
4552 AM.BaseType = X86AddressMode::RegBase;
4553 AM.Base.Reg = Op.getReg();
4554 } else {
4555 AM.BaseType = X86AddressMode::FrameIndexBase;
4556 AM.Base.FrameIndex = Op.getFrameIndex();
4557 }
4558 Op = MI->getOperand(1);
4559 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004560 AM.Scale = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004561 Op = MI->getOperand(2);
4562 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004563 AM.IndexReg = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004564 Op = MI->getOperand(3);
4565 if (Op.isGlobalAddress()) {
4566 AM.GV = Op.getGlobal();
4567 } else {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004568 AM.Disp = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004569 }
Evan Cheng20350c42006-11-27 23:37:22 +00004570 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
4571 .addReg(MI->getOperand(4).getReg());
Evan Cheng02612422006-07-05 22:17:51 +00004572
4573 // Reload the original control word now.
Evan Cheng20350c42006-11-27 23:37:22 +00004574 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004575
4576 delete MI; // The pseudo instruction is gone now.
4577 return BB;
4578 }
4579 }
4580}
4581
4582//===----------------------------------------------------------------------===//
4583// X86 Optimization Hooks
4584//===----------------------------------------------------------------------===//
4585
Nate Begeman8a77efe2006-02-16 21:11:51 +00004586void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
4587 uint64_t Mask,
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004588 uint64_t &KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004589 uint64_t &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +00004590 const SelectionDAG &DAG,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004591 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004592 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00004593 assert((Opc >= ISD::BUILTIN_OP_END ||
4594 Opc == ISD::INTRINSIC_WO_CHAIN ||
4595 Opc == ISD::INTRINSIC_W_CHAIN ||
4596 Opc == ISD::INTRINSIC_VOID) &&
4597 "Should use MaskedValueIsZero if you don't know whether Op"
4598 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004599
Evan Cheng6d196db2006-04-05 06:11:20 +00004600 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004601 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00004602 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004603 case X86ISD::SETCC:
Nate Begeman8a77efe2006-02-16 21:11:51 +00004604 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
4605 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004606 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004607}
Chris Lattnerc642aa52006-01-31 19:43:35 +00004608
Evan Cheng5987cfb2006-07-07 08:33:52 +00004609/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4610/// element of the result of the vector shuffle.
4611static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
4612 MVT::ValueType VT = N->getValueType(0);
4613 SDOperand PermMask = N->getOperand(2);
4614 unsigned NumElems = PermMask.getNumOperands();
4615 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
4616 i %= NumElems;
4617 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4618 return (i == 0)
Dan Gohman5c441312007-06-14 22:58:02 +00004619 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(VT));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004620 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
4621 SDOperand Idx = PermMask.getOperand(i);
4622 if (Idx.getOpcode() == ISD::UNDEF)
Dan Gohman5c441312007-06-14 22:58:02 +00004623 return DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(VT));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004624 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
4625 }
4626 return SDOperand();
4627}
4628
4629/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
4630/// node is a GlobalAddress + an offset.
4631static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Chengae1cd752006-11-30 21:55:46 +00004632 unsigned Opc = N->getOpcode();
Evan Cheng62cdc3f2006-12-05 04:01:03 +00004633 if (Opc == X86ISD::Wrapper) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004634 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
4635 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
4636 return true;
4637 }
Evan Chengae1cd752006-11-30 21:55:46 +00004638 } else if (Opc == ISD::ADD) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004639 SDOperand N1 = N->getOperand(0);
4640 SDOperand N2 = N->getOperand(1);
4641 if (isGAPlusOffset(N1.Val, GA, Offset)) {
4642 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
4643 if (V) {
4644 Offset += V->getSignExtended();
4645 return true;
4646 }
4647 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
4648 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
4649 if (V) {
4650 Offset += V->getSignExtended();
4651 return true;
4652 }
4653 }
4654 }
4655 return false;
4656}
4657
4658/// isConsecutiveLoad - Returns true if N is loading from an address of Base
4659/// + Dist * Size.
4660static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
4661 MachineFrameInfo *MFI) {
4662 if (N->getOperand(0).Val != Base->getOperand(0).Val)
4663 return false;
4664
4665 SDOperand Loc = N->getOperand(1);
4666 SDOperand BaseLoc = Base->getOperand(1);
4667 if (Loc.getOpcode() == ISD::FrameIndex) {
4668 if (BaseLoc.getOpcode() != ISD::FrameIndex)
4669 return false;
4670 int FI = dyn_cast<FrameIndexSDNode>(Loc)->getIndex();
4671 int BFI = dyn_cast<FrameIndexSDNode>(BaseLoc)->getIndex();
4672 int FS = MFI->getObjectSize(FI);
4673 int BFS = MFI->getObjectSize(BFI);
4674 if (FS != BFS || FS != Size) return false;
4675 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
4676 } else {
4677 GlobalValue *GV1 = NULL;
4678 GlobalValue *GV2 = NULL;
4679 int64_t Offset1 = 0;
4680 int64_t Offset2 = 0;
4681 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
4682 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
4683 if (isGA1 && isGA2 && GV1 == GV2)
4684 return Offset1 == (Offset2 + Dist*Size);
4685 }
4686
4687 return false;
4688}
4689
Evan Cheng79cf9a52006-07-10 21:37:44 +00004690static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
4691 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004692 GlobalValue *GV;
4693 int64_t Offset;
4694 if (isGAPlusOffset(Base, GV, Offset))
4695 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
4696 else {
4697 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
4698 int BFI = dyn_cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00004699 if (BFI < 0)
4700 // Fixed objects do not specify alignment, however the offsets are known.
4701 return ((Subtarget->getStackAlignment() % 16) == 0 &&
4702 (MFI->getObjectOffset(BFI) % 16) == 0);
4703 else
4704 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00004705 }
4706 return false;
4707}
4708
4709
4710/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
4711/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
4712/// if the load addresses are consecutive, non-overlapping, and in the right
4713/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00004714static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
4715 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004716 MachineFunction &MF = DAG.getMachineFunction();
4717 MachineFrameInfo *MFI = MF.getFrameInfo();
4718 MVT::ValueType VT = N->getValueType(0);
Dan Gohman5c441312007-06-14 22:58:02 +00004719 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004720 SDOperand PermMask = N->getOperand(2);
4721 int NumElems = (int)PermMask.getNumOperands();
4722 SDNode *Base = NULL;
4723 for (int i = 0; i < NumElems; ++i) {
4724 SDOperand Idx = PermMask.getOperand(i);
4725 if (Idx.getOpcode() == ISD::UNDEF) {
4726 if (!Base) return SDOperand();
4727 } else {
4728 SDOperand Arg =
4729 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004730 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng5987cfb2006-07-07 08:33:52 +00004731 return SDOperand();
4732 if (!Base)
4733 Base = Arg.Val;
4734 else if (!isConsecutiveLoad(Arg.Val, Base,
4735 i, MVT::getSizeInBits(EVT)/8,MFI))
4736 return SDOperand();
4737 }
4738 }
4739
Evan Cheng79cf9a52006-07-10 21:37:44 +00004740 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004741 if (isAlign16) {
4742 LoadSDNode *LD = cast<LoadSDNode>(Base);
4743 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
4744 LD->getSrcValueOffset());
4745 } else {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004746 // Just use movups, it's shorter.
Chris Lattnere56fef92007-02-25 06:40:16 +00004747 SDVTList Tys = DAG.getVTList(MVT::v4f32, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00004748 SmallVector<SDOperand, 3> Ops;
4749 Ops.push_back(Base->getOperand(0));
4750 Ops.push_back(Base->getOperand(1));
4751 Ops.push_back(Base->getOperand(2));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004752 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chengbd1c5a82006-08-11 09:08:15 +00004753 DAG.getNode(X86ISD::LOAD_UA, Tys, &Ops[0], Ops.size()));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004754 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00004755}
4756
Chris Lattner9259b1e2006-10-04 06:57:07 +00004757/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
4758static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
4759 const X86Subtarget *Subtarget) {
4760 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004761
Chris Lattner9259b1e2006-10-04 06:57:07 +00004762 // If we have SSE[12] support, try to form min/max nodes.
4763 if (Subtarget->hasSSE2() &&
4764 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
4765 if (Cond.getOpcode() == ISD::SETCC) {
4766 // Get the LHS/RHS of the select.
4767 SDOperand LHS = N->getOperand(1);
4768 SDOperand RHS = N->getOperand(2);
4769 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004770
Evan Cheng49683ba2006-11-10 21:43:37 +00004771 unsigned Opcode = 0;
Chris Lattner9259b1e2006-10-04 06:57:07 +00004772 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004773 switch (CC) {
4774 default: break;
4775 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
4776 case ISD::SETULE:
4777 case ISD::SETLE:
4778 if (!UnsafeFPMath) break;
4779 // FALL THROUGH.
4780 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
4781 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004782 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004783 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004784
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004785 case ISD::SETOGT: // (X > Y) ? X : Y -> max
4786 case ISD::SETUGT:
4787 case ISD::SETGT:
4788 if (!UnsafeFPMath) break;
4789 // FALL THROUGH.
4790 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
4791 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004792 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004793 break;
4794 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004795 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004796 switch (CC) {
4797 default: break;
4798 case ISD::SETOGT: // (X > Y) ? Y : X -> min
4799 case ISD::SETUGT:
4800 case ISD::SETGT:
4801 if (!UnsafeFPMath) break;
4802 // FALL THROUGH.
4803 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
4804 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004805 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004806 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004807
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004808 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
4809 case ISD::SETULE:
4810 case ISD::SETLE:
4811 if (!UnsafeFPMath) break;
4812 // FALL THROUGH.
4813 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
4814 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004815 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004816 break;
4817 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004818 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004819
Evan Cheng49683ba2006-11-10 21:43:37 +00004820 if (Opcode)
4821 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004822 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004823
Chris Lattner9259b1e2006-10-04 06:57:07 +00004824 }
4825
4826 return SDOperand();
4827}
4828
4829
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004830SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng5987cfb2006-07-07 08:33:52 +00004831 DAGCombinerInfo &DCI) const {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004832 SelectionDAG &DAG = DCI.DAG;
4833 switch (N->getOpcode()) {
4834 default: break;
4835 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00004836 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004837 case ISD::SELECT:
4838 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004839 }
4840
4841 return SDOperand();
4842}
4843
Evan Cheng02612422006-07-05 22:17:51 +00004844//===----------------------------------------------------------------------===//
4845// X86 Inline Assembly Support
4846//===----------------------------------------------------------------------===//
4847
Chris Lattner298ef372006-07-11 02:54:03 +00004848/// getConstraintType - Given a constraint letter, return the type of
4849/// constraint it is for this target.
4850X86TargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00004851X86TargetLowering::getConstraintType(const std::string &Constraint) const {
4852 if (Constraint.size() == 1) {
4853 switch (Constraint[0]) {
4854 case 'A':
4855 case 'r':
4856 case 'R':
4857 case 'l':
4858 case 'q':
4859 case 'Q':
4860 case 'x':
4861 case 'Y':
4862 return C_RegisterClass;
4863 default:
4864 break;
4865 }
Chris Lattner298ef372006-07-11 02:54:03 +00004866 }
Chris Lattnerd6855142007-03-25 02:14:49 +00004867 return TargetLowering::getConstraintType(Constraint);
Chris Lattner298ef372006-07-11 02:54:03 +00004868}
4869
Chris Lattner44daa502006-10-31 20:13:11 +00004870/// isOperandValidForConstraint - Return the specified operand (possibly
4871/// modified) if the specified SDOperand is valid for the specified target
4872/// constraint letter, otherwise return null.
4873SDOperand X86TargetLowering::
4874isOperandValidForConstraint(SDOperand Op, char Constraint, SelectionDAG &DAG) {
4875 switch (Constraint) {
4876 default: break;
Devang Patelb38c2ec2007-03-17 00:13:28 +00004877 case 'I':
Chris Lattner03a643a2007-03-25 01:57:35 +00004878 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
4879 if (C->getValue() <= 31)
Chris Lattnerc8798d02007-05-15 01:28:08 +00004880 return DAG.getTargetConstant(C->getValue(), Op.getValueType());
Devang Patelb38c2ec2007-03-17 00:13:28 +00004881 }
Chris Lattner03a643a2007-03-25 01:57:35 +00004882 return SDOperand(0,0);
4883 case 'N':
4884 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
4885 if (C->getValue() <= 255)
Chris Lattnerc8798d02007-05-15 01:28:08 +00004886 return DAG.getTargetConstant(C->getValue(), Op.getValueType());
Chris Lattner03a643a2007-03-25 01:57:35 +00004887 }
4888 return SDOperand(0,0);
Chris Lattner83df45a2007-05-03 16:52:29 +00004889 case 'i': {
Chris Lattner44daa502006-10-31 20:13:11 +00004890 // Literal immediates are always ok.
Chris Lattnerc8798d02007-05-15 01:28:08 +00004891 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op))
4892 return DAG.getTargetConstant(CST->getValue(), Op.getValueType());
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004893
Chris Lattner83df45a2007-05-03 16:52:29 +00004894 // If we are in non-pic codegen mode, we allow the address of a global (with
4895 // an optional displacement) to be used with 'i'.
4896 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
4897 int64_t Offset = 0;
4898
4899 // Match either (GA) or (GA+C)
4900 if (GA) {
4901 Offset = GA->getOffset();
4902 } else if (Op.getOpcode() == ISD::ADD) {
4903 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
4904 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
4905 if (C && GA) {
4906 Offset = GA->getOffset()+C->getValue();
4907 } else {
4908 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
4909 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
4910 if (C && GA)
4911 Offset = GA->getOffset()+C->getValue();
4912 else
4913 C = 0, GA = 0;
4914 }
4915 }
4916
4917 if (GA) {
4918 // If addressing this global requires a load (e.g. in PIC mode), we can't
4919 // match.
4920 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(), getTargetMachine(),
4921 false))
Chris Lattner44daa502006-10-31 20:13:11 +00004922 return SDOperand(0, 0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004923
Chris Lattner83df45a2007-05-03 16:52:29 +00004924 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
4925 Offset);
Chris Lattner44daa502006-10-31 20:13:11 +00004926 return Op;
4927 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004928
Chris Lattner44daa502006-10-31 20:13:11 +00004929 // Otherwise, not valid for this mode.
4930 return SDOperand(0, 0);
4931 }
Chris Lattner83df45a2007-05-03 16:52:29 +00004932 }
Chris Lattner44daa502006-10-31 20:13:11 +00004933 return TargetLowering::isOperandValidForConstraint(Op, Constraint, DAG);
4934}
4935
Chris Lattnerc642aa52006-01-31 19:43:35 +00004936std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00004937getRegClassForInlineAsmConstraint(const std::string &Constraint,
4938 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00004939 if (Constraint.size() == 1) {
4940 // FIXME: not handling fp-stack yet!
Chris Lattnerc642aa52006-01-31 19:43:35 +00004941 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00004942 default: break; // Unknown constraint letter
4943 case 'A': // EAX/EDX
4944 if (VT == MVT::i32 || VT == MVT::i64)
4945 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
4946 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004947 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
4948 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004949 if (VT == MVT::i32)
4950 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
4951 else if (VT == MVT::i16)
4952 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
4953 else if (VT == MVT::i8)
4954 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
4955 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004956 }
4957 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004958
Chris Lattner7ad77df2006-02-22 00:56:39 +00004959 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00004960}
Chris Lattner524129d2006-07-31 23:26:50 +00004961
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004962std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +00004963X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
4964 MVT::ValueType VT) const {
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00004965 // First, see if this is a constraint that directly corresponds to an LLVM
4966 // register class.
4967 if (Constraint.size() == 1) {
4968 // GCC Constraint Letters
4969 switch (Constraint[0]) {
4970 default: break;
Chris Lattner7451e4d2007-04-09 05:49:22 +00004971 case 'r': // GENERAL_REGS
4972 case 'R': // LEGACY_REGS
4973 case 'l': // INDEX_REGS
4974 if (VT == MVT::i64 && Subtarget->is64Bit())
4975 return std::make_pair(0U, X86::GR64RegisterClass);
4976 if (VT == MVT::i32)
4977 return std::make_pair(0U, X86::GR32RegisterClass);
4978 else if (VT == MVT::i16)
4979 return std::make_pair(0U, X86::GR16RegisterClass);
4980 else if (VT == MVT::i8)
4981 return std::make_pair(0U, X86::GR8RegisterClass);
4982 break;
Chris Lattner2805bce2007-04-12 04:14:49 +00004983 case 'y': // MMX_REGS if MMX allowed.
4984 if (!Subtarget->hasMMX()) break;
4985 return std::make_pair(0U, X86::VR64RegisterClass);
4986 break;
Chris Lattner7451e4d2007-04-09 05:49:22 +00004987 case 'Y': // SSE_REGS if SSE2 allowed
4988 if (!Subtarget->hasSSE2()) break;
4989 // FALL THROUGH.
4990 case 'x': // SSE_REGS if SSE1 allowed
4991 if (!Subtarget->hasSSE1()) break;
4992
4993 switch (VT) {
4994 default: break;
4995 // Scalar SSE types.
4996 case MVT::f32:
4997 case MVT::i32:
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00004998 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner7451e4d2007-04-09 05:49:22 +00004999 case MVT::f64:
5000 case MVT::i64:
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00005001 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner7451e4d2007-04-09 05:49:22 +00005002 // Vector types.
Chris Lattner7451e4d2007-04-09 05:49:22 +00005003 case MVT::v16i8:
5004 case MVT::v8i16:
5005 case MVT::v4i32:
5006 case MVT::v2i64:
5007 case MVT::v4f32:
5008 case MVT::v2f64:
5009 return std::make_pair(0U, X86::VR128RegisterClass);
5010 }
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00005011 break;
5012 }
5013 }
5014
Chris Lattner524129d2006-07-31 23:26:50 +00005015 // Use the default implementation in TargetLowering to convert the register
5016 // constraint into a member of a register class.
5017 std::pair<unsigned, const TargetRegisterClass*> Res;
5018 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerf6a69662006-10-31 19:42:44 +00005019
5020 // Not found as a standard register?
5021 if (Res.second == 0) {
5022 // GCC calls "st(0)" just plain "st".
5023 if (StringsEqualNoCase("{st}", Constraint)) {
5024 Res.first = X86::ST0;
5025 Res.second = X86::RSTRegisterClass;
5026 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005027
Chris Lattnerf6a69662006-10-31 19:42:44 +00005028 return Res;
5029 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005030
Chris Lattner524129d2006-07-31 23:26:50 +00005031 // Otherwise, check to see if this is a register class of the wrong value
5032 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
5033 // turn into {ax},{dx}.
5034 if (Res.second->hasType(VT))
5035 return Res; // Correct type already, nothing to do.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005036
Chris Lattner524129d2006-07-31 23:26:50 +00005037 // All of the single-register GCC register classes map their values onto
5038 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
5039 // really want an 8-bit or 32-bit register, map to the appropriate register
5040 // class and return the appropriate register.
5041 if (Res.second != X86::GR16RegisterClass)
5042 return Res;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005043
Chris Lattner524129d2006-07-31 23:26:50 +00005044 if (VT == MVT::i8) {
5045 unsigned DestReg = 0;
5046 switch (Res.first) {
5047 default: break;
5048 case X86::AX: DestReg = X86::AL; break;
5049 case X86::DX: DestReg = X86::DL; break;
5050 case X86::CX: DestReg = X86::CL; break;
5051 case X86::BX: DestReg = X86::BL; break;
5052 }
5053 if (DestReg) {
5054 Res.first = DestReg;
5055 Res.second = Res.second = X86::GR8RegisterClass;
5056 }
5057 } else if (VT == MVT::i32) {
5058 unsigned DestReg = 0;
5059 switch (Res.first) {
5060 default: break;
5061 case X86::AX: DestReg = X86::EAX; break;
5062 case X86::DX: DestReg = X86::EDX; break;
5063 case X86::CX: DestReg = X86::ECX; break;
5064 case X86::BX: DestReg = X86::EBX; break;
5065 case X86::SI: DestReg = X86::ESI; break;
5066 case X86::DI: DestReg = X86::EDI; break;
5067 case X86::BP: DestReg = X86::EBP; break;
5068 case X86::SP: DestReg = X86::ESP; break;
5069 }
5070 if (DestReg) {
5071 Res.first = DestReg;
5072 Res.second = Res.second = X86::GR32RegisterClass;
5073 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00005074 } else if (VT == MVT::i64) {
5075 unsigned DestReg = 0;
5076 switch (Res.first) {
5077 default: break;
5078 case X86::AX: DestReg = X86::RAX; break;
5079 case X86::DX: DestReg = X86::RDX; break;
5080 case X86::CX: DestReg = X86::RCX; break;
5081 case X86::BX: DestReg = X86::RBX; break;
5082 case X86::SI: DestReg = X86::RSI; break;
5083 case X86::DI: DestReg = X86::RDI; break;
5084 case X86::BP: DestReg = X86::RBP; break;
5085 case X86::SP: DestReg = X86::RSP; break;
5086 }
5087 if (DestReg) {
5088 Res.first = DestReg;
5089 Res.second = Res.second = X86::GR64RegisterClass;
5090 }
Chris Lattner524129d2006-07-31 23:26:50 +00005091 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005092
Chris Lattner524129d2006-07-31 23:26:50 +00005093 return Res;
5094}