blob: ac996f197b6da8dac75fd90f4e29be9567888d30 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellard45bb48e2015-06-13 03:28:10 +00006//
7//===----------------------------------------------------------------------===//
8//
9/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000010/// The AMDGPU target machine contains all of the hardware specific
Tom Stellard45bb48e2015-06-13 03:28:10 +000011/// information needed to emit code for R600 and SI GPUs.
12//
13//===----------------------------------------------------------------------===//
14
15#include "AMDGPUTargetMachine.h"
16#include "AMDGPU.h"
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +000017#include "AMDGPUAliasAnalysis.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000018#include "AMDGPUCallLowering.h"
Tom Stellardca166212017-01-30 21:56:46 +000019#include "AMDGPUInstructionSelector.h"
20#include "AMDGPULegalizerInfo.h"
Matt Arsenault9aa45f02017-07-06 20:57:05 +000021#include "AMDGPUMacroFusion.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000022#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000023#include "AMDGPUTargetTransformInfo.h"
Valery Pykhtinfd4c4102017-03-21 13:15:46 +000024#include "GCNIterativeScheduler.h"
Tom Stellard0d23ebe2016-08-29 19:42:52 +000025#include "GCNSchedStrategy.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000026#include "R600MachineScheduler.h"
Matt Arsenaultbc6d07c2019-03-14 22:54:43 +000027#include "SIMachineFunctionInfo.h"
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000028#include "SIMachineScheduler.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000029#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000030#include "llvm/CodeGen/GlobalISel/InstructionSelect.h"
Tom Stellardca166212017-01-30 21:56:46 +000031#include "llvm/CodeGen/GlobalISel/Legalizer.h"
32#include "llvm/CodeGen/GlobalISel/RegBankSelect.h"
Matt Arsenaultbc6d07c2019-03-14 22:54:43 +000033#include "llvm/CodeGen/MIRParser/MIParser.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000034#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000035#include "llvm/CodeGen/TargetPassConfig.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000036#include "llvm/IR/Attributes.h"
37#include "llvm/IR/Function.h"
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +000038#include "llvm/IR/LegacyPassManager.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000039#include "llvm/Pass.h"
40#include "llvm/Support/CommandLine.h"
41#include "llvm/Support/Compiler.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000042#include "llvm/Support/TargetRegistry.h"
David Blaikie6054e652018-03-23 23:58:19 +000043#include "llvm/Target/TargetLoweringObjectFile.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000044#include "llvm/Transforms/IPO.h"
45#include "llvm/Transforms/IPO/AlwaysInliner.h"
46#include "llvm/Transforms/IPO/PassManagerBuilder.h"
47#include "llvm/Transforms/Scalar.h"
48#include "llvm/Transforms/Scalar/GVN.h"
Sameer Sahasrabuddheb4f2d1c2018-09-25 09:39:21 +000049#include "llvm/Transforms/Utils.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000050#include "llvm/Transforms/Vectorize.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000051#include <memory>
Tom Stellard45bb48e2015-06-13 03:28:10 +000052
53using namespace llvm;
54
Matt Arsenaultc5816112016-06-24 06:30:22 +000055static cl::opt<bool> EnableR600StructurizeCFG(
56 "r600-ir-structurize",
57 cl::desc("Use StructurizeCFG IR pass"),
58 cl::init(true));
59
Matt Arsenault03d85842016-06-27 20:32:13 +000060static cl::opt<bool> EnableSROA(
61 "amdgpu-sroa",
62 cl::desc("Run SROA after promote alloca pass"),
63 cl::ReallyHidden,
64 cl::init(true));
65
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +000066static cl::opt<bool>
67EnableEarlyIfConversion("amdgpu-early-ifcvt", cl::Hidden,
68 cl::desc("Run early if-conversion"),
69 cl::init(false));
70
Matt Arsenault4d47ac32019-03-27 16:58:30 +000071static cl::opt<bool>
72OptExecMaskPreRA("amdgpu-opt-exec-mask-pre-ra", cl::Hidden,
73 cl::desc("Run pre-RA exec mask optimizations"),
74 cl::init(true));
75
Matt Arsenault03d85842016-06-27 20:32:13 +000076static cl::opt<bool> EnableR600IfConvert(
77 "r600-if-convert",
78 cl::desc("Use if conversion pass"),
79 cl::ReallyHidden,
80 cl::init(true));
81
Matt Arsenault908b9e22016-07-01 03:33:52 +000082// Option to disable vectorizer for tests.
83static cl::opt<bool> EnableLoadStoreVectorizer(
84 "amdgpu-load-store-vectorizer",
85 cl::desc("Enable load store vectorizer"),
Matt Arsenault0efdd062016-09-09 22:29:28 +000086 cl::init(true),
Matt Arsenault908b9e22016-07-01 03:33:52 +000087 cl::Hidden);
88
Hiroshi Inouec8e92452018-01-29 05:17:03 +000089// Option to control global loads scalarization
Alexander Timofeev18009562016-12-08 17:28:47 +000090static cl::opt<bool> ScalarizeGlobal(
91 "amdgpu-scalarize-global-loads",
92 cl::desc("Enable global load scalarization"),
Alexander Timofeev982aee62017-07-04 17:32:00 +000093 cl::init(true),
Alexander Timofeev18009562016-12-08 17:28:47 +000094 cl::Hidden);
95
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +000096// Option to run internalize pass.
97static cl::opt<bool> InternalizeSymbols(
98 "amdgpu-internalize-symbols",
99 cl::desc("Enable elimination of non-kernel functions and unused globals"),
100 cl::init(false),
101 cl::Hidden);
102
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000103// Option to inline all early.
104static cl::opt<bool> EarlyInlineAll(
105 "amdgpu-early-inline-all",
106 cl::desc("Inline all functions early"),
107 cl::init(false),
108 cl::Hidden);
109
Sam Koltonf60ad582017-03-21 12:51:34 +0000110static cl::opt<bool> EnableSDWAPeephole(
111 "amdgpu-sdwa-peephole",
112 cl::desc("Enable SDWA peepholer"),
Sam Kolton9fa16962017-04-06 15:03:28 +0000113 cl::init(true));
Sam Koltonf60ad582017-03-21 12:51:34 +0000114
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000115static cl::opt<bool> EnableDPPCombine(
116 "amdgpu-dpp-combine",
117 cl::desc("Enable DPP combiner"),
Valery Pykhtinded96df2019-02-11 11:15:03 +0000118 cl::init(true));
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000119
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000120// Enable address space based alias analysis
121static cl::opt<bool> EnableAMDGPUAliasAnalysis("enable-amdgpu-aa", cl::Hidden,
122 cl::desc("Enable AMDGPU Alias Analysis"),
123 cl::init(true));
124
Jan Sjodina06bfe02017-05-15 20:18:37 +0000125// Option to run late CFG structurizer
Matt Arsenaultcc852232017-10-10 20:22:07 +0000126static cl::opt<bool, true> LateCFGStructurize(
Jan Sjodina06bfe02017-05-15 20:18:37 +0000127 "amdgpu-late-structurize",
128 cl::desc("Enable late CFG structurization"),
Matt Arsenaultcc852232017-10-10 20:22:07 +0000129 cl::location(AMDGPUTargetMachine::EnableLateStructurizeCFG),
Jan Sjodina06bfe02017-05-15 20:18:37 +0000130 cl::Hidden);
131
Matt Arsenault5d567dc2019-02-28 00:40:32 +0000132static cl::opt<bool, true> EnableAMDGPUFunctionCallsOpt(
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000133 "amdgpu-function-calls",
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000134 cl::desc("Enable AMDGPU function call support"),
Matt Arsenaulta6801992018-07-10 14:03:41 +0000135 cl::location(AMDGPUTargetMachine::EnableFunctionCalls),
Matt Arsenault5d567dc2019-02-28 00:40:32 +0000136 cl::init(true),
Matt Arsenaulta6801992018-07-10 14:03:41 +0000137 cl::Hidden);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000138
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000139// Enable lib calls simplifications
140static cl::opt<bool> EnableLibCallSimplify(
141 "amdgpu-simplify-libcall",
Matt Arsenault2e4d3382018-05-29 19:35:46 +0000142 cl::desc("Enable amdgpu library simplifications"),
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000143 cl::init(true),
144 cl::Hidden);
145
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000146static cl::opt<bool> EnableLowerKernelArguments(
147 "amdgpu-ir-lower-kernel-arguments",
148 cl::desc("Lower kernel argument loads in IR pass"),
149 cl::init(true),
150 cl::Hidden);
151
Stanislav Mekhanoshinc29d4912019-05-01 16:40:49 +0000152static cl::opt<bool> EnableRegReassign(
153 "amdgpu-reassign-regs",
154 cl::desc("Enable register reassign optimizations on gfx10+"),
155 cl::init(true),
156 cl::Hidden);
157
Neil Henning66416572018-10-08 15:49:19 +0000158// Enable atomic optimization
159static cl::opt<bool> EnableAtomicOptimizations(
160 "amdgpu-atomic-optimizations",
161 cl::desc("Enable atomic optimizations"),
162 cl::init(false),
163 cl::Hidden);
164
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000165// Enable Mode register optimization
166static cl::opt<bool> EnableSIModeRegisterPass(
167 "amdgpu-mode-register",
168 cl::desc("Enable mode register pass"),
169 cl::init(true),
170 cl::Hidden);
171
Stanislav Mekhanoshinc8f78f82019-04-05 20:11:32 +0000172// Option is used in lit tests to prevent deadcoding of patterns inspected.
173static cl::opt<bool>
174EnableDCEInRA("amdgpu-dce-in-ra",
175 cl::init(true), cl::Hidden,
176 cl::desc("Enable machine DCE inside regalloc"));
177
Nikita Popov3db93ac2019-04-07 17:22:16 +0000178static cl::opt<bool> EnableScalarIRPasses(
179 "amdgpu-scalar-ir-passes",
180 cl::desc("Enable scalar IR passes"),
181 cl::init(true),
182 cl::Hidden);
183
Tom Stellard45bb48e2015-06-13 03:28:10 +0000184extern "C" void LLVMInitializeAMDGPUTarget() {
185 // Register the target
Mehdi Aminif42454b2016-10-09 23:00:34 +0000186 RegisterTargetMachine<R600TargetMachine> X(getTheAMDGPUTarget());
187 RegisterTargetMachine<GCNTargetMachine> Y(getTheGCNTarget());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000188
189 PassRegistry *PR = PassRegistry::getPassRegistry();
Tom Stellarda2f57be2017-08-02 22:19:45 +0000190 initializeR600ClauseMergePassPass(*PR);
191 initializeR600ControlFlowFinalizerPass(*PR);
192 initializeR600PacketizerPass(*PR);
193 initializeR600ExpandSpecialInstrsPassPass(*PR);
194 initializeR600VectorRegMergerPass(*PR);
Tom Stellarde753c522018-04-09 16:09:13 +0000195 initializeGlobalISel(*PR);
Matt Arsenault7016f132017-08-03 22:30:46 +0000196 initializeAMDGPUDAGToDAGISelPass(*PR);
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000197 initializeGCNDPPCombinePass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000198 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +0000199 initializeSIFixSGPRCopiesPass(*PR);
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000200 initializeSIFixVGPRCopiesPass(*PR);
Ron Liebermancac749a2018-11-16 01:13:34 +0000201 initializeSIFixupVectorISelPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000202 initializeSIFoldOperandsPass(*PR);
Sam Koltonf60ad582017-03-21 12:51:34 +0000203 initializeSIPeepholeSDWAPass(*PR);
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +0000204 initializeSIShrinkInstructionsPass(*PR);
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000205 initializeSIOptimizeExecMaskingPreRAPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +0000206 initializeSILoadStoreOptimizerPass(*PR);
Scott Linder11ef7982018-10-26 13:18:36 +0000207 initializeAMDGPUFixFunctionBitcastsPass(*PR);
Matt Arsenault746e0652017-06-02 18:02:42 +0000208 initializeAMDGPUAlwaysInlinePass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +0000209 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +0000210 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenault7016f132017-08-03 22:30:46 +0000211 initializeAMDGPUArgumentUsageInfoPass(*PR);
Neil Henning66416572018-10-08 15:49:19 +0000212 initializeAMDGPUAtomicOptimizerPass(*PR);
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000213 initializeAMDGPULowerKernelArgumentsPass(*PR);
Matt Arsenault372d7962018-05-18 21:35:00 +0000214 initializeAMDGPULowerKernelAttributesPass(*PR);
Matt Arsenault0699ef32017-02-09 22:00:42 +0000215 initializeAMDGPULowerIntrinsicsPass(*PR);
Yaxun Liude4b88d2017-10-10 19:39:48 +0000216 initializeAMDGPUOpenCLEnqueuedBlockLoweringPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +0000217 initializeAMDGPUPromoteAllocaPass(*PR);
Matt Arsenault86de4862016-06-24 07:07:55 +0000218 initializeAMDGPUCodeGenPreparePass(*PR);
Matt Arsenaultc06574f2017-07-28 18:40:05 +0000219 initializeAMDGPURewriteOutArgumentsPass(*PR);
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000220 initializeAMDGPUUnifyMetadataPass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +0000221 initializeSIAnnotateControlFlowPass(*PR);
Kannan Narayananacb089e2017-04-12 03:25:12 +0000222 initializeSIInsertWaitcntsPass(*PR);
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000223 initializeSIModeRegisterPass(*PR);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000224 initializeSIWholeQuadModePass(*PR);
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000225 initializeSILowerControlFlowPass(*PR);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000226 initializeSIInsertSkipsPass(*PR);
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +0000227 initializeSIMemoryLegalizerPass(*PR);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000228 initializeSIOptimizeExecMaskingPass(*PR);
Neil Henning0a30f332019-04-01 15:19:52 +0000229 initializeSIPreAllocateWWMRegsPass(*PR);
Stanislav Mekhanoshin739174c2018-05-31 20:13:51 +0000230 initializeSIFormMemoryClausesPass(*PR);
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000231 initializeAMDGPUUnifyDivergentExitNodesPass(*PR);
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000232 initializeAMDGPUAAWrapperPassPass(*PR);
Matt Arsenault8ba740a2018-11-07 20:26:42 +0000233 initializeAMDGPUExternalAAWrapperPass(*PR);
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000234 initializeAMDGPUUseNativeCallsPass(*PR);
235 initializeAMDGPUSimplifyLibCallsPass(*PR);
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000236 initializeAMDGPUInlinerPass(*PR);
Stanislav Mekhanoshin3b7925f2019-05-01 16:49:31 +0000237 initializeGCNRegBankReassignPass(*PR);
Stanislav Mekhanoshinc29d4912019-05-01 16:40:49 +0000238 initializeGCNNSAReassignPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000239}
240
Tom Stellarde135ffd2015-09-25 21:41:28 +0000241static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000242 return llvm::make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +0000243}
244
Tom Stellard45bb48e2015-06-13 03:28:10 +0000245static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000246 return new ScheduleDAGMILive(C, llvm::make_unique<R600SchedStrategy>());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000247}
248
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +0000249static ScheduleDAGInstrs *createSIMachineScheduler(MachineSchedContext *C) {
250 return new SIScheduleDAGMI(C);
251}
252
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000253static ScheduleDAGInstrs *
254createGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
255 ScheduleDAGMILive *DAG =
Stanislav Mekhanoshin582a5232017-02-15 17:19:50 +0000256 new GCNScheduleDAGMILive(C, make_unique<GCNMaxOccupancySchedStrategy>(C));
Matthias Braun115efcd2016-11-28 20:11:54 +0000257 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
258 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
Matt Arsenault9aa45f02017-07-06 20:57:05 +0000259 DAG->addMutation(createAMDGPUMacroFusionDAGMutation());
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000260 return DAG;
261}
262
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000263static ScheduleDAGInstrs *
264createIterativeGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
265 auto DAG = new GCNIterativeScheduler(C,
266 GCNIterativeScheduler::SCHEDULE_LEGACYMAXOCCUPANCY);
267 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
268 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
269 return DAG;
270}
271
272static ScheduleDAGInstrs *createMinRegScheduler(MachineSchedContext *C) {
273 return new GCNIterativeScheduler(C,
274 GCNIterativeScheduler::SCHEDULE_MINREGFORCED);
275}
276
Valery Pykhtinf2fe9722017-11-20 14:35:53 +0000277static ScheduleDAGInstrs *
278createIterativeILPMachineScheduler(MachineSchedContext *C) {
279 auto DAG = new GCNIterativeScheduler(C,
280 GCNIterativeScheduler::SCHEDULE_ILP);
281 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
282 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
283 DAG->addMutation(createAMDGPUMacroFusionDAGMutation());
284 return DAG;
285}
286
Tom Stellard45bb48e2015-06-13 03:28:10 +0000287static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +0000288R600SchedRegistry("r600", "Run R600's custom scheduler",
289 createR600MachineScheduler);
290
291static MachineSchedRegistry
292SISchedRegistry("si", "Run SI's custom scheduler",
293 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000294
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000295static MachineSchedRegistry
296GCNMaxOccupancySchedRegistry("gcn-max-occupancy",
297 "Run GCN scheduler to maximize occupancy",
298 createGCNMaxOccupancyMachineScheduler);
299
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000300static MachineSchedRegistry
301IterativeGCNMaxOccupancySchedRegistry("gcn-max-occupancy-experimental",
302 "Run GCN scheduler to maximize occupancy (experimental)",
303 createIterativeGCNMaxOccupancyMachineScheduler);
304
305static MachineSchedRegistry
306GCNMinRegSchedRegistry("gcn-minreg",
307 "Run GCN iterative scheduler for minimal register usage (experimental)",
308 createMinRegScheduler);
309
Valery Pykhtinf2fe9722017-11-20 14:35:53 +0000310static MachineSchedRegistry
311GCNILPSchedRegistry("gcn-ilp",
312 "Run GCN iterative scheduler for ILP scheduling (experimental)",
313 createIterativeILPMachineScheduler);
314
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000315static StringRef computeDataLayout(const Triple &TT) {
316 if (TT.getArch() == Triple::r600) {
317 // 32-bit pointers.
Yaxun Liucc56a8b2017-11-06 14:32:33 +0000318 return "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
Matt Arsenault95329f82018-03-27 19:26:40 +0000319 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64-S32-A5";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000320 }
321
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000322 // 32-bit private, local, and region pointers. 64-bit global, constant and
Neil Henning523dab02019-03-18 14:44:28 +0000323 // flat, non-integral buffer fat pointers.
Yaxun Liu0124b542018-02-13 18:00:25 +0000324 return "e-p:64:64-p1:64:64-p2:32:32-p3:32:32-p4:64:64-p5:32:32-p6:32:32"
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000325 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
Neil Henning523dab02019-03-18 14:44:28 +0000326 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64-S32-A5"
327 "-ni:7";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000328}
329
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000330LLVM_READNONE
331static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
332 if (!GPU.empty())
333 return GPU;
334
Matt Arsenaulte0c1f9e2019-03-17 21:31:35 +0000335 // Need to default to a target with flat support for HSA.
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000336 if (TT.getArch() == Triple::amdgcn)
Matt Arsenaulte0c1f9e2019-03-17 21:31:35 +0000337 return TT.getOS() == Triple::AMDHSA ? "generic-hsa" : "generic";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000338
Matt Arsenault8e001942016-06-02 18:37:16 +0000339 return "r600";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000340}
341
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000342static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
Tom Stellard418beb72016-07-13 14:23:33 +0000343 // The AMDGPU toolchain only supports generating shared objects, so we
344 // must always use PIC.
345 return Reloc::PIC_;
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000346}
347
Tom Stellard45bb48e2015-06-13 03:28:10 +0000348AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
349 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000350 TargetOptions Options,
351 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000352 Optional<CodeModel::Model> CM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000353 CodeGenOpt::Level OptLevel)
Matthias Braunbb8507e2017-10-12 22:57:28 +0000354 : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU),
355 FS, Options, getEffectiveRelocModel(RM),
David Greenca29c272018-12-07 12:10:23 +0000356 getEffectiveCodeModel(CM, CodeModel::Small), OptLevel),
Rafael Espindola79e238a2017-08-03 02:16:21 +0000357 TLOF(createTLOF(getTargetTriple())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000358 initAsmInfo();
359}
360
Vlad Tsyrklevich688e7522018-07-10 00:46:07 +0000361bool AMDGPUTargetMachine::EnableLateStructurizeCFG = false;
Matt Arsenaulta6801992018-07-10 14:03:41 +0000362bool AMDGPUTargetMachine::EnableFunctionCalls = false;
363
364AMDGPUTargetMachine::~AMDGPUTargetMachine() = default;
Vlad Tsyrklevich688e7522018-07-10 00:46:07 +0000365
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000366StringRef AMDGPUTargetMachine::getGPUName(const Function &F) const {
367 Attribute GPUAttr = F.getFnAttribute("target-cpu");
368 return GPUAttr.hasAttribute(Attribute::None) ?
369 getTargetCPU() : GPUAttr.getValueAsString();
370}
371
372StringRef AMDGPUTargetMachine::getFeatureString(const Function &F) const {
373 Attribute FSAttr = F.getFnAttribute("target-features");
374
375 return FSAttr.hasAttribute(Attribute::None) ?
376 getTargetFeatureString() :
377 FSAttr.getValueAsString();
378}
379
Matt Arsenaulte745d992017-09-19 07:40:11 +0000380/// Predicate for Internalize pass.
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000381static bool mustPreserveGV(const GlobalValue &GV) {
Matt Arsenaulte745d992017-09-19 07:40:11 +0000382 if (const Function *F = dyn_cast<Function>(&GV))
383 return F->isDeclaration() || AMDGPU::isEntryFunctionCC(F->getCallingConv());
384
385 return !GV.use_empty();
386}
387
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000388void AMDGPUTargetMachine::adjustPassManager(PassManagerBuilder &Builder) {
Stanislav Mekhanoshinee2dd782017-03-17 17:13:41 +0000389 Builder.DivergentTarget = true;
390
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000391 bool EnableOpt = getOptLevel() > CodeGenOpt::None;
Matt Arsenaulte745d992017-09-19 07:40:11 +0000392 bool Internalize = InternalizeSymbols;
Matt Arsenault5d567dc2019-02-28 00:40:32 +0000393 bool EarlyInline = EarlyInlineAll && EnableOpt && !EnableFunctionCalls;
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000394 bool AMDGPUAA = EnableAMDGPUAliasAnalysis && EnableOpt;
395 bool LibCallSimplify = EnableLibCallSimplify && EnableOpt;
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000396
Matt Arsenault5d567dc2019-02-28 00:40:32 +0000397 if (EnableFunctionCalls) {
Stanislav Mekhanoshin2e3bf372017-09-20 06:34:28 +0000398 delete Builder.Inliner;
Stanislav Mekhanoshin56418202017-09-20 06:10:15 +0000399 Builder.Inliner = createAMDGPUFunctionInliningPass();
Stanislav Mekhanoshin2e3bf372017-09-20 06:34:28 +0000400 }
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000401
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000402 Builder.addExtension(
Stanislav Mekhanoshinf6c1feb2017-01-27 16:38:10 +0000403 PassManagerBuilder::EP_ModuleOptimizerEarly,
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000404 [Internalize, EarlyInline, AMDGPUAA](const PassManagerBuilder &,
405 legacy::PassManagerBase &PM) {
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000406 if (AMDGPUAA) {
407 PM.add(createAMDGPUAAWrapperPass());
408 PM.add(createAMDGPUExternalAAWrapperPass());
409 }
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000410 PM.add(createAMDGPUUnifyMetadataPass());
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000411 if (Internalize) {
Matt Arsenaulte745d992017-09-19 07:40:11 +0000412 PM.add(createInternalizePass(mustPreserveGV));
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000413 PM.add(createGlobalDCEPass());
414 }
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000415 if (EarlyInline)
Stanislav Mekhanoshin89653df2017-03-30 20:16:02 +0000416 PM.add(createAMDGPUAlwaysInlinePass(false));
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000417 });
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000418
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +0000419 const auto &Opt = Options;
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000420 Builder.addExtension(
421 PassManagerBuilder::EP_EarlyAsPossible,
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +0000422 [AMDGPUAA, LibCallSimplify, &Opt](const PassManagerBuilder &,
423 legacy::PassManagerBase &PM) {
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000424 if (AMDGPUAA) {
425 PM.add(createAMDGPUAAWrapperPass());
426 PM.add(createAMDGPUExternalAAWrapperPass());
427 }
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000428 PM.add(llvm::createAMDGPUUseNativeCallsPass());
429 if (LibCallSimplify)
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +0000430 PM.add(llvm::createAMDGPUSimplifyLibCallsPass(Opt));
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000431 });
Stanislav Mekhanoshin50c2f252017-06-19 23:17:36 +0000432
433 Builder.addExtension(
434 PassManagerBuilder::EP_CGSCCOptimizerLate,
435 [](const PassManagerBuilder &, legacy::PassManagerBase &PM) {
436 // Add infer address spaces pass to the opt pipeline after inlining
437 // but before SROA to increase SROA opportunities.
438 PM.add(createInferAddressSpacesPass());
Matt Arsenault372d7962018-05-18 21:35:00 +0000439
440 // This should run after inlining to have any chance of doing anything,
441 // and before other cleanup optimizations.
442 PM.add(createAMDGPULowerKernelAttributesPass());
Stanislav Mekhanoshin50c2f252017-06-19 23:17:36 +0000443 });
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000444}
445
Tom Stellard45bb48e2015-06-13 03:28:10 +0000446//===----------------------------------------------------------------------===//
447// R600 Target Machine (R600 -> Cayman)
448//===----------------------------------------------------------------------===//
449
450R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000451 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000452 TargetOptions Options,
453 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000454 Optional<CodeModel::Model> CM,
455 CodeGenOpt::Level OL, bool JIT)
456 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000457 setRequiresStructuredCFG(true);
Matt Arsenault5d567dc2019-02-28 00:40:32 +0000458
Matt Arsenault09a09ef2019-02-28 00:52:33 +0000459 // Override the default since calls aren't supported for r600.
Matt Arsenault5d567dc2019-02-28 00:40:32 +0000460 if (EnableFunctionCalls &&
461 EnableAMDGPUFunctionCallsOpt.getNumOccurrences() == 0)
462 EnableFunctionCalls = false;
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000463}
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000464
465const R600Subtarget *R600TargetMachine::getSubtargetImpl(
466 const Function &F) const {
467 StringRef GPU = getGPUName(F);
468 StringRef FS = getFeatureString(F);
469
470 SmallString<128> SubtargetKey(GPU);
471 SubtargetKey.append(FS);
472
473 auto &I = SubtargetMap[SubtargetKey];
474 if (!I) {
475 // This needs to be done before we create a new subtarget since any
476 // creation will depend on the TM and the code generation flags on the
477 // function that reside in TargetOptions.
478 resetTargetOptions(F);
479 I = llvm::make_unique<R600Subtarget>(TargetTriple, GPU, FS, *this);
480 }
481
482 return I.get();
483}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000484
Tom Stellardc7624312018-05-30 22:55:35 +0000485TargetTransformInfo
486R600TargetMachine::getTargetTransformInfo(const Function &F) {
487 return TargetTransformInfo(R600TTIImpl(this, F));
488}
489
Tom Stellard45bb48e2015-06-13 03:28:10 +0000490//===----------------------------------------------------------------------===//
491// GCN Target Machine (SI+)
492//===----------------------------------------------------------------------===//
493
494GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000495 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000496 TargetOptions Options,
497 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000498 Optional<CodeModel::Model> CM,
499 CodeGenOpt::Level OL, bool JIT)
500 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000501
Tom Stellard5bfbae52018-07-11 20:59:01 +0000502const GCNSubtarget *GCNTargetMachine::getSubtargetImpl(const Function &F) const {
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000503 StringRef GPU = getGPUName(F);
504 StringRef FS = getFeatureString(F);
505
506 SmallString<128> SubtargetKey(GPU);
507 SubtargetKey.append(FS);
508
509 auto &I = SubtargetMap[SubtargetKey];
510 if (!I) {
511 // This needs to be done before we create a new subtarget since any
512 // creation will depend on the TM and the code generation flags on the
513 // function that reside in TargetOptions.
514 resetTargetOptions(F);
Tom Stellard5bfbae52018-07-11 20:59:01 +0000515 I = llvm::make_unique<GCNSubtarget>(TargetTriple, GPU, FS, *this);
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000516 }
517
Alexander Timofeev18009562016-12-08 17:28:47 +0000518 I->setScalarizeGlobalBehavior(ScalarizeGlobal);
519
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000520 return I.get();
521}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000522
Tom Stellardc7624312018-05-30 22:55:35 +0000523TargetTransformInfo
524GCNTargetMachine::getTargetTransformInfo(const Function &F) {
525 return TargetTransformInfo(GCNTTIImpl(this, F));
526}
527
Tom Stellard45bb48e2015-06-13 03:28:10 +0000528//===----------------------------------------------------------------------===//
529// AMDGPU Pass Setup
530//===----------------------------------------------------------------------===//
531
532namespace {
Tom Stellardcc7067a62016-03-03 03:53:29 +0000533
Tom Stellard45bb48e2015-06-13 03:28:10 +0000534class AMDGPUPassConfig : public TargetPassConfig {
535public:
Matthias Braunbb8507e2017-10-12 22:57:28 +0000536 AMDGPUPassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000537 : TargetPassConfig(TM, PM) {
Matt Arsenault0a109002015-09-25 17:41:20 +0000538 // Exceptions and StackMaps are not supported, so these passes will never do
539 // anything.
540 disablePass(&StackMapLivenessID);
541 disablePass(&FuncletLayoutID);
542 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000543
544 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
545 return getTM<AMDGPUTargetMachine>();
546 }
547
Matthias Braun115efcd2016-11-28 20:11:54 +0000548 ScheduleDAGInstrs *
549 createMachineScheduler(MachineSchedContext *C) const override {
550 ScheduleDAGMILive *DAG = createGenericSchedLive(C);
551 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
552 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
553 return DAG;
554 }
555
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000556 void addEarlyCSEOrGVNPass();
557 void addStraightLineScalarOptimizationPasses();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000558 void addIRPasses() override;
Matt Arsenault908b9e22016-07-01 03:33:52 +0000559 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000560 bool addPreISel() override;
561 bool addInstSelector() override;
562 bool addGCPasses() override;
Amara Emersond1896802019-04-15 04:53:46 +0000563
564 std::unique_ptr<CSEConfigBase> getCSEConfig() const override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000565};
566
Amara Emersond1896802019-04-15 04:53:46 +0000567std::unique_ptr<CSEConfigBase> AMDGPUPassConfig::getCSEConfig() const {
568 return getStandardCSEConfigForOpt(TM->getOptLevel());
569}
570
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000571class R600PassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000572public:
Matthias Braunbb8507e2017-10-12 22:57:28 +0000573 R600PassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000574 : AMDGPUPassConfig(TM, PM) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000575
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000576 ScheduleDAGInstrs *createMachineScheduler(
577 MachineSchedContext *C) const override {
578 return createR600MachineScheduler(C);
579 }
580
Tom Stellard45bb48e2015-06-13 03:28:10 +0000581 bool addPreISel() override;
Tom Stellard20287692017-08-08 04:57:55 +0000582 bool addInstSelector() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000583 void addPreRegAlloc() override;
584 void addPreSched2() override;
585 void addPreEmitPass() override;
586};
587
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000588class GCNPassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000589public:
Matthias Braunbb8507e2017-10-12 22:57:28 +0000590 GCNPassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000591 : AMDGPUPassConfig(TM, PM) {
Matt Arsenaulta2025382017-08-03 23:24:05 +0000592 // It is necessary to know the register usage of the entire call graph. We
593 // allow calls without EnableAMDGPUFunctionCalls if they are marked
594 // noinline, so this is always required.
595 setRequiresCodeGenSCCOrder(true);
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000596 }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000597
598 GCNTargetMachine &getGCNTargetMachine() const {
599 return getTM<GCNTargetMachine>();
600 }
601
602 ScheduleDAGInstrs *
Matt Arsenault03d85842016-06-27 20:32:13 +0000603 createMachineScheduler(MachineSchedContext *C) const override;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000604
Tom Stellard45bb48e2015-06-13 03:28:10 +0000605 bool addPreISel() override;
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000606 void addMachineSSAOptimization() override;
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000607 bool addILPOpts() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000608 bool addInstSelector() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000609 bool addIRTranslator() override;
Tim Northover33b07d62016-07-22 20:03:43 +0000610 bool addLegalizeMachineIR() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000611 bool addRegBankSelect() override;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000612 bool addGlobalInstructionSelect() override;
Matt Arsenaultcf55a652019-03-19 19:33:12 +0000613 void addFastRegAlloc() override;
614 void addOptimizedRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000615 void addPreRegAlloc() override;
Stanislav Mekhanoshinc29d4912019-05-01 16:40:49 +0000616 bool addPreRewrite() override;
Matt Arsenaulte6740752016-09-29 01:44:16 +0000617 void addPostRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000618 void addPreSched2() override;
619 void addPreEmitPass() override;
620};
621
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000622} // end anonymous namespace
Tom Stellard45bb48e2015-06-13 03:28:10 +0000623
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000624void AMDGPUPassConfig::addEarlyCSEOrGVNPass() {
625 if (getOptLevel() == CodeGenOpt::Aggressive)
626 addPass(createGVNPass());
627 else
628 addPass(createEarlyCSEPass());
629}
630
631void AMDGPUPassConfig::addStraightLineScalarOptimizationPasses() {
Stanislav Mekhanoshin20d47952018-06-29 16:26:53 +0000632 addPass(createLICMPass());
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000633 addPass(createSeparateConstOffsetFromGEPPass());
634 addPass(createSpeculativeExecutionPass());
635 // ReassociateGEPs exposes more opportunites for SLSR. See
636 // the example in reassociate-geps-and-slsr.ll.
637 addPass(createStraightLineStrengthReducePass());
638 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
639 // EarlyCSE can reuse.
640 addEarlyCSEOrGVNPass();
641 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
642 addPass(createNaryReassociatePass());
643 // NaryReassociate on GEPs creates redundant common expressions, so run
644 // EarlyCSE after it.
645 addPass(createEarlyCSEPass());
646}
647
Tom Stellard45bb48e2015-06-13 03:28:10 +0000648void AMDGPUPassConfig::addIRPasses() {
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000649 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
650
Matt Arsenaultbde80342016-05-18 15:41:07 +0000651 // There is no reason to run these.
652 disablePass(&StackMapLivenessID);
653 disablePass(&FuncletLayoutID);
654 disablePass(&PatchableFunctionID);
655
Matt Arsenaultab411932018-10-02 03:50:56 +0000656 addPass(createAtomicExpandPass());
Scott Linder11ef7982018-10-26 13:18:36 +0000657
658 // This must occur before inlining, as the inliner will not look through
659 // bitcast calls.
660 addPass(createAMDGPUFixFunctionBitcastsPass());
661
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000662 addPass(createAMDGPULowerIntrinsicsPass());
Matt Arsenault0699ef32017-02-09 22:00:42 +0000663
Matt Arsenault635d4792018-10-03 02:47:25 +0000664 // Function calls are not supported, so make sure we inline everything.
665 addPass(createAMDGPUAlwaysInlinePass());
666 addPass(createAlwaysInlinerLegacyPass());
667 // We need to add the barrier noop pass, otherwise adding the function
668 // inlining pass will cause all of the PassConfigs passes to be run
669 // one function at a time, which means if we have a nodule with two
670 // functions, then we will generate code for the first function
671 // without ever running any passes on the second.
672 addPass(createBarrierNoopPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000673
Matt Arsenault0c329382017-01-30 18:40:29 +0000674 if (TM.getTargetTriple().getArch() == Triple::amdgcn) {
675 // TODO: May want to move later or split into an early and late one.
676
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000677 addPass(createAMDGPUCodeGenPreparePass());
Matt Arsenault0c329382017-01-30 18:40:29 +0000678 }
679
Tom Stellardfd253952015-08-07 23:19:30 +0000680 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
Matt Arsenault432aaea2018-05-13 10:04:48 +0000681 if (TM.getTargetTriple().getArch() == Triple::r600)
682 addPass(createR600OpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000683
Yaxun Liude4b88d2017-10-10 19:39:48 +0000684 // Replace OpenCL enqueued block function pointers with global variables.
685 addPass(createAMDGPUOpenCLEnqueuedBlockLoweringPass());
686
Matt Arsenault03d85842016-06-27 20:32:13 +0000687 if (TM.getOptLevel() > CodeGenOpt::None) {
Matt Arsenault417e0072017-02-08 06:16:04 +0000688 addPass(createInferAddressSpacesPass());
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000689 addPass(createAMDGPUPromoteAlloca());
Matt Arsenault03d85842016-06-27 20:32:13 +0000690
691 if (EnableSROA)
692 addPass(createSROAPass());
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000693
Nikita Popov3db93ac2019-04-07 17:22:16 +0000694 if (EnableScalarIRPasses)
695 addStraightLineScalarOptimizationPasses();
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000696
697 if (EnableAMDGPUAliasAnalysis) {
698 addPass(createAMDGPUAAWrapperPass());
699 addPass(createExternalAAWrapperPass([](Pass &P, Function &,
700 AAResults &AAR) {
701 if (auto *WrapperPass = P.getAnalysisIfAvailable<AMDGPUAAWrapperPass>())
702 AAR.addAAResult(WrapperPass->getResult());
703 }));
704 }
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000705 }
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000706
707 TargetPassConfig::addIRPasses();
708
709 // EarlyCSE is not always strong enough to clean up what LSR produces. For
710 // example, GVN can combine
711 //
712 // %0 = add %a, %b
713 // %1 = add %b, %a
714 //
715 // and
716 //
717 // %0 = shl nsw %a, 2
718 // %1 = shl %a, 2
719 //
720 // but EarlyCSE can do neither of them.
Nikita Popov3db93ac2019-04-07 17:22:16 +0000721 if (getOptLevel() != CodeGenOpt::None && EnableScalarIRPasses)
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000722 addEarlyCSEOrGVNPass();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000723}
724
Matt Arsenault908b9e22016-07-01 03:33:52 +0000725void AMDGPUPassConfig::addCodeGenPrepare() {
Aakanksha Patilc56d2af2019-03-07 00:54:04 +0000726 if (TM->getTargetTriple().getArch() == Triple::amdgcn)
727 addPass(createAMDGPUAnnotateKernelFeaturesPass());
728
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000729 if (TM->getTargetTriple().getArch() == Triple::amdgcn &&
730 EnableLowerKernelArguments)
731 addPass(createAMDGPULowerKernelArgumentsPass());
732
Matt Arsenault908b9e22016-07-01 03:33:52 +0000733 TargetPassConfig::addCodeGenPrepare();
734
735 if (EnableLoadStoreVectorizer)
736 addPass(createLoadStoreVectorizerPass());
737}
738
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000739bool AMDGPUPassConfig::addPreISel() {
Sameer Sahasrabuddheb4f2d1c2018-09-25 09:39:21 +0000740 addPass(createLowerSwitchPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000741 addPass(createFlattenCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000742 return false;
743}
744
745bool AMDGPUPassConfig::addInstSelector() {
Matt Arsenault7016f132017-08-03 22:30:46 +0000746 addPass(createAMDGPUISelDag(&getAMDGPUTargetMachine(), getOptLevel()));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000747 return false;
748}
749
Matt Arsenault0a109002015-09-25 17:41:20 +0000750bool AMDGPUPassConfig::addGCPasses() {
751 // Do nothing. GC is not supported.
752 return false;
753}
754
Tom Stellard45bb48e2015-06-13 03:28:10 +0000755//===----------------------------------------------------------------------===//
756// R600 Pass Setup
757//===----------------------------------------------------------------------===//
758
759bool R600PassConfig::addPreISel() {
760 AMDGPUPassConfig::addPreISel();
Matt Arsenaultc5816112016-06-24 06:30:22 +0000761
762 if (EnableR600StructurizeCFG)
Tom Stellardbc4497b2016-02-12 23:45:29 +0000763 addPass(createStructurizeCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000764 return false;
765}
766
Tom Stellard20287692017-08-08 04:57:55 +0000767bool R600PassConfig::addInstSelector() {
768 addPass(createR600ISelDag(&getAMDGPUTargetMachine(), getOptLevel()));
769 return false;
770}
771
Tom Stellard45bb48e2015-06-13 03:28:10 +0000772void R600PassConfig::addPreRegAlloc() {
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000773 addPass(createR600VectorRegMerger());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000774}
775
776void R600PassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000777 addPass(createR600EmitClauseMarkers(), false);
Matt Arsenault03d85842016-06-27 20:32:13 +0000778 if (EnableR600IfConvert)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000779 addPass(&IfConverterID, false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000780 addPass(createR600ClauseMergePass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000781}
782
783void R600PassConfig::addPreEmitPass() {
784 addPass(createAMDGPUCFGStructurizerPass(), false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000785 addPass(createR600ExpandSpecialInstrsPass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000786 addPass(&FinalizeMachineBundlesID, false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000787 addPass(createR600Packetizer(), false);
788 addPass(createR600ControlFlowFinalizer(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000789}
790
791TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000792 return new R600PassConfig(*this, PM);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000793}
794
795//===----------------------------------------------------------------------===//
796// GCN Pass Setup
797//===----------------------------------------------------------------------===//
798
Matt Arsenault03d85842016-06-27 20:32:13 +0000799ScheduleDAGInstrs *GCNPassConfig::createMachineScheduler(
800 MachineSchedContext *C) const {
Tom Stellard5bfbae52018-07-11 20:59:01 +0000801 const GCNSubtarget &ST = C->MF->getSubtarget<GCNSubtarget>();
Matt Arsenault03d85842016-06-27 20:32:13 +0000802 if (ST.enableSIScheduler())
803 return createSIMachineScheduler(C);
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000804 return createGCNMaxOccupancyMachineScheduler(C);
Matt Arsenault03d85842016-06-27 20:32:13 +0000805}
806
Tom Stellard45bb48e2015-06-13 03:28:10 +0000807bool GCNPassConfig::addPreISel() {
808 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000809
Neil Henning66416572018-10-08 15:49:19 +0000810 if (EnableAtomicOptimizations) {
811 addPass(createAMDGPUAtomicOptimizerPass());
812 }
813
Matt Arsenault39319482015-11-06 18:01:57 +0000814 // FIXME: We need to run a pass to propagate the attributes when calls are
815 // supported.
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000816
817 // Merge divergent exit nodes. StructurizeCFG won't recognize the multi-exit
818 // regions formed by them.
819 addPass(&AMDGPUUnifyDivergentExitNodesID);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000820 if (!LateCFGStructurize) {
821 addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions
822 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000823 addPass(createSinkingPass());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000824 addPass(createAMDGPUAnnotateUniformValues());
Jan Sjodina06bfe02017-05-15 20:18:37 +0000825 if (!LateCFGStructurize) {
826 addPass(createSIAnnotateControlFlowPass());
827 }
Tom Stellarda6f24c62015-12-15 20:55:55 +0000828
Tom Stellard45bb48e2015-06-13 03:28:10 +0000829 return false;
830}
831
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000832void GCNPassConfig::addMachineSSAOptimization() {
833 TargetPassConfig::addMachineSSAOptimization();
834
835 // We want to fold operands after PeepholeOptimizer has run (or as part of
836 // it), because it will eliminate extra copies making it easier to fold the
837 // real source operand. We want to eliminate dead instructions after, so that
838 // we see fewer uses of the copies. We then need to clean up the dead
839 // instructions leftover after the operands are folded as well.
840 //
841 // XXX - Can we get away without running DeadMachineInstructionElim again?
842 addPass(&SIFoldOperandsID);
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000843 if (EnableDPPCombine)
844 addPass(&GCNDPPCombineID);
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000845 addPass(&DeadMachineInstructionElimID);
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000846 addPass(&SILoadStoreOptimizerID);
Sam Kolton6e795292017-04-07 10:53:12 +0000847 if (EnableSDWAPeephole) {
848 addPass(&SIPeepholeSDWAID);
Matthias Braun4a7c8e72018-01-19 06:46:10 +0000849 addPass(&EarlyMachineLICMID);
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +0000850 addPass(&MachineCSEID);
851 addPass(&SIFoldOperandsID);
Sam Kolton6e795292017-04-07 10:53:12 +0000852 addPass(&DeadMachineInstructionElimID);
853 }
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000854 addPass(createSIShrinkInstructionsPass());
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000855}
856
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000857bool GCNPassConfig::addILPOpts() {
858 if (EnableEarlyIfConversion)
859 addPass(&EarlyIfConverterID);
860
861 TargetPassConfig::addILPOpts();
862 return false;
863}
864
Tom Stellard45bb48e2015-06-13 03:28:10 +0000865bool GCNPassConfig::addInstSelector() {
866 AMDGPUPassConfig::addInstSelector();
Matt Arsenault782c03b2015-11-03 22:30:13 +0000867 addPass(&SIFixSGPRCopiesID);
Nicolai Haehnle814abb52018-10-31 13:27:08 +0000868 addPass(createSILowerI1CopiesPass());
Ron Liebermancac749a2018-11-16 01:13:34 +0000869 addPass(createSIFixupVectorISelPass());
David Stuttardf77079f2019-01-14 11:55:24 +0000870 addPass(createSIAddIMGInitPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000871 return false;
872}
873
Tom Stellard000c5af2016-04-14 19:09:28 +0000874bool GCNPassConfig::addIRTranslator() {
875 addPass(new IRTranslator());
876 return false;
877}
878
Tim Northover33b07d62016-07-22 20:03:43 +0000879bool GCNPassConfig::addLegalizeMachineIR() {
Tom Stellardca166212017-01-30 21:56:46 +0000880 addPass(new Legalizer());
Tim Northover33b07d62016-07-22 20:03:43 +0000881 return false;
882}
883
Tom Stellard000c5af2016-04-14 19:09:28 +0000884bool GCNPassConfig::addRegBankSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000885 addPass(new RegBankSelect());
Tom Stellard000c5af2016-04-14 19:09:28 +0000886 return false;
887}
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000888
889bool GCNPassConfig::addGlobalInstructionSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000890 addPass(new InstructionSelect());
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000891 return false;
892}
Tom Stellardca166212017-01-30 21:56:46 +0000893
Tom Stellard45bb48e2015-06-13 03:28:10 +0000894void GCNPassConfig::addPreRegAlloc() {
Jan Sjodina06bfe02017-05-15 20:18:37 +0000895 if (LateCFGStructurize) {
896 addPass(createAMDGPUMachineCFGStructurizerPass());
897 }
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000898 addPass(createSIWholeQuadModePass());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000899}
900
Matt Arsenaultcf55a652019-03-19 19:33:12 +0000901void GCNPassConfig::addFastRegAlloc() {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000902 // FIXME: We have to disable the verifier here because of PHIElimination +
903 // TwoAddressInstructions disabling it.
Matt Arsenaulte6740752016-09-29 01:44:16 +0000904
905 // This must be run immediately after phi elimination and before
906 // TwoAddressInstructions, otherwise the processing of the tied operand of
907 // SI_ELSE will introduce a copy of the tied operand source after the else.
908 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000909
Neil Henning0a30f332019-04-01 15:19:52 +0000910 // This must be run just after RegisterCoalescing.
911 insertPass(&RegisterCoalescerID, &SIPreAllocateWWMRegsID, false);
Connor Abbott92638ab2017-08-04 18:36:52 +0000912
Matt Arsenaultcf55a652019-03-19 19:33:12 +0000913 TargetPassConfig::addFastRegAlloc();
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000914}
915
Matt Arsenaultcf55a652019-03-19 19:33:12 +0000916void GCNPassConfig::addOptimizedRegAlloc() {
Matt Arsenault4d47ac32019-03-27 16:58:30 +0000917 if (OptExecMaskPreRA) {
918 insertPass(&MachineSchedulerID, &SIOptimizeExecMaskingPreRAID);
919 insertPass(&SIOptimizeExecMaskingPreRAID, &SIFormMemoryClausesID);
920 } else {
921 insertPass(&MachineSchedulerID, &SIFormMemoryClausesID);
922 }
Stanislav Mekhanoshin739174c2018-05-31 20:13:51 +0000923
Matt Arsenaulte6740752016-09-29 01:44:16 +0000924 // This must be run immediately after phi elimination and before
925 // TwoAddressInstructions, otherwise the processing of the tied operand of
926 // SI_ELSE will introduce a copy of the tied operand source after the else.
927 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000928
Neil Henning0a30f332019-04-01 15:19:52 +0000929 // This must be run just after RegisterCoalescing.
930 insertPass(&RegisterCoalescerID, &SIPreAllocateWWMRegsID, false);
Connor Abbott92638ab2017-08-04 18:36:52 +0000931
Stanislav Mekhanoshinc8f78f82019-04-05 20:11:32 +0000932 if (EnableDCEInRA)
933 insertPass(&RenameIndependentSubregsID, &DeadMachineInstructionElimID);
934
Matt Arsenaultcf55a652019-03-19 19:33:12 +0000935 TargetPassConfig::addOptimizedRegAlloc();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000936}
937
Stanislav Mekhanoshinc29d4912019-05-01 16:40:49 +0000938bool GCNPassConfig::addPreRewrite() {
939 if (EnableRegReassign) {
940 addPass(&GCNNSAReassignID);
Stanislav Mekhanoshin3b7925f2019-05-01 16:49:31 +0000941 addPass(&GCNRegBankReassignID);
Stanislav Mekhanoshinc29d4912019-05-01 16:40:49 +0000942 }
943 return true;
944}
945
Matt Arsenaulte6740752016-09-29 01:44:16 +0000946void GCNPassConfig::addPostRegAlloc() {
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000947 addPass(&SIFixVGPRCopiesID);
Matt Arsenault105fc1a2018-11-26 17:02:02 +0000948 if (getOptLevel() > CodeGenOpt::None)
949 addPass(&SIOptimizeExecMaskingID);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000950 TargetPassConfig::addPostRegAlloc();
951}
952
Tom Stellard45bb48e2015-06-13 03:28:10 +0000953void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000954}
955
956void GCNPassConfig::addPreEmitPass() {
Mark Searles72da47d2018-07-16 10:02:41 +0000957 addPass(createSIMemoryLegalizerPass());
958 addPass(createSIInsertWaitcntsPass());
959 addPass(createSIShrinkInstructionsPass());
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000960 addPass(createSIModeRegisterPass());
Mark Searles72da47d2018-07-16 10:02:41 +0000961
Tom Stellardcb6ba622016-04-30 00:23:06 +0000962 // The hazard recognizer that runs as part of the post-ra scheduler does not
Matt Arsenault254a6452016-06-28 16:59:53 +0000963 // guarantee to be able handle all hazards correctly. This is because if there
964 // are multiple scheduling regions in a basic block, the regions are scheduled
965 // bottom up, so when we begin to schedule a region we don't know what
966 // instructions were emitted directly before it.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000967 //
Matt Arsenault254a6452016-06-28 16:59:53 +0000968 // Here we add a stand-alone hazard recognizer pass which can handle all
969 // cases.
Mark Searles72da47d2018-07-16 10:02:41 +0000970 //
971 // FIXME: This stand-alone pass will emit indiv. S_NOP 0, as needed. It would
972 // be better for it to emit S_NOP <N> when possible.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000973 addPass(&PostRAHazardRecognizerID);
974
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000975 addPass(&SIInsertSkipsPassID);
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000976 addPass(&BranchRelaxationPassID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000977}
978
979TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000980 return new GCNPassConfig(*this, PM);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000981}
Matt Arsenaultbc6d07c2019-03-14 22:54:43 +0000982
983yaml::MachineFunctionInfo *GCNTargetMachine::createDefaultFuncInfoYAML() const {
984 return new yaml::SIMachineFunctionInfo();
985}
986
987yaml::MachineFunctionInfo *
988GCNTargetMachine::convertFuncInfoToYAML(const MachineFunction &MF) const {
989 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
990 return new yaml::SIMachineFunctionInfo(*MFI,
991 *MF.getSubtarget().getRegisterInfo());
992}
993
994bool GCNTargetMachine::parseMachineFunctionInfo(
995 const yaml::MachineFunctionInfo &MFI_, PerFunctionMIParsingState &PFS,
996 SMDiagnostic &Error, SMRange &SourceRange) const {
997 const yaml::SIMachineFunctionInfo &YamlMFI =
998 reinterpret_cast<const yaml::SIMachineFunctionInfo &>(MFI_);
999 MachineFunction &MF = PFS.MF;
1000 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
1001
1002 MFI->initializeBaseYamlFields(YamlMFI);
1003
1004 auto parseRegister = [&](const yaml::StringValue &RegName, unsigned &RegVal) {
1005 if (parseNamedRegisterReference(PFS, RegVal, RegName.Value, Error)) {
1006 SourceRange = RegName.SourceRange;
1007 return true;
1008 }
1009
1010 return false;
1011 };
1012
1013 auto diagnoseRegisterClass = [&](const yaml::StringValue &RegName) {
1014 // Create a diagnostic for a the register string literal.
1015 const MemoryBuffer &Buffer =
1016 *PFS.SM->getMemoryBuffer(PFS.SM->getMainFileID());
1017 Error = SMDiagnostic(*PFS.SM, SMLoc(), Buffer.getBufferIdentifier(), 1,
1018 RegName.Value.size(), SourceMgr::DK_Error,
1019 "incorrect register class for field", RegName.Value,
1020 None, None);
1021 SourceRange = RegName.SourceRange;
1022 return true;
1023 };
1024
1025 if (parseRegister(YamlMFI.ScratchRSrcReg, MFI->ScratchRSrcReg) ||
1026 parseRegister(YamlMFI.ScratchWaveOffsetReg, MFI->ScratchWaveOffsetReg) ||
1027 parseRegister(YamlMFI.FrameOffsetReg, MFI->FrameOffsetReg) ||
1028 parseRegister(YamlMFI.StackPtrOffsetReg, MFI->StackPtrOffsetReg))
1029 return true;
1030
1031 if (MFI->ScratchRSrcReg != AMDGPU::PRIVATE_RSRC_REG &&
1032 !AMDGPU::SReg_128RegClass.contains(MFI->ScratchRSrcReg)) {
1033 return diagnoseRegisterClass(YamlMFI.ScratchRSrcReg);
1034 }
1035
1036 if (MFI->ScratchWaveOffsetReg != AMDGPU::SCRATCH_WAVE_OFFSET_REG &&
1037 !AMDGPU::SGPR_32RegClass.contains(MFI->ScratchWaveOffsetReg)) {
1038 return diagnoseRegisterClass(YamlMFI.ScratchWaveOffsetReg);
1039 }
1040
1041 if (MFI->FrameOffsetReg != AMDGPU::FP_REG &&
1042 !AMDGPU::SGPR_32RegClass.contains(MFI->FrameOffsetReg)) {
1043 return diagnoseRegisterClass(YamlMFI.FrameOffsetReg);
1044 }
1045
1046 if (MFI->StackPtrOffsetReg != AMDGPU::SP_REG &&
1047 !AMDGPU::SGPR_32RegClass.contains(MFI->StackPtrOffsetReg)) {
1048 return diagnoseRegisterClass(YamlMFI.StackPtrOffsetReg);
1049 }
1050
1051 return false;
1052}