blob: f20c8829286a8bc13c330df89c39df722569cd27 [file] [log] [blame]
Adam Nemet5ed17da2014-08-21 19:50:07 +00001// Group template arguments that can be derived from the vector type (EltNum x
2// EltVT). These are things like the register class for the writemask, etc.
3// The idea is to pass one of these as the template argument rather than the
4// individual arguments.
Adam Nemet449b3f02014-10-15 23:42:09 +00005class X86VectorVTInfo<int numelts, ValueType EltVT, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +00006 string suffix = ""> {
7 RegisterClass RC = rc;
Adam Nemet449b3f02014-10-15 23:42:09 +00008 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +00009
10 // Corresponding mask register class.
11 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
12
13 // Corresponding write-mask register class.
14 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
15
16 // The GPR register class that can hold the write mask. Use GR8 for fewer
17 // than 8 elements. Use shift-right and equal to work around the lack of
18 // !lt in tablegen.
19 RegisterClass MRC =
20 !cast<RegisterClass>("GR" #
21 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
22
23 // Suffix used in the instruction mnemonic.
24 string Suffix = suffix;
25
Robert Khasanov2ea081d2014-08-25 14:49:34 +000026 string VTName = "v" # NumElts # EltVT;
27
Adam Nemet5ed17da2014-08-21 19:50:07 +000028 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000029 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000030
31 string EltTypeName = !cast<string>(EltVT);
32 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000033 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
34 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000035
36 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000037 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000038
39 // Size of RC in bits, e.g. 512 for VR512.
40 int Size = VT.Size;
41
42 // The corresponding memory operand, e.g. i512mem for VR512.
43 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000044 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
45
46 // Load patterns
47 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
48 // due to load promotion during legalization
49 PatFrag LdFrag = !cast<PatFrag>("load" #
50 !if (!eq (TypeVariantName, "i"),
51 !if (!eq (Size, 128), "v2i64",
52 !if (!eq (Size, 256), "v4i64",
53 VTName)), VTName));
54 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000055
Adam Nemet6bddb8c2014-09-29 22:54:41 +000056 // Load patterns used for memory operands. We only have this defined in
57 // case of i64 element types for sub-512 integer vectors. For now, keep
58 // MemOpFrag undefined in these cases.
59 PatFrag MemOpFrag =
60 !if (!eq (TypeVariantName, "f"), !cast<PatFrag>("memop" # VTName),
61 !if (!eq (EltTypeName, "i64"), !cast<PatFrag>("memop" # VTName),
62 !if (!eq (VTName, "v16i32"), !cast<PatFrag>("memop" # VTName), ?)));
63
Adam Nemet5ed17da2014-08-21 19:50:07 +000064 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000065 // Note: For EltSize < 32, FloatVT is illegal and TableGen
66 // fails to compile, so we choose FloatVT = VT
67 ValueType FloatVT = !cast<ValueType>(
68 !if (!eq (!srl(EltSize,5),0),
69 VTName,
70 !if (!eq(TypeVariantName, "i"),
71 "v" # NumElts # "f" # EltSize,
72 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000073
74 // The string to specify embedded broadcast in assembly.
75 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +000076
Adam Nemet449b3f02014-10-15 23:42:09 +000077 // 8-bit compressed displacement tuple/subvector format. This is only
78 // defined for NumElts <= 8.
79 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
80 !cast<CD8VForm>("CD8VT" # NumElts), ?);
81
Adam Nemet55536c62014-09-25 23:48:45 +000082 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
83 !if (!eq (Size, 256), sub_ymm, ?));
84
85 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
86 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
87 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +000088
89 // A vector type of the same width with element type i32. This is used to
90 // create the canonical constant zero node ImmAllZerosV.
91 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
92 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000093}
94
Robert Khasanov2ea081d2014-08-25 14:49:34 +000095def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
96def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +000097def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
98def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +000099def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
100def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000102// "x" in v32i8x_info means RC = VR256X
103def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
104def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
105def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
106def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
107
108def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
109def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
110def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
111def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
112
113class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
114 X86VectorVTInfo i128> {
115 X86VectorVTInfo info512 = i512;
116 X86VectorVTInfo info256 = i256;
117 X86VectorVTInfo info128 = i128;
118}
119
120def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
121 v16i8x_info>;
122def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
123 v8i16x_info>;
124def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
125 v4i32x_info>;
126def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
127 v2i64x_info>;
128
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000129// This multiclass generates the masking variants from the non-masking
130// variant. It only provides the assembly pieces for the masking variants.
131// It assumes custom ISel patterns for masking which can be provided as
132// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000133multiclass AVX512_maskable_custom<bits<8> O, Format F,
134 dag Outs,
135 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
136 string OpcodeStr,
137 string AttSrcAsm, string IntelSrcAsm,
138 list<dag> Pattern,
139 list<dag> MaskingPattern,
140 list<dag> ZeroMaskingPattern,
141 string MaskingConstraint = "",
142 InstrItinClass itin = NoItinerary,
143 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000144 let isCommutable = IsCommutable in
145 def NAME: AVX512<O, F, Outs, Ins,
146 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
147 "$dst, "#IntelSrcAsm#"}",
148 Pattern, itin>;
149
150 // Prefer over VMOV*rrk Pat<>
151 let AddedComplexity = 20 in
152 def NAME#k: AVX512<O, F, Outs, MaskingIns,
153 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
154 "$dst {${mask}}, "#IntelSrcAsm#"}",
155 MaskingPattern, itin>,
156 EVEX_K {
157 // In case of the 3src subclass this is overridden with a let.
158 string Constraints = MaskingConstraint;
159 }
160 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
161 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
162 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
163 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
164 ZeroMaskingPattern,
165 itin>,
166 EVEX_KZ;
167}
168
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000169
Adam Nemet34801422014-10-08 23:25:39 +0000170// Common base class of AVX512_maskable and AVX512_maskable_3src.
171multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
172 dag Outs,
173 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
174 string OpcodeStr,
175 string AttSrcAsm, string IntelSrcAsm,
176 dag RHS, dag MaskingRHS,
177 string MaskingConstraint = "",
178 InstrItinClass itin = NoItinerary,
179 bit IsCommutable = 0> :
180 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
181 AttSrcAsm, IntelSrcAsm,
182 [(set _.RC:$dst, RHS)],
183 [(set _.RC:$dst, MaskingRHS)],
184 [(set _.RC:$dst,
185 (vselect _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
186 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000187
Adam Nemet2e91ee52014-08-14 17:13:19 +0000188// This multiclass generates the unconditional/non-masking, the masking and
189// the zero-masking variant of the instruction. In the masking case, the
190// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
192 dag Outs, dag Ins, string OpcodeStr,
193 string AttSrcAsm, string IntelSrcAsm,
194 dag RHS, InstrItinClass itin = NoItinerary,
195 bit IsCommutable = 0> :
196 AVX512_maskable_common<O, F, _, Outs, Ins,
197 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
198 !con((ins _.KRCWM:$mask), Ins),
199 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
200 (vselect _.KRCWM:$mask, RHS, _.RC:$src0),
201 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000202
Adam Nemet34801422014-10-08 23:25:39 +0000203// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000204// ($src1) is already tied to $dst so we just use that for the preserved
205// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
206// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000207multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
208 dag Outs, dag NonTiedIns, string OpcodeStr,
209 string AttSrcAsm, string IntelSrcAsm,
210 dag RHS> :
211 AVX512_maskable_common<O, F, _, Outs,
212 !con((ins _.RC:$src1), NonTiedIns),
213 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
214 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
215 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
216 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000217
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000218
Adam Nemet34801422014-10-08 23:25:39 +0000219multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
220 dag Outs, dag Ins,
221 string OpcodeStr,
222 string AttSrcAsm, string IntelSrcAsm,
223 list<dag> Pattern> :
224 AVX512_maskable_custom<O, F, Outs, Ins,
225 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
226 !con((ins _.KRCWM:$mask), Ins),
227 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
228 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000229
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000230// Bitcasts between 512-bit vector types. Return the original type since
231// no instruction is needed for the conversion
232let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000233 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000234 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000235 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
236 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
237 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000238 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000239 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
240 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
241 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000242 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000243 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000244 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
245 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000246 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000247 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
248 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000249 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000250 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
251 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000252 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000253 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
254 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
255 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
256 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
257 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
258 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
259 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
260 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
261 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
262 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
263 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000264
265 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
266 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
267 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
268 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
269 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
270 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
271 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
272 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
273 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
274 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
275 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
276 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
277 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
278 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
279 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
280 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
281 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
282 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
283 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
284 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
285 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
286 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
287 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
288 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
289 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
290 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
291 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
292 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
293 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
294 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
295
296// Bitcasts between 256-bit vector types. Return the original type since
297// no instruction is needed for the conversion
298 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
299 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
300 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
301 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
302 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
303 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
304 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
305 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
306 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
307 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
308 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
309 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
310 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
311 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
312 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
313 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
314 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
315 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
316 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
317 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
318 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
319 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
320 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
321 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
322 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
323 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
324 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
325 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
326 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
327 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
328}
329
330//
331// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
332//
333
334let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
335 isPseudo = 1, Predicates = [HasAVX512] in {
336def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
337 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
338}
339
Craig Topperfb1746b2014-01-30 06:03:19 +0000340let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000341def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
342def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
343def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000344}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000345
346//===----------------------------------------------------------------------===//
347// AVX-512 - VECTOR INSERT
348//
Adam Nemet4e2ef472014-10-02 23:18:28 +0000349
Adam Nemet4285c1f2014-10-15 23:42:17 +0000350multiclass vinsert_for_size_no_alt<int Opcode,
351 X86VectorVTInfo From, X86VectorVTInfo To,
352 PatFrag vinsert_insert,
353 SDNodeXForm INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000354 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
355 def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst),
356 (ins VR512:$src1, From.RC:$src2, i8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000357 "vinsert" # From.EltTypeName # "x" # From.NumElts #
358 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000359 "$dst, $src1, $src2, $src3}",
Adam Nemet4dca3ce2014-10-02 23:18:30 +0000360 [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1),
361 (From.VT From.RC:$src2),
362 (iPTR imm)))]>,
363 EVEX_4V, EVEX_V512;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000364
365 let mayLoad = 1 in
366 def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst),
367 (ins VR512:$src1, From.MemOp:$src2, i8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000368 "vinsert" # From.EltTypeName # "x" # From.NumElts #
369 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000370 "$dst, $src1, $src2, $src3}",
Adam Nemet449b3f02014-10-15 23:42:09 +0000371 []>,
372 EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000373 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000374}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000375
Adam Nemet4285c1f2014-10-15 23:42:17 +0000376multiclass vinsert_for_size<int Opcode,
377 X86VectorVTInfo From, X86VectorVTInfo To,
378 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
379 PatFrag vinsert_insert,
380 SDNodeXForm INSERT_get_vinsert_imm> :
381 vinsert_for_size_no_alt<Opcode, From, To,
382 vinsert_insert, INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000383 // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for
Adam Nemet4285c1f2014-10-15 23:42:17 +0000384 // vinserti32x4. Only add this if 64x2 and friends are not supported
385 // natively via AVX512DQ.
386 let Predicates = [NoDQI] in
387 def : Pat<(vinsert_insert:$ins
388 (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)),
389 (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr")
390 VR512:$src1, From.RC:$src2,
391 (INSERT_get_vinsert_imm VR512:$ins)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000392}
393
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000394multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
395 ValueType EltVT64, int Opcode256> {
396 defm NAME # "32x4" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000397 X86VectorVTInfo< 4, EltVT32, VR128X>,
398 X86VectorVTInfo<16, EltVT32, VR512>,
399 X86VectorVTInfo< 2, EltVT64, VR128X>,
400 X86VectorVTInfo< 8, EltVT64, VR512>,
401 vinsert128_insert,
402 INSERT_get_vinsert128_imm>;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000403 let Predicates = [HasDQI] in
404 defm NAME # "64x2" : vinsert_for_size_no_alt<Opcode128,
405 X86VectorVTInfo< 2, EltVT64, VR128X>,
406 X86VectorVTInfo< 8, EltVT64, VR512>,
407 vinsert128_insert,
408 INSERT_get_vinsert128_imm>, VEX_W;
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000409 defm NAME # "64x4" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000410 X86VectorVTInfo< 4, EltVT64, VR256X>,
411 X86VectorVTInfo< 8, EltVT64, VR512>,
412 X86VectorVTInfo< 8, EltVT32, VR256>,
413 X86VectorVTInfo<16, EltVT32, VR512>,
414 vinsert256_insert,
415 INSERT_get_vinsert256_imm>, VEX_W;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000416 let Predicates = [HasDQI] in
417 defm NAME # "32x8" : vinsert_for_size_no_alt<Opcode256,
418 X86VectorVTInfo< 8, EltVT32, VR256X>,
419 X86VectorVTInfo<16, EltVT32, VR512>,
420 vinsert256_insert,
421 INSERT_get_vinsert256_imm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000422}
423
Adam Nemet4e2ef472014-10-02 23:18:28 +0000424defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
425defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000426
427// vinsertps - insert f32 to XMM
428def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000429 (ins VR128X:$src1, VR128X:$src2, i8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000430 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000431 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432 EVEX_4V;
433def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000434 (ins VR128X:$src1, f32mem:$src2, i8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000435 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000436 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000437 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
438 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
439
440//===----------------------------------------------------------------------===//
441// AVX-512 VECTOR EXTRACT
442//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000443
Adam Nemet55536c62014-09-25 23:48:45 +0000444multiclass vextract_for_size<int Opcode,
445 X86VectorVTInfo From, X86VectorVTInfo To,
446 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
447 PatFrag vextract_extract,
448 SDNodeXForm EXTRACT_get_vextract_imm> {
449 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +0000450 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000451 (ins VR512:$src1, i8imm:$idx),
452 "vextract" # To.EltTypeName # "x4",
453 "$idx, $src1", "$src1, $idx",
454 [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1),
455 (iPTR imm)))]>,
456 AVX512AIi8Base, EVEX, EVEX_V512;
Adam Nemet55536c62014-09-25 23:48:45 +0000457 let mayStore = 1 in
458 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
459 (ins To.MemOp:$dst, VR512:$src1, i8imm:$src2),
460 "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|"
461 "$dst, $src1, $src2}",
462 []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>;
463 }
464
Adam Nemet55536c62014-09-25 23:48:45 +0000465 // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for
466 // vextracti32x4
467 def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)),
468 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr")
469 VR512:$src1,
470 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
471
472 // A 128/256-bit subvector extract from the first 512-bit vector position is
473 // a subregister copy that needs no instruction.
474 def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))),
475 (To.VT
476 (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>;
477
478 // And for the alternative types.
479 def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))),
480 (AltTo.VT
481 (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>;
Adam Nemet47b2d5f2014-10-08 23:25:37 +0000482
483 // Intrinsic call with masking.
484 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
485 "x4_512")
486 VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask),
487 (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0,
488 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
489 VR512:$src1, imm:$idx)>;
490
491 // Intrinsic call with zero-masking.
492 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
493 "x4_512")
494 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask),
495 (!cast<Instruction>(NAME # To.EltSize # "x4rrkz")
496 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
497 VR512:$src1, imm:$idx)>;
498
499 // Intrinsic call without masking.
500 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
501 "x4_512")
502 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
503 (!cast<Instruction>(NAME # To.EltSize # "x4rr")
504 VR512:$src1, imm:$idx)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000505}
506
Adam Nemet55536c62014-09-25 23:48:45 +0000507multiclass vextract_for_type<ValueType EltVT32, int Opcode32,
508 ValueType EltVT64, int Opcode64> {
509 defm NAME # "32x4" : vextract_for_size<Opcode32,
510 X86VectorVTInfo<16, EltVT32, VR512>,
511 X86VectorVTInfo< 4, EltVT32, VR128X>,
512 X86VectorVTInfo< 8, EltVT64, VR512>,
513 X86VectorVTInfo< 2, EltVT64, VR128X>,
514 vextract128_extract,
515 EXTRACT_get_vextract128_imm>;
516 defm NAME # "64x4" : vextract_for_size<Opcode64,
517 X86VectorVTInfo< 8, EltVT64, VR512>,
518 X86VectorVTInfo< 4, EltVT64, VR256X>,
519 X86VectorVTInfo<16, EltVT32, VR512>,
520 X86VectorVTInfo< 8, EltVT32, VR256>,
521 vextract256_extract,
522 EXTRACT_get_vextract256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000523}
524
Adam Nemet55536c62014-09-25 23:48:45 +0000525defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
526defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000527
528// A 128-bit subvector insert to the first 512-bit vector position
529// is a subregister copy that needs no instruction.
530def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
531 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
532 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
533 sub_ymm)>;
534def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
535 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
536 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
537 sub_ymm)>;
538def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
539 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
540 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
541 sub_ymm)>;
542def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
543 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
544 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
545 sub_ymm)>;
546
547def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
548 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
549def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
550 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
551def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
552 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
553def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
554 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
555
556// vextractps - extract 32 bits from XMM
557def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000558 (ins VR128X:$src1, i32i8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000559 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000560 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
561 EVEX;
562
563def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000564 (ins f32mem:$dst, VR128X:$src1, i32i8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000565 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000566 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000567 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000568
569//===---------------------------------------------------------------------===//
570// AVX-512 BROADCAST
571//---
572multiclass avx512_fp_broadcast<bits<8> opc, string OpcodeStr,
573 RegisterClass DestRC,
574 RegisterClass SrcRC, X86MemOperand x86memop> {
575 def rr : AVX5128I<opc, MRMSrcReg, (outs DestRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000576 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000577 []>, EVEX;
578 def rm : AVX5128I<opc, MRMSrcMem, (outs DestRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000579 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),[]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000580}
581let ExeDomain = SSEPackedSingle in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000582 defm VBROADCASTSSZ : avx512_fp_broadcast<0x18, "vbroadcastss", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000583 VR128X, f32mem>,
584 EVEX_V512, EVEX_CD8<32, CD8VT1>;
585}
586
587let ExeDomain = SSEPackedDouble in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000588 defm VBROADCASTSDZ : avx512_fp_broadcast<0x19, "vbroadcastsd", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000589 VR128X, f64mem>,
590 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
591}
592
593def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
594 (VBROADCASTSSZrm addr:$src)>;
595def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
596 (VBROADCASTSDZrm addr:$src)>;
597
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000598def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
599 (VBROADCASTSSZrm addr:$src)>;
600def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
601 (VBROADCASTSDZrm addr:$src)>;
602
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000603multiclass avx512_int_broadcast_reg<bits<8> opc, string OpcodeStr,
604 RegisterClass SrcRC, RegisterClass KRC> {
605 def Zrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000606 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000607 []>, EVEX, EVEX_V512;
608 def Zkrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst),
609 (ins KRC:$mask, SrcRC:$src),
610 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000611 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000612 []>, EVEX, EVEX_V512, EVEX_KZ;
613}
614
615defm VPBROADCASTDr : avx512_int_broadcast_reg<0x7C, "vpbroadcastd", GR32, VK16WM>;
616defm VPBROADCASTQr : avx512_int_broadcast_reg<0x7C, "vpbroadcastq", GR64, VK8WM>,
617 VEX_W;
618
619def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
620 (VPBROADCASTDrZkrr VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
621
622def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
623 (VPBROADCASTQrZkrr VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
624
625def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
626 (VPBROADCASTDrZrr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000627def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
628 (VPBROADCASTDrZkrr VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000629def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
630 (VPBROADCASTQrZrr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000631def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
632 (VPBROADCASTQrZkrr VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000633
Cameron McInally394d5572013-10-31 13:56:31 +0000634def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
635 (VPBROADCASTDrZrr GR32:$src)>;
636def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
637 (VPBROADCASTQrZrr GR64:$src)>;
638
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000639def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
640 (v16i32 immAllZerosV), (i16 GR16:$mask))),
641 (VPBROADCASTDrZkrr (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
642def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
643 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
644 (VPBROADCASTQrZkrr (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
645
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000646multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
647 X86MemOperand x86memop, PatFrag ld_frag,
648 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
649 RegisterClass KRC> {
650 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000651 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000652 [(set DstRC:$dst,
653 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
654 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
655 VR128X:$src),
656 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000657 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000658 [(set DstRC:$dst,
659 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
660 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000661 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000662 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000663 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000664 [(set DstRC:$dst,
665 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
666 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
667 x86memop:$src),
668 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000669 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000670 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
671 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000672 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000673}
674
675defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
676 loadi32, VR512, v16i32, v4i32, VK16WM>,
677 EVEX_V512, EVEX_CD8<32, CD8VT1>;
678defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
679 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
680 EVEX_CD8<64, CD8VT1>;
681
Adam Nemet73f72e12014-06-27 00:43:38 +0000682multiclass avx512_int_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
683 X86MemOperand x86memop, PatFrag ld_frag,
684 RegisterClass KRC> {
685 let mayLoad = 1 in {
686 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins x86memop:$src),
687 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
688 []>, EVEX;
689 def krm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins KRC:$mask,
690 x86memop:$src),
691 !strconcat(OpcodeStr,
692 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
693 []>, EVEX, EVEX_KZ;
694 }
695}
696
697defm VBROADCASTI32X4 : avx512_int_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
698 i128mem, loadv2i64, VK16WM>,
699 EVEX_V512, EVEX_CD8<32, CD8VT4>;
700defm VBROADCASTI64X4 : avx512_int_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
701 i256mem, loadv4i64, VK16WM>, VEX_W,
702 EVEX_V512, EVEX_CD8<64, CD8VT4>;
703
Cameron McInally394d5572013-10-31 13:56:31 +0000704def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
705 (VPBROADCASTDZrr VR128X:$src)>;
706def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
707 (VPBROADCASTQZrr VR128X:$src)>;
708
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000709def : Pat<(v16f32 (X86VBroadcast (v4f32 VR128X:$src))),
710 (VBROADCASTSSZrr VR128X:$src)>;
711def : Pat<(v8f64 (X86VBroadcast (v2f64 VR128X:$src))),
712 (VBROADCASTSDZrr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000713
714def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
715 (VBROADCASTSSZrr VR128X:$src)>;
716def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
717 (VBROADCASTSDZrr VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000718
719// Provide fallback in case the load node that is used in the patterns above
720// is used by additional users, which prevents the pattern selection.
721def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
722 (VBROADCASTSSZrr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
723def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
724 (VBROADCASTSDZrr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
725
726
727let Predicates = [HasAVX512] in {
728def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
729 (EXTRACT_SUBREG
730 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
731 addr:$src)), sub_ymm)>;
732}
733//===----------------------------------------------------------------------===//
734// AVX-512 BROADCAST MASK TO VECTOR REGISTER
735//---
736
737multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
738 RegisterClass DstRC, RegisterClass KRC,
739 ValueType OpVT, ValueType SrcVT> {
740def rr : AVX512XS8I<opc, MRMDestReg, (outs DstRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000741 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000742 []>, EVEX;
743}
744
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000745let Predicates = [HasCDI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000746defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", VR512,
747 VK16, v16i32, v16i1>, EVEX_V512;
748defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", VR512,
749 VK8, v8i64, v8i1>, EVEX_V512, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000750}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000751
752//===----------------------------------------------------------------------===//
753// AVX-512 - VPERM
754//
755// -- immediate form --
756multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
757 SDNode OpNode, PatFrag mem_frag,
758 X86MemOperand x86memop, ValueType OpVT> {
759 def ri : AVX512AIi8<opc, MRMSrcReg, (outs RC:$dst),
760 (ins RC:$src1, i8imm:$src2),
761 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000762 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000763 [(set RC:$dst,
764 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
765 EVEX;
766 def mi : AVX512AIi8<opc, MRMSrcMem, (outs RC:$dst),
767 (ins x86memop:$src1, i8imm:$src2),
768 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000769 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000770 [(set RC:$dst,
771 (OpVT (OpNode (mem_frag addr:$src1),
772 (i8 imm:$src2))))]>, EVEX;
773}
774
775defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", VR512, X86VPermi, memopv8i64,
776 i512mem, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
777let ExeDomain = SSEPackedDouble in
778defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", VR512, X86VPermi, memopv8f64,
779 f512mem, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
780
781// -- VPERM - register form --
782multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
783 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
784
785 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
786 (ins RC:$src1, RC:$src2),
787 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000788 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000789 [(set RC:$dst,
790 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
791
792 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
793 (ins RC:$src1, x86memop:$src2),
794 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000795 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000796 [(set RC:$dst,
797 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
798 EVEX_4V;
799}
800
801defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, memopv16i32, i512mem,
802 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
803defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, memopv8i64, i512mem,
804 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
805let ExeDomain = SSEPackedSingle in
806defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, memopv16f32, f512mem,
807 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
808let ExeDomain = SSEPackedDouble in
809defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, memopv8f64, f512mem,
810 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
811
812// -- VPERM2I - 3 source operands form --
813multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
814 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +0000815 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000816let Constraints = "$src1 = $dst" in {
817 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
818 (ins RC:$src1, RC:$src2, RC:$src3),
819 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000820 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000821 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000822 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000823 EVEX_4V;
824
Adam Nemet2415a492014-07-02 21:25:54 +0000825 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
826 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
827 !strconcat(OpcodeStr,
828 " \t{$src3, $src2, $dst {${mask}}|"
829 "$dst {${mask}}, $src2, $src3}"),
830 [(set RC:$dst, (OpVT (vselect KRC:$mask,
831 (OpNode RC:$src1, RC:$src2,
832 RC:$src3),
833 RC:$src1)))]>,
834 EVEX_4V, EVEX_K;
835
836 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
837 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
838 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
839 !strconcat(OpcodeStr,
840 " \t{$src3, $src2, $dst {${mask}} {z} |",
841 "$dst {${mask}} {z}, $src2, $src3}"),
842 [(set RC:$dst, (OpVT (vselect KRC:$mask,
843 (OpNode RC:$src1, RC:$src2,
844 RC:$src3),
845 (OpVT (bitconvert
846 (v16i32 immAllZerosV))))))]>,
847 EVEX_4V, EVEX_KZ;
848
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000849 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
850 (ins RC:$src1, RC:$src2, x86memop:$src3),
851 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000852 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000853 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +0000854 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000855 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +0000856
857 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
858 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
859 !strconcat(OpcodeStr,
860 " \t{$src3, $src2, $dst {${mask}}|"
861 "$dst {${mask}}, $src2, $src3}"),
862 [(set RC:$dst,
863 (OpVT (vselect KRC:$mask,
864 (OpNode RC:$src1, RC:$src2,
865 (mem_frag addr:$src3)),
866 RC:$src1)))]>,
867 EVEX_4V, EVEX_K;
868
869 let AddedComplexity = 10 in // Prefer over the rrkz variant
870 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
871 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
872 !strconcat(OpcodeStr,
873 " \t{$src3, $src2, $dst {${mask}} {z}|"
874 "$dst {${mask}} {z}, $src2, $src3}"),
875 [(set RC:$dst,
876 (OpVT (vselect KRC:$mask,
877 (OpNode RC:$src1, RC:$src2,
878 (mem_frag addr:$src3)),
879 (OpVT (bitconvert
880 (v16i32 immAllZerosV))))))]>,
881 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000882 }
883}
Adam Nemet2415a492014-07-02 21:25:54 +0000884defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, memopv16i32,
885 i512mem, X86VPermiv3, v16i32, VK16WM>,
886 EVEX_V512, EVEX_CD8<32, CD8VF>;
887defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, memopv8i64,
888 i512mem, X86VPermiv3, v8i64, VK8WM>,
889 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
890defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, memopv16f32,
891 i512mem, X86VPermiv3, v16f32, VK16WM>,
892 EVEX_V512, EVEX_CD8<32, CD8VF>;
893defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, memopv8f64,
894 i512mem, X86VPermiv3, v8f64, VK8WM>,
895 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000896
Adam Nemetefe9c982014-07-02 21:25:58 +0000897multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
898 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000899 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
900 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +0000901 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
902 OpVT, KRC> {
903 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
904 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
905 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000906
907 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
908 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
909 (!cast<Instruction>(NAME#rrk) VR512:$src1,
910 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000911}
912
913defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, memopv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000914 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
915 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000916defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, memopv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000917 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
918 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000919defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, memopv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000920 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
921 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000922defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, memopv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000923 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
924 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +0000925
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000926//===----------------------------------------------------------------------===//
927// AVX-512 - BLEND using mask
928//
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000929multiclass avx512_blendmask<bits<8> opc, string OpcodeStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000930 RegisterClass KRC, RegisterClass RC,
931 X86MemOperand x86memop, PatFrag mem_frag,
932 SDNode OpNode, ValueType vt> {
933 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000934 (ins KRC:$mask, RC:$src1, RC:$src2),
935 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000936 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000937 [(set RC:$dst, (OpNode KRC:$mask, (vt RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000938 (vt RC:$src1)))]>, EVEX_4V, EVEX_K;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000939 let mayLoad = 1 in
940 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
941 (ins KRC:$mask, RC:$src1, x86memop:$src2),
942 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000943 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000944 []>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000945}
946
947let ExeDomain = SSEPackedSingle in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000948defm VBLENDMPSZ : avx512_blendmask<0x65, "vblendmps",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000949 VK16WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000950 memopv16f32, vselect, v16f32>,
951 EVEX_CD8<32, CD8VF>, EVEX_V512;
952let ExeDomain = SSEPackedDouble in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000953defm VBLENDMPDZ : avx512_blendmask<0x65, "vblendmpd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000954 VK8WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000955 memopv8f64, vselect, v8f64>,
956 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
957
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000958def : Pat<(v16f32 (int_x86_avx512_mask_blend_ps_512 (v16f32 VR512:$src1),
959 (v16f32 VR512:$src2), (i16 GR16:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000960 (VBLENDMPSZrr (COPY_TO_REGCLASS GR16:$mask, VK16WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000961 VR512:$src1, VR512:$src2)>;
962
963def : Pat<(v8f64 (int_x86_avx512_mask_blend_pd_512 (v8f64 VR512:$src1),
964 (v8f64 VR512:$src2), (i8 GR8:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000965 (VBLENDMPDZrr (COPY_TO_REGCLASS GR8:$mask, VK8WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000966 VR512:$src1, VR512:$src2)>;
967
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000968defm VPBLENDMDZ : avx512_blendmask<0x64, "vpblendmd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000969 VK16WM, VR512, f512mem,
970 memopv16i32, vselect, v16i32>,
971 EVEX_CD8<32, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000972
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000973defm VPBLENDMQZ : avx512_blendmask<0x64, "vpblendmq",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000974 VK8WM, VR512, f512mem,
975 memopv8i64, vselect, v8i64>,
976 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000977
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000978def : Pat<(v16i32 (int_x86_avx512_mask_blend_d_512 (v16i32 VR512:$src1),
979 (v16i32 VR512:$src2), (i16 GR16:$mask))),
980 (VPBLENDMDZrr (COPY_TO_REGCLASS GR16:$mask, VK16),
981 VR512:$src1, VR512:$src2)>;
982
983def : Pat<(v8i64 (int_x86_avx512_mask_blend_q_512 (v8i64 VR512:$src1),
984 (v8i64 VR512:$src2), (i8 GR8:$mask))),
985 (VPBLENDMQZrr (COPY_TO_REGCLASS GR8:$mask, VK8),
986 VR512:$src1, VR512:$src2)>;
987
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000988let Predicates = [HasAVX512] in {
989def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
990 (v8f32 VR256X:$src2))),
991 (EXTRACT_SUBREG
992 (v16f32 (VBLENDMPSZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
993 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
994 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
995
996def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
997 (v8i32 VR256X:$src2))),
998 (EXTRACT_SUBREG
999 (v16i32 (VPBLENDMDZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
1000 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1001 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1002}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001003//===----------------------------------------------------------------------===//
1004// Compare Instructions
1005//===----------------------------------------------------------------------===//
1006
1007// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
1008multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
1009 Operand CC, SDNode OpNode, ValueType VT,
1010 PatFrag ld_frag, string asm, string asm_alt> {
1011 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1012 (outs VK1:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
1013 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
1014 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1015 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1016 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
1017 [(set VK1:$dst, (OpNode (VT RC:$src1),
1018 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +00001019 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001020 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
1021 (outs VK1:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
1022 asm_alt, [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1023 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
1024 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
1025 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1026 }
1027}
1028
1029let Predicates = [HasAVX512] in {
1030defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, AVXCC, X86cmpms, f32, loadf32,
1031 "vcmp${cc}ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1032 "vcmpss\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
1033 XS;
1034defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, AVXCC, X86cmpms, f64, loadf64,
1035 "vcmp${cc}sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1036 "vcmpsd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
1037 XD, VEX_W;
1038}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001039
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001040multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1041 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001042 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001043 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1044 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1045 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001046 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001047 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001048 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001049 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1050 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1051 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1052 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001053 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001054 def rrk : AVX512BI<opc, MRMSrcReg,
1055 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1056 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1057 "$dst {${mask}}, $src1, $src2}"),
1058 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1059 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1060 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1061 let mayLoad = 1 in
1062 def rmk : AVX512BI<opc, MRMSrcMem,
1063 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1064 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1065 "$dst {${mask}}, $src1, $src2}"),
1066 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1067 (OpNode (_.VT _.RC:$src1),
1068 (_.VT (bitconvert
1069 (_.LdFrag addr:$src2))))))],
1070 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001071}
1072
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001073multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001074 X86VectorVTInfo _> :
1075 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001076 let mayLoad = 1 in {
1077 def rmb : AVX512BI<opc, MRMSrcMem,
1078 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1079 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1080 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1081 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1082 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1083 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1084 def rmbk : AVX512BI<opc, MRMSrcMem,
1085 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1086 _.ScalarMemOp:$src2),
1087 !strconcat(OpcodeStr,
1088 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1089 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1090 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1091 (OpNode (_.VT _.RC:$src1),
1092 (X86VBroadcast
1093 (_.ScalarLdFrag addr:$src2)))))],
1094 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1095 }
1096}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001097
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001098multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1099 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1100 let Predicates = [prd] in
1101 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1102 EVEX_V512;
1103
1104 let Predicates = [prd, HasVLX] in {
1105 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1106 EVEX_V256;
1107 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1108 EVEX_V128;
1109 }
1110}
1111
1112multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1113 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1114 Predicate prd> {
1115 let Predicates = [prd] in
1116 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1117 EVEX_V512;
1118
1119 let Predicates = [prd, HasVLX] in {
1120 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1121 EVEX_V256;
1122 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1123 EVEX_V128;
1124 }
1125}
1126
1127defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1128 avx512vl_i8_info, HasBWI>,
1129 EVEX_CD8<8, CD8VF>;
1130
1131defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1132 avx512vl_i16_info, HasBWI>,
1133 EVEX_CD8<16, CD8VF>;
1134
Robert Khasanovf70f7982014-09-18 14:06:55 +00001135defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001136 avx512vl_i32_info, HasAVX512>,
1137 EVEX_CD8<32, CD8VF>;
1138
Robert Khasanovf70f7982014-09-18 14:06:55 +00001139defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001140 avx512vl_i64_info, HasAVX512>,
1141 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1142
1143defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1144 avx512vl_i8_info, HasBWI>,
1145 EVEX_CD8<8, CD8VF>;
1146
1147defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1148 avx512vl_i16_info, HasBWI>,
1149 EVEX_CD8<16, CD8VF>;
1150
Robert Khasanovf70f7982014-09-18 14:06:55 +00001151defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001152 avx512vl_i32_info, HasAVX512>,
1153 EVEX_CD8<32, CD8VF>;
1154
Robert Khasanovf70f7982014-09-18 14:06:55 +00001155defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001156 avx512vl_i64_info, HasAVX512>,
1157 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001158
1159def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001160 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001161 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1162 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1163
1164def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001165 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001166 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1167 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1168
Robert Khasanov29e3b962014-08-27 09:34:37 +00001169multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1170 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001171 def rri : AVX512AIi8<opc, MRMSrcReg,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001172 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001173 !strconcat("vpcmp${cc}", Suffix,
1174 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001175 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1176 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001177 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001178 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001179 def rmi : AVX512AIi8<opc, MRMSrcMem,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001180 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001181 !strconcat("vpcmp${cc}", Suffix,
1182 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001183 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1184 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1185 imm:$cc))],
1186 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1187 def rrik : AVX512AIi8<opc, MRMSrcReg,
1188 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
1189 AVXCC:$cc),
1190 !strconcat("vpcmp${cc}", Suffix,
1191 "\t{$src2, $src1, $dst {${mask}}|",
1192 "$dst {${mask}}, $src1, $src2}"),
1193 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1194 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1195 imm:$cc)))],
1196 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1197 let mayLoad = 1 in
1198 def rmik : AVX512AIi8<opc, MRMSrcMem,
1199 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
1200 AVXCC:$cc),
1201 !strconcat("vpcmp${cc}", Suffix,
1202 "\t{$src2, $src1, $dst {${mask}}|",
1203 "$dst {${mask}}, $src1, $src2}"),
1204 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1205 (OpNode (_.VT _.RC:$src1),
1206 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1207 imm:$cc)))],
1208 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1209
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001210 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001211 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001212 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001213 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, i8imm:$cc),
1214 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1215 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001216 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001217 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001218 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, i8imm:$cc),
1219 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1220 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001221 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001222 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1223 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
1224 i8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001225 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001226 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1227 "$dst {${mask}}, $src1, $src2, $cc}"),
1228 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1229 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1230 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
1231 i8imm:$cc),
1232 !strconcat("vpcmp", Suffix,
1233 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1234 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001235 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001236 }
1237}
1238
Robert Khasanov29e3b962014-08-27 09:34:37 +00001239multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001240 X86VectorVTInfo _> :
1241 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001242 let mayLoad = 1 in {
1243 def rmib : AVX512AIi8<opc, MRMSrcMem,
1244 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
1245 AVXCC:$cc),
1246 !strconcat("vpcmp${cc}", Suffix,
1247 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1248 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1249 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1250 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1251 imm:$cc))],
1252 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1253 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1254 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1255 _.ScalarMemOp:$src2, AVXCC:$cc),
1256 !strconcat("vpcmp${cc}", Suffix,
1257 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1258 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1259 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1260 (OpNode (_.VT _.RC:$src1),
1261 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1262 imm:$cc)))],
1263 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1264 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001265
Robert Khasanov29e3b962014-08-27 09:34:37 +00001266 // Accept explicit immediate argument form instead of comparison code.
1267 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1268 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1269 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
1270 i8imm:$cc),
1271 !strconcat("vpcmp", Suffix,
1272 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1273 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1274 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1275 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1276 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1277 _.ScalarMemOp:$src2, i8imm:$cc),
1278 !strconcat("vpcmp", Suffix,
1279 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1280 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1281 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1282 }
1283}
1284
1285multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1286 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1287 let Predicates = [prd] in
1288 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1289
1290 let Predicates = [prd, HasVLX] in {
1291 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1292 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1293 }
1294}
1295
1296multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1297 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1298 let Predicates = [prd] in
1299 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1300 EVEX_V512;
1301
1302 let Predicates = [prd, HasVLX] in {
1303 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1304 EVEX_V256;
1305 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1306 EVEX_V128;
1307 }
1308}
1309
1310defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1311 HasBWI>, EVEX_CD8<8, CD8VF>;
1312defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1313 HasBWI>, EVEX_CD8<8, CD8VF>;
1314
1315defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1316 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1317defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1318 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1319
Robert Khasanovf70f7982014-09-18 14:06:55 +00001320defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001321 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001322defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001323 HasAVX512>, EVEX_CD8<32, CD8VF>;
1324
Robert Khasanovf70f7982014-09-18 14:06:55 +00001325defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001326 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001327defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001328 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001329
Adam Nemet905832b2014-06-26 00:21:12 +00001330// avx512_cmp_packed - compare packed instructions
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001331multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001332 X86MemOperand x86memop, ValueType vt,
1333 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001334 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001335 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1336 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001337 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001338 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
1339 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001340 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001341 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001342 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001343 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001344 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001345 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001346 !strconcat("vcmp${cc}", suffix,
1347 " \t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001348 [(set KRC:$dst,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001349 (X86cmpm (vt RC:$src1), (memop addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001350
1351 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001352 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +00001353 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Adam Nemet905832b2014-06-26 00:21:12 +00001354 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001355 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001356 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Toppera328ee42013-10-09 04:24:38 +00001357 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Adam Nemet905832b2014-06-26 00:21:12 +00001358 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001359 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001360 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001361 }
1362}
1363
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001364defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00001365 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +00001366 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001367defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00001368 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001369 EVEX_CD8<64, CD8VF>;
1370
1371def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1372 (COPY_TO_REGCLASS (VCMPPSZrri
1373 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1374 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1375 imm:$cc), VK8)>;
1376def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1377 (COPY_TO_REGCLASS (VPCMPDZrri
1378 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1379 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1380 imm:$cc), VK8)>;
1381def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1382 (COPY_TO_REGCLASS (VPCMPUDZrri
1383 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1384 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1385 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001386
1387def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
1388 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
1389 FROUND_NO_EXC)),
1390 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001391 (I8Imm imm:$cc)), GR16)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001392
1393def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
1394 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
1395 FROUND_NO_EXC)),
1396 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001397 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001398
1399def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
1400 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
1401 FROUND_CURRENT)),
1402 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
1403 (I8Imm imm:$cc)), GR16)>;
1404
1405def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
1406 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
1407 FROUND_CURRENT)),
1408 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
1409 (I8Imm imm:$cc)), GR8)>;
1410
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001411// Mask register copy, including
1412// - copy between mask registers
1413// - load/store mask registers
1414// - copy from GPR to mask register and vice versa
1415//
1416multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1417 string OpcodeStr, RegisterClass KRC,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001418 ValueType vvt, ValueType ivt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001419 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001420 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001421 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001422 let mayLoad = 1 in
1423 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001424 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Robert Khasanov74acbb72014-07-23 14:49:42 +00001425 [(set KRC:$dst, (vvt (bitconvert (ivt (load addr:$src)))))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001426 let mayStore = 1 in
1427 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001428 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001429 }
1430}
1431
1432multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1433 string OpcodeStr,
1434 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001435 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001436 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001437 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001438 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001439 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001440 }
1441}
1442
Robert Khasanov74acbb72014-07-23 14:49:42 +00001443let Predicates = [HasDQI] in
1444 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8,
1445 i8mem>,
1446 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1447 VEX, PD;
1448
1449let Predicates = [HasAVX512] in
1450 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16,
1451 i16mem>,
1452 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001453 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001454
1455let Predicates = [HasBWI] in {
1456 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1, i32,
1457 i32mem>, VEX, PD, VEX_W;
1458 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1459 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001460}
1461
Robert Khasanov74acbb72014-07-23 14:49:42 +00001462let Predicates = [HasBWI] in {
1463 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64,
1464 i64mem>, VEX, PS, VEX_W;
1465 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1466 VEX, XD, VEX_W;
1467}
1468
1469// GR from/to mask register
1470let Predicates = [HasDQI] in {
1471 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1472 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1473 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1474 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1475}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001476let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001477 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1478 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1479 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1480 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001481}
1482let Predicates = [HasBWI] in {
1483 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1484 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1485}
1486let Predicates = [HasBWI] in {
1487 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1488 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1489}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001490
Robert Khasanov74acbb72014-07-23 14:49:42 +00001491// Load/store kreg
1492let Predicates = [HasDQI] in {
1493 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1494 (KMOVBmk addr:$dst, VK8:$src)>;
1495}
1496let Predicates = [HasAVX512] in {
1497 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001498 (KMOVWmk addr:$dst, VK16:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001499 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001500 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001501 def : Pat<(i1 (load addr:$src)),
1502 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001503 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001504 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001505}
1506let Predicates = [HasBWI] in {
1507 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1508 (KMOVDmk addr:$dst, VK32:$src)>;
1509}
1510let Predicates = [HasBWI] in {
1511 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1512 (KMOVQmk addr:$dst, VK64:$src)>;
1513}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001514
Robert Khasanov74acbb72014-07-23 14:49:42 +00001515let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00001516 def : Pat<(i1 (trunc (i64 GR64:$src))),
1517 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
1518 (i32 1))), VK1)>;
1519
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001520 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001521 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001522
1523 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001524 (COPY_TO_REGCLASS
1525 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1526 VK1)>;
1527 def : Pat<(i1 (trunc (i16 GR16:$src))),
1528 (COPY_TO_REGCLASS
1529 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1530 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001531
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001532 def : Pat<(i32 (zext VK1:$src)),
1533 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001534 def : Pat<(i8 (zext VK1:$src)),
1535 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001536 (AND32ri (KMOVWrk
1537 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001538 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001539 (AND64ri8 (SUBREG_TO_REG (i64 0),
1540 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001541 def : Pat<(i16 (zext VK1:$src)),
1542 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001543 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1544 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001545 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1546 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1547 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1548 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001549}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001550let Predicates = [HasBWI] in {
1551 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1552 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1553 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1554 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1555}
1556
1557
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001558// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1559let Predicates = [HasAVX512] in {
1560 // GR from/to 8-bit mask without native support
1561 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1562 (COPY_TO_REGCLASS
1563 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1564 VK8)>;
1565 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1566 (EXTRACT_SUBREG
1567 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1568 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001569
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001570 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001571 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001572 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001573 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001574}
1575let Predicates = [HasBWI] in {
1576 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1577 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1578 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1579 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001580}
1581
1582// Mask unary operation
1583// - KNOT
1584multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001585 RegisterClass KRC, SDPatternOperator OpNode,
1586 Predicate prd> {
1587 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001588 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001589 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001590 [(set KRC:$dst, (OpNode KRC:$src))]>;
1591}
1592
Robert Khasanov74acbb72014-07-23 14:49:42 +00001593multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1594 SDPatternOperator OpNode> {
1595 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1596 HasDQI>, VEX, PD;
1597 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1598 HasAVX512>, VEX, PS;
1599 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1600 HasBWI>, VEX, PD, VEX_W;
1601 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1602 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001603}
1604
Robert Khasanov74acbb72014-07-23 14:49:42 +00001605defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001606
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001607multiclass avx512_mask_unop_int<string IntName, string InstName> {
1608 let Predicates = [HasAVX512] in
1609 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1610 (i16 GR16:$src)),
1611 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1612 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1613}
1614defm : avx512_mask_unop_int<"knot", "KNOT">;
1615
Robert Khasanov74acbb72014-07-23 14:49:42 +00001616let Predicates = [HasDQI] in
1617def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1618let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001619def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001620let Predicates = [HasBWI] in
1621def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1622let Predicates = [HasBWI] in
1623def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1624
1625// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
1626let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001627def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1628 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1629
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001630def : Pat<(not VK8:$src),
1631 (COPY_TO_REGCLASS
1632 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001633}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001634
1635// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001636// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001637multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001638 RegisterClass KRC, SDPatternOperator OpNode,
1639 Predicate prd> {
1640 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001641 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1642 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001643 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001644 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1645}
1646
Robert Khasanov595683d2014-07-28 13:46:45 +00001647multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
1648 SDPatternOperator OpNode> {
1649 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1650 HasDQI>, VEX_4V, VEX_L, PD;
1651 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1652 HasAVX512>, VEX_4V, VEX_L, PS;
1653 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1654 HasBWI>, VEX_4V, VEX_L, VEX_W, PD;
1655 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1656 HasBWI>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001657}
1658
1659def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1660def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1661
1662let isCommutable = 1 in {
Robert Khasanov595683d2014-07-28 13:46:45 +00001663 defm KAND : avx512_mask_binop_all<0x41, "kand", and>;
1664 defm KOR : avx512_mask_binop_all<0x45, "kor", or>;
1665 defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor>;
1666 defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001667}
Robert Khasanov595683d2014-07-28 13:46:45 +00001668let isCommutable = 0 in
1669 defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001670
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001671def : Pat<(xor VK1:$src1, VK1:$src2),
1672 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1673 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1674
1675def : Pat<(or VK1:$src1, VK1:$src2),
1676 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1677 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1678
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001679def : Pat<(and VK1:$src1, VK1:$src2),
1680 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1681 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1682
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001683multiclass avx512_mask_binop_int<string IntName, string InstName> {
1684 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001685 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1686 (i16 GR16:$src1), (i16 GR16:$src2)),
1687 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1688 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1689 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001690}
1691
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001692defm : avx512_mask_binop_int<"kand", "KAND">;
1693defm : avx512_mask_binop_int<"kandn", "KANDN">;
1694defm : avx512_mask_binop_int<"kor", "KOR">;
1695defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1696defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001697
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001698// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1699multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1700 let Predicates = [HasAVX512] in
1701 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1702 (COPY_TO_REGCLASS
1703 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1704 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1705}
1706
1707defm : avx512_binop_pat<and, KANDWrr>;
1708defm : avx512_binop_pat<andn, KANDNWrr>;
1709defm : avx512_binop_pat<or, KORWrr>;
1710defm : avx512_binop_pat<xnor, KXNORWrr>;
1711defm : avx512_binop_pat<xor, KXORWrr>;
1712
1713// Mask unpacking
1714multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001715 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001716 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001717 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001718 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001719 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001720}
1721
1722multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001723 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001724 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001725}
1726
1727defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001728def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1729 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1730 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1731
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001732
1733multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1734 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001735 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1736 (i16 GR16:$src1), (i16 GR16:$src2)),
1737 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1738 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1739 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001740}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001741defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001742
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001743// Mask bit testing
1744multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1745 SDNode OpNode> {
1746 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1747 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001748 !strconcat(OpcodeStr, " \t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001749 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1750}
1751
1752multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1753 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001754 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001755}
1756
1757defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001758
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001759def : Pat<(X86cmp VK1:$src1, (i1 0)),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001760 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001761 (COPY_TO_REGCLASS VK1:$src1, VK16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001762
1763// Mask shift
1764multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1765 SDNode OpNode> {
1766 let Predicates = [HasAVX512] in
1767 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, i8imm:$imm),
1768 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001769 " \t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001770 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1771}
1772
1773multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1774 SDNode OpNode> {
1775 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topperae11aed2014-01-14 07:41:20 +00001776 VEX, TAPD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001777}
1778
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001779defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
1780defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001781
1782// Mask setting all 0s or 1s
1783multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1784 let Predicates = [HasAVX512] in
1785 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
1786 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
1787 [(set KRC:$dst, (VT Val))]>;
1788}
1789
1790multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001791 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001792 defm W : avx512_mask_setop<VK16, v16i1, Val>;
1793}
1794
1795defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
1796defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
1797
1798// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1799let Predicates = [HasAVX512] in {
1800 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
1801 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001802 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
1803 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
1804 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001805}
1806def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
1807 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
1808
1809def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
1810 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
1811
1812def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
1813 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
1814
Robert Khasanov5aa44452014-09-30 11:41:54 +00001815let Predicates = [HasVLX] in {
1816 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
1817 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
1818 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
1819 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
1820 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
1821 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
1822 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
1823 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
1824}
1825
Elena Demikhovsky9737e382014-03-02 09:19:44 +00001826def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
1827 (v8i1 (COPY_TO_REGCLASS (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
1828
1829def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
1830 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001831//===----------------------------------------------------------------------===//
1832// AVX-512 - Aligned and unaligned load and store
1833//
1834
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001835multiclass avx512_load<bits<8> opc, string OpcodeStr, PatFrag ld_frag,
1836 RegisterClass KRC, RegisterClass RC,
1837 ValueType vt, ValueType zvt, X86MemOperand memop,
1838 Domain d, bit IsReMaterializable = 1> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001839let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001840 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001841 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
1842 d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001843 def rrkz : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001844 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
1845 "${dst} {${mask}} {z}, $src}"), [], d>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001846 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001847 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
1848 SchedRW = [WriteLoad] in
1849 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins memop:$src),
1850 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1851 [(set RC:$dst, (vt (bitconvert (ld_frag addr:$src))))],
1852 d>, EVEX;
1853
1854 let AddedComplexity = 20 in {
1855 let Constraints = "$src0 = $dst", hasSideEffects = 0 in {
1856 let hasSideEffects = 0 in
1857 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
1858 (ins RC:$src0, KRC:$mask, RC:$src1),
1859 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
1860 "${dst} {${mask}}, $src1}"),
1861 [(set RC:$dst, (vt (vselect KRC:$mask,
1862 (vt RC:$src1),
1863 (vt RC:$src0))))],
1864 d>, EVEX, EVEX_K;
1865 let mayLoad = 1, SchedRW = [WriteLoad] in
1866 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1867 (ins RC:$src0, KRC:$mask, memop:$src1),
1868 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
1869 "${dst} {${mask}}, $src1}"),
1870 [(set RC:$dst, (vt
1871 (vselect KRC:$mask,
1872 (vt (bitconvert (ld_frag addr:$src1))),
1873 (vt RC:$src0))))],
1874 d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001875 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001876 let mayLoad = 1, SchedRW = [WriteLoad] in
1877 def rmkz : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1878 (ins KRC:$mask, memop:$src),
1879 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
1880 "${dst} {${mask}} {z}, $src}"),
1881 [(set RC:$dst, (vt
1882 (vselect KRC:$mask,
1883 (vt (bitconvert (ld_frag addr:$src))),
1884 (vt (bitconvert (zvt immAllZerosV))))))],
1885 d>, EVEX, EVEX_KZ;
1886 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001887}
1888
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001889multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, string ld_pat,
1890 string elty, string elsz, string vsz512,
1891 string vsz256, string vsz128, Domain d,
1892 Predicate prd, bit IsReMaterializable = 1> {
1893 let Predicates = [prd] in
1894 defm Z : avx512_load<opc, OpcodeStr,
1895 !cast<PatFrag>(ld_pat##"v"##vsz512##elty##elsz),
1896 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
1897 !cast<ValueType>("v"##vsz512##elty##elsz), v16i32,
1898 !cast<X86MemOperand>(elty##"512mem"), d,
1899 IsReMaterializable>, EVEX_V512;
1900
1901 let Predicates = [prd, HasVLX] in {
1902 defm Z256 : avx512_load<opc, OpcodeStr,
1903 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
1904 "v"##vsz256##elty##elsz, "v4i64")),
1905 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
1906 !cast<ValueType>("v"##vsz256##elty##elsz), v8i32,
1907 !cast<X86MemOperand>(elty##"256mem"), d,
1908 IsReMaterializable>, EVEX_V256;
1909
1910 defm Z128 : avx512_load<opc, OpcodeStr,
1911 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
1912 "v"##vsz128##elty##elsz, "v2i64")),
1913 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
1914 !cast<ValueType>("v"##vsz128##elty##elsz), v4i32,
1915 !cast<X86MemOperand>(elty##"128mem"), d,
1916 IsReMaterializable>, EVEX_V128;
1917 }
1918}
1919
1920
1921multiclass avx512_store<bits<8> opc, string OpcodeStr, PatFrag st_frag,
1922 ValueType OpVT, RegisterClass KRC, RegisterClass RC,
1923 X86MemOperand memop, Domain d> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001924 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1925 def rr_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001926 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001927 EVEX;
1928 let Constraints = "$src1 = $dst" in
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001929 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
1930 (ins RC:$src1, KRC:$mask, RC:$src2),
1931 !strconcat(OpcodeStr,
1932 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001933 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001934 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001935 (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001936 !strconcat(OpcodeStr,
1937 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001938 [], d>, EVEX, EVEX_KZ;
1939 }
1940 let mayStore = 1 in {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001941 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
1942 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1943 [(st_frag (OpVT RC:$src), addr:$dst)], d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001944 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001945 (ins memop:$dst, KRC:$mask, RC:$src),
1946 !strconcat(OpcodeStr,
1947 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001948 [], d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001949 }
1950}
1951
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001952
1953multiclass avx512_store_vl<bits<8> opc, string OpcodeStr, string st_pat,
1954 string st_suff_512, string st_suff_256,
1955 string st_suff_128, string elty, string elsz,
1956 string vsz512, string vsz256, string vsz128,
1957 Domain d, Predicate prd> {
1958 let Predicates = [prd] in
1959 defm Z : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_512),
1960 !cast<ValueType>("v"##vsz512##elty##elsz),
1961 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
1962 !cast<X86MemOperand>(elty##"512mem"), d>, EVEX_V512;
1963
1964 let Predicates = [prd, HasVLX] in {
1965 defm Z256 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_256),
1966 !cast<ValueType>("v"##vsz256##elty##elsz),
1967 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
1968 !cast<X86MemOperand>(elty##"256mem"), d>, EVEX_V256;
1969
1970 defm Z128 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_128),
1971 !cast<ValueType>("v"##vsz128##elty##elsz),
1972 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
1973 !cast<X86MemOperand>(elty##"128mem"), d>, EVEX_V128;
1974 }
1975}
1976
1977defm VMOVAPS : avx512_load_vl<0x28, "vmovaps", "alignedload", "f", "32",
1978 "16", "8", "4", SSEPackedSingle, HasAVX512>,
1979 avx512_store_vl<0x29, "vmovaps", "alignedstore",
1980 "512", "256", "", "f", "32", "16", "8", "4",
1981 SSEPackedSingle, HasAVX512>,
1982 PS, EVEX_CD8<32, CD8VF>;
1983
1984defm VMOVAPD : avx512_load_vl<0x28, "vmovapd", "alignedload", "f", "64",
1985 "8", "4", "2", SSEPackedDouble, HasAVX512>,
1986 avx512_store_vl<0x29, "vmovapd", "alignedstore",
1987 "512", "256", "", "f", "64", "8", "4", "2",
1988 SSEPackedDouble, HasAVX512>,
1989 PD, VEX_W, EVEX_CD8<64, CD8VF>;
1990
1991defm VMOVUPS : avx512_load_vl<0x10, "vmovups", "load", "f", "32",
1992 "16", "8", "4", SSEPackedSingle, HasAVX512>,
1993 avx512_store_vl<0x11, "vmovups", "store", "", "", "", "f", "32",
1994 "16", "8", "4", SSEPackedSingle, HasAVX512>,
1995 PS, EVEX_CD8<32, CD8VF>;
1996
1997defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", "load", "f", "64",
1998 "8", "4", "2", SSEPackedDouble, HasAVX512, 0>,
1999 avx512_store_vl<0x11, "vmovupd", "store", "", "", "", "f", "64",
2000 "8", "4", "2", SSEPackedDouble, HasAVX512>,
2001 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2002
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002003def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002004 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002005 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002006
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002007def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2008 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2009 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002010
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002011def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2012 GR16:$mask),
2013 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2014 VR512:$src)>;
2015def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2016 GR8:$mask),
2017 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2018 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002019
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002020defm VMOVDQA32 : avx512_load_vl<0x6F, "vmovdqa32", "alignedload", "i", "32",
2021 "16", "8", "4", SSEPackedInt, HasAVX512>,
2022 avx512_store_vl<0x7F, "vmovdqa32", "alignedstore",
2023 "512", "256", "", "i", "32", "16", "8", "4",
2024 SSEPackedInt, HasAVX512>,
2025 PD, EVEX_CD8<32, CD8VF>;
2026
2027defm VMOVDQA64 : avx512_load_vl<0x6F, "vmovdqa64", "alignedload", "i", "64",
2028 "8", "4", "2", SSEPackedInt, HasAVX512>,
2029 avx512_store_vl<0x7F, "vmovdqa64", "alignedstore",
2030 "512", "256", "", "i", "64", "8", "4", "2",
2031 SSEPackedInt, HasAVX512>,
2032 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2033
2034defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", "load", "i", "8",
2035 "64", "32", "16", SSEPackedInt, HasBWI>,
2036 avx512_store_vl<0x7F, "vmovdqu8", "store", "", "", "",
2037 "i", "8", "64", "32", "16", SSEPackedInt,
2038 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2039
2040defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", "load", "i", "16",
2041 "32", "16", "8", SSEPackedInt, HasBWI>,
2042 avx512_store_vl<0x7F, "vmovdqu16", "store", "", "", "",
2043 "i", "16", "32", "16", "8", SSEPackedInt,
2044 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2045
2046defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", "load", "i", "32",
2047 "16", "8", "4", SSEPackedInt, HasAVX512>,
2048 avx512_store_vl<0x7F, "vmovdqu32", "store", "", "", "",
2049 "i", "32", "16", "8", "4", SSEPackedInt,
2050 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2051
2052defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", "load", "i", "64",
2053 "8", "4", "2", SSEPackedInt, HasAVX512>,
2054 avx512_store_vl<0x7F, "vmovdqu64", "store", "", "", "",
2055 "i", "64", "8", "4", "2", SSEPackedInt,
2056 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002057
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002058def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2059 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002060 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002061
2062def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002063 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2064 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002065
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002066def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002067 GR16:$mask),
2068 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002069 VR512:$src)>;
2070def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002071 GR8:$mask),
2072 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002073 VR512:$src)>;
2074
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002075let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002076def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002077 (bc_v8i64 (v16i32 immAllZerosV)))),
2078 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002079
2080def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002081 (v8i64 VR512:$src))),
2082 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002083 VK8), VR512:$src)>;
2084
2085def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2086 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002087 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002088
2089def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002090 (v16i32 VR512:$src))),
2091 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002092}
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002093
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002094// Move Int Doubleword to Packed Double Int
2095//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002096def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002097 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002098 [(set VR128X:$dst,
2099 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2100 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002101def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002102 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002103 [(set VR128X:$dst,
2104 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2105 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002106def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002107 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002108 [(set VR128X:$dst,
2109 (v2i64 (scalar_to_vector GR64:$src)))],
2110 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002111let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002112def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002113 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002114 [(set FR64:$dst, (bitconvert GR64:$src))],
2115 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002116def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002117 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002118 [(set GR64:$dst, (bitconvert FR64:$src))],
2119 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002120}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002121def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002122 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002123 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2124 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2125 EVEX_CD8<64, CD8VT1>;
2126
2127// Move Int Doubleword to Single Scalar
2128//
Craig Topper88adf2a2013-10-12 05:41:08 +00002129let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002130def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002131 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002132 [(set FR32X:$dst, (bitconvert GR32:$src))],
2133 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2134
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002135def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002136 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002137 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2138 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002139}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002140
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002141// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002142//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002143def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002144 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002145 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2146 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2147 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002148def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002149 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002150 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002151 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2152 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2153 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2154
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002155// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002156//
2157def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002158 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002159 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2160 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002161 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002162 Requires<[HasAVX512, In64BitMode]>;
2163
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002164def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002165 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002166 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002167 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2168 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002169 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002170 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2171
2172// Move Scalar Single to Double Int
2173//
Craig Topper88adf2a2013-10-12 05:41:08 +00002174let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002175def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002176 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002177 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002178 [(set GR32:$dst, (bitconvert FR32X:$src))],
2179 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002180def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002181 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002182 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002183 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2184 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002185}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002186
2187// Move Quadword Int to Packed Quadword Int
2188//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002189def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002190 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002191 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002192 [(set VR128X:$dst,
2193 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2194 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2195
2196//===----------------------------------------------------------------------===//
2197// AVX-512 MOVSS, MOVSD
2198//===----------------------------------------------------------------------===//
2199
2200multiclass avx512_move_scalar <string asm, RegisterClass RC,
2201 SDNode OpNode, ValueType vt,
2202 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002203 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002204 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002205 !strconcat(asm, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002206 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2207 (scalar_to_vector RC:$src2))))],
2208 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002209 let Constraints = "$src1 = $dst" in
2210 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2211 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2212 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002213 " \t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002214 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002215 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002216 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002217 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2218 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002219 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002220 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002221 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002222 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2223 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002224 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
2225 !strconcat(asm, " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
2226 [], IIC_SSE_MOV_S_MR>,
2227 EVEX, VEX_LIG, EVEX_K;
2228 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002229 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002230}
2231
2232let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002233defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002234 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2235
2236let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002237defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002238 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2239
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002240def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2241 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2242 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2243
2244def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2245 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2246 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002247
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002248def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2249 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2250 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2251
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002252// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002253let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002254 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2255 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002256 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002257 IIC_SSE_MOV_S_RR>,
2258 XS, EVEX_4V, VEX_LIG;
2259 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2260 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002261 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002262 IIC_SSE_MOV_S_RR>,
2263 XD, EVEX_4V, VEX_LIG, VEX_W;
2264}
2265
2266let Predicates = [HasAVX512] in {
2267 let AddedComplexity = 15 in {
2268 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2269 // MOVS{S,D} to the lower bits.
2270 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2271 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2272 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2273 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2274 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2275 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2276 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2277 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2278
2279 // Move low f32 and clear high bits.
2280 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2281 (SUBREG_TO_REG (i32 0),
2282 (VMOVSSZrr (v4f32 (V_SET0)),
2283 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2284 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2285 (SUBREG_TO_REG (i32 0),
2286 (VMOVSSZrr (v4i32 (V_SET0)),
2287 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2288 }
2289
2290 let AddedComplexity = 20 in {
2291 // MOVSSrm zeros the high parts of the register; represent this
2292 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2293 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2294 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2295 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2296 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2297 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2298 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2299
2300 // MOVSDrm zeros the high parts of the register; represent this
2301 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2302 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2303 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2304 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2305 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2306 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2307 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2308 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2309 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2310 def : Pat<(v2f64 (X86vzload addr:$src)),
2311 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2312
2313 // Represent the same patterns above but in the form they appear for
2314 // 256-bit types
2315 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2316 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002317 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002318 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2319 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2320 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2321 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2322 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2323 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2324 }
2325 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2326 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2327 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2328 FR32X:$src)), sub_xmm)>;
2329 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2330 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2331 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2332 FR64X:$src)), sub_xmm)>;
2333 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2334 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002335 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002336
2337 // Move low f64 and clear high bits.
2338 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2339 (SUBREG_TO_REG (i32 0),
2340 (VMOVSDZrr (v2f64 (V_SET0)),
2341 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
2342
2343 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
2344 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
2345 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
2346
2347 // Extract and store.
2348 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
2349 addr:$dst),
2350 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
2351 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
2352 addr:$dst),
2353 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
2354
2355 // Shuffle with VMOVSS
2356 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
2357 (VMOVSSZrr (v4i32 VR128X:$src1),
2358 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
2359 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
2360 (VMOVSSZrr (v4f32 VR128X:$src1),
2361 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
2362
2363 // 256-bit variants
2364 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
2365 (SUBREG_TO_REG (i32 0),
2366 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
2367 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
2368 sub_xmm)>;
2369 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
2370 (SUBREG_TO_REG (i32 0),
2371 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
2372 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
2373 sub_xmm)>;
2374
2375 // Shuffle with VMOVSD
2376 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2377 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2378 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2379 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2380 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2381 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2382 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2383 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2384
2385 // 256-bit variants
2386 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2387 (SUBREG_TO_REG (i32 0),
2388 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2389 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2390 sub_xmm)>;
2391 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2392 (SUBREG_TO_REG (i32 0),
2393 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2394 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2395 sub_xmm)>;
2396
2397 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2398 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2399 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2400 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2401 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2402 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2403 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2404 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2405}
2406
2407let AddedComplexity = 15 in
2408def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2409 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002410 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002411 [(set VR128X:$dst, (v2i64 (X86vzmovl
2412 (v2i64 VR128X:$src))))],
2413 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2414
2415let AddedComplexity = 20 in
2416def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2417 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002418 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002419 [(set VR128X:$dst, (v2i64 (X86vzmovl
2420 (loadv2i64 addr:$src))))],
2421 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2422 EVEX_CD8<8, CD8VT8>;
2423
2424let Predicates = [HasAVX512] in {
2425 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2426 let AddedComplexity = 20 in {
2427 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2428 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002429 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2430 (VMOV64toPQIZrr GR64:$src)>;
2431 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2432 (VMOVDI2PDIZrr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002433
2434 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2435 (VMOVDI2PDIZrm addr:$src)>;
2436 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2437 (VMOVDI2PDIZrm addr:$src)>;
2438 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2439 (VMOVZPQILo2PQIZrm addr:$src)>;
2440 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2441 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002442 def : Pat<(v2i64 (X86vzload addr:$src)),
2443 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002444 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002445
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002446 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2447 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2448 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2449 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2450 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2451 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2452 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2453}
2454
2455def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2456 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2457
2458def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2459 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2460
2461def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2462 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2463
2464def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2465 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2466
2467//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002468// AVX-512 - Non-temporals
2469//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00002470let SchedRW = [WriteLoad] in {
2471 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
2472 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
2473 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
2474 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
2475 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002476
Robert Khasanoved882972014-08-13 10:46:00 +00002477 let Predicates = [HasAVX512, HasVLX] in {
2478 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
2479 (ins i256mem:$src),
2480 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2481 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
2482 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002483
Robert Khasanoved882972014-08-13 10:46:00 +00002484 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
2485 (ins i128mem:$src),
2486 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2487 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
2488 EVEX_CD8<64, CD8VF>;
2489 }
Adam Nemetefd07852014-06-18 16:51:10 +00002490}
2491
Robert Khasanoved882972014-08-13 10:46:00 +00002492multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2493 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
2494 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
2495 let SchedRW = [WriteStore], mayStore = 1,
2496 AddedComplexity = 400 in
2497 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2498 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2499 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
2500}
2501
2502multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2503 string elty, string elsz, string vsz512,
2504 string vsz256, string vsz128, Domain d,
2505 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
2506 let Predicates = [prd] in
2507 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
2508 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
2509 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
2510 EVEX_V512;
2511
2512 let Predicates = [prd, HasVLX] in {
2513 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
2514 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
2515 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
2516 EVEX_V256;
2517
2518 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
2519 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
2520 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
2521 EVEX_V128;
2522 }
2523}
2524
2525defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
2526 "i", "64", "8", "4", "2", SSEPackedInt,
2527 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
2528
2529defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
2530 "f", "64", "8", "4", "2", SSEPackedDouble,
2531 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2532
2533defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
2534 "f", "32", "16", "8", "4", SSEPackedSingle,
2535 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2536
Adam Nemet7f62b232014-06-10 16:39:53 +00002537//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002538// AVX-512 - Integer arithmetic
2539//
2540multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00002541 X86VectorVTInfo _, OpndItins itins,
2542 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00002543 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002544 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
2545 "$src2, $src1", "$src1, $src2",
2546 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
2547 itins.rr, IsCommutable>,
2548 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002549
Robert Khasanov545d1b72014-10-14 14:36:19 +00002550 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002551 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002552 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
2553 "$src2, $src1", "$src1, $src2",
2554 (_.VT (OpNode _.RC:$src1,
2555 (bitconvert (_.LdFrag addr:$src2)))),
2556 itins.rm>,
2557 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00002558}
2559
2560multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
2561 X86VectorVTInfo _, OpndItins itins,
2562 bit IsCommutable = 0> :
2563 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
2564 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002565 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002566 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
2567 "${src2}"##_.BroadcastStr##", $src1",
2568 "$src1, ${src2}"##_.BroadcastStr,
2569 (_.VT (OpNode _.RC:$src1,
2570 (X86VBroadcast
2571 (_.ScalarLdFrag addr:$src2)))),
2572 itins.rm>,
2573 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002574}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002575
Robert Khasanovd5b14f72014-10-09 08:38:48 +00002576multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2577 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2578 Predicate prd, bit IsCommutable = 0> {
2579 let Predicates = [prd] in
2580 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2581 IsCommutable>, EVEX_V512;
2582
2583 let Predicates = [prd, HasVLX] in {
2584 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2585 IsCommutable>, EVEX_V256;
2586 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2587 IsCommutable>, EVEX_V128;
2588 }
2589}
2590
Robert Khasanov545d1b72014-10-14 14:36:19 +00002591multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2592 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2593 Predicate prd, bit IsCommutable = 0> {
2594 let Predicates = [prd] in
2595 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2596 IsCommutable>, EVEX_V512;
2597
2598 let Predicates = [prd, HasVLX] in {
2599 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2600 IsCommutable>, EVEX_V256;
2601 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2602 IsCommutable>, EVEX_V128;
2603 }
2604}
2605
2606multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
2607 OpndItins itins, Predicate prd,
2608 bit IsCommutable = 0> {
2609 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
2610 itins, prd, IsCommutable>,
2611 VEX_W, EVEX_CD8<64, CD8VF>;
2612}
2613
2614multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
2615 OpndItins itins, Predicate prd,
2616 bit IsCommutable = 0> {
2617 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
2618 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
2619}
2620
2621multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2622 OpndItins itins, Predicate prd,
2623 bit IsCommutable = 0> {
2624 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
2625 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
2626}
2627
2628multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
2629 OpndItins itins, Predicate prd,
2630 bit IsCommutable = 0> {
2631 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
2632 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
2633}
2634
2635multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
2636 SDNode OpNode, OpndItins itins, Predicate prd,
2637 bit IsCommutable = 0> {
2638 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr, OpNode, itins, prd,
2639 IsCommutable>;
2640
2641 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr, OpNode, itins, prd,
2642 IsCommutable>;
2643}
2644
2645multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
2646 SDNode OpNode, OpndItins itins, Predicate prd,
2647 bit IsCommutable = 0> {
2648 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr, OpNode, itins, prd,
2649 IsCommutable>;
2650
2651 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr, OpNode, itins, prd,
2652 IsCommutable>;
2653}
2654
2655multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
2656 bits<8> opc_d, bits<8> opc_q,
2657 string OpcodeStr, SDNode OpNode,
2658 OpndItins itins, bit IsCommutable = 0> {
2659 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
2660 itins, HasAVX512, IsCommutable>,
2661 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
2662 itins, HasBWI, IsCommutable>;
2663}
2664
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002665multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, ValueType DstVT,
2666 ValueType SrcVT, RegisterClass KRC, RegisterClass RC,
2667 PatFrag memop_frag, X86MemOperand x86memop,
2668 PatFrag scalar_mfrag, X86MemOperand x86scalar_mop,
2669 string BrdcstStr, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002670 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002671 {
2672 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002673 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002674 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002675 []>, EVEX_4V;
2676 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2677 (ins KRC:$mask, RC:$src1, RC:$src2),
2678 !strconcat(OpcodeStr,
2679 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2680 [], itins.rr>, EVEX_4V, EVEX_K;
2681 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2682 (ins KRC:$mask, RC:$src1, RC:$src2),
2683 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst {${mask}} {z}" ,
2684 "|$dst {${mask}} {z}, $src1, $src2}"),
2685 [], itins.rr>, EVEX_4V, EVEX_KZ;
2686 }
2687 let mayLoad = 1 in {
2688 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2689 (ins RC:$src1, x86memop:$src2),
2690 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2691 []>, EVEX_4V;
2692 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2693 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2694 !strconcat(OpcodeStr,
2695 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2696 [], itins.rm>, EVEX_4V, EVEX_K;
2697 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2698 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2699 !strconcat(OpcodeStr,
2700 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2701 [], itins.rm>, EVEX_4V, EVEX_KZ;
2702 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2703 (ins RC:$src1, x86scalar_mop:$src2),
2704 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2705 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
2706 [], itins.rm>, EVEX_4V, EVEX_B;
2707 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2708 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2709 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2710 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
2711 BrdcstStr, "}"),
2712 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
2713 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2714 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2715 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2716 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2717 BrdcstStr, "}"),
2718 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
2719 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002720}
2721
Robert Khasanov545d1b72014-10-14 14:36:19 +00002722defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
2723 SSE_INTALU_ITINS_P, 1>;
2724defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
2725 SSE_INTALU_ITINS_P, 0>;
2726defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmull", mul,
2727 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
2728defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmull", mul,
2729 SSE_INTALU_ITINS_P, HasBWI, 1>;
Robert Khasanov1a77f662014-10-14 15:13:56 +00002730defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmull", mul,
2731 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002732
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002733defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32, VK8WM, VR512,
2734 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2735 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512,
2736 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002737
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002738defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32, VK8WM, VR512,
2739 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2740 SSE_INTMUL_ITINS_P, 1>, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002741
2742def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
2743 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
2744
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002745def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
2746 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2747 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
2748def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
2749 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2750 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
2751
Robert Khasanov545d1b72014-10-14 14:36:19 +00002752defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxs", X86smax,
2753 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
2754defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxs", X86smax,
2755 SSE_INTALU_ITINS_P, HasBWI, 1>;
2756defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", X86smax,
2757 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002758
Robert Khasanov545d1b72014-10-14 14:36:19 +00002759defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxu", X86umax,
2760 SSE_INTALU_ITINS_P, HasBWI, 1>;
2761defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxu", X86umax,
2762 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
2763defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", X86umax,
2764 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002765
Robert Khasanov545d1b72014-10-14 14:36:19 +00002766defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpmins", X86smin,
2767 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
2768defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpmins", X86smin,
2769 SSE_INTALU_ITINS_P, HasBWI, 1>;
2770defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", X86smin,
2771 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002772
Robert Khasanov545d1b72014-10-14 14:36:19 +00002773defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminu", X86umin,
2774 SSE_INTALU_ITINS_P, HasBWI, 1>;
2775defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminu", X86umin,
2776 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
2777defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", X86umin,
2778 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002779
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002780def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
2781 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2782 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
2783def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
2784 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2785 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
2786def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
2787 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2788 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
2789def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
2790 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2791 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
2792def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
2793 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2794 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
2795def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
2796 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2797 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
2798def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
2799 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2800 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
2801def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
2802 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2803 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002804//===----------------------------------------------------------------------===//
2805// AVX-512 - Unpack Instructions
2806//===----------------------------------------------------------------------===//
2807
2808multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
2809 PatFrag mem_frag, RegisterClass RC,
2810 X86MemOperand x86memop, string asm,
2811 Domain d> {
2812 def rr : AVX512PI<opc, MRMSrcReg,
2813 (outs RC:$dst), (ins RC:$src1, RC:$src2),
2814 asm, [(set RC:$dst,
2815 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002816 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002817 def rm : AVX512PI<opc, MRMSrcMem,
2818 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
2819 asm, [(set RC:$dst,
2820 (vt (OpNode RC:$src1,
2821 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002822 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002823}
2824
2825defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, memopv8f64,
2826 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002827 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002828defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, memopv8f64,
2829 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002830 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002831defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, memopv8f64,
2832 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002833 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002834defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, memopv8f64,
2835 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002836 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002837
2838multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
2839 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
2840 X86MemOperand x86memop> {
2841 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2842 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002843 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002844 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
2845 IIC_SSE_UNPCK>, EVEX_4V;
2846 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2847 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002848 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002849 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
2850 (bitconvert (memop_frag addr:$src2)))))],
2851 IIC_SSE_UNPCK>, EVEX_4V;
2852}
2853defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
2854 VR512, memopv16i32, i512mem>, EVEX_V512,
2855 EVEX_CD8<32, CD8VF>;
2856defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
2857 VR512, memopv8i64, i512mem>, EVEX_V512,
2858 VEX_W, EVEX_CD8<64, CD8VF>;
2859defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
2860 VR512, memopv16i32, i512mem>, EVEX_V512,
2861 EVEX_CD8<32, CD8VF>;
2862defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
2863 VR512, memopv8i64, i512mem>, EVEX_V512,
2864 VEX_W, EVEX_CD8<64, CD8VF>;
2865//===----------------------------------------------------------------------===//
2866// AVX-512 - PSHUFD
2867//
2868
2869multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
2870 SDNode OpNode, PatFrag mem_frag,
2871 X86MemOperand x86memop, ValueType OpVT> {
2872 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
2873 (ins RC:$src1, i8imm:$src2),
2874 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002875 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002876 [(set RC:$dst,
2877 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
2878 EVEX;
2879 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
2880 (ins x86memop:$src1, i8imm:$src2),
2881 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002882 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002883 [(set RC:$dst,
2884 (OpVT (OpNode (mem_frag addr:$src1),
2885 (i8 imm:$src2))))]>, EVEX;
2886}
2887
2888defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, memopv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00002889 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002890
2891let ExeDomain = SSEPackedSingle in
Chandler Carruthed5dfff2014-09-22 22:29:42 +00002892defm VPERMILPSZ : avx512_pshuf_imm<0x04, "vpermilps", VR512, X86VPermilpi,
Craig Topperae11aed2014-01-14 07:41:20 +00002893 memopv16f32, i512mem, v16f32>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002894 EVEX_CD8<32, CD8VF>;
2895let ExeDomain = SSEPackedDouble in
Chandler Carruthed5dfff2014-09-22 22:29:42 +00002896defm VPERMILPDZ : avx512_pshuf_imm<0x05, "vpermilpd", VR512, X86VPermilpi,
Craig Topperae11aed2014-01-14 07:41:20 +00002897 memopv8f64, i512mem, v8f64>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002898 VEX_W, EVEX_CD8<32, CD8VF>;
2899
Chandler Carruthed5dfff2014-09-22 22:29:42 +00002900def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002901 (VPERMILPSZri VR512:$src1, imm:$imm)>;
Chandler Carruthed5dfff2014-09-22 22:29:42 +00002902def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002903 (VPERMILPDZri VR512:$src1, imm:$imm)>;
2904
2905//===----------------------------------------------------------------------===//
2906// AVX-512 Logical Instructions
2907//===----------------------------------------------------------------------===//
2908
Robert Khasanov545d1b72014-10-14 14:36:19 +00002909defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
2910 SSE_INTALU_ITINS_P, HasAVX512, 1>;
2911defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
2912 SSE_INTALU_ITINS_P, HasAVX512, 1>;
2913defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
2914 SSE_INTALU_ITINS_P, HasAVX512, 1>;
2915defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
2916 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002917
2918//===----------------------------------------------------------------------===//
2919// AVX-512 FP arithmetic
2920//===----------------------------------------------------------------------===//
2921
2922multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
2923 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002924 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002925 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
2926 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002927 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002928 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
2929 EVEX_CD8<64, CD8VT1>;
2930}
2931
2932let isCommutable = 1 in {
2933defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
2934defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
2935defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
2936defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
2937}
2938let isCommutable = 0 in {
2939defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
2940defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
2941}
2942
2943multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002944 RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002945 RegisterClass RC, ValueType vt,
2946 X86MemOperand x86memop, PatFrag mem_frag,
2947 X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2948 string BrdcstStr,
2949 Domain d, OpndItins itins, bit commutable> {
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002950 let isCommutable = commutable in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002951 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002952 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002953 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], itins.rr, d>,
Craig Topperda7160d2014-02-01 08:17:56 +00002954 EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002955
2956 def rrk: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2957 !strconcat(OpcodeStr,
2958 " \t{$src2, $src1, $dst {${mask}} |$dst {${mask}}, $src1, $src2}"),
2959 [], itins.rr, d>, EVEX_4V, EVEX_K;
2960
2961 def rrkz: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2962 !strconcat(OpcodeStr,
2963 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2964 [], itins.rr, d>, EVEX_4V, EVEX_KZ;
2965 }
2966
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002967 let mayLoad = 1 in {
2968 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002969 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002970 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))],
Craig Topperda7160d2014-02-01 08:17:56 +00002971 itins.rm, d>, EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002972
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002973 def rmb : PI<opc, MRMSrcMem, (outs RC:$dst),
2974 (ins RC:$src1, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002975 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002976 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002977 [(set RC:$dst, (OpNode RC:$src1,
2978 (vt (X86VBroadcast (scalar_mfrag addr:$src2)))))],
Craig Topperda7160d2014-02-01 08:17:56 +00002979 itins.rm, d>, EVEX_4V, EVEX_B;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002980
2981 def rmk : PI<opc, MRMSrcMem, (outs RC:$dst),
2982 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2983 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2984 [], itins.rm, d>, EVEX_4V, EVEX_K;
2985
2986 def rmkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2987 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2988 "\t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2989 [], itins.rm, d>, EVEX_4V, EVEX_KZ;
2990
2991 def rmbk : PI<opc, MRMSrcMem, (outs RC:$dst),
2992 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2993 " \t{${src2}", BrdcstStr,
2994 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}", BrdcstStr, "}"),
2995 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_K;
2996
2997 def rmbkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2998 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2999 " \t{${src2}", BrdcstStr,
3000 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
3001 BrdcstStr, "}"),
3002 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_KZ;
3003 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003004}
3005
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003006defm VADDPSZ : avx512_fp_packed<0x58, "addps", fadd, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003007 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00003008 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003009
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003010defm VADDPDZ : avx512_fp_packed<0x58, "addpd", fadd, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003011 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
3012 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00003013 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003014
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003015defm VMULPSZ : avx512_fp_packed<0x59, "mulps", fmul, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003016 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00003017 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003018defm VMULPDZ : avx512_fp_packed<0x59, "mulpd", fmul, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003019 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
3020 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00003021 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003022
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003023defm VMINPSZ : avx512_fp_packed<0x5D, "minps", X86fmin, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003024 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
3025 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00003026 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003027defm VMAXPSZ : avx512_fp_packed<0x5F, "maxps", X86fmax, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003028 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
3029 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00003030 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003031
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003032defm VMINPDZ : avx512_fp_packed<0x5D, "minpd", X86fmin, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003033 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
3034 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00003035 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003036defm VMAXPDZ : avx512_fp_packed<0x5F, "maxpd", X86fmax, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003037 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
3038 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00003039 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003040
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003041defm VSUBPSZ : avx512_fp_packed<0x5C, "subps", fsub, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003042 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00003043 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003044defm VDIVPSZ : avx512_fp_packed<0x5E, "divps", fdiv, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003045 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00003046 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003047
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003048defm VSUBPDZ : avx512_fp_packed<0x5C, "subpd", fsub, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003049 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
3050 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00003051 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003052defm VDIVPDZ : avx512_fp_packed<0x5E, "divpd", fdiv, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003053 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
3054 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00003055 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003056
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003057def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
3058 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3059 (i16 -1), FROUND_CURRENT)),
3060 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
3061
3062def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
3063 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3064 (i8 -1), FROUND_CURRENT)),
3065 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
3066
3067def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
3068 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3069 (i16 -1), FROUND_CURRENT)),
3070 (VMINPSZrr VR512:$src1, VR512:$src2)>;
3071
3072def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
3073 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3074 (i8 -1), FROUND_CURRENT)),
3075 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003076//===----------------------------------------------------------------------===//
3077// AVX-512 VPTESTM instructions
3078//===----------------------------------------------------------------------===//
3079
3080multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3081 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
3082 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003083 def rr : AVX512PI<opc, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003084 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003085 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003086 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
3087 SSEPackedInt>, EVEX_4V;
3088 def rm : AVX512PI<opc, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003089 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003090 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003091 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003092 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003093}
3094
3095defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003096 memopv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003097 EVEX_CD8<32, CD8VF>;
3098defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003099 memopv8i64, X86testm, v8i64>, T8PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003100 EVEX_CD8<64, CD8VF>;
3101
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003102let Predicates = [HasCDI] in {
3103defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
3104 memopv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
3105 EVEX_CD8<32, CD8VF>;
3106defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003107 memopv8i64, X86testnm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003108 EVEX_CD8<64, CD8VF>;
3109}
3110
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003111def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3112 (v16i32 VR512:$src2), (i16 -1))),
3113 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3114
3115def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3116 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003117 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003118//===----------------------------------------------------------------------===//
3119// AVX-512 Shift instructions
3120//===----------------------------------------------------------------------===//
3121multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
3122 string OpcodeStr, SDNode OpNode, RegisterClass RC,
3123 ValueType vt, X86MemOperand x86memop, PatFrag mem_frag,
3124 RegisterClass KRC> {
3125 def ri : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00003126 (ins RC:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003127 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Lang Hames27839932013-10-21 17:51:24 +00003128 [(set RC:$dst, (vt (OpNode RC:$src1, (i8 imm:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003129 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
3130 def rik : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00003131 (ins KRC:$mask, RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003132 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003133 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003134 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
3135 def mi: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00003136 (ins x86memop:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003137 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003138 [(set RC:$dst, (OpNode (mem_frag addr:$src1),
Lang Hames27839932013-10-21 17:51:24 +00003139 (i8 imm:$src2)))], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003140 def mik: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00003141 (ins KRC:$mask, x86memop:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003142 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003143 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003144 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
3145}
3146
3147multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3148 RegisterClass RC, ValueType vt, ValueType SrcVT,
3149 PatFrag bc_frag, RegisterClass KRC> {
3150 // src2 is always 128-bit
3151 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3152 (ins RC:$src1, VR128X:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003153 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003154 [(set RC:$dst, (vt (OpNode RC:$src1, (SrcVT VR128X:$src2))))],
3155 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
3156 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3157 (ins KRC:$mask, RC:$src1, VR128X:$src2),
3158 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003159 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003160 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
3161 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3162 (ins RC:$src1, i128mem:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003163 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003164 [(set RC:$dst, (vt (OpNode RC:$src1,
3165 (bc_frag (memopv2i64 addr:$src2)))))],
3166 SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
3167 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3168 (ins KRC:$mask, RC:$src1, i128mem:$src2),
3169 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003170 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003171 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
3172}
3173
3174defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
3175 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
3176 EVEX_V512, EVEX_CD8<32, CD8VF>;
3177defm VPSRLDZ : avx512_shift_rrm<0xD2, "vpsrld", X86vsrl,
3178 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
3179 EVEX_CD8<32, CD8VQ>;
3180
3181defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
3182 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
3183 EVEX_CD8<64, CD8VF>, VEX_W;
3184defm VPSRLQZ : avx512_shift_rrm<0xD3, "vpsrlq", X86vsrl,
3185 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
3186 EVEX_CD8<64, CD8VQ>, VEX_W;
3187
3188defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
3189 VR512, v16i32, i512mem, memopv16i32, VK16WM>, EVEX_V512,
3190 EVEX_CD8<32, CD8VF>;
3191defm VPSLLDZ : avx512_shift_rrm<0xF2, "vpslld", X86vshl,
3192 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
3193 EVEX_CD8<32, CD8VQ>;
3194
3195defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
3196 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
3197 EVEX_CD8<64, CD8VF>, VEX_W;
3198defm VPSLLQZ : avx512_shift_rrm<0xF3, "vpsllq", X86vshl,
3199 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
3200 EVEX_CD8<64, CD8VQ>, VEX_W;
3201
3202defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
3203 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
3204 EVEX_V512, EVEX_CD8<32, CD8VF>;
3205defm VPSRADZ : avx512_shift_rrm<0xE2, "vpsrad", X86vsra,
3206 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
3207 EVEX_CD8<32, CD8VQ>;
3208
3209defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
3210 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
3211 EVEX_CD8<64, CD8VF>, VEX_W;
3212defm VPSRAQZ : avx512_shift_rrm<0xE2, "vpsraq", X86vsra,
3213 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
3214 EVEX_CD8<64, CD8VQ>, VEX_W;
3215
3216//===-------------------------------------------------------------------===//
3217// Variable Bit Shifts
3218//===-------------------------------------------------------------------===//
3219multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
3220 RegisterClass RC, ValueType vt,
3221 X86MemOperand x86memop, PatFrag mem_frag> {
3222 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3223 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003224 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003225 [(set RC:$dst,
3226 (vt (OpNode RC:$src1, (vt RC:$src2))))]>,
3227 EVEX_4V;
3228 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3229 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003230 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003231 [(set RC:$dst,
3232 (vt (OpNode RC:$src1, (mem_frag addr:$src2))))]>,
3233 EVEX_4V;
3234}
3235
3236defm VPSLLVDZ : avx512_var_shift<0x47, "vpsllvd", shl, VR512, v16i32,
3237 i512mem, memopv16i32>, EVEX_V512,
3238 EVEX_CD8<32, CD8VF>;
3239defm VPSLLVQZ : avx512_var_shift<0x47, "vpsllvq", shl, VR512, v8i64,
3240 i512mem, memopv8i64>, EVEX_V512, VEX_W,
3241 EVEX_CD8<64, CD8VF>;
3242defm VPSRLVDZ : avx512_var_shift<0x45, "vpsrlvd", srl, VR512, v16i32,
3243 i512mem, memopv16i32>, EVEX_V512,
3244 EVEX_CD8<32, CD8VF>;
3245defm VPSRLVQZ : avx512_var_shift<0x45, "vpsrlvq", srl, VR512, v8i64,
3246 i512mem, memopv8i64>, EVEX_V512, VEX_W,
3247 EVEX_CD8<64, CD8VF>;
3248defm VPSRAVDZ : avx512_var_shift<0x46, "vpsravd", sra, VR512, v16i32,
3249 i512mem, memopv16i32>, EVEX_V512,
3250 EVEX_CD8<32, CD8VF>;
3251defm VPSRAVQZ : avx512_var_shift<0x46, "vpsravq", sra, VR512, v8i64,
3252 i512mem, memopv8i64>, EVEX_V512, VEX_W,
3253 EVEX_CD8<64, CD8VF>;
3254
3255//===----------------------------------------------------------------------===//
3256// AVX-512 - MOVDDUP
3257//===----------------------------------------------------------------------===//
3258
3259multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
3260 X86MemOperand x86memop, PatFrag memop_frag> {
3261def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003262 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003263 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
3264def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003265 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003266 [(set RC:$dst,
3267 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
3268}
3269
3270defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, memopv8f64>,
3271 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3272def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
3273 (VMOVDDUPZrm addr:$src)>;
3274
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003275//===---------------------------------------------------------------------===//
3276// Replicate Single FP - MOVSHDUP and MOVSLDUP
3277//===---------------------------------------------------------------------===//
3278multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
3279 ValueType vt, RegisterClass RC, PatFrag mem_frag,
3280 X86MemOperand x86memop> {
3281 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003282 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003283 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
3284 let mayLoad = 1 in
3285 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003286 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003287 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
3288}
3289
3290defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
3291 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
3292 EVEX_CD8<32, CD8VF>;
3293defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
3294 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
3295 EVEX_CD8<32, CD8VF>;
3296
3297def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
3298def : Pat<(v16i32 (X86Movshdup (memopv16i32 addr:$src))),
3299 (VMOVSHDUPZrm addr:$src)>;
3300def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
3301def : Pat<(v16i32 (X86Movsldup (memopv16i32 addr:$src))),
3302 (VMOVSLDUPZrm addr:$src)>;
3303
3304//===----------------------------------------------------------------------===//
3305// Move Low to High and High to Low packed FP Instructions
3306//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003307def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
3308 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003309 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003310 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
3311 IIC_SSE_MOV_LH>, EVEX_4V;
3312def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
3313 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003314 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003315 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
3316 IIC_SSE_MOV_LH>, EVEX_4V;
3317
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003318let Predicates = [HasAVX512] in {
3319 // MOVLHPS patterns
3320 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3321 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
3322 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3323 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003324
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003325 // MOVHLPS patterns
3326 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
3327 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
3328}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003329
3330//===----------------------------------------------------------------------===//
3331// FMA - Fused Multiply Operations
3332//
3333let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003334multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3335 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00003336 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003337 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00003338 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003339 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003340 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003341
3342 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003343 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3344 (ins _.RC:$src1, _.RC:$src2, _.MemOp:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003345 !strconcat(OpcodeStr, " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003346 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2,
3347 (_.MemOpFrag addr:$src3))))]>;
3348 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3349 (ins _.RC:$src1, _.RC:$src2, _.ScalarMemOp:$src3),
3350 !strconcat(OpcodeStr, " \t{${src3}", _.BroadcastStr,
3351 ", $src2, $dst|$dst, $src2, ${src3}", _.BroadcastStr, "}"),
3352 [(set _.RC:$dst, (OpNode _.RC:$src1, _.RC:$src2,
3353 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003354}
3355} // Constraints = "$src1 = $dst"
3356
3357let ExeDomain = SSEPackedSingle in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003358 defm VFMADD213PSZ : avx512_fma3p_rm<0xA8, "vfmadd213ps", X86Fmadd,
3359 v16f32_info>,
3360 EVEX_V512, EVEX_CD8<32, CD8VF>;
3361 defm VFMSUB213PSZ : avx512_fma3p_rm<0xAA, "vfmsub213ps", X86Fmsub,
3362 v16f32_info>,
3363 EVEX_V512, EVEX_CD8<32, CD8VF>;
3364 defm VFMADDSUB213PSZ : avx512_fma3p_rm<0xA6, "vfmaddsub213ps", X86Fmaddsub,
3365 v16f32_info>,
3366 EVEX_V512, EVEX_CD8<32, CD8VF>;
3367 defm VFMSUBADD213PSZ : avx512_fma3p_rm<0xA7, "vfmsubadd213ps", X86Fmsubadd,
3368 v16f32_info>,
3369 EVEX_V512, EVEX_CD8<32, CD8VF>;
3370 defm VFNMADD213PSZ : avx512_fma3p_rm<0xAC, "vfnmadd213ps", X86Fnmadd,
3371 v16f32_info>,
3372 EVEX_V512, EVEX_CD8<32, CD8VF>;
3373 defm VFNMSUB213PSZ : avx512_fma3p_rm<0xAE, "vfnmsub213ps", X86Fnmsub,
3374 v16f32_info>,
3375 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003376}
3377let ExeDomain = SSEPackedDouble in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003378 defm VFMADD213PDZ : avx512_fma3p_rm<0xA8, "vfmadd213pd", X86Fmadd,
3379 v8f64_info>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003380 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003381 defm VFMSUB213PDZ : avx512_fma3p_rm<0xAA, "vfmsub213pd", X86Fmsub,
3382 v8f64_info>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003383 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003384 defm VFMADDSUB213PDZ : avx512_fma3p_rm<0xA6, "vfmaddsub213pd", X86Fmaddsub,
3385 v8f64_info>,
3386 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3387 defm VFMSUBADD213PDZ : avx512_fma3p_rm<0xA7, "vfmsubadd213pd", X86Fmsubadd,
3388 v8f64_info>,
3389 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3390 defm VFNMADD213PDZ : avx512_fma3p_rm<0xAC, "vfnmadd213pd", X86Fnmadd,
3391 v8f64_info>,
3392 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3393 defm VFNMSUB213PDZ : avx512_fma3p_rm<0xAE, "vfnmsub213pd", X86Fnmsub,
3394 v8f64_info>,
3395 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003396}
3397
3398let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003399multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr, SDNode OpNode,
3400 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003401 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003402 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3403 (ins _.RC:$src1, _.RC:$src3, _.MemOp:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003404 !strconcat(OpcodeStr, " \t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003405 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, (_.MemOpFrag addr:$src2),
3406 _.RC:$src3)))]>;
3407 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3408 (ins _.RC:$src1, _.RC:$src3, _.ScalarMemOp:$src2),
3409 !strconcat(OpcodeStr, " \t{${src2}", _.BroadcastStr,
3410 ", $src3, $dst|$dst, $src3, ${src2}", _.BroadcastStr, "}"),
3411 [(set _.RC:$dst,
3412 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3413 (_.ScalarLdFrag addr:$src2))),
3414 _.RC:$src3))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003415}
3416} // Constraints = "$src1 = $dst"
3417
3418
3419let ExeDomain = SSEPackedSingle in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003420 defm VFMADD132PSZ : avx512_fma3p_m132<0x98, "vfmadd132ps", X86Fmadd,
3421 v16f32_info>,
3422 EVEX_V512, EVEX_CD8<32, CD8VF>;
3423 defm VFMSUB132PSZ : avx512_fma3p_m132<0x9A, "vfmsub132ps", X86Fmsub,
3424 v16f32_info>,
3425 EVEX_V512, EVEX_CD8<32, CD8VF>;
3426 defm VFMADDSUB132PSZ : avx512_fma3p_m132<0x96, "vfmaddsub132ps", X86Fmaddsub,
3427 v16f32_info>,
3428 EVEX_V512, EVEX_CD8<32, CD8VF>;
3429 defm VFMSUBADD132PSZ : avx512_fma3p_m132<0x97, "vfmsubadd132ps", X86Fmsubadd,
3430 v16f32_info>,
3431 EVEX_V512, EVEX_CD8<32, CD8VF>;
3432 defm VFNMADD132PSZ : avx512_fma3p_m132<0x9C, "vfnmadd132ps", X86Fnmadd,
3433 v16f32_info>,
3434 EVEX_V512, EVEX_CD8<32, CD8VF>;
3435 defm VFNMSUB132PSZ : avx512_fma3p_m132<0x9E, "vfnmsub132ps", X86Fnmsub,
3436 v16f32_info>,
3437 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003438}
3439let ExeDomain = SSEPackedDouble in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003440 defm VFMADD132PDZ : avx512_fma3p_m132<0x98, "vfmadd132pd", X86Fmadd,
3441 v8f64_info>,
3442 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3443 defm VFMSUB132PDZ : avx512_fma3p_m132<0x9A, "vfmsub132pd", X86Fmsub,
3444 v8f64_info>,
3445 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3446 defm VFMADDSUB132PDZ : avx512_fma3p_m132<0x96, "vfmaddsub132pd", X86Fmaddsub,
3447 v8f64_info>,
3448 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3449 defm VFMSUBADD132PDZ : avx512_fma3p_m132<0x97, "vfmsubadd132pd", X86Fmsubadd,
3450 v8f64_info>,
3451 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3452 defm VFNMADD132PDZ : avx512_fma3p_m132<0x9C, "vfnmadd132pd", X86Fnmadd,
3453 v8f64_info>,
3454 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3455 defm VFNMSUB132PDZ : avx512_fma3p_m132<0x9E, "vfnmsub132pd", X86Fnmsub,
3456 v8f64_info>,
3457 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003458}
3459
3460// Scalar FMA
3461let Constraints = "$src1 = $dst" in {
3462multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3463 RegisterClass RC, ValueType OpVT,
3464 X86MemOperand x86memop, Operand memop,
3465 PatFrag mem_frag> {
3466 let isCommutable = 1 in
3467 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
3468 (ins RC:$src1, RC:$src2, RC:$src3),
3469 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003470 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003471 [(set RC:$dst,
3472 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
3473 let mayLoad = 1 in
3474 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
3475 (ins RC:$src1, RC:$src2, f128mem:$src3),
3476 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003477 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003478 [(set RC:$dst,
3479 (OpVT (OpNode RC:$src2, RC:$src1,
3480 (mem_frag addr:$src3))))]>;
3481}
3482
3483} // Constraints = "$src1 = $dst"
3484
Elena Demikhovskycf088092013-12-11 14:31:04 +00003485defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003486 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003487defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003488 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003489defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003490 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003491defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003492 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003493defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003494 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003495defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003496 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003497defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003498 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003499defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003500 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
3501
3502//===----------------------------------------------------------------------===//
3503// AVX-512 Scalar convert from sign integer to float/double
3504//===----------------------------------------------------------------------===//
3505
3506multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3507 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003508let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003509 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003510 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003511 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003512 let mayLoad = 1 in
3513 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
3514 (ins DstRC:$src1, x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003515 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003516 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003517} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003518}
Andrew Trick15a47742013-10-09 05:11:10 +00003519let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003520defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003521 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003522defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003523 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003524defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003525 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003526defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003527 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3528
3529def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
3530 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3531def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003532 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003533def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
3534 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3535def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003536 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003537
3538def : Pat<(f32 (sint_to_fp GR32:$src)),
3539 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3540def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003541 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003542def : Pat<(f64 (sint_to_fp GR32:$src)),
3543 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3544def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003545 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
3546
Elena Demikhovskycf088092013-12-11 14:31:04 +00003547defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003548 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003549defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003550 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003551defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003552 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003553defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003554 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3555
3556def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
3557 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3558def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
3559 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3560def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
3561 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3562def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
3563 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3564
3565def : Pat<(f32 (uint_to_fp GR32:$src)),
3566 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3567def : Pat<(f32 (uint_to_fp GR64:$src)),
3568 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
3569def : Pat<(f64 (uint_to_fp GR32:$src)),
3570 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3571def : Pat<(f64 (uint_to_fp GR64:$src)),
3572 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00003573}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003574
3575//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003576// AVX-512 Scalar convert from float/double to integer
3577//===----------------------------------------------------------------------===//
3578multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3579 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
3580 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003581let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003582 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003583 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003584 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
3585 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003586 let mayLoad = 1 in
3587 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003588 !strconcat(asm," \t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003589 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003590} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003591}
3592let Predicates = [HasAVX512] in {
3593// Convert float/double to signed/unsigned int 32/64
3594defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003595 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003596 XS, EVEX_CD8<32, CD8VT1>;
3597defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003598 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003599 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
3600defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003601 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003602 XS, EVEX_CD8<32, CD8VT1>;
3603defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3604 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003605 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003606 EVEX_CD8<32, CD8VT1>;
3607defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003608 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003609 XD, EVEX_CD8<64, CD8VT1>;
3610defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003611 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003612 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
3613defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003614 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003615 XD, EVEX_CD8<64, CD8VT1>;
3616defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3617 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003618 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003619 EVEX_CD8<64, CD8VT1>;
3620
Craig Topper9dd48c82014-01-02 17:28:14 +00003621let isCodeGenOnly = 1 in {
3622 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3623 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
3624 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3625 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3626 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
3627 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3628 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3629 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
3630 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3631 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3632 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
3633 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003634
Craig Topper9dd48c82014-01-02 17:28:14 +00003635 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3636 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
3637 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3638 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3639 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
3640 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3641 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3642 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
3643 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3644 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3645 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
3646 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
3647} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003648
3649// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00003650let isCodeGenOnly = 1 in {
3651 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
3652 ssmem, sse_load_f32, "cvttss2si">,
3653 XS, EVEX_CD8<32, CD8VT1>;
3654 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3655 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
3656 "cvttss2si">, XS, VEX_W,
3657 EVEX_CD8<32, CD8VT1>;
3658 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
3659 sdmem, sse_load_f64, "cvttsd2si">, XD,
3660 EVEX_CD8<64, CD8VT1>;
3661 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3662 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
3663 "cvttsd2si">, XD, VEX_W,
3664 EVEX_CD8<64, CD8VT1>;
3665 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3666 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
3667 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
3668 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3669 int_x86_avx512_cvttss2usi64, ssmem,
3670 sse_load_f32, "cvttss2usi">, XS, VEX_W,
3671 EVEX_CD8<32, CD8VT1>;
3672 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3673 int_x86_avx512_cvttsd2usi,
3674 sdmem, sse_load_f64, "cvttsd2usi">, XD,
3675 EVEX_CD8<64, CD8VT1>;
3676 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3677 int_x86_avx512_cvttsd2usi64, sdmem,
3678 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
3679 EVEX_CD8<64, CD8VT1>;
3680} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003681
3682multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3683 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
3684 string asm> {
3685 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003686 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003687 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
3688 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003689 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003690 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
3691}
3692
3693defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003694 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003695 EVEX_CD8<32, CD8VT1>;
3696defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003697 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003698 EVEX_CD8<32, CD8VT1>;
3699defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003700 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003701 EVEX_CD8<32, CD8VT1>;
3702defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003703 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003704 EVEX_CD8<32, CD8VT1>;
3705defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003706 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003707 EVEX_CD8<64, CD8VT1>;
3708defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003709 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003710 EVEX_CD8<64, CD8VT1>;
3711defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003712 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003713 EVEX_CD8<64, CD8VT1>;
3714defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003715 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003716 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003717} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003718//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003719// AVX-512 Convert form float to double and back
3720//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003721let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003722def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
3723 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003724 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003725 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
3726let mayLoad = 1 in
3727def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
3728 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003729 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003730 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
3731 EVEX_CD8<32, CD8VT1>;
3732
3733// Convert scalar double to scalar single
3734def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
3735 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003736 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003737 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
3738let mayLoad = 1 in
3739def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
3740 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003741 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003742 []>, EVEX_4V, VEX_LIG, VEX_W,
3743 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
3744}
3745
3746def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
3747 Requires<[HasAVX512]>;
3748def : Pat<(fextend (loadf32 addr:$src)),
3749 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
3750
3751def : Pat<(extloadf32 addr:$src),
3752 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
3753 Requires<[HasAVX512, OptForSize]>;
3754
3755def : Pat<(extloadf32 addr:$src),
3756 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
3757 Requires<[HasAVX512, OptForSpeed]>;
3758
3759def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
3760 Requires<[HasAVX512]>;
3761
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003762multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003763 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3764 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3765 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003766let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003767 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003768 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003769 [(set DstRC:$dst,
3770 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003771 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003772 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003773 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003774 let mayLoad = 1 in
3775 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003776 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003777 [(set DstRC:$dst,
3778 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003779} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003780}
3781
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003782multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003783 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3784 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3785 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003786let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003787 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003788 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003789 [(set DstRC:$dst,
3790 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
3791 let mayLoad = 1 in
3792 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003793 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003794 [(set DstRC:$dst,
3795 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003796} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003797}
3798
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003799defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003800 memopv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003801 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003802 EVEX_CD8<64, CD8VF>;
3803
3804defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
3805 memopv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003806 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003807 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003808def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3809 (VCVTPS2PDZrm addr:$src)>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00003810
3811def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3812 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
3813 (VCVTPD2PSZrr VR512:$src)>;
3814
3815def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3816 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
3817 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003818
3819//===----------------------------------------------------------------------===//
3820// AVX-512 Vector convert from sign integer to float/double
3821//===----------------------------------------------------------------------===//
3822
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003823defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003824 memopv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003825 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003826 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003827
3828defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
3829 memopv4i64, i256mem, v8f64, v8i32,
3830 SSEPackedDouble>, EVEX_V512, XS,
3831 EVEX_CD8<32, CD8VH>;
3832
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003833defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003834 memopv16f32, f512mem, v16i32, v16f32,
3835 SSEPackedSingle>, EVEX_V512, XS,
3836 EVEX_CD8<32, CD8VF>;
3837
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003838defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003839 memopv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003840 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003841 EVEX_CD8<64, CD8VF>;
3842
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003843defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003844 memopv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003845 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003846 EVEX_CD8<32, CD8VF>;
3847
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003848// cvttps2udq (src, 0, mask-all-ones, sae-current)
3849def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
3850 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
3851 (VCVTTPS2UDQZrr VR512:$src)>;
3852
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003853defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003854 memopv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00003855 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003856 EVEX_CD8<64, CD8VF>;
3857
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003858// cvttpd2udq (src, 0, mask-all-ones, sae-current)
3859def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
3860 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
3861 (VCVTTPD2UDQZrr VR512:$src)>;
3862
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003863defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
3864 memopv4i64, f256mem, v8f64, v8i32,
3865 SSEPackedDouble>, EVEX_V512, XS,
3866 EVEX_CD8<32, CD8VH>;
3867
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003868defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003869 memopv16i32, f512mem, v16f32, v16i32,
3870 SSEPackedSingle>, EVEX_V512, XD,
3871 EVEX_CD8<32, CD8VF>;
3872
3873def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
3874 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3875 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3876
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00003877def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
3878 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3879 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
3880
3881def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
3882 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3883 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3884
3885def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
3886 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3887 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003888
Cameron McInallyf10a7c92014-06-18 14:04:37 +00003889def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
3890 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
3891 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
3892
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003893def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003894 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003895 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003896def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
3897 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3898 (VCVTDQ2PDZrr VR256X:$src)>;
3899def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
3900 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
3901 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
3902def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
3903 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3904 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003905
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003906multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
3907 RegisterClass DstRC, PatFrag mem_frag,
3908 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003909let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003910 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003911 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003912 [], d>, EVEX;
3913 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003914 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003915 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003916 let mayLoad = 1 in
3917 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003918 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003919 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003920} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003921}
3922
3923defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topperae11aed2014-01-14 07:41:20 +00003924 memopv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003925 EVEX_V512, EVEX_CD8<32, CD8VF>;
3926defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
3927 memopv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
3928 EVEX_V512, EVEX_CD8<64, CD8VF>;
3929
3930def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
3931 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3932 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
3933
3934def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
3935 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3936 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
3937
3938defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
3939 memopv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00003940 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003941defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
3942 memopv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00003943 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003944
3945def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
3946 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3947 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
3948
3949def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
3950 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3951 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003952
3953let Predicates = [HasAVX512] in {
3954 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
3955 (VCVTPD2PSZrm addr:$src)>;
3956 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3957 (VCVTPS2PDZrm addr:$src)>;
3958}
3959
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003960//===----------------------------------------------------------------------===//
3961// Half precision conversion instructions
3962//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003963multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
3964 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003965 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
3966 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003967 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003968 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003969 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
3970 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
3971}
3972
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003973multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
3974 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003975 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
3976 (ins srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003977 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}",
3978 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003979 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003980 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
3981 (ins x86memop:$dst, srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003982 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003983}
3984
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003985defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003986 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003987defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003988 EVEX_CD8<32, CD8VH>;
3989
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003990def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
3991 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
3992 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
3993
3994def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
3995 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
3996 (VCVTPH2PSZrr VR256X:$src)>;
3997
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003998let Defs = [EFLAGS], Predicates = [HasAVX512] in {
3999 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004000 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004001 EVEX_CD8<32, CD8VT1>;
4002 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00004003 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004004 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4005 let Pattern = []<dag> in {
4006 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00004007 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004008 EVEX_CD8<32, CD8VT1>;
4009 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00004010 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004011 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4012 }
Craig Topper9dd48c82014-01-02 17:28:14 +00004013 let isCodeGenOnly = 1 in {
4014 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004015 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004016 EVEX_CD8<32, CD8VT1>;
4017 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004018 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004019 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004020
Craig Topper9dd48c82014-01-02 17:28:14 +00004021 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004022 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004023 EVEX_CD8<32, CD8VT1>;
4024 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004025 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004026 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4027 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004028}
4029
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004030/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
4031multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4032 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004033 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004034 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4035 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004036 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004037 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004038 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004039 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4040 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004041 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004042 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004043 }
4044}
4045}
4046
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004047defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
4048 EVEX_CD8<32, CD8VT1>;
4049defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
4050 VEX_W, EVEX_CD8<64, CD8VT1>;
4051defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
4052 EVEX_CD8<32, CD8VT1>;
4053defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
4054 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004055
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004056def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
4057 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4058 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4059 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004060
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004061def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
4062 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4063 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4064 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004065
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004066def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
4067 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4068 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4069 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004070
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004071def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
4072 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4073 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4074 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004075
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004076/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
4077multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4078 RegisterClass RC, X86MemOperand x86memop,
4079 PatFrag mem_frag, ValueType OpVt> {
4080 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4081 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004082 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004083 [(set RC:$dst, (OpVt (OpNode RC:$src)))]>,
4084 EVEX;
4085 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004086 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004087 [(set RC:$dst, (OpVt (OpNode (mem_frag addr:$src))))]>,
4088 EVEX;
4089}
4090defm VRSQRT14PSZ : avx512_fp14_p<0x4E, "vrsqrt14ps", X86frsqrt, VR512, f512mem,
4091 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
4092defm VRSQRT14PDZ : avx512_fp14_p<0x4E, "vrsqrt14pd", X86frsqrt, VR512, f512mem,
4093 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4094defm VRCP14PSZ : avx512_fp14_p<0x4C, "vrcp14ps", X86frcp, VR512, f512mem,
4095 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
4096defm VRCP14PDZ : avx512_fp14_p<0x4C, "vrcp14pd", X86frcp, VR512, f512mem,
4097 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4098
4099def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
4100 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4101 (VRSQRT14PSZr VR512:$src)>;
4102def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
4103 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4104 (VRSQRT14PDZr VR512:$src)>;
4105
4106def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
4107 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4108 (VRCP14PSZr VR512:$src)>;
4109def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
4110 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4111 (VRCP14PDZr VR512:$src)>;
4112
4113/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
4114multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4115 X86MemOperand x86memop> {
4116 let hasSideEffects = 0, Predicates = [HasERI] in {
4117 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4118 (ins RC:$src1, RC:$src2),
4119 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004120 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004121 def rrb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4122 (ins RC:$src1, RC:$src2),
4123 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004124 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004125 []>, EVEX_4V, EVEX_B;
4126 let mayLoad = 1 in {
4127 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4128 (ins RC:$src1, x86memop:$src2),
4129 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004130 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004131 }
4132}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004133}
4134
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004135defm VRCP28SS : avx512_fp28_s<0xCB, "vrcp28ss", FR32X, f32mem>,
4136 EVEX_CD8<32, CD8VT1>;
4137defm VRCP28SD : avx512_fp28_s<0xCB, "vrcp28sd", FR64X, f64mem>,
4138 VEX_W, EVEX_CD8<64, CD8VT1>;
4139defm VRSQRT28SS : avx512_fp28_s<0xCD, "vrsqrt28ss", FR32X, f32mem>,
4140 EVEX_CD8<32, CD8VT1>;
4141defm VRSQRT28SD : avx512_fp28_s<0xCD, "vrsqrt28sd", FR64X, f64mem>,
4142 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004143
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004144def : Pat <(v4f32 (int_x86_avx512_rcp28_ss (v4f32 VR128X:$src1),
4145 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
4146 FROUND_NO_EXC)),
4147 (COPY_TO_REGCLASS (VRCP28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4148 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
4149
4150def : Pat <(v2f64 (int_x86_avx512_rcp28_sd (v2f64 VR128X:$src1),
4151 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
4152 FROUND_NO_EXC)),
4153 (COPY_TO_REGCLASS (VRCP28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4154 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
4155
4156def : Pat <(v4f32 (int_x86_avx512_rsqrt28_ss (v4f32 VR128X:$src1),
4157 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
4158 FROUND_NO_EXC)),
4159 (COPY_TO_REGCLASS (VRSQRT28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4160 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
4161
4162def : Pat <(v2f64 (int_x86_avx512_rsqrt28_sd (v2f64 VR128X:$src1),
4163 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
4164 FROUND_NO_EXC)),
4165 (COPY_TO_REGCLASS (VRSQRT28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4166 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
4167
4168/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
4169multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr,
4170 RegisterClass RC, X86MemOperand x86memop> {
4171 let hasSideEffects = 0, Predicates = [HasERI] in {
4172 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4173 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004174 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004175 []>, EVEX;
4176 def rb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4177 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004178 " \t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004179 []>, EVEX, EVEX_B;
4180 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004181 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004182 []>, EVEX;
4183 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004184}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004185defm VRSQRT28PSZ : avx512_fp28_p<0xCC, "vrsqrt28ps", VR512, f512mem>,
4186 EVEX_V512, EVEX_CD8<32, CD8VF>;
4187defm VRSQRT28PDZ : avx512_fp28_p<0xCC, "vrsqrt28pd", VR512, f512mem>,
4188 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4189defm VRCP28PSZ : avx512_fp28_p<0xCA, "vrcp28ps", VR512, f512mem>,
4190 EVEX_V512, EVEX_CD8<32, CD8VF>;
4191defm VRCP28PDZ : avx512_fp28_p<0xCA, "vrcp28pd", VR512, f512mem>,
4192 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4193
4194def : Pat <(v16f32 (int_x86_avx512_rsqrt28_ps (v16f32 VR512:$src),
4195 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
4196 (VRSQRT28PSZrb VR512:$src)>;
4197def : Pat <(v8f64 (int_x86_avx512_rsqrt28_pd (v8f64 VR512:$src),
4198 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
4199 (VRSQRT28PDZrb VR512:$src)>;
4200
4201def : Pat <(v16f32 (int_x86_avx512_rcp28_ps (v16f32 VR512:$src),
4202 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
4203 (VRCP28PSZrb VR512:$src)>;
4204def : Pat <(v8f64 (int_x86_avx512_rcp28_pd (v8f64 VR512:$src),
4205 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
4206 (VRCP28PDZrb VR512:$src)>;
4207
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004208multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004209 OpndItins itins_s, OpndItins itins_d> {
4210 def PSZrr :AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00004211 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004212 [(set VR512:$dst, (v16f32 (OpNode VR512:$src)))], itins_s.rr>,
4213 EVEX, EVEX_V512;
4214
4215 let mayLoad = 1 in
4216 def PSZrm : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00004217 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004218 [(set VR512:$dst,
4219 (OpNode (v16f32 (bitconvert (memopv16f32 addr:$src)))))],
4220 itins_s.rm>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
4221
4222 def PDZrr : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00004223 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004224 [(set VR512:$dst, (v8f64 (OpNode VR512:$src)))], itins_d.rr>,
4225 EVEX, EVEX_V512;
4226
4227 let mayLoad = 1 in
4228 def PDZrm : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00004229 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004230 [(set VR512:$dst, (OpNode
4231 (v8f64 (bitconvert (memopv16f32 addr:$src)))))],
4232 itins_d.rm>, EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
4233
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004234}
4235
4236multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
4237 Intrinsic F32Int, Intrinsic F64Int,
4238 OpndItins itins_s, OpndItins itins_d> {
4239 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
4240 (ins FR32X:$src1, FR32X:$src2),
4241 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004242 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004243 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00004244 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004245 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4246 (ins VR128X:$src1, VR128X:$src2),
4247 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004248 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004249 [(set VR128X:$dst,
4250 (F32Int VR128X:$src1, VR128X:$src2))],
4251 itins_s.rr>, XS, EVEX_4V;
4252 let mayLoad = 1 in {
4253 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
4254 (ins FR32X:$src1, f32mem:$src2),
4255 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004256 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004257 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004258 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004259 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4260 (ins VR128X:$src1, ssmem:$src2),
4261 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004262 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004263 [(set VR128X:$dst,
4264 (F32Int VR128X:$src1, sse_load_f32:$src2))],
4265 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
4266 }
4267 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
4268 (ins FR64X:$src1, FR64X:$src2),
4269 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004270 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004271 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00004272 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004273 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4274 (ins VR128X:$src1, VR128X:$src2),
4275 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004276 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004277 [(set VR128X:$dst,
4278 (F64Int VR128X:$src1, VR128X:$src2))],
4279 itins_s.rr>, XD, EVEX_4V, VEX_W;
4280 let mayLoad = 1 in {
4281 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
4282 (ins FR64X:$src1, f64mem:$src2),
4283 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004284 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004285 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004286 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004287 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4288 (ins VR128X:$src1, sdmem:$src2),
4289 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004290 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004291 [(set VR128X:$dst,
4292 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
4293 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
4294 }
4295}
4296
4297
4298defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
4299 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
4300 SSE_SQRTSS, SSE_SQRTSD>,
4301 avx512_sqrt_packed<0x51, "vsqrt", fsqrt,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004302 SSE_SQRTPS, SSE_SQRTPD>;
4303
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004304let Predicates = [HasAVX512] in {
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004305 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
4306 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
4307 (VSQRTPSZrr VR512:$src1)>;
4308 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
4309 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
4310 (VSQRTPDZrr VR512:$src1)>;
4311
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004312 def : Pat<(f32 (fsqrt FR32X:$src)),
4313 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
4314 def : Pat<(f32 (fsqrt (load addr:$src))),
4315 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
4316 Requires<[OptForSize]>;
4317 def : Pat<(f64 (fsqrt FR64X:$src)),
4318 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
4319 def : Pat<(f64 (fsqrt (load addr:$src))),
4320 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
4321 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004322
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004323 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004324 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004325 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004326 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004327 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004328
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004329 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004330 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004331 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004332 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004333 Requires<[OptForSize]>;
4334
4335 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
4336 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
4337 (COPY_TO_REGCLASS VR128X:$src, FR32)),
4338 VR128X)>;
4339 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
4340 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
4341
4342 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
4343 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
4344 (COPY_TO_REGCLASS VR128X:$src, FR64)),
4345 VR128X)>;
4346 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
4347 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
4348}
4349
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004350
4351multiclass avx512_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
4352 X86MemOperand x86memop, RegisterClass RC,
4353 PatFrag mem_frag32, PatFrag mem_frag64,
4354 Intrinsic V4F32Int, Intrinsic V2F64Int,
4355 CD8VForm VForm> {
4356let ExeDomain = SSEPackedSingle in {
4357 // Intrinsic operation, reg.
4358 // Vector intrinsic operation, reg
4359 def PSr : AVX512AIi8<opcps, MRMSrcReg,
4360 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4361 !strconcat(OpcodeStr,
4362 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4363 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>;
4364
4365 // Vector intrinsic operation, mem
4366 def PSm : AVX512AIi8<opcps, MRMSrcMem,
4367 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4368 !strconcat(OpcodeStr,
4369 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4370 [(set RC:$dst,
4371 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
4372 EVEX_CD8<32, VForm>;
4373} // ExeDomain = SSEPackedSingle
4374
4375let ExeDomain = SSEPackedDouble in {
4376 // Vector intrinsic operation, reg
4377 def PDr : AVX512AIi8<opcpd, MRMSrcReg,
4378 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4379 !strconcat(OpcodeStr,
4380 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4381 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>;
4382
4383 // Vector intrinsic operation, mem
4384 def PDm : AVX512AIi8<opcpd, MRMSrcMem,
4385 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4386 !strconcat(OpcodeStr,
4387 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4388 [(set RC:$dst,
4389 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
4390 EVEX_CD8<64, VForm>;
4391} // ExeDomain = SSEPackedDouble
4392}
4393
4394multiclass avx512_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
4395 string OpcodeStr,
4396 Intrinsic F32Int,
4397 Intrinsic F64Int> {
4398let ExeDomain = GenericDomain in {
4399 // Operation, reg.
4400 let hasSideEffects = 0 in
4401 def SSr : AVX512AIi8<opcss, MRMSrcReg,
4402 (outs FR32X:$dst), (ins FR32X:$src1, FR32X:$src2, i32i8imm:$src3),
4403 !strconcat(OpcodeStr,
4404 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4405 []>;
4406
4407 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00004408 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004409 def SSr_Int : AVX512AIi8<opcss, MRMSrcReg,
4410 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
4411 !strconcat(OpcodeStr,
4412 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4413 [(set VR128X:$dst, (F32Int VR128X:$src1, VR128X:$src2, imm:$src3))]>;
4414
4415 // Intrinsic operation, mem.
4416 def SSm : AVX512AIi8<opcss, MRMSrcMem, (outs VR128X:$dst),
4417 (ins VR128X:$src1, ssmem:$src2, i32i8imm:$src3),
4418 !strconcat(OpcodeStr,
4419 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4420 [(set VR128X:$dst, (F32Int VR128X:$src1,
4421 sse_load_f32:$src2, imm:$src3))]>,
4422 EVEX_CD8<32, CD8VT1>;
4423
4424 // Operation, reg.
4425 let hasSideEffects = 0 in
4426 def SDr : AVX512AIi8<opcsd, MRMSrcReg,
4427 (outs FR64X:$dst), (ins FR64X:$src1, FR64X:$src2, i32i8imm:$src3),
4428 !strconcat(OpcodeStr,
4429 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4430 []>, VEX_W;
4431
4432 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00004433 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004434 def SDr_Int : AVX512AIi8<opcsd, MRMSrcReg,
4435 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
4436 !strconcat(OpcodeStr,
4437 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4438 [(set VR128X:$dst, (F64Int VR128X:$src1, VR128X:$src2, imm:$src3))]>,
4439 VEX_W;
4440
4441 // Intrinsic operation, mem.
4442 def SDm : AVX512AIi8<opcsd, MRMSrcMem,
4443 (outs VR128X:$dst), (ins VR128X:$src1, sdmem:$src2, i32i8imm:$src3),
4444 !strconcat(OpcodeStr,
4445 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4446 [(set VR128X:$dst,
4447 (F64Int VR128X:$src1, sse_load_f64:$src2, imm:$src3))]>,
4448 VEX_W, EVEX_CD8<64, CD8VT1>;
4449} // ExeDomain = GenericDomain
4450}
4451
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004452multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
4453 X86MemOperand x86memop, RegisterClass RC,
4454 PatFrag mem_frag, Domain d> {
4455let ExeDomain = d in {
4456 // Intrinsic operation, reg.
4457 // Vector intrinsic operation, reg
4458 def r : AVX512AIi8<opc, MRMSrcReg,
4459 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4460 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004461 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004462 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004463
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004464 // Vector intrinsic operation, mem
4465 def m : AVX512AIi8<opc, MRMSrcMem,
4466 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4467 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004468 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004469 []>, EVEX;
4470} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004471}
4472
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004473
4474defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
4475 memopv16f32, SSEPackedSingle>, EVEX_V512,
4476 EVEX_CD8<32, CD8VF>;
4477
4478def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004479 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004480 FROUND_CURRENT)),
4481 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
4482
4483
4484defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
4485 memopv8f64, SSEPackedDouble>, EVEX_V512,
4486 VEX_W, EVEX_CD8<64, CD8VF>;
4487
4488def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004489 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004490 FROUND_CURRENT)),
4491 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
4492
4493multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
4494 Operand x86memop, RegisterClass RC, Domain d> {
4495let ExeDomain = d in {
4496 def r : AVX512AIi8<opc, MRMSrcReg,
4497 (outs RC:$dst), (ins RC:$src1, RC:$src2, i32i8imm:$src3),
4498 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004499 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004500 []>, EVEX_4V;
4501
4502 def m : AVX512AIi8<opc, MRMSrcMem,
4503 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
4504 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004505 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004506 []>, EVEX_4V;
4507} // ExeDomain
4508}
4509
4510defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", ssmem, FR32X,
4511 SSEPackedSingle>, EVEX_CD8<32, CD8VT1>;
4512
4513defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", sdmem, FR64X,
4514 SSEPackedDouble>, EVEX_CD8<64, CD8VT1>;
4515
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004516def : Pat<(ffloor FR32X:$src),
4517 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
4518def : Pat<(f64 (ffloor FR64X:$src)),
4519 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
4520def : Pat<(f32 (fnearbyint FR32X:$src)),
4521 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
4522def : Pat<(f64 (fnearbyint FR64X:$src)),
4523 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
4524def : Pat<(f32 (fceil FR32X:$src)),
4525 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
4526def : Pat<(f64 (fceil FR64X:$src)),
4527 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
4528def : Pat<(f32 (frint FR32X:$src)),
4529 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
4530def : Pat<(f64 (frint FR64X:$src)),
4531 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
4532def : Pat<(f32 (ftrunc FR32X:$src)),
4533 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
4534def : Pat<(f64 (ftrunc FR64X:$src)),
4535 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
4536
4537def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004538 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004539def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004540 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004541def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004542 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004543def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004544 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004545def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004546 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004547
4548def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004549 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004550def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004551 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004552def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004553 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004554def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004555 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004556def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004557 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004558
4559//-------------------------------------------------
4560// Integer truncate and extend operations
4561//-------------------------------------------------
4562
4563multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
4564 RegisterClass dstRC, RegisterClass srcRC,
4565 RegisterClass KRC, X86MemOperand x86memop> {
4566 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4567 (ins srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004568 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004569 []>, EVEX;
4570
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004571 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4572 (ins KRC:$mask, srcRC:$src),
4573 !strconcat(OpcodeStr,
4574 " \t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
4575 []>, EVEX, EVEX_K;
4576
4577 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004578 (ins KRC:$mask, srcRC:$src),
4579 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004580 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004581 []>, EVEX, EVEX_KZ;
4582
4583 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004584 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004585 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004586
4587 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
4588 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
4589 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
4590 []>, EVEX, EVEX_K;
4591
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004592}
4593defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
4594 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4595defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
4596 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4597defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
4598 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4599defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
4600 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4601defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
4602 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4603defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
4604 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4605defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
4606 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4607defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
4608 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4609defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
4610 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4611defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
4612 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4613defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
4614 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4615defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
4616 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4617defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
4618 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4619defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
4620 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4621defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
4622 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4623
4624def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
4625def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
4626def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
4627def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
4628def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
4629
4630def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004631 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004632def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004633 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004634def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004635 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004636def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004637 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004638
4639
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004640multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4641 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
4642 PatFrag mem_frag, X86MemOperand x86memop,
4643 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004644
4645 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4646 (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004647 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004648 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004649
4650 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4651 (ins KRC:$mask, SrcRC:$src),
4652 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
4653 []>, EVEX, EVEX_K;
4654
4655 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4656 (ins KRC:$mask, SrcRC:$src),
4657 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4658 []>, EVEX, EVEX_KZ;
4659
4660 let mayLoad = 1 in {
4661 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004662 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004663 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004664 [(set DstRC:$dst,
4665 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
4666 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004667
4668 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4669 (ins KRC:$mask, x86memop:$src),
4670 !strconcat(OpcodeStr," \t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
4671 []>,
4672 EVEX, EVEX_K;
4673
4674 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4675 (ins KRC:$mask, x86memop:$src),
4676 !strconcat(OpcodeStr," \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4677 []>,
4678 EVEX, EVEX_KZ;
4679 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004680}
4681
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004682defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004683 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4684 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004685defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004686 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4687 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004688defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004689 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4690 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004691defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004692 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4693 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004694defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004695 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4696 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004697
4698defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004699 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4700 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004701defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004702 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4703 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004704defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004705 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4706 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004707defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004708 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4709 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004710defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004711 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4712 EVEX_CD8<32, CD8VH>;
4713
4714//===----------------------------------------------------------------------===//
4715// GATHER - SCATTER Operations
4716
4717multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4718 RegisterClass RC, X86MemOperand memop> {
4719let mayLoad = 1,
4720 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
4721 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
4722 (ins RC:$src1, KRC:$mask, memop:$src2),
4723 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004724 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004725 []>, EVEX, EVEX_K;
4726}
Cameron McInally45325962014-03-26 13:50:50 +00004727
4728let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004729defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
4730 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004731defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
4732 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004733}
4734
4735let ExeDomain = SSEPackedSingle in {
4736defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
4737 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004738defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
4739 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004740}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004741
4742defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
4743 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4744defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
4745 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4746
4747defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
4748 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4749defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
4750 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4751
4752multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4753 RegisterClass RC, X86MemOperand memop> {
4754let mayStore = 1, Constraints = "$mask = $mask_wb" in
4755 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
4756 (ins memop:$dst, KRC:$mask, RC:$src2),
4757 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004758 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004759 []>, EVEX, EVEX_K;
4760}
4761
Cameron McInally45325962014-03-26 13:50:50 +00004762let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004763defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
4764 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004765defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
4766 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004767}
4768
4769let ExeDomain = SSEPackedSingle in {
4770defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
4771 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004772defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
4773 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004774}
4775
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004776defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
4777 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4778defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
4779 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4780
4781defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
4782 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4783defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
4784 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4785
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004786// prefetch
4787multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
4788 RegisterClass KRC, X86MemOperand memop> {
4789 let Predicates = [HasPFI], hasSideEffects = 1 in
4790 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
4791 !strconcat(OpcodeStr, " \t{$src {${mask}}|{${mask}}, $src}"),
4792 []>, EVEX, EVEX_K;
4793}
4794
4795defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
4796 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4797
4798defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
4799 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4800
4801defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
4802 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4803
4804defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
4805 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4806
4807defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
4808 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4809
4810defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
4811 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4812
4813defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
4814 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4815
4816defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
4817 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4818
4819defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
4820 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4821
4822defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
4823 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4824
4825defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
4826 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4827
4828defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
4829 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4830
4831defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
4832 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4833
4834defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
4835 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4836
4837defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
4838 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4839
4840defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
4841 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004842//===----------------------------------------------------------------------===//
4843// VSHUFPS - VSHUFPD Operations
4844
4845multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
4846 ValueType vt, string OpcodeStr, PatFrag mem_frag,
4847 Domain d> {
4848 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
4849 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
4850 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004851 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004852 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
4853 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004854 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004855 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
4856 (ins RC:$src1, RC:$src2, i8imm:$src3),
4857 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004858 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004859 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
4860 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004861 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004862}
4863
4864defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", memopv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004865 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004866defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", memopv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004867 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004868
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00004869def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4870 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4871def : Pat<(v16i32 (X86Shufp VR512:$src1,
4872 (memopv16i32 addr:$src2), (i8 imm:$imm))),
4873 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
4874
4875def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4876 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4877def : Pat<(v8i64 (X86Shufp VR512:$src1,
4878 (memopv8i64 addr:$src2), (i8 imm:$imm))),
4879 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004880
Adam Nemet5ed17da2014-08-21 19:50:07 +00004881multiclass avx512_valign<X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004882 defm rri : AVX512_maskable<0x03, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet5ed17da2014-08-21 19:50:07 +00004883 (ins _.RC:$src1, _.RC:$src2, i8imm:$src3),
4884 "valign"##_.Suffix,
Adam Nemet2e2537f2014-08-07 17:53:55 +00004885 "$src3, $src2, $src1", "$src1, $src2, $src3",
Adam Nemet5ed17da2014-08-21 19:50:07 +00004886 (_.VT (X86VAlign _.RC:$src2, _.RC:$src1,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004887 (i8 imm:$src3)))>,
Adam Nemet2e2537f2014-08-07 17:53:55 +00004888 AVX512AIi8Base, EVEX_4V;
Adam Nemetfd2161b2014-08-05 17:23:04 +00004889
Adam Nemetf92139d2014-08-05 17:22:50 +00004890 // Also match valign of packed floats.
Adam Nemet5ed17da2014-08-21 19:50:07 +00004891 def : Pat<(_.FloatVT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
4892 (!cast<Instruction>(NAME##rri) _.RC:$src2, _.RC:$src1, imm:$imm)>;
Adam Nemetf92139d2014-08-05 17:22:50 +00004893
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004894 let mayLoad = 1 in
Adam Nemet5ed17da2014-08-21 19:50:07 +00004895 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs _.RC:$dst),
4896 (ins _.RC:$src1, _.MemOp:$src2, i8imm:$src3),
4897 !strconcat("valign"##_.Suffix,
Adam Nemet1c752d82014-08-05 17:22:47 +00004898 " \t{$src3, $src2, $src1, $dst|"
4899 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004900 []>, EVEX_4V;
4901}
Adam Nemet5ed17da2014-08-21 19:50:07 +00004902defm VALIGND : avx512_valign<v16i32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
4903defm VALIGNQ : avx512_valign<v8i64_info>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004904
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004905// Helper fragments to match sext vXi1 to vXiY.
4906def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
4907def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
4908
4909multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
4910 RegisterClass KRC, RegisterClass RC,
4911 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
4912 string BrdcstStr> {
4913 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4914 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4915 []>, EVEX;
4916 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4917 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4918 []>, EVEX, EVEX_K;
4919 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4920 !strconcat(OpcodeStr,
4921 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4922 []>, EVEX, EVEX_KZ;
4923 let mayLoad = 1 in {
4924 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4925 (ins x86memop:$src),
4926 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4927 []>, EVEX;
4928 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4929 (ins KRC:$mask, x86memop:$src),
4930 !strconcat(OpcodeStr,
4931 " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4932 []>, EVEX, EVEX_K;
4933 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4934 (ins KRC:$mask, x86memop:$src),
4935 !strconcat(OpcodeStr,
4936 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4937 []>, EVEX, EVEX_KZ;
4938 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4939 (ins x86scalar_mop:$src),
4940 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4941 ", $dst|$dst, ${src}", BrdcstStr, "}"),
4942 []>, EVEX, EVEX_B;
4943 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4944 (ins KRC:$mask, x86scalar_mop:$src),
4945 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4946 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
4947 []>, EVEX, EVEX_B, EVEX_K;
4948 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4949 (ins KRC:$mask, x86scalar_mop:$src),
4950 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4951 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
4952 BrdcstStr, "}"),
4953 []>, EVEX, EVEX_B, EVEX_KZ;
4954 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004955}
4956
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004957defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
4958 i512mem, i32mem, "{1to16}">, EVEX_V512,
4959 EVEX_CD8<32, CD8VF>;
4960defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
4961 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
4962 EVEX_CD8<64, CD8VF>;
4963
4964def : Pat<(xor
4965 (bc_v16i32 (v16i1sextv16i32)),
4966 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
4967 (VPABSDZrr VR512:$src)>;
4968def : Pat<(xor
4969 (bc_v8i64 (v8i1sextv8i64)),
4970 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
4971 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004972
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004973def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
4974 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004975 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004976def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
4977 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004978 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004979
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004980multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004981 RegisterClass RC, RegisterClass KRC,
4982 X86MemOperand x86memop,
4983 X86MemOperand x86scalar_mop, string BrdcstStr> {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004984 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4985 (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004986 !strconcat(OpcodeStr, " \t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004987 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004988 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4989 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004990 !strconcat(OpcodeStr, " \t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004991 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004992 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4993 (ins x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004994 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004995 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
4996 []>, EVEX, EVEX_B;
4997 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4998 (ins KRC:$mask, RC:$src),
4999 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00005000 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005001 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005002 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5003 (ins KRC:$mask, x86memop:$src),
5004 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00005005 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005006 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005007 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5008 (ins KRC:$mask, x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00005009 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005010 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
5011 BrdcstStr, "}"),
5012 []>, EVEX, EVEX_KZ, EVEX_B;
5013
5014 let Constraints = "$src1 = $dst" in {
5015 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5016 (ins RC:$src1, KRC:$mask, RC:$src2),
5017 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00005018 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005019 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005020 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5021 (ins RC:$src1, KRC:$mask, x86memop:$src2),
5022 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00005023 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005024 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005025 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5026 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00005027 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005028 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
5029 []>, EVEX, EVEX_K, EVEX_B;
5030 }
5031}
5032
5033let Predicates = [HasCDI] in {
5034defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005035 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005036 EVEX_V512, EVEX_CD8<32, CD8VF>;
5037
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005038
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005039defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005040 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005041 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005042
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005043}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005044
5045def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
5046 GR16:$mask),
5047 (VPCONFLICTDrrk VR512:$src1,
5048 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5049
5050def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
5051 GR8:$mask),
5052 (VPCONFLICTQrrk VR512:$src1,
5053 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005054
Cameron McInally5d1b7b92014-06-11 12:54:45 +00005055let Predicates = [HasCDI] in {
5056defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
5057 i512mem, i32mem, "{1to16}">,
5058 EVEX_V512, EVEX_CD8<32, CD8VF>;
5059
5060
5061defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
5062 i512mem, i64mem, "{1to8}">,
5063 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5064
5065}
5066
5067def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
5068 GR16:$mask),
5069 (VPLZCNTDrrk VR512:$src1,
5070 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5071
5072def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
5073 GR8:$mask),
5074 (VPLZCNTQrrk VR512:$src1,
5075 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
5076
Cameron McInally0d0489c2014-06-16 14:12:28 +00005077def : Pat<(v16i32 (ctlz (memopv16i32 addr:$src))),
5078 (VPLZCNTDrm addr:$src)>;
5079def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
5080 (VPLZCNTDrr VR512:$src)>;
5081def : Pat<(v8i64 (ctlz (memopv8i64 addr:$src))),
5082 (VPLZCNTQrm addr:$src)>;
5083def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
5084 (VPLZCNTQrr VR512:$src)>;
5085
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005086def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5087def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5088def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005089
5090def : Pat<(store VK1:$src, addr:$dst),
5091 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK16))>;
5092
5093def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
5094 (truncstore node:$val, node:$ptr), [{
5095 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
5096}]>;
5097
5098def : Pat<(truncstorei1 GR8:$src, addr:$dst),
5099 (MOV8mr addr:$dst, GR8:$src)>;
5100
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005101multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
5102def rr : AVX512XS8I<opc, MRMDestReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
5103 !strconcat(OpcodeStr##Vec.Suffix, " \t{$src, $dst|$dst, $src}"),
5104 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
5105}
5106
5107multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
5108 string OpcodeStr, Predicate prd> {
5109let Predicates = [prd] in
5110 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5111
5112 let Predicates = [prd, HasVLX] in {
5113 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5114 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5115 }
5116}
5117
5118multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
5119 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
5120 HasBWI>;
5121 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
5122 HasBWI>, VEX_W;
5123 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
5124 HasDQI>;
5125 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
5126 HasDQI>, VEX_W;
5127}
5128
5129defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;