blob: 61cd2be967dd032ebc40fb937189e23a404e6851 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
34
Tom Stellard58ac7442014-04-29 23:12:48 +000035def isCFDepth0 : Predicate<"isCFDepth0()">;
Vincent Lejeuned6cbede2013-10-13 17:56:28 +000036
Tom Stellard58ac7442014-04-29 23:12:48 +000037def WAIT_FLAG : InstFlag<"printWaitFlag">;
Tom Stellard75aadc22012-12-11 21:25:42 +000038
Tom Stellard0e70de52014-05-16 20:56:45 +000039let SubtargetPredicate = isSI in {
40let OtherPredicates = [isCFDepth0] in {
41
Tom Stellard8d6d4492014-04-22 16:33:57 +000042//===----------------------------------------------------------------------===//
43// SMRD Instructions
44//===----------------------------------------------------------------------===//
45
46let mayLoad = 1 in {
47
48// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
49// SMRD instructions, because the SGPR_32 register class does not include M0
50// and writing to M0 from an SMRD instruction will hang the GPU.
51defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SGPR_32>;
52defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
53defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
54defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
55defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
56
57defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
58 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SGPR_32
59>;
60
61defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
62 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
63>;
64
65defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
66 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
67>;
68
69defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
70 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
71>;
72
73defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
74 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
75>;
76
77} // mayLoad = 1
78
79//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
80//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
81
82//===----------------------------------------------------------------------===//
83// SOP1 Instructions
84//===----------------------------------------------------------------------===//
85
Tom Stellard75aadc22012-12-11 21:25:42 +000086let neverHasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +000087
88let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000089def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
90def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
91def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
92def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000093} // End isMoveImm = 1
94
Matt Arsenault2c335622014-04-09 07:16:16 +000095def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32",
96 [(set i32:$dst, (not i32:$src0))]
97>;
98
Matt Arsenault689f3252014-06-09 16:36:31 +000099def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64",
100 [(set i64:$dst, (not i64:$src0))]
101>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000102def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
103def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
104def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", []>;
105def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
106} // End neverHasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000107
Tom Stellard75aadc22012-12-11 21:25:42 +0000108////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
109////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000110def S_BCNT1_I32_B32 : SOP1_32 <0x0000000f, "S_BCNT1_I32_B32",
111 [(set i32:$dst, (ctpop i32:$src0))]
112>;
Matt Arsenault8333e432014-06-10 19:18:24 +0000113def S_BCNT1_I32_B64 : SOP1_32_64 <0x00000010, "S_BCNT1_I32_B64", []>;
114
Matt Arsenault85796012014-06-17 17:36:24 +0000115////def S_FF0_I32_B32 : SOP1_32 <0x00000011, "S_FF0_I32_B32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000116////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000117def S_FF1_I32_B32 : SOP1_32 <0x00000013, "S_FF1_I32_B32",
118 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
119>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000120////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000121
Matt Arsenault85796012014-06-17 17:36:24 +0000122def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32",
123 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
124>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000125
Tom Stellard75aadc22012-12-11 21:25:42 +0000126//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
127def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
128//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
Matt Arsenault27cc9582014-04-18 01:53:18 +0000129def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8",
130 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
131>;
132def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16",
133 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
134>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000135
Tom Stellard75aadc22012-12-11 21:25:42 +0000136////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
137////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
138////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
139////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
140def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>;
141def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
142def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
143def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
144
145let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
146
147def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
148def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
149def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
150def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
151def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
152def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
153def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
154def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
155
156} // End hasSideEffects = 1
157
158def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
159def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
160def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
161def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
162def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
163def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
164//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
165def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
166def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
167def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000168
169//===----------------------------------------------------------------------===//
170// SOP2 Instructions
171//===----------------------------------------------------------------------===//
172
173let Defs = [SCC] in { // Carry out goes to SCC
174let isCommutable = 1 in {
175def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
176def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32",
177 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
178>;
179} // End isCommutable = 1
180
181def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
182def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32",
183 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
184>;
185
186let Uses = [SCC] in { // Carry in comes from SCC
187let isCommutable = 1 in {
188def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32",
189 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
190} // End isCommutable = 1
191
192def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32",
193 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
194} // End Uses = [SCC]
195} // End Defs = [SCC]
196
197def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32",
198 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
199>;
200def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32",
201 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
202>;
203def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32",
204 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
205>;
206def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32",
207 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
208>;
209
210def S_CSELECT_B32 : SOP2 <
211 0x0000000a, (outs SReg_32:$dst),
212 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
213 []
214>;
215
216def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
217
218def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32",
219 [(set i32:$dst, (and i32:$src0, i32:$src1))]
220>;
221
222def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
223 [(set i64:$dst, (and i64:$src0, i64:$src1))]
224>;
225
Tom Stellard8d6d4492014-04-22 16:33:57 +0000226def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32",
227 [(set i32:$dst, (or i32:$src0, i32:$src1))]
228>;
229
230def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64",
231 [(set i64:$dst, (or i64:$src0, i64:$src1))]
232>;
233
Tom Stellard8d6d4492014-04-22 16:33:57 +0000234def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32",
235 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
236>;
237
238def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000239 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000240>;
241def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
242def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
243def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
244def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
245def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
246def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
247def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
248def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
249def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
250def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
251
252// Use added complexity so these patterns are preferred to the VALU patterns.
253let AddedComplexity = 1 in {
254
255def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32",
256 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
257>;
258def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64",
259 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
260>;
261def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32",
262 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
263>;
264def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64",
265 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
266>;
267def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32",
268 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
269>;
270def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64",
271 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
272>;
273
274} // End AddedComplexity = 1
275
276def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
277def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
278def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
279def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
280def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
281def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
282def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
283//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
284def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
285
286//===----------------------------------------------------------------------===//
287// SOPC Instructions
288//===----------------------------------------------------------------------===//
289
290def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32">;
291def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32">;
292def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32">;
293def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32">;
294def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32">;
295def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32">;
296def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32">;
297def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32">;
298def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32">;
299def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32">;
300def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32">;
301def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32">;
302////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
303////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
304////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
305////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
306//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
307
308//===----------------------------------------------------------------------===//
309// SOPK Instructions
310//===----------------------------------------------------------------------===//
311
Tom Stellard75aadc22012-12-11 21:25:42 +0000312def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
313def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
314
315/*
316This instruction is disabled for now until we can figure out how to teach
317the instruction selector to correctly use the S_CMP* vs V_CMP*
318instructions.
319
320When this instruction is enabled the code generator sometimes produces this
321invalid sequence:
322
323SCC = S_CMPK_EQ_I32 SGPR0, imm
324VCC = COPY SCC
325VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
326
327def S_CMPK_EQ_I32 : SOPK <
328 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
329 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000330 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000331>;
332*/
333
Matt Arsenault520e7c42014-06-18 16:53:48 +0000334let isCompare = 1, Defs = [SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000335def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
336def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
337def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
338def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
339def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
340def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
341def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
342def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
343def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
344def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
345def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000346} // End isCompare = 1, Defs = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000347
Matt Arsenault3383eec2013-11-14 22:32:49 +0000348let Defs = [SCC], isCommutable = 1 in {
349 def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
350 def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
351}
352
Tom Stellard75aadc22012-12-11 21:25:42 +0000353//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
354def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
355def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
356def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
357//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
358//def EXP : EXP_ <0x00000000, "EXP", []>;
359
Tom Stellard0e70de52014-05-16 20:56:45 +0000360} // End let OtherPredicates = [isCFDepth0]
Tom Stellard58ac7442014-04-29 23:12:48 +0000361
Tom Stellard8d6d4492014-04-22 16:33:57 +0000362//===----------------------------------------------------------------------===//
363// SOPP Instructions
364//===----------------------------------------------------------------------===//
365
Tom Stellardeba61072014-05-02 15:41:42 +0000366def S_NOP : SOPP <0x00000000, (ins i16imm:$SIMM16), "S_NOP $SIMM16", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000367
368let isTerminator = 1 in {
369
370def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
371 [(IL_retflag)]> {
372 let SIMM16 = 0;
373 let isBarrier = 1;
374 let hasCtrlDep = 1;
375}
376
377let isBranch = 1 in {
378def S_BRANCH : SOPP <
379 0x00000002, (ins brtarget:$target), "S_BRANCH $target",
380 [(br bb:$target)]> {
381 let isBarrier = 1;
382}
383
384let DisableEncoding = "$scc" in {
385def S_CBRANCH_SCC0 : SOPP <
386 0x00000004, (ins brtarget:$target, SCCReg:$scc),
387 "S_CBRANCH_SCC0 $target", []
388>;
389def S_CBRANCH_SCC1 : SOPP <
390 0x00000005, (ins brtarget:$target, SCCReg:$scc),
391 "S_CBRANCH_SCC1 $target",
392 []
393>;
394} // End DisableEncoding = "$scc"
395
396def S_CBRANCH_VCCZ : SOPP <
397 0x00000006, (ins brtarget:$target, VCCReg:$vcc),
398 "S_CBRANCH_VCCZ $target",
399 []
400>;
401def S_CBRANCH_VCCNZ : SOPP <
402 0x00000007, (ins brtarget:$target, VCCReg:$vcc),
403 "S_CBRANCH_VCCNZ $target",
404 []
405>;
406
407let DisableEncoding = "$exec" in {
408def S_CBRANCH_EXECZ : SOPP <
409 0x00000008, (ins brtarget:$target, EXECReg:$exec),
410 "S_CBRANCH_EXECZ $target",
411 []
412>;
413def S_CBRANCH_EXECNZ : SOPP <
414 0x00000009, (ins brtarget:$target, EXECReg:$exec),
415 "S_CBRANCH_EXECNZ $target",
416 []
417>;
418} // End DisableEncoding = "$exec"
419
420
421} // End isBranch = 1
422} // End isTerminator = 1
423
424let hasSideEffects = 1 in {
425def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
426 [(int_AMDGPU_barrier_local)]
427> {
428 let SIMM16 = 0;
429 let isBarrier = 1;
430 let hasCtrlDep = 1;
431 let mayLoad = 1;
432 let mayStore = 1;
433}
434
435def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
436 []
437>;
438//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
439//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
440//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
441
442let Uses = [EXEC] in {
443 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "S_SENDMSG $simm16",
444 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
445 > {
446 let DisableEncoding = "$m0";
447 }
448} // End Uses = [EXEC]
449
450//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
451//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
452//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
453//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
454//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
455//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
456} // End hasSideEffects
457
458//===----------------------------------------------------------------------===//
459// VOPC Instructions
460//===----------------------------------------------------------------------===//
461
Christian Konig76edd4f2013-02-26 17:52:29 +0000462let isCompare = 1 in {
463
Christian Konigb19849a2013-02-21 15:17:04 +0000464defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000465defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_OLT>;
466defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_OEQ>;
467defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_OLE>;
468defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_OGT>;
469defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32">;
470defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_OGE>;
471defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32", f32, COND_O>;
472defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32", f32, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000473defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">;
474defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">;
475defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">;
476defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000477defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000478defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">;
479defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000480
Matt Arsenault520e7c42014-06-18 16:53:48 +0000481let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000482
Matt Arsenault520e7c42014-06-18 16:53:48 +0000483defm V_CMPX_F_F32 : VOPCX_32 <0x00000010, "V_CMPX_F_F32">;
484defm V_CMPX_LT_F32 : VOPCX_32 <0x00000011, "V_CMPX_LT_F32">;
485defm V_CMPX_EQ_F32 : VOPCX_32 <0x00000012, "V_CMPX_EQ_F32">;
486defm V_CMPX_LE_F32 : VOPCX_32 <0x00000013, "V_CMPX_LE_F32">;
487defm V_CMPX_GT_F32 : VOPCX_32 <0x00000014, "V_CMPX_GT_F32">;
488defm V_CMPX_LG_F32 : VOPCX_32 <0x00000015, "V_CMPX_LG_F32">;
489defm V_CMPX_GE_F32 : VOPCX_32 <0x00000016, "V_CMPX_GE_F32">;
490defm V_CMPX_O_F32 : VOPCX_32 <0x00000017, "V_CMPX_O_F32">;
491defm V_CMPX_U_F32 : VOPCX_32 <0x00000018, "V_CMPX_U_F32">;
492defm V_CMPX_NGE_F32 : VOPCX_32 <0x00000019, "V_CMPX_NGE_F32">;
493defm V_CMPX_NLG_F32 : VOPCX_32 <0x0000001a, "V_CMPX_NLG_F32">;
494defm V_CMPX_NGT_F32 : VOPCX_32 <0x0000001b, "V_CMPX_NGT_F32">;
495defm V_CMPX_NLE_F32 : VOPCX_32 <0x0000001c, "V_CMPX_NLE_F32">;
496defm V_CMPX_NEQ_F32 : VOPCX_32 <0x0000001d, "V_CMPX_NEQ_F32">;
497defm V_CMPX_NLT_F32 : VOPCX_32 <0x0000001e, "V_CMPX_NLT_F32">;
498defm V_CMPX_TRU_F32 : VOPCX_32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000499
Matt Arsenault520e7c42014-06-18 16:53:48 +0000500} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000501
Christian Konigb19849a2013-02-21 15:17:04 +0000502defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000503defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64", f64, COND_OLT>;
504defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64", f64, COND_OEQ>;
505defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64", f64, COND_OLE>;
506defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64", f64, COND_OGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000507defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000508defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64", f64, COND_OGE>;
509defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64", f64, COND_O>;
510defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64", f64, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000511defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">;
512defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">;
513defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">;
514defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000515defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64", f64, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000516defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">;
517defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000518
Matt Arsenault520e7c42014-06-18 16:53:48 +0000519let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000520
Matt Arsenault520e7c42014-06-18 16:53:48 +0000521defm V_CMPX_F_F64 : VOPCX_64 <0x00000030, "V_CMPX_F_F64">;
522defm V_CMPX_LT_F64 : VOPCX_64 <0x00000031, "V_CMPX_LT_F64">;
523defm V_CMPX_EQ_F64 : VOPCX_64 <0x00000032, "V_CMPX_EQ_F64">;
524defm V_CMPX_LE_F64 : VOPCX_64 <0x00000033, "V_CMPX_LE_F64">;
525defm V_CMPX_GT_F64 : VOPCX_64 <0x00000034, "V_CMPX_GT_F64">;
526defm V_CMPX_LG_F64 : VOPCX_64 <0x00000035, "V_CMPX_LG_F64">;
527defm V_CMPX_GE_F64 : VOPCX_64 <0x00000036, "V_CMPX_GE_F64">;
528defm V_CMPX_O_F64 : VOPCX_64 <0x00000037, "V_CMPX_O_F64">;
529defm V_CMPX_U_F64 : VOPCX_64 <0x00000038, "V_CMPX_U_F64">;
530defm V_CMPX_NGE_F64 : VOPCX_64 <0x00000039, "V_CMPX_NGE_F64">;
531defm V_CMPX_NLG_F64 : VOPCX_64 <0x0000003a, "V_CMPX_NLG_F64">;
532defm V_CMPX_NGT_F64 : VOPCX_64 <0x0000003b, "V_CMPX_NGT_F64">;
533defm V_CMPX_NLE_F64 : VOPCX_64 <0x0000003c, "V_CMPX_NLE_F64">;
534defm V_CMPX_NEQ_F64 : VOPCX_64 <0x0000003d, "V_CMPX_NEQ_F64">;
535defm V_CMPX_NLT_F64 : VOPCX_64 <0x0000003e, "V_CMPX_NLT_F64">;
536defm V_CMPX_TRU_F64 : VOPCX_64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000537
Matt Arsenault520e7c42014-06-18 16:53:48 +0000538} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000539
Christian Konigb19849a2013-02-21 15:17:04 +0000540defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">;
541defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">;
542defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">;
543defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">;
544defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">;
545defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">;
546defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">;
547defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">;
548defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">;
549defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">;
550defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">;
551defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">;
552defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">;
553defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">;
554defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">;
555defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000556
Matt Arsenault520e7c42014-06-18 16:53:48 +0000557let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000558
Matt Arsenault520e7c42014-06-18 16:53:48 +0000559defm V_CMPSX_F_F32 : VOPCX_32 <0x00000050, "V_CMPSX_F_F32">;
560defm V_CMPSX_LT_F32 : VOPCX_32 <0x00000051, "V_CMPSX_LT_F32">;
561defm V_CMPSX_EQ_F32 : VOPCX_32 <0x00000052, "V_CMPSX_EQ_F32">;
562defm V_CMPSX_LE_F32 : VOPCX_32 <0x00000053, "V_CMPSX_LE_F32">;
563defm V_CMPSX_GT_F32 : VOPCX_32 <0x00000054, "V_CMPSX_GT_F32">;
564defm V_CMPSX_LG_F32 : VOPCX_32 <0x00000055, "V_CMPSX_LG_F32">;
565defm V_CMPSX_GE_F32 : VOPCX_32 <0x00000056, "V_CMPSX_GE_F32">;
566defm V_CMPSX_O_F32 : VOPCX_32 <0x00000057, "V_CMPSX_O_F32">;
567defm V_CMPSX_U_F32 : VOPCX_32 <0x00000058, "V_CMPSX_U_F32">;
568defm V_CMPSX_NGE_F32 : VOPCX_32 <0x00000059, "V_CMPSX_NGE_F32">;
569defm V_CMPSX_NLG_F32 : VOPCX_32 <0x0000005a, "V_CMPSX_NLG_F32">;
570defm V_CMPSX_NGT_F32 : VOPCX_32 <0x0000005b, "V_CMPSX_NGT_F32">;
571defm V_CMPSX_NLE_F32 : VOPCX_32 <0x0000005c, "V_CMPSX_NLE_F32">;
572defm V_CMPSX_NEQ_F32 : VOPCX_32 <0x0000005d, "V_CMPSX_NEQ_F32">;
573defm V_CMPSX_NLT_F32 : VOPCX_32 <0x0000005e, "V_CMPSX_NLT_F32">;
574defm V_CMPSX_TRU_F32 : VOPCX_32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000575
Matt Arsenault520e7c42014-06-18 16:53:48 +0000576} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000577
Christian Konigb19849a2013-02-21 15:17:04 +0000578defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">;
579defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">;
580defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">;
581defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">;
582defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">;
583defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">;
584defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">;
585defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">;
586defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">;
587defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">;
588defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">;
589defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">;
590defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">;
591defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">;
592defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">;
593defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000594
595let hasSideEffects = 1, Defs = [EXEC] in {
596
Christian Konigb19849a2013-02-21 15:17:04 +0000597defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">;
598defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">;
599defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">;
600defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">;
601defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">;
602defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">;
603defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">;
604defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">;
605defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">;
606defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">;
607defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">;
608defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">;
609defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">;
610defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">;
611defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">;
612defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000613
614} // End hasSideEffects = 1, Defs = [EXEC]
615
Christian Konigb19849a2013-02-21 15:17:04 +0000616defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000617defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_SLT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000618defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>;
Tom Stellardc0845332013-11-22 23:07:58 +0000619defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_SLE>;
620defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_SGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000621defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>;
Tom Stellardc0845332013-11-22 23:07:58 +0000622defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000623defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000624
Matt Arsenault520e7c42014-06-18 16:53:48 +0000625let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000626
Matt Arsenault520e7c42014-06-18 16:53:48 +0000627defm V_CMPX_F_I32 : VOPCX_32 <0x00000090, "V_CMPX_F_I32">;
628defm V_CMPX_LT_I32 : VOPCX_32 <0x00000091, "V_CMPX_LT_I32">;
629defm V_CMPX_EQ_I32 : VOPCX_32 <0x00000092, "V_CMPX_EQ_I32">;
630defm V_CMPX_LE_I32 : VOPCX_32 <0x00000093, "V_CMPX_LE_I32">;
631defm V_CMPX_GT_I32 : VOPCX_32 <0x00000094, "V_CMPX_GT_I32">;
632defm V_CMPX_NE_I32 : VOPCX_32 <0x00000095, "V_CMPX_NE_I32">;
633defm V_CMPX_GE_I32 : VOPCX_32 <0x00000096, "V_CMPX_GE_I32">;
634defm V_CMPX_T_I32 : VOPCX_32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000635
Matt Arsenault520e7c42014-06-18 16:53:48 +0000636} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000637
Christian Konigb19849a2013-02-21 15:17:04 +0000638defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000639defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64", i64, COND_SLT>;
640defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64", i64, COND_EQ>;
641defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64", i64, COND_SLE>;
642defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64", i64, COND_SGT>;
643defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64", i64, COND_NE>;
644defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64", i64, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000645defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000646
Matt Arsenault520e7c42014-06-18 16:53:48 +0000647let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000648
Matt Arsenault520e7c42014-06-18 16:53:48 +0000649defm V_CMPX_F_I64 : VOPCX_64 <0x000000b0, "V_CMPX_F_I64">;
650defm V_CMPX_LT_I64 : VOPCX_64 <0x000000b1, "V_CMPX_LT_I64">;
651defm V_CMPX_EQ_I64 : VOPCX_64 <0x000000b2, "V_CMPX_EQ_I64">;
652defm V_CMPX_LE_I64 : VOPCX_64 <0x000000b3, "V_CMPX_LE_I64">;
653defm V_CMPX_GT_I64 : VOPCX_64 <0x000000b4, "V_CMPX_GT_I64">;
654defm V_CMPX_NE_I64 : VOPCX_64 <0x000000b5, "V_CMPX_NE_I64">;
655defm V_CMPX_GE_I64 : VOPCX_64 <0x000000b6, "V_CMPX_GE_I64">;
656defm V_CMPX_T_I64 : VOPCX_64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000657
Matt Arsenault520e7c42014-06-18 16:53:48 +0000658} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000659
Christian Konigb19849a2013-02-21 15:17:04 +0000660defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000661defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32", i32, COND_ULT>;
662defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32", i32, COND_EQ>;
663defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32", i32, COND_ULE>;
664defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32", i32, COND_UGT>;
665defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32", i32, COND_NE>;
666defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32", i32, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000667defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000668
Matt Arsenault520e7c42014-06-18 16:53:48 +0000669let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000670
Matt Arsenault520e7c42014-06-18 16:53:48 +0000671defm V_CMPX_F_U32 : VOPCX_32 <0x000000d0, "V_CMPX_F_U32">;
672defm V_CMPX_LT_U32 : VOPCX_32 <0x000000d1, "V_CMPX_LT_U32">;
673defm V_CMPX_EQ_U32 : VOPCX_32 <0x000000d2, "V_CMPX_EQ_U32">;
674defm V_CMPX_LE_U32 : VOPCX_32 <0x000000d3, "V_CMPX_LE_U32">;
675defm V_CMPX_GT_U32 : VOPCX_32 <0x000000d4, "V_CMPX_GT_U32">;
676defm V_CMPX_NE_U32 : VOPCX_32 <0x000000d5, "V_CMPX_NE_U32">;
677defm V_CMPX_GE_U32 : VOPCX_32 <0x000000d6, "V_CMPX_GE_U32">;
678defm V_CMPX_T_U32 : VOPCX_32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000679
Matt Arsenault520e7c42014-06-18 16:53:48 +0000680} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000681
Christian Konigb19849a2013-02-21 15:17:04 +0000682defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000683defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64", i64, COND_ULT>;
684defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64", i64, COND_EQ>;
685defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64", i64, COND_ULE>;
686defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64", i64, COND_UGT>;
687defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64", i64, COND_NE>;
688defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64", i64, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000689defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000690
Matt Arsenault520e7c42014-06-18 16:53:48 +0000691let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000692
Matt Arsenault520e7c42014-06-18 16:53:48 +0000693defm V_CMPX_F_U64 : VOPCX_64 <0x000000f0, "V_CMPX_F_U64">;
694defm V_CMPX_LT_U64 : VOPCX_64 <0x000000f1, "V_CMPX_LT_U64">;
695defm V_CMPX_EQ_U64 : VOPCX_64 <0x000000f2, "V_CMPX_EQ_U64">;
696defm V_CMPX_LE_U64 : VOPCX_64 <0x000000f3, "V_CMPX_LE_U64">;
697defm V_CMPX_GT_U64 : VOPCX_64 <0x000000f4, "V_CMPX_GT_U64">;
698defm V_CMPX_NE_U64 : VOPCX_64 <0x000000f5, "V_CMPX_NE_U64">;
699defm V_CMPX_GE_U64 : VOPCX_64 <0x000000f6, "V_CMPX_GE_U64">;
700defm V_CMPX_T_U64 : VOPCX_64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000701
Matt Arsenault520e7c42014-06-18 16:53:48 +0000702} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000703
Christian Konigb19849a2013-02-21 15:17:04 +0000704defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000705
Matt Arsenault520e7c42014-06-18 16:53:48 +0000706let hasSideEffects = 1 in {
707defm V_CMPX_CLASS_F32 : VOPCX_32 <0x00000098, "V_CMPX_CLASS_F32">;
708} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000709
Christian Konigb19849a2013-02-21 15:17:04 +0000710defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000711
Matt Arsenault520e7c42014-06-18 16:53:48 +0000712let hasSideEffects = 1 in {
713defm V_CMPX_CLASS_F64 : VOPCX_64 <0x000000b8, "V_CMPX_CLASS_F64">;
714} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000715
716} // End isCompare = 1
717
Tom Stellard8d6d4492014-04-22 16:33:57 +0000718//===----------------------------------------------------------------------===//
719// DS Instructions
720//===----------------------------------------------------------------------===//
721
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000722
723def DS_ADD_U32 : DS_1A1D_NORET <0x0, "DS_ADD_U32", VReg_32>;
724def DS_SUB_U32 : DS_1A1D_NORET <0x1, "DS_SUB_U32", VReg_32>;
725def DS_RSUB_U32 : DS_1A1D_NORET <0x2, "DS_RSUB_U32", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000726def DS_INC_U32 : DS_1A1D_NORET <0x3, "DS_INC_U32", VReg_32>;
727def DS_DEC_U32 : DS_1A1D_NORET <0x4, "DS_DEC_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000728def DS_MIN_I32 : DS_1A1D_NORET <0x5, "DS_MIN_I32", VReg_32>;
729def DS_MAX_I32 : DS_1A1D_NORET <0x6, "DS_MAX_I32", VReg_32>;
730def DS_MIN_U32 : DS_1A1D_NORET <0x7, "DS_MIN_U32", VReg_32>;
731def DS_MAX_U32 : DS_1A1D_NORET <0x8, "DS_MAX_U32", VReg_32>;
732def DS_AND_B32 : DS_1A1D_NORET <0x9, "DS_AND_B32", VReg_32>;
733def DS_OR_B32 : DS_1A1D_NORET <0xa, "DS_OR_B32", VReg_32>;
734def DS_XOR_B32 : DS_1A1D_NORET <0xb, "DS_XOR_B32", VReg_32>;
735def DS_MSKOR_B32 : DS_1A1D_NORET <0xc, "DS_MSKOR_B32", VReg_32>;
736def DS_CMPST_B32 : DS_1A2D_NORET <0x10, "DS_CMPST_B32", VReg_32>;
737def DS_CMPST_F32 : DS_1A2D_NORET <0x11, "DS_CMPST_F32", VReg_32>;
738def DS_MIN_F32 : DS_1A1D_NORET <0x12, "DS_MIN_F32", VReg_32>;
739def DS_MAX_F32 : DS_1A1D_NORET <0x13, "DS_MAX_F32", VReg_32>;
740
Matt Arsenault7ddcd832014-06-11 18:08:37 +0000741def DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "DS_ADD_RTN_U32", VReg_32>;
742def DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "DS_SUB_RTN_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000743def DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "DS_RSUB_RTN_U32", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000744def DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "DS_INC_RTN_U32", VReg_32>;
745def DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "DS_DEC_RTN_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000746def DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "DS_MIN_RTN_I32", VReg_32>;
747def DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "DS_MAX_RTN_I32", VReg_32>;
748def DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "DS_MIN_RTN_U32", VReg_32>;
749def DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "DS_MAX_RTN_U32", VReg_32>;
750def DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "DS_AND_RTN_B32", VReg_32>;
751def DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "DS_OR_RTN_B32", VReg_32>;
752def DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "DS_XOR_RTN_B32", VReg_32>;
753def DS_MSKOR_RTN_B32 : DS_1A1D_RET <0x2c, "DS_MSKOR_RTN_B32", VReg_32>;
754def DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "DS_WRXCHG_RTN_B32", VReg_32>;
755//def DS_WRXCHG2_RTN_B32 : DS_2A0D_RET <0x2e, "DS_WRXCHG2_RTN_B32", VReg_32>;
756//def DS_WRXCHG2ST64_RTN_B32 : DS_2A0D_RET <0x2f, "DS_WRXCHG2_RTN_B32", VReg_32>;
757def DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "DS_CMPST_RTN_B32", VReg_32>;
758def DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "DS_CMPST_RTN_F32", VReg_32>;
759def DS_MIN_RTN_F32 : DS_1A1D_RET <0x32, "DS_MIN_RTN_F32", VReg_32>;
760def DS_MAX_RTN_F32 : DS_1A1D_RET <0x33, "DS_MAX_RTN_F32", VReg_32>;
761
762let SubtargetPredicate = isCI in {
763def DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "DS_WRAP_RTN_F32", VReg_32>;
764} // End isCI
765
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000766
767def DS_ADD_U64 : DS_1A1D_NORET <0x40, "DS_ADD_U64", VReg_32>;
768def DS_SUB_U64 : DS_1A1D_NORET <0x41, "DS_SUB_U64", VReg_32>;
769def DS_RSUB_U64 : DS_1A1D_NORET <0x42, "DS_RSUB_U64", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000770def DS_INC_U64 : DS_1A1D_NORET <0x43, "DS_INC_U64", VReg_32>;
771def DS_DEC_U64 : DS_1A1D_NORET <0x44, "DS_DEC_U64", VReg_32>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000772def DS_MIN_I64 : DS_1A1D_NORET <0x45, "DS_MIN_I64", VReg_64>;
773def DS_MAX_I64 : DS_1A1D_NORET <0x46, "DS_MAX_I64", VReg_64>;
774def DS_MIN_U64 : DS_1A1D_NORET <0x47, "DS_MIN_U64", VReg_64>;
775def DS_MAX_U64 : DS_1A1D_NORET <0x48, "DS_MAX_U64", VReg_64>;
776def DS_AND_B64 : DS_1A1D_NORET <0x49, "DS_AND_B64", VReg_64>;
777def DS_OR_B64 : DS_1A1D_NORET <0x4a, "DS_OR_B64", VReg_64>;
778def DS_XOR_B64 : DS_1A1D_NORET <0x4b, "DS_XOR_B64", VReg_64>;
779def DS_MSKOR_B64 : DS_1A1D_NORET <0x4c, "DS_MSKOR_B64", VReg_64>;
780def DS_CMPST_B64 : DS_1A2D_NORET <0x50, "DS_CMPST_B64", VReg_64>;
781def DS_CMPST_F64 : DS_1A2D_NORET <0x51, "DS_CMPST_F64", VReg_64>;
782def DS_MIN_F64 : DS_1A1D_NORET <0x52, "DS_MIN_F64", VReg_64>;
783def DS_MAX_F64 : DS_1A1D_NORET <0x53, "DS_MAX_F64", VReg_64>;
784
785def DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "DS_ADD_RTN_U64", VReg_64>;
786def DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "DS_SUB_RTN_U64", VReg_64>;
787def DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "DS_RSUB_RTN_U64", VReg_64>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000788def DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "DS_INC_RTN_U64", VReg_64>;
789def DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "DS_DEC_RTN_U64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000790def DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "DS_MIN_RTN_I64", VReg_64>;
791def DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "DS_MAX_RTN_I64", VReg_64>;
792def DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "DS_MIN_RTN_U64", VReg_64>;
793def DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "DS_MAX_RTN_U64", VReg_64>;
794def DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "DS_AND_RTN_B64", VReg_64>;
795def DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "DS_OR_RTN_B64", VReg_64>;
796def DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "DS_XOR_RTN_B64", VReg_64>;
797def DS_MSKOR_RTN_B64 : DS_1A1D_RET <0x6c, "DS_MSKOR_RTN_B64", VReg_64>;
798def DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "DS_WRXCHG_RTN_B64", VReg_64>;
799//def DS_WRXCHG2_RTN_B64 : DS_2A0D_RET <0x6e, "DS_WRXCHG2_RTN_B64", VReg_64>;
800//def DS_WRXCHG2ST64_RTN_B64 : DS_2A0D_RET <0x6f, "DS_WRXCHG2_RTN_B64", VReg_64>;
801def DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "DS_CMPST_RTN_B64", VReg_64>;
802def DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "DS_CMPST_RTN_F64", VReg_64>;
803def DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "DS_MIN_F64", VReg_64>;
804def DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "DS_MAX_F64", VReg_64>;
805
806//let SubtargetPredicate = isCI in {
807// DS_CONDXCHG32_RTN_B64
808// DS_CONDXCHG32_RTN_B128
809//} // End isCI
810
811// TODO: _SRC2_* forms
812
Michel Danzer1c454302013-07-10 16:36:43 +0000813def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000814def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
815def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000816def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "DS_WRITE_B64", VReg_64>;
817
Michel Danzer1c454302013-07-10 16:36:43 +0000818def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000819def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
820def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
821def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
822def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Matt Arsenaultb9433482014-03-19 22:19:52 +0000823def DS_READ_B64 : DS_Load_Helper <0x00000076, "DS_READ_B64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000824
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000825// 2 forms.
826def DS_WRITE2_B32 : DS_Load2_Helper <0x0000000E, "DS_WRITE2_B32", VReg_64>;
827def DS_WRITE2_B64 : DS_Load2_Helper <0x0000004E, "DS_WRITE2_B64", VReg_128>;
828
829def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "DS_READ2_B32", VReg_64>;
830def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "DS_READ2_B64", VReg_128>;
831
832// TODO: DS_READ2ST64_B32, DS_READ2ST64_B64,
833// DS_WRITE2ST64_B32, DS_WRITE2ST64_B64
834
Tom Stellard8d6d4492014-04-22 16:33:57 +0000835//===----------------------------------------------------------------------===//
836// MUBUF Instructions
837//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000838
Tom Stellard75aadc22012-12-11 21:25:42 +0000839//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
840//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
841//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000842defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000843//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
844//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
845//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
846//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard07a10a32013-06-03 17:39:43 +0000847defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <0x00000008, "BUFFER_LOAD_UBYTE", VReg_32>;
Tom Stellard9f950332013-07-23 01:48:35 +0000848defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <0x00000009, "BUFFER_LOAD_SBYTE", VReg_32>;
849defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <0x0000000a, "BUFFER_LOAD_USHORT", VReg_32>;
850defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000851defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <0x0000000c, "BUFFER_LOAD_DWORD", VReg_32>;
852defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64>;
853defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000854
855def BUFFER_STORE_BYTE : MUBUF_Store_Helper <
856 0x00000018, "BUFFER_STORE_BYTE", VReg_32
857>;
858
859def BUFFER_STORE_SHORT : MUBUF_Store_Helper <
860 0x0000001a, "BUFFER_STORE_SHORT", VReg_32
861>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000862
863def BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000864 0x0000001c, "BUFFER_STORE_DWORD", VReg_32
Tom Stellard754f80f2013-04-05 23:31:51 +0000865>;
866
867def BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000868 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64
Tom Stellard754f80f2013-04-05 23:31:51 +0000869>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000870
871def BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000872 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128
Tom Stellard556d9aa2013-06-03 17:39:37 +0000873>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000874//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
875//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
876//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
877//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
878//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
879//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
880//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
881//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
882//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
883//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
884//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
885//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
886//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
887//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
888//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
889//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
890//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
891//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
892//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
893//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
894//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
895//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
896//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
897//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
898//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
899//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
900//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
901//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
902//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
903//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
904//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
905//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
906//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
907//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
908//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
909//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000910
911//===----------------------------------------------------------------------===//
912// MTBUF Instructions
913//===----------------------------------------------------------------------===//
914
Tom Stellard75aadc22012-12-11 21:25:42 +0000915//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
916//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
917//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
918def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellardafcf12f2013-09-12 02:55:14 +0000919def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
920def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
921def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
922def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000923
Tom Stellard8d6d4492014-04-22 16:33:57 +0000924//===----------------------------------------------------------------------===//
925// MIMG Instructions
926//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000927
Tom Stellard16a9a202013-08-14 23:24:17 +0000928defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
929defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000930//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
931//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
932//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
933//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
934//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
935//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
936//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
937//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000938defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000939//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
940//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
941//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
942//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
943//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
944//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
945//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
946//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
947//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
948//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
949//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
950//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
951//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
952//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
953//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
954//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
955//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000956defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000957//def IMAGE_SAMPLE_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL", 0x00000021>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000958defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000959//def IMAGE_SAMPLE_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL", 0x00000023>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000960defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
961defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000962//def IMAGE_SAMPLE_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL", 0x00000026>;
963//def IMAGE_SAMPLE_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ", 0x00000027>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000964defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000965//def IMAGE_SAMPLE_C_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL", 0x00000029>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000966defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000967//def IMAGE_SAMPLE_C_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL", 0x0000002b>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000968defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
969defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000970//def IMAGE_SAMPLE_C_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL", 0x0000002e>;
971//def IMAGE_SAMPLE_C_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ", 0x0000002f>;
972//def IMAGE_SAMPLE_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_O", 0x00000030>;
973//def IMAGE_SAMPLE_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL_O", 0x00000031>;
974//def IMAGE_SAMPLE_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_O", 0x00000032>;
975//def IMAGE_SAMPLE_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL_O", 0x00000033>;
976//def IMAGE_SAMPLE_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_L_O", 0x00000034>;
977//def IMAGE_SAMPLE_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_O", 0x00000035>;
978//def IMAGE_SAMPLE_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL_O", 0x00000036>;
979//def IMAGE_SAMPLE_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ_O", 0x00000037>;
980//def IMAGE_SAMPLE_C_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_O", 0x00000038>;
981//def IMAGE_SAMPLE_C_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL_O", 0x00000039>;
982//def IMAGE_SAMPLE_C_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_O", 0x0000003a>;
983//def IMAGE_SAMPLE_C_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL_O", 0x0000003b>;
984//def IMAGE_SAMPLE_C_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_L_O", 0x0000003c>;
985//def IMAGE_SAMPLE_C_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_O", 0x0000003d>;
986//def IMAGE_SAMPLE_C_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL_O", 0x0000003e>;
987//def IMAGE_SAMPLE_C_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ_O", 0x0000003f>;
988//def IMAGE_GATHER4 : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4", 0x00000040>;
989//def IMAGE_GATHER4_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL", 0x00000041>;
990//def IMAGE_GATHER4_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L", 0x00000044>;
991//def IMAGE_GATHER4_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B", 0x00000045>;
992//def IMAGE_GATHER4_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL", 0x00000046>;
993//def IMAGE_GATHER4_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ", 0x00000047>;
994//def IMAGE_GATHER4_C : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C", 0x00000048>;
995//def IMAGE_GATHER4_C_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL", 0x00000049>;
996//def IMAGE_GATHER4_C_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L", 0x0000004c>;
997//def IMAGE_GATHER4_C_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B", 0x0000004d>;
998//def IMAGE_GATHER4_C_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL", 0x0000004e>;
999//def IMAGE_GATHER4_C_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ", 0x0000004f>;
1000//def IMAGE_GATHER4_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_O", 0x00000050>;
1001//def IMAGE_GATHER4_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL_O", 0x00000051>;
1002//def IMAGE_GATHER4_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L_O", 0x00000054>;
1003//def IMAGE_GATHER4_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_O", 0x00000055>;
1004//def IMAGE_GATHER4_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL_O", 0x00000056>;
1005//def IMAGE_GATHER4_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ_O", 0x00000057>;
1006//def IMAGE_GATHER4_C_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_O", 0x00000058>;
1007//def IMAGE_GATHER4_C_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL_O", 0x00000059>;
1008//def IMAGE_GATHER4_C_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L_O", 0x0000005c>;
1009//def IMAGE_GATHER4_C_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_O", 0x0000005d>;
1010//def IMAGE_GATHER4_C_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL_O", 0x0000005e>;
1011//def IMAGE_GATHER4_C_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ_O", 0x0000005f>;
1012//def IMAGE_GET_LOD : MIMG_NoPattern_ <"IMAGE_GET_LOD", 0x00000060>;
1013//def IMAGE_SAMPLE_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD", 0x00000068>;
1014//def IMAGE_SAMPLE_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL", 0x00000069>;
1015//def IMAGE_SAMPLE_C_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD", 0x0000006a>;
1016//def IMAGE_SAMPLE_C_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL", 0x0000006b>;
1017//def IMAGE_SAMPLE_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_O", 0x0000006c>;
1018//def IMAGE_SAMPLE_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL_O", 0x0000006d>;
1019//def IMAGE_SAMPLE_C_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_O", 0x0000006e>;
1020//def IMAGE_SAMPLE_C_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL_O", 0x0000006f>;
1021//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
1022//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001023
Tom Stellard8d6d4492014-04-22 16:33:57 +00001024//===----------------------------------------------------------------------===//
1025// VOP1 Instructions
1026//===----------------------------------------------------------------------===//
1027
1028//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001029
1030let neverHasSideEffects = 1, isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001031defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001032} // End neverHasSideEffects = 1, isMoveImm = 1
1033
Tom Stellardfbe435d2014-03-17 17:03:51 +00001034let Uses = [EXEC] in {
1035
1036def V_READFIRSTLANE_B32 : VOP1 <
1037 0x00000002,
1038 (outs SReg_32:$vdst),
1039 (ins VReg_32:$src0),
1040 "V_READFIRSTLANE_B32 $vdst, $src0",
1041 []
1042>;
1043
1044}
1045
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001046defm V_CVT_I32_F64 : VOP1_32_64 <0x00000003, "V_CVT_I32_F64",
1047 [(set i32:$dst, (fp_to_sint f64:$src0))]
1048>;
1049defm V_CVT_F64_I32 : VOP1_64_32 <0x00000004, "V_CVT_F64_I32",
1050 [(set f64:$dst, (sint_to_fp i32:$src0))]
1051>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001052defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001053 [(set f32:$dst, (sint_to_fp i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001054>;
Tom Stellardc932d732013-05-06 23:02:07 +00001055defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32",
1056 [(set f32:$dst, (uint_to_fp i32:$src0))]
1057>;
Tom Stellard73c31d52013-08-14 22:21:57 +00001058defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32",
1059 [(set i32:$dst, (fp_to_uint f32:$src0))]
1060>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001061defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001062 [(set i32:$dst, (fp_to_sint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001063>;
1064defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
1065////def V_CVT_F16_F32 : VOP1_F16 <0x0000000a, "V_CVT_F16_F32", []>;
1066//defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16", []>;
1067//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
1068//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
1069//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001070defm V_CVT_F32_F64 : VOP1_32_64 <0x0000000f, "V_CVT_F32_F64",
1071 [(set f32:$dst, (fround f64:$src0))]
1072>;
1073defm V_CVT_F64_F32 : VOP1_64_32 <0x00000010, "V_CVT_F64_F32",
1074 [(set f64:$dst, (fextend f32:$src0))]
1075>;
Matt Arsenault364a6742014-06-11 17:50:44 +00001076defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0",
1077 [(set f32:$dst, (AMDGPUcvt_f32_ubyte0 i32:$src0))]
1078>;
1079defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1",
1080 [(set f32:$dst, (AMDGPUcvt_f32_ubyte1 i32:$src0))]
1081>;
1082defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2",
1083 [(set f32:$dst, (AMDGPUcvt_f32_ubyte2 i32:$src0))]
1084>;
1085defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3",
1086 [(set f32:$dst, (AMDGPUcvt_f32_ubyte3 i32:$src0))]
1087>;
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001088defm V_CVT_U32_F64 : VOP1_32_64 <0x00000015, "V_CVT_U32_F64",
1089 [(set i32:$dst, (fp_to_uint f64:$src0))]
1090>;
1091defm V_CVT_F64_U32 : VOP1_64_32 <0x00000016, "V_CVT_F64_U32",
1092 [(set f64:$dst, (uint_to_fp i32:$src0))]
1093>;
1094
Tom Stellard75aadc22012-12-11 21:25:42 +00001095defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001096 [(set f32:$dst, (AMDGPUfract f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001097>;
Tom Stellard9b3d2532013-05-06 23:02:00 +00001098defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32",
1099 [(set f32:$dst, (int_AMDGPU_trunc f32:$src0))]
1100>;
Michel Danzerc3ea4042013-02-22 11:22:49 +00001101defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001102 [(set f32:$dst, (fceil f32:$src0))]
Michel Danzerc3ea4042013-02-22 11:22:49 +00001103>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001104defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001105 [(set f32:$dst, (frint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001106>;
1107defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001108 [(set f32:$dst, (ffloor f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001109>;
1110defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001111 [(set f32:$dst, (fexp2 f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001112>;
1113defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +00001114defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001115 [(set f32:$dst, (flog2 f32:$src0))]
Michel Danzer349cabe2013-02-07 14:55:16 +00001116>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001117defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
1118defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
1119defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001120 [(set f32:$dst, (fdiv FP_ONE, f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001121>;
1122defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
1123defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32", []>;
1124defm V_RSQ_LEGACY_F32 : VOP1_32 <
1125 0x0000002d, "V_RSQ_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001126 [(set f32:$dst, (int_AMDGPU_rsq f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001127>;
Matt Arsenault15130462014-06-05 00:15:55 +00001128defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32",
1129 [(set f32:$dst, (fdiv FP_ONE, (fsqrt f32:$src0)))]
1130>;
Tom Stellard7512c082013-07-12 18:14:56 +00001131defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64",
1132 [(set f64:$dst, (fdiv FP_ONE, f64:$src0))]
1133>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001134defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
Matt Arsenault15130462014-06-05 00:15:55 +00001135defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64",
1136 [(set f64:$dst, (fdiv FP_ONE, (fsqrt f64:$src0)))]
1137>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001138defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64", []>;
Tom Stellard8ed7b452013-07-12 18:15:13 +00001139defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32",
1140 [(set f32:$dst, (fsqrt f32:$src0))]
1141>;
1142defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64",
1143 [(set f64:$dst, (fsqrt f64:$src0))]
1144>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001145defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32", []>;
1146defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32", []>;
1147defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
1148defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
1149defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
1150defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
1151defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
1152//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
1153defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
1154defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
1155//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
1156defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
1157//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
1158defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
1159defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
1160defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
1161
Tom Stellard8d6d4492014-04-22 16:33:57 +00001162
1163//===----------------------------------------------------------------------===//
1164// VINTRP Instructions
1165//===----------------------------------------------------------------------===//
1166
Tom Stellard75aadc22012-12-11 21:25:42 +00001167def V_INTERP_P1_F32 : VINTRP <
1168 0x00000000,
1169 (outs VReg_32:$dst),
1170 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001171 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001172 []> {
1173 let DisableEncoding = "$m0";
1174}
1175
1176def V_INTERP_P2_F32 : VINTRP <
1177 0x00000001,
1178 (outs VReg_32:$dst),
1179 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001180 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001181 []> {
1182
1183 let Constraints = "$src0 = $dst";
1184 let DisableEncoding = "$src0,$m0";
1185
1186}
1187
1188def V_INTERP_MOV_F32 : VINTRP <
1189 0x00000002,
1190 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001191 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001192 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001193 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001194 let DisableEncoding = "$m0";
1195}
1196
Tom Stellard8d6d4492014-04-22 16:33:57 +00001197//===----------------------------------------------------------------------===//
1198// VOP2 Instructions
1199//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001200
1201def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +00001202 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
1203 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001204 []
1205>{
1206 let DisableEncoding = "$vcc";
1207}
1208
1209def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +00001210 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +00001211 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
1212 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001213 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001214> {
1215 let src0_modifiers = 0;
1216 let src1_modifiers = 0;
1217 let src2_modifiers = 0;
1218}
Tom Stellard75aadc22012-12-11 21:25:42 +00001219
Tom Stellardc149dc02013-11-27 21:23:35 +00001220def V_READLANE_B32 : VOP2 <
1221 0x00000001,
1222 (outs SReg_32:$vdst),
1223 (ins VReg_32:$src0, SSrc_32:$vsrc1),
1224 "V_READLANE_B32 $vdst, $src0, $vsrc1",
1225 []
1226>;
1227
1228def V_WRITELANE_B32 : VOP2 <
1229 0x00000002,
1230 (outs VReg_32:$vdst),
1231 (ins SReg_32:$src0, SSrc_32:$vsrc1),
1232 "V_WRITELANE_B32 $vdst, $src0, $vsrc1",
1233 []
1234>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001235
Christian Konig76edd4f2013-02-26 17:52:29 +00001236let isCommutable = 1 in {
Christian Konig71088e62013-02-21 15:17:41 +00001237defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001238 [(set f32:$dst, (fadd f32:$src0, f32:$src1))]
Christian Konig71088e62013-02-21 15:17:41 +00001239>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001240
Christian Konig71088e62013-02-21 15:17:41 +00001241defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001242 [(set f32:$dst, (fsub f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001243>;
Christian Konig3c145802013-03-27 09:12:59 +00001244defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", [], "V_SUB_F32">;
1245} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001246
Tom Stellard75aadc22012-12-11 21:25:42 +00001247defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001248
1249let isCommutable = 1 in {
1250
Tom Stellard75aadc22012-12-11 21:25:42 +00001251defm V_MUL_LEGACY_F32 : VOP2_32 <
1252 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001253 [(set f32:$dst, (int_AMDGPU_mul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001254>;
1255
1256defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001257 [(set f32:$dst, (fmul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001258>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001259
Christian Konig76edd4f2013-02-26 17:52:29 +00001260
Tom Stellard41fc7852013-07-23 01:48:42 +00001261defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24",
Tom Stellard50122a52014-04-07 19:45:41 +00001262 [(set i32:$dst, (AMDGPUmul_i24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +00001263>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001264//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellard41fc7852013-07-23 01:48:42 +00001265defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24",
Tom Stellard50122a52014-04-07 19:45:41 +00001266 [(set i32:$dst, (AMDGPUmul_u24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +00001267>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001268//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001269
Christian Konig76edd4f2013-02-26 17:52:29 +00001270
Tom Stellard75aadc22012-12-11 21:25:42 +00001271defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001272 [(set f32:$dst, (AMDGPUfmin f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001273>;
1274
1275defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001276 [(set f32:$dst, (AMDGPUfmax f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001277>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001278
Tom Stellard75aadc22012-12-11 21:25:42 +00001279defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
1280defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
Tom Stellard58ac7442014-04-29 23:12:48 +00001281defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32",
1282 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]>;
1283defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32",
1284 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]>;
1285defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32",
1286 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]>;
1287defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32",
1288 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001289
Tom Stellard58ac7442014-04-29 23:12:48 +00001290defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32",
1291 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
1292>;
1293
Christian Konig3c145802013-03-27 09:12:59 +00001294defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", [], "V_LSHR_B32">;
1295
Tom Stellard58ac7442014-04-29 23:12:48 +00001296defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32",
1297 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
1298>;
Christian Konig3c145802013-03-27 09:12:59 +00001299defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", [], "V_ASHR_I32">;
1300
Tom Stellard82166022013-11-13 23:36:37 +00001301let hasPostISelHook = 1 in {
1302
Tom Stellard58ac7442014-04-29 23:12:48 +00001303defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32",
1304 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
1305>;
Tom Stellard82166022013-11-13 23:36:37 +00001306
1307}
Christian Konig3c145802013-03-27 09:12:59 +00001308defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", [], "V_LSHL_B32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001309
Tom Stellard58ac7442014-04-29 23:12:48 +00001310defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32",
1311 [(set i32:$dst, (and i32:$src0, i32:$src1))]>;
1312defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32",
1313 [(set i32:$dst, (or i32:$src0, i32:$src1))]
1314>;
1315defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32",
1316 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
1317>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001318
1319} // End isCommutable = 1
1320
Matt Arsenaultb3458362014-03-31 18:21:13 +00001321defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32",
1322 [(set i32:$dst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001323defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
1324defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
1325defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
Matt Arsenaultb5b51102014-06-10 19:18:21 +00001326defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
Michel Danzer8d696172013-07-10 16:36:52 +00001327defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
1328defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001329
Christian Konig3c145802013-03-27 09:12:59 +00001330let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001331// No patterns so that the scalar instructions are always selected.
1332// The scalar versions will be replaced with vector when needed later.
Tom Stellard58ac7442014-04-29 23:12:48 +00001333defm V_ADD_I32 : VOP2b_32 <0x00000025, "V_ADD_I32",
1334 [(set i32:$dst, (add i32:$src0, i32:$src1))], VSrc_32>;
1335defm V_SUB_I32 : VOP2b_32 <0x00000026, "V_SUB_I32",
1336 [(set i32:$dst, (sub i32:$src0, i32:$src1))], VSrc_32>;
Tom Stellarde28859f2014-03-07 20:12:39 +00001337defm V_SUBREV_I32 : VOP2b_32 <0x00000027, "V_SUBREV_I32", [], VSrc_32,
1338 "V_SUB_I32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001339
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001340let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellard58ac7442014-04-29 23:12:48 +00001341defm V_ADDC_U32 : VOP2b_32 <0x00000028, "V_ADDC_U32",
1342 [(set i32:$dst, (adde i32:$src0, i32:$src1))], VReg_32>;
1343defm V_SUBB_U32 : VOP2b_32 <0x00000029, "V_SUBB_U32",
1344 [(set i32:$dst, (sube i32:$src0, i32:$src1))], VReg_32>;
Tom Stellarde28859f2014-03-07 20:12:39 +00001345defm V_SUBBREV_U32 : VOP2b_32 <0x0000002a, "V_SUBBREV_U32", [], VReg_32,
1346 "V_SUBB_U32">;
Christian Konigd3039962013-02-26 17:52:09 +00001347} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001348} // End isCommutable = 1, Defs = [VCC]
1349
Tom Stellard75aadc22012-12-11 21:25:42 +00001350defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
1351////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
1352////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
1353////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
1354defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001355 [(set i32:$dst, (int_SI_packf16 f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001356>;
1357////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
1358////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001359
1360//===----------------------------------------------------------------------===//
1361// VOP3 Instructions
1362//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001363
1364let neverHasSideEffects = 1 in {
1365
Tom Stellardc721a232014-05-16 20:56:47 +00001366defm V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001367defm V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32",
1368 [(set f32:$dst, (fadd (fmul f32:$src0, f32:$src1), f32:$src2))]
1369>;
Tom Stellardc721a232014-05-16 20:56:47 +00001370defm V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24",
Matt Arsenaulteb260202014-05-22 18:00:15 +00001371 [(set i32:$dst, (AMDGPUmad_i24 i32:$src0, i32:$src1, i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001372>;
Tom Stellardc721a232014-05-16 20:56:47 +00001373defm V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24",
Matt Arsenaulteb260202014-05-22 18:00:15 +00001374 [(set i32:$dst, (AMDGPUmad_u24 i32:$src0, i32:$src1, i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001375>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001376
1377} // End neverHasSideEffects
Matt Arsenaulteb260202014-05-22 18:00:15 +00001378
Tom Stellardc721a232014-05-16 20:56:47 +00001379defm V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
1380defm V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
1381defm V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
1382defm V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
Matt Arsenaultfae02982014-03-17 18:58:11 +00001383
1384let neverHasSideEffects = 1, mayLoad = 0, mayStore = 0 in {
Tom Stellardc721a232014-05-16 20:56:47 +00001385defm V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32",
Matt Arsenaultfae02982014-03-17 18:58:11 +00001386 [(set i32:$dst, (AMDGPUbfe_u32 i32:$src0, i32:$src1, i32:$src2))]>;
Tom Stellardc721a232014-05-16 20:56:47 +00001387defm V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32",
Matt Arsenaultfae02982014-03-17 18:58:11 +00001388 [(set i32:$dst, (AMDGPUbfe_i32 i32:$src0, i32:$src1, i32:$src2))]>;
1389}
1390
Tom Stellardc721a232014-05-16 20:56:47 +00001391defm V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32",
Matt Arsenaultb3458362014-03-31 18:21:13 +00001392 [(set i32:$dst, (AMDGPUbfi i32:$src0, i32:$src1, i32:$src2))]>;
Tom Stellardc721a232014-05-16 20:56:47 +00001393defm V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32",
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001394 [(set f32:$dst, (fma f32:$src0, f32:$src1, f32:$src2))]
1395>;
1396def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64",
1397 [(set f64:$dst, (fma f64:$src0, f64:$src1, f64:$src2))]
1398>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001399//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
Tom Stellardc721a232014-05-16 20:56:47 +00001400defm V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
Tom Stellardd2eebf02013-05-20 15:02:24 +00001401
Tom Stellardc721a232014-05-16 20:56:47 +00001402defm V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
1403defm V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001404////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1405////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1406////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1407////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1408////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1409////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1410////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1411////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1412////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1413//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1414//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1415//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
Tom Stellardc721a232014-05-16 20:56:47 +00001416defm V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001417////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
Tom Stellardc721a232014-05-16 20:56:47 +00001418defm V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001419def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64", []>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001420
Matt Arsenault93840c02014-06-09 17:00:46 +00001421def V_LSHL_B64 : VOP3_64_32 <0x00000161, "V_LSHL_B64",
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001422 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1423>;
Matt Arsenault93840c02014-06-09 17:00:46 +00001424def V_LSHR_B64 : VOP3_64_32 <0x00000162, "V_LSHR_B64",
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001425 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1426>;
Matt Arsenault93840c02014-06-09 17:00:46 +00001427def V_ASHR_I64 : VOP3_64_32 <0x00000163, "V_ASHR_I64",
Tom Stellard31209cc2013-07-15 19:00:09 +00001428 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1429>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001430
Tom Stellard7512c082013-07-12 18:14:56 +00001431let isCommutable = 1 in {
1432
Tom Stellard75aadc22012-12-11 21:25:42 +00001433def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
1434def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
1435def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
1436def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
Tom Stellard7512c082013-07-12 18:14:56 +00001437
1438} // isCommutable = 1
1439
Tom Stellard75aadc22012-12-11 21:25:42 +00001440def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001441
1442let isCommutable = 1 in {
1443
Tom Stellardc721a232014-05-16 20:56:47 +00001444defm V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
1445defm V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
1446defm V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
1447defm V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001448
1449} // isCommutable = 1
1450
Tom Stellardc721a232014-05-16 20:56:47 +00001451defm V_DIV_SCALE_F32 : VOP3_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001452def V_DIV_SCALE_F64 : VOP3_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
Tom Stellardc721a232014-05-16 20:56:47 +00001453defm V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001454def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64", []>;
1455//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1456//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1457//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
1458def V_TRIG_PREOP_F64 : VOP3_64 <0x00000174, "V_TRIG_PREOP_F64", []>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001459
Tom Stellard8d6d4492014-04-22 16:33:57 +00001460//===----------------------------------------------------------------------===//
1461// Pseudo Instructions
1462//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001463
Tom Stellard75aadc22012-12-11 21:25:42 +00001464let isCodeGenOnly = 1, isPseudo = 1 in {
1465
Tom Stellard1bd80722014-04-30 15:31:33 +00001466def V_MOV_I1 : InstSI <
1467 (outs VReg_1:$dst),
1468 (ins i1imm:$src),
1469 "", [(set i1:$dst, (imm:$src))]
1470>;
1471
Tom Stellard365a2b42014-05-15 14:41:50 +00001472def V_AND_I1 : InstSI <
1473 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1474 [(set i1:$dst, (and i1:$src0, i1:$src1))]
1475>;
1476
1477def V_OR_I1 : InstSI <
1478 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1479 [(set i1:$dst, (or i1:$src0, i1:$src1))]
1480>;
1481
Matt Arsenault8fb37382013-10-11 21:03:36 +00001482// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001483// and should be lowered to ISA instructions prior to codegen.
1484
Tom Stellardf8794352012-12-19 22:10:31 +00001485let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1486 Uses = [EXEC], Defs = [EXEC] in {
1487
1488let isBranch = 1, isTerminator = 1 in {
1489
Tom Stellard919bb6b2014-04-29 23:12:53 +00001490def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001491 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001492 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001493 "",
1494 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001495>;
1496
Tom Stellardf8794352012-12-19 22:10:31 +00001497def SI_ELSE : InstSI <
1498 (outs SReg_64:$dst),
1499 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001500 "",
1501 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001502> {
Tom Stellardf8794352012-12-19 22:10:31 +00001503 let Constraints = "$src = $dst";
1504}
1505
1506def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001507 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001508 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001509 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001510 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001511>;
Tom Stellardf8794352012-12-19 22:10:31 +00001512
1513} // end isBranch = 1, isTerminator = 1
1514
1515def SI_BREAK : InstSI <
1516 (outs SReg_64:$dst),
1517 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001518 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001519 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001520>;
1521
1522def SI_IF_BREAK : InstSI <
1523 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001524 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001525 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001526 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001527>;
1528
1529def SI_ELSE_BREAK : InstSI <
1530 (outs SReg_64:$dst),
1531 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001532 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001533 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001534>;
1535
1536def SI_END_CF : InstSI <
1537 (outs),
1538 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001539 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001540 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001541>;
1542
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001543def SI_KILL : InstSI <
1544 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001545 (ins VSrc_32:$src),
Matt Arsenaultcb34f842013-12-16 20:58:33 +00001546 "SI_KILL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001547 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001548>;
1549
Tom Stellardf8794352012-12-19 22:10:31 +00001550} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1551 // Uses = [EXEC], Defs = [EXEC]
1552
Christian Konig2989ffc2013-03-18 11:34:16 +00001553let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1554
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001555//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001556
1557let UseNamedOperandTable = 1 in {
1558
Tom Stellard0e70de52014-05-16 20:56:45 +00001559def SI_RegisterLoad : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001560 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001561 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001562 "", []
1563> {
1564 let isRegisterLoad = 1;
1565 let mayLoad = 1;
1566}
1567
Tom Stellard0e70de52014-05-16 20:56:45 +00001568class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001569 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001570 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001571 "", []
1572> {
1573 let isRegisterStore = 1;
1574 let mayStore = 1;
1575}
1576
1577let usesCustomInserter = 1 in {
1578def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1579} // End usesCustomInserter = 1
1580def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1581
1582
1583} // End UseNamedOperandTable = 1
1584
Christian Konig2989ffc2013-03-18 11:34:16 +00001585def SI_INDIRECT_SRC : InstSI <
1586 (outs VReg_32:$dst, SReg_64:$temp),
1587 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1588 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1589 []
1590>;
1591
1592class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1593 (outs rc:$dst, SReg_64:$temp),
1594 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1595 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1596 []
1597> {
1598 let Constraints = "$src = $dst";
1599}
1600
Tom Stellard81d871d2013-11-13 23:36:50 +00001601def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001602def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1603def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1604def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1605def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1606
1607} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1608
Tom Stellard556d9aa2013-06-03 17:39:37 +00001609let usesCustomInserter = 1 in {
1610
Matt Arsenault22658062013-10-15 23:44:48 +00001611// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001612// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001613def SI_ADDR64_RSRC : InstSI <
1614 (outs SReg_128:$srsrc),
1615 (ins SReg_64:$ptr),
1616 "", []
1617>;
1618
Tom Stellard2a6a61052013-07-12 18:15:08 +00001619def V_SUB_F64 : InstSI <
1620 (outs VReg_64:$dst),
1621 (ins VReg_64:$src0, VReg_64:$src1),
1622 "V_SUB_F64 $dst, $src0, $src1",
1623 []
1624>;
1625
Tom Stellard556d9aa2013-06-03 17:39:37 +00001626} // end usesCustomInserter
1627
Tom Stellardeba61072014-05-02 15:41:42 +00001628multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1629
1630 def _SAVE : InstSI <
1631 (outs VReg_32:$dst),
1632 (ins sgpr_class:$src, i32imm:$frame_idx),
1633 "", []
1634 >;
1635
1636 def _RESTORE : InstSI <
1637 (outs sgpr_class:$dst),
1638 (ins VReg_32:$src, i32imm:$frame_idx),
1639 "", []
1640 >;
1641
1642}
1643
Tom Stellard060ae392014-06-10 21:20:38 +00001644defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00001645defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1646defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1647defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1648defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1649
Tom Stellard75aadc22012-12-11 21:25:42 +00001650} // end IsCodeGenOnly, isPseudo
1651
Tom Stellard0e70de52014-05-16 20:56:45 +00001652} // end SubtargetPredicate = SI
1653
1654let Predicates = [isSI] in {
1655
Christian Konig2aca0432013-02-21 15:17:32 +00001656def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001657 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
1658 (V_CNDMASK_B32_e64 $src2, $src1, (V_CMP_GT_F32_e64 0, $src0))
Christian Konig2aca0432013-02-21 15:17:32 +00001659>;
1660
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001661def : Pat <
1662 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001663 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001664>;
1665
Tom Stellard75aadc22012-12-11 21:25:42 +00001666/* int_SI_vs_load_input */
1667def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00001668 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001669 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001670>;
1671
1672/* int_SI_export */
1673def : Pat <
1674 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001675 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001676 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001677 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001678>;
1679
Tom Stellard2a6a61052013-07-12 18:15:08 +00001680def : Pat <
1681 (f64 (fsub f64:$src0, f64:$src1)),
1682 (V_SUB_F64 $src0, $src1)
1683>;
1684
Tom Stellard8d6d4492014-04-22 16:33:57 +00001685//===----------------------------------------------------------------------===//
1686// SMRD Patterns
1687//===----------------------------------------------------------------------===//
1688
1689multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1690
1691 // 1. Offset as 8bit DWORD immediate
1692 def : Pat <
1693 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1694 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
1695 >;
1696
1697 // 2. Offset loaded in an 32bit SGPR
1698 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00001699 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
1700 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00001701 >;
1702
1703 // 3. No offset at all
1704 def : Pat <
1705 (constant_load i64:$sbase),
1706 (vt (Instr_IMM $sbase, 0))
1707 >;
1708}
1709
1710defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1711defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
1712defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, i64>;
1713defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
1714defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1715defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
1716defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1717defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
1718
1719// 1. Offset as 8bit DWORD immediate
1720def : Pat <
1721 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
1722 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
1723>;
1724
1725// 2. Offset loaded in an 32bit SGPR
1726def : Pat <
1727 (SIload_constant v4i32:$sbase, imm:$offset),
1728 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
1729>;
1730
Tom Stellard58ac7442014-04-29 23:12:48 +00001731//===----------------------------------------------------------------------===//
1732// SOP2 Patterns
1733//===----------------------------------------------------------------------===//
1734
1735def : Pat <
Tom Stellard58ac7442014-04-29 23:12:48 +00001736 (i1 (xor i1:$src0, i1:$src1)),
1737 (S_XOR_B64 $src0, $src1)
1738>;
1739
1740//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00001741// SOPP Patterns
1742//===----------------------------------------------------------------------===//
1743
1744def : Pat <
1745 (int_AMDGPU_barrier_global),
1746 (S_BARRIER)
1747>;
1748
1749//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00001750// VOP2 Patterns
1751//===----------------------------------------------------------------------===//
1752
1753def : Pat <
1754 (or i64:$src0, i64:$src1),
1755 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1756 (V_OR_B32_e32 (EXTRACT_SUBREG i64:$src0, sub0),
1757 (EXTRACT_SUBREG i64:$src1, sub0)), sub0),
1758 (V_OR_B32_e32 (EXTRACT_SUBREG i64:$src0, sub1),
1759 (EXTRACT_SUBREG i64:$src1, sub1)), sub1)
1760>;
1761
1762class SextInReg <ValueType vt, int ShiftAmt> : Pat <
1763 (sext_inreg i32:$src0, vt),
1764 (V_ASHRREV_I32_e32 ShiftAmt, (V_LSHLREV_B32_e32 ShiftAmt, $src0))
1765>;
1766
1767def : SextInReg <i8, 24>;
1768def : SextInReg <i16, 16>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001769
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001770/********** ======================= **********/
1771/********** Image sampling patterns **********/
1772/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00001773
Tom Stellard9fa17912013-08-14 23:24:45 +00001774/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00001775def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001776 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001777 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001778>;
1779
Tom Stellard9fa17912013-08-14 23:24:45 +00001780class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001781 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001782 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00001783>;
1784
Tom Stellard9fa17912013-08-14 23:24:45 +00001785class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001786 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001787 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001788>;
1789
Tom Stellard9fa17912013-08-14 23:24:45 +00001790class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001791 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001792 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001793>;
1794
Tom Stellard9fa17912013-08-14 23:24:45 +00001795class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001796 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001797 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001798 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001799>;
1800
Tom Stellard9fa17912013-08-14 23:24:45 +00001801class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001802 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001803 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001804 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001805>;
1806
Tom Stellard9fa17912013-08-14 23:24:45 +00001807/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00001808multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
1809 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
1810MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00001811 def : SamplePattern <SIsample, sample, addr_type>;
1812 def : SampleRectPattern <SIsample, sample, addr_type>;
1813 def : SampleArrayPattern <SIsample, sample, addr_type>;
1814 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
1815 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001816
Tom Stellard9fa17912013-08-14 23:24:45 +00001817 def : SamplePattern <SIsamplel, sample_l, addr_type>;
1818 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
1819 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
1820 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001821
Tom Stellard9fa17912013-08-14 23:24:45 +00001822 def : SamplePattern <SIsampleb, sample_b, addr_type>;
1823 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
1824 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
1825 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00001826
Tom Stellard9fa17912013-08-14 23:24:45 +00001827 def : SamplePattern <SIsampled, sample_d, addr_type>;
1828 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
1829 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
1830 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001831}
1832
Tom Stellard682bfbc2013-10-10 17:11:24 +00001833defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
1834 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
1835 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
1836 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00001837 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001838defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
1839 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
1840 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
1841 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00001842 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001843defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
1844 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
1845 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
1846 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00001847 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001848defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
1849 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
1850 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
1851 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00001852 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001853
Tom Stellard353b3362013-05-06 23:02:12 +00001854/* int_SI_imageload for texture fetches consuming varying address parameters */
1855class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1856 (name addr_type:$addr, v32i8:$rsrc, imm),
1857 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1858>;
1859
1860class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1861 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
1862 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1863>;
1864
Tom Stellard3494b7e2013-08-14 22:22:14 +00001865class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1866 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
1867 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1868>;
1869
1870class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1871 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
1872 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1873>;
1874
Tom Stellard16a9a202013-08-14 23:24:17 +00001875multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
1876 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
1877 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00001878}
1879
Tom Stellard16a9a202013-08-14 23:24:17 +00001880multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
1881 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
1882 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
1883}
1884
Tom Stellard682bfbc2013-10-10 17:11:24 +00001885defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
1886defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001887
Tom Stellard682bfbc2013-10-10 17:11:24 +00001888defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
1889defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00001890
Tom Stellardf787ef12013-05-06 23:02:19 +00001891/* Image resource information */
1892def : Pat <
1893 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001894 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001895>;
1896
1897def : Pat <
1898 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001899 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001900>;
1901
Tom Stellard3494b7e2013-08-14 22:22:14 +00001902def : Pat <
1903 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001904 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00001905>;
1906
Christian Konig4a1b9c32013-03-18 11:34:10 +00001907/********** ============================================ **********/
1908/********** Extraction, Insertion, Building and Casting **********/
1909/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00001910
Christian Konig4a1b9c32013-03-18 11:34:10 +00001911foreach Index = 0-2 in {
1912 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001913 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001914 >;
1915 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001916 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001917 >;
1918
1919 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001920 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001921 >;
1922 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001923 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001924 >;
1925}
1926
1927foreach Index = 0-3 in {
1928 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001929 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001930 >;
1931 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001932 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001933 >;
1934
1935 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001936 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001937 >;
1938 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001939 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001940 >;
1941}
1942
1943foreach Index = 0-7 in {
1944 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001945 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001946 >;
1947 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001948 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001949 >;
1950
1951 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001952 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001953 >;
1954 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001955 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001956 >;
1957}
1958
1959foreach Index = 0-15 in {
1960 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001961 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001962 >;
1963 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001964 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001965 >;
1966
1967 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001968 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001969 >;
1970 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001971 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001972 >;
1973}
Tom Stellard75aadc22012-12-11 21:25:42 +00001974
Tom Stellard75aadc22012-12-11 21:25:42 +00001975def : BitConvert <i32, f32, SReg_32>;
1976def : BitConvert <i32, f32, VReg_32>;
1977
1978def : BitConvert <f32, i32, SReg_32>;
1979def : BitConvert <f32, i32, VReg_32>;
1980
Tom Stellard7512c082013-07-12 18:14:56 +00001981def : BitConvert <i64, f64, VReg_64>;
1982
1983def : BitConvert <f64, i64, VReg_64>;
1984
Tom Stellarded2f6142013-07-18 21:43:42 +00001985def : BitConvert <v2f32, v2i32, VReg_64>;
1986def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00001987def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00001988def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00001989def : BitConvert <v2f32, i64, VReg_64>;
1990def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00001991def : BitConvert <v2i32, f64, VReg_64>;
1992def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00001993def : BitConvert <v4f32, v4i32, VReg_128>;
1994def : BitConvert <v4i32, v4f32, VReg_128>;
1995
Tom Stellard967bf582014-02-13 23:34:15 +00001996def : BitConvert <v8f32, v8i32, SReg_256>;
1997def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00001998def : BitConvert <v8i32, v32i8, SReg_256>;
1999def : BitConvert <v32i8, v8i32, SReg_256>;
2000def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002001def : BitConvert <v8i32, v8f32, VReg_256>;
2002def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002003def : BitConvert <v32i8, v8i32, VReg_256>;
2004
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002005def : BitConvert <v16i32, v16f32, VReg_512>;
2006def : BitConvert <v16f32, v16i32, VReg_512>;
2007
Christian Konig8dbe6f62013-02-21 15:17:27 +00002008/********** =================== **********/
2009/********** Src & Dst modifiers **********/
2010/********** =================== **********/
2011
Vincent Lejeune79a58342014-05-10 19:18:25 +00002012def FCLAMP_SI : AMDGPUShaderInst <
2013 (outs VReg_32:$dst),
2014 (ins VSrc_32:$src0),
2015 "FCLAMP_SI $dst, $src0",
2016 []
2017> {
2018 let usesCustomInserter = 1;
2019}
2020
Christian Konig8dbe6f62013-02-21 15:17:27 +00002021def : Pat <
Matt Arsenault5d47d4a2014-06-12 21:15:44 +00002022 (AMDGPUclamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002023 (FCLAMP_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002024>;
2025
Michel Danzer624b02a2014-02-04 07:12:38 +00002026/********** ================================ **********/
2027/********** Floating point absolute/negative **********/
2028/********** ================================ **********/
2029
2030// Manipulate the sign bit directly, as e.g. using the source negation modifier
2031// in V_ADD_F32_e64 $src, 0, [...] does not result in -0.0 for $src == +0.0,
2032// breaking the piglit *s-floatBitsToInt-neg* tests
2033
2034// TODO: Look into not implementing isFNegFree/isFAbsFree for SI, and possibly
2035// removing these patterns
2036
2037def : Pat <
2038 (fneg (fabs f32:$src)),
2039 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2040>;
2041
Vincent Lejeune79a58342014-05-10 19:18:25 +00002042def FABS_SI : AMDGPUShaderInst <
2043 (outs VReg_32:$dst),
2044 (ins VSrc_32:$src0),
2045 "FABS_SI $dst, $src0",
2046 []
2047> {
2048 let usesCustomInserter = 1;
2049}
2050
Christian Konig8dbe6f62013-02-21 15:17:27 +00002051def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002052 (fabs f32:$src),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002053 (FABS_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002054>;
2055
Vincent Lejeune79a58342014-05-10 19:18:25 +00002056def FNEG_SI : AMDGPUShaderInst <
2057 (outs VReg_32:$dst),
2058 (ins VSrc_32:$src0),
2059 "FNEG_SI $dst, $src0",
2060 []
2061> {
2062 let usesCustomInserter = 1;
2063}
2064
Christian Konig8dbe6f62013-02-21 15:17:27 +00002065def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002066 (fneg f32:$src),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002067 (FNEG_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002068>;
2069
Christian Konigc756cb992013-02-16 11:28:22 +00002070/********** ================== **********/
2071/********** Immediate Patterns **********/
2072/********** ================== **********/
2073
2074def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002075 (SGPRImm<(i32 imm)>:$imm),
2076 (S_MOV_B32 imm:$imm)
2077>;
2078
2079def : Pat <
2080 (SGPRImm<(f32 fpimm)>:$imm),
2081 (S_MOV_B32 fpimm:$imm)
2082>;
2083
2084def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002085 (i32 imm:$imm),
2086 (V_MOV_B32_e32 imm:$imm)
2087>;
2088
2089def : Pat <
2090 (f32 fpimm:$imm),
2091 (V_MOV_B32_e32 fpimm:$imm)
2092>;
2093
2094def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002095 (i64 InlineImm<i64>:$imm),
2096 (S_MOV_B64 InlineImm<i64>:$imm)
2097>;
2098
Tom Stellard75aadc22012-12-11 21:25:42 +00002099/********** ===================== **********/
2100/********** Interpolation Paterns **********/
2101/********** ===================== **********/
2102
2103def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002104 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
2105 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00002106>;
2107
2108def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002109 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
2110 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
2111 imm:$attr_chan, imm:$attr, i32:$params),
2112 (EXTRACT_SUBREG $ij, sub1),
2113 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00002114>;
2115
2116/********** ================== **********/
2117/********** Intrinsic Patterns **********/
2118/********** ================== **********/
2119
2120/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002121def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002122
2123def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002124 (int_AMDGPU_div f32:$src0, f32:$src1),
2125 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002126>;
2127
2128def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002129 (fdiv f32:$src0, f32:$src1),
2130 (V_MUL_F32_e32 $src0, (V_RCP_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002131>;
2132
Tom Stellard7512c082013-07-12 18:14:56 +00002133def : Pat<
2134 (fdiv f64:$src0, f64:$src1),
2135 (V_MUL_F64 $src0, (V_RCP_F64_e32 $src1), (i64 0))
2136>;
2137
Tom Stellard75aadc22012-12-11 21:25:42 +00002138def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002139 (fcos f32:$src0),
2140 (V_COS_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00002141>;
2142
2143def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002144 (fsin f32:$src0),
2145 (V_SIN_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00002146>;
2147
2148def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002149 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00002150 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002151 (V_CUBETC_F32 (EXTRACT_SUBREG $src, sub0),
2152 (EXTRACT_SUBREG $src, sub1),
2153 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002154 sub0),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002155 (V_CUBESC_F32 (EXTRACT_SUBREG $src, sub0),
2156 (EXTRACT_SUBREG $src, sub1),
2157 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002158 sub1),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002159 (V_CUBEMA_F32 (EXTRACT_SUBREG $src, sub0),
2160 (EXTRACT_SUBREG $src, sub1),
2161 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002162 sub2),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002163 (V_CUBEID_F32 (EXTRACT_SUBREG $src, sub0),
2164 (EXTRACT_SUBREG $src, sub1),
2165 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002166 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002167>;
2168
Michel Danzer0cc991e2013-02-22 11:22:58 +00002169def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002170 (i32 (sext i1:$src0)),
2171 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002172>;
2173
Tom Stellardf16d38c2014-02-13 23:34:13 +00002174class Ext32Pat <SDNode ext> : Pat <
2175 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002176 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2177>;
2178
Tom Stellardf16d38c2014-02-13 23:34:13 +00002179def : Ext32Pat <zext>;
2180def : Ext32Pat <anyext>;
2181
Tom Stellard8d6d4492014-04-22 16:33:57 +00002182// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002183def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002184 (SIload_constant v4i32:$sbase, i32:$voff),
Michel Danzer13736222014-01-27 07:20:51 +00002185 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002186>;
2187
Michel Danzer8caa9042013-04-10 17:17:56 +00002188// The multiplication scales from [0,1] to the unsigned integer range
2189def : Pat <
2190 (AMDGPUurecip i32:$src0),
2191 (V_CVT_U32_F32_e32
2192 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2193 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2194>;
2195
Michel Danzer8d696172013-07-10 16:36:52 +00002196def : Pat <
2197 (int_SI_tid),
2198 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
Vincent Lejeune94af31f2014-05-10 19:18:33 +00002199 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0, 0, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002200>;
2201
Tom Stellard0289ff42014-05-16 20:56:44 +00002202//===----------------------------------------------------------------------===//
2203// VOP3 Patterns
2204//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002205
Matt Arsenaulteb260202014-05-22 18:00:15 +00002206def : IMad24Pat<V_MAD_I32_I24>;
2207def : UMad24Pat<V_MAD_U32_U24>;
2208
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002209def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002210 (fadd f64:$src0, f64:$src1),
2211 (V_ADD_F64 $src0, $src1, (i64 0))
2212>;
2213
2214def : Pat <
2215 (fmul f64:$src0, f64:$src1),
2216 (V_MUL_F64 $src0, $src1, (i64 0))
2217>;
2218
2219def : Pat <
2220 (mul i32:$src0, i32:$src1),
2221 (V_MUL_LO_I32 $src0, $src1, (i32 0))
2222>;
2223
2224def : Pat <
2225 (mulhu i32:$src0, i32:$src1),
2226 (V_MUL_HI_U32 $src0, $src1, (i32 0))
2227>;
2228
2229def : Pat <
2230 (mulhs i32:$src0, i32:$src1),
2231 (V_MUL_HI_I32 $src0, $src1, (i32 0))
2232>;
2233
Matt Arsenault6e439652014-06-10 19:00:20 +00002234defm : BFIPatterns <V_BFI_B32, S_MOV_B32>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002235def : ROTRPattern <V_ALIGNBIT_B32>;
2236
Michel Danzer49812b52013-07-10 16:37:07 +00002237/********** ======================= **********/
2238/********** Load/Store Patterns **********/
2239/********** ======================= **********/
2240
Matt Arsenault99ed7892014-03-19 22:19:49 +00002241multiclass DSReadPat <DS inst, ValueType vt, PatFrag frag> {
2242 def : Pat <
2243 (vt (frag (add i32:$ptr, (i32 IMM16bit:$offset)))),
2244 (inst (i1 0), $ptr, (as_i16imm $offset))
2245 >;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002246
Matt Arsenault99ed7892014-03-19 22:19:49 +00002247 def : Pat <
2248 (frag i32:$src0),
2249 (vt (inst 0, $src0, 0))
2250 >;
2251}
Michel Danzer49812b52013-07-10 16:37:07 +00002252
Matt Arsenault99ed7892014-03-19 22:19:49 +00002253defm : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2254defm : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2255defm : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2256defm : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2257defm : DSReadPat <DS_READ_B32, i32, local_load>;
Matt Arsenaultb9433482014-03-19 22:19:52 +00002258defm : DSReadPat <DS_READ_B64, i64, local_load>;
Michel Danzer49812b52013-07-10 16:37:07 +00002259
Matt Arsenault99ed7892014-03-19 22:19:49 +00002260multiclass DSWritePat <DS inst, ValueType vt, PatFrag frag> {
2261 def : Pat <
2262 (frag vt:$value, (add i32:$ptr, (i32 IMM16bit:$offset))),
2263 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2264 >;
2265
2266 def : Pat <
Matt Arsenaultb5c48352014-05-29 01:18:01 +00002267 (frag vt:$val, i32:$ptr),
2268 (inst 0, $ptr, $val, 0)
Matt Arsenault99ed7892014-03-19 22:19:49 +00002269 >;
2270}
2271
2272defm : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2273defm : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2274defm : DSWritePat <DS_WRITE_B32, i32, local_store>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +00002275defm : DSWritePat <DS_WRITE_B64, i64, local_store>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002276
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002277multiclass DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> {
Matt Arsenault72574102014-06-11 18:08:34 +00002278 def : Pat <
2279 (frag (add i32:$ptr, (i32 IMM16bit:$offset)), vt:$value),
2280 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2281 >;
Tom Stellard13c68ef2013-09-05 18:38:09 +00002282
Matt Arsenault72574102014-06-11 18:08:34 +00002283 def : Pat <
2284 (frag i32:$ptr, vt:$val),
2285 (inst 0, $ptr, $val, 0)
2286 >;
2287}
2288
Matt Arsenault9e874542014-06-11 18:08:45 +00002289// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002290//
2291// We need to use something for the data0, so we set a register to
2292// -1. For the non-rtn variants, the manual says it does
2293// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2294// will always do the increment so I'm assuming it's the same.
2295//
2296// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2297// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2298// easier since there is no v_mov_b64.
2299multiclass DSAtomicIncRetPat<DS inst, ValueType vt,
2300 Instruction LoadImm, PatFrag frag> {
Matt Arsenault9e874542014-06-11 18:08:45 +00002301 def : Pat <
2302 (frag (add i32:$ptr, (i32 IMM16bit:$offset)), (vt 1)),
Matt Arsenault2c819942014-06-12 08:21:54 +00002303 (inst (i1 0), $ptr, (LoadImm (vt -1)), (as_i16imm $offset))
Matt Arsenault9e874542014-06-11 18:08:45 +00002304 >;
2305
2306 def : Pat <
2307 (frag i32:$ptr, (vt 1)),
Matt Arsenault2c819942014-06-12 08:21:54 +00002308 (inst 0, $ptr, (LoadImm (vt -1)), 0)
Matt Arsenault9e874542014-06-11 18:08:45 +00002309 >;
2310}
2311
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002312multiclass DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> {
2313 def : Pat <
2314 (frag (add i32:$ptr, (i32 IMM16bit:$offset)), vt:$cmp, vt:$swap),
2315 (inst (i1 0), $ptr, $cmp, $swap, (as_i16imm $offset))
2316 >;
2317
2318 def : Pat <
2319 (frag i32:$ptr, vt:$cmp, vt:$swap),
2320 (inst 0, $ptr, $cmp, $swap, 0)
2321 >;
2322}
2323
2324
2325// 32-bit atomics.
Matt Arsenault2c819942014-06-12 08:21:54 +00002326defm : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
2327 S_MOV_B32, atomic_load_add_local>;
2328defm : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
2329 S_MOV_B32, atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002330
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002331defm : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>;
2332defm : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>;
2333defm : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>;
2334defm : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>;
2335defm : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>;
2336defm : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>;
2337defm : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>;
2338defm : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>;
2339defm : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>;
2340defm : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>;
2341
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002342defm : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>;
2343
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002344// 64-bit atomics.
Matt Arsenault2c819942014-06-12 08:21:54 +00002345defm : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
2346 S_MOV_B64, atomic_load_add_local>;
2347defm : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
2348 S_MOV_B64, atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002349
2350defm : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>;
2351defm : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>;
2352defm : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>;
2353defm : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>;
2354defm : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>;
2355defm : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>;
2356defm : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>;
2357defm : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>;
2358defm : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>;
2359defm : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>;
2360
2361defm : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>;
2362
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002363
Tom Stellard556d9aa2013-06-03 17:39:37 +00002364//===----------------------------------------------------------------------===//
2365// MUBUF Patterns
2366//===----------------------------------------------------------------------===//
2367
Tom Stellard07a10a32013-06-03 17:39:43 +00002368multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
2369 PatFrag global_ld, PatFrag constant_ld> {
2370 def : Pat <
Tom Stellarde2367942014-02-06 18:36:41 +00002371 (vt (global_ld (mubuf_vaddr_offset i64:$ptr, i64:$offset, IMM12bit:$imm_offset))),
Tom Stellard11624bc2014-02-06 18:36:38 +00002372 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, (as_i16imm $imm_offset))
2373 >;
2374
2375 def : Pat <
Tom Stellard07a10a32013-06-03 17:39:43 +00002376 (vt (global_ld (add i64:$ptr, (i64 IMM12bit:$offset)))),
2377 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
2378 >;
2379
2380 def : Pat <
2381 (vt (global_ld i64:$ptr)),
2382 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
2383 >;
2384
2385 def : Pat <
2386 (vt (global_ld (add i64:$ptr, i64:$offset))),
2387 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2388 >;
2389
2390 def : Pat <
2391 (vt (constant_ld (add i64:$ptr, i64:$offset))),
2392 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2393 >;
2394}
2395
Tom Stellard9f950332013-07-23 01:48:35 +00002396defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32,
2397 sextloadi8_global, sextloadi8_constant>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002398defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32,
Tom Stellard33dd04b2013-07-23 01:47:52 +00002399 az_extloadi8_global, az_extloadi8_constant>;
Tom Stellard9f950332013-07-23 01:48:35 +00002400defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32,
2401 sextloadi16_global, sextloadi16_constant>;
2402defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32,
2403 az_extloadi16_global, az_extloadi16_constant>;
2404defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32,
2405 global_load, constant_load>;
Tom Stellard31209cc2013-07-15 19:00:09 +00002406defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
2407 global_load, constant_load>;
2408defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
2409 az_extloadi32_global, az_extloadi32_constant>;
Tom Stellard37157342013-06-15 00:09:31 +00002410defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32,
2411 global_load, constant_load>;
2412defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32,
2413 global_load, constant_load>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002414
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002415multiclass MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> {
Tom Stellard556d9aa2013-06-03 17:39:37 +00002416
2417 def : Pat <
Tom Stellarde2367942014-02-06 18:36:41 +00002418 (st vt:$value, (mubuf_vaddr_offset i64:$ptr, i64:$offset, IMM12bit:$imm_offset)),
2419 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, (as_i16imm $imm_offset))
2420 >;
2421
2422 def : Pat <
Tom Stellard2937cbc2014-02-06 18:36:39 +00002423 (st vt:$value, (add i64:$ptr, IMM12bit:$offset)),
2424 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
2425 >;
2426
2427 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002428 (st vt:$value, i64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00002429 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
2430 >;
2431
2432 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002433 (st vt:$value, (add i64:$ptr, i64:$offset)),
Tom Stellard556d9aa2013-06-03 17:39:37 +00002434 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, 0)
2435 >;
2436}
2437
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002438defm : MUBUFStore_Pattern <BUFFER_STORE_BYTE, i32, truncstorei8_global>;
2439defm : MUBUFStore_Pattern <BUFFER_STORE_SHORT, i32, truncstorei16_global>;
2440defm : MUBUFStore_Pattern <BUFFER_STORE_DWORD, i32, global_store>;
2441defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, i64, global_store>;
2442defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, v2i32, global_store>;
2443defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4, v4i32, global_store>;
Tom Stellard556d9aa2013-06-03 17:39:37 +00002444
Michel Danzer13736222014-01-27 07:20:51 +00002445// BUFFER_LOAD_DWORD*, addr64=0
2446multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2447 MUBUF bothen> {
2448
2449 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002450 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002451 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2452 imm:$tfe)),
2453 (offset $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2454 (as_i1imm $slc), (as_i1imm $tfe))
2455 >;
2456
2457 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002458 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002459 imm, 1, 0, imm:$glc, imm:$slc,
2460 imm:$tfe)),
2461 (offen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2462 (as_i1imm $tfe))
2463 >;
2464
2465 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002466 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002467 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2468 imm:$tfe)),
2469 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2470 (as_i1imm $slc), (as_i1imm $tfe))
2471 >;
2472
2473 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002474 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002475 imm, 1, 1, imm:$glc, imm:$slc,
2476 imm:$tfe)),
2477 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2478 (as_i1imm $tfe))
2479 >;
2480}
2481
2482defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2483 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2484defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2485 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2486defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2487 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2488
Tom Stellardafcf12f2013-09-12 02:55:14 +00002489//===----------------------------------------------------------------------===//
2490// MTBUF Patterns
2491//===----------------------------------------------------------------------===//
2492
2493// TBUFFER_STORE_FORMAT_*, addr64=0
2494class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002495 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002496 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2497 imm:$nfmt, imm:$offen, imm:$idxen,
2498 imm:$glc, imm:$slc, imm:$tfe),
2499 (opcode
2500 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2501 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2502 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2503>;
2504
2505def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2506def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2507def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2508def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2509
Matt Arsenault84543822014-06-11 18:11:34 +00002510let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002511
2512// Sea island new arithmetic instructinos
2513let neverHasSideEffects = 1 in {
2514defm V_TRUNC_F64 : VOP1_64 <0x00000017, "V_TRUNC_F64",
2515 [(set f64:$dst, (ftrunc f64:$src0))]
2516>;
2517defm V_CEIL_F64 : VOP1_64 <0x00000018, "V_CEIL_F64",
2518 [(set f64:$dst, (fceil f64:$src0))]
2519>;
2520defm V_FLOOR_F64 : VOP1_64 <0x0000001A, "V_FLOOR_F64",
2521 [(set f64:$dst, (ffloor f64:$src0))]
2522>;
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002523defm V_RNDNE_F64 : VOP1_64 <0x00000019, "V_RNDNE_F64",
2524 [(set f64:$dst, (frint f64:$src0))]
2525>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002526
Tom Stellardc721a232014-05-16 20:56:47 +00002527defm V_QSAD_PK_U16_U8 : VOP3_32 <0x00000173, "V_QSAD_PK_U16_U8", []>;
2528defm V_MQSAD_U16_U8 : VOP3_32 <0x000000172, "V_MQSAD_U16_U8", []>;
2529defm V_MQSAD_U32_U8 : VOP3_32 <0x00000175, "V_MQSAD_U32_U8", []>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002530def V_MAD_U64_U32 : VOP3_64 <0x00000176, "V_MAD_U64_U32", []>;
2531
2532// XXX - Does this set VCC?
2533def V_MAD_I64_I32 : VOP3_64 <0x00000177, "V_MAD_I64_I32", []>;
2534} // End neverHasSideEffects = 1
2535
2536// Remaining instructions:
2537// FLAT_*
2538// S_CBRANCH_CDBGUSER
2539// S_CBRANCH_CDBGSYS
2540// S_CBRANCH_CDBGSYS_OR_USER
2541// S_CBRANCH_CDBGSYS_AND_USER
2542// S_DCACHE_INV_VOL
2543// V_EXP_LEGACY_F32
2544// V_LOG_LEGACY_F32
2545// DS_NOP
2546// DS_GWS_SEMA_RELEASE_ALL
2547// DS_WRAP_RTN_B32
2548// DS_CNDXCHG32_RTN_B64
2549// DS_WRITE_B96
2550// DS_WRITE_B128
2551// DS_CONDXCHG32_RTN_B128
2552// DS_READ_B96
2553// DS_READ_B128
2554// BUFFER_LOAD_DWORDX3
2555// BUFFER_STORE_DWORDX3
2556
Matt Arsenault84543822014-06-11 18:11:34 +00002557} // End iSCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002558
2559
Christian Konig2989ffc2013-03-18 11:34:16 +00002560/********** ====================== **********/
2561/********** Indirect adressing **********/
2562/********** ====================== **********/
2563
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002564multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002565
Christian Konig2989ffc2013-03-18 11:34:16 +00002566 // 1. Extract with offset
2567 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002568 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard880a80a2014-06-17 16:53:14 +00002569 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002570 >;
2571
2572 // 2. Extract without offset
2573 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002574 (vector_extract vt:$vec, i32:$idx),
Tom Stellard880a80a2014-06-17 16:53:14 +00002575 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002576 >;
2577
2578 // 3. Insert with offset
2579 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002580 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002581 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002582 >;
2583
2584 // 4. Insert without offset
2585 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002586 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002587 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002588 >;
2589}
2590
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002591defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2592defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2593defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2594defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2595
2596defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2597defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2598defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2599defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002600
Tom Stellard81d871d2013-11-13 23:36:50 +00002601//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002602// Conversion Patterns
2603//===----------------------------------------------------------------------===//
2604
2605def : Pat<(i32 (sext_inreg i32:$src, i1)),
2606 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
2607
2608// TODO: Match 64-bit BFE. SI has a 64-bit BFE, but it's scalar only so it
2609// might not be worth the effort, and will need to expand to shifts when
2610// fixing SGPR copies.
2611
2612// Handle sext_inreg in i64
2613def : Pat <
2614 (i64 (sext_inreg i64:$src, i1)),
2615 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2616 (S_BFE_I32 (EXTRACT_SUBREG i64:$src, sub0), 65536), sub0), // 0 | 1 << 16
2617 (S_MOV_B32 -1), sub1)
2618>;
2619
2620def : Pat <
2621 (i64 (sext_inreg i64:$src, i8)),
2622 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2623 (S_SEXT_I32_I8 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2624 (S_MOV_B32 -1), sub1)
2625>;
2626
2627def : Pat <
2628 (i64 (sext_inreg i64:$src, i16)),
2629 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2630 (S_SEXT_I32_I16 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2631 (S_MOV_B32 -1), sub1)
2632>;
2633
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00002634class ZExt_i64_i32_Pat <SDNode ext> : Pat <
2635 (i64 (ext i32:$src)),
2636 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
2637 (S_MOV_B32 0), sub1)
2638>;
2639
2640class ZExt_i64_i1_Pat <SDNode ext> : Pat <
2641 (i64 (ext i1:$src)),
2642 (INSERT_SUBREG
2643 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2644 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0),
2645 (S_MOV_B32 0), sub1)
2646>;
2647
2648
2649def : ZExt_i64_i32_Pat<zext>;
2650def : ZExt_i64_i32_Pat<anyext>;
2651def : ZExt_i64_i1_Pat<zext>;
2652def : ZExt_i64_i1_Pat<anyext>;
2653
2654def : Pat <
2655 (i64 (sext i32:$src)),
2656 (INSERT_SUBREG
2657 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
2658 (S_ASHR_I32 $src, 31), sub1)
2659>;
2660
2661def : Pat <
2662 (i64 (sext i1:$src)),
2663 (INSERT_SUBREG
2664 (INSERT_SUBREG
2665 (i64 (IMPLICIT_DEF)),
2666 (V_CNDMASK_B32_e64 0, -1, $src), sub0),
2667 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
2668>;
2669
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00002670def : Pat <
2671 (f32 (sint_to_fp i1:$src)),
2672 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
2673>;
2674
2675def : Pat <
2676 (f32 (uint_to_fp i1:$src)),
2677 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
2678>;
2679
2680def : Pat <
2681 (f64 (sint_to_fp i1:$src)),
2682 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
2683>;
2684
2685def : Pat <
2686 (f64 (uint_to_fp i1:$src)),
2687 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
2688>;
2689
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002690//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00002691// Miscellaneous Patterns
2692//===----------------------------------------------------------------------===//
2693
2694def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00002695 (i32 (trunc i64:$a)),
2696 (EXTRACT_SUBREG $a, sub0)
2697>;
2698
Michel Danzerbf1a6412014-01-28 03:01:16 +00002699def : Pat <
2700 (i1 (trunc i32:$a)),
2701 (V_CMP_EQ_I32_e64 (V_AND_B32_e32 (i32 1), $a), 1)
2702>;
2703
Matt Arsenault04fca442013-11-18 20:09:37 +00002704// V_ADD_I32_e32/S_ADD_I32 produces carry in VCC/SCC. For the vector
2705// case, the sgpr-copies pass will fix this to use the vector version.
2706def : Pat <
2707 (i32 (addc i32:$src0, i32:$src1)),
2708 (S_ADD_I32 $src0, $src1)
2709>;
2710
Matt Arsenaultb5b51102014-06-10 19:18:21 +00002711def : Pat <
2712 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
2713 (V_BCNT_U32_B32_e32 $popcnt, $val)
2714>;
2715
Matt Arsenault8333e432014-06-10 19:18:24 +00002716def : Pat <
2717 (i64 (ctpop i64:$src)),
2718 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2719 (S_BCNT1_I32_B64 $src), sub0),
2720 (S_MOV_B32 0), sub1)
2721>;
2722
Tom Stellardfb961692013-10-23 00:44:19 +00002723//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00002724// Miscellaneous Optimization Patterns
2725//============================================================================//
2726
2727def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
2728
Tom Stellard75aadc22012-12-11 21:25:42 +00002729} // End isSI predicate