blob: 3bf2b9f6c5da69a69d00c8ea33759adf64dd80fb [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Lauro Ramos Venancio25188892007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000024#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000025#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000026#include "llvm/ADT/VectorExtras.h"
27#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerdc3adc82007-02-27 04:43:02 +000028#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000032#include "llvm/CodeGen/SelectionDAG.h"
33#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000034#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000035#include "llvm/Target/TargetOptions.h"
Chris Lattnerf6a69662006-10-31 19:42:44 +000036#include "llvm/ADT/StringExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000037using namespace llvm;
38
Chris Lattner76ac0682005-11-15 00:40:23 +000039X86TargetLowering::X86TargetLowering(TargetMachine &TM)
40 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000041 Subtarget = &TM.getSubtarget<X86Subtarget>();
42 X86ScalarSSE = Subtarget->hasSSE2();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000043 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000044
Chris Lattner76ac0682005-11-15 00:40:23 +000045 // Set up the TargetLowering object.
46
47 // X86 is weird, it always uses i8 for shift amounts and setcc results.
48 setShiftAmountType(MVT::i8);
49 setSetCCResultType(MVT::i8);
50 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000051 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000052 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000053 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000054
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000055 if (Subtarget->isTargetDarwin()) {
Evan Chengb09a56f2006-03-17 20:31:41 +000056 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000057 setUseUnderscoreSetJmp(false);
58 setUseUnderscoreLongJmp(false);
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +000059 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000060 // MS runtime is weird: it exports _setjmp, but longjmp!
61 setUseUnderscoreSetJmp(true);
62 setUseUnderscoreLongJmp(false);
63 } else {
64 setUseUnderscoreSetJmp(true);
65 setUseUnderscoreLongJmp(true);
66 }
67
Chris Lattner76ac0682005-11-15 00:40:23 +000068 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000069 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
70 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
71 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000072 if (Subtarget->is64Bit())
73 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000074
Evan Cheng5d9fd972006-10-04 00:56:09 +000075 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
76
Chris Lattner76ac0682005-11-15 00:40:23 +000077 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
78 // operation.
79 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
80 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
81 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000082
Evan Cheng11b0a5d2006-09-08 06:48:29 +000083 if (Subtarget->is64Bit()) {
84 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000085 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000086 } else {
87 if (X86ScalarSSE)
88 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
89 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
90 else
91 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
92 }
Chris Lattner76ac0682005-11-15 00:40:23 +000093
94 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
95 // this operation.
96 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
97 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +000098 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +000099 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +0000100 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +0000101 else {
102 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
103 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
104 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000105
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000106 if (!Subtarget->is64Bit()) {
107 // Custom lower SINT_TO_FP and FP_TO_SINT from/to i64 in 32-bit mode.
108 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
109 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
110 }
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000111
Evan Cheng08390f62006-01-30 22:13:22 +0000112 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
113 // this operation.
114 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
115 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
116
117 if (X86ScalarSSE) {
118 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
119 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000120 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000121 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000122 }
123
124 // Handle FP_TO_UINT by promoting the destination to a larger signed
125 // conversion.
126 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
127 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
128 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
129
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000130 if (Subtarget->is64Bit()) {
131 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000132 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000133 } else {
134 if (X86ScalarSSE && !Subtarget->hasSSE3())
135 // Expand FP_TO_UINT into a select.
136 // FIXME: We would like to use a Custom expander here eventually to do
137 // the optimal thing for SSE vs. the default expansion in the legalizer.
138 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
139 else
140 // With SSE3 we can use fisttpll to convert to a signed i64.
141 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
142 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000143
Chris Lattner55c17f92006-12-05 18:22:22 +0000144 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Chris Lattnerc20b7e82006-12-05 18:45:06 +0000145 if (!X86ScalarSSE) {
146 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
147 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
148 }
Chris Lattner30107e62005-12-23 05:15:23 +0000149
Evan Cheng0d41d192006-10-30 08:02:39 +0000150 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng593bea72006-02-17 07:01:52 +0000151 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000152 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
153 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000154 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000155 if (Subtarget->is64Bit())
156 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000157 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000158 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000159 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
160 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000161 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000162
Chris Lattner76ac0682005-11-15 00:40:23 +0000163 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
164 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
165 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
166 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
167 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
168 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
169 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
170 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
171 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000172 if (Subtarget->is64Bit()) {
173 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
174 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
175 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
176 }
177
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000178 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000179 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000180
Chris Lattner76ac0682005-11-15 00:40:23 +0000181 // These should be promoted to a larger select which is supported.
182 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
183 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000184 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000185 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
186 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
187 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
188 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
189 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
190 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
191 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
192 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
193 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000194 if (Subtarget->is64Bit()) {
195 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
196 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
197 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000198 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000199 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000200 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000201 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000202 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000203 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venancio25188892007-04-20 21:38:10 +0000204 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000205 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000206 if (Subtarget->is64Bit()) {
207 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
208 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
209 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
210 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
211 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000212 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000213 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
214 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
215 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000216 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000217 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
218 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000219
Chris Lattner9c415362005-11-29 06:16:21 +0000220 // We don't have line number support yet.
221 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000222 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000223 // FIXME - use subtarget debug flags
Anton Korobeynikovaa4c0f92006-10-31 08:31:24 +0000224 if (!Subtarget->isTargetDarwin() &&
225 !Subtarget->isTargetELF() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +0000226 !Subtarget->isTargetCygMing())
Jim Laskeyf9e54452007-01-26 14:34:52 +0000227 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000228
Anton Korobeynikovf1dcf692007-05-02 19:53:33 +0000229 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
230 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
231 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
232 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
233 if (Subtarget->is64Bit()) {
234 // FIXME: Verify
235 setExceptionPointerRegister(X86::RAX);
236 setExceptionSelectorRegister(X86::RDX);
237 } else {
238 setExceptionPointerRegister(X86::EAX);
239 setExceptionSelectorRegister(X86::EDX);
240 }
241
Nate Begemane74795c2006-01-25 18:21:52 +0000242 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
243 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemane74795c2006-01-25 18:21:52 +0000244 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Nate Begemane74795c2006-01-25 18:21:52 +0000245 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Evan Chengdeaea252007-03-02 23:16:35 +0000246 if (Subtarget->is64Bit())
247 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
248 else
249 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
250
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000251 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000252 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000253 if (Subtarget->is64Bit())
254 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +0000255 if (Subtarget->isTargetCygMing())
256 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
257 else
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000259
Chris Lattner76ac0682005-11-15 00:40:23 +0000260 if (X86ScalarSSE) {
261 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000262 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
263 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000264
Evan Cheng72d5c252006-01-31 22:28:30 +0000265 // Use ANDPD to simulate FABS.
266 setOperationAction(ISD::FABS , MVT::f64, Custom);
267 setOperationAction(ISD::FABS , MVT::f32, Custom);
268
269 // Use XORP to simulate FNEG.
270 setOperationAction(ISD::FNEG , MVT::f64, Custom);
271 setOperationAction(ISD::FNEG , MVT::f32, Custom);
272
Evan Cheng4363e882007-01-05 07:55:56 +0000273 // Use ANDPD and ORPD to simulate FCOPYSIGN.
274 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
275 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
276
Evan Chengd8fba3a2006-02-02 00:28:23 +0000277 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000278 setOperationAction(ISD::FSIN , MVT::f64, Expand);
279 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000280 setOperationAction(ISD::FREM , MVT::f64, Expand);
281 setOperationAction(ISD::FSIN , MVT::f32, Expand);
282 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000283 setOperationAction(ISD::FREM , MVT::f32, Expand);
284
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000285 // Expand FP immediates into loads from the stack, except for the special
286 // cases we handle.
287 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
288 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000289 addLegalFPImmediate(+0.0); // xorps / xorpd
290 } else {
291 // Set up the FP register classes.
Dale Johannesena2b3c172007-07-03 00:53:03 +0000292 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
293 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000294
Evan Cheng4363e882007-01-05 07:55:56 +0000295 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesena2b3c172007-07-03 00:53:03 +0000296 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng4363e882007-01-05 07:55:56 +0000297 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
298 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesena2b3c172007-07-03 00:53:03 +0000299 setOperationAction(ISD::FP_ROUND, MVT::f32, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000300
Chris Lattner76ac0682005-11-15 00:40:23 +0000301 if (!UnsafeFPMath) {
302 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
303 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
304 }
305
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000306 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Dale Johannesena2b3c172007-07-03 00:53:03 +0000307 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000308 addLegalFPImmediate(+0.0); // FLD0
309 addLegalFPImmediate(+1.0); // FLD1
310 addLegalFPImmediate(-0.0); // FLD0/FCHS
311 addLegalFPImmediate(-1.0); // FLD1/FCHS
312 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000313
Evan Cheng19264272006-03-01 01:11:20 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Dan Gohmaneefa83e2007-05-18 18:44:07 +0000316 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Evan Cheng19264272006-03-01 01:11:20 +0000318 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
319 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000320 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
Evan Cheng444d3ca2007-06-29 00:18:15 +0000321 setOperationAction(ISD::FNEG, (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000322 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000323 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000324 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
325 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
326 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
327 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
328 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
329 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000330 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000331 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000332 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000333 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Dan Gohman57111e72007-07-10 00:05:58 +0000334 setOperationAction(ISD::FABS, (MVT::ValueType)VT, Expand);
335 setOperationAction(ISD::FSIN, (MVT::ValueType)VT, Expand);
336 setOperationAction(ISD::FCOS, (MVT::ValueType)VT, Expand);
337 setOperationAction(ISD::FREM, (MVT::ValueType)VT, Expand);
338 setOperationAction(ISD::FPOWI, (MVT::ValueType)VT, Expand);
339 setOperationAction(ISD::FSQRT, (MVT::ValueType)VT, Expand);
340 setOperationAction(ISD::FCOPYSIGN, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000341 }
342
Evan Chengbc047222006-03-22 19:22:18 +0000343 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000344 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
345 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
346 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Bill Wendling98d21042007-03-26 07:53:08 +0000347 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng9e252e32006-02-22 02:26:30 +0000348
Evan Cheng19264272006-03-01 01:11:20 +0000349 // FIXME: add MMX packed arithmetics
Bill Wendling97905b42007-03-07 05:43:18 +0000350
Bill Wendling6092ce22007-03-08 22:09:11 +0000351 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
352 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
353 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner2805bce2007-04-12 04:14:49 +0000354 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling6092ce22007-03-08 22:09:11 +0000355
Bill Wendlinge9b81f52007-03-10 09:57:05 +0000356 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
357 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
358 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
359
Bill Wendlinge3103412007-03-15 21:24:36 +0000360 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
361 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
362
Bill Wendling144b8bb2007-03-16 09:44:46 +0000363 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000364 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000365 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000366 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
367 setOperationAction(ISD::AND, MVT::v2i32, Promote);
368 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
369 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000370
371 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000372 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000373 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000374 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
375 setOperationAction(ISD::OR, MVT::v2i32, Promote);
376 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
377 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000378
379 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000380 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000381 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000382 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
383 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
384 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
385 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000386
Bill Wendling6092ce22007-03-08 22:09:11 +0000387 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendling98d21042007-03-26 07:53:08 +0000388 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling6092ce22007-03-08 22:09:11 +0000389 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendling98d21042007-03-26 07:53:08 +0000390 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
391 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
392 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
393 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling6092ce22007-03-08 22:09:11 +0000394
Bill Wendling6dff51a2007-03-27 20:22:40 +0000395 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
396 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
397 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
398 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlingd551a182007-03-22 18:42:45 +0000399
400 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
401 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
402 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendling6dff51a2007-03-27 20:22:40 +0000403 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendlingad2db4a2007-03-28 00:57:11 +0000404
405 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
406 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling591eab82007-04-24 21:16:55 +0000407 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Custom);
408 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000409 }
410
Evan Chengbc047222006-03-22 19:22:18 +0000411 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000412 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
413
Evan Chengbf3df772006-10-27 18:49:08 +0000414 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
415 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
416 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
417 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman57111e72007-07-10 00:05:58 +0000418 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
419 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
420 setOperationAction(ISD::FABS, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000421 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
422 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
423 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000424 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000425 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000426 }
427
Evan Chengbc047222006-03-22 19:22:18 +0000428 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000429 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
430 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
431 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
432 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
433 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
434
Evan Cheng617a6a82006-04-10 07:23:14 +0000435 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
436 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
437 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng57f261b2007-03-12 22:58:52 +0000438 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000439 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
440 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
441 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng57f261b2007-03-12 22:58:52 +0000442 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000443 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Chengbf3df772006-10-27 18:49:08 +0000444 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
445 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
446 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
447 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman57111e72007-07-10 00:05:58 +0000448 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
449 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
450 setOperationAction(ISD::FABS, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000451
Evan Cheng617a6a82006-04-10 07:23:14 +0000452 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
453 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000454 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000455 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
456 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
457 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000458
Evan Cheng92232302006-04-12 21:21:57 +0000459 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
460 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
461 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
462 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
463 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
464 }
465 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
466 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
467 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
468 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
469 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
470 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
471
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000472 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng92232302006-04-12 21:21:57 +0000473 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
474 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
475 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
476 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
477 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
478 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
479 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000480 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
481 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000482 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
483 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000484 }
Evan Cheng92232302006-04-12 21:21:57 +0000485
486 // Custom lower v2i64 and v2f64 selects.
487 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000488 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000489 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000490 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000491 }
492
Evan Cheng78038292006-04-05 23:38:46 +0000493 // We want to custom lower some of our intrinsics.
494 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
495
Evan Cheng5987cfb2006-07-07 08:33:52 +0000496 // We have target-specific dag combine patterns for the following nodes:
497 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner9259b1e2006-10-04 06:57:07 +0000498 setTargetDAGCombine(ISD::SELECT);
Evan Cheng5987cfb2006-07-07 08:33:52 +0000499
Chris Lattner76ac0682005-11-15 00:40:23 +0000500 computeRegisterProperties();
501
Evan Cheng6a374562006-02-14 08:25:08 +0000502 // FIXME: These should be based on subtarget info. Plus, the values should
503 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000504 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
505 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
506 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000507 allowUnalignedMemoryAccesses = true; // x86 supports it!
508}
509
Chris Lattner3c763092007-02-25 08:29:00 +0000510
511//===----------------------------------------------------------------------===//
512// Return Value Calling Convention Implementation
513//===----------------------------------------------------------------------===//
514
Chris Lattnerba3d2732007-02-28 04:55:35 +0000515#include "X86GenCallingConv.inc"
Chris Lattnerc9eed392007-02-27 05:28:59 +0000516
Chris Lattner2fc0d702007-02-25 09:12:39 +0000517/// LowerRET - Lower an ISD::RET node.
518SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
519 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
520
Chris Lattnerc9eed392007-02-27 05:28:59 +0000521 SmallVector<CCValAssign, 16> RVLocs;
522 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner944200b2007-06-19 00:13:10 +0000523 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
524 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Chris Lattner152bfa12007-02-28 07:09:55 +0000525 CCInfo.AnalyzeReturn(Op.Val, RetCC_X86);
Chris Lattner2fc0d702007-02-25 09:12:39 +0000526
Chris Lattner2fc0d702007-02-25 09:12:39 +0000527
528 // If this is the first return lowered for this function, add the regs to the
529 // liveout set for the function.
530 if (DAG.getMachineFunction().liveout_empty()) {
Chris Lattnerc9eed392007-02-27 05:28:59 +0000531 for (unsigned i = 0; i != RVLocs.size(); ++i)
532 if (RVLocs[i].isRegLoc())
533 DAG.getMachineFunction().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2fc0d702007-02-25 09:12:39 +0000534 }
535
536 SDOperand Chain = Op.getOperand(0);
537 SDOperand Flag;
538
539 // Copy the result values into the output registers.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000540 if (RVLocs.size() != 1 || !RVLocs[0].isRegLoc() ||
541 RVLocs[0].getLocReg() != X86::ST0) {
542 for (unsigned i = 0; i != RVLocs.size(); ++i) {
543 CCValAssign &VA = RVLocs[i];
544 assert(VA.isRegLoc() && "Can only return in registers!");
545 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1),
546 Flag);
Chris Lattner2fc0d702007-02-25 09:12:39 +0000547 Flag = Chain.getValue(1);
548 }
549 } else {
550 // We need to handle a destination of ST0 specially, because it isn't really
551 // a register.
552 SDOperand Value = Op.getOperand(1);
553
554 // If this is an FP return with ScalarSSE, we need to move the value from
555 // an XMM register onto the fp-stack.
556 if (X86ScalarSSE) {
557 SDOperand MemLoc;
558
559 // If this is a load into a scalarsse value, don't store the loaded value
560 // back to the stack, only to reload it: just replace the scalar-sse load.
561 if (ISD::isNON_EXTLoad(Value.Val) &&
562 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
563 Chain = Value.getOperand(0);
564 MemLoc = Value.getOperand(1);
565 } else {
566 // Spill the value to memory and reload it into top of stack.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000567 unsigned Size = MVT::getSizeInBits(RVLocs[0].getValVT())/8;
Chris Lattner2fc0d702007-02-25 09:12:39 +0000568 MachineFunction &MF = DAG.getMachineFunction();
569 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
570 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
571 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
572 }
Dale Johannesena2b3c172007-07-03 00:53:03 +0000573 SDVTList Tys = DAG.getVTList(RVLocs[0].getValVT(), MVT::Other);
Chris Lattnerc9eed392007-02-27 05:28:59 +0000574 SDOperand Ops[] = {Chain, MemLoc, DAG.getValueType(RVLocs[0].getValVT())};
Chris Lattner2fc0d702007-02-25 09:12:39 +0000575 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
576 Chain = Value.getValue(1);
577 }
578
579 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
580 SDOperand Ops[] = { Chain, Value };
581 Chain = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
582 Flag = Chain.getValue(1);
583 }
584
585 SDOperand BytesToPop = DAG.getConstant(getBytesToPopOnReturn(), MVT::i16);
586 if (Flag.Val)
587 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop, Flag);
588 else
589 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop);
590}
591
592
Chris Lattner0cd99602007-02-25 08:59:22 +0000593/// LowerCallResult - Lower the result values of an ISD::CALL into the
594/// appropriate copies out of appropriate physical registers. This assumes that
595/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
596/// being lowered. The returns a SDNode with the same number of values as the
597/// ISD::CALL.
598SDNode *X86TargetLowering::
599LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
600 unsigned CallingConv, SelectionDAG &DAG) {
Chris Lattner152bfa12007-02-28 07:09:55 +0000601
602 // Assign locations to each value returned by this call.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000603 SmallVector<CCValAssign, 16> RVLocs;
Chris Lattner944200b2007-06-19 00:13:10 +0000604 bool isVarArg = cast<ConstantSDNode>(TheCall->getOperand(2))->getValue() != 0;
605 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
Chris Lattner152bfa12007-02-28 07:09:55 +0000606 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
607
Chris Lattner0cd99602007-02-25 08:59:22 +0000608
Chris Lattner152bfa12007-02-28 07:09:55 +0000609 SmallVector<SDOperand, 8> ResultVals;
Chris Lattner0cd99602007-02-25 08:59:22 +0000610
611 // Copy all of the result registers out of their specified physreg.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000612 if (RVLocs.size() != 1 || RVLocs[0].getLocReg() != X86::ST0) {
613 for (unsigned i = 0; i != RVLocs.size(); ++i) {
614 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
615 RVLocs[i].getValVT(), InFlag).getValue(1);
Chris Lattner0cd99602007-02-25 08:59:22 +0000616 InFlag = Chain.getValue(2);
617 ResultVals.push_back(Chain.getValue(0));
618 }
619 } else {
620 // Copies from the FP stack are special, as ST0 isn't a valid register
621 // before the fp stackifier runs.
622
623 // Copy ST0 into an RFP register with FP_GET_RESULT.
Dale Johannesena2b3c172007-07-03 00:53:03 +0000624 SDVTList Tys = DAG.getVTList(RVLocs[0].getValVT(), MVT::Other, MVT::Flag);
Chris Lattner0cd99602007-02-25 08:59:22 +0000625 SDOperand GROps[] = { Chain, InFlag };
626 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
627 Chain = RetVal.getValue(1);
628 InFlag = RetVal.getValue(2);
629
630 // If we are using ScalarSSE, store ST(0) to the stack and reload it into
631 // an XMM register.
632 if (X86ScalarSSE) {
633 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
634 // shouldn't be necessary except that RFP cannot be live across
635 // multiple blocks. When stackifier is fixed, they can be uncoupled.
636 MachineFunction &MF = DAG.getMachineFunction();
637 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
638 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
639 SDOperand Ops[] = {
Chris Lattnerc9eed392007-02-27 05:28:59 +0000640 Chain, RetVal, StackSlot, DAG.getValueType(RVLocs[0].getValVT()), InFlag
Chris Lattner0cd99602007-02-25 08:59:22 +0000641 };
642 Chain = DAG.getNode(X86ISD::FST, MVT::Other, Ops, 5);
Chris Lattnerc9eed392007-02-27 05:28:59 +0000643 RetVal = DAG.getLoad(RVLocs[0].getValVT(), Chain, StackSlot, NULL, 0);
Chris Lattner0cd99602007-02-25 08:59:22 +0000644 Chain = RetVal.getValue(1);
645 }
Chris Lattner0cd99602007-02-25 08:59:22 +0000646 ResultVals.push_back(RetVal);
647 }
648
649 // Merge everything together with a MERGE_VALUES node.
650 ResultVals.push_back(Chain);
651 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
652 &ResultVals[0], ResultVals.size()).Val;
Chris Lattner3c763092007-02-25 08:29:00 +0000653}
654
655
Chris Lattner76ac0682005-11-15 00:40:23 +0000656//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000657// C & StdCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000658//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000659// StdCall calling convention seems to be standard for many Windows' API
660// routines and around. It differs from C calling convention just a little:
661// callee should clean up the stack, not caller. Symbols should be also
662// decorated in some fancy way :) It doesn't support any vector arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +0000663
Evan Cheng24eb3f42006-04-27 05:35:28 +0000664/// AddLiveIn - This helper function adds the specified physical register to the
665/// MachineFunction as a live in value. It also creates a corresponding virtual
666/// register for it.
667static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000668 const TargetRegisterClass *RC) {
Evan Cheng24eb3f42006-04-27 05:35:28 +0000669 assert(RC->contains(PReg) && "Not the correct regclass!");
670 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
671 MF.addLiveIn(PReg, VReg);
672 return VReg;
673}
674
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000675SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
676 bool isStdCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000677 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000678 MachineFunction &MF = DAG.getMachineFunction();
679 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000680 SDOperand Root = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000681 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000682
Chris Lattner227b6c52007-02-28 07:00:42 +0000683 // Assign locations to all of the incoming arguments.
Chris Lattnerb9db2252007-02-28 05:46:49 +0000684 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +0000685 CCState CCInfo(MF.getFunction()->getCallingConv(), isVarArg,
686 getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +0000687 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_32_C);
688
Chris Lattnerb9db2252007-02-28 05:46:49 +0000689 SmallVector<SDOperand, 8> ArgValues;
690 unsigned LastVal = ~0U;
691 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
692 CCValAssign &VA = ArgLocs[i];
693 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
694 // places.
695 assert(VA.getValNo() != LastVal &&
696 "Don't support value assigned to multiple locs yet");
697 LastVal = VA.getValNo();
698
699 if (VA.isRegLoc()) {
700 MVT::ValueType RegVT = VA.getLocVT();
701 TargetRegisterClass *RC;
702 if (RegVT == MVT::i32)
703 RC = X86::GR32RegisterClass;
704 else {
705 assert(MVT::isVector(RegVT));
706 RC = X86::VR128RegisterClass;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000707 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000708
Chris Lattner9c7e5e32007-03-02 05:12:29 +0000709 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
710 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattnerb9db2252007-02-28 05:46:49 +0000711
712 // If this is an 8 or 16-bit value, it is really passed promoted to 32
713 // bits. Insert an assert[sz]ext to capture this, then truncate to the
714 // right size.
715 if (VA.getLocInfo() == CCValAssign::SExt)
716 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
717 DAG.getValueType(VA.getValVT()));
718 else if (VA.getLocInfo() == CCValAssign::ZExt)
719 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
720 DAG.getValueType(VA.getValVT()));
721
722 if (VA.getLocInfo() != CCValAssign::Full)
723 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
724
725 ArgValues.push_back(ArgValue);
726 } else {
727 assert(VA.isMemLoc());
728
729 // Create the nodes corresponding to a load from this parameter slot.
730 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
731 VA.getLocMemOffset());
732 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
733 ArgValues.push_back(DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0));
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000734 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000735 }
Chris Lattnerb9db2252007-02-28 05:46:49 +0000736
737 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000738
Evan Cheng17e734f2006-05-23 21:06:34 +0000739 ArgValues.push_back(Root);
740
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000741 // If the function takes variable number of arguments, make a frame index for
742 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000743 if (isVarArg)
Chris Lattnerb9db2252007-02-28 05:46:49 +0000744 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000745
746 if (isStdCall && !isVarArg) {
Chris Lattnerb9db2252007-02-28 05:46:49 +0000747 BytesToPopOnReturn = StackSize; // Callee pops everything..
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000748 BytesCallerReserves = 0;
749 } else {
Anton Korobeynikove7ec3bc2007-03-06 08:12:33 +0000750 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerb9db2252007-02-28 05:46:49 +0000751
752 // If this is an sret function, the return should pop the hidden pointer.
Anton Korobeynikove7ec3bc2007-03-06 08:12:33 +0000753 if (NumArgs &&
754 (cast<ConstantSDNode>(Op.getOperand(3))->getValue() &
Anton Korobeynikoved4b3032007-03-07 16:25:09 +0000755 ISD::ParamFlags::StructReturn))
Chris Lattnerb9db2252007-02-28 05:46:49 +0000756 BytesToPopOnReturn = 4;
757
758 BytesCallerReserves = StackSize;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000759 }
760
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000761 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
762 ReturnAddrIndex = 0; // No return address slot generated yet.
Evan Cheng17e734f2006-05-23 21:06:34 +0000763
Chris Lattnerff0598d2007-04-17 17:21:52 +0000764 MF.getInfo<X86MachineFunctionInfo>()
765 ->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000766
Evan Cheng17e734f2006-05-23 21:06:34 +0000767 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +0000768 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +0000769 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000770}
771
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000772SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +0000773 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +0000774 SDOperand Chain = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000775 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000776 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
777 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +0000778 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000779
Chris Lattner227b6c52007-02-28 07:00:42 +0000780 // Analyze operands of the call, assigning locations to each operand.
Chris Lattnerbe799592007-02-28 05:31:48 +0000781 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +0000782 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +0000783 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_32_C);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000784
Chris Lattnerbe799592007-02-28 05:31:48 +0000785 // Get a count of how many bytes are to be pushed on the stack.
786 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattner76ac0682005-11-15 00:40:23 +0000787
Evan Cheng2a330942006-05-25 00:59:30 +0000788 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000789
Chris Lattner35a08552007-02-25 07:10:00 +0000790 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
791 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng2a330942006-05-25 00:59:30 +0000792
Chris Lattnerbe799592007-02-28 05:31:48 +0000793 SDOperand StackPtr;
Chris Lattnerbe799592007-02-28 05:31:48 +0000794
795 // Walk the register/memloc assignments, inserting copies/loads.
796 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
797 CCValAssign &VA = ArgLocs[i];
798 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000799
Chris Lattnerbe799592007-02-28 05:31:48 +0000800 // Promote the value if needed.
801 switch (VA.getLocInfo()) {
802 default: assert(0 && "Unknown loc info!");
803 case CCValAssign::Full: break;
804 case CCValAssign::SExt:
805 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
806 break;
807 case CCValAssign::ZExt:
808 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
809 break;
810 case CCValAssign::AExt:
811 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
812 break;
Evan Cheng5ee96892006-05-25 18:56:34 +0000813 }
Chris Lattnerbe799592007-02-28 05:31:48 +0000814
815 if (VA.isRegLoc()) {
816 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
817 } else {
818 assert(VA.isMemLoc());
819 if (StackPtr.Val == 0)
820 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
821 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000822 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
823 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +0000824 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000825 }
826
Chris Lattner5958b172007-02-28 05:39:26 +0000827 // If the first argument is an sret pointer, remember it.
Anton Korobeynikove7ec3bc2007-03-06 08:12:33 +0000828 bool isSRet = NumOps &&
829 (cast<ConstantSDNode>(Op.getOperand(6))->getValue() &
Anton Korobeynikoved4b3032007-03-07 16:25:09 +0000830 ISD::ParamFlags::StructReturn);
Chris Lattner5958b172007-02-28 05:39:26 +0000831
Evan Cheng2a330942006-05-25 00:59:30 +0000832 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000833 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
834 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000835
Evan Cheng88decde2006-04-28 21:29:37 +0000836 // Build a sequence of copy-to-reg nodes chained together with token chain
837 // and flag operands which copy the outgoing args into registers.
838 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000839 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
840 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
841 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000842 InFlag = Chain.getValue(1);
843 }
844
Evan Cheng84a041e2007-02-21 21:18:14 +0000845 // ELF / PIC requires GOT in the EBX register before function calls via PLT
846 // GOT pointer.
Evan Cheng1281dc32007-01-22 21:34:25 +0000847 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
848 Subtarget->isPICStyleGOT()) {
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000849 Chain = DAG.getCopyToReg(Chain, X86::EBX,
850 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
851 InFlag);
852 InFlag = Chain.getValue(1);
853 }
854
Evan Cheng2a330942006-05-25 00:59:30 +0000855 // If the callee is a GlobalAddress node (quite common, every direct call is)
856 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000857 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +0000858 // We should use extra load for direct calls to dllimported functions in
859 // non-JIT mode.
860 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
861 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000862 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
863 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +0000864 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
865
Chris Lattnere56fef92007-02-25 06:40:16 +0000866 // Returns a chain & a flag for retval copy to use.
867 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +0000868 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +0000869 Ops.push_back(Chain);
870 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +0000871
872 // Add argument registers to the end of the list so that they are known live
873 // into the call.
874 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000875 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +0000876 RegsToPass[i].second.getValueType()));
Evan Cheng84a041e2007-02-21 21:18:14 +0000877
878 // Add an implicit use GOT pointer in EBX.
879 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
880 Subtarget->isPICStyleGOT())
881 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000882
Evan Cheng88decde2006-04-28 21:29:37 +0000883 if (InFlag.Val)
884 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +0000885
Evan Cheng2a330942006-05-25 00:59:30 +0000886 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000887 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +0000888 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000889
Chris Lattner8be5be82006-05-23 18:50:38 +0000890 // Create the CALLSEQ_END node.
891 unsigned NumBytesForCalleeToPush = 0;
892
Chris Lattner7802f3e2007-02-25 09:06:15 +0000893 if (CC == CallingConv::X86_StdCall) {
894 if (isVarArg)
Chris Lattner5958b172007-02-28 05:39:26 +0000895 NumBytesForCalleeToPush = isSRet ? 4 : 0;
Chris Lattner7802f3e2007-02-25 09:06:15 +0000896 else
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000897 NumBytesForCalleeToPush = NumBytes;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000898 } else {
899 // If this is is a call to a struct-return function, the callee
900 // pops the hidden struct pointer, so we have to push it back.
901 // This is common for Darwin/X86, Linux & Mingw32 targets.
Chris Lattner5958b172007-02-28 05:39:26 +0000902 NumBytesForCalleeToPush = isSRet ? 4 : 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000903 }
904
Chris Lattnerd6b853ad2007-02-25 07:18:38 +0000905 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000906 Ops.clear();
907 Ops.push_back(Chain);
908 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +0000909 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +0000910 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000911 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattner0cd99602007-02-25 08:59:22 +0000912 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000913
Chris Lattner0cd99602007-02-25 08:59:22 +0000914 // Handle result values, copying them out of physregs into vregs that we
915 // return.
Chris Lattner7802f3e2007-02-25 09:06:15 +0000916 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000917}
918
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000919
920//===----------------------------------------------------------------------===//
Chris Lattner3066bec2007-02-28 06:10:12 +0000921// FastCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000922//===----------------------------------------------------------------------===//
923//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000924// The X86 'fastcall' calling convention passes up to two integer arguments in
925// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
926// and requires that the callee pop its arguments off the stack (allowing proper
927// tail calls), and has the same return value conventions as C calling convs.
928//
929// This calling convention always arranges for the callee pop value to be 8n+4
930// bytes, which is needed for tail recursion elimination and stack alignment
931// reasons.
Evan Cheng17e734f2006-05-23 21:06:34 +0000932SDOperand
Chris Lattner3ed3be32007-02-28 06:05:16 +0000933X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000934 MachineFunction &MF = DAG.getMachineFunction();
935 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000936 SDOperand Root = Op.getOperand(0);
Chris Lattner944200b2007-06-19 00:13:10 +0000937 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000938
Chris Lattner227b6c52007-02-28 07:00:42 +0000939 // Assign locations to all of the incoming arguments.
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000940 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +0000941 CCState CCInfo(MF.getFunction()->getCallingConv(), isVarArg,
942 getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +0000943 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_32_FastCall);
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000944
945 SmallVector<SDOperand, 8> ArgValues;
946 unsigned LastVal = ~0U;
947 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
948 CCValAssign &VA = ArgLocs[i];
949 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
950 // places.
951 assert(VA.getValNo() != LastVal &&
952 "Don't support value assigned to multiple locs yet");
953 LastVal = VA.getValNo();
954
955 if (VA.isRegLoc()) {
956 MVT::ValueType RegVT = VA.getLocVT();
957 TargetRegisterClass *RC;
958 if (RegVT == MVT::i32)
959 RC = X86::GR32RegisterClass;
960 else {
961 assert(MVT::isVector(RegVT));
962 RC = X86::VR128RegisterClass;
963 }
964
Chris Lattner9c7e5e32007-03-02 05:12:29 +0000965 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
966 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000967
968 // If this is an 8 or 16-bit value, it is really passed promoted to 32
969 // bits. Insert an assert[sz]ext to capture this, then truncate to the
970 // right size.
971 if (VA.getLocInfo() == CCValAssign::SExt)
972 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
973 DAG.getValueType(VA.getValVT()));
974 else if (VA.getLocInfo() == CCValAssign::ZExt)
975 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
976 DAG.getValueType(VA.getValVT()));
977
978 if (VA.getLocInfo() != CCValAssign::Full)
979 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
980
981 ArgValues.push_back(ArgValue);
982 } else {
983 assert(VA.isMemLoc());
984
985 // Create the nodes corresponding to a load from this parameter slot.
986 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
987 VA.getLocMemOffset());
988 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
989 ArgValues.push_back(DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0));
990 }
991 }
992
Evan Cheng17e734f2006-05-23 21:06:34 +0000993 ArgValues.push_back(Root);
994
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000995 unsigned StackSize = CCInfo.getNextStackOffset();
Anton Korobeynikovaf8be442007-03-01 16:29:22 +0000996
Anton Korobeynikov57af2a42007-03-02 21:50:27 +0000997 if (!Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows()) {
Anton Korobeynikovaf8be442007-03-01 16:29:22 +0000998 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
999 // arguments and the arguments after the retaddr has been pushed are aligned.
1000 if ((StackSize & 7) == 0)
1001 StackSize += 4;
1002 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001003
1004 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001005 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner76ac0682005-11-15 00:40:23 +00001006 ReturnAddrIndex = 0; // No return address slot generated yet.
Chris Lattner66e1d1d2007-02-28 06:21:19 +00001007 BytesToPopOnReturn = StackSize; // Callee pops all stack arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +00001008 BytesCallerReserves = 0;
1009
Chris Lattnerff0598d2007-04-17 17:21:52 +00001010 MF.getInfo<X86MachineFunctionInfo>()
1011 ->setBytesToPopOnReturn(BytesToPopOnReturn);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001012
Evan Cheng17e734f2006-05-23 21:06:34 +00001013 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001014 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +00001015 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001016}
1017
Chris Lattner104aa5d2006-09-26 03:57:53 +00001018SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +00001019 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +00001020 SDOperand Chain = Op.getOperand(0);
Evan Cheng2a330942006-05-25 00:59:30 +00001021 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
Chris Lattner944200b2007-06-19 00:13:10 +00001022 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001023 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +00001024
Chris Lattner227b6c52007-02-28 07:00:42 +00001025 // Analyze operands of the call, assigning locations to each operand.
Chris Lattnerd439e862007-02-28 06:26:33 +00001026 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +00001027 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +00001028 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_32_FastCall);
Chris Lattnerd439e862007-02-28 06:26:33 +00001029
1030 // Get a count of how many bytes are to be pushed on the stack.
1031 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattner76ac0682005-11-15 00:40:23 +00001032
Anton Korobeynikov57af2a42007-03-02 21:50:27 +00001033 if (!Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows()) {
Anton Korobeynikovaf8be442007-03-01 16:29:22 +00001034 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1035 // arguments and the arguments after the retaddr has been pushed are aligned.
1036 if ((NumBytes & 7) == 0)
1037 NumBytes += 4;
1038 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001039
Chris Lattner62c34842006-02-13 09:00:43 +00001040 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattnerd439e862007-02-28 06:26:33 +00001041
Chris Lattner35a08552007-02-25 07:10:00 +00001042 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1043 SmallVector<SDOperand, 8> MemOpChains;
Chris Lattnerd439e862007-02-28 06:26:33 +00001044
1045 SDOperand StackPtr;
1046
1047 // Walk the register/memloc assignments, inserting copies/loads.
1048 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1049 CCValAssign &VA = ArgLocs[i];
1050 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
1051
1052 // Promote the value if needed.
1053 switch (VA.getLocInfo()) {
1054 default: assert(0 && "Unknown loc info!");
1055 case CCValAssign::Full: break;
1056 case CCValAssign::SExt:
1057 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
Chris Lattner3ed3be32007-02-28 06:05:16 +00001058 break;
Chris Lattnerd439e862007-02-28 06:26:33 +00001059 case CCValAssign::ZExt:
1060 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1061 break;
1062 case CCValAssign::AExt:
1063 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1064 break;
1065 }
1066
1067 if (VA.isRegLoc()) {
1068 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1069 } else {
1070 assert(VA.isMemLoc());
1071 if (StackPtr.Val == 0)
1072 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
1073 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001074 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001075 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng2a330942006-05-25 00:59:30 +00001076 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001077 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001078
Evan Cheng2a330942006-05-25 00:59:30 +00001079 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001080 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1081 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001082
Nate Begeman7e5496d2006-02-17 00:03:04 +00001083 // Build a sequence of copy-to-reg nodes chained together with token chain
1084 // and flag operands which copy the outgoing args into registers.
1085 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001086 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1087 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1088 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001089 InFlag = Chain.getValue(1);
1090 }
1091
Evan Cheng2a330942006-05-25 00:59:30 +00001092 // If the callee is a GlobalAddress node (quite common, every direct call is)
1093 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001094 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001095 // We should use extra load for direct calls to dllimported functions in
1096 // non-JIT mode.
1097 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1098 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001099 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1100 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001101 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1102
Evan Cheng84a041e2007-02-21 21:18:14 +00001103 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1104 // GOT pointer.
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001105 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1106 Subtarget->isPICStyleGOT()) {
1107 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1108 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1109 InFlag);
1110 InFlag = Chain.getValue(1);
1111 }
1112
Chris Lattnere56fef92007-02-25 06:40:16 +00001113 // Returns a chain & a flag for retval copy to use.
1114 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001115 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001116 Ops.push_back(Chain);
1117 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001118
1119 // Add argument registers to the end of the list so that they are known live
1120 // into the call.
1121 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001122 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001123 RegsToPass[i].second.getValueType()));
1124
Evan Cheng84a041e2007-02-21 21:18:14 +00001125 // Add an implicit use GOT pointer in EBX.
1126 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1127 Subtarget->isPICStyleGOT())
1128 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1129
Nate Begeman7e5496d2006-02-17 00:03:04 +00001130 if (InFlag.Val)
1131 Ops.push_back(InFlag);
1132
1133 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001134 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001135 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001136 InFlag = Chain.getValue(1);
1137
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001138 // Returns a flag for retval copy to use.
1139 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001140 Ops.clear();
1141 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001142 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1143 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001144 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001145 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001146 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001147
Chris Lattnerba474f52007-02-25 09:10:05 +00001148 // Handle result values, copying them out of physregs into vregs that we
1149 // return.
1150 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001151}
1152
Chris Lattner3066bec2007-02-28 06:10:12 +00001153
1154//===----------------------------------------------------------------------===//
1155// X86-64 C Calling Convention implementation
1156//===----------------------------------------------------------------------===//
1157
1158SDOperand
1159X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner3066bec2007-02-28 06:10:12 +00001160 MachineFunction &MF = DAG.getMachineFunction();
1161 MachineFrameInfo *MFI = MF.getFrameInfo();
1162 SDOperand Root = Op.getOperand(0);
1163 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1164
1165 static const unsigned GPR64ArgRegs[] = {
1166 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1167 };
1168 static const unsigned XMMArgRegs[] = {
1169 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1170 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1171 };
1172
Chris Lattner227b6c52007-02-28 07:00:42 +00001173
1174 // Assign locations to all of the incoming arguments.
Chris Lattner3066bec2007-02-28 06:10:12 +00001175 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +00001176 CCState CCInfo(MF.getFunction()->getCallingConv(), isVarArg,
1177 getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +00001178 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_64_C);
Chris Lattner3066bec2007-02-28 06:10:12 +00001179
1180 SmallVector<SDOperand, 8> ArgValues;
1181 unsigned LastVal = ~0U;
1182 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1183 CCValAssign &VA = ArgLocs[i];
1184 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1185 // places.
1186 assert(VA.getValNo() != LastVal &&
1187 "Don't support value assigned to multiple locs yet");
1188 LastVal = VA.getValNo();
1189
1190 if (VA.isRegLoc()) {
1191 MVT::ValueType RegVT = VA.getLocVT();
1192 TargetRegisterClass *RC;
1193 if (RegVT == MVT::i32)
1194 RC = X86::GR32RegisterClass;
1195 else if (RegVT == MVT::i64)
1196 RC = X86::GR64RegisterClass;
1197 else if (RegVT == MVT::f32)
1198 RC = X86::FR32RegisterClass;
1199 else if (RegVT == MVT::f64)
1200 RC = X86::FR64RegisterClass;
1201 else {
1202 assert(MVT::isVector(RegVT));
Chris Lattner75372ad2007-06-09 05:08:10 +00001203 if (MVT::getSizeInBits(RegVT) == 64) {
1204 RC = X86::GR64RegisterClass; // MMX values are passed in GPRs.
1205 RegVT = MVT::i64;
1206 } else
Chris Lattnera4a49e32007-06-09 05:01:50 +00001207 RC = X86::VR128RegisterClass;
Chris Lattner3066bec2007-02-28 06:10:12 +00001208 }
Chris Lattner9c7e5e32007-03-02 05:12:29 +00001209
1210 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
1211 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattner3066bec2007-02-28 06:10:12 +00001212
1213 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1214 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1215 // right size.
1216 if (VA.getLocInfo() == CCValAssign::SExt)
1217 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1218 DAG.getValueType(VA.getValVT()));
1219 else if (VA.getLocInfo() == CCValAssign::ZExt)
1220 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1221 DAG.getValueType(VA.getValVT()));
1222
1223 if (VA.getLocInfo() != CCValAssign::Full)
1224 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1225
Chris Lattner75372ad2007-06-09 05:08:10 +00001226 // Handle MMX values passed in GPRs.
1227 if (RegVT != VA.getLocVT() && RC == X86::GR64RegisterClass &&
1228 MVT::getSizeInBits(RegVT) == 64)
1229 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1230
Chris Lattner3066bec2007-02-28 06:10:12 +00001231 ArgValues.push_back(ArgValue);
1232 } else {
1233 assert(VA.isMemLoc());
1234
1235 // Create the nodes corresponding to a load from this parameter slot.
1236 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
1237 VA.getLocMemOffset());
1238 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
1239 ArgValues.push_back(DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0));
1240 }
1241 }
1242
1243 unsigned StackSize = CCInfo.getNextStackOffset();
1244
1245 // If the function takes variable number of arguments, make a frame index for
1246 // the start of the first vararg value... for expansion of llvm.va_start.
1247 if (isVarArg) {
1248 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, 6);
1249 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1250
1251 // For X86-64, if there are vararg parameters that are passed via
1252 // registers, then we must store them to their spots on the stack so they
1253 // may be loaded by deferencing the result of va_next.
1254 VarArgsGPOffset = NumIntRegs * 8;
1255 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
1256 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1257 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1258
1259 // Store the integer parameter registers.
1260 SmallVector<SDOperand, 8> MemOps;
1261 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1262 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1263 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
1264 for (; NumIntRegs != 6; ++NumIntRegs) {
1265 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1266 X86::GR64RegisterClass);
1267 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1268 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1269 MemOps.push_back(Store);
1270 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1271 DAG.getConstant(8, getPointerTy()));
1272 }
1273
1274 // Now store the XMM (fp + vector) parameter registers.
1275 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1276 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1277 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1278 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1279 X86::VR128RegisterClass);
1280 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
1281 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1282 MemOps.push_back(Store);
1283 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1284 DAG.getConstant(16, getPointerTy()));
1285 }
1286 if (!MemOps.empty())
1287 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1288 &MemOps[0], MemOps.size());
1289 }
1290
1291 ArgValues.push_back(Root);
1292
1293 ReturnAddrIndex = 0; // No return address slot generated yet.
1294 BytesToPopOnReturn = 0; // Callee pops nothing.
1295 BytesCallerReserves = StackSize;
1296
1297 // Return the new list of results.
1298 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1299 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
1300}
1301
1302SDOperand
1303X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG,
1304 unsigned CC) {
1305 SDOperand Chain = Op.getOperand(0);
1306 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1307 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1308 SDOperand Callee = Op.getOperand(4);
Chris Lattner227b6c52007-02-28 07:00:42 +00001309
1310 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner3066bec2007-02-28 06:10:12 +00001311 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +00001312 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +00001313 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_64_C);
Chris Lattner3066bec2007-02-28 06:10:12 +00001314
1315 // Get a count of how many bytes are to be pushed on the stack.
1316 unsigned NumBytes = CCInfo.getNextStackOffset();
1317 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1318
1319 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1320 SmallVector<SDOperand, 8> MemOpChains;
1321
1322 SDOperand StackPtr;
1323
1324 // Walk the register/memloc assignments, inserting copies/loads.
1325 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1326 CCValAssign &VA = ArgLocs[i];
1327 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
1328
1329 // Promote the value if needed.
1330 switch (VA.getLocInfo()) {
1331 default: assert(0 && "Unknown loc info!");
1332 case CCValAssign::Full: break;
1333 case CCValAssign::SExt:
1334 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1335 break;
1336 case CCValAssign::ZExt:
1337 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1338 break;
1339 case CCValAssign::AExt:
1340 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1341 break;
1342 }
1343
1344 if (VA.isRegLoc()) {
1345 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1346 } else {
1347 assert(VA.isMemLoc());
1348 if (StackPtr.Val == 0)
1349 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
1350 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
1351 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1352 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1353 }
1354 }
1355
1356 if (!MemOpChains.empty())
1357 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1358 &MemOpChains[0], MemOpChains.size());
1359
1360 // Build a sequence of copy-to-reg nodes chained together with token chain
1361 // and flag operands which copy the outgoing args into registers.
1362 SDOperand InFlag;
1363 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1364 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1365 InFlag);
1366 InFlag = Chain.getValue(1);
1367 }
1368
1369 if (isVarArg) {
1370 // From AMD64 ABI document:
1371 // For calls that may call functions that use varargs or stdargs
1372 // (prototype-less calls or calls to functions containing ellipsis (...) in
1373 // the declaration) %al is used as hidden argument to specify the number
1374 // of SSE registers used. The contents of %al do not need to match exactly
1375 // the number of registers, but must be an ubound on the number of SSE
1376 // registers used and is in the range 0 - 8 inclusive.
1377
1378 // Count the number of XMM registers allocated.
1379 static const unsigned XMMArgRegs[] = {
1380 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1381 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1382 };
1383 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1384
1385 Chain = DAG.getCopyToReg(Chain, X86::AL,
1386 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1387 InFlag = Chain.getValue(1);
1388 }
1389
1390 // If the callee is a GlobalAddress node (quite common, every direct call is)
1391 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1392 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1393 // We should use extra load for direct calls to dllimported functions in
1394 // non-JIT mode.
Evan Chenga1779b92007-03-14 22:11:11 +00001395 if (getTargetMachine().getCodeModel() != CodeModel::Large
Anton Korobeynikovfb801512007-04-16 18:10:23 +00001396 && !Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1397 getTargetMachine(), true))
Chris Lattner3066bec2007-02-28 06:10:12 +00001398 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1399 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Chenga1779b92007-03-14 22:11:11 +00001400 if (getTargetMachine().getCodeModel() != CodeModel::Large)
1401 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Chris Lattner3066bec2007-02-28 06:10:12 +00001402
1403 // Returns a chain & a flag for retval copy to use.
1404 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1405 SmallVector<SDOperand, 8> Ops;
1406 Ops.push_back(Chain);
1407 Ops.push_back(Callee);
1408
1409 // Add argument registers to the end of the list so that they are known live
1410 // into the call.
1411 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1412 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1413 RegsToPass[i].second.getValueType()));
1414
1415 if (InFlag.Val)
1416 Ops.push_back(InFlag);
1417
1418 // FIXME: Do not generate X86ISD::TAILCALL for now.
1419 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1420 NodeTys, &Ops[0], Ops.size());
1421 InFlag = Chain.getValue(1);
1422
1423 // Returns a flag for retval copy to use.
1424 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1425 Ops.clear();
1426 Ops.push_back(Chain);
1427 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1428 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1429 Ops.push_back(InFlag);
1430 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1431 InFlag = Chain.getValue(1);
1432
1433 // Handle result values, copying them out of physregs into vregs that we
1434 // return.
1435 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
1436}
1437
1438
1439//===----------------------------------------------------------------------===//
1440// Other Lowering Hooks
1441//===----------------------------------------------------------------------===//
1442
1443
Chris Lattner76ac0682005-11-15 00:40:23 +00001444SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1445 if (ReturnAddrIndex == 0) {
1446 // Set up a frame object for the return address.
1447 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001448 if (Subtarget->is64Bit())
1449 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1450 else
1451 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Chris Lattner76ac0682005-11-15 00:40:23 +00001452 }
1453
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001454 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00001455}
1456
1457
1458
Evan Cheng45df7f82006-01-30 23:41:35 +00001459/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1460/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00001461/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1462/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00001463static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00001464 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1465 SelectionDAG &DAG) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001466 X86CC = X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001467 if (!isFP) {
Chris Lattner971e3392006-09-13 17:04:54 +00001468 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1469 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1470 // X > -1 -> X == 0, jump !sign.
1471 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001472 X86CC = X86::COND_NS;
Chris Lattner971e3392006-09-13 17:04:54 +00001473 return true;
1474 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1475 // X < 0 -> X == 0, jump on sign.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001476 X86CC = X86::COND_S;
Chris Lattner971e3392006-09-13 17:04:54 +00001477 return true;
1478 }
Chris Lattner7a627672006-09-13 03:22:10 +00001479 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001480
Evan Cheng172fce72006-01-06 00:43:03 +00001481 switch (SetCCOpcode) {
1482 default: break;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001483 case ISD::SETEQ: X86CC = X86::COND_E; break;
1484 case ISD::SETGT: X86CC = X86::COND_G; break;
1485 case ISD::SETGE: X86CC = X86::COND_GE; break;
1486 case ISD::SETLT: X86CC = X86::COND_L; break;
1487 case ISD::SETLE: X86CC = X86::COND_LE; break;
1488 case ISD::SETNE: X86CC = X86::COND_NE; break;
1489 case ISD::SETULT: X86CC = X86::COND_B; break;
1490 case ISD::SETUGT: X86CC = X86::COND_A; break;
1491 case ISD::SETULE: X86CC = X86::COND_BE; break;
1492 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001493 }
1494 } else {
1495 // On a floating point condition, the flags are set as follows:
1496 // ZF PF CF op
1497 // 0 | 0 | 0 | X > Y
1498 // 0 | 0 | 1 | X < Y
1499 // 1 | 0 | 0 | X == Y
1500 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00001501 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00001502 switch (SetCCOpcode) {
1503 default: break;
1504 case ISD::SETUEQ:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001505 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001506 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001507 case ISD::SETOGT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001508 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001509 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001510 case ISD::SETOGE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001511 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001512 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001513 case ISD::SETULT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001514 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001515 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001516 case ISD::SETULE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001517 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001518 case ISD::SETONE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001519 case ISD::SETNE: X86CC = X86::COND_NE; break;
1520 case ISD::SETUO: X86CC = X86::COND_P; break;
1521 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001522 }
Chris Lattner7a627672006-09-13 03:22:10 +00001523 if (Flip)
1524 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00001525 }
Evan Cheng45df7f82006-01-30 23:41:35 +00001526
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001527 return X86CC != X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001528}
1529
Evan Cheng339edad2006-01-11 00:33:36 +00001530/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1531/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001532/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00001533static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001534 switch (X86CC) {
1535 default:
1536 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001537 case X86::COND_B:
1538 case X86::COND_BE:
1539 case X86::COND_E:
1540 case X86::COND_P:
1541 case X86::COND_A:
1542 case X86::COND_AE:
1543 case X86::COND_NE:
1544 case X86::COND_NP:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001545 return true;
1546 }
1547}
1548
Evan Chengc995b452006-04-06 23:23:56 +00001549/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00001550/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00001551static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1552 if (Op.getOpcode() == ISD::UNDEF)
1553 return true;
1554
1555 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00001556 return (Val >= Low && Val < Hi);
1557}
1558
1559/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1560/// true if Op is undef or if its value equal to the specified value.
1561static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
1562 if (Op.getOpcode() == ISD::UNDEF)
1563 return true;
1564 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00001565}
1566
Evan Cheng68ad48b2006-03-22 18:59:22 +00001567/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
1568/// specifies a shuffle of elements that is suitable for input to PSHUFD.
1569bool X86::isPSHUFDMask(SDNode *N) {
1570 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1571
1572 if (N->getNumOperands() != 4)
1573 return false;
1574
1575 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00001576 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001577 SDOperand Arg = N->getOperand(i);
1578 if (Arg.getOpcode() == ISD::UNDEF) continue;
1579 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1580 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00001581 return false;
1582 }
1583
1584 return true;
1585}
1586
1587/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001588/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001589bool X86::isPSHUFHWMask(SDNode *N) {
1590 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1591
1592 if (N->getNumOperands() != 8)
1593 return false;
1594
1595 // Lower quadword copied in order.
1596 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001597 SDOperand Arg = N->getOperand(i);
1598 if (Arg.getOpcode() == ISD::UNDEF) continue;
1599 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1600 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00001601 return false;
1602 }
1603
1604 // Upper quadword shuffled.
1605 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001606 SDOperand Arg = N->getOperand(i);
1607 if (Arg.getOpcode() == ISD::UNDEF) continue;
1608 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1609 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001610 if (Val < 4 || Val > 7)
1611 return false;
1612 }
1613
1614 return true;
1615}
1616
1617/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001618/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001619bool X86::isPSHUFLWMask(SDNode *N) {
1620 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1621
1622 if (N->getNumOperands() != 8)
1623 return false;
1624
1625 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00001626 for (unsigned i = 4; i != 8; ++i)
1627 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00001628 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00001629
1630 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00001631 for (unsigned i = 0; i != 4; ++i)
1632 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00001633 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00001634
1635 return true;
1636}
1637
Evan Chengd27fb3e2006-03-24 01:18:28 +00001638/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
1639/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner35a08552007-02-25 07:10:00 +00001640static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001641 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001642
Evan Cheng60f0b892006-04-20 08:58:49 +00001643 unsigned Half = NumElems / 2;
1644 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001645 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng60f0b892006-04-20 08:58:49 +00001646 return false;
1647 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001648 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00001649 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001650
1651 return true;
1652}
1653
Evan Cheng60f0b892006-04-20 08:58:49 +00001654bool X86::isSHUFPMask(SDNode *N) {
1655 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001656 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00001657}
1658
Evan Chengafa1cb62007-05-17 18:45:50 +00001659/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng60f0b892006-04-20 08:58:49 +00001660/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
1661/// half elements to come from vector 1 (which would equal the dest.) and
1662/// the upper half to come from vector 2.
Chris Lattner35a08552007-02-25 07:10:00 +00001663static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
1664 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001665
Chris Lattner35a08552007-02-25 07:10:00 +00001666 unsigned Half = NumOps / 2;
Evan Cheng60f0b892006-04-20 08:58:49 +00001667 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001668 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00001669 return false;
Chris Lattner35a08552007-02-25 07:10:00 +00001670 for (unsigned i = Half; i < NumOps; ++i)
1671 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng60f0b892006-04-20 08:58:49 +00001672 return false;
1673 return true;
1674}
1675
1676static bool isCommutedSHUFP(SDNode *N) {
1677 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001678 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00001679}
1680
Evan Cheng2595a682006-03-24 02:58:06 +00001681/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
1682/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
1683bool X86::isMOVHLPSMask(SDNode *N) {
1684 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1685
Evan Cheng1a194a52006-03-28 06:50:32 +00001686 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00001687 return false;
1688
Evan Cheng1a194a52006-03-28 06:50:32 +00001689 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00001690 return isUndefOrEqual(N->getOperand(0), 6) &&
1691 isUndefOrEqual(N->getOperand(1), 7) &&
1692 isUndefOrEqual(N->getOperand(2), 2) &&
1693 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00001694}
1695
Evan Cheng922e1912006-11-07 22:14:24 +00001696/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
1697/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
1698/// <2, 3, 2, 3>
1699bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
1700 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1701
1702 if (N->getNumOperands() != 4)
1703 return false;
1704
1705 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
1706 return isUndefOrEqual(N->getOperand(0), 2) &&
1707 isUndefOrEqual(N->getOperand(1), 3) &&
1708 isUndefOrEqual(N->getOperand(2), 2) &&
1709 isUndefOrEqual(N->getOperand(3), 3);
1710}
1711
Evan Chengc995b452006-04-06 23:23:56 +00001712/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
1713/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
1714bool X86::isMOVLPMask(SDNode *N) {
1715 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1716
1717 unsigned NumElems = N->getNumOperands();
1718 if (NumElems != 2 && NumElems != 4)
1719 return false;
1720
Evan Chengac847262006-04-07 21:53:05 +00001721 for (unsigned i = 0; i < NumElems/2; ++i)
1722 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
1723 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001724
Evan Chengac847262006-04-07 21:53:05 +00001725 for (unsigned i = NumElems/2; i < NumElems; ++i)
1726 if (!isUndefOrEqual(N->getOperand(i), i))
1727 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001728
1729 return true;
1730}
1731
1732/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00001733/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
1734/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00001735bool X86::isMOVHPMask(SDNode *N) {
1736 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1737
1738 unsigned NumElems = N->getNumOperands();
1739 if (NumElems != 2 && NumElems != 4)
1740 return false;
1741
Evan Chengac847262006-04-07 21:53:05 +00001742 for (unsigned i = 0; i < NumElems/2; ++i)
1743 if (!isUndefOrEqual(N->getOperand(i), i))
1744 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001745
1746 for (unsigned i = 0; i < NumElems/2; ++i) {
1747 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00001748 if (!isUndefOrEqual(Arg, i + NumElems))
1749 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001750 }
1751
1752 return true;
1753}
1754
Evan Cheng5df75882006-03-28 00:39:58 +00001755/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
1756/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner35a08552007-02-25 07:10:00 +00001757bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
1758 bool V2IsSplat = false) {
1759 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng5df75882006-03-28 00:39:58 +00001760 return false;
1761
Chris Lattner35a08552007-02-25 07:10:00 +00001762 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
1763 SDOperand BitI = Elts[i];
1764 SDOperand BitI1 = Elts[i+1];
Evan Chengac847262006-04-07 21:53:05 +00001765 if (!isUndefOrEqual(BitI, j))
1766 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001767 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00001768 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001769 return false;
1770 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00001771 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001772 return false;
1773 }
Evan Cheng5df75882006-03-28 00:39:58 +00001774 }
1775
1776 return true;
1777}
1778
Evan Cheng60f0b892006-04-20 08:58:49 +00001779bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
1780 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001781 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00001782}
1783
Evan Cheng2bc32802006-03-28 02:43:26 +00001784/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
1785/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner35a08552007-02-25 07:10:00 +00001786bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
1787 bool V2IsSplat = false) {
1788 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng2bc32802006-03-28 02:43:26 +00001789 return false;
1790
Chris Lattner35a08552007-02-25 07:10:00 +00001791 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
1792 SDOperand BitI = Elts[i];
1793 SDOperand BitI1 = Elts[i+1];
1794 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengac847262006-04-07 21:53:05 +00001795 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001796 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00001797 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001798 return false;
1799 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00001800 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001801 return false;
1802 }
Evan Cheng2bc32802006-03-28 02:43:26 +00001803 }
1804
1805 return true;
1806}
1807
Evan Cheng60f0b892006-04-20 08:58:49 +00001808bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
1809 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001810 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00001811}
1812
Evan Chengf3b52c82006-04-05 07:20:06 +00001813/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
1814/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
1815/// <0, 0, 1, 1>
1816bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
1817 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1818
1819 unsigned NumElems = N->getNumOperands();
Bill Wendling591eab82007-04-24 21:16:55 +00001820 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Chengf3b52c82006-04-05 07:20:06 +00001821 return false;
1822
1823 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
1824 SDOperand BitI = N->getOperand(i);
1825 SDOperand BitI1 = N->getOperand(i+1);
1826
Evan Chengac847262006-04-07 21:53:05 +00001827 if (!isUndefOrEqual(BitI, j))
1828 return false;
1829 if (!isUndefOrEqual(BitI1, j))
1830 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00001831 }
1832
1833 return true;
1834}
1835
Bill Wendling591eab82007-04-24 21:16:55 +00001836/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
1837/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
1838/// <2, 2, 3, 3>
1839bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
1840 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1841
1842 unsigned NumElems = N->getNumOperands();
1843 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
1844 return false;
1845
1846 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
1847 SDOperand BitI = N->getOperand(i);
1848 SDOperand BitI1 = N->getOperand(i + 1);
1849
1850 if (!isUndefOrEqual(BitI, j))
1851 return false;
1852 if (!isUndefOrEqual(BitI1, j))
1853 return false;
1854 }
1855
1856 return true;
1857}
1858
Evan Chenge8b51802006-04-21 01:05:10 +00001859/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
1860/// specifies a shuffle of elements that is suitable for input to MOVSS,
1861/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner35a08552007-02-25 07:10:00 +00001862static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
1863 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00001864 return false;
1865
Chris Lattner35a08552007-02-25 07:10:00 +00001866 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Cheng12ba3e22006-04-11 00:19:04 +00001867 return false;
1868
Chris Lattner35a08552007-02-25 07:10:00 +00001869 for (unsigned i = 1; i < NumElts; ++i) {
1870 if (!isUndefOrEqual(Elts[i], i))
Evan Cheng12ba3e22006-04-11 00:19:04 +00001871 return false;
1872 }
1873
1874 return true;
1875}
Evan Chengf3b52c82006-04-05 07:20:06 +00001876
Evan Chenge8b51802006-04-21 01:05:10 +00001877bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001878 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001879 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00001880}
1881
Evan Chenge8b51802006-04-21 01:05:10 +00001882/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
1883/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00001884/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner35a08552007-02-25 07:10:00 +00001885static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
1886 bool V2IsSplat = false,
Evan Cheng89c5d042006-09-08 01:50:06 +00001887 bool V2IsUndef = false) {
Chris Lattner35a08552007-02-25 07:10:00 +00001888 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00001889 return false;
1890
1891 if (!isUndefOrEqual(Ops[0], 0))
1892 return false;
1893
Chris Lattner35a08552007-02-25 07:10:00 +00001894 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001895 SDOperand Arg = Ops[i];
Chris Lattner35a08552007-02-25 07:10:00 +00001896 if (!(isUndefOrEqual(Arg, i+NumOps) ||
1897 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
1898 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng89c5d042006-09-08 01:50:06 +00001899 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001900 }
1901
1902 return true;
1903}
1904
Evan Cheng89c5d042006-09-08 01:50:06 +00001905static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
1906 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001907 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001908 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
1909 V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00001910}
1911
Evan Cheng5d247f82006-04-14 21:59:03 +00001912/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
1913/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
1914bool X86::isMOVSHDUPMask(SDNode *N) {
1915 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1916
1917 if (N->getNumOperands() != 4)
1918 return false;
1919
1920 // Expect 1, 1, 3, 3
1921 for (unsigned i = 0; i < 2; ++i) {
1922 SDOperand Arg = N->getOperand(i);
1923 if (Arg.getOpcode() == ISD::UNDEF) continue;
1924 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1925 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1926 if (Val != 1) return false;
1927 }
Evan Cheng6222cf22006-04-15 05:37:34 +00001928
1929 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00001930 for (unsigned i = 2; i < 4; ++i) {
1931 SDOperand Arg = N->getOperand(i);
1932 if (Arg.getOpcode() == ISD::UNDEF) continue;
1933 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1934 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1935 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00001936 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00001937 }
Evan Cheng65bb7202006-04-15 03:13:24 +00001938
Evan Cheng6222cf22006-04-15 05:37:34 +00001939 // Don't use movshdup if it can be done with a shufps.
1940 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00001941}
1942
1943/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
1944/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
1945bool X86::isMOVSLDUPMask(SDNode *N) {
1946 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1947
1948 if (N->getNumOperands() != 4)
1949 return false;
1950
1951 // Expect 0, 0, 2, 2
1952 for (unsigned i = 0; i < 2; ++i) {
1953 SDOperand Arg = N->getOperand(i);
1954 if (Arg.getOpcode() == ISD::UNDEF) continue;
1955 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1956 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1957 if (Val != 0) return false;
1958 }
Evan Cheng6222cf22006-04-15 05:37:34 +00001959
1960 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00001961 for (unsigned i = 2; i < 4; ++i) {
1962 SDOperand Arg = N->getOperand(i);
1963 if (Arg.getOpcode() == ISD::UNDEF) continue;
1964 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1965 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1966 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00001967 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00001968 }
Evan Cheng65bb7202006-04-15 03:13:24 +00001969
Evan Cheng6222cf22006-04-15 05:37:34 +00001970 // Don't use movshdup if it can be done with a shufps.
1971 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00001972}
1973
Evan Chengcea02ff2007-06-19 00:02:56 +00001974/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
1975/// specifies a identity operation on the LHS or RHS.
1976static bool isIdentityMask(SDNode *N, bool RHS = false) {
1977 unsigned NumElems = N->getNumOperands();
1978 for (unsigned i = 0; i < NumElems; ++i)
1979 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
1980 return false;
1981 return true;
1982}
1983
Evan Chengd097e672006-03-22 02:53:00 +00001984/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
1985/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00001986static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00001987 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1988
Evan Chengd097e672006-03-22 02:53:00 +00001989 // This is a splat operation if each element of the permute is the same, and
1990 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001991 unsigned NumElems = N->getNumOperands();
1992 SDOperand ElementBase;
1993 unsigned i = 0;
1994 for (; i != NumElems; ++i) {
1995 SDOperand Elt = N->getOperand(i);
Reid Spencerde46e482006-11-02 20:25:50 +00001996 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001997 ElementBase = Elt;
1998 break;
1999 }
2000 }
2001
2002 if (!ElementBase.Val)
2003 return false;
2004
2005 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002006 SDOperand Arg = N->getOperand(i);
2007 if (Arg.getOpcode() == ISD::UNDEF) continue;
2008 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002009 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00002010 }
2011
2012 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002013 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00002014}
2015
Evan Cheng5022b342006-04-17 20:43:08 +00002016/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2017/// a splat of a single element and it's a 2 or 4 element mask.
2018bool X86::isSplatMask(SDNode *N) {
2019 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2020
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002021 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00002022 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2023 return false;
2024 return ::isSplatMask(N);
2025}
2026
Evan Chenge056dd52006-10-27 21:08:32 +00002027/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2028/// specifies a splat of zero element.
2029bool X86::isSplatLoMask(SDNode *N) {
2030 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2031
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002032 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chenge056dd52006-10-27 21:08:32 +00002033 if (!isUndefOrEqual(N->getOperand(i), 0))
2034 return false;
2035 return true;
2036}
2037
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002038/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2039/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2040/// instructions.
2041unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002042 unsigned NumOperands = N->getNumOperands();
2043 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2044 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00002045 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002046 unsigned Val = 0;
2047 SDOperand Arg = N->getOperand(NumOperands-i-1);
2048 if (Arg.getOpcode() != ISD::UNDEF)
2049 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00002050 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002051 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00002052 if (i != NumOperands - 1)
2053 Mask <<= Shift;
2054 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002055
2056 return Mask;
2057}
2058
Evan Chengb7fedff2006-03-29 23:07:14 +00002059/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2060/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2061/// instructions.
2062unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2063 unsigned Mask = 0;
2064 // 8 nodes, but we only care about the last 4.
2065 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002066 unsigned Val = 0;
2067 SDOperand Arg = N->getOperand(i);
2068 if (Arg.getOpcode() != ISD::UNDEF)
2069 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002070 Mask |= (Val - 4);
2071 if (i != 4)
2072 Mask <<= 2;
2073 }
2074
2075 return Mask;
2076}
2077
2078/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2079/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2080/// instructions.
2081unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2082 unsigned Mask = 0;
2083 // 8 nodes, but we only care about the first 4.
2084 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002085 unsigned Val = 0;
2086 SDOperand Arg = N->getOperand(i);
2087 if (Arg.getOpcode() != ISD::UNDEF)
2088 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002089 Mask |= Val;
2090 if (i != 0)
2091 Mask <<= 2;
2092 }
2093
2094 return Mask;
2095}
2096
Evan Cheng59a63552006-04-05 01:47:37 +00002097/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2098/// specifies a 8 element shuffle that can be broken into a pair of
2099/// PSHUFHW and PSHUFLW.
2100static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2101 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2102
2103 if (N->getNumOperands() != 8)
2104 return false;
2105
2106 // Lower quadword shuffled.
2107 for (unsigned i = 0; i != 4; ++i) {
2108 SDOperand Arg = N->getOperand(i);
2109 if (Arg.getOpcode() == ISD::UNDEF) continue;
2110 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2111 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2112 if (Val > 4)
2113 return false;
2114 }
2115
2116 // Upper quadword shuffled.
2117 for (unsigned i = 4; i != 8; ++i) {
2118 SDOperand Arg = N->getOperand(i);
2119 if (Arg.getOpcode() == ISD::UNDEF) continue;
2120 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2121 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2122 if (Val < 4 || Val > 7)
2123 return false;
2124 }
2125
2126 return true;
2127}
2128
Evan Chengc995b452006-04-06 23:23:56 +00002129/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2130/// values in ther permute mask.
Evan Chengc415c5b2006-10-25 21:49:50 +00002131static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2132 SDOperand &V2, SDOperand &Mask,
2133 SelectionDAG &DAG) {
Evan Chengc995b452006-04-06 23:23:56 +00002134 MVT::ValueType VT = Op.getValueType();
2135 MVT::ValueType MaskVT = Mask.getValueType();
Dan Gohman5c441312007-06-14 22:58:02 +00002136 MVT::ValueType EltVT = MVT::getVectorElementType(MaskVT);
Evan Chengc995b452006-04-06 23:23:56 +00002137 unsigned NumElems = Mask.getNumOperands();
Chris Lattner35a08552007-02-25 07:10:00 +00002138 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc995b452006-04-06 23:23:56 +00002139
2140 for (unsigned i = 0; i != NumElems; ++i) {
2141 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002142 if (Arg.getOpcode() == ISD::UNDEF) {
2143 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2144 continue;
2145 }
Evan Chengc995b452006-04-06 23:23:56 +00002146 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2147 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2148 if (Val < NumElems)
2149 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2150 else
2151 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2152 }
2153
Evan Chengc415c5b2006-10-25 21:49:50 +00002154 std::swap(V1, V2);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002155 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc415c5b2006-10-25 21:49:50 +00002156 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chengc995b452006-04-06 23:23:56 +00002157}
2158
Evan Cheng7855e4d2006-04-19 20:35:22 +00002159/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2160/// match movhlps. The lower half elements should come from upper half of
2161/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002162/// half of V2 (and in order).
Evan Cheng7855e4d2006-04-19 20:35:22 +00002163static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2164 unsigned NumElems = Mask->getNumOperands();
2165 if (NumElems != 4)
2166 return false;
2167 for (unsigned i = 0, e = 2; i != e; ++i)
2168 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2169 return false;
2170 for (unsigned i = 2; i != 4; ++i)
2171 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2172 return false;
2173 return true;
2174}
2175
Evan Chengc995b452006-04-06 23:23:56 +00002176/// isScalarLoadToVector - Returns true if the node is a scalar load that
2177/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00002178static inline bool isScalarLoadToVector(SDNode *N) {
2179 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2180 N = N->getOperand(0).Val;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002181 return ISD::isNON_EXTLoad(N);
Evan Chengc995b452006-04-06 23:23:56 +00002182 }
2183 return false;
2184}
2185
Evan Cheng7855e4d2006-04-19 20:35:22 +00002186/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2187/// match movlp{s|d}. The lower half elements should come from lower half of
2188/// V1 (and in order), and the upper half elements should come from the upper
2189/// half of V2 (and in order). And since V1 will become the source of the
2190/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Chenge646abb2006-10-09 21:39:25 +00002191static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002192 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng7855e4d2006-04-19 20:35:22 +00002193 return false;
Evan Chenge646abb2006-10-09 21:39:25 +00002194 // Is V2 is a vector load, don't do this transformation. We will try to use
2195 // load folding shufps op.
2196 if (ISD::isNON_EXTLoad(V2))
2197 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002198
Evan Cheng7855e4d2006-04-19 20:35:22 +00002199 unsigned NumElems = Mask->getNumOperands();
2200 if (NumElems != 2 && NumElems != 4)
2201 return false;
2202 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2203 if (!isUndefOrEqual(Mask->getOperand(i), i))
2204 return false;
2205 for (unsigned i = NumElems/2; i != NumElems; ++i)
2206 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2207 return false;
2208 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002209}
2210
Evan Cheng60f0b892006-04-20 08:58:49 +00002211/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2212/// all the same.
2213static bool isSplatVector(SDNode *N) {
2214 if (N->getOpcode() != ISD::BUILD_VECTOR)
2215 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002216
Evan Cheng60f0b892006-04-20 08:58:49 +00002217 SDOperand SplatValue = N->getOperand(0);
2218 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2219 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002220 return false;
2221 return true;
2222}
2223
Evan Cheng89c5d042006-09-08 01:50:06 +00002224/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2225/// to an undef.
2226static bool isUndefShuffle(SDNode *N) {
Evan Chengafa1cb62007-05-17 18:45:50 +00002227 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
Evan Cheng89c5d042006-09-08 01:50:06 +00002228 return false;
2229
2230 SDOperand V1 = N->getOperand(0);
2231 SDOperand V2 = N->getOperand(1);
2232 SDOperand Mask = N->getOperand(2);
2233 unsigned NumElems = Mask.getNumOperands();
2234 for (unsigned i = 0; i != NumElems; ++i) {
2235 SDOperand Arg = Mask.getOperand(i);
2236 if (Arg.getOpcode() != ISD::UNDEF) {
2237 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2238 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2239 return false;
2240 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2241 return false;
2242 }
2243 }
2244 return true;
2245}
2246
Evan Chengafa1cb62007-05-17 18:45:50 +00002247/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2248/// constant +0.0.
2249static inline bool isZeroNode(SDOperand Elt) {
2250 return ((isa<ConstantSDNode>(Elt) &&
2251 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2252 (isa<ConstantFPSDNode>(Elt) &&
2253 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
2254}
2255
2256/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2257/// to an zero vector.
2258static bool isZeroShuffle(SDNode *N) {
2259 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2260 return false;
2261
2262 SDOperand V1 = N->getOperand(0);
2263 SDOperand V2 = N->getOperand(1);
2264 SDOperand Mask = N->getOperand(2);
2265 unsigned NumElems = Mask.getNumOperands();
2266 for (unsigned i = 0; i != NumElems; ++i) {
2267 SDOperand Arg = Mask.getOperand(i);
2268 if (Arg.getOpcode() != ISD::UNDEF) {
2269 unsigned Idx = cast<ConstantSDNode>(Arg)->getValue();
2270 if (Idx < NumElems) {
2271 unsigned Opc = V1.Val->getOpcode();
2272 if (Opc == ISD::UNDEF)
2273 continue;
2274 if (Opc != ISD::BUILD_VECTOR ||
2275 !isZeroNode(V1.Val->getOperand(Idx)))
2276 return false;
2277 } else if (Idx >= NumElems) {
2278 unsigned Opc = V2.Val->getOpcode();
2279 if (Opc == ISD::UNDEF)
2280 continue;
2281 if (Opc != ISD::BUILD_VECTOR ||
2282 !isZeroNode(V2.Val->getOperand(Idx - NumElems)))
2283 return false;
2284 }
2285 }
2286 }
2287 return true;
2288}
2289
2290/// getZeroVector - Returns a vector of specified type with all zero elements.
2291///
2292static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2293 assert(MVT::isVector(VT) && "Expected a vector type");
Dan Gohman703e0f82007-05-24 14:33:05 +00002294 unsigned NumElems = MVT::getVectorNumElements(VT);
Dan Gohman5c441312007-06-14 22:58:02 +00002295 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Chengafa1cb62007-05-17 18:45:50 +00002296 bool isFP = MVT::isFloatingPoint(EVT);
2297 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
2298 SmallVector<SDOperand, 8> ZeroVec(NumElems, Zero);
2299 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
2300}
2301
Evan Cheng60f0b892006-04-20 08:58:49 +00002302/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2303/// that point to V2 points to its first element.
2304static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2305 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2306
2307 bool Changed = false;
Chris Lattner35a08552007-02-25 07:10:00 +00002308 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002309 unsigned NumElems = Mask.getNumOperands();
2310 for (unsigned i = 0; i != NumElems; ++i) {
2311 SDOperand Arg = Mask.getOperand(i);
2312 if (Arg.getOpcode() != ISD::UNDEF) {
2313 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2314 if (Val > NumElems) {
2315 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2316 Changed = true;
2317 }
2318 }
2319 MaskVec.push_back(Arg);
2320 }
2321
2322 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002323 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2324 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002325 return Mask;
2326}
2327
Evan Chenge8b51802006-04-21 01:05:10 +00002328/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2329/// operation of specified width.
2330static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002331 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002332 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Evan Cheng60f0b892006-04-20 08:58:49 +00002333
Chris Lattner35a08552007-02-25 07:10:00 +00002334 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002335 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2336 for (unsigned i = 1; i != NumElems; ++i)
2337 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002338 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002339}
2340
Evan Cheng5022b342006-04-17 20:43:08 +00002341/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2342/// of specified width.
2343static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2344 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002345 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002346 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5022b342006-04-17 20:43:08 +00002347 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2348 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2349 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2350 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002351 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002352}
2353
Evan Cheng60f0b892006-04-20 08:58:49 +00002354/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2355/// of specified width.
2356static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2357 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002358 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Evan Cheng60f0b892006-04-20 08:58:49 +00002359 unsigned Half = NumElems/2;
Chris Lattner35a08552007-02-25 07:10:00 +00002360 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002361 for (unsigned i = 0; i != Half; ++i) {
2362 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2363 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2364 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002365 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002366}
2367
Evan Cheng5022b342006-04-17 20:43:08 +00002368/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2369///
2370static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2371 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002372 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002373 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002374 unsigned NumElems = Mask.getNumOperands();
2375 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002376 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002377 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002378 NumElems >>= 1;
2379 }
2380 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2381
2382 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002383 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002384 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002385 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002386 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2387}
2388
Evan Cheng14215c32006-04-21 23:03:30 +00002389/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Evan Chengafa1cb62007-05-17 18:45:50 +00002390/// vector of zero or undef vector.
Evan Cheng14215c32006-04-21 23:03:30 +00002391static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002392 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002393 bool isZero, SelectionDAG &DAG) {
2394 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002395 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002396 MVT::ValueType EVT = MVT::getVectorElementType(MaskVT);
Evan Chenge8b51802006-04-21 01:05:10 +00002397 SDOperand Zero = DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002398 SmallVector<SDOperand, 8> MaskVec(NumElems, Zero);
Evan Chenge8b51802006-04-21 01:05:10 +00002399 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002400 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2401 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002402 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002403}
2404
Evan Chengb0461082006-04-24 18:01:45 +00002405/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2406///
2407static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2408 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002409 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002410 if (NumNonZero > 8)
2411 return SDOperand();
2412
2413 SDOperand V(0, 0);
2414 bool First = true;
2415 for (unsigned i = 0; i < 16; ++i) {
2416 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2417 if (ThisIsNonZero && First) {
2418 if (NumZero)
2419 V = getZeroVector(MVT::v8i16, DAG);
2420 else
2421 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2422 First = false;
2423 }
2424
2425 if ((i & 1) != 0) {
2426 SDOperand ThisElt(0, 0), LastElt(0, 0);
2427 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2428 if (LastIsNonZero) {
2429 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2430 }
2431 if (ThisIsNonZero) {
2432 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2433 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2434 ThisElt, DAG.getConstant(8, MVT::i8));
2435 if (LastIsNonZero)
2436 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2437 } else
2438 ThisElt = LastElt;
2439
2440 if (ThisElt.Val)
2441 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002442 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002443 }
2444 }
2445
2446 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2447}
2448
Bill Wendlingd551a182007-03-22 18:42:45 +00002449/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengb0461082006-04-24 18:01:45 +00002450///
2451static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2452 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002453 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002454 if (NumNonZero > 4)
2455 return SDOperand();
2456
2457 SDOperand V(0, 0);
2458 bool First = true;
2459 for (unsigned i = 0; i < 8; ++i) {
2460 bool isNonZero = (NonZeros & (1 << i)) != 0;
2461 if (isNonZero) {
2462 if (First) {
2463 if (NumZero)
2464 V = getZeroVector(MVT::v8i16, DAG);
2465 else
2466 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2467 First = false;
2468 }
2469 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002470 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002471 }
2472 }
2473
2474 return V;
2475}
2476
Evan Chenga9467aa2006-04-25 20:13:52 +00002477SDOperand
2478X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2479 // All zero's are handled with pxor.
2480 if (ISD::isBuildVectorAllZeros(Op.Val))
2481 return Op;
2482
2483 // All one's are handled with pcmpeqd.
2484 if (ISD::isBuildVectorAllOnes(Op.Val))
2485 return Op;
2486
2487 MVT::ValueType VT = Op.getValueType();
Dan Gohman5c441312007-06-14 22:58:02 +00002488 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Chenga9467aa2006-04-25 20:13:52 +00002489 unsigned EVTBits = MVT::getSizeInBits(EVT);
2490
2491 unsigned NumElems = Op.getNumOperands();
2492 unsigned NumZero = 0;
2493 unsigned NumNonZero = 0;
2494 unsigned NonZeros = 0;
2495 std::set<SDOperand> Values;
2496 for (unsigned i = 0; i < NumElems; ++i) {
2497 SDOperand Elt = Op.getOperand(i);
2498 if (Elt.getOpcode() != ISD::UNDEF) {
2499 Values.insert(Elt);
2500 if (isZeroNode(Elt))
2501 NumZero++;
2502 else {
2503 NonZeros |= (1 << i);
2504 NumNonZero++;
2505 }
2506 }
2507 }
2508
Dan Gohmana8665142007-06-25 16:23:39 +00002509 if (NumNonZero == 0) {
2510 if (NumZero == 0)
2511 // All undef vector. Return an UNDEF.
2512 return DAG.getNode(ISD::UNDEF, VT);
2513 else
2514 // A mix of zero and undef. Return a zero vector.
2515 return getZeroVector(VT, DAG);
2516 }
Evan Chenga9467aa2006-04-25 20:13:52 +00002517
2518 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2519 if (Values.size() == 1)
2520 return SDOperand();
2521
2522 // Special case for single non-zero element.
Evan Cheng798b3062006-10-25 20:48:19 +00002523 if (NumNonZero == 1) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002524 unsigned Idx = CountTrailingZeros_32(NonZeros);
2525 SDOperand Item = Op.getOperand(Idx);
2526 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2527 if (Idx == 0)
2528 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2529 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2530 NumZero > 0, DAG);
2531
2532 if (EVTBits == 32) {
2533 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2534 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2535 DAG);
2536 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002537 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002538 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002539 for (unsigned i = 0; i < NumElems; i++)
2540 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002541 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2542 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002543 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2544 DAG.getNode(ISD::UNDEF, VT), Mask);
2545 }
2546 }
2547
Bill Wendling591eab82007-04-24 21:16:55 +00002548 // Let legalizer expand 2-wide build_vectors.
Evan Chenga9467aa2006-04-25 20:13:52 +00002549 if (EVTBits == 64)
2550 return SDOperand();
2551
2552 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendlingad2db4a2007-03-28 00:57:11 +00002553 if (EVTBits == 8 && NumElems == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002554 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2555 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002556 if (V.Val) return V;
2557 }
2558
Bill Wendlingad2db4a2007-03-28 00:57:11 +00002559 if (EVTBits == 16 && NumElems == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002560 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2561 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002562 if (V.Val) return V;
2563 }
2564
2565 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner35a08552007-02-25 07:10:00 +00002566 SmallVector<SDOperand, 8> V;
2567 V.resize(NumElems);
Evan Chenga9467aa2006-04-25 20:13:52 +00002568 if (NumElems == 4 && NumZero > 0) {
2569 for (unsigned i = 0; i < 4; ++i) {
2570 bool isZero = !(NonZeros & (1 << i));
2571 if (isZero)
2572 V[i] = getZeroVector(VT, DAG);
2573 else
2574 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2575 }
2576
2577 for (unsigned i = 0; i < 2; ++i) {
2578 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
2579 default: break;
2580 case 0:
2581 V[i] = V[i*2]; // Must be a zero vector.
2582 break;
2583 case 1:
2584 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
2585 getMOVLMask(NumElems, DAG));
2586 break;
2587 case 2:
2588 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2589 getMOVLMask(NumElems, DAG));
2590 break;
2591 case 3:
2592 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2593 getUnpacklMask(NumElems, DAG));
2594 break;
2595 }
2596 }
2597
Evan Cheng9fee4422006-05-16 07:21:53 +00002598 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002599 // clears the upper bits.
Evan Chenga9467aa2006-04-25 20:13:52 +00002600 // FIXME: we can do the same for v4f32 case when we know both parts of
2601 // the lower half come from scalar_to_vector (loadf32). We should do
2602 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng798b3062006-10-25 20:48:19 +00002603 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Chenga9467aa2006-04-25 20:13:52 +00002604 return V[0];
2605 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002606 MVT::ValueType EVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002607 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002608 bool Reverse = (NonZeros & 0x3) == 2;
2609 for (unsigned i = 0; i < 2; ++i)
2610 if (Reverse)
2611 MaskVec.push_back(DAG.getConstant(1-i, EVT));
2612 else
2613 MaskVec.push_back(DAG.getConstant(i, EVT));
2614 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
2615 for (unsigned i = 0; i < 2; ++i)
2616 if (Reverse)
2617 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
2618 else
2619 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002620 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2621 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002622 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
2623 }
2624
2625 if (Values.size() > 2) {
2626 // Expand into a number of unpckl*.
2627 // e.g. for v4f32
2628 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
2629 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
2630 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
2631 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
2632 for (unsigned i = 0; i < NumElems; ++i)
2633 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2634 NumElems >>= 1;
2635 while (NumElems != 0) {
2636 for (unsigned i = 0; i < NumElems; ++i)
2637 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
2638 UnpckMask);
2639 NumElems >>= 1;
2640 }
2641 return V[0];
2642 }
2643
2644 return SDOperand();
2645}
2646
2647SDOperand
2648X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2649 SDOperand V1 = Op.getOperand(0);
2650 SDOperand V2 = Op.getOperand(1);
2651 SDOperand PermMask = Op.getOperand(2);
2652 MVT::ValueType VT = Op.getValueType();
2653 unsigned NumElems = PermMask.getNumOperands();
2654 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
2655 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Cheng949bcc92006-10-16 06:36:00 +00002656 bool V1IsSplat = false;
2657 bool V2IsSplat = false;
Evan Chenga9467aa2006-04-25 20:13:52 +00002658
Evan Cheng89c5d042006-09-08 01:50:06 +00002659 if (isUndefShuffle(Op.Val))
2660 return DAG.getNode(ISD::UNDEF, VT);
2661
Evan Chengafa1cb62007-05-17 18:45:50 +00002662 if (isZeroShuffle(Op.Val))
2663 return getZeroVector(VT, DAG);
2664
Evan Chengcea02ff2007-06-19 00:02:56 +00002665 if (isIdentityMask(PermMask.Val))
2666 return V1;
2667 else if (isIdentityMask(PermMask.Val, true))
2668 return V2;
2669
Evan Chenga9467aa2006-04-25 20:13:52 +00002670 if (isSplatMask(PermMask.Val)) {
2671 if (NumElems <= 4) return Op;
2672 // Promote it to a v4i32 splat.
Evan Cheng798b3062006-10-25 20:48:19 +00002673 return PromoteSplat(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00002674 }
2675
Evan Cheng798b3062006-10-25 20:48:19 +00002676 if (X86::isMOVLMask(PermMask.Val))
2677 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002678
Evan Cheng798b3062006-10-25 20:48:19 +00002679 if (X86::isMOVSHDUPMask(PermMask.Val) ||
2680 X86::isMOVSLDUPMask(PermMask.Val) ||
2681 X86::isMOVHLPSMask(PermMask.Val) ||
2682 X86::isMOVHPMask(PermMask.Val) ||
2683 X86::isMOVLPMask(PermMask.Val))
2684 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00002685
Evan Cheng798b3062006-10-25 20:48:19 +00002686 if (ShouldXformToMOVHLPS(PermMask.Val) ||
2687 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Chengc415c5b2006-10-25 21:49:50 +00002688 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00002689
Evan Chengc415c5b2006-10-25 21:49:50 +00002690 bool Commuted = false;
Evan Cheng798b3062006-10-25 20:48:19 +00002691 V1IsSplat = isSplatVector(V1.Val);
2692 V2IsSplat = isSplatVector(V2.Val);
2693 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chengc415c5b2006-10-25 21:49:50 +00002694 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00002695 std::swap(V1IsSplat, V2IsSplat);
2696 std::swap(V1IsUndef, V2IsUndef);
Evan Chengc415c5b2006-10-25 21:49:50 +00002697 Commuted = true;
Evan Cheng798b3062006-10-25 20:48:19 +00002698 }
2699
2700 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
2701 if (V2IsUndef) return V1;
Evan Chengc415c5b2006-10-25 21:49:50 +00002702 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00002703 if (V2IsSplat) {
2704 // V2 is a splat, so the mask may be malformed. That is, it may point
2705 // to any V2 element. The instruction selectior won't like this. Get
2706 // a corrected mask and commute to form a proper MOVS{S|D}.
2707 SDOperand NewMask = getMOVLMask(NumElems, DAG);
2708 if (NewMask.Val != PermMask.Val)
2709 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002710 }
Evan Cheng798b3062006-10-25 20:48:19 +00002711 return Op;
Evan Cheng949bcc92006-10-16 06:36:00 +00002712 }
Evan Chenga9467aa2006-04-25 20:13:52 +00002713
Evan Cheng949bcc92006-10-16 06:36:00 +00002714 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
Bill Wendling591eab82007-04-24 21:16:55 +00002715 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
Evan Cheng949bcc92006-10-16 06:36:00 +00002716 X86::isUNPCKLMask(PermMask.Val) ||
2717 X86::isUNPCKHMask(PermMask.Val))
2718 return Op;
Evan Cheng8c5766e2006-10-04 18:33:38 +00002719
Evan Cheng798b3062006-10-25 20:48:19 +00002720 if (V2IsSplat) {
2721 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002722 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng798b3062006-10-25 20:48:19 +00002723 // new vector_shuffle with the corrected mask.
2724 SDOperand NewMask = NormalizeMask(PermMask, DAG);
2725 if (NewMask.Val != PermMask.Val) {
2726 if (X86::isUNPCKLMask(PermMask.Val, true)) {
2727 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
2728 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
2729 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
2730 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
2731 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002732 }
2733 }
2734 }
2735
2736 // Normalize the node to match x86 shuffle ops if needed
Evan Chengc415c5b2006-10-25 21:49:50 +00002737 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
2738 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
2739
2740 if (Commuted) {
2741 // Commute is back and try unpck* again.
2742 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
2743 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
Bill Wendling591eab82007-04-24 21:16:55 +00002744 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
Evan Chengc415c5b2006-10-25 21:49:50 +00002745 X86::isUNPCKLMask(PermMask.Val) ||
2746 X86::isUNPCKHMask(PermMask.Val))
2747 return Op;
2748 }
Evan Chenga9467aa2006-04-25 20:13:52 +00002749
2750 // If VT is integer, try PSHUF* first, then SHUFP*.
2751 if (MVT::isInteger(VT)) {
2752 if (X86::isPSHUFDMask(PermMask.Val) ||
2753 X86::isPSHUFHWMask(PermMask.Val) ||
2754 X86::isPSHUFLWMask(PermMask.Val)) {
2755 if (V2.getOpcode() != ISD::UNDEF)
2756 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2757 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
2758 return Op;
2759 }
2760
Chris Lattnerdade6072007-05-17 17:13:13 +00002761 if (X86::isSHUFPMask(PermMask.Val) &&
2762 MVT::getSizeInBits(VT) != 64) // Don't do this for MMX.
Evan Chenga9467aa2006-04-25 20:13:52 +00002763 return Op;
2764
2765 // Handle v8i16 shuffle high / low shuffle node pair.
2766 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
2767 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002768 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002769 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002770 for (unsigned i = 0; i != 4; ++i)
2771 MaskVec.push_back(PermMask.getOperand(i));
2772 for (unsigned i = 4; i != 8; ++i)
2773 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002774 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2775 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002776 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2777 MaskVec.clear();
2778 for (unsigned i = 0; i != 4; ++i)
2779 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2780 for (unsigned i = 4; i != 8; ++i)
2781 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00002782 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002783 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2784 }
2785 } else {
2786 // Floating point cases in the other order.
2787 if (X86::isSHUFPMask(PermMask.Val))
2788 return Op;
2789 if (X86::isPSHUFDMask(PermMask.Val) ||
2790 X86::isPSHUFHWMask(PermMask.Val) ||
2791 X86::isPSHUFLWMask(PermMask.Val)) {
2792 if (V2.getOpcode() != ISD::UNDEF)
2793 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2794 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
2795 return Op;
2796 }
2797 }
2798
Chris Lattnerdade6072007-05-17 17:13:13 +00002799 if (NumElems == 4 &&
2800 // Don't do this for MMX.
2801 MVT::getSizeInBits(VT) != 64) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002802 MVT::ValueType MaskVT = PermMask.getValueType();
Dan Gohman5c441312007-06-14 22:58:02 +00002803 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002804 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng3cd43622006-04-28 07:03:38 +00002805 Locs.reserve(NumElems);
Chris Lattner35a08552007-02-25 07:10:00 +00002806 SmallVector<SDOperand, 8> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2807 SmallVector<SDOperand, 8> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng3cd43622006-04-28 07:03:38 +00002808 unsigned NumHi = 0;
2809 unsigned NumLo = 0;
2810 // If no more than two elements come from either vector. This can be
2811 // implemented with two shuffles. First shuffle gather the elements.
2812 // The second shuffle, which takes the first shuffle as both of its
2813 // vector operands, put the elements into the right order.
2814 for (unsigned i = 0; i != NumElems; ++i) {
2815 SDOperand Elt = PermMask.getOperand(i);
2816 if (Elt.getOpcode() == ISD::UNDEF) {
2817 Locs[i] = std::make_pair(-1, -1);
2818 } else {
2819 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
2820 if (Val < NumElems) {
2821 Locs[i] = std::make_pair(0, NumLo);
2822 Mask1[NumLo] = Elt;
2823 NumLo++;
2824 } else {
2825 Locs[i] = std::make_pair(1, NumHi);
2826 if (2+NumHi < NumElems)
2827 Mask1[2+NumHi] = Elt;
2828 NumHi++;
2829 }
2830 }
2831 }
2832 if (NumLo <= 2 && NumHi <= 2) {
2833 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002834 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2835 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00002836 for (unsigned i = 0; i != NumElems; ++i) {
2837 if (Locs[i].first == -1)
2838 continue;
2839 else {
2840 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
2841 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
2842 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
2843 }
2844 }
2845
2846 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00002847 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2848 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00002849 }
2850
2851 // Break it into (shuffle shuffle_hi, shuffle_lo).
2852 Locs.clear();
Chris Lattner35a08552007-02-25 07:10:00 +00002853 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2854 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2855 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Chenga9467aa2006-04-25 20:13:52 +00002856 unsigned MaskIdx = 0;
2857 unsigned LoIdx = 0;
2858 unsigned HiIdx = NumElems/2;
2859 for (unsigned i = 0; i != NumElems; ++i) {
2860 if (i == NumElems/2) {
2861 MaskPtr = &HiMask;
2862 MaskIdx = 1;
2863 LoIdx = 0;
2864 HiIdx = NumElems/2;
2865 }
2866 SDOperand Elt = PermMask.getOperand(i);
2867 if (Elt.getOpcode() == ISD::UNDEF) {
2868 Locs[i] = std::make_pair(-1, -1);
2869 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
2870 Locs[i] = std::make_pair(MaskIdx, LoIdx);
2871 (*MaskPtr)[LoIdx] = Elt;
2872 LoIdx++;
2873 } else {
2874 Locs[i] = std::make_pair(MaskIdx, HiIdx);
2875 (*MaskPtr)[HiIdx] = Elt;
2876 HiIdx++;
2877 }
2878 }
2879
Chris Lattner3d826992006-05-16 06:45:34 +00002880 SDOperand LoShuffle =
2881 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002882 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2883 &LoMask[0], LoMask.size()));
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002884 SDOperand HiShuffle =
Chris Lattner3d826992006-05-16 06:45:34 +00002885 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002886 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2887 &HiMask[0], HiMask.size()));
Chris Lattner35a08552007-02-25 07:10:00 +00002888 SmallVector<SDOperand, 8> MaskOps;
Evan Chenga9467aa2006-04-25 20:13:52 +00002889 for (unsigned i = 0; i != NumElems; ++i) {
2890 if (Locs[i].first == -1) {
2891 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
2892 } else {
2893 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
2894 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
2895 }
2896 }
2897 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00002898 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2899 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002900 }
2901
2902 return SDOperand();
2903}
2904
2905SDOperand
2906X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
2907 if (!isa<ConstantSDNode>(Op.getOperand(1)))
2908 return SDOperand();
2909
2910 MVT::ValueType VT = Op.getValueType();
2911 // TODO: handle v16i8.
2912 if (MVT::getSizeInBits(VT) == 16) {
2913 // Transform it so it match pextrw which produces a 32-bit result.
2914 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
2915 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
2916 Op.getOperand(0), Op.getOperand(1));
2917 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
2918 DAG.getValueType(VT));
2919 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
2920 } else if (MVT::getSizeInBits(VT) == 32) {
2921 SDOperand Vec = Op.getOperand(0);
2922 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
2923 if (Idx == 0)
2924 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00002925 // SHUFPS the element to the lowest double word, then movss.
2926 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00002927 SmallVector<SDOperand, 8> IdxVec;
Dan Gohman5c441312007-06-14 22:58:02 +00002928 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorElementType(MaskVT)));
2929 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
2930 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
2931 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00002932 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2933 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002934 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng922e1912006-11-07 22:14:24 +00002935 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002936 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00002937 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002938 } else if (MVT::getSizeInBits(VT) == 64) {
2939 SDOperand Vec = Op.getOperand(0);
2940 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
2941 if (Idx == 0)
2942 return Op;
2943
2944 // UNPCKHPD the element to the lowest double word, then movsd.
2945 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
2946 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
2947 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00002948 SmallVector<SDOperand, 8> IdxVec;
Dan Gohman5c441312007-06-14 22:58:02 +00002949 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorElementType(MaskVT)));
2950 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00002951 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2952 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002953 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
2954 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
2955 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00002956 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002957 }
2958
2959 return SDOperand();
2960}
2961
2962SDOperand
2963X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00002964 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00002965 // as its second argument.
2966 MVT::ValueType VT = Op.getValueType();
Dan Gohman5c441312007-06-14 22:58:02 +00002967 MVT::ValueType BaseVT = MVT::getVectorElementType(VT);
Evan Chenga9467aa2006-04-25 20:13:52 +00002968 SDOperand N0 = Op.getOperand(0);
2969 SDOperand N1 = Op.getOperand(1);
2970 SDOperand N2 = Op.getOperand(2);
2971 if (MVT::getSizeInBits(BaseVT) == 16) {
2972 if (N1.getValueType() != MVT::i32)
2973 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
2974 if (N2.getValueType() != MVT::i32)
Evan Cheng3bd318e2007-06-29 00:01:20 +00002975 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(),getPointerTy());
Evan Chenga9467aa2006-04-25 20:13:52 +00002976 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
2977 } else if (MVT::getSizeInBits(BaseVT) == 32) {
2978 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
2979 if (Idx == 0) {
2980 // Use a movss.
2981 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
2982 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohman5c441312007-06-14 22:58:02 +00002983 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002984 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002985 MaskVec.push_back(DAG.getConstant(4, BaseVT));
2986 for (unsigned i = 1; i <= 3; ++i)
2987 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2988 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00002989 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2990 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002991 } else {
2992 // Use two pinsrw instructions to insert a 32 bit value.
2993 Idx <<= 1;
2994 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002995 if (ISD::isNON_EXTLoad(N1.Val)) {
Evan Cheng9fee4422006-05-16 07:21:53 +00002996 // Just load directly from f32mem to GR32.
Evan Chenge71fe34d2006-10-09 20:57:25 +00002997 LoadSDNode *LD = cast<LoadSDNode>(N1);
2998 N1 = DAG.getLoad(MVT::i32, LD->getChain(), LD->getBasePtr(),
2999 LD->getSrcValue(), LD->getSrcValueOffset());
Evan Chenga9467aa2006-04-25 20:13:52 +00003000 } else {
3001 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3002 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3003 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003004 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003005 }
3006 }
3007 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3008 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003009 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003010 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3011 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003012 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003013 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
3014 }
3015 }
3016
3017 return SDOperand();
3018}
3019
3020SDOperand
3021X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3022 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3023 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3024}
3025
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003026// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Chenga9467aa2006-04-25 20:13:52 +00003027// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3028// one of the above mentioned nodes. It has to be wrapped because otherwise
3029// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3030// be used to form addressing mode. These wrapped nodes will be selected
3031// into MOV32ri.
3032SDOperand
3033X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3034 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Cheng0b169222006-11-29 23:19:46 +00003035 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3036 getPointerTy(),
3037 CP->getAlignment());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003038 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003039 // With PIC, the address is actually $g + Offset.
3040 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3041 !Subtarget->isPICStyleRIPRel()) {
3042 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3043 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3044 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003045 }
3046
3047 return Result;
3048}
3049
3050SDOperand
3051X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3052 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng0b169222006-11-29 23:19:46 +00003053 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003054 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003055 // With PIC, the address is actually $g + Offset.
3056 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3057 !Subtarget->isPICStyleRIPRel()) {
3058 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3059 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3060 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003061 }
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003062
3063 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3064 // load the value at address GV, not the value of GV itself. This means that
3065 // the GlobalAddress must be in the base or index register of the address, not
3066 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003067 // The same applies for external symbols during PIC codegen
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003068 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
3069 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003070
3071 return Result;
3072}
3073
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00003074// Lower ISD::GlobalTLSAddress using the "general dynamic" model
3075static SDOperand
3076LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
3077 const MVT::ValueType PtrVT) {
3078 SDOperand InFlag;
3079 SDOperand Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
3080 DAG.getNode(X86ISD::GlobalBaseReg,
3081 PtrVT), InFlag);
3082 InFlag = Chain.getValue(1);
3083
3084 // emit leal symbol@TLSGD(,%ebx,1), %eax
3085 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
3086 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
3087 GA->getValueType(0),
3088 GA->getOffset());
3089 SDOperand Ops[] = { Chain, TGA, InFlag };
3090 SDOperand Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
3091 InFlag = Result.getValue(2);
3092 Chain = Result.getValue(1);
3093
3094 // call ___tls_get_addr. This function receives its argument in
3095 // the register EAX.
3096 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
3097 InFlag = Chain.getValue(1);
3098
3099 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
3100 SDOperand Ops1[] = { Chain,
3101 DAG.getTargetExternalSymbol("___tls_get_addr",
3102 PtrVT),
3103 DAG.getRegister(X86::EAX, PtrVT),
3104 DAG.getRegister(X86::EBX, PtrVT),
3105 InFlag };
3106 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
3107 InFlag = Chain.getValue(1);
3108
3109 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
3110}
3111
3112// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
3113// "local exec" model.
3114static SDOperand
3115LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
3116 const MVT::ValueType PtrVT) {
3117 // Get the Thread Pointer
3118 SDOperand ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
3119 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
3120 // exec)
3121 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
3122 GA->getValueType(0),
3123 GA->getOffset());
3124 SDOperand Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
Lauro Ramos Venancioefb80772007-04-22 22:50:52 +00003125
3126 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
3127 Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset, NULL, 0);
3128
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00003129 // The address of the thread local variable is the add of the thread
3130 // pointer with the offset of the variable.
3131 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
3132}
3133
3134SDOperand
3135X86TargetLowering::LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
3136 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio4e919082007-04-21 20:56:26 +00003137 // TODO: implement the "initial exec"model for pic executables
3138 assert(!Subtarget->is64Bit() && Subtarget->isTargetELF() &&
3139 "TLS not implemented for non-ELF and 64-bit targets");
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00003140 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
3141 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
3142 // otherwise use the "Local Exec"TLS Model
3143 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
3144 return LowerToTLSGeneralDynamicModel(GA, DAG, getPointerTy());
3145 else
3146 return LowerToTLSExecModel(GA, DAG, getPointerTy());
3147}
3148
Evan Chenga9467aa2006-04-25 20:13:52 +00003149SDOperand
3150X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3151 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Cheng0b169222006-11-29 23:19:46 +00003152 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003153 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003154 // With PIC, the address is actually $g + Offset.
3155 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3156 !Subtarget->isPICStyleRIPRel()) {
3157 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3158 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3159 Result);
3160 }
3161
3162 return Result;
3163}
3164
3165SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3166 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3167 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3168 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3169 // With PIC, the address is actually $g + Offset.
3170 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3171 !Subtarget->isPICStyleRIPRel()) {
3172 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3173 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3174 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003175 }
3176
3177 return Result;
3178}
3179
3180SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00003181 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3182 "Not an i64 shift!");
3183 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3184 SDOperand ShOpLo = Op.getOperand(0);
3185 SDOperand ShOpHi = Op.getOperand(1);
3186 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003187 SDOperand Tmp1 = isSRA ?
3188 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3189 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003190
3191 SDOperand Tmp2, Tmp3;
3192 if (Op.getOpcode() == ISD::SHL_PARTS) {
3193 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3194 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3195 } else {
3196 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00003197 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00003198 }
3199
Evan Cheng4259a0f2006-09-11 02:19:56 +00003200 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3201 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3202 DAG.getConstant(32, MVT::i8));
3203 SDOperand COps[]={DAG.getEntryNode(), AndNode, DAG.getConstant(0, MVT::i8)};
3204 SDOperand InFlag = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
Evan Cheng9c249c32006-01-09 18:33:28 +00003205
3206 SDOperand Hi, Lo;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003207 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00003208
Evan Cheng4259a0f2006-09-11 02:19:56 +00003209 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3210 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00003211 if (Op.getOpcode() == ISD::SHL_PARTS) {
3212 Ops.push_back(Tmp2);
3213 Ops.push_back(Tmp3);
3214 Ops.push_back(CC);
3215 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003216 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003217 InFlag = Hi.getValue(1);
3218
3219 Ops.clear();
3220 Ops.push_back(Tmp3);
3221 Ops.push_back(Tmp1);
3222 Ops.push_back(CC);
3223 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003224 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003225 } else {
3226 Ops.push_back(Tmp2);
3227 Ops.push_back(Tmp3);
3228 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00003229 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003230 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003231 InFlag = Lo.getValue(1);
3232
3233 Ops.clear();
3234 Ops.push_back(Tmp3);
3235 Ops.push_back(Tmp1);
3236 Ops.push_back(CC);
3237 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003238 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003239 }
3240
Evan Cheng4259a0f2006-09-11 02:19:56 +00003241 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003242 Ops.clear();
3243 Ops.push_back(Lo);
3244 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003245 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003246}
Evan Cheng6305e502006-01-12 22:54:21 +00003247
Evan Chenga9467aa2006-04-25 20:13:52 +00003248SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3249 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3250 Op.getOperand(0).getValueType() >= MVT::i16 &&
3251 "Unknown SINT_TO_FP to lower!");
3252
3253 SDOperand Result;
3254 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3255 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3256 MachineFunction &MF = DAG.getMachineFunction();
3257 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3258 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengdf9ac472006-10-05 23:01:46 +00003259 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Chengab51cf22006-10-13 21:14:26 +00003260 StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003261
3262 // Build the FILD
Chris Lattner35a08552007-02-25 07:10:00 +00003263 SDVTList Tys;
3264 if (X86ScalarSSE)
3265 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
3266 else
Dale Johannesena2b3c172007-07-03 00:53:03 +00003267 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00003268 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003269 Ops.push_back(Chain);
3270 Ops.push_back(StackSlot);
3271 Ops.push_back(DAG.getValueType(SrcVT));
3272 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003273 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003274
3275 if (X86ScalarSSE) {
3276 Chain = Result.getValue(1);
3277 SDOperand InFlag = Result.getValue(2);
3278
3279 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3280 // shouldn't be necessary except that RFP cannot be live across
3281 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003282 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003283 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003284 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00003285 Tys = DAG.getVTList(MVT::Other);
3286 SmallVector<SDOperand, 8> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003287 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003288 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003289 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003290 Ops.push_back(DAG.getValueType(Op.getValueType()));
3291 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003292 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00003293 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00003294 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003295
Evan Chenga9467aa2006-04-25 20:13:52 +00003296 return Result;
3297}
3298
3299SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3300 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3301 "Unknown FP_TO_SINT to lower!");
3302 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3303 // stack slot.
3304 MachineFunction &MF = DAG.getMachineFunction();
3305 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3306 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3307 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3308
3309 unsigned Opc;
3310 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00003311 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3312 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3313 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3314 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00003315 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003316
Evan Chenga9467aa2006-04-25 20:13:52 +00003317 SDOperand Chain = DAG.getEntryNode();
3318 SDOperand Value = Op.getOperand(0);
3319 if (X86ScalarSSE) {
3320 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Chengab51cf22006-10-13 21:14:26 +00003321 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Dale Johannesena2b3c172007-07-03 00:53:03 +00003322 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00003323 SDOperand Ops[] = {
3324 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
3325 };
3326 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003327 Chain = Value.getValue(1);
3328 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3329 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3330 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003331
Evan Chenga9467aa2006-04-25 20:13:52 +00003332 // Build the FP_TO_INT*_IN_MEM
Chris Lattner35a08552007-02-25 07:10:00 +00003333 SDOperand Ops[] = { Chain, Value, StackSlot };
3334 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Cheng172fce72006-01-06 00:43:03 +00003335
Evan Chenga9467aa2006-04-25 20:13:52 +00003336 // Load the result.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003337 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003338}
3339
3340SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3341 MVT::ValueType VT = Op.getValueType();
Dan Gohman57111e72007-07-10 00:05:58 +00003342 MVT::ValueType EltVT = VT;
3343 if (MVT::isVector(VT))
3344 EltVT = MVT::getVectorElementType(VT);
3345 const Type *OpNTy = MVT::getTypeForValueType(EltVT);
Evan Chenga9467aa2006-04-25 20:13:52 +00003346 std::vector<Constant*> CV;
Dan Gohman57111e72007-07-10 00:05:58 +00003347 if (EltVT == MVT::f64) {
3348 Constant *C = ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63)));
3349 CV.push_back(C);
3350 CV.push_back(C);
Evan Chenga9467aa2006-04-25 20:13:52 +00003351 } else {
Dan Gohman57111e72007-07-10 00:05:58 +00003352 Constant *C = ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31)));
3353 CV.push_back(C);
3354 CV.push_back(C);
3355 CV.push_back(C);
3356 CV.push_back(C);
Evan Chenga9467aa2006-04-25 20:13:52 +00003357 }
3358 Constant *CS = ConstantStruct::get(CV);
3359 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003360 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003361 SmallVector<SDOperand, 3> Ops;
3362 Ops.push_back(DAG.getEntryNode());
3363 Ops.push_back(CPIdx);
3364 Ops.push_back(DAG.getSrcValue(NULL));
3365 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003366 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3367}
3368
3369SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3370 MVT::ValueType VT = Op.getValueType();
Dan Gohman57111e72007-07-10 00:05:58 +00003371 MVT::ValueType EltVT = VT;
3372 if (MVT::isVector(VT))
3373 EltVT = MVT::getVectorElementType(VT);
3374 const Type *OpNTy = MVT::getTypeForValueType(EltVT);
Evan Chenga9467aa2006-04-25 20:13:52 +00003375 std::vector<Constant*> CV;
Dan Gohman57111e72007-07-10 00:05:58 +00003376 if (EltVT == MVT::f64) {
3377 Constant *C = ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63));
3378 CV.push_back(C);
3379 CV.push_back(C);
Evan Chenga9467aa2006-04-25 20:13:52 +00003380 } else {
Dan Gohman57111e72007-07-10 00:05:58 +00003381 Constant *C = ConstantFP::get(OpNTy, BitsToFloat(1U << 31));
3382 CV.push_back(C);
3383 CV.push_back(C);
3384 CV.push_back(C);
3385 CV.push_back(C);
Evan Chenga9467aa2006-04-25 20:13:52 +00003386 }
3387 Constant *CS = ConstantStruct::get(CV);
3388 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003389 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003390 SmallVector<SDOperand, 3> Ops;
3391 Ops.push_back(DAG.getEntryNode());
3392 Ops.push_back(CPIdx);
3393 Ops.push_back(DAG.getSrcValue(NULL));
3394 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003395 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
3396}
3397
Evan Cheng4363e882007-01-05 07:55:56 +00003398SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng82241c82007-01-05 21:37:56 +00003399 SDOperand Op0 = Op.getOperand(0);
3400 SDOperand Op1 = Op.getOperand(1);
Evan Cheng4363e882007-01-05 07:55:56 +00003401 MVT::ValueType VT = Op.getValueType();
Evan Cheng82241c82007-01-05 21:37:56 +00003402 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng4363e882007-01-05 07:55:56 +00003403 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng82241c82007-01-05 21:37:56 +00003404
3405 // If second operand is smaller, extend it first.
3406 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
3407 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
3408 SrcVT = VT;
3409 }
3410
Evan Cheng4363e882007-01-05 07:55:56 +00003411 // First get the sign bit of second operand.
3412 std::vector<Constant*> CV;
3413 if (SrcVT == MVT::f64) {
3414 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(1ULL << 63)));
3415 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3416 } else {
3417 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(1U << 31)));
3418 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3419 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3420 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3421 }
3422 Constant *CS = ConstantStruct::get(CV);
3423 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003424 SDVTList Tys = DAG.getVTList(SrcVT, MVT::Other);
Evan Cheng4363e882007-01-05 07:55:56 +00003425 SmallVector<SDOperand, 3> Ops;
3426 Ops.push_back(DAG.getEntryNode());
3427 Ops.push_back(CPIdx);
3428 Ops.push_back(DAG.getSrcValue(NULL));
Evan Cheng82241c82007-01-05 21:37:56 +00003429 SDOperand Mask1 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3430 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng4363e882007-01-05 07:55:56 +00003431
3432 // Shift sign bit right or left if the two operands have different types.
3433 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
3434 // Op0 is MVT::f32, Op1 is MVT::f64.
3435 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
3436 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
3437 DAG.getConstant(32, MVT::i32));
3438 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
3439 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
3440 DAG.getConstant(0, getPointerTy()));
Evan Cheng4363e882007-01-05 07:55:56 +00003441 }
3442
Evan Cheng82241c82007-01-05 21:37:56 +00003443 // Clear first operand sign bit.
3444 CV.clear();
3445 if (VT == MVT::f64) {
3446 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(~(1ULL << 63))));
3447 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3448 } else {
3449 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(~(1U << 31))));
3450 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3451 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3452 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3453 }
3454 CS = ConstantStruct::get(CV);
3455 CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003456 Tys = DAG.getVTList(VT, MVT::Other);
Evan Cheng82241c82007-01-05 21:37:56 +00003457 Ops.clear();
3458 Ops.push_back(DAG.getEntryNode());
3459 Ops.push_back(CPIdx);
3460 Ops.push_back(DAG.getSrcValue(NULL));
3461 SDOperand Mask2 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3462 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
3463
3464 // Or the value with the sign bit.
3465 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng4363e882007-01-05 07:55:56 +00003466}
3467
Evan Cheng4259a0f2006-09-11 02:19:56 +00003468SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG,
3469 SDOperand Chain) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003470 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
3471 SDOperand Cond;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003472 SDOperand Op0 = Op.getOperand(0);
3473 SDOperand Op1 = Op.getOperand(1);
Evan Chenga9467aa2006-04-25 20:13:52 +00003474 SDOperand CC = Op.getOperand(2);
3475 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng694810c2006-10-12 19:12:56 +00003476 const MVT::ValueType *VTs1 = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3477 const MVT::ValueType *VTs2 = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003478 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Chenga9467aa2006-04-25 20:13:52 +00003479 unsigned X86CC;
Evan Chenga9467aa2006-04-25 20:13:52 +00003480
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003481 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Chris Lattner7a627672006-09-13 03:22:10 +00003482 Op0, Op1, DAG)) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003483 SDOperand Ops1[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003484 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, Ops1, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003485 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003486 return DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003487 }
3488
3489 assert(isFP && "Illegal integer SetCC!");
3490
3491 SDOperand COps[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003492 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, COps, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003493
3494 switch (SetCCOpcode) {
3495 default: assert(false && "Illegal floating point SetCC!");
3496 case ISD::SETOEQ: { // !PF & ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003497 SDOperand Ops1[] = { DAG.getConstant(X86::COND_NP, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003498 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003499 SDOperand Ops2[] = { DAG.getConstant(X86::COND_E, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003500 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003501 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003502 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
3503 }
3504 case ISD::SETUNE: { // PF | !ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003505 SDOperand Ops1[] = { DAG.getConstant(X86::COND_P, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003506 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003507 SDOperand Ops2[] = { DAG.getConstant(X86::COND_NE, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003508 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003509 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003510 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
3511 }
Evan Chengc1583db2005-12-21 20:21:51 +00003512 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003513}
Evan Cheng45df7f82006-01-30 23:41:35 +00003514
Evan Chenga9467aa2006-04-25 20:13:52 +00003515SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003516 bool addTest = true;
3517 SDOperand Chain = DAG.getEntryNode();
3518 SDOperand Cond = Op.getOperand(0);
3519 SDOperand CC;
3520 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Cheng944d1e92006-01-26 02:13:10 +00003521
Evan Cheng4259a0f2006-09-11 02:19:56 +00003522 if (Cond.getOpcode() == ISD::SETCC)
3523 Cond = LowerSETCC(Cond, DAG, Chain);
3524
3525 if (Cond.getOpcode() == X86ISD::SETCC) {
3526 CC = Cond.getOperand(0);
3527
Evan Chenga9467aa2006-04-25 20:13:52 +00003528 // If condition flag is set by a X86ISD::CMP, then make a copy of it
Evan Cheng4259a0f2006-09-11 02:19:56 +00003529 // (since flag operand cannot be shared). Use it as the condition setting
3530 // operand in place of the X86ISD::SETCC.
3531 // If the X86ISD::SETCC has more than one use, then perhaps it's better
Evan Chenga9467aa2006-04-25 20:13:52 +00003532 // to use a test instead of duplicating the X86ISD::CMP (for register
Evan Cheng4259a0f2006-09-11 02:19:56 +00003533 // pressure reason)?
3534 SDOperand Cmp = Cond.getOperand(1);
3535 unsigned Opc = Cmp.getOpcode();
3536 bool IllegalFPCMov = !X86ScalarSSE &&
3537 MVT::isFloatingPoint(Op.getValueType()) &&
3538 !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
3539 if ((Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) &&
3540 !IllegalFPCMov) {
3541 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3542 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3543 addTest = false;
3544 }
3545 }
Evan Cheng73a1ad92006-01-10 20:26:56 +00003546
Evan Chenga9467aa2006-04-25 20:13:52 +00003547 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003548 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003549 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3550 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng225a4d02005-12-17 01:21:05 +00003551 }
Evan Cheng45df7f82006-01-30 23:41:35 +00003552
Evan Cheng4259a0f2006-09-11 02:19:56 +00003553 VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::Flag);
3554 SmallVector<SDOperand, 4> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003555 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
3556 // condition is true.
3557 Ops.push_back(Op.getOperand(2));
3558 Ops.push_back(Op.getOperand(1));
3559 Ops.push_back(CC);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003560 Ops.push_back(Cond.getValue(1));
3561 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003562}
Evan Cheng944d1e92006-01-26 02:13:10 +00003563
Evan Chenga9467aa2006-04-25 20:13:52 +00003564SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003565 bool addTest = true;
3566 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003567 SDOperand Cond = Op.getOperand(1);
3568 SDOperand Dest = Op.getOperand(2);
3569 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003570 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3571
Evan Chenga9467aa2006-04-25 20:13:52 +00003572 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng4259a0f2006-09-11 02:19:56 +00003573 Cond = LowerSETCC(Cond, DAG, Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003574
3575 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003576 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003577
Evan Cheng4259a0f2006-09-11 02:19:56 +00003578 // If condition flag is set by a X86ISD::CMP, then make a copy of it
3579 // (since flag operand cannot be shared). Use it as the condition setting
3580 // operand in place of the X86ISD::SETCC.
3581 // If the X86ISD::SETCC has more than one use, then perhaps it's better
3582 // to use a test instead of duplicating the X86ISD::CMP (for register
3583 // pressure reason)?
3584 SDOperand Cmp = Cond.getOperand(1);
3585 unsigned Opc = Cmp.getOpcode();
3586 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) {
3587 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3588 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3589 addTest = false;
3590 }
3591 }
Evan Chengfb22e862006-01-13 01:03:02 +00003592
Evan Chenga9467aa2006-04-25 20:13:52 +00003593 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003594 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003595 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3596 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng6fc31042005-12-19 23:12:38 +00003597 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003598 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003599 Cond, Op.getOperand(2), CC, Cond.getValue(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00003600}
Evan Chengae986f12006-01-11 22:15:48 +00003601
Evan Cheng2a330942006-05-25 00:59:30 +00003602SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
3603 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003604
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003605 if (Subtarget->is64Bit())
Chris Lattner7802f3e2007-02-25 09:06:15 +00003606 return LowerX86_64CCCCallTo(Op, DAG, CallingConv);
Evan Cheng2a330942006-05-25 00:59:30 +00003607 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003608 switch (CallingConv) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003609 default:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003610 assert(0 && "Unsupported calling convention");
Chris Lattnerfc360392006-09-27 18:29:38 +00003611 case CallingConv::Fast:
Chris Lattner3ed3be32007-02-28 06:05:16 +00003612 // TODO: Implement fastcc
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003613 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003614 case CallingConv::C:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003615 case CallingConv::X86_StdCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003616 return LowerCCCCallTo(Op, DAG, CallingConv);
Chris Lattnerfc360392006-09-27 18:29:38 +00003617 case CallingConv::X86_FastCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003618 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003619 }
Evan Cheng2a330942006-05-25 00:59:30 +00003620}
3621
Anton Korobeynikov9b91d982007-04-17 19:34:00 +00003622
3623// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
3624// Calls to _alloca is needed to probe the stack when allocating more than 4k
3625// bytes in one go. Touching the stack at 4K increments is necessary to ensure
3626// that the guard pages used by the OS virtual memory manager are allocated in
3627// correct sequence.
Anton Korobeynikovde9c8252007-07-05 20:36:08 +00003628SDOperand
3629X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDOperand Op,
3630 SelectionDAG &DAG) {
Anton Korobeynikov9b91d982007-04-17 19:34:00 +00003631 assert(Subtarget->isTargetCygMing() &&
3632 "This should be used only on Cygwin/Mingw targets");
3633
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00003634 // Get the inputs.
3635 SDOperand Chain = Op.getOperand(0);
3636 SDOperand Size = Op.getOperand(1);
3637 // FIXME: Ensure alignment here
3638
Anton Korobeynikovde9c8252007-07-05 20:36:08 +00003639 SDOperand Flag;
3640
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00003641 MVT::ValueType IntPtr = getPointerTy();
3642 MVT::ValueType SPTy = (Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00003643
Anton Korobeynikovde9c8252007-07-05 20:36:08 +00003644 Chain = DAG.getCopyToReg(Chain, X86::EAX, Size, Flag);
3645 Flag = Chain.getValue(1);
3646
3647 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
3648 SDOperand Ops[] = { Chain,
3649 DAG.getTargetExternalSymbol("_alloca", IntPtr),
3650 DAG.getRegister(X86::EAX, IntPtr),
3651 Flag };
3652 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops, 4);
3653 Flag = Chain.getValue(1);
3654
3655 Chain = DAG.getCopyFromReg(Chain, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00003656
3657 std::vector<MVT::ValueType> Tys;
3658 Tys.push_back(SPTy);
3659 Tys.push_back(MVT::Other);
Anton Korobeynikovde9c8252007-07-05 20:36:08 +00003660 SDOperand Ops1[2] = { Chain.getValue(0), Chain };
3661 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops1, 2);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00003662}
3663
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003664SDOperand
3665X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00003666 MachineFunction &MF = DAG.getMachineFunction();
3667 const Function* Fn = MF.getFunction();
3668 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +00003669 Subtarget->isTargetCygMing() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00003670 Fn->getName() == "main")
Chris Lattnerff0598d2007-04-17 17:21:52 +00003671 MF.getInfo<X86MachineFunctionInfo>()->setForceFramePointer(true);
Evan Chengdc614c12006-06-06 23:30:24 +00003672
Evan Cheng17e734f2006-05-23 21:06:34 +00003673 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003674 if (Subtarget->is64Bit())
3675 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng17e734f2006-05-23 21:06:34 +00003676 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003677 switch(CC) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003678 default:
3679 assert(0 && "Unsupported calling convention");
3680 case CallingConv::Fast:
Chris Lattner3ed3be32007-02-28 06:05:16 +00003681 // TODO: implement fastcc.
3682
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003683 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003684 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003685 return LowerCCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00003686 case CallingConv::X86_StdCall:
Chris Lattnerff0598d2007-04-17 17:21:52 +00003687 MF.getInfo<X86MachineFunctionInfo>()->setDecorationStyle(StdCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003688 return LowerCCCArguments(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00003689 case CallingConv::X86_FastCall:
Chris Lattnerff0598d2007-04-17 17:21:52 +00003690 MF.getInfo<X86MachineFunctionInfo>()->setDecorationStyle(FastCall);
Chris Lattner3ed3be32007-02-28 06:05:16 +00003691 return LowerFastCCArguments(Op, DAG);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003692 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003693}
3694
Evan Chenga9467aa2006-04-25 20:13:52 +00003695SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
3696 SDOperand InFlag(0, 0);
3697 SDOperand Chain = Op.getOperand(0);
3698 unsigned Align =
3699 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3700 if (Align == 0) Align = 1;
3701
3702 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3703 // If not DWORD aligned, call memset if size is less than the threshold.
3704 // It knows how to align to the right boundary first.
3705 if ((Align & 3) != 0 ||
3706 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3707 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00003708 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003709 TargetLowering::ArgListTy Args;
3710 TargetLowering::ArgListEntry Entry;
3711 Entry.Node = Op.getOperand(1);
3712 Entry.Ty = IntPtrTy;
Reid Spencere63b6512006-12-31 05:55:36 +00003713 Args.push_back(Entry);
Reid Spencere87b5e92007-01-03 17:24:59 +00003714 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencere63b6512006-12-31 05:55:36 +00003715 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
3716 Entry.Ty = IntPtrTy;
Reid Spencere63b6512006-12-31 05:55:36 +00003717 Args.push_back(Entry);
3718 Entry.Node = Op.getOperand(3);
3719 Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00003720 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00003721 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00003722 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
3723 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00003724 }
Evan Chengd097e672006-03-22 02:53:00 +00003725
Evan Chenga9467aa2006-04-25 20:13:52 +00003726 MVT::ValueType AVT;
3727 SDOperand Count;
3728 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3729 unsigned BytesLeft = 0;
3730 bool TwoRepStos = false;
3731 if (ValC) {
3732 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003733 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00003734
Evan Chenga9467aa2006-04-25 20:13:52 +00003735 // If the value is a constant, then we can potentially use larger sets.
3736 switch (Align & 3) {
3737 case 2: // WORD aligned
3738 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003739 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003740 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00003741 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003742 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00003743 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003744 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00003745 Val = (Val << 8) | Val;
3746 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003747 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
3748 AVT = MVT::i64;
3749 ValReg = X86::RAX;
3750 Val = (Val << 32) | Val;
3751 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003752 break;
3753 default: // Byte aligned
3754 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00003755 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003756 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003757 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00003758 }
3759
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003760 if (AVT > MVT::i8) {
3761 if (I) {
3762 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
3763 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
3764 BytesLeft = I->getValue() % UBytes;
3765 } else {
3766 assert(AVT >= MVT::i32 &&
3767 "Do not use rep;stos if not at least DWORD aligned");
3768 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
3769 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
3770 TwoRepStos = true;
3771 }
3772 }
3773
Evan Chenga9467aa2006-04-25 20:13:52 +00003774 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
3775 InFlag);
3776 InFlag = Chain.getValue(1);
3777 } else {
3778 AVT = MVT::i8;
3779 Count = Op.getOperand(3);
3780 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
3781 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00003782 }
Evan Chengb0461082006-04-24 18:01:45 +00003783
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003784 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
3785 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003786 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003787 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
3788 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003789 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00003790
Chris Lattnere56fef92007-02-25 06:40:16 +00003791 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00003792 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003793 Ops.push_back(Chain);
3794 Ops.push_back(DAG.getValueType(AVT));
3795 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003796 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00003797
Evan Chenga9467aa2006-04-25 20:13:52 +00003798 if (TwoRepStos) {
3799 InFlag = Chain.getValue(1);
3800 Count = Op.getOperand(3);
3801 MVT::ValueType CVT = Count.getValueType();
3802 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003803 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
3804 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
3805 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003806 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00003807 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003808 Ops.clear();
3809 Ops.push_back(Chain);
3810 Ops.push_back(DAG.getValueType(MVT::i8));
3811 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003812 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003813 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003814 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00003815 SDOperand Value;
3816 unsigned Val = ValC->getValue() & 255;
3817 unsigned Offset = I->getValue() - BytesLeft;
3818 SDOperand DstAddr = Op.getOperand(1);
3819 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003820 if (BytesLeft >= 4) {
3821 Val = (Val << 8) | Val;
3822 Val = (Val << 16) | Val;
3823 Value = DAG.getConstant(Val, MVT::i32);
Evan Chengdf9ac472006-10-05 23:01:46 +00003824 Chain = DAG.getStore(Chain, Value,
3825 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3826 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003827 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003828 BytesLeft -= 4;
3829 Offset += 4;
3830 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003831 if (BytesLeft >= 2) {
3832 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Chengdf9ac472006-10-05 23:01:46 +00003833 Chain = DAG.getStore(Chain, Value,
3834 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3835 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003836 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003837 BytesLeft -= 2;
3838 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00003839 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003840 if (BytesLeft == 1) {
3841 Value = DAG.getConstant(Val, MVT::i8);
Evan Chengdf9ac472006-10-05 23:01:46 +00003842 Chain = DAG.getStore(Chain, Value,
3843 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3844 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003845 NULL, 0);
Evan Cheng14215c32006-04-21 23:03:30 +00003846 }
Evan Cheng082c8782006-03-24 07:29:27 +00003847 }
Evan Chengebf10062006-04-03 20:53:28 +00003848
Evan Chenga9467aa2006-04-25 20:13:52 +00003849 return Chain;
3850}
Evan Chengebf10062006-04-03 20:53:28 +00003851
Evan Chenga9467aa2006-04-25 20:13:52 +00003852SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
3853 SDOperand Chain = Op.getOperand(0);
3854 unsigned Align =
3855 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3856 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00003857
Evan Chenga9467aa2006-04-25 20:13:52 +00003858 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3859 // If not DWORD aligned, call memcpy if size is less than the threshold.
3860 // It knows how to align to the right boundary first.
3861 if ((Align & 3) != 0 ||
3862 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3863 MVT::ValueType IntPtr = getPointerTy();
Reid Spencere63b6512006-12-31 05:55:36 +00003864 TargetLowering::ArgListTy Args;
3865 TargetLowering::ArgListEntry Entry;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003866 Entry.Ty = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003867 Entry.Node = Op.getOperand(1); Args.push_back(Entry);
3868 Entry.Node = Op.getOperand(2); Args.push_back(Entry);
3869 Entry.Node = Op.getOperand(3); Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00003870 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00003871 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00003872 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
3873 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00003874 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003875
3876 MVT::ValueType AVT;
3877 SDOperand Count;
3878 unsigned BytesLeft = 0;
3879 bool TwoRepMovs = false;
3880 switch (Align & 3) {
3881 case 2: // WORD aligned
3882 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003883 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003884 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00003885 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003886 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
3887 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00003888 break;
3889 default: // Byte aligned
3890 AVT = MVT::i8;
3891 Count = Op.getOperand(3);
3892 break;
3893 }
3894
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003895 if (AVT > MVT::i8) {
3896 if (I) {
3897 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
3898 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
3899 BytesLeft = I->getValue() % UBytes;
3900 } else {
3901 assert(AVT >= MVT::i32 &&
3902 "Do not use rep;movs if not at least DWORD aligned");
3903 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
3904 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
3905 TwoRepMovs = true;
3906 }
3907 }
3908
Evan Chenga9467aa2006-04-25 20:13:52 +00003909 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003910 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
3911 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003912 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003913 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
3914 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003915 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003916 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
3917 Op.getOperand(2), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003918 InFlag = Chain.getValue(1);
3919
Chris Lattnere56fef92007-02-25 06:40:16 +00003920 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00003921 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003922 Ops.push_back(Chain);
3923 Ops.push_back(DAG.getValueType(AVT));
3924 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003925 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003926
3927 if (TwoRepMovs) {
3928 InFlag = Chain.getValue(1);
3929 Count = Op.getOperand(3);
3930 MVT::ValueType CVT = Count.getValueType();
3931 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003932 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
3933 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
3934 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003935 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00003936 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003937 Ops.clear();
3938 Ops.push_back(Chain);
3939 Ops.push_back(DAG.getValueType(MVT::i8));
3940 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003941 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003942 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003943 // Issue loads and stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00003944 unsigned Offset = I->getValue() - BytesLeft;
3945 SDOperand DstAddr = Op.getOperand(1);
3946 MVT::ValueType DstVT = DstAddr.getValueType();
3947 SDOperand SrcAddr = Op.getOperand(2);
3948 MVT::ValueType SrcVT = SrcAddr.getValueType();
3949 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003950 if (BytesLeft >= 4) {
3951 Value = DAG.getLoad(MVT::i32, Chain,
3952 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3953 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00003954 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003955 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00003956 Chain = DAG.getStore(Chain, Value,
3957 DAG.getNode(ISD::ADD, DstVT, DstAddr,
3958 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003959 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003960 BytesLeft -= 4;
3961 Offset += 4;
3962 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003963 if (BytesLeft >= 2) {
3964 Value = DAG.getLoad(MVT::i16, Chain,
3965 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3966 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00003967 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003968 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00003969 Chain = DAG.getStore(Chain, Value,
3970 DAG.getNode(ISD::ADD, DstVT, DstAddr,
3971 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003972 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003973 BytesLeft -= 2;
3974 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00003975 }
3976
Evan Chenga9467aa2006-04-25 20:13:52 +00003977 if (BytesLeft == 1) {
3978 Value = DAG.getLoad(MVT::i8, Chain,
3979 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3980 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00003981 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003982 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00003983 Chain = DAG.getStore(Chain, Value,
3984 DAG.getNode(ISD::ADD, DstVT, DstAddr,
3985 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003986 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003987 }
Evan Chengcbffa462006-03-31 19:22:53 +00003988 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003989
3990 return Chain;
3991}
3992
3993SDOperand
3994X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere56fef92007-02-25 06:40:16 +00003995 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00003996 SDOperand TheOp = Op.getOperand(0);
3997 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheOp, 1);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00003998 if (Subtarget->is64Bit()) {
3999 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
4000 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::RDX,
4001 MVT::i64, Copy1.getValue(2));
4002 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, Copy2,
4003 DAG.getConstant(32, MVT::i8));
Chris Lattner35a08552007-02-25 07:10:00 +00004004 SDOperand Ops[] = {
4005 DAG.getNode(ISD::OR, MVT::i64, Copy1, Tmp), Copy2.getValue(1)
4006 };
Chris Lattnere56fef92007-02-25 06:40:16 +00004007
4008 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00004009 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004010 }
Chris Lattner35a08552007-02-25 07:10:00 +00004011
4012 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
4013 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::EDX,
4014 MVT::i32, Copy1.getValue(2));
4015 SDOperand Ops[] = { Copy1, Copy2, Copy2.getValue(1) };
4016 Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
4017 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004018}
4019
4020SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Chengab51cf22006-10-13 21:14:26 +00004021 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
4022
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004023 if (!Subtarget->is64Bit()) {
4024 // vastart just stores the address of the VarArgsFrameIndex slot into the
4025 // memory location argument.
4026 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004027 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
4028 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004029 }
4030
4031 // __va_list_tag:
4032 // gp_offset (0 - 6 * 8)
4033 // fp_offset (48 - 48 + 8 * 16)
4034 // overflow_arg_area (point to parameters coming in memory).
4035 // reg_save_area
Chris Lattner35a08552007-02-25 07:10:00 +00004036 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004037 SDOperand FIN = Op.getOperand(1);
4038 // Store gp_offset
Evan Chengdf9ac472006-10-05 23:01:46 +00004039 SDOperand Store = DAG.getStore(Op.getOperand(0),
4040 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004041 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004042 MemOps.push_back(Store);
4043
4044 // Store fp_offset
4045 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4046 DAG.getConstant(4, getPointerTy()));
Evan Chengdf9ac472006-10-05 23:01:46 +00004047 Store = DAG.getStore(Op.getOperand(0),
4048 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004049 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004050 MemOps.push_back(Store);
4051
4052 // Store ptr to overflow_arg_area
4053 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4054 DAG.getConstant(4, getPointerTy()));
4055 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004056 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4057 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004058 MemOps.push_back(Store);
4059
4060 // Store ptr to reg_save_area.
4061 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4062 DAG.getConstant(8, getPointerTy()));
4063 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004064 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4065 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004066 MemOps.push_back(Store);
4067 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004068}
4069
Evan Chengdeaea252007-03-02 23:16:35 +00004070SDOperand X86TargetLowering::LowerVACOPY(SDOperand Op, SelectionDAG &DAG) {
4071 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
4072 SDOperand Chain = Op.getOperand(0);
4073 SDOperand DstPtr = Op.getOperand(1);
4074 SDOperand SrcPtr = Op.getOperand(2);
4075 SrcValueSDNode *DstSV = cast<SrcValueSDNode>(Op.getOperand(3));
4076 SrcValueSDNode *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4));
4077
4078 SrcPtr = DAG.getLoad(getPointerTy(), Chain, SrcPtr,
4079 SrcSV->getValue(), SrcSV->getOffset());
4080 Chain = SrcPtr.getValue(1);
4081 for (unsigned i = 0; i < 3; ++i) {
4082 SDOperand Val = DAG.getLoad(MVT::i64, Chain, SrcPtr,
4083 SrcSV->getValue(), SrcSV->getOffset());
4084 Chain = Val.getValue(1);
4085 Chain = DAG.getStore(Chain, Val, DstPtr,
4086 DstSV->getValue(), DstSV->getOffset());
4087 if (i == 2)
4088 break;
4089 SrcPtr = DAG.getNode(ISD::ADD, getPointerTy(), SrcPtr,
4090 DAG.getConstant(8, getPointerTy()));
4091 DstPtr = DAG.getNode(ISD::ADD, getPointerTy(), DstPtr,
4092 DAG.getConstant(8, getPointerTy()));
4093 }
4094 return Chain;
4095}
4096
Evan Chenga9467aa2006-04-25 20:13:52 +00004097SDOperand
4098X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4099 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4100 switch (IntNo) {
4101 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00004102 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00004103 case Intrinsic::x86_sse_comieq_ss:
4104 case Intrinsic::x86_sse_comilt_ss:
4105 case Intrinsic::x86_sse_comile_ss:
4106 case Intrinsic::x86_sse_comigt_ss:
4107 case Intrinsic::x86_sse_comige_ss:
4108 case Intrinsic::x86_sse_comineq_ss:
4109 case Intrinsic::x86_sse_ucomieq_ss:
4110 case Intrinsic::x86_sse_ucomilt_ss:
4111 case Intrinsic::x86_sse_ucomile_ss:
4112 case Intrinsic::x86_sse_ucomigt_ss:
4113 case Intrinsic::x86_sse_ucomige_ss:
4114 case Intrinsic::x86_sse_ucomineq_ss:
4115 case Intrinsic::x86_sse2_comieq_sd:
4116 case Intrinsic::x86_sse2_comilt_sd:
4117 case Intrinsic::x86_sse2_comile_sd:
4118 case Intrinsic::x86_sse2_comigt_sd:
4119 case Intrinsic::x86_sse2_comige_sd:
4120 case Intrinsic::x86_sse2_comineq_sd:
4121 case Intrinsic::x86_sse2_ucomieq_sd:
4122 case Intrinsic::x86_sse2_ucomilt_sd:
4123 case Intrinsic::x86_sse2_ucomile_sd:
4124 case Intrinsic::x86_sse2_ucomigt_sd:
4125 case Intrinsic::x86_sse2_ucomige_sd:
4126 case Intrinsic::x86_sse2_ucomineq_sd: {
4127 unsigned Opc = 0;
4128 ISD::CondCode CC = ISD::SETCC_INVALID;
4129 switch (IntNo) {
4130 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004131 case Intrinsic::x86_sse_comieq_ss:
4132 case Intrinsic::x86_sse2_comieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004133 Opc = X86ISD::COMI;
4134 CC = ISD::SETEQ;
4135 break;
Evan Cheng78038292006-04-05 23:38:46 +00004136 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004137 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004138 Opc = X86ISD::COMI;
4139 CC = ISD::SETLT;
4140 break;
4141 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004142 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004143 Opc = X86ISD::COMI;
4144 CC = ISD::SETLE;
4145 break;
4146 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004147 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004148 Opc = X86ISD::COMI;
4149 CC = ISD::SETGT;
4150 break;
4151 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004152 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004153 Opc = X86ISD::COMI;
4154 CC = ISD::SETGE;
4155 break;
4156 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004157 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004158 Opc = X86ISD::COMI;
4159 CC = ISD::SETNE;
4160 break;
4161 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004162 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004163 Opc = X86ISD::UCOMI;
4164 CC = ISD::SETEQ;
4165 break;
4166 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004167 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004168 Opc = X86ISD::UCOMI;
4169 CC = ISD::SETLT;
4170 break;
4171 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004172 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004173 Opc = X86ISD::UCOMI;
4174 CC = ISD::SETLE;
4175 break;
4176 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004177 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004178 Opc = X86ISD::UCOMI;
4179 CC = ISD::SETGT;
4180 break;
4181 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004182 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004183 Opc = X86ISD::UCOMI;
4184 CC = ISD::SETGE;
4185 break;
4186 case Intrinsic::x86_sse_ucomineq_ss:
4187 case Intrinsic::x86_sse2_ucomineq_sd:
4188 Opc = X86ISD::UCOMI;
4189 CC = ISD::SETNE;
4190 break;
Evan Cheng78038292006-04-05 23:38:46 +00004191 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004192
Evan Chenga9467aa2006-04-25 20:13:52 +00004193 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00004194 SDOperand LHS = Op.getOperand(1);
4195 SDOperand RHS = Op.getOperand(2);
4196 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004197
4198 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Chris Lattner7a627672006-09-13 03:22:10 +00004199 SDOperand Ops1[] = { DAG.getEntryNode(), LHS, RHS };
Evan Cheng4259a0f2006-09-11 02:19:56 +00004200 SDOperand Cond = DAG.getNode(Opc, VTs, 2, Ops1, 3);
4201 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
4202 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
4203 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
Evan Chenga9467aa2006-04-25 20:13:52 +00004204 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004205 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004206 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004207}
Evan Cheng6af02632005-12-20 06:22:03 +00004208
Nate Begemaneda59972007-01-29 22:58:52 +00004209SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4210 // Depths > 0 not supported yet!
4211 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4212 return SDOperand();
4213
4214 // Just load the return address
4215 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4216 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4217}
4218
4219SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4220 // Depths > 0 not supported yet!
4221 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4222 return SDOperand();
4223
4224 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4225 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
4226 DAG.getConstant(4, getPointerTy()));
4227}
4228
Evan Chenga9467aa2006-04-25 20:13:52 +00004229/// LowerOperation - Provide custom lowering hooks for some operations.
4230///
4231SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4232 switch (Op.getOpcode()) {
4233 default: assert(0 && "Should not custom lower this!");
4234 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4235 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4236 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4237 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4238 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4239 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4240 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00004241 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004242 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4243 case ISD::SHL_PARTS:
4244 case ISD::SRA_PARTS:
4245 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
4246 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
4247 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
4248 case ISD::FABS: return LowerFABS(Op, DAG);
4249 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4363e882007-01-05 07:55:56 +00004250 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004251 case ISD::SETCC: return LowerSETCC(Op, DAG, DAG.getEntryNode());
Evan Chenga9467aa2006-04-25 20:13:52 +00004252 case ISD::SELECT: return LowerSELECT(Op, DAG);
4253 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
4254 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004255 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004256 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004257 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004258 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
4259 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
4260 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
4261 case ISD::VASTART: return LowerVASTART(Op, DAG);
Evan Chengdeaea252007-03-02 23:16:35 +00004262 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004263 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemaneda59972007-01-29 22:58:52 +00004264 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
4265 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00004266 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004267 }
Jim Laskey3796abe2007-02-21 22:54:50 +00004268 return SDOperand();
Evan Chenga9467aa2006-04-25 20:13:52 +00004269}
4270
Evan Cheng6af02632005-12-20 06:22:03 +00004271const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
4272 switch (Opcode) {
4273 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00004274 case X86ISD::SHLD: return "X86ISD::SHLD";
4275 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00004276 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng4363e882007-01-05 07:55:56 +00004277 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng72d5c252006-01-31 22:28:30 +00004278 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng4363e882007-01-05 07:55:56 +00004279 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Cheng6305e502006-01-12 22:54:21 +00004280 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00004281 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00004282 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
4283 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
4284 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00004285 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00004286 case X86ISD::FST: return "X86ISD::FST";
4287 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00004288 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00004289 case X86ISD::CALL: return "X86ISD::CALL";
4290 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
4291 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
4292 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00004293 case X86ISD::COMI: return "X86ISD::COMI";
4294 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00004295 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00004296 case X86ISD::CMOV: return "X86ISD::CMOV";
4297 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00004298 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00004299 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
4300 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00004301 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5987cfb2006-07-07 08:33:52 +00004302 case X86ISD::LOAD_UA: return "X86ISD::LOAD_UA";
Evan Cheng5588de92006-02-18 00:15:05 +00004303 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00004304 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00004305 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00004306 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00004307 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng49683ba2006-11-10 21:43:37 +00004308 case X86ISD::FMAX: return "X86ISD::FMAX";
4309 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman57111e72007-07-10 00:05:58 +00004310 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
4311 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00004312 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
4313 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
Evan Cheng6af02632005-12-20 06:22:03 +00004314 }
4315}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004316
Chris Lattner1eb94d92007-03-30 23:15:24 +00004317// isLegalAddressingMode - Return true if the addressing mode represented
4318// by AM is legal for this target, for a load/store of the specified type.
4319bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
4320 const Type *Ty) const {
4321 // X86 supports extremely general addressing modes.
4322
4323 // X86 allows a sign-extended 32-bit immediate field as a displacement.
4324 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
4325 return false;
4326
4327 if (AM.BaseGV) {
4328 // X86-64 only supports addr of globals in small code model.
4329 if (Subtarget->is64Bit() &&
4330 getTargetMachine().getCodeModel() != CodeModel::Small)
4331 return false;
4332
4333 // We can only fold this if we don't need a load either.
4334 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
4335 return false;
4336 }
4337
4338 switch (AM.Scale) {
4339 case 0:
4340 case 1:
4341 case 2:
4342 case 4:
4343 case 8:
4344 // These scales always work.
4345 break;
4346 case 3:
4347 case 5:
4348 case 9:
4349 // These scales are formed with basereg+scalereg. Only accept if there is
4350 // no basereg yet.
4351 if (AM.HasBaseReg)
4352 return false;
4353 break;
4354 default: // Other stuff never works.
4355 return false;
4356 }
4357
4358 return true;
4359}
4360
4361
Evan Cheng02612422006-07-05 22:17:51 +00004362/// isShuffleMaskLegal - Targets can use this to indicate that they only
4363/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4364/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4365/// are assumed to be legal.
4366bool
4367X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
4368 // Only do shuffles on 128-bit vector types for now.
4369 if (MVT::getSizeInBits(VT) == 64) return false;
4370 return (Mask.Val->getNumOperands() <= 4 ||
Evan Chengcea02ff2007-06-19 00:02:56 +00004371 isIdentityMask(Mask.Val) ||
4372 isIdentityMask(Mask.Val, true) ||
Evan Cheng02612422006-07-05 22:17:51 +00004373 isSplatMask(Mask.Val) ||
4374 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
4375 X86::isUNPCKLMask(Mask.Val) ||
Evan Chengcea02ff2007-06-19 00:02:56 +00004376 X86::isUNPCKHMask(Mask.Val) ||
Evan Cheng02612422006-07-05 22:17:51 +00004377 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
Evan Chengcea02ff2007-06-19 00:02:56 +00004378 X86::isUNPCKH_v_undef_Mask(Mask.Val));
Evan Cheng02612422006-07-05 22:17:51 +00004379}
4380
4381bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
4382 MVT::ValueType EVT,
4383 SelectionDAG &DAG) const {
4384 unsigned NumElts = BVOps.size();
4385 // Only do shuffles on 128-bit vector types for now.
4386 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
4387 if (NumElts == 2) return true;
4388 if (NumElts == 4) {
Chris Lattner35a08552007-02-25 07:10:00 +00004389 return (isMOVLMask(&BVOps[0], 4) ||
4390 isCommutedMOVL(&BVOps[0], 4, true) ||
4391 isSHUFPMask(&BVOps[0], 4) ||
4392 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng02612422006-07-05 22:17:51 +00004393 }
4394 return false;
4395}
4396
4397//===----------------------------------------------------------------------===//
4398// X86 Scheduler Hooks
4399//===----------------------------------------------------------------------===//
4400
4401MachineBasicBlock *
4402X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
4403 MachineBasicBlock *BB) {
Evan Cheng20350c42006-11-27 23:37:22 +00004404 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng02612422006-07-05 22:17:51 +00004405 switch (MI->getOpcode()) {
4406 default: assert(false && "Unexpected instr type to insert");
4407 case X86::CMOV_FR32:
4408 case X86::CMOV_FR64:
4409 case X86::CMOV_V4F32:
4410 case X86::CMOV_V2F64:
4411 case X86::CMOV_V2I64: {
4412 // To "insert" a SELECT_CC instruction, we actually have to insert the
4413 // diamond control-flow pattern. The incoming instruction knows the
4414 // destination vreg to set, the condition code register to branch on, the
4415 // true/false values to select between, and a branch opcode to use.
4416 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4417 ilist<MachineBasicBlock>::iterator It = BB;
4418 ++It;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004419
Evan Cheng02612422006-07-05 22:17:51 +00004420 // thisMBB:
4421 // ...
4422 // TrueVal = ...
4423 // cmpTY ccX, r1, r2
4424 // bCC copy1MBB
4425 // fallthrough --> copy0MBB
4426 MachineBasicBlock *thisMBB = BB;
4427 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4428 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004429 unsigned Opc =
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004430 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Cheng20350c42006-11-27 23:37:22 +00004431 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng02612422006-07-05 22:17:51 +00004432 MachineFunction *F = BB->getParent();
4433 F->getBasicBlockList().insert(It, copy0MBB);
4434 F->getBasicBlockList().insert(It, sinkMBB);
4435 // Update machine-CFG edges by first adding all successors of the current
4436 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004437 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng02612422006-07-05 22:17:51 +00004438 e = BB->succ_end(); i != e; ++i)
4439 sinkMBB->addSuccessor(*i);
4440 // Next, remove all successors of the current block, and add the true
4441 // and fallthrough blocks as its successors.
4442 while(!BB->succ_empty())
4443 BB->removeSuccessor(BB->succ_begin());
4444 BB->addSuccessor(copy0MBB);
4445 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004446
Evan Cheng02612422006-07-05 22:17:51 +00004447 // copy0MBB:
4448 // %FalseValue = ...
4449 // # fallthrough to sinkMBB
4450 BB = copy0MBB;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004451
Evan Cheng02612422006-07-05 22:17:51 +00004452 // Update machine-CFG edges
4453 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004454
Evan Cheng02612422006-07-05 22:17:51 +00004455 // sinkMBB:
4456 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4457 // ...
4458 BB = sinkMBB;
Evan Cheng20350c42006-11-27 23:37:22 +00004459 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng02612422006-07-05 22:17:51 +00004460 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4461 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4462
4463 delete MI; // The pseudo instruction is gone now.
4464 return BB;
4465 }
4466
Dale Johannesena2b3c172007-07-03 00:53:03 +00004467 case X86::FP32_TO_INT16_IN_MEM:
4468 case X86::FP32_TO_INT32_IN_MEM:
4469 case X86::FP32_TO_INT64_IN_MEM:
4470 case X86::FP64_TO_INT16_IN_MEM:
4471 case X86::FP64_TO_INT32_IN_MEM:
4472 case X86::FP64_TO_INT64_IN_MEM: {
Evan Cheng02612422006-07-05 22:17:51 +00004473 // Change the floating point control register to use "round towards zero"
4474 // mode when truncating to an integer value.
4475 MachineFunction *F = BB->getParent();
4476 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Cheng20350c42006-11-27 23:37:22 +00004477 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004478
4479 // Load the old value of the high byte of the control word...
4480 unsigned OldCW =
4481 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
Evan Cheng20350c42006-11-27 23:37:22 +00004482 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004483
4484 // Set the high part to be round to zero...
Evan Cheng20350c42006-11-27 23:37:22 +00004485 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
4486 .addImm(0xC7F);
Evan Cheng02612422006-07-05 22:17:51 +00004487
4488 // Reload the modified control word now...
Evan Cheng20350c42006-11-27 23:37:22 +00004489 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004490
4491 // Restore the memory image of control word to original value
Evan Cheng20350c42006-11-27 23:37:22 +00004492 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
4493 .addReg(OldCW);
Evan Cheng02612422006-07-05 22:17:51 +00004494
4495 // Get the X86 opcode to use.
4496 unsigned Opc;
4497 switch (MI->getOpcode()) {
4498 default: assert(0 && "illegal opcode!");
Dale Johannesen3d7008c2007-07-04 21:07:47 +00004499 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
4500 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
4501 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
4502 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
4503 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
4504 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Evan Cheng02612422006-07-05 22:17:51 +00004505 }
4506
4507 X86AddressMode AM;
4508 MachineOperand &Op = MI->getOperand(0);
4509 if (Op.isRegister()) {
4510 AM.BaseType = X86AddressMode::RegBase;
4511 AM.Base.Reg = Op.getReg();
4512 } else {
4513 AM.BaseType = X86AddressMode::FrameIndexBase;
4514 AM.Base.FrameIndex = Op.getFrameIndex();
4515 }
4516 Op = MI->getOperand(1);
4517 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004518 AM.Scale = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004519 Op = MI->getOperand(2);
4520 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004521 AM.IndexReg = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004522 Op = MI->getOperand(3);
4523 if (Op.isGlobalAddress()) {
4524 AM.GV = Op.getGlobal();
4525 } else {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004526 AM.Disp = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004527 }
Evan Cheng20350c42006-11-27 23:37:22 +00004528 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
4529 .addReg(MI->getOperand(4).getReg());
Evan Cheng02612422006-07-05 22:17:51 +00004530
4531 // Reload the original control word now.
Evan Cheng20350c42006-11-27 23:37:22 +00004532 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004533
4534 delete MI; // The pseudo instruction is gone now.
4535 return BB;
4536 }
4537 }
4538}
4539
4540//===----------------------------------------------------------------------===//
4541// X86 Optimization Hooks
4542//===----------------------------------------------------------------------===//
4543
Nate Begeman8a77efe2006-02-16 21:11:51 +00004544void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
4545 uint64_t Mask,
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004546 uint64_t &KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004547 uint64_t &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +00004548 const SelectionDAG &DAG,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004549 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004550 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00004551 assert((Opc >= ISD::BUILTIN_OP_END ||
4552 Opc == ISD::INTRINSIC_WO_CHAIN ||
4553 Opc == ISD::INTRINSIC_W_CHAIN ||
4554 Opc == ISD::INTRINSIC_VOID) &&
4555 "Should use MaskedValueIsZero if you don't know whether Op"
4556 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004557
Evan Cheng6d196db2006-04-05 06:11:20 +00004558 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004559 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00004560 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004561 case X86ISD::SETCC:
Nate Begeman8a77efe2006-02-16 21:11:51 +00004562 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
4563 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004564 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004565}
Chris Lattnerc642aa52006-01-31 19:43:35 +00004566
Evan Cheng5987cfb2006-07-07 08:33:52 +00004567/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4568/// element of the result of the vector shuffle.
4569static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
4570 MVT::ValueType VT = N->getValueType(0);
4571 SDOperand PermMask = N->getOperand(2);
4572 unsigned NumElems = PermMask.getNumOperands();
4573 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
4574 i %= NumElems;
4575 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4576 return (i == 0)
Dan Gohman5c441312007-06-14 22:58:02 +00004577 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(VT));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004578 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
4579 SDOperand Idx = PermMask.getOperand(i);
4580 if (Idx.getOpcode() == ISD::UNDEF)
Dan Gohman5c441312007-06-14 22:58:02 +00004581 return DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(VT));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004582 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
4583 }
4584 return SDOperand();
4585}
4586
4587/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
4588/// node is a GlobalAddress + an offset.
4589static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Chengae1cd752006-11-30 21:55:46 +00004590 unsigned Opc = N->getOpcode();
Evan Cheng62cdc3f2006-12-05 04:01:03 +00004591 if (Opc == X86ISD::Wrapper) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004592 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
4593 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
4594 return true;
4595 }
Evan Chengae1cd752006-11-30 21:55:46 +00004596 } else if (Opc == ISD::ADD) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004597 SDOperand N1 = N->getOperand(0);
4598 SDOperand N2 = N->getOperand(1);
4599 if (isGAPlusOffset(N1.Val, GA, Offset)) {
4600 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
4601 if (V) {
4602 Offset += V->getSignExtended();
4603 return true;
4604 }
4605 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
4606 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
4607 if (V) {
4608 Offset += V->getSignExtended();
4609 return true;
4610 }
4611 }
4612 }
4613 return false;
4614}
4615
4616/// isConsecutiveLoad - Returns true if N is loading from an address of Base
4617/// + Dist * Size.
4618static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
4619 MachineFrameInfo *MFI) {
4620 if (N->getOperand(0).Val != Base->getOperand(0).Val)
4621 return false;
4622
4623 SDOperand Loc = N->getOperand(1);
4624 SDOperand BaseLoc = Base->getOperand(1);
4625 if (Loc.getOpcode() == ISD::FrameIndex) {
4626 if (BaseLoc.getOpcode() != ISD::FrameIndex)
4627 return false;
4628 int FI = dyn_cast<FrameIndexSDNode>(Loc)->getIndex();
4629 int BFI = dyn_cast<FrameIndexSDNode>(BaseLoc)->getIndex();
4630 int FS = MFI->getObjectSize(FI);
4631 int BFS = MFI->getObjectSize(BFI);
4632 if (FS != BFS || FS != Size) return false;
4633 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
4634 } else {
4635 GlobalValue *GV1 = NULL;
4636 GlobalValue *GV2 = NULL;
4637 int64_t Offset1 = 0;
4638 int64_t Offset2 = 0;
4639 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
4640 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
4641 if (isGA1 && isGA2 && GV1 == GV2)
4642 return Offset1 == (Offset2 + Dist*Size);
4643 }
4644
4645 return false;
4646}
4647
Evan Cheng79cf9a52006-07-10 21:37:44 +00004648static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
4649 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004650 GlobalValue *GV;
4651 int64_t Offset;
4652 if (isGAPlusOffset(Base, GV, Offset))
4653 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
4654 else {
4655 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
4656 int BFI = dyn_cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00004657 if (BFI < 0)
4658 // Fixed objects do not specify alignment, however the offsets are known.
4659 return ((Subtarget->getStackAlignment() % 16) == 0 &&
4660 (MFI->getObjectOffset(BFI) % 16) == 0);
4661 else
4662 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00004663 }
4664 return false;
4665}
4666
4667
4668/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
4669/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
4670/// if the load addresses are consecutive, non-overlapping, and in the right
4671/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00004672static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
4673 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004674 MachineFunction &MF = DAG.getMachineFunction();
4675 MachineFrameInfo *MFI = MF.getFrameInfo();
4676 MVT::ValueType VT = N->getValueType(0);
Dan Gohman5c441312007-06-14 22:58:02 +00004677 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004678 SDOperand PermMask = N->getOperand(2);
4679 int NumElems = (int)PermMask.getNumOperands();
4680 SDNode *Base = NULL;
4681 for (int i = 0; i < NumElems; ++i) {
4682 SDOperand Idx = PermMask.getOperand(i);
4683 if (Idx.getOpcode() == ISD::UNDEF) {
4684 if (!Base) return SDOperand();
4685 } else {
4686 SDOperand Arg =
4687 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004688 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng5987cfb2006-07-07 08:33:52 +00004689 return SDOperand();
4690 if (!Base)
4691 Base = Arg.Val;
4692 else if (!isConsecutiveLoad(Arg.Val, Base,
4693 i, MVT::getSizeInBits(EVT)/8,MFI))
4694 return SDOperand();
4695 }
4696 }
4697
Evan Cheng79cf9a52006-07-10 21:37:44 +00004698 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004699 if (isAlign16) {
4700 LoadSDNode *LD = cast<LoadSDNode>(Base);
4701 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
4702 LD->getSrcValueOffset());
4703 } else {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004704 // Just use movups, it's shorter.
Chris Lattnere56fef92007-02-25 06:40:16 +00004705 SDVTList Tys = DAG.getVTList(MVT::v4f32, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00004706 SmallVector<SDOperand, 3> Ops;
4707 Ops.push_back(Base->getOperand(0));
4708 Ops.push_back(Base->getOperand(1));
4709 Ops.push_back(Base->getOperand(2));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004710 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chengbd1c5a82006-08-11 09:08:15 +00004711 DAG.getNode(X86ISD::LOAD_UA, Tys, &Ops[0], Ops.size()));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004712 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00004713}
4714
Chris Lattner9259b1e2006-10-04 06:57:07 +00004715/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
4716static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
4717 const X86Subtarget *Subtarget) {
4718 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004719
Chris Lattner9259b1e2006-10-04 06:57:07 +00004720 // If we have SSE[12] support, try to form min/max nodes.
4721 if (Subtarget->hasSSE2() &&
4722 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
4723 if (Cond.getOpcode() == ISD::SETCC) {
4724 // Get the LHS/RHS of the select.
4725 SDOperand LHS = N->getOperand(1);
4726 SDOperand RHS = N->getOperand(2);
4727 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004728
Evan Cheng49683ba2006-11-10 21:43:37 +00004729 unsigned Opcode = 0;
Chris Lattner9259b1e2006-10-04 06:57:07 +00004730 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004731 switch (CC) {
4732 default: break;
4733 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
4734 case ISD::SETULE:
4735 case ISD::SETLE:
4736 if (!UnsafeFPMath) break;
4737 // FALL THROUGH.
4738 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
4739 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004740 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004741 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004742
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004743 case ISD::SETOGT: // (X > Y) ? X : Y -> max
4744 case ISD::SETUGT:
4745 case ISD::SETGT:
4746 if (!UnsafeFPMath) break;
4747 // FALL THROUGH.
4748 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
4749 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004750 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004751 break;
4752 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004753 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004754 switch (CC) {
4755 default: break;
4756 case ISD::SETOGT: // (X > Y) ? Y : X -> min
4757 case ISD::SETUGT:
4758 case ISD::SETGT:
4759 if (!UnsafeFPMath) break;
4760 // FALL THROUGH.
4761 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
4762 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004763 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004764 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004765
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004766 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
4767 case ISD::SETULE:
4768 case ISD::SETLE:
4769 if (!UnsafeFPMath) break;
4770 // FALL THROUGH.
4771 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
4772 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004773 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004774 break;
4775 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004776 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004777
Evan Cheng49683ba2006-11-10 21:43:37 +00004778 if (Opcode)
4779 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004780 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004781
Chris Lattner9259b1e2006-10-04 06:57:07 +00004782 }
4783
4784 return SDOperand();
4785}
4786
4787
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004788SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng5987cfb2006-07-07 08:33:52 +00004789 DAGCombinerInfo &DCI) const {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004790 SelectionDAG &DAG = DCI.DAG;
4791 switch (N->getOpcode()) {
4792 default: break;
4793 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00004794 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004795 case ISD::SELECT:
4796 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004797 }
4798
4799 return SDOperand();
4800}
4801
Evan Cheng02612422006-07-05 22:17:51 +00004802//===----------------------------------------------------------------------===//
4803// X86 Inline Assembly Support
4804//===----------------------------------------------------------------------===//
4805
Chris Lattner298ef372006-07-11 02:54:03 +00004806/// getConstraintType - Given a constraint letter, return the type of
4807/// constraint it is for this target.
4808X86TargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00004809X86TargetLowering::getConstraintType(const std::string &Constraint) const {
4810 if (Constraint.size() == 1) {
4811 switch (Constraint[0]) {
4812 case 'A':
4813 case 'r':
4814 case 'R':
4815 case 'l':
4816 case 'q':
4817 case 'Q':
4818 case 'x':
4819 case 'Y':
4820 return C_RegisterClass;
4821 default:
4822 break;
4823 }
Chris Lattner298ef372006-07-11 02:54:03 +00004824 }
Chris Lattnerd6855142007-03-25 02:14:49 +00004825 return TargetLowering::getConstraintType(Constraint);
Chris Lattner298ef372006-07-11 02:54:03 +00004826}
4827
Chris Lattner44daa502006-10-31 20:13:11 +00004828/// isOperandValidForConstraint - Return the specified operand (possibly
4829/// modified) if the specified SDOperand is valid for the specified target
4830/// constraint letter, otherwise return null.
4831SDOperand X86TargetLowering::
4832isOperandValidForConstraint(SDOperand Op, char Constraint, SelectionDAG &DAG) {
4833 switch (Constraint) {
4834 default: break;
Devang Patelb38c2ec2007-03-17 00:13:28 +00004835 case 'I':
Chris Lattner03a643a2007-03-25 01:57:35 +00004836 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
4837 if (C->getValue() <= 31)
Chris Lattnerc8798d02007-05-15 01:28:08 +00004838 return DAG.getTargetConstant(C->getValue(), Op.getValueType());
Devang Patelb38c2ec2007-03-17 00:13:28 +00004839 }
Chris Lattner03a643a2007-03-25 01:57:35 +00004840 return SDOperand(0,0);
4841 case 'N':
4842 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
4843 if (C->getValue() <= 255)
Chris Lattnerc8798d02007-05-15 01:28:08 +00004844 return DAG.getTargetConstant(C->getValue(), Op.getValueType());
Chris Lattner03a643a2007-03-25 01:57:35 +00004845 }
4846 return SDOperand(0,0);
Chris Lattner83df45a2007-05-03 16:52:29 +00004847 case 'i': {
Chris Lattner44daa502006-10-31 20:13:11 +00004848 // Literal immediates are always ok.
Chris Lattnerc8798d02007-05-15 01:28:08 +00004849 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op))
4850 return DAG.getTargetConstant(CST->getValue(), Op.getValueType());
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004851
Chris Lattner83df45a2007-05-03 16:52:29 +00004852 // If we are in non-pic codegen mode, we allow the address of a global (with
4853 // an optional displacement) to be used with 'i'.
4854 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
4855 int64_t Offset = 0;
4856
4857 // Match either (GA) or (GA+C)
4858 if (GA) {
4859 Offset = GA->getOffset();
4860 } else if (Op.getOpcode() == ISD::ADD) {
4861 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
4862 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
4863 if (C && GA) {
4864 Offset = GA->getOffset()+C->getValue();
4865 } else {
4866 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
4867 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
4868 if (C && GA)
4869 Offset = GA->getOffset()+C->getValue();
4870 else
4871 C = 0, GA = 0;
4872 }
4873 }
4874
4875 if (GA) {
4876 // If addressing this global requires a load (e.g. in PIC mode), we can't
4877 // match.
4878 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(), getTargetMachine(),
4879 false))
Chris Lattner44daa502006-10-31 20:13:11 +00004880 return SDOperand(0, 0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004881
Chris Lattner83df45a2007-05-03 16:52:29 +00004882 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
4883 Offset);
Chris Lattner44daa502006-10-31 20:13:11 +00004884 return Op;
4885 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004886
Chris Lattner44daa502006-10-31 20:13:11 +00004887 // Otherwise, not valid for this mode.
4888 return SDOperand(0, 0);
4889 }
Chris Lattner83df45a2007-05-03 16:52:29 +00004890 }
Chris Lattner44daa502006-10-31 20:13:11 +00004891 return TargetLowering::isOperandValidForConstraint(Op, Constraint, DAG);
4892}
4893
Chris Lattnerc642aa52006-01-31 19:43:35 +00004894std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00004895getRegClassForInlineAsmConstraint(const std::string &Constraint,
4896 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00004897 if (Constraint.size() == 1) {
4898 // FIXME: not handling fp-stack yet!
Chris Lattnerc642aa52006-01-31 19:43:35 +00004899 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00004900 default: break; // Unknown constraint letter
4901 case 'A': // EAX/EDX
4902 if (VT == MVT::i32 || VT == MVT::i64)
4903 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
4904 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004905 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
4906 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004907 if (VT == MVT::i32)
4908 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
4909 else if (VT == MVT::i16)
4910 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
4911 else if (VT == MVT::i8)
4912 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
4913 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004914 }
4915 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004916
Chris Lattner7ad77df2006-02-22 00:56:39 +00004917 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00004918}
Chris Lattner524129d2006-07-31 23:26:50 +00004919
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004920std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +00004921X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
4922 MVT::ValueType VT) const {
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00004923 // First, see if this is a constraint that directly corresponds to an LLVM
4924 // register class.
4925 if (Constraint.size() == 1) {
4926 // GCC Constraint Letters
4927 switch (Constraint[0]) {
4928 default: break;
Chris Lattner7451e4d2007-04-09 05:49:22 +00004929 case 'r': // GENERAL_REGS
4930 case 'R': // LEGACY_REGS
4931 case 'l': // INDEX_REGS
4932 if (VT == MVT::i64 && Subtarget->is64Bit())
4933 return std::make_pair(0U, X86::GR64RegisterClass);
4934 if (VT == MVT::i32)
4935 return std::make_pair(0U, X86::GR32RegisterClass);
4936 else if (VT == MVT::i16)
4937 return std::make_pair(0U, X86::GR16RegisterClass);
4938 else if (VT == MVT::i8)
4939 return std::make_pair(0U, X86::GR8RegisterClass);
4940 break;
Chris Lattner2805bce2007-04-12 04:14:49 +00004941 case 'y': // MMX_REGS if MMX allowed.
4942 if (!Subtarget->hasMMX()) break;
4943 return std::make_pair(0U, X86::VR64RegisterClass);
4944 break;
Chris Lattner7451e4d2007-04-09 05:49:22 +00004945 case 'Y': // SSE_REGS if SSE2 allowed
4946 if (!Subtarget->hasSSE2()) break;
4947 // FALL THROUGH.
4948 case 'x': // SSE_REGS if SSE1 allowed
4949 if (!Subtarget->hasSSE1()) break;
4950
4951 switch (VT) {
4952 default: break;
4953 // Scalar SSE types.
4954 case MVT::f32:
4955 case MVT::i32:
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00004956 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner7451e4d2007-04-09 05:49:22 +00004957 case MVT::f64:
4958 case MVT::i64:
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00004959 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner7451e4d2007-04-09 05:49:22 +00004960 // Vector types.
Chris Lattner7451e4d2007-04-09 05:49:22 +00004961 case MVT::v16i8:
4962 case MVT::v8i16:
4963 case MVT::v4i32:
4964 case MVT::v2i64:
4965 case MVT::v4f32:
4966 case MVT::v2f64:
4967 return std::make_pair(0U, X86::VR128RegisterClass);
4968 }
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00004969 break;
4970 }
4971 }
4972
Chris Lattner524129d2006-07-31 23:26:50 +00004973 // Use the default implementation in TargetLowering to convert the register
4974 // constraint into a member of a register class.
4975 std::pair<unsigned, const TargetRegisterClass*> Res;
4976 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerf6a69662006-10-31 19:42:44 +00004977
4978 // Not found as a standard register?
4979 if (Res.second == 0) {
4980 // GCC calls "st(0)" just plain "st".
4981 if (StringsEqualNoCase("{st}", Constraint)) {
4982 Res.first = X86::ST0;
4983 Res.second = X86::RSTRegisterClass;
4984 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004985
Chris Lattnerf6a69662006-10-31 19:42:44 +00004986 return Res;
4987 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004988
Chris Lattner524129d2006-07-31 23:26:50 +00004989 // Otherwise, check to see if this is a register class of the wrong value
4990 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
4991 // turn into {ax},{dx}.
4992 if (Res.second->hasType(VT))
4993 return Res; // Correct type already, nothing to do.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004994
Chris Lattner524129d2006-07-31 23:26:50 +00004995 // All of the single-register GCC register classes map their values onto
4996 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
4997 // really want an 8-bit or 32-bit register, map to the appropriate register
4998 // class and return the appropriate register.
4999 if (Res.second != X86::GR16RegisterClass)
5000 return Res;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005001
Chris Lattner524129d2006-07-31 23:26:50 +00005002 if (VT == MVT::i8) {
5003 unsigned DestReg = 0;
5004 switch (Res.first) {
5005 default: break;
5006 case X86::AX: DestReg = X86::AL; break;
5007 case X86::DX: DestReg = X86::DL; break;
5008 case X86::CX: DestReg = X86::CL; break;
5009 case X86::BX: DestReg = X86::BL; break;
5010 }
5011 if (DestReg) {
5012 Res.first = DestReg;
5013 Res.second = Res.second = X86::GR8RegisterClass;
5014 }
5015 } else if (VT == MVT::i32) {
5016 unsigned DestReg = 0;
5017 switch (Res.first) {
5018 default: break;
5019 case X86::AX: DestReg = X86::EAX; break;
5020 case X86::DX: DestReg = X86::EDX; break;
5021 case X86::CX: DestReg = X86::ECX; break;
5022 case X86::BX: DestReg = X86::EBX; break;
5023 case X86::SI: DestReg = X86::ESI; break;
5024 case X86::DI: DestReg = X86::EDI; break;
5025 case X86::BP: DestReg = X86::EBP; break;
5026 case X86::SP: DestReg = X86::ESP; break;
5027 }
5028 if (DestReg) {
5029 Res.first = DestReg;
5030 Res.second = Res.second = X86::GR32RegisterClass;
5031 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00005032 } else if (VT == MVT::i64) {
5033 unsigned DestReg = 0;
5034 switch (Res.first) {
5035 default: break;
5036 case X86::AX: DestReg = X86::RAX; break;
5037 case X86::DX: DestReg = X86::RDX; break;
5038 case X86::CX: DestReg = X86::RCX; break;
5039 case X86::BX: DestReg = X86::RBX; break;
5040 case X86::SI: DestReg = X86::RSI; break;
5041 case X86::DI: DestReg = X86::RDI; break;
5042 case X86::BP: DestReg = X86::RBP; break;
5043 case X86::SP: DestReg = X86::RSP; break;
5044 }
5045 if (DestReg) {
5046 Res.first = DestReg;
5047 Res.second = Res.second = X86::GR64RegisterClass;
5048 }
Chris Lattner524129d2006-07-31 23:26:50 +00005049 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005050
Chris Lattner524129d2006-07-31 23:26:50 +00005051 return Res;
5052}