blob: 07fe310d0395be2683ef45b4d38927c54f639073 [file] [log] [blame]
Adam Nemet5ed17da2014-08-21 19:50:07 +00001// Group template arguments that can be derived from the vector type (EltNum x
2// EltVT). These are things like the register class for the writemask, etc.
3// The idea is to pass one of these as the template argument rather than the
4// individual arguments.
Adam Nemet449b3f02014-10-15 23:42:09 +00005class X86VectorVTInfo<int numelts, ValueType EltVT, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +00006 string suffix = ""> {
7 RegisterClass RC = rc;
Adam Nemet449b3f02014-10-15 23:42:09 +00008 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +00009
10 // Corresponding mask register class.
11 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
12
13 // Corresponding write-mask register class.
14 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
15
16 // The GPR register class that can hold the write mask. Use GR8 for fewer
17 // than 8 elements. Use shift-right and equal to work around the lack of
18 // !lt in tablegen.
19 RegisterClass MRC =
20 !cast<RegisterClass>("GR" #
21 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
22
23 // Suffix used in the instruction mnemonic.
24 string Suffix = suffix;
25
Robert Khasanov2ea081d2014-08-25 14:49:34 +000026 string VTName = "v" # NumElts # EltVT;
27
Adam Nemet5ed17da2014-08-21 19:50:07 +000028 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000029 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000030
31 string EltTypeName = !cast<string>(EltVT);
32 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000033 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
34 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000035
36 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000037 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000038
39 // Size of RC in bits, e.g. 512 for VR512.
40 int Size = VT.Size;
41
42 // The corresponding memory operand, e.g. i512mem for VR512.
43 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000044 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
45
46 // Load patterns
47 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
48 // due to load promotion during legalization
49 PatFrag LdFrag = !cast<PatFrag>("load" #
50 !if (!eq (TypeVariantName, "i"),
51 !if (!eq (Size, 128), "v2i64",
52 !if (!eq (Size, 256), "v4i64",
53 VTName)), VTName));
54 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000055
Adam Nemet6bddb8c2014-09-29 22:54:41 +000056 // Load patterns used for memory operands. We only have this defined in
57 // case of i64 element types for sub-512 integer vectors. For now, keep
58 // MemOpFrag undefined in these cases.
59 PatFrag MemOpFrag =
60 !if (!eq (TypeVariantName, "f"), !cast<PatFrag>("memop" # VTName),
61 !if (!eq (EltTypeName, "i64"), !cast<PatFrag>("memop" # VTName),
62 !if (!eq (VTName, "v16i32"), !cast<PatFrag>("memop" # VTName), ?)));
63
Adam Nemet5ed17da2014-08-21 19:50:07 +000064 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000065 // Note: For EltSize < 32, FloatVT is illegal and TableGen
66 // fails to compile, so we choose FloatVT = VT
67 ValueType FloatVT = !cast<ValueType>(
68 !if (!eq (!srl(EltSize,5),0),
69 VTName,
70 !if (!eq(TypeVariantName, "i"),
71 "v" # NumElts # "f" # EltSize,
72 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000073
74 // The string to specify embedded broadcast in assembly.
75 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +000076
Adam Nemet449b3f02014-10-15 23:42:09 +000077 // 8-bit compressed displacement tuple/subvector format. This is only
78 // defined for NumElts <= 8.
79 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
80 !cast<CD8VForm>("CD8VT" # NumElts), ?);
81
Adam Nemet55536c62014-09-25 23:48:45 +000082 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
83 !if (!eq (Size, 256), sub_ymm, ?));
84
85 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
86 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
87 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +000088
89 // A vector type of the same width with element type i32. This is used to
90 // create the canonical constant zero node ImmAllZerosV.
91 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
92 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000093}
94
Robert Khasanov2ea081d2014-08-25 14:49:34 +000095def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
96def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +000097def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
98def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +000099def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
100def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000102// "x" in v32i8x_info means RC = VR256X
103def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
104def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
105def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
106def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
107
108def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
109def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
110def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
111def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
112
113class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
114 X86VectorVTInfo i128> {
115 X86VectorVTInfo info512 = i512;
116 X86VectorVTInfo info256 = i256;
117 X86VectorVTInfo info128 = i128;
118}
119
120def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
121 v16i8x_info>;
122def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
123 v8i16x_info>;
124def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
125 v4i32x_info>;
126def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
127 v2i64x_info>;
128
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000129// This multiclass generates the masking variants from the non-masking
130// variant. It only provides the assembly pieces for the masking variants.
131// It assumes custom ISel patterns for masking which can be provided as
132// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000133multiclass AVX512_maskable_custom<bits<8> O, Format F,
134 dag Outs,
135 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
136 string OpcodeStr,
137 string AttSrcAsm, string IntelSrcAsm,
138 list<dag> Pattern,
139 list<dag> MaskingPattern,
140 list<dag> ZeroMaskingPattern,
141 string MaskingConstraint = "",
142 InstrItinClass itin = NoItinerary,
143 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000144 let isCommutable = IsCommutable in
145 def NAME: AVX512<O, F, Outs, Ins,
146 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
147 "$dst, "#IntelSrcAsm#"}",
148 Pattern, itin>;
149
150 // Prefer over VMOV*rrk Pat<>
151 let AddedComplexity = 20 in
152 def NAME#k: AVX512<O, F, Outs, MaskingIns,
153 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
154 "$dst {${mask}}, "#IntelSrcAsm#"}",
155 MaskingPattern, itin>,
156 EVEX_K {
157 // In case of the 3src subclass this is overridden with a let.
158 string Constraints = MaskingConstraint;
159 }
160 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
161 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
162 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
163 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
164 ZeroMaskingPattern,
165 itin>,
166 EVEX_KZ;
167}
168
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000169
Adam Nemet34801422014-10-08 23:25:39 +0000170// Common base class of AVX512_maskable and AVX512_maskable_3src.
171multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
172 dag Outs,
173 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
174 string OpcodeStr,
175 string AttSrcAsm, string IntelSrcAsm,
176 dag RHS, dag MaskingRHS,
177 string MaskingConstraint = "",
178 InstrItinClass itin = NoItinerary,
179 bit IsCommutable = 0> :
180 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
181 AttSrcAsm, IntelSrcAsm,
182 [(set _.RC:$dst, RHS)],
183 [(set _.RC:$dst, MaskingRHS)],
184 [(set _.RC:$dst,
185 (vselect _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
186 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000187
Adam Nemet2e91ee52014-08-14 17:13:19 +0000188// This multiclass generates the unconditional/non-masking, the masking and
189// the zero-masking variant of the instruction. In the masking case, the
190// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
192 dag Outs, dag Ins, string OpcodeStr,
193 string AttSrcAsm, string IntelSrcAsm,
194 dag RHS, InstrItinClass itin = NoItinerary,
195 bit IsCommutable = 0> :
196 AVX512_maskable_common<O, F, _, Outs, Ins,
197 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
198 !con((ins _.KRCWM:$mask), Ins),
199 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
200 (vselect _.KRCWM:$mask, RHS, _.RC:$src0),
201 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000202
Adam Nemet34801422014-10-08 23:25:39 +0000203// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000204// ($src1) is already tied to $dst so we just use that for the preserved
205// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
206// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000207multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
208 dag Outs, dag NonTiedIns, string OpcodeStr,
209 string AttSrcAsm, string IntelSrcAsm,
210 dag RHS> :
211 AVX512_maskable_common<O, F, _, Outs,
212 !con((ins _.RC:$src1), NonTiedIns),
213 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
214 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
215 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
216 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000217
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000218
Adam Nemet34801422014-10-08 23:25:39 +0000219multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
220 dag Outs, dag Ins,
221 string OpcodeStr,
222 string AttSrcAsm, string IntelSrcAsm,
223 list<dag> Pattern> :
224 AVX512_maskable_custom<O, F, Outs, Ins,
225 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
226 !con((ins _.KRCWM:$mask), Ins),
227 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
228 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000229
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000230// Bitcasts between 512-bit vector types. Return the original type since
231// no instruction is needed for the conversion
232let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000233 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000234 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000235 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
236 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
237 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000238 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000239 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
240 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
241 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000242 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000243 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000244 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
245 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000246 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000247 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
248 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000249 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000250 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
251 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000252 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000253 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
254 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
255 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
256 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
257 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
258 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
259 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
260 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
261 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
262 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
263 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000264
265 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
266 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
267 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
268 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
269 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
270 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
271 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
272 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
273 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
274 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
275 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
276 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
277 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
278 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
279 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
280 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
281 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
282 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
283 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
284 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
285 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
286 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
287 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
288 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
289 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
290 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
291 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
292 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
293 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
294 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
295
296// Bitcasts between 256-bit vector types. Return the original type since
297// no instruction is needed for the conversion
298 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
299 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
300 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
301 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
302 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
303 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
304 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
305 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
306 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
307 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
308 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
309 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
310 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
311 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
312 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
313 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
314 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
315 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
316 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
317 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
318 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
319 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
320 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
321 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
322 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
323 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
324 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
325 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
326 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
327 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
328}
329
330//
331// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
332//
333
334let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
335 isPseudo = 1, Predicates = [HasAVX512] in {
336def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
337 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
338}
339
Craig Topperfb1746b2014-01-30 06:03:19 +0000340let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000341def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
342def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
343def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000344}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000345
346//===----------------------------------------------------------------------===//
347// AVX-512 - VECTOR INSERT
348//
Adam Nemet4e2ef472014-10-02 23:18:28 +0000349
Adam Nemet4285c1f2014-10-15 23:42:17 +0000350multiclass vinsert_for_size_no_alt<int Opcode,
351 X86VectorVTInfo From, X86VectorVTInfo To,
352 PatFrag vinsert_insert,
353 SDNodeXForm INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000354 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
355 def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst),
356 (ins VR512:$src1, From.RC:$src2, i8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000357 "vinsert" # From.EltTypeName # "x" # From.NumElts #
358 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000359 "$dst, $src1, $src2, $src3}",
Adam Nemet4dca3ce2014-10-02 23:18:30 +0000360 [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1),
361 (From.VT From.RC:$src2),
362 (iPTR imm)))]>,
363 EVEX_4V, EVEX_V512;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000364
365 let mayLoad = 1 in
366 def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst),
367 (ins VR512:$src1, From.MemOp:$src2, i8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000368 "vinsert" # From.EltTypeName # "x" # From.NumElts #
369 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000370 "$dst, $src1, $src2, $src3}",
Adam Nemet449b3f02014-10-15 23:42:09 +0000371 []>,
372 EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000373 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000374}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000375
Adam Nemet4285c1f2014-10-15 23:42:17 +0000376multiclass vinsert_for_size<int Opcode,
377 X86VectorVTInfo From, X86VectorVTInfo To,
378 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
379 PatFrag vinsert_insert,
380 SDNodeXForm INSERT_get_vinsert_imm> :
381 vinsert_for_size_no_alt<Opcode, From, To,
382 vinsert_insert, INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000383 // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for
Adam Nemet4285c1f2014-10-15 23:42:17 +0000384 // vinserti32x4. Only add this if 64x2 and friends are not supported
385 // natively via AVX512DQ.
386 let Predicates = [NoDQI] in
387 def : Pat<(vinsert_insert:$ins
388 (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)),
389 (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr")
390 VR512:$src1, From.RC:$src2,
391 (INSERT_get_vinsert_imm VR512:$ins)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000392}
393
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000394multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
395 ValueType EltVT64, int Opcode256> {
396 defm NAME # "32x4" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000397 X86VectorVTInfo< 4, EltVT32, VR128X>,
398 X86VectorVTInfo<16, EltVT32, VR512>,
399 X86VectorVTInfo< 2, EltVT64, VR128X>,
400 X86VectorVTInfo< 8, EltVT64, VR512>,
401 vinsert128_insert,
402 INSERT_get_vinsert128_imm>;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000403 let Predicates = [HasDQI] in
404 defm NAME # "64x2" : vinsert_for_size_no_alt<Opcode128,
405 X86VectorVTInfo< 2, EltVT64, VR128X>,
406 X86VectorVTInfo< 8, EltVT64, VR512>,
407 vinsert128_insert,
408 INSERT_get_vinsert128_imm>, VEX_W;
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000409 defm NAME # "64x4" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000410 X86VectorVTInfo< 4, EltVT64, VR256X>,
411 X86VectorVTInfo< 8, EltVT64, VR512>,
412 X86VectorVTInfo< 8, EltVT32, VR256>,
413 X86VectorVTInfo<16, EltVT32, VR512>,
414 vinsert256_insert,
415 INSERT_get_vinsert256_imm>, VEX_W;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000416 let Predicates = [HasDQI] in
417 defm NAME # "32x8" : vinsert_for_size_no_alt<Opcode256,
418 X86VectorVTInfo< 8, EltVT32, VR256X>,
419 X86VectorVTInfo<16, EltVT32, VR512>,
420 vinsert256_insert,
421 INSERT_get_vinsert256_imm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000422}
423
Adam Nemet4e2ef472014-10-02 23:18:28 +0000424defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
425defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000426
427// vinsertps - insert f32 to XMM
428def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000429 (ins VR128X:$src1, VR128X:$src2, i8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000430 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000431 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432 EVEX_4V;
433def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000434 (ins VR128X:$src1, f32mem:$src2, i8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000435 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000436 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000437 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
438 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
439
440//===----------------------------------------------------------------------===//
441// AVX-512 VECTOR EXTRACT
442//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000443
Adam Nemet55536c62014-09-25 23:48:45 +0000444multiclass vextract_for_size<int Opcode,
445 X86VectorVTInfo From, X86VectorVTInfo To,
446 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
447 PatFrag vextract_extract,
448 SDNodeXForm EXTRACT_get_vextract_imm> {
449 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +0000450 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000451 (ins VR512:$src1, i8imm:$idx),
452 "vextract" # To.EltTypeName # "x4",
453 "$idx, $src1", "$src1, $idx",
454 [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1),
455 (iPTR imm)))]>,
456 AVX512AIi8Base, EVEX, EVEX_V512;
Adam Nemet55536c62014-09-25 23:48:45 +0000457 let mayStore = 1 in
458 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
459 (ins To.MemOp:$dst, VR512:$src1, i8imm:$src2),
460 "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|"
461 "$dst, $src1, $src2}",
462 []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>;
463 }
464
Adam Nemet55536c62014-09-25 23:48:45 +0000465 // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for
466 // vextracti32x4
467 def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)),
468 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr")
469 VR512:$src1,
470 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
471
472 // A 128/256-bit subvector extract from the first 512-bit vector position is
473 // a subregister copy that needs no instruction.
474 def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))),
475 (To.VT
476 (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>;
477
478 // And for the alternative types.
479 def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))),
480 (AltTo.VT
481 (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>;
Adam Nemet47b2d5f2014-10-08 23:25:37 +0000482
483 // Intrinsic call with masking.
484 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
485 "x4_512")
486 VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask),
487 (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0,
488 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
489 VR512:$src1, imm:$idx)>;
490
491 // Intrinsic call with zero-masking.
492 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
493 "x4_512")
494 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask),
495 (!cast<Instruction>(NAME # To.EltSize # "x4rrkz")
496 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
497 VR512:$src1, imm:$idx)>;
498
499 // Intrinsic call without masking.
500 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
501 "x4_512")
502 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
503 (!cast<Instruction>(NAME # To.EltSize # "x4rr")
504 VR512:$src1, imm:$idx)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000505}
506
Adam Nemet55536c62014-09-25 23:48:45 +0000507multiclass vextract_for_type<ValueType EltVT32, int Opcode32,
508 ValueType EltVT64, int Opcode64> {
509 defm NAME # "32x4" : vextract_for_size<Opcode32,
510 X86VectorVTInfo<16, EltVT32, VR512>,
511 X86VectorVTInfo< 4, EltVT32, VR128X>,
512 X86VectorVTInfo< 8, EltVT64, VR512>,
513 X86VectorVTInfo< 2, EltVT64, VR128X>,
514 vextract128_extract,
515 EXTRACT_get_vextract128_imm>;
516 defm NAME # "64x4" : vextract_for_size<Opcode64,
517 X86VectorVTInfo< 8, EltVT64, VR512>,
518 X86VectorVTInfo< 4, EltVT64, VR256X>,
519 X86VectorVTInfo<16, EltVT32, VR512>,
520 X86VectorVTInfo< 8, EltVT32, VR256>,
521 vextract256_extract,
522 EXTRACT_get_vextract256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000523}
524
Adam Nemet55536c62014-09-25 23:48:45 +0000525defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
526defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000527
528// A 128-bit subvector insert to the first 512-bit vector position
529// is a subregister copy that needs no instruction.
530def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
531 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
532 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
533 sub_ymm)>;
534def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
535 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
536 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
537 sub_ymm)>;
538def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
539 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
540 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
541 sub_ymm)>;
542def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
543 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
544 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
545 sub_ymm)>;
546
547def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
548 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
549def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
550 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
551def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
552 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
553def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
554 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
555
556// vextractps - extract 32 bits from XMM
557def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000558 (ins VR128X:$src1, i32i8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000559 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000560 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
561 EVEX;
562
563def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000564 (ins f32mem:$dst, VR128X:$src1, i32i8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000565 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000566 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000567 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000568
569//===---------------------------------------------------------------------===//
570// AVX-512 BROADCAST
571//---
572multiclass avx512_fp_broadcast<bits<8> opc, string OpcodeStr,
573 RegisterClass DestRC,
574 RegisterClass SrcRC, X86MemOperand x86memop> {
575 def rr : AVX5128I<opc, MRMSrcReg, (outs DestRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000576 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000577 []>, EVEX;
578 def rm : AVX5128I<opc, MRMSrcMem, (outs DestRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000579 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),[]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000580}
581let ExeDomain = SSEPackedSingle in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000582 defm VBROADCASTSSZ : avx512_fp_broadcast<0x18, "vbroadcastss", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000583 VR128X, f32mem>,
584 EVEX_V512, EVEX_CD8<32, CD8VT1>;
585}
586
587let ExeDomain = SSEPackedDouble in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000588 defm VBROADCASTSDZ : avx512_fp_broadcast<0x19, "vbroadcastsd", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000589 VR128X, f64mem>,
590 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
591}
592
593def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
594 (VBROADCASTSSZrm addr:$src)>;
595def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
596 (VBROADCASTSDZrm addr:$src)>;
597
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000598def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
599 (VBROADCASTSSZrm addr:$src)>;
600def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
601 (VBROADCASTSDZrm addr:$src)>;
602
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000603multiclass avx512_int_broadcast_reg<bits<8> opc, string OpcodeStr,
604 RegisterClass SrcRC, RegisterClass KRC> {
605 def Zrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000606 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000607 []>, EVEX, EVEX_V512;
608 def Zkrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst),
609 (ins KRC:$mask, SrcRC:$src),
610 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000611 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000612 []>, EVEX, EVEX_V512, EVEX_KZ;
613}
614
615defm VPBROADCASTDr : avx512_int_broadcast_reg<0x7C, "vpbroadcastd", GR32, VK16WM>;
616defm VPBROADCASTQr : avx512_int_broadcast_reg<0x7C, "vpbroadcastq", GR64, VK8WM>,
617 VEX_W;
618
619def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
620 (VPBROADCASTDrZkrr VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
621
622def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
623 (VPBROADCASTQrZkrr VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
624
625def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
626 (VPBROADCASTDrZrr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000627def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
628 (VPBROADCASTDrZkrr VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000629def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
630 (VPBROADCASTQrZrr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000631def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
632 (VPBROADCASTQrZkrr VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000633
Cameron McInally394d5572013-10-31 13:56:31 +0000634def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
635 (VPBROADCASTDrZrr GR32:$src)>;
636def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
637 (VPBROADCASTQrZrr GR64:$src)>;
638
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000639def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
640 (v16i32 immAllZerosV), (i16 GR16:$mask))),
641 (VPBROADCASTDrZkrr (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
642def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
643 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
644 (VPBROADCASTQrZkrr (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
645
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000646multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
647 X86MemOperand x86memop, PatFrag ld_frag,
648 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
649 RegisterClass KRC> {
650 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000651 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000652 [(set DstRC:$dst,
653 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
654 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
655 VR128X:$src),
656 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000657 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000658 [(set DstRC:$dst,
659 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
660 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000661 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000662 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000663 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000664 [(set DstRC:$dst,
665 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
666 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
667 x86memop:$src),
668 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000669 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000670 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
671 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000672 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000673}
674
675defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
676 loadi32, VR512, v16i32, v4i32, VK16WM>,
677 EVEX_V512, EVEX_CD8<32, CD8VT1>;
678defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
679 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
680 EVEX_CD8<64, CD8VT1>;
681
Adam Nemet73f72e12014-06-27 00:43:38 +0000682multiclass avx512_int_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
683 X86MemOperand x86memop, PatFrag ld_frag,
684 RegisterClass KRC> {
685 let mayLoad = 1 in {
686 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins x86memop:$src),
687 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
688 []>, EVEX;
689 def krm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins KRC:$mask,
690 x86memop:$src),
691 !strconcat(OpcodeStr,
692 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
693 []>, EVEX, EVEX_KZ;
694 }
695}
696
697defm VBROADCASTI32X4 : avx512_int_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
698 i128mem, loadv2i64, VK16WM>,
699 EVEX_V512, EVEX_CD8<32, CD8VT4>;
700defm VBROADCASTI64X4 : avx512_int_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
701 i256mem, loadv4i64, VK16WM>, VEX_W,
702 EVEX_V512, EVEX_CD8<64, CD8VT4>;
703
Cameron McInally394d5572013-10-31 13:56:31 +0000704def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
705 (VPBROADCASTDZrr VR128X:$src)>;
706def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
707 (VPBROADCASTQZrr VR128X:$src)>;
708
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000709def : Pat<(v16f32 (X86VBroadcast (v4f32 VR128X:$src))),
710 (VBROADCASTSSZrr VR128X:$src)>;
711def : Pat<(v8f64 (X86VBroadcast (v2f64 VR128X:$src))),
712 (VBROADCASTSDZrr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000713
714def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
715 (VBROADCASTSSZrr VR128X:$src)>;
716def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
717 (VBROADCASTSDZrr VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000718
719// Provide fallback in case the load node that is used in the patterns above
720// is used by additional users, which prevents the pattern selection.
721def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
722 (VBROADCASTSSZrr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
723def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
724 (VBROADCASTSDZrr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
725
726
727let Predicates = [HasAVX512] in {
728def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
729 (EXTRACT_SUBREG
730 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
731 addr:$src)), sub_ymm)>;
732}
733//===----------------------------------------------------------------------===//
734// AVX-512 BROADCAST MASK TO VECTOR REGISTER
735//---
736
737multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000738 RegisterClass KRC> {
739let Predicates = [HasCDI] in
740def Zrr : AVX512XS8I<opc, MRMSrcReg, (outs VR512:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000741 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000742 []>, EVEX, EVEX_V512;
743
744let Predicates = [HasCDI, HasVLX] in {
745def Z128rr : AVX512XS8I<opc, MRMSrcReg, (outs VR128:$dst), (ins KRC:$src),
746 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
747 []>, EVEX, EVEX_V128;
748def Z256rr : AVX512XS8I<opc, MRMSrcReg, (outs VR256:$dst), (ins KRC:$src),
749 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
750 []>, EVEX, EVEX_V256;
751}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000752}
753
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000754let Predicates = [HasCDI] in {
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000755defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
756 VK16>;
757defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
758 VK8>, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000759}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000760
761//===----------------------------------------------------------------------===//
762// AVX-512 - VPERM
763//
764// -- immediate form --
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000765multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
766 X86VectorVTInfo _> {
767 let ExeDomain = _.ExeDomain in {
768 def ri : AVX512AIi8<opc, MRMSrcReg, (outs _.RC:$dst),
769 (ins _.RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000770 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000771 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000772 [(set _.RC:$dst,
773 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000774 EVEX;
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000775 def mi : AVX512AIi8<opc, MRMSrcMem, (outs _.RC:$dst),
776 (ins _.MemOp:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000777 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000778 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000779 [(set _.RC:$dst,
780 (_.VT (OpNode (_.MemOpFrag addr:$src1),
781 (i8 imm:$src2))))]>,
782 EVEX, EVEX_CD8<_.EltSize, CD8VF>;
783}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000784}
785
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000786defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", X86VPermi, v8i64_info>,
787 EVEX_V512, VEX_W;
788defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", X86VPermi, v8f64_info>,
789 EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000790
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000791defm VPERMILPSZ : avx512_perm_imm<0x04, "vpermilps", X86VPermilpi, v16f32_info>,
792 EVEX_V512;
793defm VPERMILPDZ : avx512_perm_imm<0x05, "vpermilpd", X86VPermilpi, v8f64_info>,
794 EVEX_V512, VEX_W;
Adam Nemet9aad1312014-10-27 23:08:34 +0000795
796def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
797 (VPERMILPSZri VR512:$src1, imm:$imm)>;
798def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
799 (VPERMILPDZri VR512:$src1, imm:$imm)>;
800
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000801// -- VPERM - register form --
802multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
803 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
804
805 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
806 (ins RC:$src1, RC:$src2),
807 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000808 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000809 [(set RC:$dst,
810 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
811
812 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
813 (ins RC:$src1, x86memop:$src2),
814 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000815 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000816 [(set RC:$dst,
817 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
818 EVEX_4V;
819}
820
821defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, memopv16i32, i512mem,
822 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
823defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, memopv8i64, i512mem,
824 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
825let ExeDomain = SSEPackedSingle in
826defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, memopv16f32, f512mem,
827 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
828let ExeDomain = SSEPackedDouble in
829defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, memopv8f64, f512mem,
830 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
831
832// -- VPERM2I - 3 source operands form --
833multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
834 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +0000835 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000836let Constraints = "$src1 = $dst" in {
837 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
838 (ins RC:$src1, RC:$src2, RC:$src3),
839 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000840 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000841 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000842 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000843 EVEX_4V;
844
Adam Nemet2415a492014-07-02 21:25:54 +0000845 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
846 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
847 !strconcat(OpcodeStr,
848 " \t{$src3, $src2, $dst {${mask}}|"
849 "$dst {${mask}}, $src2, $src3}"),
850 [(set RC:$dst, (OpVT (vselect KRC:$mask,
851 (OpNode RC:$src1, RC:$src2,
852 RC:$src3),
853 RC:$src1)))]>,
854 EVEX_4V, EVEX_K;
855
856 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
857 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
858 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
859 !strconcat(OpcodeStr,
860 " \t{$src3, $src2, $dst {${mask}} {z} |",
861 "$dst {${mask}} {z}, $src2, $src3}"),
862 [(set RC:$dst, (OpVT (vselect KRC:$mask,
863 (OpNode RC:$src1, RC:$src2,
864 RC:$src3),
865 (OpVT (bitconvert
866 (v16i32 immAllZerosV))))))]>,
867 EVEX_4V, EVEX_KZ;
868
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000869 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
870 (ins RC:$src1, RC:$src2, x86memop:$src3),
871 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000872 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000873 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +0000874 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000875 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +0000876
877 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
878 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
879 !strconcat(OpcodeStr,
880 " \t{$src3, $src2, $dst {${mask}}|"
881 "$dst {${mask}}, $src2, $src3}"),
882 [(set RC:$dst,
883 (OpVT (vselect KRC:$mask,
884 (OpNode RC:$src1, RC:$src2,
885 (mem_frag addr:$src3)),
886 RC:$src1)))]>,
887 EVEX_4V, EVEX_K;
888
889 let AddedComplexity = 10 in // Prefer over the rrkz variant
890 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
891 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
892 !strconcat(OpcodeStr,
893 " \t{$src3, $src2, $dst {${mask}} {z}|"
894 "$dst {${mask}} {z}, $src2, $src3}"),
895 [(set RC:$dst,
896 (OpVT (vselect KRC:$mask,
897 (OpNode RC:$src1, RC:$src2,
898 (mem_frag addr:$src3)),
899 (OpVT (bitconvert
900 (v16i32 immAllZerosV))))))]>,
901 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000902 }
903}
Adam Nemet2415a492014-07-02 21:25:54 +0000904defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, memopv16i32,
905 i512mem, X86VPermiv3, v16i32, VK16WM>,
906 EVEX_V512, EVEX_CD8<32, CD8VF>;
907defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, memopv8i64,
908 i512mem, X86VPermiv3, v8i64, VK8WM>,
909 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
910defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, memopv16f32,
911 i512mem, X86VPermiv3, v16f32, VK16WM>,
912 EVEX_V512, EVEX_CD8<32, CD8VF>;
913defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, memopv8f64,
914 i512mem, X86VPermiv3, v8f64, VK8WM>,
915 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000916
Adam Nemetefe9c982014-07-02 21:25:58 +0000917multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
918 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000919 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
920 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +0000921 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
922 OpVT, KRC> {
923 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
924 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
925 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000926
927 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
928 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
929 (!cast<Instruction>(NAME#rrk) VR512:$src1,
930 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000931}
932
933defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, memopv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000934 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
935 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000936defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, memopv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000937 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
938 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000939defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, memopv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000940 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
941 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000942defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, memopv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000943 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
944 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +0000945
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000946//===----------------------------------------------------------------------===//
947// AVX-512 - BLEND using mask
948//
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000949multiclass avx512_blendmask<bits<8> opc, string OpcodeStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000950 RegisterClass KRC, RegisterClass RC,
951 X86MemOperand x86memop, PatFrag mem_frag,
952 SDNode OpNode, ValueType vt> {
953 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000954 (ins KRC:$mask, RC:$src1, RC:$src2),
955 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000956 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000957 [(set RC:$dst, (OpNode KRC:$mask, (vt RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000958 (vt RC:$src1)))]>, EVEX_4V, EVEX_K;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000959 let mayLoad = 1 in
960 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
961 (ins KRC:$mask, RC:$src1, x86memop:$src2),
962 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000963 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000964 []>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000965}
966
967let ExeDomain = SSEPackedSingle in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000968defm VBLENDMPSZ : avx512_blendmask<0x65, "vblendmps",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000969 VK16WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000970 memopv16f32, vselect, v16f32>,
971 EVEX_CD8<32, CD8VF>, EVEX_V512;
972let ExeDomain = SSEPackedDouble in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000973defm VBLENDMPDZ : avx512_blendmask<0x65, "vblendmpd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000974 VK8WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000975 memopv8f64, vselect, v8f64>,
976 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
977
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000978def : Pat<(v16f32 (int_x86_avx512_mask_blend_ps_512 (v16f32 VR512:$src1),
979 (v16f32 VR512:$src2), (i16 GR16:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000980 (VBLENDMPSZrr (COPY_TO_REGCLASS GR16:$mask, VK16WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000981 VR512:$src1, VR512:$src2)>;
982
983def : Pat<(v8f64 (int_x86_avx512_mask_blend_pd_512 (v8f64 VR512:$src1),
984 (v8f64 VR512:$src2), (i8 GR8:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000985 (VBLENDMPDZrr (COPY_TO_REGCLASS GR8:$mask, VK8WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000986 VR512:$src1, VR512:$src2)>;
987
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000988defm VPBLENDMDZ : avx512_blendmask<0x64, "vpblendmd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000989 VK16WM, VR512, f512mem,
990 memopv16i32, vselect, v16i32>,
991 EVEX_CD8<32, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000992
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000993defm VPBLENDMQZ : avx512_blendmask<0x64, "vpblendmq",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000994 VK8WM, VR512, f512mem,
995 memopv8i64, vselect, v8i64>,
996 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000997
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000998def : Pat<(v16i32 (int_x86_avx512_mask_blend_d_512 (v16i32 VR512:$src1),
999 (v16i32 VR512:$src2), (i16 GR16:$mask))),
1000 (VPBLENDMDZrr (COPY_TO_REGCLASS GR16:$mask, VK16),
1001 VR512:$src1, VR512:$src2)>;
1002
1003def : Pat<(v8i64 (int_x86_avx512_mask_blend_q_512 (v8i64 VR512:$src1),
1004 (v8i64 VR512:$src2), (i8 GR8:$mask))),
1005 (VPBLENDMQZrr (COPY_TO_REGCLASS GR8:$mask, VK8),
1006 VR512:$src1, VR512:$src2)>;
1007
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001008let Predicates = [HasAVX512] in {
1009def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1010 (v8f32 VR256X:$src2))),
1011 (EXTRACT_SUBREG
1012 (v16f32 (VBLENDMPSZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
1013 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1014 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1015
1016def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1017 (v8i32 VR256X:$src2))),
1018 (EXTRACT_SUBREG
1019 (v16i32 (VPBLENDMDZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
1020 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1021 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1022}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001023//===----------------------------------------------------------------------===//
1024// Compare Instructions
1025//===----------------------------------------------------------------------===//
1026
1027// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
1028multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
1029 Operand CC, SDNode OpNode, ValueType VT,
1030 PatFrag ld_frag, string asm, string asm_alt> {
1031 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1032 (outs VK1:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
1033 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
1034 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1035 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1036 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
1037 [(set VK1:$dst, (OpNode (VT RC:$src1),
1038 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +00001039 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001040 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
1041 (outs VK1:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
1042 asm_alt, [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1043 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
1044 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
1045 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1046 }
1047}
1048
1049let Predicates = [HasAVX512] in {
1050defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, AVXCC, X86cmpms, f32, loadf32,
1051 "vcmp${cc}ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1052 "vcmpss\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
1053 XS;
1054defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, AVXCC, X86cmpms, f64, loadf64,
1055 "vcmp${cc}sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1056 "vcmpsd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
1057 XD, VEX_W;
1058}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001059
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001060multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1061 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001062 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001063 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1064 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1065 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001066 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001067 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001068 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001069 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1070 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1071 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1072 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001073 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001074 def rrk : AVX512BI<opc, MRMSrcReg,
1075 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1076 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1077 "$dst {${mask}}, $src1, $src2}"),
1078 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1079 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1080 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1081 let mayLoad = 1 in
1082 def rmk : AVX512BI<opc, MRMSrcMem,
1083 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1084 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1085 "$dst {${mask}}, $src1, $src2}"),
1086 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1087 (OpNode (_.VT _.RC:$src1),
1088 (_.VT (bitconvert
1089 (_.LdFrag addr:$src2))))))],
1090 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001091}
1092
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001093multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001094 X86VectorVTInfo _> :
1095 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001096 let mayLoad = 1 in {
1097 def rmb : AVX512BI<opc, MRMSrcMem,
1098 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1099 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1100 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1101 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1102 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1103 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1104 def rmbk : AVX512BI<opc, MRMSrcMem,
1105 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1106 _.ScalarMemOp:$src2),
1107 !strconcat(OpcodeStr,
1108 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1109 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1110 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1111 (OpNode (_.VT _.RC:$src1),
1112 (X86VBroadcast
1113 (_.ScalarLdFrag addr:$src2)))))],
1114 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1115 }
1116}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001117
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001118multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1119 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1120 let Predicates = [prd] in
1121 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1122 EVEX_V512;
1123
1124 let Predicates = [prd, HasVLX] in {
1125 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1126 EVEX_V256;
1127 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1128 EVEX_V128;
1129 }
1130}
1131
1132multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1133 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1134 Predicate prd> {
1135 let Predicates = [prd] in
1136 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1137 EVEX_V512;
1138
1139 let Predicates = [prd, HasVLX] in {
1140 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1141 EVEX_V256;
1142 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1143 EVEX_V128;
1144 }
1145}
1146
1147defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1148 avx512vl_i8_info, HasBWI>,
1149 EVEX_CD8<8, CD8VF>;
1150
1151defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1152 avx512vl_i16_info, HasBWI>,
1153 EVEX_CD8<16, CD8VF>;
1154
Robert Khasanovf70f7982014-09-18 14:06:55 +00001155defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001156 avx512vl_i32_info, HasAVX512>,
1157 EVEX_CD8<32, CD8VF>;
1158
Robert Khasanovf70f7982014-09-18 14:06:55 +00001159defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001160 avx512vl_i64_info, HasAVX512>,
1161 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1162
1163defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1164 avx512vl_i8_info, HasBWI>,
1165 EVEX_CD8<8, CD8VF>;
1166
1167defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1168 avx512vl_i16_info, HasBWI>,
1169 EVEX_CD8<16, CD8VF>;
1170
Robert Khasanovf70f7982014-09-18 14:06:55 +00001171defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001172 avx512vl_i32_info, HasAVX512>,
1173 EVEX_CD8<32, CD8VF>;
1174
Robert Khasanovf70f7982014-09-18 14:06:55 +00001175defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001176 avx512vl_i64_info, HasAVX512>,
1177 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001178
1179def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001180 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001181 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1182 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1183
1184def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001185 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001186 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1187 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1188
Robert Khasanov29e3b962014-08-27 09:34:37 +00001189multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1190 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001191 def rri : AVX512AIi8<opc, MRMSrcReg,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001192 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001193 !strconcat("vpcmp${cc}", Suffix,
1194 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001195 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1196 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001197 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001198 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001199 def rmi : AVX512AIi8<opc, MRMSrcMem,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001200 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001201 !strconcat("vpcmp${cc}", Suffix,
1202 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001203 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1204 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1205 imm:$cc))],
1206 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1207 def rrik : AVX512AIi8<opc, MRMSrcReg,
1208 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
1209 AVXCC:$cc),
1210 !strconcat("vpcmp${cc}", Suffix,
1211 "\t{$src2, $src1, $dst {${mask}}|",
1212 "$dst {${mask}}, $src1, $src2}"),
1213 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1214 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1215 imm:$cc)))],
1216 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1217 let mayLoad = 1 in
1218 def rmik : AVX512AIi8<opc, MRMSrcMem,
1219 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
1220 AVXCC:$cc),
1221 !strconcat("vpcmp${cc}", Suffix,
1222 "\t{$src2, $src1, $dst {${mask}}|",
1223 "$dst {${mask}}, $src1, $src2}"),
1224 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1225 (OpNode (_.VT _.RC:$src1),
1226 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1227 imm:$cc)))],
1228 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1229
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001230 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001231 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001232 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001233 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, i8imm:$cc),
1234 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1235 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001236 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001237 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001238 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, i8imm:$cc),
1239 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1240 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001241 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001242 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1243 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
1244 i8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001245 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001246 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1247 "$dst {${mask}}, $src1, $src2, $cc}"),
1248 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1249 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1250 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
1251 i8imm:$cc),
1252 !strconcat("vpcmp", Suffix,
1253 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1254 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001255 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001256 }
1257}
1258
Robert Khasanov29e3b962014-08-27 09:34:37 +00001259multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001260 X86VectorVTInfo _> :
1261 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001262 let mayLoad = 1 in {
1263 def rmib : AVX512AIi8<opc, MRMSrcMem,
1264 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
1265 AVXCC:$cc),
1266 !strconcat("vpcmp${cc}", Suffix,
1267 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1268 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1269 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1270 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1271 imm:$cc))],
1272 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1273 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1274 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1275 _.ScalarMemOp:$src2, AVXCC:$cc),
1276 !strconcat("vpcmp${cc}", Suffix,
1277 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1278 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1279 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1280 (OpNode (_.VT _.RC:$src1),
1281 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1282 imm:$cc)))],
1283 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1284 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001285
Robert Khasanov29e3b962014-08-27 09:34:37 +00001286 // Accept explicit immediate argument form instead of comparison code.
1287 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1288 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1289 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
1290 i8imm:$cc),
1291 !strconcat("vpcmp", Suffix,
1292 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1293 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1294 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1295 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1296 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1297 _.ScalarMemOp:$src2, i8imm:$cc),
1298 !strconcat("vpcmp", Suffix,
1299 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1300 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1301 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1302 }
1303}
1304
1305multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1306 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1307 let Predicates = [prd] in
1308 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1309
1310 let Predicates = [prd, HasVLX] in {
1311 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1312 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1313 }
1314}
1315
1316multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1317 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1318 let Predicates = [prd] in
1319 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1320 EVEX_V512;
1321
1322 let Predicates = [prd, HasVLX] in {
1323 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1324 EVEX_V256;
1325 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1326 EVEX_V128;
1327 }
1328}
1329
1330defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1331 HasBWI>, EVEX_CD8<8, CD8VF>;
1332defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1333 HasBWI>, EVEX_CD8<8, CD8VF>;
1334
1335defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1336 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1337defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1338 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1339
Robert Khasanovf70f7982014-09-18 14:06:55 +00001340defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001341 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001342defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001343 HasAVX512>, EVEX_CD8<32, CD8VF>;
1344
Robert Khasanovf70f7982014-09-18 14:06:55 +00001345defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001346 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001347defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001348 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001349
Adam Nemet905832b2014-06-26 00:21:12 +00001350// avx512_cmp_packed - compare packed instructions
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001351multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001352 X86MemOperand x86memop, ValueType vt,
1353 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001354 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001355 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1356 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001357 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001358 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
1359 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001360 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001361 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001362 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001363 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001364 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001365 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001366 !strconcat("vcmp${cc}", suffix,
1367 " \t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001368 [(set KRC:$dst,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001369 (X86cmpm (vt RC:$src1), (memop addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001370
1371 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001372 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +00001373 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Adam Nemet905832b2014-06-26 00:21:12 +00001374 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001375 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001376 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Toppera328ee42013-10-09 04:24:38 +00001377 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Adam Nemet905832b2014-06-26 00:21:12 +00001378 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001379 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001380 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001381 }
1382}
1383
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001384defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00001385 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +00001386 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001387defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00001388 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001389 EVEX_CD8<64, CD8VF>;
1390
1391def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1392 (COPY_TO_REGCLASS (VCMPPSZrri
1393 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1394 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1395 imm:$cc), VK8)>;
1396def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1397 (COPY_TO_REGCLASS (VPCMPDZrri
1398 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1399 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1400 imm:$cc), VK8)>;
1401def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1402 (COPY_TO_REGCLASS (VPCMPUDZrri
1403 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1404 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1405 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001406
1407def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
1408 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
1409 FROUND_NO_EXC)),
1410 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001411 (I8Imm imm:$cc)), GR16)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001412
1413def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
1414 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
1415 FROUND_NO_EXC)),
1416 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001417 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001418
1419def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
1420 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
1421 FROUND_CURRENT)),
1422 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
1423 (I8Imm imm:$cc)), GR16)>;
1424
1425def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
1426 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
1427 FROUND_CURRENT)),
1428 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
1429 (I8Imm imm:$cc)), GR8)>;
1430
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001431// Mask register copy, including
1432// - copy between mask registers
1433// - load/store mask registers
1434// - copy from GPR to mask register and vice versa
1435//
1436multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1437 string OpcodeStr, RegisterClass KRC,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001438 ValueType vvt, ValueType ivt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001439 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001440 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001441 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001442 let mayLoad = 1 in
1443 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001444 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Robert Khasanov74acbb72014-07-23 14:49:42 +00001445 [(set KRC:$dst, (vvt (bitconvert (ivt (load addr:$src)))))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001446 let mayStore = 1 in
1447 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001448 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001449 }
1450}
1451
1452multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1453 string OpcodeStr,
1454 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001455 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001456 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001457 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001458 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001459 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001460 }
1461}
1462
Robert Khasanov74acbb72014-07-23 14:49:42 +00001463let Predicates = [HasDQI] in
1464 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8,
1465 i8mem>,
1466 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1467 VEX, PD;
1468
1469let Predicates = [HasAVX512] in
1470 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16,
1471 i16mem>,
1472 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001473 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001474
1475let Predicates = [HasBWI] in {
1476 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1, i32,
1477 i32mem>, VEX, PD, VEX_W;
1478 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1479 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001480}
1481
Robert Khasanov74acbb72014-07-23 14:49:42 +00001482let Predicates = [HasBWI] in {
1483 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64,
1484 i64mem>, VEX, PS, VEX_W;
1485 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1486 VEX, XD, VEX_W;
1487}
1488
1489// GR from/to mask register
1490let Predicates = [HasDQI] in {
1491 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1492 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1493 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1494 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1495}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001496let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001497 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1498 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1499 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1500 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001501}
1502let Predicates = [HasBWI] in {
1503 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1504 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1505}
1506let Predicates = [HasBWI] in {
1507 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1508 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1509}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001510
Robert Khasanov74acbb72014-07-23 14:49:42 +00001511// Load/store kreg
1512let Predicates = [HasDQI] in {
1513 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1514 (KMOVBmk addr:$dst, VK8:$src)>;
1515}
1516let Predicates = [HasAVX512] in {
1517 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001518 (KMOVWmk addr:$dst, VK16:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001519 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001520 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001521 def : Pat<(i1 (load addr:$src)),
1522 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001523 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001524 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001525}
1526let Predicates = [HasBWI] in {
1527 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1528 (KMOVDmk addr:$dst, VK32:$src)>;
1529}
1530let Predicates = [HasBWI] in {
1531 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1532 (KMOVQmk addr:$dst, VK64:$src)>;
1533}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001534
Robert Khasanov74acbb72014-07-23 14:49:42 +00001535let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00001536 def : Pat<(i1 (trunc (i64 GR64:$src))),
1537 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
1538 (i32 1))), VK1)>;
1539
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001540 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001541 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001542
1543 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001544 (COPY_TO_REGCLASS
1545 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1546 VK1)>;
1547 def : Pat<(i1 (trunc (i16 GR16:$src))),
1548 (COPY_TO_REGCLASS
1549 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1550 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001551
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001552 def : Pat<(i32 (zext VK1:$src)),
1553 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001554 def : Pat<(i8 (zext VK1:$src)),
1555 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001556 (AND32ri (KMOVWrk
1557 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001558 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001559 (AND64ri8 (SUBREG_TO_REG (i64 0),
1560 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001561 def : Pat<(i16 (zext VK1:$src)),
1562 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001563 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1564 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001565 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1566 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1567 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1568 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001569}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001570let Predicates = [HasBWI] in {
1571 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1572 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1573 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1574 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1575}
1576
1577
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001578// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1579let Predicates = [HasAVX512] in {
1580 // GR from/to 8-bit mask without native support
1581 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1582 (COPY_TO_REGCLASS
1583 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1584 VK8)>;
1585 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1586 (EXTRACT_SUBREG
1587 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1588 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001589
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001590 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001591 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001592 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001593 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001594}
1595let Predicates = [HasBWI] in {
1596 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1597 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1598 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1599 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001600}
1601
1602// Mask unary operation
1603// - KNOT
1604multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001605 RegisterClass KRC, SDPatternOperator OpNode,
1606 Predicate prd> {
1607 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001608 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001609 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001610 [(set KRC:$dst, (OpNode KRC:$src))]>;
1611}
1612
Robert Khasanov74acbb72014-07-23 14:49:42 +00001613multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1614 SDPatternOperator OpNode> {
1615 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1616 HasDQI>, VEX, PD;
1617 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1618 HasAVX512>, VEX, PS;
1619 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1620 HasBWI>, VEX, PD, VEX_W;
1621 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1622 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001623}
1624
Robert Khasanov74acbb72014-07-23 14:49:42 +00001625defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001626
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001627multiclass avx512_mask_unop_int<string IntName, string InstName> {
1628 let Predicates = [HasAVX512] in
1629 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1630 (i16 GR16:$src)),
1631 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1632 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1633}
1634defm : avx512_mask_unop_int<"knot", "KNOT">;
1635
Robert Khasanov74acbb72014-07-23 14:49:42 +00001636let Predicates = [HasDQI] in
1637def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1638let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001639def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001640let Predicates = [HasBWI] in
1641def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1642let Predicates = [HasBWI] in
1643def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1644
1645// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
1646let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001647def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1648 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1649
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001650def : Pat<(not VK8:$src),
1651 (COPY_TO_REGCLASS
1652 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001653}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001654
1655// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001656// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001657multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001658 RegisterClass KRC, SDPatternOperator OpNode,
1659 Predicate prd> {
1660 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001661 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1662 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001663 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001664 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1665}
1666
Robert Khasanov595683d2014-07-28 13:46:45 +00001667multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
1668 SDPatternOperator OpNode> {
1669 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1670 HasDQI>, VEX_4V, VEX_L, PD;
1671 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1672 HasAVX512>, VEX_4V, VEX_L, PS;
1673 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1674 HasBWI>, VEX_4V, VEX_L, VEX_W, PD;
1675 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1676 HasBWI>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001677}
1678
1679def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1680def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1681
1682let isCommutable = 1 in {
Robert Khasanov595683d2014-07-28 13:46:45 +00001683 defm KAND : avx512_mask_binop_all<0x41, "kand", and>;
1684 defm KOR : avx512_mask_binop_all<0x45, "kor", or>;
1685 defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor>;
1686 defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001687}
Robert Khasanov595683d2014-07-28 13:46:45 +00001688let isCommutable = 0 in
1689 defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001690
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001691def : Pat<(xor VK1:$src1, VK1:$src2),
1692 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1693 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1694
1695def : Pat<(or VK1:$src1, VK1:$src2),
1696 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1697 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1698
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001699def : Pat<(and VK1:$src1, VK1:$src2),
1700 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1701 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1702
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001703multiclass avx512_mask_binop_int<string IntName, string InstName> {
1704 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001705 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1706 (i16 GR16:$src1), (i16 GR16:$src2)),
1707 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1708 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1709 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001710}
1711
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001712defm : avx512_mask_binop_int<"kand", "KAND">;
1713defm : avx512_mask_binop_int<"kandn", "KANDN">;
1714defm : avx512_mask_binop_int<"kor", "KOR">;
1715defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1716defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001717
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001718// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1719multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1720 let Predicates = [HasAVX512] in
1721 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1722 (COPY_TO_REGCLASS
1723 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1724 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1725}
1726
1727defm : avx512_binop_pat<and, KANDWrr>;
1728defm : avx512_binop_pat<andn, KANDNWrr>;
1729defm : avx512_binop_pat<or, KORWrr>;
1730defm : avx512_binop_pat<xnor, KXNORWrr>;
1731defm : avx512_binop_pat<xor, KXORWrr>;
1732
1733// Mask unpacking
1734multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001735 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001736 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001737 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001738 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001739 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001740}
1741
1742multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001743 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001744 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001745}
1746
1747defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001748def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1749 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1750 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1751
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001752
1753multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1754 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001755 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1756 (i16 GR16:$src1), (i16 GR16:$src2)),
1757 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1758 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1759 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001760}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001761defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001762
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001763// Mask bit testing
1764multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1765 SDNode OpNode> {
1766 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1767 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001768 !strconcat(OpcodeStr, " \t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001769 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1770}
1771
1772multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1773 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001774 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001775}
1776
1777defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001778
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001779def : Pat<(X86cmp VK1:$src1, (i1 0)),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001780 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001781 (COPY_TO_REGCLASS VK1:$src1, VK16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001782
1783// Mask shift
1784multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1785 SDNode OpNode> {
1786 let Predicates = [HasAVX512] in
1787 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, i8imm:$imm),
1788 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001789 " \t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001790 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1791}
1792
1793multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1794 SDNode OpNode> {
1795 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topperae11aed2014-01-14 07:41:20 +00001796 VEX, TAPD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001797}
1798
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001799defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
1800defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001801
1802// Mask setting all 0s or 1s
1803multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1804 let Predicates = [HasAVX512] in
1805 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
1806 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
1807 [(set KRC:$dst, (VT Val))]>;
1808}
1809
1810multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001811 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001812 defm W : avx512_mask_setop<VK16, v16i1, Val>;
1813}
1814
1815defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
1816defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
1817
1818// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1819let Predicates = [HasAVX512] in {
1820 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
1821 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001822 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
1823 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
1824 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001825}
1826def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
1827 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
1828
1829def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
1830 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
1831
1832def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
1833 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
1834
Robert Khasanov5aa44452014-09-30 11:41:54 +00001835let Predicates = [HasVLX] in {
1836 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
1837 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
1838 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
1839 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
1840 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
1841 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
1842 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
1843 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
1844}
1845
Elena Demikhovsky9737e382014-03-02 09:19:44 +00001846def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
1847 (v8i1 (COPY_TO_REGCLASS (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
1848
1849def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
1850 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001851//===----------------------------------------------------------------------===//
1852// AVX-512 - Aligned and unaligned load and store
1853//
1854
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001855multiclass avx512_load<bits<8> opc, string OpcodeStr, PatFrag ld_frag,
1856 RegisterClass KRC, RegisterClass RC,
1857 ValueType vt, ValueType zvt, X86MemOperand memop,
1858 Domain d, bit IsReMaterializable = 1> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001859let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001860 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001861 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
1862 d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001863 def rrkz : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001864 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
1865 "${dst} {${mask}} {z}, $src}"), [], d>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001866 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001867 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
1868 SchedRW = [WriteLoad] in
1869 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins memop:$src),
1870 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1871 [(set RC:$dst, (vt (bitconvert (ld_frag addr:$src))))],
1872 d>, EVEX;
1873
1874 let AddedComplexity = 20 in {
1875 let Constraints = "$src0 = $dst", hasSideEffects = 0 in {
1876 let hasSideEffects = 0 in
1877 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
1878 (ins RC:$src0, KRC:$mask, RC:$src1),
1879 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
1880 "${dst} {${mask}}, $src1}"),
1881 [(set RC:$dst, (vt (vselect KRC:$mask,
1882 (vt RC:$src1),
1883 (vt RC:$src0))))],
1884 d>, EVEX, EVEX_K;
1885 let mayLoad = 1, SchedRW = [WriteLoad] in
1886 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1887 (ins RC:$src0, KRC:$mask, memop:$src1),
1888 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
1889 "${dst} {${mask}}, $src1}"),
1890 [(set RC:$dst, (vt
1891 (vselect KRC:$mask,
1892 (vt (bitconvert (ld_frag addr:$src1))),
1893 (vt RC:$src0))))],
1894 d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001895 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001896 let mayLoad = 1, SchedRW = [WriteLoad] in
1897 def rmkz : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1898 (ins KRC:$mask, memop:$src),
1899 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
1900 "${dst} {${mask}} {z}, $src}"),
1901 [(set RC:$dst, (vt
1902 (vselect KRC:$mask,
1903 (vt (bitconvert (ld_frag addr:$src))),
1904 (vt (bitconvert (zvt immAllZerosV))))))],
1905 d>, EVEX, EVEX_KZ;
1906 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001907}
1908
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001909multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, string ld_pat,
1910 string elty, string elsz, string vsz512,
1911 string vsz256, string vsz128, Domain d,
1912 Predicate prd, bit IsReMaterializable = 1> {
1913 let Predicates = [prd] in
1914 defm Z : avx512_load<opc, OpcodeStr,
1915 !cast<PatFrag>(ld_pat##"v"##vsz512##elty##elsz),
1916 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
1917 !cast<ValueType>("v"##vsz512##elty##elsz), v16i32,
1918 !cast<X86MemOperand>(elty##"512mem"), d,
1919 IsReMaterializable>, EVEX_V512;
1920
1921 let Predicates = [prd, HasVLX] in {
1922 defm Z256 : avx512_load<opc, OpcodeStr,
1923 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
1924 "v"##vsz256##elty##elsz, "v4i64")),
1925 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
1926 !cast<ValueType>("v"##vsz256##elty##elsz), v8i32,
1927 !cast<X86MemOperand>(elty##"256mem"), d,
1928 IsReMaterializable>, EVEX_V256;
1929
1930 defm Z128 : avx512_load<opc, OpcodeStr,
1931 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
1932 "v"##vsz128##elty##elsz, "v2i64")),
1933 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
1934 !cast<ValueType>("v"##vsz128##elty##elsz), v4i32,
1935 !cast<X86MemOperand>(elty##"128mem"), d,
1936 IsReMaterializable>, EVEX_V128;
1937 }
1938}
1939
1940
1941multiclass avx512_store<bits<8> opc, string OpcodeStr, PatFrag st_frag,
1942 ValueType OpVT, RegisterClass KRC, RegisterClass RC,
1943 X86MemOperand memop, Domain d> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001944 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1945 def rr_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001946 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001947 EVEX;
1948 let Constraints = "$src1 = $dst" in
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001949 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
1950 (ins RC:$src1, KRC:$mask, RC:$src2),
1951 !strconcat(OpcodeStr,
1952 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001953 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001954 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001955 (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001956 !strconcat(OpcodeStr,
1957 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001958 [], d>, EVEX, EVEX_KZ;
1959 }
1960 let mayStore = 1 in {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001961 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
1962 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1963 [(st_frag (OpVT RC:$src), addr:$dst)], d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001964 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001965 (ins memop:$dst, KRC:$mask, RC:$src),
1966 !strconcat(OpcodeStr,
1967 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001968 [], d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001969 }
1970}
1971
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001972
1973multiclass avx512_store_vl<bits<8> opc, string OpcodeStr, string st_pat,
1974 string st_suff_512, string st_suff_256,
1975 string st_suff_128, string elty, string elsz,
1976 string vsz512, string vsz256, string vsz128,
1977 Domain d, Predicate prd> {
1978 let Predicates = [prd] in
1979 defm Z : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_512),
1980 !cast<ValueType>("v"##vsz512##elty##elsz),
1981 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
1982 !cast<X86MemOperand>(elty##"512mem"), d>, EVEX_V512;
1983
1984 let Predicates = [prd, HasVLX] in {
1985 defm Z256 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_256),
1986 !cast<ValueType>("v"##vsz256##elty##elsz),
1987 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
1988 !cast<X86MemOperand>(elty##"256mem"), d>, EVEX_V256;
1989
1990 defm Z128 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_128),
1991 !cast<ValueType>("v"##vsz128##elty##elsz),
1992 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
1993 !cast<X86MemOperand>(elty##"128mem"), d>, EVEX_V128;
1994 }
1995}
1996
1997defm VMOVAPS : avx512_load_vl<0x28, "vmovaps", "alignedload", "f", "32",
1998 "16", "8", "4", SSEPackedSingle, HasAVX512>,
1999 avx512_store_vl<0x29, "vmovaps", "alignedstore",
2000 "512", "256", "", "f", "32", "16", "8", "4",
2001 SSEPackedSingle, HasAVX512>,
2002 PS, EVEX_CD8<32, CD8VF>;
2003
2004defm VMOVAPD : avx512_load_vl<0x28, "vmovapd", "alignedload", "f", "64",
2005 "8", "4", "2", SSEPackedDouble, HasAVX512>,
2006 avx512_store_vl<0x29, "vmovapd", "alignedstore",
2007 "512", "256", "", "f", "64", "8", "4", "2",
2008 SSEPackedDouble, HasAVX512>,
2009 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2010
2011defm VMOVUPS : avx512_load_vl<0x10, "vmovups", "load", "f", "32",
2012 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2013 avx512_store_vl<0x11, "vmovups", "store", "", "", "", "f", "32",
2014 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2015 PS, EVEX_CD8<32, CD8VF>;
2016
2017defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", "load", "f", "64",
2018 "8", "4", "2", SSEPackedDouble, HasAVX512, 0>,
2019 avx512_store_vl<0x11, "vmovupd", "store", "", "", "", "f", "64",
2020 "8", "4", "2", SSEPackedDouble, HasAVX512>,
2021 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2022
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002023def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002024 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002025 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002026
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002027def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2028 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2029 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002030
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002031def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2032 GR16:$mask),
2033 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2034 VR512:$src)>;
2035def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2036 GR8:$mask),
2037 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2038 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002039
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002040defm VMOVDQA32 : avx512_load_vl<0x6F, "vmovdqa32", "alignedload", "i", "32",
2041 "16", "8", "4", SSEPackedInt, HasAVX512>,
2042 avx512_store_vl<0x7F, "vmovdqa32", "alignedstore",
2043 "512", "256", "", "i", "32", "16", "8", "4",
2044 SSEPackedInt, HasAVX512>,
2045 PD, EVEX_CD8<32, CD8VF>;
2046
2047defm VMOVDQA64 : avx512_load_vl<0x6F, "vmovdqa64", "alignedload", "i", "64",
2048 "8", "4", "2", SSEPackedInt, HasAVX512>,
2049 avx512_store_vl<0x7F, "vmovdqa64", "alignedstore",
2050 "512", "256", "", "i", "64", "8", "4", "2",
2051 SSEPackedInt, HasAVX512>,
2052 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2053
2054defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", "load", "i", "8",
2055 "64", "32", "16", SSEPackedInt, HasBWI>,
2056 avx512_store_vl<0x7F, "vmovdqu8", "store", "", "", "",
2057 "i", "8", "64", "32", "16", SSEPackedInt,
2058 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2059
2060defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", "load", "i", "16",
2061 "32", "16", "8", SSEPackedInt, HasBWI>,
2062 avx512_store_vl<0x7F, "vmovdqu16", "store", "", "", "",
2063 "i", "16", "32", "16", "8", SSEPackedInt,
2064 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2065
2066defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", "load", "i", "32",
2067 "16", "8", "4", SSEPackedInt, HasAVX512>,
2068 avx512_store_vl<0x7F, "vmovdqu32", "store", "", "", "",
2069 "i", "32", "16", "8", "4", SSEPackedInt,
2070 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2071
2072defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", "load", "i", "64",
2073 "8", "4", "2", SSEPackedInt, HasAVX512>,
2074 avx512_store_vl<0x7F, "vmovdqu64", "store", "", "", "",
2075 "i", "64", "8", "4", "2", SSEPackedInt,
2076 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002077
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002078def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2079 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002080 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002081
2082def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002083 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2084 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002085
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002086def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002087 GR16:$mask),
2088 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002089 VR512:$src)>;
2090def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002091 GR8:$mask),
2092 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002093 VR512:$src)>;
2094
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002095let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002096def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002097 (bc_v8i64 (v16i32 immAllZerosV)))),
2098 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002099
2100def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002101 (v8i64 VR512:$src))),
2102 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002103 VK8), VR512:$src)>;
2104
2105def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2106 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002107 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002108
2109def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002110 (v16i32 VR512:$src))),
2111 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002112}
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002113
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002114// Move Int Doubleword to Packed Double Int
2115//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002116def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002117 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002118 [(set VR128X:$dst,
2119 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2120 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002121def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002122 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002123 [(set VR128X:$dst,
2124 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2125 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002126def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002127 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002128 [(set VR128X:$dst,
2129 (v2i64 (scalar_to_vector GR64:$src)))],
2130 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002131let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002132def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002133 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002134 [(set FR64:$dst, (bitconvert GR64:$src))],
2135 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002136def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002137 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002138 [(set GR64:$dst, (bitconvert FR64:$src))],
2139 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002140}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002141def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002142 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002143 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2144 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2145 EVEX_CD8<64, CD8VT1>;
2146
2147// Move Int Doubleword to Single Scalar
2148//
Craig Topper88adf2a2013-10-12 05:41:08 +00002149let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002150def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002151 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002152 [(set FR32X:$dst, (bitconvert GR32:$src))],
2153 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2154
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002155def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002156 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002157 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2158 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002159}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002160
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002161// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002162//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002163def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002164 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002165 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2166 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2167 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002168def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002169 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002170 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002171 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2172 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2173 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2174
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002175// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002176//
2177def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002178 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002179 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2180 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002181 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002182 Requires<[HasAVX512, In64BitMode]>;
2183
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002184def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002185 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002186 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002187 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2188 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002189 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002190 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2191
2192// Move Scalar Single to Double Int
2193//
Craig Topper88adf2a2013-10-12 05:41:08 +00002194let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002195def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002196 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002197 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002198 [(set GR32:$dst, (bitconvert FR32X:$src))],
2199 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002200def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002201 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002202 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002203 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2204 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002205}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002206
2207// Move Quadword Int to Packed Quadword Int
2208//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002209def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002210 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002211 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002212 [(set VR128X:$dst,
2213 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2214 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2215
2216//===----------------------------------------------------------------------===//
2217// AVX-512 MOVSS, MOVSD
2218//===----------------------------------------------------------------------===//
2219
2220multiclass avx512_move_scalar <string asm, RegisterClass RC,
2221 SDNode OpNode, ValueType vt,
2222 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002223 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002224 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002225 !strconcat(asm, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002226 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2227 (scalar_to_vector RC:$src2))))],
2228 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002229 let Constraints = "$src1 = $dst" in
2230 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2231 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2232 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002233 " \t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002234 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002235 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002236 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002237 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2238 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002239 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002240 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002241 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002242 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2243 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002244 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
2245 !strconcat(asm, " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
2246 [], IIC_SSE_MOV_S_MR>,
2247 EVEX, VEX_LIG, EVEX_K;
2248 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002249 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002250}
2251
2252let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002253defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002254 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2255
2256let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002257defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002258 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2259
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002260def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2261 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2262 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2263
2264def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2265 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2266 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002267
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002268def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2269 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2270 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2271
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002272// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002273let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002274 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2275 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002276 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002277 IIC_SSE_MOV_S_RR>,
2278 XS, EVEX_4V, VEX_LIG;
2279 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2280 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002281 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002282 IIC_SSE_MOV_S_RR>,
2283 XD, EVEX_4V, VEX_LIG, VEX_W;
2284}
2285
2286let Predicates = [HasAVX512] in {
2287 let AddedComplexity = 15 in {
2288 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2289 // MOVS{S,D} to the lower bits.
2290 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2291 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2292 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2293 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2294 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2295 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2296 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2297 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2298
2299 // Move low f32 and clear high bits.
2300 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2301 (SUBREG_TO_REG (i32 0),
2302 (VMOVSSZrr (v4f32 (V_SET0)),
2303 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2304 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2305 (SUBREG_TO_REG (i32 0),
2306 (VMOVSSZrr (v4i32 (V_SET0)),
2307 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2308 }
2309
2310 let AddedComplexity = 20 in {
2311 // MOVSSrm zeros the high parts of the register; represent this
2312 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2313 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2314 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2315 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2316 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2317 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2318 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2319
2320 // MOVSDrm zeros the high parts of the register; represent this
2321 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2322 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2323 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2324 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2325 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2326 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2327 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2328 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2329 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2330 def : Pat<(v2f64 (X86vzload addr:$src)),
2331 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2332
2333 // Represent the same patterns above but in the form they appear for
2334 // 256-bit types
2335 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2336 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002337 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002338 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2339 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2340 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2341 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2342 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2343 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2344 }
2345 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2346 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2347 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2348 FR32X:$src)), sub_xmm)>;
2349 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2350 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2351 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2352 FR64X:$src)), sub_xmm)>;
2353 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2354 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002355 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002356
2357 // Move low f64 and clear high bits.
2358 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2359 (SUBREG_TO_REG (i32 0),
2360 (VMOVSDZrr (v2f64 (V_SET0)),
2361 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
2362
2363 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
2364 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
2365 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
2366
2367 // Extract and store.
2368 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
2369 addr:$dst),
2370 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
2371 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
2372 addr:$dst),
2373 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
2374
2375 // Shuffle with VMOVSS
2376 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
2377 (VMOVSSZrr (v4i32 VR128X:$src1),
2378 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
2379 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
2380 (VMOVSSZrr (v4f32 VR128X:$src1),
2381 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
2382
2383 // 256-bit variants
2384 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
2385 (SUBREG_TO_REG (i32 0),
2386 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
2387 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
2388 sub_xmm)>;
2389 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
2390 (SUBREG_TO_REG (i32 0),
2391 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
2392 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
2393 sub_xmm)>;
2394
2395 // Shuffle with VMOVSD
2396 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2397 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2398 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2399 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2400 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2401 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2402 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2403 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2404
2405 // 256-bit variants
2406 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2407 (SUBREG_TO_REG (i32 0),
2408 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2409 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2410 sub_xmm)>;
2411 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2412 (SUBREG_TO_REG (i32 0),
2413 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2414 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2415 sub_xmm)>;
2416
2417 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2418 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2419 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2420 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2421 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2422 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2423 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2424 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2425}
2426
2427let AddedComplexity = 15 in
2428def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2429 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002430 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002431 [(set VR128X:$dst, (v2i64 (X86vzmovl
2432 (v2i64 VR128X:$src))))],
2433 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2434
2435let AddedComplexity = 20 in
2436def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2437 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002438 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002439 [(set VR128X:$dst, (v2i64 (X86vzmovl
2440 (loadv2i64 addr:$src))))],
2441 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2442 EVEX_CD8<8, CD8VT8>;
2443
2444let Predicates = [HasAVX512] in {
2445 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2446 let AddedComplexity = 20 in {
2447 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2448 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002449 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2450 (VMOV64toPQIZrr GR64:$src)>;
2451 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2452 (VMOVDI2PDIZrr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002453
2454 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2455 (VMOVDI2PDIZrm addr:$src)>;
2456 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2457 (VMOVDI2PDIZrm addr:$src)>;
2458 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2459 (VMOVZPQILo2PQIZrm addr:$src)>;
2460 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2461 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002462 def : Pat<(v2i64 (X86vzload addr:$src)),
2463 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002464 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002465
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002466 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2467 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2468 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2469 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2470 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2471 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2472 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2473}
2474
2475def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2476 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2477
2478def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2479 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2480
2481def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2482 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2483
2484def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2485 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2486
2487//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002488// AVX-512 - Non-temporals
2489//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00002490let SchedRW = [WriteLoad] in {
2491 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
2492 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
2493 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
2494 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
2495 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002496
Robert Khasanoved882972014-08-13 10:46:00 +00002497 let Predicates = [HasAVX512, HasVLX] in {
2498 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
2499 (ins i256mem:$src),
2500 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2501 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
2502 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002503
Robert Khasanoved882972014-08-13 10:46:00 +00002504 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
2505 (ins i128mem:$src),
2506 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2507 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
2508 EVEX_CD8<64, CD8VF>;
2509 }
Adam Nemetefd07852014-06-18 16:51:10 +00002510}
2511
Robert Khasanoved882972014-08-13 10:46:00 +00002512multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2513 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
2514 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
2515 let SchedRW = [WriteStore], mayStore = 1,
2516 AddedComplexity = 400 in
2517 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2518 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2519 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
2520}
2521
2522multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2523 string elty, string elsz, string vsz512,
2524 string vsz256, string vsz128, Domain d,
2525 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
2526 let Predicates = [prd] in
2527 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
2528 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
2529 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
2530 EVEX_V512;
2531
2532 let Predicates = [prd, HasVLX] in {
2533 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
2534 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
2535 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
2536 EVEX_V256;
2537
2538 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
2539 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
2540 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
2541 EVEX_V128;
2542 }
2543}
2544
2545defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
2546 "i", "64", "8", "4", "2", SSEPackedInt,
2547 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
2548
2549defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
2550 "f", "64", "8", "4", "2", SSEPackedDouble,
2551 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2552
2553defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
2554 "f", "32", "16", "8", "4", SSEPackedSingle,
2555 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2556
Adam Nemet7f62b232014-06-10 16:39:53 +00002557//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002558// AVX-512 - Integer arithmetic
2559//
2560multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00002561 X86VectorVTInfo _, OpndItins itins,
2562 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00002563 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002564 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
2565 "$src2, $src1", "$src1, $src2",
2566 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
2567 itins.rr, IsCommutable>,
2568 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002569
Robert Khasanov545d1b72014-10-14 14:36:19 +00002570 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002571 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002572 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
2573 "$src2, $src1", "$src1, $src2",
2574 (_.VT (OpNode _.RC:$src1,
2575 (bitconvert (_.LdFrag addr:$src2)))),
2576 itins.rm>,
2577 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00002578}
2579
2580multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
2581 X86VectorVTInfo _, OpndItins itins,
2582 bit IsCommutable = 0> :
2583 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
2584 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002585 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002586 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
2587 "${src2}"##_.BroadcastStr##", $src1",
2588 "$src1, ${src2}"##_.BroadcastStr,
2589 (_.VT (OpNode _.RC:$src1,
2590 (X86VBroadcast
2591 (_.ScalarLdFrag addr:$src2)))),
2592 itins.rm>,
2593 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002594}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002595
Robert Khasanovd5b14f72014-10-09 08:38:48 +00002596multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2597 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2598 Predicate prd, bit IsCommutable = 0> {
2599 let Predicates = [prd] in
2600 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2601 IsCommutable>, EVEX_V512;
2602
2603 let Predicates = [prd, HasVLX] in {
2604 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2605 IsCommutable>, EVEX_V256;
2606 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2607 IsCommutable>, EVEX_V128;
2608 }
2609}
2610
Robert Khasanov545d1b72014-10-14 14:36:19 +00002611multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2612 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2613 Predicate prd, bit IsCommutable = 0> {
2614 let Predicates = [prd] in
2615 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2616 IsCommutable>, EVEX_V512;
2617
2618 let Predicates = [prd, HasVLX] in {
2619 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2620 IsCommutable>, EVEX_V256;
2621 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2622 IsCommutable>, EVEX_V128;
2623 }
2624}
2625
2626multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
2627 OpndItins itins, Predicate prd,
2628 bit IsCommutable = 0> {
2629 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
2630 itins, prd, IsCommutable>,
2631 VEX_W, EVEX_CD8<64, CD8VF>;
2632}
2633
2634multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
2635 OpndItins itins, Predicate prd,
2636 bit IsCommutable = 0> {
2637 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
2638 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
2639}
2640
2641multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2642 OpndItins itins, Predicate prd,
2643 bit IsCommutable = 0> {
2644 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
2645 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
2646}
2647
2648multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
2649 OpndItins itins, Predicate prd,
2650 bit IsCommutable = 0> {
2651 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
2652 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
2653}
2654
2655multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
2656 SDNode OpNode, OpndItins itins, Predicate prd,
2657 bit IsCommutable = 0> {
2658 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr, OpNode, itins, prd,
2659 IsCommutable>;
2660
2661 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr, OpNode, itins, prd,
2662 IsCommutable>;
2663}
2664
2665multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
2666 SDNode OpNode, OpndItins itins, Predicate prd,
2667 bit IsCommutable = 0> {
2668 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr, OpNode, itins, prd,
2669 IsCommutable>;
2670
2671 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr, OpNode, itins, prd,
2672 IsCommutable>;
2673}
2674
2675multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
2676 bits<8> opc_d, bits<8> opc_q,
2677 string OpcodeStr, SDNode OpNode,
2678 OpndItins itins, bit IsCommutable = 0> {
2679 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
2680 itins, HasAVX512, IsCommutable>,
2681 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
2682 itins, HasBWI, IsCommutable>;
2683}
2684
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002685multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, ValueType DstVT,
2686 ValueType SrcVT, RegisterClass KRC, RegisterClass RC,
2687 PatFrag memop_frag, X86MemOperand x86memop,
2688 PatFrag scalar_mfrag, X86MemOperand x86scalar_mop,
2689 string BrdcstStr, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002690 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002691 {
2692 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002693 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002694 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002695 []>, EVEX_4V;
2696 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2697 (ins KRC:$mask, RC:$src1, RC:$src2),
2698 !strconcat(OpcodeStr,
2699 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2700 [], itins.rr>, EVEX_4V, EVEX_K;
2701 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2702 (ins KRC:$mask, RC:$src1, RC:$src2),
2703 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst {${mask}} {z}" ,
2704 "|$dst {${mask}} {z}, $src1, $src2}"),
2705 [], itins.rr>, EVEX_4V, EVEX_KZ;
2706 }
2707 let mayLoad = 1 in {
2708 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2709 (ins RC:$src1, x86memop:$src2),
2710 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2711 []>, EVEX_4V;
2712 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2713 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2714 !strconcat(OpcodeStr,
2715 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2716 [], itins.rm>, EVEX_4V, EVEX_K;
2717 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2718 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2719 !strconcat(OpcodeStr,
2720 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2721 [], itins.rm>, EVEX_4V, EVEX_KZ;
2722 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2723 (ins RC:$src1, x86scalar_mop:$src2),
2724 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2725 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
2726 [], itins.rm>, EVEX_4V, EVEX_B;
2727 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2728 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2729 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2730 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
2731 BrdcstStr, "}"),
2732 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
2733 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2734 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2735 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2736 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2737 BrdcstStr, "}"),
2738 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
2739 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002740}
2741
Robert Khasanov545d1b72014-10-14 14:36:19 +00002742defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
2743 SSE_INTALU_ITINS_P, 1>;
2744defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
2745 SSE_INTALU_ITINS_P, 0>;
2746defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmull", mul,
2747 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
2748defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmull", mul,
2749 SSE_INTALU_ITINS_P, HasBWI, 1>;
Robert Khasanov1a77f662014-10-14 15:13:56 +00002750defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmull", mul,
2751 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002752
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002753defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32, VK8WM, VR512,
2754 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2755 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512,
2756 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002757
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002758defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32, VK8WM, VR512,
2759 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2760 SSE_INTMUL_ITINS_P, 1>, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002761
2762def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
2763 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
2764
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002765def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
2766 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2767 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
2768def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
2769 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2770 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
2771
Robert Khasanov545d1b72014-10-14 14:36:19 +00002772defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxs", X86smax,
2773 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
2774defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxs", X86smax,
2775 SSE_INTALU_ITINS_P, HasBWI, 1>;
2776defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", X86smax,
2777 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002778
Robert Khasanov545d1b72014-10-14 14:36:19 +00002779defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxu", X86umax,
2780 SSE_INTALU_ITINS_P, HasBWI, 1>;
2781defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxu", X86umax,
2782 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
2783defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", X86umax,
2784 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002785
Robert Khasanov545d1b72014-10-14 14:36:19 +00002786defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpmins", X86smin,
2787 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
2788defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpmins", X86smin,
2789 SSE_INTALU_ITINS_P, HasBWI, 1>;
2790defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", X86smin,
2791 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002792
Robert Khasanov545d1b72014-10-14 14:36:19 +00002793defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminu", X86umin,
2794 SSE_INTALU_ITINS_P, HasBWI, 1>;
2795defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminu", X86umin,
2796 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
2797defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", X86umin,
2798 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002799
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002800def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
2801 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2802 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
2803def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
2804 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2805 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
2806def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
2807 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2808 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
2809def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
2810 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2811 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
2812def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
2813 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2814 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
2815def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
2816 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2817 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
2818def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
2819 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2820 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
2821def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
2822 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2823 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002824//===----------------------------------------------------------------------===//
2825// AVX-512 - Unpack Instructions
2826//===----------------------------------------------------------------------===//
2827
2828multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
2829 PatFrag mem_frag, RegisterClass RC,
2830 X86MemOperand x86memop, string asm,
2831 Domain d> {
2832 def rr : AVX512PI<opc, MRMSrcReg,
2833 (outs RC:$dst), (ins RC:$src1, RC:$src2),
2834 asm, [(set RC:$dst,
2835 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002836 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002837 def rm : AVX512PI<opc, MRMSrcMem,
2838 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
2839 asm, [(set RC:$dst,
2840 (vt (OpNode RC:$src1,
2841 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002842 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002843}
2844
2845defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, memopv8f64,
2846 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002847 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002848defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, memopv8f64,
2849 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002850 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002851defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, memopv8f64,
2852 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002853 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002854defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, memopv8f64,
2855 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002856 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002857
2858multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
2859 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
2860 X86MemOperand x86memop> {
2861 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2862 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002863 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002864 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
2865 IIC_SSE_UNPCK>, EVEX_4V;
2866 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2867 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002868 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002869 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
2870 (bitconvert (memop_frag addr:$src2)))))],
2871 IIC_SSE_UNPCK>, EVEX_4V;
2872}
2873defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
2874 VR512, memopv16i32, i512mem>, EVEX_V512,
2875 EVEX_CD8<32, CD8VF>;
2876defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
2877 VR512, memopv8i64, i512mem>, EVEX_V512,
2878 VEX_W, EVEX_CD8<64, CD8VF>;
2879defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
2880 VR512, memopv16i32, i512mem>, EVEX_V512,
2881 EVEX_CD8<32, CD8VF>;
2882defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
2883 VR512, memopv8i64, i512mem>, EVEX_V512,
2884 VEX_W, EVEX_CD8<64, CD8VF>;
2885//===----------------------------------------------------------------------===//
2886// AVX-512 - PSHUFD
2887//
2888
2889multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
2890 SDNode OpNode, PatFrag mem_frag,
2891 X86MemOperand x86memop, ValueType OpVT> {
2892 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
2893 (ins RC:$src1, i8imm:$src2),
2894 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002895 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002896 [(set RC:$dst,
2897 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
2898 EVEX;
2899 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
2900 (ins x86memop:$src1, i8imm:$src2),
2901 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002902 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002903 [(set RC:$dst,
2904 (OpVT (OpNode (mem_frag addr:$src1),
2905 (i8 imm:$src2))))]>, EVEX;
2906}
2907
2908defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, memopv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00002909 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002910
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002911//===----------------------------------------------------------------------===//
2912// AVX-512 Logical Instructions
2913//===----------------------------------------------------------------------===//
2914
Robert Khasanov545d1b72014-10-14 14:36:19 +00002915defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
2916 SSE_INTALU_ITINS_P, HasAVX512, 1>;
2917defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
2918 SSE_INTALU_ITINS_P, HasAVX512, 1>;
2919defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
2920 SSE_INTALU_ITINS_P, HasAVX512, 1>;
2921defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
2922 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002923
2924//===----------------------------------------------------------------------===//
2925// AVX-512 FP arithmetic
2926//===----------------------------------------------------------------------===//
2927
2928multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
2929 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002930 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002931 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
2932 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002933 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002934 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
2935 EVEX_CD8<64, CD8VT1>;
2936}
2937
2938let isCommutable = 1 in {
2939defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
2940defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
2941defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
2942defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
2943}
2944let isCommutable = 0 in {
2945defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
2946defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
2947}
2948
2949multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002950 RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002951 RegisterClass RC, ValueType vt,
2952 X86MemOperand x86memop, PatFrag mem_frag,
2953 X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2954 string BrdcstStr,
2955 Domain d, OpndItins itins, bit commutable> {
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002956 let isCommutable = commutable in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002957 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002958 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002959 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], itins.rr, d>,
Craig Topperda7160d2014-02-01 08:17:56 +00002960 EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002961
2962 def rrk: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2963 !strconcat(OpcodeStr,
2964 " \t{$src2, $src1, $dst {${mask}} |$dst {${mask}}, $src1, $src2}"),
2965 [], itins.rr, d>, EVEX_4V, EVEX_K;
2966
2967 def rrkz: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2968 !strconcat(OpcodeStr,
2969 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2970 [], itins.rr, d>, EVEX_4V, EVEX_KZ;
2971 }
2972
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002973 let mayLoad = 1 in {
2974 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002975 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002976 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))],
Craig Topperda7160d2014-02-01 08:17:56 +00002977 itins.rm, d>, EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002978
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002979 def rmb : PI<opc, MRMSrcMem, (outs RC:$dst),
2980 (ins RC:$src1, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002981 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002982 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002983 [(set RC:$dst, (OpNode RC:$src1,
2984 (vt (X86VBroadcast (scalar_mfrag addr:$src2)))))],
Craig Topperda7160d2014-02-01 08:17:56 +00002985 itins.rm, d>, EVEX_4V, EVEX_B;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002986
2987 def rmk : PI<opc, MRMSrcMem, (outs RC:$dst),
2988 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2989 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2990 [], itins.rm, d>, EVEX_4V, EVEX_K;
2991
2992 def rmkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2993 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2994 "\t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2995 [], itins.rm, d>, EVEX_4V, EVEX_KZ;
2996
2997 def rmbk : PI<opc, MRMSrcMem, (outs RC:$dst),
2998 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2999 " \t{${src2}", BrdcstStr,
3000 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}", BrdcstStr, "}"),
3001 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_K;
3002
3003 def rmbkz : PI<opc, MRMSrcMem, (outs RC:$dst),
3004 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
3005 " \t{${src2}", BrdcstStr,
3006 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
3007 BrdcstStr, "}"),
3008 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_KZ;
3009 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003010}
3011
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003012defm VADDPSZ : avx512_fp_packed<0x58, "addps", fadd, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003013 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00003014 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003015
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003016defm VADDPDZ : avx512_fp_packed<0x58, "addpd", fadd, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003017 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
3018 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00003019 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003020
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003021defm VMULPSZ : avx512_fp_packed<0x59, "mulps", fmul, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003022 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00003023 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003024defm VMULPDZ : avx512_fp_packed<0x59, "mulpd", fmul, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003025 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
3026 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00003027 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003028
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003029defm VMINPSZ : avx512_fp_packed<0x5D, "minps", X86fmin, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003030 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
3031 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00003032 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003033defm VMAXPSZ : avx512_fp_packed<0x5F, "maxps", X86fmax, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003034 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
3035 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00003036 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003037
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003038defm VMINPDZ : avx512_fp_packed<0x5D, "minpd", X86fmin, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003039 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
3040 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00003041 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003042defm VMAXPDZ : avx512_fp_packed<0x5F, "maxpd", X86fmax, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003043 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
3044 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00003045 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003046
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003047defm VSUBPSZ : avx512_fp_packed<0x5C, "subps", fsub, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003048 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00003049 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003050defm VDIVPSZ : avx512_fp_packed<0x5E, "divps", fdiv, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003051 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00003052 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003053
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003054defm VSUBPDZ : avx512_fp_packed<0x5C, "subpd", fsub, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003055 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
3056 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00003057 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003058defm VDIVPDZ : avx512_fp_packed<0x5E, "divpd", fdiv, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003059 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
3060 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00003061 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003062
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003063def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
3064 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3065 (i16 -1), FROUND_CURRENT)),
3066 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
3067
3068def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
3069 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3070 (i8 -1), FROUND_CURRENT)),
3071 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
3072
3073def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
3074 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3075 (i16 -1), FROUND_CURRENT)),
3076 (VMINPSZrr VR512:$src1, VR512:$src2)>;
3077
3078def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
3079 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3080 (i8 -1), FROUND_CURRENT)),
3081 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003082//===----------------------------------------------------------------------===//
3083// AVX-512 VPTESTM instructions
3084//===----------------------------------------------------------------------===//
3085
3086multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3087 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
3088 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003089 def rr : AVX512PI<opc, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003090 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003091 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003092 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
3093 SSEPackedInt>, EVEX_4V;
3094 def rm : AVX512PI<opc, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003095 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003096 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003097 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003098 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003099}
3100
3101defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003102 memopv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003103 EVEX_CD8<32, CD8VF>;
3104defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003105 memopv8i64, X86testm, v8i64>, T8PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003106 EVEX_CD8<64, CD8VF>;
3107
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003108let Predicates = [HasCDI] in {
3109defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
3110 memopv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
3111 EVEX_CD8<32, CD8VF>;
3112defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003113 memopv8i64, X86testnm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003114 EVEX_CD8<64, CD8VF>;
3115}
3116
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003117def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3118 (v16i32 VR512:$src2), (i16 -1))),
3119 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3120
3121def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3122 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003123 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003124//===----------------------------------------------------------------------===//
3125// AVX-512 Shift instructions
3126//===----------------------------------------------------------------------===//
3127multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
3128 string OpcodeStr, SDNode OpNode, RegisterClass RC,
3129 ValueType vt, X86MemOperand x86memop, PatFrag mem_frag,
3130 RegisterClass KRC> {
3131 def ri : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00003132 (ins RC:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003133 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Lang Hames27839932013-10-21 17:51:24 +00003134 [(set RC:$dst, (vt (OpNode RC:$src1, (i8 imm:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003135 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
3136 def rik : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00003137 (ins KRC:$mask, RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003138 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003139 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003140 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
3141 def mi: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00003142 (ins x86memop:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003143 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003144 [(set RC:$dst, (OpNode (mem_frag addr:$src1),
Lang Hames27839932013-10-21 17:51:24 +00003145 (i8 imm:$src2)))], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003146 def mik: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00003147 (ins KRC:$mask, x86memop:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003148 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003149 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003150 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
3151}
3152
3153multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3154 RegisterClass RC, ValueType vt, ValueType SrcVT,
3155 PatFrag bc_frag, RegisterClass KRC> {
3156 // src2 is always 128-bit
3157 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3158 (ins RC:$src1, VR128X:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003159 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003160 [(set RC:$dst, (vt (OpNode RC:$src1, (SrcVT VR128X:$src2))))],
3161 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
3162 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3163 (ins KRC:$mask, RC:$src1, VR128X:$src2),
3164 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003165 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003166 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
3167 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3168 (ins RC:$src1, i128mem:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003169 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003170 [(set RC:$dst, (vt (OpNode RC:$src1,
3171 (bc_frag (memopv2i64 addr:$src2)))))],
3172 SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
3173 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3174 (ins KRC:$mask, RC:$src1, i128mem:$src2),
3175 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003176 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003177 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
3178}
3179
3180defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
3181 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
3182 EVEX_V512, EVEX_CD8<32, CD8VF>;
3183defm VPSRLDZ : avx512_shift_rrm<0xD2, "vpsrld", X86vsrl,
3184 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
3185 EVEX_CD8<32, CD8VQ>;
3186
3187defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
3188 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
3189 EVEX_CD8<64, CD8VF>, VEX_W;
3190defm VPSRLQZ : avx512_shift_rrm<0xD3, "vpsrlq", X86vsrl,
3191 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
3192 EVEX_CD8<64, CD8VQ>, VEX_W;
3193
3194defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
3195 VR512, v16i32, i512mem, memopv16i32, VK16WM>, EVEX_V512,
3196 EVEX_CD8<32, CD8VF>;
3197defm VPSLLDZ : avx512_shift_rrm<0xF2, "vpslld", X86vshl,
3198 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
3199 EVEX_CD8<32, CD8VQ>;
3200
3201defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
3202 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
3203 EVEX_CD8<64, CD8VF>, VEX_W;
3204defm VPSLLQZ : avx512_shift_rrm<0xF3, "vpsllq", X86vshl,
3205 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
3206 EVEX_CD8<64, CD8VQ>, VEX_W;
3207
3208defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
3209 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
3210 EVEX_V512, EVEX_CD8<32, CD8VF>;
3211defm VPSRADZ : avx512_shift_rrm<0xE2, "vpsrad", X86vsra,
3212 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
3213 EVEX_CD8<32, CD8VQ>;
3214
3215defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
3216 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
3217 EVEX_CD8<64, CD8VF>, VEX_W;
3218defm VPSRAQZ : avx512_shift_rrm<0xE2, "vpsraq", X86vsra,
3219 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
3220 EVEX_CD8<64, CD8VQ>, VEX_W;
3221
3222//===-------------------------------------------------------------------===//
3223// Variable Bit Shifts
3224//===-------------------------------------------------------------------===//
3225multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
3226 RegisterClass RC, ValueType vt,
3227 X86MemOperand x86memop, PatFrag mem_frag> {
3228 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3229 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003230 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003231 [(set RC:$dst,
3232 (vt (OpNode RC:$src1, (vt RC:$src2))))]>,
3233 EVEX_4V;
3234 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3235 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003236 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003237 [(set RC:$dst,
3238 (vt (OpNode RC:$src1, (mem_frag addr:$src2))))]>,
3239 EVEX_4V;
3240}
3241
3242defm VPSLLVDZ : avx512_var_shift<0x47, "vpsllvd", shl, VR512, v16i32,
3243 i512mem, memopv16i32>, EVEX_V512,
3244 EVEX_CD8<32, CD8VF>;
3245defm VPSLLVQZ : avx512_var_shift<0x47, "vpsllvq", shl, VR512, v8i64,
3246 i512mem, memopv8i64>, EVEX_V512, VEX_W,
3247 EVEX_CD8<64, CD8VF>;
3248defm VPSRLVDZ : avx512_var_shift<0x45, "vpsrlvd", srl, VR512, v16i32,
3249 i512mem, memopv16i32>, EVEX_V512,
3250 EVEX_CD8<32, CD8VF>;
3251defm VPSRLVQZ : avx512_var_shift<0x45, "vpsrlvq", srl, VR512, v8i64,
3252 i512mem, memopv8i64>, EVEX_V512, VEX_W,
3253 EVEX_CD8<64, CD8VF>;
3254defm VPSRAVDZ : avx512_var_shift<0x46, "vpsravd", sra, VR512, v16i32,
3255 i512mem, memopv16i32>, EVEX_V512,
3256 EVEX_CD8<32, CD8VF>;
3257defm VPSRAVQZ : avx512_var_shift<0x46, "vpsravq", sra, VR512, v8i64,
3258 i512mem, memopv8i64>, EVEX_V512, VEX_W,
3259 EVEX_CD8<64, CD8VF>;
3260
3261//===----------------------------------------------------------------------===//
3262// AVX-512 - MOVDDUP
3263//===----------------------------------------------------------------------===//
3264
3265multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
3266 X86MemOperand x86memop, PatFrag memop_frag> {
3267def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003268 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003269 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
3270def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003271 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003272 [(set RC:$dst,
3273 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
3274}
3275
3276defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, memopv8f64>,
3277 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3278def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
3279 (VMOVDDUPZrm addr:$src)>;
3280
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003281//===---------------------------------------------------------------------===//
3282// Replicate Single FP - MOVSHDUP and MOVSLDUP
3283//===---------------------------------------------------------------------===//
3284multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
3285 ValueType vt, RegisterClass RC, PatFrag mem_frag,
3286 X86MemOperand x86memop> {
3287 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003288 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003289 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
3290 let mayLoad = 1 in
3291 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003292 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003293 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
3294}
3295
3296defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
3297 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
3298 EVEX_CD8<32, CD8VF>;
3299defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
3300 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
3301 EVEX_CD8<32, CD8VF>;
3302
3303def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
3304def : Pat<(v16i32 (X86Movshdup (memopv16i32 addr:$src))),
3305 (VMOVSHDUPZrm addr:$src)>;
3306def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
3307def : Pat<(v16i32 (X86Movsldup (memopv16i32 addr:$src))),
3308 (VMOVSLDUPZrm addr:$src)>;
3309
3310//===----------------------------------------------------------------------===//
3311// Move Low to High and High to Low packed FP Instructions
3312//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003313def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
3314 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003315 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003316 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
3317 IIC_SSE_MOV_LH>, EVEX_4V;
3318def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
3319 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003320 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003321 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
3322 IIC_SSE_MOV_LH>, EVEX_4V;
3323
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003324let Predicates = [HasAVX512] in {
3325 // MOVLHPS patterns
3326 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3327 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
3328 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3329 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003330
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003331 // MOVHLPS patterns
3332 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
3333 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
3334}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003335
3336//===----------------------------------------------------------------------===//
3337// FMA - Fused Multiply Operations
3338//
Adam Nemet26371ce2014-10-24 00:02:55 +00003339
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003340let Constraints = "$src1 = $dst" in {
Adam Nemet26371ce2014-10-24 00:02:55 +00003341// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
3342multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3343 SDPatternOperator OpNode = null_frag> {
Adam Nemet34801422014-10-08 23:25:39 +00003344 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003345 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00003346 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003347 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003348 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003349
3350 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003351 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3352 (ins _.RC:$src1, _.RC:$src2, _.MemOp:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003353 !strconcat(OpcodeStr, " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003354 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2,
3355 (_.MemOpFrag addr:$src3))))]>;
3356 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3357 (ins _.RC:$src1, _.RC:$src2, _.ScalarMemOp:$src3),
3358 !strconcat(OpcodeStr, " \t{${src3}", _.BroadcastStr,
3359 ", $src2, $dst|$dst, $src2, ${src3}", _.BroadcastStr, "}"),
3360 [(set _.RC:$dst, (OpNode _.RC:$src1, _.RC:$src2,
3361 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003362}
3363} // Constraints = "$src1 = $dst"
3364
Adam Nemet832ec5e2014-10-24 00:03:00 +00003365multiclass avx512_fma3p_forms<bits<8> opc213, bits<8> opc231,
Adam Nemet26371ce2014-10-24 00:02:55 +00003366 string OpcodeStr, X86VectorVTInfo VTI,
3367 SDPatternOperator OpNode> {
3368 defm v213 : avx512_fma3p_rm<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3369 VTI, OpNode>,
3370 EVEX_V512, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003371
3372 defm v231 : avx512_fma3p_rm<opc231, !strconcat(OpcodeStr, "231", VTI.Suffix),
3373 VTI>,
3374 EVEX_V512, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet26371ce2014-10-24 00:02:55 +00003375}
3376
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003377let ExeDomain = SSEPackedSingle in {
Adam Nemet832ec5e2014-10-24 00:03:00 +00003378 defm VFMADDPSZ : avx512_fma3p_forms<0xA8, 0xB8, "vfmadd",
Adam Nemet26371ce2014-10-24 00:02:55 +00003379 v16f32_info, X86Fmadd>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003380 defm VFMSUBPSZ : avx512_fma3p_forms<0xAA, 0xBA, "vfmsub",
Adam Nemet26371ce2014-10-24 00:02:55 +00003381 v16f32_info, X86Fmsub>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003382 defm VFMADDSUBPSZ : avx512_fma3p_forms<0xA6, 0xB6, "vfmaddsub",
Adam Nemet26371ce2014-10-24 00:02:55 +00003383 v16f32_info, X86Fmaddsub>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003384 defm VFMSUBADDPSZ : avx512_fma3p_forms<0xA7, 0xB7, "vfmsubadd",
Adam Nemet26371ce2014-10-24 00:02:55 +00003385 v16f32_info, X86Fmsubadd>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003386 defm VFNMADDPSZ : avx512_fma3p_forms<0xAC, 0xBC, "vfnmadd",
Adam Nemet26371ce2014-10-24 00:02:55 +00003387 v16f32_info, X86Fnmadd>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003388 defm VFNMSUBPSZ : avx512_fma3p_forms<0xAE, 0xBE, "vfnmsub",
Adam Nemet26371ce2014-10-24 00:02:55 +00003389 v16f32_info, X86Fnmsub>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003390}
3391let ExeDomain = SSEPackedDouble in {
Adam Nemet832ec5e2014-10-24 00:03:00 +00003392 defm VFMADDPDZ : avx512_fma3p_forms<0xA8, 0xB8, "vfmadd",
Adam Nemet26371ce2014-10-24 00:02:55 +00003393 v8f64_info, X86Fmadd>, VEX_W;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003394 defm VFMSUBPDZ : avx512_fma3p_forms<0xAA, 0xBA, "vfmsub",
Adam Nemet26371ce2014-10-24 00:02:55 +00003395 v8f64_info, X86Fmsub>, VEX_W;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003396 defm VFMADDSUBPDZ : avx512_fma3p_forms<0xA6, 0xB6, "vfmaddsub",
Adam Nemet26371ce2014-10-24 00:02:55 +00003397 v8f64_info, X86Fmaddsub>, VEX_W;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003398 defm VFMSUBADDPDZ : avx512_fma3p_forms<0xA7, 0xB7, "vfmsubadd",
Adam Nemet26371ce2014-10-24 00:02:55 +00003399 v8f64_info, X86Fmsubadd>, VEX_W;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003400 defm VFNMADDPDZ : avx512_fma3p_forms<0xAC, 0xBC, "vfnmadd",
Adam Nemet26371ce2014-10-24 00:02:55 +00003401 v8f64_info, X86Fnmadd>, VEX_W;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003402 defm VFNMSUBPDZ : avx512_fma3p_forms<0xAE, 0xBE, "vfnmsub",
Adam Nemet26371ce2014-10-24 00:02:55 +00003403 v8f64_info, X86Fnmsub>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003404}
3405
3406let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003407multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr, SDNode OpNode,
3408 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003409 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003410 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3411 (ins _.RC:$src1, _.RC:$src3, _.MemOp:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003412 !strconcat(OpcodeStr, " \t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003413 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, (_.MemOpFrag addr:$src2),
3414 _.RC:$src3)))]>;
3415 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3416 (ins _.RC:$src1, _.RC:$src3, _.ScalarMemOp:$src2),
3417 !strconcat(OpcodeStr, " \t{${src2}", _.BroadcastStr,
3418 ", $src3, $dst|$dst, $src3, ${src2}", _.BroadcastStr, "}"),
3419 [(set _.RC:$dst,
3420 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3421 (_.ScalarLdFrag addr:$src2))),
3422 _.RC:$src3))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003423}
3424} // Constraints = "$src1 = $dst"
3425
3426
3427let ExeDomain = SSEPackedSingle in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003428 defm VFMADD132PSZ : avx512_fma3p_m132<0x98, "vfmadd132ps", X86Fmadd,
3429 v16f32_info>,
3430 EVEX_V512, EVEX_CD8<32, CD8VF>;
3431 defm VFMSUB132PSZ : avx512_fma3p_m132<0x9A, "vfmsub132ps", X86Fmsub,
3432 v16f32_info>,
3433 EVEX_V512, EVEX_CD8<32, CD8VF>;
3434 defm VFMADDSUB132PSZ : avx512_fma3p_m132<0x96, "vfmaddsub132ps", X86Fmaddsub,
3435 v16f32_info>,
3436 EVEX_V512, EVEX_CD8<32, CD8VF>;
3437 defm VFMSUBADD132PSZ : avx512_fma3p_m132<0x97, "vfmsubadd132ps", X86Fmsubadd,
3438 v16f32_info>,
3439 EVEX_V512, EVEX_CD8<32, CD8VF>;
3440 defm VFNMADD132PSZ : avx512_fma3p_m132<0x9C, "vfnmadd132ps", X86Fnmadd,
3441 v16f32_info>,
3442 EVEX_V512, EVEX_CD8<32, CD8VF>;
3443 defm VFNMSUB132PSZ : avx512_fma3p_m132<0x9E, "vfnmsub132ps", X86Fnmsub,
3444 v16f32_info>,
3445 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003446}
3447let ExeDomain = SSEPackedDouble in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003448 defm VFMADD132PDZ : avx512_fma3p_m132<0x98, "vfmadd132pd", X86Fmadd,
3449 v8f64_info>,
3450 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3451 defm VFMSUB132PDZ : avx512_fma3p_m132<0x9A, "vfmsub132pd", X86Fmsub,
3452 v8f64_info>,
3453 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3454 defm VFMADDSUB132PDZ : avx512_fma3p_m132<0x96, "vfmaddsub132pd", X86Fmaddsub,
3455 v8f64_info>,
3456 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3457 defm VFMSUBADD132PDZ : avx512_fma3p_m132<0x97, "vfmsubadd132pd", X86Fmsubadd,
3458 v8f64_info>,
3459 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3460 defm VFNMADD132PDZ : avx512_fma3p_m132<0x9C, "vfnmadd132pd", X86Fnmadd,
3461 v8f64_info>,
3462 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3463 defm VFNMSUB132PDZ : avx512_fma3p_m132<0x9E, "vfnmsub132pd", X86Fnmsub,
3464 v8f64_info>,
3465 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003466}
3467
3468// Scalar FMA
3469let Constraints = "$src1 = $dst" in {
3470multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3471 RegisterClass RC, ValueType OpVT,
3472 X86MemOperand x86memop, Operand memop,
3473 PatFrag mem_frag> {
3474 let isCommutable = 1 in
3475 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
3476 (ins RC:$src1, RC:$src2, RC:$src3),
3477 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003478 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003479 [(set RC:$dst,
3480 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
3481 let mayLoad = 1 in
3482 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
3483 (ins RC:$src1, RC:$src2, f128mem:$src3),
3484 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003485 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003486 [(set RC:$dst,
3487 (OpVT (OpNode RC:$src2, RC:$src1,
3488 (mem_frag addr:$src3))))]>;
3489}
3490
3491} // Constraints = "$src1 = $dst"
3492
Elena Demikhovskycf088092013-12-11 14:31:04 +00003493defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003494 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003495defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003496 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003497defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003498 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003499defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003500 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003501defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003502 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003503defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003504 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003505defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003506 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003507defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003508 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
3509
3510//===----------------------------------------------------------------------===//
3511// AVX-512 Scalar convert from sign integer to float/double
3512//===----------------------------------------------------------------------===//
3513
3514multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3515 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003516let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003517 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003518 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003519 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003520 let mayLoad = 1 in
3521 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
3522 (ins DstRC:$src1, x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003523 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003524 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003525} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003526}
Andrew Trick15a47742013-10-09 05:11:10 +00003527let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003528defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003529 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003530defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003531 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003532defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003533 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003534defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003535 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3536
3537def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
3538 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3539def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003540 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003541def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
3542 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3543def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003544 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003545
3546def : Pat<(f32 (sint_to_fp GR32:$src)),
3547 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3548def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003549 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003550def : Pat<(f64 (sint_to_fp GR32:$src)),
3551 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3552def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003553 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
3554
Elena Demikhovskycf088092013-12-11 14:31:04 +00003555defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003556 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003557defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003558 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003559defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003560 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003561defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003562 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3563
3564def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
3565 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3566def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
3567 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3568def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
3569 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3570def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
3571 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3572
3573def : Pat<(f32 (uint_to_fp GR32:$src)),
3574 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3575def : Pat<(f32 (uint_to_fp GR64:$src)),
3576 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
3577def : Pat<(f64 (uint_to_fp GR32:$src)),
3578 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3579def : Pat<(f64 (uint_to_fp GR64:$src)),
3580 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00003581}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003582
3583//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003584// AVX-512 Scalar convert from float/double to integer
3585//===----------------------------------------------------------------------===//
3586multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3587 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
3588 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003589let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003590 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003591 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003592 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
3593 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003594 let mayLoad = 1 in
3595 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003596 !strconcat(asm," \t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003597 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003598} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003599}
3600let Predicates = [HasAVX512] in {
3601// Convert float/double to signed/unsigned int 32/64
3602defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003603 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003604 XS, EVEX_CD8<32, CD8VT1>;
3605defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003606 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003607 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
3608defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003609 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003610 XS, EVEX_CD8<32, CD8VT1>;
3611defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3612 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003613 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003614 EVEX_CD8<32, CD8VT1>;
3615defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003616 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003617 XD, EVEX_CD8<64, CD8VT1>;
3618defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003619 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003620 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
3621defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003622 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003623 XD, EVEX_CD8<64, CD8VT1>;
3624defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3625 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003626 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003627 EVEX_CD8<64, CD8VT1>;
3628
Craig Topper9dd48c82014-01-02 17:28:14 +00003629let isCodeGenOnly = 1 in {
3630 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3631 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
3632 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3633 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3634 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
3635 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3636 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3637 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
3638 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3639 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3640 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
3641 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003642
Craig Topper9dd48c82014-01-02 17:28:14 +00003643 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3644 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
3645 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3646 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3647 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
3648 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3649 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3650 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
3651 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3652 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3653 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
3654 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
3655} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003656
3657// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00003658let isCodeGenOnly = 1 in {
3659 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
3660 ssmem, sse_load_f32, "cvttss2si">,
3661 XS, EVEX_CD8<32, CD8VT1>;
3662 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3663 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
3664 "cvttss2si">, XS, VEX_W,
3665 EVEX_CD8<32, CD8VT1>;
3666 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
3667 sdmem, sse_load_f64, "cvttsd2si">, XD,
3668 EVEX_CD8<64, CD8VT1>;
3669 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3670 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
3671 "cvttsd2si">, XD, VEX_W,
3672 EVEX_CD8<64, CD8VT1>;
3673 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3674 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
3675 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
3676 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3677 int_x86_avx512_cvttss2usi64, ssmem,
3678 sse_load_f32, "cvttss2usi">, XS, VEX_W,
3679 EVEX_CD8<32, CD8VT1>;
3680 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3681 int_x86_avx512_cvttsd2usi,
3682 sdmem, sse_load_f64, "cvttsd2usi">, XD,
3683 EVEX_CD8<64, CD8VT1>;
3684 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3685 int_x86_avx512_cvttsd2usi64, sdmem,
3686 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
3687 EVEX_CD8<64, CD8VT1>;
3688} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003689
3690multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3691 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
3692 string asm> {
3693 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003694 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003695 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
3696 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003697 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003698 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
3699}
3700
3701defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003702 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003703 EVEX_CD8<32, CD8VT1>;
3704defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003705 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003706 EVEX_CD8<32, CD8VT1>;
3707defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003708 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003709 EVEX_CD8<32, CD8VT1>;
3710defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003711 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003712 EVEX_CD8<32, CD8VT1>;
3713defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003714 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003715 EVEX_CD8<64, CD8VT1>;
3716defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003717 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003718 EVEX_CD8<64, CD8VT1>;
3719defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003720 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003721 EVEX_CD8<64, CD8VT1>;
3722defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003723 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003724 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003725} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003726//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003727// AVX-512 Convert form float to double and back
3728//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003729let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003730def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
3731 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003732 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003733 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
3734let mayLoad = 1 in
3735def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
3736 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003737 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003738 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
3739 EVEX_CD8<32, CD8VT1>;
3740
3741// Convert scalar double to scalar single
3742def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
3743 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003744 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003745 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
3746let mayLoad = 1 in
3747def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
3748 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003749 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003750 []>, EVEX_4V, VEX_LIG, VEX_W,
3751 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
3752}
3753
3754def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
3755 Requires<[HasAVX512]>;
3756def : Pat<(fextend (loadf32 addr:$src)),
3757 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
3758
3759def : Pat<(extloadf32 addr:$src),
3760 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
3761 Requires<[HasAVX512, OptForSize]>;
3762
3763def : Pat<(extloadf32 addr:$src),
3764 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
3765 Requires<[HasAVX512, OptForSpeed]>;
3766
3767def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
3768 Requires<[HasAVX512]>;
3769
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003770multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003771 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3772 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3773 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003774let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003775 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003776 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003777 [(set DstRC:$dst,
3778 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003779 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003780 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003781 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003782 let mayLoad = 1 in
3783 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003784 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003785 [(set DstRC:$dst,
3786 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003787} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003788}
3789
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003790multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003791 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3792 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3793 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003794let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003795 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003796 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003797 [(set DstRC:$dst,
3798 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
3799 let mayLoad = 1 in
3800 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003801 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003802 [(set DstRC:$dst,
3803 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003804} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003805}
3806
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003807defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003808 memopv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003809 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003810 EVEX_CD8<64, CD8VF>;
3811
3812defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
3813 memopv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003814 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003815 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003816def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3817 (VCVTPS2PDZrm addr:$src)>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00003818
3819def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3820 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
3821 (VCVTPD2PSZrr VR512:$src)>;
3822
3823def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3824 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
3825 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003826
3827//===----------------------------------------------------------------------===//
3828// AVX-512 Vector convert from sign integer to float/double
3829//===----------------------------------------------------------------------===//
3830
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003831defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003832 memopv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003833 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003834 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003835
3836defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
3837 memopv4i64, i256mem, v8f64, v8i32,
3838 SSEPackedDouble>, EVEX_V512, XS,
3839 EVEX_CD8<32, CD8VH>;
3840
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003841defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003842 memopv16f32, f512mem, v16i32, v16f32,
3843 SSEPackedSingle>, EVEX_V512, XS,
3844 EVEX_CD8<32, CD8VF>;
3845
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003846defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003847 memopv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003848 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003849 EVEX_CD8<64, CD8VF>;
3850
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003851defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003852 memopv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003853 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003854 EVEX_CD8<32, CD8VF>;
3855
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003856// cvttps2udq (src, 0, mask-all-ones, sae-current)
3857def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
3858 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
3859 (VCVTTPS2UDQZrr VR512:$src)>;
3860
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003861defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003862 memopv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00003863 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003864 EVEX_CD8<64, CD8VF>;
3865
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003866// cvttpd2udq (src, 0, mask-all-ones, sae-current)
3867def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
3868 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
3869 (VCVTTPD2UDQZrr VR512:$src)>;
3870
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003871defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
3872 memopv4i64, f256mem, v8f64, v8i32,
3873 SSEPackedDouble>, EVEX_V512, XS,
3874 EVEX_CD8<32, CD8VH>;
3875
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003876defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003877 memopv16i32, f512mem, v16f32, v16i32,
3878 SSEPackedSingle>, EVEX_V512, XD,
3879 EVEX_CD8<32, CD8VF>;
3880
3881def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
3882 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3883 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3884
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00003885def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
3886 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3887 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
3888
3889def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
3890 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3891 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3892
3893def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
3894 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3895 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003896
Cameron McInallyf10a7c92014-06-18 14:04:37 +00003897def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
3898 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
3899 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
3900
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003901def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003902 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003903 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003904def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
3905 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3906 (VCVTDQ2PDZrr VR256X:$src)>;
3907def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
3908 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
3909 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
3910def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
3911 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3912 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003913
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003914multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
3915 RegisterClass DstRC, PatFrag mem_frag,
3916 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003917let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003918 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003919 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003920 [], d>, EVEX;
3921 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003922 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003923 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003924 let mayLoad = 1 in
3925 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003926 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003927 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003928} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003929}
3930
3931defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topperae11aed2014-01-14 07:41:20 +00003932 memopv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003933 EVEX_V512, EVEX_CD8<32, CD8VF>;
3934defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
3935 memopv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
3936 EVEX_V512, EVEX_CD8<64, CD8VF>;
3937
3938def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
3939 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3940 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
3941
3942def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
3943 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3944 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
3945
3946defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
3947 memopv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00003948 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003949defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
3950 memopv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00003951 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003952
3953def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
3954 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3955 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
3956
3957def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
3958 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3959 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003960
3961let Predicates = [HasAVX512] in {
3962 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
3963 (VCVTPD2PSZrm addr:$src)>;
3964 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3965 (VCVTPS2PDZrm addr:$src)>;
3966}
3967
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003968//===----------------------------------------------------------------------===//
3969// Half precision conversion instructions
3970//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003971multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
3972 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003973 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
3974 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003975 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003976 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003977 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
3978 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
3979}
3980
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003981multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
3982 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003983 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
3984 (ins srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003985 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}",
3986 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003987 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003988 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
3989 (ins x86memop:$dst, srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003990 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003991}
3992
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003993defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003994 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003995defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003996 EVEX_CD8<32, CD8VH>;
3997
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003998def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
3999 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
4000 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
4001
4002def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
4003 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
4004 (VCVTPH2PSZrr VR256X:$src)>;
4005
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004006let Defs = [EFLAGS], Predicates = [HasAVX512] in {
4007 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004008 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004009 EVEX_CD8<32, CD8VT1>;
4010 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00004011 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004012 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4013 let Pattern = []<dag> in {
4014 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00004015 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004016 EVEX_CD8<32, CD8VT1>;
4017 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00004018 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004019 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4020 }
Craig Topper9dd48c82014-01-02 17:28:14 +00004021 let isCodeGenOnly = 1 in {
4022 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004023 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004024 EVEX_CD8<32, CD8VT1>;
4025 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004026 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004027 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004028
Craig Topper9dd48c82014-01-02 17:28:14 +00004029 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004030 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004031 EVEX_CD8<32, CD8VT1>;
4032 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004033 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004034 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4035 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004036}
4037
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004038/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
4039multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4040 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004041 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004042 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4043 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004044 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004045 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004046 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004047 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4048 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004049 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004050 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004051 }
4052}
4053}
4054
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004055defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
4056 EVEX_CD8<32, CD8VT1>;
4057defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
4058 VEX_W, EVEX_CD8<64, CD8VT1>;
4059defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
4060 EVEX_CD8<32, CD8VT1>;
4061defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
4062 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004063
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004064def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
4065 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4066 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4067 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004068
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004069def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
4070 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4071 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4072 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004073
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004074def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
4075 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4076 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4077 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004078
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004079def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
4080 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4081 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4082 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004083
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004084/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
4085multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4086 RegisterClass RC, X86MemOperand x86memop,
4087 PatFrag mem_frag, ValueType OpVt> {
4088 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4089 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004090 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004091 [(set RC:$dst, (OpVt (OpNode RC:$src)))]>,
4092 EVEX;
4093 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004094 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004095 [(set RC:$dst, (OpVt (OpNode (mem_frag addr:$src))))]>,
4096 EVEX;
4097}
4098defm VRSQRT14PSZ : avx512_fp14_p<0x4E, "vrsqrt14ps", X86frsqrt, VR512, f512mem,
4099 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
4100defm VRSQRT14PDZ : avx512_fp14_p<0x4E, "vrsqrt14pd", X86frsqrt, VR512, f512mem,
4101 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4102defm VRCP14PSZ : avx512_fp14_p<0x4C, "vrcp14ps", X86frcp, VR512, f512mem,
4103 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
4104defm VRCP14PDZ : avx512_fp14_p<0x4C, "vrcp14pd", X86frcp, VR512, f512mem,
4105 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4106
4107def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
4108 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4109 (VRSQRT14PSZr VR512:$src)>;
4110def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
4111 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4112 (VRSQRT14PDZr VR512:$src)>;
4113
4114def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
4115 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4116 (VRCP14PSZr VR512:$src)>;
4117def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
4118 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4119 (VRCP14PDZr VR512:$src)>;
4120
4121/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
4122multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4123 X86MemOperand x86memop> {
4124 let hasSideEffects = 0, Predicates = [HasERI] in {
4125 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4126 (ins RC:$src1, RC:$src2),
4127 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004128 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004129 def rrb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4130 (ins RC:$src1, RC:$src2),
4131 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004132 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004133 []>, EVEX_4V, EVEX_B;
4134 let mayLoad = 1 in {
4135 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4136 (ins RC:$src1, x86memop:$src2),
4137 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004138 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004139 }
4140}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004141}
4142
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004143defm VRCP28SS : avx512_fp28_s<0xCB, "vrcp28ss", FR32X, f32mem>,
4144 EVEX_CD8<32, CD8VT1>;
4145defm VRCP28SD : avx512_fp28_s<0xCB, "vrcp28sd", FR64X, f64mem>,
4146 VEX_W, EVEX_CD8<64, CD8VT1>;
4147defm VRSQRT28SS : avx512_fp28_s<0xCD, "vrsqrt28ss", FR32X, f32mem>,
4148 EVEX_CD8<32, CD8VT1>;
4149defm VRSQRT28SD : avx512_fp28_s<0xCD, "vrsqrt28sd", FR64X, f64mem>,
4150 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004151
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004152def : Pat <(v4f32 (int_x86_avx512_rcp28_ss (v4f32 VR128X:$src1),
4153 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
4154 FROUND_NO_EXC)),
4155 (COPY_TO_REGCLASS (VRCP28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4156 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
4157
4158def : Pat <(v2f64 (int_x86_avx512_rcp28_sd (v2f64 VR128X:$src1),
4159 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
4160 FROUND_NO_EXC)),
4161 (COPY_TO_REGCLASS (VRCP28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4162 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
4163
4164def : Pat <(v4f32 (int_x86_avx512_rsqrt28_ss (v4f32 VR128X:$src1),
4165 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
4166 FROUND_NO_EXC)),
4167 (COPY_TO_REGCLASS (VRSQRT28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4168 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
4169
4170def : Pat <(v2f64 (int_x86_avx512_rsqrt28_sd (v2f64 VR128X:$src1),
4171 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
4172 FROUND_NO_EXC)),
4173 (COPY_TO_REGCLASS (VRSQRT28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4174 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
4175
4176/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
4177multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr,
4178 RegisterClass RC, X86MemOperand x86memop> {
4179 let hasSideEffects = 0, Predicates = [HasERI] in {
4180 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4181 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004182 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004183 []>, EVEX;
4184 def rb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4185 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004186 " \t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004187 []>, EVEX, EVEX_B;
4188 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004189 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004190 []>, EVEX;
4191 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004192}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004193defm VRSQRT28PSZ : avx512_fp28_p<0xCC, "vrsqrt28ps", VR512, f512mem>,
4194 EVEX_V512, EVEX_CD8<32, CD8VF>;
4195defm VRSQRT28PDZ : avx512_fp28_p<0xCC, "vrsqrt28pd", VR512, f512mem>,
4196 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4197defm VRCP28PSZ : avx512_fp28_p<0xCA, "vrcp28ps", VR512, f512mem>,
4198 EVEX_V512, EVEX_CD8<32, CD8VF>;
4199defm VRCP28PDZ : avx512_fp28_p<0xCA, "vrcp28pd", VR512, f512mem>,
4200 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4201
4202def : Pat <(v16f32 (int_x86_avx512_rsqrt28_ps (v16f32 VR512:$src),
4203 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
4204 (VRSQRT28PSZrb VR512:$src)>;
4205def : Pat <(v8f64 (int_x86_avx512_rsqrt28_pd (v8f64 VR512:$src),
4206 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
4207 (VRSQRT28PDZrb VR512:$src)>;
4208
4209def : Pat <(v16f32 (int_x86_avx512_rcp28_ps (v16f32 VR512:$src),
4210 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
4211 (VRCP28PSZrb VR512:$src)>;
4212def : Pat <(v8f64 (int_x86_avx512_rcp28_pd (v8f64 VR512:$src),
4213 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
4214 (VRCP28PDZrb VR512:$src)>;
4215
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004216multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004217 OpndItins itins_s, OpndItins itins_d> {
4218 def PSZrr :AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00004219 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004220 [(set VR512:$dst, (v16f32 (OpNode VR512:$src)))], itins_s.rr>,
4221 EVEX, EVEX_V512;
4222
4223 let mayLoad = 1 in
4224 def PSZrm : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00004225 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004226 [(set VR512:$dst,
4227 (OpNode (v16f32 (bitconvert (memopv16f32 addr:$src)))))],
4228 itins_s.rm>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
4229
4230 def PDZrr : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00004231 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004232 [(set VR512:$dst, (v8f64 (OpNode VR512:$src)))], itins_d.rr>,
4233 EVEX, EVEX_V512;
4234
4235 let mayLoad = 1 in
4236 def PDZrm : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00004237 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004238 [(set VR512:$dst, (OpNode
4239 (v8f64 (bitconvert (memopv16f32 addr:$src)))))],
4240 itins_d.rm>, EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
4241
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004242}
4243
4244multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
4245 Intrinsic F32Int, Intrinsic F64Int,
4246 OpndItins itins_s, OpndItins itins_d> {
4247 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
4248 (ins FR32X:$src1, FR32X:$src2),
4249 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004250 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004251 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00004252 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004253 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4254 (ins VR128X:$src1, VR128X:$src2),
4255 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004256 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004257 [(set VR128X:$dst,
4258 (F32Int VR128X:$src1, VR128X:$src2))],
4259 itins_s.rr>, XS, EVEX_4V;
4260 let mayLoad = 1 in {
4261 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
4262 (ins FR32X:$src1, f32mem:$src2),
4263 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004264 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004265 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004266 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004267 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4268 (ins VR128X:$src1, ssmem:$src2),
4269 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004270 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004271 [(set VR128X:$dst,
4272 (F32Int VR128X:$src1, sse_load_f32:$src2))],
4273 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
4274 }
4275 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
4276 (ins FR64X:$src1, FR64X:$src2),
4277 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004278 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004279 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00004280 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004281 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4282 (ins VR128X:$src1, VR128X:$src2),
4283 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004284 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004285 [(set VR128X:$dst,
4286 (F64Int VR128X:$src1, VR128X:$src2))],
4287 itins_s.rr>, XD, EVEX_4V, VEX_W;
4288 let mayLoad = 1 in {
4289 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
4290 (ins FR64X:$src1, f64mem:$src2),
4291 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004292 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004293 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004294 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004295 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4296 (ins VR128X:$src1, sdmem:$src2),
4297 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004298 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004299 [(set VR128X:$dst,
4300 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
4301 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
4302 }
4303}
4304
4305
4306defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
4307 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
4308 SSE_SQRTSS, SSE_SQRTSD>,
4309 avx512_sqrt_packed<0x51, "vsqrt", fsqrt,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004310 SSE_SQRTPS, SSE_SQRTPD>;
4311
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004312let Predicates = [HasAVX512] in {
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004313 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
4314 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
4315 (VSQRTPSZrr VR512:$src1)>;
4316 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
4317 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
4318 (VSQRTPDZrr VR512:$src1)>;
4319
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004320 def : Pat<(f32 (fsqrt FR32X:$src)),
4321 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
4322 def : Pat<(f32 (fsqrt (load addr:$src))),
4323 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
4324 Requires<[OptForSize]>;
4325 def : Pat<(f64 (fsqrt FR64X:$src)),
4326 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
4327 def : Pat<(f64 (fsqrt (load addr:$src))),
4328 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
4329 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004330
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004331 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004332 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004333 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004334 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004335 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004336
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004337 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004338 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004339 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004340 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004341 Requires<[OptForSize]>;
4342
4343 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
4344 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
4345 (COPY_TO_REGCLASS VR128X:$src, FR32)),
4346 VR128X)>;
4347 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
4348 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
4349
4350 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
4351 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
4352 (COPY_TO_REGCLASS VR128X:$src, FR64)),
4353 VR128X)>;
4354 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
4355 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
4356}
4357
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004358
4359multiclass avx512_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
4360 X86MemOperand x86memop, RegisterClass RC,
4361 PatFrag mem_frag32, PatFrag mem_frag64,
4362 Intrinsic V4F32Int, Intrinsic V2F64Int,
4363 CD8VForm VForm> {
4364let ExeDomain = SSEPackedSingle in {
4365 // Intrinsic operation, reg.
4366 // Vector intrinsic operation, reg
4367 def PSr : AVX512AIi8<opcps, MRMSrcReg,
4368 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4369 !strconcat(OpcodeStr,
4370 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4371 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>;
4372
4373 // Vector intrinsic operation, mem
4374 def PSm : AVX512AIi8<opcps, MRMSrcMem,
4375 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4376 !strconcat(OpcodeStr,
4377 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4378 [(set RC:$dst,
4379 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
4380 EVEX_CD8<32, VForm>;
4381} // ExeDomain = SSEPackedSingle
4382
4383let ExeDomain = SSEPackedDouble in {
4384 // Vector intrinsic operation, reg
4385 def PDr : AVX512AIi8<opcpd, MRMSrcReg,
4386 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4387 !strconcat(OpcodeStr,
4388 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4389 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>;
4390
4391 // Vector intrinsic operation, mem
4392 def PDm : AVX512AIi8<opcpd, MRMSrcMem,
4393 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4394 !strconcat(OpcodeStr,
4395 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4396 [(set RC:$dst,
4397 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
4398 EVEX_CD8<64, VForm>;
4399} // ExeDomain = SSEPackedDouble
4400}
4401
4402multiclass avx512_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
4403 string OpcodeStr,
4404 Intrinsic F32Int,
4405 Intrinsic F64Int> {
4406let ExeDomain = GenericDomain in {
4407 // Operation, reg.
4408 let hasSideEffects = 0 in
4409 def SSr : AVX512AIi8<opcss, MRMSrcReg,
4410 (outs FR32X:$dst), (ins FR32X:$src1, FR32X:$src2, i32i8imm:$src3),
4411 !strconcat(OpcodeStr,
4412 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4413 []>;
4414
4415 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00004416 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004417 def SSr_Int : AVX512AIi8<opcss, MRMSrcReg,
4418 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
4419 !strconcat(OpcodeStr,
4420 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4421 [(set VR128X:$dst, (F32Int VR128X:$src1, VR128X:$src2, imm:$src3))]>;
4422
4423 // Intrinsic operation, mem.
4424 def SSm : AVX512AIi8<opcss, MRMSrcMem, (outs VR128X:$dst),
4425 (ins VR128X:$src1, ssmem:$src2, i32i8imm:$src3),
4426 !strconcat(OpcodeStr,
4427 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4428 [(set VR128X:$dst, (F32Int VR128X:$src1,
4429 sse_load_f32:$src2, imm:$src3))]>,
4430 EVEX_CD8<32, CD8VT1>;
4431
4432 // Operation, reg.
4433 let hasSideEffects = 0 in
4434 def SDr : AVX512AIi8<opcsd, MRMSrcReg,
4435 (outs FR64X:$dst), (ins FR64X:$src1, FR64X:$src2, i32i8imm:$src3),
4436 !strconcat(OpcodeStr,
4437 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4438 []>, VEX_W;
4439
4440 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00004441 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004442 def SDr_Int : AVX512AIi8<opcsd, MRMSrcReg,
4443 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
4444 !strconcat(OpcodeStr,
4445 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4446 [(set VR128X:$dst, (F64Int VR128X:$src1, VR128X:$src2, imm:$src3))]>,
4447 VEX_W;
4448
4449 // Intrinsic operation, mem.
4450 def SDm : AVX512AIi8<opcsd, MRMSrcMem,
4451 (outs VR128X:$dst), (ins VR128X:$src1, sdmem:$src2, i32i8imm:$src3),
4452 !strconcat(OpcodeStr,
4453 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4454 [(set VR128X:$dst,
4455 (F64Int VR128X:$src1, sse_load_f64:$src2, imm:$src3))]>,
4456 VEX_W, EVEX_CD8<64, CD8VT1>;
4457} // ExeDomain = GenericDomain
4458}
4459
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004460multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
4461 X86MemOperand x86memop, RegisterClass RC,
4462 PatFrag mem_frag, Domain d> {
4463let ExeDomain = d in {
4464 // Intrinsic operation, reg.
4465 // Vector intrinsic operation, reg
4466 def r : AVX512AIi8<opc, MRMSrcReg,
4467 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4468 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004469 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004470 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004471
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004472 // Vector intrinsic operation, mem
4473 def m : AVX512AIi8<opc, MRMSrcMem,
4474 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4475 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004476 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004477 []>, EVEX;
4478} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004479}
4480
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004481
4482defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
4483 memopv16f32, SSEPackedSingle>, EVEX_V512,
4484 EVEX_CD8<32, CD8VF>;
4485
4486def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004487 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004488 FROUND_CURRENT)),
4489 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
4490
4491
4492defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
4493 memopv8f64, SSEPackedDouble>, EVEX_V512,
4494 VEX_W, EVEX_CD8<64, CD8VF>;
4495
4496def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004497 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004498 FROUND_CURRENT)),
4499 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
4500
4501multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
4502 Operand x86memop, RegisterClass RC, Domain d> {
4503let ExeDomain = d in {
4504 def r : AVX512AIi8<opc, MRMSrcReg,
4505 (outs RC:$dst), (ins RC:$src1, RC:$src2, i32i8imm:$src3),
4506 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004507 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004508 []>, EVEX_4V;
4509
4510 def m : AVX512AIi8<opc, MRMSrcMem,
4511 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
4512 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004513 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004514 []>, EVEX_4V;
4515} // ExeDomain
4516}
4517
4518defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", ssmem, FR32X,
4519 SSEPackedSingle>, EVEX_CD8<32, CD8VT1>;
4520
4521defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", sdmem, FR64X,
4522 SSEPackedDouble>, EVEX_CD8<64, CD8VT1>;
4523
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004524def : Pat<(ffloor FR32X:$src),
4525 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
4526def : Pat<(f64 (ffloor FR64X:$src)),
4527 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
4528def : Pat<(f32 (fnearbyint FR32X:$src)),
4529 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
4530def : Pat<(f64 (fnearbyint FR64X:$src)),
4531 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
4532def : Pat<(f32 (fceil FR32X:$src)),
4533 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
4534def : Pat<(f64 (fceil FR64X:$src)),
4535 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
4536def : Pat<(f32 (frint FR32X:$src)),
4537 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
4538def : Pat<(f64 (frint FR64X:$src)),
4539 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
4540def : Pat<(f32 (ftrunc FR32X:$src)),
4541 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
4542def : Pat<(f64 (ftrunc FR64X:$src)),
4543 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
4544
4545def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004546 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004547def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004548 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004549def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004550 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004551def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004552 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004553def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004554 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004555
4556def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004557 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004558def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004559 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004560def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004561 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004562def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004563 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004564def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004565 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004566
4567//-------------------------------------------------
4568// Integer truncate and extend operations
4569//-------------------------------------------------
4570
4571multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
4572 RegisterClass dstRC, RegisterClass srcRC,
4573 RegisterClass KRC, X86MemOperand x86memop> {
4574 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4575 (ins srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004576 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004577 []>, EVEX;
4578
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004579 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4580 (ins KRC:$mask, srcRC:$src),
4581 !strconcat(OpcodeStr,
4582 " \t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
4583 []>, EVEX, EVEX_K;
4584
4585 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004586 (ins KRC:$mask, srcRC:$src),
4587 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004588 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004589 []>, EVEX, EVEX_KZ;
4590
4591 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004592 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004593 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004594
4595 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
4596 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
4597 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
4598 []>, EVEX, EVEX_K;
4599
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004600}
4601defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
4602 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4603defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
4604 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4605defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
4606 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4607defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
4608 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4609defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
4610 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4611defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
4612 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4613defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
4614 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4615defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
4616 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4617defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
4618 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4619defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
4620 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4621defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
4622 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4623defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
4624 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4625defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
4626 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4627defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
4628 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4629defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
4630 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4631
4632def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
4633def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
4634def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
4635def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
4636def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
4637
4638def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004639 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004640def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004641 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004642def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004643 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004644def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004645 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004646
4647
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004648multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4649 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
4650 PatFrag mem_frag, X86MemOperand x86memop,
4651 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004652
4653 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4654 (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004655 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004656 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004657
4658 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4659 (ins KRC:$mask, SrcRC:$src),
4660 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
4661 []>, EVEX, EVEX_K;
4662
4663 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4664 (ins KRC:$mask, SrcRC:$src),
4665 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4666 []>, EVEX, EVEX_KZ;
4667
4668 let mayLoad = 1 in {
4669 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004670 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004671 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004672 [(set DstRC:$dst,
4673 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
4674 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004675
4676 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4677 (ins KRC:$mask, x86memop:$src),
4678 !strconcat(OpcodeStr," \t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
4679 []>,
4680 EVEX, EVEX_K;
4681
4682 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4683 (ins KRC:$mask, x86memop:$src),
4684 !strconcat(OpcodeStr," \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4685 []>,
4686 EVEX, EVEX_KZ;
4687 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004688}
4689
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004690defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004691 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4692 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004693defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004694 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4695 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004696defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004697 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4698 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004699defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004700 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4701 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004702defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004703 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4704 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004705
4706defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004707 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4708 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004709defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004710 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4711 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004712defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004713 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4714 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004715defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004716 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4717 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004718defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004719 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4720 EVEX_CD8<32, CD8VH>;
4721
4722//===----------------------------------------------------------------------===//
4723// GATHER - SCATTER Operations
4724
4725multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4726 RegisterClass RC, X86MemOperand memop> {
4727let mayLoad = 1,
4728 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
4729 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
4730 (ins RC:$src1, KRC:$mask, memop:$src2),
4731 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004732 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004733 []>, EVEX, EVEX_K;
4734}
Cameron McInally45325962014-03-26 13:50:50 +00004735
4736let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004737defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
4738 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004739defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
4740 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004741}
4742
4743let ExeDomain = SSEPackedSingle in {
4744defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
4745 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004746defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
4747 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004748}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004749
4750defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
4751 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4752defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
4753 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4754
4755defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
4756 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4757defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
4758 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4759
4760multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4761 RegisterClass RC, X86MemOperand memop> {
4762let mayStore = 1, Constraints = "$mask = $mask_wb" in
4763 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
4764 (ins memop:$dst, KRC:$mask, RC:$src2),
4765 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004766 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004767 []>, EVEX, EVEX_K;
4768}
4769
Cameron McInally45325962014-03-26 13:50:50 +00004770let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004771defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
4772 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004773defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
4774 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004775}
4776
4777let ExeDomain = SSEPackedSingle in {
4778defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
4779 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004780defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
4781 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004782}
4783
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004784defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
4785 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4786defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
4787 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4788
4789defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
4790 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4791defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
4792 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4793
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004794// prefetch
4795multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
4796 RegisterClass KRC, X86MemOperand memop> {
4797 let Predicates = [HasPFI], hasSideEffects = 1 in
4798 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
4799 !strconcat(OpcodeStr, " \t{$src {${mask}}|{${mask}}, $src}"),
4800 []>, EVEX, EVEX_K;
4801}
4802
4803defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
4804 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4805
4806defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
4807 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4808
4809defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
4810 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4811
4812defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
4813 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4814
4815defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
4816 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4817
4818defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
4819 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4820
4821defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
4822 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4823
4824defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
4825 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4826
4827defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
4828 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4829
4830defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
4831 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4832
4833defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
4834 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4835
4836defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
4837 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4838
4839defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
4840 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4841
4842defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
4843 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4844
4845defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
4846 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4847
4848defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
4849 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004850//===----------------------------------------------------------------------===//
4851// VSHUFPS - VSHUFPD Operations
4852
4853multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
4854 ValueType vt, string OpcodeStr, PatFrag mem_frag,
4855 Domain d> {
4856 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
4857 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
4858 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004859 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004860 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
4861 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004862 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004863 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
4864 (ins RC:$src1, RC:$src2, i8imm:$src3),
4865 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004866 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004867 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
4868 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004869 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004870}
4871
4872defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", memopv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004873 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004874defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", memopv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004875 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004876
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00004877def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4878 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4879def : Pat<(v16i32 (X86Shufp VR512:$src1,
4880 (memopv16i32 addr:$src2), (i8 imm:$imm))),
4881 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
4882
4883def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4884 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4885def : Pat<(v8i64 (X86Shufp VR512:$src1,
4886 (memopv8i64 addr:$src2), (i8 imm:$imm))),
4887 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004888
Adam Nemet5ed17da2014-08-21 19:50:07 +00004889multiclass avx512_valign<X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004890 defm rri : AVX512_maskable<0x03, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet5ed17da2014-08-21 19:50:07 +00004891 (ins _.RC:$src1, _.RC:$src2, i8imm:$src3),
4892 "valign"##_.Suffix,
Adam Nemet2e2537f2014-08-07 17:53:55 +00004893 "$src3, $src2, $src1", "$src1, $src2, $src3",
Adam Nemet5ed17da2014-08-21 19:50:07 +00004894 (_.VT (X86VAlign _.RC:$src2, _.RC:$src1,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004895 (i8 imm:$src3)))>,
Adam Nemet2e2537f2014-08-07 17:53:55 +00004896 AVX512AIi8Base, EVEX_4V;
Adam Nemetfd2161b2014-08-05 17:23:04 +00004897
Adam Nemetf92139d2014-08-05 17:22:50 +00004898 // Also match valign of packed floats.
Adam Nemet5ed17da2014-08-21 19:50:07 +00004899 def : Pat<(_.FloatVT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
4900 (!cast<Instruction>(NAME##rri) _.RC:$src2, _.RC:$src1, imm:$imm)>;
Adam Nemetf92139d2014-08-05 17:22:50 +00004901
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004902 let mayLoad = 1 in
Adam Nemet5ed17da2014-08-21 19:50:07 +00004903 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs _.RC:$dst),
4904 (ins _.RC:$src1, _.MemOp:$src2, i8imm:$src3),
4905 !strconcat("valign"##_.Suffix,
Adam Nemet1c752d82014-08-05 17:22:47 +00004906 " \t{$src3, $src2, $src1, $dst|"
4907 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004908 []>, EVEX_4V;
4909}
Adam Nemet5ed17da2014-08-21 19:50:07 +00004910defm VALIGND : avx512_valign<v16i32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
4911defm VALIGNQ : avx512_valign<v8i64_info>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004912
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004913// Helper fragments to match sext vXi1 to vXiY.
4914def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
4915def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
4916
4917multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
4918 RegisterClass KRC, RegisterClass RC,
4919 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
4920 string BrdcstStr> {
4921 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4922 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4923 []>, EVEX;
4924 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4925 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4926 []>, EVEX, EVEX_K;
4927 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4928 !strconcat(OpcodeStr,
4929 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4930 []>, EVEX, EVEX_KZ;
4931 let mayLoad = 1 in {
4932 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4933 (ins x86memop:$src),
4934 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4935 []>, EVEX;
4936 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4937 (ins KRC:$mask, x86memop:$src),
4938 !strconcat(OpcodeStr,
4939 " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4940 []>, EVEX, EVEX_K;
4941 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4942 (ins KRC:$mask, x86memop:$src),
4943 !strconcat(OpcodeStr,
4944 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4945 []>, EVEX, EVEX_KZ;
4946 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4947 (ins x86scalar_mop:$src),
4948 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4949 ", $dst|$dst, ${src}", BrdcstStr, "}"),
4950 []>, EVEX, EVEX_B;
4951 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4952 (ins KRC:$mask, x86scalar_mop:$src),
4953 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4954 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
4955 []>, EVEX, EVEX_B, EVEX_K;
4956 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4957 (ins KRC:$mask, x86scalar_mop:$src),
4958 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4959 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
4960 BrdcstStr, "}"),
4961 []>, EVEX, EVEX_B, EVEX_KZ;
4962 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004963}
4964
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004965defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
4966 i512mem, i32mem, "{1to16}">, EVEX_V512,
4967 EVEX_CD8<32, CD8VF>;
4968defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
4969 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
4970 EVEX_CD8<64, CD8VF>;
4971
4972def : Pat<(xor
4973 (bc_v16i32 (v16i1sextv16i32)),
4974 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
4975 (VPABSDZrr VR512:$src)>;
4976def : Pat<(xor
4977 (bc_v8i64 (v8i1sextv8i64)),
4978 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
4979 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004980
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004981def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
4982 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004983 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004984def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
4985 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004986 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004987
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004988multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004989 RegisterClass RC, RegisterClass KRC,
4990 X86MemOperand x86memop,
4991 X86MemOperand x86scalar_mop, string BrdcstStr> {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004992 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4993 (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004994 !strconcat(OpcodeStr, " \t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004995 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004996 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4997 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004998 !strconcat(OpcodeStr, " \t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004999 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005000 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5001 (ins x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00005002 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005003 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
5004 []>, EVEX, EVEX_B;
5005 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5006 (ins KRC:$mask, RC:$src),
5007 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00005008 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005009 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005010 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5011 (ins KRC:$mask, x86memop:$src),
5012 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00005013 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005014 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005015 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5016 (ins KRC:$mask, x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00005017 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005018 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
5019 BrdcstStr, "}"),
5020 []>, EVEX, EVEX_KZ, EVEX_B;
5021
5022 let Constraints = "$src1 = $dst" in {
5023 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5024 (ins RC:$src1, KRC:$mask, RC:$src2),
5025 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00005026 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005027 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005028 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5029 (ins RC:$src1, KRC:$mask, x86memop:$src2),
5030 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00005031 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005032 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005033 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5034 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00005035 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005036 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
5037 []>, EVEX, EVEX_K, EVEX_B;
5038 }
5039}
5040
5041let Predicates = [HasCDI] in {
5042defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005043 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005044 EVEX_V512, EVEX_CD8<32, CD8VF>;
5045
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005046
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005047defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005048 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005049 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005050
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005051}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005052
5053def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
5054 GR16:$mask),
5055 (VPCONFLICTDrrk VR512:$src1,
5056 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5057
5058def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
5059 GR8:$mask),
5060 (VPCONFLICTQrrk VR512:$src1,
5061 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005062
Cameron McInally5d1b7b92014-06-11 12:54:45 +00005063let Predicates = [HasCDI] in {
5064defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
5065 i512mem, i32mem, "{1to16}">,
5066 EVEX_V512, EVEX_CD8<32, CD8VF>;
5067
5068
5069defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
5070 i512mem, i64mem, "{1to8}">,
5071 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5072
5073}
5074
5075def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
5076 GR16:$mask),
5077 (VPLZCNTDrrk VR512:$src1,
5078 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5079
5080def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
5081 GR8:$mask),
5082 (VPLZCNTQrrk VR512:$src1,
5083 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
5084
Cameron McInally0d0489c2014-06-16 14:12:28 +00005085def : Pat<(v16i32 (ctlz (memopv16i32 addr:$src))),
5086 (VPLZCNTDrm addr:$src)>;
5087def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
5088 (VPLZCNTDrr VR512:$src)>;
5089def : Pat<(v8i64 (ctlz (memopv8i64 addr:$src))),
5090 (VPLZCNTQrm addr:$src)>;
5091def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
5092 (VPLZCNTQrr VR512:$src)>;
5093
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005094def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5095def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5096def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005097
5098def : Pat<(store VK1:$src, addr:$dst),
5099 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK16))>;
5100
5101def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
5102 (truncstore node:$val, node:$ptr), [{
5103 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
5104}]>;
5105
5106def : Pat<(truncstorei1 GR8:$src, addr:$dst),
5107 (MOV8mr addr:$dst, GR8:$src)>;
5108
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005109multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
5110def rr : AVX512XS8I<opc, MRMDestReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
5111 !strconcat(OpcodeStr##Vec.Suffix, " \t{$src, $dst|$dst, $src}"),
5112 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
5113}
5114
5115multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
5116 string OpcodeStr, Predicate prd> {
5117let Predicates = [prd] in
5118 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5119
5120 let Predicates = [prd, HasVLX] in {
5121 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5122 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5123 }
5124}
5125
5126multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
5127 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
5128 HasBWI>;
5129 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
5130 HasBWI>, VEX_W;
5131 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
5132 HasDQI>;
5133 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
5134 HasDQI>, VEX_W;
5135}
5136
5137defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;