blob: 70d365f4ad75d51734bd338cf3882868785e1251 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// The AMDGPU target machine contains all of the hardware specific
Tom Stellard45bb48e2015-06-13 03:28:10 +000012/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
17#include "AMDGPU.h"
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +000018#include "AMDGPUAliasAnalysis.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000019#include "AMDGPUCallLowering.h"
Tom Stellardca166212017-01-30 21:56:46 +000020#include "AMDGPUInstructionSelector.h"
21#include "AMDGPULegalizerInfo.h"
Matt Arsenault9aa45f02017-07-06 20:57:05 +000022#include "AMDGPUMacroFusion.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000023#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000024#include "AMDGPUTargetTransformInfo.h"
Valery Pykhtinfd4c4102017-03-21 13:15:46 +000025#include "GCNIterativeScheduler.h"
Tom Stellard0d23ebe2016-08-29 19:42:52 +000026#include "GCNSchedStrategy.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000027#include "R600MachineScheduler.h"
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000028#include "SIMachineScheduler.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000029#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000030#include "llvm/CodeGen/GlobalISel/InstructionSelect.h"
Tom Stellardca166212017-01-30 21:56:46 +000031#include "llvm/CodeGen/GlobalISel/Legalizer.h"
32#include "llvm/CodeGen/GlobalISel/RegBankSelect.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000033#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000034#include "llvm/CodeGen/TargetPassConfig.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000035#include "llvm/IR/Attributes.h"
36#include "llvm/IR/Function.h"
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +000037#include "llvm/IR/LegacyPassManager.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000038#include "llvm/Pass.h"
39#include "llvm/Support/CommandLine.h"
40#include "llvm/Support/Compiler.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000041#include "llvm/Support/TargetRegistry.h"
David Blaikie6054e652018-03-23 23:58:19 +000042#include "llvm/Target/TargetLoweringObjectFile.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000043#include "llvm/Transforms/IPO.h"
44#include "llvm/Transforms/IPO/AlwaysInliner.h"
45#include "llvm/Transforms/IPO/PassManagerBuilder.h"
46#include "llvm/Transforms/Scalar.h"
47#include "llvm/Transforms/Scalar/GVN.h"
Sameer Sahasrabuddheb4f2d1c2018-09-25 09:39:21 +000048#include "llvm/Transforms/Utils.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000049#include "llvm/Transforms/Vectorize.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000050#include <memory>
Tom Stellard45bb48e2015-06-13 03:28:10 +000051
52using namespace llvm;
53
Matt Arsenaultc5816112016-06-24 06:30:22 +000054static cl::opt<bool> EnableR600StructurizeCFG(
55 "r600-ir-structurize",
56 cl::desc("Use StructurizeCFG IR pass"),
57 cl::init(true));
58
Matt Arsenault03d85842016-06-27 20:32:13 +000059static cl::opt<bool> EnableSROA(
60 "amdgpu-sroa",
61 cl::desc("Run SROA after promote alloca pass"),
62 cl::ReallyHidden,
63 cl::init(true));
64
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +000065static cl::opt<bool>
66EnableEarlyIfConversion("amdgpu-early-ifcvt", cl::Hidden,
67 cl::desc("Run early if-conversion"),
68 cl::init(false));
69
Matt Arsenault03d85842016-06-27 20:32:13 +000070static cl::opt<bool> EnableR600IfConvert(
71 "r600-if-convert",
72 cl::desc("Use if conversion pass"),
73 cl::ReallyHidden,
74 cl::init(true));
75
Matt Arsenault908b9e22016-07-01 03:33:52 +000076// Option to disable vectorizer for tests.
77static cl::opt<bool> EnableLoadStoreVectorizer(
78 "amdgpu-load-store-vectorizer",
79 cl::desc("Enable load store vectorizer"),
Matt Arsenault0efdd062016-09-09 22:29:28 +000080 cl::init(true),
Matt Arsenault908b9e22016-07-01 03:33:52 +000081 cl::Hidden);
82
Hiroshi Inouec8e92452018-01-29 05:17:03 +000083// Option to control global loads scalarization
Alexander Timofeev18009562016-12-08 17:28:47 +000084static cl::opt<bool> ScalarizeGlobal(
85 "amdgpu-scalarize-global-loads",
86 cl::desc("Enable global load scalarization"),
Alexander Timofeev982aee62017-07-04 17:32:00 +000087 cl::init(true),
Alexander Timofeev18009562016-12-08 17:28:47 +000088 cl::Hidden);
89
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +000090// Option to run internalize pass.
91static cl::opt<bool> InternalizeSymbols(
92 "amdgpu-internalize-symbols",
93 cl::desc("Enable elimination of non-kernel functions and unused globals"),
94 cl::init(false),
95 cl::Hidden);
96
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +000097// Option to inline all early.
98static cl::opt<bool> EarlyInlineAll(
99 "amdgpu-early-inline-all",
100 cl::desc("Inline all functions early"),
101 cl::init(false),
102 cl::Hidden);
103
Sam Koltonf60ad582017-03-21 12:51:34 +0000104static cl::opt<bool> EnableSDWAPeephole(
105 "amdgpu-sdwa-peephole",
106 cl::desc("Enable SDWA peepholer"),
Sam Kolton9fa16962017-04-06 15:03:28 +0000107 cl::init(true));
Sam Koltonf60ad582017-03-21 12:51:34 +0000108
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000109static cl::opt<bool> EnableDPPCombine(
110 "amdgpu-dpp-combine",
111 cl::desc("Enable DPP combiner"),
Valery Pykhtinf479fbb2018-12-06 14:20:02 +0000112 cl::init(false));
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000113
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000114// Enable address space based alias analysis
115static cl::opt<bool> EnableAMDGPUAliasAnalysis("enable-amdgpu-aa", cl::Hidden,
116 cl::desc("Enable AMDGPU Alias Analysis"),
117 cl::init(true));
118
Jan Sjodina06bfe02017-05-15 20:18:37 +0000119// Option to run late CFG structurizer
Matt Arsenaultcc852232017-10-10 20:22:07 +0000120static cl::opt<bool, true> LateCFGStructurize(
Jan Sjodina06bfe02017-05-15 20:18:37 +0000121 "amdgpu-late-structurize",
122 cl::desc("Enable late CFG structurization"),
Matt Arsenaultcc852232017-10-10 20:22:07 +0000123 cl::location(AMDGPUTargetMachine::EnableLateStructurizeCFG),
Jan Sjodina06bfe02017-05-15 20:18:37 +0000124 cl::Hidden);
125
Matt Arsenaulta6801992018-07-10 14:03:41 +0000126static cl::opt<bool, true> EnableAMDGPUFunctionCalls(
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000127 "amdgpu-function-calls",
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000128 cl::desc("Enable AMDGPU function call support"),
Matt Arsenaulta6801992018-07-10 14:03:41 +0000129 cl::location(AMDGPUTargetMachine::EnableFunctionCalls),
130 cl::init(false),
131 cl::Hidden);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000132
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000133// Enable lib calls simplifications
134static cl::opt<bool> EnableLibCallSimplify(
135 "amdgpu-simplify-libcall",
Matt Arsenault2e4d3382018-05-29 19:35:46 +0000136 cl::desc("Enable amdgpu library simplifications"),
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000137 cl::init(true),
138 cl::Hidden);
139
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000140static cl::opt<bool> EnableLowerKernelArguments(
141 "amdgpu-ir-lower-kernel-arguments",
142 cl::desc("Lower kernel argument loads in IR pass"),
143 cl::init(true),
144 cl::Hidden);
145
Neil Henning66416572018-10-08 15:49:19 +0000146// Enable atomic optimization
147static cl::opt<bool> EnableAtomicOptimizations(
148 "amdgpu-atomic-optimizations",
149 cl::desc("Enable atomic optimizations"),
150 cl::init(false),
151 cl::Hidden);
152
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000153// Enable Mode register optimization
154static cl::opt<bool> EnableSIModeRegisterPass(
155 "amdgpu-mode-register",
156 cl::desc("Enable mode register pass"),
157 cl::init(true),
158 cl::Hidden);
159
Tom Stellard45bb48e2015-06-13 03:28:10 +0000160extern "C" void LLVMInitializeAMDGPUTarget() {
161 // Register the target
Mehdi Aminif42454b2016-10-09 23:00:34 +0000162 RegisterTargetMachine<R600TargetMachine> X(getTheAMDGPUTarget());
163 RegisterTargetMachine<GCNTargetMachine> Y(getTheGCNTarget());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000164
165 PassRegistry *PR = PassRegistry::getPassRegistry();
Tom Stellarda2f57be2017-08-02 22:19:45 +0000166 initializeR600ClauseMergePassPass(*PR);
167 initializeR600ControlFlowFinalizerPass(*PR);
168 initializeR600PacketizerPass(*PR);
169 initializeR600ExpandSpecialInstrsPassPass(*PR);
170 initializeR600VectorRegMergerPass(*PR);
Tom Stellarde753c522018-04-09 16:09:13 +0000171 initializeGlobalISel(*PR);
Matt Arsenault7016f132017-08-03 22:30:46 +0000172 initializeAMDGPUDAGToDAGISelPass(*PR);
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000173 initializeGCNDPPCombinePass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000174 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +0000175 initializeSIFixSGPRCopiesPass(*PR);
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000176 initializeSIFixVGPRCopiesPass(*PR);
Ron Liebermancac749a2018-11-16 01:13:34 +0000177 initializeSIFixupVectorISelPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000178 initializeSIFoldOperandsPass(*PR);
Sam Koltonf60ad582017-03-21 12:51:34 +0000179 initializeSIPeepholeSDWAPass(*PR);
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +0000180 initializeSIShrinkInstructionsPass(*PR);
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000181 initializeSIOptimizeExecMaskingPreRAPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +0000182 initializeSILoadStoreOptimizerPass(*PR);
Scott Linder11ef7982018-10-26 13:18:36 +0000183 initializeAMDGPUFixFunctionBitcastsPass(*PR);
Matt Arsenault746e0652017-06-02 18:02:42 +0000184 initializeAMDGPUAlwaysInlinePass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +0000185 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +0000186 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenault7016f132017-08-03 22:30:46 +0000187 initializeAMDGPUArgumentUsageInfoPass(*PR);
Neil Henning66416572018-10-08 15:49:19 +0000188 initializeAMDGPUAtomicOptimizerPass(*PR);
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000189 initializeAMDGPULowerKernelArgumentsPass(*PR);
Matt Arsenault372d7962018-05-18 21:35:00 +0000190 initializeAMDGPULowerKernelAttributesPass(*PR);
Matt Arsenault0699ef32017-02-09 22:00:42 +0000191 initializeAMDGPULowerIntrinsicsPass(*PR);
Yaxun Liude4b88d2017-10-10 19:39:48 +0000192 initializeAMDGPUOpenCLEnqueuedBlockLoweringPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +0000193 initializeAMDGPUPromoteAllocaPass(*PR);
Matt Arsenault86de4862016-06-24 07:07:55 +0000194 initializeAMDGPUCodeGenPreparePass(*PR);
Matt Arsenaultc06574f2017-07-28 18:40:05 +0000195 initializeAMDGPURewriteOutArgumentsPass(*PR);
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000196 initializeAMDGPUUnifyMetadataPass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +0000197 initializeSIAnnotateControlFlowPass(*PR);
Kannan Narayananacb089e2017-04-12 03:25:12 +0000198 initializeSIInsertWaitcntsPass(*PR);
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000199 initializeSIModeRegisterPass(*PR);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000200 initializeSIWholeQuadModePass(*PR);
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000201 initializeSILowerControlFlowPass(*PR);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000202 initializeSIInsertSkipsPass(*PR);
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +0000203 initializeSIMemoryLegalizerPass(*PR);
Matt Arsenaultd3e4c642016-06-02 00:04:22 +0000204 initializeSIDebuggerInsertNopsPass(*PR);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000205 initializeSIOptimizeExecMaskingPass(*PR);
Connor Abbott92638ab2017-08-04 18:36:52 +0000206 initializeSIFixWWMLivenessPass(*PR);
Stanislav Mekhanoshin739174c2018-05-31 20:13:51 +0000207 initializeSIFormMemoryClausesPass(*PR);
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000208 initializeAMDGPUUnifyDivergentExitNodesPass(*PR);
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000209 initializeAMDGPUAAWrapperPassPass(*PR);
Matt Arsenault8ba740a2018-11-07 20:26:42 +0000210 initializeAMDGPUExternalAAWrapperPass(*PR);
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000211 initializeAMDGPUUseNativeCallsPass(*PR);
212 initializeAMDGPUSimplifyLibCallsPass(*PR);
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000213 initializeAMDGPUInlinerPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000214}
215
Tom Stellarde135ffd2015-09-25 21:41:28 +0000216static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000217 return llvm::make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +0000218}
219
Tom Stellard45bb48e2015-06-13 03:28:10 +0000220static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000221 return new ScheduleDAGMILive(C, llvm::make_unique<R600SchedStrategy>());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000222}
223
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +0000224static ScheduleDAGInstrs *createSIMachineScheduler(MachineSchedContext *C) {
225 return new SIScheduleDAGMI(C);
226}
227
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000228static ScheduleDAGInstrs *
229createGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
230 ScheduleDAGMILive *DAG =
Stanislav Mekhanoshin582a5232017-02-15 17:19:50 +0000231 new GCNScheduleDAGMILive(C, make_unique<GCNMaxOccupancySchedStrategy>(C));
Matthias Braun115efcd2016-11-28 20:11:54 +0000232 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
233 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
Matt Arsenault9aa45f02017-07-06 20:57:05 +0000234 DAG->addMutation(createAMDGPUMacroFusionDAGMutation());
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000235 return DAG;
236}
237
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000238static ScheduleDAGInstrs *
239createIterativeGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
240 auto DAG = new GCNIterativeScheduler(C,
241 GCNIterativeScheduler::SCHEDULE_LEGACYMAXOCCUPANCY);
242 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
243 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
244 return DAG;
245}
246
247static ScheduleDAGInstrs *createMinRegScheduler(MachineSchedContext *C) {
248 return new GCNIterativeScheduler(C,
249 GCNIterativeScheduler::SCHEDULE_MINREGFORCED);
250}
251
Valery Pykhtinf2fe9722017-11-20 14:35:53 +0000252static ScheduleDAGInstrs *
253createIterativeILPMachineScheduler(MachineSchedContext *C) {
254 auto DAG = new GCNIterativeScheduler(C,
255 GCNIterativeScheduler::SCHEDULE_ILP);
256 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
257 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
258 DAG->addMutation(createAMDGPUMacroFusionDAGMutation());
259 return DAG;
260}
261
Tom Stellard45bb48e2015-06-13 03:28:10 +0000262static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +0000263R600SchedRegistry("r600", "Run R600's custom scheduler",
264 createR600MachineScheduler);
265
266static MachineSchedRegistry
267SISchedRegistry("si", "Run SI's custom scheduler",
268 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000269
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000270static MachineSchedRegistry
271GCNMaxOccupancySchedRegistry("gcn-max-occupancy",
272 "Run GCN scheduler to maximize occupancy",
273 createGCNMaxOccupancyMachineScheduler);
274
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000275static MachineSchedRegistry
276IterativeGCNMaxOccupancySchedRegistry("gcn-max-occupancy-experimental",
277 "Run GCN scheduler to maximize occupancy (experimental)",
278 createIterativeGCNMaxOccupancyMachineScheduler);
279
280static MachineSchedRegistry
281GCNMinRegSchedRegistry("gcn-minreg",
282 "Run GCN iterative scheduler for minimal register usage (experimental)",
283 createMinRegScheduler);
284
Valery Pykhtinf2fe9722017-11-20 14:35:53 +0000285static MachineSchedRegistry
286GCNILPSchedRegistry("gcn-ilp",
287 "Run GCN iterative scheduler for ILP scheduling (experimental)",
288 createIterativeILPMachineScheduler);
289
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000290static StringRef computeDataLayout(const Triple &TT) {
291 if (TT.getArch() == Triple::r600) {
292 // 32-bit pointers.
Yaxun Liucc56a8b2017-11-06 14:32:33 +0000293 return "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
Matt Arsenault95329f82018-03-27 19:26:40 +0000294 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64-S32-A5";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000295 }
296
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000297 // 32-bit private, local, and region pointers. 64-bit global, constant and
298 // flat.
Yaxun Liu0124b542018-02-13 18:00:25 +0000299 return "e-p:64:64-p1:64:64-p2:32:32-p3:32:32-p4:64:64-p5:32:32-p6:32:32"
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000300 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
Matt Arsenault95329f82018-03-27 19:26:40 +0000301 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64-S32-A5";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000302}
303
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000304LLVM_READNONE
305static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
306 if (!GPU.empty())
307 return GPU;
308
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000309 if (TT.getArch() == Triple::amdgcn)
Matt Arsenault8728c5f2017-08-07 14:58:04 +0000310 return "generic";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000311
Matt Arsenault8e001942016-06-02 18:37:16 +0000312 return "r600";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000313}
314
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000315static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
Tom Stellard418beb72016-07-13 14:23:33 +0000316 // The AMDGPU toolchain only supports generating shared objects, so we
317 // must always use PIC.
318 return Reloc::PIC_;
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000319}
320
Tom Stellard45bb48e2015-06-13 03:28:10 +0000321AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
322 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000323 TargetOptions Options,
324 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000325 Optional<CodeModel::Model> CM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000326 CodeGenOpt::Level OptLevel)
Matthias Braunbb8507e2017-10-12 22:57:28 +0000327 : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU),
328 FS, Options, getEffectiveRelocModel(RM),
David Greenca29c272018-12-07 12:10:23 +0000329 getEffectiveCodeModel(CM, CodeModel::Small), OptLevel),
Rafael Espindola79e238a2017-08-03 02:16:21 +0000330 TLOF(createTLOF(getTargetTriple())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000331 initAsmInfo();
332}
333
Vlad Tsyrklevich688e7522018-07-10 00:46:07 +0000334bool AMDGPUTargetMachine::EnableLateStructurizeCFG = false;
Matt Arsenaulta6801992018-07-10 14:03:41 +0000335bool AMDGPUTargetMachine::EnableFunctionCalls = false;
336
337AMDGPUTargetMachine::~AMDGPUTargetMachine() = default;
Vlad Tsyrklevich688e7522018-07-10 00:46:07 +0000338
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000339StringRef AMDGPUTargetMachine::getGPUName(const Function &F) const {
340 Attribute GPUAttr = F.getFnAttribute("target-cpu");
341 return GPUAttr.hasAttribute(Attribute::None) ?
342 getTargetCPU() : GPUAttr.getValueAsString();
343}
344
345StringRef AMDGPUTargetMachine::getFeatureString(const Function &F) const {
346 Attribute FSAttr = F.getFnAttribute("target-features");
347
348 return FSAttr.hasAttribute(Attribute::None) ?
349 getTargetFeatureString() :
350 FSAttr.getValueAsString();
351}
352
Matt Arsenaulte745d992017-09-19 07:40:11 +0000353/// Predicate for Internalize pass.
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000354static bool mustPreserveGV(const GlobalValue &GV) {
Matt Arsenaulte745d992017-09-19 07:40:11 +0000355 if (const Function *F = dyn_cast<Function>(&GV))
356 return F->isDeclaration() || AMDGPU::isEntryFunctionCC(F->getCallingConv());
357
358 return !GV.use_empty();
359}
360
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000361void AMDGPUTargetMachine::adjustPassManager(PassManagerBuilder &Builder) {
Stanislav Mekhanoshinee2dd782017-03-17 17:13:41 +0000362 Builder.DivergentTarget = true;
363
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000364 bool EnableOpt = getOptLevel() > CodeGenOpt::None;
Matt Arsenaulte745d992017-09-19 07:40:11 +0000365 bool Internalize = InternalizeSymbols;
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000366 bool EarlyInline = EarlyInlineAll && EnableOpt && !EnableAMDGPUFunctionCalls;
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000367 bool AMDGPUAA = EnableAMDGPUAliasAnalysis && EnableOpt;
368 bool LibCallSimplify = EnableLibCallSimplify && EnableOpt;
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000369
Stanislav Mekhanoshin2e3bf372017-09-20 06:34:28 +0000370 if (EnableAMDGPUFunctionCalls) {
371 delete Builder.Inliner;
Stanislav Mekhanoshin56418202017-09-20 06:10:15 +0000372 Builder.Inliner = createAMDGPUFunctionInliningPass();
Stanislav Mekhanoshin2e3bf372017-09-20 06:34:28 +0000373 }
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000374
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000375 Builder.addExtension(
Stanislav Mekhanoshinf6c1feb2017-01-27 16:38:10 +0000376 PassManagerBuilder::EP_ModuleOptimizerEarly,
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000377 [Internalize, EarlyInline, AMDGPUAA](const PassManagerBuilder &,
378 legacy::PassManagerBase &PM) {
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000379 if (AMDGPUAA) {
380 PM.add(createAMDGPUAAWrapperPass());
381 PM.add(createAMDGPUExternalAAWrapperPass());
382 }
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000383 PM.add(createAMDGPUUnifyMetadataPass());
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000384 if (Internalize) {
Matt Arsenaulte745d992017-09-19 07:40:11 +0000385 PM.add(createInternalizePass(mustPreserveGV));
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000386 PM.add(createGlobalDCEPass());
387 }
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000388 if (EarlyInline)
Stanislav Mekhanoshin89653df2017-03-30 20:16:02 +0000389 PM.add(createAMDGPUAlwaysInlinePass(false));
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000390 });
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000391
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +0000392 const auto &Opt = Options;
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000393 Builder.addExtension(
394 PassManagerBuilder::EP_EarlyAsPossible,
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +0000395 [AMDGPUAA, LibCallSimplify, &Opt](const PassManagerBuilder &,
396 legacy::PassManagerBase &PM) {
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000397 if (AMDGPUAA) {
398 PM.add(createAMDGPUAAWrapperPass());
399 PM.add(createAMDGPUExternalAAWrapperPass());
400 }
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000401 PM.add(llvm::createAMDGPUUseNativeCallsPass());
402 if (LibCallSimplify)
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +0000403 PM.add(llvm::createAMDGPUSimplifyLibCallsPass(Opt));
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000404 });
Stanislav Mekhanoshin50c2f252017-06-19 23:17:36 +0000405
406 Builder.addExtension(
407 PassManagerBuilder::EP_CGSCCOptimizerLate,
408 [](const PassManagerBuilder &, legacy::PassManagerBase &PM) {
409 // Add infer address spaces pass to the opt pipeline after inlining
410 // but before SROA to increase SROA opportunities.
411 PM.add(createInferAddressSpacesPass());
Matt Arsenault372d7962018-05-18 21:35:00 +0000412
413 // This should run after inlining to have any chance of doing anything,
414 // and before other cleanup optimizations.
415 PM.add(createAMDGPULowerKernelAttributesPass());
Stanislav Mekhanoshin50c2f252017-06-19 23:17:36 +0000416 });
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000417}
418
Tom Stellard45bb48e2015-06-13 03:28:10 +0000419//===----------------------------------------------------------------------===//
420// R600 Target Machine (R600 -> Cayman)
421//===----------------------------------------------------------------------===//
422
423R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000424 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000425 TargetOptions Options,
426 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000427 Optional<CodeModel::Model> CM,
428 CodeGenOpt::Level OL, bool JIT)
429 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000430 setRequiresStructuredCFG(true);
431}
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000432
433const R600Subtarget *R600TargetMachine::getSubtargetImpl(
434 const Function &F) const {
435 StringRef GPU = getGPUName(F);
436 StringRef FS = getFeatureString(F);
437
438 SmallString<128> SubtargetKey(GPU);
439 SubtargetKey.append(FS);
440
441 auto &I = SubtargetMap[SubtargetKey];
442 if (!I) {
443 // This needs to be done before we create a new subtarget since any
444 // creation will depend on the TM and the code generation flags on the
445 // function that reside in TargetOptions.
446 resetTargetOptions(F);
447 I = llvm::make_unique<R600Subtarget>(TargetTriple, GPU, FS, *this);
448 }
449
450 return I.get();
451}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000452
Tom Stellardc7624312018-05-30 22:55:35 +0000453TargetTransformInfo
454R600TargetMachine::getTargetTransformInfo(const Function &F) {
455 return TargetTransformInfo(R600TTIImpl(this, F));
456}
457
Tom Stellard45bb48e2015-06-13 03:28:10 +0000458//===----------------------------------------------------------------------===//
459// GCN Target Machine (SI+)
460//===----------------------------------------------------------------------===//
461
462GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000463 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000464 TargetOptions Options,
465 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000466 Optional<CodeModel::Model> CM,
467 CodeGenOpt::Level OL, bool JIT)
468 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000469
Tom Stellard5bfbae52018-07-11 20:59:01 +0000470const GCNSubtarget *GCNTargetMachine::getSubtargetImpl(const Function &F) const {
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000471 StringRef GPU = getGPUName(F);
472 StringRef FS = getFeatureString(F);
473
474 SmallString<128> SubtargetKey(GPU);
475 SubtargetKey.append(FS);
476
477 auto &I = SubtargetMap[SubtargetKey];
478 if (!I) {
479 // This needs to be done before we create a new subtarget since any
480 // creation will depend on the TM and the code generation flags on the
481 // function that reside in TargetOptions.
482 resetTargetOptions(F);
Tom Stellard5bfbae52018-07-11 20:59:01 +0000483 I = llvm::make_unique<GCNSubtarget>(TargetTriple, GPU, FS, *this);
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000484 }
485
Alexander Timofeev18009562016-12-08 17:28:47 +0000486 I->setScalarizeGlobalBehavior(ScalarizeGlobal);
487
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000488 return I.get();
489}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000490
Tom Stellardc7624312018-05-30 22:55:35 +0000491TargetTransformInfo
492GCNTargetMachine::getTargetTransformInfo(const Function &F) {
493 return TargetTransformInfo(GCNTTIImpl(this, F));
494}
495
Tom Stellard45bb48e2015-06-13 03:28:10 +0000496//===----------------------------------------------------------------------===//
497// AMDGPU Pass Setup
498//===----------------------------------------------------------------------===//
499
500namespace {
Tom Stellardcc7067a62016-03-03 03:53:29 +0000501
Tom Stellard45bb48e2015-06-13 03:28:10 +0000502class AMDGPUPassConfig : public TargetPassConfig {
503public:
Matthias Braunbb8507e2017-10-12 22:57:28 +0000504 AMDGPUPassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000505 : TargetPassConfig(TM, PM) {
Matt Arsenault0a109002015-09-25 17:41:20 +0000506 // Exceptions and StackMaps are not supported, so these passes will never do
507 // anything.
508 disablePass(&StackMapLivenessID);
509 disablePass(&FuncletLayoutID);
510 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000511
512 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
513 return getTM<AMDGPUTargetMachine>();
514 }
515
Matthias Braun115efcd2016-11-28 20:11:54 +0000516 ScheduleDAGInstrs *
517 createMachineScheduler(MachineSchedContext *C) const override {
518 ScheduleDAGMILive *DAG = createGenericSchedLive(C);
519 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
520 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
521 return DAG;
522 }
523
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000524 void addEarlyCSEOrGVNPass();
525 void addStraightLineScalarOptimizationPasses();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000526 void addIRPasses() override;
Matt Arsenault908b9e22016-07-01 03:33:52 +0000527 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000528 bool addPreISel() override;
529 bool addInstSelector() override;
530 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000531};
532
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000533class R600PassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000534public:
Matthias Braunbb8507e2017-10-12 22:57:28 +0000535 R600PassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000536 : AMDGPUPassConfig(TM, PM) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000537
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000538 ScheduleDAGInstrs *createMachineScheduler(
539 MachineSchedContext *C) const override {
540 return createR600MachineScheduler(C);
541 }
542
Tom Stellard45bb48e2015-06-13 03:28:10 +0000543 bool addPreISel() override;
Tom Stellard20287692017-08-08 04:57:55 +0000544 bool addInstSelector() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000545 void addPreRegAlloc() override;
546 void addPreSched2() override;
547 void addPreEmitPass() override;
548};
549
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000550class GCNPassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000551public:
Matthias Braunbb8507e2017-10-12 22:57:28 +0000552 GCNPassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000553 : AMDGPUPassConfig(TM, PM) {
Matt Arsenaulta2025382017-08-03 23:24:05 +0000554 // It is necessary to know the register usage of the entire call graph. We
555 // allow calls without EnableAMDGPUFunctionCalls if they are marked
556 // noinline, so this is always required.
557 setRequiresCodeGenSCCOrder(true);
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000558 }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000559
560 GCNTargetMachine &getGCNTargetMachine() const {
561 return getTM<GCNTargetMachine>();
562 }
563
564 ScheduleDAGInstrs *
Matt Arsenault03d85842016-06-27 20:32:13 +0000565 createMachineScheduler(MachineSchedContext *C) const override;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000566
Tom Stellard45bb48e2015-06-13 03:28:10 +0000567 bool addPreISel() override;
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000568 void addMachineSSAOptimization() override;
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000569 bool addILPOpts() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000570 bool addInstSelector() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000571 bool addIRTranslator() override;
Tim Northover33b07d62016-07-22 20:03:43 +0000572 bool addLegalizeMachineIR() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000573 bool addRegBankSelect() override;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000574 bool addGlobalInstructionSelect() override;
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000575 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
576 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000577 void addPreRegAlloc() override;
Matt Arsenaulte6740752016-09-29 01:44:16 +0000578 void addPostRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000579 void addPreSched2() override;
580 void addPreEmitPass() override;
581};
582
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000583} // end anonymous namespace
Tom Stellard45bb48e2015-06-13 03:28:10 +0000584
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000585void AMDGPUPassConfig::addEarlyCSEOrGVNPass() {
586 if (getOptLevel() == CodeGenOpt::Aggressive)
587 addPass(createGVNPass());
588 else
589 addPass(createEarlyCSEPass());
590}
591
592void AMDGPUPassConfig::addStraightLineScalarOptimizationPasses() {
Stanislav Mekhanoshin20d47952018-06-29 16:26:53 +0000593 addPass(createLICMPass());
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000594 addPass(createSeparateConstOffsetFromGEPPass());
595 addPass(createSpeculativeExecutionPass());
596 // ReassociateGEPs exposes more opportunites for SLSR. See
597 // the example in reassociate-geps-and-slsr.ll.
598 addPass(createStraightLineStrengthReducePass());
599 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
600 // EarlyCSE can reuse.
601 addEarlyCSEOrGVNPass();
602 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
603 addPass(createNaryReassociatePass());
604 // NaryReassociate on GEPs creates redundant common expressions, so run
605 // EarlyCSE after it.
606 addPass(createEarlyCSEPass());
607}
608
Tom Stellard45bb48e2015-06-13 03:28:10 +0000609void AMDGPUPassConfig::addIRPasses() {
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000610 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
611
Matt Arsenaultbde80342016-05-18 15:41:07 +0000612 // There is no reason to run these.
613 disablePass(&StackMapLivenessID);
614 disablePass(&FuncletLayoutID);
615 disablePass(&PatchableFunctionID);
616
Matt Arsenaultab411932018-10-02 03:50:56 +0000617 addPass(createAtomicExpandPass());
Scott Linder11ef7982018-10-26 13:18:36 +0000618
619 // This must occur before inlining, as the inliner will not look through
620 // bitcast calls.
621 addPass(createAMDGPUFixFunctionBitcastsPass());
622
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000623 addPass(createAMDGPULowerIntrinsicsPass());
Matt Arsenault0699ef32017-02-09 22:00:42 +0000624
Matt Arsenault635d4792018-10-03 02:47:25 +0000625 // Function calls are not supported, so make sure we inline everything.
626 addPass(createAMDGPUAlwaysInlinePass());
627 addPass(createAlwaysInlinerLegacyPass());
628 // We need to add the barrier noop pass, otherwise adding the function
629 // inlining pass will cause all of the PassConfigs passes to be run
630 // one function at a time, which means if we have a nodule with two
631 // functions, then we will generate code for the first function
632 // without ever running any passes on the second.
633 addPass(createBarrierNoopPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000634
Matt Arsenault0c329382017-01-30 18:40:29 +0000635 if (TM.getTargetTriple().getArch() == Triple::amdgcn) {
636 // TODO: May want to move later or split into an early and late one.
637
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000638 addPass(createAMDGPUCodeGenPreparePass());
Matt Arsenault0c329382017-01-30 18:40:29 +0000639 }
640
Tom Stellardfd253952015-08-07 23:19:30 +0000641 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
Matt Arsenault432aaea2018-05-13 10:04:48 +0000642 if (TM.getTargetTriple().getArch() == Triple::r600)
643 addPass(createR600OpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000644
Yaxun Liude4b88d2017-10-10 19:39:48 +0000645 // Replace OpenCL enqueued block function pointers with global variables.
646 addPass(createAMDGPUOpenCLEnqueuedBlockLoweringPass());
647
Matt Arsenault03d85842016-06-27 20:32:13 +0000648 if (TM.getOptLevel() > CodeGenOpt::None) {
Matt Arsenault417e0072017-02-08 06:16:04 +0000649 addPass(createInferAddressSpacesPass());
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000650 addPass(createAMDGPUPromoteAlloca());
Matt Arsenault03d85842016-06-27 20:32:13 +0000651
652 if (EnableSROA)
653 addPass(createSROAPass());
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000654
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000655 addStraightLineScalarOptimizationPasses();
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000656
657 if (EnableAMDGPUAliasAnalysis) {
658 addPass(createAMDGPUAAWrapperPass());
659 addPass(createExternalAAWrapperPass([](Pass &P, Function &,
660 AAResults &AAR) {
661 if (auto *WrapperPass = P.getAnalysisIfAvailable<AMDGPUAAWrapperPass>())
662 AAR.addAAResult(WrapperPass->getResult());
663 }));
664 }
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000665 }
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000666
667 TargetPassConfig::addIRPasses();
668
669 // EarlyCSE is not always strong enough to clean up what LSR produces. For
670 // example, GVN can combine
671 //
672 // %0 = add %a, %b
673 // %1 = add %b, %a
674 //
675 // and
676 //
677 // %0 = shl nsw %a, 2
678 // %1 = shl %a, 2
679 //
680 // but EarlyCSE can do neither of them.
681 if (getOptLevel() != CodeGenOpt::None)
682 addEarlyCSEOrGVNPass();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000683}
684
Matt Arsenault908b9e22016-07-01 03:33:52 +0000685void AMDGPUPassConfig::addCodeGenPrepare() {
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000686 if (TM->getTargetTriple().getArch() == Triple::amdgcn &&
687 EnableLowerKernelArguments)
688 addPass(createAMDGPULowerKernelArgumentsPass());
689
Matt Arsenault908b9e22016-07-01 03:33:52 +0000690 TargetPassConfig::addCodeGenPrepare();
691
692 if (EnableLoadStoreVectorizer)
693 addPass(createLoadStoreVectorizerPass());
694}
695
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000696bool AMDGPUPassConfig::addPreISel() {
Sameer Sahasrabuddheb4f2d1c2018-09-25 09:39:21 +0000697 addPass(createLowerSwitchPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000698 addPass(createFlattenCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000699 return false;
700}
701
702bool AMDGPUPassConfig::addInstSelector() {
Matt Arsenault7016f132017-08-03 22:30:46 +0000703 addPass(createAMDGPUISelDag(&getAMDGPUTargetMachine(), getOptLevel()));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000704 return false;
705}
706
Matt Arsenault0a109002015-09-25 17:41:20 +0000707bool AMDGPUPassConfig::addGCPasses() {
708 // Do nothing. GC is not supported.
709 return false;
710}
711
Tom Stellard45bb48e2015-06-13 03:28:10 +0000712//===----------------------------------------------------------------------===//
713// R600 Pass Setup
714//===----------------------------------------------------------------------===//
715
716bool R600PassConfig::addPreISel() {
717 AMDGPUPassConfig::addPreISel();
Matt Arsenaultc5816112016-06-24 06:30:22 +0000718
719 if (EnableR600StructurizeCFG)
Tom Stellardbc4497b2016-02-12 23:45:29 +0000720 addPass(createStructurizeCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000721 return false;
722}
723
Tom Stellard20287692017-08-08 04:57:55 +0000724bool R600PassConfig::addInstSelector() {
725 addPass(createR600ISelDag(&getAMDGPUTargetMachine(), getOptLevel()));
726 return false;
727}
728
Tom Stellard45bb48e2015-06-13 03:28:10 +0000729void R600PassConfig::addPreRegAlloc() {
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000730 addPass(createR600VectorRegMerger());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000731}
732
733void R600PassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000734 addPass(createR600EmitClauseMarkers(), false);
Matt Arsenault03d85842016-06-27 20:32:13 +0000735 if (EnableR600IfConvert)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000736 addPass(&IfConverterID, false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000737 addPass(createR600ClauseMergePass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000738}
739
740void R600PassConfig::addPreEmitPass() {
741 addPass(createAMDGPUCFGStructurizerPass(), false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000742 addPass(createR600ExpandSpecialInstrsPass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000743 addPass(&FinalizeMachineBundlesID, false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000744 addPass(createR600Packetizer(), false);
745 addPass(createR600ControlFlowFinalizer(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000746}
747
748TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000749 return new R600PassConfig(*this, PM);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000750}
751
752//===----------------------------------------------------------------------===//
753// GCN Pass Setup
754//===----------------------------------------------------------------------===//
755
Matt Arsenault03d85842016-06-27 20:32:13 +0000756ScheduleDAGInstrs *GCNPassConfig::createMachineScheduler(
757 MachineSchedContext *C) const {
Tom Stellard5bfbae52018-07-11 20:59:01 +0000758 const GCNSubtarget &ST = C->MF->getSubtarget<GCNSubtarget>();
Matt Arsenault03d85842016-06-27 20:32:13 +0000759 if (ST.enableSIScheduler())
760 return createSIMachineScheduler(C);
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000761 return createGCNMaxOccupancyMachineScheduler(C);
Matt Arsenault03d85842016-06-27 20:32:13 +0000762}
763
Tom Stellard45bb48e2015-06-13 03:28:10 +0000764bool GCNPassConfig::addPreISel() {
765 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000766
Neil Henning66416572018-10-08 15:49:19 +0000767 if (EnableAtomicOptimizations) {
768 addPass(createAMDGPUAtomicOptimizerPass());
769 }
770
Matt Arsenault39319482015-11-06 18:01:57 +0000771 // FIXME: We need to run a pass to propagate the attributes when calls are
772 // supported.
Aakanksha Patilbc568762018-12-13 21:23:12 +0000773 addPass(createAMDGPUAnnotateKernelFeaturesPass());
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000774
775 // Merge divergent exit nodes. StructurizeCFG won't recognize the multi-exit
776 // regions formed by them.
777 addPass(&AMDGPUUnifyDivergentExitNodesID);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000778 if (!LateCFGStructurize) {
779 addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions
780 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000781 addPass(createSinkingPass());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000782 addPass(createAMDGPUAnnotateUniformValues());
Jan Sjodina06bfe02017-05-15 20:18:37 +0000783 if (!LateCFGStructurize) {
784 addPass(createSIAnnotateControlFlowPass());
785 }
Tom Stellarda6f24c62015-12-15 20:55:55 +0000786
Tom Stellard45bb48e2015-06-13 03:28:10 +0000787 return false;
788}
789
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000790void GCNPassConfig::addMachineSSAOptimization() {
791 TargetPassConfig::addMachineSSAOptimization();
792
793 // We want to fold operands after PeepholeOptimizer has run (or as part of
794 // it), because it will eliminate extra copies making it easier to fold the
795 // real source operand. We want to eliminate dead instructions after, so that
796 // we see fewer uses of the copies. We then need to clean up the dead
797 // instructions leftover after the operands are folded as well.
798 //
799 // XXX - Can we get away without running DeadMachineInstructionElim again?
800 addPass(&SIFoldOperandsID);
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000801 if (EnableDPPCombine)
802 addPass(&GCNDPPCombineID);
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000803 addPass(&DeadMachineInstructionElimID);
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000804 addPass(&SILoadStoreOptimizerID);
Sam Kolton6e795292017-04-07 10:53:12 +0000805 if (EnableSDWAPeephole) {
806 addPass(&SIPeepholeSDWAID);
Matthias Braun4a7c8e72018-01-19 06:46:10 +0000807 addPass(&EarlyMachineLICMID);
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +0000808 addPass(&MachineCSEID);
809 addPass(&SIFoldOperandsID);
Sam Kolton6e795292017-04-07 10:53:12 +0000810 addPass(&DeadMachineInstructionElimID);
811 }
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000812 addPass(createSIShrinkInstructionsPass());
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000813}
814
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000815bool GCNPassConfig::addILPOpts() {
816 if (EnableEarlyIfConversion)
817 addPass(&EarlyIfConverterID);
818
819 TargetPassConfig::addILPOpts();
820 return false;
821}
822
Tom Stellard45bb48e2015-06-13 03:28:10 +0000823bool GCNPassConfig::addInstSelector() {
824 AMDGPUPassConfig::addInstSelector();
Matt Arsenault782c03b2015-11-03 22:30:13 +0000825 addPass(&SIFixSGPRCopiesID);
Nicolai Haehnle814abb52018-10-31 13:27:08 +0000826 addPass(createSILowerI1CopiesPass());
Ron Liebermancac749a2018-11-16 01:13:34 +0000827 addPass(createSIFixupVectorISelPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000828 return false;
829}
830
Tom Stellard000c5af2016-04-14 19:09:28 +0000831bool GCNPassConfig::addIRTranslator() {
832 addPass(new IRTranslator());
833 return false;
834}
835
Tim Northover33b07d62016-07-22 20:03:43 +0000836bool GCNPassConfig::addLegalizeMachineIR() {
Tom Stellardca166212017-01-30 21:56:46 +0000837 addPass(new Legalizer());
Tim Northover33b07d62016-07-22 20:03:43 +0000838 return false;
839}
840
Tom Stellard000c5af2016-04-14 19:09:28 +0000841bool GCNPassConfig::addRegBankSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000842 addPass(new RegBankSelect());
Tom Stellard000c5af2016-04-14 19:09:28 +0000843 return false;
844}
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000845
846bool GCNPassConfig::addGlobalInstructionSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000847 addPass(new InstructionSelect());
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000848 return false;
849}
Tom Stellardca166212017-01-30 21:56:46 +0000850
Tom Stellard45bb48e2015-06-13 03:28:10 +0000851void GCNPassConfig::addPreRegAlloc() {
Jan Sjodina06bfe02017-05-15 20:18:37 +0000852 if (LateCFGStructurize) {
853 addPass(createAMDGPUMachineCFGStructurizerPass());
854 }
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000855 addPass(createSIWholeQuadModePass());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000856}
857
858void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000859 // FIXME: We have to disable the verifier here because of PHIElimination +
860 // TwoAddressInstructions disabling it.
Matt Arsenaulte6740752016-09-29 01:44:16 +0000861
862 // This must be run immediately after phi elimination and before
863 // TwoAddressInstructions, otherwise the processing of the tied operand of
864 // SI_ELSE will introduce a copy of the tied operand source after the else.
865 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000866
Connor Abbott92638ab2017-08-04 18:36:52 +0000867 // This must be run after SILowerControlFlow, since it needs to use the
868 // machine-level CFG, but before register allocation.
869 insertPass(&SILowerControlFlowID, &SIFixWWMLivenessID, false);
870
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000871 TargetPassConfig::addFastRegAlloc(RegAllocPass);
872}
873
874void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault9d288e62017-08-07 18:12:48 +0000875 insertPass(&MachineSchedulerID, &SIOptimizeExecMaskingPreRAID);
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000876
Stanislav Mekhanoshin739174c2018-05-31 20:13:51 +0000877 insertPass(&SIOptimizeExecMaskingPreRAID, &SIFormMemoryClausesID);
878
Matt Arsenaulte6740752016-09-29 01:44:16 +0000879 // This must be run immediately after phi elimination and before
880 // TwoAddressInstructions, otherwise the processing of the tied operand of
881 // SI_ELSE will introduce a copy of the tied operand source after the else.
882 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000883
Connor Abbott92638ab2017-08-04 18:36:52 +0000884 // This must be run after SILowerControlFlow, since it needs to use the
885 // machine-level CFG, but before register allocation.
886 insertPass(&SILowerControlFlowID, &SIFixWWMLivenessID, false);
887
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000888 TargetPassConfig::addOptimizedRegAlloc(RegAllocPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000889}
890
Matt Arsenaulte6740752016-09-29 01:44:16 +0000891void GCNPassConfig::addPostRegAlloc() {
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000892 addPass(&SIFixVGPRCopiesID);
Matt Arsenault105fc1a2018-11-26 17:02:02 +0000893 if (getOptLevel() > CodeGenOpt::None)
894 addPass(&SIOptimizeExecMaskingID);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000895 TargetPassConfig::addPostRegAlloc();
896}
897
Tom Stellard45bb48e2015-06-13 03:28:10 +0000898void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000899}
900
901void GCNPassConfig::addPreEmitPass() {
Mark Searles72da47d2018-07-16 10:02:41 +0000902 addPass(createSIMemoryLegalizerPass());
903 addPass(createSIInsertWaitcntsPass());
904 addPass(createSIShrinkInstructionsPass());
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000905 addPass(createSIModeRegisterPass());
Mark Searles72da47d2018-07-16 10:02:41 +0000906
Tom Stellardcb6ba622016-04-30 00:23:06 +0000907 // The hazard recognizer that runs as part of the post-ra scheduler does not
Matt Arsenault254a6452016-06-28 16:59:53 +0000908 // guarantee to be able handle all hazards correctly. This is because if there
909 // are multiple scheduling regions in a basic block, the regions are scheduled
910 // bottom up, so when we begin to schedule a region we don't know what
911 // instructions were emitted directly before it.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000912 //
Matt Arsenault254a6452016-06-28 16:59:53 +0000913 // Here we add a stand-alone hazard recognizer pass which can handle all
914 // cases.
Mark Searles72da47d2018-07-16 10:02:41 +0000915 //
916 // FIXME: This stand-alone pass will emit indiv. S_NOP 0, as needed. It would
917 // be better for it to emit S_NOP <N> when possible.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000918 addPass(&PostRAHazardRecognizerID);
919
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000920 addPass(&SIInsertSkipsPassID);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000921 addPass(createSIDebuggerInsertNopsPass());
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000922 addPass(&BranchRelaxationPassID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000923}
924
925TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000926 return new GCNPassConfig(*this, PM);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000927}