blob: edc160e64299c81ddb70145e592fdd828b1eaf2b [file] [log] [blame]
Jack Carter97700972013-08-13 20:19:16 +00001def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddrMM", [frameindex]>;
Zoran Jovanovic5a1a7802015-02-04 15:43:17 +00002def addrimm4lsl2 : ComplexPattern<iPTR, 2, "selectIntAddrLSL2MM", [frameindex]>;
Jack Carter97700972013-08-13 20:19:16 +00003
4def simm12 : Operand<i32> {
5 let DecoderMethod = "DecodeSimm12";
6}
7
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +00008def simm9_addiusp : Operand<i32> {
9 let EncoderMethod = "getSImm9AddiuspValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000010 let DecoderMethod = "DecodeSimm9SP";
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000011}
12
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000013def uimm3_shift : Operand<i32> {
14 let EncoderMethod = "getUImm3Mod8Encoding";
Zoran Jovanovic6b28f092015-09-09 13:55:45 +000015 let DecoderMethod = "DecodePOOL16BEncodedField";
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000016}
17
Zoran Jovanovicbac36192014-10-23 11:06:34 +000018def simm3_lsa2 : Operand<i32> {
19 let EncoderMethod = "getSImm3Lsa2Value";
Jozef Kolekaa2b9272014-11-27 14:41:44 +000020 let DecoderMethod = "DecodeAddiur2Simm7";
Zoran Jovanovicbac36192014-10-23 11:06:34 +000021}
22
Zoran Jovanovic88531712014-11-05 17:31:00 +000023def uimm4_andi : Operand<i32> {
24 let EncoderMethod = "getUImm4AndValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000025 let DecoderMethod = "DecodeANDI16Imm";
Zoran Jovanovic88531712014-11-05 17:31:00 +000026}
27
Jozef Kolek4d55b4d2014-11-19 13:23:58 +000028def immSExtAddiur2 : ImmLeaf<i32, [{return Imm == 1 || Imm == -1 ||
29 ((Imm % 4 == 0) &&
30 Imm < 28 && Imm > 0);}]>;
31
Jozef Kolek73f64ea2014-11-19 13:11:09 +000032def immSExtAddius5 : ImmLeaf<i32, [{return Imm >= -8 && Imm <= 7;}]>;
33
Zoran Jovanovic06c9d552014-11-05 17:43:00 +000034def immZExtAndi16 : ImmLeaf<i32,
35 [{return (Imm == 128 || (Imm >= 1 && Imm <= 4) || Imm == 7 || Imm == 8 ||
36 Imm == 15 || Imm == 16 || Imm == 31 || Imm == 32 || Imm == 63 ||
37 Imm == 64 || Imm == 255 || Imm == 32768 || Imm == 65535 );}]>;
38
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000039def immZExt2Shift : ImmLeaf<i32, [{return Imm >= 1 && Imm <= 8;}]>;
40
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +000041def immLi16 : ImmLeaf<i32, [{return Imm >= -1 && Imm <= 126;}]>;
42
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000043def MicroMipsMemGPRMM16AsmOperand : AsmOperandClass {
44 let Name = "MicroMipsMem";
45 let RenderMethod = "addMicroMipsMemOperands";
46 let ParserMethod = "parseMemOperand";
47 let PredicateMethod = "isMemWithGRPMM16Base";
48}
49
Daniel Sanderse473dc92016-05-09 13:38:25 +000050// Define the classes of pointers used by microMIPS.
51// The numbers must match those in MipsRegisterInfo::MipsPtrClass.
52def ptr_gpr16mm_rc : PointerLikeRegClass<1>;
53def ptr_sp_rc : PointerLikeRegClass<2>;
54def ptr_gp_rc : PointerLikeRegClass<3>;
55
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000056class mem_mm_4_generic : Operand<i32> {
57 let PrintMethod = "printMemOperand";
Daniel Sanderse473dc92016-05-09 13:38:25 +000058 let MIOperandInfo = (ops ptr_gpr16mm_rc, simm4);
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000059 let OperandType = "OPERAND_MEMORY";
60 let ParserMatchClass = MicroMipsMemGPRMM16AsmOperand;
61}
62
63def mem_mm_4 : mem_mm_4_generic {
64 let EncoderMethod = "getMemEncodingMMImm4";
65}
66
67def mem_mm_4_lsl1 : mem_mm_4_generic {
68 let EncoderMethod = "getMemEncodingMMImm4Lsl1";
69}
70
71def mem_mm_4_lsl2 : mem_mm_4_generic {
72 let EncoderMethod = "getMemEncodingMMImm4Lsl2";
73}
74
Jozef Kolek12c69822014-12-23 16:16:33 +000075def MicroMipsMemSPAsmOperand : AsmOperandClass {
76 let Name = "MicroMipsMemSP";
77 let RenderMethod = "addMemOperands";
78 let ParserMethod = "parseMemOperand";
79 let PredicateMethod = "isMemWithUimmWordAlignedOffsetSP<7>";
80}
81
Daniel Sanderse473dc92016-05-09 13:38:25 +000082def MicroMipsMemGPAsmOperand : AsmOperandClass {
83 let Name = "MicroMipsMemGP";
84 let RenderMethod = "addMemOperands";
85 let ParserMethod = "parseMemOperand";
86 let PredicateMethod = "isMemWithSimmWordAlignedOffsetGP<9>";
87}
88
Jozef Kolek12c69822014-12-23 16:16:33 +000089def mem_mm_sp_imm5_lsl2 : Operand<i32> {
90 let PrintMethod = "printMemOperand";
Daniel Sanderse473dc92016-05-09 13:38:25 +000091 let MIOperandInfo = (ops ptr_sp_rc:$base, simm5:$offset);
Jozef Kolek12c69822014-12-23 16:16:33 +000092 let OperandType = "OPERAND_MEMORY";
93 let ParserMatchClass = MicroMipsMemSPAsmOperand;
94 let EncoderMethod = "getMemEncodingMMSPImm5Lsl2";
95}
96
Daniel Sanderse473dc92016-05-09 13:38:25 +000097def mem_mm_gp_simm7_lsl2 : Operand<i32> {
Jozef Koleke10a02e2015-01-28 17:27:26 +000098 let PrintMethod = "printMemOperand";
Daniel Sanderse473dc92016-05-09 13:38:25 +000099 let MIOperandInfo = (ops ptr_gp_rc:$base, simm7_lsl2:$offset);
Jozef Koleke10a02e2015-01-28 17:27:26 +0000100 let OperandType = "OPERAND_MEMORY";
Daniel Sanderse473dc92016-05-09 13:38:25 +0000101 let ParserMatchClass = MicroMipsMemGPAsmOperand;
Jozef Koleke10a02e2015-01-28 17:27:26 +0000102 let EncoderMethod = "getMemEncodingMMGPImm7Lsl2";
103}
104
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000105def mem_mm_9 : Operand<i32> {
106 let PrintMethod = "printMemOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000107 let MIOperandInfo = (ops ptr_rc, simm9);
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000108 let EncoderMethod = "getMemEncodingMMImm9";
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000109 let ParserMatchClass = MipsMemSimm9AsmOperand;
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000110 let OperandType = "OPERAND_MEMORY";
111}
112
Jack Carter97700972013-08-13 20:19:16 +0000113def mem_mm_12 : Operand<i32> {
114 let PrintMethod = "printMemOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000115 let MIOperandInfo = (ops ptr_rc, simm12);
Jack Carter97700972013-08-13 20:19:16 +0000116 let EncoderMethod = "getMemEncodingMMImm12";
117 let ParserMatchClass = MipsMemAsmOperand;
118 let OperandType = "OPERAND_MEMORY";
119}
120
Hrvoje Varga3c88fbd2015-10-16 12:24:58 +0000121def mem_mm_16 : Operand<i32> {
122 let PrintMethod = "printMemOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000123 let MIOperandInfo = (ops ptr_rc, simm16);
Hrvoje Varga3c88fbd2015-10-16 12:24:58 +0000124 let EncoderMethod = "getMemEncodingMMImm16";
125 let ParserMatchClass = MipsMemAsmOperand;
126 let OperandType = "OPERAND_MEMORY";
127}
128
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000129def MipsMemUimm4AsmOperand : AsmOperandClass {
130 let Name = "MemOffsetUimm4";
131 let SuperClasses = [MipsMemAsmOperand];
132 let RenderMethod = "addMemOperands";
133 let ParserMethod = "parseMemOperand";
134 let PredicateMethod = "isMemWithUimmOffsetSP<6>";
135}
136
137def mem_mm_4sp : Operand<i32> {
138 let PrintMethod = "printMemOperand";
Daniel Sanderse473dc92016-05-09 13:38:25 +0000139 let MIOperandInfo = (ops ptr_sp_rc, uimm8);
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000140 let EncoderMethod = "getMemEncodingMMImm4sp";
141 let ParserMatchClass = MipsMemUimm4AsmOperand;
142 let OperandType = "OPERAND_MEMORY";
143}
144
Zlatko Buljanba553a62016-05-09 08:07:28 +0000145def MipsMemSimm12AsmOperand : AsmOperandClass {
146 let Name = "MemOffsetSimm12";
147 let SuperClasses = [MipsMemAsmOperand];
148 let RenderMethod = "addMemOperands";
149 let ParserMethod = "parseMemOperand";
150 let PredicateMethod = "isMemWithSimmOffset<12>";
151 let DiagnosticType = "MemSImm12";
152}
153
154def mem_simm12 : mem_generic {
155 let MIOperandInfo = (ops ptr_rc, simm12);
156 let EncoderMethod = "getMemEncoding";
157 let ParserMatchClass = MipsMemSimm12AsmOperand;
158}
159
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000160def jmptarget_mm : Operand<OtherVT> {
161 let EncoderMethod = "getJumpTargetOpValueMM";
162}
163
164def calltarget_mm : Operand<iPTR> {
165 let EncoderMethod = "getJumpTargetOpValueMM";
166}
167
Jozef Kolek9761e962015-01-12 12:03:34 +0000168def brtarget7_mm : Operand<OtherVT> {
169 let EncoderMethod = "getBranchTarget7OpValueMM";
170 let OperandType = "OPERAND_PCREL";
171 let DecoderMethod = "DecodeBranchTarget7MM";
172 let ParserMatchClass = MipsJumpTargetAsmOperand;
173}
174
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000175def brtarget10_mm : Operand<OtherVT> {
176 let EncoderMethod = "getBranchTargetOpValueMMPC10";
177 let OperandType = "OPERAND_PCREL";
178 let DecoderMethod = "DecodeBranchTarget10MM";
179 let ParserMatchClass = MipsJumpTargetAsmOperand;
180}
181
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000182def brtarget_mm : Operand<OtherVT> {
183 let EncoderMethod = "getBranchTargetOpValueMM";
184 let OperandType = "OPERAND_PCREL";
185 let DecoderMethod = "DecodeBranchTargetMM";
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000186 let ParserMatchClass = MipsJumpTargetAsmOperand;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000187}
188
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000189def simm23_lsl2 : Operand<i32> {
190 let EncoderMethod = "getSimm23Lsl2Encoding";
191 let DecoderMethod = "DecodeSimm23Lsl2";
192}
193
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000194class CompactBranchMM<string opstr, DAGOperand opnd, PatFrag cond_op,
195 RegisterOperand RO> :
196 InstSE<(outs), (ins RO:$rs, opnd:$offset),
Daniel Sanders86cce702015-09-22 13:36:28 +0000197 !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZC, FrmI> {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000198 let isBranch = 1;
199 let isTerminator = 1;
200 let hasDelaySlot = 0;
201 let Defs = [AT];
202}
203
Jack Carter97700972013-08-13 20:19:16 +0000204let canFoldAsLoad = 1 in
205class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
206 Operand MemOpnd> :
207 InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src),
208 !strconcat(opstr, "\t$rt, $addr"),
209 [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))],
210 NoItinerary, FrmI> {
Vladimir Medicdde3d582013-09-06 12:30:36 +0000211 let DecoderMethod = "DecodeMemMMImm12";
Jack Carter97700972013-08-13 20:19:16 +0000212 string Constraints = "$src = $rt";
213}
214
215class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
216 Operand MemOpnd>:
217 InstSE<(outs), (ins RO:$rt, MemOpnd:$addr),
218 !strconcat(opstr, "\t$rt, $addr"),
Vladimir Medicdde3d582013-09-06 12:30:36 +0000219 [(OpNode RO:$rt, addrimm12:$addr)], NoItinerary, FrmI> {
220 let DecoderMethod = "DecodeMemMMImm12";
221}
Jack Carter97700972013-08-13 20:19:16 +0000222
Zoran Jovanovic41688672015-02-10 16:36:20 +0000223/// A register pair used by movep instruction.
224def MovePRegPairAsmOperand : AsmOperandClass {
225 let Name = "MovePRegPair";
226 let ParserMethod = "parseMovePRegPair";
227 let PredicateMethod = "isMovePRegPair";
228}
229
230def movep_regpair : Operand<i32> {
231 let EncoderMethod = "getMovePRegPairOpValue";
232 let ParserMatchClass = MovePRegPairAsmOperand;
233 let PrintMethod = "printRegisterList";
234 let DecoderMethod = "DecodeMovePRegPair";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000235 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Zoran Jovanovic41688672015-02-10 16:36:20 +0000236}
237
238class MovePMM16<string opstr, RegisterOperand RO> :
239MicroMipsInst16<(outs movep_regpair:$dst_regs), (ins RO:$rs, RO:$rt),
240 !strconcat(opstr, "\t$dst_regs, $rs, $rt"), [],
241 NoItinerary, FrmR> {
242 let isReMaterializable = 1;
243}
244
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000245/// A register pair used by load/store pair instructions.
246def RegPairAsmOperand : AsmOperandClass {
247 let Name = "RegPair";
248 let ParserMethod = "parseRegisterPair";
Zlatko Buljanba553a62016-05-09 08:07:28 +0000249 let PredicateMethod = "isRegPair";
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000250}
251
252def regpair : Operand<i32> {
253 let EncoderMethod = "getRegisterPairOpValue";
254 let ParserMatchClass = RegPairAsmOperand;
255 let PrintMethod = "printRegisterPair";
256 let DecoderMethod = "DecodeRegPairOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000257 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000258}
259
260class StorePairMM<string opstr, InstrItinClass Itin = NoItinerary,
261 ComplexPattern Addr = addr> :
Zlatko Buljanba553a62016-05-09 08:07:28 +0000262 InstSE<(outs), (ins regpair:$rt, mem_simm12:$addr),
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000263 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
264 let DecoderMethod = "DecodeMemMMImm12";
265 let mayStore = 1;
266}
267
268class LoadPairMM<string opstr, InstrItinClass Itin = NoItinerary,
269 ComplexPattern Addr = addr> :
Zlatko Buljanba553a62016-05-09 08:07:28 +0000270 InstSE<(outs regpair:$rt), (ins mem_simm12:$addr),
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000271 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
272 let DecoderMethod = "DecodeMemMMImm12";
273 let mayLoad = 1;
274}
275
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000276class LLBaseMM<string opstr, RegisterOperand RO> :
277 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
278 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000279 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000280 let mayLoad = 1;
281}
282
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000283class LLEBaseMM<string opstr, RegisterOperand RO> :
Zlatko Buljan531809d2016-04-29 08:36:54 +0000284 InstSE<(outs RO:$rt), (ins mem_simm9:$addr),
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000285 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
286 let DecoderMethod = "DecodeMemMMImm9";
287 let mayLoad = 1;
288}
289
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000290class SCBaseMM<string opstr, RegisterOperand RO> :
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000291 InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr),
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000292 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000293 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000294 let mayStore = 1;
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000295 let Constraints = "$rt = $dst";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000296}
297
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000298class SCEBaseMM<string opstr, RegisterOperand RO> :
Zlatko Buljan531809d2016-04-29 08:36:54 +0000299 InstSE<(outs RO:$dst), (ins RO:$rt, mem_simm9:$addr),
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000300 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
301 let DecoderMethod = "DecodeMemMMImm9";
302 let mayStore = 1;
303 let Constraints = "$rt = $dst";
304}
305
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000306class LoadMM<string opstr, DAGOperand RO, SDPatternOperator OpNode = null_frag,
307 InstrItinClass Itin = NoItinerary> :
308 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
309 !strconcat(opstr, "\t$rt, $addr"),
310 [(set RO:$rt, (OpNode addrimm12:$addr))], Itin, FrmI> {
311 let DecoderMethod = "DecodeMemMMImm12";
312 let canFoldAsLoad = 1;
313 let mayLoad = 1;
314}
315
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000316class ArithRMM16<string opstr, RegisterOperand RO, bit isComm = 0,
317 InstrItinClass Itin = NoItinerary,
318 SDPatternOperator OpNode = null_frag> :
319 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, RO:$rt),
320 !strconcat(opstr, "\t$rd, $rs, $rt"),
321 [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
322 let isCommutable = isComm;
323}
324
Zoran Jovanovic88531712014-11-05 17:31:00 +0000325class AndImmMM16<string opstr, RegisterOperand RO,
326 InstrItinClass Itin = NoItinerary> :
327 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, uimm4_andi:$imm),
328 !strconcat(opstr, "\t$rd, $rs, $imm"), [], Itin, FrmI>;
329
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000330class LogicRMM16<string opstr, RegisterOperand RO,
331 InstrItinClass Itin = NoItinerary,
332 SDPatternOperator OpNode = null_frag> :
333 MicroMipsInst16<(outs RO:$dst), (ins RO:$rs, RO:$rt),
334 !strconcat(opstr, "\t$rt, $rs"),
335 [(set RO:$dst, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
336 let isCommutable = 1;
337 let Constraints = "$rt = $dst";
338}
339
340class NotMM16<string opstr, RegisterOperand RO> :
341 MicroMipsInst16<(outs RO:$rt), (ins RO:$rs),
342 !strconcat(opstr, "\t$rt, $rs"),
343 [(set RO:$rt, (not RO:$rs))], NoItinerary, FrmR>;
344
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000345class ShiftIMM16<string opstr, Operand ImmOpnd, RegisterOperand RO,
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000346 InstrItinClass Itin = NoItinerary> :
347 MicroMipsInst16<(outs RO:$rd), (ins RO:$rt, ImmOpnd:$shamt),
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000348 !strconcat(opstr, "\t$rd, $rt, $shamt"), [], Itin, FrmR>;
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000349
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000350class LoadMM16<string opstr, DAGOperand RO, SDPatternOperator OpNode,
351 InstrItinClass Itin, Operand MemOpnd> :
352 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$addr),
353 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000354 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000355 let canFoldAsLoad = 1;
356 let mayLoad = 1;
357}
358
359class StoreMM16<string opstr, DAGOperand RTOpnd, DAGOperand RO,
360 SDPatternOperator OpNode, InstrItinClass Itin,
361 Operand MemOpnd> :
362 MicroMipsInst16<(outs), (ins RTOpnd:$rt, MemOpnd:$addr),
363 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000364 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000365 let mayStore = 1;
366}
367
Jozef Kolek12c69822014-12-23 16:16:33 +0000368class LoadSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
369 Operand MemOpnd> :
370 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset),
371 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
372 let DecoderMethod = "DecodeMemMMSPImm5Lsl2";
373 let canFoldAsLoad = 1;
374 let mayLoad = 1;
375}
376
377class StoreSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
378 Operand MemOpnd> :
379 MicroMipsInst16<(outs), (ins RO:$rt, MemOpnd:$offset),
380 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
381 let DecoderMethod = "DecodeMemMMSPImm5Lsl2";
382 let mayStore = 1;
383}
384
Jozef Koleke10a02e2015-01-28 17:27:26 +0000385class LoadGPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
386 Operand MemOpnd> :
387 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset),
388 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
389 let DecoderMethod = "DecodeMemMMGPImm7Lsl2";
390 let canFoldAsLoad = 1;
391 let mayLoad = 1;
392}
393
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000394class AddImmUR2<string opstr, RegisterOperand RO> :
395 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, simm3_lsa2:$imm),
396 !strconcat(opstr, "\t$rd, $rs, $imm"),
397 [], NoItinerary, FrmR> {
398 let isCommutable = 1;
399}
400
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000401class AddImmUS5<string opstr, RegisterOperand RO> :
402 MicroMipsInst16<(outs RO:$dst), (ins RO:$rd, simm4:$imm),
403 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR> {
404 let Constraints = "$rd = $dst";
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000405}
406
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000407class AddImmUR1SP<string opstr, RegisterOperand RO> :
408 MicroMipsInst16<(outs RO:$rd), (ins uimm6_lsl2:$imm),
409 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR>;
410
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000411class AddImmUSP<string opstr> :
412 MicroMipsInst16<(outs), (ins simm9_addiusp:$imm),
413 !strconcat(opstr, "\t$imm"), [], NoItinerary, FrmI>;
414
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000415class MoveFromHILOMM<string opstr, RegisterOperand RO, Register UseReg> :
416 MicroMipsInst16<(outs RO:$rd), (ins), !strconcat(opstr, "\t$rd"),
417 [], II_MFHI_MFLO, FrmR> {
418 let Uses = [UseReg];
419 let hasSideEffects = 0;
420}
421
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000422class MoveMM16<string opstr, RegisterOperand RO, bit isComm = 0,
423 InstrItinClass Itin = NoItinerary> :
424 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs),
425 !strconcat(opstr, "\t$rd, $rs"), [], Itin, FrmR> {
426 let isCommutable = isComm;
427 let isReMaterializable = 1;
428}
429
Jozef Koleka330a472014-12-11 13:56:23 +0000430class LoadImmMM16<string opstr, Operand Od, RegisterOperand RO> :
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +0000431 MicroMipsInst16<(outs RO:$rd), (ins Od:$imm),
432 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmI> {
433 let isReMaterializable = 1;
434}
435
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000436// 16-bit Jump and Link (Call)
437class JumpLinkRegMM16<string opstr, RegisterOperand RO> :
438 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Zoran Jovanovic5a8dffc2015-10-05 14:00:09 +0000439 [(MipsJmpLink RO:$rs)], II_JALR, FrmR>, PredicateControl {
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000440 let isCall = 1;
441 let hasDelaySlot = 1;
442 let Defs = [RA];
443}
444
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000445// 16-bit Jump Reg
446class JumpRegMM16<string opstr, RegisterOperand RO> :
447 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000448 [], II_JR, FrmR> {
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000449 let hasDelaySlot = 1;
450 let isBranch = 1;
451 let isIndirectBranch = 1;
452}
453
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000454// Base class for JRADDIUSP instruction.
455class JumpRAddiuStackMM16 :
456 MicroMipsInst16<(outs), (ins uimm5_lsl2:$imm), "jraddiusp\t$imm",
Daniel Sanders86cce702015-09-22 13:36:28 +0000457 [], II_JRADDIUSP, FrmR> {
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000458 let isTerminator = 1;
459 let isBarrier = 1;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000460 let isBranch = 1;
461 let isIndirectBranch = 1;
462}
463
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000464// 16-bit Jump and Link (Call) - Short Delay Slot
465class JumpLinkRegSMM16<string opstr, RegisterOperand RO> :
466 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000467 [], II_JALRS, FrmR> {
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000468 let isCall = 1;
469 let hasDelaySlot = 1;
470 let Defs = [RA];
471}
472
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000473// 16-bit Jump Register Compact - No delay slot
474class JumpRegCMM16<string opstr, RegisterOperand RO> :
475 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000476 [], II_JRC, FrmR> {
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000477 let isTerminator = 1;
478 let isBarrier = 1;
479 let isBranch = 1;
480 let isIndirectBranch = 1;
481}
482
Jozef Kolek56a6a7d2014-11-27 18:18:42 +0000483// Break16 and Sdbbp16
484class BrkSdbbp16MM<string opstr> :
485 MicroMipsInst16<(outs), (ins uimm4:$code_),
486 !strconcat(opstr, "\t$code_"),
487 [], NoItinerary, FrmOther>;
488
Jozef Kolek9761e962015-01-12 12:03:34 +0000489class CBranchZeroMM<string opstr, DAGOperand opnd, RegisterOperand RO> :
490 MicroMipsInst16<(outs), (ins RO:$rs, opnd:$offset),
Daniel Sanders86cce702015-09-22 13:36:28 +0000491 !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZ, FrmI> {
Jozef Kolek9761e962015-01-12 12:03:34 +0000492 let isBranch = 1;
493 let isTerminator = 1;
494 let hasDelaySlot = 1;
495 let Defs = [AT];
496}
497
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000498// MicroMIPS Jump and Link (Call) - Short Delay Slot
499let isCall = 1, hasDelaySlot = 1, Defs = [RA] in {
500 class JumpLinkMM<string opstr, DAGOperand opnd> :
501 InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000502 [], II_JALS, FrmJ, opstr> {
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000503 let DecoderMethod = "DecodeJumpTargetMM";
504 }
505
506 class JumpLinkRegMM<string opstr, RegisterOperand RO>:
507 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000508 [], II_JALRS, FrmR>;
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000509
510 class BranchCompareToZeroLinkMM<string opstr, DAGOperand opnd,
511 RegisterOperand RO> :
512 InstSE<(outs), (ins RO:$rs, opnd:$offset),
Daniel Sanders86cce702015-09-22 13:36:28 +0000513 !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZALS, FrmI, opstr>;
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000514}
515
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000516class LoadWordIndexedScaledMM<string opstr, RegisterOperand RO,
517 InstrItinClass Itin = NoItinerary,
518 SDPatternOperator OpNode = null_frag> :
519 InstSE<(outs RO:$rd), (ins PtrRC:$base, PtrRC:$index),
520 !strconcat(opstr, "\t$rd, ${index}(${base})"), [], Itin, FrmFI>;
521
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000522class PrefetchIndexed<string opstr> :
523 InstSE<(outs), (ins PtrRC:$base, PtrRC:$index, uimm5:$hint),
524 !strconcat(opstr, "\t$hint, ${index}(${base})"), [], NoItinerary, FrmOther>;
525
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000526class AddImmUPC<string opstr, RegisterOperand RO> :
527 InstSE<(outs RO:$rs), (ins simm23_lsl2:$imm),
528 !strconcat(opstr, "\t$rs, $imm"), [], NoItinerary, FrmR>;
529
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000530/// A list of registers used by load/store multiple instructions.
531def RegListAsmOperand : AsmOperandClass {
532 let Name = "RegList";
533 let ParserMethod = "parseRegisterList";
534}
535
536def reglist : Operand<i32> {
537 let EncoderMethod = "getRegisterListOpValue";
538 let ParserMatchClass = RegListAsmOperand;
539 let PrintMethod = "printRegisterList";
540 let DecoderMethod = "DecodeRegListOperand";
541}
542
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000543def RegList16AsmOperand : AsmOperandClass {
544 let Name = "RegList16";
545 let ParserMethod = "parseRegisterList";
546 let PredicateMethod = "isRegList16";
547 let RenderMethod = "addRegListOperands";
548}
549
550def reglist16 : Operand<i32> {
551 let EncoderMethod = "getRegisterListOpValue16";
552 let DecoderMethod = "DecodeRegListOperand16";
553 let PrintMethod = "printRegisterList";
554 let ParserMatchClass = RegList16AsmOperand;
555}
556
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000557class StoreMultMM<string opstr,
558 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
559 InstSE<(outs), (ins reglist:$rt, mem_mm_12:$addr),
560 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
561 let DecoderMethod = "DecodeMemMMImm12";
562 let mayStore = 1;
563}
564
565class LoadMultMM<string opstr,
566 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
567 InstSE<(outs reglist:$rt), (ins mem_mm_12:$addr),
568 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
569 let DecoderMethod = "DecodeMemMMImm12";
570 let mayLoad = 1;
571}
572
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000573class StoreMultMM16<string opstr,
574 InstrItinClass Itin = NoItinerary,
575 ComplexPattern Addr = addr> :
576 MicroMipsInst16<(outs), (ins reglist16:$rt, mem_mm_4sp:$addr),
577 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolekd68d424a2015-02-10 12:41:13 +0000578 let DecoderMethod = "DecodeMemMMReglistImm4Lsl2";
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000579 let mayStore = 1;
580}
581
582class LoadMultMM16<string opstr,
583 InstrItinClass Itin = NoItinerary,
584 ComplexPattern Addr = addr> :
585 MicroMipsInst16<(outs reglist16:$rt), (ins mem_mm_4sp:$addr),
586 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolekd68d424a2015-02-10 12:41:13 +0000587 let DecoderMethod = "DecodeMemMMReglistImm4Lsl2";
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000588 let mayLoad = 1;
589}
590
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000591class UncondBranchMM16<string opstr> :
592 MicroMipsInst16<(outs), (ins brtarget10_mm:$offset),
593 !strconcat(opstr, "\t$offset"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000594 [], II_B, FrmI> {
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000595 let isBranch = 1;
596 let isTerminator = 1;
597 let isBarrier = 1;
598 let hasDelaySlot = 1;
599 let Predicates = [RelocPIC, InMicroMips];
600 let Defs = [AT];
601}
602
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000603def ADDU16_MM : ArithRMM16<"addu16", GPRMM16Opnd, 1, II_ADDU, add>,
Zoran Jovanovic6b28f092015-09-09 13:55:45 +0000604 ARITH_FM_MM16<0>, ISA_MICROMIPS_NOT_32R6_64R6;
605def AND16_MM : LogicRMM16<"and16", GPRMM16Opnd, II_AND, and>,
606 LOGIC_FM_MM16<0x2>, ISA_MICROMIPS_NOT_32R6_64R6;
607def ANDI16_MM : AndImmMM16<"andi16", GPRMM16Opnd, II_AND>, ANDI_FM_MM16<0x0b>,
608 ISA_MICROMIPS_NOT_32R6_64R6;
609def NOT16_MM : NotMM16<"not16", GPRMM16Opnd>, LOGIC_FM_MM16<0x0>,
610 ISA_MICROMIPS_NOT_32R6_64R6;
611def OR16_MM : LogicRMM16<"or16", GPRMM16Opnd, II_OR, or>, LOGIC_FM_MM16<0x3>,
612 ISA_MICROMIPS_NOT_32R6_64R6;
613def SLL16_MM : ShiftIMM16<"sll16", uimm3_shift, GPRMM16Opnd, II_SLL>,
614 SHIFT_FM_MM16<0>, ISA_MICROMIPS_NOT_32R6_64R6;
615def SRL16_MM : ShiftIMM16<"srl16", uimm3_shift, GPRMM16Opnd, II_SRL>,
616 SHIFT_FM_MM16<1>, ISA_MICROMIPS_NOT_32R6_64R6;
617
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000618def SUBU16_MM : ArithRMM16<"subu16", GPRMM16Opnd, 0, II_SUBU, sub>,
Hrvoje Varga3a3c4b82015-10-15 08:39:07 +0000619 ARITH_FM_MM16<1>, ISA_MICROMIPS_NOT_32R6_64R6;
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000620def XOR16_MM : LogicRMM16<"xor16", GPRMM16Opnd, II_XOR, xor>,
Hrvoje Varga3a3c4b82015-10-15 08:39:07 +0000621 LOGIC_FM_MM16<0x1>, ISA_MICROMIPS_NOT_32R6_64R6;
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000622def LBU16_MM : LoadMM16<"lbu16", GPRMM16Opnd, zextloadi8, II_LBU,
623 mem_mm_4>, LOAD_STORE_FM_MM16<0x02>;
624def LHU16_MM : LoadMM16<"lhu16", GPRMM16Opnd, zextloadi16, II_LHU,
625 mem_mm_4_lsl1>, LOAD_STORE_FM_MM16<0x0a>;
626def LW16_MM : LoadMM16<"lw16", GPRMM16Opnd, load, II_LW, mem_mm_4_lsl2>,
627 LOAD_STORE_FM_MM16<0x1a>;
628def SB16_MM : StoreMM16<"sb16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei8,
629 II_SB, mem_mm_4>, LOAD_STORE_FM_MM16<0x22>;
630def SH16_MM : StoreMM16<"sh16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei16,
631 II_SH, mem_mm_4_lsl1>,
632 LOAD_STORE_FM_MM16<0x2a>;
633def SW16_MM : StoreMM16<"sw16", GPRMM16OpndZero, GPRMM16Opnd, store, II_SW,
634 mem_mm_4_lsl2>, LOAD_STORE_FM_MM16<0x3a>;
Daniel Sanderse473dc92016-05-09 13:38:25 +0000635def LWGP_MM : LoadGPMM16<"lw", GPRMM16Opnd, II_LW, mem_mm_gp_simm7_lsl2>,
Jozef Koleke10a02e2015-01-28 17:27:26 +0000636 LOAD_GP_FM_MM16<0x19>;
Jozef Kolek12c69822014-12-23 16:16:33 +0000637def LWSP_MM : LoadSPMM16<"lw", GPR32Opnd, II_LW, mem_mm_sp_imm5_lsl2>,
638 LOAD_STORE_SP_FM_MM16<0x12>;
639def SWSP_MM : StoreSPMM16<"sw", GPR32Opnd, II_SW, mem_mm_sp_imm5_lsl2>,
640 LOAD_STORE_SP_FM_MM16<0x32>;
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000641def ADDIUR1SP_MM : AddImmUR1SP<"addiur1sp", GPRMM16Opnd>, ADDIUR1SP_FM_MM16;
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000642def ADDIUR2_MM : AddImmUR2<"addiur2", GPRMM16Opnd>, ADDIUR2_FM_MM16;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000643def ADDIUS5_MM : AddImmUS5<"addius5", GPR32Opnd>, ADDIUS5_FM_MM16;
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000644def ADDIUSP_MM : AddImmUSP<"addiusp">, ADDIUSP_FM_MM16;
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000645def MFHI16_MM : MoveFromHILOMM<"mfhi", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x10>;
646def MFLO16_MM : MoveFromHILOMM<"mflo", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x12>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000647def MOVE16_MM : MoveMM16<"move", GPR32Opnd>, MOVE_FM_MM16<0x03>;
Zoran Jovanovic41688672015-02-10 16:36:20 +0000648def MOVEP_MM : MovePMM16<"movep", GPRMM16OpndMoveP>, MOVEP_FM_MM16;
Daniel Sanders97297772016-03-22 14:40:00 +0000649def LI16_MM : LoadImmMM16<"li16", li16_imm, GPRMM16Opnd>, LI_FM_MM16,
Jozef Koleka330a472014-12-11 13:56:23 +0000650 IsAsCheapAsAMove;
Zoran Jovanovic5a8dffc2015-10-05 14:00:09 +0000651def JALR16_MM : JumpLinkRegMM16<"jalr", GPR32Opnd>, JALR_FM_MM16<0x0e>,
652 ISA_MICROMIPS32_NOT_MIPS32R6;
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000653def JALRS16_MM : JumpLinkRegSMM16<"jalrs16", GPR32Opnd>, JALR_FM_MM16<0x0f>;
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000654def JRC16_MM : JumpRegCMM16<"jrc", GPR32Opnd>, JALR_FM_MM16<0x0d>;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000655def JRADDIUSP : JumpRAddiuStackMM16, JRADDIUSP_FM_MM16<0x18>;
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000656def JR16_MM : JumpRegMM16<"jr16", GPR32Opnd>, JALR_FM_MM16<0x0c>;
Jozef Kolek9761e962015-01-12 12:03:34 +0000657def BEQZ16_MM : CBranchZeroMM<"beqz16", brtarget7_mm, GPRMM16Opnd>,
658 BEQNEZ_FM_MM16<0x23>;
659def BNEZ16_MM : CBranchZeroMM<"bnez16", brtarget7_mm, GPRMM16Opnd>,
660 BEQNEZ_FM_MM16<0x2b>;
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000661def B16_MM : UncondBranchMM16<"b16">, B16_FM;
Hrvoje Varga3a3c4b82015-10-15 08:39:07 +0000662def BREAK16_MM : BrkSdbbp16MM<"break16">, BRKSDBBP16_FM_MM<0x28>,
663 ISA_MICROMIPS_NOT_32R6_64R6;
664def SDBBP16_MM : BrkSdbbp16MM<"sdbbp16">, BRKSDBBP16_FM_MM<0x2C>,
665 ISA_MICROMIPS_NOT_32R6_64R6;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000666
Zlatko Buljan797c2ae2015-11-12 13:21:33 +0000667let DecoderNamespace = "MicroMips" in {
668 /// Load and Store Instructions - multiple
669 def SWM16_MM : StoreMultMM16<"swm16">, LWM_FM_MM16<0x5>,
670 ISA_MICROMIPS32_NOT_MIPS32R6;
671 def LWM16_MM : LoadMultMM16<"lwm16">, LWM_FM_MM16<0x4>,
672 ISA_MICROMIPS32_NOT_MIPS32R6;
673}
674
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000675class WaitMM<string opstr> :
676 InstSE<(outs), (ins uimm10:$code_), !strconcat(opstr, "\t$code_"), [],
677 NoItinerary, FrmOther, opstr>;
678
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000679let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000680 /// Compact Branch Instructions
681 def BEQZC_MM : CompactBranchMM<"beqzc", brtarget_mm, seteq, GPR32Opnd>,
682 COMPACT_BRANCH_FM_MM<0x7>;
683 def BNEZC_MM : CompactBranchMM<"bnezc", brtarget_mm, setne, GPR32Opnd>,
684 COMPACT_BRANCH_FM_MM<0x5>;
685
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000686 /// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000687 def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000688 ADDI_FM_MM<0xc>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000689 def ADDi_MM : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000690 ADDI_FM_MM<0x4>;
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000691 def SLTi_MM : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>,
692 SLTI_FM_MM<0x24>;
693 def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>,
694 SLTI_FM_MM<0x2c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000695 def ANDi_MM : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000696 ADDI_FM_MM<0x34>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000697 def ORi_MM : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000698 ADDI_FM_MM<0x14>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000699 def XORi_MM : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000700 ADDI_FM_MM<0x1c>;
Daniel Sandersf8bb23e2016-02-01 15:13:31 +0000701 def LUi_MM : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16_relaxed>, LUI_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000702
Zoran Jovanovicbd28c372013-12-25 10:14:07 +0000703 def LEA_ADDiu_MM : MMRel, EffectiveAddress<"addiu", GPR32Opnd>,
704 LW_FM_MM<0xc>;
705
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000706 /// Arithmetic Instructions (3-Operand, R-Type)
Jozef Kolekc9258082015-03-04 15:47:42 +0000707 def ADDu_MM : MMRel, ArithLogicR<"addu", GPR32Opnd, 1, II_ADDU, add>,
708 ADD_FM_MM<0, 0x150>;
709 def SUBu_MM : MMRel, ArithLogicR<"subu", GPR32Opnd, 0, II_SUBU, sub>,
710 ADD_FM_MM<0, 0x1d0>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000711 def MUL_MM : MMRel, ArithLogicR<"mul", GPR32Opnd>, ADD_FM_MM<0, 0x210>;
712 def ADD_MM : MMRel, ArithLogicR<"add", GPR32Opnd>, ADD_FM_MM<0, 0x110>;
713 def SUB_MM : MMRel, ArithLogicR<"sub", GPR32Opnd>, ADD_FM_MM<0, 0x190>;
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000714 def SLT_MM : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>;
715 def SLTu_MM : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000716 ADD_FM_MM<0, 0x390>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000717 def AND_MM : MMRel, ArithLogicR<"and", GPR32Opnd, 1, II_AND, and>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000718 ADD_FM_MM<0, 0x250>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000719 def OR_MM : MMRel, ArithLogicR<"or", GPR32Opnd, 1, II_OR, or>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000720 ADD_FM_MM<0, 0x290>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000721 def XOR_MM : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, II_XOR, xor>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000722 ADD_FM_MM<0, 0x310>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000723 def NOR_MM : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000724 def MULT_MM : MMRel, Mult<"mult", II_MULT, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000725 MULT_FM_MM<0x22c>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000726 def MULTu_MM : MMRel, Mult<"multu", II_MULTU, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000727 MULT_FM_MM<0x26c>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000728 def SDIV_MM : MMRel, Div<"div", II_DIV, GPR32Opnd, [HI0, LO0]>,
Zlatko Buljan58d6a952016-04-13 08:02:26 +0000729 MULT_FM_MM<0x2ac>, ISA_MIPS1_NOT_32R6_64R6;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000730 def UDIV_MM : MMRel, Div<"divu", II_DIVU, GPR32Opnd, [HI0, LO0]>,
Zlatko Buljan58d6a952016-04-13 08:02:26 +0000731 MULT_FM_MM<0x2ec>, ISA_MIPS1_NOT_32R6_64R6;
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000732
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000733 /// Arithmetic Instructions with PC and Immediate
734 def ADDIUPC_MM : AddImmUPC<"addiupc", GPRMM16Opnd>, ADDIUPC_FM_MM;
735
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000736 /// Shift Instructions
Daniel Sanders980589a2014-01-16 14:27:20 +0000737 def SLL_MM : MMRel, shift_rotate_imm<"sll", uimm5, GPR32Opnd, II_SLL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000738 SRA_FM_MM<0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000739 def SRL_MM : MMRel, shift_rotate_imm<"srl", uimm5, GPR32Opnd, II_SRL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000740 SRA_FM_MM<0x40, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000741 def SRA_MM : MMRel, shift_rotate_imm<"sra", uimm5, GPR32Opnd, II_SRA>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000742 SRA_FM_MM<0x80, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000743 def SLLV_MM : MMRel, shift_rotate_reg<"sllv", GPR32Opnd, II_SLLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000744 SRLV_FM_MM<0x10, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000745 def SRLV_MM : MMRel, shift_rotate_reg<"srlv", GPR32Opnd, II_SRLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000746 SRLV_FM_MM<0x50, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000747 def SRAV_MM : MMRel, shift_rotate_reg<"srav", GPR32Opnd, II_SRAV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000748 SRLV_FM_MM<0x90, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000749 def ROTR_MM : MMRel, shift_rotate_imm<"rotr", uimm5, GPR32Opnd, II_ROTR>,
Zlatko Buljan4807f822016-05-04 12:02:12 +0000750 SRA_FM_MM<0xc0, 0> {
751 list<dag> Pattern = [(set GPR32Opnd:$rd,
752 (rotr GPR32Opnd:$rt, immZExt5:$shamt))];
753 }
Daniel Sanders980589a2014-01-16 14:27:20 +0000754 def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd, II_ROTRV>,
Zlatko Buljan4807f822016-05-04 12:02:12 +0000755 SRLV_FM_MM<0xd0, 0> {
756 list<dag> Pattern = [(set GPR32Opnd:$rd,
757 (rotr GPR32Opnd:$rt, GPR32Opnd:$rs))];
758 }
Akira Hatanakaf0aa6c92013-04-25 01:21:25 +0000759
760 /// Load and Store Instructions - aligned
Vladimir Medicdde3d582013-09-06 12:30:36 +0000761 let DecoderMethod = "DecodeMemMMImm16" in {
762 def LB_MM : Load<"lb", GPR32Opnd>, MMRel, LW_FM_MM<0x7>;
763 def LBu_MM : Load<"lbu", GPR32Opnd>, MMRel, LW_FM_MM<0x5>;
Zlatko Buljan6afea512016-05-18 06:54:59 +0000764 def LH_MM : LoadMemory<"lh", GPR32Opnd, mem_simm16, sextloadi16, II_LH,
765 addrDefault>, MMRel, LW_FM_MM<0xf>;
766 def LHu_MM : LoadMemory<"lhu", GPR32Opnd, mem_simm16, zextloadi16, II_LHU>,
767 MMRel, LW_FM_MM<0xd>;
Vladimir Medicdde3d582013-09-06 12:30:36 +0000768 def LW_MM : Load<"lw", GPR32Opnd>, MMRel, LW_FM_MM<0x3f>;
769 def SB_MM : Store<"sb", GPR32Opnd>, MMRel, LW_FM_MM<0x6>;
770 def SH_MM : Store<"sh", GPR32Opnd>, MMRel, LW_FM_MM<0xe>;
771 def SW_MM : Store<"sw", GPR32Opnd>, MMRel, LW_FM_MM<0x3e>;
772 }
Jack Carter97700972013-08-13 20:19:16 +0000773
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000774 let DecoderMethod = "DecodeMemMMImm9" in {
775 def LBE_MM : Load<"lbe", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x4>;
776 def LBuE_MM : Load<"lbue", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x0>;
Zlatko Buljan6afea512016-05-18 06:54:59 +0000777 def LHE_MM : LoadMemory<"lhe", GPR32Opnd, mem_simm9>,
778 POOL32C_LHUE_FM_MM<0x18, 0x6, 0x5>;
779 def LHuE_MM : LoadMemory<"lhue", GPR32Opnd, mem_simm9>,
780 POOL32C_LHUE_FM_MM<0x18, 0x6, 0x1>;
Zlatko Buljan531809d2016-04-29 08:36:54 +0000781 def LWE_MM : LoadMemory<"lwe", GPR32Opnd, mem_simm9>,
782 POOL32C_LHUE_FM_MM<0x18, 0x6, 0x7>;
783 def SBE_MM : StoreMemory<"sbe", GPR32Opnd, mem_simm9>,
784 POOL32C_LHUE_FM_MM<0x18, 0xa, 0x4>;
785 def SHE_MM : StoreMemory<"she", GPR32Opnd, mem_simm9>,
786 POOL32C_LHUE_FM_MM<0x18, 0xa, 0x5>;
787 def SWE_MM : StoreMemory<"swe", GPR32Opnd, mem_simm9>,
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000788 POOL32C_LHUE_FM_MM<0x18, 0xa, 0x7>;
789 }
790
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000791 def LWXS_MM : LoadWordIndexedScaledMM<"lwxs", GPR32Opnd>, LWXS_FM_MM<0x118>;
792
Daniel Sanders0b385ac2014-01-21 15:21:14 +0000793 def LWU_MM : LoadMM<"lwu", GPR32Opnd, zextloadi32, II_LWU>, LL_FM_MM<0xe>;
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000794
Jack Carter97700972013-08-13 20:19:16 +0000795 /// Load and Store Instructions - unaligned
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000796 def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12>,
797 LWL_FM_MM<0x0>;
798 def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12>,
799 LWL_FM_MM<0x1>;
800 def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12>,
801 LWL_FM_MM<0x8>;
802 def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12>,
803 LWL_FM_MM<0x9>;
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000804 let DecoderMethod = "DecodeMemMMImm9" in {
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000805 def LWLE_MM : LoadLeftRightMM<"lwle", MipsLWL, GPR32Opnd, mem_mm_9>,
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000806 POOL32C_STEVA_LDEVA_FM_MM<0x6, 0x2>;
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000807 def LWRE_MM : LoadLeftRightMM<"lwre", MipsLWR, GPR32Opnd, mem_mm_9>,
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000808 POOL32C_STEVA_LDEVA_FM_MM<0x6, 0x3>;
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000809 def SWLE_MM : StoreLeftRightMM<"swle", MipsSWL, GPR32Opnd, mem_mm_9>,
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000810 POOL32C_STEVA_LDEVA_FM_MM<0xa, 0x0>;
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000811 def SWRE_MM : StoreLeftRightMM<"swre", MipsSWR, GPR32Opnd, mem_mm_9>,
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000812 POOL32C_STEVA_LDEVA_FM_MM<0xa, 0x1>, ISA_MIPS1_NOT_32R6_64R6;
813 }
Vladimir Medice0fbb442013-09-06 12:41:17 +0000814
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000815 /// Load and Store Instructions - multiple
816 def SWM32_MM : StoreMultMM<"swm32">, LWM_FM_MM<0xd>;
817 def LWM32_MM : LoadMultMM<"lwm32">, LWM_FM_MM<0x5>;
818
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000819 /// Load and Store Pair Instructions
820 def SWP_MM : StorePairMM<"swp">, LWM_FM_MM<0x9>;
821 def LWP_MM : LoadPairMM<"lwp">, LWM_FM_MM<0x1>;
822
Zoran Jovanovic14c567b2015-01-28 21:52:27 +0000823 /// Load and Store multiple pseudo Instructions
824 class LoadWordMultMM<string instr_asm > :
825 MipsAsmPseudoInst<(outs reglist:$rt), (ins mem_mm_12:$addr),
826 !strconcat(instr_asm, "\t$rt, $addr")> ;
827
828 class StoreWordMultMM<string instr_asm > :
829 MipsAsmPseudoInst<(outs), (ins reglist:$rt, mem_mm_12:$addr),
830 !strconcat(instr_asm, "\t$rt, $addr")> ;
831
832
833 def SWM_MM : StoreWordMultMM<"swm">;
834 def LWM_MM : LoadWordMultMM<"lwm">;
835
Vladimir Medice0fbb442013-09-06 12:41:17 +0000836 /// Move Conditional
837 def MOVZ_I_MM : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd,
838 NoItinerary>, ADD_FM_MM<0, 0x58>;
839 def MOVN_I_MM : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd,
840 NoItinerary>, ADD_FM_MM<0, 0x18>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000841 def MOVT_I_MM : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, II_MOVT>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000842 CMov_F_I_FM_MM<0x25>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000843 def MOVF_I_MM : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000844 CMov_F_I_FM_MM<0x5>;
Vladimir Medic457ba562013-09-06 12:53:21 +0000845
846 /// Move to/from HI/LO
847 def MTHI_MM : MMRel, MoveToLOHI<"mthi", GPR32Opnd, [HI0]>,
848 MTLO_FM_MM<0x0b5>;
849 def MTLO_MM : MMRel, MoveToLOHI<"mtlo", GPR32Opnd, [LO0]>,
850 MTLO_FM_MM<0x0f5>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000851 def MFHI_MM : MMRel, MoveFromLOHI<"mfhi", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000852 MFLO_FM_MM<0x035>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000853 def MFLO_MM : MMRel, MoveFromLOHI<"mflo", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000854 MFLO_FM_MM<0x075>;
Vladimir Medicb936da12013-09-06 13:08:00 +0000855
856 /// Multiply Add/Sub Instructions
Daniel Sanderse95a1372014-01-17 14:32:41 +0000857 def MADD_MM : MMRel, MArithR<"madd", II_MADD, 1>, MULT_FM_MM<0x32c>;
858 def MADDU_MM : MMRel, MArithR<"maddu", II_MADDU, 1>, MULT_FM_MM<0x36c>;
859 def MSUB_MM : MMRel, MArithR<"msub", II_MSUB>, MULT_FM_MM<0x3ac>;
860 def MSUBU_MM : MMRel, MArithR<"msubu", II_MSUBU>, MULT_FM_MM<0x3ec>;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000861
862 /// Count Leading
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000863 def CLZ_MM : MMRel, CountLeading0<"clz", GPR32Opnd>, CLO_FM_MM<0x16c>,
864 ISA_MIPS32;
865 def CLO_MM : MMRel, CountLeading1<"clo", GPR32Opnd>, CLO_FM_MM<0x12c>,
866 ISA_MIPS32;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000867
868 /// Sign Ext In Register Instructions.
Daniel Sandersfcea8102014-05-12 12:28:15 +0000869 def SEB_MM : MMRel, SignExtInReg<"seb", i8, GPR32Opnd, II_SEB>,
870 SEB_FM_MM<0x0ac>, ISA_MIPS32R2;
871 def SEH_MM : MMRel, SignExtInReg<"seh", i16, GPR32Opnd, II_SEH>,
872 SEB_FM_MM<0x0ec>, ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000873
874 /// Word Swap Bytes Within Halfwords
Daniel Sanders254f3872015-09-22 10:01:13 +0000875 def WSBH_MM : MMRel, SubwordSwap<"wsbh", GPR32Opnd, II_WSBH>,
876 SEB_FM_MM<0x1ec>, ISA_MIPS32R2;
Zlatko Buljan5da2f6c2015-12-21 13:08:58 +0000877 // TODO: Add '0 < pos+size <= 32' constraint check to ext instruction
Daniel Sanders611eb822016-02-29 15:26:54 +0000878 def EXT_MM : MMRel, ExtBase<"ext", GPR32Opnd, uimm5, uimm5_plus1, immZExt5,
879 immZExt5Plus1, MipsExt>, EXT_FM_MM<0x2c>;
Hrvoje Varga46458d02016-02-25 12:53:29 +0000880 def INS_MM : MMRel, InsBase<"ins", GPR32Opnd, uimm5, uimm5_inssize_plus1,
Daniel Sanders611eb822016-02-29 15:26:54 +0000881 MipsIns>, EXT_FM_MM<0x0c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000882
883 /// Jump Instructions
884 let DecoderMethod = "DecodeJumpTargetMM" in {
885 def J_MM : MMRel, JumpFJ<jmptarget_mm, "j", br, bb, "j">,
886 J_FM_MM<0x35>;
887 def JAL_MM : MMRel, JumpLink<"jal", calltarget_mm>, J_FM_MM<0x3d>;
Jozef Kolek1fd65482015-02-18 17:15:48 +0000888 def JALX_MM : MMRel, JumpLink<"jalx", calltarget>, J_FM_MM<0x3c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000889 }
Hrvoje Vargac962c492016-06-09 12:57:23 +0000890 def JR_MM : MMRel, IndirectBranch<"jr", GPR32Opnd>, JR_FM_MM<0x3c>,
891 ISA_MICROMIPS32_NOT_MIPS32R6;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000892 def JALR_MM : JumpLinkReg<"jalr", GPR32Opnd>, JALR_FM_MM<0x03c>;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000893
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000894 /// Jump Instructions - Short Delay Slot
895 def JALS_MM : JumpLinkMM<"jals", calltarget_mm>, J_FM_MM<0x1d>;
896 def JALRS_MM : JumpLinkRegMM<"jalrs", GPR32Opnd>, JALR_FM_MM<0x13c>;
897
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000898 /// Branch Instructions
899 def BEQ_MM : MMRel, CBranch<"beq", brtarget_mm, seteq, GPR32Opnd>,
900 BEQ_FM_MM<0x25>;
901 def BNE_MM : MMRel, CBranch<"bne", brtarget_mm, setne, GPR32Opnd>,
902 BEQ_FM_MM<0x2d>;
903 def BGEZ_MM : MMRel, CBranchZero<"bgez", brtarget_mm, setge, GPR32Opnd>,
904 BGEZ_FM_MM<0x2>;
905 def BGTZ_MM : MMRel, CBranchZero<"bgtz", brtarget_mm, setgt, GPR32Opnd>,
906 BGEZ_FM_MM<0x6>;
907 def BLEZ_MM : MMRel, CBranchZero<"blez", brtarget_mm, setle, GPR32Opnd>,
908 BGEZ_FM_MM<0x4>;
909 def BLTZ_MM : MMRel, CBranchZero<"bltz", brtarget_mm, setlt, GPR32Opnd>,
910 BGEZ_FM_MM<0x0>;
911 def BGEZAL_MM : MMRel, BGEZAL_FT<"bgezal", brtarget_mm, GPR32Opnd>,
912 BGEZAL_FM_MM<0x03>;
913 def BLTZAL_MM : MMRel, BGEZAL_FT<"bltzal", brtarget_mm, GPR32Opnd>,
914 BGEZAL_FM_MM<0x01>;
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000915
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000916 /// Branch Instructions - Short Delay Slot
917 def BGEZALS_MM : BranchCompareToZeroLinkMM<"bgezals", brtarget_mm,
918 GPR32Opnd>, BGEZAL_FM_MM<0x13>;
919 def BLTZALS_MM : BranchCompareToZeroLinkMM<"bltzals", brtarget_mm,
920 GPR32Opnd>, BGEZAL_FM_MM<0x11>;
921
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000922 /// Control Instructions
923 def SYNC_MM : MMRel, SYNC_FT<"sync">, SYNC_FM_MM;
924 def BREAK_MM : MMRel, BRK_FT<"break">, BRK_FM_MM;
Daniel Sanders03a8d2f2016-02-29 16:06:38 +0000925 def SYSCALL_MM : MMRel, SYS_FT<"syscall", uimm10>, SYS_FM_MM;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000926 def WAIT_MM : WaitMM<"wait">, WAIT_FM_MM;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000927 def ERET_MM : MMRel, ER_FT<"eret">, ER_FM_MM<0x3cd>;
928 def DERET_MM : MMRel, ER_FT<"deret">, ER_FM_MM<0x38d>;
Daniel Sanders387fc152014-05-13 11:45:36 +0000929 def EI_MM : MMRel, DEI_FT<"ei", GPR32Opnd>, EI_FM_MM<0x15d>,
930 ISA_MIPS32R2;
931 def DI_MM : MMRel, DEI_FT<"di", GPR32Opnd>, EI_FM_MM<0x11d>,
932 ISA_MIPS32R2;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000933
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000934 /// Trap Instructions
Daniel Sandersf8bb23e2016-02-01 15:13:31 +0000935 def TEQ_MM : MMRel, TEQ_FT<"teq", GPR32Opnd, uimm4>, TEQ_FM_MM<0x0>;
936 def TGE_MM : MMRel, TEQ_FT<"tge", GPR32Opnd, uimm4>, TEQ_FM_MM<0x08>;
937 def TGEU_MM : MMRel, TEQ_FT<"tgeu", GPR32Opnd, uimm4>, TEQ_FM_MM<0x10>;
938 def TLT_MM : MMRel, TEQ_FT<"tlt", GPR32Opnd, uimm4>, TEQ_FM_MM<0x20>;
939 def TLTU_MM : MMRel, TEQ_FT<"tltu", GPR32Opnd, uimm4>, TEQ_FM_MM<0x28>;
940 def TNE_MM : MMRel, TEQ_FT<"tne", GPR32Opnd, uimm4>, TEQ_FM_MM<0x30>;
Zoran Jovanovicccb70ca2013-11-13 13:15:03 +0000941
942 def TEQI_MM : MMRel, TEQI_FT<"teqi", GPR32Opnd>, TEQI_FM_MM<0x0e>;
943 def TGEI_MM : MMRel, TEQI_FT<"tgei", GPR32Opnd>, TEQI_FM_MM<0x09>;
944 def TGEIU_MM : MMRel, TEQI_FT<"tgeiu", GPR32Opnd>, TEQI_FM_MM<0x0b>;
945 def TLTI_MM : MMRel, TEQI_FT<"tlti", GPR32Opnd>, TEQI_FM_MM<0x08>;
946 def TLTIU_MM : MMRel, TEQI_FT<"tltiu", GPR32Opnd>, TEQI_FM_MM<0x0a>;
947 def TNEI_MM : MMRel, TEQI_FT<"tnei", GPR32Opnd>, TEQI_FM_MM<0x0c>;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000948
949 /// Load-linked, Store-conditional
950 def LL_MM : LLBaseMM<"ll", GPR32Opnd>, LL_FM_MM<0x3>;
951 def SC_MM : SCBaseMM<"sc", GPR32Opnd>, LL_FM_MM<0xb>;
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000952
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000953 def LLE_MM : LLEBaseMM<"lle", GPR32Opnd>, LLE_FM_MM<0x6>;
954 def SCE_MM : SCEBaseMM<"sce", GPR32Opnd>, LLE_FM_MM<0xA>;
955
Jozef Kolekab6d1cc2014-12-23 19:55:34 +0000956 let DecoderMethod = "DecodeCacheOpMM" in {
957 def CACHE_MM : MMRel, CacheOp<"cache", mem_mm_12>,
958 CACHE_PREF_FM_MM<0x08, 0x6>;
959 def PREF_MM : MMRel, CacheOp<"pref", mem_mm_12>,
960 CACHE_PREF_FM_MM<0x18, 0x2>;
961 }
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000962
963 let DecoderMethod = "DecodePrefeOpMM" in {
964 def PREFE_MM : MMRel, CacheOp<"prefe", mem_mm_9>,
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000965 CACHE_PREFE_FM_MM<0x18, 0x2>;
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000966 def CACHEE_MM : MMRel, CacheOp<"cachee", mem_mm_9>,
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000967 CACHE_PREFE_FM_MM<0x18, 0x3>;
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000968 }
Jozef Kolekab6d1cc2014-12-23 19:55:34 +0000969 def SSNOP_MM : MMRel, Barrier<"ssnop">, BARRIER_FM_MM<0x1>;
970 def EHB_MM : MMRel, Barrier<"ehb">, BARRIER_FM_MM<0x3>;
971 def PAUSE_MM : MMRel, Barrier<"pause">, BARRIER_FM_MM<0x5>;
972
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000973 def TLBP_MM : MMRel, TLB<"tlbp">, COP0_TLB_FM_MM<0x0d>;
974 def TLBR_MM : MMRel, TLB<"tlbr">, COP0_TLB_FM_MM<0x4d>;
975 def TLBWI_MM : MMRel, TLB<"tlbwi">, COP0_TLB_FM_MM<0x8d>;
976 def TLBWR_MM : MMRel, TLB<"tlbwr">, COP0_TLB_FM_MM<0xcd>;
Jozef Kolekdc62fc42014-11-19 11:25:50 +0000977
Daniel Sanders03a8d2f2016-02-29 16:06:38 +0000978 def SDBBP_MM : MMRel, SYS_FT<"sdbbp", uimm10>, SDBBP_FM_MM;
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000979
980 def PREFX_MM : PrefetchIndexed<"prefx">, POOL32F_PREFX_FM_MM<0x15, 0x1A0>;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000981}
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000982
Hrvoje Varga18148672015-10-28 11:04:29 +0000983let DecoderNamespace = "MicroMips" in {
984 def RDHWR_MM : MMRel, R6MMR6Rel, ReadHardware<GPR32Opnd, HWRegsOpnd>,
985 RDHWR_FM_MM, ISA_MICROMIPS32_NOT_MIPS32R6;
986}
987
Zoran Jovanovicfd888632014-11-12 13:30:10 +0000988let Predicates = [InMicroMips] in {
989
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000990//===----------------------------------------------------------------------===//
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000991// MicroMips arbitrary patterns that map to one or more instructions
992//===----------------------------------------------------------------------===//
993
Jozef Koleka330a472014-12-11 13:56:23 +0000994def : MipsPat<(i32 immLi16:$imm),
995 (LI16_MM immLi16:$imm)>;
996def : MipsPat<(i32 immSExt16:$imm),
997 (ADDiu_MM ZERO, immSExt16:$imm)>;
998def : MipsPat<(i32 immZExt16:$imm),
999 (ORi_MM ZERO, immZExt16:$imm)>;
Jozef Kolek44689472015-03-11 20:28:31 +00001000def : MipsPat<(not GPR32:$in),
1001 (NOR_MM GPR32Opnd:$in, ZERO)>;
Jozef Koleka330a472014-12-11 13:56:23 +00001002
Jozef Kolek4d55b4d2014-11-19 13:23:58 +00001003def : MipsPat<(add GPRMM16:$src, immSExtAddiur2:$imm),
1004 (ADDIUR2_MM GPRMM16:$src, immSExtAddiur2:$imm)>;
Jozef Kolek73f64ea2014-11-19 13:11:09 +00001005def : MipsPat<(add GPR32:$src, immSExtAddius5:$imm),
1006 (ADDIUS5_MM GPR32:$src, immSExtAddius5:$imm)>;
1007def : MipsPat<(add GPR32:$src, immSExt16:$imm),
1008 (ADDiu_MM GPR32:$src, immSExt16:$imm)>;
1009
Zoran Jovanovic06c9d552014-11-05 17:43:00 +00001010def : MipsPat<(and GPRMM16:$src, immZExtAndi16:$imm),
1011 (ANDI16_MM GPRMM16:$src, immZExtAndi16:$imm)>;
1012def : MipsPat<(and GPR32:$src, immZExt16:$imm),
1013 (ANDi_MM GPR32:$src, immZExt16:$imm)>;
1014
Zoran Jovanovic9f997232014-11-05 17:38:31 +00001015def : MipsPat<(shl GPRMM16:$src, immZExt2Shift:$imm),
1016 (SLL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
1017def : MipsPat<(shl GPR32:$src, immZExt5:$imm),
1018 (SLL_MM GPR32:$src, immZExt5:$imm)>;
Zlatko Buljan29813622016-04-27 11:02:23 +00001019def : MipsPat<(shl GPR32:$lhs, GPR32:$rhs),
1020 (SLLV_MM GPR32:$lhs, GPR32:$rhs)>;
Zoran Jovanovic9f997232014-11-05 17:38:31 +00001021
1022def : MipsPat<(srl GPRMM16:$src, immZExt2Shift:$imm),
1023 (SRL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
1024def : MipsPat<(srl GPR32:$src, immZExt5:$imm),
1025 (SRL_MM GPR32:$src, immZExt5:$imm)>;
Zlatko Buljan29813622016-04-27 11:02:23 +00001026def : MipsPat<(srl GPR32:$lhs, GPR32:$rhs),
1027 (SRLV_MM GPR32:$lhs, GPR32:$rhs)>;
1028
1029def : MipsPat<(sra GPR32:$src, immZExt5:$imm),
1030 (SRA_MM GPR32:$src, immZExt5:$imm)>;
1031def : MipsPat<(sra GPR32:$lhs, GPR32:$rhs),
1032 (SRAV_MM GPR32:$lhs, GPR32:$rhs)>;
Zoran Jovanovic9f997232014-11-05 17:38:31 +00001033
Zoran Jovanovic5a1a7802015-02-04 15:43:17 +00001034def : MipsPat<(store GPRMM16:$src, addrimm4lsl2:$addr),
1035 (SW16_MM GPRMM16:$src, addrimm4lsl2:$addr)>;
1036def : MipsPat<(store GPR32:$src, addr:$addr),
1037 (SW_MM GPR32:$src, addr:$addr)>;
1038
1039def : MipsPat<(load addrimm4lsl2:$addr),
1040 (LW16_MM addrimm4lsl2:$addr)>;
1041def : MipsPat<(load addr:$addr),
1042 (LW_MM addr:$addr)>;
Zlatko Buljande0bbe62016-04-27 11:31:44 +00001043def : MipsPat<(subc GPR32:$lhs, GPR32:$rhs),
1044 (SUBu_MM GPR32:$lhs, GPR32:$rhs)>;
Zoran Jovanovic5a1a7802015-02-04 15:43:17 +00001045
Zlatko Buljan6afea512016-05-18 06:54:59 +00001046let AddedComplexity = 40 in {
1047 def : MipsPat<(i32 (sextloadi16 addrRegImm:$a)),
1048 (LH_MM addrRegImm:$a)>;
1049}
1050def : MipsPat<(atomic_load_16 addr:$a),
1051 (LH_MM addr:$a)>;
1052def : MipsPat<(i32 (extloadi16 addr:$src)),
1053 (LHu_MM addr:$src)>;
1054
Zoran Jovanovic9f997232014-11-05 17:38:31 +00001055//===----------------------------------------------------------------------===//
Zoran Jovanovica0f53282014-03-20 10:41:37 +00001056// MicroMips instruction aliases
1057//===----------------------------------------------------------------------===//
1058
Jozef Kolek5cfebdd2015-01-21 12:39:30 +00001059class UncondBranchMMPseudo<string opstr> :
1060 MipsAsmPseudoInst<(outs), (ins brtarget_mm:$offset),
1061 !strconcat(opstr, "\t$offset")>;
1062
Zoran Jovanovicada70912015-09-07 11:56:37 +00001063def B_MM_Pseudo : UncondBranchMMPseudo<"b">, ISA_MICROMIPS;
Jozef Kolek5cfebdd2015-01-21 12:39:30 +00001064
Zlatko Buljan58d6a952016-04-13 08:02:26 +00001065def SDIV_MM_Pseudo : MultDivPseudo<SDIV_MM, ACC64, GPR32Opnd, MipsDivRem,
1066 II_DIV, 0, 1, 1>, ISA_MIPS1_NOT_32R6_64R6;
1067def UDIV_MM_Pseudo : MultDivPseudo<UDIV_MM, ACC64, GPR32Opnd, MipsDivRemU,
1068 II_DIVU, 0, 1, 1>, ISA_MIPS1_NOT_32R6_64R6;
1069
Daniel Sanders7d290b02014-05-08 16:12:31 +00001070 def : MipsInstAlias<"wait", (WAIT_MM 0x0), 1>;
Jozef Kolekc7e220f2014-11-29 13:29:24 +00001071 def : MipsInstAlias<"nop", (SLL_MM ZERO, ZERO, 0), 1>;
1072 def : MipsInstAlias<"nop", (MOVE16_MM ZERO, ZERO), 1>;
Zoran Jovanovica0f53282014-03-20 10:41:37 +00001073}
Zoran Jovanovic67e04be2015-06-24 10:32:16 +00001074
1075let Predicates = [InMicroMips] in {
1076def : MipsInstAlias<"ei", (EI_MM ZERO), 1>, ISA_MIPS32R2;
Zlatko Buljan5da2f6c2015-12-21 13:08:58 +00001077def : MipsInstAlias<"di", (DI_MM ZERO), 1>, ISA_MIPS32R2;
Zoran Jovanovic7ba636c2015-09-17 10:14:09 +00001078def : MipsInstAlias<"teq $rs, $rt",
1079 (TEQ_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1080def : MipsInstAlias<"tge $rs, $rt",
1081 (TGE_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1082def : MipsInstAlias<"tgeu $rs, $rt",
1083 (TGEU_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1084def : MipsInstAlias<"tlt $rs, $rt",
1085 (TLT_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1086def : MipsInstAlias<"tltu $rs, $rt",
1087 (TLTU_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1088def : MipsInstAlias<"tne $rs, $rt",
1089 (TNE_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
Zlatko Buljan29813622016-04-27 11:02:23 +00001090def : MipsInstAlias<"sll $rd, $rt, $rs",
1091 (SLLV_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>;
1092def : MipsInstAlias<"sra $rd, $rt, $rs",
1093 (SRAV_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>;
1094def : MipsInstAlias<"srl $rd, $rt, $rs",
1095 (SRLV_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>;
1096def : MipsInstAlias<"sll $rd, $rt",
1097 (SLLV_MM GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rt), 0>;
1098def : MipsInstAlias<"sra $rd, $rt",
1099 (SRAV_MM GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rt), 0>;
1100def : MipsInstAlias<"srl $rd, $rt",
1101 (SRLV_MM GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rt), 0>;
1102def : MipsInstAlias<"sll $rd, $shamt",
1103 (SLL_MM GPR32Opnd:$rd, GPR32Opnd:$rd, uimm5:$shamt), 0>;
1104def : MipsInstAlias<"sra $rd, $shamt",
1105 (SRA_MM GPR32Opnd:$rd, GPR32Opnd:$rd, uimm5:$shamt), 0>;
1106def : MipsInstAlias<"srl $rd, $shamt",
1107 (SRL_MM GPR32Opnd:$rd, GPR32Opnd:$rd, uimm5:$shamt), 0>;
Zlatko Buljan4807f822016-05-04 12:02:12 +00001108def : MipsInstAlias<"rotr $rt, $imm",
1109 (ROTR_MM GPR32Opnd:$rt, GPR32Opnd:$rt, uimm5:$imm), 0>;
1110def : MipsInstAlias<"syscall", (SYSCALL_MM 0), 1>;
Zoran Jovanovic67e04be2015-06-24 10:32:16 +00001111}