blob: a46ec1cf62f4064b6a95af7ffc516394230b2094 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000021#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000022#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000025#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000026#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000027#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000028#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000029#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000033#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000038#include "llvm/Support/ErrorHandling.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000039#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Evan Cheng10e86422008-04-25 19:11:04 +000050// Forward declarations.
Nate Begeman9008ca62009-04-27 18:41:29 +000051static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
52 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000053
Chris Lattnerf0144122009-07-28 03:13:23 +000054static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
55 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
56 default: llvm_unreachable("unknown subtarget type");
57 case X86Subtarget::isDarwin:
Chris Lattnerf26e03b2009-07-31 17:42:42 +000058 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000059 case X86Subtarget::isELF:
60 return new TargetLoweringObjectFileELF();
61 case X86Subtarget::isMingw:
62 case X86Subtarget::isCygwin:
63 case X86Subtarget::isWindows:
64 return new TargetLoweringObjectFileCOFF();
65 }
66
67}
68
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000069X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000070 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000071 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000072 X86ScalarSSEf64 = Subtarget->hasSSE2();
73 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000074 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000075
Anton Korobeynikov2365f512007-07-14 14:06:15 +000076 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000077 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000078
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000079 // Set up the TargetLowering object.
80
81 // X86 is weird, it always uses i8 for shift amounts and setcc results.
82 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000083 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000084 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000085 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000086
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000087 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000088 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000089 setUseUnderscoreSetJmp(false);
90 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000091 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000092 // MS runtime is weird: it exports _setjmp, but longjmp!
93 setUseUnderscoreSetJmp(true);
94 setUseUnderscoreLongJmp(false);
95 } else {
96 setUseUnderscoreSetJmp(true);
97 setUseUnderscoreLongJmp(true);
98 }
Scott Michelfdc40a02009-02-17 22:15:04 +000099
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000100 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +0000101 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
102 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
103 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000104 if (Subtarget->is64Bit())
105 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000106
Evan Cheng03294662008-10-14 21:26:46 +0000107 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000108
Scott Michelfdc40a02009-02-17 22:15:04 +0000109 // We don't accept any truncstore of integer registers.
Chris Lattnerddf89562008-01-17 19:59:44 +0000110 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
111 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
112 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
113 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
114 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000115 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
116
117 // SETOEQ and SETUNE require checking two conditions.
118 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
119 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
120 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
121 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
122 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
123 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000124
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
126 // operation.
127 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
128 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
129 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000130
Evan Cheng25ab6902006-09-08 06:48:29 +0000131 if (Subtarget->is64Bit()) {
Evan Cheng6892f282006-01-17 02:32:49 +0000132 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000133 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000134 } else if (!UseSoftFloat) {
135 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000136 // We have an impenetrably clever algorithm for ui64->double only.
137 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000138 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000139 // We have an algorithm for SSE2, and we turn this into a 64-bit
140 // FILD for other targets.
141 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000143
144 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
145 // this operation.
146 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
147 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000148
Devang Patel6a784892009-06-05 18:48:29 +0000149 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000150 // SSE has no i16 to fp conversion, only i32
151 if (X86ScalarSSEf32) {
152 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
153 // f32 and f64 cases are Legal, f80 case is not
154 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
155 } else {
156 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
158 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000159 } else {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
161 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000162 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000163
Dale Johannesen73328d12007-09-19 23:55:34 +0000164 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
165 // are Legal, f80 is custom lowered.
166 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000168
Evan Cheng02568ff2006-01-30 22:13:22 +0000169 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
170 // this operation.
171 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
172 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
173
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000174 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000175 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000176 // f32 and f64 cases are Legal, f80 case is not
177 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000178 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000180 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000181 }
182
183 // Handle FP_TO_UINT by promoting the destination to a larger signed
184 // conversion.
185 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
186 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
187 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
188
Evan Cheng25ab6902006-09-08 06:48:29 +0000189 if (Subtarget->is64Bit()) {
190 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000192 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000193 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000194 // Expand FP_TO_UINT into a select.
195 // FIXME: We would like to use a Custom expander here eventually to do
196 // the optimal thing for SSE vs. the default expansion in the legalizer.
197 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
198 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000199 // With SSE3 we can use fisttpll to convert to a signed i64; without
200 // SSE, we're stuck with a fistpll.
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000203
Chris Lattner399610a2006-12-05 18:22:22 +0000204 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000205 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000206 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
207 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
208 }
Chris Lattner21f66852005-12-23 05:15:23 +0000209
Dan Gohmanb00ee212008-02-18 19:34:53 +0000210 // Scalar integer divide and remainder are lowered to use operations that
211 // produce two results, to match the available instructions. This exposes
212 // the two-result form to trivial CSE, which is able to combine x/y and x%y
213 // into a single instruction.
214 //
215 // Scalar integer multiply-high is also lowered to use two-result
216 // operations, to match the available instructions. However, plain multiply
217 // (low) operations are left as Legal, as there are single-result
218 // instructions for this in x86. Using the two-result multiply instructions
219 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman525178c2007-10-08 18:33:35 +0000220 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
221 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
222 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
223 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
224 setOperationAction(ISD::SREM , MVT::i8 , Expand);
225 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000226 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
227 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
228 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
229 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
230 setOperationAction(ISD::SREM , MVT::i16 , Expand);
231 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000232 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
233 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
234 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
235 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
236 setOperationAction(ISD::SREM , MVT::i32 , Expand);
237 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000238 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
242 setOperationAction(ISD::SREM , MVT::i64 , Expand);
243 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000244
Evan Chengc35497f2006-10-30 08:02:39 +0000245 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000246 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000247 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
248 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000250 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
251 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
252 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000253 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
254 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000255 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000256 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000257 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman1a024862008-01-31 00:41:03 +0000258 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000259
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000260 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000261 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
262 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000263 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000264 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
265 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000266 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000267 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
268 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000269 if (Subtarget->is64Bit()) {
270 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000271 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
272 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000273 }
274
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000275 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000276 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000277
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000278 // These should be promoted to a larger select which is supported.
279 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
280 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000281 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000282 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
283 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
284 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
285 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000286 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000287 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
288 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
289 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
290 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
291 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000292 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000293 if (Subtarget->is64Bit()) {
294 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
295 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
296 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000297 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000298 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000299 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000300
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000301 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000302 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000303 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000304 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000305 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000306 if (Subtarget->is64Bit())
307 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000308 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000309 if (Subtarget->is64Bit()) {
310 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
311 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
312 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000313 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000315 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000316 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
317 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
318 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000319 if (Subtarget->is64Bit()) {
320 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
321 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
322 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
323 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000324
Evan Chengd2cde682008-03-10 19:38:10 +0000325 if (Subtarget->hasSSE1())
326 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000327
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000328 if (!Subtarget->hasSSE2())
329 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
330
Mon P Wang63307c32008-05-05 19:05:59 +0000331 // Expand certain atomics
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000332 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
333 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
334 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
335 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000336
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000337 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
338 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
339 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
340 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000341
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000342 if (!Subtarget->is64Bit()) {
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000343 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
344 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
345 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
346 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
347 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
348 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
349 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000350 }
351
Dan Gohman7f460202008-06-30 20:59:49 +0000352 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
353 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000354 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000355 if (!Subtarget->isTargetDarwin() &&
356 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000357 !Subtarget->isTargetCygMing()) {
358 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
359 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
360 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000361
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000362 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
363 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
364 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
365 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
366 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000367 setExceptionPointerRegister(X86::RAX);
368 setExceptionSelectorRegister(X86::RDX);
369 } else {
370 setExceptionPointerRegister(X86::EAX);
371 setExceptionSelectorRegister(X86::EDX);
372 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000373 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000374 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
375
Duncan Sandsf7331b32007-09-11 14:10:23 +0000376 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000377
Chris Lattnerda68d302008-01-15 21:58:22 +0000378 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000379
Nate Begemanacc398c2006-01-25 18:21:52 +0000380 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
381 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000382 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000383 if (Subtarget->is64Bit()) {
384 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Evan Chengae642192007-03-02 23:16:35 +0000385 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000386 } else {
387 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000388 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000389 }
Evan Chengae642192007-03-02 23:16:35 +0000390
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000391 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000392 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000393 if (Subtarget->is64Bit())
394 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000395 if (Subtarget->isTargetCygMing())
396 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
397 else
398 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000399
Evan Chengc7ce29b2009-02-13 22:36:38 +0000400 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000401 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000403 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
404 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000405
Evan Cheng223547a2006-01-31 22:28:30 +0000406 // Use ANDPD to simulate FABS.
407 setOperationAction(ISD::FABS , MVT::f64, Custom);
408 setOperationAction(ISD::FABS , MVT::f32, Custom);
409
410 // Use XORP to simulate FNEG.
411 setOperationAction(ISD::FNEG , MVT::f64, Custom);
412 setOperationAction(ISD::FNEG , MVT::f32, Custom);
413
Evan Cheng68c47cb2007-01-05 07:55:56 +0000414 // Use ANDPD and ORPD to simulate FCOPYSIGN.
415 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
416 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
417
Evan Chengd25e9e82006-02-02 00:28:23 +0000418 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000419 setOperationAction(ISD::FSIN , MVT::f64, Expand);
420 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000421 setOperationAction(ISD::FSIN , MVT::f32, Expand);
422 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000423
Chris Lattnera54aa942006-01-29 06:26:08 +0000424 // Expand FP immediates into loads from the stack, except for the special
425 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000426 addLegalFPImmediate(APFloat(+0.0)); // xorpd
427 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000428 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000429 // Use SSE for f32, x87 for f64.
430 // Set up the FP register classes.
431 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
432 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
433
434 // Use ANDPS to simulate FABS.
435 setOperationAction(ISD::FABS , MVT::f32, Custom);
436
437 // Use XORP to simulate FNEG.
438 setOperationAction(ISD::FNEG , MVT::f32, Custom);
439
440 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
441
442 // Use ANDPS and ORPS to simulate FCOPYSIGN.
443 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
444 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
445
446 // We don't support sin/cos/fmod
447 setOperationAction(ISD::FSIN , MVT::f32, Expand);
448 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000449
Nate Begemane1795842008-02-14 08:57:00 +0000450 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 addLegalFPImmediate(APFloat(+0.0f)); // xorps
452 addLegalFPImmediate(APFloat(+0.0)); // FLD0
453 addLegalFPImmediate(APFloat(+1.0)); // FLD1
454 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
455 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
456
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457 if (!UnsafeFPMath) {
458 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
459 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
460 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000461 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000463 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
465 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000466
Evan Cheng68c47cb2007-01-05 07:55:56 +0000467 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000468 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000469 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
470 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000471
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000472 if (!UnsafeFPMath) {
473 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
474 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
475 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000476 addLegalFPImmediate(APFloat(+0.0)); // FLD0
477 addLegalFPImmediate(APFloat(+1.0)); // FLD1
478 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
479 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
481 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
482 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
483 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000484 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000485
Dale Johannesen59a58732007-08-05 18:49:15 +0000486 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000487 if (!UseSoftFloat) {
Evan Chengc7ce29b2009-02-13 22:36:38 +0000488 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
489 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
490 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
491 {
492 bool ignored;
493 APFloat TmpFlt(+0.0);
494 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
495 &ignored);
496 addLegalFPImmediate(TmpFlt); // FLD0
497 TmpFlt.changeSign();
498 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
499 APFloat TmpFlt2(+1.0);
500 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
501 &ignored);
502 addLegalFPImmediate(TmpFlt2); // FLD1
503 TmpFlt2.changeSign();
504 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
505 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000506
Evan Chengc7ce29b2009-02-13 22:36:38 +0000507 if (!UnsafeFPMath) {
508 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
509 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
510 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000511 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000512
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000513 // Always use a library call for pow.
514 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
515 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
516 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
517
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000518 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000519 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000520 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000521 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000522 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
523
Mon P Wangf007a8b2008-11-06 05:31:54 +0000524 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000525 // (for widening) or expand (for scalarization). Then we will selectively
526 // turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000527 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
528 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000529 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000542 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Eli Friedman108b5192009-05-23 22:44:52 +0000544 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000545 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000546 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesenfb0e1322008-09-10 17:31:40 +0000568 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Eli Friedman23ef1052009-06-06 03:57:58 +0000573 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000577 }
578
Evan Chengc7ce29b2009-02-13 22:36:38 +0000579 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
580 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000581 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000582 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
583 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
584 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena68f9012008-06-24 22:01:44 +0000585 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000586 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000587
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000588 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
589 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
590 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000591 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000592
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000593 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
594 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
595 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000596 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000597
Bill Wendling74027e92007-03-15 21:24:36 +0000598 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
599 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
600
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000601 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000602 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000603 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000604 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
605 setOperationAction(ISD::AND, MVT::v2i32, Promote);
606 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
607 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000608
609 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000610 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000611 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000612 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
613 setOperationAction(ISD::OR, MVT::v2i32, Promote);
614 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
615 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000616
617 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000618 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000619 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000620 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
621 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
622 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
623 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000624
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000625 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000626 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000627 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000628 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
629 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
630 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena68f9012008-06-24 22:01:44 +0000631 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
632 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000633 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000634
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000635 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
636 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
637 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena68f9012008-06-24 22:01:44 +0000638 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000639 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000640
641 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
642 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
643 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000644 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000645
Evan Cheng52672b82008-07-22 18:39:19 +0000646 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000647 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
648 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000649 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000650
651 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000652
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000653 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000654 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
655 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
656 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
657 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
658 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Eli Friedman3dae2842009-07-22 01:06:52 +0000659 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
660 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
661 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000662 }
663
Evan Cheng92722532009-03-26 23:06:32 +0000664 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000665 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
666
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000667 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
668 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
669 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
670 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000671 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
672 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000673 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
674 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000676 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000677 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000678 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000679 }
680
Evan Cheng92722532009-03-26 23:06:32 +0000681 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000682 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000683
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000684 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
685 // registers cannot be used even for integer operations.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000686 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
687 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
688 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
689 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
690
Evan Chengf7c378e2006-04-10 07:23:14 +0000691 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
692 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
693 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000694 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wangaf9b9522008-12-18 21:42:19 +0000695 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000696 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
697 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
698 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000699 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000700 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000701 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
702 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
703 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
704 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000705 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
706 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000707
Nate Begeman30a0de92008-07-17 16:51:19 +0000708 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
709 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
710 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
711 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000712
Evan Chengf7c378e2006-04-10 07:23:14 +0000713 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
714 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000715 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000716 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000717 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000718
Evan Cheng2c3ae372006-04-12 21:21:57 +0000719 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000720 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
721 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000722 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000723 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000724 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000725 // Do not attempt to custom lower non-128-bit vectors
726 if (!VT.is128BitVector())
727 continue;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000728 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
729 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
730 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000731 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000732
Evan Cheng2c3ae372006-04-12 21:21:57 +0000733 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
734 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
735 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
736 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000737 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000738 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000739
Nate Begemancdd1eec2008-02-12 22:51:28 +0000740 if (Subtarget->is64Bit()) {
741 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000742 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000743 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000744
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000745 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
David Greene9b9838d2009-06-29 16:47:10 +0000746 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
747 MVT VT = (MVT::SimpleValueType)i;
748
749 // Do not attempt to promote non-128-bit vectors
750 if (!VT.is128BitVector()) {
751 continue;
752 }
753 setOperationAction(ISD::AND, VT, Promote);
754 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
755 setOperationAction(ISD::OR, VT, Promote);
756 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
757 setOperationAction(ISD::XOR, VT, Promote);
758 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
759 setOperationAction(ISD::LOAD, VT, Promote);
760 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
761 setOperationAction(ISD::SELECT, VT, Promote);
762 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000763 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764
Chris Lattnerddf89562008-01-17 19:59:44 +0000765 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000766
Evan Cheng2c3ae372006-04-12 21:21:57 +0000767 // Custom lower v2i64 and v2f64 selects.
768 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000769 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000770 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000771 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000772
Eli Friedman23ef1052009-06-06 03:57:58 +0000773 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
774 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
775 if (!DisableMMX && Subtarget->hasMMX()) {
776 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
777 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
778 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000779 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000780
Nate Begeman14d12ca2008-02-11 04:19:36 +0000781 if (Subtarget->hasSSE41()) {
782 // FIXME: Do we need to handle scalar-to-vector here?
783 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
784
785 // i8 and i16 vectors are custom , because the source register and source
786 // source memory operand types are not the same width. f32 vectors are
787 // custom since the immediate controlling the insert encodes additional
788 // information.
789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
790 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000791 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000792 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
793
794 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
795 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000796 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng62a3f152008-03-24 21:52:23 +0000797 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000798
799 if (Subtarget->is64Bit()) {
Nate Begemancdd1eec2008-02-12 22:51:28 +0000800 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
801 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000802 }
803 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000804
Nate Begeman30a0de92008-07-17 16:51:19 +0000805 if (Subtarget->hasSSE42()) {
806 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
807 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000808
David Greene9b9838d2009-06-29 16:47:10 +0000809 if (!UseSoftFloat && Subtarget->hasAVX()) {
David Greened94c1012009-06-29 22:50:51 +0000810 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
811 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
812 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
813 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
814
David Greene9b9838d2009-06-29 16:47:10 +0000815 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
816 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
817 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
819 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
820 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
821 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
822 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
823 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
824 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
825 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
826 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
827 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
828 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
829 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
830
831 // Operations to consider commented out -v16i16 v32i8
832 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
833 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
834 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
835 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
836 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
837 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
838 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
839 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
840 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
841 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
842 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
843 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
844 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
845 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
846
847 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
848 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
849 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
850 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
851
852 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
853 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
854 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
855 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
856 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
857
858 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
859 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
860 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
861 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
862 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
863 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
864
865#if 0
866 // Not sure we want to do this since there are no 256-bit integer
867 // operations in AVX
868
869 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
870 // This includes 256-bit vectors
871 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
872 MVT VT = (MVT::SimpleValueType)i;
873
874 // Do not attempt to custom lower non-power-of-2 vectors
875 if (!isPowerOf2_32(VT.getVectorNumElements()))
876 continue;
877
878 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
879 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
880 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
881 }
882
883 if (Subtarget->is64Bit()) {
884 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
885 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
886 }
887#endif
888
889#if 0
890 // Not sure we want to do this since there are no 256-bit integer
891 // operations in AVX
892
893 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
894 // Including 256-bit vectors
895 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
896 MVT VT = (MVT::SimpleValueType)i;
897
898 if (!VT.is256BitVector()) {
899 continue;
900 }
901 setOperationAction(ISD::AND, VT, Promote);
902 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
903 setOperationAction(ISD::OR, VT, Promote);
904 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
905 setOperationAction(ISD::XOR, VT, Promote);
906 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
907 setOperationAction(ISD::LOAD, VT, Promote);
908 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
909 setOperationAction(ISD::SELECT, VT, Promote);
910 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
911 }
912
913 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
914#endif
915 }
916
Evan Cheng6be2c582006-04-05 23:38:46 +0000917 // We want to custom lower some of our intrinsics.
918 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
919
Bill Wendling74c37652008-12-09 22:08:41 +0000920 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling41ea7e72008-11-24 19:21:46 +0000921 setOperationAction(ISD::SADDO, MVT::i32, Custom);
922 setOperationAction(ISD::SADDO, MVT::i64, Custom);
923 setOperationAction(ISD::UADDO, MVT::i32, Custom);
924 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling74c37652008-12-09 22:08:41 +0000925 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
926 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
927 setOperationAction(ISD::USUBO, MVT::i32, Custom);
928 setOperationAction(ISD::USUBO, MVT::i64, Custom);
929 setOperationAction(ISD::SMULO, MVT::i32, Custom);
930 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000931
Evan Chengd54f2d52009-03-31 19:38:51 +0000932 if (!Subtarget->is64Bit()) {
933 // These libcalls are not available in 32-bit.
934 setLibcallName(RTLIB::SHL_I128, 0);
935 setLibcallName(RTLIB::SRL_I128, 0);
936 setLibcallName(RTLIB::SRA_I128, 0);
937 }
938
Evan Cheng206ee9d2006-07-07 08:33:52 +0000939 // We have target-specific dag combine patterns for the following nodes:
940 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000941 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000942 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000943 setTargetDAGCombine(ISD::SHL);
944 setTargetDAGCombine(ISD::SRA);
945 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000946 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000947 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000948 if (Subtarget->is64Bit())
949 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000950
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000951 computeRegisterProperties();
952
Evan Cheng87ed7162006-02-14 08:25:08 +0000953 // FIXME: These should be based on subtarget info. Plus, the values should
954 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000955 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
956 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
957 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000958 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000959 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000960 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000961}
962
Scott Michel5b8f82e2008-03-10 15:42:14 +0000963
Duncan Sands5480c042009-01-01 15:52:00 +0000964MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000965 return MVT::i8;
966}
967
968
Evan Cheng29286502008-01-23 23:17:41 +0000969/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
970/// the desired ByVal argument alignment.
971static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
972 if (MaxAlign == 16)
973 return;
974 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
975 if (VTy->getBitWidth() == 128)
976 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000977 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
978 unsigned EltAlign = 0;
979 getMaxByValAlign(ATy->getElementType(), EltAlign);
980 if (EltAlign > MaxAlign)
981 MaxAlign = EltAlign;
982 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
983 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
984 unsigned EltAlign = 0;
985 getMaxByValAlign(STy->getElementType(i), EltAlign);
986 if (EltAlign > MaxAlign)
987 MaxAlign = EltAlign;
988 if (MaxAlign == 16)
989 break;
990 }
991 }
992 return;
993}
994
995/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
996/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000997/// that contain SSE vectors are placed at 16-byte boundaries while the rest
998/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +0000999unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001000 if (Subtarget->is64Bit()) {
1001 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001002 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001003 if (TyAlign > 8)
1004 return TyAlign;
1005 return 8;
1006 }
1007
Evan Cheng29286502008-01-23 23:17:41 +00001008 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001009 if (Subtarget->hasSSE1())
1010 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001011 return Align;
1012}
Chris Lattner2b02a442007-02-25 08:29:00 +00001013
Evan Chengf0df0312008-05-15 08:39:06 +00001014/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001015/// and store operations as a result of memset, memcpy, and memmove
1016/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001017/// determining it.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001018MVT
Evan Chengf0df0312008-05-15 08:39:06 +00001019X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001020 bool isSrcConst, bool isSrcStr,
1021 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001022 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1023 // linux. This is because the stack realignment code can't handle certain
1024 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001025 const Function *F = DAG.getMachineFunction().getFunction();
1026 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1027 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001028 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
1029 return MVT::v4i32;
1030 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
1031 return MVT::v4f32;
1032 }
Evan Chengf0df0312008-05-15 08:39:06 +00001033 if (Subtarget->is64Bit() && Size >= 8)
1034 return MVT::i64;
1035 return MVT::i32;
1036}
1037
Evan Chengcc415862007-11-09 01:32:10 +00001038/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1039/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001040SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001041 SelectionDAG &DAG) const {
1042 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001043 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001044 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001045 // This doesn't have DebugLoc associated with it, but is not really the
1046 // same as a Register.
1047 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1048 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001049 return Table;
1050}
1051
Bill Wendlingb4202b82009-07-01 18:50:55 +00001052/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001053unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
1054 return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 4;
1055}
1056
Chris Lattner2b02a442007-02-25 08:29:00 +00001057//===----------------------------------------------------------------------===//
1058// Return Value Calling Convention Implementation
1059//===----------------------------------------------------------------------===//
1060
Chris Lattner59ed56b2007-02-28 04:55:35 +00001061#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001062
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001063/// LowerRET - Lower an ISD::RET node.
Dan Gohman475871a2008-07-27 21:46:04 +00001064SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001065 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001066 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
Scott Michelfdc40a02009-02-17 22:15:04 +00001067
Chris Lattner9774c912007-02-27 05:28:59 +00001068 SmallVector<CCValAssign, 16> RVLocs;
1069 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001070 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Owen Andersone922c022009-07-22 00:24:57 +00001071 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs, *DAG.getContext());
Gabor Greifba36cb52008-08-28 21:40:38 +00001072 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001073
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001074 // If this is the first return lowered for this function, add the regs to the
1075 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001076 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001077 for (unsigned i = 0; i != RVLocs.size(); ++i)
1078 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001079 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001080 }
Dan Gohman475871a2008-07-27 21:46:04 +00001081 SDValue Chain = Op.getOperand(0);
Scott Michelfdc40a02009-02-17 22:15:04 +00001082
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001083 // Handle tail call return.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001084 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001085 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001086 SDValue TailCall = Chain;
1087 SDValue TargetAddress = TailCall.getOperand(1);
1088 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001089 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer290ae032008-09-22 14:50:07 +00001090 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001091 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R11)) ||
Bill Wendling056292f2008-09-16 21:48:12 +00001092 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Scott Michelfdc40a02009-02-17 22:15:04 +00001093 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001094 "Expecting an global address, external symbol, or register");
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001095 assert(StackAdjustment.getOpcode() == ISD::Constant &&
1096 "Expecting a const value");
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001097
Dan Gohman475871a2008-07-27 21:46:04 +00001098 SmallVector<SDValue,8> Operands;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001099 Operands.push_back(Chain.getOperand(0));
1100 Operands.push_back(TargetAddress);
1101 Operands.push_back(StackAdjustment);
1102 // Copy registers used by the call. Last operand is a flag so it is not
1103 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001104 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001105 Operands.push_back(Chain.getOperand(i));
1106 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001107 return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001108 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001109 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001110
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001111 // Regular return.
Dan Gohman475871a2008-07-27 21:46:04 +00001112 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001113
Dan Gohman475871a2008-07-27 21:46:04 +00001114 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001115 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1116 // Operand #1 = Bytes To Pop
1117 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001118
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001119 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001120 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1121 CCValAssign &VA = RVLocs[i];
1122 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman475871a2008-07-27 21:46:04 +00001123 SDValue ValToCopy = Op.getOperand(i*2+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001124
Chris Lattner447ff682008-03-11 03:23:40 +00001125 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1126 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001127 if (VA.getLocReg() == X86::ST0 ||
1128 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001129 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1130 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001131 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesenace16102009-02-03 19:33:06 +00001132 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001133 RetOps.push_back(ValToCopy);
1134 // Don't emit a copytoreg.
1135 continue;
1136 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001137
Evan Cheng242b38b2009-02-23 09:03:22 +00001138 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1139 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001140 if (Subtarget->is64Bit()) {
1141 MVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001142 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Evan Cheng6140a8b2009-02-22 08:05:12 +00001143 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001144 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
1145 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
1146 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001147 }
1148
Dale Johannesendd64c412009-02-04 00:33:20 +00001149 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001150 Flag = Chain.getValue(1);
1151 }
Dan Gohman61a92132008-04-21 23:59:07 +00001152
1153 // The x86-64 ABI for returning structs by value requires that we copy
1154 // the sret argument into %rax for the return. We saved the argument into
1155 // a virtual register in the entry block, so now we copy the value out
1156 // and into %rax.
1157 if (Subtarget->is64Bit() &&
1158 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1159 MachineFunction &MF = DAG.getMachineFunction();
1160 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1161 unsigned Reg = FuncInfo->getSRetReturnReg();
1162 if (!Reg) {
1163 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1164 FuncInfo->setSRetReturnReg(Reg);
1165 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001166 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001167
Dale Johannesendd64c412009-02-04 00:33:20 +00001168 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001169 Flag = Chain.getValue(1);
1170 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001171
Chris Lattner447ff682008-03-11 03:23:40 +00001172 RetOps[0] = Chain; // Update chain.
1173
1174 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001175 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001176 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001177
1178 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00001179 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001180}
1181
1182
Chris Lattner3085e152007-02-25 08:59:22 +00001183/// LowerCallResult - Lower the result values of an ISD::CALL into the
1184/// appropriate copies out of appropriate physical registers. This assumes that
1185/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1186/// being lowered. The returns a SDNode with the same number of values as the
1187/// ISD::CALL.
1188SDNode *X86TargetLowering::
Scott Michelfdc40a02009-02-17 22:15:04 +00001189LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Chris Lattner3085e152007-02-25 08:59:22 +00001190 unsigned CallingConv, SelectionDAG &DAG) {
Dale Johannesenace16102009-02-03 19:33:06 +00001191
Scott Michelfdc40a02009-02-17 22:15:04 +00001192 DebugLoc dl = TheCall->getDebugLoc();
Chris Lattnere32bbf62007-02-28 07:09:55 +00001193 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001194 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman095cc292008-09-13 01:54:27 +00001195 bool isVarArg = TheCall->isVarArg();
Torok Edwin3f142c32009-02-01 18:15:56 +00001196 bool Is64Bit = Subtarget->is64Bit();
Owen Andersond1474d02009-07-09 17:57:24 +00001197 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001198 RVLocs, *DAG.getContext());
Chris Lattnere32bbf62007-02-28 07:09:55 +00001199 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1200
Dan Gohman475871a2008-07-27 21:46:04 +00001201 SmallVector<SDValue, 8> ResultVals;
Scott Michelfdc40a02009-02-17 22:15:04 +00001202
Chris Lattner3085e152007-02-25 08:59:22 +00001203 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001204 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001205 CCValAssign &VA = RVLocs[i];
1206 MVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001207
Torok Edwin3f142c32009-02-01 18:15:56 +00001208 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michelfdc40a02009-02-17 22:15:04 +00001209 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001210 ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001211 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001212 }
1213
Chris Lattner8e6da152008-03-10 21:08:41 +00001214 // If this is a call to a function that returns an fp value on the floating
1215 // point stack, but where we prefer to use the value in xmm registers, copy
1216 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001217 if ((VA.getLocReg() == X86::ST0 ||
1218 VA.getLocReg() == X86::ST1) &&
1219 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001220 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001221 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001222
Evan Cheng79fb3b42009-02-20 20:43:02 +00001223 SDValue Val;
1224 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001225 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1226 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1227 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1228 MVT::v2i64, InFlag).getValue(1);
1229 Val = Chain.getValue(0);
1230 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001231 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001232 } else {
1233 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1234 MVT::i64, InFlag).getValue(1);
1235 Val = Chain.getValue(0);
1236 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001237 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1238 } else {
1239 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1240 CopyVT, InFlag).getValue(1);
1241 Val = Chain.getValue(0);
1242 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001243 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001244
Dan Gohman37eed792009-02-04 17:28:58 +00001245 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001246 // Round the F80 the right size, which also moves to the appropriate xmm
1247 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001248 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001249 // This truncation won't change the value.
1250 DAG.getIntPtrConstant(1));
1251 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001252
Chris Lattner8e6da152008-03-10 21:08:41 +00001253 ResultVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001254 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001255
Chris Lattner3085e152007-02-25 08:59:22 +00001256 // Merge everything together with a MERGE_VALUES node.
1257 ResultVals.push_back(Chain);
Dale Johannesenace16102009-02-03 19:33:06 +00001258 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
1259 &ResultVals[0], ResultVals.size()).getNode();
Chris Lattner2b02a442007-02-25 08:29:00 +00001260}
1261
1262
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001263//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001264// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001265//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001266// StdCall calling convention seems to be standard for many Windows' API
1267// routines and around. It differs from C calling convention just a little:
1268// callee should clean up the stack, not caller. Symbols should be also
1269// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001270// For info on fast calling convention see Fast Calling Convention (tail call)
1271// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001272
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001273/// CallIsStructReturn - Determines whether a CALL node uses struct return
1274/// semantics.
Dan Gohman095cc292008-09-13 01:54:27 +00001275static bool CallIsStructReturn(CallSDNode *TheCall) {
1276 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen86737662008-01-05 16:56:59 +00001277 if (!NumOps)
1278 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001279
Dan Gohman095cc292008-09-13 01:54:27 +00001280 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001281}
1282
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001283/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001284/// return semantics.
Dan Gohman475871a2008-07-27 21:46:04 +00001285static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001286 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen86737662008-01-05 16:56:59 +00001287 if (!NumArgs)
1288 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001289
1290 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001291}
1292
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001293/// IsCalleePop - Determines whether the callee is required to pop its
1294/// own arguments. Callee pop is necessary to support tail calls.
Dan Gohman095cc292008-09-13 01:54:27 +00001295bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001296 if (IsVarArg)
1297 return false;
1298
Dan Gohman095cc292008-09-13 01:54:27 +00001299 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001300 default:
1301 return false;
1302 case CallingConv::X86_StdCall:
1303 return !Subtarget->is64Bit();
1304 case CallingConv::X86_FastCall:
1305 return !Subtarget->is64Bit();
1306 case CallingConv::Fast:
1307 return PerformTailCallOpt;
1308 }
1309}
1310
Dan Gohman095cc292008-09-13 01:54:27 +00001311/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1312/// given CallingConvention value.
1313CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001314 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001315 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001316 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001317 else
1318 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001319 }
1320
Gordon Henriksen86737662008-01-05 16:56:59 +00001321 if (CC == CallingConv::X86_FastCall)
1322 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001323 else if (CC == CallingConv::Fast)
1324 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001325 else
1326 return CC_X86_32_C;
1327}
1328
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001329/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1330/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001331NameDecorationStyle
Dan Gohman475871a2008-07-27 21:46:04 +00001332X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001333 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001334 if (CC == CallingConv::X86_FastCall)
1335 return FastCall;
1336 else if (CC == CallingConv::X86_StdCall)
1337 return StdCall;
1338 return None;
1339}
1340
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001341
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001342/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1343/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001344/// the specific parameter attribute. The copy will be passed as a byval
1345/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001346static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001347CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001348 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1349 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001350 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001351 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001352 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001353}
1354
Dan Gohman475871a2008-07-27 21:46:04 +00001355SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola7effac52007-09-14 15:48:13 +00001356 const CCValAssign &VA,
1357 MachineFrameInfo *MFI,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001358 unsigned CC,
Dan Gohman475871a2008-07-27 21:46:04 +00001359 SDValue Root, unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001360 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001361 ISD::ArgFlagsTy Flags =
1362 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001363 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001364 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Chenge70bb592008-01-10 02:24:25 +00001365
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001366 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001367 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001368 // In case of tail call optimization mark all arguments mutable. Since they
1369 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001370 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001371 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001372 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001373 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001374 return FIN;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001375 return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001376 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001377}
1378
Dan Gohman475871a2008-07-27 21:46:04 +00001379SDValue
1380X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001381 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001382 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001383 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001384
Gordon Henriksen86737662008-01-05 16:56:59 +00001385 const Function* Fn = MF.getFunction();
1386 if (Fn->hasExternalLinkage() &&
1387 Subtarget->isTargetCygMing() &&
1388 Fn->getName() == "main")
1389 FuncInfo->setForceFramePointer(true);
1390
1391 // Decorate the function name.
1392 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
Scott Michelfdc40a02009-02-17 22:15:04 +00001393
Evan Cheng1bc78042006-04-26 01:20:17 +00001394 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001395 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001396 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001397 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen86737662008-01-05 16:56:59 +00001398 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001399 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001400
1401 assert(!(isVarArg && CC == CallingConv::Fast) &&
1402 "Var args not supported with calling convention fastcc");
1403
Chris Lattner638402b2007-02-28 07:00:42 +00001404 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001405 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersone922c022009-07-22 00:24:57 +00001406 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohman095cc292008-09-13 01:54:27 +00001407 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001408
Dan Gohman475871a2008-07-27 21:46:04 +00001409 SmallVector<SDValue, 8> ArgValues;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001410 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001411 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001412 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1413 CCValAssign &VA = ArgLocs[i];
1414 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1415 // places.
1416 assert(VA.getValNo() != LastVal &&
1417 "Don't support value assigned to multiple locs yet");
1418 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001419
Chris Lattnerf39f7712007-02-28 05:46:49 +00001420 if (VA.isRegLoc()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001421 MVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001422 TargetRegisterClass *RC = NULL;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001423 if (RegVT == MVT::i32)
1424 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001425 else if (Is64Bit && RegVT == MVT::i64)
1426 RC = X86::GR64RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001427 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001428 RC = X86::FR32RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001429 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001430 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001431 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001432 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001433 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1434 RC = X86::VR64RegisterClass;
1435 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001436 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001437
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001438 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001439 ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001440
Chris Lattnerf39f7712007-02-28 05:46:49 +00001441 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1442 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1443 // right size.
1444 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001445 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001446 DAG.getValueType(VA.getValVT()));
1447 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001448 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001449 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001450 else if (VA.getLocInfo() == CCValAssign::BCvt)
1451 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, ArgValue,
1452 DAG.getValueType(VA.getValVT()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001453
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001454 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001455 // Handle MMX values passed in XMM regs.
1456 if (RegVT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00001457 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1458 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001459 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1460 } else
1461 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001462 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001463 } else {
1464 assert(VA.isMemLoc());
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001465 ArgValue = LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001466 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001467
1468 // If value is passed via pointer - do a load.
1469 if (VA.getLocInfo() == CCValAssign::Indirect)
1470 ArgValue = DAG.getLoad(VA.getValVT(), dl, Root, ArgValue, NULL, 0);
1471
1472 ArgValues.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001473 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001474
Dan Gohman61a92132008-04-21 23:59:07 +00001475 // The x86-64 ABI for returning structs by value requires that we copy
1476 // the sret argument into %rax for the return. Save the argument into
1477 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001478 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001479 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1480 unsigned Reg = FuncInfo->getSRetReturnReg();
1481 if (!Reg) {
1482 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1483 FuncInfo->setSRetReturnReg(Reg);
1484 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001485 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00001486 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Dan Gohman61a92132008-04-21 23:59:07 +00001487 }
1488
Chris Lattnerf39f7712007-02-28 05:46:49 +00001489 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001490 // align stack specially for tail calls
Evan Chenge9ac9e62008-09-07 09:07:23 +00001491 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001492 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001493
Evan Cheng1bc78042006-04-26 01:20:17 +00001494 // If the function takes variable number of arguments, make a frame index for
1495 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001496 if (isVarArg) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001497 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1498 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1499 }
1500 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001501 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1502
1503 // FIXME: We should really autogenerate these arrays
1504 static const unsigned GPR64ArgRegsWin64[] = {
1505 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001506 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001507 static const unsigned XMMArgRegsWin64[] = {
1508 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1509 };
1510 static const unsigned GPR64ArgRegs64Bit[] = {
1511 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1512 };
1513 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001514 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1515 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1516 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001517 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1518
1519 if (IsWin64) {
1520 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1521 GPR64ArgRegs = GPR64ArgRegsWin64;
1522 XMMArgRegs = XMMArgRegsWin64;
1523 } else {
1524 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1525 GPR64ArgRegs = GPR64ArgRegs64Bit;
1526 XMMArgRegs = XMMArgRegs64Bit;
1527 }
1528 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1529 TotalNumIntRegs);
1530 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1531 TotalNumXMMRegs);
1532
Devang Patel578efa92009-06-05 21:57:13 +00001533 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001534 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001535 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001536 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001537 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001538 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001539 // Kernel mode asks for SSE to be disabled, so don't push them
1540 // on the stack.
1541 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001542
Gordon Henriksen86737662008-01-05 16:56:59 +00001543 // For X86-64, if there are vararg parameters that are passed via
1544 // registers, then we must store them to their spots on the stack so they
1545 // may be loaded by deferencing the result of va_next.
1546 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001547 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1548 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1549 TotalNumXMMRegs * 16, 16);
1550
Gordon Henriksen86737662008-01-05 16:56:59 +00001551 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001552 SmallVector<SDValue, 8> MemOps;
1553 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001554 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001555 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001556 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001557 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1558 X86::GR64RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001559 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001560 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001561 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001562 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001563 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001564 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001565 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001566 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001567
Gordon Henriksen86737662008-01-05 16:56:59 +00001568 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001569 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001570 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001571 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001572 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1573 X86::VR128RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001574 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32);
Dan Gohman475871a2008-07-27 21:46:04 +00001575 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001576 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001577 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001578 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001579 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001580 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001581 }
1582 if (!MemOps.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001583 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen86737662008-01-05 16:56:59 +00001584 &MemOps[0], MemOps.size());
1585 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001586 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001587
Gordon Henriksenae636f82008-01-03 16:47:34 +00001588 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001589
Gordon Henriksen86737662008-01-05 16:56:59 +00001590 // Some CCs need callee pop.
Dan Gohman095cc292008-09-13 01:54:27 +00001591 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001592 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001593 BytesCallerReserves = 0;
1594 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001595 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001596 // If this is an sret function, the return should pop the hidden pointer.
Evan Chengb188dd92008-09-10 18:25:29 +00001597 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Scott Michelfdc40a02009-02-17 22:15:04 +00001598 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001599 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001600 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001601
Gordon Henriksen86737662008-01-05 16:56:59 +00001602 if (!Is64Bit) {
1603 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1604 if (CC == CallingConv::X86_FastCall)
1605 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1606 }
Evan Cheng25caf632006-05-23 21:06:34 +00001607
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001608 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001609
Evan Cheng25caf632006-05-23 21:06:34 +00001610 // Return the new list of results.
Dale Johannesenace16102009-02-03 19:33:06 +00001611 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001612 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001613}
1614
Dan Gohman475871a2008-07-27 21:46:04 +00001615SDValue
Dan Gohman095cc292008-09-13 01:54:27 +00001616X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001617 const SDValue &StackPtr,
Evan Chengdffbd832008-01-10 00:09:10 +00001618 const CCValAssign &VA,
Dan Gohman475871a2008-07-27 21:46:04 +00001619 SDValue Chain,
Dan Gohman095cc292008-09-13 01:54:27 +00001620 SDValue Arg, ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001621 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Dale Johannesenace16102009-02-03 19:33:06 +00001622 DebugLoc dl = TheCall->getDebugLoc();
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001623 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001624 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001625 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001626 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001627 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001628 }
Dale Johannesenace16102009-02-03 19:33:06 +00001629 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001630 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001631}
1632
Bill Wendling64e87322009-01-16 19:25:27 +00001633/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001634/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001635SDValue
1636X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001637 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001638 SDValue Chain,
1639 bool IsTailCall,
1640 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001641 int FPDiff,
1642 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001643 if (!IsTailCall || FPDiff==0) return Chain;
1644
1645 // Adjust the Return address stack slot.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001646 MVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001647 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001648
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001649 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001650 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001651 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001652}
1653
1654/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1655/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001656static SDValue
1657EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001658 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001659 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001660 // Store the return address to the appropriate stack slot.
1661 if (!FPDiff) return Chain;
1662 // Calculate the new stack slot for the return address.
1663 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001664 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001665 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001666 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001667 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001668 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001669 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001670 return Chain;
1671}
1672
Dan Gohman475871a2008-07-27 21:46:04 +00001673SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001674 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman095cc292008-09-13 01:54:27 +00001675 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1676 SDValue Chain = TheCall->getChain();
1677 unsigned CC = TheCall->getCallingConv();
1678 bool isVarArg = TheCall->isVarArg();
1679 bool IsTailCall = TheCall->isTailCall() &&
1680 CC == CallingConv::Fast && PerformTailCallOpt;
1681 SDValue Callee = TheCall->getCallee();
Gordon Henriksen86737662008-01-05 16:56:59 +00001682 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman095cc292008-09-13 01:54:27 +00001683 bool IsStructRet = CallIsStructReturn(TheCall);
Dale Johannesenace16102009-02-03 19:33:06 +00001684 DebugLoc dl = TheCall->getDebugLoc();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001685
1686 assert(!(isVarArg && CC == CallingConv::Fast) &&
1687 "Var args not supported with calling convention fastcc");
1688
Chris Lattner638402b2007-02-28 07:00:42 +00001689 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001690 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersone922c022009-07-22 00:24:57 +00001691 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohman095cc292008-09-13 01:54:27 +00001692 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001693
Chris Lattner423c5f42007-02-28 05:31:48 +00001694 // Get a count of how many bytes are to be pushed on the stack.
1695 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofer1fdc40f2008-09-11 20:28:43 +00001696 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001697 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001698
Gordon Henriksen86737662008-01-05 16:56:59 +00001699 int FPDiff = 0;
1700 if (IsTailCall) {
1701 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001702 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001703 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1704 FPDiff = NumBytesCallerPushed - NumBytes;
1705
1706 // Set the delta of movement of the returnaddr stackslot.
1707 // But only set if delta is greater than previous delta.
1708 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1709 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1710 }
1711
Chris Lattnere563bbc2008-10-11 22:08:30 +00001712 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001713
Dan Gohman475871a2008-07-27 21:46:04 +00001714 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001715 // Load return adress for tail calls.
1716 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001717 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001718
Dan Gohman475871a2008-07-27 21:46:04 +00001719 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1720 SmallVector<SDValue, 8> MemOpChains;
1721 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001722
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001723 // Walk the register/memloc assignments, inserting copies/loads. In the case
1724 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001725 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1726 CCValAssign &VA = ArgLocs[i];
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001727 MVT RegVT = VA.getLocVT();
Dan Gohman095cc292008-09-13 01:54:27 +00001728 SDValue Arg = TheCall->getArg(i);
1729 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1730 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001731
Chris Lattner423c5f42007-02-28 05:31:48 +00001732 // Promote the value if needed.
1733 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001734 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001735 case CCValAssign::Full: break;
1736 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001737 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001738 break;
1739 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001740 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001741 break;
1742 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001743 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1744 // Special case: passing MMX values in XMM registers.
1745 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1746 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1747 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
1748 } else
1749 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1750 break;
1751 case CCValAssign::BCvt:
1752 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001753 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001754 case CCValAssign::Indirect: {
1755 // Store the argument.
1756 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
1757 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
1758 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
1759 PseudoSourceValue::getFixedStack(FI), 0);
1760 Arg = SpillSlot;
1761 break;
1762 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001763 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001764
Chris Lattner423c5f42007-02-28 05:31:48 +00001765 if (VA.isRegLoc()) {
1766 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1767 } else {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001768 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001769 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001770 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001771 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001772
Dan Gohman095cc292008-09-13 01:54:27 +00001773 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1774 Chain, Arg, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001775 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001776 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001777 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001778
Evan Cheng32fe1032006-05-25 00:59:30 +00001779 if (!MemOpChains.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001780 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001781 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001782
Evan Cheng347d5f72006-04-28 21:29:37 +00001783 // Build a sequence of copy-to-reg nodes chained together with token chain
1784 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001785 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001786 // Tail call byval lowering might overwrite argument registers so in case of
1787 // tail call optimization the copies to registers are lowered later.
1788 if (!IsTailCall)
1789 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001790 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001791 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001792 InFlag = Chain.getValue(1);
1793 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001794
Chris Lattner951bf7d2009-07-09 02:44:11 +00001795
Chris Lattner88e1fd52009-07-09 04:24:46 +00001796 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001797 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1798 // GOT pointer.
1799 if (!IsTailCall) {
1800 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1801 DAG.getNode(X86ISD::GlobalBaseReg,
1802 DebugLoc::getUnknownLoc(),
1803 getPointerTy()),
1804 InFlag);
1805 InFlag = Chain.getValue(1);
1806 } else {
1807 // If we are tail calling and generating PIC/GOT style code load the
1808 // address of the callee into ECX. The value in ecx is used as target of
1809 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1810 // for tail calls on PIC/GOT architectures. Normally we would just put the
1811 // address of GOT into ebx and then call target@PLT. But for tail calls
1812 // ebx would be restored (since ebx is callee saved) before jumping to the
1813 // target@PLT.
1814
1815 // Note: The actual moving to ECX is done further down.
1816 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1817 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1818 !G->getGlobal()->hasProtectedVisibility())
1819 Callee = LowerGlobalAddress(Callee, DAG);
1820 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001821 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001822 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001823 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001824
Gordon Henriksen86737662008-01-05 16:56:59 +00001825 if (Is64Bit && isVarArg) {
1826 // From AMD64 ABI document:
1827 // For calls that may call functions that use varargs or stdargs
1828 // (prototype-less calls or calls to functions containing ellipsis (...) in
1829 // the declaration) %al is used as hidden argument to specify the number
1830 // of SSE registers used. The contents of %al do not need to match exactly
1831 // the number of registers, but must be an ubound on the number of SSE
1832 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001833
1834 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001835 // Count the number of XMM registers allocated.
1836 static const unsigned XMMArgRegs[] = {
1837 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1838 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1839 };
1840 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001841 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001842 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001843
Dale Johannesendd64c412009-02-04 00:33:20 +00001844 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen86737662008-01-05 16:56:59 +00001845 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1846 InFlag = Chain.getValue(1);
1847 }
1848
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001849
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001850 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen86737662008-01-05 16:56:59 +00001851 if (IsTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00001852 SmallVector<SDValue, 8> MemOpChains2;
1853 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001854 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001855 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001856 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001857 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1858 CCValAssign &VA = ArgLocs[i];
1859 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001860 assert(VA.isMemLoc());
Dan Gohman095cc292008-09-13 01:54:27 +00001861 SDValue Arg = TheCall->getArg(i);
1862 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen86737662008-01-05 16:56:59 +00001863 // Create frame index.
1864 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001865 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001866 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001867 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001868
Duncan Sands276dcbd2008-03-21 09:14:45 +00001869 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001870 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001871 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001872 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001873 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001874 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001875 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001876
1877 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001878 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001879 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001880 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001881 MemOpChains2.push_back(
Dale Johannesenace16102009-02-03 19:33:06 +00001882 DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001883 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001884 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001885 }
1886 }
1887
1888 if (!MemOpChains2.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001889 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001890 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001891
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001892 // Copy arguments to their registers.
1893 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001894 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001895 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001896 InFlag = Chain.getValue(1);
1897 }
Dan Gohman475871a2008-07-27 21:46:04 +00001898 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001899
Gordon Henriksen86737662008-01-05 16:56:59 +00001900 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001901 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001902 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001903 }
1904
Evan Cheng32fe1032006-05-25 00:59:30 +00001905 // If the callee is a GlobalAddress node (quite common, every direct call is)
1906 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001907 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001908 // We should use extra load for direct calls to dllimported functions in
1909 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001910 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001911 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001912 unsigned char OpFlags = 0;
1913
1914 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1915 // external symbols most go through the PLT in PIC mode. If the symbol
1916 // has hidden or protected visibility, or if it is static or local, then
1917 // we don't need to use the PLT - we can directly call it.
1918 if (Subtarget->isTargetELF() &&
1919 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001920 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001921 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001922 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001923 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1924 Subtarget->getDarwinVers() < 9) {
1925 // PC-relative references to external symbols should go through $stub,
1926 // unless we're building with the leopard linker or later, which
1927 // automatically synthesizes these stubs.
1928 OpFlags = X86II::MO_DARWIN_STUB;
1929 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001930
Chris Lattner74e726e2009-07-09 05:27:35 +00001931 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001932 G->getOffset(), OpFlags);
1933 }
Bill Wendling056292f2008-09-16 21:48:12 +00001934 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001935 unsigned char OpFlags = 0;
1936
1937 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1938 // symbols should go through the PLT.
1939 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001940 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001941 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001942 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001943 Subtarget->getDarwinVers() < 9) {
1944 // PC-relative references to external symbols should go through $stub,
1945 // unless we're building with the leopard linker or later, which
1946 // automatically synthesizes these stubs.
1947 OpFlags = X86II::MO_DARWIN_STUB;
1948 }
1949
Chris Lattner48a7d022009-07-09 05:02:21 +00001950 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1951 OpFlags);
Gordon Henriksen86737662008-01-05 16:56:59 +00001952 } else if (IsTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001953 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001954
Dale Johannesendd64c412009-02-04 00:33:20 +00001955 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001956 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001957 Callee,InFlag);
1958 Callee = DAG.getRegister(Opc, getPointerTy());
1959 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001960 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001961 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001962
Chris Lattnerd96d0722007-02-25 06:40:16 +00001963 // Returns a chain & a flag for retval copy to use.
1964 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001965 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001966
1967 if (IsTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001968 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1969 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001970 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001971
Gordon Henriksen86737662008-01-05 16:56:59 +00001972 // Returns a chain & a flag for retval copy to use.
1973 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1974 Ops.clear();
1975 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001976
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001977 Ops.push_back(Chain);
1978 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001979
Gordon Henriksen86737662008-01-05 16:56:59 +00001980 if (IsTailCall)
1981 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001982
Gordon Henriksen86737662008-01-05 16:56:59 +00001983 // Add argument registers to the end of the list so that they are known live
1984 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001985 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1986 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1987 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001988
Evan Cheng586ccac2008-03-18 23:36:35 +00001989 // Add an implicit use GOT pointer in EBX.
Chris Lattner88e1fd52009-07-09 04:24:46 +00001990 if (!IsTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00001991 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1992
1993 // Add an implicit use of AL for x86 vararg functions.
1994 if (Is64Bit && isVarArg)
1995 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1996
Gabor Greifba36cb52008-08-28 21:40:38 +00001997 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00001998 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001999
Gordon Henriksen86737662008-01-05 16:56:59 +00002000 if (IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002001 assert(InFlag.getNode() &&
Gordon Henriksen86737662008-01-05 16:56:59 +00002002 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesenace16102009-02-03 19:33:06 +00002003 Chain = DAG.getNode(X86ISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00002004 TheCall->getVTList(), &Ops[0], Ops.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00002005
Gabor Greifba36cb52008-08-28 21:40:38 +00002006 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen86737662008-01-05 16:56:59 +00002007 }
2008
Dale Johannesenace16102009-02-03 19:33:06 +00002009 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002010 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002011
Chris Lattner2d297092006-05-23 18:50:38 +00002012 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002013 unsigned NumBytesForCalleeToPush;
Dan Gohman095cc292008-09-13 01:54:27 +00002014 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen86737662008-01-05 16:56:59 +00002015 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chengb188dd92008-09-10 18:25:29 +00002016 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002017 // If this is is a call to a struct-return function, the callee
2018 // pops the hidden struct pointer, so we have to push it back.
2019 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002020 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002021 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002022 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002023
Gordon Henriksenae636f82008-01-03 16:47:34 +00002024 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002025 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002026 DAG.getIntPtrConstant(NumBytes, true),
2027 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2028 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002029 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002030 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002031
Chris Lattner3085e152007-02-25 08:59:22 +00002032 // Handle result values, copying them out of physregs into vregs that we
2033 // return.
Dan Gohman095cc292008-09-13 01:54:27 +00002034 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif327ef032008-08-28 23:19:51 +00002035 Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002036}
2037
Evan Cheng25ab6902006-09-08 06:48:29 +00002038
2039//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002040// Fast Calling Convention (tail call) implementation
2041//===----------------------------------------------------------------------===//
2042
2043// Like std call, callee cleans arguments, convention except that ECX is
2044// reserved for storing the tail called function address. Only 2 registers are
2045// free for argument passing (inreg). Tail call optimization is performed
2046// provided:
2047// * tailcallopt is enabled
2048// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002049// On X86_64 architecture with GOT-style position independent code only local
2050// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002051// To keep the stack aligned according to platform abi the function
2052// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2053// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002054// If a tail called function callee has more arguments than the caller the
2055// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002056// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002057// original REtADDR, but before the saved framepointer or the spilled registers
2058// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2059// stack layout:
2060// arg1
2061// arg2
2062// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002063// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002064// move area ]
2065// (possible EBP)
2066// ESI
2067// EDI
2068// local1 ..
2069
2070/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2071/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002072unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002073 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002074 MachineFunction &MF = DAG.getMachineFunction();
2075 const TargetMachine &TM = MF.getTarget();
2076 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2077 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002078 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002079 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002080 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002081 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2082 // Number smaller than 12 so just add the difference.
2083 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2084 } else {
2085 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002086 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002087 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002088 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002089 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002090}
2091
2092/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00002093/// following the call is a return. A function is eligible if caller/callee
2094/// calling conventions match, currently only fastcc supports tail calls, and
2095/// the function CALL is immediatly followed by a RET.
Dan Gohman095cc292008-09-13 01:54:27 +00002096bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002097 SDValue Ret,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002098 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00002099 if (!PerformTailCallOpt)
2100 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002101
Dan Gohman095cc292008-09-13 01:54:27 +00002102 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Chris Lattner3fff30d2009-07-09 04:27:47 +00002103 unsigned CallerCC =
2104 DAG.getMachineFunction().getFunction()->getCallingConv();
2105 unsigned CalleeCC = TheCall->getCallingConv();
2106 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC)
2107 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002108 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00002109
2110 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002111}
2112
Dan Gohman3df24e62008-09-03 23:12:08 +00002113FastISel *
2114X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002115 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002116 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002117 DenseMap<const Value *, unsigned> &vm,
2118 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002119 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002120 DenseMap<const AllocaInst *, int> &am
2121#ifndef NDEBUG
2122 , SmallSet<Instruction*, 8> &cil
2123#endif
2124 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002125 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002126#ifndef NDEBUG
2127 , cil
2128#endif
2129 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002130}
2131
2132
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002133//===----------------------------------------------------------------------===//
2134// Other Lowering Hooks
2135//===----------------------------------------------------------------------===//
2136
2137
Dan Gohman475871a2008-07-27 21:46:04 +00002138SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002139 MachineFunction &MF = DAG.getMachineFunction();
2140 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2141 int ReturnAddrIndex = FuncInfo->getRAIndex();
2142
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002143 if (ReturnAddrIndex == 0) {
2144 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002145 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002146 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002147 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002148 }
2149
Evan Cheng25ab6902006-09-08 06:48:29 +00002150 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002151}
2152
2153
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002154/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2155/// specific condition code, returning the condition code and the LHS/RHS of the
2156/// comparison to make.
2157static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2158 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002159 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002160 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2161 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2162 // X > -1 -> X == 0, jump !sign.
2163 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002164 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002165 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2166 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002167 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002168 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002169 // X < 1 -> X <= 0
2170 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002171 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002172 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002173 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002174
Evan Chengd9558e02006-01-06 00:43:03 +00002175 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002176 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002177 case ISD::SETEQ: return X86::COND_E;
2178 case ISD::SETGT: return X86::COND_G;
2179 case ISD::SETGE: return X86::COND_GE;
2180 case ISD::SETLT: return X86::COND_L;
2181 case ISD::SETLE: return X86::COND_LE;
2182 case ISD::SETNE: return X86::COND_NE;
2183 case ISD::SETULT: return X86::COND_B;
2184 case ISD::SETUGT: return X86::COND_A;
2185 case ISD::SETULE: return X86::COND_BE;
2186 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002187 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002188 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002189
Chris Lattner4c78e022008-12-23 23:42:27 +00002190 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002191
Chris Lattner4c78e022008-12-23 23:42:27 +00002192 // If LHS is a foldable load, but RHS is not, flip the condition.
2193 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2194 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2195 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2196 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002197 }
2198
Chris Lattner4c78e022008-12-23 23:42:27 +00002199 switch (SetCCOpcode) {
2200 default: break;
2201 case ISD::SETOLT:
2202 case ISD::SETOLE:
2203 case ISD::SETUGT:
2204 case ISD::SETUGE:
2205 std::swap(LHS, RHS);
2206 break;
2207 }
2208
2209 // On a floating point condition, the flags are set as follows:
2210 // ZF PF CF op
2211 // 0 | 0 | 0 | X > Y
2212 // 0 | 0 | 1 | X < Y
2213 // 1 | 0 | 0 | X == Y
2214 // 1 | 1 | 1 | unordered
2215 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002216 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002217 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002218 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002219 case ISD::SETOLT: // flipped
2220 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002221 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002222 case ISD::SETOLE: // flipped
2223 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002224 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002225 case ISD::SETUGT: // flipped
2226 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002227 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002228 case ISD::SETUGE: // flipped
2229 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002230 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002231 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002232 case ISD::SETNE: return X86::COND_NE;
2233 case ISD::SETUO: return X86::COND_P;
2234 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002235 }
Evan Chengd9558e02006-01-06 00:43:03 +00002236}
2237
Evan Cheng4a460802006-01-11 00:33:36 +00002238/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2239/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002240/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002241static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002242 switch (X86CC) {
2243 default:
2244 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002245 case X86::COND_B:
2246 case X86::COND_BE:
2247 case X86::COND_E:
2248 case X86::COND_P:
2249 case X86::COND_A:
2250 case X86::COND_AE:
2251 case X86::COND_NE:
2252 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002253 return true;
2254 }
2255}
2256
Nate Begeman9008ca62009-04-27 18:41:29 +00002257/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2258/// the specified range (L, H].
2259static bool isUndefOrInRange(int Val, int Low, int Hi) {
2260 return (Val < 0) || (Val >= Low && Val < Hi);
2261}
2262
2263/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2264/// specified value.
2265static bool isUndefOrEqual(int Val, int CmpVal) {
2266 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002267 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002268 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002269}
2270
Nate Begeman9008ca62009-04-27 18:41:29 +00002271/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2272/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2273/// the second operand.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002274static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002275 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
2276 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
2277 if (VT == MVT::v2f64 || VT == MVT::v2i64)
2278 return (Mask[0] < 2 && Mask[1] < 2);
2279 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002280}
2281
Nate Begeman9008ca62009-04-27 18:41:29 +00002282bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
2283 SmallVector<int, 8> M;
2284 N->getMask(M);
2285 return ::isPSHUFDMask(M, N->getValueType(0));
2286}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002287
Nate Begeman9008ca62009-04-27 18:41:29 +00002288/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2289/// is suitable for input to PSHUFHW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002290static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002291 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002292 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002293
2294 // Lower quadword copied in order or undef.
2295 for (int i = 0; i != 4; ++i)
2296 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002297 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002298
Evan Cheng506d3df2006-03-29 23:07:14 +00002299 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002300 for (int i = 4; i != 8; ++i)
2301 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002302 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002303
Evan Cheng506d3df2006-03-29 23:07:14 +00002304 return true;
2305}
2306
Nate Begeman9008ca62009-04-27 18:41:29 +00002307bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
2308 SmallVector<int, 8> M;
2309 N->getMask(M);
2310 return ::isPSHUFHWMask(M, N->getValueType(0));
2311}
Evan Cheng506d3df2006-03-29 23:07:14 +00002312
Nate Begeman9008ca62009-04-27 18:41:29 +00002313/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2314/// is suitable for input to PSHUFLW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002315static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002316 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002317 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002318
Rafael Espindola15684b22009-04-24 12:40:33 +00002319 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002320 for (int i = 4; i != 8; ++i)
2321 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002322 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002323
Rafael Espindola15684b22009-04-24 12:40:33 +00002324 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002325 for (int i = 0; i != 4; ++i)
2326 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002327 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002328
Rafael Espindola15684b22009-04-24 12:40:33 +00002329 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002330}
2331
Nate Begeman9008ca62009-04-27 18:41:29 +00002332bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
2333 SmallVector<int, 8> M;
2334 N->getMask(M);
2335 return ::isPSHUFLWMask(M, N->getValueType(0));
2336}
2337
Evan Cheng14aed5e2006-03-24 01:18:28 +00002338/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2339/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002340static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002341 int NumElems = VT.getVectorNumElements();
2342 if (NumElems != 2 && NumElems != 4)
2343 return false;
2344
2345 int Half = NumElems / 2;
2346 for (int i = 0; i < Half; ++i)
2347 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002348 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002349 for (int i = Half; i < NumElems; ++i)
2350 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002351 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002352
Evan Cheng14aed5e2006-03-24 01:18:28 +00002353 return true;
2354}
2355
Nate Begeman9008ca62009-04-27 18:41:29 +00002356bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2357 SmallVector<int, 8> M;
2358 N->getMask(M);
2359 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002360}
2361
Evan Cheng213d2cf2007-05-17 18:45:50 +00002362/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002363/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2364/// half elements to come from vector 1 (which would equal the dest.) and
2365/// the upper half to come from vector 2.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002366static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002367 int NumElems = VT.getVectorNumElements();
2368
2369 if (NumElems != 2 && NumElems != 4)
2370 return false;
2371
2372 int Half = NumElems / 2;
2373 for (int i = 0; i < Half; ++i)
2374 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002375 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002376 for (int i = Half; i < NumElems; ++i)
2377 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002378 return false;
2379 return true;
2380}
2381
Nate Begeman9008ca62009-04-27 18:41:29 +00002382static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2383 SmallVector<int, 8> M;
2384 N->getMask(M);
2385 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002386}
2387
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002388/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2389/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002390bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2391 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002392 return false;
2393
Evan Cheng2064a2b2006-03-28 06:50:32 +00002394 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002395 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2396 isUndefOrEqual(N->getMaskElt(1), 7) &&
2397 isUndefOrEqual(N->getMaskElt(2), 2) &&
2398 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002399}
2400
Evan Cheng5ced1d82006-04-06 23:23:56 +00002401/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2402/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002403bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2404 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002405
Evan Cheng5ced1d82006-04-06 23:23:56 +00002406 if (NumElems != 2 && NumElems != 4)
2407 return false;
2408
Evan Chengc5cdff22006-04-07 21:53:05 +00002409 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002410 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002411 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002412
Evan Chengc5cdff22006-04-07 21:53:05 +00002413 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002414 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002415 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002416
2417 return true;
2418}
2419
2420/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002421/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2422/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002423bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2424 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002425
Evan Cheng5ced1d82006-04-06 23:23:56 +00002426 if (NumElems != 2 && NumElems != 4)
2427 return false;
2428
Evan Chengc5cdff22006-04-07 21:53:05 +00002429 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002430 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002431 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002432
Nate Begeman9008ca62009-04-27 18:41:29 +00002433 for (unsigned i = 0; i < NumElems/2; ++i)
2434 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002435 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002436
2437 return true;
2438}
2439
Nate Begeman9008ca62009-04-27 18:41:29 +00002440/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2441/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2442/// <2, 3, 2, 3>
2443bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2444 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2445
2446 if (NumElems != 4)
2447 return false;
2448
2449 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2450 isUndefOrEqual(N->getMaskElt(1), 3) &&
2451 isUndefOrEqual(N->getMaskElt(2), 2) &&
2452 isUndefOrEqual(N->getMaskElt(3), 3);
2453}
2454
Evan Cheng0038e592006-03-28 00:39:58 +00002455/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2456/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002457static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002458 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002459 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002460 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002461 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002462
2463 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2464 int BitI = Mask[i];
2465 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002466 if (!isUndefOrEqual(BitI, j))
2467 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002468 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002469 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002470 return false;
2471 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002472 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002473 return false;
2474 }
Evan Cheng0038e592006-03-28 00:39:58 +00002475 }
Evan Cheng0038e592006-03-28 00:39:58 +00002476 return true;
2477}
2478
Nate Begeman9008ca62009-04-27 18:41:29 +00002479bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2480 SmallVector<int, 8> M;
2481 N->getMask(M);
2482 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002483}
2484
Evan Cheng4fcb9222006-03-28 02:43:26 +00002485/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2486/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002487static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002488 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002489 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002490 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002491 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002492
2493 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2494 int BitI = Mask[i];
2495 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002496 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002497 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002498 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002499 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002500 return false;
2501 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002502 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002503 return false;
2504 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002505 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002506 return true;
2507}
2508
Nate Begeman9008ca62009-04-27 18:41:29 +00002509bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2510 SmallVector<int, 8> M;
2511 N->getMask(M);
2512 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002513}
2514
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002515/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2516/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2517/// <0, 0, 1, 1>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002518static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002519 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002520 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002521 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002522
2523 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2524 int BitI = Mask[i];
2525 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002526 if (!isUndefOrEqual(BitI, j))
2527 return false;
2528 if (!isUndefOrEqual(BitI1, j))
2529 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002530 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002531 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002532}
2533
Nate Begeman9008ca62009-04-27 18:41:29 +00002534bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2535 SmallVector<int, 8> M;
2536 N->getMask(M);
2537 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2538}
2539
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002540/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2541/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2542/// <2, 2, 3, 3>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002543static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002544 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002545 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2546 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002547
2548 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2549 int BitI = Mask[i];
2550 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002551 if (!isUndefOrEqual(BitI, j))
2552 return false;
2553 if (!isUndefOrEqual(BitI1, j))
2554 return false;
2555 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002556 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002557}
2558
Nate Begeman9008ca62009-04-27 18:41:29 +00002559bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2560 SmallVector<int, 8> M;
2561 N->getMask(M);
2562 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2563}
2564
Evan Cheng017dcc62006-04-21 01:05:10 +00002565/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2566/// specifies a shuffle of elements that is suitable for input to MOVSS,
2567/// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002568static bool isMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002569 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002570 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002571
2572 int NumElts = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002573
2574 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002575 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002576
2577 for (int i = 1; i < NumElts; ++i)
2578 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002579 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002580
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002581 return true;
2582}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002583
Nate Begeman9008ca62009-04-27 18:41:29 +00002584bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2585 SmallVector<int, 8> M;
2586 N->getMask(M);
2587 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002588}
2589
Evan Cheng017dcc62006-04-21 01:05:10 +00002590/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2591/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002592/// element of vector 2 and the other elements to come from vector 1 in order.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002593static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002594 bool V2IsSplat = false, bool V2IsUndef = false) {
2595 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002596 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002597 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002598
2599 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002600 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002601
2602 for (int i = 1; i < NumOps; ++i)
2603 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2604 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2605 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002606 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002607
Evan Cheng39623da2006-04-20 08:58:49 +00002608 return true;
2609}
2610
Nate Begeman9008ca62009-04-27 18:41:29 +00002611static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002612 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002613 SmallVector<int, 8> M;
2614 N->getMask(M);
2615 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002616}
2617
Evan Chengd9539472006-04-14 21:59:03 +00002618/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2619/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002620bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2621 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002622 return false;
2623
2624 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002625 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002626 int Elt = N->getMaskElt(i);
2627 if (Elt >= 0 && Elt != 1)
2628 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002629 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002630
2631 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002632 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002633 int Elt = N->getMaskElt(i);
2634 if (Elt >= 0 && Elt != 3)
2635 return false;
2636 if (Elt == 3)
2637 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002638 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002639 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002640 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002641 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002642}
2643
2644/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2645/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002646bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2647 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002648 return false;
2649
2650 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002651 for (unsigned i = 0; i < 2; ++i)
2652 if (N->getMaskElt(i) > 0)
2653 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002654
2655 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002656 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002657 int Elt = N->getMaskElt(i);
2658 if (Elt >= 0 && Elt != 2)
2659 return false;
2660 if (Elt == 2)
2661 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002662 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002663 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002664 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002665}
2666
Evan Cheng0b457f02008-09-25 20:50:48 +00002667/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2668/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002669bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2670 int e = N->getValueType(0).getVectorNumElements() / 2;
2671
2672 for (int i = 0; i < e; ++i)
2673 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002674 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002675 for (int i = 0; i < e; ++i)
2676 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002677 return false;
2678 return true;
2679}
2680
Evan Cheng63d33002006-03-22 08:01:21 +00002681/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2682/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2683/// instructions.
2684unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002685 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2686 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2687
Evan Chengb9df0ca2006-03-22 02:53:00 +00002688 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2689 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002690 for (int i = 0; i < NumOperands; ++i) {
2691 int Val = SVOp->getMaskElt(NumOperands-i-1);
2692 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002693 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002694 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002695 if (i != NumOperands - 1)
2696 Mask <<= Shift;
2697 }
Evan Cheng63d33002006-03-22 08:01:21 +00002698 return Mask;
2699}
2700
Evan Cheng506d3df2006-03-29 23:07:14 +00002701/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2702/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2703/// instructions.
2704unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002705 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002706 unsigned Mask = 0;
2707 // 8 nodes, but we only care about the last 4.
2708 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002709 int Val = SVOp->getMaskElt(i);
2710 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002711 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002712 if (i != 4)
2713 Mask <<= 2;
2714 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002715 return Mask;
2716}
2717
2718/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2719/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2720/// instructions.
2721unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002722 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002723 unsigned Mask = 0;
2724 // 8 nodes, but we only care about the first 4.
2725 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002726 int Val = SVOp->getMaskElt(i);
2727 if (Val >= 0)
2728 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002729 if (i != 0)
2730 Mask <<= 2;
2731 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002732 return Mask;
2733}
2734
Evan Cheng37b73872009-07-30 08:33:02 +00002735/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2736/// constant +0.0.
2737bool X86::isZeroNode(SDValue Elt) {
2738 return ((isa<ConstantSDNode>(Elt) &&
2739 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2740 (isa<ConstantFPSDNode>(Elt) &&
2741 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2742}
2743
Nate Begeman9008ca62009-04-27 18:41:29 +00002744/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2745/// their permute mask.
2746static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2747 SelectionDAG &DAG) {
2748 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002749 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002750 SmallVector<int, 8> MaskVec;
2751
Nate Begeman5a5ca152009-04-29 05:20:52 +00002752 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002753 int idx = SVOp->getMaskElt(i);
2754 if (idx < 0)
2755 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002756 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002757 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002758 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002759 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002760 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002761 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2762 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002763}
2764
Evan Cheng779ccea2007-12-07 21:30:01 +00002765/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2766/// the two vector operands have swapped position.
Nate Begeman9008ca62009-04-27 18:41:29 +00002767static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002768 unsigned NumElems = VT.getVectorNumElements();
2769 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002770 int idx = Mask[i];
2771 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002772 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002773 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002774 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002775 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002776 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002777 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002778}
2779
Evan Cheng533a0aa2006-04-19 20:35:22 +00002780/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2781/// match movhlps. The lower half elements should come from upper half of
2782/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002783/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002784static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2785 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002786 return false;
2787 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002788 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002789 return false;
2790 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002791 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002792 return false;
2793 return true;
2794}
2795
Evan Cheng5ced1d82006-04-06 23:23:56 +00002796/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002797/// is promoted to a vector. It also returns the LoadSDNode by reference if
2798/// required.
2799static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002800 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2801 return false;
2802 N = N->getOperand(0).getNode();
2803 if (!ISD::isNON_EXTLoad(N))
2804 return false;
2805 if (LD)
2806 *LD = cast<LoadSDNode>(N);
2807 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002808}
2809
Evan Cheng533a0aa2006-04-19 20:35:22 +00002810/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2811/// match movlp{s|d}. The lower half elements should come from lower half of
2812/// V1 (and in order), and the upper half elements should come from the upper
2813/// half of V2 (and in order). And since V1 will become the source of the
2814/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002815static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2816 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002817 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002818 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002819 // Is V2 is a vector load, don't do this transformation. We will try to use
2820 // load folding shufps op.
2821 if (ISD::isNON_EXTLoad(V2))
2822 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002823
Nate Begeman5a5ca152009-04-29 05:20:52 +00002824 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002825
Evan Cheng533a0aa2006-04-19 20:35:22 +00002826 if (NumElems != 2 && NumElems != 4)
2827 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002828 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002829 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002830 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002831 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002832 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002833 return false;
2834 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002835}
2836
Evan Cheng39623da2006-04-20 08:58:49 +00002837/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2838/// all the same.
2839static bool isSplatVector(SDNode *N) {
2840 if (N->getOpcode() != ISD::BUILD_VECTOR)
2841 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002842
Dan Gohman475871a2008-07-27 21:46:04 +00002843 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002844 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2845 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002846 return false;
2847 return true;
2848}
2849
Evan Cheng213d2cf2007-05-17 18:45:50 +00002850/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Nate Begeman9008ca62009-04-27 18:41:29 +00002851/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002852/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002853static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002854 SDValue V1 = N->getOperand(0);
2855 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002856 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2857 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002858 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002859 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002860 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002861 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2862 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002863 if (Opc != ISD::BUILD_VECTOR ||
2864 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002865 return false;
2866 } else if (Idx >= 0) {
2867 unsigned Opc = V1.getOpcode();
2868 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2869 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002870 if (Opc != ISD::BUILD_VECTOR ||
2871 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002872 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002873 }
2874 }
2875 return true;
2876}
2877
2878/// getZeroVector - Returns a vector of specified type with all zero elements.
2879///
Dale Johannesenace16102009-02-03 19:33:06 +00002880static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2881 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002882 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002883
Chris Lattner8a594482007-11-25 00:24:49 +00002884 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2885 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002886 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002887 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman475871a2008-07-27 21:46:04 +00002888 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002889 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002890 } else if (HasSSE2) { // SSE2
Dan Gohman475871a2008-07-27 21:46:04 +00002891 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002892 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002893 } else { // SSE1
Dan Gohman475871a2008-07-27 21:46:04 +00002894 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Chenga87008d2009-02-25 22:49:59 +00002895 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002896 }
Dale Johannesenace16102009-02-03 19:33:06 +00002897 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002898}
2899
Chris Lattner8a594482007-11-25 00:24:49 +00002900/// getOnesVector - Returns a vector of specified type with all bits set.
2901///
Dale Johannesenace16102009-02-03 19:33:06 +00002902static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002903 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002904
Chris Lattner8a594482007-11-25 00:24:49 +00002905 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2906 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002907 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2908 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002909 if (VT.getSizeInBits() == 64) // MMX
Evan Chenga87008d2009-02-25 22:49:59 +00002910 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002911 else // SSE
Evan Chenga87008d2009-02-25 22:49:59 +00002912 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002913 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002914}
2915
2916
Evan Cheng39623da2006-04-20 08:58:49 +00002917/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2918/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002919static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
2920 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002921 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002922
Evan Cheng39623da2006-04-20 08:58:49 +00002923 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002924 SmallVector<int, 8> MaskVec;
2925 SVOp->getMask(MaskVec);
2926
Nate Begeman5a5ca152009-04-29 05:20:52 +00002927 for (unsigned i = 0; i != NumElems; ++i) {
2928 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002929 MaskVec[i] = NumElems;
2930 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002931 }
Evan Cheng39623da2006-04-20 08:58:49 +00002932 }
Evan Cheng39623da2006-04-20 08:58:49 +00002933 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002934 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2935 SVOp->getOperand(1), &MaskVec[0]);
2936 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002937}
2938
Evan Cheng017dcc62006-04-21 01:05:10 +00002939/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2940/// operation of specified width.
Nate Begeman9008ca62009-04-27 18:41:29 +00002941static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2942 SDValue V2) {
2943 unsigned NumElems = VT.getVectorNumElements();
2944 SmallVector<int, 8> Mask;
2945 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002946 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002947 Mask.push_back(i);
2948 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002949}
2950
Nate Begeman9008ca62009-04-27 18:41:29 +00002951/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
2952static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2953 SDValue V2) {
2954 unsigned NumElems = VT.getVectorNumElements();
2955 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00002956 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002957 Mask.push_back(i);
2958 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00002959 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002960 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00002961}
2962
Nate Begeman9008ca62009-04-27 18:41:29 +00002963/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
2964static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2965 SDValue V2) {
2966 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00002967 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002968 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00002969 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002970 Mask.push_back(i + Half);
2971 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00002972 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002973 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00002974}
2975
Evan Cheng0c0f83f2008-04-05 00:30:36 +00002976/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Nate Begeman9008ca62009-04-27 18:41:29 +00002977static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
2978 bool HasSSE2) {
2979 if (SV->getValueType(0).getVectorNumElements() <= 4)
2980 return SDValue(SV, 0);
2981
2982 MVT PVT = MVT::v4f32;
2983 MVT VT = SV->getValueType(0);
2984 DebugLoc dl = SV->getDebugLoc();
2985 SDValue V1 = SV->getOperand(0);
2986 int NumElems = VT.getVectorNumElements();
2987 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00002988
Nate Begeman9008ca62009-04-27 18:41:29 +00002989 // unpack elements to the correct location
2990 while (NumElems > 4) {
2991 if (EltNo < NumElems/2) {
2992 V1 = getUnpackl(DAG, dl, VT, V1, V1);
2993 } else {
2994 V1 = getUnpackh(DAG, dl, VT, V1, V1);
2995 EltNo -= NumElems/2;
2996 }
2997 NumElems >>= 1;
2998 }
2999
3000 // Perform the splat.
3001 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003002 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003003 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3004 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003005}
3006
Evan Chengba05f722006-04-21 23:03:30 +00003007/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003008/// vector of zero or undef vector. This produces a shuffle where the low
3009/// element of V2 is swizzled into the zero/undef vector, landing at element
3010/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003011static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003012 bool isZero, bool HasSSE2,
3013 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003014 MVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003015 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003016 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3017 unsigned NumElems = VT.getVectorNumElements();
3018 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003019 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003020 // If this is the insertion idx, put the low elt of V2 here.
3021 MaskVec.push_back(i == Idx ? NumElems : i);
3022 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003023}
3024
Evan Chengf26ffe92008-05-29 08:22:04 +00003025/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3026/// a shuffle that is zero.
3027static
Nate Begeman9008ca62009-04-27 18:41:29 +00003028unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3029 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003030 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003031 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003032 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003033 int Idx = SVOp->getMaskElt(Index);
3034 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003035 ++NumZeros;
3036 continue;
3037 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003038 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003039 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003040 ++NumZeros;
3041 else
3042 break;
3043 }
3044 return NumZeros;
3045}
3046
3047/// isVectorShift - Returns true if the shuffle can be implemented as a
3048/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003049/// FIXME: split into pslldqi, psrldqi, palignr variants.
3050static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003051 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003052 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003053
3054 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003055 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003056 if (!NumZeros) {
3057 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003058 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003059 if (!NumZeros)
3060 return false;
3061 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003062 bool SeenV1 = false;
3063 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003064 for (int i = NumZeros; i < NumElems; ++i) {
3065 int Val = isLeft ? (i - NumZeros) : i;
3066 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3067 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003068 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003069 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003070 SeenV1 = true;
3071 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003072 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003073 SeenV2 = true;
3074 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003075 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003076 return false;
3077 }
3078 if (SeenV1 && SeenV2)
3079 return false;
3080
Nate Begeman9008ca62009-04-27 18:41:29 +00003081 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003082 ShAmt = NumZeros;
3083 return true;
3084}
3085
3086
Evan Chengc78d3b42006-04-24 18:01:45 +00003087/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3088///
Dan Gohman475871a2008-07-27 21:46:04 +00003089static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003090 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003091 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003092 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003093 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003094
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003095 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003096 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003097 bool First = true;
3098 for (unsigned i = 0; i < 16; ++i) {
3099 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3100 if (ThisIsNonZero && First) {
3101 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003102 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003103 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003104 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003105 First = false;
3106 }
3107
3108 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003109 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003110 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3111 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003112 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003113 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003114 }
3115 if (ThisIsNonZero) {
Dale Johannesenace16102009-02-03 19:33:06 +00003116 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3117 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Evan Chengc78d3b42006-04-24 18:01:45 +00003118 ThisElt, DAG.getConstant(8, MVT::i8));
3119 if (LastIsNonZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003120 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003121 } else
3122 ThisElt = LastElt;
3123
Gabor Greifba36cb52008-08-28 21:40:38 +00003124 if (ThisElt.getNode())
Dale Johannesenace16102009-02-03 19:33:06 +00003125 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003126 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003127 }
3128 }
3129
Dale Johannesenace16102009-02-03 19:33:06 +00003130 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003131}
3132
Bill Wendlinga348c562007-03-22 18:42:45 +00003133/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003134///
Dan Gohman475871a2008-07-27 21:46:04 +00003135static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003136 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003137 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003138 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003139 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003140
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003141 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003142 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003143 bool First = true;
3144 for (unsigned i = 0; i < 8; ++i) {
3145 bool isNonZero = (NonZeros & (1 << i)) != 0;
3146 if (isNonZero) {
3147 if (First) {
3148 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003149 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003150 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003151 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003152 First = false;
3153 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003154 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003155 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003156 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003157 }
3158 }
3159
3160 return V;
3161}
3162
Evan Chengf26ffe92008-05-29 08:22:04 +00003163/// getVShift - Return a vector logical shift node.
3164///
Dan Gohman475871a2008-07-27 21:46:04 +00003165static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003166 unsigned NumBits, SelectionDAG &DAG,
3167 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003168 bool isMMX = VT.getSizeInBits() == 64;
3169 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003170 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003171 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3172 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3173 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003174 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003175}
3176
Dan Gohman475871a2008-07-27 21:46:04 +00003177SDValue
3178X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003179 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003180 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003181 if (ISD::isBuildVectorAllZeros(Op.getNode())
3182 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003183 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3184 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3185 // eliminated on x86-32 hosts.
3186 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3187 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003188
Gabor Greifba36cb52008-08-28 21:40:38 +00003189 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003190 return getOnesVector(Op.getValueType(), DAG, dl);
3191 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003192 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003193
Duncan Sands83ec4b62008-06-06 12:08:01 +00003194 MVT VT = Op.getValueType();
3195 MVT EVT = VT.getVectorElementType();
3196 unsigned EVTBits = EVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003197
3198 unsigned NumElems = Op.getNumOperands();
3199 unsigned NumZero = 0;
3200 unsigned NumNonZero = 0;
3201 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003202 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003203 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003204 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003205 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003206 if (Elt.getOpcode() == ISD::UNDEF)
3207 continue;
3208 Values.insert(Elt);
3209 if (Elt.getOpcode() != ISD::Constant &&
3210 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003211 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003212 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003213 NumZero++;
3214 else {
3215 NonZeros |= (1 << i);
3216 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003217 }
3218 }
3219
Dan Gohman7f321562007-06-25 16:23:39 +00003220 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003221 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003222 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003223 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003224
Chris Lattner67f453a2008-03-09 05:42:06 +00003225 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003226 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003227 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003228 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003229
Chris Lattner62098042008-03-09 01:05:04 +00003230 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3231 // the value are obviously zero, truncate the value to i32 and do the
3232 // insertion that way. Only do this if the value is non-constant or if the
3233 // value is a constant being inserted into element 0. It is cheaper to do
3234 // a constant pool load than it is to do a movd + shuffle.
3235 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3236 (!IsAllConstants || Idx == 0)) {
3237 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3238 // Handle MMX and SSE both.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003239 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3240 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003241
Chris Lattner62098042008-03-09 01:05:04 +00003242 // Truncate the value (which may itself be a constant) to i32, and
3243 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesenace16102009-02-03 19:33:06 +00003244 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3245 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003246 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3247 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003248
Chris Lattner62098042008-03-09 01:05:04 +00003249 // Now we have our 32-bit value zero extended in the low element of
3250 // a vector. If Idx != 0, swizzle it into place.
3251 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003252 SmallVector<int, 4> Mask;
3253 Mask.push_back(Idx);
3254 for (unsigned i = 1; i != VecElts; ++i)
3255 Mask.push_back(i);
3256 Item = DAG.getVectorShuffle(VecVT, dl, Item,
3257 DAG.getUNDEF(Item.getValueType()),
3258 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003259 }
Dale Johannesenace16102009-02-03 19:33:06 +00003260 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003261 }
3262 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003263
Chris Lattner19f79692008-03-08 22:59:52 +00003264 // If we have a constant or non-constant insertion into the low element of
3265 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3266 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003267 // depending on what the source datatype is.
3268 if (Idx == 0) {
3269 if (NumZero == 0) {
3270 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3271 } else if (EVT == MVT::i32 || EVT == MVT::f32 || EVT == MVT::f64 ||
3272 (EVT == MVT::i64 && Subtarget->is64Bit())) {
3273 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3274 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3275 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3276 DAG);
3277 } else if (EVT == MVT::i16 || EVT == MVT::i8) {
3278 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3279 MVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
3280 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3281 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3282 Subtarget->hasSSE2(), DAG);
3283 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3284 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003285 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003286
3287 // Is it a vector logical left shift?
3288 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003289 X86::isZeroNode(Op.getOperand(0)) &&
3290 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003291 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003292 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003293 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003294 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003295 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003296 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003297
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003298 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003299 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003300
Chris Lattner19f79692008-03-08 22:59:52 +00003301 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3302 // is a non-constant being inserted into an element other than the low one,
3303 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3304 // movd/movss) to move this into the low element, then shuffle it into
3305 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003306 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003307 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003308
Evan Cheng0db9fe62006-04-25 20:13:52 +00003309 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003310 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3311 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003312 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003313 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003314 MaskVec.push_back(i == Idx ? 0 : 1);
3315 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003316 }
3317 }
3318
Chris Lattner67f453a2008-03-09 05:42:06 +00003319 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3320 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003321 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003322
Dan Gohmana3941172007-07-24 22:55:08 +00003323 // A vector full of immediates; various special cases are already
3324 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003325 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003326 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003327
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003328 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003329 if (EVTBits == 64) {
3330 if (NumNonZero == 1) {
3331 // One half is zero or undef.
3332 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003333 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003334 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003335 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3336 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003337 }
Dan Gohman475871a2008-07-27 21:46:04 +00003338 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003339 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003340
3341 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003342 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003343 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003344 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003345 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003346 }
3347
Bill Wendling826f36f2007-03-28 00:57:11 +00003348 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003349 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003350 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003351 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003352 }
3353
3354 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003355 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003356 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003357 if (NumElems == 4 && NumZero > 0) {
3358 for (unsigned i = 0; i < 4; ++i) {
3359 bool isZero = !(NonZeros & (1 << i));
3360 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003361 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003362 else
Dale Johannesenace16102009-02-03 19:33:06 +00003363 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003364 }
3365
3366 for (unsigned i = 0; i < 2; ++i) {
3367 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3368 default: break;
3369 case 0:
3370 V[i] = V[i*2]; // Must be a zero vector.
3371 break;
3372 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003373 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003374 break;
3375 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003376 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003377 break;
3378 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003379 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003380 break;
3381 }
3382 }
3383
Nate Begeman9008ca62009-04-27 18:41:29 +00003384 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003385 bool Reverse = (NonZeros & 0x3) == 2;
3386 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003387 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003388 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3389 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3391 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003392 }
3393
3394 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003395 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3396 // values to be inserted is equal to the number of elements, in which case
3397 // use the unpack code below in the hopes of matching the consecutive elts
3398 // load merge pattern for shuffles.
3399 // FIXME: We could probably just check that here directly.
3400 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
3401 getSubtarget()->hasSSE41()) {
3402 V[0] = DAG.getUNDEF(VT);
3403 for (unsigned i = 0; i < NumElems; ++i)
3404 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3405 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3406 Op.getOperand(i), DAG.getIntPtrConstant(i));
3407 return V[0];
3408 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003409 // Expand into a number of unpckl*.
3410 // e.g. for v4f32
3411 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3412 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3413 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003414 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003415 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003416 NumElems >>= 1;
3417 while (NumElems != 0) {
3418 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003419 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003420 NumElems >>= 1;
3421 }
3422 return V[0];
3423 }
3424
Dan Gohman475871a2008-07-27 21:46:04 +00003425 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003426}
3427
Nate Begemanb9a47b82009-02-23 08:49:38 +00003428// v8i16 shuffles - Prefer shuffles in the following order:
3429// 1. [all] pshuflw, pshufhw, optional move
3430// 2. [ssse3] 1 x pshufb
3431// 3. [ssse3] 2 x pshufb + 1 x por
3432// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003433static
Nate Begeman9008ca62009-04-27 18:41:29 +00003434SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3435 SelectionDAG &DAG, X86TargetLowering &TLI) {
3436 SDValue V1 = SVOp->getOperand(0);
3437 SDValue V2 = SVOp->getOperand(1);
3438 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003439 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003440
Nate Begemanb9a47b82009-02-23 08:49:38 +00003441 // Determine if more than 1 of the words in each of the low and high quadwords
3442 // of the result come from the same quadword of one of the two inputs. Undef
3443 // mask values count as coming from any quadword, for better codegen.
3444 SmallVector<unsigned, 4> LoQuad(4);
3445 SmallVector<unsigned, 4> HiQuad(4);
3446 BitVector InputQuads(4);
3447 for (unsigned i = 0; i < 8; ++i) {
3448 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003449 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003450 MaskVals.push_back(EltIdx);
3451 if (EltIdx < 0) {
3452 ++Quad[0];
3453 ++Quad[1];
3454 ++Quad[2];
3455 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003456 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003457 }
3458 ++Quad[EltIdx / 4];
3459 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003460 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003461
Nate Begemanb9a47b82009-02-23 08:49:38 +00003462 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003463 unsigned MaxQuad = 1;
3464 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003465 if (LoQuad[i] > MaxQuad) {
3466 BestLoQuad = i;
3467 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003468 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003469 }
3470
Nate Begemanb9a47b82009-02-23 08:49:38 +00003471 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003472 MaxQuad = 1;
3473 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003474 if (HiQuad[i] > MaxQuad) {
3475 BestHiQuad = i;
3476 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003477 }
3478 }
3479
Nate Begemanb9a47b82009-02-23 08:49:38 +00003480 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3481 // of the two input vectors, shuffle them into one input vector so only a
3482 // single pshufb instruction is necessary. If There are more than 2 input
3483 // quads, disable the next transformation since it does not help SSSE3.
3484 bool V1Used = InputQuads[0] || InputQuads[1];
3485 bool V2Used = InputQuads[2] || InputQuads[3];
3486 if (TLI.getSubtarget()->hasSSSE3()) {
3487 if (InputQuads.count() == 2 && V1Used && V2Used) {
3488 BestLoQuad = InputQuads.find_first();
3489 BestHiQuad = InputQuads.find_next(BestLoQuad);
3490 }
3491 if (InputQuads.count() > 2) {
3492 BestLoQuad = -1;
3493 BestHiQuad = -1;
3494 }
3495 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003496
Nate Begemanb9a47b82009-02-23 08:49:38 +00003497 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3498 // the shuffle mask. If a quad is scored as -1, that means that it contains
3499 // words from all 4 input quadwords.
3500 SDValue NewV;
3501 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003502 SmallVector<int, 8> MaskV;
3503 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3504 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
3505 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
3506 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3507 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00003508 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003509
Nate Begemanb9a47b82009-02-23 08:49:38 +00003510 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3511 // source words for the shuffle, to aid later transformations.
3512 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003513 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003514 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003515 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003516 if (idx != (int)i)
3517 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003518 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003519 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003520 AllWordsInNewV = false;
3521 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003522 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003523
Nate Begemanb9a47b82009-02-23 08:49:38 +00003524 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3525 if (AllWordsInNewV) {
3526 for (int i = 0; i != 8; ++i) {
3527 int idx = MaskVals[i];
3528 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003529 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003530 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3531 if ((idx != i) && idx < 4)
3532 pshufhw = false;
3533 if ((idx != i) && idx > 3)
3534 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003535 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003536 V1 = NewV;
3537 V2Used = false;
3538 BestLoQuad = 0;
3539 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003540 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003541
Nate Begemanb9a47b82009-02-23 08:49:38 +00003542 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3543 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003544 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003545 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
3546 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003547 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003548 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003549
3550 // If we have SSSE3, and all words of the result are from 1 input vector,
3551 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3552 // is present, fall back to case 4.
3553 if (TLI.getSubtarget()->hasSSSE3()) {
3554 SmallVector<SDValue,16> pshufbMask;
3555
3556 // If we have elements from both input vectors, set the high bit of the
3557 // shuffle mask element to zero out elements that come from V2 in the V1
3558 // mask, and elements that come from V1 in the V2 mask, so that the two
3559 // results can be OR'd together.
3560 bool TwoInputs = V1Used && V2Used;
3561 for (unsigned i = 0; i != 8; ++i) {
3562 int EltIdx = MaskVals[i] * 2;
3563 if (TwoInputs && (EltIdx >= 16)) {
3564 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3565 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3566 continue;
3567 }
3568 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3569 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
3570 }
3571 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3572 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003573 DAG.getNode(ISD::BUILD_VECTOR, dl,
3574 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003575 if (!TwoInputs)
3576 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3577
3578 // Calculate the shuffle mask for the second input, shuffle it, and
3579 // OR it with the first shuffled input.
3580 pshufbMask.clear();
3581 for (unsigned i = 0; i != 8; ++i) {
3582 int EltIdx = MaskVals[i] * 2;
3583 if (EltIdx < 16) {
3584 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3585 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3586 continue;
3587 }
3588 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3589 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
3590 }
3591 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3592 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003593 DAG.getNode(ISD::BUILD_VECTOR, dl,
3594 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003595 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3596 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3597 }
3598
3599 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3600 // and update MaskVals with new element order.
3601 BitVector InOrder(8);
3602 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003603 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003604 for (int i = 0; i != 4; ++i) {
3605 int idx = MaskVals[i];
3606 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003607 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003608 InOrder.set(i);
3609 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003610 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003611 InOrder.set(i);
3612 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003613 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003614 }
3615 }
3616 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003617 MaskV.push_back(i);
3618 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3619 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003620 }
3621
3622 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3623 // and update MaskVals with the new element order.
3624 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003625 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003626 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003627 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003628 for (unsigned i = 4; i != 8; ++i) {
3629 int idx = MaskVals[i];
3630 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003631 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003632 InOrder.set(i);
3633 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003634 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003635 InOrder.set(i);
3636 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003637 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003638 }
3639 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003640 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3641 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003642 }
3643
3644 // In case BestHi & BestLo were both -1, which means each quadword has a word
3645 // from each of the four input quadwords, calculate the InOrder bitvector now
3646 // before falling through to the insert/extract cleanup.
3647 if (BestLoQuad == -1 && BestHiQuad == -1) {
3648 NewV = V1;
3649 for (int i = 0; i != 8; ++i)
3650 if (MaskVals[i] < 0 || MaskVals[i] == i)
3651 InOrder.set(i);
3652 }
3653
3654 // The other elements are put in the right place using pextrw and pinsrw.
3655 for (unsigned i = 0; i != 8; ++i) {
3656 if (InOrder[i])
3657 continue;
3658 int EltIdx = MaskVals[i];
3659 if (EltIdx < 0)
3660 continue;
3661 SDValue ExtOp = (EltIdx < 8)
3662 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
3663 DAG.getIntPtrConstant(EltIdx))
3664 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
3665 DAG.getIntPtrConstant(EltIdx - 8));
3666 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
3667 DAG.getIntPtrConstant(i));
3668 }
3669 return NewV;
3670}
3671
3672// v16i8 shuffles - Prefer shuffles in the following order:
3673// 1. [ssse3] 1 x pshufb
3674// 2. [ssse3] 2 x pshufb + 1 x por
3675// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3676static
Nate Begeman9008ca62009-04-27 18:41:29 +00003677SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3678 SelectionDAG &DAG, X86TargetLowering &TLI) {
3679 SDValue V1 = SVOp->getOperand(0);
3680 SDValue V2 = SVOp->getOperand(1);
3681 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003682 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003683 SVOp->getMask(MaskVals);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003684
3685 // If we have SSSE3, case 1 is generated when all result bytes come from
3686 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3687 // present, fall back to case 3.
3688 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3689 bool V1Only = true;
3690 bool V2Only = true;
3691 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003692 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003693 if (EltIdx < 0)
3694 continue;
3695 if (EltIdx < 16)
3696 V2Only = false;
3697 else
3698 V1Only = false;
3699 }
3700
3701 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3702 if (TLI.getSubtarget()->hasSSSE3()) {
3703 SmallVector<SDValue,16> pshufbMask;
3704
3705 // If all result elements are from one input vector, then only translate
3706 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3707 //
3708 // Otherwise, we have elements from both input vectors, and must zero out
3709 // elements that come from V2 in the first mask, and V1 in the second mask
3710 // so that we can OR them together.
3711 bool TwoInputs = !(V1Only || V2Only);
3712 for (unsigned i = 0; i != 16; ++i) {
3713 int EltIdx = MaskVals[i];
3714 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
3715 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3716 continue;
3717 }
3718 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3719 }
3720 // If all the elements are from V2, assign it to V1 and return after
3721 // building the first pshufb.
3722 if (V2Only)
3723 V1 = V2;
3724 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003725 DAG.getNode(ISD::BUILD_VECTOR, dl,
3726 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003727 if (!TwoInputs)
3728 return V1;
3729
3730 // Calculate the shuffle mask for the second input, shuffle it, and
3731 // OR it with the first shuffled input.
3732 pshufbMask.clear();
3733 for (unsigned i = 0; i != 16; ++i) {
3734 int EltIdx = MaskVals[i];
3735 if (EltIdx < 16) {
3736 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3737 continue;
3738 }
3739 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3740 }
3741 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003742 DAG.getNode(ISD::BUILD_VECTOR, dl,
3743 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003744 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3745 }
3746
3747 // No SSSE3 - Calculate in place words and then fix all out of place words
3748 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3749 // the 16 different words that comprise the two doublequadword input vectors.
3750 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3751 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
3752 SDValue NewV = V2Only ? V2 : V1;
3753 for (int i = 0; i != 8; ++i) {
3754 int Elt0 = MaskVals[i*2];
3755 int Elt1 = MaskVals[i*2+1];
3756
3757 // This word of the result is all undef, skip it.
3758 if (Elt0 < 0 && Elt1 < 0)
3759 continue;
3760
3761 // This word of the result is already in the correct place, skip it.
3762 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3763 continue;
3764 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3765 continue;
3766
3767 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3768 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3769 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003770
3771 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3772 // using a single extract together, load it and store it.
3773 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
3774 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3775 DAG.getIntPtrConstant(Elt1 / 2));
3776 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3777 DAG.getIntPtrConstant(i));
3778 continue;
3779 }
3780
Nate Begemanb9a47b82009-02-23 08:49:38 +00003781 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003782 // source byte is not also odd, shift the extracted word left 8 bits
3783 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003784 if (Elt1 >= 0) {
3785 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3786 DAG.getIntPtrConstant(Elt1 / 2));
3787 if ((Elt1 & 1) == 0)
3788 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
3789 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003790 else if (Elt0 >= 0)
3791 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3792 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003793 }
3794 // If Elt0 is defined, extract it from the appropriate source. If the
3795 // source byte is not also even, shift the extracted word right 8 bits. If
3796 // Elt1 was also defined, OR the extracted values together before
3797 // inserting them in the result.
3798 if (Elt0 >= 0) {
3799 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
3800 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3801 if ((Elt0 & 1) != 0)
3802 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
3803 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003804 else if (Elt1 >= 0)
3805 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3806 DAG.getConstant(0x00FF, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003807 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
3808 : InsElt0;
3809 }
3810 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3811 DAG.getIntPtrConstant(i));
3812 }
3813 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003814}
3815
Evan Cheng7a831ce2007-12-15 03:00:47 +00003816/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3817/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3818/// done when every pair / quad of shuffle mask elements point to elements in
3819/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003820/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3821static
Nate Begeman9008ca62009-04-27 18:41:29 +00003822SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3823 SelectionDAG &DAG,
3824 TargetLowering &TLI, DebugLoc dl) {
3825 MVT VT = SVOp->getValueType(0);
3826 SDValue V1 = SVOp->getOperand(0);
3827 SDValue V2 = SVOp->getOperand(1);
3828 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003829 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003830 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd038e042008-07-21 10:20:31 +00003831 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003832 MVT NewVT = MaskVT;
3833 switch (VT.getSimpleVT()) {
3834 default: assert(false && "Unexpected!");
Evan Cheng7a831ce2007-12-15 03:00:47 +00003835 case MVT::v4f32: NewVT = MVT::v2f64; break;
3836 case MVT::v4i32: NewVT = MVT::v2i64; break;
3837 case MVT::v8i16: NewVT = MVT::v4i32; break;
3838 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003839 }
3840
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003841 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003842 if (VT.isInteger())
Evan Cheng7a831ce2007-12-15 03:00:47 +00003843 NewVT = MVT::v2i64;
3844 else
3845 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003846 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003847 int Scale = NumElems / NewWidth;
3848 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003849 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003850 int StartIdx = -1;
3851 for (int j = 0; j < Scale; ++j) {
3852 int EltIdx = SVOp->getMaskElt(i+j);
3853 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003854 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003855 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003856 StartIdx = EltIdx - (EltIdx % Scale);
3857 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003858 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003859 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003860 if (StartIdx == -1)
3861 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003862 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003863 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003864 }
3865
Dale Johannesenace16102009-02-03 19:33:06 +00003866 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3867 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003868 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003869}
3870
Evan Chengd880b972008-05-09 21:53:03 +00003871/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003872///
Dan Gohman475871a2008-07-27 21:46:04 +00003873static SDValue getVZextMovL(MVT VT, MVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003874 SDValue SrcOp, SelectionDAG &DAG,
3875 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003876 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3877 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003878 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003879 LD = dyn_cast<LoadSDNode>(SrcOp);
3880 if (!LD) {
3881 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3882 // instead.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003883 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng7e2ff772008-05-08 00:57:18 +00003884 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3885 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3886 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3887 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3888 // PR2108
3889 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003890 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3891 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3892 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3893 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003894 SrcOp.getOperand(0)
3895 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003896 }
3897 }
3898 }
3899
Dale Johannesenace16102009-02-03 19:33:06 +00003900 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3901 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003902 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003903 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003904}
3905
Evan Chengace3c172008-07-22 21:13:36 +00003906/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3907/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003908static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003909LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3910 SDValue V1 = SVOp->getOperand(0);
3911 SDValue V2 = SVOp->getOperand(1);
3912 DebugLoc dl = SVOp->getDebugLoc();
3913 MVT VT = SVOp->getValueType(0);
3914
Evan Chengace3c172008-07-22 21:13:36 +00003915 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003916 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003917 SmallVector<int, 8> Mask1(4U, -1);
3918 SmallVector<int, 8> PermMask;
3919 SVOp->getMask(PermMask);
3920
Evan Chengace3c172008-07-22 21:13:36 +00003921 unsigned NumHi = 0;
3922 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003923 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003924 int Idx = PermMask[i];
3925 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003926 Locs[i] = std::make_pair(-1, -1);
3927 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003928 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3929 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003930 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003931 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003932 NumLo++;
3933 } else {
3934 Locs[i] = std::make_pair(1, NumHi);
3935 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003936 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003937 NumHi++;
3938 }
3939 }
3940 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003941
Evan Chengace3c172008-07-22 21:13:36 +00003942 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003943 // If no more than two elements come from either vector. This can be
3944 // implemented with two shuffles. First shuffle gather the elements.
3945 // The second shuffle, which takes the first shuffle as both of its
3946 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003947 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003948
Nate Begeman9008ca62009-04-27 18:41:29 +00003949 SmallVector<int, 8> Mask2(4U, -1);
3950
Evan Chengace3c172008-07-22 21:13:36 +00003951 for (unsigned i = 0; i != 4; ++i) {
3952 if (Locs[i].first == -1)
3953 continue;
3954 else {
3955 unsigned Idx = (i < 2) ? 0 : 4;
3956 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003957 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003958 }
3959 }
3960
Nate Begeman9008ca62009-04-27 18:41:29 +00003961 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003962 } else if (NumLo == 3 || NumHi == 3) {
3963 // Otherwise, we must have three elements from one vector, call it X, and
3964 // one element from the other, call it Y. First, use a shufps to build an
3965 // intermediate vector with the one element from Y and the element from X
3966 // that will be in the same half in the final destination (the indexes don't
3967 // matter). Then, use a shufps to build the final vector, taking the half
3968 // containing the element from Y from the intermediate, and the other half
3969 // from X.
3970 if (NumHi == 3) {
3971 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00003972 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003973 std::swap(V1, V2);
3974 }
3975
3976 // Find the element from V2.
3977 unsigned HiIndex;
3978 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003979 int Val = PermMask[HiIndex];
3980 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003981 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003982 if (Val >= 4)
3983 break;
3984 }
3985
Nate Begeman9008ca62009-04-27 18:41:29 +00003986 Mask1[0] = PermMask[HiIndex];
3987 Mask1[1] = -1;
3988 Mask1[2] = PermMask[HiIndex^1];
3989 Mask1[3] = -1;
3990 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003991
3992 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003993 Mask1[0] = PermMask[0];
3994 Mask1[1] = PermMask[1];
3995 Mask1[2] = HiIndex & 1 ? 6 : 4;
3996 Mask1[3] = HiIndex & 1 ? 4 : 6;
3997 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003998 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003999 Mask1[0] = HiIndex & 1 ? 2 : 0;
4000 Mask1[1] = HiIndex & 1 ? 0 : 2;
4001 Mask1[2] = PermMask[2];
4002 Mask1[3] = PermMask[3];
4003 if (Mask1[2] >= 0)
4004 Mask1[2] += 4;
4005 if (Mask1[3] >= 0)
4006 Mask1[3] += 4;
4007 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004008 }
Evan Chengace3c172008-07-22 21:13:36 +00004009 }
4010
4011 // Break it into (shuffle shuffle_hi, shuffle_lo).
4012 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004013 SmallVector<int,8> LoMask(4U, -1);
4014 SmallVector<int,8> HiMask(4U, -1);
4015
4016 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004017 unsigned MaskIdx = 0;
4018 unsigned LoIdx = 0;
4019 unsigned HiIdx = 2;
4020 for (unsigned i = 0; i != 4; ++i) {
4021 if (i == 2) {
4022 MaskPtr = &HiMask;
4023 MaskIdx = 1;
4024 LoIdx = 0;
4025 HiIdx = 2;
4026 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004027 int Idx = PermMask[i];
4028 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004029 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004030 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004031 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004032 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004033 LoIdx++;
4034 } else {
4035 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004036 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004037 HiIdx++;
4038 }
4039 }
4040
Nate Begeman9008ca62009-04-27 18:41:29 +00004041 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4042 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4043 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004044 for (unsigned i = 0; i != 4; ++i) {
4045 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004046 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004047 } else {
4048 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004049 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004050 }
4051 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004052 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004053}
4054
Dan Gohman475871a2008-07-27 21:46:04 +00004055SDValue
4056X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004057 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004058 SDValue V1 = Op.getOperand(0);
4059 SDValue V2 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004060 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004061 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004062 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004063 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004064 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4065 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004066 bool V1IsSplat = false;
4067 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004068
Nate Begeman9008ca62009-04-27 18:41:29 +00004069 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004070 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004071
Nate Begeman9008ca62009-04-27 18:41:29 +00004072 // Promote splats to v4f32.
4073 if (SVOp->isSplat()) {
4074 if (isMMX || NumElems < 4)
4075 return Op;
4076 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004077 }
4078
Evan Cheng7a831ce2007-12-15 03:00:47 +00004079 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4080 // do it!
4081 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004082 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004083 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004084 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004085 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng7a831ce2007-12-15 03:00:47 +00004086 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4087 // FIXME: Figure out a cleaner way to do this.
4088 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004089 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004090 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004091 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4093 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4094 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004095 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004096 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004097 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4098 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004099 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004100 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004101 }
4102 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004103
4104 if (X86::isPSHUFDMask(SVOp))
4105 return Op;
4106
Evan Chengf26ffe92008-05-29 08:22:04 +00004107 // Check if this can be converted into a logical shift.
4108 bool isLeft = false;
4109 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004110 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004111 bool isShift = getSubtarget()->hasSSE2() &&
4112 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004113 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004114 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004115 // v_set0 + movlhps or movhlps, etc.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004116 MVT EVT = VT.getVectorElementType();
4117 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004118 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004119 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004120
4121 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004122 if (V1IsUndef)
4123 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004124 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004125 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004126 if (!isMMX)
4127 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004128 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004129
4130 // FIXME: fold these into legal mask.
4131 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4132 X86::isMOVSLDUPMask(SVOp) ||
4133 X86::isMOVHLPSMask(SVOp) ||
4134 X86::isMOVHPMask(SVOp) ||
4135 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004136 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004137
Nate Begeman9008ca62009-04-27 18:41:29 +00004138 if (ShouldXformToMOVHLPS(SVOp) ||
4139 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4140 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004141
Evan Chengf26ffe92008-05-29 08:22:04 +00004142 if (isShift) {
4143 // No better options. Use a vshl / vsrl.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004144 MVT EVT = VT.getVectorElementType();
4145 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004146 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004147 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004148
Evan Cheng9eca5e82006-10-25 21:49:50 +00004149 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004150 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4151 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004152 V1IsSplat = isSplatVector(V1.getNode());
4153 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004154
Chris Lattner8a594482007-11-25 00:24:49 +00004155 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004156 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004157 Op = CommuteVectorShuffle(SVOp, DAG);
4158 SVOp = cast<ShuffleVectorSDNode>(Op);
4159 V1 = SVOp->getOperand(0);
4160 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004161 std::swap(V1IsSplat, V2IsSplat);
4162 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004163 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004164 }
4165
Nate Begeman9008ca62009-04-27 18:41:29 +00004166 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4167 // Shuffling low element of v1 into undef, just return v1.
4168 if (V2IsUndef)
4169 return V1;
4170 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4171 // the instruction selector will not match, so get a canonical MOVL with
4172 // swapped operands to undo the commute.
4173 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004174 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004175
Nate Begeman9008ca62009-04-27 18:41:29 +00004176 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4177 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4178 X86::isUNPCKLMask(SVOp) ||
4179 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004180 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004181
Evan Cheng9bbbb982006-10-25 20:48:19 +00004182 if (V2IsSplat) {
4183 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004184 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004185 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004186 SDValue NewMask = NormalizeMask(SVOp, DAG);
4187 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4188 if (NSVOp != SVOp) {
4189 if (X86::isUNPCKLMask(NSVOp, true)) {
4190 return NewMask;
4191 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4192 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004193 }
4194 }
4195 }
4196
Evan Cheng9eca5e82006-10-25 21:49:50 +00004197 if (Commuted) {
4198 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004199 // FIXME: this seems wrong.
4200 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4201 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4202 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4203 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4204 X86::isUNPCKLMask(NewSVOp) ||
4205 X86::isUNPCKHMask(NewSVOp))
4206 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004207 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004208
Nate Begemanb9a47b82009-02-23 08:49:38 +00004209 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004210
4211 // Normalize the node to match x86 shuffle ops if needed
4212 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4213 return CommuteVectorShuffle(SVOp, DAG);
4214
4215 // Check for legal shuffle and return?
4216 SmallVector<int, 16> PermMask;
4217 SVOp->getMask(PermMask);
4218 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004219 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004220
Evan Cheng14b32e12007-12-11 01:46:18 +00004221 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4222 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004223 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004224 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004225 return NewOp;
4226 }
4227
Nate Begemanb9a47b82009-02-23 08:49:38 +00004228 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004229 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004230 if (NewOp.getNode())
4231 return NewOp;
4232 }
4233
Evan Chengace3c172008-07-22 21:13:36 +00004234 // Handle all 4 wide cases with a number of shuffles except for MMX.
4235 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004236 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004237
Dan Gohman475871a2008-07-27 21:46:04 +00004238 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004239}
4240
Dan Gohman475871a2008-07-27 21:46:04 +00004241SDValue
4242X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004243 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004244 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004245 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004246 if (VT.getSizeInBits() == 8) {
Dale Johannesenace16102009-02-03 19:33:06 +00004247 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004248 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004249 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004250 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004251 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004252 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004253 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4254 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4255 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004256 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4257 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4258 DAG.getNode(ISD::BIT_CONVERT, dl,
4259 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004260 Op.getOperand(0)),
4261 Op.getOperand(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004262 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004263 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004264 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004265 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004266 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng62a3f152008-03-24 21:52:23 +00004267 } else if (VT == MVT::f32) {
4268 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4269 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004270 // result has a single use which is a store or a bitcast to i32. And in
4271 // the case of a store, it's not worth it if the index is a constant 0,
4272 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004273 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004274 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004275 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004276 if ((User->getOpcode() != ISD::STORE ||
4277 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4278 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004279 (User->getOpcode() != ISD::BIT_CONVERT ||
4280 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004281 return SDValue();
Dale Johannesenace16102009-02-03 19:33:06 +00004282 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004283 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004284 Op.getOperand(0)),
4285 Op.getOperand(1));
4286 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004287 } else if (VT == MVT::i32) {
4288 // ExtractPS works with constant index.
4289 if (isa<ConstantSDNode>(Op.getOperand(1)))
4290 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004291 }
Dan Gohman475871a2008-07-27 21:46:04 +00004292 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004293}
4294
4295
Dan Gohman475871a2008-07-27 21:46:04 +00004296SDValue
4297X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004298 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004299 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004300
Evan Cheng62a3f152008-03-24 21:52:23 +00004301 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004302 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004303 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004304 return Res;
4305 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004306
Duncan Sands83ec4b62008-06-06 12:08:01 +00004307 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004308 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004309 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004310 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004311 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004312 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004313 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004314 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4315 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004316 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004317 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004318 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004319 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004320 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004321 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004322 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004323 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004324 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004325 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004326 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004327 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004328 if (Idx == 0)
4329 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004330
Evan Cheng0db9fe62006-04-25 20:13:52 +00004331 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004332 int Mask[4] = { Idx, -1, -1, -1 };
4333 MVT VVT = Op.getOperand(0).getValueType();
4334 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4335 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004336 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004337 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004338 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004339 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4340 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4341 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004342 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004343 if (Idx == 0)
4344 return Op;
4345
4346 // UNPCKHPD the element to the lowest double word, then movsd.
4347 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4348 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004349 int Mask[2] = { 1, -1 };
4350 MVT VVT = Op.getOperand(0).getValueType();
4351 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4352 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004353 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004354 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004355 }
4356
Dan Gohman475871a2008-07-27 21:46:04 +00004357 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004358}
4359
Dan Gohman475871a2008-07-27 21:46:04 +00004360SDValue
4361X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands83ec4b62008-06-06 12:08:01 +00004362 MVT VT = Op.getValueType();
4363 MVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004364 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004365
Dan Gohman475871a2008-07-27 21:46:04 +00004366 SDValue N0 = Op.getOperand(0);
4367 SDValue N1 = Op.getOperand(1);
4368 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004369
Dan Gohmanef521f12008-08-14 22:53:18 +00004370 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4371 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004372 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004373 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004374 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4375 // argument.
4376 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004377 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004378 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004379 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004380 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanc0573b12008-08-14 22:43:26 +00004381 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004382 // Bits [7:6] of the constant are the source select. This will always be
4383 // zero here. The DAG Combiner may combine an extract_elt index into these
4384 // bits. For example (insert (extract, 3), 2) could be matched by putting
4385 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004386 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004387 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004388 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004389 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004390 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004391 // Create this as a scalar to vector..
4392 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004393 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Eric Christopherfbd66872009-07-24 00:33:09 +00004394 } else if (EVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
4395 // PINSR* works with constant index.
4396 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004397 }
Dan Gohman475871a2008-07-27 21:46:04 +00004398 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004399}
4400
Dan Gohman475871a2008-07-27 21:46:04 +00004401SDValue
4402X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004403 MVT VT = Op.getValueType();
4404 MVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004405
4406 if (Subtarget->hasSSE41())
4407 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4408
Evan Cheng794405e2007-12-12 07:55:34 +00004409 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004410 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004411
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004412 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004413 SDValue N0 = Op.getOperand(0);
4414 SDValue N1 = Op.getOperand(1);
4415 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004416
Eli Friedman30e71eb2009-06-06 06:32:50 +00004417 if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004418 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4419 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004420 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004421 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004422 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004423 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004424 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004425 }
Dan Gohman475871a2008-07-27 21:46:04 +00004426 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004427}
4428
Dan Gohman475871a2008-07-27 21:46:04 +00004429SDValue
4430X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004431 DebugLoc dl = Op.getDebugLoc();
Evan Cheng52672b82008-07-22 18:39:19 +00004432 if (Op.getValueType() == MVT::v2f32)
Dale Johannesenace16102009-02-03 19:33:06 +00004433 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4434 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4435 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004436 Op.getOperand(0))));
4437
Rafael Espindoladef390a2009-08-03 02:45:34 +00004438 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
Rafael Espindolacc2b67a2009-08-03 03:00:05 +00004439 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004440
Dale Johannesenace16102009-02-03 19:33:06 +00004441 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004442 MVT VT = MVT::v2i32;
4443 switch (Op.getValueType().getSimpleVT()) {
Evan Chengefec7512008-02-18 23:04:32 +00004444 default: break;
4445 case MVT::v16i8:
4446 case MVT::v8i16:
4447 VT = MVT::v4i32;
4448 break;
4449 }
Dale Johannesenace16102009-02-03 19:33:06 +00004450 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4451 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004452}
4453
Bill Wendling056292f2008-09-16 21:48:12 +00004454// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4455// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4456// one of the above mentioned nodes. It has to be wrapped because otherwise
4457// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4458// be used to form addressing mode. These wrapped nodes will be selected
4459// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004460SDValue
4461X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004462 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Chris Lattner41621a22009-06-26 19:22:52 +00004463
4464 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4465 // global base reg.
4466 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004467 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004468
Chris Lattner4f066492009-07-11 20:29:19 +00004469 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004470 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004471 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004472 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004473 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004474 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004475 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner41621a22009-06-26 19:22:52 +00004476
Evan Cheng1606e8e2009-03-13 07:51:59 +00004477 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004478 CP->getAlignment(),
4479 CP->getOffset(), OpFlag);
4480 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004481 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004482 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004483 if (OpFlag) {
4484 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004485 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004486 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004487 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004488 }
4489
4490 return Result;
4491}
4492
Chris Lattner18c59872009-06-27 04:16:01 +00004493SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4494 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4495
4496 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4497 // global base reg.
4498 unsigned char OpFlag = 0;
4499 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004500
Chris Lattner4f066492009-07-11 20:29:19 +00004501 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004502 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004503 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004504 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004505 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004506 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004507 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004508
4509 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4510 OpFlag);
4511 DebugLoc DL = JT->getDebugLoc();
4512 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4513
4514 // With PIC, the address is actually $g + Offset.
4515 if (OpFlag) {
4516 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4517 DAG.getNode(X86ISD::GlobalBaseReg,
4518 DebugLoc::getUnknownLoc(), getPointerTy()),
4519 Result);
4520 }
4521
4522 return Result;
4523}
4524
4525SDValue
4526X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4527 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4528
4529 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4530 // global base reg.
4531 unsigned char OpFlag = 0;
4532 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattner4f066492009-07-11 20:29:19 +00004533 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004534 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004535 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004536 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004537 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004538 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004539 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004540
4541 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
4542
4543 DebugLoc DL = Op.getDebugLoc();
4544 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4545
4546
4547 // With PIC, the address is actually $g + Offset.
4548 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004549 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004550 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4551 DAG.getNode(X86ISD::GlobalBaseReg,
4552 DebugLoc::getUnknownLoc(),
4553 getPointerTy()),
4554 Result);
4555 }
4556
4557 return Result;
4558}
4559
Dan Gohman475871a2008-07-27 21:46:04 +00004560SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004561X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004562 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004563 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004564 // Create the TargetGlobalAddress node, folding in the constant
4565 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004566 unsigned char OpFlags =
4567 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Dan Gohman6520e202008-10-18 02:06:02 +00004568 SDValue Result;
Chris Lattner36c25012009-07-10 07:34:39 +00004569 if (OpFlags == X86II::MO_NO_FLAG && isInt32(Offset)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004570 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004571 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004572 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004573 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004574 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004575 }
4576
Chris Lattner4f066492009-07-11 20:29:19 +00004577 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner18c59872009-06-27 04:16:01 +00004578 getTargetMachine().getCodeModel() == CodeModel::Small)
4579 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4580 else
4581 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004582
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004583 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004584 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004585 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4586 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004587 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004588 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004589
Chris Lattner36c25012009-07-10 07:34:39 +00004590 // For globals that require a load from a stub to get the address, emit the
4591 // load.
4592 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004593 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004594 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004595
Dan Gohman6520e202008-10-18 02:06:02 +00004596 // If there was a non-zero offset that we didn't fold, create an explicit
4597 // addition for it.
4598 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004599 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004600 DAG.getConstant(Offset, getPointerTy()));
4601
Evan Cheng0db9fe62006-04-25 20:13:52 +00004602 return Result;
4603}
4604
Evan Chengda43bcf2008-09-24 00:05:32 +00004605SDValue
4606X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4607 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004608 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004609 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004610}
4611
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004612static SDValue
4613GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004614 SDValue *InFlag, const MVT PtrVT, unsigned ReturnReg,
4615 unsigned char OperandFlags) {
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004616 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4617 DebugLoc dl = GA->getDebugLoc();
4618 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4619 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004620 GA->getOffset(),
4621 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004622 if (InFlag) {
4623 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004624 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004625 } else {
4626 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004627 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004628 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004629 SDValue Flag = Chain.getValue(1);
4630 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004631}
4632
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004633// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004634static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004635LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004636 const MVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004637 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004638 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4639 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004640 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004641 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004642 PtrVT), InFlag);
4643 InFlag = Chain.getValue(1);
4644
Chris Lattnerb903bed2009-06-26 21:20:29 +00004645 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004646}
4647
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004648// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004649static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004650LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004651 const MVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004652 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4653 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004654}
4655
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004656// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4657// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004658static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004659 const MVT PtrVT, TLSModel::Model model,
4660 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004661 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004662 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004663 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4664 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004665 DAG.getRegister(is64Bit? X86::FS : X86::GS,
4666 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004667
4668 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4669 NULL, 0);
4670
Chris Lattnerb903bed2009-06-26 21:20:29 +00004671 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004672 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4673 // initialexec.
4674 unsigned WrapperKind = X86ISD::Wrapper;
4675 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004676 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004677 } else if (is64Bit) {
4678 assert(model == TLSModel::InitialExec);
4679 OperandFlags = X86II::MO_GOTTPOFF;
4680 WrapperKind = X86ISD::WrapperRIP;
4681 } else {
4682 assert(model == TLSModel::InitialExec);
4683 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004684 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004685
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004686 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4687 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004688 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004689 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004690 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004691
Rafael Espindola9a580232009-02-27 13:37:18 +00004692 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004693 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004694 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004695
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004696 // The address of the thread local variable is the add of the thread
4697 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004698 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004699}
4700
Dan Gohman475871a2008-07-27 21:46:04 +00004701SDValue
4702X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004703 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004704 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004705 assert(Subtarget->isTargetELF() &&
4706 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004707 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004708 const GlobalValue *GV = GA->getGlobal();
4709
4710 // If GV is an alias then use the aliasee for determining
4711 // thread-localness.
4712 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4713 GV = GA->resolveAliasedGlobal(false);
4714
4715 TLSModel::Model model = getTLSModel(GV,
4716 getTargetMachine().getRelocationModel());
4717
4718 switch (model) {
4719 case TLSModel::GeneralDynamic:
4720 case TLSModel::LocalDynamic: // not implemented
4721 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004722 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004723 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4724
4725 case TLSModel::InitialExec:
4726 case TLSModel::LocalExec:
4727 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4728 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004729 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004730
Torok Edwinc23197a2009-07-14 16:55:14 +00004731 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004732 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004733}
4734
Evan Cheng0db9fe62006-04-25 20:13:52 +00004735
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004736/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004737/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004738SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004739 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00004740 MVT VT = Op.getValueType();
4741 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004742 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004743 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004744 SDValue ShOpLo = Op.getOperand(0);
4745 SDValue ShOpHi = Op.getOperand(1);
4746 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00004747 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
4748 DAG.getConstant(VTBits - 1, MVT::i8))
4749 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004750
Dan Gohman475871a2008-07-27 21:46:04 +00004751 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004752 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004753 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4754 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004755 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004756 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4757 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004758 }
Evan Chenge3413162006-01-09 18:33:28 +00004759
Dale Johannesenace16102009-02-03 19:33:06 +00004760 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Chris Lattner31dcfe62009-07-29 05:48:09 +00004761 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004762 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner31dcfe62009-07-29 05:48:09 +00004763 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004764
Dan Gohman475871a2008-07-27 21:46:04 +00004765 SDValue Hi, Lo;
4766 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4767 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4768 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004769
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004770 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004771 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4772 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004773 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004774 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4775 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004776 }
4777
Dan Gohman475871a2008-07-27 21:46:04 +00004778 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004779 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004780}
Evan Chenga3195e82006-01-12 22:54:21 +00004781
Dan Gohman475871a2008-07-27 21:46:04 +00004782SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004783 MVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004784
4785 if (SrcVT.isVector()) {
4786 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
4787 return Op;
4788 }
4789 return SDValue();
4790 }
4791
Duncan Sands8e4eb092008-06-08 20:54:56 +00004792 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004793 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004794
Eli Friedman36df4992009-05-27 00:47:34 +00004795 // These are really Legal; return the operand so the caller accepts it as
4796 // Legal.
Chris Lattnerb09916b2008-02-27 05:57:41 +00004797 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004798 return Op;
4799 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
4800 Subtarget->is64Bit()) {
4801 return Op;
4802 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004803
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004804 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004805 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004806 MachineFunction &MF = DAG.getMachineFunction();
4807 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004808 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004809 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004810 StackSlot,
4811 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004812 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4813}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004814
Eli Friedman948e95a2009-05-23 09:59:16 +00004815SDValue X86TargetLowering::BuildFILD(SDValue Op, MVT SrcVT, SDValue Chain,
4816 SDValue StackSlot,
4817 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004818 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004819 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004820 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004821 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004822 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00004823 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4824 else
Dale Johannesen849f2142007-07-03 00:53:03 +00004825 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004826 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004827 Ops.push_back(Chain);
4828 Ops.push_back(StackSlot);
4829 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004830 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004831 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004832
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004833 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004834 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004835 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004836
4837 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4838 // shouldn't be necessary except that RFP cannot be live across
4839 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004840 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004841 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004842 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00004843 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004844 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004845 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004846 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004847 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004848 Ops.push_back(DAG.getValueType(Op.getValueType()));
4849 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004850 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4851 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004852 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004853 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004854
Evan Cheng0db9fe62006-04-25 20:13:52 +00004855 return Result;
4856}
4857
Bill Wendling8b8a6362009-01-17 03:56:04 +00004858// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4859SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4860 // This algorithm is not obvious. Here it is in C code, more or less:
4861 /*
4862 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4863 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4864 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004865
Bill Wendling8b8a6362009-01-17 03:56:04 +00004866 // Copy ints to xmm registers.
4867 __m128i xh = _mm_cvtsi32_si128( hi );
4868 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004869
Bill Wendling8b8a6362009-01-17 03:56:04 +00004870 // Combine into low half of a single xmm register.
4871 __m128i x = _mm_unpacklo_epi32( xh, xl );
4872 __m128d d;
4873 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004874
Bill Wendling8b8a6362009-01-17 03:56:04 +00004875 // Merge in appropriate exponents to give the integer bits the right
4876 // magnitude.
4877 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004878
Bill Wendling8b8a6362009-01-17 03:56:04 +00004879 // Subtract away the biases to deal with the IEEE-754 double precision
4880 // implicit 1.
4881 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004882
Bill Wendling8b8a6362009-01-17 03:56:04 +00004883 // All conversions up to here are exact. The correctly rounded result is
4884 // calculated using the current rounding mode using the following
4885 // horizontal add.
4886 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4887 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4888 // store doesn't really need to be here (except
4889 // maybe to zero the other double)
4890 return sd;
4891 }
4892 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004893
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004894 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00004895 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00004896
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004897 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004898 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00004899 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
4900 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
4901 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
4902 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00004903 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004904 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004905
Bill Wendling8b8a6362009-01-17 03:56:04 +00004906 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00004907 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004908 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00004909 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004910 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00004911 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004912 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004913
Dale Johannesenace16102009-02-03 19:33:06 +00004914 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4915 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004916 Op.getOperand(0),
4917 DAG.getIntPtrConstant(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004918 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4919 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004920 Op.getOperand(0),
4921 DAG.getIntPtrConstant(0)));
Nate Begeman9008ca62009-04-27 18:41:29 +00004922 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
Dale Johannesenace16102009-02-03 19:33:06 +00004923 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004924 PseudoSourceValue::getConstantPool(), 0,
4925 false, 16);
Nate Begeman9008ca62009-04-27 18:41:29 +00004926 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Dale Johannesenace16102009-02-03 19:33:06 +00004927 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4928 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004929 PseudoSourceValue::getConstantPool(), 0,
4930 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004931 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004932
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004933 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004934 int ShufMask[2] = { 1, -1 };
4935 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4936 DAG.getUNDEF(MVT::v2f64), ShufMask);
Dale Johannesenace16102009-02-03 19:33:06 +00004937 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4938 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004939 DAG.getIntPtrConstant(0));
4940}
4941
Bill Wendling8b8a6362009-01-17 03:56:04 +00004942// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4943SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004944 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004945 // FP constant to bias correct the final result.
4946 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
4947 MVT::f64);
4948
4949 // Load the 32-bit value into an XMM register.
Dale Johannesenace16102009-02-03 19:33:06 +00004950 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4951 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004952 Op.getOperand(0),
4953 DAG.getIntPtrConstant(0)));
4954
Dale Johannesenace16102009-02-03 19:33:06 +00004955 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4956 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004957 DAG.getIntPtrConstant(0));
4958
4959 // Or the load with the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004960 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4961 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4962 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004963 MVT::v2f64, Load)),
Dale Johannesenace16102009-02-03 19:33:06 +00004964 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4965 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004966 MVT::v2f64, Bias)));
Dale Johannesenace16102009-02-03 19:33:06 +00004967 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4968 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004969 DAG.getIntPtrConstant(0));
4970
4971 // Subtract the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004972 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004973
4974 // Handle final rounding.
Bill Wendling030939c2009-01-17 07:40:19 +00004975 MVT DestVT = Op.getValueType();
4976
4977 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004978 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00004979 DAG.getIntPtrConstant(0));
4980 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004981 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00004982 }
4983
4984 // Handle final rounding.
4985 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00004986}
4987
4988SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00004989 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004990 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004991
Evan Chenga06ec9e2009-01-19 08:08:22 +00004992 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
4993 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
4994 // the optimization here.
4995 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00004996 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00004997
4998 MVT SrcVT = N0.getValueType();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004999 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005000 // We only handle SSE2 f64 target here; caller can expand the rest.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005001 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005002 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005003
Bill Wendling8b8a6362009-01-17 03:56:04 +00005004 return LowerUINT_TO_FP_i64(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005005 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005006 return LowerUINT_TO_FP_i32(Op, DAG);
5007 }
5008
Eli Friedman948e95a2009-05-23 09:59:16 +00005009 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
5010
5011 // Make a 64-bit buffer, and use it to build an FILD.
5012 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
5013 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5014 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5015 getPointerTy(), StackSlot, WordOff);
5016 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5017 StackSlot, NULL, 0);
5018 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5019 OffsetSlot, NULL, 0);
5020 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005021}
5022
Dan Gohman475871a2008-07-27 21:46:04 +00005023std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005024FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005025 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005026
5027 MVT DstTy = Op.getValueType();
5028
5029 if (!IsSigned) {
5030 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5031 DstTy = MVT::i64;
5032 }
5033
5034 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5035 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005036 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005037
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005038 // These are really Legal.
Eli Friedman948e95a2009-05-23 09:59:16 +00005039 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005040 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005041 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005042 if (Subtarget->is64Bit() &&
Eli Friedman948e95a2009-05-23 09:59:16 +00005043 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005044 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005045 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005046
Evan Cheng87c89352007-10-15 20:11:21 +00005047 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5048 // stack slot.
5049 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005050 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005051 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005052 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eli Friedman948e95a2009-05-23 09:59:16 +00005053
Evan Cheng0db9fe62006-04-25 20:13:52 +00005054 unsigned Opc;
Eli Friedman948e95a2009-05-23 09:59:16 +00005055 switch (DstTy.getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005056 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Chris Lattner27a6c732007-11-24 07:07:01 +00005057 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5058 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5059 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005060 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005061
Dan Gohman475871a2008-07-27 21:46:04 +00005062 SDValue Chain = DAG.getEntryNode();
5063 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005064 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Eli Friedman948e95a2009-05-23 09:59:16 +00005065 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005066 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005067 PseudoSourceValue::getFixedStack(SSFI), 0);
Dale Johannesen849f2142007-07-03 00:53:03 +00005068 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005069 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005070 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5071 };
Dale Johannesenace16102009-02-03 19:33:06 +00005072 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005073 Chain = Value.getValue(1);
5074 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5075 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5076 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005077
Evan Cheng0db9fe62006-04-25 20:13:52 +00005078 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005079 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesenace16102009-02-03 19:33:06 +00005080 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005081
Chris Lattner27a6c732007-11-24 07:07:01 +00005082 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005083}
5084
Dan Gohman475871a2008-07-27 21:46:04 +00005085SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005086 if (Op.getValueType().isVector()) {
5087 if (Op.getValueType() == MVT::v2i32 &&
5088 Op.getOperand(0).getValueType() == MVT::v2f64) {
5089 return Op;
5090 }
5091 return SDValue();
5092 }
5093
Eli Friedman948e95a2009-05-23 09:59:16 +00005094 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005095 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005096 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5097 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005098
Chris Lattner27a6c732007-11-24 07:07:01 +00005099 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005100 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005101 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005102}
5103
Eli Friedman948e95a2009-05-23 09:59:16 +00005104SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5105 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5106 SDValue FIST = Vals.first, StackSlot = Vals.second;
5107 assert(FIST.getNode() && "Unexpected failure");
5108
5109 // Load the result.
5110 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5111 FIST, StackSlot, NULL, 0);
5112}
5113
Dan Gohman475871a2008-07-27 21:46:04 +00005114SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005115 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005116 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005117 MVT VT = Op.getValueType();
5118 MVT EltVT = VT;
5119 if (VT.isVector())
5120 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005121 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005122 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005123 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005124 CV.push_back(C);
5125 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005126 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005127 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005128 CV.push_back(C);
5129 CV.push_back(C);
5130 CV.push_back(C);
5131 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005132 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005133 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005134 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005135 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005136 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005137 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005138 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005139}
5140
Dan Gohman475871a2008-07-27 21:46:04 +00005141SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005142 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005143 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005144 MVT VT = Op.getValueType();
5145 MVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00005146 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005147 if (VT.isVector()) {
5148 EltVT = VT.getVectorElementType();
5149 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00005150 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005151 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005152 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005153 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005154 CV.push_back(C);
5155 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005156 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005157 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005158 CV.push_back(C);
5159 CV.push_back(C);
5160 CV.push_back(C);
5161 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005162 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005163 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005164 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005165 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005166 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005167 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005168 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005169 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5170 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michelfdc40a02009-02-17 22:15:04 +00005171 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005172 Op.getOperand(0)),
5173 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005174 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005175 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005176 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005177}
5178
Dan Gohman475871a2008-07-27 21:46:04 +00005179SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005180 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005181 SDValue Op0 = Op.getOperand(0);
5182 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005183 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005184 MVT VT = Op.getValueType();
5185 MVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005186
5187 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005188 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005189 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005190 SrcVT = VT;
5191 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005192 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005193 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005194 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005195 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005196 }
5197
5198 // At this point the operands and the result should have the same
5199 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005200
Evan Cheng68c47cb2007-01-05 07:55:56 +00005201 // First get the sign bit of second operand.
5202 std::vector<Constant*> CV;
5203 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005204 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5205 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005206 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005207 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5208 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5209 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5210 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005211 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005212 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005213 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005214 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005215 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005216 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005217 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005218
5219 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005220 if (SrcVT.bitsGT(VT)) {
Evan Cheng68c47cb2007-01-05 07:55:56 +00005221 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesenace16102009-02-03 19:33:06 +00005222 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5223 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Evan Cheng68c47cb2007-01-05 07:55:56 +00005224 DAG.getConstant(32, MVT::i32));
Dale Johannesenace16102009-02-03 19:33:06 +00005225 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5226 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005227 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005228 }
5229
Evan Cheng73d6cf12007-01-05 21:37:56 +00005230 // Clear first operand sign bit.
5231 CV.clear();
5232 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005233 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5234 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005235 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005236 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5237 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5238 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5239 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005240 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005241 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005242 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005243 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005244 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005245 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005246 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005247
5248 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005249 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005250}
5251
Dan Gohman076aee32009-03-04 19:44:21 +00005252/// Emit nodes that will be selected as "test Op0,Op0", or something
5253/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005254SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5255 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005256 DebugLoc dl = Op.getDebugLoc();
5257
Dan Gohman31125812009-03-07 01:58:32 +00005258 // CF and OF aren't always set the way we want. Determine which
5259 // of these we need.
5260 bool NeedCF = false;
5261 bool NeedOF = false;
5262 switch (X86CC) {
5263 case X86::COND_A: case X86::COND_AE:
5264 case X86::COND_B: case X86::COND_BE:
5265 NeedCF = true;
5266 break;
5267 case X86::COND_G: case X86::COND_GE:
5268 case X86::COND_L: case X86::COND_LE:
5269 case X86::COND_O: case X86::COND_NO:
5270 NeedOF = true;
5271 break;
5272 default: break;
5273 }
5274
Dan Gohman076aee32009-03-04 19:44:21 +00005275 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005276 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5277 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5278 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005279 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005280 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005281 switch (Op.getNode()->getOpcode()) {
5282 case ISD::ADD:
5283 // Due to an isel shortcoming, be conservative if this add is likely to
5284 // be selected as part of a load-modify-store instruction. When the root
5285 // node in a match is a store, isel doesn't know how to remap non-chain
5286 // non-flag uses of other nodes in the match, such as the ADD in this
5287 // case. This leads to the ADD being left around and reselected, with
5288 // the result being two adds in the output.
5289 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5290 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5291 if (UI->getOpcode() == ISD::STORE)
5292 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005293 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005294 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5295 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005296 if (C->getAPIntValue() == 1) {
5297 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005298 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005299 break;
5300 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005301 // An add of negative one (subtract of one) will be selected as a DEC.
5302 if (C->getAPIntValue().isAllOnesValue()) {
5303 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005304 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005305 break;
5306 }
5307 }
Dan Gohman076aee32009-03-04 19:44:21 +00005308 // Otherwise use a regular EFLAGS-setting add.
5309 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005310 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005311 break;
5312 case ISD::SUB:
5313 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5314 // likely to be selected as part of a load-modify-store instruction.
5315 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5316 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5317 if (UI->getOpcode() == ISD::STORE)
5318 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005319 // Otherwise use a regular EFLAGS-setting sub.
5320 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005321 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005322 break;
5323 case X86ISD::ADD:
5324 case X86ISD::SUB:
5325 case X86ISD::INC:
5326 case X86ISD::DEC:
5327 return SDValue(Op.getNode(), 1);
5328 default:
5329 default_case:
5330 break;
5331 }
5332 if (Opcode != 0) {
Dan Gohmanfc166572009-04-09 23:54:40 +00005333 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005334 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005335 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005336 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005337 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005338 DAG.ReplaceAllUsesWith(Op, New);
5339 return SDValue(New.getNode(), 1);
5340 }
5341 }
5342
5343 // Otherwise just emit a CMP with 0, which is the TEST pattern.
5344 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
5345 DAG.getConstant(0, Op.getValueType()));
5346}
5347
5348/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5349/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005350SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5351 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005352 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5353 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005354 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005355
5356 DebugLoc dl = Op0.getDebugLoc();
5357 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5358}
5359
Dan Gohman475871a2008-07-27 21:46:04 +00005360SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00005361 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005362 SDValue Op0 = Op.getOperand(0);
5363 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005364 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005365 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005366
Dan Gohmane5af2d32009-01-29 01:59:02 +00005367 // Lower (X & (1 << N)) == 0 to BT(X, N).
5368 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5369 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005370 if (Op0.getOpcode() == ISD::AND &&
5371 Op0.hasOneUse() &&
5372 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005373 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005374 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005375 SDValue LHS, RHS;
5376 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5377 if (ConstantSDNode *Op010C =
5378 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5379 if (Op010C->getZExtValue() == 1) {
5380 LHS = Op0.getOperand(0);
5381 RHS = Op0.getOperand(1).getOperand(1);
5382 }
5383 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5384 if (ConstantSDNode *Op000C =
5385 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5386 if (Op000C->getZExtValue() == 1) {
5387 LHS = Op0.getOperand(1);
5388 RHS = Op0.getOperand(0).getOperand(1);
5389 }
5390 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5391 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5392 SDValue AndLHS = Op0.getOperand(0);
5393 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5394 LHS = AndLHS.getOperand(0);
5395 RHS = AndLHS.getOperand(1);
5396 }
5397 }
Evan Cheng0488db92007-09-25 01:57:46 +00005398
Dan Gohmane5af2d32009-01-29 01:59:02 +00005399 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005400 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5401 // instruction. Since the shift amount is in-range-or-undefined, we know
5402 // that doing a bittest on the i16 value is ok. We extend to i32 because
5403 // the encoding for the i16 version is larger than the i32 version.
5404 if (LHS.getValueType() == MVT::i8)
Dale Johannesenace16102009-02-03 19:33:06 +00005405 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005406
5407 // If the operand types disagree, extend the shift amount to match. Since
5408 // BT ignores high bits (like shifts) we can use anyextend.
5409 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005410 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005411
Dale Johannesenace16102009-02-03 19:33:06 +00005412 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005413 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesenace16102009-02-03 19:33:06 +00005414 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnere55484e2008-12-25 05:34:37 +00005415 DAG.getConstant(Cond, MVT::i8), BT);
5416 }
5417 }
5418
5419 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5420 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005421
Dan Gohman31125812009-03-07 01:58:32 +00005422 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Dale Johannesenace16102009-02-03 19:33:06 +00005423 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner43287082008-12-24 00:11:37 +00005424 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005425}
5426
Dan Gohman475871a2008-07-27 21:46:04 +00005427SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5428 SDValue Cond;
5429 SDValue Op0 = Op.getOperand(0);
5430 SDValue Op1 = Op.getOperand(1);
5431 SDValue CC = Op.getOperand(2);
Nate Begeman30a0de92008-07-17 16:51:19 +00005432 MVT VT = Op.getValueType();
5433 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5434 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005435 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005436
5437 if (isFP) {
5438 unsigned SSECC = 8;
Evan Chenge9d50352008-08-05 22:19:15 +00005439 MVT VT0 = Op0.getValueType();
5440 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5441 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005442 bool Swap = false;
5443
5444 switch (SetCCOpcode) {
5445 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005446 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005447 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005448 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005449 case ISD::SETGT: Swap = true; // Fallthrough
5450 case ISD::SETLT:
5451 case ISD::SETOLT: SSECC = 1; break;
5452 case ISD::SETOGE:
5453 case ISD::SETGE: Swap = true; // Fallthrough
5454 case ISD::SETLE:
5455 case ISD::SETOLE: SSECC = 2; break;
5456 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005457 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005458 case ISD::SETNE: SSECC = 4; break;
5459 case ISD::SETULE: Swap = true;
5460 case ISD::SETUGE: SSECC = 5; break;
5461 case ISD::SETULT: Swap = true;
5462 case ISD::SETUGT: SSECC = 6; break;
5463 case ISD::SETO: SSECC = 7; break;
5464 }
5465 if (Swap)
5466 std::swap(Op0, Op1);
5467
Nate Begemanfb8ead02008-07-25 19:05:58 +00005468 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005469 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005470 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005471 SDValue UNORD, EQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005472 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5473 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5474 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005475 }
5476 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005477 SDValue ORD, NEQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005478 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5479 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5480 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005481 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005482 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005483 }
5484 // Handle all other FP comparisons here.
Dale Johannesenace16102009-02-03 19:33:06 +00005485 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005486 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005487
Nate Begeman30a0de92008-07-17 16:51:19 +00005488 // We are handling one of the integer comparisons here. Since SSE only has
5489 // GT and EQ comparisons for integer, swapping operands and multiple
5490 // operations may be required for some comparisons.
5491 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5492 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005493
Nate Begeman30a0de92008-07-17 16:51:19 +00005494 switch (VT.getSimpleVT()) {
5495 default: break;
Eli Friedman3dae2842009-07-22 01:06:52 +00005496 case MVT::v8i8:
Nate Begeman30a0de92008-07-17 16:51:19 +00005497 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Eli Friedman3dae2842009-07-22 01:06:52 +00005498 case MVT::v4i16:
Nate Begeman30a0de92008-07-17 16:51:19 +00005499 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Eli Friedman3dae2842009-07-22 01:06:52 +00005500 case MVT::v2i32:
Nate Begeman30a0de92008-07-17 16:51:19 +00005501 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5502 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5503 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005504
Nate Begeman30a0de92008-07-17 16:51:19 +00005505 switch (SetCCOpcode) {
5506 default: break;
5507 case ISD::SETNE: Invert = true;
5508 case ISD::SETEQ: Opc = EQOpc; break;
5509 case ISD::SETLT: Swap = true;
5510 case ISD::SETGT: Opc = GTOpc; break;
5511 case ISD::SETGE: Swap = true;
5512 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5513 case ISD::SETULT: Swap = true;
5514 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5515 case ISD::SETUGE: Swap = true;
5516 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5517 }
5518 if (Swap)
5519 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005520
Nate Begeman30a0de92008-07-17 16:51:19 +00005521 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5522 // bits of the inputs before performing those operations.
5523 if (FlipSigns) {
5524 MVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005525 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5526 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005527 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005528 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5529 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005530 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5531 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005532 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005533
Dale Johannesenace16102009-02-03 19:33:06 +00005534 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005535
5536 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005537 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005538 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005539
Nate Begeman30a0de92008-07-17 16:51:19 +00005540 return Result;
5541}
Evan Cheng0488db92007-09-25 01:57:46 +00005542
Evan Cheng370e5342008-12-03 08:38:43 +00005543// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005544static bool isX86LogicalCmp(SDValue Op) {
5545 unsigned Opc = Op.getNode()->getOpcode();
5546 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5547 return true;
5548 if (Op.getResNo() == 1 &&
5549 (Opc == X86ISD::ADD ||
5550 Opc == X86ISD::SUB ||
5551 Opc == X86ISD::SMUL ||
5552 Opc == X86ISD::UMUL ||
5553 Opc == X86ISD::INC ||
5554 Opc == X86ISD::DEC))
5555 return true;
5556
5557 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005558}
5559
Dan Gohman475871a2008-07-27 21:46:04 +00005560SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005561 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005562 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005563 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005564 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005565
Evan Cheng734503b2006-09-11 02:19:56 +00005566 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005567 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005568
Evan Cheng3f41d662007-10-08 22:16:29 +00005569 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5570 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005571 if (Cond.getOpcode() == X86ISD::SETCC) {
5572 CC = Cond.getOperand(0);
5573
Dan Gohman475871a2008-07-27 21:46:04 +00005574 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005575 unsigned Opc = Cmp.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005576 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005577
Evan Cheng3f41d662007-10-08 22:16:29 +00005578 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005579 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005580 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005581 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005582
Chris Lattnerd1980a52009-03-12 06:52:53 +00005583 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5584 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005585 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005586 addTest = false;
5587 }
5588 }
5589
5590 if (addTest) {
5591 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005592 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005593 }
5594
Dan Gohmanfc166572009-04-09 23:54:40 +00005595 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005596 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005597 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5598 // condition is true.
5599 Ops.push_back(Op.getOperand(2));
5600 Ops.push_back(Op.getOperand(1));
5601 Ops.push_back(CC);
5602 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005603 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005604}
5605
Evan Cheng370e5342008-12-03 08:38:43 +00005606// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5607// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5608// from the AND / OR.
5609static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5610 Opc = Op.getOpcode();
5611 if (Opc != ISD::OR && Opc != ISD::AND)
5612 return false;
5613 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5614 Op.getOperand(0).hasOneUse() &&
5615 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5616 Op.getOperand(1).hasOneUse());
5617}
5618
Evan Cheng961d6d42009-02-02 08:19:07 +00005619// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5620// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005621static bool isXor1OfSetCC(SDValue Op) {
5622 if (Op.getOpcode() != ISD::XOR)
5623 return false;
5624 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5625 if (N1C && N1C->getAPIntValue() == 1) {
5626 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5627 Op.getOperand(0).hasOneUse();
5628 }
5629 return false;
5630}
5631
Dan Gohman475871a2008-07-27 21:46:04 +00005632SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005633 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005634 SDValue Chain = Op.getOperand(0);
5635 SDValue Cond = Op.getOperand(1);
5636 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005637 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005638 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005639
Evan Cheng0db9fe62006-04-25 20:13:52 +00005640 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005641 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005642#if 0
5643 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005644 else if (Cond.getOpcode() == X86ISD::ADD ||
5645 Cond.getOpcode() == X86ISD::SUB ||
5646 Cond.getOpcode() == X86ISD::SMUL ||
5647 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005648 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005649#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005650
Evan Cheng3f41d662007-10-08 22:16:29 +00005651 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5652 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005653 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005654 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005655
Dan Gohman475871a2008-07-27 21:46:04 +00005656 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005657 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005658 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005659 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005660 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005661 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005662 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005663 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005664 default: break;
5665 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005666 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005667 // These can only come from an arithmetic instruction with overflow,
5668 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005669 Cond = Cond.getNode()->getOperand(1);
5670 addTest = false;
5671 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005672 }
Evan Cheng0488db92007-09-25 01:57:46 +00005673 }
Evan Cheng370e5342008-12-03 08:38:43 +00005674 } else {
5675 unsigned CondOpc;
5676 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5677 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005678 if (CondOpc == ISD::OR) {
5679 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5680 // two branches instead of an explicit OR instruction with a
5681 // separate test.
5682 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005683 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005684 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005685 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005686 Chain, Dest, CC, Cmp);
5687 CC = Cond.getOperand(1).getOperand(0);
5688 Cond = Cmp;
5689 addTest = false;
5690 }
5691 } else { // ISD::AND
5692 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5693 // two branches instead of an explicit AND instruction with a
5694 // separate test. However, we only do this if this block doesn't
5695 // have a fall-through edge, because this requires an explicit
5696 // jmp when the condition is false.
5697 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005698 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005699 Op.getNode()->hasOneUse()) {
5700 X86::CondCode CCode =
5701 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5702 CCode = X86::GetOppositeBranchCondition(CCode);
5703 CC = DAG.getConstant(CCode, MVT::i8);
5704 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5705 // Look for an unconditional branch following this conditional branch.
5706 // We need this because we need to reverse the successors in order
5707 // to implement FCMP_OEQ.
5708 if (User.getOpcode() == ISD::BR) {
5709 SDValue FalseBB = User.getOperand(1);
5710 SDValue NewBR =
5711 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5712 assert(NewBR == User);
5713 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005714
Dale Johannesene4d209d2009-02-03 20:21:25 +00005715 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005716 Chain, Dest, CC, Cmp);
5717 X86::CondCode CCode =
5718 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5719 CCode = X86::GetOppositeBranchCondition(CCode);
5720 CC = DAG.getConstant(CCode, MVT::i8);
5721 Cond = Cmp;
5722 addTest = false;
5723 }
5724 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005725 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005726 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5727 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5728 // It should be transformed during dag combiner except when the condition
5729 // is set by a arithmetics with overflow node.
5730 X86::CondCode CCode =
5731 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5732 CCode = X86::GetOppositeBranchCondition(CCode);
5733 CC = DAG.getConstant(CCode, MVT::i8);
5734 Cond = Cond.getOperand(0).getOperand(1);
5735 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005736 }
Evan Cheng0488db92007-09-25 01:57:46 +00005737 }
5738
5739 if (addTest) {
5740 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005741 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005742 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005743 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005744 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005745}
5746
Anton Korobeynikove060b532007-04-17 19:34:00 +00005747
5748// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5749// Calls to _alloca is needed to probe the stack when allocating more than 4k
5750// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5751// that the guard pages used by the OS virtual memory manager are allocated in
5752// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005753SDValue
5754X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005755 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005756 assert(Subtarget->isTargetCygMing() &&
5757 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005758 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005759
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005760 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005761 SDValue Chain = Op.getOperand(0);
5762 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005763 // FIXME: Ensure alignment here
5764
Dan Gohman475871a2008-07-27 21:46:04 +00005765 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005766
Duncan Sands83ec4b62008-06-06 12:08:01 +00005767 MVT IntPtr = getPointerTy();
5768 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005769
Chris Lattnere563bbc2008-10-11 22:08:30 +00005770 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005771
Dale Johannesendd64c412009-02-04 00:33:20 +00005772 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005773 Flag = Chain.getValue(1);
5774
5775 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005776 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005777 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005778 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005779 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005780 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005781 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005782 Flag = Chain.getValue(1);
5783
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005784 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005785 DAG.getIntPtrConstant(0, true),
5786 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005787 Flag);
5788
Dale Johannesendd64c412009-02-04 00:33:20 +00005789 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005790
Dan Gohman475871a2008-07-27 21:46:04 +00005791 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005792 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005793}
5794
Dan Gohman475871a2008-07-27 21:46:04 +00005795SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005796X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005797 SDValue Chain,
5798 SDValue Dst, SDValue Src,
5799 SDValue Size, unsigned Align,
5800 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005801 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005802 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005803
Bill Wendling6f287b22008-09-30 21:22:07 +00005804 // If not DWORD aligned or size is more than the threshold, call the library.
5805 // The libc version is likely to be faster for these cases. It can use the
5806 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005807 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005808 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005809 ConstantSize->getZExtValue() >
5810 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005811 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005812
5813 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005814 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005815
Bill Wendling6158d842008-10-01 00:59:58 +00005816 if (const char *bzeroEntry = V &&
5817 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5818 MVT IntPtr = getPointerTy();
5819 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005820 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005821 TargetLowering::ArgListEntry Entry;
5822 Entry.Node = Dst;
5823 Entry.Ty = IntPtrTy;
5824 Args.push_back(Entry);
5825 Entry.Node = Size;
5826 Args.push_back(Entry);
5827 std::pair<SDValue,SDValue> CallResult =
Scott Michelfdc40a02009-02-17 22:15:04 +00005828 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005829 0, CallingConv::C, false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005830 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005831 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005832 }
5833
Dan Gohman707e0182008-04-12 04:36:06 +00005834 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005835 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005836 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005837
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005838 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005839 SDValue InFlag(0, 0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005840 MVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005841 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005842 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005843 unsigned BytesLeft = 0;
5844 bool TwoRepStos = false;
5845 if (ValC) {
5846 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005847 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005848
Evan Cheng0db9fe62006-04-25 20:13:52 +00005849 // If the value is a constant, then we can potentially use larger sets.
5850 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005851 case 2: // WORD aligned
5852 AVT = MVT::i16;
5853 ValReg = X86::AX;
5854 Val = (Val << 8) | Val;
5855 break;
5856 case 0: // DWORD aligned
5857 AVT = MVT::i32;
5858 ValReg = X86::EAX;
5859 Val = (Val << 8) | Val;
5860 Val = (Val << 16) | Val;
5861 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5862 AVT = MVT::i64;
5863 ValReg = X86::RAX;
5864 Val = (Val << 32) | Val;
5865 }
5866 break;
5867 default: // Byte aligned
5868 AVT = MVT::i8;
5869 ValReg = X86::AL;
5870 Count = DAG.getIntPtrConstant(SizeVal);
5871 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005872 }
5873
Duncan Sands8e4eb092008-06-08 20:54:56 +00005874 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005875 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005876 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5877 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005878 }
5879
Dale Johannesen0f502f62009-02-03 22:26:09 +00005880 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005881 InFlag);
5882 InFlag = Chain.getValue(1);
5883 } else {
5884 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005885 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005886 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005887 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005888 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005889
Scott Michelfdc40a02009-02-17 22:15:04 +00005890 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005891 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005892 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005893 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005894 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005895 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005896 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005897 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005898
Chris Lattnerd96d0722007-02-25 06:40:16 +00005899 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005900 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005901 Ops.push_back(Chain);
5902 Ops.push_back(DAG.getValueType(AVT));
5903 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005904 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005905
Evan Cheng0db9fe62006-04-25 20:13:52 +00005906 if (TwoRepStos) {
5907 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005908 Count = Size;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005909 MVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005910 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00005911 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michelfdc40a02009-02-17 22:15:04 +00005912 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005913 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005914 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005915 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00005916 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005917 Ops.clear();
5918 Ops.push_back(Chain);
5919 Ops.push_back(DAG.getValueType(MVT::i8));
5920 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005921 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005922 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005923 // Handle the last 1 - 7 bytes.
5924 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005925 MVT AddrVT = Dst.getValueType();
5926 MVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005927
Dale Johannesen0f502f62009-02-03 22:26:09 +00005928 Chain = DAG.getMemset(Chain, dl,
5929 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005930 DAG.getConstant(Offset, AddrVT)),
5931 Src,
5932 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005933 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005934 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005935
Dan Gohman707e0182008-04-12 04:36:06 +00005936 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005937 return Chain;
5938}
Evan Cheng11e15b32006-04-03 20:53:28 +00005939
Dan Gohman475871a2008-07-27 21:46:04 +00005940SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005941X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005942 SDValue Chain, SDValue Dst, SDValue Src,
5943 SDValue Size, unsigned Align,
5944 bool AlwaysInline,
5945 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005946 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005947 // This requires the copy size to be a constant, preferrably
5948 // within a subtarget-specific limit.
5949 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5950 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00005951 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005952 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005953 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00005954 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005955
Evan Cheng1887c1c2008-08-21 21:00:15 +00005956 /// If not DWORD aligned, call the library.
5957 if ((Align & 3) != 0)
5958 return SDValue();
5959
5960 // DWORD aligned
5961 MVT AVT = MVT::i32;
5962 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohman707e0182008-04-12 04:36:06 +00005963 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005964
Duncan Sands83ec4b62008-06-06 12:08:01 +00005965 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005966 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00005967 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00005968 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005969
Dan Gohman475871a2008-07-27 21:46:04 +00005970 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005971 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005972 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005973 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005974 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005975 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005976 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005977 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005978 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005979 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005980 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00005981 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005982 InFlag = Chain.getValue(1);
5983
Chris Lattnerd96d0722007-02-25 06:40:16 +00005984 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005985 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005986 Ops.push_back(Chain);
5987 Ops.push_back(DAG.getValueType(AVT));
5988 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005989 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005990
Dan Gohman475871a2008-07-27 21:46:04 +00005991 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00005992 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00005993 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005994 // Handle the last 1 - 7 bytes.
5995 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005996 MVT DstVT = Dst.getValueType();
5997 MVT SrcVT = Src.getValueType();
5998 MVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005999 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006000 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006001 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006002 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006003 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006004 DAG.getConstant(BytesLeft, SizeVT),
6005 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006006 DstSV, DstSVOff + Offset,
6007 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006008 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006009
Scott Michelfdc40a02009-02-17 22:15:04 +00006010 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006011 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006012}
6013
Dan Gohman475871a2008-07-27 21:46:04 +00006014SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006015 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006016 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006017
Evan Cheng25ab6902006-09-08 06:48:29 +00006018 if (!Subtarget->is64Bit()) {
6019 // vastart just stores the address of the VarArgsFrameIndex slot into the
6020 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006021 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006022 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006023 }
6024
6025 // __va_list_tag:
6026 // gp_offset (0 - 6 * 8)
6027 // fp_offset (48 - 48 + 8 * 16)
6028 // overflow_arg_area (point to parameters coming in memory).
6029 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006030 SmallVector<SDValue, 8> MemOps;
6031 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006032 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006033 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006034 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006035 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006036 MemOps.push_back(Store);
6037
6038 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006039 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006040 FIN, DAG.getIntPtrConstant(4));
6041 Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006042 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006043 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006044 MemOps.push_back(Store);
6045
6046 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006047 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006048 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006049 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006050 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006051 MemOps.push_back(Store);
6052
6053 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006054 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006055 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006056 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006057 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006058 MemOps.push_back(Store);
Scott Michelfdc40a02009-02-17 22:15:04 +00006059 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006060 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006061}
6062
Dan Gohman475871a2008-07-27 21:46:04 +00006063SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006064 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6065 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006066 SDValue Chain = Op.getOperand(0);
6067 SDValue SrcPtr = Op.getOperand(1);
6068 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006069
Torok Edwindac237e2009-07-08 20:53:28 +00006070 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006071 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006072}
6073
Dan Gohman475871a2008-07-27 21:46:04 +00006074SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006075 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006076 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006077 SDValue Chain = Op.getOperand(0);
6078 SDValue DstPtr = Op.getOperand(1);
6079 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006080 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6081 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006082 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006083
Dale Johannesendd64c412009-02-04 00:33:20 +00006084 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006085 DAG.getIntPtrConstant(24), 8, false,
6086 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006087}
6088
Dan Gohman475871a2008-07-27 21:46:04 +00006089SDValue
6090X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006091 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006092 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006093 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006094 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006095 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006096 case Intrinsic::x86_sse_comieq_ss:
6097 case Intrinsic::x86_sse_comilt_ss:
6098 case Intrinsic::x86_sse_comile_ss:
6099 case Intrinsic::x86_sse_comigt_ss:
6100 case Intrinsic::x86_sse_comige_ss:
6101 case Intrinsic::x86_sse_comineq_ss:
6102 case Intrinsic::x86_sse_ucomieq_ss:
6103 case Intrinsic::x86_sse_ucomilt_ss:
6104 case Intrinsic::x86_sse_ucomile_ss:
6105 case Intrinsic::x86_sse_ucomigt_ss:
6106 case Intrinsic::x86_sse_ucomige_ss:
6107 case Intrinsic::x86_sse_ucomineq_ss:
6108 case Intrinsic::x86_sse2_comieq_sd:
6109 case Intrinsic::x86_sse2_comilt_sd:
6110 case Intrinsic::x86_sse2_comile_sd:
6111 case Intrinsic::x86_sse2_comigt_sd:
6112 case Intrinsic::x86_sse2_comige_sd:
6113 case Intrinsic::x86_sse2_comineq_sd:
6114 case Intrinsic::x86_sse2_ucomieq_sd:
6115 case Intrinsic::x86_sse2_ucomilt_sd:
6116 case Intrinsic::x86_sse2_ucomile_sd:
6117 case Intrinsic::x86_sse2_ucomigt_sd:
6118 case Intrinsic::x86_sse2_ucomige_sd:
6119 case Intrinsic::x86_sse2_ucomineq_sd: {
6120 unsigned Opc = 0;
6121 ISD::CondCode CC = ISD::SETCC_INVALID;
6122 switch (IntNo) {
6123 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006124 case Intrinsic::x86_sse_comieq_ss:
6125 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006126 Opc = X86ISD::COMI;
6127 CC = ISD::SETEQ;
6128 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006129 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006130 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006131 Opc = X86ISD::COMI;
6132 CC = ISD::SETLT;
6133 break;
6134 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006135 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006136 Opc = X86ISD::COMI;
6137 CC = ISD::SETLE;
6138 break;
6139 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006140 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006141 Opc = X86ISD::COMI;
6142 CC = ISD::SETGT;
6143 break;
6144 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006145 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006146 Opc = X86ISD::COMI;
6147 CC = ISD::SETGE;
6148 break;
6149 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006150 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006151 Opc = X86ISD::COMI;
6152 CC = ISD::SETNE;
6153 break;
6154 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006155 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006156 Opc = X86ISD::UCOMI;
6157 CC = ISD::SETEQ;
6158 break;
6159 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006160 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006161 Opc = X86ISD::UCOMI;
6162 CC = ISD::SETLT;
6163 break;
6164 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006165 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006166 Opc = X86ISD::UCOMI;
6167 CC = ISD::SETLE;
6168 break;
6169 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006170 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006171 Opc = X86ISD::UCOMI;
6172 CC = ISD::SETGT;
6173 break;
6174 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006175 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006176 Opc = X86ISD::UCOMI;
6177 CC = ISD::SETGE;
6178 break;
6179 case Intrinsic::x86_sse_ucomineq_ss:
6180 case Intrinsic::x86_sse2_ucomineq_sd:
6181 Opc = X86ISD::UCOMI;
6182 CC = ISD::SETNE;
6183 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006184 }
Evan Cheng734503b2006-09-11 02:19:56 +00006185
Dan Gohman475871a2008-07-27 21:46:04 +00006186 SDValue LHS = Op.getOperand(1);
6187 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006188 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006189 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6190 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng0ac3fc22008-08-17 19:22:34 +00006191 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006192 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006193 }
Eric Christopher71c67532009-07-29 00:28:05 +00006194 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006195 // an integer value, not just an instruction so lower it to the ptest
6196 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006197 case Intrinsic::x86_sse41_ptestz:
6198 case Intrinsic::x86_sse41_ptestc:
6199 case Intrinsic::x86_sse41_ptestnzc:{
6200 unsigned X86CC = 0;
6201 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006202 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006203 case Intrinsic::x86_sse41_ptestz:
6204 // ZF = 1
6205 X86CC = X86::COND_E;
6206 break;
6207 case Intrinsic::x86_sse41_ptestc:
6208 // CF = 1
6209 X86CC = X86::COND_B;
6210 break;
6211 case Intrinsic::x86_sse41_ptestnzc:
6212 // ZF and CF = 0
6213 X86CC = X86::COND_A;
6214 break;
6215 }
6216
6217 SDValue LHS = Op.getOperand(1);
6218 SDValue RHS = Op.getOperand(2);
6219 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6220 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6221 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6222 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
6223 }
Evan Cheng5759f972008-05-04 09:15:50 +00006224
6225 // Fix vector shift instructions where the last operand is a non-immediate
6226 // i32 value.
6227 case Intrinsic::x86_sse2_pslli_w:
6228 case Intrinsic::x86_sse2_pslli_d:
6229 case Intrinsic::x86_sse2_pslli_q:
6230 case Intrinsic::x86_sse2_psrli_w:
6231 case Intrinsic::x86_sse2_psrli_d:
6232 case Intrinsic::x86_sse2_psrli_q:
6233 case Intrinsic::x86_sse2_psrai_w:
6234 case Intrinsic::x86_sse2_psrai_d:
6235 case Intrinsic::x86_mmx_pslli_w:
6236 case Intrinsic::x86_mmx_pslli_d:
6237 case Intrinsic::x86_mmx_pslli_q:
6238 case Intrinsic::x86_mmx_psrli_w:
6239 case Intrinsic::x86_mmx_psrli_d:
6240 case Intrinsic::x86_mmx_psrli_q:
6241 case Intrinsic::x86_mmx_psrai_w:
6242 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006243 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006244 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006245 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006246
6247 unsigned NewIntNo = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006248 MVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006249 switch (IntNo) {
6250 case Intrinsic::x86_sse2_pslli_w:
6251 NewIntNo = Intrinsic::x86_sse2_psll_w;
6252 break;
6253 case Intrinsic::x86_sse2_pslli_d:
6254 NewIntNo = Intrinsic::x86_sse2_psll_d;
6255 break;
6256 case Intrinsic::x86_sse2_pslli_q:
6257 NewIntNo = Intrinsic::x86_sse2_psll_q;
6258 break;
6259 case Intrinsic::x86_sse2_psrli_w:
6260 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6261 break;
6262 case Intrinsic::x86_sse2_psrli_d:
6263 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6264 break;
6265 case Intrinsic::x86_sse2_psrli_q:
6266 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6267 break;
6268 case Intrinsic::x86_sse2_psrai_w:
6269 NewIntNo = Intrinsic::x86_sse2_psra_w;
6270 break;
6271 case Intrinsic::x86_sse2_psrai_d:
6272 NewIntNo = Intrinsic::x86_sse2_psra_d;
6273 break;
6274 default: {
6275 ShAmtVT = MVT::v2i32;
6276 switch (IntNo) {
6277 case Intrinsic::x86_mmx_pslli_w:
6278 NewIntNo = Intrinsic::x86_mmx_psll_w;
6279 break;
6280 case Intrinsic::x86_mmx_pslli_d:
6281 NewIntNo = Intrinsic::x86_mmx_psll_d;
6282 break;
6283 case Intrinsic::x86_mmx_pslli_q:
6284 NewIntNo = Intrinsic::x86_mmx_psll_q;
6285 break;
6286 case Intrinsic::x86_mmx_psrli_w:
6287 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6288 break;
6289 case Intrinsic::x86_mmx_psrli_d:
6290 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6291 break;
6292 case Intrinsic::x86_mmx_psrli_q:
6293 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6294 break;
6295 case Intrinsic::x86_mmx_psrai_w:
6296 NewIntNo = Intrinsic::x86_mmx_psra_w;
6297 break;
6298 case Intrinsic::x86_mmx_psrai_d:
6299 NewIntNo = Intrinsic::x86_mmx_psra_d;
6300 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006301 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006302 }
6303 break;
6304 }
6305 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00006306 MVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006307 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6308 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6309 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng5759f972008-05-04 09:15:50 +00006310 DAG.getConstant(NewIntNo, MVT::i32),
6311 Op.getOperand(1), ShAmt);
6312 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006313 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006314}
Evan Cheng72261582005-12-20 06:22:03 +00006315
Dan Gohman475871a2008-07-27 21:46:04 +00006316SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006317 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006318 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006319
6320 if (Depth > 0) {
6321 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6322 SDValue Offset =
6323 DAG.getConstant(TD->getPointerSize(),
6324 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006325 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006326 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006327 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006328 NULL, 0);
6329 }
6330
6331 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006332 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006333 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006334 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006335}
6336
Dan Gohman475871a2008-07-27 21:46:04 +00006337SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006338 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6339 MFI->setFrameAddressIsTaken(true);
6340 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006341 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006342 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6343 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006344 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006345 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006346 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006347 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006348}
6349
Dan Gohman475871a2008-07-27 21:46:04 +00006350SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006351 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006352 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006353}
6354
Dan Gohman475871a2008-07-27 21:46:04 +00006355SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006356{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006357 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006358 SDValue Chain = Op.getOperand(0);
6359 SDValue Offset = Op.getOperand(1);
6360 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006361 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006362
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006363 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6364 getPointerTy());
6365 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006366
Dale Johannesene4d209d2009-02-03 20:21:25 +00006367 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006368 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006369 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6370 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006371 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006372 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006373
Dale Johannesene4d209d2009-02-03 20:21:25 +00006374 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006375 MVT::Other,
6376 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006377}
6378
Dan Gohman475871a2008-07-27 21:46:04 +00006379SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006380 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006381 SDValue Root = Op.getOperand(0);
6382 SDValue Trmp = Op.getOperand(1); // trampoline
6383 SDValue FPtr = Op.getOperand(2); // nested function
6384 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006385 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006386
Dan Gohman69de1932008-02-06 22:27:42 +00006387 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006388
Duncan Sands339e14f2008-01-16 22:55:25 +00006389 const X86InstrInfo *TII =
6390 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6391
Duncan Sandsb116fac2007-07-27 20:02:49 +00006392 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006393 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006394
6395 // Large code-model.
6396
6397 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6398 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6399
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006400 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6401 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006402
6403 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6404
6405 // Load the pointer to the nested function into R11.
6406 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006407 SDValue Addr = Trmp;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006408 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6409 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006410
Scott Michelfdc40a02009-02-17 22:15:04 +00006411 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006412 DAG.getConstant(2, MVT::i64));
6413 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006414
6415 // Load the 'nest' parameter value into R10.
6416 // R10 is specified in X86CallingConv.td
6417 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michelfdc40a02009-02-17 22:15:04 +00006418 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006419 DAG.getConstant(10, MVT::i64));
6420 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6421 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006422
Scott Michelfdc40a02009-02-17 22:15:04 +00006423 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006424 DAG.getConstant(12, MVT::i64));
6425 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006426
6427 // Jump to the nested function.
6428 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michelfdc40a02009-02-17 22:15:04 +00006429 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006430 DAG.getConstant(20, MVT::i64));
6431 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6432 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006433
6434 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michelfdc40a02009-02-17 22:15:04 +00006435 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006436 DAG.getConstant(22, MVT::i64));
6437 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006438 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006439
Dan Gohman475871a2008-07-27 21:46:04 +00006440 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006441 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6442 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006443 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006444 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006445 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6446 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006447 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006448
6449 switch (CC) {
6450 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006451 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006452 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006453 case CallingConv::X86_StdCall: {
6454 // Pass 'nest' parameter in ECX.
6455 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006456 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006457
6458 // Check that ECX wasn't needed by an 'inreg' parameter.
6459 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006460 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006461
Chris Lattner58d74912008-03-12 17:45:29 +00006462 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006463 unsigned InRegCount = 0;
6464 unsigned Idx = 1;
6465
6466 for (FunctionType::param_iterator I = FTy->param_begin(),
6467 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006468 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006469 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006470 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006471
6472 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006473 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006474 }
6475 }
6476 break;
6477 }
6478 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006479 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006480 // Pass 'nest' parameter in EAX.
6481 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006482 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006483 break;
6484 }
6485
Dan Gohman475871a2008-07-27 21:46:04 +00006486 SDValue OutChains[4];
6487 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006488
Scott Michelfdc40a02009-02-17 22:15:04 +00006489 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006490 DAG.getConstant(10, MVT::i32));
6491 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006492
Duncan Sands339e14f2008-01-16 22:55:25 +00006493 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006494 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006495 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006496 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006497 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006498
Scott Michelfdc40a02009-02-17 22:15:04 +00006499 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006500 DAG.getConstant(1, MVT::i32));
6501 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006502
Duncan Sands339e14f2008-01-16 22:55:25 +00006503 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michelfdc40a02009-02-17 22:15:04 +00006504 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006505 DAG.getConstant(5, MVT::i32));
6506 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006507 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006508
Scott Michelfdc40a02009-02-17 22:15:04 +00006509 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006510 DAG.getConstant(6, MVT::i32));
6511 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006512
Dan Gohman475871a2008-07-27 21:46:04 +00006513 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006514 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6515 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006516 }
6517}
6518
Dan Gohman475871a2008-07-27 21:46:04 +00006519SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006520 /*
6521 The rounding mode is in bits 11:10 of FPSR, and has the following
6522 settings:
6523 00 Round to nearest
6524 01 Round to -inf
6525 10 Round to +inf
6526 11 Round to 0
6527
6528 FLT_ROUNDS, on the other hand, expects the following:
6529 -1 Undefined
6530 0 Round to 0
6531 1 Round to nearest
6532 2 Round to +inf
6533 3 Round to -inf
6534
6535 To perform the conversion, we do:
6536 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6537 */
6538
6539 MachineFunction &MF = DAG.getMachineFunction();
6540 const TargetMachine &TM = MF.getTarget();
6541 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6542 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006543 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006544 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006545
6546 // Save FP Control Word to stack slot
6547 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006548 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006549
Dale Johannesene4d209d2009-02-03 20:21:25 +00006550 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006551 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006552
6553 // Load FP Control Word from stack slot
Dale Johannesene4d209d2009-02-03 20:21:25 +00006554 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006555
6556 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006557 SDValue CWD1 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006558 DAG.getNode(ISD::SRL, dl, MVT::i16,
6559 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006560 CWD, DAG.getConstant(0x800, MVT::i16)),
6561 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006562 SDValue CWD2 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006563 DAG.getNode(ISD::SRL, dl, MVT::i16,
6564 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006565 CWD, DAG.getConstant(0x400, MVT::i16)),
6566 DAG.getConstant(9, MVT::i8));
6567
Dan Gohman475871a2008-07-27 21:46:04 +00006568 SDValue RetVal =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006569 DAG.getNode(ISD::AND, dl, MVT::i16,
6570 DAG.getNode(ISD::ADD, dl, MVT::i16,
6571 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006572 DAG.getConstant(1, MVT::i16)),
6573 DAG.getConstant(3, MVT::i16));
6574
6575
Duncan Sands83ec4b62008-06-06 12:08:01 +00006576 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006577 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006578}
6579
Dan Gohman475871a2008-07-27 21:46:04 +00006580SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006581 MVT VT = Op.getValueType();
6582 MVT OpVT = VT;
6583 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006584 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006585
6586 Op = Op.getOperand(0);
6587 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006588 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00006589 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006590 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006591 }
Evan Cheng18efe262007-12-14 02:13:44 +00006592
Evan Cheng152804e2007-12-14 08:30:15 +00006593 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6594 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006595 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006596
6597 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006598 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006599 Ops.push_back(Op);
6600 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6601 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6602 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006603 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006604
6605 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006606 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006607
Evan Cheng18efe262007-12-14 02:13:44 +00006608 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006609 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006610 return Op;
6611}
6612
Dan Gohman475871a2008-07-27 21:46:04 +00006613SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006614 MVT VT = Op.getValueType();
6615 MVT OpVT = VT;
6616 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006617 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006618
6619 Op = Op.getOperand(0);
6620 if (VT == MVT::i8) {
6621 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006622 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006623 }
Evan Cheng152804e2007-12-14 08:30:15 +00006624
6625 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6626 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006627 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006628
6629 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006630 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006631 Ops.push_back(Op);
6632 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6633 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6634 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006635 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006636
Evan Cheng18efe262007-12-14 02:13:44 +00006637 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006638 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006639 return Op;
6640}
6641
Mon P Wangaf9b9522008-12-18 21:42:19 +00006642SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6643 MVT VT = Op.getValueType();
6644 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006645 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006646
Mon P Wangaf9b9522008-12-18 21:42:19 +00006647 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6648 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6649 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6650 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6651 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6652 //
6653 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6654 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6655 // return AloBlo + AloBhi + AhiBlo;
6656
6657 SDValue A = Op.getOperand(0);
6658 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006659
Dale Johannesene4d209d2009-02-03 20:21:25 +00006660 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006661 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6662 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006663 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006664 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6665 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006666 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006667 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6668 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006669 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006670 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6671 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006672 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006673 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6674 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006675 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006676 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6677 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006678 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006679 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6680 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006681 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6682 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006683 return Res;
6684}
6685
6686
Bill Wendling74c37652008-12-09 22:08:41 +00006687SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6688 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6689 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006690 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6691 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006692 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006693 SDValue LHS = N->getOperand(0);
6694 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006695 unsigned BaseOp = 0;
6696 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006697 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006698
6699 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006700 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006701 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006702 // A subtract of one will be selected as a INC. Note that INC doesn't
6703 // set CF, so we can't do this for UADDO.
6704 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6705 if (C->getAPIntValue() == 1) {
6706 BaseOp = X86ISD::INC;
6707 Cond = X86::COND_O;
6708 break;
6709 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006710 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006711 Cond = X86::COND_O;
6712 break;
6713 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006714 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006715 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006716 break;
6717 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006718 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6719 // set CF, so we can't do this for USUBO.
6720 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6721 if (C->getAPIntValue() == 1) {
6722 BaseOp = X86ISD::DEC;
6723 Cond = X86::COND_O;
6724 break;
6725 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006726 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006727 Cond = X86::COND_O;
6728 break;
6729 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006730 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006731 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006732 break;
6733 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006734 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006735 Cond = X86::COND_O;
6736 break;
6737 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006738 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006739 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006740 break;
6741 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006742
Bill Wendling61edeb52008-12-02 01:06:39 +00006743 // Also sets EFLAGS.
6744 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006745 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006746
Bill Wendling61edeb52008-12-02 01:06:39 +00006747 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006748 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendlingbc5e15e2008-12-10 02:01:32 +00006749 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006750
Bill Wendling61edeb52008-12-02 01:06:39 +00006751 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6752 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006753}
6754
Dan Gohman475871a2008-07-27 21:46:04 +00006755SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfd4418f2008-06-25 16:07:49 +00006756 MVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006757 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006758 unsigned Reg = 0;
6759 unsigned size = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006760 switch(T.getSimpleVT()) {
6761 default:
6762 assert(false && "Invalid value type!");
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006763 case MVT::i8: Reg = X86::AL; size = 1; break;
6764 case MVT::i16: Reg = X86::AX; size = 2; break;
6765 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006766 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006767 assert(Subtarget->is64Bit() && "Node not type legal!");
6768 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006769 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006770 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006771 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006772 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006773 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006774 Op.getOperand(1),
6775 Op.getOperand(3),
6776 DAG.getTargetConstant(size, MVT::i8),
6777 cpIn.getValue(1) };
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006778 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006779 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006780 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006781 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006782 return cpOut;
6783}
6784
Duncan Sands1607f052008-12-01 11:39:25 +00006785SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006786 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006787 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006788 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006789 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006790 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006791 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesendd64c412009-02-04 00:33:20 +00006792 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6793 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006794 rax.getValue(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006795 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands1607f052008-12-01 11:39:25 +00006796 DAG.getConstant(32, MVT::i8));
6797 SDValue Ops[] = {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006798 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006799 rdx.getValue(1)
6800 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006801 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006802}
6803
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006804SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6805 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006806 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006807 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006808 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006809 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006810 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006811 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006812 Node->getOperand(0),
6813 Node->getOperand(1), negOp,
6814 cast<AtomicSDNode>(Node)->getSrcValue(),
6815 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006816}
6817
Evan Cheng0db9fe62006-04-25 20:13:52 +00006818/// LowerOperation - Provide custom lowering hooks for some operations.
6819///
Dan Gohman475871a2008-07-27 21:46:04 +00006820SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006821 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006822 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006823 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6824 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006825 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6826 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6827 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6828 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6829 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6830 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6831 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006832 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006833 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006834 case ISD::SHL_PARTS:
6835 case ISD::SRA_PARTS:
6836 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6837 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006838 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006839 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006840 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006841 case ISD::FABS: return LowerFABS(Op, DAG);
6842 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006843 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006844 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006845 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006846 case ISD::SELECT: return LowerSELECT(Op, DAG);
6847 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006848 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00006849 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006850 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00006851 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006852 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006853 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006854 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006855 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006856 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6857 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006858 case ISD::FRAME_TO_ARGS_OFFSET:
6859 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006860 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006861 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006862 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006863 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006864 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6865 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006866 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006867 case ISD::SADDO:
6868 case ISD::UADDO:
6869 case ISD::SSUBO:
6870 case ISD::USUBO:
6871 case ISD::SMULO:
6872 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006873 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006874 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006875}
6876
Duncan Sands1607f052008-12-01 11:39:25 +00006877void X86TargetLowering::
6878ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6879 SelectionDAG &DAG, unsigned NewOp) {
6880 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006881 DebugLoc dl = Node->getDebugLoc();
Duncan Sands1607f052008-12-01 11:39:25 +00006882 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6883
6884 SDValue Chain = Node->getOperand(0);
6885 SDValue In1 = Node->getOperand(1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006886 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006887 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006888 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006889 Node->getOperand(2), DAG.getIntPtrConstant(1));
6890 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6891 // have a MemOperand. Pass the info through as a normal operand.
6892 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6893 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6894 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006895 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006896 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006897 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006898 Results.push_back(Result.getValue(2));
6899}
6900
Duncan Sands126d9072008-07-04 11:47:58 +00006901/// ReplaceNodeResults - Replace a node with an illegal result type
6902/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006903void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6904 SmallVectorImpl<SDValue>&Results,
6905 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006906 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006907 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006908 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006909 assert(false && "Do not know how to custom type legalize this operation!");
6910 return;
6911 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00006912 std::pair<SDValue,SDValue> Vals =
6913 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00006914 SDValue FIST = Vals.first, StackSlot = Vals.second;
6915 if (FIST.getNode() != 0) {
6916 MVT VT = N->getValueType(0);
6917 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006918 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006919 }
6920 return;
6921 }
6922 case ISD::READCYCLECOUNTER: {
6923 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6924 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006925 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006926 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006927 rd.getValue(1));
6928 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006929 eax.getValue(2));
6930 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6931 SDValue Ops[] = { eax, edx };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006932 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006933 Results.push_back(edx.getValue(1));
6934 return;
6935 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006936 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands1607f052008-12-01 11:39:25 +00006937 MVT T = N->getValueType(0);
6938 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6939 SDValue cpInL, cpInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006940 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006941 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006942 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006943 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006944 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6945 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006946 cpInL.getValue(1));
6947 SDValue swapInL, swapInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006948 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006949 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006950 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006951 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006952 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00006953 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006954 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006955 swapInL.getValue(1));
6956 SDValue Ops[] = { swapInH.getValue(0),
6957 N->getOperand(1),
6958 swapInH.getValue(1) };
6959 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006960 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00006961 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
6962 MVT::i32, Result.getValue(1));
6963 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
6964 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00006965 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006966 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006967 Results.push_back(cpOutH.getValue(1));
6968 return;
6969 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006970 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00006971 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6972 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006973 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00006974 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6975 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006976 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00006977 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6978 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006979 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00006980 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6981 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006982 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00006983 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6984 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006985 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00006986 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
6987 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006988 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00006989 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
6990 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00006991 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006992}
6993
Evan Cheng72261582005-12-20 06:22:03 +00006994const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6995 switch (Opcode) {
6996 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00006997 case X86ISD::BSF: return "X86ISD::BSF";
6998 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00006999 case X86ISD::SHLD: return "X86ISD::SHLD";
7000 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007001 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007002 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007003 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007004 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007005 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007006 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007007 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7008 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7009 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007010 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007011 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007012 case X86ISD::CALL: return "X86ISD::CALL";
7013 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
7014 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007015 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007016 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007017 case X86ISD::COMI: return "X86ISD::COMI";
7018 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007019 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007020 case X86ISD::CMOV: return "X86ISD::CMOV";
7021 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007022 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007023 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7024 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007025 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007026 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007027 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007028 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007029 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007030 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7031 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007032 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007033 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007034 case X86ISD::FMAX: return "X86ISD::FMAX";
7035 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007036 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7037 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007038 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007039 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007040 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007041 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007042 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007043 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7044 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007045 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7046 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7047 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7048 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7049 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7050 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007051 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7052 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007053 case X86ISD::VSHL: return "X86ISD::VSHL";
7054 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007055 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7056 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7057 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7058 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7059 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7060 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7061 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7062 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7063 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7064 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007065 case X86ISD::ADD: return "X86ISD::ADD";
7066 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007067 case X86ISD::SMUL: return "X86ISD::SMUL";
7068 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007069 case X86ISD::INC: return "X86ISD::INC";
7070 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00007071 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007072 case X86ISD::PTEST: return "X86ISD::PTEST";
Evan Cheng72261582005-12-20 06:22:03 +00007073 }
7074}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007075
Chris Lattnerc9addb72007-03-30 23:15:24 +00007076// isLegalAddressingMode - Return true if the addressing mode represented
7077// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007078bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007079 const Type *Ty) const {
7080 // X86 supports extremely general addressing modes.
Scott Michelfdc40a02009-02-17 22:15:04 +00007081
Chris Lattnerc9addb72007-03-30 23:15:24 +00007082 // X86 allows a sign-extended 32-bit immediate field as a displacement.
7083 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
7084 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007085
Chris Lattnerc9addb72007-03-30 23:15:24 +00007086 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007087 unsigned GVFlags =
7088 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
7089
7090 // If a reference to this global requires an extra load, we can't fold it.
7091 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007092 return false;
Chris Lattnerdfed4132009-07-10 07:38:24 +00007093
7094 // If BaseGV requires a register for the PIC base, we cannot also have a
7095 // BaseReg specified.
7096 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007097 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007098
7099 // X86-64 only supports addr of globals in small code model.
7100 if (Subtarget->is64Bit()) {
7101 if (getTargetMachine().getCodeModel() != CodeModel::Small)
7102 return false;
7103 // If lower 4G is not available, then we must use rip-relative addressing.
7104 if (AM.BaseOffs || AM.Scale > 1)
7105 return false;
7106 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00007107 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007108
Chris Lattnerc9addb72007-03-30 23:15:24 +00007109 switch (AM.Scale) {
7110 case 0:
7111 case 1:
7112 case 2:
7113 case 4:
7114 case 8:
7115 // These scales always work.
7116 break;
7117 case 3:
7118 case 5:
7119 case 9:
7120 // These scales are formed with basereg+scalereg. Only accept if there is
7121 // no basereg yet.
7122 if (AM.HasBaseReg)
7123 return false;
7124 break;
7125 default: // Other stuff never works.
7126 return false;
7127 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007128
Chris Lattnerc9addb72007-03-30 23:15:24 +00007129 return true;
7130}
7131
7132
Evan Cheng2bd122c2007-10-26 01:56:11 +00007133bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7134 if (!Ty1->isInteger() || !Ty2->isInteger())
7135 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007136 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7137 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007138 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007139 return false;
7140 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007141}
7142
Duncan Sands83ec4b62008-06-06 12:08:01 +00007143bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
7144 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007145 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007146 unsigned NumBits1 = VT1.getSizeInBits();
7147 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007148 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007149 return false;
7150 return Subtarget->is64Bit() || NumBits1 < 64;
7151}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007152
Dan Gohman97121ba2009-04-08 00:15:30 +00007153bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007154 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007155 return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit();
7156}
7157
7158bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007159 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007160 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
7161}
7162
Evan Cheng8b944d32009-05-28 00:35:15 +00007163bool X86TargetLowering::isNarrowingProfitable(MVT VT1, MVT VT2) const {
7164 // i16 instructions are longer (0x66 prefix) and potentially slower.
7165 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
7166}
7167
Evan Cheng60c07e12006-07-05 22:17:51 +00007168/// isShuffleMaskLegal - Targets can use this to indicate that they only
7169/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7170/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7171/// are assumed to be legal.
7172bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007173X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
7174 MVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007175 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007176 if (VT.getSizeInBits() == 64)
7177 return false;
7178
7179 // FIXME: pshufb, blends, palignr, shifts.
7180 return (VT.getVectorNumElements() == 2 ||
7181 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7182 isMOVLMask(M, VT) ||
7183 isSHUFPMask(M, VT) ||
7184 isPSHUFDMask(M, VT) ||
7185 isPSHUFHWMask(M, VT) ||
7186 isPSHUFLWMask(M, VT) ||
7187 isUNPCKLMask(M, VT) ||
7188 isUNPCKHMask(M, VT) ||
7189 isUNPCKL_v_undef_Mask(M, VT) ||
7190 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007191}
7192
Dan Gohman7d8143f2008-04-09 20:09:42 +00007193bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007194X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Nate Begeman9008ca62009-04-27 18:41:29 +00007195 MVT VT) const {
7196 unsigned NumElts = VT.getVectorNumElements();
7197 // FIXME: This collection of masks seems suspect.
7198 if (NumElts == 2)
7199 return true;
7200 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7201 return (isMOVLMask(Mask, VT) ||
7202 isCommutedMOVLMask(Mask, VT, true) ||
7203 isSHUFPMask(Mask, VT) ||
7204 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007205 }
7206 return false;
7207}
7208
7209//===----------------------------------------------------------------------===//
7210// X86 Scheduler Hooks
7211//===----------------------------------------------------------------------===//
7212
Mon P Wang63307c32008-05-05 19:05:59 +00007213// private utility function
7214MachineBasicBlock *
7215X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7216 MachineBasicBlock *MBB,
7217 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007218 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007219 unsigned LoadOpc,
7220 unsigned CXchgOpc,
7221 unsigned copyOpc,
7222 unsigned notOpc,
7223 unsigned EAXreg,
7224 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007225 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007226 // For the atomic bitwise operator, we generate
7227 // thisMBB:
7228 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007229 // ld t1 = [bitinstr.addr]
7230 // op t2 = t1, [bitinstr.val]
7231 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007232 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7233 // bz newMBB
7234 // fallthrough -->nextMBB
7235 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7236 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007237 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007238 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007239
Mon P Wang63307c32008-05-05 19:05:59 +00007240 /// First build the CFG
7241 MachineFunction *F = MBB->getParent();
7242 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007243 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7244 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7245 F->insert(MBBIter, newMBB);
7246 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007247
Mon P Wang63307c32008-05-05 19:05:59 +00007248 // Move all successors to thisMBB to nextMBB
7249 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007250
Mon P Wang63307c32008-05-05 19:05:59 +00007251 // Update thisMBB to fall through to newMBB
7252 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007253
Mon P Wang63307c32008-05-05 19:05:59 +00007254 // newMBB jumps to itself and fall through to nextMBB
7255 newMBB->addSuccessor(nextMBB);
7256 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007257
Mon P Wang63307c32008-05-05 19:05:59 +00007258 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007259 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007260 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007261 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007262 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007263 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007264 int numArgs = bInstr->getNumOperands() - 1;
7265 for (int i=0; i < numArgs; ++i)
7266 argOpers[i] = &bInstr->getOperand(i+1);
7267
7268 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007269 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7270 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007271
Dale Johannesen140be2d2008-08-19 18:47:28 +00007272 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007273 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007274 for (int i=0; i <= lastAddrIndx; ++i)
7275 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007276
Dale Johannesen140be2d2008-08-19 18:47:28 +00007277 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007278 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007279 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007280 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007281 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007282 tt = t1;
7283
Dale Johannesen140be2d2008-08-19 18:47:28 +00007284 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007285 assert((argOpers[valArgIndx]->isReg() ||
7286 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007287 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007288 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007289 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007290 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007291 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007292 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007293 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007294
Dale Johannesene4d209d2009-02-03 20:21:25 +00007295 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007296 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007297
Dale Johannesene4d209d2009-02-03 20:21:25 +00007298 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007299 for (int i=0; i <= lastAddrIndx; ++i)
7300 (*MIB).addOperand(*argOpers[i]);
7301 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007302 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7303 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7304
Dale Johannesene4d209d2009-02-03 20:21:25 +00007305 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007306 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007307
Mon P Wang63307c32008-05-05 19:05:59 +00007308 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007309 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007310
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007311 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007312 return nextMBB;
7313}
7314
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007315// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007316MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007317X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7318 MachineBasicBlock *MBB,
7319 unsigned regOpcL,
7320 unsigned regOpcH,
7321 unsigned immOpcL,
7322 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007323 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007324 // For the atomic bitwise operator, we generate
7325 // thisMBB (instructions are in pairs, except cmpxchg8b)
7326 // ld t1,t2 = [bitinstr.addr]
7327 // newMBB:
7328 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7329 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007330 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007331 // mov ECX, EBX <- t5, t6
7332 // mov EAX, EDX <- t1, t2
7333 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7334 // mov t3, t4 <- EAX, EDX
7335 // bz newMBB
7336 // result in out1, out2
7337 // fallthrough -->nextMBB
7338
7339 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7340 const unsigned LoadOpc = X86::MOV32rm;
7341 const unsigned copyOpc = X86::MOV32rr;
7342 const unsigned NotOpc = X86::NOT32r;
7343 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7344 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7345 MachineFunction::iterator MBBIter = MBB;
7346 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007347
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007348 /// First build the CFG
7349 MachineFunction *F = MBB->getParent();
7350 MachineBasicBlock *thisMBB = MBB;
7351 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7352 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7353 F->insert(MBBIter, newMBB);
7354 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007355
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007356 // Move all successors to thisMBB to nextMBB
7357 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007358
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007359 // Update thisMBB to fall through to newMBB
7360 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007361
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007362 // newMBB jumps to itself and fall through to nextMBB
7363 newMBB->addSuccessor(nextMBB);
7364 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007365
Dale Johannesene4d209d2009-02-03 20:21:25 +00007366 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007367 // Insert instructions into newMBB based on incoming instruction
7368 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007369 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007370 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007371 MachineOperand& dest1Oper = bInstr->getOperand(0);
7372 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007373 MachineOperand* argOpers[2 + X86AddrNumOperands];
7374 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007375 argOpers[i] = &bInstr->getOperand(i+2);
7376
7377 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007378 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007379
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007380 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007381 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007382 for (int i=0; i <= lastAddrIndx; ++i)
7383 (*MIB).addOperand(*argOpers[i]);
7384 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007385 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007386 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007387 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007388 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007389 MachineOperand newOp3 = *(argOpers[3]);
7390 if (newOp3.isImm())
7391 newOp3.setImm(newOp3.getImm()+4);
7392 else
7393 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007394 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007395 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007396
7397 // t3/4 are defined later, at the bottom of the loop
7398 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7399 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007400 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007401 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007402 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007403 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7404
7405 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7406 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007407 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007408 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7409 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007410 } else {
7411 tt1 = t1;
7412 tt2 = t2;
7413 }
7414
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007415 int valArgIndx = lastAddrIndx + 1;
7416 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007417 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007418 "invalid operand");
7419 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7420 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007421 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007422 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007423 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007424 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007425 if (regOpcL != X86::MOV32rr)
7426 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007427 (*MIB).addOperand(*argOpers[valArgIndx]);
7428 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007429 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007430 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007431 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007432 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007433 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007434 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007435 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007436 if (regOpcH != X86::MOV32rr)
7437 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007438 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007439
Dale Johannesene4d209d2009-02-03 20:21:25 +00007440 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007441 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007442 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007443 MIB.addReg(t2);
7444
Dale Johannesene4d209d2009-02-03 20:21:25 +00007445 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007446 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007447 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007448 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007449
Dale Johannesene4d209d2009-02-03 20:21:25 +00007450 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007451 for (int i=0; i <= lastAddrIndx; ++i)
7452 (*MIB).addOperand(*argOpers[i]);
7453
7454 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7455 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7456
Dale Johannesene4d209d2009-02-03 20:21:25 +00007457 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007458 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007459 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007460 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007461
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007462 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007463 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007464
7465 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7466 return nextMBB;
7467}
7468
7469// private utility function
7470MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007471X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7472 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007473 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007474 // For the atomic min/max operator, we generate
7475 // thisMBB:
7476 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007477 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007478 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007479 // cmp t1, t2
7480 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007481 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007482 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7483 // bz newMBB
7484 // fallthrough -->nextMBB
7485 //
7486 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7487 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007488 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007489 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007490
Mon P Wang63307c32008-05-05 19:05:59 +00007491 /// First build the CFG
7492 MachineFunction *F = MBB->getParent();
7493 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007494 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7495 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7496 F->insert(MBBIter, newMBB);
7497 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007498
Mon P Wang63307c32008-05-05 19:05:59 +00007499 // Move all successors to thisMBB to nextMBB
7500 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007501
Mon P Wang63307c32008-05-05 19:05:59 +00007502 // Update thisMBB to fall through to newMBB
7503 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007504
Mon P Wang63307c32008-05-05 19:05:59 +00007505 // newMBB jumps to newMBB and fall through to nextMBB
7506 newMBB->addSuccessor(nextMBB);
7507 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007508
Dale Johannesene4d209d2009-02-03 20:21:25 +00007509 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007510 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007511 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007512 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007513 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007514 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007515 int numArgs = mInstr->getNumOperands() - 1;
7516 for (int i=0; i < numArgs; ++i)
7517 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007518
Mon P Wang63307c32008-05-05 19:05:59 +00007519 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007520 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7521 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007522
Mon P Wangab3e7472008-05-05 22:56:23 +00007523 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007524 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007525 for (int i=0; i <= lastAddrIndx; ++i)
7526 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007527
Mon P Wang63307c32008-05-05 19:05:59 +00007528 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007529 assert((argOpers[valArgIndx]->isReg() ||
7530 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007531 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007532
7533 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007534 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007535 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007536 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007537 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007538 (*MIB).addOperand(*argOpers[valArgIndx]);
7539
Dale Johannesene4d209d2009-02-03 20:21:25 +00007540 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007541 MIB.addReg(t1);
7542
Dale Johannesene4d209d2009-02-03 20:21:25 +00007543 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007544 MIB.addReg(t1);
7545 MIB.addReg(t2);
7546
7547 // Generate movc
7548 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007549 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007550 MIB.addReg(t2);
7551 MIB.addReg(t1);
7552
7553 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007554 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007555 for (int i=0; i <= lastAddrIndx; ++i)
7556 (*MIB).addOperand(*argOpers[i]);
7557 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007558 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7559 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007560
Dale Johannesene4d209d2009-02-03 20:21:25 +00007561 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007562 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007563
Mon P Wang63307c32008-05-05 19:05:59 +00007564 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007565 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007566
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007567 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007568 return nextMBB;
7569}
7570
7571
Evan Cheng60c07e12006-07-05 22:17:51 +00007572MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007573X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007574 MachineBasicBlock *BB) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007575 DebugLoc dl = MI->getDebugLoc();
Evan Chengc0f64ff2006-11-27 23:37:22 +00007576 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00007577 switch (MI->getOpcode()) {
7578 default: assert(false && "Unexpected instr type to insert");
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007579 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007580 case X86::CMOV_FR32:
7581 case X86::CMOV_FR64:
7582 case X86::CMOV_V4F32:
7583 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00007584 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007585 // To "insert" a SELECT_CC instruction, we actually have to insert the
7586 // diamond control-flow pattern. The incoming instruction knows the
7587 // destination vreg to set, the condition code register to branch on, the
7588 // true/false values to select between, and a branch opcode to use.
7589 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007590 MachineFunction::iterator It = BB;
Evan Cheng60c07e12006-07-05 22:17:51 +00007591 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007592
Evan Cheng60c07e12006-07-05 22:17:51 +00007593 // thisMBB:
7594 // ...
7595 // TrueVal = ...
7596 // cmpTY ccX, r1, r2
7597 // bCC copy1MBB
7598 // fallthrough --> copy0MBB
7599 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007600 MachineFunction *F = BB->getParent();
7601 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7602 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007603 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00007604 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007605 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007606 F->insert(It, copy0MBB);
7607 F->insert(It, sinkMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007608 // Update machine-CFG edges by transferring all successors of the current
Evan Cheng60c07e12006-07-05 22:17:51 +00007609 // block to the new block which will contain the Phi node for the select.
Mon P Wang63307c32008-05-05 19:05:59 +00007610 sinkMBB->transferSuccessors(BB);
7611
7612 // Add the true and fallthrough blocks as its successors.
Evan Cheng60c07e12006-07-05 22:17:51 +00007613 BB->addSuccessor(copy0MBB);
7614 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007615
Evan Cheng60c07e12006-07-05 22:17:51 +00007616 // copy0MBB:
7617 // %FalseValue = ...
7618 // # fallthrough to sinkMBB
7619 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007620
Evan Cheng60c07e12006-07-05 22:17:51 +00007621 // Update machine-CFG edges
7622 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007623
Evan Cheng60c07e12006-07-05 22:17:51 +00007624 // sinkMBB:
7625 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7626 // ...
7627 BB = sinkMBB;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007628 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00007629 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7630 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7631
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007632 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007633 return BB;
7634 }
7635
Dale Johannesen849f2142007-07-03 00:53:03 +00007636 case X86::FP32_TO_INT16_IN_MEM:
7637 case X86::FP32_TO_INT32_IN_MEM:
7638 case X86::FP32_TO_INT64_IN_MEM:
7639 case X86::FP64_TO_INT16_IN_MEM:
7640 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007641 case X86::FP64_TO_INT64_IN_MEM:
7642 case X86::FP80_TO_INT16_IN_MEM:
7643 case X86::FP80_TO_INT32_IN_MEM:
7644 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007645 // Change the floating point control register to use "round towards zero"
7646 // mode when truncating to an integer value.
7647 MachineFunction *F = BB->getParent();
7648 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007649 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007650
7651 // Load the old value of the high byte of the control word...
7652 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007653 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +00007654 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007655 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007656
7657 // Set the high part to be round to zero...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007658 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007659 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007660
7661 // Reload the modified control word now...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007662 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007663
7664 // Restore the memory image of control word to original value
Dale Johannesene4d209d2009-02-03 20:21:25 +00007665 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007666 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007667
7668 // Get the X86 opcode to use.
7669 unsigned Opc;
7670 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007671 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007672 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7673 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7674 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7675 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7676 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7677 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007678 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7679 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7680 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007681 }
7682
7683 X86AddressMode AM;
7684 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007685 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007686 AM.BaseType = X86AddressMode::RegBase;
7687 AM.Base.Reg = Op.getReg();
7688 } else {
7689 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007690 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007691 }
7692 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007693 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007694 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007695 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007696 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007697 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007698 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007699 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007700 AM.GV = Op.getGlobal();
7701 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007702 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007703 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007704 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007705 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007706
7707 // Reload the original control word now.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007708 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007709
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007710 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007711 return BB;
7712 }
Mon P Wang63307c32008-05-05 19:05:59 +00007713 case X86::ATOMAND32:
7714 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007715 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007716 X86::LCMPXCHG32, X86::MOV32rr,
7717 X86::NOT32r, X86::EAX,
7718 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007719 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007720 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7721 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007722 X86::LCMPXCHG32, X86::MOV32rr,
7723 X86::NOT32r, X86::EAX,
7724 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007725 case X86::ATOMXOR32:
7726 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007727 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007728 X86::LCMPXCHG32, X86::MOV32rr,
7729 X86::NOT32r, X86::EAX,
7730 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007731 case X86::ATOMNAND32:
7732 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007733 X86::AND32ri, X86::MOV32rm,
7734 X86::LCMPXCHG32, X86::MOV32rr,
7735 X86::NOT32r, X86::EAX,
7736 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007737 case X86::ATOMMIN32:
7738 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7739 case X86::ATOMMAX32:
7740 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7741 case X86::ATOMUMIN32:
7742 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7743 case X86::ATOMUMAX32:
7744 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007745
7746 case X86::ATOMAND16:
7747 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7748 X86::AND16ri, X86::MOV16rm,
7749 X86::LCMPXCHG16, X86::MOV16rr,
7750 X86::NOT16r, X86::AX,
7751 X86::GR16RegisterClass);
7752 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007753 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007754 X86::OR16ri, X86::MOV16rm,
7755 X86::LCMPXCHG16, X86::MOV16rr,
7756 X86::NOT16r, X86::AX,
7757 X86::GR16RegisterClass);
7758 case X86::ATOMXOR16:
7759 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7760 X86::XOR16ri, X86::MOV16rm,
7761 X86::LCMPXCHG16, X86::MOV16rr,
7762 X86::NOT16r, X86::AX,
7763 X86::GR16RegisterClass);
7764 case X86::ATOMNAND16:
7765 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7766 X86::AND16ri, X86::MOV16rm,
7767 X86::LCMPXCHG16, X86::MOV16rr,
7768 X86::NOT16r, X86::AX,
7769 X86::GR16RegisterClass, true);
7770 case X86::ATOMMIN16:
7771 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7772 case X86::ATOMMAX16:
7773 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7774 case X86::ATOMUMIN16:
7775 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7776 case X86::ATOMUMAX16:
7777 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7778
7779 case X86::ATOMAND8:
7780 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7781 X86::AND8ri, X86::MOV8rm,
7782 X86::LCMPXCHG8, X86::MOV8rr,
7783 X86::NOT8r, X86::AL,
7784 X86::GR8RegisterClass);
7785 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007786 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007787 X86::OR8ri, X86::MOV8rm,
7788 X86::LCMPXCHG8, X86::MOV8rr,
7789 X86::NOT8r, X86::AL,
7790 X86::GR8RegisterClass);
7791 case X86::ATOMXOR8:
7792 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7793 X86::XOR8ri, X86::MOV8rm,
7794 X86::LCMPXCHG8, X86::MOV8rr,
7795 X86::NOT8r, X86::AL,
7796 X86::GR8RegisterClass);
7797 case X86::ATOMNAND8:
7798 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7799 X86::AND8ri, X86::MOV8rm,
7800 X86::LCMPXCHG8, X86::MOV8rr,
7801 X86::NOT8r, X86::AL,
7802 X86::GR8RegisterClass, true);
7803 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007804 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007805 case X86::ATOMAND64:
7806 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007807 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007808 X86::LCMPXCHG64, X86::MOV64rr,
7809 X86::NOT64r, X86::RAX,
7810 X86::GR64RegisterClass);
7811 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007812 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7813 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007814 X86::LCMPXCHG64, X86::MOV64rr,
7815 X86::NOT64r, X86::RAX,
7816 X86::GR64RegisterClass);
7817 case X86::ATOMXOR64:
7818 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007819 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007820 X86::LCMPXCHG64, X86::MOV64rr,
7821 X86::NOT64r, X86::RAX,
7822 X86::GR64RegisterClass);
7823 case X86::ATOMNAND64:
7824 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7825 X86::AND64ri32, X86::MOV64rm,
7826 X86::LCMPXCHG64, X86::MOV64rr,
7827 X86::NOT64r, X86::RAX,
7828 X86::GR64RegisterClass, true);
7829 case X86::ATOMMIN64:
7830 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7831 case X86::ATOMMAX64:
7832 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7833 case X86::ATOMUMIN64:
7834 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7835 case X86::ATOMUMAX64:
7836 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007837
7838 // This group does 64-bit operations on a 32-bit host.
7839 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007840 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007841 X86::AND32rr, X86::AND32rr,
7842 X86::AND32ri, X86::AND32ri,
7843 false);
7844 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007845 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007846 X86::OR32rr, X86::OR32rr,
7847 X86::OR32ri, X86::OR32ri,
7848 false);
7849 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007850 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007851 X86::XOR32rr, X86::XOR32rr,
7852 X86::XOR32ri, X86::XOR32ri,
7853 false);
7854 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007855 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007856 X86::AND32rr, X86::AND32rr,
7857 X86::AND32ri, X86::AND32ri,
7858 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007859 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007860 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007861 X86::ADD32rr, X86::ADC32rr,
7862 X86::ADD32ri, X86::ADC32ri,
7863 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007864 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007865 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007866 X86::SUB32rr, X86::SBB32rr,
7867 X86::SUB32ri, X86::SBB32ri,
7868 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00007869 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007870 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00007871 X86::MOV32rr, X86::MOV32rr,
7872 X86::MOV32ri, X86::MOV32ri,
7873 false);
Evan Cheng60c07e12006-07-05 22:17:51 +00007874 }
7875}
7876
7877//===----------------------------------------------------------------------===//
7878// X86 Optimization Hooks
7879//===----------------------------------------------------------------------===//
7880
Dan Gohman475871a2008-07-27 21:46:04 +00007881void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007882 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007883 APInt &KnownZero,
7884 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007885 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00007886 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007887 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00007888 assert((Opc >= ISD::BUILTIN_OP_END ||
7889 Opc == ISD::INTRINSIC_WO_CHAIN ||
7890 Opc == ISD::INTRINSIC_W_CHAIN ||
7891 Opc == ISD::INTRINSIC_VOID) &&
7892 "Should use MaskedValueIsZero if you don't know whether Op"
7893 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007894
Dan Gohmanf4f92f52008-02-13 23:07:24 +00007895 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007896 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00007897 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007898 case X86ISD::ADD:
7899 case X86ISD::SUB:
7900 case X86ISD::SMUL:
7901 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00007902 case X86ISD::INC:
7903 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007904 // These nodes' second result is a boolean.
7905 if (Op.getResNo() == 0)
7906 break;
7907 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007908 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007909 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7910 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00007911 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007912 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007913}
Chris Lattner259e97c2006-01-31 19:43:35 +00007914
Evan Cheng206ee9d2006-07-07 08:33:52 +00007915/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00007916/// node is a GlobalAddress + offset.
7917bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7918 GlobalValue* &GA, int64_t &Offset) const{
7919 if (N->getOpcode() == X86ISD::Wrapper) {
7920 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007921 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007922 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007923 return true;
7924 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00007925 }
Evan Chengad4196b2008-05-12 19:56:52 +00007926 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00007927}
7928
Evan Chengad4196b2008-05-12 19:56:52 +00007929static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7930 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007931 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00007932 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00007933 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007934 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00007935 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00007936 return false;
7937}
7938
Nate Begeman9008ca62009-04-27 18:41:29 +00007939static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Eli Friedman7a5e5552009-06-07 06:52:44 +00007940 MVT EVT, LoadSDNode *&LDBase,
7941 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00007942 SelectionDAG &DAG, MachineFrameInfo *MFI,
7943 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007944 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00007945 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007946 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007947 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007948 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00007949 return false;
7950 continue;
7951 }
7952
Dan Gohman475871a2008-07-27 21:46:04 +00007953 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00007954 if (!Elt.getNode() ||
7955 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007956 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007957 if (!LDBase) {
7958 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00007959 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007960 LDBase = cast<LoadSDNode>(Elt.getNode());
7961 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007962 continue;
7963 }
7964 if (Elt.getOpcode() == ISD::UNDEF)
7965 continue;
7966
Nate Begemanabc01992009-06-05 21:37:30 +00007967 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Nate Begemanabc01992009-06-05 21:37:30 +00007968 if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007969 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007970 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007971 }
7972 return true;
7973}
Evan Cheng206ee9d2006-07-07 08:33:52 +00007974
7975/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7976/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7977/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00007978/// order. In the case of v2i64, it will see if it can rewrite the
7979/// shuffle to be an appropriate build vector so it can take advantage of
7980// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00007981static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00007982 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007983 DebugLoc dl = N->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007984 MVT VT = N->getValueType(0);
7985 MVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00007986 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
7987 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00007988
Eli Friedman7a5e5552009-06-07 06:52:44 +00007989 if (VT.getSizeInBits() != 128)
7990 return SDValue();
7991
Mon P Wang1e955802009-04-03 02:43:30 +00007992 // Try to combine a vector_shuffle into a 128-bit load.
7993 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00007994 LoadSDNode *LD = NULL;
7995 unsigned LastLoadedElt;
7996 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG,
7997 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00007998 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007999
Eli Friedman7a5e5552009-06-07 06:52:44 +00008000 if (LastLoadedElt == NumElems - 1) {
8001 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
8002 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8003 LD->getSrcValue(), LD->getSrcValueOffset(),
8004 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008005 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008006 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008007 LD->isVolatile(), LD->getAlignment());
8008 } else if (NumElems == 4 && LastLoadedElt == 1) {
8009 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008010 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8011 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008012 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8013 }
8014 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008015}
Evan Chengd880b972008-05-09 21:53:03 +00008016
Chris Lattner83e6c992006-10-04 06:57:07 +00008017/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008018static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008019 const X86Subtarget *Subtarget) {
8020 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008021 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008022 // Get the LHS/RHS of the select.
8023 SDValue LHS = N->getOperand(1);
8024 SDValue RHS = N->getOperand(2);
8025
Chris Lattner83e6c992006-10-04 06:57:07 +00008026 // If we have SSE[12] support, try to form min/max nodes.
8027 if (Subtarget->hasSSE2() &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008028 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
8029 Cond.getOpcode() == ISD::SETCC) {
8030 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008031
Chris Lattner47b4ce82009-03-11 05:48:52 +00008032 unsigned Opcode = 0;
8033 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8034 switch (CC) {
8035 default: break;
8036 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
8037 case ISD::SETULE:
8038 case ISD::SETLE:
8039 if (!UnsafeFPMath) break;
8040 // FALL THROUGH.
8041 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
8042 case ISD::SETLT:
8043 Opcode = X86ISD::FMIN;
8044 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008045
Chris Lattner47b4ce82009-03-11 05:48:52 +00008046 case ISD::SETOGT: // (X > Y) ? X : Y -> max
8047 case ISD::SETUGT:
8048 case ISD::SETGT:
8049 if (!UnsafeFPMath) break;
8050 // FALL THROUGH.
8051 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
8052 case ISD::SETGE:
8053 Opcode = X86ISD::FMAX;
8054 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008055 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008056 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8057 switch (CC) {
8058 default: break;
8059 case ISD::SETOGT: // (X > Y) ? Y : X -> min
8060 case ISD::SETUGT:
8061 case ISD::SETGT:
8062 if (!UnsafeFPMath) break;
8063 // FALL THROUGH.
8064 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
8065 case ISD::SETGE:
8066 Opcode = X86ISD::FMIN;
8067 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008068
Chris Lattner47b4ce82009-03-11 05:48:52 +00008069 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
8070 case ISD::SETULE:
8071 case ISD::SETLE:
8072 if (!UnsafeFPMath) break;
8073 // FALL THROUGH.
8074 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8075 case ISD::SETLT:
8076 Opcode = X86ISD::FMAX;
8077 break;
8078 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008079 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008080
Chris Lattner47b4ce82009-03-11 05:48:52 +00008081 if (Opcode)
8082 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008083 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008084
Chris Lattnerd1980a52009-03-12 06:52:53 +00008085 // If this is a select between two integer constants, try to do some
8086 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008087 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8088 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008089 // Don't do this for crazy integer types.
8090 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8091 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008092 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008093 bool NeedsCondInvert = false;
8094
Chris Lattnercee56e72009-03-13 05:53:31 +00008095 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008096 // Efficiently invertible.
8097 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8098 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8099 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8100 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008101 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008102 }
8103
8104 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008105 if (FalseC->getAPIntValue() == 0 &&
8106 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008107 if (NeedsCondInvert) // Invert the condition if needed.
8108 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8109 DAG.getConstant(1, Cond.getValueType()));
8110
8111 // Zero extend the condition if needed.
8112 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
8113
Chris Lattnercee56e72009-03-13 05:53:31 +00008114 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008115 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
8116 DAG.getConstant(ShAmt, MVT::i8));
8117 }
Chris Lattner97a29a52009-03-13 05:22:11 +00008118
8119 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008120 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008121 if (NeedsCondInvert) // Invert the condition if needed.
8122 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8123 DAG.getConstant(1, Cond.getValueType()));
8124
8125 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008126 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8127 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008128 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008129 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008130 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008131
8132 // Optimize cases that will turn into an LEA instruction. This requires
8133 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8134 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8135 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8136 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8137
8138 bool isFastMultiplier = false;
8139 if (Diff < 10) {
8140 switch ((unsigned char)Diff) {
8141 default: break;
8142 case 1: // result = add base, cond
8143 case 2: // result = lea base( , cond*2)
8144 case 3: // result = lea base(cond, cond*2)
8145 case 4: // result = lea base( , cond*4)
8146 case 5: // result = lea base(cond, cond*4)
8147 case 8: // result = lea base( , cond*8)
8148 case 9: // result = lea base(cond, cond*8)
8149 isFastMultiplier = true;
8150 break;
8151 }
8152 }
8153
8154 if (isFastMultiplier) {
8155 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8156 if (NeedsCondInvert) // Invert the condition if needed.
8157 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8158 DAG.getConstant(1, Cond.getValueType()));
8159
8160 // Zero extend the condition if needed.
8161 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8162 Cond);
8163 // Scale the condition by the difference.
8164 if (Diff != 1)
8165 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8166 DAG.getConstant(Diff, Cond.getValueType()));
8167
8168 // Add the base if non-zero.
8169 if (FalseC->getAPIntValue() != 0)
8170 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8171 SDValue(FalseC, 0));
8172 return Cond;
8173 }
8174 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008175 }
8176 }
8177
Dan Gohman475871a2008-07-27 21:46:04 +00008178 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008179}
8180
Chris Lattnerd1980a52009-03-12 06:52:53 +00008181/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8182static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8183 TargetLowering::DAGCombinerInfo &DCI) {
8184 DebugLoc DL = N->getDebugLoc();
8185
8186 // If the flag operand isn't dead, don't touch this CMOV.
8187 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8188 return SDValue();
8189
8190 // If this is a select between two integer constants, try to do some
8191 // optimizations. Note that the operands are ordered the opposite of SELECT
8192 // operands.
8193 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8194 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8195 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8196 // larger than FalseC (the false value).
8197 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
8198
8199 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8200 CC = X86::GetOppositeBranchCondition(CC);
8201 std::swap(TrueC, FalseC);
8202 }
8203
8204 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008205 // This is efficient for any integer data type (including i8/i16) and
8206 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008207 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8208 SDValue Cond = N->getOperand(3);
8209 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8210 DAG.getConstant(CC, MVT::i8), Cond);
8211
8212 // Zero extend the condition if needed.
8213 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
8214
8215 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8216 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
8217 DAG.getConstant(ShAmt, MVT::i8));
8218 if (N->getNumValues() == 2) // Dead flag value?
8219 return DCI.CombineTo(N, Cond, SDValue());
8220 return Cond;
8221 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008222
8223 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8224 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008225 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8226 SDValue Cond = N->getOperand(3);
8227 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8228 DAG.getConstant(CC, MVT::i8), Cond);
8229
8230 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008231 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8232 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008233 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8234 SDValue(FalseC, 0));
Chris Lattnercee56e72009-03-13 05:53:31 +00008235
Chris Lattner97a29a52009-03-13 05:22:11 +00008236 if (N->getNumValues() == 2) // Dead flag value?
8237 return DCI.CombineTo(N, Cond, SDValue());
8238 return Cond;
8239 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008240
8241 // Optimize cases that will turn into an LEA instruction. This requires
8242 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8243 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8244 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8245 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8246
8247 bool isFastMultiplier = false;
8248 if (Diff < 10) {
8249 switch ((unsigned char)Diff) {
8250 default: break;
8251 case 1: // result = add base, cond
8252 case 2: // result = lea base( , cond*2)
8253 case 3: // result = lea base(cond, cond*2)
8254 case 4: // result = lea base( , cond*4)
8255 case 5: // result = lea base(cond, cond*4)
8256 case 8: // result = lea base( , cond*8)
8257 case 9: // result = lea base(cond, cond*8)
8258 isFastMultiplier = true;
8259 break;
8260 }
8261 }
8262
8263 if (isFastMultiplier) {
8264 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8265 SDValue Cond = N->getOperand(3);
8266 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8267 DAG.getConstant(CC, MVT::i8), Cond);
8268 // Zero extend the condition if needed.
8269 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8270 Cond);
8271 // Scale the condition by the difference.
8272 if (Diff != 1)
8273 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8274 DAG.getConstant(Diff, Cond.getValueType()));
8275
8276 // Add the base if non-zero.
8277 if (FalseC->getAPIntValue() != 0)
8278 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8279 SDValue(FalseC, 0));
8280 if (N->getNumValues() == 2) // Dead flag value?
8281 return DCI.CombineTo(N, Cond, SDValue());
8282 return Cond;
8283 }
8284 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008285 }
8286 }
8287 return SDValue();
8288}
8289
8290
Evan Cheng0b0cd912009-03-28 05:57:29 +00008291/// PerformMulCombine - Optimize a single multiply with constant into two
8292/// in order to implement it with two cheaper instructions, e.g.
8293/// LEA + SHL, LEA + LEA.
8294static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8295 TargetLowering::DAGCombinerInfo &DCI) {
8296 if (DAG.getMachineFunction().
8297 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8298 return SDValue();
8299
8300 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8301 return SDValue();
8302
8303 MVT VT = N->getValueType(0);
8304 if (VT != MVT::i64)
8305 return SDValue();
8306
8307 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8308 if (!C)
8309 return SDValue();
8310 uint64_t MulAmt = C->getZExtValue();
8311 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8312 return SDValue();
8313
8314 uint64_t MulAmt1 = 0;
8315 uint64_t MulAmt2 = 0;
8316 if ((MulAmt % 9) == 0) {
8317 MulAmt1 = 9;
8318 MulAmt2 = MulAmt / 9;
8319 } else if ((MulAmt % 5) == 0) {
8320 MulAmt1 = 5;
8321 MulAmt2 = MulAmt / 5;
8322 } else if ((MulAmt % 3) == 0) {
8323 MulAmt1 = 3;
8324 MulAmt2 = MulAmt / 3;
8325 }
8326 if (MulAmt2 &&
8327 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8328 DebugLoc DL = N->getDebugLoc();
8329
8330 if (isPowerOf2_64(MulAmt2) &&
8331 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8332 // If second multiplifer is pow2, issue it first. We want the multiply by
8333 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8334 // is an add.
8335 std::swap(MulAmt1, MulAmt2);
8336
8337 SDValue NewMul;
8338 if (isPowerOf2_64(MulAmt1))
8339 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
8340 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
8341 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008342 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008343 DAG.getConstant(MulAmt1, VT));
8344
8345 if (isPowerOf2_64(MulAmt2))
8346 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
8347 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
8348 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008349 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008350 DAG.getConstant(MulAmt2, VT));
8351
8352 // Do not add new nodes to DAG combiner worklist.
8353 DCI.CombineTo(N, NewMul, false);
8354 }
8355 return SDValue();
8356}
8357
8358
Nate Begeman740ab032009-01-26 00:52:55 +00008359/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8360/// when possible.
8361static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8362 const X86Subtarget *Subtarget) {
8363 // On X86 with SSE2 support, we can transform this to a vector shift if
8364 // all elements are shifted by the same amount. We can't do this in legalize
8365 // because the a constant vector is typically transformed to a constant pool
8366 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008367 if (!Subtarget->hasSSE2())
8368 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008369
Nate Begeman740ab032009-01-26 00:52:55 +00008370 MVT VT = N->getValueType(0);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008371 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
8372 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008373
Mon P Wang3becd092009-01-28 08:12:05 +00008374 SDValue ShAmtOp = N->getOperand(1);
8375 MVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008376 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008377 SDValue BaseShAmt;
8378 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8379 unsigned NumElts = VT.getVectorNumElements();
8380 unsigned i = 0;
8381 for (; i != NumElts; ++i) {
8382 SDValue Arg = ShAmtOp.getOperand(i);
8383 if (Arg.getOpcode() == ISD::UNDEF) continue;
8384 BaseShAmt = Arg;
8385 break;
8386 }
8387 for (; i != NumElts; ++i) {
8388 SDValue Arg = ShAmtOp.getOperand(i);
8389 if (Arg.getOpcode() == ISD::UNDEF) continue;
8390 if (Arg != BaseShAmt) {
8391 return SDValue();
8392 }
8393 }
8394 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008395 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
8396 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8397 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008398 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008399 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008400
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008401 if (EltVT.bitsGT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008402 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008403 else if (EltVT.bitsLT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008404 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008405
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008406 // The shift amount is identical so we can do a vector shift.
8407 SDValue ValOp = N->getOperand(0);
8408 switch (N->getOpcode()) {
8409 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008410 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008411 break;
8412 case ISD::SHL:
8413 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008414 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008415 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8416 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008417 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008418 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008419 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8420 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008421 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008422 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008423 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8424 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008425 break;
8426 case ISD::SRA:
8427 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008428 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008429 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8430 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008431 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008432 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008433 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8434 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008435 break;
8436 case ISD::SRL:
8437 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008438 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008439 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8440 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008441 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008442 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008443 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8444 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008445 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008446 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008447 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8448 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008449 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008450 }
8451 return SDValue();
8452}
8453
Chris Lattner149a4e52008-02-22 02:09:43 +00008454/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008455static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008456 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008457 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8458 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008459 // A preferable solution to the general problem is to figure out the right
8460 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008461
8462 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008463 StoreSDNode *St = cast<StoreSDNode>(N);
Evan Cheng536e6672009-03-12 05:59:15 +00008464 MVT VT = St->getValue().getValueType();
8465 if (VT.getSizeInBits() != 64)
8466 return SDValue();
8467
Devang Patel578efa92009-06-05 21:57:13 +00008468 const Function *F = DAG.getMachineFunction().getFunction();
8469 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
8470 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
8471 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008472 if ((VT.isVector() ||
8473 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008474 isa<LoadSDNode>(St->getValue()) &&
8475 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8476 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008477 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008478 LoadSDNode *Ld = 0;
8479 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008480 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008481 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008482 // Must be a store of a load. We currently handle two cases: the load
8483 // is a direct child, and it's under an intervening TokenFactor. It is
8484 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008485 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008486 Ld = cast<LoadSDNode>(St->getChain());
8487 else if (St->getValue().hasOneUse() &&
8488 ChainVal->getOpcode() == ISD::TokenFactor) {
8489 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008490 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008491 TokenFactorIndex = i;
8492 Ld = cast<LoadSDNode>(St->getValue());
8493 } else
8494 Ops.push_back(ChainVal->getOperand(i));
8495 }
8496 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008497
Evan Cheng536e6672009-03-12 05:59:15 +00008498 if (!Ld || !ISD::isNormalLoad(Ld))
8499 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008500
Evan Cheng536e6672009-03-12 05:59:15 +00008501 // If this is not the MMX case, i.e. we are just turning i64 load/store
8502 // into f64 load/store, avoid the transformation if there are multiple
8503 // uses of the loaded value.
8504 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8505 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008506
Evan Cheng536e6672009-03-12 05:59:15 +00008507 DebugLoc LdDL = Ld->getDebugLoc();
8508 DebugLoc StDL = N->getDebugLoc();
8509 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8510 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8511 // pair instead.
8512 if (Subtarget->is64Bit() || F64IsLegal) {
8513 MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
8514 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8515 Ld->getBasePtr(), Ld->getSrcValue(),
8516 Ld->getSrcValueOffset(), Ld->isVolatile(),
8517 Ld->getAlignment());
8518 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008519 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008520 Ops.push_back(NewChain);
8521 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008522 Ops.size());
8523 }
Evan Cheng536e6672009-03-12 05:59:15 +00008524 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008525 St->getSrcValue(), St->getSrcValueOffset(),
8526 St->isVolatile(), St->getAlignment());
8527 }
Evan Cheng536e6672009-03-12 05:59:15 +00008528
8529 // Otherwise, lower to two pairs of 32-bit loads / stores.
8530 SDValue LoAddr = Ld->getBasePtr();
8531 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8532 DAG.getConstant(4, MVT::i32));
8533
8534 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
8535 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8536 Ld->isVolatile(), Ld->getAlignment());
8537 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
8538 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8539 Ld->isVolatile(),
8540 MinAlign(Ld->getAlignment(), 4));
8541
8542 SDValue NewChain = LoLd.getValue(1);
8543 if (TokenFactorIndex != -1) {
8544 Ops.push_back(LoLd);
8545 Ops.push_back(HiLd);
8546 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
8547 Ops.size());
8548 }
8549
8550 LoAddr = St->getBasePtr();
8551 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8552 DAG.getConstant(4, MVT::i32));
8553
8554 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8555 St->getSrcValue(), St->getSrcValueOffset(),
8556 St->isVolatile(), St->getAlignment());
8557 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8558 St->getSrcValue(),
8559 St->getSrcValueOffset() + 4,
8560 St->isVolatile(),
8561 MinAlign(St->getAlignment(), 4));
8562 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008563 }
Dan Gohman475871a2008-07-27 21:46:04 +00008564 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008565}
8566
Chris Lattner6cf73262008-01-25 06:14:17 +00008567/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8568/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008569static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008570 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8571 // F[X]OR(0.0, x) -> x
8572 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008573 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8574 if (C->getValueAPF().isPosZero())
8575 return N->getOperand(1);
8576 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8577 if (C->getValueAPF().isPosZero())
8578 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008579 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008580}
8581
8582/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008583static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008584 // FAND(0.0, x) -> 0.0
8585 // FAND(x, 0.0) -> 0.0
8586 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8587 if (C->getValueAPF().isPosZero())
8588 return N->getOperand(0);
8589 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8590 if (C->getValueAPF().isPosZero())
8591 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008592 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008593}
8594
Dan Gohmane5af2d32009-01-29 01:59:02 +00008595static SDValue PerformBTCombine(SDNode *N,
8596 SelectionDAG &DAG,
8597 TargetLowering::DAGCombinerInfo &DCI) {
8598 // BT ignores high bits in the bit index operand.
8599 SDValue Op1 = N->getOperand(1);
8600 if (Op1.hasOneUse()) {
8601 unsigned BitWidth = Op1.getValueSizeInBits();
8602 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8603 APInt KnownZero, KnownOne;
8604 TargetLowering::TargetLoweringOpt TLO(DAG);
8605 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8606 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8607 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8608 DCI.CommitTargetLoweringOpt(TLO);
8609 }
8610 return SDValue();
8611}
Chris Lattner83e6c992006-10-04 06:57:07 +00008612
Eli Friedman7a5e5552009-06-07 06:52:44 +00008613static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
8614 SDValue Op = N->getOperand(0);
8615 if (Op.getOpcode() == ISD::BIT_CONVERT)
8616 Op = Op.getOperand(0);
8617 MVT VT = N->getValueType(0), OpVT = Op.getValueType();
8618 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
8619 VT.getVectorElementType().getSizeInBits() ==
8620 OpVT.getVectorElementType().getSizeInBits()) {
8621 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
8622 }
8623 return SDValue();
8624}
8625
Owen Anderson99177002009-06-29 18:04:45 +00008626// On X86 and X86-64, atomic operations are lowered to locked instructions.
8627// Locked instructions, in turn, have implicit fence semantics (all memory
8628// operations are flushed before issuing the locked instruction, and the
8629// are not buffered), so we can fold away the common pattern of
8630// fence-atomic-fence.
8631static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
8632 SDValue atomic = N->getOperand(0);
8633 switch (atomic.getOpcode()) {
8634 case ISD::ATOMIC_CMP_SWAP:
8635 case ISD::ATOMIC_SWAP:
8636 case ISD::ATOMIC_LOAD_ADD:
8637 case ISD::ATOMIC_LOAD_SUB:
8638 case ISD::ATOMIC_LOAD_AND:
8639 case ISD::ATOMIC_LOAD_OR:
8640 case ISD::ATOMIC_LOAD_XOR:
8641 case ISD::ATOMIC_LOAD_NAND:
8642 case ISD::ATOMIC_LOAD_MIN:
8643 case ISD::ATOMIC_LOAD_MAX:
8644 case ISD::ATOMIC_LOAD_UMIN:
8645 case ISD::ATOMIC_LOAD_UMAX:
8646 break;
8647 default:
8648 return SDValue();
8649 }
8650
8651 SDValue fence = atomic.getOperand(0);
8652 if (fence.getOpcode() != ISD::MEMBARRIER)
8653 return SDValue();
8654
8655 switch (atomic.getOpcode()) {
8656 case ISD::ATOMIC_CMP_SWAP:
8657 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8658 atomic.getOperand(1), atomic.getOperand(2),
8659 atomic.getOperand(3));
8660 case ISD::ATOMIC_SWAP:
8661 case ISD::ATOMIC_LOAD_ADD:
8662 case ISD::ATOMIC_LOAD_SUB:
8663 case ISD::ATOMIC_LOAD_AND:
8664 case ISD::ATOMIC_LOAD_OR:
8665 case ISD::ATOMIC_LOAD_XOR:
8666 case ISD::ATOMIC_LOAD_NAND:
8667 case ISD::ATOMIC_LOAD_MIN:
8668 case ISD::ATOMIC_LOAD_MAX:
8669 case ISD::ATOMIC_LOAD_UMIN:
8670 case ISD::ATOMIC_LOAD_UMAX:
8671 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8672 atomic.getOperand(1), atomic.getOperand(2));
8673 default:
8674 return SDValue();
8675 }
8676}
8677
Dan Gohman475871a2008-07-27 21:46:04 +00008678SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008679 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008680 SelectionDAG &DAG = DCI.DAG;
8681 switch (N->getOpcode()) {
8682 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008683 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008684 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008685 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008686 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008687 case ISD::SHL:
8688 case ISD::SRA:
8689 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008690 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008691 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008692 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8693 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008694 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00008695 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00008696 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008697 }
8698
Dan Gohman475871a2008-07-27 21:46:04 +00008699 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008700}
8701
Evan Cheng60c07e12006-07-05 22:17:51 +00008702//===----------------------------------------------------------------------===//
8703// X86 Inline Assembly Support
8704//===----------------------------------------------------------------------===//
8705
Chris Lattnerb8105652009-07-20 17:51:36 +00008706static bool LowerToBSwap(CallInst *CI) {
8707 // FIXME: this should verify that we are targetting a 486 or better. If not,
8708 // we will turn this bswap into something that will be lowered to logical ops
8709 // instead of emitting the bswap asm. For now, we don't support 486 or lower
8710 // so don't worry about this.
8711
8712 // Verify this is a simple bswap.
8713 if (CI->getNumOperands() != 2 ||
8714 CI->getType() != CI->getOperand(1)->getType() ||
8715 !CI->getType()->isInteger())
8716 return false;
8717
8718 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
8719 if (!Ty || Ty->getBitWidth() % 16 != 0)
8720 return false;
8721
8722 // Okay, we can do this xform, do so now.
8723 const Type *Tys[] = { Ty };
8724 Module *M = CI->getParent()->getParent()->getParent();
8725 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
8726
8727 Value *Op = CI->getOperand(1);
8728 Op = CallInst::Create(Int, Op, CI->getName(), CI);
8729
8730 CI->replaceAllUsesWith(Op);
8731 CI->eraseFromParent();
8732 return true;
8733}
8734
8735bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
8736 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
8737 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
8738
8739 std::string AsmStr = IA->getAsmString();
8740
8741 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
8742 std::vector<std::string> AsmPieces;
8743 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
8744
8745 switch (AsmPieces.size()) {
8746 default: return false;
8747 case 1:
8748 AsmStr = AsmPieces[0];
8749 AsmPieces.clear();
8750 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
8751
8752 // bswap $0
8753 if (AsmPieces.size() == 2 &&
8754 (AsmPieces[0] == "bswap" ||
8755 AsmPieces[0] == "bswapq" ||
8756 AsmPieces[0] == "bswapl") &&
8757 (AsmPieces[1] == "$0" ||
8758 AsmPieces[1] == "${0:q}")) {
8759 // No need to check constraints, nothing other than the equivalent of
8760 // "=r,0" would be valid here.
8761 return LowerToBSwap(CI);
8762 }
8763 // rorw $$8, ${0:w} --> llvm.bswap.i16
8764 if (CI->getType() == Type::Int16Ty &&
8765 AsmPieces.size() == 3 &&
8766 AsmPieces[0] == "rorw" &&
8767 AsmPieces[1] == "$$8," &&
8768 AsmPieces[2] == "${0:w}" &&
8769 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
8770 return LowerToBSwap(CI);
8771 }
8772 break;
8773 case 3:
8774 if (CI->getType() == Type::Int64Ty && Constraints.size() >= 2 &&
8775 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
8776 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
8777 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
8778 std::vector<std::string> Words;
8779 SplitString(AsmPieces[0], Words, " \t");
8780 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
8781 Words.clear();
8782 SplitString(AsmPieces[1], Words, " \t");
8783 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
8784 Words.clear();
8785 SplitString(AsmPieces[2], Words, " \t,");
8786 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
8787 Words[2] == "%edx") {
8788 return LowerToBSwap(CI);
8789 }
8790 }
8791 }
8792 }
8793 break;
8794 }
8795 return false;
8796}
8797
8798
8799
Chris Lattnerf4dff842006-07-11 02:54:03 +00008800/// getConstraintType - Given a constraint letter, return the type of
8801/// constraint it is for this target.
8802X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008803X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8804 if (Constraint.size() == 1) {
8805 switch (Constraint[0]) {
8806 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008807 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008808 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008809 case 'r':
8810 case 'R':
8811 case 'l':
8812 case 'q':
8813 case 'Q':
8814 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008815 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008816 case 'Y':
8817 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008818 case 'e':
8819 case 'Z':
8820 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008821 default:
8822 break;
8823 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008824 }
Chris Lattner4234f572007-03-25 02:14:49 +00008825 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008826}
8827
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008828/// LowerXConstraint - try to replace an X constraint, which matches anything,
8829/// with another that has more specific requirements based on the type of the
8830/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008831const char *X86TargetLowering::
Duncan Sands83ec4b62008-06-06 12:08:01 +00008832LowerXConstraint(MVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008833 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8834 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008835 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008836 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008837 return "Y";
8838 if (Subtarget->hasSSE1())
8839 return "x";
8840 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008841
Chris Lattner5e764232008-04-26 23:02:14 +00008842 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008843}
8844
Chris Lattner48884cd2007-08-25 00:47:38 +00008845/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8846/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00008847void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00008848 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00008849 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00008850 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00008851 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008852 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00008853
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008854 switch (Constraint) {
8855 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00008856 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00008857 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008858 if (C->getZExtValue() <= 31) {
8859 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008860 break;
8861 }
Devang Patel84f7fd22007-03-17 00:13:28 +00008862 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008863 return;
Evan Cheng364091e2008-09-22 23:57:37 +00008864 case 'J':
8865 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008866 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00008867 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8868 break;
8869 }
8870 }
8871 return;
8872 case 'K':
8873 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008874 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00008875 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8876 break;
8877 }
8878 }
8879 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00008880 case 'N':
8881 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008882 if (C->getZExtValue() <= 255) {
8883 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008884 break;
8885 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00008886 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008887 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008888 case 'e': {
8889 // 32-bit signed value
8890 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8891 const ConstantInt *CI = C->getConstantIntValue();
8892 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8893 // Widen to 64 bits here to get it sign extended.
8894 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8895 break;
8896 }
8897 // FIXME gcc accepts some relocatable values here too, but only in certain
8898 // memory models; it's complicated.
8899 }
8900 return;
8901 }
8902 case 'Z': {
8903 // 32-bit unsigned value
8904 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8905 const ConstantInt *CI = C->getConstantIntValue();
8906 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8907 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8908 break;
8909 }
8910 }
8911 // FIXME gcc accepts some relocatable values here too, but only in certain
8912 // memory models; it's complicated.
8913 return;
8914 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008915 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008916 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00008917 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008918 // Widen to 64 bits here to get it sign extended.
8919 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00008920 break;
8921 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008922
Chris Lattnerdc43a882007-05-03 16:52:29 +00008923 // If we are in non-pic codegen mode, we allow the address of a global (with
8924 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00008925 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008926 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00008927
Chris Lattner49921962009-05-08 18:23:14 +00008928 // Match either (GA), (GA+C), (GA+C1+C2), etc.
8929 while (1) {
8930 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
8931 Offset += GA->getOffset();
8932 break;
8933 } else if (Op.getOpcode() == ISD::ADD) {
8934 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8935 Offset += C->getZExtValue();
8936 Op = Op.getOperand(0);
8937 continue;
8938 }
8939 } else if (Op.getOpcode() == ISD::SUB) {
8940 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8941 Offset += -C->getZExtValue();
8942 Op = Op.getOperand(0);
8943 continue;
8944 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008945 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008946
Chris Lattner49921962009-05-08 18:23:14 +00008947 // Otherwise, this isn't something we can handle, reject it.
8948 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008949 }
Chris Lattner3b6b36d2009-07-10 06:29:59 +00008950
Chris Lattner36c25012009-07-10 07:34:39 +00008951 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008952 // If we require an extra load to get this address, as in PIC mode, we
8953 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00008954 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
8955 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008956 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00008957
Dale Johannesen60b3ba02009-07-21 00:12:29 +00008958 if (hasMemory)
8959 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
8960 else
8961 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00008962 Result = Op;
8963 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008964 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008965 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008966
Gabor Greifba36cb52008-08-28 21:40:38 +00008967 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00008968 Ops.push_back(Result);
8969 return;
8970 }
Evan Chengda43bcf2008-09-24 00:05:32 +00008971 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8972 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008973}
8974
Chris Lattner259e97c2006-01-31 19:43:35 +00008975std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00008976getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008977 MVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00008978 if (Constraint.size() == 1) {
8979 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00008980 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00008981 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00008982 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
8983 if (Subtarget->is64Bit()) {
8984 if (VT == MVT::i32)
8985 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
8986 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
8987 X86::R10D,X86::R11D,X86::R12D,
8988 X86::R13D,X86::R14D,X86::R15D,
8989 X86::EBP, X86::ESP, 0);
8990 else if (VT == MVT::i16)
8991 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
8992 X86::SI, X86::DI, X86::R8W,X86::R9W,
8993 X86::R10W,X86::R11W,X86::R12W,
8994 X86::R13W,X86::R14W,X86::R15W,
8995 X86::BP, X86::SP, 0);
8996 else if (VT == MVT::i8)
8997 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
8998 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
8999 X86::R10B,X86::R11B,X86::R12B,
9000 X86::R13B,X86::R14B,X86::R15B,
9001 X86::BPL, X86::SPL, 0);
9002
9003 else if (VT == MVT::i64)
9004 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9005 X86::RSI, X86::RDI, X86::R8, X86::R9,
9006 X86::R10, X86::R11, X86::R12,
9007 X86::R13, X86::R14, X86::R15,
9008 X86::RBP, X86::RSP, 0);
9009
9010 break;
9011 }
9012 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009013 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009014 if (VT == MVT::i32)
9015 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
9016 else if (VT == MVT::i16)
9017 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
9018 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009019 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00009020 else if (VT == MVT::i64)
9021 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9022 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009023 }
9024 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009025
Chris Lattner1efa40f2006-02-22 00:56:39 +00009026 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009027}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009028
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009029std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009030X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00009031 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009032 // First, see if this is a constraint that directly corresponds to an LLVM
9033 // register class.
9034 if (Constraint.size() == 1) {
9035 // GCC Constraint Letters
9036 switch (Constraint[0]) {
9037 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009038 case 'r': // GENERAL_REGS
9039 case 'R': // LEGACY_REGS
9040 case 'l': // INDEX_REGS
Chris Lattner1fa71982008-10-17 18:15:05 +00009041 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009042 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009043 if (VT == MVT::i16)
9044 return std::make_pair(0U, X86::GR16RegisterClass);
9045 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009046 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009047 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009048 case 'f': // FP Stack registers.
9049 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9050 // value to the correct fpstack register class.
9051 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
9052 return std::make_pair(0U, X86::RFP32RegisterClass);
9053 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
9054 return std::make_pair(0U, X86::RFP64RegisterClass);
9055 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009056 case 'y': // MMX_REGS if MMX allowed.
9057 if (!Subtarget->hasMMX()) break;
9058 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009059 case 'Y': // SSE_REGS if SSE2 allowed
9060 if (!Subtarget->hasSSE2()) break;
9061 // FALL THROUGH.
9062 case 'x': // SSE_REGS if SSE1 allowed
9063 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009064
9065 switch (VT.getSimpleVT()) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009066 default: break;
9067 // Scalar SSE types.
9068 case MVT::f32:
9069 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009070 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009071 case MVT::f64:
9072 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009073 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009074 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00009075 case MVT::v16i8:
9076 case MVT::v8i16:
9077 case MVT::v4i32:
9078 case MVT::v2i64:
9079 case MVT::v4f32:
9080 case MVT::v2f64:
9081 return std::make_pair(0U, X86::VR128RegisterClass);
9082 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009083 break;
9084 }
9085 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009086
Chris Lattnerf76d1802006-07-31 23:26:50 +00009087 // Use the default implementation in TargetLowering to convert the register
9088 // constraint into a member of a register class.
9089 std::pair<unsigned, const TargetRegisterClass*> Res;
9090 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009091
9092 // Not found as a standard register?
9093 if (Res.second == 0) {
9094 // GCC calls "st(0)" just plain "st".
9095 if (StringsEqualNoCase("{st}", Constraint)) {
9096 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009097 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009098 }
Dale Johannesen330169f2008-11-13 21:52:36 +00009099 // 'A' means EAX + EDX.
9100 if (Constraint == "A") {
9101 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009102 Res.second = X86::GR32_ADRegisterClass;
Dale Johannesen330169f2008-11-13 21:52:36 +00009103 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009104 return Res;
9105 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009106
Chris Lattnerf76d1802006-07-31 23:26:50 +00009107 // Otherwise, check to see if this is a register class of the wrong value
9108 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9109 // turn into {ax},{dx}.
9110 if (Res.second->hasType(VT))
9111 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009112
Chris Lattnerf76d1802006-07-31 23:26:50 +00009113 // All of the single-register GCC register classes map their values onto
9114 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9115 // really want an 8-bit or 32-bit register, map to the appropriate register
9116 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009117 if (Res.second == X86::GR16RegisterClass) {
9118 if (VT == MVT::i8) {
9119 unsigned DestReg = 0;
9120 switch (Res.first) {
9121 default: break;
9122 case X86::AX: DestReg = X86::AL; break;
9123 case X86::DX: DestReg = X86::DL; break;
9124 case X86::CX: DestReg = X86::CL; break;
9125 case X86::BX: DestReg = X86::BL; break;
9126 }
9127 if (DestReg) {
9128 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009129 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009130 }
9131 } else if (VT == MVT::i32) {
9132 unsigned DestReg = 0;
9133 switch (Res.first) {
9134 default: break;
9135 case X86::AX: DestReg = X86::EAX; break;
9136 case X86::DX: DestReg = X86::EDX; break;
9137 case X86::CX: DestReg = X86::ECX; break;
9138 case X86::BX: DestReg = X86::EBX; break;
9139 case X86::SI: DestReg = X86::ESI; break;
9140 case X86::DI: DestReg = X86::EDI; break;
9141 case X86::BP: DestReg = X86::EBP; break;
9142 case X86::SP: DestReg = X86::ESP; break;
9143 }
9144 if (DestReg) {
9145 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009146 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009147 }
9148 } else if (VT == MVT::i64) {
9149 unsigned DestReg = 0;
9150 switch (Res.first) {
9151 default: break;
9152 case X86::AX: DestReg = X86::RAX; break;
9153 case X86::DX: DestReg = X86::RDX; break;
9154 case X86::CX: DestReg = X86::RCX; break;
9155 case X86::BX: DestReg = X86::RBX; break;
9156 case X86::SI: DestReg = X86::RSI; break;
9157 case X86::DI: DestReg = X86::RDI; break;
9158 case X86::BP: DestReg = X86::RBP; break;
9159 case X86::SP: DestReg = X86::RSP; break;
9160 }
9161 if (DestReg) {
9162 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009163 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009164 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009165 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009166 } else if (Res.second == X86::FR32RegisterClass ||
9167 Res.second == X86::FR64RegisterClass ||
9168 Res.second == X86::VR128RegisterClass) {
9169 // Handle references to XMM physical registers that got mapped into the
9170 // wrong class. This can happen with constraints like {xmm0} where the
9171 // target independent register mapper will just pick the first match it can
9172 // find, ignoring the required type.
9173 if (VT == MVT::f32)
9174 Res.second = X86::FR32RegisterClass;
9175 else if (VT == MVT::f64)
9176 Res.second = X86::FR64RegisterClass;
9177 else if (X86::VR128RegisterClass->hasType(VT))
9178 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009179 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009180
Chris Lattnerf76d1802006-07-31 23:26:50 +00009181 return Res;
9182}
Mon P Wang0c397192008-10-30 08:01:45 +00009183
9184//===----------------------------------------------------------------------===//
9185// X86 Widen vector type
9186//===----------------------------------------------------------------------===//
9187
9188/// getWidenVectorType: given a vector type, returns the type to widen
9189/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
9190/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009191/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009192/// scalarizing vs using the wider vector type.
9193
Dan Gohmanc13cf132009-01-15 17:34:08 +00009194MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009195 assert(VT.isVector());
9196 if (isTypeLegal(VT))
9197 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009198
Mon P Wang0c397192008-10-30 08:01:45 +00009199 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9200 // type based on element type. This would speed up our search (though
9201 // it may not be worth it since the size of the list is relatively
9202 // small).
9203 MVT EltVT = VT.getVectorElementType();
9204 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009205
Mon P Wang0c397192008-10-30 08:01:45 +00009206 // On X86, it make sense to widen any vector wider than 1
9207 if (NElts <= 1)
9208 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009209
9210 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang0c397192008-10-30 08:01:45 +00009211 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9212 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009213
9214 if (isTypeLegal(SVT) &&
9215 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009216 SVT.getVectorNumElements() > NElts)
9217 return SVT;
9218 }
9219 return MVT::Other;
9220}