blob: ef387bb6db119e1516a5bf4ea341d38a17e27761 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000021#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000022#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000025#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000026#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000027#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000028#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000029#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000033#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000038#include "llvm/Support/ErrorHandling.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000039#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Evan Cheng10e86422008-04-25 19:11:04 +000050// Forward declarations.
Nate Begeman9008ca62009-04-27 18:41:29 +000051static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
52 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000053
Chris Lattnerf0144122009-07-28 03:13:23 +000054static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
55 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
56 default: llvm_unreachable("unknown subtarget type");
57 case X86Subtarget::isDarwin:
Chris Lattnerf26e03b2009-07-31 17:42:42 +000058 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000059 case X86Subtarget::isELF:
60 return new TargetLoweringObjectFileELF();
61 case X86Subtarget::isMingw:
62 case X86Subtarget::isCygwin:
63 case X86Subtarget::isWindows:
64 return new TargetLoweringObjectFileCOFF();
65 }
66
67}
68
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000069X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000070 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000071 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000072 X86ScalarSSEf64 = Subtarget->hasSSE2();
73 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000074 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000075
Anton Korobeynikov2365f512007-07-14 14:06:15 +000076 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000077 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000078
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000079 // Set up the TargetLowering object.
80
81 // X86 is weird, it always uses i8 for shift amounts and setcc results.
82 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000083 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000084 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000085 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000086
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000087 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000088 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000089 setUseUnderscoreSetJmp(false);
90 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000091 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000092 // MS runtime is weird: it exports _setjmp, but longjmp!
93 setUseUnderscoreSetJmp(true);
94 setUseUnderscoreLongJmp(false);
95 } else {
96 setUseUnderscoreSetJmp(true);
97 setUseUnderscoreLongJmp(true);
98 }
Scott Michelfdc40a02009-02-17 22:15:04 +000099
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000100 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +0000101 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
102 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
103 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000104 if (Subtarget->is64Bit())
105 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000106
Evan Cheng03294662008-10-14 21:26:46 +0000107 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000108
Scott Michelfdc40a02009-02-17 22:15:04 +0000109 // We don't accept any truncstore of integer registers.
Chris Lattnerddf89562008-01-17 19:59:44 +0000110 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
111 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
112 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
113 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
114 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000115 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
116
117 // SETOEQ and SETUNE require checking two conditions.
118 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
119 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
120 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
121 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
122 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
123 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000124
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
126 // operation.
127 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
128 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
129 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000130
Evan Cheng25ab6902006-09-08 06:48:29 +0000131 if (Subtarget->is64Bit()) {
Evan Cheng6892f282006-01-17 02:32:49 +0000132 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000133 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000134 } else if (!UseSoftFloat) {
135 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000136 // We have an impenetrably clever algorithm for ui64->double only.
137 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000138 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000139 // We have an algorithm for SSE2, and we turn this into a 64-bit
140 // FILD for other targets.
141 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000143
144 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
145 // this operation.
146 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
147 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000148
Devang Patel6a784892009-06-05 18:48:29 +0000149 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000150 // SSE has no i16 to fp conversion, only i32
151 if (X86ScalarSSEf32) {
152 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
153 // f32 and f64 cases are Legal, f80 case is not
154 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
155 } else {
156 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
158 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000159 } else {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
161 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000162 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000163
Dale Johannesen73328d12007-09-19 23:55:34 +0000164 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
165 // are Legal, f80 is custom lowered.
166 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000168
Evan Cheng02568ff2006-01-30 22:13:22 +0000169 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
170 // this operation.
171 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
172 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
173
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000174 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000175 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000176 // f32 and f64 cases are Legal, f80 case is not
177 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000178 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000180 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000181 }
182
183 // Handle FP_TO_UINT by promoting the destination to a larger signed
184 // conversion.
185 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
186 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
187 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
188
Evan Cheng25ab6902006-09-08 06:48:29 +0000189 if (Subtarget->is64Bit()) {
190 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000192 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000193 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000194 // Expand FP_TO_UINT into a select.
195 // FIXME: We would like to use a Custom expander here eventually to do
196 // the optimal thing for SSE vs. the default expansion in the legalizer.
197 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
198 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000199 // With SSE3 we can use fisttpll to convert to a signed i64; without
200 // SSE, we're stuck with a fistpll.
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000203
Chris Lattner399610a2006-12-05 18:22:22 +0000204 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000205 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000206 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
207 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
208 }
Chris Lattner21f66852005-12-23 05:15:23 +0000209
Dan Gohmanb00ee212008-02-18 19:34:53 +0000210 // Scalar integer divide and remainder are lowered to use operations that
211 // produce two results, to match the available instructions. This exposes
212 // the two-result form to trivial CSE, which is able to combine x/y and x%y
213 // into a single instruction.
214 //
215 // Scalar integer multiply-high is also lowered to use two-result
216 // operations, to match the available instructions. However, plain multiply
217 // (low) operations are left as Legal, as there are single-result
218 // instructions for this in x86. Using the two-result multiply instructions
219 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman525178c2007-10-08 18:33:35 +0000220 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
221 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
222 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
223 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
224 setOperationAction(ISD::SREM , MVT::i8 , Expand);
225 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000226 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
227 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
228 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
229 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
230 setOperationAction(ISD::SREM , MVT::i16 , Expand);
231 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000232 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
233 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
234 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
235 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
236 setOperationAction(ISD::SREM , MVT::i32 , Expand);
237 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000238 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
242 setOperationAction(ISD::SREM , MVT::i64 , Expand);
243 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000244
Evan Chengc35497f2006-10-30 08:02:39 +0000245 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000246 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000247 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
248 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000250 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
251 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
252 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000253 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
254 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000255 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000256 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000257 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman1a024862008-01-31 00:41:03 +0000258 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000259
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000260 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000261 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
262 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000263 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000264 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
265 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000266 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000267 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
268 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000269 if (Subtarget->is64Bit()) {
270 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000271 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
272 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000273 }
274
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000275 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000276 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000277
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000278 // These should be promoted to a larger select which is supported.
279 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
280 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000281 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000282 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
283 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
284 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
285 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000286 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000287 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
288 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
289 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
290 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
291 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000292 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000293 if (Subtarget->is64Bit()) {
294 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
295 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
296 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000297 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000298 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000299 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000300
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000301 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000302 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000303 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000304 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000305 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000306 if (Subtarget->is64Bit())
307 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000308 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000309 if (Subtarget->is64Bit()) {
310 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
311 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
312 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000313 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000315 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000316 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
317 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
318 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000319 if (Subtarget->is64Bit()) {
320 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
321 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
322 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
323 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000324
Evan Chengd2cde682008-03-10 19:38:10 +0000325 if (Subtarget->hasSSE1())
326 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000327
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000328 if (!Subtarget->hasSSE2())
329 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
330
Mon P Wang63307c32008-05-05 19:05:59 +0000331 // Expand certain atomics
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000332 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
333 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
334 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
335 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000336
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000337 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
338 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
339 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
340 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000341
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000342 if (!Subtarget->is64Bit()) {
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000343 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
344 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
345 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
346 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
347 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
348 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
349 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000350 }
351
Dan Gohman7f460202008-06-30 20:59:49 +0000352 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
353 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000354 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000355 if (!Subtarget->isTargetDarwin() &&
356 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000357 !Subtarget->isTargetCygMing()) {
358 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
359 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
360 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000361
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000362 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
363 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
364 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
365 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
366 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000367 setExceptionPointerRegister(X86::RAX);
368 setExceptionSelectorRegister(X86::RDX);
369 } else {
370 setExceptionPointerRegister(X86::EAX);
371 setExceptionSelectorRegister(X86::EDX);
372 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000373 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000374 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
375
Duncan Sandsf7331b32007-09-11 14:10:23 +0000376 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000377
Chris Lattnerda68d302008-01-15 21:58:22 +0000378 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000379
Nate Begemanacc398c2006-01-25 18:21:52 +0000380 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
381 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000382 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000383 if (Subtarget->is64Bit()) {
384 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Evan Chengae642192007-03-02 23:16:35 +0000385 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000386 } else {
387 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000388 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000389 }
Evan Chengae642192007-03-02 23:16:35 +0000390
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000391 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000392 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000393 if (Subtarget->is64Bit())
394 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000395 if (Subtarget->isTargetCygMing())
396 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
397 else
398 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000399
Evan Chengc7ce29b2009-02-13 22:36:38 +0000400 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000401 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000403 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
404 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000405
Evan Cheng223547a2006-01-31 22:28:30 +0000406 // Use ANDPD to simulate FABS.
407 setOperationAction(ISD::FABS , MVT::f64, Custom);
408 setOperationAction(ISD::FABS , MVT::f32, Custom);
409
410 // Use XORP to simulate FNEG.
411 setOperationAction(ISD::FNEG , MVT::f64, Custom);
412 setOperationAction(ISD::FNEG , MVT::f32, Custom);
413
Evan Cheng68c47cb2007-01-05 07:55:56 +0000414 // Use ANDPD and ORPD to simulate FCOPYSIGN.
415 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
416 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
417
Evan Chengd25e9e82006-02-02 00:28:23 +0000418 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000419 setOperationAction(ISD::FSIN , MVT::f64, Expand);
420 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000421 setOperationAction(ISD::FSIN , MVT::f32, Expand);
422 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000423
Chris Lattnera54aa942006-01-29 06:26:08 +0000424 // Expand FP immediates into loads from the stack, except for the special
425 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000426 addLegalFPImmediate(APFloat(+0.0)); // xorpd
427 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000428 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000429 // Use SSE for f32, x87 for f64.
430 // Set up the FP register classes.
431 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
432 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
433
434 // Use ANDPS to simulate FABS.
435 setOperationAction(ISD::FABS , MVT::f32, Custom);
436
437 // Use XORP to simulate FNEG.
438 setOperationAction(ISD::FNEG , MVT::f32, Custom);
439
440 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
441
442 // Use ANDPS and ORPS to simulate FCOPYSIGN.
443 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
444 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
445
446 // We don't support sin/cos/fmod
447 setOperationAction(ISD::FSIN , MVT::f32, Expand);
448 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000449
Nate Begemane1795842008-02-14 08:57:00 +0000450 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 addLegalFPImmediate(APFloat(+0.0f)); // xorps
452 addLegalFPImmediate(APFloat(+0.0)); // FLD0
453 addLegalFPImmediate(APFloat(+1.0)); // FLD1
454 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
455 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
456
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457 if (!UnsafeFPMath) {
458 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
459 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
460 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000461 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000463 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
465 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000466
Evan Cheng68c47cb2007-01-05 07:55:56 +0000467 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000468 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000469 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
470 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000471
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000472 if (!UnsafeFPMath) {
473 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
474 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
475 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000476 addLegalFPImmediate(APFloat(+0.0)); // FLD0
477 addLegalFPImmediate(APFloat(+1.0)); // FLD1
478 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
479 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
481 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
482 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
483 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000484 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000485
Dale Johannesen59a58732007-08-05 18:49:15 +0000486 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000487 if (!UseSoftFloat) {
Evan Chengc7ce29b2009-02-13 22:36:38 +0000488 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
489 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
490 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
491 {
492 bool ignored;
493 APFloat TmpFlt(+0.0);
494 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
495 &ignored);
496 addLegalFPImmediate(TmpFlt); // FLD0
497 TmpFlt.changeSign();
498 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
499 APFloat TmpFlt2(+1.0);
500 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
501 &ignored);
502 addLegalFPImmediate(TmpFlt2); // FLD1
503 TmpFlt2.changeSign();
504 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
505 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000506
Evan Chengc7ce29b2009-02-13 22:36:38 +0000507 if (!UnsafeFPMath) {
508 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
509 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
510 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000511 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000512
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000513 // Always use a library call for pow.
514 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
515 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
516 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
517
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000518 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000519 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000520 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000521 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000522 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
523
Mon P Wangf007a8b2008-11-06 05:31:54 +0000524 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000525 // (for widening) or expand (for scalarization). Then we will selectively
526 // turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000527 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
528 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000529 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000542 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Eli Friedman108b5192009-05-23 22:44:52 +0000544 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000545 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000546 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesenfb0e1322008-09-10 17:31:40 +0000568 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Eli Friedman23ef1052009-06-06 03:57:58 +0000573 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000577 }
578
Evan Chengc7ce29b2009-02-13 22:36:38 +0000579 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
580 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000581 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000582 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
583 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
584 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena68f9012008-06-24 22:01:44 +0000585 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000586 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000587
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000588 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
589 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
590 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000591 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000592
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000593 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
594 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
595 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000596 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000597
Bill Wendling74027e92007-03-15 21:24:36 +0000598 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
599 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
600
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000601 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000602 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000603 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000604 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
605 setOperationAction(ISD::AND, MVT::v2i32, Promote);
606 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
607 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000608
609 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000610 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000611 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000612 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
613 setOperationAction(ISD::OR, MVT::v2i32, Promote);
614 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
615 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000616
617 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000618 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000619 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000620 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
621 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
622 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
623 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000624
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000625 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000626 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000627 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000628 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
629 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
630 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena68f9012008-06-24 22:01:44 +0000631 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
632 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000633 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000634
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000635 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
636 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
637 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena68f9012008-06-24 22:01:44 +0000638 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000639 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000640
641 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
642 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
643 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000644 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000645
Evan Cheng52672b82008-07-22 18:39:19 +0000646 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000647 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
648 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000649 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000650
651 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000652
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000653 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000654 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
655 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
656 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
657 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
658 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Eli Friedman3dae2842009-07-22 01:06:52 +0000659 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
660 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
661 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000662 }
663
Evan Cheng92722532009-03-26 23:06:32 +0000664 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000665 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
666
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000667 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
668 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
669 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
670 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000671 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
672 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000673 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
674 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000676 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000677 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000678 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000679 }
680
Evan Cheng92722532009-03-26 23:06:32 +0000681 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000682 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000683
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000684 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
685 // registers cannot be used even for integer operations.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000686 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
687 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
688 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
689 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
690
Evan Chengf7c378e2006-04-10 07:23:14 +0000691 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
692 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
693 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000694 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wangaf9b9522008-12-18 21:42:19 +0000695 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000696 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
697 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
698 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000699 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000700 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000701 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
702 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
703 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
704 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000705 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
706 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000707
Nate Begeman30a0de92008-07-17 16:51:19 +0000708 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
709 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
710 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
711 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000712
Evan Chengf7c378e2006-04-10 07:23:14 +0000713 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
714 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000715 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000716 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000717 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000718
Evan Cheng2c3ae372006-04-12 21:21:57 +0000719 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000720 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
721 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000722 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000723 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000724 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000725 // Do not attempt to custom lower non-128-bit vectors
726 if (!VT.is128BitVector())
727 continue;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000728 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
729 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
730 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000731 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000732
Evan Cheng2c3ae372006-04-12 21:21:57 +0000733 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
734 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
735 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
736 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000737 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000738 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000739
Nate Begemancdd1eec2008-02-12 22:51:28 +0000740 if (Subtarget->is64Bit()) {
741 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000742 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000743 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000744
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000745 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
David Greene9b9838d2009-06-29 16:47:10 +0000746 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
747 MVT VT = (MVT::SimpleValueType)i;
748
749 // Do not attempt to promote non-128-bit vectors
750 if (!VT.is128BitVector()) {
751 continue;
752 }
753 setOperationAction(ISD::AND, VT, Promote);
754 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
755 setOperationAction(ISD::OR, VT, Promote);
756 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
757 setOperationAction(ISD::XOR, VT, Promote);
758 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
759 setOperationAction(ISD::LOAD, VT, Promote);
760 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
761 setOperationAction(ISD::SELECT, VT, Promote);
762 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000763 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764
Chris Lattnerddf89562008-01-17 19:59:44 +0000765 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000766
Evan Cheng2c3ae372006-04-12 21:21:57 +0000767 // Custom lower v2i64 and v2f64 selects.
768 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000769 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000770 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000771 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000772
Eli Friedman23ef1052009-06-06 03:57:58 +0000773 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
774 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
775 if (!DisableMMX && Subtarget->hasMMX()) {
776 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
777 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
778 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000779 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000780
Nate Begeman14d12ca2008-02-11 04:19:36 +0000781 if (Subtarget->hasSSE41()) {
782 // FIXME: Do we need to handle scalar-to-vector here?
783 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
784
785 // i8 and i16 vectors are custom , because the source register and source
786 // source memory operand types are not the same width. f32 vectors are
787 // custom since the immediate controlling the insert encodes additional
788 // information.
789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
790 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000791 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000792 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
793
794 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
795 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000796 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng62a3f152008-03-24 21:52:23 +0000797 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000798
799 if (Subtarget->is64Bit()) {
Nate Begemancdd1eec2008-02-12 22:51:28 +0000800 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
801 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000802 }
803 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000804
Nate Begeman30a0de92008-07-17 16:51:19 +0000805 if (Subtarget->hasSSE42()) {
806 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
807 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000808
David Greene9b9838d2009-06-29 16:47:10 +0000809 if (!UseSoftFloat && Subtarget->hasAVX()) {
David Greened94c1012009-06-29 22:50:51 +0000810 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
811 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
812 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
813 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
814
David Greene9b9838d2009-06-29 16:47:10 +0000815 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
816 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
817 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
819 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
820 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
821 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
822 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
823 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
824 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
825 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
826 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
827 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
828 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
829 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
830
831 // Operations to consider commented out -v16i16 v32i8
832 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
833 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
834 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
835 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
836 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
837 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
838 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
839 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
840 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
841 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
842 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
843 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
844 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
845 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
846
847 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
848 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
849 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
850 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
851
852 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
853 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
854 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
855 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
856 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
857
858 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
859 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
860 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
861 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
862 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
863 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
864
865#if 0
866 // Not sure we want to do this since there are no 256-bit integer
867 // operations in AVX
868
869 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
870 // This includes 256-bit vectors
871 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
872 MVT VT = (MVT::SimpleValueType)i;
873
874 // Do not attempt to custom lower non-power-of-2 vectors
875 if (!isPowerOf2_32(VT.getVectorNumElements()))
876 continue;
877
878 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
879 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
880 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
881 }
882
883 if (Subtarget->is64Bit()) {
884 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
885 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
886 }
887#endif
888
889#if 0
890 // Not sure we want to do this since there are no 256-bit integer
891 // operations in AVX
892
893 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
894 // Including 256-bit vectors
895 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
896 MVT VT = (MVT::SimpleValueType)i;
897
898 if (!VT.is256BitVector()) {
899 continue;
900 }
901 setOperationAction(ISD::AND, VT, Promote);
902 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
903 setOperationAction(ISD::OR, VT, Promote);
904 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
905 setOperationAction(ISD::XOR, VT, Promote);
906 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
907 setOperationAction(ISD::LOAD, VT, Promote);
908 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
909 setOperationAction(ISD::SELECT, VT, Promote);
910 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
911 }
912
913 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
914#endif
915 }
916
Evan Cheng6be2c582006-04-05 23:38:46 +0000917 // We want to custom lower some of our intrinsics.
918 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
919
Bill Wendling74c37652008-12-09 22:08:41 +0000920 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling41ea7e72008-11-24 19:21:46 +0000921 setOperationAction(ISD::SADDO, MVT::i32, Custom);
922 setOperationAction(ISD::SADDO, MVT::i64, Custom);
923 setOperationAction(ISD::UADDO, MVT::i32, Custom);
924 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling74c37652008-12-09 22:08:41 +0000925 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
926 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
927 setOperationAction(ISD::USUBO, MVT::i32, Custom);
928 setOperationAction(ISD::USUBO, MVT::i64, Custom);
929 setOperationAction(ISD::SMULO, MVT::i32, Custom);
930 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000931
Evan Chengd54f2d52009-03-31 19:38:51 +0000932 if (!Subtarget->is64Bit()) {
933 // These libcalls are not available in 32-bit.
934 setLibcallName(RTLIB::SHL_I128, 0);
935 setLibcallName(RTLIB::SRL_I128, 0);
936 setLibcallName(RTLIB::SRA_I128, 0);
937 }
938
Evan Cheng206ee9d2006-07-07 08:33:52 +0000939 // We have target-specific dag combine patterns for the following nodes:
940 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000941 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000942 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000943 setTargetDAGCombine(ISD::SHL);
944 setTargetDAGCombine(ISD::SRA);
945 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000946 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000947 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000948 if (Subtarget->is64Bit())
949 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000950
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000951 computeRegisterProperties();
952
Evan Cheng87ed7162006-02-14 08:25:08 +0000953 // FIXME: These should be based on subtarget info. Plus, the values should
954 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000955 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
956 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
957 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000958 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000959 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000960 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000961}
962
Scott Michel5b8f82e2008-03-10 15:42:14 +0000963
Duncan Sands5480c042009-01-01 15:52:00 +0000964MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000965 return MVT::i8;
966}
967
968
Evan Cheng29286502008-01-23 23:17:41 +0000969/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
970/// the desired ByVal argument alignment.
971static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
972 if (MaxAlign == 16)
973 return;
974 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
975 if (VTy->getBitWidth() == 128)
976 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000977 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
978 unsigned EltAlign = 0;
979 getMaxByValAlign(ATy->getElementType(), EltAlign);
980 if (EltAlign > MaxAlign)
981 MaxAlign = EltAlign;
982 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
983 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
984 unsigned EltAlign = 0;
985 getMaxByValAlign(STy->getElementType(i), EltAlign);
986 if (EltAlign > MaxAlign)
987 MaxAlign = EltAlign;
988 if (MaxAlign == 16)
989 break;
990 }
991 }
992 return;
993}
994
995/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
996/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000997/// that contain SSE vectors are placed at 16-byte boundaries while the rest
998/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +0000999unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001000 if (Subtarget->is64Bit()) {
1001 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001002 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001003 if (TyAlign > 8)
1004 return TyAlign;
1005 return 8;
1006 }
1007
Evan Cheng29286502008-01-23 23:17:41 +00001008 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001009 if (Subtarget->hasSSE1())
1010 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001011 return Align;
1012}
Chris Lattner2b02a442007-02-25 08:29:00 +00001013
Evan Chengf0df0312008-05-15 08:39:06 +00001014/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001015/// and store operations as a result of memset, memcpy, and memmove
1016/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001017/// determining it.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001018MVT
Evan Chengf0df0312008-05-15 08:39:06 +00001019X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001020 bool isSrcConst, bool isSrcStr,
1021 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001022 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1023 // linux. This is because the stack realignment code can't handle certain
1024 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001025 const Function *F = DAG.getMachineFunction().getFunction();
1026 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1027 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001028 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
1029 return MVT::v4i32;
1030 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
1031 return MVT::v4f32;
1032 }
Evan Chengf0df0312008-05-15 08:39:06 +00001033 if (Subtarget->is64Bit() && Size >= 8)
1034 return MVT::i64;
1035 return MVT::i32;
1036}
1037
Evan Chengcc415862007-11-09 01:32:10 +00001038/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1039/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001040SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001041 SelectionDAG &DAG) const {
1042 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001043 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001044 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001045 // This doesn't have DebugLoc associated with it, but is not really the
1046 // same as a Register.
1047 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1048 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001049 return Table;
1050}
1051
Bill Wendlingb4202b82009-07-01 18:50:55 +00001052/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001053unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
1054 return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 4;
1055}
1056
Chris Lattner2b02a442007-02-25 08:29:00 +00001057//===----------------------------------------------------------------------===//
1058// Return Value Calling Convention Implementation
1059//===----------------------------------------------------------------------===//
1060
Chris Lattner59ed56b2007-02-28 04:55:35 +00001061#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001062
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001063/// LowerRET - Lower an ISD::RET node.
Dan Gohman475871a2008-07-27 21:46:04 +00001064SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001065 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001066 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
Scott Michelfdc40a02009-02-17 22:15:04 +00001067
Chris Lattner9774c912007-02-27 05:28:59 +00001068 SmallVector<CCValAssign, 16> RVLocs;
1069 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001070 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Owen Andersone922c022009-07-22 00:24:57 +00001071 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs, *DAG.getContext());
Gabor Greifba36cb52008-08-28 21:40:38 +00001072 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001073
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001074 // If this is the first return lowered for this function, add the regs to the
1075 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001076 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001077 for (unsigned i = 0; i != RVLocs.size(); ++i)
1078 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001079 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001080 }
Dan Gohman475871a2008-07-27 21:46:04 +00001081 SDValue Chain = Op.getOperand(0);
Scott Michelfdc40a02009-02-17 22:15:04 +00001082
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001083 // Handle tail call return.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001084 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001085 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001086 SDValue TailCall = Chain;
1087 SDValue TargetAddress = TailCall.getOperand(1);
1088 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001089 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer290ae032008-09-22 14:50:07 +00001090 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001091 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R11)) ||
Bill Wendling056292f2008-09-16 21:48:12 +00001092 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Scott Michelfdc40a02009-02-17 22:15:04 +00001093 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001094 "Expecting an global address, external symbol, or register");
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001095 assert(StackAdjustment.getOpcode() == ISD::Constant &&
1096 "Expecting a const value");
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001097
Dan Gohman475871a2008-07-27 21:46:04 +00001098 SmallVector<SDValue,8> Operands;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001099 Operands.push_back(Chain.getOperand(0));
1100 Operands.push_back(TargetAddress);
1101 Operands.push_back(StackAdjustment);
1102 // Copy registers used by the call. Last operand is a flag so it is not
1103 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001104 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001105 Operands.push_back(Chain.getOperand(i));
1106 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001107 return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001108 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001109 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001110
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001111 // Regular return.
Dan Gohman475871a2008-07-27 21:46:04 +00001112 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001113
Dan Gohman475871a2008-07-27 21:46:04 +00001114 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001115 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1116 // Operand #1 = Bytes To Pop
1117 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001118
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001119 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001120 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1121 CCValAssign &VA = RVLocs[i];
1122 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman475871a2008-07-27 21:46:04 +00001123 SDValue ValToCopy = Op.getOperand(i*2+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001124
Chris Lattner447ff682008-03-11 03:23:40 +00001125 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1126 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001127 if (VA.getLocReg() == X86::ST0 ||
1128 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001129 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1130 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001131 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesenace16102009-02-03 19:33:06 +00001132 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001133 RetOps.push_back(ValToCopy);
1134 // Don't emit a copytoreg.
1135 continue;
1136 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001137
Evan Cheng242b38b2009-02-23 09:03:22 +00001138 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1139 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001140 if (Subtarget->is64Bit()) {
1141 MVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001142 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Evan Cheng6140a8b2009-02-22 08:05:12 +00001143 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001144 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
1145 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
1146 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001147 }
1148
Dale Johannesendd64c412009-02-04 00:33:20 +00001149 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001150 Flag = Chain.getValue(1);
1151 }
Dan Gohman61a92132008-04-21 23:59:07 +00001152
1153 // The x86-64 ABI for returning structs by value requires that we copy
1154 // the sret argument into %rax for the return. We saved the argument into
1155 // a virtual register in the entry block, so now we copy the value out
1156 // and into %rax.
1157 if (Subtarget->is64Bit() &&
1158 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1159 MachineFunction &MF = DAG.getMachineFunction();
1160 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1161 unsigned Reg = FuncInfo->getSRetReturnReg();
1162 if (!Reg) {
1163 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1164 FuncInfo->setSRetReturnReg(Reg);
1165 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001166 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001167
Dale Johannesendd64c412009-02-04 00:33:20 +00001168 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001169 Flag = Chain.getValue(1);
1170 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001171
Chris Lattner447ff682008-03-11 03:23:40 +00001172 RetOps[0] = Chain; // Update chain.
1173
1174 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001175 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001176 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001177
1178 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00001179 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001180}
1181
1182
Chris Lattner3085e152007-02-25 08:59:22 +00001183/// LowerCallResult - Lower the result values of an ISD::CALL into the
1184/// appropriate copies out of appropriate physical registers. This assumes that
1185/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1186/// being lowered. The returns a SDNode with the same number of values as the
1187/// ISD::CALL.
1188SDNode *X86TargetLowering::
Scott Michelfdc40a02009-02-17 22:15:04 +00001189LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Chris Lattner3085e152007-02-25 08:59:22 +00001190 unsigned CallingConv, SelectionDAG &DAG) {
Dale Johannesenace16102009-02-03 19:33:06 +00001191
Scott Michelfdc40a02009-02-17 22:15:04 +00001192 DebugLoc dl = TheCall->getDebugLoc();
Chris Lattnere32bbf62007-02-28 07:09:55 +00001193 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001194 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman095cc292008-09-13 01:54:27 +00001195 bool isVarArg = TheCall->isVarArg();
Torok Edwin3f142c32009-02-01 18:15:56 +00001196 bool Is64Bit = Subtarget->is64Bit();
Owen Andersond1474d02009-07-09 17:57:24 +00001197 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001198 RVLocs, *DAG.getContext());
Chris Lattnere32bbf62007-02-28 07:09:55 +00001199 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1200
Dan Gohman475871a2008-07-27 21:46:04 +00001201 SmallVector<SDValue, 8> ResultVals;
Scott Michelfdc40a02009-02-17 22:15:04 +00001202
Chris Lattner3085e152007-02-25 08:59:22 +00001203 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001204 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001205 CCValAssign &VA = RVLocs[i];
1206 MVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001207
Torok Edwin3f142c32009-02-01 18:15:56 +00001208 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michelfdc40a02009-02-17 22:15:04 +00001209 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001210 ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001211 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001212 }
1213
Chris Lattner8e6da152008-03-10 21:08:41 +00001214 // If this is a call to a function that returns an fp value on the floating
1215 // point stack, but where we prefer to use the value in xmm registers, copy
1216 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001217 if ((VA.getLocReg() == X86::ST0 ||
1218 VA.getLocReg() == X86::ST1) &&
1219 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001220 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001221 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001222
Evan Cheng79fb3b42009-02-20 20:43:02 +00001223 SDValue Val;
1224 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001225 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1226 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1227 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1228 MVT::v2i64, InFlag).getValue(1);
1229 Val = Chain.getValue(0);
1230 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001231 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001232 } else {
1233 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1234 MVT::i64, InFlag).getValue(1);
1235 Val = Chain.getValue(0);
1236 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001237 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1238 } else {
1239 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1240 CopyVT, InFlag).getValue(1);
1241 Val = Chain.getValue(0);
1242 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001243 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001244
Dan Gohman37eed792009-02-04 17:28:58 +00001245 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001246 // Round the F80 the right size, which also moves to the appropriate xmm
1247 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001248 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001249 // This truncation won't change the value.
1250 DAG.getIntPtrConstant(1));
1251 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001252
Chris Lattner8e6da152008-03-10 21:08:41 +00001253 ResultVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001254 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001255
Chris Lattner3085e152007-02-25 08:59:22 +00001256 // Merge everything together with a MERGE_VALUES node.
1257 ResultVals.push_back(Chain);
Dale Johannesenace16102009-02-03 19:33:06 +00001258 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
1259 &ResultVals[0], ResultVals.size()).getNode();
Chris Lattner2b02a442007-02-25 08:29:00 +00001260}
1261
1262
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001263//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001264// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001265//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001266// StdCall calling convention seems to be standard for many Windows' API
1267// routines and around. It differs from C calling convention just a little:
1268// callee should clean up the stack, not caller. Symbols should be also
1269// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001270// For info on fast calling convention see Fast Calling Convention (tail call)
1271// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001272
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001273/// CallIsStructReturn - Determines whether a CALL node uses struct return
1274/// semantics.
Dan Gohman095cc292008-09-13 01:54:27 +00001275static bool CallIsStructReturn(CallSDNode *TheCall) {
1276 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen86737662008-01-05 16:56:59 +00001277 if (!NumOps)
1278 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001279
Dan Gohman095cc292008-09-13 01:54:27 +00001280 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001281}
1282
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001283/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001284/// return semantics.
Dan Gohman475871a2008-07-27 21:46:04 +00001285static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001286 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen86737662008-01-05 16:56:59 +00001287 if (!NumArgs)
1288 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001289
1290 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001291}
1292
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001293/// IsCalleePop - Determines whether the callee is required to pop its
1294/// own arguments. Callee pop is necessary to support tail calls.
Dan Gohman095cc292008-09-13 01:54:27 +00001295bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001296 if (IsVarArg)
1297 return false;
1298
Dan Gohman095cc292008-09-13 01:54:27 +00001299 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001300 default:
1301 return false;
1302 case CallingConv::X86_StdCall:
1303 return !Subtarget->is64Bit();
1304 case CallingConv::X86_FastCall:
1305 return !Subtarget->is64Bit();
1306 case CallingConv::Fast:
1307 return PerformTailCallOpt;
1308 }
1309}
1310
Dan Gohman095cc292008-09-13 01:54:27 +00001311/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1312/// given CallingConvention value.
1313CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001314 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001315 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001316 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001317 else
1318 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001319 }
1320
Gordon Henriksen86737662008-01-05 16:56:59 +00001321 if (CC == CallingConv::X86_FastCall)
1322 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001323 else if (CC == CallingConv::Fast)
1324 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001325 else
1326 return CC_X86_32_C;
1327}
1328
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001329/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1330/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001331NameDecorationStyle
Dan Gohman475871a2008-07-27 21:46:04 +00001332X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001333 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001334 if (CC == CallingConv::X86_FastCall)
1335 return FastCall;
1336 else if (CC == CallingConv::X86_StdCall)
1337 return StdCall;
1338 return None;
1339}
1340
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001341
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001342/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1343/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001344/// the specific parameter attribute. The copy will be passed as a byval
1345/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001346static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001347CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001348 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1349 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001350 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001351 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001352 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001353}
1354
Dan Gohman475871a2008-07-27 21:46:04 +00001355SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola7effac52007-09-14 15:48:13 +00001356 const CCValAssign &VA,
1357 MachineFrameInfo *MFI,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001358 unsigned CC,
Dan Gohman475871a2008-07-27 21:46:04 +00001359 SDValue Root, unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001360 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001361 ISD::ArgFlagsTy Flags =
1362 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001363 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001364 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Chenge70bb592008-01-10 02:24:25 +00001365
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001366 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001367 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001368 // In case of tail call optimization mark all arguments mutable. Since they
1369 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001370 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001371 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001372 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001373 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001374 return FIN;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001375 return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001376 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001377}
1378
Dan Gohman475871a2008-07-27 21:46:04 +00001379SDValue
1380X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001381 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001382 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001383 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001384
Gordon Henriksen86737662008-01-05 16:56:59 +00001385 const Function* Fn = MF.getFunction();
1386 if (Fn->hasExternalLinkage() &&
1387 Subtarget->isTargetCygMing() &&
1388 Fn->getName() == "main")
1389 FuncInfo->setForceFramePointer(true);
1390
1391 // Decorate the function name.
1392 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
Scott Michelfdc40a02009-02-17 22:15:04 +00001393
Evan Cheng1bc78042006-04-26 01:20:17 +00001394 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001395 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001396 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001397 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen86737662008-01-05 16:56:59 +00001398 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001399 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001400
1401 assert(!(isVarArg && CC == CallingConv::Fast) &&
1402 "Var args not supported with calling convention fastcc");
1403
Chris Lattner638402b2007-02-28 07:00:42 +00001404 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001405 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersone922c022009-07-22 00:24:57 +00001406 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohman095cc292008-09-13 01:54:27 +00001407 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001408
Dan Gohman475871a2008-07-27 21:46:04 +00001409 SmallVector<SDValue, 8> ArgValues;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001410 unsigned LastVal = ~0U;
1411 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1412 CCValAssign &VA = ArgLocs[i];
1413 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1414 // places.
1415 assert(VA.getValNo() != LastVal &&
1416 "Don't support value assigned to multiple locs yet");
1417 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001418
Chris Lattnerf39f7712007-02-28 05:46:49 +00001419 if (VA.isRegLoc()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001420 MVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001421 TargetRegisterClass *RC = NULL;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001422 if (RegVT == MVT::i32)
1423 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001424 else if (Is64Bit && RegVT == MVT::i64)
1425 RC = X86::GR64RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001426 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001427 RC = X86::FR32RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001428 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001429 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001430 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001431 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001432 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1433 RC = X86::VR64RegisterClass;
1434 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001435 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001436
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001437 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dale Johannesendd64c412009-02-04 00:33:20 +00001438 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001439
Chris Lattnerf39f7712007-02-28 05:46:49 +00001440 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1441 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1442 // right size.
1443 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001444 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001445 DAG.getValueType(VA.getValVT()));
1446 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001447 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001448 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001449 else if (VA.getLocInfo() == CCValAssign::BCvt)
1450 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, ArgValue,
1451 DAG.getValueType(VA.getValVT()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001452
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001453 if (VA.getLocInfo() != CCValAssign::Full &&
1454 VA.getLocInfo() != CCValAssign::BCvt) {
1455 // Handle MMX values passed in XMM regs.
1456 if (RegVT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00001457 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1458 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001459 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1460 } else
1461 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001462 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001463
Chris Lattnerf39f7712007-02-28 05:46:49 +00001464 ArgValues.push_back(ArgValue);
1465 } else {
1466 assert(VA.isMemLoc());
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001467 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Evan Cheng1bc78042006-04-26 01:20:17 +00001468 }
Evan Cheng1bc78042006-04-26 01:20:17 +00001469 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001470
Dan Gohman61a92132008-04-21 23:59:07 +00001471 // The x86-64 ABI for returning structs by value requires that we copy
1472 // the sret argument into %rax for the return. Save the argument into
1473 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001474 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001475 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1476 unsigned Reg = FuncInfo->getSRetReturnReg();
1477 if (!Reg) {
1478 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1479 FuncInfo->setSRetReturnReg(Reg);
1480 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001481 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00001482 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Dan Gohman61a92132008-04-21 23:59:07 +00001483 }
1484
Chris Lattnerf39f7712007-02-28 05:46:49 +00001485 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001486 // align stack specially for tail calls
Evan Chenge9ac9e62008-09-07 09:07:23 +00001487 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001488 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001489
Evan Cheng1bc78042006-04-26 01:20:17 +00001490 // If the function takes variable number of arguments, make a frame index for
1491 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001492 if (isVarArg) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001493 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1494 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1495 }
1496 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001497 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1498
1499 // FIXME: We should really autogenerate these arrays
1500 static const unsigned GPR64ArgRegsWin64[] = {
1501 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001502 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001503 static const unsigned XMMArgRegsWin64[] = {
1504 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1505 };
1506 static const unsigned GPR64ArgRegs64Bit[] = {
1507 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1508 };
1509 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001510 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1511 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1512 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001513 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1514
1515 if (IsWin64) {
1516 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1517 GPR64ArgRegs = GPR64ArgRegsWin64;
1518 XMMArgRegs = XMMArgRegsWin64;
1519 } else {
1520 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1521 GPR64ArgRegs = GPR64ArgRegs64Bit;
1522 XMMArgRegs = XMMArgRegs64Bit;
1523 }
1524 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1525 TotalNumIntRegs);
1526 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1527 TotalNumXMMRegs);
1528
Devang Patel578efa92009-06-05 21:57:13 +00001529 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001530 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001531 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001532 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001533 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001534 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001535 // Kernel mode asks for SSE to be disabled, so don't push them
1536 // on the stack.
1537 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001538
Gordon Henriksen86737662008-01-05 16:56:59 +00001539 // For X86-64, if there are vararg parameters that are passed via
1540 // registers, then we must store them to their spots on the stack so they
1541 // may be loaded by deferencing the result of va_next.
1542 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001543 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1544 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1545 TotalNumXMMRegs * 16, 16);
1546
Gordon Henriksen86737662008-01-05 16:56:59 +00001547 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001548 SmallVector<SDValue, 8> MemOps;
1549 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001550 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001551 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001552 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001553 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1554 X86::GR64RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001555 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001556 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001557 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001558 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001559 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001560 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001561 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001562 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001563
Gordon Henriksen86737662008-01-05 16:56:59 +00001564 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001565 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001566 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001567 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001568 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1569 X86::VR128RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001570 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32);
Dan Gohman475871a2008-07-27 21:46:04 +00001571 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001572 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001573 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001574 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001575 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001576 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001577 }
1578 if (!MemOps.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001579 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen86737662008-01-05 16:56:59 +00001580 &MemOps[0], MemOps.size());
1581 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001582 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001583
Gordon Henriksenae636f82008-01-03 16:47:34 +00001584 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001585
Gordon Henriksen86737662008-01-05 16:56:59 +00001586 // Some CCs need callee pop.
Dan Gohman095cc292008-09-13 01:54:27 +00001587 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001588 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001589 BytesCallerReserves = 0;
1590 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001591 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001592 // If this is an sret function, the return should pop the hidden pointer.
Evan Chengb188dd92008-09-10 18:25:29 +00001593 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Scott Michelfdc40a02009-02-17 22:15:04 +00001594 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001595 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001596 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001597
Gordon Henriksen86737662008-01-05 16:56:59 +00001598 if (!Is64Bit) {
1599 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1600 if (CC == CallingConv::X86_FastCall)
1601 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1602 }
Evan Cheng25caf632006-05-23 21:06:34 +00001603
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001604 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001605
Evan Cheng25caf632006-05-23 21:06:34 +00001606 // Return the new list of results.
Dale Johannesenace16102009-02-03 19:33:06 +00001607 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001608 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001609}
1610
Dan Gohman475871a2008-07-27 21:46:04 +00001611SDValue
Dan Gohman095cc292008-09-13 01:54:27 +00001612X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001613 const SDValue &StackPtr,
Evan Chengdffbd832008-01-10 00:09:10 +00001614 const CCValAssign &VA,
Dan Gohman475871a2008-07-27 21:46:04 +00001615 SDValue Chain,
Dan Gohman095cc292008-09-13 01:54:27 +00001616 SDValue Arg, ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001617 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Dale Johannesenace16102009-02-03 19:33:06 +00001618 DebugLoc dl = TheCall->getDebugLoc();
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001619 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001620 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001621 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001622 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001623 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001624 }
Dale Johannesenace16102009-02-03 19:33:06 +00001625 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001626 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001627}
1628
Bill Wendling64e87322009-01-16 19:25:27 +00001629/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001630/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001631SDValue
1632X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001633 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001634 SDValue Chain,
1635 bool IsTailCall,
1636 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001637 int FPDiff,
1638 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001639 if (!IsTailCall || FPDiff==0) return Chain;
1640
1641 // Adjust the Return address stack slot.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001642 MVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001643 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001644
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001645 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001646 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001647 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001648}
1649
1650/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1651/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001652static SDValue
1653EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001654 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001655 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001656 // Store the return address to the appropriate stack slot.
1657 if (!FPDiff) return Chain;
1658 // Calculate the new stack slot for the return address.
1659 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001660 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001661 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001662 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001663 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001664 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001665 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001666 return Chain;
1667}
1668
Dan Gohman475871a2008-07-27 21:46:04 +00001669SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001670 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman095cc292008-09-13 01:54:27 +00001671 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1672 SDValue Chain = TheCall->getChain();
1673 unsigned CC = TheCall->getCallingConv();
1674 bool isVarArg = TheCall->isVarArg();
1675 bool IsTailCall = TheCall->isTailCall() &&
1676 CC == CallingConv::Fast && PerformTailCallOpt;
1677 SDValue Callee = TheCall->getCallee();
Gordon Henriksen86737662008-01-05 16:56:59 +00001678 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman095cc292008-09-13 01:54:27 +00001679 bool IsStructRet = CallIsStructReturn(TheCall);
Dale Johannesenace16102009-02-03 19:33:06 +00001680 DebugLoc dl = TheCall->getDebugLoc();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001681
1682 assert(!(isVarArg && CC == CallingConv::Fast) &&
1683 "Var args not supported with calling convention fastcc");
1684
Chris Lattner638402b2007-02-28 07:00:42 +00001685 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001686 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersone922c022009-07-22 00:24:57 +00001687 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohman095cc292008-09-13 01:54:27 +00001688 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001689
Chris Lattner423c5f42007-02-28 05:31:48 +00001690 // Get a count of how many bytes are to be pushed on the stack.
1691 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofer1fdc40f2008-09-11 20:28:43 +00001692 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001693 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001694
Gordon Henriksen86737662008-01-05 16:56:59 +00001695 int FPDiff = 0;
1696 if (IsTailCall) {
1697 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001698 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001699 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1700 FPDiff = NumBytesCallerPushed - NumBytes;
1701
1702 // Set the delta of movement of the returnaddr stackslot.
1703 // But only set if delta is greater than previous delta.
1704 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1705 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1706 }
1707
Chris Lattnere563bbc2008-10-11 22:08:30 +00001708 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001709
Dan Gohman475871a2008-07-27 21:46:04 +00001710 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001711 // Load return adress for tail calls.
1712 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001713 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001714
Dan Gohman475871a2008-07-27 21:46:04 +00001715 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1716 SmallVector<SDValue, 8> MemOpChains;
1717 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001718
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001719 // Walk the register/memloc assignments, inserting copies/loads. In the case
1720 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001721 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1722 CCValAssign &VA = ArgLocs[i];
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001723 MVT RegVT = VA.getLocVT();
Dan Gohman095cc292008-09-13 01:54:27 +00001724 SDValue Arg = TheCall->getArg(i);
1725 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1726 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001727
Chris Lattner423c5f42007-02-28 05:31:48 +00001728 // Promote the value if needed.
1729 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001730 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001731 case CCValAssign::Full: break;
1732 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001733 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001734 break;
1735 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001736 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001737 break;
1738 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001739 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1740 // Special case: passing MMX values in XMM registers.
1741 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1742 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1743 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
1744 } else
1745 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1746 break;
1747 case CCValAssign::BCvt:
1748 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001749 break;
Evan Cheng6b5783d2006-05-25 18:56:34 +00001750 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001751
Chris Lattner423c5f42007-02-28 05:31:48 +00001752 if (VA.isRegLoc()) {
1753 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1754 } else {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001755 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001756 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001757 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001758 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001759
Dan Gohman095cc292008-09-13 01:54:27 +00001760 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1761 Chain, Arg, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001762 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001763 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001764 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001765
Evan Cheng32fe1032006-05-25 00:59:30 +00001766 if (!MemOpChains.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001767 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001768 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001769
Evan Cheng347d5f72006-04-28 21:29:37 +00001770 // Build a sequence of copy-to-reg nodes chained together with token chain
1771 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001772 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001773 // Tail call byval lowering might overwrite argument registers so in case of
1774 // tail call optimization the copies to registers are lowered later.
1775 if (!IsTailCall)
1776 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001777 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001778 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001779 InFlag = Chain.getValue(1);
1780 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001781
Chris Lattner951bf7d2009-07-09 02:44:11 +00001782
Chris Lattner88e1fd52009-07-09 04:24:46 +00001783 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001784 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1785 // GOT pointer.
1786 if (!IsTailCall) {
1787 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1788 DAG.getNode(X86ISD::GlobalBaseReg,
1789 DebugLoc::getUnknownLoc(),
1790 getPointerTy()),
1791 InFlag);
1792 InFlag = Chain.getValue(1);
1793 } else {
1794 // If we are tail calling and generating PIC/GOT style code load the
1795 // address of the callee into ECX. The value in ecx is used as target of
1796 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1797 // for tail calls on PIC/GOT architectures. Normally we would just put the
1798 // address of GOT into ebx and then call target@PLT. But for tail calls
1799 // ebx would be restored (since ebx is callee saved) before jumping to the
1800 // target@PLT.
1801
1802 // Note: The actual moving to ECX is done further down.
1803 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1804 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1805 !G->getGlobal()->hasProtectedVisibility())
1806 Callee = LowerGlobalAddress(Callee, DAG);
1807 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001808 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001809 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001810 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001811
Gordon Henriksen86737662008-01-05 16:56:59 +00001812 if (Is64Bit && isVarArg) {
1813 // From AMD64 ABI document:
1814 // For calls that may call functions that use varargs or stdargs
1815 // (prototype-less calls or calls to functions containing ellipsis (...) in
1816 // the declaration) %al is used as hidden argument to specify the number
1817 // of SSE registers used. The contents of %al do not need to match exactly
1818 // the number of registers, but must be an ubound on the number of SSE
1819 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001820
1821 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001822 // Count the number of XMM registers allocated.
1823 static const unsigned XMMArgRegs[] = {
1824 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1825 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1826 };
1827 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001828 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001829 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001830
Dale Johannesendd64c412009-02-04 00:33:20 +00001831 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen86737662008-01-05 16:56:59 +00001832 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1833 InFlag = Chain.getValue(1);
1834 }
1835
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001836
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001837 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen86737662008-01-05 16:56:59 +00001838 if (IsTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00001839 SmallVector<SDValue, 8> MemOpChains2;
1840 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001841 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001842 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001843 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001844 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1845 CCValAssign &VA = ArgLocs[i];
1846 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001847 assert(VA.isMemLoc());
Dan Gohman095cc292008-09-13 01:54:27 +00001848 SDValue Arg = TheCall->getArg(i);
1849 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen86737662008-01-05 16:56:59 +00001850 // Create frame index.
1851 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001852 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001853 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001854 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001855
Duncan Sands276dcbd2008-03-21 09:14:45 +00001856 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001857 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001858 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001859 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001860 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001861 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001862 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001863
1864 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001865 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001866 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001867 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001868 MemOpChains2.push_back(
Dale Johannesenace16102009-02-03 19:33:06 +00001869 DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001870 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001871 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001872 }
1873 }
1874
1875 if (!MemOpChains2.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001876 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001877 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001878
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001879 // Copy arguments to their registers.
1880 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001881 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001882 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001883 InFlag = Chain.getValue(1);
1884 }
Dan Gohman475871a2008-07-27 21:46:04 +00001885 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001886
Gordon Henriksen86737662008-01-05 16:56:59 +00001887 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001888 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001889 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001890 }
1891
Evan Cheng32fe1032006-05-25 00:59:30 +00001892 // If the callee is a GlobalAddress node (quite common, every direct call is)
1893 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001894 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001895 // We should use extra load for direct calls to dllimported functions in
1896 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001897 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001898 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001899 unsigned char OpFlags = 0;
1900
1901 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1902 // external symbols most go through the PLT in PIC mode. If the symbol
1903 // has hidden or protected visibility, or if it is static or local, then
1904 // we don't need to use the PLT - we can directly call it.
1905 if (Subtarget->isTargetELF() &&
1906 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001907 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001908 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001909 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001910 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1911 Subtarget->getDarwinVers() < 9) {
1912 // PC-relative references to external symbols should go through $stub,
1913 // unless we're building with the leopard linker or later, which
1914 // automatically synthesizes these stubs.
1915 OpFlags = X86II::MO_DARWIN_STUB;
1916 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001917
Chris Lattner74e726e2009-07-09 05:27:35 +00001918 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001919 G->getOffset(), OpFlags);
1920 }
Bill Wendling056292f2008-09-16 21:48:12 +00001921 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001922 unsigned char OpFlags = 0;
1923
1924 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1925 // symbols should go through the PLT.
1926 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001927 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001928 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001929 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001930 Subtarget->getDarwinVers() < 9) {
1931 // PC-relative references to external symbols should go through $stub,
1932 // unless we're building with the leopard linker or later, which
1933 // automatically synthesizes these stubs.
1934 OpFlags = X86II::MO_DARWIN_STUB;
1935 }
1936
Chris Lattner48a7d022009-07-09 05:02:21 +00001937 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1938 OpFlags);
Gordon Henriksen86737662008-01-05 16:56:59 +00001939 } else if (IsTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001940 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001941
Dale Johannesendd64c412009-02-04 00:33:20 +00001942 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001943 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001944 Callee,InFlag);
1945 Callee = DAG.getRegister(Opc, getPointerTy());
1946 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001947 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001948 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001949
Chris Lattnerd96d0722007-02-25 06:40:16 +00001950 // Returns a chain & a flag for retval copy to use.
1951 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001952 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001953
1954 if (IsTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001955 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1956 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001957 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001958
Gordon Henriksen86737662008-01-05 16:56:59 +00001959 // Returns a chain & a flag for retval copy to use.
1960 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1961 Ops.clear();
1962 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001963
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001964 Ops.push_back(Chain);
1965 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001966
Gordon Henriksen86737662008-01-05 16:56:59 +00001967 if (IsTailCall)
1968 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001969
Gordon Henriksen86737662008-01-05 16:56:59 +00001970 // Add argument registers to the end of the list so that they are known live
1971 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001972 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1973 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1974 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001975
Evan Cheng586ccac2008-03-18 23:36:35 +00001976 // Add an implicit use GOT pointer in EBX.
Chris Lattner88e1fd52009-07-09 04:24:46 +00001977 if (!IsTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00001978 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1979
1980 // Add an implicit use of AL for x86 vararg functions.
1981 if (Is64Bit && isVarArg)
1982 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1983
Gabor Greifba36cb52008-08-28 21:40:38 +00001984 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00001985 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001986
Gordon Henriksen86737662008-01-05 16:56:59 +00001987 if (IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001988 assert(InFlag.getNode() &&
Gordon Henriksen86737662008-01-05 16:56:59 +00001989 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesenace16102009-02-03 19:33:06 +00001990 Chain = DAG.getNode(X86ISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00001991 TheCall->getVTList(), &Ops[0], Ops.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00001992
Gabor Greifba36cb52008-08-28 21:40:38 +00001993 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen86737662008-01-05 16:56:59 +00001994 }
1995
Dale Johannesenace16102009-02-03 19:33:06 +00001996 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00001997 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00001998
Chris Lattner2d297092006-05-23 18:50:38 +00001999 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002000 unsigned NumBytesForCalleeToPush;
Dan Gohman095cc292008-09-13 01:54:27 +00002001 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen86737662008-01-05 16:56:59 +00002002 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chengb188dd92008-09-10 18:25:29 +00002003 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002004 // If this is is a call to a struct-return function, the callee
2005 // pops the hidden struct pointer, so we have to push it back.
2006 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002007 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002008 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002009 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002010
Gordon Henriksenae636f82008-01-03 16:47:34 +00002011 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002012 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002013 DAG.getIntPtrConstant(NumBytes, true),
2014 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2015 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002016 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002017 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002018
Chris Lattner3085e152007-02-25 08:59:22 +00002019 // Handle result values, copying them out of physregs into vregs that we
2020 // return.
Dan Gohman095cc292008-09-13 01:54:27 +00002021 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif327ef032008-08-28 23:19:51 +00002022 Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002023}
2024
Evan Cheng25ab6902006-09-08 06:48:29 +00002025
2026//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002027// Fast Calling Convention (tail call) implementation
2028//===----------------------------------------------------------------------===//
2029
2030// Like std call, callee cleans arguments, convention except that ECX is
2031// reserved for storing the tail called function address. Only 2 registers are
2032// free for argument passing (inreg). Tail call optimization is performed
2033// provided:
2034// * tailcallopt is enabled
2035// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002036// On X86_64 architecture with GOT-style position independent code only local
2037// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002038// To keep the stack aligned according to platform abi the function
2039// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2040// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002041// If a tail called function callee has more arguments than the caller the
2042// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002043// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002044// original REtADDR, but before the saved framepointer or the spilled registers
2045// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2046// stack layout:
2047// arg1
2048// arg2
2049// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002050// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002051// move area ]
2052// (possible EBP)
2053// ESI
2054// EDI
2055// local1 ..
2056
2057/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2058/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002059unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002060 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002061 MachineFunction &MF = DAG.getMachineFunction();
2062 const TargetMachine &TM = MF.getTarget();
2063 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2064 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002065 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002066 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002067 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002068 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2069 // Number smaller than 12 so just add the difference.
2070 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2071 } else {
2072 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002073 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002074 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002075 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002076 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002077}
2078
2079/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00002080/// following the call is a return. A function is eligible if caller/callee
2081/// calling conventions match, currently only fastcc supports tail calls, and
2082/// the function CALL is immediatly followed by a RET.
Dan Gohman095cc292008-09-13 01:54:27 +00002083bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002084 SDValue Ret,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002085 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00002086 if (!PerformTailCallOpt)
2087 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002088
Dan Gohman095cc292008-09-13 01:54:27 +00002089 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Chris Lattner3fff30d2009-07-09 04:27:47 +00002090 unsigned CallerCC =
2091 DAG.getMachineFunction().getFunction()->getCallingConv();
2092 unsigned CalleeCC = TheCall->getCallingConv();
2093 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC)
2094 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002095 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00002096
2097 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002098}
2099
Dan Gohman3df24e62008-09-03 23:12:08 +00002100FastISel *
2101X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002102 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002103 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002104 DenseMap<const Value *, unsigned> &vm,
2105 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002106 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002107 DenseMap<const AllocaInst *, int> &am
2108#ifndef NDEBUG
2109 , SmallSet<Instruction*, 8> &cil
2110#endif
2111 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002112 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002113#ifndef NDEBUG
2114 , cil
2115#endif
2116 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002117}
2118
2119
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002120//===----------------------------------------------------------------------===//
2121// Other Lowering Hooks
2122//===----------------------------------------------------------------------===//
2123
2124
Dan Gohman475871a2008-07-27 21:46:04 +00002125SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002126 MachineFunction &MF = DAG.getMachineFunction();
2127 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2128 int ReturnAddrIndex = FuncInfo->getRAIndex();
2129
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002130 if (ReturnAddrIndex == 0) {
2131 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002132 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002133 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002134 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002135 }
2136
Evan Cheng25ab6902006-09-08 06:48:29 +00002137 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002138}
2139
2140
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002141/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2142/// specific condition code, returning the condition code and the LHS/RHS of the
2143/// comparison to make.
2144static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2145 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002146 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002147 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2148 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2149 // X > -1 -> X == 0, jump !sign.
2150 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002151 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002152 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2153 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002154 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002155 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002156 // X < 1 -> X <= 0
2157 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002158 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002159 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002160 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002161
Evan Chengd9558e02006-01-06 00:43:03 +00002162 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002163 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002164 case ISD::SETEQ: return X86::COND_E;
2165 case ISD::SETGT: return X86::COND_G;
2166 case ISD::SETGE: return X86::COND_GE;
2167 case ISD::SETLT: return X86::COND_L;
2168 case ISD::SETLE: return X86::COND_LE;
2169 case ISD::SETNE: return X86::COND_NE;
2170 case ISD::SETULT: return X86::COND_B;
2171 case ISD::SETUGT: return X86::COND_A;
2172 case ISD::SETULE: return X86::COND_BE;
2173 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002174 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002175 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002176
Chris Lattner4c78e022008-12-23 23:42:27 +00002177 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002178
Chris Lattner4c78e022008-12-23 23:42:27 +00002179 // If LHS is a foldable load, but RHS is not, flip the condition.
2180 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2181 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2182 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2183 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002184 }
2185
Chris Lattner4c78e022008-12-23 23:42:27 +00002186 switch (SetCCOpcode) {
2187 default: break;
2188 case ISD::SETOLT:
2189 case ISD::SETOLE:
2190 case ISD::SETUGT:
2191 case ISD::SETUGE:
2192 std::swap(LHS, RHS);
2193 break;
2194 }
2195
2196 // On a floating point condition, the flags are set as follows:
2197 // ZF PF CF op
2198 // 0 | 0 | 0 | X > Y
2199 // 0 | 0 | 1 | X < Y
2200 // 1 | 0 | 0 | X == Y
2201 // 1 | 1 | 1 | unordered
2202 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002203 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002204 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002205 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002206 case ISD::SETOLT: // flipped
2207 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002208 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002209 case ISD::SETOLE: // flipped
2210 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002211 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002212 case ISD::SETUGT: // flipped
2213 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002214 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002215 case ISD::SETUGE: // flipped
2216 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002217 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002218 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002219 case ISD::SETNE: return X86::COND_NE;
2220 case ISD::SETUO: return X86::COND_P;
2221 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002222 }
Evan Chengd9558e02006-01-06 00:43:03 +00002223}
2224
Evan Cheng4a460802006-01-11 00:33:36 +00002225/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2226/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002227/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002228static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002229 switch (X86CC) {
2230 default:
2231 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002232 case X86::COND_B:
2233 case X86::COND_BE:
2234 case X86::COND_E:
2235 case X86::COND_P:
2236 case X86::COND_A:
2237 case X86::COND_AE:
2238 case X86::COND_NE:
2239 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002240 return true;
2241 }
2242}
2243
Nate Begeman9008ca62009-04-27 18:41:29 +00002244/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2245/// the specified range (L, H].
2246static bool isUndefOrInRange(int Val, int Low, int Hi) {
2247 return (Val < 0) || (Val >= Low && Val < Hi);
2248}
2249
2250/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2251/// specified value.
2252static bool isUndefOrEqual(int Val, int CmpVal) {
2253 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002254 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002255 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002256}
2257
Nate Begeman9008ca62009-04-27 18:41:29 +00002258/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2259/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2260/// the second operand.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002261static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002262 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
2263 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
2264 if (VT == MVT::v2f64 || VT == MVT::v2i64)
2265 return (Mask[0] < 2 && Mask[1] < 2);
2266 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002267}
2268
Nate Begeman9008ca62009-04-27 18:41:29 +00002269bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
2270 SmallVector<int, 8> M;
2271 N->getMask(M);
2272 return ::isPSHUFDMask(M, N->getValueType(0));
2273}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002274
Nate Begeman9008ca62009-04-27 18:41:29 +00002275/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2276/// is suitable for input to PSHUFHW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002277static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002278 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002279 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002280
2281 // Lower quadword copied in order or undef.
2282 for (int i = 0; i != 4; ++i)
2283 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002284 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002285
Evan Cheng506d3df2006-03-29 23:07:14 +00002286 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002287 for (int i = 4; i != 8; ++i)
2288 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002289 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002290
Evan Cheng506d3df2006-03-29 23:07:14 +00002291 return true;
2292}
2293
Nate Begeman9008ca62009-04-27 18:41:29 +00002294bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
2295 SmallVector<int, 8> M;
2296 N->getMask(M);
2297 return ::isPSHUFHWMask(M, N->getValueType(0));
2298}
Evan Cheng506d3df2006-03-29 23:07:14 +00002299
Nate Begeman9008ca62009-04-27 18:41:29 +00002300/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2301/// is suitable for input to PSHUFLW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002302static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002303 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002304 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002305
Rafael Espindola15684b22009-04-24 12:40:33 +00002306 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002307 for (int i = 4; i != 8; ++i)
2308 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002309 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002310
Rafael Espindola15684b22009-04-24 12:40:33 +00002311 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002312 for (int i = 0; i != 4; ++i)
2313 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002314 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002315
Rafael Espindola15684b22009-04-24 12:40:33 +00002316 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002317}
2318
Nate Begeman9008ca62009-04-27 18:41:29 +00002319bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
2320 SmallVector<int, 8> M;
2321 N->getMask(M);
2322 return ::isPSHUFLWMask(M, N->getValueType(0));
2323}
2324
Evan Cheng14aed5e2006-03-24 01:18:28 +00002325/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2326/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002327static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002328 int NumElems = VT.getVectorNumElements();
2329 if (NumElems != 2 && NumElems != 4)
2330 return false;
2331
2332 int Half = NumElems / 2;
2333 for (int i = 0; i < Half; ++i)
2334 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002335 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002336 for (int i = Half; i < NumElems; ++i)
2337 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002338 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002339
Evan Cheng14aed5e2006-03-24 01:18:28 +00002340 return true;
2341}
2342
Nate Begeman9008ca62009-04-27 18:41:29 +00002343bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2344 SmallVector<int, 8> M;
2345 N->getMask(M);
2346 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002347}
2348
Evan Cheng213d2cf2007-05-17 18:45:50 +00002349/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002350/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2351/// half elements to come from vector 1 (which would equal the dest.) and
2352/// the upper half to come from vector 2.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002353static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002354 int NumElems = VT.getVectorNumElements();
2355
2356 if (NumElems != 2 && NumElems != 4)
2357 return false;
2358
2359 int Half = NumElems / 2;
2360 for (int i = 0; i < Half; ++i)
2361 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002362 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002363 for (int i = Half; i < NumElems; ++i)
2364 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002365 return false;
2366 return true;
2367}
2368
Nate Begeman9008ca62009-04-27 18:41:29 +00002369static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2370 SmallVector<int, 8> M;
2371 N->getMask(M);
2372 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002373}
2374
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002375/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2376/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002377bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2378 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002379 return false;
2380
Evan Cheng2064a2b2006-03-28 06:50:32 +00002381 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002382 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2383 isUndefOrEqual(N->getMaskElt(1), 7) &&
2384 isUndefOrEqual(N->getMaskElt(2), 2) &&
2385 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002386}
2387
Evan Cheng5ced1d82006-04-06 23:23:56 +00002388/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2389/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002390bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2391 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002392
Evan Cheng5ced1d82006-04-06 23:23:56 +00002393 if (NumElems != 2 && NumElems != 4)
2394 return false;
2395
Evan Chengc5cdff22006-04-07 21:53:05 +00002396 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002397 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002398 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002399
Evan Chengc5cdff22006-04-07 21:53:05 +00002400 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002401 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002402 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002403
2404 return true;
2405}
2406
2407/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002408/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2409/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002410bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2411 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002412
Evan Cheng5ced1d82006-04-06 23:23:56 +00002413 if (NumElems != 2 && NumElems != 4)
2414 return false;
2415
Evan Chengc5cdff22006-04-07 21:53:05 +00002416 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002417 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002418 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002419
Nate Begeman9008ca62009-04-27 18:41:29 +00002420 for (unsigned i = 0; i < NumElems/2; ++i)
2421 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002422 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002423
2424 return true;
2425}
2426
Nate Begeman9008ca62009-04-27 18:41:29 +00002427/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2428/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2429/// <2, 3, 2, 3>
2430bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2431 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2432
2433 if (NumElems != 4)
2434 return false;
2435
2436 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2437 isUndefOrEqual(N->getMaskElt(1), 3) &&
2438 isUndefOrEqual(N->getMaskElt(2), 2) &&
2439 isUndefOrEqual(N->getMaskElt(3), 3);
2440}
2441
Evan Cheng0038e592006-03-28 00:39:58 +00002442/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2443/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002444static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002445 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002446 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002447 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002448 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002449
2450 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2451 int BitI = Mask[i];
2452 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002453 if (!isUndefOrEqual(BitI, j))
2454 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002455 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002456 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002457 return false;
2458 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002459 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002460 return false;
2461 }
Evan Cheng0038e592006-03-28 00:39:58 +00002462 }
Evan Cheng0038e592006-03-28 00:39:58 +00002463 return true;
2464}
2465
Nate Begeman9008ca62009-04-27 18:41:29 +00002466bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2467 SmallVector<int, 8> M;
2468 N->getMask(M);
2469 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002470}
2471
Evan Cheng4fcb9222006-03-28 02:43:26 +00002472/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2473/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002474static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002475 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002476 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002477 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002478 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002479
2480 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2481 int BitI = Mask[i];
2482 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002483 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002484 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002485 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002486 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002487 return false;
2488 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002489 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002490 return false;
2491 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002492 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002493 return true;
2494}
2495
Nate Begeman9008ca62009-04-27 18:41:29 +00002496bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2497 SmallVector<int, 8> M;
2498 N->getMask(M);
2499 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002500}
2501
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002502/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2503/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2504/// <0, 0, 1, 1>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002505static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002506 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002507 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002508 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002509
2510 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2511 int BitI = Mask[i];
2512 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002513 if (!isUndefOrEqual(BitI, j))
2514 return false;
2515 if (!isUndefOrEqual(BitI1, j))
2516 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002517 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002518 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002519}
2520
Nate Begeman9008ca62009-04-27 18:41:29 +00002521bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2522 SmallVector<int, 8> M;
2523 N->getMask(M);
2524 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2525}
2526
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002527/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2528/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2529/// <2, 2, 3, 3>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002530static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002531 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002532 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2533 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002534
2535 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2536 int BitI = Mask[i];
2537 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002538 if (!isUndefOrEqual(BitI, j))
2539 return false;
2540 if (!isUndefOrEqual(BitI1, j))
2541 return false;
2542 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002543 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002544}
2545
Nate Begeman9008ca62009-04-27 18:41:29 +00002546bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2547 SmallVector<int, 8> M;
2548 N->getMask(M);
2549 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2550}
2551
Evan Cheng017dcc62006-04-21 01:05:10 +00002552/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2553/// specifies a shuffle of elements that is suitable for input to MOVSS,
2554/// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002555static bool isMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002556 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002557 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002558
2559 int NumElts = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002560
2561 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002562 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002563
2564 for (int i = 1; i < NumElts; ++i)
2565 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002566 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002567
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002568 return true;
2569}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002570
Nate Begeman9008ca62009-04-27 18:41:29 +00002571bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2572 SmallVector<int, 8> M;
2573 N->getMask(M);
2574 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002575}
2576
Evan Cheng017dcc62006-04-21 01:05:10 +00002577/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2578/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002579/// element of vector 2 and the other elements to come from vector 1 in order.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002580static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002581 bool V2IsSplat = false, bool V2IsUndef = false) {
2582 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002583 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002584 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002585
2586 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002587 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002588
2589 for (int i = 1; i < NumOps; ++i)
2590 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2591 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2592 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002593 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002594
Evan Cheng39623da2006-04-20 08:58:49 +00002595 return true;
2596}
2597
Nate Begeman9008ca62009-04-27 18:41:29 +00002598static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002599 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002600 SmallVector<int, 8> M;
2601 N->getMask(M);
2602 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002603}
2604
Evan Chengd9539472006-04-14 21:59:03 +00002605/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2606/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002607bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2608 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002609 return false;
2610
2611 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002612 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002613 int Elt = N->getMaskElt(i);
2614 if (Elt >= 0 && Elt != 1)
2615 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002616 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002617
2618 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002619 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002620 int Elt = N->getMaskElt(i);
2621 if (Elt >= 0 && Elt != 3)
2622 return false;
2623 if (Elt == 3)
2624 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002625 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002626 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002627 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002628 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002629}
2630
2631/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2632/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002633bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2634 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002635 return false;
2636
2637 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002638 for (unsigned i = 0; i < 2; ++i)
2639 if (N->getMaskElt(i) > 0)
2640 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002641
2642 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002643 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002644 int Elt = N->getMaskElt(i);
2645 if (Elt >= 0 && Elt != 2)
2646 return false;
2647 if (Elt == 2)
2648 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002649 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002650 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002651 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002652}
2653
Evan Cheng0b457f02008-09-25 20:50:48 +00002654/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2655/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002656bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2657 int e = N->getValueType(0).getVectorNumElements() / 2;
2658
2659 for (int i = 0; i < e; ++i)
2660 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002661 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002662 for (int i = 0; i < e; ++i)
2663 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002664 return false;
2665 return true;
2666}
2667
Evan Cheng63d33002006-03-22 08:01:21 +00002668/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2669/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2670/// instructions.
2671unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002672 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2673 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2674
Evan Chengb9df0ca2006-03-22 02:53:00 +00002675 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2676 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002677 for (int i = 0; i < NumOperands; ++i) {
2678 int Val = SVOp->getMaskElt(NumOperands-i-1);
2679 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002680 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002681 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002682 if (i != NumOperands - 1)
2683 Mask <<= Shift;
2684 }
Evan Cheng63d33002006-03-22 08:01:21 +00002685 return Mask;
2686}
2687
Evan Cheng506d3df2006-03-29 23:07:14 +00002688/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2689/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2690/// instructions.
2691unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002692 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002693 unsigned Mask = 0;
2694 // 8 nodes, but we only care about the last 4.
2695 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002696 int Val = SVOp->getMaskElt(i);
2697 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002698 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002699 if (i != 4)
2700 Mask <<= 2;
2701 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002702 return Mask;
2703}
2704
2705/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2706/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2707/// instructions.
2708unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002709 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002710 unsigned Mask = 0;
2711 // 8 nodes, but we only care about the first 4.
2712 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002713 int Val = SVOp->getMaskElt(i);
2714 if (Val >= 0)
2715 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002716 if (i != 0)
2717 Mask <<= 2;
2718 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002719 return Mask;
2720}
2721
Evan Cheng37b73872009-07-30 08:33:02 +00002722/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2723/// constant +0.0.
2724bool X86::isZeroNode(SDValue Elt) {
2725 return ((isa<ConstantSDNode>(Elt) &&
2726 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2727 (isa<ConstantFPSDNode>(Elt) &&
2728 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2729}
2730
Nate Begeman9008ca62009-04-27 18:41:29 +00002731/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2732/// their permute mask.
2733static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2734 SelectionDAG &DAG) {
2735 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002736 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002737 SmallVector<int, 8> MaskVec;
2738
Nate Begeman5a5ca152009-04-29 05:20:52 +00002739 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002740 int idx = SVOp->getMaskElt(i);
2741 if (idx < 0)
2742 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002743 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002744 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002745 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002746 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002747 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002748 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2749 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002750}
2751
Evan Cheng779ccea2007-12-07 21:30:01 +00002752/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2753/// the two vector operands have swapped position.
Nate Begeman9008ca62009-04-27 18:41:29 +00002754static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002755 unsigned NumElems = VT.getVectorNumElements();
2756 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002757 int idx = Mask[i];
2758 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002759 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002760 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002761 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002762 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002763 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002764 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002765}
2766
Evan Cheng533a0aa2006-04-19 20:35:22 +00002767/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2768/// match movhlps. The lower half elements should come from upper half of
2769/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002770/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002771static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2772 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002773 return false;
2774 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002775 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002776 return false;
2777 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002778 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002779 return false;
2780 return true;
2781}
2782
Evan Cheng5ced1d82006-04-06 23:23:56 +00002783/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002784/// is promoted to a vector. It also returns the LoadSDNode by reference if
2785/// required.
2786static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002787 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2788 return false;
2789 N = N->getOperand(0).getNode();
2790 if (!ISD::isNON_EXTLoad(N))
2791 return false;
2792 if (LD)
2793 *LD = cast<LoadSDNode>(N);
2794 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002795}
2796
Evan Cheng533a0aa2006-04-19 20:35:22 +00002797/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2798/// match movlp{s|d}. The lower half elements should come from lower half of
2799/// V1 (and in order), and the upper half elements should come from the upper
2800/// half of V2 (and in order). And since V1 will become the source of the
2801/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002802static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2803 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002804 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002805 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002806 // Is V2 is a vector load, don't do this transformation. We will try to use
2807 // load folding shufps op.
2808 if (ISD::isNON_EXTLoad(V2))
2809 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002810
Nate Begeman5a5ca152009-04-29 05:20:52 +00002811 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002812
Evan Cheng533a0aa2006-04-19 20:35:22 +00002813 if (NumElems != 2 && NumElems != 4)
2814 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002815 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002816 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002817 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002818 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002819 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002820 return false;
2821 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002822}
2823
Evan Cheng39623da2006-04-20 08:58:49 +00002824/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2825/// all the same.
2826static bool isSplatVector(SDNode *N) {
2827 if (N->getOpcode() != ISD::BUILD_VECTOR)
2828 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002829
Dan Gohman475871a2008-07-27 21:46:04 +00002830 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002831 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2832 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002833 return false;
2834 return true;
2835}
2836
Evan Cheng213d2cf2007-05-17 18:45:50 +00002837/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Nate Begeman9008ca62009-04-27 18:41:29 +00002838/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002839/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002840static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002841 SDValue V1 = N->getOperand(0);
2842 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002843 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2844 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002845 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002846 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002847 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002848 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2849 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002850 if (Opc != ISD::BUILD_VECTOR ||
2851 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002852 return false;
2853 } else if (Idx >= 0) {
2854 unsigned Opc = V1.getOpcode();
2855 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2856 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002857 if (Opc != ISD::BUILD_VECTOR ||
2858 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002859 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002860 }
2861 }
2862 return true;
2863}
2864
2865/// getZeroVector - Returns a vector of specified type with all zero elements.
2866///
Dale Johannesenace16102009-02-03 19:33:06 +00002867static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2868 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002869 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002870
Chris Lattner8a594482007-11-25 00:24:49 +00002871 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2872 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002873 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002874 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman475871a2008-07-27 21:46:04 +00002875 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002876 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002877 } else if (HasSSE2) { // SSE2
Dan Gohman475871a2008-07-27 21:46:04 +00002878 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002879 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002880 } else { // SSE1
Dan Gohman475871a2008-07-27 21:46:04 +00002881 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Chenga87008d2009-02-25 22:49:59 +00002882 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002883 }
Dale Johannesenace16102009-02-03 19:33:06 +00002884 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002885}
2886
Chris Lattner8a594482007-11-25 00:24:49 +00002887/// getOnesVector - Returns a vector of specified type with all bits set.
2888///
Dale Johannesenace16102009-02-03 19:33:06 +00002889static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002890 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002891
Chris Lattner8a594482007-11-25 00:24:49 +00002892 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2893 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002894 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2895 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002896 if (VT.getSizeInBits() == 64) // MMX
Evan Chenga87008d2009-02-25 22:49:59 +00002897 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002898 else // SSE
Evan Chenga87008d2009-02-25 22:49:59 +00002899 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002900 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002901}
2902
2903
Evan Cheng39623da2006-04-20 08:58:49 +00002904/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2905/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002906static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
2907 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002908 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002909
Evan Cheng39623da2006-04-20 08:58:49 +00002910 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002911 SmallVector<int, 8> MaskVec;
2912 SVOp->getMask(MaskVec);
2913
Nate Begeman5a5ca152009-04-29 05:20:52 +00002914 for (unsigned i = 0; i != NumElems; ++i) {
2915 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002916 MaskVec[i] = NumElems;
2917 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002918 }
Evan Cheng39623da2006-04-20 08:58:49 +00002919 }
Evan Cheng39623da2006-04-20 08:58:49 +00002920 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002921 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2922 SVOp->getOperand(1), &MaskVec[0]);
2923 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002924}
2925
Evan Cheng017dcc62006-04-21 01:05:10 +00002926/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2927/// operation of specified width.
Nate Begeman9008ca62009-04-27 18:41:29 +00002928static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2929 SDValue V2) {
2930 unsigned NumElems = VT.getVectorNumElements();
2931 SmallVector<int, 8> Mask;
2932 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002933 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002934 Mask.push_back(i);
2935 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002936}
2937
Nate Begeman9008ca62009-04-27 18:41:29 +00002938/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
2939static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2940 SDValue V2) {
2941 unsigned NumElems = VT.getVectorNumElements();
2942 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00002943 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002944 Mask.push_back(i);
2945 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00002946 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002947 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00002948}
2949
Nate Begeman9008ca62009-04-27 18:41:29 +00002950/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
2951static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2952 SDValue V2) {
2953 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00002954 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002955 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00002956 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002957 Mask.push_back(i + Half);
2958 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00002959 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002960 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00002961}
2962
Evan Cheng0c0f83f2008-04-05 00:30:36 +00002963/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Nate Begeman9008ca62009-04-27 18:41:29 +00002964static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
2965 bool HasSSE2) {
2966 if (SV->getValueType(0).getVectorNumElements() <= 4)
2967 return SDValue(SV, 0);
2968
2969 MVT PVT = MVT::v4f32;
2970 MVT VT = SV->getValueType(0);
2971 DebugLoc dl = SV->getDebugLoc();
2972 SDValue V1 = SV->getOperand(0);
2973 int NumElems = VT.getVectorNumElements();
2974 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00002975
Nate Begeman9008ca62009-04-27 18:41:29 +00002976 // unpack elements to the correct location
2977 while (NumElems > 4) {
2978 if (EltNo < NumElems/2) {
2979 V1 = getUnpackl(DAG, dl, VT, V1, V1);
2980 } else {
2981 V1 = getUnpackh(DAG, dl, VT, V1, V1);
2982 EltNo -= NumElems/2;
2983 }
2984 NumElems >>= 1;
2985 }
2986
2987 // Perform the splat.
2988 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00002989 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00002990 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
2991 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00002992}
2993
Evan Chengba05f722006-04-21 23:03:30 +00002994/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00002995/// vector of zero or undef vector. This produces a shuffle where the low
2996/// element of V2 is swizzled into the zero/undef vector, landing at element
2997/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00002998static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00002999 bool isZero, bool HasSSE2,
3000 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003001 MVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003002 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003003 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3004 unsigned NumElems = VT.getVectorNumElements();
3005 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003006 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003007 // If this is the insertion idx, put the low elt of V2 here.
3008 MaskVec.push_back(i == Idx ? NumElems : i);
3009 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003010}
3011
Evan Chengf26ffe92008-05-29 08:22:04 +00003012/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3013/// a shuffle that is zero.
3014static
Nate Begeman9008ca62009-04-27 18:41:29 +00003015unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3016 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003017 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003018 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003019 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003020 int Idx = SVOp->getMaskElt(Index);
3021 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003022 ++NumZeros;
3023 continue;
3024 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003025 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003026 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003027 ++NumZeros;
3028 else
3029 break;
3030 }
3031 return NumZeros;
3032}
3033
3034/// isVectorShift - Returns true if the shuffle can be implemented as a
3035/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003036/// FIXME: split into pslldqi, psrldqi, palignr variants.
3037static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003038 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003039 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003040
3041 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003042 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003043 if (!NumZeros) {
3044 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003045 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003046 if (!NumZeros)
3047 return false;
3048 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003049 bool SeenV1 = false;
3050 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003051 for (int i = NumZeros; i < NumElems; ++i) {
3052 int Val = isLeft ? (i - NumZeros) : i;
3053 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3054 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003055 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003056 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003057 SeenV1 = true;
3058 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003059 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003060 SeenV2 = true;
3061 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003062 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003063 return false;
3064 }
3065 if (SeenV1 && SeenV2)
3066 return false;
3067
Nate Begeman9008ca62009-04-27 18:41:29 +00003068 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003069 ShAmt = NumZeros;
3070 return true;
3071}
3072
3073
Evan Chengc78d3b42006-04-24 18:01:45 +00003074/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3075///
Dan Gohman475871a2008-07-27 21:46:04 +00003076static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003077 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003078 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003079 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003080 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003081
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003082 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003083 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003084 bool First = true;
3085 for (unsigned i = 0; i < 16; ++i) {
3086 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3087 if (ThisIsNonZero && First) {
3088 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003089 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003090 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003091 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003092 First = false;
3093 }
3094
3095 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003096 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003097 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3098 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003099 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003100 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003101 }
3102 if (ThisIsNonZero) {
Dale Johannesenace16102009-02-03 19:33:06 +00003103 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3104 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Evan Chengc78d3b42006-04-24 18:01:45 +00003105 ThisElt, DAG.getConstant(8, MVT::i8));
3106 if (LastIsNonZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003107 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003108 } else
3109 ThisElt = LastElt;
3110
Gabor Greifba36cb52008-08-28 21:40:38 +00003111 if (ThisElt.getNode())
Dale Johannesenace16102009-02-03 19:33:06 +00003112 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003113 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003114 }
3115 }
3116
Dale Johannesenace16102009-02-03 19:33:06 +00003117 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003118}
3119
Bill Wendlinga348c562007-03-22 18:42:45 +00003120/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003121///
Dan Gohman475871a2008-07-27 21:46:04 +00003122static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003123 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003124 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003125 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003126 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003127
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003128 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003129 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003130 bool First = true;
3131 for (unsigned i = 0; i < 8; ++i) {
3132 bool isNonZero = (NonZeros & (1 << i)) != 0;
3133 if (isNonZero) {
3134 if (First) {
3135 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003136 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003137 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003138 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003139 First = false;
3140 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003141 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003142 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003143 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003144 }
3145 }
3146
3147 return V;
3148}
3149
Evan Chengf26ffe92008-05-29 08:22:04 +00003150/// getVShift - Return a vector logical shift node.
3151///
Dan Gohman475871a2008-07-27 21:46:04 +00003152static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003153 unsigned NumBits, SelectionDAG &DAG,
3154 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003155 bool isMMX = VT.getSizeInBits() == 64;
3156 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003157 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003158 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3159 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3160 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003161 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003162}
3163
Dan Gohman475871a2008-07-27 21:46:04 +00003164SDValue
3165X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003166 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003167 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003168 if (ISD::isBuildVectorAllZeros(Op.getNode())
3169 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003170 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3171 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3172 // eliminated on x86-32 hosts.
3173 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3174 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003175
Gabor Greifba36cb52008-08-28 21:40:38 +00003176 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003177 return getOnesVector(Op.getValueType(), DAG, dl);
3178 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003179 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003180
Duncan Sands83ec4b62008-06-06 12:08:01 +00003181 MVT VT = Op.getValueType();
3182 MVT EVT = VT.getVectorElementType();
3183 unsigned EVTBits = EVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003184
3185 unsigned NumElems = Op.getNumOperands();
3186 unsigned NumZero = 0;
3187 unsigned NumNonZero = 0;
3188 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003189 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003190 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003191 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003192 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003193 if (Elt.getOpcode() == ISD::UNDEF)
3194 continue;
3195 Values.insert(Elt);
3196 if (Elt.getOpcode() != ISD::Constant &&
3197 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003198 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003199 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003200 NumZero++;
3201 else {
3202 NonZeros |= (1 << i);
3203 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003204 }
3205 }
3206
Dan Gohman7f321562007-06-25 16:23:39 +00003207 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003208 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003209 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003210 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003211
Chris Lattner67f453a2008-03-09 05:42:06 +00003212 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003213 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003214 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003215 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003216
Chris Lattner62098042008-03-09 01:05:04 +00003217 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3218 // the value are obviously zero, truncate the value to i32 and do the
3219 // insertion that way. Only do this if the value is non-constant or if the
3220 // value is a constant being inserted into element 0. It is cheaper to do
3221 // a constant pool load than it is to do a movd + shuffle.
3222 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3223 (!IsAllConstants || Idx == 0)) {
3224 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3225 // Handle MMX and SSE both.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003226 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3227 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003228
Chris Lattner62098042008-03-09 01:05:04 +00003229 // Truncate the value (which may itself be a constant) to i32, and
3230 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesenace16102009-02-03 19:33:06 +00003231 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3232 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003233 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3234 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003235
Chris Lattner62098042008-03-09 01:05:04 +00003236 // Now we have our 32-bit value zero extended in the low element of
3237 // a vector. If Idx != 0, swizzle it into place.
3238 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003239 SmallVector<int, 4> Mask;
3240 Mask.push_back(Idx);
3241 for (unsigned i = 1; i != VecElts; ++i)
3242 Mask.push_back(i);
3243 Item = DAG.getVectorShuffle(VecVT, dl, Item,
3244 DAG.getUNDEF(Item.getValueType()),
3245 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003246 }
Dale Johannesenace16102009-02-03 19:33:06 +00003247 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003248 }
3249 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003250
Chris Lattner19f79692008-03-08 22:59:52 +00003251 // If we have a constant or non-constant insertion into the low element of
3252 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3253 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003254 // depending on what the source datatype is.
3255 if (Idx == 0) {
3256 if (NumZero == 0) {
3257 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3258 } else if (EVT == MVT::i32 || EVT == MVT::f32 || EVT == MVT::f64 ||
3259 (EVT == MVT::i64 && Subtarget->is64Bit())) {
3260 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3261 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3262 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3263 DAG);
3264 } else if (EVT == MVT::i16 || EVT == MVT::i8) {
3265 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3266 MVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
3267 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3268 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3269 Subtarget->hasSSE2(), DAG);
3270 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3271 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003272 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003273
3274 // Is it a vector logical left shift?
3275 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003276 X86::isZeroNode(Op.getOperand(0)) &&
3277 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003278 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003279 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003280 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003281 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003282 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003283 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003284
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003285 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003286 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003287
Chris Lattner19f79692008-03-08 22:59:52 +00003288 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3289 // is a non-constant being inserted into an element other than the low one,
3290 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3291 // movd/movss) to move this into the low element, then shuffle it into
3292 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003293 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003294 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003295
Evan Cheng0db9fe62006-04-25 20:13:52 +00003296 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003297 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3298 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003299 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003300 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003301 MaskVec.push_back(i == Idx ? 0 : 1);
3302 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003303 }
3304 }
3305
Chris Lattner67f453a2008-03-09 05:42:06 +00003306 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3307 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003308 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003309
Dan Gohmana3941172007-07-24 22:55:08 +00003310 // A vector full of immediates; various special cases are already
3311 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003312 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003313 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003314
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003315 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003316 if (EVTBits == 64) {
3317 if (NumNonZero == 1) {
3318 // One half is zero or undef.
3319 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003320 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003321 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003322 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3323 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003324 }
Dan Gohman475871a2008-07-27 21:46:04 +00003325 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003326 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003327
3328 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003329 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003330 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003331 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003332 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003333 }
3334
Bill Wendling826f36f2007-03-28 00:57:11 +00003335 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003336 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003337 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003338 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003339 }
3340
3341 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003342 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003343 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003344 if (NumElems == 4 && NumZero > 0) {
3345 for (unsigned i = 0; i < 4; ++i) {
3346 bool isZero = !(NonZeros & (1 << i));
3347 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003348 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003349 else
Dale Johannesenace16102009-02-03 19:33:06 +00003350 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003351 }
3352
3353 for (unsigned i = 0; i < 2; ++i) {
3354 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3355 default: break;
3356 case 0:
3357 V[i] = V[i*2]; // Must be a zero vector.
3358 break;
3359 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003360 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003361 break;
3362 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003363 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003364 break;
3365 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003366 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003367 break;
3368 }
3369 }
3370
Nate Begeman9008ca62009-04-27 18:41:29 +00003371 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003372 bool Reverse = (NonZeros & 0x3) == 2;
3373 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003374 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003375 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3376 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003377 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3378 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003379 }
3380
3381 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003382 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3383 // values to be inserted is equal to the number of elements, in which case
3384 // use the unpack code below in the hopes of matching the consecutive elts
3385 // load merge pattern for shuffles.
3386 // FIXME: We could probably just check that here directly.
3387 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
3388 getSubtarget()->hasSSE41()) {
3389 V[0] = DAG.getUNDEF(VT);
3390 for (unsigned i = 0; i < NumElems; ++i)
3391 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3392 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3393 Op.getOperand(i), DAG.getIntPtrConstant(i));
3394 return V[0];
3395 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003396 // Expand into a number of unpckl*.
3397 // e.g. for v4f32
3398 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3399 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3400 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003401 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003402 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003403 NumElems >>= 1;
3404 while (NumElems != 0) {
3405 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003406 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003407 NumElems >>= 1;
3408 }
3409 return V[0];
3410 }
3411
Dan Gohman475871a2008-07-27 21:46:04 +00003412 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003413}
3414
Nate Begemanb9a47b82009-02-23 08:49:38 +00003415// v8i16 shuffles - Prefer shuffles in the following order:
3416// 1. [all] pshuflw, pshufhw, optional move
3417// 2. [ssse3] 1 x pshufb
3418// 3. [ssse3] 2 x pshufb + 1 x por
3419// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003420static
Nate Begeman9008ca62009-04-27 18:41:29 +00003421SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3422 SelectionDAG &DAG, X86TargetLowering &TLI) {
3423 SDValue V1 = SVOp->getOperand(0);
3424 SDValue V2 = SVOp->getOperand(1);
3425 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003426 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003427
Nate Begemanb9a47b82009-02-23 08:49:38 +00003428 // Determine if more than 1 of the words in each of the low and high quadwords
3429 // of the result come from the same quadword of one of the two inputs. Undef
3430 // mask values count as coming from any quadword, for better codegen.
3431 SmallVector<unsigned, 4> LoQuad(4);
3432 SmallVector<unsigned, 4> HiQuad(4);
3433 BitVector InputQuads(4);
3434 for (unsigned i = 0; i < 8; ++i) {
3435 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003436 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003437 MaskVals.push_back(EltIdx);
3438 if (EltIdx < 0) {
3439 ++Quad[0];
3440 ++Quad[1];
3441 ++Quad[2];
3442 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003443 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003444 }
3445 ++Quad[EltIdx / 4];
3446 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003447 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003448
Nate Begemanb9a47b82009-02-23 08:49:38 +00003449 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003450 unsigned MaxQuad = 1;
3451 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003452 if (LoQuad[i] > MaxQuad) {
3453 BestLoQuad = i;
3454 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003455 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003456 }
3457
Nate Begemanb9a47b82009-02-23 08:49:38 +00003458 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003459 MaxQuad = 1;
3460 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003461 if (HiQuad[i] > MaxQuad) {
3462 BestHiQuad = i;
3463 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003464 }
3465 }
3466
Nate Begemanb9a47b82009-02-23 08:49:38 +00003467 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3468 // of the two input vectors, shuffle them into one input vector so only a
3469 // single pshufb instruction is necessary. If There are more than 2 input
3470 // quads, disable the next transformation since it does not help SSSE3.
3471 bool V1Used = InputQuads[0] || InputQuads[1];
3472 bool V2Used = InputQuads[2] || InputQuads[3];
3473 if (TLI.getSubtarget()->hasSSSE3()) {
3474 if (InputQuads.count() == 2 && V1Used && V2Used) {
3475 BestLoQuad = InputQuads.find_first();
3476 BestHiQuad = InputQuads.find_next(BestLoQuad);
3477 }
3478 if (InputQuads.count() > 2) {
3479 BestLoQuad = -1;
3480 BestHiQuad = -1;
3481 }
3482 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003483
Nate Begemanb9a47b82009-02-23 08:49:38 +00003484 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3485 // the shuffle mask. If a quad is scored as -1, that means that it contains
3486 // words from all 4 input quadwords.
3487 SDValue NewV;
3488 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003489 SmallVector<int, 8> MaskV;
3490 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3491 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
3492 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
3493 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3494 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00003495 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003496
Nate Begemanb9a47b82009-02-23 08:49:38 +00003497 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3498 // source words for the shuffle, to aid later transformations.
3499 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003500 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003501 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003502 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003503 if (idx != (int)i)
3504 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003505 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003506 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003507 AllWordsInNewV = false;
3508 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003509 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003510
Nate Begemanb9a47b82009-02-23 08:49:38 +00003511 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3512 if (AllWordsInNewV) {
3513 for (int i = 0; i != 8; ++i) {
3514 int idx = MaskVals[i];
3515 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003516 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003517 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3518 if ((idx != i) && idx < 4)
3519 pshufhw = false;
3520 if ((idx != i) && idx > 3)
3521 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003522 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003523 V1 = NewV;
3524 V2Used = false;
3525 BestLoQuad = 0;
3526 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003527 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003528
Nate Begemanb9a47b82009-02-23 08:49:38 +00003529 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3530 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003531 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003532 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
3533 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003534 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003535 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003536
3537 // If we have SSSE3, and all words of the result are from 1 input vector,
3538 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3539 // is present, fall back to case 4.
3540 if (TLI.getSubtarget()->hasSSSE3()) {
3541 SmallVector<SDValue,16> pshufbMask;
3542
3543 // If we have elements from both input vectors, set the high bit of the
3544 // shuffle mask element to zero out elements that come from V2 in the V1
3545 // mask, and elements that come from V1 in the V2 mask, so that the two
3546 // results can be OR'd together.
3547 bool TwoInputs = V1Used && V2Used;
3548 for (unsigned i = 0; i != 8; ++i) {
3549 int EltIdx = MaskVals[i] * 2;
3550 if (TwoInputs && (EltIdx >= 16)) {
3551 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3552 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3553 continue;
3554 }
3555 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3556 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
3557 }
3558 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3559 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003560 DAG.getNode(ISD::BUILD_VECTOR, dl,
3561 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003562 if (!TwoInputs)
3563 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3564
3565 // Calculate the shuffle mask for the second input, shuffle it, and
3566 // OR it with the first shuffled input.
3567 pshufbMask.clear();
3568 for (unsigned i = 0; i != 8; ++i) {
3569 int EltIdx = MaskVals[i] * 2;
3570 if (EltIdx < 16) {
3571 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3572 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3573 continue;
3574 }
3575 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3576 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
3577 }
3578 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3579 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003580 DAG.getNode(ISD::BUILD_VECTOR, dl,
3581 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003582 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3583 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3584 }
3585
3586 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3587 // and update MaskVals with new element order.
3588 BitVector InOrder(8);
3589 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003590 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003591 for (int i = 0; i != 4; ++i) {
3592 int idx = MaskVals[i];
3593 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003594 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003595 InOrder.set(i);
3596 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003597 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003598 InOrder.set(i);
3599 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003600 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003601 }
3602 }
3603 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003604 MaskV.push_back(i);
3605 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3606 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003607 }
3608
3609 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3610 // and update MaskVals with the new element order.
3611 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003612 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003613 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003614 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003615 for (unsigned i = 4; i != 8; ++i) {
3616 int idx = MaskVals[i];
3617 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003618 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003619 InOrder.set(i);
3620 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003621 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003622 InOrder.set(i);
3623 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003624 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003625 }
3626 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003627 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3628 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003629 }
3630
3631 // In case BestHi & BestLo were both -1, which means each quadword has a word
3632 // from each of the four input quadwords, calculate the InOrder bitvector now
3633 // before falling through to the insert/extract cleanup.
3634 if (BestLoQuad == -1 && BestHiQuad == -1) {
3635 NewV = V1;
3636 for (int i = 0; i != 8; ++i)
3637 if (MaskVals[i] < 0 || MaskVals[i] == i)
3638 InOrder.set(i);
3639 }
3640
3641 // The other elements are put in the right place using pextrw and pinsrw.
3642 for (unsigned i = 0; i != 8; ++i) {
3643 if (InOrder[i])
3644 continue;
3645 int EltIdx = MaskVals[i];
3646 if (EltIdx < 0)
3647 continue;
3648 SDValue ExtOp = (EltIdx < 8)
3649 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
3650 DAG.getIntPtrConstant(EltIdx))
3651 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
3652 DAG.getIntPtrConstant(EltIdx - 8));
3653 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
3654 DAG.getIntPtrConstant(i));
3655 }
3656 return NewV;
3657}
3658
3659// v16i8 shuffles - Prefer shuffles in the following order:
3660// 1. [ssse3] 1 x pshufb
3661// 2. [ssse3] 2 x pshufb + 1 x por
3662// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3663static
Nate Begeman9008ca62009-04-27 18:41:29 +00003664SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3665 SelectionDAG &DAG, X86TargetLowering &TLI) {
3666 SDValue V1 = SVOp->getOperand(0);
3667 SDValue V2 = SVOp->getOperand(1);
3668 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003669 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003670 SVOp->getMask(MaskVals);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003671
3672 // If we have SSSE3, case 1 is generated when all result bytes come from
3673 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3674 // present, fall back to case 3.
3675 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3676 bool V1Only = true;
3677 bool V2Only = true;
3678 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003679 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003680 if (EltIdx < 0)
3681 continue;
3682 if (EltIdx < 16)
3683 V2Only = false;
3684 else
3685 V1Only = false;
3686 }
3687
3688 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3689 if (TLI.getSubtarget()->hasSSSE3()) {
3690 SmallVector<SDValue,16> pshufbMask;
3691
3692 // If all result elements are from one input vector, then only translate
3693 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3694 //
3695 // Otherwise, we have elements from both input vectors, and must zero out
3696 // elements that come from V2 in the first mask, and V1 in the second mask
3697 // so that we can OR them together.
3698 bool TwoInputs = !(V1Only || V2Only);
3699 for (unsigned i = 0; i != 16; ++i) {
3700 int EltIdx = MaskVals[i];
3701 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
3702 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3703 continue;
3704 }
3705 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3706 }
3707 // If all the elements are from V2, assign it to V1 and return after
3708 // building the first pshufb.
3709 if (V2Only)
3710 V1 = V2;
3711 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003712 DAG.getNode(ISD::BUILD_VECTOR, dl,
3713 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003714 if (!TwoInputs)
3715 return V1;
3716
3717 // Calculate the shuffle mask for the second input, shuffle it, and
3718 // OR it with the first shuffled input.
3719 pshufbMask.clear();
3720 for (unsigned i = 0; i != 16; ++i) {
3721 int EltIdx = MaskVals[i];
3722 if (EltIdx < 16) {
3723 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3724 continue;
3725 }
3726 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3727 }
3728 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003729 DAG.getNode(ISD::BUILD_VECTOR, dl,
3730 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003731 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3732 }
3733
3734 // No SSSE3 - Calculate in place words and then fix all out of place words
3735 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3736 // the 16 different words that comprise the two doublequadword input vectors.
3737 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3738 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
3739 SDValue NewV = V2Only ? V2 : V1;
3740 for (int i = 0; i != 8; ++i) {
3741 int Elt0 = MaskVals[i*2];
3742 int Elt1 = MaskVals[i*2+1];
3743
3744 // This word of the result is all undef, skip it.
3745 if (Elt0 < 0 && Elt1 < 0)
3746 continue;
3747
3748 // This word of the result is already in the correct place, skip it.
3749 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3750 continue;
3751 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3752 continue;
3753
3754 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3755 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3756 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003757
3758 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3759 // using a single extract together, load it and store it.
3760 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
3761 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3762 DAG.getIntPtrConstant(Elt1 / 2));
3763 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3764 DAG.getIntPtrConstant(i));
3765 continue;
3766 }
3767
Nate Begemanb9a47b82009-02-23 08:49:38 +00003768 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003769 // source byte is not also odd, shift the extracted word left 8 bits
3770 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003771 if (Elt1 >= 0) {
3772 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3773 DAG.getIntPtrConstant(Elt1 / 2));
3774 if ((Elt1 & 1) == 0)
3775 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
3776 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003777 else if (Elt0 >= 0)
3778 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3779 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003780 }
3781 // If Elt0 is defined, extract it from the appropriate source. If the
3782 // source byte is not also even, shift the extracted word right 8 bits. If
3783 // Elt1 was also defined, OR the extracted values together before
3784 // inserting them in the result.
3785 if (Elt0 >= 0) {
3786 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
3787 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3788 if ((Elt0 & 1) != 0)
3789 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
3790 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003791 else if (Elt1 >= 0)
3792 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3793 DAG.getConstant(0x00FF, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003794 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
3795 : InsElt0;
3796 }
3797 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3798 DAG.getIntPtrConstant(i));
3799 }
3800 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003801}
3802
Evan Cheng7a831ce2007-12-15 03:00:47 +00003803/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3804/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3805/// done when every pair / quad of shuffle mask elements point to elements in
3806/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003807/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3808static
Nate Begeman9008ca62009-04-27 18:41:29 +00003809SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3810 SelectionDAG &DAG,
3811 TargetLowering &TLI, DebugLoc dl) {
3812 MVT VT = SVOp->getValueType(0);
3813 SDValue V1 = SVOp->getOperand(0);
3814 SDValue V2 = SVOp->getOperand(1);
3815 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003816 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003817 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd038e042008-07-21 10:20:31 +00003818 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003819 MVT NewVT = MaskVT;
3820 switch (VT.getSimpleVT()) {
3821 default: assert(false && "Unexpected!");
Evan Cheng7a831ce2007-12-15 03:00:47 +00003822 case MVT::v4f32: NewVT = MVT::v2f64; break;
3823 case MVT::v4i32: NewVT = MVT::v2i64; break;
3824 case MVT::v8i16: NewVT = MVT::v4i32; break;
3825 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003826 }
3827
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003828 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003829 if (VT.isInteger())
Evan Cheng7a831ce2007-12-15 03:00:47 +00003830 NewVT = MVT::v2i64;
3831 else
3832 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003833 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003834 int Scale = NumElems / NewWidth;
3835 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003836 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003837 int StartIdx = -1;
3838 for (int j = 0; j < Scale; ++j) {
3839 int EltIdx = SVOp->getMaskElt(i+j);
3840 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003841 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003842 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003843 StartIdx = EltIdx - (EltIdx % Scale);
3844 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003845 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003846 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003847 if (StartIdx == -1)
3848 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003849 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003850 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003851 }
3852
Dale Johannesenace16102009-02-03 19:33:06 +00003853 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3854 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003855 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003856}
3857
Evan Chengd880b972008-05-09 21:53:03 +00003858/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003859///
Dan Gohman475871a2008-07-27 21:46:04 +00003860static SDValue getVZextMovL(MVT VT, MVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003861 SDValue SrcOp, SelectionDAG &DAG,
3862 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003863 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3864 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003865 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003866 LD = dyn_cast<LoadSDNode>(SrcOp);
3867 if (!LD) {
3868 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3869 // instead.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003870 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng7e2ff772008-05-08 00:57:18 +00003871 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3872 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3873 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3874 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3875 // PR2108
3876 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003877 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3878 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3879 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3880 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003881 SrcOp.getOperand(0)
3882 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003883 }
3884 }
3885 }
3886
Dale Johannesenace16102009-02-03 19:33:06 +00003887 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3888 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003889 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003890 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003891}
3892
Evan Chengace3c172008-07-22 21:13:36 +00003893/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3894/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003895static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003896LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3897 SDValue V1 = SVOp->getOperand(0);
3898 SDValue V2 = SVOp->getOperand(1);
3899 DebugLoc dl = SVOp->getDebugLoc();
3900 MVT VT = SVOp->getValueType(0);
3901
Evan Chengace3c172008-07-22 21:13:36 +00003902 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003903 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003904 SmallVector<int, 8> Mask1(4U, -1);
3905 SmallVector<int, 8> PermMask;
3906 SVOp->getMask(PermMask);
3907
Evan Chengace3c172008-07-22 21:13:36 +00003908 unsigned NumHi = 0;
3909 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003910 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003911 int Idx = PermMask[i];
3912 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003913 Locs[i] = std::make_pair(-1, -1);
3914 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003915 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3916 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003917 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003918 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003919 NumLo++;
3920 } else {
3921 Locs[i] = std::make_pair(1, NumHi);
3922 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003923 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003924 NumHi++;
3925 }
3926 }
3927 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003928
Evan Chengace3c172008-07-22 21:13:36 +00003929 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003930 // If no more than two elements come from either vector. This can be
3931 // implemented with two shuffles. First shuffle gather the elements.
3932 // The second shuffle, which takes the first shuffle as both of its
3933 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003934 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003935
Nate Begeman9008ca62009-04-27 18:41:29 +00003936 SmallVector<int, 8> Mask2(4U, -1);
3937
Evan Chengace3c172008-07-22 21:13:36 +00003938 for (unsigned i = 0; i != 4; ++i) {
3939 if (Locs[i].first == -1)
3940 continue;
3941 else {
3942 unsigned Idx = (i < 2) ? 0 : 4;
3943 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003944 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003945 }
3946 }
3947
Nate Begeman9008ca62009-04-27 18:41:29 +00003948 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003949 } else if (NumLo == 3 || NumHi == 3) {
3950 // Otherwise, we must have three elements from one vector, call it X, and
3951 // one element from the other, call it Y. First, use a shufps to build an
3952 // intermediate vector with the one element from Y and the element from X
3953 // that will be in the same half in the final destination (the indexes don't
3954 // matter). Then, use a shufps to build the final vector, taking the half
3955 // containing the element from Y from the intermediate, and the other half
3956 // from X.
3957 if (NumHi == 3) {
3958 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00003959 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003960 std::swap(V1, V2);
3961 }
3962
3963 // Find the element from V2.
3964 unsigned HiIndex;
3965 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003966 int Val = PermMask[HiIndex];
3967 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003968 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003969 if (Val >= 4)
3970 break;
3971 }
3972
Nate Begeman9008ca62009-04-27 18:41:29 +00003973 Mask1[0] = PermMask[HiIndex];
3974 Mask1[1] = -1;
3975 Mask1[2] = PermMask[HiIndex^1];
3976 Mask1[3] = -1;
3977 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003978
3979 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003980 Mask1[0] = PermMask[0];
3981 Mask1[1] = PermMask[1];
3982 Mask1[2] = HiIndex & 1 ? 6 : 4;
3983 Mask1[3] = HiIndex & 1 ? 4 : 6;
3984 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003985 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003986 Mask1[0] = HiIndex & 1 ? 2 : 0;
3987 Mask1[1] = HiIndex & 1 ? 0 : 2;
3988 Mask1[2] = PermMask[2];
3989 Mask1[3] = PermMask[3];
3990 if (Mask1[2] >= 0)
3991 Mask1[2] += 4;
3992 if (Mask1[3] >= 0)
3993 Mask1[3] += 4;
3994 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003995 }
Evan Chengace3c172008-07-22 21:13:36 +00003996 }
3997
3998 // Break it into (shuffle shuffle_hi, shuffle_lo).
3999 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004000 SmallVector<int,8> LoMask(4U, -1);
4001 SmallVector<int,8> HiMask(4U, -1);
4002
4003 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004004 unsigned MaskIdx = 0;
4005 unsigned LoIdx = 0;
4006 unsigned HiIdx = 2;
4007 for (unsigned i = 0; i != 4; ++i) {
4008 if (i == 2) {
4009 MaskPtr = &HiMask;
4010 MaskIdx = 1;
4011 LoIdx = 0;
4012 HiIdx = 2;
4013 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004014 int Idx = PermMask[i];
4015 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004016 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004017 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004018 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004019 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004020 LoIdx++;
4021 } else {
4022 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004023 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004024 HiIdx++;
4025 }
4026 }
4027
Nate Begeman9008ca62009-04-27 18:41:29 +00004028 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4029 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4030 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004031 for (unsigned i = 0; i != 4; ++i) {
4032 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004033 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004034 } else {
4035 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004036 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004037 }
4038 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004039 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004040}
4041
Dan Gohman475871a2008-07-27 21:46:04 +00004042SDValue
4043X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004044 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004045 SDValue V1 = Op.getOperand(0);
4046 SDValue V2 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004047 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004048 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004049 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004050 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004051 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4052 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004053 bool V1IsSplat = false;
4054 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004055
Nate Begeman9008ca62009-04-27 18:41:29 +00004056 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004057 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004058
Nate Begeman9008ca62009-04-27 18:41:29 +00004059 // Promote splats to v4f32.
4060 if (SVOp->isSplat()) {
4061 if (isMMX || NumElems < 4)
4062 return Op;
4063 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004064 }
4065
Evan Cheng7a831ce2007-12-15 03:00:47 +00004066 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4067 // do it!
4068 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004069 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004070 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004071 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004072 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng7a831ce2007-12-15 03:00:47 +00004073 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4074 // FIXME: Figure out a cleaner way to do this.
4075 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004076 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004077 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004078 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004079 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4080 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4081 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004082 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004083 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004084 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4085 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004086 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004087 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004088 }
4089 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004090
4091 if (X86::isPSHUFDMask(SVOp))
4092 return Op;
4093
Evan Chengf26ffe92008-05-29 08:22:04 +00004094 // Check if this can be converted into a logical shift.
4095 bool isLeft = false;
4096 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004097 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004098 bool isShift = getSubtarget()->hasSSE2() &&
4099 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004100 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004101 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004102 // v_set0 + movlhps or movhlps, etc.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004103 MVT EVT = VT.getVectorElementType();
4104 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004105 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004106 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004107
4108 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004109 if (V1IsUndef)
4110 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004111 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004112 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004113 if (!isMMX)
4114 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004115 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004116
4117 // FIXME: fold these into legal mask.
4118 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4119 X86::isMOVSLDUPMask(SVOp) ||
4120 X86::isMOVHLPSMask(SVOp) ||
4121 X86::isMOVHPMask(SVOp) ||
4122 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004123 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004124
Nate Begeman9008ca62009-04-27 18:41:29 +00004125 if (ShouldXformToMOVHLPS(SVOp) ||
4126 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4127 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004128
Evan Chengf26ffe92008-05-29 08:22:04 +00004129 if (isShift) {
4130 // No better options. Use a vshl / vsrl.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004131 MVT EVT = VT.getVectorElementType();
4132 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004133 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004134 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004135
Evan Cheng9eca5e82006-10-25 21:49:50 +00004136 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004137 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4138 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004139 V1IsSplat = isSplatVector(V1.getNode());
4140 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004141
Chris Lattner8a594482007-11-25 00:24:49 +00004142 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004143 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004144 Op = CommuteVectorShuffle(SVOp, DAG);
4145 SVOp = cast<ShuffleVectorSDNode>(Op);
4146 V1 = SVOp->getOperand(0);
4147 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004148 std::swap(V1IsSplat, V2IsSplat);
4149 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004150 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004151 }
4152
Nate Begeman9008ca62009-04-27 18:41:29 +00004153 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4154 // Shuffling low element of v1 into undef, just return v1.
4155 if (V2IsUndef)
4156 return V1;
4157 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4158 // the instruction selector will not match, so get a canonical MOVL with
4159 // swapped operands to undo the commute.
4160 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004161 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004162
Nate Begeman9008ca62009-04-27 18:41:29 +00004163 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4164 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4165 X86::isUNPCKLMask(SVOp) ||
4166 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004167 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004168
Evan Cheng9bbbb982006-10-25 20:48:19 +00004169 if (V2IsSplat) {
4170 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004171 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004172 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004173 SDValue NewMask = NormalizeMask(SVOp, DAG);
4174 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4175 if (NSVOp != SVOp) {
4176 if (X86::isUNPCKLMask(NSVOp, true)) {
4177 return NewMask;
4178 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4179 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004180 }
4181 }
4182 }
4183
Evan Cheng9eca5e82006-10-25 21:49:50 +00004184 if (Commuted) {
4185 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004186 // FIXME: this seems wrong.
4187 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4188 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4189 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4190 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4191 X86::isUNPCKLMask(NewSVOp) ||
4192 X86::isUNPCKHMask(NewSVOp))
4193 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004194 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004195
Nate Begemanb9a47b82009-02-23 08:49:38 +00004196 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004197
4198 // Normalize the node to match x86 shuffle ops if needed
4199 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4200 return CommuteVectorShuffle(SVOp, DAG);
4201
4202 // Check for legal shuffle and return?
4203 SmallVector<int, 16> PermMask;
4204 SVOp->getMask(PermMask);
4205 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004206 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004207
Evan Cheng14b32e12007-12-11 01:46:18 +00004208 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4209 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004210 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004211 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004212 return NewOp;
4213 }
4214
Nate Begemanb9a47b82009-02-23 08:49:38 +00004215 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004216 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004217 if (NewOp.getNode())
4218 return NewOp;
4219 }
4220
Evan Chengace3c172008-07-22 21:13:36 +00004221 // Handle all 4 wide cases with a number of shuffles except for MMX.
4222 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004223 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004224
Dan Gohman475871a2008-07-27 21:46:04 +00004225 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004226}
4227
Dan Gohman475871a2008-07-27 21:46:04 +00004228SDValue
4229X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004230 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004231 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004232 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004233 if (VT.getSizeInBits() == 8) {
Dale Johannesenace16102009-02-03 19:33:06 +00004234 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004235 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004236 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004237 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004238 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004239 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004240 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4241 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4242 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004243 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4244 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4245 DAG.getNode(ISD::BIT_CONVERT, dl,
4246 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004247 Op.getOperand(0)),
4248 Op.getOperand(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004249 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004250 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004251 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004252 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004253 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng62a3f152008-03-24 21:52:23 +00004254 } else if (VT == MVT::f32) {
4255 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4256 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004257 // result has a single use which is a store or a bitcast to i32. And in
4258 // the case of a store, it's not worth it if the index is a constant 0,
4259 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004260 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004261 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004262 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004263 if ((User->getOpcode() != ISD::STORE ||
4264 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4265 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004266 (User->getOpcode() != ISD::BIT_CONVERT ||
4267 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004268 return SDValue();
Dale Johannesenace16102009-02-03 19:33:06 +00004269 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004270 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004271 Op.getOperand(0)),
4272 Op.getOperand(1));
4273 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004274 } else if (VT == MVT::i32) {
4275 // ExtractPS works with constant index.
4276 if (isa<ConstantSDNode>(Op.getOperand(1)))
4277 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004278 }
Dan Gohman475871a2008-07-27 21:46:04 +00004279 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004280}
4281
4282
Dan Gohman475871a2008-07-27 21:46:04 +00004283SDValue
4284X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004285 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004286 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004287
Evan Cheng62a3f152008-03-24 21:52:23 +00004288 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004289 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004290 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004291 return Res;
4292 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004293
Duncan Sands83ec4b62008-06-06 12:08:01 +00004294 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004295 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004296 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004297 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004298 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004299 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004300 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004301 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4302 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004303 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004304 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004305 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004306 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004307 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004308 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004309 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004310 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004311 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004312 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004313 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004314 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004315 if (Idx == 0)
4316 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004317
Evan Cheng0db9fe62006-04-25 20:13:52 +00004318 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004319 int Mask[4] = { Idx, -1, -1, -1 };
4320 MVT VVT = Op.getOperand(0).getValueType();
4321 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4322 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004323 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004324 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004325 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004326 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4327 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4328 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004329 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004330 if (Idx == 0)
4331 return Op;
4332
4333 // UNPCKHPD the element to the lowest double word, then movsd.
4334 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4335 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004336 int Mask[2] = { 1, -1 };
4337 MVT VVT = Op.getOperand(0).getValueType();
4338 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4339 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004340 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004341 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004342 }
4343
Dan Gohman475871a2008-07-27 21:46:04 +00004344 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004345}
4346
Dan Gohman475871a2008-07-27 21:46:04 +00004347SDValue
4348X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands83ec4b62008-06-06 12:08:01 +00004349 MVT VT = Op.getValueType();
4350 MVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004351 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004352
Dan Gohman475871a2008-07-27 21:46:04 +00004353 SDValue N0 = Op.getOperand(0);
4354 SDValue N1 = Op.getOperand(1);
4355 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004356
Dan Gohmanef521f12008-08-14 22:53:18 +00004357 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4358 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004359 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004360 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004361 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4362 // argument.
4363 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004364 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004365 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004366 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004367 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanc0573b12008-08-14 22:43:26 +00004368 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004369 // Bits [7:6] of the constant are the source select. This will always be
4370 // zero here. The DAG Combiner may combine an extract_elt index into these
4371 // bits. For example (insert (extract, 3), 2) could be matched by putting
4372 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004373 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004374 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004375 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004376 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004377 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004378 // Create this as a scalar to vector..
4379 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004380 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Eric Christopherfbd66872009-07-24 00:33:09 +00004381 } else if (EVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
4382 // PINSR* works with constant index.
4383 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004384 }
Dan Gohman475871a2008-07-27 21:46:04 +00004385 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004386}
4387
Dan Gohman475871a2008-07-27 21:46:04 +00004388SDValue
4389X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004390 MVT VT = Op.getValueType();
4391 MVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004392
4393 if (Subtarget->hasSSE41())
4394 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4395
Evan Cheng794405e2007-12-12 07:55:34 +00004396 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004397 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004398
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004399 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004400 SDValue N0 = Op.getOperand(0);
4401 SDValue N1 = Op.getOperand(1);
4402 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004403
Eli Friedman30e71eb2009-06-06 06:32:50 +00004404 if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004405 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4406 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004407 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004408 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004409 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004410 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004411 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004412 }
Dan Gohman475871a2008-07-27 21:46:04 +00004413 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004414}
4415
Dan Gohman475871a2008-07-27 21:46:04 +00004416SDValue
4417X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004418 DebugLoc dl = Op.getDebugLoc();
Evan Cheng52672b82008-07-22 18:39:19 +00004419 if (Op.getValueType() == MVT::v2f32)
Dale Johannesenace16102009-02-03 19:33:06 +00004420 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4421 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4422 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004423 Op.getOperand(0))));
4424
Rafael Espindoladef390a2009-08-03 02:45:34 +00004425 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
Rafael Espindolacc2b67a2009-08-03 03:00:05 +00004426 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004427
Dale Johannesenace16102009-02-03 19:33:06 +00004428 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004429 MVT VT = MVT::v2i32;
4430 switch (Op.getValueType().getSimpleVT()) {
Evan Chengefec7512008-02-18 23:04:32 +00004431 default: break;
4432 case MVT::v16i8:
4433 case MVT::v8i16:
4434 VT = MVT::v4i32;
4435 break;
4436 }
Dale Johannesenace16102009-02-03 19:33:06 +00004437 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4438 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004439}
4440
Bill Wendling056292f2008-09-16 21:48:12 +00004441// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4442// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4443// one of the above mentioned nodes. It has to be wrapped because otherwise
4444// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4445// be used to form addressing mode. These wrapped nodes will be selected
4446// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004447SDValue
4448X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004449 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Chris Lattner41621a22009-06-26 19:22:52 +00004450
4451 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4452 // global base reg.
4453 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004454 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004455
Chris Lattner4f066492009-07-11 20:29:19 +00004456 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004457 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004458 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004459 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004460 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004461 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004462 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner41621a22009-06-26 19:22:52 +00004463
Evan Cheng1606e8e2009-03-13 07:51:59 +00004464 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004465 CP->getAlignment(),
4466 CP->getOffset(), OpFlag);
4467 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004468 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004469 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004470 if (OpFlag) {
4471 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004472 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004473 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004474 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004475 }
4476
4477 return Result;
4478}
4479
Chris Lattner18c59872009-06-27 04:16:01 +00004480SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4481 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4482
4483 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4484 // global base reg.
4485 unsigned char OpFlag = 0;
4486 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004487
Chris Lattner4f066492009-07-11 20:29:19 +00004488 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004489 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004490 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004491 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004492 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004493 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004494 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004495
4496 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4497 OpFlag);
4498 DebugLoc DL = JT->getDebugLoc();
4499 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4500
4501 // With PIC, the address is actually $g + Offset.
4502 if (OpFlag) {
4503 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4504 DAG.getNode(X86ISD::GlobalBaseReg,
4505 DebugLoc::getUnknownLoc(), getPointerTy()),
4506 Result);
4507 }
4508
4509 return Result;
4510}
4511
4512SDValue
4513X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4514 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4515
4516 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4517 // global base reg.
4518 unsigned char OpFlag = 0;
4519 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattner4f066492009-07-11 20:29:19 +00004520 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004521 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004522 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004523 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004524 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004525 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004526 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004527
4528 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
4529
4530 DebugLoc DL = Op.getDebugLoc();
4531 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4532
4533
4534 // With PIC, the address is actually $g + Offset.
4535 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004536 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004537 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4538 DAG.getNode(X86ISD::GlobalBaseReg,
4539 DebugLoc::getUnknownLoc(),
4540 getPointerTy()),
4541 Result);
4542 }
4543
4544 return Result;
4545}
4546
Dan Gohman475871a2008-07-27 21:46:04 +00004547SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004548X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004549 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004550 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004551 // Create the TargetGlobalAddress node, folding in the constant
4552 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004553 unsigned char OpFlags =
4554 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Dan Gohman6520e202008-10-18 02:06:02 +00004555 SDValue Result;
Chris Lattner36c25012009-07-10 07:34:39 +00004556 if (OpFlags == X86II::MO_NO_FLAG && isInt32(Offset)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004557 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004558 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004559 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004560 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004561 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004562 }
4563
Chris Lattner4f066492009-07-11 20:29:19 +00004564 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner18c59872009-06-27 04:16:01 +00004565 getTargetMachine().getCodeModel() == CodeModel::Small)
4566 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4567 else
4568 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004569
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004570 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004571 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004572 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4573 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004574 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004575 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004576
Chris Lattner36c25012009-07-10 07:34:39 +00004577 // For globals that require a load from a stub to get the address, emit the
4578 // load.
4579 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004580 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004581 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004582
Dan Gohman6520e202008-10-18 02:06:02 +00004583 // If there was a non-zero offset that we didn't fold, create an explicit
4584 // addition for it.
4585 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004586 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004587 DAG.getConstant(Offset, getPointerTy()));
4588
Evan Cheng0db9fe62006-04-25 20:13:52 +00004589 return Result;
4590}
4591
Evan Chengda43bcf2008-09-24 00:05:32 +00004592SDValue
4593X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4594 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004595 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004596 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004597}
4598
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004599static SDValue
4600GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004601 SDValue *InFlag, const MVT PtrVT, unsigned ReturnReg,
4602 unsigned char OperandFlags) {
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004603 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4604 DebugLoc dl = GA->getDebugLoc();
4605 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4606 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004607 GA->getOffset(),
4608 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004609 if (InFlag) {
4610 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004611 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004612 } else {
4613 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004614 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004615 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004616 SDValue Flag = Chain.getValue(1);
4617 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004618}
4619
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004620// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004621static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004622LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004623 const MVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004624 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004625 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4626 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004627 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004628 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004629 PtrVT), InFlag);
4630 InFlag = Chain.getValue(1);
4631
Chris Lattnerb903bed2009-06-26 21:20:29 +00004632 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004633}
4634
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004635// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004636static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004637LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004638 const MVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004639 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4640 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004641}
4642
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004643// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4644// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004645static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004646 const MVT PtrVT, TLSModel::Model model,
4647 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004648 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004649 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004650 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4651 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004652 DAG.getRegister(is64Bit? X86::FS : X86::GS,
4653 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004654
4655 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4656 NULL, 0);
4657
Chris Lattnerb903bed2009-06-26 21:20:29 +00004658 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004659 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4660 // initialexec.
4661 unsigned WrapperKind = X86ISD::Wrapper;
4662 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004663 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004664 } else if (is64Bit) {
4665 assert(model == TLSModel::InitialExec);
4666 OperandFlags = X86II::MO_GOTTPOFF;
4667 WrapperKind = X86ISD::WrapperRIP;
4668 } else {
4669 assert(model == TLSModel::InitialExec);
4670 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004671 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004672
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004673 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4674 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004675 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004676 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004677 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004678
Rafael Espindola9a580232009-02-27 13:37:18 +00004679 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004680 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004681 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004682
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004683 // The address of the thread local variable is the add of the thread
4684 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004685 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004686}
4687
Dan Gohman475871a2008-07-27 21:46:04 +00004688SDValue
4689X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004690 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004691 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004692 assert(Subtarget->isTargetELF() &&
4693 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004694 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004695 const GlobalValue *GV = GA->getGlobal();
4696
4697 // If GV is an alias then use the aliasee for determining
4698 // thread-localness.
4699 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4700 GV = GA->resolveAliasedGlobal(false);
4701
4702 TLSModel::Model model = getTLSModel(GV,
4703 getTargetMachine().getRelocationModel());
4704
4705 switch (model) {
4706 case TLSModel::GeneralDynamic:
4707 case TLSModel::LocalDynamic: // not implemented
4708 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004709 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004710 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4711
4712 case TLSModel::InitialExec:
4713 case TLSModel::LocalExec:
4714 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4715 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004716 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004717
Torok Edwinc23197a2009-07-14 16:55:14 +00004718 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004719 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004720}
4721
Evan Cheng0db9fe62006-04-25 20:13:52 +00004722
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004723/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004724/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004725SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004726 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00004727 MVT VT = Op.getValueType();
4728 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004729 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004730 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004731 SDValue ShOpLo = Op.getOperand(0);
4732 SDValue ShOpHi = Op.getOperand(1);
4733 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00004734 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
4735 DAG.getConstant(VTBits - 1, MVT::i8))
4736 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004737
Dan Gohman475871a2008-07-27 21:46:04 +00004738 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004739 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004740 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4741 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004742 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004743 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4744 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004745 }
Evan Chenge3413162006-01-09 18:33:28 +00004746
Dale Johannesenace16102009-02-03 19:33:06 +00004747 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Chris Lattner31dcfe62009-07-29 05:48:09 +00004748 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004749 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner31dcfe62009-07-29 05:48:09 +00004750 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004751
Dan Gohman475871a2008-07-27 21:46:04 +00004752 SDValue Hi, Lo;
4753 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4754 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4755 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004756
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004757 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004758 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4759 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004760 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004761 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4762 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004763 }
4764
Dan Gohman475871a2008-07-27 21:46:04 +00004765 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004766 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004767}
Evan Chenga3195e82006-01-12 22:54:21 +00004768
Dan Gohman475871a2008-07-27 21:46:04 +00004769SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004770 MVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004771
4772 if (SrcVT.isVector()) {
4773 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
4774 return Op;
4775 }
4776 return SDValue();
4777 }
4778
Duncan Sands8e4eb092008-06-08 20:54:56 +00004779 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004780 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004781
Eli Friedman36df4992009-05-27 00:47:34 +00004782 // These are really Legal; return the operand so the caller accepts it as
4783 // Legal.
Chris Lattnerb09916b2008-02-27 05:57:41 +00004784 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004785 return Op;
4786 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
4787 Subtarget->is64Bit()) {
4788 return Op;
4789 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004790
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004791 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004792 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004793 MachineFunction &MF = DAG.getMachineFunction();
4794 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004795 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004796 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004797 StackSlot,
4798 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004799 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4800}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004801
Eli Friedman948e95a2009-05-23 09:59:16 +00004802SDValue X86TargetLowering::BuildFILD(SDValue Op, MVT SrcVT, SDValue Chain,
4803 SDValue StackSlot,
4804 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004805 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004806 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004807 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004808 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004809 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00004810 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4811 else
Dale Johannesen849f2142007-07-03 00:53:03 +00004812 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004813 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004814 Ops.push_back(Chain);
4815 Ops.push_back(StackSlot);
4816 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004817 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004818 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004819
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004820 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004821 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004822 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004823
4824 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4825 // shouldn't be necessary except that RFP cannot be live across
4826 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004827 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004828 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004829 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00004830 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004831 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004832 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004833 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004834 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004835 Ops.push_back(DAG.getValueType(Op.getValueType()));
4836 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004837 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4838 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004839 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004840 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004841
Evan Cheng0db9fe62006-04-25 20:13:52 +00004842 return Result;
4843}
4844
Bill Wendling8b8a6362009-01-17 03:56:04 +00004845// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4846SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4847 // This algorithm is not obvious. Here it is in C code, more or less:
4848 /*
4849 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4850 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4851 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004852
Bill Wendling8b8a6362009-01-17 03:56:04 +00004853 // Copy ints to xmm registers.
4854 __m128i xh = _mm_cvtsi32_si128( hi );
4855 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004856
Bill Wendling8b8a6362009-01-17 03:56:04 +00004857 // Combine into low half of a single xmm register.
4858 __m128i x = _mm_unpacklo_epi32( xh, xl );
4859 __m128d d;
4860 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004861
Bill Wendling8b8a6362009-01-17 03:56:04 +00004862 // Merge in appropriate exponents to give the integer bits the right
4863 // magnitude.
4864 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004865
Bill Wendling8b8a6362009-01-17 03:56:04 +00004866 // Subtract away the biases to deal with the IEEE-754 double precision
4867 // implicit 1.
4868 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004869
Bill Wendling8b8a6362009-01-17 03:56:04 +00004870 // All conversions up to here are exact. The correctly rounded result is
4871 // calculated using the current rounding mode using the following
4872 // horizontal add.
4873 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4874 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4875 // store doesn't really need to be here (except
4876 // maybe to zero the other double)
4877 return sd;
4878 }
4879 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004880
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004881 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00004882 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00004883
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004884 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004885 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00004886 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
4887 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
4888 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
4889 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00004890 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004891 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004892
Bill Wendling8b8a6362009-01-17 03:56:04 +00004893 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00004894 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004895 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00004896 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004897 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00004898 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004899 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004900
Dale Johannesenace16102009-02-03 19:33:06 +00004901 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4902 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004903 Op.getOperand(0),
4904 DAG.getIntPtrConstant(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004905 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4906 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004907 Op.getOperand(0),
4908 DAG.getIntPtrConstant(0)));
Nate Begeman9008ca62009-04-27 18:41:29 +00004909 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
Dale Johannesenace16102009-02-03 19:33:06 +00004910 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004911 PseudoSourceValue::getConstantPool(), 0,
4912 false, 16);
Nate Begeman9008ca62009-04-27 18:41:29 +00004913 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Dale Johannesenace16102009-02-03 19:33:06 +00004914 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4915 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004916 PseudoSourceValue::getConstantPool(), 0,
4917 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004918 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004919
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004920 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004921 int ShufMask[2] = { 1, -1 };
4922 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4923 DAG.getUNDEF(MVT::v2f64), ShufMask);
Dale Johannesenace16102009-02-03 19:33:06 +00004924 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4925 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004926 DAG.getIntPtrConstant(0));
4927}
4928
Bill Wendling8b8a6362009-01-17 03:56:04 +00004929// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4930SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004931 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004932 // FP constant to bias correct the final result.
4933 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
4934 MVT::f64);
4935
4936 // Load the 32-bit value into an XMM register.
Dale Johannesenace16102009-02-03 19:33:06 +00004937 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4938 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004939 Op.getOperand(0),
4940 DAG.getIntPtrConstant(0)));
4941
Dale Johannesenace16102009-02-03 19:33:06 +00004942 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4943 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004944 DAG.getIntPtrConstant(0));
4945
4946 // Or the load with the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004947 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4948 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4949 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004950 MVT::v2f64, Load)),
Dale Johannesenace16102009-02-03 19:33:06 +00004951 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4952 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004953 MVT::v2f64, Bias)));
Dale Johannesenace16102009-02-03 19:33:06 +00004954 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4955 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004956 DAG.getIntPtrConstant(0));
4957
4958 // Subtract the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004959 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004960
4961 // Handle final rounding.
Bill Wendling030939c2009-01-17 07:40:19 +00004962 MVT DestVT = Op.getValueType();
4963
4964 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004965 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00004966 DAG.getIntPtrConstant(0));
4967 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004968 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00004969 }
4970
4971 // Handle final rounding.
4972 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00004973}
4974
4975SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00004976 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004977 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004978
Evan Chenga06ec9e2009-01-19 08:08:22 +00004979 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
4980 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
4981 // the optimization here.
4982 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00004983 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00004984
4985 MVT SrcVT = N0.getValueType();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004986 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00004987 // We only handle SSE2 f64 target here; caller can expand the rest.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004988 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00004989 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00004990
Bill Wendling8b8a6362009-01-17 03:56:04 +00004991 return LowerUINT_TO_FP_i64(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00004992 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00004993 return LowerUINT_TO_FP_i32(Op, DAG);
4994 }
4995
Eli Friedman948e95a2009-05-23 09:59:16 +00004996 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
4997
4998 // Make a 64-bit buffer, and use it to build an FILD.
4999 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
5000 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5001 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5002 getPointerTy(), StackSlot, WordOff);
5003 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5004 StackSlot, NULL, 0);
5005 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5006 OffsetSlot, NULL, 0);
5007 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005008}
5009
Dan Gohman475871a2008-07-27 21:46:04 +00005010std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005011FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005012 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005013
5014 MVT DstTy = Op.getValueType();
5015
5016 if (!IsSigned) {
5017 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5018 DstTy = MVT::i64;
5019 }
5020
5021 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5022 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005023 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005024
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005025 // These are really Legal.
Eli Friedman948e95a2009-05-23 09:59:16 +00005026 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005027 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005028 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005029 if (Subtarget->is64Bit() &&
Eli Friedman948e95a2009-05-23 09:59:16 +00005030 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005031 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005032 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005033
Evan Cheng87c89352007-10-15 20:11:21 +00005034 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5035 // stack slot.
5036 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005037 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005038 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005039 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eli Friedman948e95a2009-05-23 09:59:16 +00005040
Evan Cheng0db9fe62006-04-25 20:13:52 +00005041 unsigned Opc;
Eli Friedman948e95a2009-05-23 09:59:16 +00005042 switch (DstTy.getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005043 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Chris Lattner27a6c732007-11-24 07:07:01 +00005044 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5045 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5046 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005047 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005048
Dan Gohman475871a2008-07-27 21:46:04 +00005049 SDValue Chain = DAG.getEntryNode();
5050 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005051 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Eli Friedman948e95a2009-05-23 09:59:16 +00005052 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005053 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005054 PseudoSourceValue::getFixedStack(SSFI), 0);
Dale Johannesen849f2142007-07-03 00:53:03 +00005055 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005056 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005057 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5058 };
Dale Johannesenace16102009-02-03 19:33:06 +00005059 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005060 Chain = Value.getValue(1);
5061 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5062 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5063 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005064
Evan Cheng0db9fe62006-04-25 20:13:52 +00005065 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005066 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesenace16102009-02-03 19:33:06 +00005067 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005068
Chris Lattner27a6c732007-11-24 07:07:01 +00005069 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005070}
5071
Dan Gohman475871a2008-07-27 21:46:04 +00005072SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005073 if (Op.getValueType().isVector()) {
5074 if (Op.getValueType() == MVT::v2i32 &&
5075 Op.getOperand(0).getValueType() == MVT::v2f64) {
5076 return Op;
5077 }
5078 return SDValue();
5079 }
5080
Eli Friedman948e95a2009-05-23 09:59:16 +00005081 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005082 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005083 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5084 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005085
Chris Lattner27a6c732007-11-24 07:07:01 +00005086 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005087 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005088 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005089}
5090
Eli Friedman948e95a2009-05-23 09:59:16 +00005091SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5092 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5093 SDValue FIST = Vals.first, StackSlot = Vals.second;
5094 assert(FIST.getNode() && "Unexpected failure");
5095
5096 // Load the result.
5097 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5098 FIST, StackSlot, NULL, 0);
5099}
5100
Dan Gohman475871a2008-07-27 21:46:04 +00005101SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005102 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005103 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005104 MVT VT = Op.getValueType();
5105 MVT EltVT = VT;
5106 if (VT.isVector())
5107 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005108 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005109 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005110 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005111 CV.push_back(C);
5112 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005113 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005114 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005115 CV.push_back(C);
5116 CV.push_back(C);
5117 CV.push_back(C);
5118 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005119 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005120 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005121 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005122 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005123 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005124 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005125 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005126}
5127
Dan Gohman475871a2008-07-27 21:46:04 +00005128SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005129 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005130 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005131 MVT VT = Op.getValueType();
5132 MVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00005133 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005134 if (VT.isVector()) {
5135 EltVT = VT.getVectorElementType();
5136 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00005137 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005138 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005139 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005140 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005141 CV.push_back(C);
5142 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005143 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005144 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005145 CV.push_back(C);
5146 CV.push_back(C);
5147 CV.push_back(C);
5148 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005149 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005150 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005151 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005152 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005153 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005154 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005155 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005156 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5157 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michelfdc40a02009-02-17 22:15:04 +00005158 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005159 Op.getOperand(0)),
5160 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005161 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005162 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005163 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005164}
5165
Dan Gohman475871a2008-07-27 21:46:04 +00005166SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005167 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005168 SDValue Op0 = Op.getOperand(0);
5169 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005170 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005171 MVT VT = Op.getValueType();
5172 MVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005173
5174 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005175 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005176 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005177 SrcVT = VT;
5178 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005179 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005180 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005181 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005182 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005183 }
5184
5185 // At this point the operands and the result should have the same
5186 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005187
Evan Cheng68c47cb2007-01-05 07:55:56 +00005188 // First get the sign bit of second operand.
5189 std::vector<Constant*> CV;
5190 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005191 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5192 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005193 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005194 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5195 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5196 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5197 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005198 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005199 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005200 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005201 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005202 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005203 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005204 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005205
5206 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005207 if (SrcVT.bitsGT(VT)) {
Evan Cheng68c47cb2007-01-05 07:55:56 +00005208 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesenace16102009-02-03 19:33:06 +00005209 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5210 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Evan Cheng68c47cb2007-01-05 07:55:56 +00005211 DAG.getConstant(32, MVT::i32));
Dale Johannesenace16102009-02-03 19:33:06 +00005212 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5213 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005214 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005215 }
5216
Evan Cheng73d6cf12007-01-05 21:37:56 +00005217 // Clear first operand sign bit.
5218 CV.clear();
5219 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005220 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5221 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005222 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005223 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5224 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5225 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5226 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005227 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005228 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005229 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005230 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005231 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005232 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005233 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005234
5235 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005236 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005237}
5238
Dan Gohman076aee32009-03-04 19:44:21 +00005239/// Emit nodes that will be selected as "test Op0,Op0", or something
5240/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005241SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5242 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005243 DebugLoc dl = Op.getDebugLoc();
5244
Dan Gohman31125812009-03-07 01:58:32 +00005245 // CF and OF aren't always set the way we want. Determine which
5246 // of these we need.
5247 bool NeedCF = false;
5248 bool NeedOF = false;
5249 switch (X86CC) {
5250 case X86::COND_A: case X86::COND_AE:
5251 case X86::COND_B: case X86::COND_BE:
5252 NeedCF = true;
5253 break;
5254 case X86::COND_G: case X86::COND_GE:
5255 case X86::COND_L: case X86::COND_LE:
5256 case X86::COND_O: case X86::COND_NO:
5257 NeedOF = true;
5258 break;
5259 default: break;
5260 }
5261
Dan Gohman076aee32009-03-04 19:44:21 +00005262 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005263 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5264 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5265 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005266 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005267 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005268 switch (Op.getNode()->getOpcode()) {
5269 case ISD::ADD:
5270 // Due to an isel shortcoming, be conservative if this add is likely to
5271 // be selected as part of a load-modify-store instruction. When the root
5272 // node in a match is a store, isel doesn't know how to remap non-chain
5273 // non-flag uses of other nodes in the match, such as the ADD in this
5274 // case. This leads to the ADD being left around and reselected, with
5275 // the result being two adds in the output.
5276 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5277 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5278 if (UI->getOpcode() == ISD::STORE)
5279 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005280 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005281 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5282 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005283 if (C->getAPIntValue() == 1) {
5284 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005285 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005286 break;
5287 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005288 // An add of negative one (subtract of one) will be selected as a DEC.
5289 if (C->getAPIntValue().isAllOnesValue()) {
5290 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005291 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005292 break;
5293 }
5294 }
Dan Gohman076aee32009-03-04 19:44:21 +00005295 // Otherwise use a regular EFLAGS-setting add.
5296 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005297 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005298 break;
5299 case ISD::SUB:
5300 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5301 // likely to be selected as part of a load-modify-store instruction.
5302 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5303 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5304 if (UI->getOpcode() == ISD::STORE)
5305 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005306 // Otherwise use a regular EFLAGS-setting sub.
5307 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005308 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005309 break;
5310 case X86ISD::ADD:
5311 case X86ISD::SUB:
5312 case X86ISD::INC:
5313 case X86ISD::DEC:
5314 return SDValue(Op.getNode(), 1);
5315 default:
5316 default_case:
5317 break;
5318 }
5319 if (Opcode != 0) {
Dan Gohmanfc166572009-04-09 23:54:40 +00005320 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005321 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005322 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005323 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005324 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005325 DAG.ReplaceAllUsesWith(Op, New);
5326 return SDValue(New.getNode(), 1);
5327 }
5328 }
5329
5330 // Otherwise just emit a CMP with 0, which is the TEST pattern.
5331 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
5332 DAG.getConstant(0, Op.getValueType()));
5333}
5334
5335/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5336/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005337SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5338 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005339 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5340 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005341 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005342
5343 DebugLoc dl = Op0.getDebugLoc();
5344 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5345}
5346
Dan Gohman475871a2008-07-27 21:46:04 +00005347SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00005348 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005349 SDValue Op0 = Op.getOperand(0);
5350 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005351 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005352 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005353
Dan Gohmane5af2d32009-01-29 01:59:02 +00005354 // Lower (X & (1 << N)) == 0 to BT(X, N).
5355 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5356 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005357 if (Op0.getOpcode() == ISD::AND &&
5358 Op0.hasOneUse() &&
5359 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005360 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005361 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005362 SDValue LHS, RHS;
5363 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5364 if (ConstantSDNode *Op010C =
5365 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5366 if (Op010C->getZExtValue() == 1) {
5367 LHS = Op0.getOperand(0);
5368 RHS = Op0.getOperand(1).getOperand(1);
5369 }
5370 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5371 if (ConstantSDNode *Op000C =
5372 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5373 if (Op000C->getZExtValue() == 1) {
5374 LHS = Op0.getOperand(1);
5375 RHS = Op0.getOperand(0).getOperand(1);
5376 }
5377 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5378 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5379 SDValue AndLHS = Op0.getOperand(0);
5380 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5381 LHS = AndLHS.getOperand(0);
5382 RHS = AndLHS.getOperand(1);
5383 }
5384 }
Evan Cheng0488db92007-09-25 01:57:46 +00005385
Dan Gohmane5af2d32009-01-29 01:59:02 +00005386 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005387 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5388 // instruction. Since the shift amount is in-range-or-undefined, we know
5389 // that doing a bittest on the i16 value is ok. We extend to i32 because
5390 // the encoding for the i16 version is larger than the i32 version.
5391 if (LHS.getValueType() == MVT::i8)
Dale Johannesenace16102009-02-03 19:33:06 +00005392 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005393
5394 // If the operand types disagree, extend the shift amount to match. Since
5395 // BT ignores high bits (like shifts) we can use anyextend.
5396 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005397 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005398
Dale Johannesenace16102009-02-03 19:33:06 +00005399 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005400 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesenace16102009-02-03 19:33:06 +00005401 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnere55484e2008-12-25 05:34:37 +00005402 DAG.getConstant(Cond, MVT::i8), BT);
5403 }
5404 }
5405
5406 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5407 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005408
Dan Gohman31125812009-03-07 01:58:32 +00005409 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Dale Johannesenace16102009-02-03 19:33:06 +00005410 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner43287082008-12-24 00:11:37 +00005411 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005412}
5413
Dan Gohman475871a2008-07-27 21:46:04 +00005414SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5415 SDValue Cond;
5416 SDValue Op0 = Op.getOperand(0);
5417 SDValue Op1 = Op.getOperand(1);
5418 SDValue CC = Op.getOperand(2);
Nate Begeman30a0de92008-07-17 16:51:19 +00005419 MVT VT = Op.getValueType();
5420 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5421 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005422 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005423
5424 if (isFP) {
5425 unsigned SSECC = 8;
Evan Chenge9d50352008-08-05 22:19:15 +00005426 MVT VT0 = Op0.getValueType();
5427 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5428 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005429 bool Swap = false;
5430
5431 switch (SetCCOpcode) {
5432 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005433 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005434 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005435 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005436 case ISD::SETGT: Swap = true; // Fallthrough
5437 case ISD::SETLT:
5438 case ISD::SETOLT: SSECC = 1; break;
5439 case ISD::SETOGE:
5440 case ISD::SETGE: Swap = true; // Fallthrough
5441 case ISD::SETLE:
5442 case ISD::SETOLE: SSECC = 2; break;
5443 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005444 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005445 case ISD::SETNE: SSECC = 4; break;
5446 case ISD::SETULE: Swap = true;
5447 case ISD::SETUGE: SSECC = 5; break;
5448 case ISD::SETULT: Swap = true;
5449 case ISD::SETUGT: SSECC = 6; break;
5450 case ISD::SETO: SSECC = 7; break;
5451 }
5452 if (Swap)
5453 std::swap(Op0, Op1);
5454
Nate Begemanfb8ead02008-07-25 19:05:58 +00005455 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005456 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005457 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005458 SDValue UNORD, EQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005459 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5460 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5461 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005462 }
5463 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005464 SDValue ORD, NEQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005465 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5466 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5467 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005468 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005469 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005470 }
5471 // Handle all other FP comparisons here.
Dale Johannesenace16102009-02-03 19:33:06 +00005472 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005473 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005474
Nate Begeman30a0de92008-07-17 16:51:19 +00005475 // We are handling one of the integer comparisons here. Since SSE only has
5476 // GT and EQ comparisons for integer, swapping operands and multiple
5477 // operations may be required for some comparisons.
5478 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5479 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005480
Nate Begeman30a0de92008-07-17 16:51:19 +00005481 switch (VT.getSimpleVT()) {
5482 default: break;
Eli Friedman3dae2842009-07-22 01:06:52 +00005483 case MVT::v8i8:
Nate Begeman30a0de92008-07-17 16:51:19 +00005484 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Eli Friedman3dae2842009-07-22 01:06:52 +00005485 case MVT::v4i16:
Nate Begeman30a0de92008-07-17 16:51:19 +00005486 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Eli Friedman3dae2842009-07-22 01:06:52 +00005487 case MVT::v2i32:
Nate Begeman30a0de92008-07-17 16:51:19 +00005488 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5489 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5490 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005491
Nate Begeman30a0de92008-07-17 16:51:19 +00005492 switch (SetCCOpcode) {
5493 default: break;
5494 case ISD::SETNE: Invert = true;
5495 case ISD::SETEQ: Opc = EQOpc; break;
5496 case ISD::SETLT: Swap = true;
5497 case ISD::SETGT: Opc = GTOpc; break;
5498 case ISD::SETGE: Swap = true;
5499 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5500 case ISD::SETULT: Swap = true;
5501 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5502 case ISD::SETUGE: Swap = true;
5503 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5504 }
5505 if (Swap)
5506 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005507
Nate Begeman30a0de92008-07-17 16:51:19 +00005508 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5509 // bits of the inputs before performing those operations.
5510 if (FlipSigns) {
5511 MVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005512 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5513 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005514 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005515 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5516 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005517 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5518 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005519 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005520
Dale Johannesenace16102009-02-03 19:33:06 +00005521 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005522
5523 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005524 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005525 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005526
Nate Begeman30a0de92008-07-17 16:51:19 +00005527 return Result;
5528}
Evan Cheng0488db92007-09-25 01:57:46 +00005529
Evan Cheng370e5342008-12-03 08:38:43 +00005530// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005531static bool isX86LogicalCmp(SDValue Op) {
5532 unsigned Opc = Op.getNode()->getOpcode();
5533 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5534 return true;
5535 if (Op.getResNo() == 1 &&
5536 (Opc == X86ISD::ADD ||
5537 Opc == X86ISD::SUB ||
5538 Opc == X86ISD::SMUL ||
5539 Opc == X86ISD::UMUL ||
5540 Opc == X86ISD::INC ||
5541 Opc == X86ISD::DEC))
5542 return true;
5543
5544 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005545}
5546
Dan Gohman475871a2008-07-27 21:46:04 +00005547SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005548 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005549 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005550 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005551 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005552
Evan Cheng734503b2006-09-11 02:19:56 +00005553 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005554 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005555
Evan Cheng3f41d662007-10-08 22:16:29 +00005556 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5557 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005558 if (Cond.getOpcode() == X86ISD::SETCC) {
5559 CC = Cond.getOperand(0);
5560
Dan Gohman475871a2008-07-27 21:46:04 +00005561 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005562 unsigned Opc = Cmp.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005563 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005564
Evan Cheng3f41d662007-10-08 22:16:29 +00005565 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005566 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005567 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005568 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005569
Chris Lattnerd1980a52009-03-12 06:52:53 +00005570 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5571 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005572 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005573 addTest = false;
5574 }
5575 }
5576
5577 if (addTest) {
5578 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005579 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005580 }
5581
Dan Gohmanfc166572009-04-09 23:54:40 +00005582 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005583 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005584 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5585 // condition is true.
5586 Ops.push_back(Op.getOperand(2));
5587 Ops.push_back(Op.getOperand(1));
5588 Ops.push_back(CC);
5589 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005590 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005591}
5592
Evan Cheng370e5342008-12-03 08:38:43 +00005593// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5594// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5595// from the AND / OR.
5596static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5597 Opc = Op.getOpcode();
5598 if (Opc != ISD::OR && Opc != ISD::AND)
5599 return false;
5600 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5601 Op.getOperand(0).hasOneUse() &&
5602 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5603 Op.getOperand(1).hasOneUse());
5604}
5605
Evan Cheng961d6d42009-02-02 08:19:07 +00005606// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5607// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005608static bool isXor1OfSetCC(SDValue Op) {
5609 if (Op.getOpcode() != ISD::XOR)
5610 return false;
5611 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5612 if (N1C && N1C->getAPIntValue() == 1) {
5613 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5614 Op.getOperand(0).hasOneUse();
5615 }
5616 return false;
5617}
5618
Dan Gohman475871a2008-07-27 21:46:04 +00005619SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005620 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005621 SDValue Chain = Op.getOperand(0);
5622 SDValue Cond = Op.getOperand(1);
5623 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005624 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005625 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005626
Evan Cheng0db9fe62006-04-25 20:13:52 +00005627 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005628 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005629#if 0
5630 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005631 else if (Cond.getOpcode() == X86ISD::ADD ||
5632 Cond.getOpcode() == X86ISD::SUB ||
5633 Cond.getOpcode() == X86ISD::SMUL ||
5634 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005635 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005636#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005637
Evan Cheng3f41d662007-10-08 22:16:29 +00005638 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5639 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005640 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005641 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005642
Dan Gohman475871a2008-07-27 21:46:04 +00005643 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005644 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005645 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005646 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005647 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005648 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005649 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005650 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005651 default: break;
5652 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005653 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005654 // These can only come from an arithmetic instruction with overflow,
5655 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005656 Cond = Cond.getNode()->getOperand(1);
5657 addTest = false;
5658 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005659 }
Evan Cheng0488db92007-09-25 01:57:46 +00005660 }
Evan Cheng370e5342008-12-03 08:38:43 +00005661 } else {
5662 unsigned CondOpc;
5663 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5664 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005665 if (CondOpc == ISD::OR) {
5666 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5667 // two branches instead of an explicit OR instruction with a
5668 // separate test.
5669 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005670 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005671 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005672 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005673 Chain, Dest, CC, Cmp);
5674 CC = Cond.getOperand(1).getOperand(0);
5675 Cond = Cmp;
5676 addTest = false;
5677 }
5678 } else { // ISD::AND
5679 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5680 // two branches instead of an explicit AND instruction with a
5681 // separate test. However, we only do this if this block doesn't
5682 // have a fall-through edge, because this requires an explicit
5683 // jmp when the condition is false.
5684 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005685 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005686 Op.getNode()->hasOneUse()) {
5687 X86::CondCode CCode =
5688 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5689 CCode = X86::GetOppositeBranchCondition(CCode);
5690 CC = DAG.getConstant(CCode, MVT::i8);
5691 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5692 // Look for an unconditional branch following this conditional branch.
5693 // We need this because we need to reverse the successors in order
5694 // to implement FCMP_OEQ.
5695 if (User.getOpcode() == ISD::BR) {
5696 SDValue FalseBB = User.getOperand(1);
5697 SDValue NewBR =
5698 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5699 assert(NewBR == User);
5700 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005701
Dale Johannesene4d209d2009-02-03 20:21:25 +00005702 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005703 Chain, Dest, CC, Cmp);
5704 X86::CondCode CCode =
5705 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5706 CCode = X86::GetOppositeBranchCondition(CCode);
5707 CC = DAG.getConstant(CCode, MVT::i8);
5708 Cond = Cmp;
5709 addTest = false;
5710 }
5711 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005712 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005713 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5714 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5715 // It should be transformed during dag combiner except when the condition
5716 // is set by a arithmetics with overflow node.
5717 X86::CondCode CCode =
5718 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5719 CCode = X86::GetOppositeBranchCondition(CCode);
5720 CC = DAG.getConstant(CCode, MVT::i8);
5721 Cond = Cond.getOperand(0).getOperand(1);
5722 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005723 }
Evan Cheng0488db92007-09-25 01:57:46 +00005724 }
5725
5726 if (addTest) {
5727 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005728 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005729 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005730 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005731 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005732}
5733
Anton Korobeynikove060b532007-04-17 19:34:00 +00005734
5735// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5736// Calls to _alloca is needed to probe the stack when allocating more than 4k
5737// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5738// that the guard pages used by the OS virtual memory manager are allocated in
5739// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005740SDValue
5741X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005742 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005743 assert(Subtarget->isTargetCygMing() &&
5744 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005745 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005746
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005747 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005748 SDValue Chain = Op.getOperand(0);
5749 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005750 // FIXME: Ensure alignment here
5751
Dan Gohman475871a2008-07-27 21:46:04 +00005752 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005753
Duncan Sands83ec4b62008-06-06 12:08:01 +00005754 MVT IntPtr = getPointerTy();
5755 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005756
Chris Lattnere563bbc2008-10-11 22:08:30 +00005757 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005758
Dale Johannesendd64c412009-02-04 00:33:20 +00005759 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005760 Flag = Chain.getValue(1);
5761
5762 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005763 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005764 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005765 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005766 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005767 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005768 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005769 Flag = Chain.getValue(1);
5770
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005771 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005772 DAG.getIntPtrConstant(0, true),
5773 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005774 Flag);
5775
Dale Johannesendd64c412009-02-04 00:33:20 +00005776 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005777
Dan Gohman475871a2008-07-27 21:46:04 +00005778 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005779 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005780}
5781
Dan Gohman475871a2008-07-27 21:46:04 +00005782SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005783X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005784 SDValue Chain,
5785 SDValue Dst, SDValue Src,
5786 SDValue Size, unsigned Align,
5787 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005788 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005789 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005790
Bill Wendling6f287b22008-09-30 21:22:07 +00005791 // If not DWORD aligned or size is more than the threshold, call the library.
5792 // The libc version is likely to be faster for these cases. It can use the
5793 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005794 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005795 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005796 ConstantSize->getZExtValue() >
5797 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005798 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005799
5800 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005801 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005802
Bill Wendling6158d842008-10-01 00:59:58 +00005803 if (const char *bzeroEntry = V &&
5804 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5805 MVT IntPtr = getPointerTy();
5806 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005807 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005808 TargetLowering::ArgListEntry Entry;
5809 Entry.Node = Dst;
5810 Entry.Ty = IntPtrTy;
5811 Args.push_back(Entry);
5812 Entry.Node = Size;
5813 Args.push_back(Entry);
5814 std::pair<SDValue,SDValue> CallResult =
Scott Michelfdc40a02009-02-17 22:15:04 +00005815 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005816 0, CallingConv::C, false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005817 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005818 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005819 }
5820
Dan Gohman707e0182008-04-12 04:36:06 +00005821 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005822 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005823 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005824
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005825 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005826 SDValue InFlag(0, 0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005827 MVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005828 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005829 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005830 unsigned BytesLeft = 0;
5831 bool TwoRepStos = false;
5832 if (ValC) {
5833 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005834 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005835
Evan Cheng0db9fe62006-04-25 20:13:52 +00005836 // If the value is a constant, then we can potentially use larger sets.
5837 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005838 case 2: // WORD aligned
5839 AVT = MVT::i16;
5840 ValReg = X86::AX;
5841 Val = (Val << 8) | Val;
5842 break;
5843 case 0: // DWORD aligned
5844 AVT = MVT::i32;
5845 ValReg = X86::EAX;
5846 Val = (Val << 8) | Val;
5847 Val = (Val << 16) | Val;
5848 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5849 AVT = MVT::i64;
5850 ValReg = X86::RAX;
5851 Val = (Val << 32) | Val;
5852 }
5853 break;
5854 default: // Byte aligned
5855 AVT = MVT::i8;
5856 ValReg = X86::AL;
5857 Count = DAG.getIntPtrConstant(SizeVal);
5858 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005859 }
5860
Duncan Sands8e4eb092008-06-08 20:54:56 +00005861 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005862 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005863 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5864 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005865 }
5866
Dale Johannesen0f502f62009-02-03 22:26:09 +00005867 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005868 InFlag);
5869 InFlag = Chain.getValue(1);
5870 } else {
5871 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005872 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005873 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005874 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005875 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005876
Scott Michelfdc40a02009-02-17 22:15:04 +00005877 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005878 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005879 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005880 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005881 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005882 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005883 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005884 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005885
Chris Lattnerd96d0722007-02-25 06:40:16 +00005886 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005887 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005888 Ops.push_back(Chain);
5889 Ops.push_back(DAG.getValueType(AVT));
5890 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005891 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005892
Evan Cheng0db9fe62006-04-25 20:13:52 +00005893 if (TwoRepStos) {
5894 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005895 Count = Size;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005896 MVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005897 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00005898 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michelfdc40a02009-02-17 22:15:04 +00005899 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005900 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005901 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005902 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00005903 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005904 Ops.clear();
5905 Ops.push_back(Chain);
5906 Ops.push_back(DAG.getValueType(MVT::i8));
5907 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005908 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005909 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005910 // Handle the last 1 - 7 bytes.
5911 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005912 MVT AddrVT = Dst.getValueType();
5913 MVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005914
Dale Johannesen0f502f62009-02-03 22:26:09 +00005915 Chain = DAG.getMemset(Chain, dl,
5916 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005917 DAG.getConstant(Offset, AddrVT)),
5918 Src,
5919 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005920 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005921 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005922
Dan Gohman707e0182008-04-12 04:36:06 +00005923 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005924 return Chain;
5925}
Evan Cheng11e15b32006-04-03 20:53:28 +00005926
Dan Gohman475871a2008-07-27 21:46:04 +00005927SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005928X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005929 SDValue Chain, SDValue Dst, SDValue Src,
5930 SDValue Size, unsigned Align,
5931 bool AlwaysInline,
5932 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005933 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005934 // This requires the copy size to be a constant, preferrably
5935 // within a subtarget-specific limit.
5936 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5937 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00005938 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005939 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005940 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00005941 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005942
Evan Cheng1887c1c2008-08-21 21:00:15 +00005943 /// If not DWORD aligned, call the library.
5944 if ((Align & 3) != 0)
5945 return SDValue();
5946
5947 // DWORD aligned
5948 MVT AVT = MVT::i32;
5949 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohman707e0182008-04-12 04:36:06 +00005950 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005951
Duncan Sands83ec4b62008-06-06 12:08:01 +00005952 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005953 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00005954 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00005955 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005956
Dan Gohman475871a2008-07-27 21:46:04 +00005957 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005958 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005959 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005960 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005961 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005962 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005963 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005964 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005965 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005966 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005967 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00005968 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005969 InFlag = Chain.getValue(1);
5970
Chris Lattnerd96d0722007-02-25 06:40:16 +00005971 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005972 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005973 Ops.push_back(Chain);
5974 Ops.push_back(DAG.getValueType(AVT));
5975 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005976 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005977
Dan Gohman475871a2008-07-27 21:46:04 +00005978 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00005979 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00005980 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005981 // Handle the last 1 - 7 bytes.
5982 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005983 MVT DstVT = Dst.getValueType();
5984 MVT SrcVT = Src.getValueType();
5985 MVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005986 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005987 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00005988 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00005989 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00005990 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00005991 DAG.getConstant(BytesLeft, SizeVT),
5992 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00005993 DstSV, DstSVOff + Offset,
5994 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00005995 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005996
Scott Michelfdc40a02009-02-17 22:15:04 +00005997 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005998 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005999}
6000
Dan Gohman475871a2008-07-27 21:46:04 +00006001SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006002 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006003 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006004
Evan Cheng25ab6902006-09-08 06:48:29 +00006005 if (!Subtarget->is64Bit()) {
6006 // vastart just stores the address of the VarArgsFrameIndex slot into the
6007 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006008 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006009 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006010 }
6011
6012 // __va_list_tag:
6013 // gp_offset (0 - 6 * 8)
6014 // fp_offset (48 - 48 + 8 * 16)
6015 // overflow_arg_area (point to parameters coming in memory).
6016 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006017 SmallVector<SDValue, 8> MemOps;
6018 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006019 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006020 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006021 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006022 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006023 MemOps.push_back(Store);
6024
6025 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006026 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006027 FIN, DAG.getIntPtrConstant(4));
6028 Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006029 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006030 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006031 MemOps.push_back(Store);
6032
6033 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006034 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006035 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006036 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006037 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006038 MemOps.push_back(Store);
6039
6040 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006041 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006042 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006043 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006044 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006045 MemOps.push_back(Store);
Scott Michelfdc40a02009-02-17 22:15:04 +00006046 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006047 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006048}
6049
Dan Gohman475871a2008-07-27 21:46:04 +00006050SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006051 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6052 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006053 SDValue Chain = Op.getOperand(0);
6054 SDValue SrcPtr = Op.getOperand(1);
6055 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006056
Torok Edwindac237e2009-07-08 20:53:28 +00006057 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006058 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006059}
6060
Dan Gohman475871a2008-07-27 21:46:04 +00006061SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006062 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006063 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006064 SDValue Chain = Op.getOperand(0);
6065 SDValue DstPtr = Op.getOperand(1);
6066 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006067 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6068 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006069 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006070
Dale Johannesendd64c412009-02-04 00:33:20 +00006071 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006072 DAG.getIntPtrConstant(24), 8, false,
6073 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006074}
6075
Dan Gohman475871a2008-07-27 21:46:04 +00006076SDValue
6077X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006078 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006079 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006080 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006081 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006082 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006083 case Intrinsic::x86_sse_comieq_ss:
6084 case Intrinsic::x86_sse_comilt_ss:
6085 case Intrinsic::x86_sse_comile_ss:
6086 case Intrinsic::x86_sse_comigt_ss:
6087 case Intrinsic::x86_sse_comige_ss:
6088 case Intrinsic::x86_sse_comineq_ss:
6089 case Intrinsic::x86_sse_ucomieq_ss:
6090 case Intrinsic::x86_sse_ucomilt_ss:
6091 case Intrinsic::x86_sse_ucomile_ss:
6092 case Intrinsic::x86_sse_ucomigt_ss:
6093 case Intrinsic::x86_sse_ucomige_ss:
6094 case Intrinsic::x86_sse_ucomineq_ss:
6095 case Intrinsic::x86_sse2_comieq_sd:
6096 case Intrinsic::x86_sse2_comilt_sd:
6097 case Intrinsic::x86_sse2_comile_sd:
6098 case Intrinsic::x86_sse2_comigt_sd:
6099 case Intrinsic::x86_sse2_comige_sd:
6100 case Intrinsic::x86_sse2_comineq_sd:
6101 case Intrinsic::x86_sse2_ucomieq_sd:
6102 case Intrinsic::x86_sse2_ucomilt_sd:
6103 case Intrinsic::x86_sse2_ucomile_sd:
6104 case Intrinsic::x86_sse2_ucomigt_sd:
6105 case Intrinsic::x86_sse2_ucomige_sd:
6106 case Intrinsic::x86_sse2_ucomineq_sd: {
6107 unsigned Opc = 0;
6108 ISD::CondCode CC = ISD::SETCC_INVALID;
6109 switch (IntNo) {
6110 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006111 case Intrinsic::x86_sse_comieq_ss:
6112 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006113 Opc = X86ISD::COMI;
6114 CC = ISD::SETEQ;
6115 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006116 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006117 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006118 Opc = X86ISD::COMI;
6119 CC = ISD::SETLT;
6120 break;
6121 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006122 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006123 Opc = X86ISD::COMI;
6124 CC = ISD::SETLE;
6125 break;
6126 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006127 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006128 Opc = X86ISD::COMI;
6129 CC = ISD::SETGT;
6130 break;
6131 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006132 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006133 Opc = X86ISD::COMI;
6134 CC = ISD::SETGE;
6135 break;
6136 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006137 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006138 Opc = X86ISD::COMI;
6139 CC = ISD::SETNE;
6140 break;
6141 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006142 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006143 Opc = X86ISD::UCOMI;
6144 CC = ISD::SETEQ;
6145 break;
6146 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006147 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006148 Opc = X86ISD::UCOMI;
6149 CC = ISD::SETLT;
6150 break;
6151 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006152 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006153 Opc = X86ISD::UCOMI;
6154 CC = ISD::SETLE;
6155 break;
6156 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006157 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006158 Opc = X86ISD::UCOMI;
6159 CC = ISD::SETGT;
6160 break;
6161 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006162 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006163 Opc = X86ISD::UCOMI;
6164 CC = ISD::SETGE;
6165 break;
6166 case Intrinsic::x86_sse_ucomineq_ss:
6167 case Intrinsic::x86_sse2_ucomineq_sd:
6168 Opc = X86ISD::UCOMI;
6169 CC = ISD::SETNE;
6170 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006171 }
Evan Cheng734503b2006-09-11 02:19:56 +00006172
Dan Gohman475871a2008-07-27 21:46:04 +00006173 SDValue LHS = Op.getOperand(1);
6174 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006175 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006176 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6177 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng0ac3fc22008-08-17 19:22:34 +00006178 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006179 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006180 }
Eric Christopher71c67532009-07-29 00:28:05 +00006181 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006182 // an integer value, not just an instruction so lower it to the ptest
6183 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006184 case Intrinsic::x86_sse41_ptestz:
6185 case Intrinsic::x86_sse41_ptestc:
6186 case Intrinsic::x86_sse41_ptestnzc:{
6187 unsigned X86CC = 0;
6188 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006189 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006190 case Intrinsic::x86_sse41_ptestz:
6191 // ZF = 1
6192 X86CC = X86::COND_E;
6193 break;
6194 case Intrinsic::x86_sse41_ptestc:
6195 // CF = 1
6196 X86CC = X86::COND_B;
6197 break;
6198 case Intrinsic::x86_sse41_ptestnzc:
6199 // ZF and CF = 0
6200 X86CC = X86::COND_A;
6201 break;
6202 }
6203
6204 SDValue LHS = Op.getOperand(1);
6205 SDValue RHS = Op.getOperand(2);
6206 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6207 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6208 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6209 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
6210 }
Evan Cheng5759f972008-05-04 09:15:50 +00006211
6212 // Fix vector shift instructions where the last operand is a non-immediate
6213 // i32 value.
6214 case Intrinsic::x86_sse2_pslli_w:
6215 case Intrinsic::x86_sse2_pslli_d:
6216 case Intrinsic::x86_sse2_pslli_q:
6217 case Intrinsic::x86_sse2_psrli_w:
6218 case Intrinsic::x86_sse2_psrli_d:
6219 case Intrinsic::x86_sse2_psrli_q:
6220 case Intrinsic::x86_sse2_psrai_w:
6221 case Intrinsic::x86_sse2_psrai_d:
6222 case Intrinsic::x86_mmx_pslli_w:
6223 case Intrinsic::x86_mmx_pslli_d:
6224 case Intrinsic::x86_mmx_pslli_q:
6225 case Intrinsic::x86_mmx_psrli_w:
6226 case Intrinsic::x86_mmx_psrli_d:
6227 case Intrinsic::x86_mmx_psrli_q:
6228 case Intrinsic::x86_mmx_psrai_w:
6229 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006230 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006231 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006232 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006233
6234 unsigned NewIntNo = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006235 MVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006236 switch (IntNo) {
6237 case Intrinsic::x86_sse2_pslli_w:
6238 NewIntNo = Intrinsic::x86_sse2_psll_w;
6239 break;
6240 case Intrinsic::x86_sse2_pslli_d:
6241 NewIntNo = Intrinsic::x86_sse2_psll_d;
6242 break;
6243 case Intrinsic::x86_sse2_pslli_q:
6244 NewIntNo = Intrinsic::x86_sse2_psll_q;
6245 break;
6246 case Intrinsic::x86_sse2_psrli_w:
6247 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6248 break;
6249 case Intrinsic::x86_sse2_psrli_d:
6250 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6251 break;
6252 case Intrinsic::x86_sse2_psrli_q:
6253 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6254 break;
6255 case Intrinsic::x86_sse2_psrai_w:
6256 NewIntNo = Intrinsic::x86_sse2_psra_w;
6257 break;
6258 case Intrinsic::x86_sse2_psrai_d:
6259 NewIntNo = Intrinsic::x86_sse2_psra_d;
6260 break;
6261 default: {
6262 ShAmtVT = MVT::v2i32;
6263 switch (IntNo) {
6264 case Intrinsic::x86_mmx_pslli_w:
6265 NewIntNo = Intrinsic::x86_mmx_psll_w;
6266 break;
6267 case Intrinsic::x86_mmx_pslli_d:
6268 NewIntNo = Intrinsic::x86_mmx_psll_d;
6269 break;
6270 case Intrinsic::x86_mmx_pslli_q:
6271 NewIntNo = Intrinsic::x86_mmx_psll_q;
6272 break;
6273 case Intrinsic::x86_mmx_psrli_w:
6274 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6275 break;
6276 case Intrinsic::x86_mmx_psrli_d:
6277 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6278 break;
6279 case Intrinsic::x86_mmx_psrli_q:
6280 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6281 break;
6282 case Intrinsic::x86_mmx_psrai_w:
6283 NewIntNo = Intrinsic::x86_mmx_psra_w;
6284 break;
6285 case Intrinsic::x86_mmx_psrai_d:
6286 NewIntNo = Intrinsic::x86_mmx_psra_d;
6287 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006288 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006289 }
6290 break;
6291 }
6292 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00006293 MVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006294 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6295 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6296 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng5759f972008-05-04 09:15:50 +00006297 DAG.getConstant(NewIntNo, MVT::i32),
6298 Op.getOperand(1), ShAmt);
6299 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006300 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006301}
Evan Cheng72261582005-12-20 06:22:03 +00006302
Dan Gohman475871a2008-07-27 21:46:04 +00006303SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006304 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006305 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006306
6307 if (Depth > 0) {
6308 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6309 SDValue Offset =
6310 DAG.getConstant(TD->getPointerSize(),
6311 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006312 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006313 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006314 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006315 NULL, 0);
6316 }
6317
6318 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006319 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006320 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006321 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006322}
6323
Dan Gohman475871a2008-07-27 21:46:04 +00006324SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006325 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6326 MFI->setFrameAddressIsTaken(true);
6327 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006328 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006329 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6330 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006331 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006332 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006333 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006334 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006335}
6336
Dan Gohman475871a2008-07-27 21:46:04 +00006337SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006338 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006339 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006340}
6341
Dan Gohman475871a2008-07-27 21:46:04 +00006342SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006343{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006344 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006345 SDValue Chain = Op.getOperand(0);
6346 SDValue Offset = Op.getOperand(1);
6347 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006348 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006349
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006350 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6351 getPointerTy());
6352 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006353
Dale Johannesene4d209d2009-02-03 20:21:25 +00006354 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006355 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006356 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6357 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006358 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006359 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006360
Dale Johannesene4d209d2009-02-03 20:21:25 +00006361 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006362 MVT::Other,
6363 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006364}
6365
Dan Gohman475871a2008-07-27 21:46:04 +00006366SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006367 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006368 SDValue Root = Op.getOperand(0);
6369 SDValue Trmp = Op.getOperand(1); // trampoline
6370 SDValue FPtr = Op.getOperand(2); // nested function
6371 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006372 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006373
Dan Gohman69de1932008-02-06 22:27:42 +00006374 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006375
Duncan Sands339e14f2008-01-16 22:55:25 +00006376 const X86InstrInfo *TII =
6377 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6378
Duncan Sandsb116fac2007-07-27 20:02:49 +00006379 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006380 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006381
6382 // Large code-model.
6383
6384 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6385 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6386
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006387 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6388 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006389
6390 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6391
6392 // Load the pointer to the nested function into R11.
6393 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006394 SDValue Addr = Trmp;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006395 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6396 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006397
Scott Michelfdc40a02009-02-17 22:15:04 +00006398 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006399 DAG.getConstant(2, MVT::i64));
6400 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006401
6402 // Load the 'nest' parameter value into R10.
6403 // R10 is specified in X86CallingConv.td
6404 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michelfdc40a02009-02-17 22:15:04 +00006405 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006406 DAG.getConstant(10, MVT::i64));
6407 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6408 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006409
Scott Michelfdc40a02009-02-17 22:15:04 +00006410 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006411 DAG.getConstant(12, MVT::i64));
6412 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006413
6414 // Jump to the nested function.
6415 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michelfdc40a02009-02-17 22:15:04 +00006416 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006417 DAG.getConstant(20, MVT::i64));
6418 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6419 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006420
6421 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michelfdc40a02009-02-17 22:15:04 +00006422 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006423 DAG.getConstant(22, MVT::i64));
6424 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006425 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006426
Dan Gohman475871a2008-07-27 21:46:04 +00006427 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006428 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6429 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006430 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006431 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006432 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6433 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006434 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006435
6436 switch (CC) {
6437 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006438 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006439 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006440 case CallingConv::X86_StdCall: {
6441 // Pass 'nest' parameter in ECX.
6442 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006443 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006444
6445 // Check that ECX wasn't needed by an 'inreg' parameter.
6446 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006447 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006448
Chris Lattner58d74912008-03-12 17:45:29 +00006449 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006450 unsigned InRegCount = 0;
6451 unsigned Idx = 1;
6452
6453 for (FunctionType::param_iterator I = FTy->param_begin(),
6454 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006455 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006456 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006457 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006458
6459 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006460 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006461 }
6462 }
6463 break;
6464 }
6465 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006466 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006467 // Pass 'nest' parameter in EAX.
6468 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006469 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006470 break;
6471 }
6472
Dan Gohman475871a2008-07-27 21:46:04 +00006473 SDValue OutChains[4];
6474 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006475
Scott Michelfdc40a02009-02-17 22:15:04 +00006476 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006477 DAG.getConstant(10, MVT::i32));
6478 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006479
Duncan Sands339e14f2008-01-16 22:55:25 +00006480 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006481 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006482 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006483 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006484 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006485
Scott Michelfdc40a02009-02-17 22:15:04 +00006486 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006487 DAG.getConstant(1, MVT::i32));
6488 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006489
Duncan Sands339e14f2008-01-16 22:55:25 +00006490 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michelfdc40a02009-02-17 22:15:04 +00006491 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006492 DAG.getConstant(5, MVT::i32));
6493 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006494 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006495
Scott Michelfdc40a02009-02-17 22:15:04 +00006496 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006497 DAG.getConstant(6, MVT::i32));
6498 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006499
Dan Gohman475871a2008-07-27 21:46:04 +00006500 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006501 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6502 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006503 }
6504}
6505
Dan Gohman475871a2008-07-27 21:46:04 +00006506SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006507 /*
6508 The rounding mode is in bits 11:10 of FPSR, and has the following
6509 settings:
6510 00 Round to nearest
6511 01 Round to -inf
6512 10 Round to +inf
6513 11 Round to 0
6514
6515 FLT_ROUNDS, on the other hand, expects the following:
6516 -1 Undefined
6517 0 Round to 0
6518 1 Round to nearest
6519 2 Round to +inf
6520 3 Round to -inf
6521
6522 To perform the conversion, we do:
6523 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6524 */
6525
6526 MachineFunction &MF = DAG.getMachineFunction();
6527 const TargetMachine &TM = MF.getTarget();
6528 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6529 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006530 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006531 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006532
6533 // Save FP Control Word to stack slot
6534 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006535 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006536
Dale Johannesene4d209d2009-02-03 20:21:25 +00006537 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006538 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006539
6540 // Load FP Control Word from stack slot
Dale Johannesene4d209d2009-02-03 20:21:25 +00006541 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006542
6543 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006544 SDValue CWD1 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006545 DAG.getNode(ISD::SRL, dl, MVT::i16,
6546 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006547 CWD, DAG.getConstant(0x800, MVT::i16)),
6548 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006549 SDValue CWD2 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006550 DAG.getNode(ISD::SRL, dl, MVT::i16,
6551 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006552 CWD, DAG.getConstant(0x400, MVT::i16)),
6553 DAG.getConstant(9, MVT::i8));
6554
Dan Gohman475871a2008-07-27 21:46:04 +00006555 SDValue RetVal =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006556 DAG.getNode(ISD::AND, dl, MVT::i16,
6557 DAG.getNode(ISD::ADD, dl, MVT::i16,
6558 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006559 DAG.getConstant(1, MVT::i16)),
6560 DAG.getConstant(3, MVT::i16));
6561
6562
Duncan Sands83ec4b62008-06-06 12:08:01 +00006563 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006564 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006565}
6566
Dan Gohman475871a2008-07-27 21:46:04 +00006567SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006568 MVT VT = Op.getValueType();
6569 MVT OpVT = VT;
6570 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006571 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006572
6573 Op = Op.getOperand(0);
6574 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006575 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00006576 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006577 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006578 }
Evan Cheng18efe262007-12-14 02:13:44 +00006579
Evan Cheng152804e2007-12-14 08:30:15 +00006580 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6581 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006582 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006583
6584 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006585 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006586 Ops.push_back(Op);
6587 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6588 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6589 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006590 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006591
6592 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006593 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006594
Evan Cheng18efe262007-12-14 02:13:44 +00006595 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006596 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006597 return Op;
6598}
6599
Dan Gohman475871a2008-07-27 21:46:04 +00006600SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006601 MVT VT = Op.getValueType();
6602 MVT OpVT = VT;
6603 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006604 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006605
6606 Op = Op.getOperand(0);
6607 if (VT == MVT::i8) {
6608 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006609 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006610 }
Evan Cheng152804e2007-12-14 08:30:15 +00006611
6612 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6613 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006614 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006615
6616 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006617 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006618 Ops.push_back(Op);
6619 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6620 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6621 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006622 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006623
Evan Cheng18efe262007-12-14 02:13:44 +00006624 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006625 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006626 return Op;
6627}
6628
Mon P Wangaf9b9522008-12-18 21:42:19 +00006629SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6630 MVT VT = Op.getValueType();
6631 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006632 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006633
Mon P Wangaf9b9522008-12-18 21:42:19 +00006634 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6635 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6636 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6637 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6638 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6639 //
6640 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6641 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6642 // return AloBlo + AloBhi + AhiBlo;
6643
6644 SDValue A = Op.getOperand(0);
6645 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006646
Dale Johannesene4d209d2009-02-03 20:21:25 +00006647 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006648 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6649 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006650 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006651 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6652 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006653 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006654 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6655 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006656 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006657 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6658 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006659 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006660 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6661 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006662 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006663 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6664 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006665 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006666 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6667 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006668 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6669 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006670 return Res;
6671}
6672
6673
Bill Wendling74c37652008-12-09 22:08:41 +00006674SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6675 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6676 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006677 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6678 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006679 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006680 SDValue LHS = N->getOperand(0);
6681 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006682 unsigned BaseOp = 0;
6683 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006684 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006685
6686 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006687 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006688 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006689 // A subtract of one will be selected as a INC. Note that INC doesn't
6690 // set CF, so we can't do this for UADDO.
6691 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6692 if (C->getAPIntValue() == 1) {
6693 BaseOp = X86ISD::INC;
6694 Cond = X86::COND_O;
6695 break;
6696 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006697 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006698 Cond = X86::COND_O;
6699 break;
6700 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006701 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006702 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006703 break;
6704 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006705 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6706 // set CF, so we can't do this for USUBO.
6707 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6708 if (C->getAPIntValue() == 1) {
6709 BaseOp = X86ISD::DEC;
6710 Cond = X86::COND_O;
6711 break;
6712 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006713 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006714 Cond = X86::COND_O;
6715 break;
6716 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006717 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006718 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006719 break;
6720 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006721 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006722 Cond = X86::COND_O;
6723 break;
6724 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006725 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006726 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006727 break;
6728 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006729
Bill Wendling61edeb52008-12-02 01:06:39 +00006730 // Also sets EFLAGS.
6731 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006732 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006733
Bill Wendling61edeb52008-12-02 01:06:39 +00006734 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006735 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendlingbc5e15e2008-12-10 02:01:32 +00006736 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006737
Bill Wendling61edeb52008-12-02 01:06:39 +00006738 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6739 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006740}
6741
Dan Gohman475871a2008-07-27 21:46:04 +00006742SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfd4418f2008-06-25 16:07:49 +00006743 MVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006744 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006745 unsigned Reg = 0;
6746 unsigned size = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006747 switch(T.getSimpleVT()) {
6748 default:
6749 assert(false && "Invalid value type!");
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006750 case MVT::i8: Reg = X86::AL; size = 1; break;
6751 case MVT::i16: Reg = X86::AX; size = 2; break;
6752 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006753 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006754 assert(Subtarget->is64Bit() && "Node not type legal!");
6755 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006756 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006757 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006758 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006759 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006760 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006761 Op.getOperand(1),
6762 Op.getOperand(3),
6763 DAG.getTargetConstant(size, MVT::i8),
6764 cpIn.getValue(1) };
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006765 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006766 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006767 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006768 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006769 return cpOut;
6770}
6771
Duncan Sands1607f052008-12-01 11:39:25 +00006772SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006773 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006774 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006775 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006776 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006777 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006778 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesendd64c412009-02-04 00:33:20 +00006779 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6780 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006781 rax.getValue(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006782 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands1607f052008-12-01 11:39:25 +00006783 DAG.getConstant(32, MVT::i8));
6784 SDValue Ops[] = {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006785 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006786 rdx.getValue(1)
6787 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006788 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006789}
6790
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006791SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6792 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006793 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006794 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006795 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006796 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006797 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006798 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006799 Node->getOperand(0),
6800 Node->getOperand(1), negOp,
6801 cast<AtomicSDNode>(Node)->getSrcValue(),
6802 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006803}
6804
Evan Cheng0db9fe62006-04-25 20:13:52 +00006805/// LowerOperation - Provide custom lowering hooks for some operations.
6806///
Dan Gohman475871a2008-07-27 21:46:04 +00006807SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006808 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006809 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006810 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6811 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006812 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6813 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6814 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6815 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6816 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6817 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6818 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006819 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006820 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006821 case ISD::SHL_PARTS:
6822 case ISD::SRA_PARTS:
6823 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6824 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006825 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006826 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006827 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006828 case ISD::FABS: return LowerFABS(Op, DAG);
6829 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006830 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006831 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006832 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006833 case ISD::SELECT: return LowerSELECT(Op, DAG);
6834 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006835 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00006836 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006837 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00006838 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006839 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006840 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006841 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006842 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006843 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6844 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006845 case ISD::FRAME_TO_ARGS_OFFSET:
6846 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006847 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006848 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006849 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006850 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006851 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6852 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006853 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006854 case ISD::SADDO:
6855 case ISD::UADDO:
6856 case ISD::SSUBO:
6857 case ISD::USUBO:
6858 case ISD::SMULO:
6859 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006860 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006861 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006862}
6863
Duncan Sands1607f052008-12-01 11:39:25 +00006864void X86TargetLowering::
6865ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6866 SelectionDAG &DAG, unsigned NewOp) {
6867 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006868 DebugLoc dl = Node->getDebugLoc();
Duncan Sands1607f052008-12-01 11:39:25 +00006869 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6870
6871 SDValue Chain = Node->getOperand(0);
6872 SDValue In1 = Node->getOperand(1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006873 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006874 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006875 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006876 Node->getOperand(2), DAG.getIntPtrConstant(1));
6877 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6878 // have a MemOperand. Pass the info through as a normal operand.
6879 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6880 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6881 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006882 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006883 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006884 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006885 Results.push_back(Result.getValue(2));
6886}
6887
Duncan Sands126d9072008-07-04 11:47:58 +00006888/// ReplaceNodeResults - Replace a node with an illegal result type
6889/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006890void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6891 SmallVectorImpl<SDValue>&Results,
6892 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006893 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006894 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006895 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006896 assert(false && "Do not know how to custom type legalize this operation!");
6897 return;
6898 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00006899 std::pair<SDValue,SDValue> Vals =
6900 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00006901 SDValue FIST = Vals.first, StackSlot = Vals.second;
6902 if (FIST.getNode() != 0) {
6903 MVT VT = N->getValueType(0);
6904 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006905 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006906 }
6907 return;
6908 }
6909 case ISD::READCYCLECOUNTER: {
6910 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6911 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006912 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006913 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006914 rd.getValue(1));
6915 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006916 eax.getValue(2));
6917 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6918 SDValue Ops[] = { eax, edx };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006919 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006920 Results.push_back(edx.getValue(1));
6921 return;
6922 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006923 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands1607f052008-12-01 11:39:25 +00006924 MVT T = N->getValueType(0);
6925 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6926 SDValue cpInL, cpInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006927 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006928 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006929 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006930 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006931 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6932 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006933 cpInL.getValue(1));
6934 SDValue swapInL, swapInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006935 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006936 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006937 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006938 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006939 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00006940 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006941 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006942 swapInL.getValue(1));
6943 SDValue Ops[] = { swapInH.getValue(0),
6944 N->getOperand(1),
6945 swapInH.getValue(1) };
6946 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006947 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00006948 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
6949 MVT::i32, Result.getValue(1));
6950 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
6951 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00006952 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006953 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006954 Results.push_back(cpOutH.getValue(1));
6955 return;
6956 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006957 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00006958 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6959 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006960 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00006961 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6962 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006963 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00006964 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6965 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006966 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00006967 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6968 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006969 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00006970 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6971 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006972 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00006973 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
6974 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006975 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00006976 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
6977 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00006978 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006979}
6980
Evan Cheng72261582005-12-20 06:22:03 +00006981const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6982 switch (Opcode) {
6983 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00006984 case X86ISD::BSF: return "X86ISD::BSF";
6985 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00006986 case X86ISD::SHLD: return "X86ISD::SHLD";
6987 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00006988 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006989 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00006990 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006991 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00006992 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00006993 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00006994 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6995 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6996 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00006997 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00006998 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00006999 case X86ISD::CALL: return "X86ISD::CALL";
7000 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
7001 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007002 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007003 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007004 case X86ISD::COMI: return "X86ISD::COMI";
7005 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007006 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007007 case X86ISD::CMOV: return "X86ISD::CMOV";
7008 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007009 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007010 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7011 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007012 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007013 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007014 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007015 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007016 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007017 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7018 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007019 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007020 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007021 case X86ISD::FMAX: return "X86ISD::FMAX";
7022 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007023 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7024 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007025 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007026 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007027 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007028 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007029 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007030 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7031 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007032 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7033 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7034 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7035 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7036 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7037 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007038 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7039 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007040 case X86ISD::VSHL: return "X86ISD::VSHL";
7041 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007042 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7043 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7044 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7045 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7046 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7047 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7048 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7049 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7050 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7051 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007052 case X86ISD::ADD: return "X86ISD::ADD";
7053 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007054 case X86ISD::SMUL: return "X86ISD::SMUL";
7055 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007056 case X86ISD::INC: return "X86ISD::INC";
7057 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00007058 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007059 case X86ISD::PTEST: return "X86ISD::PTEST";
Evan Cheng72261582005-12-20 06:22:03 +00007060 }
7061}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007062
Chris Lattnerc9addb72007-03-30 23:15:24 +00007063// isLegalAddressingMode - Return true if the addressing mode represented
7064// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007065bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007066 const Type *Ty) const {
7067 // X86 supports extremely general addressing modes.
Scott Michelfdc40a02009-02-17 22:15:04 +00007068
Chris Lattnerc9addb72007-03-30 23:15:24 +00007069 // X86 allows a sign-extended 32-bit immediate field as a displacement.
7070 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
7071 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007072
Chris Lattnerc9addb72007-03-30 23:15:24 +00007073 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007074 unsigned GVFlags =
7075 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
7076
7077 // If a reference to this global requires an extra load, we can't fold it.
7078 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007079 return false;
Chris Lattnerdfed4132009-07-10 07:38:24 +00007080
7081 // If BaseGV requires a register for the PIC base, we cannot also have a
7082 // BaseReg specified.
7083 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007084 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007085
7086 // X86-64 only supports addr of globals in small code model.
7087 if (Subtarget->is64Bit()) {
7088 if (getTargetMachine().getCodeModel() != CodeModel::Small)
7089 return false;
7090 // If lower 4G is not available, then we must use rip-relative addressing.
7091 if (AM.BaseOffs || AM.Scale > 1)
7092 return false;
7093 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00007094 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007095
Chris Lattnerc9addb72007-03-30 23:15:24 +00007096 switch (AM.Scale) {
7097 case 0:
7098 case 1:
7099 case 2:
7100 case 4:
7101 case 8:
7102 // These scales always work.
7103 break;
7104 case 3:
7105 case 5:
7106 case 9:
7107 // These scales are formed with basereg+scalereg. Only accept if there is
7108 // no basereg yet.
7109 if (AM.HasBaseReg)
7110 return false;
7111 break;
7112 default: // Other stuff never works.
7113 return false;
7114 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007115
Chris Lattnerc9addb72007-03-30 23:15:24 +00007116 return true;
7117}
7118
7119
Evan Cheng2bd122c2007-10-26 01:56:11 +00007120bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7121 if (!Ty1->isInteger() || !Ty2->isInteger())
7122 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007123 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7124 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007125 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007126 return false;
7127 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007128}
7129
Duncan Sands83ec4b62008-06-06 12:08:01 +00007130bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
7131 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007132 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007133 unsigned NumBits1 = VT1.getSizeInBits();
7134 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007135 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007136 return false;
7137 return Subtarget->is64Bit() || NumBits1 < 64;
7138}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007139
Dan Gohman97121ba2009-04-08 00:15:30 +00007140bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007141 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007142 return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit();
7143}
7144
7145bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007146 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007147 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
7148}
7149
Evan Cheng8b944d32009-05-28 00:35:15 +00007150bool X86TargetLowering::isNarrowingProfitable(MVT VT1, MVT VT2) const {
7151 // i16 instructions are longer (0x66 prefix) and potentially slower.
7152 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
7153}
7154
Evan Cheng60c07e12006-07-05 22:17:51 +00007155/// isShuffleMaskLegal - Targets can use this to indicate that they only
7156/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7157/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7158/// are assumed to be legal.
7159bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007160X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
7161 MVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007162 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007163 if (VT.getSizeInBits() == 64)
7164 return false;
7165
7166 // FIXME: pshufb, blends, palignr, shifts.
7167 return (VT.getVectorNumElements() == 2 ||
7168 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7169 isMOVLMask(M, VT) ||
7170 isSHUFPMask(M, VT) ||
7171 isPSHUFDMask(M, VT) ||
7172 isPSHUFHWMask(M, VT) ||
7173 isPSHUFLWMask(M, VT) ||
7174 isUNPCKLMask(M, VT) ||
7175 isUNPCKHMask(M, VT) ||
7176 isUNPCKL_v_undef_Mask(M, VT) ||
7177 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007178}
7179
Dan Gohman7d8143f2008-04-09 20:09:42 +00007180bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007181X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Nate Begeman9008ca62009-04-27 18:41:29 +00007182 MVT VT) const {
7183 unsigned NumElts = VT.getVectorNumElements();
7184 // FIXME: This collection of masks seems suspect.
7185 if (NumElts == 2)
7186 return true;
7187 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7188 return (isMOVLMask(Mask, VT) ||
7189 isCommutedMOVLMask(Mask, VT, true) ||
7190 isSHUFPMask(Mask, VT) ||
7191 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007192 }
7193 return false;
7194}
7195
7196//===----------------------------------------------------------------------===//
7197// X86 Scheduler Hooks
7198//===----------------------------------------------------------------------===//
7199
Mon P Wang63307c32008-05-05 19:05:59 +00007200// private utility function
7201MachineBasicBlock *
7202X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7203 MachineBasicBlock *MBB,
7204 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007205 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007206 unsigned LoadOpc,
7207 unsigned CXchgOpc,
7208 unsigned copyOpc,
7209 unsigned notOpc,
7210 unsigned EAXreg,
7211 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007212 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007213 // For the atomic bitwise operator, we generate
7214 // thisMBB:
7215 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007216 // ld t1 = [bitinstr.addr]
7217 // op t2 = t1, [bitinstr.val]
7218 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007219 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7220 // bz newMBB
7221 // fallthrough -->nextMBB
7222 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7223 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007224 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007225 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007226
Mon P Wang63307c32008-05-05 19:05:59 +00007227 /// First build the CFG
7228 MachineFunction *F = MBB->getParent();
7229 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007230 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7231 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7232 F->insert(MBBIter, newMBB);
7233 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007234
Mon P Wang63307c32008-05-05 19:05:59 +00007235 // Move all successors to thisMBB to nextMBB
7236 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007237
Mon P Wang63307c32008-05-05 19:05:59 +00007238 // Update thisMBB to fall through to newMBB
7239 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007240
Mon P Wang63307c32008-05-05 19:05:59 +00007241 // newMBB jumps to itself and fall through to nextMBB
7242 newMBB->addSuccessor(nextMBB);
7243 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007244
Mon P Wang63307c32008-05-05 19:05:59 +00007245 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007246 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007247 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007248 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007249 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007250 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007251 int numArgs = bInstr->getNumOperands() - 1;
7252 for (int i=0; i < numArgs; ++i)
7253 argOpers[i] = &bInstr->getOperand(i+1);
7254
7255 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007256 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7257 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007258
Dale Johannesen140be2d2008-08-19 18:47:28 +00007259 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007260 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007261 for (int i=0; i <= lastAddrIndx; ++i)
7262 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007263
Dale Johannesen140be2d2008-08-19 18:47:28 +00007264 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007265 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007266 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007267 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007268 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007269 tt = t1;
7270
Dale Johannesen140be2d2008-08-19 18:47:28 +00007271 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007272 assert((argOpers[valArgIndx]->isReg() ||
7273 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007274 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007275 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007276 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007277 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007278 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007279 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007280 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007281
Dale Johannesene4d209d2009-02-03 20:21:25 +00007282 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007283 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007284
Dale Johannesene4d209d2009-02-03 20:21:25 +00007285 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007286 for (int i=0; i <= lastAddrIndx; ++i)
7287 (*MIB).addOperand(*argOpers[i]);
7288 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007289 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7290 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7291
Dale Johannesene4d209d2009-02-03 20:21:25 +00007292 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007293 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007294
Mon P Wang63307c32008-05-05 19:05:59 +00007295 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007296 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007297
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007298 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007299 return nextMBB;
7300}
7301
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007302// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007303MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007304X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7305 MachineBasicBlock *MBB,
7306 unsigned regOpcL,
7307 unsigned regOpcH,
7308 unsigned immOpcL,
7309 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007310 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007311 // For the atomic bitwise operator, we generate
7312 // thisMBB (instructions are in pairs, except cmpxchg8b)
7313 // ld t1,t2 = [bitinstr.addr]
7314 // newMBB:
7315 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7316 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007317 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007318 // mov ECX, EBX <- t5, t6
7319 // mov EAX, EDX <- t1, t2
7320 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7321 // mov t3, t4 <- EAX, EDX
7322 // bz newMBB
7323 // result in out1, out2
7324 // fallthrough -->nextMBB
7325
7326 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7327 const unsigned LoadOpc = X86::MOV32rm;
7328 const unsigned copyOpc = X86::MOV32rr;
7329 const unsigned NotOpc = X86::NOT32r;
7330 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7331 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7332 MachineFunction::iterator MBBIter = MBB;
7333 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007334
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007335 /// First build the CFG
7336 MachineFunction *F = MBB->getParent();
7337 MachineBasicBlock *thisMBB = MBB;
7338 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7339 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7340 F->insert(MBBIter, newMBB);
7341 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007342
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007343 // Move all successors to thisMBB to nextMBB
7344 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007345
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007346 // Update thisMBB to fall through to newMBB
7347 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007348
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007349 // newMBB jumps to itself and fall through to nextMBB
7350 newMBB->addSuccessor(nextMBB);
7351 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007352
Dale Johannesene4d209d2009-02-03 20:21:25 +00007353 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007354 // Insert instructions into newMBB based on incoming instruction
7355 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007356 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007357 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007358 MachineOperand& dest1Oper = bInstr->getOperand(0);
7359 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007360 MachineOperand* argOpers[2 + X86AddrNumOperands];
7361 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007362 argOpers[i] = &bInstr->getOperand(i+2);
7363
7364 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007365 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007366
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007367 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007368 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007369 for (int i=0; i <= lastAddrIndx; ++i)
7370 (*MIB).addOperand(*argOpers[i]);
7371 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007372 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007373 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007374 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007375 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007376 MachineOperand newOp3 = *(argOpers[3]);
7377 if (newOp3.isImm())
7378 newOp3.setImm(newOp3.getImm()+4);
7379 else
7380 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007381 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007382 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007383
7384 // t3/4 are defined later, at the bottom of the loop
7385 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7386 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007387 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007388 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007389 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007390 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7391
7392 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7393 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007394 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007395 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7396 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007397 } else {
7398 tt1 = t1;
7399 tt2 = t2;
7400 }
7401
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007402 int valArgIndx = lastAddrIndx + 1;
7403 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007404 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007405 "invalid operand");
7406 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7407 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007408 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007409 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007410 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007411 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007412 if (regOpcL != X86::MOV32rr)
7413 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007414 (*MIB).addOperand(*argOpers[valArgIndx]);
7415 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007416 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007417 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007418 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007419 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007420 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007421 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007422 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007423 if (regOpcH != X86::MOV32rr)
7424 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007425 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007426
Dale Johannesene4d209d2009-02-03 20:21:25 +00007427 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007428 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007429 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007430 MIB.addReg(t2);
7431
Dale Johannesene4d209d2009-02-03 20:21:25 +00007432 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007433 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007434 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007435 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007436
Dale Johannesene4d209d2009-02-03 20:21:25 +00007437 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007438 for (int i=0; i <= lastAddrIndx; ++i)
7439 (*MIB).addOperand(*argOpers[i]);
7440
7441 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7442 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7443
Dale Johannesene4d209d2009-02-03 20:21:25 +00007444 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007445 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007446 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007447 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007448
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007449 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007450 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007451
7452 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7453 return nextMBB;
7454}
7455
7456// private utility function
7457MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007458X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7459 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007460 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007461 // For the atomic min/max operator, we generate
7462 // thisMBB:
7463 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007464 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007465 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007466 // cmp t1, t2
7467 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007468 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007469 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7470 // bz newMBB
7471 // fallthrough -->nextMBB
7472 //
7473 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7474 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007475 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007476 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007477
Mon P Wang63307c32008-05-05 19:05:59 +00007478 /// First build the CFG
7479 MachineFunction *F = MBB->getParent();
7480 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007481 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7482 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7483 F->insert(MBBIter, newMBB);
7484 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007485
Mon P Wang63307c32008-05-05 19:05:59 +00007486 // Move all successors to thisMBB to nextMBB
7487 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007488
Mon P Wang63307c32008-05-05 19:05:59 +00007489 // Update thisMBB to fall through to newMBB
7490 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007491
Mon P Wang63307c32008-05-05 19:05:59 +00007492 // newMBB jumps to newMBB and fall through to nextMBB
7493 newMBB->addSuccessor(nextMBB);
7494 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007495
Dale Johannesene4d209d2009-02-03 20:21:25 +00007496 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007497 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007498 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007499 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007500 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007501 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007502 int numArgs = mInstr->getNumOperands() - 1;
7503 for (int i=0; i < numArgs; ++i)
7504 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007505
Mon P Wang63307c32008-05-05 19:05:59 +00007506 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007507 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7508 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007509
Mon P Wangab3e7472008-05-05 22:56:23 +00007510 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007511 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007512 for (int i=0; i <= lastAddrIndx; ++i)
7513 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007514
Mon P Wang63307c32008-05-05 19:05:59 +00007515 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007516 assert((argOpers[valArgIndx]->isReg() ||
7517 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007518 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007519
7520 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007521 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007522 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007523 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007524 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007525 (*MIB).addOperand(*argOpers[valArgIndx]);
7526
Dale Johannesene4d209d2009-02-03 20:21:25 +00007527 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007528 MIB.addReg(t1);
7529
Dale Johannesene4d209d2009-02-03 20:21:25 +00007530 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007531 MIB.addReg(t1);
7532 MIB.addReg(t2);
7533
7534 // Generate movc
7535 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007536 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007537 MIB.addReg(t2);
7538 MIB.addReg(t1);
7539
7540 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007541 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007542 for (int i=0; i <= lastAddrIndx; ++i)
7543 (*MIB).addOperand(*argOpers[i]);
7544 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007545 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7546 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007547
Dale Johannesene4d209d2009-02-03 20:21:25 +00007548 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007549 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007550
Mon P Wang63307c32008-05-05 19:05:59 +00007551 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007552 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007553
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007554 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007555 return nextMBB;
7556}
7557
7558
Evan Cheng60c07e12006-07-05 22:17:51 +00007559MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007560X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007561 MachineBasicBlock *BB) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007562 DebugLoc dl = MI->getDebugLoc();
Evan Chengc0f64ff2006-11-27 23:37:22 +00007563 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00007564 switch (MI->getOpcode()) {
7565 default: assert(false && "Unexpected instr type to insert");
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007566 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007567 case X86::CMOV_FR32:
7568 case X86::CMOV_FR64:
7569 case X86::CMOV_V4F32:
7570 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00007571 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007572 // To "insert" a SELECT_CC instruction, we actually have to insert the
7573 // diamond control-flow pattern. The incoming instruction knows the
7574 // destination vreg to set, the condition code register to branch on, the
7575 // true/false values to select between, and a branch opcode to use.
7576 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007577 MachineFunction::iterator It = BB;
Evan Cheng60c07e12006-07-05 22:17:51 +00007578 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007579
Evan Cheng60c07e12006-07-05 22:17:51 +00007580 // thisMBB:
7581 // ...
7582 // TrueVal = ...
7583 // cmpTY ccX, r1, r2
7584 // bCC copy1MBB
7585 // fallthrough --> copy0MBB
7586 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007587 MachineFunction *F = BB->getParent();
7588 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7589 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007590 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00007591 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007592 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007593 F->insert(It, copy0MBB);
7594 F->insert(It, sinkMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007595 // Update machine-CFG edges by transferring all successors of the current
Evan Cheng60c07e12006-07-05 22:17:51 +00007596 // block to the new block which will contain the Phi node for the select.
Mon P Wang63307c32008-05-05 19:05:59 +00007597 sinkMBB->transferSuccessors(BB);
7598
7599 // Add the true and fallthrough blocks as its successors.
Evan Cheng60c07e12006-07-05 22:17:51 +00007600 BB->addSuccessor(copy0MBB);
7601 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007602
Evan Cheng60c07e12006-07-05 22:17:51 +00007603 // copy0MBB:
7604 // %FalseValue = ...
7605 // # fallthrough to sinkMBB
7606 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007607
Evan Cheng60c07e12006-07-05 22:17:51 +00007608 // Update machine-CFG edges
7609 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007610
Evan Cheng60c07e12006-07-05 22:17:51 +00007611 // sinkMBB:
7612 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7613 // ...
7614 BB = sinkMBB;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007615 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00007616 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7617 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7618
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007619 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007620 return BB;
7621 }
7622
Dale Johannesen849f2142007-07-03 00:53:03 +00007623 case X86::FP32_TO_INT16_IN_MEM:
7624 case X86::FP32_TO_INT32_IN_MEM:
7625 case X86::FP32_TO_INT64_IN_MEM:
7626 case X86::FP64_TO_INT16_IN_MEM:
7627 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007628 case X86::FP64_TO_INT64_IN_MEM:
7629 case X86::FP80_TO_INT16_IN_MEM:
7630 case X86::FP80_TO_INT32_IN_MEM:
7631 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007632 // Change the floating point control register to use "round towards zero"
7633 // mode when truncating to an integer value.
7634 MachineFunction *F = BB->getParent();
7635 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007636 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007637
7638 // Load the old value of the high byte of the control word...
7639 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007640 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +00007641 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007642 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007643
7644 // Set the high part to be round to zero...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007645 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007646 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007647
7648 // Reload the modified control word now...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007649 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007650
7651 // Restore the memory image of control word to original value
Dale Johannesene4d209d2009-02-03 20:21:25 +00007652 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007653 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007654
7655 // Get the X86 opcode to use.
7656 unsigned Opc;
7657 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007658 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007659 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7660 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7661 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7662 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7663 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7664 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007665 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7666 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7667 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007668 }
7669
7670 X86AddressMode AM;
7671 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007672 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007673 AM.BaseType = X86AddressMode::RegBase;
7674 AM.Base.Reg = Op.getReg();
7675 } else {
7676 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007677 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007678 }
7679 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007680 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007681 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007682 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007683 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007684 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007685 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007686 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007687 AM.GV = Op.getGlobal();
7688 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007689 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007690 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007691 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007692 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007693
7694 // Reload the original control word now.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007695 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007696
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007697 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007698 return BB;
7699 }
Mon P Wang63307c32008-05-05 19:05:59 +00007700 case X86::ATOMAND32:
7701 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007702 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007703 X86::LCMPXCHG32, X86::MOV32rr,
7704 X86::NOT32r, X86::EAX,
7705 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007706 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007707 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7708 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007709 X86::LCMPXCHG32, X86::MOV32rr,
7710 X86::NOT32r, X86::EAX,
7711 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007712 case X86::ATOMXOR32:
7713 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007714 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007715 X86::LCMPXCHG32, X86::MOV32rr,
7716 X86::NOT32r, X86::EAX,
7717 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007718 case X86::ATOMNAND32:
7719 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007720 X86::AND32ri, X86::MOV32rm,
7721 X86::LCMPXCHG32, X86::MOV32rr,
7722 X86::NOT32r, X86::EAX,
7723 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007724 case X86::ATOMMIN32:
7725 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7726 case X86::ATOMMAX32:
7727 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7728 case X86::ATOMUMIN32:
7729 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7730 case X86::ATOMUMAX32:
7731 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007732
7733 case X86::ATOMAND16:
7734 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7735 X86::AND16ri, X86::MOV16rm,
7736 X86::LCMPXCHG16, X86::MOV16rr,
7737 X86::NOT16r, X86::AX,
7738 X86::GR16RegisterClass);
7739 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007740 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007741 X86::OR16ri, X86::MOV16rm,
7742 X86::LCMPXCHG16, X86::MOV16rr,
7743 X86::NOT16r, X86::AX,
7744 X86::GR16RegisterClass);
7745 case X86::ATOMXOR16:
7746 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7747 X86::XOR16ri, X86::MOV16rm,
7748 X86::LCMPXCHG16, X86::MOV16rr,
7749 X86::NOT16r, X86::AX,
7750 X86::GR16RegisterClass);
7751 case X86::ATOMNAND16:
7752 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7753 X86::AND16ri, X86::MOV16rm,
7754 X86::LCMPXCHG16, X86::MOV16rr,
7755 X86::NOT16r, X86::AX,
7756 X86::GR16RegisterClass, true);
7757 case X86::ATOMMIN16:
7758 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7759 case X86::ATOMMAX16:
7760 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7761 case X86::ATOMUMIN16:
7762 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7763 case X86::ATOMUMAX16:
7764 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7765
7766 case X86::ATOMAND8:
7767 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7768 X86::AND8ri, X86::MOV8rm,
7769 X86::LCMPXCHG8, X86::MOV8rr,
7770 X86::NOT8r, X86::AL,
7771 X86::GR8RegisterClass);
7772 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007773 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007774 X86::OR8ri, X86::MOV8rm,
7775 X86::LCMPXCHG8, X86::MOV8rr,
7776 X86::NOT8r, X86::AL,
7777 X86::GR8RegisterClass);
7778 case X86::ATOMXOR8:
7779 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7780 X86::XOR8ri, X86::MOV8rm,
7781 X86::LCMPXCHG8, X86::MOV8rr,
7782 X86::NOT8r, X86::AL,
7783 X86::GR8RegisterClass);
7784 case X86::ATOMNAND8:
7785 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7786 X86::AND8ri, X86::MOV8rm,
7787 X86::LCMPXCHG8, X86::MOV8rr,
7788 X86::NOT8r, X86::AL,
7789 X86::GR8RegisterClass, true);
7790 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007791 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007792 case X86::ATOMAND64:
7793 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007794 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007795 X86::LCMPXCHG64, X86::MOV64rr,
7796 X86::NOT64r, X86::RAX,
7797 X86::GR64RegisterClass);
7798 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007799 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7800 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007801 X86::LCMPXCHG64, X86::MOV64rr,
7802 X86::NOT64r, X86::RAX,
7803 X86::GR64RegisterClass);
7804 case X86::ATOMXOR64:
7805 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007806 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007807 X86::LCMPXCHG64, X86::MOV64rr,
7808 X86::NOT64r, X86::RAX,
7809 X86::GR64RegisterClass);
7810 case X86::ATOMNAND64:
7811 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7812 X86::AND64ri32, X86::MOV64rm,
7813 X86::LCMPXCHG64, X86::MOV64rr,
7814 X86::NOT64r, X86::RAX,
7815 X86::GR64RegisterClass, true);
7816 case X86::ATOMMIN64:
7817 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7818 case X86::ATOMMAX64:
7819 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7820 case X86::ATOMUMIN64:
7821 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7822 case X86::ATOMUMAX64:
7823 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007824
7825 // This group does 64-bit operations on a 32-bit host.
7826 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007827 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007828 X86::AND32rr, X86::AND32rr,
7829 X86::AND32ri, X86::AND32ri,
7830 false);
7831 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007832 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007833 X86::OR32rr, X86::OR32rr,
7834 X86::OR32ri, X86::OR32ri,
7835 false);
7836 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007837 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007838 X86::XOR32rr, X86::XOR32rr,
7839 X86::XOR32ri, X86::XOR32ri,
7840 false);
7841 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007842 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007843 X86::AND32rr, X86::AND32rr,
7844 X86::AND32ri, X86::AND32ri,
7845 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007846 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007847 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007848 X86::ADD32rr, X86::ADC32rr,
7849 X86::ADD32ri, X86::ADC32ri,
7850 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007851 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007852 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007853 X86::SUB32rr, X86::SBB32rr,
7854 X86::SUB32ri, X86::SBB32ri,
7855 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00007856 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007857 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00007858 X86::MOV32rr, X86::MOV32rr,
7859 X86::MOV32ri, X86::MOV32ri,
7860 false);
Evan Cheng60c07e12006-07-05 22:17:51 +00007861 }
7862}
7863
7864//===----------------------------------------------------------------------===//
7865// X86 Optimization Hooks
7866//===----------------------------------------------------------------------===//
7867
Dan Gohman475871a2008-07-27 21:46:04 +00007868void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007869 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007870 APInt &KnownZero,
7871 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007872 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00007873 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007874 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00007875 assert((Opc >= ISD::BUILTIN_OP_END ||
7876 Opc == ISD::INTRINSIC_WO_CHAIN ||
7877 Opc == ISD::INTRINSIC_W_CHAIN ||
7878 Opc == ISD::INTRINSIC_VOID) &&
7879 "Should use MaskedValueIsZero if you don't know whether Op"
7880 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007881
Dan Gohmanf4f92f52008-02-13 23:07:24 +00007882 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007883 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00007884 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007885 case X86ISD::ADD:
7886 case X86ISD::SUB:
7887 case X86ISD::SMUL:
7888 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00007889 case X86ISD::INC:
7890 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007891 // These nodes' second result is a boolean.
7892 if (Op.getResNo() == 0)
7893 break;
7894 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007895 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007896 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7897 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00007898 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007899 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007900}
Chris Lattner259e97c2006-01-31 19:43:35 +00007901
Evan Cheng206ee9d2006-07-07 08:33:52 +00007902/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00007903/// node is a GlobalAddress + offset.
7904bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7905 GlobalValue* &GA, int64_t &Offset) const{
7906 if (N->getOpcode() == X86ISD::Wrapper) {
7907 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007908 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007909 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007910 return true;
7911 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00007912 }
Evan Chengad4196b2008-05-12 19:56:52 +00007913 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00007914}
7915
Evan Chengad4196b2008-05-12 19:56:52 +00007916static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7917 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007918 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00007919 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00007920 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007921 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00007922 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00007923 return false;
7924}
7925
Nate Begeman9008ca62009-04-27 18:41:29 +00007926static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Eli Friedman7a5e5552009-06-07 06:52:44 +00007927 MVT EVT, LoadSDNode *&LDBase,
7928 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00007929 SelectionDAG &DAG, MachineFrameInfo *MFI,
7930 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007931 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00007932 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007933 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007934 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007935 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00007936 return false;
7937 continue;
7938 }
7939
Dan Gohman475871a2008-07-27 21:46:04 +00007940 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00007941 if (!Elt.getNode() ||
7942 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007943 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007944 if (!LDBase) {
7945 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00007946 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007947 LDBase = cast<LoadSDNode>(Elt.getNode());
7948 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007949 continue;
7950 }
7951 if (Elt.getOpcode() == ISD::UNDEF)
7952 continue;
7953
Nate Begemanabc01992009-06-05 21:37:30 +00007954 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Nate Begemanabc01992009-06-05 21:37:30 +00007955 if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007956 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007957 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007958 }
7959 return true;
7960}
Evan Cheng206ee9d2006-07-07 08:33:52 +00007961
7962/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7963/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7964/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00007965/// order. In the case of v2i64, it will see if it can rewrite the
7966/// shuffle to be an appropriate build vector so it can take advantage of
7967// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00007968static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00007969 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007970 DebugLoc dl = N->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007971 MVT VT = N->getValueType(0);
7972 MVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00007973 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
7974 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00007975
Eli Friedman7a5e5552009-06-07 06:52:44 +00007976 if (VT.getSizeInBits() != 128)
7977 return SDValue();
7978
Mon P Wang1e955802009-04-03 02:43:30 +00007979 // Try to combine a vector_shuffle into a 128-bit load.
7980 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00007981 LoadSDNode *LD = NULL;
7982 unsigned LastLoadedElt;
7983 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG,
7984 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00007985 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007986
Eli Friedman7a5e5552009-06-07 06:52:44 +00007987 if (LastLoadedElt == NumElems - 1) {
7988 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
7989 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
7990 LD->getSrcValue(), LD->getSrcValueOffset(),
7991 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007992 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007993 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00007994 LD->isVolatile(), LD->getAlignment());
7995 } else if (NumElems == 4 && LastLoadedElt == 1) {
7996 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00007997 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
7998 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00007999 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8000 }
8001 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008002}
Evan Chengd880b972008-05-09 21:53:03 +00008003
Chris Lattner83e6c992006-10-04 06:57:07 +00008004/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008005static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008006 const X86Subtarget *Subtarget) {
8007 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008008 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008009 // Get the LHS/RHS of the select.
8010 SDValue LHS = N->getOperand(1);
8011 SDValue RHS = N->getOperand(2);
8012
Chris Lattner83e6c992006-10-04 06:57:07 +00008013 // If we have SSE[12] support, try to form min/max nodes.
8014 if (Subtarget->hasSSE2() &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008015 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
8016 Cond.getOpcode() == ISD::SETCC) {
8017 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008018
Chris Lattner47b4ce82009-03-11 05:48:52 +00008019 unsigned Opcode = 0;
8020 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8021 switch (CC) {
8022 default: break;
8023 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
8024 case ISD::SETULE:
8025 case ISD::SETLE:
8026 if (!UnsafeFPMath) break;
8027 // FALL THROUGH.
8028 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
8029 case ISD::SETLT:
8030 Opcode = X86ISD::FMIN;
8031 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008032
Chris Lattner47b4ce82009-03-11 05:48:52 +00008033 case ISD::SETOGT: // (X > Y) ? X : Y -> max
8034 case ISD::SETUGT:
8035 case ISD::SETGT:
8036 if (!UnsafeFPMath) break;
8037 // FALL THROUGH.
8038 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
8039 case ISD::SETGE:
8040 Opcode = X86ISD::FMAX;
8041 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008042 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008043 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8044 switch (CC) {
8045 default: break;
8046 case ISD::SETOGT: // (X > Y) ? Y : X -> min
8047 case ISD::SETUGT:
8048 case ISD::SETGT:
8049 if (!UnsafeFPMath) break;
8050 // FALL THROUGH.
8051 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
8052 case ISD::SETGE:
8053 Opcode = X86ISD::FMIN;
8054 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008055
Chris Lattner47b4ce82009-03-11 05:48:52 +00008056 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
8057 case ISD::SETULE:
8058 case ISD::SETLE:
8059 if (!UnsafeFPMath) break;
8060 // FALL THROUGH.
8061 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8062 case ISD::SETLT:
8063 Opcode = X86ISD::FMAX;
8064 break;
8065 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008066 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008067
Chris Lattner47b4ce82009-03-11 05:48:52 +00008068 if (Opcode)
8069 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008070 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008071
Chris Lattnerd1980a52009-03-12 06:52:53 +00008072 // If this is a select between two integer constants, try to do some
8073 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008074 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8075 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008076 // Don't do this for crazy integer types.
8077 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8078 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008079 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008080 bool NeedsCondInvert = false;
8081
Chris Lattnercee56e72009-03-13 05:53:31 +00008082 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008083 // Efficiently invertible.
8084 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8085 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8086 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8087 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008088 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008089 }
8090
8091 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008092 if (FalseC->getAPIntValue() == 0 &&
8093 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008094 if (NeedsCondInvert) // Invert the condition if needed.
8095 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8096 DAG.getConstant(1, Cond.getValueType()));
8097
8098 // Zero extend the condition if needed.
8099 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
8100
Chris Lattnercee56e72009-03-13 05:53:31 +00008101 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008102 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
8103 DAG.getConstant(ShAmt, MVT::i8));
8104 }
Chris Lattner97a29a52009-03-13 05:22:11 +00008105
8106 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008107 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008108 if (NeedsCondInvert) // Invert the condition if needed.
8109 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8110 DAG.getConstant(1, Cond.getValueType()));
8111
8112 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008113 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8114 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008115 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008116 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008117 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008118
8119 // Optimize cases that will turn into an LEA instruction. This requires
8120 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8121 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8122 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8123 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8124
8125 bool isFastMultiplier = false;
8126 if (Diff < 10) {
8127 switch ((unsigned char)Diff) {
8128 default: break;
8129 case 1: // result = add base, cond
8130 case 2: // result = lea base( , cond*2)
8131 case 3: // result = lea base(cond, cond*2)
8132 case 4: // result = lea base( , cond*4)
8133 case 5: // result = lea base(cond, cond*4)
8134 case 8: // result = lea base( , cond*8)
8135 case 9: // result = lea base(cond, cond*8)
8136 isFastMultiplier = true;
8137 break;
8138 }
8139 }
8140
8141 if (isFastMultiplier) {
8142 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8143 if (NeedsCondInvert) // Invert the condition if needed.
8144 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8145 DAG.getConstant(1, Cond.getValueType()));
8146
8147 // Zero extend the condition if needed.
8148 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8149 Cond);
8150 // Scale the condition by the difference.
8151 if (Diff != 1)
8152 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8153 DAG.getConstant(Diff, Cond.getValueType()));
8154
8155 // Add the base if non-zero.
8156 if (FalseC->getAPIntValue() != 0)
8157 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8158 SDValue(FalseC, 0));
8159 return Cond;
8160 }
8161 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008162 }
8163 }
8164
Dan Gohman475871a2008-07-27 21:46:04 +00008165 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008166}
8167
Chris Lattnerd1980a52009-03-12 06:52:53 +00008168/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8169static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8170 TargetLowering::DAGCombinerInfo &DCI) {
8171 DebugLoc DL = N->getDebugLoc();
8172
8173 // If the flag operand isn't dead, don't touch this CMOV.
8174 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8175 return SDValue();
8176
8177 // If this is a select between two integer constants, try to do some
8178 // optimizations. Note that the operands are ordered the opposite of SELECT
8179 // operands.
8180 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8181 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8182 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8183 // larger than FalseC (the false value).
8184 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
8185
8186 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8187 CC = X86::GetOppositeBranchCondition(CC);
8188 std::swap(TrueC, FalseC);
8189 }
8190
8191 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008192 // This is efficient for any integer data type (including i8/i16) and
8193 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008194 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8195 SDValue Cond = N->getOperand(3);
8196 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8197 DAG.getConstant(CC, MVT::i8), Cond);
8198
8199 // Zero extend the condition if needed.
8200 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
8201
8202 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8203 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
8204 DAG.getConstant(ShAmt, MVT::i8));
8205 if (N->getNumValues() == 2) // Dead flag value?
8206 return DCI.CombineTo(N, Cond, SDValue());
8207 return Cond;
8208 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008209
8210 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8211 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008212 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8213 SDValue Cond = N->getOperand(3);
8214 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8215 DAG.getConstant(CC, MVT::i8), Cond);
8216
8217 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008218 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8219 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008220 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8221 SDValue(FalseC, 0));
Chris Lattnercee56e72009-03-13 05:53:31 +00008222
Chris Lattner97a29a52009-03-13 05:22:11 +00008223 if (N->getNumValues() == 2) // Dead flag value?
8224 return DCI.CombineTo(N, Cond, SDValue());
8225 return Cond;
8226 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008227
8228 // Optimize cases that will turn into an LEA instruction. This requires
8229 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8230 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8231 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8232 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8233
8234 bool isFastMultiplier = false;
8235 if (Diff < 10) {
8236 switch ((unsigned char)Diff) {
8237 default: break;
8238 case 1: // result = add base, cond
8239 case 2: // result = lea base( , cond*2)
8240 case 3: // result = lea base(cond, cond*2)
8241 case 4: // result = lea base( , cond*4)
8242 case 5: // result = lea base(cond, cond*4)
8243 case 8: // result = lea base( , cond*8)
8244 case 9: // result = lea base(cond, cond*8)
8245 isFastMultiplier = true;
8246 break;
8247 }
8248 }
8249
8250 if (isFastMultiplier) {
8251 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8252 SDValue Cond = N->getOperand(3);
8253 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8254 DAG.getConstant(CC, MVT::i8), Cond);
8255 // Zero extend the condition if needed.
8256 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8257 Cond);
8258 // Scale the condition by the difference.
8259 if (Diff != 1)
8260 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8261 DAG.getConstant(Diff, Cond.getValueType()));
8262
8263 // Add the base if non-zero.
8264 if (FalseC->getAPIntValue() != 0)
8265 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8266 SDValue(FalseC, 0));
8267 if (N->getNumValues() == 2) // Dead flag value?
8268 return DCI.CombineTo(N, Cond, SDValue());
8269 return Cond;
8270 }
8271 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008272 }
8273 }
8274 return SDValue();
8275}
8276
8277
Evan Cheng0b0cd912009-03-28 05:57:29 +00008278/// PerformMulCombine - Optimize a single multiply with constant into two
8279/// in order to implement it with two cheaper instructions, e.g.
8280/// LEA + SHL, LEA + LEA.
8281static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8282 TargetLowering::DAGCombinerInfo &DCI) {
8283 if (DAG.getMachineFunction().
8284 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8285 return SDValue();
8286
8287 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8288 return SDValue();
8289
8290 MVT VT = N->getValueType(0);
8291 if (VT != MVT::i64)
8292 return SDValue();
8293
8294 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8295 if (!C)
8296 return SDValue();
8297 uint64_t MulAmt = C->getZExtValue();
8298 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8299 return SDValue();
8300
8301 uint64_t MulAmt1 = 0;
8302 uint64_t MulAmt2 = 0;
8303 if ((MulAmt % 9) == 0) {
8304 MulAmt1 = 9;
8305 MulAmt2 = MulAmt / 9;
8306 } else if ((MulAmt % 5) == 0) {
8307 MulAmt1 = 5;
8308 MulAmt2 = MulAmt / 5;
8309 } else if ((MulAmt % 3) == 0) {
8310 MulAmt1 = 3;
8311 MulAmt2 = MulAmt / 3;
8312 }
8313 if (MulAmt2 &&
8314 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8315 DebugLoc DL = N->getDebugLoc();
8316
8317 if (isPowerOf2_64(MulAmt2) &&
8318 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8319 // If second multiplifer is pow2, issue it first. We want the multiply by
8320 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8321 // is an add.
8322 std::swap(MulAmt1, MulAmt2);
8323
8324 SDValue NewMul;
8325 if (isPowerOf2_64(MulAmt1))
8326 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
8327 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
8328 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008329 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008330 DAG.getConstant(MulAmt1, VT));
8331
8332 if (isPowerOf2_64(MulAmt2))
8333 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
8334 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
8335 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008336 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008337 DAG.getConstant(MulAmt2, VT));
8338
8339 // Do not add new nodes to DAG combiner worklist.
8340 DCI.CombineTo(N, NewMul, false);
8341 }
8342 return SDValue();
8343}
8344
8345
Nate Begeman740ab032009-01-26 00:52:55 +00008346/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8347/// when possible.
8348static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8349 const X86Subtarget *Subtarget) {
8350 // On X86 with SSE2 support, we can transform this to a vector shift if
8351 // all elements are shifted by the same amount. We can't do this in legalize
8352 // because the a constant vector is typically transformed to a constant pool
8353 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008354 if (!Subtarget->hasSSE2())
8355 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008356
Nate Begeman740ab032009-01-26 00:52:55 +00008357 MVT VT = N->getValueType(0);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008358 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
8359 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008360
Mon P Wang3becd092009-01-28 08:12:05 +00008361 SDValue ShAmtOp = N->getOperand(1);
8362 MVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008363 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008364 SDValue BaseShAmt;
8365 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8366 unsigned NumElts = VT.getVectorNumElements();
8367 unsigned i = 0;
8368 for (; i != NumElts; ++i) {
8369 SDValue Arg = ShAmtOp.getOperand(i);
8370 if (Arg.getOpcode() == ISD::UNDEF) continue;
8371 BaseShAmt = Arg;
8372 break;
8373 }
8374 for (; i != NumElts; ++i) {
8375 SDValue Arg = ShAmtOp.getOperand(i);
8376 if (Arg.getOpcode() == ISD::UNDEF) continue;
8377 if (Arg != BaseShAmt) {
8378 return SDValue();
8379 }
8380 }
8381 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008382 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
8383 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8384 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008385 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008386 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008387
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008388 if (EltVT.bitsGT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008389 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008390 else if (EltVT.bitsLT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008391 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008392
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008393 // The shift amount is identical so we can do a vector shift.
8394 SDValue ValOp = N->getOperand(0);
8395 switch (N->getOpcode()) {
8396 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008397 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008398 break;
8399 case ISD::SHL:
8400 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008401 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008402 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8403 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008404 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008405 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008406 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8407 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008408 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008409 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008410 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8411 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008412 break;
8413 case ISD::SRA:
8414 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008415 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008416 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8417 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008418 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008419 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008420 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8421 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008422 break;
8423 case ISD::SRL:
8424 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008425 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008426 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8427 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008428 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008429 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008430 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8431 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008432 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008433 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008434 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8435 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008436 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008437 }
8438 return SDValue();
8439}
8440
Chris Lattner149a4e52008-02-22 02:09:43 +00008441/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008442static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008443 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008444 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8445 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008446 // A preferable solution to the general problem is to figure out the right
8447 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008448
8449 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008450 StoreSDNode *St = cast<StoreSDNode>(N);
Evan Cheng536e6672009-03-12 05:59:15 +00008451 MVT VT = St->getValue().getValueType();
8452 if (VT.getSizeInBits() != 64)
8453 return SDValue();
8454
Devang Patel578efa92009-06-05 21:57:13 +00008455 const Function *F = DAG.getMachineFunction().getFunction();
8456 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
8457 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
8458 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008459 if ((VT.isVector() ||
8460 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008461 isa<LoadSDNode>(St->getValue()) &&
8462 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8463 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008464 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008465 LoadSDNode *Ld = 0;
8466 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008467 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008468 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008469 // Must be a store of a load. We currently handle two cases: the load
8470 // is a direct child, and it's under an intervening TokenFactor. It is
8471 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008472 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008473 Ld = cast<LoadSDNode>(St->getChain());
8474 else if (St->getValue().hasOneUse() &&
8475 ChainVal->getOpcode() == ISD::TokenFactor) {
8476 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008477 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008478 TokenFactorIndex = i;
8479 Ld = cast<LoadSDNode>(St->getValue());
8480 } else
8481 Ops.push_back(ChainVal->getOperand(i));
8482 }
8483 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008484
Evan Cheng536e6672009-03-12 05:59:15 +00008485 if (!Ld || !ISD::isNormalLoad(Ld))
8486 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008487
Evan Cheng536e6672009-03-12 05:59:15 +00008488 // If this is not the MMX case, i.e. we are just turning i64 load/store
8489 // into f64 load/store, avoid the transformation if there are multiple
8490 // uses of the loaded value.
8491 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8492 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008493
Evan Cheng536e6672009-03-12 05:59:15 +00008494 DebugLoc LdDL = Ld->getDebugLoc();
8495 DebugLoc StDL = N->getDebugLoc();
8496 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8497 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8498 // pair instead.
8499 if (Subtarget->is64Bit() || F64IsLegal) {
8500 MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
8501 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8502 Ld->getBasePtr(), Ld->getSrcValue(),
8503 Ld->getSrcValueOffset(), Ld->isVolatile(),
8504 Ld->getAlignment());
8505 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008506 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008507 Ops.push_back(NewChain);
8508 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008509 Ops.size());
8510 }
Evan Cheng536e6672009-03-12 05:59:15 +00008511 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008512 St->getSrcValue(), St->getSrcValueOffset(),
8513 St->isVolatile(), St->getAlignment());
8514 }
Evan Cheng536e6672009-03-12 05:59:15 +00008515
8516 // Otherwise, lower to two pairs of 32-bit loads / stores.
8517 SDValue LoAddr = Ld->getBasePtr();
8518 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8519 DAG.getConstant(4, MVT::i32));
8520
8521 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
8522 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8523 Ld->isVolatile(), Ld->getAlignment());
8524 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
8525 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8526 Ld->isVolatile(),
8527 MinAlign(Ld->getAlignment(), 4));
8528
8529 SDValue NewChain = LoLd.getValue(1);
8530 if (TokenFactorIndex != -1) {
8531 Ops.push_back(LoLd);
8532 Ops.push_back(HiLd);
8533 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
8534 Ops.size());
8535 }
8536
8537 LoAddr = St->getBasePtr();
8538 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8539 DAG.getConstant(4, MVT::i32));
8540
8541 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8542 St->getSrcValue(), St->getSrcValueOffset(),
8543 St->isVolatile(), St->getAlignment());
8544 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8545 St->getSrcValue(),
8546 St->getSrcValueOffset() + 4,
8547 St->isVolatile(),
8548 MinAlign(St->getAlignment(), 4));
8549 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008550 }
Dan Gohman475871a2008-07-27 21:46:04 +00008551 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008552}
8553
Chris Lattner6cf73262008-01-25 06:14:17 +00008554/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8555/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008556static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008557 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8558 // F[X]OR(0.0, x) -> x
8559 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008560 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8561 if (C->getValueAPF().isPosZero())
8562 return N->getOperand(1);
8563 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8564 if (C->getValueAPF().isPosZero())
8565 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008566 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008567}
8568
8569/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008570static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008571 // FAND(0.0, x) -> 0.0
8572 // FAND(x, 0.0) -> 0.0
8573 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8574 if (C->getValueAPF().isPosZero())
8575 return N->getOperand(0);
8576 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8577 if (C->getValueAPF().isPosZero())
8578 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008579 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008580}
8581
Dan Gohmane5af2d32009-01-29 01:59:02 +00008582static SDValue PerformBTCombine(SDNode *N,
8583 SelectionDAG &DAG,
8584 TargetLowering::DAGCombinerInfo &DCI) {
8585 // BT ignores high bits in the bit index operand.
8586 SDValue Op1 = N->getOperand(1);
8587 if (Op1.hasOneUse()) {
8588 unsigned BitWidth = Op1.getValueSizeInBits();
8589 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8590 APInt KnownZero, KnownOne;
8591 TargetLowering::TargetLoweringOpt TLO(DAG);
8592 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8593 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8594 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8595 DCI.CommitTargetLoweringOpt(TLO);
8596 }
8597 return SDValue();
8598}
Chris Lattner83e6c992006-10-04 06:57:07 +00008599
Eli Friedman7a5e5552009-06-07 06:52:44 +00008600static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
8601 SDValue Op = N->getOperand(0);
8602 if (Op.getOpcode() == ISD::BIT_CONVERT)
8603 Op = Op.getOperand(0);
8604 MVT VT = N->getValueType(0), OpVT = Op.getValueType();
8605 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
8606 VT.getVectorElementType().getSizeInBits() ==
8607 OpVT.getVectorElementType().getSizeInBits()) {
8608 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
8609 }
8610 return SDValue();
8611}
8612
Owen Anderson99177002009-06-29 18:04:45 +00008613// On X86 and X86-64, atomic operations are lowered to locked instructions.
8614// Locked instructions, in turn, have implicit fence semantics (all memory
8615// operations are flushed before issuing the locked instruction, and the
8616// are not buffered), so we can fold away the common pattern of
8617// fence-atomic-fence.
8618static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
8619 SDValue atomic = N->getOperand(0);
8620 switch (atomic.getOpcode()) {
8621 case ISD::ATOMIC_CMP_SWAP:
8622 case ISD::ATOMIC_SWAP:
8623 case ISD::ATOMIC_LOAD_ADD:
8624 case ISD::ATOMIC_LOAD_SUB:
8625 case ISD::ATOMIC_LOAD_AND:
8626 case ISD::ATOMIC_LOAD_OR:
8627 case ISD::ATOMIC_LOAD_XOR:
8628 case ISD::ATOMIC_LOAD_NAND:
8629 case ISD::ATOMIC_LOAD_MIN:
8630 case ISD::ATOMIC_LOAD_MAX:
8631 case ISD::ATOMIC_LOAD_UMIN:
8632 case ISD::ATOMIC_LOAD_UMAX:
8633 break;
8634 default:
8635 return SDValue();
8636 }
8637
8638 SDValue fence = atomic.getOperand(0);
8639 if (fence.getOpcode() != ISD::MEMBARRIER)
8640 return SDValue();
8641
8642 switch (atomic.getOpcode()) {
8643 case ISD::ATOMIC_CMP_SWAP:
8644 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8645 atomic.getOperand(1), atomic.getOperand(2),
8646 atomic.getOperand(3));
8647 case ISD::ATOMIC_SWAP:
8648 case ISD::ATOMIC_LOAD_ADD:
8649 case ISD::ATOMIC_LOAD_SUB:
8650 case ISD::ATOMIC_LOAD_AND:
8651 case ISD::ATOMIC_LOAD_OR:
8652 case ISD::ATOMIC_LOAD_XOR:
8653 case ISD::ATOMIC_LOAD_NAND:
8654 case ISD::ATOMIC_LOAD_MIN:
8655 case ISD::ATOMIC_LOAD_MAX:
8656 case ISD::ATOMIC_LOAD_UMIN:
8657 case ISD::ATOMIC_LOAD_UMAX:
8658 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8659 atomic.getOperand(1), atomic.getOperand(2));
8660 default:
8661 return SDValue();
8662 }
8663}
8664
Dan Gohman475871a2008-07-27 21:46:04 +00008665SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008666 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008667 SelectionDAG &DAG = DCI.DAG;
8668 switch (N->getOpcode()) {
8669 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008670 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008671 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008672 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008673 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008674 case ISD::SHL:
8675 case ISD::SRA:
8676 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008677 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008678 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008679 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8680 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008681 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00008682 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00008683 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008684 }
8685
Dan Gohman475871a2008-07-27 21:46:04 +00008686 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008687}
8688
Evan Cheng60c07e12006-07-05 22:17:51 +00008689//===----------------------------------------------------------------------===//
8690// X86 Inline Assembly Support
8691//===----------------------------------------------------------------------===//
8692
Chris Lattnerb8105652009-07-20 17:51:36 +00008693static bool LowerToBSwap(CallInst *CI) {
8694 // FIXME: this should verify that we are targetting a 486 or better. If not,
8695 // we will turn this bswap into something that will be lowered to logical ops
8696 // instead of emitting the bswap asm. For now, we don't support 486 or lower
8697 // so don't worry about this.
8698
8699 // Verify this is a simple bswap.
8700 if (CI->getNumOperands() != 2 ||
8701 CI->getType() != CI->getOperand(1)->getType() ||
8702 !CI->getType()->isInteger())
8703 return false;
8704
8705 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
8706 if (!Ty || Ty->getBitWidth() % 16 != 0)
8707 return false;
8708
8709 // Okay, we can do this xform, do so now.
8710 const Type *Tys[] = { Ty };
8711 Module *M = CI->getParent()->getParent()->getParent();
8712 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
8713
8714 Value *Op = CI->getOperand(1);
8715 Op = CallInst::Create(Int, Op, CI->getName(), CI);
8716
8717 CI->replaceAllUsesWith(Op);
8718 CI->eraseFromParent();
8719 return true;
8720}
8721
8722bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
8723 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
8724 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
8725
8726 std::string AsmStr = IA->getAsmString();
8727
8728 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
8729 std::vector<std::string> AsmPieces;
8730 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
8731
8732 switch (AsmPieces.size()) {
8733 default: return false;
8734 case 1:
8735 AsmStr = AsmPieces[0];
8736 AsmPieces.clear();
8737 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
8738
8739 // bswap $0
8740 if (AsmPieces.size() == 2 &&
8741 (AsmPieces[0] == "bswap" ||
8742 AsmPieces[0] == "bswapq" ||
8743 AsmPieces[0] == "bswapl") &&
8744 (AsmPieces[1] == "$0" ||
8745 AsmPieces[1] == "${0:q}")) {
8746 // No need to check constraints, nothing other than the equivalent of
8747 // "=r,0" would be valid here.
8748 return LowerToBSwap(CI);
8749 }
8750 // rorw $$8, ${0:w} --> llvm.bswap.i16
8751 if (CI->getType() == Type::Int16Ty &&
8752 AsmPieces.size() == 3 &&
8753 AsmPieces[0] == "rorw" &&
8754 AsmPieces[1] == "$$8," &&
8755 AsmPieces[2] == "${0:w}" &&
8756 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
8757 return LowerToBSwap(CI);
8758 }
8759 break;
8760 case 3:
8761 if (CI->getType() == Type::Int64Ty && Constraints.size() >= 2 &&
8762 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
8763 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
8764 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
8765 std::vector<std::string> Words;
8766 SplitString(AsmPieces[0], Words, " \t");
8767 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
8768 Words.clear();
8769 SplitString(AsmPieces[1], Words, " \t");
8770 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
8771 Words.clear();
8772 SplitString(AsmPieces[2], Words, " \t,");
8773 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
8774 Words[2] == "%edx") {
8775 return LowerToBSwap(CI);
8776 }
8777 }
8778 }
8779 }
8780 break;
8781 }
8782 return false;
8783}
8784
8785
8786
Chris Lattnerf4dff842006-07-11 02:54:03 +00008787/// getConstraintType - Given a constraint letter, return the type of
8788/// constraint it is for this target.
8789X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008790X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8791 if (Constraint.size() == 1) {
8792 switch (Constraint[0]) {
8793 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008794 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008795 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008796 case 'r':
8797 case 'R':
8798 case 'l':
8799 case 'q':
8800 case 'Q':
8801 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008802 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008803 case 'Y':
8804 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008805 case 'e':
8806 case 'Z':
8807 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008808 default:
8809 break;
8810 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008811 }
Chris Lattner4234f572007-03-25 02:14:49 +00008812 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008813}
8814
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008815/// LowerXConstraint - try to replace an X constraint, which matches anything,
8816/// with another that has more specific requirements based on the type of the
8817/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008818const char *X86TargetLowering::
Duncan Sands83ec4b62008-06-06 12:08:01 +00008819LowerXConstraint(MVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008820 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8821 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008822 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008823 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008824 return "Y";
8825 if (Subtarget->hasSSE1())
8826 return "x";
8827 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008828
Chris Lattner5e764232008-04-26 23:02:14 +00008829 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008830}
8831
Chris Lattner48884cd2007-08-25 00:47:38 +00008832/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8833/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00008834void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00008835 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00008836 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00008837 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00008838 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008839 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00008840
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008841 switch (Constraint) {
8842 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00008843 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00008844 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008845 if (C->getZExtValue() <= 31) {
8846 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008847 break;
8848 }
Devang Patel84f7fd22007-03-17 00:13:28 +00008849 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008850 return;
Evan Cheng364091e2008-09-22 23:57:37 +00008851 case 'J':
8852 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008853 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00008854 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8855 break;
8856 }
8857 }
8858 return;
8859 case 'K':
8860 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008861 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00008862 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8863 break;
8864 }
8865 }
8866 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00008867 case 'N':
8868 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008869 if (C->getZExtValue() <= 255) {
8870 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008871 break;
8872 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00008873 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008874 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008875 case 'e': {
8876 // 32-bit signed value
8877 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8878 const ConstantInt *CI = C->getConstantIntValue();
8879 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8880 // Widen to 64 bits here to get it sign extended.
8881 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8882 break;
8883 }
8884 // FIXME gcc accepts some relocatable values here too, but only in certain
8885 // memory models; it's complicated.
8886 }
8887 return;
8888 }
8889 case 'Z': {
8890 // 32-bit unsigned value
8891 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8892 const ConstantInt *CI = C->getConstantIntValue();
8893 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8894 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8895 break;
8896 }
8897 }
8898 // FIXME gcc accepts some relocatable values here too, but only in certain
8899 // memory models; it's complicated.
8900 return;
8901 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008902 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008903 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00008904 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008905 // Widen to 64 bits here to get it sign extended.
8906 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00008907 break;
8908 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008909
Chris Lattnerdc43a882007-05-03 16:52:29 +00008910 // If we are in non-pic codegen mode, we allow the address of a global (with
8911 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00008912 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008913 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00008914
Chris Lattner49921962009-05-08 18:23:14 +00008915 // Match either (GA), (GA+C), (GA+C1+C2), etc.
8916 while (1) {
8917 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
8918 Offset += GA->getOffset();
8919 break;
8920 } else if (Op.getOpcode() == ISD::ADD) {
8921 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8922 Offset += C->getZExtValue();
8923 Op = Op.getOperand(0);
8924 continue;
8925 }
8926 } else if (Op.getOpcode() == ISD::SUB) {
8927 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8928 Offset += -C->getZExtValue();
8929 Op = Op.getOperand(0);
8930 continue;
8931 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008932 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008933
Chris Lattner49921962009-05-08 18:23:14 +00008934 // Otherwise, this isn't something we can handle, reject it.
8935 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008936 }
Chris Lattner3b6b36d2009-07-10 06:29:59 +00008937
Chris Lattner36c25012009-07-10 07:34:39 +00008938 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008939 // If we require an extra load to get this address, as in PIC mode, we
8940 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00008941 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
8942 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008943 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00008944
Dale Johannesen60b3ba02009-07-21 00:12:29 +00008945 if (hasMemory)
8946 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
8947 else
8948 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00008949 Result = Op;
8950 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008951 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008952 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008953
Gabor Greifba36cb52008-08-28 21:40:38 +00008954 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00008955 Ops.push_back(Result);
8956 return;
8957 }
Evan Chengda43bcf2008-09-24 00:05:32 +00008958 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8959 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008960}
8961
Chris Lattner259e97c2006-01-31 19:43:35 +00008962std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00008963getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008964 MVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00008965 if (Constraint.size() == 1) {
8966 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00008967 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00008968 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00008969 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
8970 if (Subtarget->is64Bit()) {
8971 if (VT == MVT::i32)
8972 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
8973 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
8974 X86::R10D,X86::R11D,X86::R12D,
8975 X86::R13D,X86::R14D,X86::R15D,
8976 X86::EBP, X86::ESP, 0);
8977 else if (VT == MVT::i16)
8978 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
8979 X86::SI, X86::DI, X86::R8W,X86::R9W,
8980 X86::R10W,X86::R11W,X86::R12W,
8981 X86::R13W,X86::R14W,X86::R15W,
8982 X86::BP, X86::SP, 0);
8983 else if (VT == MVT::i8)
8984 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
8985 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
8986 X86::R10B,X86::R11B,X86::R12B,
8987 X86::R13B,X86::R14B,X86::R15B,
8988 X86::BPL, X86::SPL, 0);
8989
8990 else if (VT == MVT::i64)
8991 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
8992 X86::RSI, X86::RDI, X86::R8, X86::R9,
8993 X86::R10, X86::R11, X86::R12,
8994 X86::R13, X86::R14, X86::R15,
8995 X86::RBP, X86::RSP, 0);
8996
8997 break;
8998 }
8999 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009000 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009001 if (VT == MVT::i32)
9002 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
9003 else if (VT == MVT::i16)
9004 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
9005 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009006 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00009007 else if (VT == MVT::i64)
9008 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9009 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009010 }
9011 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009012
Chris Lattner1efa40f2006-02-22 00:56:39 +00009013 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009014}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009015
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009016std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009017X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00009018 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009019 // First, see if this is a constraint that directly corresponds to an LLVM
9020 // register class.
9021 if (Constraint.size() == 1) {
9022 // GCC Constraint Letters
9023 switch (Constraint[0]) {
9024 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009025 case 'r': // GENERAL_REGS
9026 case 'R': // LEGACY_REGS
9027 case 'l': // INDEX_REGS
Chris Lattner1fa71982008-10-17 18:15:05 +00009028 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009029 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009030 if (VT == MVT::i16)
9031 return std::make_pair(0U, X86::GR16RegisterClass);
9032 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009033 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009034 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009035 case 'f': // FP Stack registers.
9036 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9037 // value to the correct fpstack register class.
9038 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
9039 return std::make_pair(0U, X86::RFP32RegisterClass);
9040 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
9041 return std::make_pair(0U, X86::RFP64RegisterClass);
9042 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009043 case 'y': // MMX_REGS if MMX allowed.
9044 if (!Subtarget->hasMMX()) break;
9045 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009046 case 'Y': // SSE_REGS if SSE2 allowed
9047 if (!Subtarget->hasSSE2()) break;
9048 // FALL THROUGH.
9049 case 'x': // SSE_REGS if SSE1 allowed
9050 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009051
9052 switch (VT.getSimpleVT()) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009053 default: break;
9054 // Scalar SSE types.
9055 case MVT::f32:
9056 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009057 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009058 case MVT::f64:
9059 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009060 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009061 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00009062 case MVT::v16i8:
9063 case MVT::v8i16:
9064 case MVT::v4i32:
9065 case MVT::v2i64:
9066 case MVT::v4f32:
9067 case MVT::v2f64:
9068 return std::make_pair(0U, X86::VR128RegisterClass);
9069 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009070 break;
9071 }
9072 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009073
Chris Lattnerf76d1802006-07-31 23:26:50 +00009074 // Use the default implementation in TargetLowering to convert the register
9075 // constraint into a member of a register class.
9076 std::pair<unsigned, const TargetRegisterClass*> Res;
9077 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009078
9079 // Not found as a standard register?
9080 if (Res.second == 0) {
9081 // GCC calls "st(0)" just plain "st".
9082 if (StringsEqualNoCase("{st}", Constraint)) {
9083 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009084 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009085 }
Dale Johannesen330169f2008-11-13 21:52:36 +00009086 // 'A' means EAX + EDX.
9087 if (Constraint == "A") {
9088 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009089 Res.second = X86::GR32_ADRegisterClass;
Dale Johannesen330169f2008-11-13 21:52:36 +00009090 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009091 return Res;
9092 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009093
Chris Lattnerf76d1802006-07-31 23:26:50 +00009094 // Otherwise, check to see if this is a register class of the wrong value
9095 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9096 // turn into {ax},{dx}.
9097 if (Res.second->hasType(VT))
9098 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009099
Chris Lattnerf76d1802006-07-31 23:26:50 +00009100 // All of the single-register GCC register classes map their values onto
9101 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9102 // really want an 8-bit or 32-bit register, map to the appropriate register
9103 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009104 if (Res.second == X86::GR16RegisterClass) {
9105 if (VT == MVT::i8) {
9106 unsigned DestReg = 0;
9107 switch (Res.first) {
9108 default: break;
9109 case X86::AX: DestReg = X86::AL; break;
9110 case X86::DX: DestReg = X86::DL; break;
9111 case X86::CX: DestReg = X86::CL; break;
9112 case X86::BX: DestReg = X86::BL; break;
9113 }
9114 if (DestReg) {
9115 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009116 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009117 }
9118 } else if (VT == MVT::i32) {
9119 unsigned DestReg = 0;
9120 switch (Res.first) {
9121 default: break;
9122 case X86::AX: DestReg = X86::EAX; break;
9123 case X86::DX: DestReg = X86::EDX; break;
9124 case X86::CX: DestReg = X86::ECX; break;
9125 case X86::BX: DestReg = X86::EBX; break;
9126 case X86::SI: DestReg = X86::ESI; break;
9127 case X86::DI: DestReg = X86::EDI; break;
9128 case X86::BP: DestReg = X86::EBP; break;
9129 case X86::SP: DestReg = X86::ESP; break;
9130 }
9131 if (DestReg) {
9132 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009133 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009134 }
9135 } else if (VT == MVT::i64) {
9136 unsigned DestReg = 0;
9137 switch (Res.first) {
9138 default: break;
9139 case X86::AX: DestReg = X86::RAX; break;
9140 case X86::DX: DestReg = X86::RDX; break;
9141 case X86::CX: DestReg = X86::RCX; break;
9142 case X86::BX: DestReg = X86::RBX; break;
9143 case X86::SI: DestReg = X86::RSI; break;
9144 case X86::DI: DestReg = X86::RDI; break;
9145 case X86::BP: DestReg = X86::RBP; break;
9146 case X86::SP: DestReg = X86::RSP; break;
9147 }
9148 if (DestReg) {
9149 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009150 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009151 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009152 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009153 } else if (Res.second == X86::FR32RegisterClass ||
9154 Res.second == X86::FR64RegisterClass ||
9155 Res.second == X86::VR128RegisterClass) {
9156 // Handle references to XMM physical registers that got mapped into the
9157 // wrong class. This can happen with constraints like {xmm0} where the
9158 // target independent register mapper will just pick the first match it can
9159 // find, ignoring the required type.
9160 if (VT == MVT::f32)
9161 Res.second = X86::FR32RegisterClass;
9162 else if (VT == MVT::f64)
9163 Res.second = X86::FR64RegisterClass;
9164 else if (X86::VR128RegisterClass->hasType(VT))
9165 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009166 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009167
Chris Lattnerf76d1802006-07-31 23:26:50 +00009168 return Res;
9169}
Mon P Wang0c397192008-10-30 08:01:45 +00009170
9171//===----------------------------------------------------------------------===//
9172// X86 Widen vector type
9173//===----------------------------------------------------------------------===//
9174
9175/// getWidenVectorType: given a vector type, returns the type to widen
9176/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
9177/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009178/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009179/// scalarizing vs using the wider vector type.
9180
Dan Gohmanc13cf132009-01-15 17:34:08 +00009181MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009182 assert(VT.isVector());
9183 if (isTypeLegal(VT))
9184 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009185
Mon P Wang0c397192008-10-30 08:01:45 +00009186 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9187 // type based on element type. This would speed up our search (though
9188 // it may not be worth it since the size of the list is relatively
9189 // small).
9190 MVT EltVT = VT.getVectorElementType();
9191 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009192
Mon P Wang0c397192008-10-30 08:01:45 +00009193 // On X86, it make sense to widen any vector wider than 1
9194 if (NElts <= 1)
9195 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009196
9197 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang0c397192008-10-30 08:01:45 +00009198 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9199 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009200
9201 if (isTypeLegal(SVT) &&
9202 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009203 SVT.getVectorNumElements() > NElts)
9204 return SVT;
9205 }
9206 return MVT::Other;
9207}