blob: bc486066d2c9076e99ffc73a20d8ff3b8355a3dc [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
Owen Andersonc7139a62010-11-11 19:07:48 +0000164 unsigned NEONThumb2DataIPostEncoder(const MachineInstr &MI, unsigned Val)
165 const { return 0; }
Owen Anderson57dac882010-11-11 21:36:43 +0000166 unsigned NEONThumb2LoadStorePostEncoder(const MachineInstr &MI,unsigned Val)
167 const { return 0; }
Owen Anderson8f143912010-11-11 23:12:55 +0000168 unsigned NEONThumb2DupPostEncoder(const MachineInstr &MI,unsigned Val)
169 const { return 0; }
Jim Grosbachc466b932010-11-11 18:04:49 +0000170 unsigned getBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
171 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000172 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000174 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
175 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000176 unsigned getT2SOImmOpValue(const MachineInstr &MI, unsigned Op)
177 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000178 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
179 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000180 unsigned getT2SORegOpValue(const MachineInstr &MI, unsigned Op)
181 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000182 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
183 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000184 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
185 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000186 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000187 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000188 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000189 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000190 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
191 unsigned Op) const { return 0; }
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000192 uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx)
193 const {return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000194 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
195 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000196
197 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
198 const {
199 // {17-13} = reg
200 // {12} = (U)nsigned (add == '1', sub == '0')
201 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000202 const MachineOperand &MO = MI.getOperand(Op);
203 const MachineOperand &MO1 = MI.getOperand(Op + 1);
204 if (!MO.isReg()) {
205 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
206 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000207 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000208 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000209 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000210 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000211 Binary = Imm12 & 0xfff;
212 if (Imm12 >= 0)
213 Binary |= (1 << 12);
214 Binary |= (Reg << 13);
215 return Binary;
216 }
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000217 uint32_t getAddrMode3OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
218 const { return 0;}
Jim Grosbach570a9222010-11-11 01:09:40 +0000219 uint32_t getAddrMode3OpValue(const MachineInstr &MI, unsigned Op) const
220 { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000221 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
222 // {12-9} = reg
223 // {8} = (U)nsigned (add == '1', sub == '0')
224 // {7-0} = imm12
225 const MachineOperand &MO = MI.getOperand(Op);
226 const MachineOperand &MO1 = MI.getOperand(Op + 1);
227 if (!MO.isReg()) {
228 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
229 return 0;
230 }
231 unsigned Reg = getARMRegisterNumbering(MO.getReg());
232 int32_t Imm8 = MO1.getImm();
233 uint32_t Binary;
234 Binary = Imm8 & 0xff;
235 if (Imm8 >= 0)
236 Binary |= (1 << 8);
237 Binary |= (Reg << 9);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000238 return Binary;
239 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000240 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
241 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000242
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000243 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
244 const { return 0; }
245
Shih-wei Liao5170b712010-05-26 00:02:28 +0000246 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000247 /// machine operand requires relocation, record the relocation and return
248 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000249 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000250 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000251
Evan Cheng83b5cf02008-11-05 23:22:34 +0000252 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000253 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000254 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000255
256 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000257 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000258 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000259 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000260 intptr_t ACPV = 0) const;
261 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
262 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
263 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000264 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000265 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000266 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000267}
268
Chris Lattner33fabd72010-02-02 21:48:51 +0000269char ARMCodeEmitter::ID = 0;
270
Bob Wilson87949d42010-03-17 21:16:45 +0000271/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000272/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000273FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
274 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000275 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000276}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000277
Chris Lattner33fabd72010-02-02 21:48:51 +0000278bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000279 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
280 MF.getTarget().getRelocationModel() != Reloc::Static) &&
281 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000282 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
283 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
284 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000285 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000286 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000287 MJTEs = 0;
288 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000289 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000290 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000291 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000292 MMI = &getAnalysis<MachineModuleInfo>();
293 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000294
295 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000296 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000297 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000298 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000299 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000300 MBB != E; ++MBB) {
301 MCE.StartMachineBasicBlock(MBB);
302 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
303 I != E; ++I)
304 emitInstruction(*I);
305 }
306 } while (MCE.finishFunction(MF));
307
308 return false;
309}
310
Evan Cheng83b5cf02008-11-05 23:22:34 +0000311/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000312///
Chris Lattner33fabd72010-02-02 21:48:51 +0000313unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000314 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000315 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000316 case ARM_AM::asr: return 2;
317 case ARM_AM::lsl: return 0;
318 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000319 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000320 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000321 }
Evan Cheng7602e112008-09-02 06:52:38 +0000322 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000323}
324
Shih-wei Liao5170b712010-05-26 00:02:28 +0000325/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000326/// machine operand requires relocation, record the relocation and return zero.
327unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000328 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000329 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000330 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000331 && "Relocation to this function should be for movt or movw");
332
333 if (MO.isImm())
334 return static_cast<unsigned>(MO.getImm());
335 else if (MO.isGlobal())
336 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
337 else if (MO.isSymbol())
338 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
339 else if (MO.isMBB())
340 emitMachineBasicBlock(MO.getMBB(), Reloc);
341 else {
342#ifndef NDEBUG
343 errs() << MO;
344#endif
345 llvm_unreachable("Unsupported operand type for movw/movt");
346 }
347 return 0;
348}
349
Evan Cheng7602e112008-09-02 06:52:38 +0000350/// getMachineOpValue - Return binary encoding of operand. If the machine
351/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000352unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000353 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000354 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000355 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000356 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000357 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000358 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000359 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000360 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000361 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000362 else if (MO.isCPI()) {
363 const TargetInstrDesc &TID = MI.getDesc();
364 // For VFP load, the immediate offset is multiplied by 4.
365 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
366 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
367 emitConstPoolAddress(MO.getIndex(), Reloc);
368 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000369 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000370 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000371 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000372 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000373#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000374 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000375#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000376 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000377 }
Evan Cheng7602e112008-09-02 06:52:38 +0000378 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000379}
380
Evan Cheng057d0c32008-09-18 07:28:19 +0000381/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000382///
Dan Gohman46510a72010-04-15 01:51:59 +0000383void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000384 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000385 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000386 MachineRelocation MR = Indirect
387 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000388 const_cast<GlobalValue *>(GV),
389 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000390 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000391 const_cast<GlobalValue *>(GV), ACPV,
392 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000393 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000394}
395
396/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
397/// be emitted to the current location in the function, and allow it to be PC
398/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000399void ARMCodeEmitter::
400emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000401 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
402 Reloc, ES));
403}
404
405/// emitConstPoolAddress - Arrange for the address of an constant pool
406/// to be emitted to the current location in the function, and allow it to be PC
407/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000408void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000409 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000410 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000411 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000412}
413
414/// emitJumpTableAddress - Arrange for the address of a jump table to
415/// be emitted to the current location in the function, and allow it to be PC
416/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000417void ARMCodeEmitter::
418emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000419 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000420 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000421}
422
Raul Herbster9c1a3822007-08-30 23:29:26 +0000423/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000424void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000425 unsigned Reloc,
426 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000427 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000428 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000429}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000430
Chris Lattner33fabd72010-02-02 21:48:51 +0000431void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000432 DEBUG(errs() << " 0x";
433 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000434 MCE.emitWordLE(Binary);
435}
436
Chris Lattner33fabd72010-02-02 21:48:51 +0000437void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000438 DEBUG(errs() << " 0x";
439 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000440 MCE.emitDWordLE(Binary);
441}
442
Chris Lattner33fabd72010-02-02 21:48:51 +0000443void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000444 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000445
Devang Patelaf0e2722009-10-06 02:19:11 +0000446 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000447
Dan Gohmanfe601042010-06-22 15:08:57 +0000448 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000449 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000450 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000451 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000452 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000453 }
Evan Chengedda31c2008-11-05 18:35:52 +0000454 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000455 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000456 break;
457 case ARMII::DPFrm:
458 case ARMII::DPSoRegFrm:
459 emitDataProcessingInstruction(MI);
460 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000461 case ARMII::LdFrm:
462 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000463 emitLoadStoreInstruction(MI);
464 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000465 case ARMII::LdMiscFrm:
466 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000467 emitMiscLoadStoreInstruction(MI);
468 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000469 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000470 emitLoadStoreMultipleInstruction(MI);
471 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000472 case ARMII::MulFrm:
473 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000474 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000475 case ARMII::ExtFrm:
476 emitExtendInstruction(MI);
477 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000478 case ARMII::ArithMiscFrm:
479 emitMiscArithInstruction(MI);
480 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000481 case ARMII::SatFrm:
482 emitSaturateInstruction(MI);
483 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000484 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000485 emitBranchInstruction(MI);
486 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000487 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000488 emitMiscBranchInstruction(MI);
489 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000490 // VFP instructions.
491 case ARMII::VFPUnaryFrm:
492 case ARMII::VFPBinaryFrm:
493 emitVFPArithInstruction(MI);
494 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000495 case ARMII::VFPConv1Frm:
496 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000497 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000498 case ARMII::VFPConv4Frm:
499 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000500 emitVFPConversionInstruction(MI);
501 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000502 case ARMII::VFPLdStFrm:
503 emitVFPLoadStoreInstruction(MI);
504 break;
505 case ARMII::VFPLdStMulFrm:
506 emitVFPLoadStoreMultipleInstruction(MI);
507 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000508
Bob Wilson1a913ed2010-06-11 21:34:50 +0000509 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000510 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000511 case ARMII::NSetLnFrm:
512 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000513 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000514 case ARMII::NDupFrm:
515 emitNEONDupInstruction(MI);
516 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000517 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000518 emitNEON1RegModImmInstruction(MI);
519 break;
520 case ARMII::N2RegFrm:
521 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000522 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000523 case ARMII::N3RegFrm:
524 emitNEON3RegInstruction(MI);
525 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000526 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000527 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000528}
529
Chris Lattner33fabd72010-02-02 21:48:51 +0000530void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000531 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
532 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000533 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000534
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000535 // Remember the CONSTPOOL_ENTRY address for later relocation.
536 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
537
538 // Emit constpool island entry. In most cases, the actual values will be
539 // resolved and relocated after code emission.
540 if (MCPE.isMachineConstantPoolEntry()) {
541 ARMConstantPoolValue *ACPV =
542 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
543
Chris Lattner705e07f2009-08-23 03:41:05 +0000544 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
545 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000546
Bob Wilson28989a82009-11-02 16:59:06 +0000547 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000548 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000549 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000550 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000551 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000552 isa<Function>(GV),
553 Subtarget->GVIsIndirectSymbol(GV, RelocM),
554 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000555 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000556 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
557 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000558 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000559 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000560 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000561
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000562 DEBUG({
563 errs() << " ** Constant pool #" << CPI << " @ "
564 << (void*)MCE.getCurrentPCValue() << " ";
565 if (const Function *F = dyn_cast<Function>(CV))
566 errs() << F->getName();
567 else
568 errs() << *CV;
569 errs() << '\n';
570 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000571
Dan Gohman46510a72010-04-15 01:51:59 +0000572 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000573 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000574 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000575 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000576 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000577 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000578 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000579 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000580 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000581 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000582 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
583 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000584 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000585 }
586 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000587 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000588 }
589 }
590}
591
Zonr Changf86399b2010-05-25 08:42:45 +0000592void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
593 const MachineOperand &MO0 = MI.getOperand(0);
594 const MachineOperand &MO1 = MI.getOperand(1);
595
596 // Emit the 'movw' instruction.
597 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
598
599 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
600
601 // Set the conditional execution predicate.
602 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
603
604 // Encode Rd.
605 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
606
607 // Encode imm16 as imm4:imm12
608 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
609 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
610 emitWordLE(Binary);
611
612 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
613 // Emit the 'movt' instruction.
614 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
615
616 // Set the conditional execution predicate.
617 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
618
619 // Encode Rd.
620 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
621
622 // Encode imm16 as imm4:imm1, same as movw above.
623 Binary |= Hi16 & 0xFFF;
624 Binary |= ((Hi16 >> 12) & 0xF) << 16;
625 emitWordLE(Binary);
626}
627
Chris Lattner33fabd72010-02-02 21:48:51 +0000628void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000629 const MachineOperand &MO0 = MI.getOperand(0);
630 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000631 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
632 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000633 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
634 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
635
636 // Emit the 'mov' instruction.
637 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
638
639 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000640 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000641
642 // Encode Rd.
643 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
644
645 // Encode so_imm.
646 // Set bit I(25) to identify this is the immediate form of <shifter_op>
647 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000648 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000649 emitWordLE(Binary);
650
651 // Now the 'orr' instruction.
652 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
653
654 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000655 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000656
657 // Encode Rd.
658 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
659
660 // Encode Rn.
661 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
662
663 // Encode so_imm.
664 // Set bit I(25) to identify this is the immediate form of <shifter_op>
665 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000666 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000667 emitWordLE(Binary);
668}
669
Chris Lattner33fabd72010-02-02 21:48:51 +0000670void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000671 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000672
Evan Cheng4df60f52008-11-07 09:06:08 +0000673 const TargetInstrDesc &TID = MI.getDesc();
674
675 // Emit the 'add' instruction.
676 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
677
678 // Set the conditional execution predicate
679 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
680
681 // Encode S bit if MI modifies CPSR.
682 Binary |= getAddrModeSBit(MI, TID);
683
684 // Encode Rd.
685 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
686
687 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000688 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000689
690 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000691 Binary |= 1 << ARMII::I_BitShift;
692 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
693
694 emitWordLE(Binary);
695}
696
Chris Lattner33fabd72010-02-02 21:48:51 +0000697void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000698 unsigned Opcode = MI.getDesc().Opcode;
699
700 // Part of binary is determined by TableGn.
701 unsigned Binary = getBinaryCodeForInstr(MI);
702
703 // Set the conditional execution predicate
704 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
705
706 // Encode S bit if MI modifies CPSR.
707 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
708 Binary |= 1 << ARMII::S_BitShift;
709
710 // Encode register def if there is one.
711 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
712
713 // Encode the shift operation.
714 switch (Opcode) {
715 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000716 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000717 // rrx
718 Binary |= 0x6 << 4;
719 break;
720 case ARM::MOVsrl_flag:
721 // lsr #1
722 Binary |= (0x2 << 4) | (1 << 7);
723 break;
724 case ARM::MOVsra_flag:
725 // asr #1
726 Binary |= (0x4 << 4) | (1 << 7);
727 break;
728 }
729
730 // Encode register Rm.
731 Binary |= getMachineOpValue(MI, 1);
732
733 emitWordLE(Binary);
734}
735
Chris Lattner33fabd72010-02-02 21:48:51 +0000736void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000737 DEBUG(errs() << " ** LPC" << LabelID << " @ "
738 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000739 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
740}
741
Chris Lattner33fabd72010-02-02 21:48:51 +0000742void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000743 unsigned Opcode = MI.getDesc().Opcode;
744 switch (Opcode) {
745 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000746 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000747 case ARM::BX:
748 case ARM::BMOVPCRX:
749 case ARM::BXr9:
750 case ARM::BMOVPCRXr9: {
751 // First emit mov lr, pc
752 unsigned Binary = 0x01a0e00f;
753 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
754 emitWordLE(Binary);
755
756 // and then emit the branch.
757 emitMiscBranchInstruction(MI);
758 break;
759 }
Chris Lattner518bb532010-02-09 19:54:29 +0000760 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000761 // We allow inline assembler nodes with empty bodies - they can
762 // implicitly define registers, which is ok for JIT.
763 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000764 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000765 }
Evan Chengffa6d962008-11-13 23:36:57 +0000766 break;
767 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000768 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000769 case TargetOpcode::EH_LABEL:
770 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
771 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000772 case TargetOpcode::IMPLICIT_DEF:
773 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000774 // Do nothing.
775 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000776 case ARM::CONSTPOOL_ENTRY:
777 emitConstPoolInstruction(MI);
778 break;
779 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000780 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000781 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000782 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000783 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000784 break;
785 }
786 case ARM::PICLDR:
787 case ARM::PICLDRB:
788 case ARM::PICSTR:
789 case ARM::PICSTRB: {
790 // Remember of the address of the PC label for relocation later.
791 addPCLabel(MI.getOperand(2).getImm());
792 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000793 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000794 break;
795 }
796 case ARM::PICLDRH:
797 case ARM::PICLDRSH:
798 case ARM::PICLDRSB:
799 case ARM::PICSTRH: {
800 // Remember of the address of the PC label for relocation later.
801 addPCLabel(MI.getOperand(2).getImm());
802 // These are just load / store instructions that implicitly read pc.
803 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000804 break;
805 }
Zonr Changf86399b2010-05-25 08:42:45 +0000806
807 case ARM::MOVi32imm:
808 emitMOVi32immInstruction(MI);
809 break;
810
Evan Cheng90922132008-11-06 02:25:39 +0000811 case ARM::MOVi2pieces:
812 // Two instructions to materialize a constant.
813 emitMOVi2piecesInstruction(MI);
814 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000815 case ARM::LEApcrelJT:
816 // Materialize jumptable address.
817 emitLEApcrelJTInstruction(MI);
818 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000819 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000820 case ARM::MOVsrl_flag:
821 case ARM::MOVsra_flag:
822 emitPseudoMoveInstruction(MI);
823 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000824 }
825}
826
Bob Wilson87949d42010-03-17 21:16:45 +0000827unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000828 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000829 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000830 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000831 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000832
833 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
834 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
835 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
836
837 // Encode the shift opcode.
838 unsigned SBits = 0;
839 unsigned Rs = MO1.getReg();
840 if (Rs) {
841 // Set shift operand (bit[7:4]).
842 // LSL - 0001
843 // LSR - 0011
844 // ASR - 0101
845 // ROR - 0111
846 // RRX - 0110 and bit[11:8] clear.
847 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000848 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000849 case ARM_AM::lsl: SBits = 0x1; break;
850 case ARM_AM::lsr: SBits = 0x3; break;
851 case ARM_AM::asr: SBits = 0x5; break;
852 case ARM_AM::ror: SBits = 0x7; break;
853 case ARM_AM::rrx: SBits = 0x6; break;
854 }
855 } else {
856 // Set shift operand (bit[6:4]).
857 // LSL - 000
858 // LSR - 010
859 // ASR - 100
860 // ROR - 110
861 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000862 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000863 case ARM_AM::lsl: SBits = 0x0; break;
864 case ARM_AM::lsr: SBits = 0x2; break;
865 case ARM_AM::asr: SBits = 0x4; break;
866 case ARM_AM::ror: SBits = 0x6; break;
867 }
868 }
869 Binary |= SBits << 4;
870 if (SOpc == ARM_AM::rrx)
871 return Binary;
872
873 // Encode the shift operation Rs or shift_imm (except rrx).
874 if (Rs) {
875 // Encode Rs bit[11:8].
876 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000877 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000878 }
879
880 // Encode shift_imm bit[11:7].
881 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
882}
883
Chris Lattner33fabd72010-02-02 21:48:51 +0000884unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000885 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
886 assert(SoImmVal != -1 && "Not a valid so_imm value!");
887
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000888 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000889 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000890 << ARMII::SoRotImmShift;
891
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000892 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000893 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000894 return Binary;
895}
896
Chris Lattner33fabd72010-02-02 21:48:51 +0000897unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000898 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000899 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000900 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000901 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000902 return 1 << ARMII::S_BitShift;
903 }
904 return 0;
905}
906
Bob Wilson87949d42010-03-17 21:16:45 +0000907void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000908 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000909 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000910 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000911
912 // Part of binary is determined by TableGn.
913 unsigned Binary = getBinaryCodeForInstr(MI);
914
Jim Grosbach33412622008-10-07 19:05:35 +0000915 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000916 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000917
Evan Cheng49a9f292008-09-12 22:45:55 +0000918 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000919 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000920
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000921 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000922 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000923 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000924 if (NumDefs)
925 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
926 else if (ImplicitRd)
927 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000928 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000929
Zonr Changf86399b2010-05-25 08:42:45 +0000930 if (TID.Opcode == ARM::MOVi16) {
931 // Get immediate from MI.
932 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
933 ARM::reloc_arm_movw);
934 // Encode imm which is the same as in emitMOVi32immInstruction().
935 Binary |= Lo16 & 0xFFF;
936 Binary |= ((Lo16 >> 12) & 0xF) << 16;
937 emitWordLE(Binary);
938 return;
939 } else if(TID.Opcode == ARM::MOVTi16) {
940 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
941 ARM::reloc_arm_movt) >> 16);
942 Binary |= Hi16 & 0xFFF;
943 Binary |= ((Hi16 >> 12) & 0xF) << 16;
944 emitWordLE(Binary);
945 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000946 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000947 uint32_t v = ~MI.getOperand(2).getImm();
948 int32_t lsb = CountTrailingZeros_32(v);
949 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000950 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000951 Binary |= (msb & 0x1F) << 16;
952 Binary |= (lsb & 0x1F) << 7;
953 emitWordLE(Binary);
954 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000955 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
956 // Encode Rn in Instr{0-3}
957 Binary |= getMachineOpValue(MI, OpIdx++);
958
959 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
960 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
961
962 // Instr{20-16} = widthm1, Instr{11-7} = lsb
963 Binary |= (widthm1 & 0x1F) << 16;
964 Binary |= (lsb & 0x1F) << 7;
965 emitWordLE(Binary);
966 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000967 }
968
Evan Chengd87293c2008-11-06 08:47:38 +0000969 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
970 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
971 ++OpIdx;
972
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000973 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000974 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
975 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000976 if (ImplicitRn)
977 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000978 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000979 else {
980 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
981 ++OpIdx;
982 }
Evan Cheng7602e112008-09-02 06:52:38 +0000983 }
984
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000985 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000986 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000987 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000988 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000989 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000990 return;
991 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000992
Evan Chengedda31c2008-11-05 18:35:52 +0000993 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000994 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000995 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000996 return;
997 }
Evan Cheng7602e112008-09-02 06:52:38 +0000998
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000999 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +00001000 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +00001001
Evan Cheng83b5cf02008-11-05 23:22:34 +00001002 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001003}
1004
Bob Wilson87949d42010-03-17 21:16:45 +00001005void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +00001006 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +00001007 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001008 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001009 unsigned Form = TID.TSFlags & ARMII::FormMask;
1010 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001011
Evan Chengedda31c2008-11-05 18:35:52 +00001012 // Part of binary is determined by TableGn.
1013 unsigned Binary = getBinaryCodeForInstr(MI);
1014
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001015 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
1016 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
1017 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001018 emitWordLE(Binary);
1019 return;
1020 }
1021
Jim Grosbach33412622008-10-07 19:05:35 +00001022 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001023 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001024
Evan Cheng4df60f52008-11-07 09:06:08 +00001025 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001026
1027 // Operand 0 of a pre- and post-indexed store is the address base
1028 // writeback. Skip it.
1029 bool Skipped = false;
1030 if (IsPrePost && Form == ARMII::StFrm) {
1031 ++OpIdx;
1032 Skipped = true;
1033 }
1034
1035 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001036 if (ImplicitRd)
1037 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001038 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001039 else
1040 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001041
1042 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001043 if (ImplicitRn)
1044 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001045 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001046 else
1047 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001048
Evan Cheng05c356e2008-11-08 01:44:13 +00001049 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001050 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001051 ++OpIdx;
1052
Evan Cheng83b5cf02008-11-05 23:22:34 +00001053 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001054 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001055 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001056
Evan Chenge7de7e32008-09-13 01:44:01 +00001057 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001058 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001059 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001060 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001061 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001062 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001063 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1064 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001065 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001066 }
1067
Bill Wendling7d31a162010-10-20 22:44:54 +00001068 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001069 Binary |= 1 << ARMII::I_BitShift;
1070 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1071 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001072 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001073
Evan Cheng70632912008-11-12 07:34:37 +00001074 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001075 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001076 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001077 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1078 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001079 }
1080
Evan Cheng83b5cf02008-11-05 23:22:34 +00001081 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001082}
1083
Chris Lattner33fabd72010-02-02 21:48:51 +00001084void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001085 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001086 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001087 unsigned Form = TID.TSFlags & ARMII::FormMask;
1088 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001089
Evan Chengedda31c2008-11-05 18:35:52 +00001090 // Part of binary is determined by TableGn.
1091 unsigned Binary = getBinaryCodeForInstr(MI);
1092
Jim Grosbach33412622008-10-07 19:05:35 +00001093 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001094 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001095
Evan Cheng148cad82008-11-13 07:34:59 +00001096 unsigned OpIdx = 0;
1097
1098 // Operand 0 of a pre- and post-indexed store is the address base
1099 // writeback. Skip it.
1100 bool Skipped = false;
1101 if (IsPrePost && Form == ARMII::StMiscFrm) {
1102 ++OpIdx;
1103 Skipped = true;
1104 }
1105
Evan Cheng7602e112008-09-02 06:52:38 +00001106 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001107 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001108
Evan Cheng358dec52009-06-15 08:28:29 +00001109 // Skip LDRD and STRD's second operand.
1110 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1111 ++OpIdx;
1112
Evan Cheng7602e112008-09-02 06:52:38 +00001113 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001114 if (ImplicitRn)
1115 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001116 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001117 else
1118 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001119
Evan Cheng05c356e2008-11-08 01:44:13 +00001120 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001121 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001122 ++OpIdx;
1123
Evan Cheng83b5cf02008-11-05 23:22:34 +00001124 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001125 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001126 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001127
Evan Chenge7de7e32008-09-13 01:44:01 +00001128 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001129 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001130 ARMII::U_BitShift);
1131
1132 // If this instr is in register offset/index encoding, set bit[3:0]
1133 // to the corresponding Rm register.
1134 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001135 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001136 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001137 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001138 }
1139
Evan Chengd87293c2008-11-06 08:47:38 +00001140 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001141 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001142 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001143 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001144 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1145 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001146 }
1147
Evan Cheng83b5cf02008-11-05 23:22:34 +00001148 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001149}
1150
Evan Chengcd8e66a2008-11-11 21:48:44 +00001151static unsigned getAddrModeUPBits(unsigned Mode) {
1152 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001153
1154 // Set addressing mode by modifying bits U(23) and P(24)
1155 // IA - Increment after - bit U = 1 and bit P = 0
1156 // IB - Increment before - bit U = 1 and bit P = 1
1157 // DA - Decrement after - bit U = 0 and bit P = 0
1158 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001159 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001160 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001161 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001162 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1163 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1164 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001165 }
1166
Evan Chengcd8e66a2008-11-11 21:48:44 +00001167 return Binary;
1168}
1169
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001170void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1171 const TargetInstrDesc &TID = MI.getDesc();
1172 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1173
Evan Chengcd8e66a2008-11-11 21:48:44 +00001174 // Part of binary is determined by TableGn.
1175 unsigned Binary = getBinaryCodeForInstr(MI);
1176
1177 // Set the conditional execution predicate
1178 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1179
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001180 // Skip operand 0 of an instruction with base register update.
1181 unsigned OpIdx = 0;
1182 if (IsUpdating)
1183 ++OpIdx;
1184
Evan Chengcd8e66a2008-11-11 21:48:44 +00001185 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001186 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001187
1188 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001189 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001190 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
1191
Evan Cheng7602e112008-09-02 06:52:38 +00001192 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001193 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001194 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001195
1196 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001197 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001198 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001199 if (!MO.isReg() || MO.isImplicit())
1200 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001201 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001202 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1203 RegNum < 16);
1204 Binary |= 0x1 << RegNum;
1205 }
1206
Evan Cheng83b5cf02008-11-05 23:22:34 +00001207 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001208}
1209
Chris Lattner33fabd72010-02-02 21:48:51 +00001210void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001211 const TargetInstrDesc &TID = MI.getDesc();
1212
1213 // Part of binary is determined by TableGn.
1214 unsigned Binary = getBinaryCodeForInstr(MI);
1215
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001216 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001217 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001218
1219 // Encode S bit if MI modifies CPSR.
1220 Binary |= getAddrModeSBit(MI, TID);
1221
1222 // 32x32->64bit operations have two destination registers. The number
1223 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001224 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001225 if (TID.getNumDefs() == 2)
1226 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1227
1228 // Encode Rd
1229 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1230
1231 // Encode Rm
1232 Binary |= getMachineOpValue(MI, OpIdx++);
1233
1234 // Encode Rs
1235 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1236
Evan Chengfbc9d412008-11-06 01:21:28 +00001237 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1238 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001239 if (TID.getNumOperands() > OpIdx &&
1240 !TID.OpInfo[OpIdx].isPredicate() &&
1241 !TID.OpInfo[OpIdx].isOptionalDef())
1242 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1243
1244 emitWordLE(Binary);
1245}
1246
Chris Lattner33fabd72010-02-02 21:48:51 +00001247void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001248 const TargetInstrDesc &TID = MI.getDesc();
1249
1250 // Part of binary is determined by TableGn.
1251 unsigned Binary = getBinaryCodeForInstr(MI);
1252
1253 // Set the conditional execution predicate
1254 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1255
1256 unsigned OpIdx = 0;
1257
1258 // Encode Rd
1259 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1260
1261 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1262 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1263 if (MO2.isReg()) {
1264 // Two register operand form.
1265 // Encode Rn.
1266 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1267
1268 // Encode Rm.
1269 Binary |= getMachineOpValue(MI, MO2);
1270 ++OpIdx;
1271 } else {
1272 Binary |= getMachineOpValue(MI, MO1);
1273 }
1274
1275 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1276 if (MI.getOperand(OpIdx).isImm() &&
1277 !TID.OpInfo[OpIdx].isPredicate() &&
1278 !TID.OpInfo[OpIdx].isOptionalDef())
1279 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001280
Evan Cheng83b5cf02008-11-05 23:22:34 +00001281 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001282}
1283
Chris Lattner33fabd72010-02-02 21:48:51 +00001284void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001285 const TargetInstrDesc &TID = MI.getDesc();
1286
1287 // Part of binary is determined by TableGn.
1288 unsigned Binary = getBinaryCodeForInstr(MI);
1289
1290 // Set the conditional execution predicate
1291 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1292
1293 unsigned OpIdx = 0;
1294
1295 // Encode Rd
1296 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1297
1298 const MachineOperand &MO = MI.getOperand(OpIdx++);
1299 if (OpIdx == TID.getNumOperands() ||
1300 TID.OpInfo[OpIdx].isPredicate() ||
1301 TID.OpInfo[OpIdx].isOptionalDef()) {
1302 // Encode Rm and it's done.
1303 Binary |= getMachineOpValue(MI, MO);
1304 emitWordLE(Binary);
1305 return;
1306 }
1307
1308 // Encode Rn.
1309 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1310
1311 // Encode Rm.
1312 Binary |= getMachineOpValue(MI, OpIdx++);
1313
1314 // Encode shift_imm.
1315 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001316 if (TID.Opcode == ARM::PKHTB) {
1317 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1318 if (ShiftAmt == 32)
1319 ShiftAmt = 0;
1320 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001321 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1322 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001323
Evan Cheng8b59db32008-11-07 01:41:35 +00001324 emitWordLE(Binary);
1325}
1326
Bob Wilson9a1c1892010-08-11 00:01:18 +00001327void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1328 const TargetInstrDesc &TID = MI.getDesc();
1329
1330 // Part of binary is determined by TableGen.
1331 unsigned Binary = getBinaryCodeForInstr(MI);
1332
1333 // Set the conditional execution predicate
1334 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1335
1336 // Encode Rd
1337 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1338
1339 // Encode saturate bit position.
1340 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001341 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001342 Pos -= 1;
1343 assert((Pos < 16 || (Pos < 32 &&
1344 TID.Opcode != ARM::SSAT16 &&
1345 TID.Opcode != ARM::USAT16)) &&
1346 "saturate bit position out of range");
1347 Binary |= Pos << 16;
1348
1349 // Encode Rm
1350 Binary |= getMachineOpValue(MI, 2);
1351
1352 // Encode shift_imm.
1353 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001354 unsigned ShiftOp = MI.getOperand(3).getImm();
1355 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1356 if (Opc == ARM_AM::asr)
1357 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001358 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001359 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001360 ShiftAmt = 0;
1361 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1362 Binary |= ShiftAmt << ARMII::ShiftShift;
1363 }
1364
1365 emitWordLE(Binary);
1366}
1367
Chris Lattner33fabd72010-02-02 21:48:51 +00001368void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001369 const TargetInstrDesc &TID = MI.getDesc();
1370
Torok Edwindac237e2009-07-08 20:53:28 +00001371 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001372 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001373 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001374
Evan Cheng7602e112008-09-02 06:52:38 +00001375 // Part of binary is determined by TableGn.
1376 unsigned Binary = getBinaryCodeForInstr(MI);
1377
Evan Chengedda31c2008-11-05 18:35:52 +00001378 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001379 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001380
1381 // Set signed_immed_24 field
1382 Binary |= getMachineOpValue(MI, 0);
1383
Evan Cheng83b5cf02008-11-05 23:22:34 +00001384 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001385}
1386
Chris Lattner33fabd72010-02-02 21:48:51 +00001387void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001388 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001389 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001390 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001391 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1392 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001393
1394 // Now emit the jump table entries.
1395 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1396 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1397 if (IsPIC)
1398 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001399 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001400 else
1401 // Absolute DestBB address.
1402 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1403 emitWordLE(0);
1404 }
1405}
1406
Chris Lattner33fabd72010-02-02 21:48:51 +00001407void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001408 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001409
Evan Cheng437c1732008-11-07 22:30:53 +00001410 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001411 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001412 // First emit a ldr pc, [] instruction.
1413 emitDataProcessingInstruction(MI, ARM::PC);
1414
1415 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001416 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001417 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001418 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1419 emitInlineJumpTable(JTIndex);
1420 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001421 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001422 // First emit a ldr pc, [] instruction.
1423 emitLoadStoreInstruction(MI, ARM::PC);
1424
1425 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001426 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001427 return;
1428 }
1429
Evan Chengedda31c2008-11-05 18:35:52 +00001430 // Part of binary is determined by TableGn.
1431 unsigned Binary = getBinaryCodeForInstr(MI);
1432
1433 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001434 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001435
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001436 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001437 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001438 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001439 else
Evan Chengedda31c2008-11-05 18:35:52 +00001440 // otherwise, set the return register
1441 Binary |= getMachineOpValue(MI, 0);
1442
Evan Cheng83b5cf02008-11-05 23:22:34 +00001443 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001444}
Evan Cheng7602e112008-09-02 06:52:38 +00001445
Evan Cheng80a11982008-11-12 06:41:41 +00001446static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001447 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001448 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001449 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001450 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001451 if (!isSPVFP)
1452 Binary |= RegD << ARMII::RegRdShift;
1453 else {
1454 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1455 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1456 }
Evan Cheng80a11982008-11-12 06:41:41 +00001457 return Binary;
1458}
Evan Cheng78be83d2008-11-11 19:40:26 +00001459
Evan Cheng80a11982008-11-12 06:41:41 +00001460static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001461 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001462 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001463 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001464 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001465 if (!isSPVFP)
1466 Binary |= RegN << ARMII::RegRnShift;
1467 else {
1468 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1469 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1470 }
Evan Cheng80a11982008-11-12 06:41:41 +00001471 return Binary;
1472}
Evan Chengd06d48d2008-11-12 02:19:38 +00001473
Evan Cheng80a11982008-11-12 06:41:41 +00001474static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1475 unsigned RegM = MI.getOperand(OpIdx).getReg();
1476 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001477 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001478 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001479 if (!isSPVFP)
1480 Binary |= RegM;
1481 else {
1482 Binary |= ((RegM & 0x1E) >> 1);
1483 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001484 }
Evan Cheng80a11982008-11-12 06:41:41 +00001485 return Binary;
1486}
1487
Chris Lattner33fabd72010-02-02 21:48:51 +00001488void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001489 const TargetInstrDesc &TID = MI.getDesc();
1490
1491 // Part of binary is determined by TableGn.
1492 unsigned Binary = getBinaryCodeForInstr(MI);
1493
1494 // Set the conditional execution predicate
1495 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1496
1497 unsigned OpIdx = 0;
1498 assert((Binary & ARMII::D_BitShift) == 0 &&
1499 (Binary & ARMII::N_BitShift) == 0 &&
1500 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1501
1502 // Encode Dd / Sd.
1503 Binary |= encodeVFPRd(MI, OpIdx++);
1504
1505 // If this is a two-address operand, skip it, e.g. FMACD.
1506 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1507 ++OpIdx;
1508
1509 // Encode Dn / Sn.
1510 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001511 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001512
1513 if (OpIdx == TID.getNumOperands() ||
1514 TID.OpInfo[OpIdx].isPredicate() ||
1515 TID.OpInfo[OpIdx].isOptionalDef()) {
1516 // FCMPEZD etc. has only one operand.
1517 emitWordLE(Binary);
1518 return;
1519 }
1520
1521 // Encode Dm / Sm.
1522 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001523
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001524 emitWordLE(Binary);
1525}
1526
Bob Wilson87949d42010-03-17 21:16:45 +00001527void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001528 const TargetInstrDesc &TID = MI.getDesc();
1529 unsigned Form = TID.TSFlags & ARMII::FormMask;
1530
1531 // Part of binary is determined by TableGn.
1532 unsigned Binary = getBinaryCodeForInstr(MI);
1533
1534 // Set the conditional execution predicate
1535 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1536
1537 switch (Form) {
1538 default: break;
1539 case ARMII::VFPConv1Frm:
1540 case ARMII::VFPConv2Frm:
1541 case ARMII::VFPConv3Frm:
1542 // Encode Dd / Sd.
1543 Binary |= encodeVFPRd(MI, 0);
1544 break;
1545 case ARMII::VFPConv4Frm:
1546 // Encode Dn / Sn.
1547 Binary |= encodeVFPRn(MI, 0);
1548 break;
1549 case ARMII::VFPConv5Frm:
1550 // Encode Dm / Sm.
1551 Binary |= encodeVFPRm(MI, 0);
1552 break;
1553 }
1554
1555 switch (Form) {
1556 default: break;
1557 case ARMII::VFPConv1Frm:
1558 // Encode Dm / Sm.
1559 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001560 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001561 case ARMII::VFPConv2Frm:
1562 case ARMII::VFPConv3Frm:
1563 // Encode Dn / Sn.
1564 Binary |= encodeVFPRn(MI, 1);
1565 break;
1566 case ARMII::VFPConv4Frm:
1567 case ARMII::VFPConv5Frm:
1568 // Encode Dd / Sd.
1569 Binary |= encodeVFPRd(MI, 1);
1570 break;
1571 }
1572
1573 if (Form == ARMII::VFPConv5Frm)
1574 // Encode Dn / Sn.
1575 Binary |= encodeVFPRn(MI, 2);
1576 else if (Form == ARMII::VFPConv3Frm)
1577 // Encode Dm / Sm.
1578 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001579
1580 emitWordLE(Binary);
1581}
1582
Chris Lattner33fabd72010-02-02 21:48:51 +00001583void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001584 // Part of binary is determined by TableGn.
1585 unsigned Binary = getBinaryCodeForInstr(MI);
1586
1587 // Set the conditional execution predicate
1588 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1589
1590 unsigned OpIdx = 0;
1591
1592 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001593 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001594
1595 // Encode address base.
1596 const MachineOperand &Base = MI.getOperand(OpIdx++);
1597 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1598
1599 // If there is a non-zero immediate offset, encode it.
1600 if (Base.isReg()) {
1601 const MachineOperand &Offset = MI.getOperand(OpIdx);
1602 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1603 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1604 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001605 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001606 emitWordLE(Binary);
1607 return;
1608 }
1609 }
1610
1611 // If immediate offset is omitted, default to +0.
1612 Binary |= 1 << ARMII::U_BitShift;
1613
1614 emitWordLE(Binary);
1615}
1616
Bob Wilson87949d42010-03-17 21:16:45 +00001617void
1618ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001619 const TargetInstrDesc &TID = MI.getDesc();
1620 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1621
Evan Chengcd8e66a2008-11-11 21:48:44 +00001622 // Part of binary is determined by TableGn.
1623 unsigned Binary = getBinaryCodeForInstr(MI);
1624
1625 // Set the conditional execution predicate
1626 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1627
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001628 // Skip operand 0 of an instruction with base register update.
1629 unsigned OpIdx = 0;
1630 if (IsUpdating)
1631 ++OpIdx;
1632
Evan Chengcd8e66a2008-11-11 21:48:44 +00001633 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001634 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001635
1636 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001637 const MachineOperand &MO = MI.getOperand(OpIdx++);
Bob Wilsond4bfd542010-08-27 23:18:17 +00001638 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001639
1640 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001641 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001642 Binary |= 0x1 << ARMII::W_BitShift;
1643
1644 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001645 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001646
Bob Wilsond4bfd542010-08-27 23:18:17 +00001647 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001648 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001649 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001650 const MachineOperand &MO = MI.getOperand(i);
1651 if (!MO.isReg() || MO.isImplicit())
1652 break;
1653 ++NumRegs;
1654 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001655 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1656 // Otherwise, it will be 0, in the case of 32-bit registers.
1657 if(Binary & 0x100)
1658 Binary |= NumRegs * 2;
1659 else
1660 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001661
1662 emitWordLE(Binary);
1663}
1664
Bob Wilson1a913ed2010-06-11 21:34:50 +00001665static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1666 unsigned RegD = MI.getOperand(OpIdx).getReg();
1667 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001668 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001669 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1670 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1671 return Binary;
1672}
1673
Bob Wilson5e7b6072010-06-25 22:40:46 +00001674static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1675 unsigned RegN = MI.getOperand(OpIdx).getReg();
1676 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001677 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001678 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1679 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1680 return Binary;
1681}
1682
Bob Wilson583a2a02010-06-25 21:17:19 +00001683static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1684 unsigned RegM = MI.getOperand(OpIdx).getReg();
1685 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001686 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001687 Binary |= (RegM & 0xf);
1688 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1689 return Binary;
1690}
1691
Bob Wilsond896a972010-06-28 21:12:19 +00001692/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1693/// data-processing instruction to the corresponding Thumb encoding.
1694static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1695 assert((Binary & 0xfe000000) == 0xf2000000 &&
1696 "not an ARM NEON data-processing instruction");
1697 unsigned UBit = (Binary >> 24) & 1;
1698 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1699}
1700
Bob Wilsond5a563d2010-06-29 17:34:07 +00001701void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001702 unsigned Binary = getBinaryCodeForInstr(MI);
1703
Bob Wilsond5a563d2010-06-29 17:34:07 +00001704 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1705 const TargetInstrDesc &TID = MI.getDesc();
1706 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1707 RegTOpIdx = 0;
1708 RegNOpIdx = 1;
1709 LnOpIdx = 2;
1710 } else { // ARMII::NSetLnFrm
1711 RegTOpIdx = 2;
1712 RegNOpIdx = 0;
1713 LnOpIdx = 3;
1714 }
1715
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001716 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001717 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001718
Bob Wilsond5a563d2010-06-29 17:34:07 +00001719 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001720 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001721 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001722 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001723
1724 unsigned LaneShift;
1725 if ((Binary & (1 << 22)) != 0)
1726 LaneShift = 0; // 8-bit elements
1727 else if ((Binary & (1 << 5)) != 0)
1728 LaneShift = 1; // 16-bit elements
1729 else
1730 LaneShift = 2; // 32-bit elements
1731
Bob Wilsond5a563d2010-06-29 17:34:07 +00001732 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001733 unsigned Opc1 = Lane >> 2;
1734 unsigned Opc2 = Lane & 3;
1735 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1736 Binary |= (Opc1 << 21);
1737 Binary |= (Opc2 << 5);
1738
1739 emitWordLE(Binary);
1740}
1741
Bob Wilson21773e72010-06-29 20:13:29 +00001742void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1743 unsigned Binary = getBinaryCodeForInstr(MI);
1744
1745 // Set the conditional execution predicate
1746 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1747
1748 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001749 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001750 Binary |= (RegT << ARMII::RegRdShift);
1751 Binary |= encodeNEONRn(MI, 0);
1752 emitWordLE(Binary);
1753}
1754
Bob Wilson583a2a02010-06-25 21:17:19 +00001755void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001756 unsigned Binary = getBinaryCodeForInstr(MI);
1757 // Destination register is encoded in Dd.
1758 Binary |= encodeNEONRd(MI, 0);
1759 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1760 unsigned Imm = MI.getOperand(1).getImm();
1761 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001762 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001763 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001764 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001765 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001766 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001767 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001768 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001769 emitWordLE(Binary);
1770}
1771
Bob Wilson583a2a02010-06-25 21:17:19 +00001772void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001773 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001774 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001775 // Destination register is encoded in Dd; source register in Dm.
1776 unsigned OpIdx = 0;
1777 Binary |= encodeNEONRd(MI, OpIdx++);
1778 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1779 ++OpIdx;
1780 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001781 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001782 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001783 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1784 emitWordLE(Binary);
1785}
1786
Bob Wilson5e7b6072010-06-25 22:40:46 +00001787void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1788 const TargetInstrDesc &TID = MI.getDesc();
1789 unsigned Binary = getBinaryCodeForInstr(MI);
1790 // Destination register is encoded in Dd; source registers in Dn and Dm.
1791 unsigned OpIdx = 0;
1792 Binary |= encodeNEONRd(MI, OpIdx++);
1793 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1794 ++OpIdx;
1795 Binary |= encodeNEONRn(MI, OpIdx++);
1796 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1797 ++OpIdx;
1798 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001799 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001800 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001801 // FIXME: This does not handle VMOVDneon or VMOVQ.
1802 emitWordLE(Binary);
1803}
1804
Evan Cheng7602e112008-09-02 06:52:38 +00001805#include "ARMGenCodeEmitter.inc"