blob: 5703ea9df09df0bf8da932ad347098a59df345a5 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000026#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000027#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/ValueTypes.h"
35#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000037using namespace llvm;
38
Jia Liubb481f82012-02-28 07:46:26 +000039// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000040// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000041// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000042static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000043 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000044 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000045
Akira Hatanakad6bc5232011-12-05 21:26:34 +000046 Size = CountPopulation_64(I);
47 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000048 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000049}
50
Akira Hatanaka648f00c2012-02-24 22:34:47 +000051static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
52 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
53 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
54}
55
Chris Lattnerf0144122009-07-28 03:13:23 +000056const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
57 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000058 case MipsISD::JmpLink: return "MipsISD::JmpLink";
59 case MipsISD::Hi: return "MipsISD::Hi";
60 case MipsISD::Lo: return "MipsISD::Lo";
61 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000062 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000063 case MipsISD::Ret: return "MipsISD::Ret";
64 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
65 case MipsISD::FPCmp: return "MipsISD::FPCmp";
66 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
67 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
68 case MipsISD::FPRound: return "MipsISD::FPRound";
69 case MipsISD::MAdd: return "MipsISD::MAdd";
70 case MipsISD::MAddu: return "MipsISD::MAddu";
71 case MipsISD::MSub: return "MipsISD::MSub";
72 case MipsISD::MSubu: return "MipsISD::MSubu";
73 case MipsISD::DivRem: return "MipsISD::DivRem";
74 case MipsISD::DivRemU: return "MipsISD::DivRemU";
75 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
76 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +000077 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +000078 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000079 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000080 case MipsISD::Ext: return "MipsISD::Ext";
81 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanaka0f843822011-06-07 18:58:42 +000082 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000083 }
84}
85
86MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000087MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000088 : TargetLowering(TM, new MipsTargetObjectFile()),
89 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +000090 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
91 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000092
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000093 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000094 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000095 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +000096 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000097
98 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000099 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000100
Akira Hatanaka95934842011-09-24 01:34:44 +0000101 if (HasMips64)
102 addRegisterClass(MVT::i64, Mips::CPU64RegsRegisterClass);
103
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000104 if (!TM.Options.UseSoftFloat) {
105 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
106
107 // When dealing with single precision only, use libcalls
108 if (!Subtarget->isSingleFloat()) {
109 if (HasMips64)
110 addRegisterClass(MVT::f64, Mips::FGR64RegisterClass);
111 else
112 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
113 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000114 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000115
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000116 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
118 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
119 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000120
Eli Friedman6055a6a2009-07-17 04:07:24 +0000121 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
123 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000124
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000125 // Used by legalize types to correctly generate the setcc result.
126 // Without this, every float setcc comes with a AND/OR with the result,
127 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000128 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000130
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000131 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +0000133 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000134 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Akira Hatanaka9b944a82011-11-16 22:42:10 +0000135 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Akira Hatanakaca074792011-12-08 20:34:32 +0000137 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +0000139 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Akira Hatanaka620db892011-11-16 22:44:38 +0000141 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::SELECT, MVT::f32, Custom);
143 setOperationAction(ISD::SELECT, MVT::f64, Custom);
144 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
146 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Akira Hatanaka93883832011-12-20 23:35:46 +0000147 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000148 setOperationAction(ISD::VASTART, MVT::Other, Custom);
149
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000150 setOperationAction(ISD::SDIV, MVT::i32, Expand);
151 setOperationAction(ISD::SREM, MVT::i32, Expand);
152 setOperationAction(ISD::UDIV, MVT::i32, Expand);
153 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000154 setOperationAction(ISD::SDIV, MVT::i64, Expand);
155 setOperationAction(ISD::SREM, MVT::i64, Expand);
156 setOperationAction(ISD::UDIV, MVT::i64, Expand);
157 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000158
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000159 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
161 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
162 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
163 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000164 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000166 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
168 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000169 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000171 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000172 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
173 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
174 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
175 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000177 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000178
Akira Hatanaka56633442011-09-20 23:53:09 +0000179 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000180 setOperationAction(ISD::ROTR, MVT::i32, Expand);
181
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000182 if (!Subtarget->hasMips64r2())
183 setOperationAction(ISD::ROTR, MVT::i64, Expand);
184
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
186 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
187 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000188 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
189 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000191 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000193 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
195 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000196 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FLOG, MVT::f32, Expand);
198 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
199 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
200 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000201 setOperationAction(ISD::FMA, MVT::f32, Expand);
202 setOperationAction(ISD::FMA, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000203
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000205 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000206 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000207 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000208
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000209 setOperationAction(ISD::VAARG, MVT::Other, Expand);
210 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
211 setOperationAction(ISD::VAEND, MVT::Other, Expand);
212
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000213 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
215 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000216
Akira Hatanakadb548262011-07-19 23:30:50 +0000217 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Jia Liubb481f82012-02-28 07:46:26 +0000218 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000219
Jia Liubb481f82012-02-28 07:46:26 +0000220 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
221 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
222 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
223 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000224
Eli Friedman26689ac2011-08-03 21:06:02 +0000225 setInsertFencesForAtomic(true);
226
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000227 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000229
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000230 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
232 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000233 }
234
Akira Hatanakac79507a2011-12-21 00:20:27 +0000235 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000237 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
238 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000239
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000240 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000242 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
243 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000244
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000245 setTargetDAGCombine(ISD::ADDE);
246 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000247 setTargetDAGCombine(ISD::SDIVREM);
248 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000249 setTargetDAGCombine(ISD::SETCC);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000250 setTargetDAGCombine(ISD::AND);
251 setTargetDAGCombine(ISD::OR);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000252
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000253 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000254
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000255 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000256 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000257
Akira Hatanaka590baca2012-02-02 03:13:40 +0000258 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
259 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000260}
261
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000262bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000263 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000264
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000265 switch (SVT) {
266 case MVT::i64:
267 case MVT::i32:
268 case MVT::i16:
269 return true;
270 case MVT::f32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000271 return Subtarget->hasMips32r2Or64();
272 default:
273 return false;
274 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000275}
276
Duncan Sands28b77e92011-09-06 19:07:46 +0000277EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000279}
280
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000281// SelectMadd -
282// Transforms a subgraph in CurDAG if the following pattern is found:
283// (addc multLo, Lo0), (adde multHi, Hi0),
284// where,
285// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000286// Lo0: initial value of Lo register
287// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000288// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000289static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000290 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000291 // for the matching to be successful.
292 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
293
294 if (ADDCNode->getOpcode() != ISD::ADDC)
295 return false;
296
297 SDValue MultHi = ADDENode->getOperand(0);
298 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000299 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000300 unsigned MultOpc = MultHi.getOpcode();
301
302 // MultHi and MultLo must be generated by the same node,
303 if (MultLo.getNode() != MultNode)
304 return false;
305
306 // and it must be a multiplication.
307 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
308 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000309
310 // MultLo amd MultHi must be the first and second output of MultNode
311 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000312 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
313 return false;
314
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000315 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000316 // of the values of MultNode, in which case MultNode will be removed in later
317 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000318 // If there exist users other than ADDENode or ADDCNode, this function returns
319 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000320 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000321 // produced.
322 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
323 return false;
324
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000325 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000326 DebugLoc dl = ADDENode->getDebugLoc();
327
328 // create MipsMAdd(u) node
329 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000330
Akira Hatanaka82099682011-12-19 19:52:25 +0000331 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000332 MultNode->getOperand(0),// Factor 0
333 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000334 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000335 ADDENode->getOperand(1));// Hi0
336
337 // create CopyFromReg nodes
338 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
339 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000340 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000341 Mips::HI, MVT::i32,
342 CopyFromLo.getValue(2));
343
344 // replace uses of adde and addc here
345 if (!SDValue(ADDCNode, 0).use_empty())
346 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
347
348 if (!SDValue(ADDENode, 0).use_empty())
349 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
350
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000351 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000352}
353
354// SelectMsub -
355// Transforms a subgraph in CurDAG if the following pattern is found:
356// (addc Lo0, multLo), (sube Hi0, multHi),
357// where,
358// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000359// Lo0: initial value of Lo register
360// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000361// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000362static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000363 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000364 // for the matching to be successful.
365 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
366
367 if (SUBCNode->getOpcode() != ISD::SUBC)
368 return false;
369
370 SDValue MultHi = SUBENode->getOperand(1);
371 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000372 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000373 unsigned MultOpc = MultHi.getOpcode();
374
375 // MultHi and MultLo must be generated by the same node,
376 if (MultLo.getNode() != MultNode)
377 return false;
378
379 // and it must be a multiplication.
380 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
381 return false;
382
383 // MultLo amd MultHi must be the first and second output of MultNode
384 // respectively.
385 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
386 return false;
387
388 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
389 // of the values of MultNode, in which case MultNode will be removed in later
390 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000391 // If there exist users other than SUBENode or SUBCNode, this function returns
392 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000393 // instruction node rather than a pair of MULT and MSUB instructions being
394 // produced.
395 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
396 return false;
397
398 SDValue Chain = CurDAG->getEntryNode();
399 DebugLoc dl = SUBENode->getDebugLoc();
400
401 // create MipsSub(u) node
402 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
403
Akira Hatanaka82099682011-12-19 19:52:25 +0000404 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000405 MultNode->getOperand(0),// Factor 0
406 MultNode->getOperand(1),// Factor 1
407 SUBCNode->getOperand(0),// Lo0
408 SUBENode->getOperand(0));// Hi0
409
410 // create CopyFromReg nodes
411 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
412 MSub);
413 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
414 Mips::HI, MVT::i32,
415 CopyFromLo.getValue(2));
416
417 // replace uses of sube and subc here
418 if (!SDValue(SUBCNode, 0).use_empty())
419 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
420
421 if (!SDValue(SUBENode, 0).use_empty())
422 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
423
424 return true;
425}
426
427static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
428 TargetLowering::DAGCombinerInfo &DCI,
429 const MipsSubtarget* Subtarget) {
430 if (DCI.isBeforeLegalize())
431 return SDValue();
432
Akira Hatanakae184fec2011-11-11 04:18:21 +0000433 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
434 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000435 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000436
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000437 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000438}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000439
440static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
441 TargetLowering::DAGCombinerInfo &DCI,
442 const MipsSubtarget* Subtarget) {
443 if (DCI.isBeforeLegalize())
444 return SDValue();
445
Akira Hatanakae184fec2011-11-11 04:18:21 +0000446 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
447 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000448 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000449
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000450 return SDValue();
451}
452
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000453static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
454 TargetLowering::DAGCombinerInfo &DCI,
455 const MipsSubtarget* Subtarget) {
456 if (DCI.isBeforeLegalizeOps())
457 return SDValue();
458
Akira Hatanakadda4a072011-10-03 21:06:13 +0000459 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000460 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
461 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000462 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
463 MipsISD::DivRemU;
464 DebugLoc dl = N->getDebugLoc();
465
466 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
467 N->getOperand(0), N->getOperand(1));
468 SDValue InChain = DAG.getEntryNode();
469 SDValue InGlue = DivRem;
470
471 // insert MFLO
472 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000473 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000474 InGlue);
475 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
476 InChain = CopyFromLo.getValue(1);
477 InGlue = CopyFromLo.getValue(2);
478 }
479
480 // insert MFHI
481 if (N->hasAnyUseOfValue(1)) {
482 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000483 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000484 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
485 }
486
487 return SDValue();
488}
489
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000490static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
491 switch (CC) {
492 default: llvm_unreachable("Unknown fp condition code!");
493 case ISD::SETEQ:
494 case ISD::SETOEQ: return Mips::FCOND_OEQ;
495 case ISD::SETUNE: return Mips::FCOND_UNE;
496 case ISD::SETLT:
497 case ISD::SETOLT: return Mips::FCOND_OLT;
498 case ISD::SETGT:
499 case ISD::SETOGT: return Mips::FCOND_OGT;
500 case ISD::SETLE:
501 case ISD::SETOLE: return Mips::FCOND_OLE;
502 case ISD::SETGE:
503 case ISD::SETOGE: return Mips::FCOND_OGE;
504 case ISD::SETULT: return Mips::FCOND_ULT;
505 case ISD::SETULE: return Mips::FCOND_ULE;
506 case ISD::SETUGT: return Mips::FCOND_UGT;
507 case ISD::SETUGE: return Mips::FCOND_UGE;
508 case ISD::SETUO: return Mips::FCOND_UN;
509 case ISD::SETO: return Mips::FCOND_OR;
510 case ISD::SETNE:
511 case ISD::SETONE: return Mips::FCOND_ONE;
512 case ISD::SETUEQ: return Mips::FCOND_UEQ;
513 }
514}
515
516
517// Returns true if condition code has to be inverted.
518static bool InvertFPCondCode(Mips::CondCode CC) {
519 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
520 return false;
521
Akira Hatanaka82099682011-12-19 19:52:25 +0000522 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
523 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000524
Akira Hatanaka82099682011-12-19 19:52:25 +0000525 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000526}
527
528// Creates and returns an FPCmp node from a setcc node.
529// Returns Op if setcc is not a floating point comparison.
530static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
531 // must be a SETCC node
532 if (Op.getOpcode() != ISD::SETCC)
533 return Op;
534
535 SDValue LHS = Op.getOperand(0);
536
537 if (!LHS.getValueType().isFloatingPoint())
538 return Op;
539
540 SDValue RHS = Op.getOperand(1);
541 DebugLoc dl = Op.getDebugLoc();
542
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000543 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
544 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000545 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
546
547 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
548 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
549}
550
551// Creates and returns a CMovFPT/F node.
552static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
553 SDValue False, DebugLoc DL) {
554 bool invert = InvertFPCondCode((Mips::CondCode)
555 cast<ConstantSDNode>(Cond.getOperand(2))
556 ->getSExtValue());
557
558 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
559 True.getValueType(), True, False, Cond);
560}
561
562static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG& DAG,
563 TargetLowering::DAGCombinerInfo &DCI,
564 const MipsSubtarget* Subtarget) {
565 if (DCI.isBeforeLegalizeOps())
566 return SDValue();
567
568 SDValue Cond = CreateFPCmp(DAG, SDValue(N, 0));
569
570 if (Cond.getOpcode() != MipsISD::FPCmp)
571 return SDValue();
572
573 SDValue True = DAG.getConstant(1, MVT::i32);
574 SDValue False = DAG.getConstant(0, MVT::i32);
575
576 return CreateCMovFP(DAG, Cond, True, False, N->getDebugLoc());
577}
578
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000579static SDValue PerformANDCombine(SDNode *N, SelectionDAG& DAG,
580 TargetLowering::DAGCombinerInfo &DCI,
581 const MipsSubtarget* Subtarget) {
582 // Pattern match EXT.
583 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
584 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000585 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000586 return SDValue();
587
588 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000589 unsigned ShiftRightOpc = ShiftRight.getOpcode();
590
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000591 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000592 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000593 return SDValue();
594
595 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000596 ConstantSDNode *CN;
597 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
598 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000599
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000600 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000601 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000602
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000603 // Op's second operand must be a shifted mask.
604 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000605 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000606 return SDValue();
607
608 // Return if the shifted mask does not start at bit 0 or the sum of its size
609 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000610 EVT ValTy = N->getValueType(0);
611 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000612 return SDValue();
613
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000614 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000615 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000616 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000617}
Jia Liubb481f82012-02-28 07:46:26 +0000618
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000619static SDValue PerformORCombine(SDNode *N, SelectionDAG& DAG,
620 TargetLowering::DAGCombinerInfo &DCI,
621 const MipsSubtarget* Subtarget) {
622 // Pattern match INS.
623 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000624 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000625 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000626 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000627 return SDValue();
628
629 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
630 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
631 ConstantSDNode *CN;
632
633 // See if Op's first operand matches (and $src1 , mask0).
634 if (And0.getOpcode() != ISD::AND)
635 return SDValue();
636
637 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000638 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000639 return SDValue();
640
641 // See if Op's second operand matches (and (shl $src, pos), mask1).
642 if (And1.getOpcode() != ISD::AND)
643 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000644
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000645 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000646 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000647 return SDValue();
648
649 // The shift masks must have the same position and size.
650 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
651 return SDValue();
652
653 SDValue Shl = And1.getOperand(0);
654 if (Shl.getOpcode() != ISD::SHL)
655 return SDValue();
656
657 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
658 return SDValue();
659
660 unsigned Shamt = CN->getZExtValue();
661
662 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000663 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000664 EVT ValTy = N->getValueType(0);
665 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000666 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000667
Akira Hatanaka82099682011-12-19 19:52:25 +0000668 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000669 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000670 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000671}
Jia Liubb481f82012-02-28 07:46:26 +0000672
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000673SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000674 const {
675 SelectionDAG &DAG = DCI.DAG;
676 unsigned opc = N->getOpcode();
677
678 switch (opc) {
679 default: break;
680 case ISD::ADDE:
681 return PerformADDECombine(N, DAG, DCI, Subtarget);
682 case ISD::SUBE:
683 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000684 case ISD::SDIVREM:
685 case ISD::UDIVREM:
686 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000687 case ISD::SETCC:
688 return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000689 case ISD::AND:
690 return PerformANDCombine(N, DAG, DCI, Subtarget);
691 case ISD::OR:
692 return PerformORCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000693 }
694
695 return SDValue();
696}
697
Dan Gohman475871a2008-07-27 21:46:04 +0000698SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000699LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000700{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000701 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000702 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000703 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000704 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
705 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000706 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000707 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000708 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
709 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000710 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000711 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000712 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000713 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000714 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000715 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000716 }
Dan Gohman475871a2008-07-27 21:46:04 +0000717 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000718}
719
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000720//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000721// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000722//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000723
724// AddLiveIn - This helper function adds the specified physical register to the
725// MachineFunction as a live in value. It also creates a corresponding
726// virtual register for it.
727static unsigned
Craig Topper44d23822012-02-22 05:59:10 +0000728AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000729{
730 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000731 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
732 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000733 return VReg;
734}
735
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000736// Get fp branch code (not opcode) from condition code.
737static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
738 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
739 return Mips::BRANCH_T;
740
Akira Hatanaka82099682011-12-19 19:52:25 +0000741 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
742 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000743
Akira Hatanaka82099682011-12-19 19:52:25 +0000744 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000745}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000746
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000747/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000748static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
749 DebugLoc dl,
750 const MipsSubtarget* Subtarget,
751 const TargetInstrInfo *TII,
752 bool isFPCmp, unsigned Opc) {
753 // There is no need to expand CMov instructions if target has
754 // conditional moves.
755 if (Subtarget->hasCondMov())
756 return BB;
757
758 // To "insert" a SELECT_CC instruction, we actually have to insert the
759 // diamond control-flow pattern. The incoming instruction knows the
760 // destination vreg to set, the condition code register to branch on, the
761 // true/false values to select between, and a branch opcode to use.
762 const BasicBlock *LLVM_BB = BB->getBasicBlock();
763 MachineFunction::iterator It = BB;
764 ++It;
765
766 // thisMBB:
767 // ...
768 // TrueVal = ...
769 // setcc r1, r2, r3
770 // bNE r1, r0, copy1MBB
771 // fallthrough --> copy0MBB
772 MachineBasicBlock *thisMBB = BB;
773 MachineFunction *F = BB->getParent();
774 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
775 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
776 F->insert(It, copy0MBB);
777 F->insert(It, sinkMBB);
778
779 // Transfer the remainder of BB and its successor edges to sinkMBB.
780 sinkMBB->splice(sinkMBB->begin(), BB,
781 llvm::next(MachineBasicBlock::iterator(MI)),
782 BB->end());
783 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
784
785 // Next, add the true and fallthrough blocks as its successors.
786 BB->addSuccessor(copy0MBB);
787 BB->addSuccessor(sinkMBB);
788
789 // Emit the right instruction according to the type of the operands compared
790 if (isFPCmp)
791 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
792 else
793 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
794 .addReg(Mips::ZERO).addMBB(sinkMBB);
795
796 // copy0MBB:
797 // %FalseValue = ...
798 // # fallthrough to sinkMBB
799 BB = copy0MBB;
800
801 // Update machine-CFG edges
802 BB->addSuccessor(sinkMBB);
803
804 // sinkMBB:
805 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
806 // ...
807 BB = sinkMBB;
808
809 if (isFPCmp)
810 BuildMI(*BB, BB->begin(), dl,
811 TII->get(Mips::PHI), MI->getOperand(0).getReg())
812 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
813 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
814 else
815 BuildMI(*BB, BB->begin(), dl,
816 TII->get(Mips::PHI), MI->getOperand(0).getReg())
817 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
818 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
819
820 MI->eraseFromParent(); // The pseudo instruction is gone now.
821 return BB;
822}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000823*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000824MachineBasicBlock *
825MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000826 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000827 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +0000828 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000829 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000830 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000831 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
832 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000833 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000834 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
835 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000836 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000837 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000838 case Mips::ATOMIC_LOAD_ADD_I64:
839 case Mips::ATOMIC_LOAD_ADD_I64_P8:
840 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000841
842 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000843 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000844 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
845 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000846 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000847 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
848 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000849 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000850 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000851 case Mips::ATOMIC_LOAD_AND_I64:
852 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +0000853 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000854
855 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000856 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000857 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
858 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000859 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000860 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
861 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000862 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000863 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000864 case Mips::ATOMIC_LOAD_OR_I64:
865 case Mips::ATOMIC_LOAD_OR_I64_P8:
866 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000867
868 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000869 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000870 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
871 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000872 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000873 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
874 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000875 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000876 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000877 case Mips::ATOMIC_LOAD_XOR_I64:
878 case Mips::ATOMIC_LOAD_XOR_I64_P8:
879 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000880
881 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000882 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000883 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
884 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000885 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000886 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
887 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000888 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000889 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000890 case Mips::ATOMIC_LOAD_NAND_I64:
891 case Mips::ATOMIC_LOAD_NAND_I64_P8:
892 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000893
894 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000895 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000896 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
897 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000898 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000899 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
900 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000901 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000902 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000903 case Mips::ATOMIC_LOAD_SUB_I64:
904 case Mips::ATOMIC_LOAD_SUB_I64_P8:
905 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000906
907 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000908 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000909 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
910 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000911 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000912 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
913 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000914 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000915 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000916 case Mips::ATOMIC_SWAP_I64:
917 case Mips::ATOMIC_SWAP_I64_P8:
918 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000919
920 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000921 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000922 return EmitAtomicCmpSwapPartword(MI, BB, 1);
923 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000924 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000925 return EmitAtomicCmpSwapPartword(MI, BB, 2);
926 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000927 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000928 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000929 case Mips::ATOMIC_CMP_SWAP_I64:
930 case Mips::ATOMIC_CMP_SWAP_I64_P8:
931 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000932 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000933}
934
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000935// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
936// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
937MachineBasicBlock *
938MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000939 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000940 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000941 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000942
943 MachineFunction *MF = BB->getParent();
944 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000945 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000946 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
947 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000948 unsigned LL, SC, AND, NOR, ZERO, BEQ;
949
950 if (Size == 4) {
951 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
952 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
953 AND = Mips::AND;
954 NOR = Mips::NOR;
955 ZERO = Mips::ZERO;
956 BEQ = Mips::BEQ;
957 }
958 else {
959 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
960 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
961 AND = Mips::AND64;
962 NOR = Mips::NOR64;
963 ZERO = Mips::ZERO_64;
964 BEQ = Mips::BEQ64;
965 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000966
Akira Hatanaka4061da12011-07-19 20:11:17 +0000967 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000968 unsigned Ptr = MI->getOperand(1).getReg();
969 unsigned Incr = MI->getOperand(2).getReg();
970
Akira Hatanaka4061da12011-07-19 20:11:17 +0000971 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
972 unsigned AndRes = RegInfo.createVirtualRegister(RC);
973 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000974
975 // insert new blocks after the current block
976 const BasicBlock *LLVM_BB = BB->getBasicBlock();
977 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
978 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
979 MachineFunction::iterator It = BB;
980 ++It;
981 MF->insert(It, loopMBB);
982 MF->insert(It, exitMBB);
983
984 // Transfer the remainder of BB and its successor edges to exitMBB.
985 exitMBB->splice(exitMBB->begin(), BB,
986 llvm::next(MachineBasicBlock::iterator(MI)),
987 BB->end());
988 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
989
990 // thisMBB:
991 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000992 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000993 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000994 loopMBB->addSuccessor(loopMBB);
995 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000996
997 // loopMBB:
998 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000999 // <binop> storeval, oldval, incr
1000 // sc success, storeval, 0(ptr)
1001 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001002 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001003 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001004 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001005 // and andres, oldval, incr
1006 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001007 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1008 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001009 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001010 // <binop> storeval, oldval, incr
1011 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001012 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001013 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001014 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001015 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1016 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001017
1018 MI->eraseFromParent(); // The instruction is gone now.
1019
Akira Hatanaka939ece12011-07-19 03:42:13 +00001020 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001021}
1022
1023MachineBasicBlock *
1024MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001025 MachineBasicBlock *BB,
1026 unsigned Size, unsigned BinOpcode,
1027 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001028 assert((Size == 1 || Size == 2) &&
1029 "Unsupported size for EmitAtomicBinaryPartial.");
1030
1031 MachineFunction *MF = BB->getParent();
1032 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1033 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1034 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1035 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001036 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1037 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001038
1039 unsigned Dest = MI->getOperand(0).getReg();
1040 unsigned Ptr = MI->getOperand(1).getReg();
1041 unsigned Incr = MI->getOperand(2).getReg();
1042
Akira Hatanaka4061da12011-07-19 20:11:17 +00001043 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1044 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001045 unsigned Mask = RegInfo.createVirtualRegister(RC);
1046 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001047 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1048 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001049 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001050 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1051 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1052 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1053 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1054 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001055 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001056 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1057 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1058 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1059 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1060 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001061
1062 // insert new blocks after the current block
1063 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1064 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001065 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001066 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1067 MachineFunction::iterator It = BB;
1068 ++It;
1069 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001070 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001071 MF->insert(It, exitMBB);
1072
1073 // Transfer the remainder of BB and its successor edges to exitMBB.
1074 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001075 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001076 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1077
Akira Hatanaka81b44112011-07-19 17:09:53 +00001078 BB->addSuccessor(loopMBB);
1079 loopMBB->addSuccessor(loopMBB);
1080 loopMBB->addSuccessor(sinkMBB);
1081 sinkMBB->addSuccessor(exitMBB);
1082
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001083 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001084 // addiu masklsb2,$0,-4 # 0xfffffffc
1085 // and alignedaddr,ptr,masklsb2
1086 // andi ptrlsb2,ptr,3
1087 // sll shiftamt,ptrlsb2,3
1088 // ori maskupper,$0,255 # 0xff
1089 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001090 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001091 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001092
1093 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001094 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1095 .addReg(Mips::ZERO).addImm(-4);
1096 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1097 .addReg(Ptr).addReg(MaskLSB2);
1098 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1099 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1100 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1101 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001102 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1103 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001104 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001105 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001106
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001107 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001108 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001109 // ll oldval,0(alignedaddr)
1110 // binop binopres,oldval,incr2
1111 // and newval,binopres,mask
1112 // and maskedoldval0,oldval,mask2
1113 // or storeval,maskedoldval0,newval
1114 // sc success,storeval,0(alignedaddr)
1115 // beq success,$0,loopMBB
1116
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001117 // atomic.swap
1118 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001119 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001120 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001121 // and maskedoldval0,oldval,mask2
1122 // or storeval,maskedoldval0,newval
1123 // sc success,storeval,0(alignedaddr)
1124 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001125
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001126 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001127 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001128 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001129 // and andres, oldval, incr2
1130 // nor binopres, $0, andres
1131 // and newval, binopres, mask
1132 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1133 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1134 .addReg(Mips::ZERO).addReg(AndRes);
1135 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001136 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001137 // <binop> binopres, oldval, incr2
1138 // and newval, binopres, mask
1139 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1140 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001141 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001142 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001143 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001144 }
Jia Liubb481f82012-02-28 07:46:26 +00001145
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001146 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001147 .addReg(OldVal).addReg(Mask2);
1148 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001149 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001150 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001151 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001152 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001153 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001154
Akira Hatanaka939ece12011-07-19 03:42:13 +00001155 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001156 // and maskedoldval1,oldval,mask
1157 // srl srlres,maskedoldval1,shiftamt
1158 // sll sllres,srlres,24
1159 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001160 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001161 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001162
Akira Hatanaka4061da12011-07-19 20:11:17 +00001163 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1164 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001165 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1166 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001167 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1168 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001169 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001170 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001171
1172 MI->eraseFromParent(); // The instruction is gone now.
1173
Akira Hatanaka939ece12011-07-19 03:42:13 +00001174 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001175}
1176
1177MachineBasicBlock *
1178MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001179 MachineBasicBlock *BB,
1180 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001181 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001182
1183 MachineFunction *MF = BB->getParent();
1184 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001185 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001186 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1187 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001188 unsigned LL, SC, ZERO, BNE, BEQ;
1189
1190 if (Size == 4) {
1191 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1192 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1193 ZERO = Mips::ZERO;
1194 BNE = Mips::BNE;
1195 BEQ = Mips::BEQ;
1196 }
1197 else {
1198 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1199 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1200 ZERO = Mips::ZERO_64;
1201 BNE = Mips::BNE64;
1202 BEQ = Mips::BEQ64;
1203 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001204
1205 unsigned Dest = MI->getOperand(0).getReg();
1206 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001207 unsigned OldVal = MI->getOperand(2).getReg();
1208 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001209
Akira Hatanaka4061da12011-07-19 20:11:17 +00001210 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001211
1212 // insert new blocks after the current block
1213 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1214 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1215 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1216 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1217 MachineFunction::iterator It = BB;
1218 ++It;
1219 MF->insert(It, loop1MBB);
1220 MF->insert(It, loop2MBB);
1221 MF->insert(It, exitMBB);
1222
1223 // Transfer the remainder of BB and its successor edges to exitMBB.
1224 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001225 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001226 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1227
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001228 // thisMBB:
1229 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001230 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001231 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001232 loop1MBB->addSuccessor(exitMBB);
1233 loop1MBB->addSuccessor(loop2MBB);
1234 loop2MBB->addSuccessor(loop1MBB);
1235 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001236
1237 // loop1MBB:
1238 // ll dest, 0(ptr)
1239 // bne dest, oldval, exitMBB
1240 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001241 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1242 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001243 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001244
1245 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001246 // sc success, newval, 0(ptr)
1247 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001248 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001249 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001250 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001251 BuildMI(BB, dl, TII->get(BEQ))
1252 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001253
1254 MI->eraseFromParent(); // The instruction is gone now.
1255
Akira Hatanaka939ece12011-07-19 03:42:13 +00001256 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001257}
1258
1259MachineBasicBlock *
1260MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001261 MachineBasicBlock *BB,
1262 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001263 assert((Size == 1 || Size == 2) &&
1264 "Unsupported size for EmitAtomicCmpSwapPartial.");
1265
1266 MachineFunction *MF = BB->getParent();
1267 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1268 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1269 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1270 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001271 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1272 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001273
1274 unsigned Dest = MI->getOperand(0).getReg();
1275 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001276 unsigned CmpVal = MI->getOperand(2).getReg();
1277 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001278
Akira Hatanaka4061da12011-07-19 20:11:17 +00001279 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1280 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001281 unsigned Mask = RegInfo.createVirtualRegister(RC);
1282 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001283 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1284 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1285 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1286 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1287 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1288 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1289 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1290 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1291 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1292 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1293 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1294 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1295 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1296 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001297
1298 // insert new blocks after the current block
1299 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1300 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1301 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001302 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001303 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1304 MachineFunction::iterator It = BB;
1305 ++It;
1306 MF->insert(It, loop1MBB);
1307 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001308 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001309 MF->insert(It, exitMBB);
1310
1311 // Transfer the remainder of BB and its successor edges to exitMBB.
1312 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001313 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001314 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1315
Akira Hatanaka81b44112011-07-19 17:09:53 +00001316 BB->addSuccessor(loop1MBB);
1317 loop1MBB->addSuccessor(sinkMBB);
1318 loop1MBB->addSuccessor(loop2MBB);
1319 loop2MBB->addSuccessor(loop1MBB);
1320 loop2MBB->addSuccessor(sinkMBB);
1321 sinkMBB->addSuccessor(exitMBB);
1322
Akira Hatanaka70564a92011-07-19 18:14:26 +00001323 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001324 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001325 // addiu masklsb2,$0,-4 # 0xfffffffc
1326 // and alignedaddr,ptr,masklsb2
1327 // andi ptrlsb2,ptr,3
1328 // sll shiftamt,ptrlsb2,3
1329 // ori maskupper,$0,255 # 0xff
1330 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001331 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001332 // andi maskedcmpval,cmpval,255
1333 // sll shiftedcmpval,maskedcmpval,shiftamt
1334 // andi maskednewval,newval,255
1335 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001336 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001337 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1338 .addReg(Mips::ZERO).addImm(-4);
1339 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1340 .addReg(Ptr).addReg(MaskLSB2);
1341 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1342 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1343 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1344 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001345 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1346 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001347 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001348 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1349 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001350 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1351 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001352 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1353 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001354 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1355 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001356
1357 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001358 // ll oldval,0(alginedaddr)
1359 // and maskedoldval0,oldval,mask
1360 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001361 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001362 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001363 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1364 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001365 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001366 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001367
1368 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001369 // and maskedoldval1,oldval,mask2
1370 // or storeval,maskedoldval1,shiftednewval
1371 // sc success,storeval,0(alignedaddr)
1372 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001373 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001374 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1375 .addReg(OldVal).addReg(Mask2);
1376 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1377 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001378 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001379 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001380 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001381 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001382
Akira Hatanaka939ece12011-07-19 03:42:13 +00001383 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001384 // srl srlres,maskedoldval0,shiftamt
1385 // sll sllres,srlres,24
1386 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001387 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001388 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001389
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001390 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1391 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001392 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1393 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001394 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001395 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001396
1397 MI->eraseFromParent(); // The instruction is gone now.
1398
Akira Hatanaka939ece12011-07-19 03:42:13 +00001399 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001400}
1401
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001402//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001403// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001404//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001405SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001406LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001407{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001408 MachineFunction &MF = DAG.getMachineFunction();
1409 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001410 unsigned SP = IsN64 ? Mips::SP_64 : Mips::SP;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001411
1412 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001413 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1414 "Cannot lower if the alignment of the allocated space is larger than \
1415 that of the stack.");
1416
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001417 SDValue Chain = Op.getOperand(0);
1418 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001419 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001420
1421 // Get a reference from Mips stack pointer
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001422 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, SP, getPointerTy());
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001423
1424 // Subtract the dynamic size from the actual stack size to
1425 // obtain the new stack size.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001426 SDValue Sub = DAG.getNode(ISD::SUB, dl, getPointerTy(), StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001427
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001428 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001429 // must be placed in the stack pointer register.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001430 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, SP, Sub, SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001431
1432 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001433 // value and a chain
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001434 SDVTList VTLs = DAG.getVTList(getPointerTy(), MVT::Other);
Akira Hatanaka21afc632011-06-21 00:40:49 +00001435 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1436 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1437
1438 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001439}
1440
1441SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001442LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001443{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001444 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001445 // the block to branch to if the condition is true.
1446 SDValue Chain = Op.getOperand(0);
1447 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001448 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001449
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001450 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1451
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001452 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001453 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001454 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001455
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001456 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001457 Mips::CondCode CC =
1458 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001459 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001460
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001461 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001462 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001463}
1464
1465SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001466LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001467{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001468 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001469
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001470 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001471 if (Cond.getOpcode() != MipsISD::FPCmp)
1472 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001473
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001474 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1475 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001476}
1477
Dan Gohmand858e902010-04-17 15:26:15 +00001478SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1479 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001480 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001481 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001482 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001483
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001484 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001485 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001486
Chris Lattnerb71b9092009-08-13 06:28:06 +00001487 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001488
Chris Lattnere3736f82009-08-13 05:41:27 +00001489 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001490 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1491 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001492 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001493 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1494 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001495 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001496 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001497 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001498 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1499 MipsII::MO_ABS_HI);
1500 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1501 MipsII::MO_ABS_LO);
1502 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1503 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001504 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001505 }
1506
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001507 EVT ValTy = Op.getValueType();
1508 bool HasGotOfst = (GV->hasInternalLinkage() ||
1509 (GV->hasLocalLinkage() && !isa<Function>(GV)));
1510 unsigned GotFlag = IsN64 ?
1511 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001512 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001513 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001514 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001515 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1516 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001517 // On functions and global targets not internal linked only
1518 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001519 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001520 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001521 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
1522 IsN64 ? MipsII::MO_GOT_OFST :
1523 MipsII::MO_ABS_LO);
1524 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1525 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001526}
1527
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001528SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1529 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001530 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1531 // FIXME there isn't actually debug info here
1532 DebugLoc dl = Op.getDebugLoc();
1533
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001534 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001535 // %hi/%lo relocation
Akira Hatanaka82099682011-12-19 19:52:25 +00001536 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_HI);
1537 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001538 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1539 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1540 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001541 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001542
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001543 EVT ValTy = Op.getValueType();
1544 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1545 unsigned OFSTFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1546 SDValue BAGOTOffset = DAG.getBlockAddress(BA, ValTy, true, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001547 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy,
1548 GetGlobalReg(DAG, ValTy), BAGOTOffset);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001549 SDValue BALOOffset = DAG.getBlockAddress(BA, ValTy, true, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001550 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001551 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001552 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1553 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001554}
1555
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001556SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001557LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001558{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001559 // If the relocation model is PIC, use the General Dynamic TLS Model or
1560 // Local Dynamic TLS model, otherwise use the Initial Exec or
1561 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001562
1563 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1564 DebugLoc dl = GA->getDebugLoc();
1565 const GlobalValue *GV = GA->getGlobal();
1566 EVT PtrVT = getPointerTy();
1567
1568 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1569 // General Dynamic TLS Model
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001570 bool LocalDynamic = GV->hasInternalLinkage();
1571 unsigned Flag = LocalDynamic ? MipsII::MO_TLSLDM :MipsII::MO_TLSGD;
1572 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001573 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1574 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001575 unsigned PtrSize = PtrVT.getSizeInBits();
1576 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1577
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001578 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001579
1580 ArgListTy Args;
1581 ArgListEntry Entry;
1582 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001583 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001584 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001585
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001586 std::pair<SDValue, SDValue> CallResult =
Akira Hatanakaca074792011-12-08 20:34:32 +00001587 LowerCallTo(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001588 false, false, false, false, 0, CallingConv::C,
1589 /*isTailCall=*/false, /*doesNotRet=*/false,
1590 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001591 TlsGetAddr, Args, DAG, dl);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001592
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001593 SDValue Ret = CallResult.first;
1594
1595 if (!LocalDynamic)
1596 return Ret;
1597
1598 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1599 MipsII::MO_DTPREL_HI);
1600 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1601 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1602 MipsII::MO_DTPREL_LO);
1603 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1604 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1605 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001606 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001607
1608 SDValue Offset;
1609 if (GV->isDeclaration()) {
1610 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001611 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001612 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001613 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1614 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001615 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001616 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001617 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001618 } else {
1619 // Local Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001620 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001621 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001622 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001623 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001624 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1625 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1626 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001627 }
1628
1629 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1630 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001631}
1632
1633SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001634LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001635{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001636 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001637 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001638 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001639 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001640 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001641 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001642
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001643 if (!IsPIC && !IsN64) {
1644 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1645 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1646 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001647 } else {// Emit Load from Global Pointer
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001648 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1649 unsigned OfstFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1650 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001651 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1652 JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001653 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1654 MachinePointerInfo(), false, false, false, 0);
1655 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001656 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001657
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001658 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1659 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001660}
1661
Dan Gohman475871a2008-07-27 21:46:04 +00001662SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001663LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001664{
Dan Gohman475871a2008-07-27 21:46:04 +00001665 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001666 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001667 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001668 // FIXME there isn't actually debug info here
1669 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001670
1671 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001672 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001673 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001674 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001675 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001676 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001677 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1678 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001679 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001680
1681 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001682 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001683 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001684 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001685 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001686 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1687 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001688 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001689 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001690 EVT ValTy = Op.getValueType();
1691 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1692 unsigned OFSTFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1693 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1694 N->getOffset(), GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001695 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001696 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1697 MachinePointerInfo::getConstantPool(), false,
1698 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001699 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1700 N->getOffset(), OFSTFlag);
1701 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1702 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001703 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001704
1705 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001706}
1707
Dan Gohmand858e902010-04-17 15:26:15 +00001708SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001709 MachineFunction &MF = DAG.getMachineFunction();
1710 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1711
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001712 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001713 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1714 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001715
1716 // vastart just stores the address of the VarArgsFrameIndex slot into the
1717 // memory location argument.
1718 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001719 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001720 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001721}
Jia Liubb481f82012-02-28 07:46:26 +00001722
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001723// Called if the size of integer registers is large enough to hold the whole
1724// floating point number.
1725static SDValue LowerFCOPYSIGNLargeIntReg(SDValue Op, SelectionDAG &DAG) {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001726 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001727 EVT ValTy = Op.getValueType();
1728 EVT IntValTy = MVT::getIntegerVT(ValTy.getSizeInBits());
1729 uint64_t Mask = (uint64_t)1 << (ValTy.getSizeInBits() - 1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001730 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001731 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(0));
1732 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(1));
1733 SDValue And0 = DAG.getNode(ISD::AND, dl, IntValTy, Op0,
1734 DAG.getConstant(Mask - 1, IntValTy));
1735 SDValue And1 = DAG.getNode(ISD::AND, dl, IntValTy, Op1,
1736 DAG.getConstant(Mask, IntValTy));
1737 SDValue Result = DAG.getNode(ISD::OR, dl, IntValTy, And0, And1);
1738 return DAG.getNode(ISD::BITCAST, dl, ValTy, Result);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001739}
1740
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001741// Called if the size of integer registers is not large enough to hold the whole
1742// floating point number (e.g. f64 & 32-bit integer register).
1743static SDValue
1744LowerFCOPYSIGNSmallIntReg(SDValue Op, SelectionDAG &DAG, bool isLittle) {
Eric Christopher471e4222011-06-08 23:55:35 +00001745 // FIXME:
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001746 // Use ext/ins instructions if target architecture is Mips32r2.
1747 // Eliminate redundant mfc1 and mtc1 instructions.
1748 unsigned LoIdx = 0, HiIdx = 1;
Eric Christopher471e4222011-06-08 23:55:35 +00001749
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001750 if (!isLittle)
1751 std::swap(LoIdx, HiIdx);
1752
1753 DebugLoc dl = Op.getDebugLoc();
1754 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1755 Op.getOperand(0),
1756 DAG.getConstant(LoIdx, MVT::i32));
1757 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1758 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1759 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1760 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1761 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1762 DAG.getConstant(0x7fffffff, MVT::i32));
1763 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1764 DAG.getConstant(0x80000000, MVT::i32));
1765 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1766
1767 if (!isLittle)
1768 std::swap(Word0, Word1);
1769
1770 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1771}
1772
Akira Hatanaka82099682011-12-19 19:52:25 +00001773SDValue
1774MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001775 EVT Ty = Op.getValueType();
1776
1777 assert(Ty == MVT::f32 || Ty == MVT::f64);
1778
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001779 if (Ty == MVT::f32 || HasMips64)
1780 return LowerFCOPYSIGNLargeIntReg(Op, DAG);
Jia Liubb481f82012-02-28 07:46:26 +00001781
Akira Hatanaka82099682011-12-19 19:52:25 +00001782 return LowerFCOPYSIGNSmallIntReg(Op, DAG, Subtarget->isLittle());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001783}
1784
Akira Hatanaka2e591472011-06-02 00:24:44 +00001785SDValue MipsTargetLowering::
1786LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001787 // check the depth
1788 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001789 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001790
1791 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1792 MFI->setFrameAddressIsTaken(true);
1793 EVT VT = Op.getValueType();
1794 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001795 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
1796 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001797 return FrameAddr;
1798}
1799
Akira Hatanakadb548262011-07-19 23:30:50 +00001800// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00001801SDValue
1802MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG& DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00001803 unsigned SType = 0;
1804 DebugLoc dl = Op.getDebugLoc();
1805 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1806 DAG.getConstant(SType, MVT::i32));
1807}
1808
Eli Friedman14648462011-07-27 22:21:52 +00001809SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1810 SelectionDAG& DAG) const {
1811 // FIXME: Need pseudo-fence for 'singlethread' fences
1812 // FIXME: Set SType for weaker fences where supported/appropriate.
1813 unsigned SType = 0;
1814 DebugLoc dl = Op.getDebugLoc();
1815 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1816 DAG.getConstant(SType, MVT::i32));
1817}
1818
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001819//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001820// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001821//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001822
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001823//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001824// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001825// Mips O32 ABI rules:
1826// ---
1827// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001828// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001829// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001830// f64 - Only passed in two aliased f32 registers if no int reg has been used
1831// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001832// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1833// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001834//
1835// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001836//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001837
Duncan Sands1e96bab2010-11-04 10:49:57 +00001838static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001839 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001840 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1841
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001842 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001843
1844 static const unsigned IntRegs[] = {
1845 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1846 };
1847 static const unsigned F32Regs[] = {
1848 Mips::F12, Mips::F14
1849 };
1850 static const unsigned F64Regs[] = {
1851 Mips::D6, Mips::D7
1852 };
1853
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001854 // ByVal Args
1855 if (ArgFlags.isByVal()) {
1856 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1857 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1858 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1859 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1860 r < std::min(IntRegsSize, NextReg); ++r)
1861 State.AllocateReg(IntRegs[r]);
1862 return false;
1863 }
1864
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001865 // Promote i8 and i16
1866 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1867 LocVT = MVT::i32;
1868 if (ArgFlags.isSExt())
1869 LocInfo = CCValAssign::SExt;
1870 else if (ArgFlags.isZExt())
1871 LocInfo = CCValAssign::ZExt;
1872 else
1873 LocInfo = CCValAssign::AExt;
1874 }
1875
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001876 unsigned Reg;
1877
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001878 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1879 // is true: function is vararg, argument is 3rd or higher, there is previous
1880 // argument which is not f32 or f64.
1881 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1882 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001883 unsigned OrigAlign = ArgFlags.getOrigAlign();
1884 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001885
1886 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001887 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001888 // If this is the first part of an i64 arg,
1889 // the allocated register must be either A0 or A2.
1890 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1891 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001892 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001893 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1894 // Allocate int register and shadow next int register. If first
1895 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001896 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1897 if (Reg == Mips::A1 || Reg == Mips::A3)
1898 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1899 State.AllocateReg(IntRegs, IntRegsSize);
1900 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001901 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1902 // we are guaranteed to find an available float register
1903 if (ValVT == MVT::f32) {
1904 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1905 // Shadow int register
1906 State.AllocateReg(IntRegs, IntRegsSize);
1907 } else {
1908 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1909 // Shadow int registers
1910 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1911 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1912 State.AllocateReg(IntRegs, IntRegsSize);
1913 State.AllocateReg(IntRegs, IntRegsSize);
1914 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001915 } else
1916 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001917
Akira Hatanakad37776d2011-05-20 21:39:54 +00001918 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1919 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1920
1921 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001922 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001923 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001924 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001925
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001926 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001927}
1928
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001929static const unsigned Mips64IntRegs[8] =
1930 {Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
1931 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
1932static const unsigned Mips64DPRegs[8] =
1933 {Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
1934 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64};
1935
1936static bool CC_Mips64Byval(unsigned ValNo, MVT ValVT, MVT LocVT,
1937 CCValAssign::LocInfo LocInfo,
1938 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1939 unsigned Align = std::max(ArgFlags.getByValAlign(), (unsigned)8);
1940 unsigned Size = (ArgFlags.getByValSize() + 7) / 8 * 8;
1941 unsigned FirstIdx = State.getFirstUnallocated(Mips64IntRegs, 8);
1942
1943 assert(Align <= 16 && "Cannot handle alignments larger than 16.");
1944
Jia Liubb481f82012-02-28 07:46:26 +00001945 // If byval is 16-byte aligned, the first arg register must be even.
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001946 if ((Align == 16) && (FirstIdx % 2)) {
1947 State.AllocateReg(Mips64IntRegs[FirstIdx], Mips64DPRegs[FirstIdx]);
1948 ++FirstIdx;
1949 }
1950
1951 // Mark the registers allocated.
1952 for (unsigned I = FirstIdx; Size && (I < 8); Size -= 8, ++I)
1953 State.AllocateReg(Mips64IntRegs[I], Mips64DPRegs[I]);
1954
1955 // Allocate space on caller's stack.
1956 unsigned Offset = State.AllocateStack(Size, Align);
Jia Liubb481f82012-02-28 07:46:26 +00001957
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001958 if (FirstIdx < 8)
1959 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Mips64IntRegs[FirstIdx],
Jia Liubb481f82012-02-28 07:46:26 +00001960 LocVT, LocInfo));
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001961 else
1962 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
1963
1964 return true;
1965}
1966
1967#include "MipsGenCallingConv.inc"
1968
Akira Hatanaka49617092011-11-14 19:02:54 +00001969static void
Akira Hatanaka08067b22012-01-24 22:07:36 +00001970AnalyzeMips64CallOperands(CCState &CCInfo,
Akira Hatanaka49617092011-11-14 19:02:54 +00001971 const SmallVectorImpl<ISD::OutputArg> &Outs) {
1972 unsigned NumOps = Outs.size();
1973 for (unsigned i = 0; i != NumOps; ++i) {
1974 MVT ArgVT = Outs[i].VT;
1975 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
1976 bool R;
1977
1978 if (Outs[i].IsFixed)
1979 R = CC_MipsN(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
1980 else
1981 R = CC_MipsN_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Jia Liubb481f82012-02-28 07:46:26 +00001982
Akira Hatanaka49617092011-11-14 19:02:54 +00001983 if (R) {
Benjamin Kramer6296ee32011-11-14 19:51:48 +00001984#ifndef NDEBUG
Akira Hatanaka49617092011-11-14 19:02:54 +00001985 dbgs() << "Call operand #" << i << " has unhandled type "
1986 << EVT(ArgVT).getEVTString();
1987#endif
1988 llvm_unreachable(0);
1989 }
1990 }
1991}
1992
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001993//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001994// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001995//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001996
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001997static const unsigned O32IntRegsSize = 4;
1998
1999static const unsigned O32IntRegs[] = {
2000 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2001};
2002
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002003// Return next O32 integer argument register.
2004static unsigned getNextIntArgReg(unsigned Reg) {
2005 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2006 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2007}
2008
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002009// Write ByVal Arg to arg registers and stack.
2010static void
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002011WriteByValArg(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002012 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2013 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2014 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00002015 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002016 MVT PtrType, bool isLittle) {
2017 unsigned LocMemOffset = VA.getLocMemOffset();
2018 unsigned Offset = 0;
2019 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00002020 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002021
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002022 // Copy the first 4 words of byval arg to registers A0 - A3.
2023 // FIXME: Use a stricter alignment if it enables better optimization in passes
2024 // run later.
2025 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
2026 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002027 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002028 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002029 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
Akira Hatanaka82099682011-12-19 19:52:25 +00002030 MachinePointerInfo(), false, false, false,
2031 std::min(ByValAlign, (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002032 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002033 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002034 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2035 }
2036
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002037 if (RemainingSize == 0)
2038 return;
2039
2040 // If there still is a register available for argument passing, write the
2041 // remaining part of the structure to it using subword loads and shifts.
2042 if (LocMemOffset < 4 * 4) {
2043 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
2044 "There must be one to three bytes remaining.");
2045 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
2046 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2047 DAG.getConstant(Offset, MVT::i32));
2048 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
2049 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2050 LoadPtr, MachinePointerInfo(),
2051 MVT::getIntegerVT(LoadSize * 8), false,
2052 false, Alignment);
2053 MemOpChains.push_back(LoadVal.getValue(1));
2054
2055 // If target is big endian, shift it to the most significant half-word or
2056 // byte.
2057 if (!isLittle)
2058 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
2059 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
2060
2061 Offset += LoadSize;
2062 RemainingSize -= LoadSize;
2063
2064 // Read second subword if necessary.
2065 if (RemainingSize != 0) {
2066 assert(RemainingSize == 1 && "There must be one byte remaining.");
Jia Liubb481f82012-02-28 07:46:26 +00002067 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002068 DAG.getConstant(Offset, MVT::i32));
2069 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
2070 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2071 LoadPtr, MachinePointerInfo(),
2072 MVT::i8, false, false, Alignment);
2073 MemOpChains.push_back(Subword.getValue(1));
2074 // Insert the loaded byte to LoadVal.
2075 // FIXME: Use INS if supported by target.
2076 unsigned ShiftAmt = isLittle ? 16 : 8;
2077 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
2078 DAG.getConstant(ShiftAmt, MVT::i32));
2079 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
2080 }
2081
2082 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
2083 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2084 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002085 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002086
2087 // Create a fixed object on stack at offset LocMemOffset and copy
2088 // remaining part of byval arg to it using memcpy.
2089 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2090 DAG.getConstant(Offset, MVT::i32));
2091 LastFI = MFI->CreateFixedObject(RemainingSize, LocMemOffset, true);
2092 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002093 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2094 DAG.getConstant(RemainingSize, MVT::i32),
2095 std::min(ByValAlign, (unsigned)4),
2096 /*isVolatile=*/false, /*AlwaysInline=*/false,
2097 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002098}
2099
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002100// Copy Mips64 byVal arg to registers and stack.
2101void static
2102PassByValArg64(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
2103 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2104 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2105 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
2106 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2107 EVT PtrTy, bool isLittle) {
2108 unsigned ByValSize = Flags.getByValSize();
2109 unsigned Alignment = std::min(Flags.getByValAlign(), (unsigned)8);
2110 bool IsRegLoc = VA.isRegLoc();
2111 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
2112 unsigned LocMemOffset = 0;
Akira Hatanaka16040852011-11-15 18:42:25 +00002113 unsigned MemCpySize = ByValSize;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002114
2115 if (!IsRegLoc)
2116 LocMemOffset = VA.getLocMemOffset();
2117 else {
2118 const unsigned *Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8,
2119 VA.getLocReg());
2120 const unsigned *RegEnd = Mips64IntRegs + 8;
2121
2122 // Copy double words to registers.
2123 for (; (Reg != RegEnd) && (ByValSize >= Offset + 8); ++Reg, Offset += 8) {
2124 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2125 DAG.getConstant(Offset, PtrTy));
2126 SDValue LoadVal = DAG.getLoad(MVT::i64, dl, Chain, LoadPtr,
2127 MachinePointerInfo(), false, false, false,
2128 Alignment);
2129 MemOpChains.push_back(LoadVal.getValue(1));
2130 RegsToPass.push_back(std::make_pair(*Reg, LoadVal));
2131 }
2132
Jia Liubb481f82012-02-28 07:46:26 +00002133 // Return if the struct has been fully copied.
Akira Hatanaka16040852011-11-15 18:42:25 +00002134 if (!(MemCpySize = ByValSize - Offset))
2135 return;
2136
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002137 // If there is an argument register available, copy the remainder of the
2138 // byval argument with sub-doubleword loads and shifts.
Akira Hatanaka16040852011-11-15 18:42:25 +00002139 if (Reg != RegEnd) {
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002140 assert((ByValSize < Offset + 8) &&
2141 "Size of the remainder should be smaller than 8-byte.");
2142 SDValue Val;
2143 for (unsigned LoadSize = 4; Offset < ByValSize; LoadSize /= 2) {
2144 unsigned RemSize = ByValSize - Offset;
2145
2146 if (RemSize < LoadSize)
2147 continue;
Jia Liubb481f82012-02-28 07:46:26 +00002148
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002149 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2150 DAG.getConstant(Offset, PtrTy));
Jia Liubb481f82012-02-28 07:46:26 +00002151 SDValue LoadVal =
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002152 DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i64, Chain, LoadPtr,
2153 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
2154 false, false, Alignment);
2155 MemOpChains.push_back(LoadVal.getValue(1));
2156
2157 // Offset in number of bits from double word boundary.
2158 unsigned OffsetDW = (Offset % 8) * 8;
2159 unsigned Shamt = isLittle ? OffsetDW : 64 - (OffsetDW + LoadSize * 8);
2160 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i64, LoadVal,
2161 DAG.getConstant(Shamt, MVT::i32));
Jia Liubb481f82012-02-28 07:46:26 +00002162
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002163 Val = Val.getNode() ? DAG.getNode(ISD::OR, dl, MVT::i64, Val, Shift) :
2164 Shift;
2165 Offset += LoadSize;
2166 Alignment = std::min(Alignment, LoadSize);
2167 }
Jia Liubb481f82012-02-28 07:46:26 +00002168
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002169 RegsToPass.push_back(std::make_pair(*Reg, Val));
2170 return;
2171 }
2172 }
2173
Akira Hatanaka16040852011-11-15 18:42:25 +00002174 assert(MemCpySize && "MemCpySize must not be zero.");
2175
2176 // Create a fixed object on stack at offset LocMemOffset and copy
2177 // remainder of byval arg to it with memcpy.
2178 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2179 DAG.getConstant(Offset, PtrTy));
2180 LastFI = MFI->CreateFixedObject(MemCpySize, LocMemOffset, true);
2181 SDValue Dst = DAG.getFrameIndex(LastFI, PtrTy);
2182 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2183 DAG.getConstant(MemCpySize, PtrTy), Alignment,
2184 /*isVolatile=*/false, /*AlwaysInline=*/false,
2185 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002186}
2187
Dan Gohman98ca4f22009-08-05 01:29:28 +00002188/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002189/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002190/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002191SDValue
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002192MipsTargetLowering::LowerCall(SDValue InChain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002193 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002194 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002195 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002196 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002197 const SmallVectorImpl<ISD::InputArg> &Ins,
2198 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002199 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002200 // MIPs target does not yet support tail call optimization.
2201 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002202
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002203 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002204 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002205 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002206 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002207 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002208
2209 // Analyze operands of the call, assigning locations to each operand.
2210 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002211 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002212 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002213
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002214 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002215 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanaka49617092011-11-14 19:02:54 +00002216 else if (HasMips64)
2217 AnalyzeMips64CallOperands(CCInfo, Outs);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002218 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002219 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002220
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002221 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002222 unsigned NextStackOffset = CCInfo.getNextStackOffset();
2223
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002224 // Chain is the output chain of the last Load/Store or CopyToReg node.
2225 // ByValChain is the output chain of the last Memcpy node created for copying
2226 // byval arguments to the stack.
2227 SDValue Chain, CallSeqStart, ByValChain;
2228 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
2229 Chain = CallSeqStart = DAG.getCALLSEQ_START(InChain, NextStackOffsetVal);
2230 ByValChain = InChain;
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002231
2232 // If this is the first call, create a stack frame object that points to
2233 // a location to which .cprestore saves $gp.
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002234 if (IsO32 && IsPIC && MipsFI->globalBaseRegFixed() && !MipsFI->getGPFI())
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002235 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
2236
Akira Hatanaka21afc632011-06-21 00:40:49 +00002237 // Get the frame index of the stack frame object that points to the location
2238 // of dynamically allocated area on the stack.
2239 int DynAllocFI = MipsFI->getDynAllocFI();
2240
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002241 // Update size of the maximum argument space.
2242 // For O32, a minimum of four words (16 bytes) of argument space is
2243 // allocated.
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002244 if (IsO32)
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002245 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
2246
2247 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
2248
2249 if (MaxCallFrameSize < NextStackOffset) {
2250 MipsFI->setMaxCallFrameSize(NextStackOffset);
2251
Akira Hatanaka21afc632011-06-21 00:40:49 +00002252 // Set the offsets relative to $sp of the $gp restore slot and dynamically
2253 // allocated stack space. These offsets must be aligned to a boundary
2254 // determined by the stack alignment of the ABI.
2255 unsigned StackAlignment = TFL->getStackAlignment();
2256 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
2257 StackAlignment * StackAlignment;
2258
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002259 if (MipsFI->needGPSaveRestore())
Akira Hatanaka21afc632011-06-21 00:40:49 +00002260 MFI->setObjectOffset(MipsFI->getGPFI(), NextStackOffset);
2261
2262 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002263 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002264
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002265 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002266 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2267 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002268
Eric Christopher471e4222011-06-08 23:55:35 +00002269 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00002270
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002271 // Walk the register/memloc assignments, inserting copies/loads.
2272 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002273 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002274 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002275 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002276 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2277
2278 // ByVal Arg.
2279 if (Flags.isByVal()) {
2280 assert(Flags.getByValSize() &&
2281 "ByVal args of size 0 should have been ignored by front-end.");
2282 if (IsO32)
2283 WriteByValArg(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2284 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2285 Subtarget->isLittle());
2286 else
2287 PassByValArg64(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
Jia Liubb481f82012-02-28 07:46:26 +00002288 MFI, DAG, Arg, VA, Flags, getPointerTy(),
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002289 Subtarget->isLittle());
2290 continue;
2291 }
Jia Liubb481f82012-02-28 07:46:26 +00002292
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002293 // Promote the value if needed.
2294 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002295 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002296 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002297 if (VA.isRegLoc()) {
2298 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2299 (ValVT == MVT::f64 && LocVT == MVT::i64))
2300 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2301 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002302 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2303 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002304 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2305 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002306 if (!Subtarget->isLittle())
2307 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002308 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002309 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2310 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2311 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002312 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002313 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002314 }
2315 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002316 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002317 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002318 break;
2319 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002320 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002321 break;
2322 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002323 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002324 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002325 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002326
2327 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002328 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002329 if (VA.isRegLoc()) {
2330 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002331 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002332 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002333
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002334 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002335 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002336
Chris Lattnere0b12152008-03-17 06:57:02 +00002337 // Create the frame index object for this incoming parameter
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002338 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002339 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00002340 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00002341
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002342 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002343 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00002344 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002345 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002346 }
2347
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002348 // Extend range of indices of frame objects for outgoing arguments that were
2349 // created during this function call. Skip this step if no such objects were
2350 // created.
2351 if (LastFI)
2352 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
2353
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002354 // If a memcpy has been created to copy a byval arg to a stack, replace the
2355 // chain input of CallSeqStart with ByValChain.
2356 if (InChain != ByValChain)
2357 DAG.UpdateNodeOperands(CallSeqStart.getNode(), ByValChain,
2358 NextStackOffsetVal);
2359
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002360 // Transform all store nodes into one single node because all store
2361 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002362 if (!MemOpChains.empty())
2363 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002364 &MemOpChains[0], MemOpChains.size());
2365
Bill Wendling056292f2008-09-16 21:48:12 +00002366 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002367 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2368 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002369 unsigned char OpFlag;
2370 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002371 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002372 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002373
2374 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002375 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2376 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2377 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2378 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2379 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002380 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002381 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002382 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002383 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002384 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2385 getPointerTy(), 0, OpFlag);
2386 }
2387
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002388 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002389 }
2390 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002391 if (IsN64 || (!IsO32 && IsPIC))
2392 OpFlag = MipsII::MO_GOT_DISP;
2393 else if (!IsPIC) // !N64 && static
2394 OpFlag = MipsII::MO_NO_FLAG;
2395 else // O32 & PIC
2396 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002397 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2398 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002399 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002400 }
2401
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002402 SDValue InFlag;
2403
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002404 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002405 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002406 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002407 // Load callee address
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002408 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(),
2409 GetGlobalReg(DAG, getPointerTy()), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002410 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2411 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002412 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002413
2414 // Use GOT+LO if callee has internal linkage.
2415 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002416 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2417 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002418 } else
2419 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002420 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002421 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002422
Jia Liubb481f82012-02-28 07:46:26 +00002423 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002424 // -reloction-model=pic or it is an indirect call.
2425 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002426 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002427 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2428 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002429 InFlag = Chain.getValue(1);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002430 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002431 }
Bill Wendling056292f2008-09-16 21:48:12 +00002432
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002433 // Build a sequence of copy-to-reg nodes chained together with token
2434 // chain and flag operands which copy the outgoing args into registers.
2435 // The InFlag in necessary since all emitted instructions must be
2436 // stuck together.
2437 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2438 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2439 RegsToPass[i].second, InFlag);
2440 InFlag = Chain.getValue(1);
2441 }
2442
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002443 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002444 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002445 //
2446 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002447 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002448 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002449 Ops.push_back(Chain);
2450 Ops.push_back(Callee);
2451
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002452 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002453 // known live into the call.
2454 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2455 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2456 RegsToPass[i].second.getValueType()));
2457
Akira Hatanakab2930b92012-03-01 22:27:29 +00002458 // Add a register mask operand representing the call-preserved registers.
2459 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2460 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2461 assert(Mask && "Missing call preserved mask for calling convention");
2462 Ops.push_back(DAG.getRegisterMask(Mask));
2463
Gabor Greifba36cb52008-08-28 21:40:38 +00002464 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002465 Ops.push_back(InFlag);
2466
Dale Johannesen33c960f2009-02-04 20:06:27 +00002467 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002468 InFlag = Chain.getValue(1);
2469
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002470 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002471 Chain = DAG.getCALLSEQ_END(Chain,
2472 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002473 DAG.getIntPtrConstant(0, true), InFlag);
2474 InFlag = Chain.getValue(1);
2475
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002476 // Handle result values, copying them out of physregs into vregs that we
2477 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002478 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2479 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002480}
2481
Dan Gohman98ca4f22009-08-05 01:29:28 +00002482/// LowerCallResult - Lower the result values of a call into the
2483/// appropriate copies out of appropriate physical registers.
2484SDValue
2485MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002486 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002487 const SmallVectorImpl<ISD::InputArg> &Ins,
2488 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002489 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002490 // Assign locations to each value returned by this call.
2491 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002492 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2493 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002494
Dan Gohman98ca4f22009-08-05 01:29:28 +00002495 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002496
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002497 // Copy all of the result registers out of their specified physreg.
2498 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002499 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002500 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002501 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002502 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002503 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002504
Dan Gohman98ca4f22009-08-05 01:29:28 +00002505 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002506}
2507
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002508//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002509// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002510//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002511static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2512 std::vector<SDValue>& OutChains,
2513 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
2514 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
2515 unsigned LocMem = VA.getLocMemOffset();
2516 unsigned FirstWord = LocMem / 4;
2517
2518 // copy register A0 - A3 to frame object
2519 for (unsigned i = 0; i < NumWords; ++i) {
2520 unsigned CurWord = FirstWord + i;
2521 if (CurWord >= O32IntRegsSize)
2522 break;
2523
2524 unsigned SrcReg = O32IntRegs[CurWord];
2525 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
2526 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2527 DAG.getConstant(i * 4, MVT::i32));
2528 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
2529 StorePtr, MachinePointerInfo(), false,
2530 false, 0);
2531 OutChains.push_back(Store);
2532 }
2533}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002534
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002535// Create frame object on stack and copy registers used for byval passing to it.
2536static unsigned
2537CopyMips64ByValRegs(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2538 std::vector<SDValue>& OutChains, SelectionDAG &DAG,
2539 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2540 MachineFrameInfo *MFI, bool IsRegLoc,
2541 SmallVectorImpl<SDValue> &InVals, MipsFunctionInfo *MipsFI,
2542 EVT PtrTy) {
2543 const unsigned *Reg = Mips64IntRegs + 8;
2544 int FOOffset; // Frame object offset from virtual frame pointer.
2545
2546 if (IsRegLoc) {
2547 Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8, VA.getLocReg());
2548 FOOffset = (Reg - Mips64IntRegs) * 8 - 8 * 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002549 }
2550 else
2551 FOOffset = VA.getLocMemOffset();
2552
2553 // Create frame object.
2554 unsigned NumRegs = (Flags.getByValSize() + 7) / 8;
2555 unsigned LastFI = MFI->CreateFixedObject(NumRegs * 8, FOOffset, true);
2556 SDValue FIN = DAG.getFrameIndex(LastFI, PtrTy);
2557 InVals.push_back(FIN);
2558
2559 // Copy arg registers.
2560 for (unsigned I = 0; (Reg != Mips64IntRegs + 8) && (I < NumRegs);
2561 ++Reg, ++I) {
2562 unsigned VReg = AddLiveIn(MF, *Reg, Mips::CPU64RegsRegisterClass);
2563 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, PtrTy, FIN,
2564 DAG.getConstant(I * 8, PtrTy));
2565 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(VReg, MVT::i64),
2566 StorePtr, MachinePointerInfo(), false,
2567 false, 0);
2568 OutChains.push_back(Store);
2569 }
Jia Liubb481f82012-02-28 07:46:26 +00002570
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002571 return LastFI;
2572}
2573
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002574/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002575/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002576SDValue
2577MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002578 CallingConv::ID CallConv,
2579 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002580 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002581 DebugLoc dl, SelectionDAG &DAG,
2582 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002583 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002584 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002585 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002586 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002587
Dan Gohman1e93df62010-04-17 14:41:14 +00002588 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002589
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002590 // Used with vargs to acumulate store chains.
2591 std::vector<SDValue> OutChains;
2592
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002593 // Assign locations to all of the incoming arguments.
2594 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002595 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002596 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002597
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002598 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002599 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002600 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002601 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002602
Akira Hatanaka43299772011-05-20 23:22:14 +00002603 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002604
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002605 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002606 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002607 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002608 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2609 bool IsRegLoc = VA.isRegLoc();
2610
2611 if (Flags.isByVal()) {
2612 assert(Flags.getByValSize() &&
2613 "ByVal args of size 0 should have been ignored by front-end.");
2614 if (IsO32) {
2615 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2616 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2617 true);
2618 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2619 InVals.push_back(FIN);
2620 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
2621 } else // N32/64
2622 LastFI = CopyMips64ByValRegs(MF, Chain, dl, OutChains, DAG, VA, Flags,
2623 MFI, IsRegLoc, InVals, MipsFI,
2624 getPointerTy());
2625 continue;
2626 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002627
2628 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002629 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002630 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002631 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002632 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002633
Owen Anderson825b72b2009-08-11 20:47:22 +00002634 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002635 RC = Mips::CPURegsRegisterClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002636 else if (RegVT == MVT::i64)
2637 RC = Mips::CPU64RegsRegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002638 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002639 RC = Mips::FGR32RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002640 else if (RegVT == MVT::f64)
Akira Hatanakaf40de9d2011-09-26 21:55:17 +00002641 RC = HasMips64 ? Mips::FGR64RegisterClass : Mips::AFGR64RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002642 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002643 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002644
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002645 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002646 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002647 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002648 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002649
2650 // If this is an 8 or 16-bit value, it has been passed promoted
2651 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002652 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002653 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002654 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002655 if (VA.getLocInfo() == CCValAssign::SExt)
2656 Opcode = ISD::AssertSext;
2657 else if (VA.getLocInfo() == CCValAssign::ZExt)
2658 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002659 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002660 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002661 DAG.getValueType(ValVT));
2662 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002663 }
2664
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002665 // Handle floating point arguments passed in integer registers.
2666 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
2667 (RegVT == MVT::i64 && ValVT == MVT::f64))
2668 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
2669 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
2670 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
2671 getNextIntArgReg(ArgReg), RC);
2672 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
2673 if (!Subtarget->isLittle())
2674 std::swap(ArgValue, ArgValue2);
2675 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2676 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002677 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002678
Dan Gohman98ca4f22009-08-05 01:29:28 +00002679 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002680 } else { // VA.isRegLoc()
2681
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002682 // sanity check
2683 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002684
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002685 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002686 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002687 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002688
2689 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002690 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002691 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002692 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002693 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002694 }
2695 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002696
2697 // The mips ABIs for returning structs by value requires that we copy
2698 // the sret argument into $v0 for the return. Save the argument into
2699 // a virtual register so that we can access it from the return points.
2700 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2701 unsigned Reg = MipsFI->getSRetReturnReg();
2702 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002703 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002704 MipsFI->setSRetReturnReg(Reg);
2705 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002706 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002707 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002708 }
2709
Akira Hatanakabad53f42011-11-14 19:01:09 +00002710 if (isVarArg) {
2711 unsigned NumOfRegs = IsO32 ? 4 : 8;
2712 const unsigned *ArgRegs = IsO32 ? O32IntRegs : Mips64IntRegs;
2713 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumOfRegs);
2714 int FirstRegSlotOffset = IsO32 ? 0 : -64 ; // offset of $a0's slot.
Craig Topper44d23822012-02-22 05:59:10 +00002715 const TargetRegisterClass *RC
Akira Hatanakabad53f42011-11-14 19:01:09 +00002716 = IsO32 ? Mips::CPURegsRegisterClass : Mips::CPU64RegsRegisterClass;
2717 unsigned RegSize = RC->getSize();
2718 int RegSlotOffset = FirstRegSlotOffset + Idx * RegSize;
2719
2720 // Offset of the first variable argument from stack pointer.
2721 int FirstVaArgOffset;
2722
2723 if (IsO32 || (Idx == NumOfRegs)) {
2724 FirstVaArgOffset =
2725 (CCInfo.getNextStackOffset() + RegSize - 1) / RegSize * RegSize;
2726 } else
2727 FirstVaArgOffset = RegSlotOffset;
2728
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002729 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002730 // which is a value necessary to VASTART.
Akira Hatanakabad53f42011-11-14 19:01:09 +00002731 LastFI = MFI->CreateFixedObject(RegSize, FirstVaArgOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002732 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002733
Akira Hatanakabad53f42011-11-14 19:01:09 +00002734 // Copy the integer registers that have not been used for argument passing
2735 // to the argument register save area. For O32, the save area is allocated
2736 // in the caller's stack frame, while for N32/64, it is allocated in the
2737 // callee's stack frame.
2738 for (int StackOffset = RegSlotOffset;
2739 Idx < NumOfRegs; ++Idx, StackOffset += RegSize) {
2740 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegs[Idx], RC);
2741 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2742 MVT::getIntegerVT(RegSize * 8));
2743 LastFI = MFI->CreateFixedObject(RegSize, StackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002744 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2745 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002746 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002747 }
2748 }
2749
Akira Hatanaka43299772011-05-20 23:22:14 +00002750 MipsFI->setLastInArgFI(LastFI);
2751
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002752 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002753 // the size of Ins and InVals. This only happens when on varg functions
2754 if (!OutChains.empty()) {
2755 OutChains.push_back(Chain);
2756 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2757 &OutChains[0], OutChains.size());
2758 }
2759
Dan Gohman98ca4f22009-08-05 01:29:28 +00002760 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002761}
2762
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002763//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002764// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002765//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002766
Dan Gohman98ca4f22009-08-05 01:29:28 +00002767SDValue
2768MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002769 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002770 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002771 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002772 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002773
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002774 // CCValAssign - represent the assignment of
2775 // the return value to a location
2776 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002777
2778 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00002779 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2780 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002781
Dan Gohman98ca4f22009-08-05 01:29:28 +00002782 // Analize return values.
2783 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002784
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002785 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002786 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002787 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002788 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002789 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002790 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002791 }
2792
Dan Gohman475871a2008-07-27 21:46:04 +00002793 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002794
2795 // Copy the result values into the output registers.
2796 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2797 CCValAssign &VA = RVLocs[i];
2798 assert(VA.isRegLoc() && "Can only return in registers!");
2799
Akira Hatanaka82099682011-12-19 19:52:25 +00002800 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002801
2802 // guarantee that all emitted copies are
2803 // stuck together, avoiding something bad
2804 Flag = Chain.getValue(1);
2805 }
2806
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002807 // The mips ABIs for returning structs by value requires that we copy
2808 // the sret argument into $v0 for the return. We saved the argument into
2809 // a virtual register in the entry block, so now we copy the value out
2810 // and into $v0.
2811 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2812 MachineFunction &MF = DAG.getMachineFunction();
2813 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2814 unsigned Reg = MipsFI->getSRetReturnReg();
2815
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002816 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002817 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002818 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002819
Dale Johannesena05dca42009-02-04 23:02:30 +00002820 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002821 Flag = Chain.getValue(1);
2822 }
2823
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002824 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002825 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002826 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002827 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002828 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002829 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002830 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002831}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002832
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002833//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002834// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002835//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002836
2837/// getConstraintType - Given a constraint letter, return the type of
2838/// constraint it is for this target.
2839MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002840getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002841{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002842 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002843 // GCC config/mips/constraints.md
2844 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002845 // 'd' : An address register. Equivalent to r
2846 // unless generating MIPS16 code.
2847 // 'y' : Equivalent to r; retained for
2848 // backwards compatibility.
2849 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002850 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002851 switch (Constraint[0]) {
2852 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002853 case 'd':
2854 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002855 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002856 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002857 }
2858 }
2859 return TargetLowering::getConstraintType(Constraint);
2860}
2861
John Thompson44ab89e2010-10-29 17:29:13 +00002862/// Examine constraint type and operand type and determine a weight value.
2863/// This object must already have been set up with the operand type
2864/// and the current alternative constraint selected.
2865TargetLowering::ConstraintWeight
2866MipsTargetLowering::getSingleConstraintMatchWeight(
2867 AsmOperandInfo &info, const char *constraint) const {
2868 ConstraintWeight weight = CW_Invalid;
2869 Value *CallOperandVal = info.CallOperandVal;
2870 // If we don't have a value, we can't do a match,
2871 // but allow it at the lowest weight.
2872 if (CallOperandVal == NULL)
2873 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002874 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002875 // Look at the constraint type.
2876 switch (*constraint) {
2877 default:
2878 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2879 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002880 case 'd':
2881 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002882 if (type->isIntegerTy())
2883 weight = CW_Register;
2884 break;
2885 case 'f':
2886 if (type->isFloatTy())
2887 weight = CW_Register;
2888 break;
2889 }
2890 return weight;
2891}
2892
Eric Christopher38d64262011-06-29 19:33:04 +00002893/// Given a register class constraint, like 'r', if this corresponds directly
2894/// to an LLVM register class, return a register of 0 and the register class
2895/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002896std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002897getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002898{
2899 if (Constraint.size() == 1) {
2900 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002901 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2902 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002903 case 'r':
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002904 if (VT == MVT::i32)
2905 return std::make_pair(0U, Mips::CPURegsRegisterClass);
2906 assert(VT == MVT::i64 && "Unexpected type.");
2907 return std::make_pair(0U, Mips::CPU64RegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002908 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002909 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002910 return std::make_pair(0U, Mips::FGR32RegisterClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002911 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
2912 if (Subtarget->isFP64bit())
2913 return std::make_pair(0U, Mips::FGR64RegisterClass);
2914 else
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002915 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002916 }
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002917 }
2918 }
2919 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2920}
2921
Dan Gohman6520e202008-10-18 02:06:02 +00002922bool
2923MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2924 // The Mips target isn't yet aware of offsets.
2925 return false;
2926}
Evan Chengeb2f9692009-10-27 19:56:55 +00002927
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002928bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2929 if (VT != MVT::f32 && VT != MVT::f64)
2930 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002931 if (Imm.isNegZero())
2932 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002933 return Imm.isZero();
2934}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00002935
2936unsigned MipsTargetLowering::getJumpTableEncoding() const {
2937 if (IsN64)
2938 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00002939
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00002940 return TargetLowering::getJumpTableEncoding();
2941}