blob: 1a4a8847d9ef7fef32ae3fb3da447fc035e700b9 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilson7e3f0d22010-07-14 06:31:50 +000068def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
69def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
70def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
71
Bob Wilsonc1d287b2009-08-14 05:13:08 +000072def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
73
Bob Wilson0ce37102009-08-14 05:08:32 +000074// VDUPLANE can produce a quad-register result from a double-register source,
75// so the result is not constrained to match the source.
76def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
77 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
78 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000079
Bob Wilsonde95c1b82009-08-19 17:03:43 +000080def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
81 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
82def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
83
Bob Wilsond8e17572009-08-12 22:31:50 +000084def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
85def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
86def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
87def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
88
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000089def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000090 SDTCisSameAs<0, 2>,
91 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000092def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
93def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
94def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000095
Bob Wilsond0b69cf2010-09-01 23:50:19 +000096def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
97 SDTCisSameAs<1, 2>]>;
98def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
99def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
100
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000101def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
102 SDTCisSameAs<0, 2>]>;
103def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
104def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
105
Bob Wilsoncba270d2010-07-13 21:16:48 +0000106def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
107 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000108 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000109 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
110 return (EltBits == 32 && EltVal == 0);
111}]>;
112
113def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
114 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000115 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000116 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
117 return (EltBits == 8 && EltVal == 0xff);
118}]>;
119
Bob Wilson5bafff32009-06-22 23:27:02 +0000120//===----------------------------------------------------------------------===//
121// NEON operand definitions
122//===----------------------------------------------------------------------===//
123
Bob Wilson1a913ed2010-06-11 21:34:50 +0000124def nModImm : Operand<i32> {
125 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000126}
127
Bob Wilson5bafff32009-06-22 23:27:02 +0000128//===----------------------------------------------------------------------===//
129// NEON load / store instructions
130//===----------------------------------------------------------------------===//
131
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000132// Use VLDM to load a Q register as a D register pair.
133// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000134def VLDMQ
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000135 : PseudoVFPLdStM<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoadm, "",
136 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000137
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000138// Use VSTM to store a Q register as a D register pair.
139// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000140def VSTMQ
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000141 : PseudoVFPLdStM<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStorem, "",
142 [(store (v2f64 QPR:$src), addrmode4:$addr)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000143
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000144let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000145
Bob Wilsonffde0802010-09-02 16:00:54 +0000146// Classes for VLD* pseudo-instructions with multi-register operands.
147// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000148class VLDQPseudo<InstrItinClass itin>
149 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
150class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000151 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000152 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000153 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000154class VLDQQPseudo<InstrItinClass itin>
155 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
156class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000157 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000158 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000159 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000160class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000161 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000162 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000163 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000164
Bob Wilson205a5ca2009-07-08 18:11:30 +0000165// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000166class VLD1D<bits<4> op7_4, string Dt>
167 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst),
168 (ins addrmode6:$addr), IIC_VLD1,
169 "vld1", Dt, "\\{$dst\\}, $addr", "", []>;
170class VLD1Q<bits<4> op7_4, string Dt>
171 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000172 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson621f1952010-03-23 05:25:43 +0000173 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000174
Bob Wilson621f1952010-03-23 05:25:43 +0000175def VLD1d8 : VLD1D<0b0000, "8">;
176def VLD1d16 : VLD1D<0b0100, "16">;
177def VLD1d32 : VLD1D<0b1000, "32">;
178def VLD1d64 : VLD1D<0b1100, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000179
Bob Wilson621f1952010-03-23 05:25:43 +0000180def VLD1q8 : VLD1Q<0b0000, "8">;
181def VLD1q16 : VLD1Q<0b0100, "16">;
182def VLD1q32 : VLD1Q<0b1000, "32">;
183def VLD1q64 : VLD1Q<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000184
Bob Wilson9d84fb32010-09-14 20:59:49 +0000185def VLD1q8Pseudo : VLDQPseudo<IIC_VLD2>;
186def VLD1q16Pseudo : VLDQPseudo<IIC_VLD2>;
187def VLD1q32Pseudo : VLDQPseudo<IIC_VLD2>;
188def VLD1q64Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000189
Bob Wilson99493b22010-03-20 17:59:03 +0000190// ...with address register writeback:
191class VLD1DWB<bits<4> op7_4, string Dt>
192 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000193 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
194 "vld1", Dt, "\\{$dst\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000195 "$addr.addr = $wb", []>;
196class VLD1QWB<bits<4> op7_4, string Dt>
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000197 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000198 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000199 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000200 "$addr.addr = $wb", []>;
201
202def VLD1d8_UPD : VLD1DWB<0b0000, "8">;
203def VLD1d16_UPD : VLD1DWB<0b0100, "16">;
204def VLD1d32_UPD : VLD1DWB<0b1000, "32">;
205def VLD1d64_UPD : VLD1DWB<0b1100, "64">;
206
207def VLD1q8_UPD : VLD1QWB<0b0000, "8">;
208def VLD1q16_UPD : VLD1QWB<0b0100, "16">;
209def VLD1q32_UPD : VLD1QWB<0b1000, "32">;
210def VLD1q64_UPD : VLD1QWB<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000211
Bob Wilson9d84fb32010-09-14 20:59:49 +0000212def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2>;
213def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2>;
214def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2>;
215def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000216
Bob Wilson052ba452010-03-22 18:22:06 +0000217// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000218class VLD1D3<bits<4> op7_4, string Dt>
Bob Wilson667a13e2010-03-20 19:57:03 +0000219 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000220 (ins addrmode6:$addr), IIC_VLD3, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000221 "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000222class VLD1D3WB<bits<4> op7_4, string Dt>
223 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000224 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000225 "\\{$dst1, $dst2, $dst3\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000226
227def VLD1d8T : VLD1D3<0b0000, "8">;
228def VLD1d16T : VLD1D3<0b0100, "16">;
229def VLD1d32T : VLD1D3<0b1000, "32">;
230def VLD1d64T : VLD1D3<0b1100, "64">;
231
232def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">;
233def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">;
234def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">;
Bob Wilson62ef3c82010-03-22 20:31:39 +0000235def VLD1d64T_UPD : VLD1D3WB<0b1100, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000236
Bob Wilson9d84fb32010-09-14 20:59:49 +0000237def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD3>;
238def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000239
Bob Wilson052ba452010-03-22 18:22:06 +0000240// ...with 4 registers (some of these are only for the disassembler):
241class VLD1D4<bits<4> op7_4, string Dt>
242 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000243 (ins addrmode6:$addr), IIC_VLD4, "vld1", Dt,
Bob Wilson052ba452010-03-22 18:22:06 +0000244 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000245class VLD1D4WB<bits<4> op7_4, string Dt>
246 : NLdSt<0,0b10,0b0010,op7_4,
247 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000248 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4, "vld1", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000249 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", "$addr.addr = $wb",
Bob Wilson58393bc2010-03-22 18:02:38 +0000250 []>;
Johnny Chend7283d92010-02-23 20:51:23 +0000251
Bob Wilson052ba452010-03-22 18:22:06 +0000252def VLD1d8Q : VLD1D4<0b0000, "8">;
253def VLD1d16Q : VLD1D4<0b0100, "16">;
254def VLD1d32Q : VLD1D4<0b1000, "32">;
255def VLD1d64Q : VLD1D4<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000256
257def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">;
258def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">;
259def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000260def VLD1d64Q_UPD : VLD1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000261
Bob Wilson9d84fb32010-09-14 20:59:49 +0000262def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD4>;
263def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000264
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000265// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000266class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
267 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000268 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000269 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
270class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000271 : NLdSt<0, 0b10, 0b0011, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000272 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000273 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000274 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000275
Bob Wilson00bf1d92010-03-20 18:14:26 +0000276def VLD2d8 : VLD2D<0b1000, 0b0000, "8">;
277def VLD2d16 : VLD2D<0b1000, 0b0100, "16">;
278def VLD2d32 : VLD2D<0b1000, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000279
Bob Wilson95808322010-03-18 20:18:39 +0000280def VLD2q8 : VLD2Q<0b0000, "8">;
281def VLD2q16 : VLD2Q<0b0100, "16">;
282def VLD2q32 : VLD2Q<0b1000, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000283
Bob Wilson9d84fb32010-09-14 20:59:49 +0000284def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
285def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
286def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000287
Bob Wilson9d84fb32010-09-14 20:59:49 +0000288def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD4>;
289def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD4>;
290def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000291
Bob Wilson92cb9322010-03-20 20:10:51 +0000292// ...with address register writeback:
293class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
294 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000295 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
296 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000297 "$addr.addr = $wb", []>;
298class VLD2QWB<bits<4> op7_4, string Dt>
299 : NLdSt<0, 0b10, 0b0011, op7_4,
300 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000301 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
Bob Wilson226036e2010-03-20 22:13:40 +0000302 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000303 "$addr.addr = $wb", []>;
304
305def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">;
306def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">;
307def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000308
309def VLD2q8_UPD : VLD2QWB<0b0000, "8">;
310def VLD2q16_UPD : VLD2QWB<0b0100, "16">;
311def VLD2q32_UPD : VLD2QWB<0b1000, "32">;
312
Bob Wilson9d84fb32010-09-14 20:59:49 +0000313def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2>;
314def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2>;
315def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000316
Bob Wilson9d84fb32010-09-14 20:59:49 +0000317def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
318def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
319def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000320
Bob Wilson00bf1d92010-03-20 18:14:26 +0000321// ...with double-spaced registers (for disassembly only):
322def VLD2b8 : VLD2D<0b1001, 0b0000, "8">;
323def VLD2b16 : VLD2D<0b1001, 0b0100, "16">;
324def VLD2b32 : VLD2D<0b1001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000325def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">;
326def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">;
327def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000328
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000329// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000330class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
331 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000332 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson95808322010-03-18 20:18:39 +0000333 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000334
Bob Wilson00bf1d92010-03-20 18:14:26 +0000335def VLD3d8 : VLD3D<0b0100, 0b0000, "8">;
336def VLD3d16 : VLD3D<0b0100, 0b0100, "16">;
337def VLD3d32 : VLD3D<0b0100, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000338
Bob Wilson9d84fb32010-09-14 20:59:49 +0000339def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
340def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
341def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000342
Bob Wilson92cb9322010-03-20 20:10:51 +0000343// ...with address register writeback:
344class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
345 : NLdSt<0, 0b10, op11_8, op7_4,
346 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000347 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3,
348 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000349 "$addr.addr = $wb", []>;
350
351def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">;
352def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">;
353def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000354
Bob Wilson9d84fb32010-09-14 20:59:49 +0000355def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3>;
356def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3>;
357def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000358
Bob Wilson92cb9322010-03-20 20:10:51 +0000359// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000360def VLD3q8 : VLD3D<0b0101, 0b0000, "8">;
361def VLD3q16 : VLD3D<0b0101, 0b0100, "16">;
362def VLD3q32 : VLD3D<0b0101, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000363def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">;
364def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">;
365def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000366
Bob Wilson9d84fb32010-09-14 20:59:49 +0000367def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3>;
368def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3>;
369def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000370
Bob Wilson92cb9322010-03-20 20:10:51 +0000371// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000372def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3>;
373def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3>;
374def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000375
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000376// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000377class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
378 : NLdSt<0, 0b10, op11_8, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000379 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000380 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000381 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000382
Bob Wilson00bf1d92010-03-20 18:14:26 +0000383def VLD4d8 : VLD4D<0b0000, 0b0000, "8">;
384def VLD4d16 : VLD4D<0b0000, 0b0100, "16">;
385def VLD4d32 : VLD4D<0b0000, 0b1000, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000386
Bob Wilson9d84fb32010-09-14 20:59:49 +0000387def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
388def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
389def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000390
Bob Wilson92cb9322010-03-20 20:10:51 +0000391// ...with address register writeback:
392class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
393 : NLdSt<0, 0b10, op11_8, op7_4,
394 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000395 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
396 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000397 "$addr.addr = $wb", []>;
398
399def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">;
400def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">;
401def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000402
Bob Wilson9d84fb32010-09-14 20:59:49 +0000403def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
404def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
405def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000406
Bob Wilson92cb9322010-03-20 20:10:51 +0000407// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000408def VLD4q8 : VLD4D<0b0001, 0b0000, "8">;
409def VLD4q16 : VLD4D<0b0001, 0b0100, "16">;
410def VLD4q32 : VLD4D<0b0001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000411def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">;
412def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">;
413def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000414
Bob Wilson9d84fb32010-09-14 20:59:49 +0000415def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
416def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
417def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000418
Bob Wilson92cb9322010-03-20 20:10:51 +0000419// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000420def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
421def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
422def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000423
Bob Wilson8466fa12010-09-13 23:01:35 +0000424// Classes for VLD*LN pseudo-instructions with multi-register operands.
425// These are expanded to real instructions after register allocation.
426class VLDQLNPseudo<InstrItinClass itin>
427 : PseudoNLdSt<(outs QPR:$dst),
428 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
429 itin, "$src = $dst">;
430class VLDQLNWBPseudo<InstrItinClass itin>
431 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
432 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
433 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
434class VLDQQLNPseudo<InstrItinClass itin>
435 : PseudoNLdSt<(outs QQPR:$dst),
436 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
437 itin, "$src = $dst">;
438class VLDQQLNWBPseudo<InstrItinClass itin>
439 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
440 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
441 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
442class VLDQQQQLNPseudo<InstrItinClass itin>
443 : PseudoNLdSt<(outs QQQQPR:$dst),
444 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
445 itin, "$src = $dst">;
446class VLDQQQQLNWBPseudo<InstrItinClass itin>
447 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
448 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
449 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
450
Bob Wilsonb07c1712009-10-07 21:53:04 +0000451// VLD1LN : Vector Load (single element to one lane)
452// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000453
Bob Wilson243fcc52009-09-01 04:26:28 +0000454// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000455class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
456 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson41315282010-03-20 20:39:53 +0000457 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
458 IIC_VLD2, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
459 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000460
Bob Wilson39842552010-03-22 16:43:10 +0000461def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8">;
462def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">;
463def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000464
Bob Wilson8466fa12010-09-13 23:01:35 +0000465def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2>;
466def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2>;
467def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2>;
468
Bob Wilson41315282010-03-20 20:39:53 +0000469// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000470def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">;
471def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000472
Bob Wilson8466fa12010-09-13 23:01:35 +0000473def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2>;
474def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000475
Bob Wilsona1023642010-03-20 20:47:18 +0000476// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000477class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
478 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000479 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000480 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2, "vld2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000481 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000482 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
483
Bob Wilson39842552010-03-22 16:43:10 +0000484def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8">;
485def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">;
486def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000487
Bob Wilson8466fa12010-09-13 23:01:35 +0000488def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2>;
489def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2>;
490def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2>;
491
Bob Wilson39842552010-03-22 16:43:10 +0000492def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">;
493def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000494
Bob Wilson8466fa12010-09-13 23:01:35 +0000495def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2>;
496def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2>;
497
Bob Wilson243fcc52009-09-01 04:26:28 +0000498// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000499class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
500 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson41315282010-03-20 20:39:53 +0000501 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
502 nohash_imm:$lane), IIC_VLD3, "vld3", Dt,
503 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
504 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000505
Bob Wilson39842552010-03-22 16:43:10 +0000506def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8">;
507def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">;
508def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000509
Bob Wilson8466fa12010-09-13 23:01:35 +0000510def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3>;
511def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3>;
512def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3>;
513
Bob Wilson41315282010-03-20 20:39:53 +0000514// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000515def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">;
516def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000517
Bob Wilson8466fa12010-09-13 23:01:35 +0000518def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3>;
519def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000520
Bob Wilsona1023642010-03-20 20:47:18 +0000521// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000522class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
523 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000524 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000525 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000526 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
527 IIC_VLD3, "vld3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000528 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000529 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
530 []>;
531
Bob Wilson39842552010-03-22 16:43:10 +0000532def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8">;
533def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">;
534def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000535
Bob Wilson8466fa12010-09-13 23:01:35 +0000536def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3>;
537def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3>;
538def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3>;
539
Bob Wilson39842552010-03-22 16:43:10 +0000540def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">;
541def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000542
Bob Wilson8466fa12010-09-13 23:01:35 +0000543def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3>;
544def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3>;
545
Bob Wilson243fcc52009-09-01 04:26:28 +0000546// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000547class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
548 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilson41315282010-03-20 20:39:53 +0000549 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
550 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
551 nohash_imm:$lane), IIC_VLD4, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000552 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000553 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000554
Bob Wilson39842552010-03-22 16:43:10 +0000555def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8">;
556def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">;
557def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000558
Bob Wilson8466fa12010-09-13 23:01:35 +0000559def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4>;
560def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4>;
561def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4>;
562
Bob Wilson41315282010-03-20 20:39:53 +0000563// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000564def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">;
565def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000566
Bob Wilson8466fa12010-09-13 23:01:35 +0000567def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4>;
568def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000569
Bob Wilsona1023642010-03-20 20:47:18 +0000570// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000571class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
572 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000573 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000574 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000575 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
576 IIC_VLD4, "vld4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000577"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000578"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
579 []>;
580
Bob Wilson39842552010-03-22 16:43:10 +0000581def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8">;
582def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">;
583def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000584
Bob Wilson8466fa12010-09-13 23:01:35 +0000585def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4>;
586def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4>;
587def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4>;
588
Bob Wilson39842552010-03-22 16:43:10 +0000589def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">;
590def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000591
Bob Wilson8466fa12010-09-13 23:01:35 +0000592def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4>;
593def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4>;
594
Bob Wilsonb07c1712009-10-07 21:53:04 +0000595// VLD1DUP : Vector Load (single element to all lanes)
596// VLD2DUP : Vector Load (single 2-element structure to all lanes)
597// VLD3DUP : Vector Load (single 3-element structure to all lanes)
598// VLD4DUP : Vector Load (single 4-element structure to all lanes)
599// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000600} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000601
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000602let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000603
Bob Wilson709d5922010-08-25 23:27:42 +0000604// Classes for VST* pseudo-instructions with multi-register operands.
605// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000606class VSTQPseudo<InstrItinClass itin>
607 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
608class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000609 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000610 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000611 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000612class VSTQQPseudo<InstrItinClass itin>
613 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
614class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000615 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000616 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000617 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000618class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000619 : PseudoNLdSt<(outs GPR:$wb),
620 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), IIC_VST,
621 "$addr.addr = $wb">;
622
Bob Wilson11d98992010-03-23 06:20:33 +0000623// VST1 : Vector Store (multiple single elements)
624class VST1D<bits<4> op7_4, string Dt>
625 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
626 "vst1", Dt, "\\{$src\\}, $addr", "", []>;
627class VST1Q<bits<4> op7_4, string Dt>
628 : NLdSt<0,0b00,0b1010,op7_4, (outs),
629 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
630 "vst1", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
631
632def VST1d8 : VST1D<0b0000, "8">;
633def VST1d16 : VST1D<0b0100, "16">;
634def VST1d32 : VST1D<0b1000, "32">;
635def VST1d64 : VST1D<0b1100, "64">;
636
637def VST1q8 : VST1Q<0b0000, "8">;
638def VST1q16 : VST1Q<0b0100, "16">;
639def VST1q32 : VST1Q<0b1000, "32">;
640def VST1q64 : VST1Q<0b1100, "64">;
641
Bob Wilson9d84fb32010-09-14 20:59:49 +0000642def VST1q8Pseudo : VSTQPseudo<IIC_VST>;
643def VST1q16Pseudo : VSTQPseudo<IIC_VST>;
644def VST1q32Pseudo : VSTQPseudo<IIC_VST>;
645def VST1q64Pseudo : VSTQPseudo<IIC_VST>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000646
Bob Wilson25eb5012010-03-20 20:54:36 +0000647// ...with address register writeback:
648class VST1DWB<bits<4> op7_4, string Dt>
649 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000650 (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST,
651 "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000652class VST1QWB<bits<4> op7_4, string Dt>
653 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000654 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
655 IIC_VST, "vst1", Dt, "\\{$src1, $src2\\}, $addr$offset",
656 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000657
658def VST1d8_UPD : VST1DWB<0b0000, "8">;
659def VST1d16_UPD : VST1DWB<0b0100, "16">;
660def VST1d32_UPD : VST1DWB<0b1000, "32">;
661def VST1d64_UPD : VST1DWB<0b1100, "64">;
662
663def VST1q8_UPD : VST1QWB<0b0000, "8">;
664def VST1q16_UPD : VST1QWB<0b0100, "16">;
665def VST1q32_UPD : VST1QWB<0b1000, "32">;
666def VST1q64_UPD : VST1QWB<0b1100, "64">;
667
Bob Wilson9d84fb32010-09-14 20:59:49 +0000668def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST>;
669def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST>;
670def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST>;
671def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000672
Bob Wilson052ba452010-03-22 18:22:06 +0000673// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000674class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000675 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000676 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson58393bc2010-03-22 18:02:38 +0000677 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000678class VST1D3WB<bits<4> op7_4, string Dt>
679 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000680 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000681 DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson226036e2010-03-20 22:13:40 +0000682 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000683 "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000684
685def VST1d8T : VST1D3<0b0000, "8">;
686def VST1d16T : VST1D3<0b0100, "16">;
687def VST1d32T : VST1D3<0b1000, "32">;
688def VST1d64T : VST1D3<0b1100, "64">;
689
690def VST1d8T_UPD : VST1D3WB<0b0000, "8">;
691def VST1d16T_UPD : VST1D3WB<0b0100, "16">;
692def VST1d32T_UPD : VST1D3WB<0b1000, "32">;
693def VST1d64T_UPD : VST1D3WB<0b1100, "64">;
694
Bob Wilson9d84fb32010-09-14 20:59:49 +0000695def VST1d64TPseudo : VSTQQPseudo<IIC_VST>;
696def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000697
Bob Wilson052ba452010-03-22 18:22:06 +0000698// ...with 4 registers (some of these are only for the disassembler):
699class VST1D4<bits<4> op7_4, string Dt>
700 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
701 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
702 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
703 []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000704class VST1D4WB<bits<4> op7_4, string Dt>
705 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000706 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000707 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000708 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000709 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000710
Bob Wilson052ba452010-03-22 18:22:06 +0000711def VST1d8Q : VST1D4<0b0000, "8">;
712def VST1d16Q : VST1D4<0b0100, "16">;
713def VST1d32Q : VST1D4<0b1000, "32">;
714def VST1d64Q : VST1D4<0b1100, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000715
716def VST1d8Q_UPD : VST1D4WB<0b0000, "8">;
717def VST1d16Q_UPD : VST1D4WB<0b0100, "16">;
718def VST1d32Q_UPD : VST1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000719def VST1d64Q_UPD : VST1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000720
Bob Wilson9d84fb32010-09-14 20:59:49 +0000721def VST1d64QPseudo : VSTQQPseudo<IIC_VST>;
722def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST>;
Bob Wilson70e48b22010-08-26 05:33:30 +0000723
Bob Wilsonb36ec862009-08-06 18:47:44 +0000724// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000725class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
726 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
727 (ins addrmode6:$addr, DPR:$src1, DPR:$src2),
728 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000729class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000730 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000731 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000732 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000733 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000734
Bob Wilson068b18b2010-03-20 21:15:48 +0000735def VST2d8 : VST2D<0b1000, 0b0000, "8">;
736def VST2d16 : VST2D<0b1000, 0b0100, "16">;
737def VST2d32 : VST2D<0b1000, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000738
Bob Wilson95808322010-03-18 20:18:39 +0000739def VST2q8 : VST2Q<0b0000, "8">;
740def VST2q16 : VST2Q<0b0100, "16">;
741def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000742
Bob Wilson9d84fb32010-09-14 20:59:49 +0000743def VST2d8Pseudo : VSTQPseudo<IIC_VST>;
744def VST2d16Pseudo : VSTQPseudo<IIC_VST>;
745def VST2d32Pseudo : VSTQPseudo<IIC_VST>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000746
Bob Wilson9d84fb32010-09-14 20:59:49 +0000747def VST2q8Pseudo : VSTQQPseudo<IIC_VST>;
748def VST2q16Pseudo : VSTQQPseudo<IIC_VST>;
749def VST2q32Pseudo : VSTQQPseudo<IIC_VST>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000750
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000751// ...with address register writeback:
752class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
753 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000754 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
755 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000756 "$addr.addr = $wb", []>;
757class VST2QWB<bits<4> op7_4, string Dt>
758 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000759 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000760 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000761 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000762 "$addr.addr = $wb", []>;
763
764def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">;
765def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">;
766def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000767
768def VST2q8_UPD : VST2QWB<0b0000, "8">;
769def VST2q16_UPD : VST2QWB<0b0100, "16">;
770def VST2q32_UPD : VST2QWB<0b1000, "32">;
771
Bob Wilson9d84fb32010-09-14 20:59:49 +0000772def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST>;
773def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST>;
774def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000775
Bob Wilson9d84fb32010-09-14 20:59:49 +0000776def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST>;
777def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST>;
778def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000779
Bob Wilson068b18b2010-03-20 21:15:48 +0000780// ...with double-spaced registers (for disassembly only):
781def VST2b8 : VST2D<0b1001, 0b0000, "8">;
782def VST2b16 : VST2D<0b1001, 0b0100, "16">;
783def VST2b32 : VST2D<0b1001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000784def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">;
785def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">;
786def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000787
Bob Wilsonb36ec862009-08-06 18:47:44 +0000788// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000789class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
790 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000791 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000792 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000793
Bob Wilson068b18b2010-03-20 21:15:48 +0000794def VST3d8 : VST3D<0b0100, 0b0000, "8">;
795def VST3d16 : VST3D<0b0100, 0b0100, "16">;
796def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000797
Bob Wilson9d84fb32010-09-14 20:59:49 +0000798def VST3d8Pseudo : VSTQQPseudo<IIC_VST>;
799def VST3d16Pseudo : VSTQQPseudo<IIC_VST>;
800def VST3d32Pseudo : VSTQQPseudo<IIC_VST>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000801
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000802// ...with address register writeback:
803class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
804 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000805 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000806 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000807 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000808 "$addr.addr = $wb", []>;
809
810def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
811def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
812def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000813
Bob Wilson9d84fb32010-09-14 20:59:49 +0000814def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST>;
815def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST>;
816def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000817
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000818// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000819def VST3q8 : VST3D<0b0101, 0b0000, "8">;
820def VST3q16 : VST3D<0b0101, 0b0100, "16">;
821def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000822def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
823def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
824def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000825
Bob Wilson9d84fb32010-09-14 20:59:49 +0000826def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST>;
827def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST>;
828def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000829
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000830// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000831def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST>;
832def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST>;
833def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST>;
Bob Wilson66a70632009-10-07 20:30:08 +0000834
Bob Wilsonb36ec862009-08-06 18:47:44 +0000835// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000836class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
837 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000838 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000839 IIC_VST, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000840 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000841
Bob Wilson068b18b2010-03-20 21:15:48 +0000842def VST4d8 : VST4D<0b0000, 0b0000, "8">;
843def VST4d16 : VST4D<0b0000, 0b0100, "16">;
844def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000845
Bob Wilson9d84fb32010-09-14 20:59:49 +0000846def VST4d8Pseudo : VSTQQPseudo<IIC_VST>;
847def VST4d16Pseudo : VSTQQPseudo<IIC_VST>;
848def VST4d32Pseudo : VSTQQPseudo<IIC_VST>;
Bob Wilson709d5922010-08-25 23:27:42 +0000849
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000850// ...with address register writeback:
851class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
852 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000853 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000854 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000855 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000856 "$addr.addr = $wb", []>;
857
858def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
859def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
860def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000861
Bob Wilson9d84fb32010-09-14 20:59:49 +0000862def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST>;
863def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST>;
864def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST>;
Bob Wilson709d5922010-08-25 23:27:42 +0000865
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000866// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000867def VST4q8 : VST4D<0b0001, 0b0000, "8">;
868def VST4q16 : VST4D<0b0001, 0b0100, "16">;
869def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000870def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
871def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
872def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000873
Bob Wilson9d84fb32010-09-14 20:59:49 +0000874def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST>;
875def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST>;
876def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST>;
Bob Wilson709d5922010-08-25 23:27:42 +0000877
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000878// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000879def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST>;
880def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST>;
881def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000882
Bob Wilson8466fa12010-09-13 23:01:35 +0000883// Classes for VST*LN pseudo-instructions with multi-register operands.
884// These are expanded to real instructions after register allocation.
885class VSTQLNPseudo<InstrItinClass itin>
886 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
887 itin, "">;
888class VSTQLNWBPseudo<InstrItinClass itin>
889 : PseudoNLdSt<(outs GPR:$wb),
890 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
891 nohash_imm:$lane), itin, "$addr.addr = $wb">;
892class VSTQQLNPseudo<InstrItinClass itin>
893 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
894 itin, "">;
895class VSTQQLNWBPseudo<InstrItinClass itin>
896 : PseudoNLdSt<(outs GPR:$wb),
897 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
898 nohash_imm:$lane), itin, "$addr.addr = $wb">;
899class VSTQQQQLNPseudo<InstrItinClass itin>
900 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
901 itin, "">;
902class VSTQQQQLNWBPseudo<InstrItinClass itin>
903 : PseudoNLdSt<(outs GPR:$wb),
904 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
905 nohash_imm:$lane), itin, "$addr.addr = $wb">;
906
Bob Wilsonb07c1712009-10-07 21:53:04 +0000907// VST1LN : Vector Store (single element from one lane)
908// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000909
Bob Wilson8a3198b2009-09-01 18:51:56 +0000910// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000911class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
912 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000913 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Bob Wilson95808322010-03-18 20:18:39 +0000914 IIC_VST, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000915 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000916
Bob Wilson39842552010-03-22 16:43:10 +0000917def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
918def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
919def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000920
Bob Wilson8466fa12010-09-13 23:01:35 +0000921def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST>;
922def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST>;
923def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST>;
924
Bob Wilson41315282010-03-20 20:39:53 +0000925// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000926def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
927def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000928
Bob Wilson8466fa12010-09-13 23:01:35 +0000929def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST>;
930def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000931
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000932// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000933class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
934 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000935 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000936 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000937 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000938 "$addr.addr = $wb", []>;
939
Bob Wilson39842552010-03-22 16:43:10 +0000940def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
941def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
942def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000943
Bob Wilson8466fa12010-09-13 23:01:35 +0000944def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST>;
945def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST>;
946def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST>;
947
Bob Wilson39842552010-03-22 16:43:10 +0000948def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
949def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000950
Bob Wilson8466fa12010-09-13 23:01:35 +0000951def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>;
952def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>;
953
Bob Wilson8a3198b2009-09-01 18:51:56 +0000954// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000955class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
956 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000957 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Bob Wilson95808322010-03-18 20:18:39 +0000958 nohash_imm:$lane), IIC_VST, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000959 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000960
Bob Wilson39842552010-03-22 16:43:10 +0000961def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
962def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
963def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000964
Bob Wilson8466fa12010-09-13 23:01:35 +0000965def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST>;
966def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST>;
967def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST>;
968
Bob Wilson41315282010-03-20 20:39:53 +0000969// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000970def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
971def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000972
Bob Wilson8466fa12010-09-13 23:01:35 +0000973def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST>;
974def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000975
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000976// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000977class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
978 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000979 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000980 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
981 IIC_VST, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000982 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000983 "$addr.addr = $wb", []>;
984
Bob Wilson39842552010-03-22 16:43:10 +0000985def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
986def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
987def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000988
Bob Wilson8466fa12010-09-13 23:01:35 +0000989def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>;
990def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>;
991def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>;
992
Bob Wilson39842552010-03-22 16:43:10 +0000993def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
994def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000995
Bob Wilson8466fa12010-09-13 23:01:35 +0000996def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST>;
997def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST>;
998
Bob Wilson8a3198b2009-09-01 18:51:56 +0000999// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001000class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1001 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001002 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Bob Wilson95808322010-03-18 20:18:39 +00001003 nohash_imm:$lane), IIC_VST, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +00001004 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001005 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001006
Bob Wilson39842552010-03-22 16:43:10 +00001007def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
1008def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
1009def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +00001010
Bob Wilson8466fa12010-09-13 23:01:35 +00001011def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST>;
1012def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST>;
1013def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST>;
1014
Bob Wilson41315282010-03-20 20:39:53 +00001015// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +00001016def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
1017def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +00001018
Bob Wilson8466fa12010-09-13 23:01:35 +00001019def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST>;
1020def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST>;
Bob Wilson56311392009-10-09 00:01:36 +00001021
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001022// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001023class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1024 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001025 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001026 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
1027 IIC_VST, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001028 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001029 "$addr.addr = $wb", []>;
1030
Bob Wilson39842552010-03-22 16:43:10 +00001031def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
1032def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
1033def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001034
Bob Wilson8466fa12010-09-13 23:01:35 +00001035def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>;
1036def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>;
1037def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST>;
1038
Bob Wilson39842552010-03-22 16:43:10 +00001039def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
1040def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001041
Bob Wilson8466fa12010-09-13 23:01:35 +00001042def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST>;
1043def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST>;
1044
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001045} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001046
Bob Wilson205a5ca2009-07-08 18:11:30 +00001047
Bob Wilson5bafff32009-06-22 23:27:02 +00001048//===----------------------------------------------------------------------===//
1049// NEON pattern fragments
1050//===----------------------------------------------------------------------===//
1051
1052// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001053def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001054 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1055 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001056}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001057def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001058 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1059 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001060}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001061def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001062 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1063 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001064}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001065def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001066 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1067 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001068}]>;
1069
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001070// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001071def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001072 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1073 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001074}]>;
1075
Bob Wilson5bafff32009-06-22 23:27:02 +00001076// Translate lane numbers from Q registers to D subregs.
1077def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001078 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001079}]>;
1080def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001081 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001082}]>;
1083def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001084 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001085}]>;
1086
1087//===----------------------------------------------------------------------===//
1088// Instruction Classes
1089//===----------------------------------------------------------------------===//
1090
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001091// Basic 2-register operations: single-, double- and quad-register.
1092class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1093 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1094 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001095 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
1096 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
1097 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001098class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001099 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1100 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001101 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
1102 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
1103 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001104class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001105 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1106 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001107 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
1108 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
1109 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001110
Bob Wilson69bfbd62010-02-17 22:42:54 +00001111// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001112class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001113 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001114 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001115 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1116 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001117 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001118 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1119class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001120 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001121 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001122 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1123 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001124 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001125 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1126
Bob Wilson973a0742010-08-30 20:02:30 +00001127// Narrow 2-register operations.
1128class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1129 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1130 InstrItinClass itin, string OpcodeStr, string Dt,
1131 ValueType TyD, ValueType TyQ, SDNode OpNode>
1132 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1133 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1134 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1135
Bob Wilson5bafff32009-06-22 23:27:02 +00001136// Narrow 2-register intrinsics.
1137class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1138 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001139 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001140 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001141 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001142 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001143 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1144
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001145// Long 2-register operations (currently only used for VMOVL).
1146class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1147 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1148 InstrItinClass itin, string OpcodeStr, string Dt,
1149 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001150 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001151 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001152 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001153
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001154// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001155class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001156 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +00001157 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +00001158 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001159 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001160class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001161 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001162 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001163 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001164 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001165
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001166// Basic 3-register operations: single-, double- and quad-register.
1167class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1168 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1169 SDNode OpNode, bit Commutable>
1170 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001171 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1172 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001173 let isCommutable = Commutable;
1174}
1175
Bob Wilson5bafff32009-06-22 23:27:02 +00001176class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001177 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001178 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001179 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001180 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001181 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1182 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
1183 let isCommutable = Commutable;
1184}
1185// Same as N3VD but no data type.
1186class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1187 InstrItinClass itin, string OpcodeStr,
1188 ValueType ResTy, ValueType OpTy,
1189 SDNode OpNode, bit Commutable>
1190 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001191 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001192 OpcodeStr, "$dst, $src1, $src2", "",
1193 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001194 let isCommutable = Commutable;
1195}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001196
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001197class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001198 InstrItinClass itin, string OpcodeStr, string Dt,
1199 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001200 : N3V<0, 1, op21_20, op11_8, 1, 0,
1201 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1202 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1203 [(set (Ty DPR:$dst),
1204 (Ty (ShOp (Ty DPR:$src1),
1205 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001206 let isCommutable = 0;
1207}
1208class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001209 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001210 : N3V<0, 1, op21_20, op11_8, 1, 0,
1211 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1212 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1213 [(set (Ty DPR:$dst),
1214 (Ty (ShOp (Ty DPR:$src1),
1215 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001216 let isCommutable = 0;
1217}
1218
Bob Wilson5bafff32009-06-22 23:27:02 +00001219class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001220 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001221 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001222 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001223 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001224 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1225 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
1226 let isCommutable = Commutable;
1227}
1228class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1229 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001230 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001231 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001232 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001233 OpcodeStr, "$dst, $src1, $src2", "",
1234 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001235 let isCommutable = Commutable;
1236}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001237class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001238 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001239 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001240 : N3V<1, 1, op21_20, op11_8, 1, 0,
1241 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1242 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1243 [(set (ResTy QPR:$dst),
1244 (ResTy (ShOp (ResTy QPR:$src1),
1245 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1246 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001247 let isCommutable = 0;
1248}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001249class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001250 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001251 : N3V<1, 1, op21_20, op11_8, 1, 0,
1252 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1253 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1254 [(set (ResTy QPR:$dst),
1255 (ResTy (ShOp (ResTy QPR:$src1),
1256 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1257 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001258 let isCommutable = 0;
1259}
Bob Wilson5bafff32009-06-22 23:27:02 +00001260
1261// Basic 3-register intrinsics, both double- and quad-register.
1262class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001263 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001264 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001265 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1266 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), f, itin,
1267 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1268 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001269 let isCommutable = Commutable;
1270}
David Goodwin658ea602009-09-25 18:38:29 +00001271class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001272 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001273 : N3V<0, 1, op21_20, op11_8, 1, 0,
1274 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1275 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1276 [(set (Ty DPR:$dst),
1277 (Ty (IntOp (Ty DPR:$src1),
1278 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1279 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001280 let isCommutable = 0;
1281}
David Goodwin658ea602009-09-25 18:38:29 +00001282class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001283 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001284 : N3V<0, 1, op21_20, op11_8, 1, 0,
1285 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1286 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1287 [(set (Ty DPR:$dst),
1288 (Ty (IntOp (Ty DPR:$src1),
1289 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001290 let isCommutable = 0;
1291}
1292
Bob Wilson5bafff32009-06-22 23:27:02 +00001293class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001294 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001295 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001296 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1297 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), f, itin,
1298 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1299 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001300 let isCommutable = Commutable;
1301}
David Goodwin658ea602009-09-25 18:38:29 +00001302class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001303 string OpcodeStr, string Dt,
1304 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001305 : N3V<1, 1, op21_20, op11_8, 1, 0,
1306 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1307 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1308 [(set (ResTy QPR:$dst),
1309 (ResTy (IntOp (ResTy QPR:$src1),
1310 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1311 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001312 let isCommutable = 0;
1313}
David Goodwin658ea602009-09-25 18:38:29 +00001314class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001315 string OpcodeStr, string Dt,
1316 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001317 : N3V<1, 1, op21_20, op11_8, 1, 0,
1318 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1319 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1320 [(set (ResTy QPR:$dst),
1321 (ResTy (IntOp (ResTy QPR:$src1),
1322 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1323 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001324 let isCommutable = 0;
1325}
Bob Wilson5bafff32009-06-22 23:27:02 +00001326
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001327// Multiply-Add/Sub operations: single-, double- and quad-register.
1328class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1329 InstrItinClass itin, string OpcodeStr, string Dt,
1330 ValueType Ty, SDNode MulOp, SDNode OpNode>
1331 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1332 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001333 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001334 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1335
Bob Wilson5bafff32009-06-22 23:27:02 +00001336class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001337 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001338 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001339 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001340 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001341 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001342 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
1343 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001344class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001345 string OpcodeStr, string Dt,
1346 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001347 : N3V<0, 1, op21_20, op11_8, 1, 0,
1348 (outs DPR:$dst),
1349 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1350 NVMulSLFrm, itin,
1351 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1352 [(set (Ty DPR:$dst),
1353 (Ty (ShOp (Ty DPR:$src1),
1354 (Ty (MulOp DPR:$src2,
1355 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1356 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001357class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001358 string OpcodeStr, string Dt,
1359 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001360 : N3V<0, 1, op21_20, op11_8, 1, 0,
1361 (outs DPR:$dst),
1362 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1363 NVMulSLFrm, itin,
1364 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1365 [(set (Ty DPR:$dst),
1366 (Ty (ShOp (Ty DPR:$src1),
1367 (Ty (MulOp DPR:$src2,
1368 (Ty (NEONvduplane (Ty DPR_8:$src3),
1369 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001370
Bob Wilson5bafff32009-06-22 23:27:02 +00001371class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001372 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001373 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001374 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001375 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001376 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001377 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
1378 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001379class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001380 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001381 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001382 : N3V<1, 1, op21_20, op11_8, 1, 0,
1383 (outs QPR:$dst),
1384 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1385 NVMulSLFrm, itin,
1386 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1387 [(set (ResTy QPR:$dst),
1388 (ResTy (ShOp (ResTy QPR:$src1),
1389 (ResTy (MulOp QPR:$src2,
1390 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1391 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001392class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001393 string OpcodeStr, string Dt,
1394 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001395 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001396 : N3V<1, 1, op21_20, op11_8, 1, 0,
1397 (outs QPR:$dst),
1398 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1399 NVMulSLFrm, itin,
1400 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1401 [(set (ResTy QPR:$dst),
1402 (ResTy (ShOp (ResTy QPR:$src1),
1403 (ResTy (MulOp QPR:$src2,
1404 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1405 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001406
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001407// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1408class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1409 InstrItinClass itin, string OpcodeStr, string Dt,
1410 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1411 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1412 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
1413 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
1414 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
1415 (Ty (IntOp (Ty DPR:$src2), (Ty DPR:$src3))))))]>;
1416class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1417 InstrItinClass itin, string OpcodeStr, string Dt,
1418 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1419 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1420 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
1421 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
1422 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
1423 (Ty (IntOp (Ty QPR:$src2), (Ty QPR:$src3))))))]>;
1424
Bob Wilson5bafff32009-06-22 23:27:02 +00001425// Neon 3-argument intrinsics, both double- and quad-register.
1426// The destination register is also used as the first source operand register.
1427class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001428 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001429 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001430 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001431 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001432 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001433 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1434 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1435class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001436 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001437 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001438 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001439 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001440 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001441 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1442 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1443
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001444// Long Multiply-Add/Sub operations.
1445class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1446 InstrItinClass itin, string OpcodeStr, string Dt,
1447 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1448 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1449 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
1450 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
1451 [(set QPR:$dst, (OpNode (TyQ QPR:$src1),
1452 (TyQ (MulOp (TyD DPR:$src2),
1453 (TyD DPR:$src3)))))]>;
1454class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1455 InstrItinClass itin, string OpcodeStr, string Dt,
1456 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1457 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1458 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1459 NVMulSLFrm, itin,
1460 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1461 [(set QPR:$dst,
1462 (OpNode (TyQ QPR:$src1),
1463 (TyQ (MulOp (TyD DPR:$src2),
1464 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1465 imm:$lane))))))]>;
1466class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1467 InstrItinClass itin, string OpcodeStr, string Dt,
1468 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1469 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1470 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1471 NVMulSLFrm, itin,
1472 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1473 [(set QPR:$dst,
1474 (OpNode (TyQ QPR:$src1),
1475 (TyQ (MulOp (TyD DPR:$src2),
1476 (TyD (NEONvduplane (TyD DPR_8:$src3),
1477 imm:$lane))))))]>;
1478
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001479// Long Intrinsic-Op vector operations with explicit extend (VABAL).
1480class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1481 InstrItinClass itin, string OpcodeStr, string Dt,
1482 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1483 SDNode OpNode>
1484 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1485 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
1486 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
1487 [(set QPR:$dst, (OpNode (TyQ QPR:$src1),
1488 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src2),
1489 (TyD DPR:$src3)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001490
Bob Wilson5bafff32009-06-22 23:27:02 +00001491// Neon Long 3-argument intrinsic. The destination register is
1492// a quad-register and is also used as the first source operand register.
1493class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001494 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001495 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001496 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001497 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001498 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001499 [(set QPR:$dst,
1500 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001501class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001502 string OpcodeStr, string Dt,
1503 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001504 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1505 (outs QPR:$dst),
1506 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1507 NVMulSLFrm, itin,
1508 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1509 [(set (ResTy QPR:$dst),
1510 (ResTy (IntOp (ResTy QPR:$src1),
1511 (OpTy DPR:$src2),
1512 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1513 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001514class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1515 InstrItinClass itin, string OpcodeStr, string Dt,
1516 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001517 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1518 (outs QPR:$dst),
1519 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1520 NVMulSLFrm, itin,
1521 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1522 [(set (ResTy QPR:$dst),
1523 (ResTy (IntOp (ResTy QPR:$src1),
1524 (OpTy DPR:$src2),
1525 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1526 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001527
Bob Wilson5bafff32009-06-22 23:27:02 +00001528// Narrowing 3-register intrinsics.
1529class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001530 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001531 Intrinsic IntOp, bit Commutable>
1532 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001533 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001534 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001535 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1536 let isCommutable = Commutable;
1537}
1538
Bob Wilson04d6c282010-08-29 05:57:34 +00001539// Long 3-register operations.
1540class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1541 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001542 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
1543 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1544 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1545 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1546 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1547 let isCommutable = Commutable;
1548}
1549class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1550 InstrItinClass itin, string OpcodeStr, string Dt,
1551 ValueType TyQ, ValueType TyD, SDNode OpNode>
1552 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1553 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1554 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1555 [(set QPR:$dst,
1556 (TyQ (OpNode (TyD DPR:$src1),
1557 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
1558class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1559 InstrItinClass itin, string OpcodeStr, string Dt,
1560 ValueType TyQ, ValueType TyD, SDNode OpNode>
1561 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1562 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1563 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1564 [(set QPR:$dst,
1565 (TyQ (OpNode (TyD DPR:$src1),
1566 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
1567
1568// Long 3-register operations with explicitly extended operands.
1569class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1570 InstrItinClass itin, string OpcodeStr, string Dt,
1571 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
1572 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00001573 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1574 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1575 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1576 [(set QPR:$dst, (OpNode (TyQ (ExtOp (TyD DPR:$src1))),
1577 (TyQ (ExtOp (TyD DPR:$src2)))))]> {
1578 let isCommutable = Commutable;
1579}
1580
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001581// Long 3-register intrinsics with explicit extend (VABDL).
1582class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1583 InstrItinClass itin, string OpcodeStr, string Dt,
1584 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1585 bit Commutable>
1586 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1587 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1588 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1589 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
1590 (TyD DPR:$src2))))))]> {
1591 let isCommutable = Commutable;
1592}
1593
Bob Wilson5bafff32009-06-22 23:27:02 +00001594// Long 3-register intrinsics.
1595class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001596 InstrItinClass itin, string OpcodeStr, string Dt,
1597 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001598 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001599 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001600 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001601 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1602 let isCommutable = Commutable;
1603}
David Goodwin658ea602009-09-25 18:38:29 +00001604class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001605 string OpcodeStr, string Dt,
1606 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001607 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1608 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1609 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1610 [(set (ResTy QPR:$dst),
1611 (ResTy (IntOp (OpTy DPR:$src1),
1612 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1613 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001614class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1615 InstrItinClass itin, string OpcodeStr, string Dt,
1616 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001617 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1618 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1619 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1620 [(set (ResTy QPR:$dst),
1621 (ResTy (IntOp (OpTy DPR:$src1),
1622 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1623 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001624
Bob Wilson04d6c282010-08-29 05:57:34 +00001625// Wide 3-register operations.
1626class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1627 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
1628 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001629 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001630 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), N3RegFrm, IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001631 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson04d6c282010-08-29 05:57:34 +00001632 [(set QPR:$dst, (OpNode (TyQ QPR:$src1),
1633 (TyQ (ExtOp (TyD DPR:$src2)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001634 let isCommutable = Commutable;
1635}
1636
1637// Pairwise long 2-register intrinsics, both double- and quad-register.
1638class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001639 bits<2> op17_16, bits<5> op11_7, bit op4,
1640 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001641 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1642 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001643 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001644 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1645class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001646 bits<2> op17_16, bits<5> op11_7, bit op4,
1647 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001648 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1649 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001650 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001651 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1652
1653// Pairwise long 2-register accumulate intrinsics,
1654// both double- and quad-register.
1655// The destination register is also used as the first source operand register.
1656class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001657 bits<2> op17_16, bits<5> op11_7, bit op4,
1658 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001659 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1660 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001661 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001662 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001663 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1664class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001665 bits<2> op17_16, bits<5> op11_7, bit op4,
1666 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001667 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1668 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001669 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001670 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001671 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1672
1673// Shift by immediate,
1674// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001675class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001676 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001677 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001678 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001679 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001680 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001681 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001682class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001683 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001684 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001685 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001686 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001687 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001688 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1689
Johnny Chen6c8648b2010-03-17 23:26:50 +00001690// Long shift by immediate.
1691class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1692 string OpcodeStr, string Dt,
1693 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1694 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001695 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001696 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001697 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1698 (i32 imm:$SIMM))))]>;
1699
Bob Wilson5bafff32009-06-22 23:27:02 +00001700// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001701class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001702 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001703 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001704 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001705 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001706 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001707 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1708 (i32 imm:$SIMM))))]>;
1709
1710// Shift right by immediate and accumulate,
1711// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001712class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001713 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001714 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001715 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001716 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001717 [(set DPR:$dst, (Ty (add DPR:$src1,
1718 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001719class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001720 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001721 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001722 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001723 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001724 [(set QPR:$dst, (Ty (add QPR:$src1,
1725 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1726
1727// Shift by immediate and insert,
1728// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001729class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001730 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001731 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001732 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), f, IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001733 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001734 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001735class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001736 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001737 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001738 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), f, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001739 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001740 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1741
1742// Convert, with fractional bits immediate,
1743// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001744class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001745 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001746 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001747 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001748 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NVCVTFrm,
1749 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001750 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001751class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001752 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001753 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001754 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001755 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NVCVTFrm,
1756 IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001757 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1758
1759//===----------------------------------------------------------------------===//
1760// Multiclasses
1761//===----------------------------------------------------------------------===//
1762
Bob Wilson916ac5b2009-10-03 04:44:16 +00001763// Abbreviations used in multiclass suffixes:
1764// Q = quarter int (8 bit) elements
1765// H = half int (16 bit) elements
1766// S = single int (32 bit) elements
1767// D = double int (64 bit) elements
1768
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001769// Neon 2-register vector operations -- for disassembly only.
1770
1771// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001772multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1773 bits<5> op11_7, bit op4, string opc, string Dt,
1774 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001775 // 64-bit vector types.
1776 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1777 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001778 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001779 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1780 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001781 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001782 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1783 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001784 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001785 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1786 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1787 opc, "f32", asm, "", []> {
1788 let Inst{10} = 1; // overwrite F = 1
1789 }
1790
1791 // 128-bit vector types.
1792 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1793 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001794 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001795 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1796 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001797 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001798 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1799 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001800 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001801 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1802 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1803 opc, "f32", asm, "", []> {
1804 let Inst{10} = 1; // overwrite F = 1
1805 }
1806}
1807
Bob Wilson5bafff32009-06-22 23:27:02 +00001808// Neon 3-register vector operations.
1809
1810// First with only element sizes of 8, 16 and 32 bits:
1811multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001812 InstrItinClass itinD16, InstrItinClass itinD32,
1813 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001814 string OpcodeStr, string Dt,
1815 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001816 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001817 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001818 OpcodeStr, !strconcat(Dt, "8"),
1819 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001820 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001821 OpcodeStr, !strconcat(Dt, "16"),
1822 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001823 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001824 OpcodeStr, !strconcat(Dt, "32"),
1825 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001826
1827 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001828 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001829 OpcodeStr, !strconcat(Dt, "8"),
1830 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001831 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001832 OpcodeStr, !strconcat(Dt, "16"),
1833 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001834 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001835 OpcodeStr, !strconcat(Dt, "32"),
1836 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001837}
1838
Evan Chengf81bf152009-11-23 21:57:23 +00001839multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1840 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1841 v4i16, ShOp>;
1842 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001843 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001844 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001845 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001846 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001847 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001848}
1849
Bob Wilson5bafff32009-06-22 23:27:02 +00001850// ....then also with element size 64 bits:
1851multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001852 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001853 string OpcodeStr, string Dt,
1854 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001855 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001856 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001857 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001858 OpcodeStr, !strconcat(Dt, "64"),
1859 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001860 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001861 OpcodeStr, !strconcat(Dt, "64"),
1862 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001863}
1864
1865
Bob Wilson973a0742010-08-30 20:02:30 +00001866// Neon Narrowing 2-register vector operations,
1867// source operand element sizes of 16, 32 and 64 bits:
1868multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1869 bits<5> op11_7, bit op6, bit op4,
1870 InstrItinClass itin, string OpcodeStr, string Dt,
1871 SDNode OpNode> {
1872 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
1873 itin, OpcodeStr, !strconcat(Dt, "16"),
1874 v8i8, v8i16, OpNode>;
1875 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
1876 itin, OpcodeStr, !strconcat(Dt, "32"),
1877 v4i16, v4i32, OpNode>;
1878 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
1879 itin, OpcodeStr, !strconcat(Dt, "64"),
1880 v2i32, v2i64, OpNode>;
1881}
1882
Bob Wilson5bafff32009-06-22 23:27:02 +00001883// Neon Narrowing 2-register vector intrinsics,
1884// source operand element sizes of 16, 32 and 64 bits:
1885multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001886 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001887 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001888 Intrinsic IntOp> {
1889 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001890 itin, OpcodeStr, !strconcat(Dt, "16"),
1891 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001892 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001893 itin, OpcodeStr, !strconcat(Dt, "32"),
1894 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001895 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001896 itin, OpcodeStr, !strconcat(Dt, "64"),
1897 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001898}
1899
1900
1901// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1902// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001903multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
1904 string OpcodeStr, string Dt, SDNode OpNode> {
1905 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1906 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
1907 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1908 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
1909 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1910 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001911}
1912
1913
1914// Neon 3-register vector intrinsics.
1915
1916// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001917multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001918 InstrItinClass itinD16, InstrItinClass itinD32,
1919 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001920 string OpcodeStr, string Dt,
1921 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001922 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001923 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001924 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001925 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001926 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001927 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001928 v2i32, v2i32, IntOp, Commutable>;
1929
1930 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001931 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001932 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001933 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001934 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001935 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001936 v4i32, v4i32, IntOp, Commutable>;
1937}
1938
David Goodwin658ea602009-09-25 18:38:29 +00001939multiclass N3VIntSL_HS<bits<4> op11_8,
1940 InstrItinClass itinD16, InstrItinClass itinD32,
1941 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001942 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001943 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001944 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001945 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001946 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001947 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001948 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001949 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001950 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001951}
1952
Bob Wilson5bafff32009-06-22 23:27:02 +00001953// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001954multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001955 InstrItinClass itinD16, InstrItinClass itinD32,
1956 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001957 string OpcodeStr, string Dt,
1958 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001959 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001960 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001961 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001962 OpcodeStr, !strconcat(Dt, "8"),
1963 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001964 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001965 OpcodeStr, !strconcat(Dt, "8"),
1966 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001967}
1968
1969// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001970multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001971 InstrItinClass itinD16, InstrItinClass itinD32,
1972 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001973 string OpcodeStr, string Dt,
1974 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001975 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001976 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001977 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001978 OpcodeStr, !strconcat(Dt, "64"),
1979 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001980 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001981 OpcodeStr, !strconcat(Dt, "64"),
1982 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001983}
1984
Bob Wilson5bafff32009-06-22 23:27:02 +00001985// Neon Narrowing 3-register vector intrinsics,
1986// source operand element sizes of 16, 32 and 64 bits:
1987multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001988 string OpcodeStr, string Dt,
1989 Intrinsic IntOp, bit Commutable = 0> {
1990 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1991 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001992 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001993 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1994 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001995 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001996 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1997 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001998 v2i32, v2i64, IntOp, Commutable>;
1999}
2000
2001
Bob Wilson04d6c282010-08-29 05:57:34 +00002002// Neon Long 3-register vector operations.
2003
2004multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2005 InstrItinClass itin16, InstrItinClass itin32,
2006 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002007 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002008 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2009 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002010 v8i16, v8i8, OpNode, Commutable>;
2011 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
2012 OpcodeStr, !strconcat(Dt, "16"),
2013 v4i32, v4i16, OpNode, Commutable>;
2014 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2015 OpcodeStr, !strconcat(Dt, "32"),
2016 v2i64, v2i32, OpNode, Commutable>;
2017}
2018
2019multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2020 InstrItinClass itin, string OpcodeStr, string Dt,
2021 SDNode OpNode> {
2022 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2023 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2024 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2025 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2026}
2027
2028multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2029 InstrItinClass itin16, InstrItinClass itin32,
2030 string OpcodeStr, string Dt,
2031 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2032 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2033 OpcodeStr, !strconcat(Dt, "8"),
2034 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2035 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
2036 OpcodeStr, !strconcat(Dt, "16"),
2037 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2038 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2039 OpcodeStr, !strconcat(Dt, "32"),
2040 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002041}
2042
Bob Wilson5bafff32009-06-22 23:27:02 +00002043// Neon Long 3-register vector intrinsics.
2044
2045// First with only element sizes of 16 and 32 bits:
2046multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002047 InstrItinClass itin16, InstrItinClass itin32,
2048 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002049 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002050 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002051 OpcodeStr, !strconcat(Dt, "16"),
2052 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002053 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002054 OpcodeStr, !strconcat(Dt, "32"),
2055 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002056}
2057
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002058multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002059 InstrItinClass itin, string OpcodeStr, string Dt,
2060 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002061 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002062 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002063 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002064 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002065}
2066
Bob Wilson5bafff32009-06-22 23:27:02 +00002067// ....then also with element size of 8 bits:
2068multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002069 InstrItinClass itin16, InstrItinClass itin32,
2070 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002071 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002072 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002073 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002074 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002075 OpcodeStr, !strconcat(Dt, "8"),
2076 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002077}
2078
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002079// ....with explicit extend (VABDL).
2080multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2081 InstrItinClass itin, string OpcodeStr, string Dt,
2082 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2083 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2084 OpcodeStr, !strconcat(Dt, "8"),
2085 v8i16, v8i8, IntOp, ExtOp, Commutable>;
2086 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
2087 OpcodeStr, !strconcat(Dt, "16"),
2088 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2089 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2090 OpcodeStr, !strconcat(Dt, "32"),
2091 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2092}
2093
Bob Wilson5bafff32009-06-22 23:27:02 +00002094
2095// Neon Wide 3-register vector intrinsics,
2096// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002097multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2098 string OpcodeStr, string Dt,
2099 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2100 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2101 OpcodeStr, !strconcat(Dt, "8"),
2102 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2103 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2104 OpcodeStr, !strconcat(Dt, "16"),
2105 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2106 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2107 OpcodeStr, !strconcat(Dt, "32"),
2108 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002109}
2110
2111
2112// Neon Multiply-Op vector operations,
2113// element sizes of 8, 16 and 32 bits:
2114multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002115 InstrItinClass itinD16, InstrItinClass itinD32,
2116 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002117 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002118 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002119 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002120 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002121 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002122 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002123 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002124 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002125
2126 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002127 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002128 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002129 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002130 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002131 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002132 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002133}
2134
David Goodwin658ea602009-09-25 18:38:29 +00002135multiclass N3VMulOpSL_HS<bits<4> op11_8,
2136 InstrItinClass itinD16, InstrItinClass itinD32,
2137 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002138 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002139 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002140 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002141 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002142 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002143 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002144 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2145 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002146 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002147 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2148 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002149}
Bob Wilson5bafff32009-06-22 23:27:02 +00002150
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002151// Neon Intrinsic-Op vector operations,
2152// element sizes of 8, 16 and 32 bits:
2153multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2154 InstrItinClass itinD, InstrItinClass itinQ,
2155 string OpcodeStr, string Dt, Intrinsic IntOp,
2156 SDNode OpNode> {
2157 // 64-bit vector types.
2158 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2159 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2160 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2161 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2162 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2163 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2164
2165 // 128-bit vector types.
2166 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2167 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2168 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2169 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2170 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2171 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2172}
2173
Bob Wilson5bafff32009-06-22 23:27:02 +00002174// Neon 3-argument intrinsics,
2175// element sizes of 8, 16 and 32 bits:
2176multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002177 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002178 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002179 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002180 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002181 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002182 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002183 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002184 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002185 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002186
2187 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002188 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002189 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002190 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002191 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002192 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002193 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002194}
2195
2196
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002197// Neon Long Multiply-Op vector operations,
2198// element sizes of 8, 16 and 32 bits:
2199multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2200 InstrItinClass itin16, InstrItinClass itin32,
2201 string OpcodeStr, string Dt, SDNode MulOp,
2202 SDNode OpNode> {
2203 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2204 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2205 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2206 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2207 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2208 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2209}
2210
2211multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2212 string Dt, SDNode MulOp, SDNode OpNode> {
2213 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2214 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2215 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2216 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2217}
2218
2219
Bob Wilson5bafff32009-06-22 23:27:02 +00002220// Neon Long 3-argument intrinsics.
2221
2222// First with only element sizes of 16 and 32 bits:
2223multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002224 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002225 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002226 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002227 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002228 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002229 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002230}
2231
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002232multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002233 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002234 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002235 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002236 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002237 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002238}
2239
Bob Wilson5bafff32009-06-22 23:27:02 +00002240// ....then also with element size of 8 bits:
2241multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002242 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002243 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002244 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2245 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002246 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002247}
2248
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002249// ....with explicit extend (VABAL).
2250multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2251 InstrItinClass itin, string OpcodeStr, string Dt,
2252 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2253 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2254 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2255 IntOp, ExtOp, OpNode>;
2256 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2257 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2258 IntOp, ExtOp, OpNode>;
2259 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2260 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2261 IntOp, ExtOp, OpNode>;
2262}
2263
Bob Wilson5bafff32009-06-22 23:27:02 +00002264
2265// Neon 2-register vector intrinsics,
2266// element sizes of 8, 16 and 32 bits:
2267multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002268 bits<5> op11_7, bit op4,
2269 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002270 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002271 // 64-bit vector types.
2272 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002273 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002274 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002275 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002276 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002277 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002278
2279 // 128-bit vector types.
2280 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002281 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002282 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002283 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002284 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002285 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002286}
2287
2288
2289// Neon Pairwise long 2-register intrinsics,
2290// element sizes of 8, 16 and 32 bits:
2291multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2292 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002293 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002294 // 64-bit vector types.
2295 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002296 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002297 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002298 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002299 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002300 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002301
2302 // 128-bit vector types.
2303 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002304 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002305 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002306 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002307 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002308 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002309}
2310
2311
2312// Neon Pairwise long 2-register accumulate intrinsics,
2313// element sizes of 8, 16 and 32 bits:
2314multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2315 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002316 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002317 // 64-bit vector types.
2318 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002319 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002320 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002321 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002322 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002323 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002324
2325 // 128-bit vector types.
2326 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002327 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002328 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002329 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002330 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002331 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002332}
2333
2334
2335// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002336// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002337// element sizes of 8, 16, 32 and 64 bits:
2338multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002339 InstrItinClass itin, string OpcodeStr, string Dt,
2340 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002341 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002342 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002343 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002344 let Inst{21-19} = 0b001; // imm6 = 001xxx
2345 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002346 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002347 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002348 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2349 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002350 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002351 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002352 let Inst{21} = 0b1; // imm6 = 1xxxxx
2353 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002354 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002355 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002356 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002357
2358 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002359 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002360 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002361 let Inst{21-19} = 0b001; // imm6 = 001xxx
2362 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002363 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002364 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002365 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2366 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002367 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002368 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002369 let Inst{21} = 0b1; // imm6 = 1xxxxx
2370 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002371 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002372 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002373 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002374}
2375
Bob Wilson5bafff32009-06-22 23:27:02 +00002376// Neon Shift-Accumulate vector operations,
2377// element sizes of 8, 16, 32 and 64 bits:
2378multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002379 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002380 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002381 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002382 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002383 let Inst{21-19} = 0b001; // imm6 = 001xxx
2384 }
2385 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002386 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002387 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2388 }
2389 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002390 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002391 let Inst{21} = 0b1; // imm6 = 1xxxxx
2392 }
2393 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002394 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002395 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002396
2397 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002398 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002399 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002400 let Inst{21-19} = 0b001; // imm6 = 001xxx
2401 }
2402 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002403 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002404 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2405 }
2406 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002407 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002408 let Inst{21} = 0b1; // imm6 = 1xxxxx
2409 }
2410 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002411 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002412 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002413}
2414
2415
2416// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002417// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002418// element sizes of 8, 16, 32 and 64 bits:
2419multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002420 string OpcodeStr, SDNode ShOp,
2421 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002422 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002423 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002424 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002425 let Inst{21-19} = 0b001; // imm6 = 001xxx
2426 }
2427 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002428 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002429 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2430 }
2431 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002432 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002433 let Inst{21} = 0b1; // imm6 = 1xxxxx
2434 }
2435 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002436 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002437 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002438
2439 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002440 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002441 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002442 let Inst{21-19} = 0b001; // imm6 = 001xxx
2443 }
2444 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002445 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002446 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2447 }
2448 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002449 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002450 let Inst{21} = 0b1; // imm6 = 1xxxxx
2451 }
2452 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002453 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002454 // imm6 = xxxxxx
2455}
2456
2457// Neon Shift Long operations,
2458// element sizes of 8, 16, 32 bits:
2459multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002460 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002461 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002462 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002463 let Inst{21-19} = 0b001; // imm6 = 001xxx
2464 }
2465 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002466 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002467 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2468 }
2469 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002470 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002471 let Inst{21} = 0b1; // imm6 = 1xxxxx
2472 }
2473}
2474
2475// Neon Shift Narrow operations,
2476// element sizes of 16, 32, 64 bits:
2477multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002478 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002479 SDNode OpNode> {
2480 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002481 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002482 let Inst{21-19} = 0b001; // imm6 = 001xxx
2483 }
2484 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002485 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002486 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2487 }
2488 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002489 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002490 let Inst{21} = 0b1; // imm6 = 1xxxxx
2491 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002492}
2493
2494//===----------------------------------------------------------------------===//
2495// Instruction Definitions.
2496//===----------------------------------------------------------------------===//
2497
2498// Vector Add Operations.
2499
2500// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002501defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002502 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002503def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002504 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002505def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002506 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002507// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002508defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2509 "vaddl", "s", add, sext, 1>;
2510defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2511 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002512// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002513defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
2514defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002515// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002516defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2517 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2518 "vhadd", "s", int_arm_neon_vhadds, 1>;
2519defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2520 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2521 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002522// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002523defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2524 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2525 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2526defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2527 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2528 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002529// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002530defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2531 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2532 "vqadd", "s", int_arm_neon_vqadds, 1>;
2533defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2534 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2535 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002536// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002537defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2538 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002539// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002540defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2541 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002542
2543// Vector Multiply Operations.
2544
2545// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002546defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002547 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002548def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2549 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2550def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2551 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002552def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002553 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002554def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002555 v4f32, v4f32, fmul, 1>;
2556defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2557def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2558def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2559 v2f32, fmul>;
2560
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002561def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2562 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2563 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2564 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002565 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002566 (SubReg_i16_lane imm:$lane)))>;
2567def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2568 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2569 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2570 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002571 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002572 (SubReg_i32_lane imm:$lane)))>;
2573def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2574 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2575 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2576 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002577 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002578 (SubReg_i32_lane imm:$lane)))>;
2579
Bob Wilson5bafff32009-06-22 23:27:02 +00002580// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002581defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00002582 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002583 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002584defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2585 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002586 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002587def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002588 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2589 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002590 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2591 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002592 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002593 (SubReg_i16_lane imm:$lane)))>;
2594def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002595 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2596 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002597 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2598 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002599 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002600 (SubReg_i32_lane imm:$lane)))>;
2601
Bob Wilson5bafff32009-06-22 23:27:02 +00002602// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002603defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
2604 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002605 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002606defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2607 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002608 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002609def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002610 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2611 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002612 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2613 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002614 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002615 (SubReg_i16_lane imm:$lane)))>;
2616def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002617 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2618 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002619 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2620 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002621 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002622 (SubReg_i32_lane imm:$lane)))>;
2623
Bob Wilson5bafff32009-06-22 23:27:02 +00002624// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002625defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2626 "vmull", "s", NEONvmulls, 1>;
2627defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2628 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002629def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002630 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002631defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
2632defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002633
Bob Wilson5bafff32009-06-22 23:27:02 +00002634// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002635defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
2636 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
2637defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
2638 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002639
2640// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2641
2642// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002643defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002644 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2645def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002646 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002647def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002648 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002649defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002650 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2651def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002652 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002653def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002654 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002655
2656def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002657 (mul (v8i16 QPR:$src2),
2658 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2659 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002660 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002661 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002662 (SubReg_i16_lane imm:$lane)))>;
2663
2664def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002665 (mul (v4i32 QPR:$src2),
2666 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2667 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002668 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002669 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002670 (SubReg_i32_lane imm:$lane)))>;
2671
2672def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002673 (fmul (v4f32 QPR:$src2),
2674 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002675 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2676 (v4f32 QPR:$src2),
2677 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002678 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002679 (SubReg_i32_lane imm:$lane)))>;
2680
Bob Wilson5bafff32009-06-22 23:27:02 +00002681// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002682defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2683 "vmlal", "s", NEONvmulls, add>;
2684defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2685 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002686
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002687defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
2688defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002689
Bob Wilson5bafff32009-06-22 23:27:02 +00002690// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002691defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002692 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00002693defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002694
Bob Wilson5bafff32009-06-22 23:27:02 +00002695// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002696defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002697 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2698def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002699 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002700def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002701 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002702defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002703 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2704def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002705 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002706def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002707 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002708
2709def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002710 (mul (v8i16 QPR:$src2),
2711 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2712 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002713 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002714 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002715 (SubReg_i16_lane imm:$lane)))>;
2716
2717def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002718 (mul (v4i32 QPR:$src2),
2719 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2720 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002721 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002722 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002723 (SubReg_i32_lane imm:$lane)))>;
2724
2725def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002726 (fmul (v4f32 QPR:$src2),
2727 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2728 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002729 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002730 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002731 (SubReg_i32_lane imm:$lane)))>;
2732
Bob Wilson5bafff32009-06-22 23:27:02 +00002733// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002734defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
2735 "vmlsl", "s", NEONvmulls, sub>;
2736defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
2737 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002738
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002739defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
2740defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002741
Bob Wilson5bafff32009-06-22 23:27:02 +00002742// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002743defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002744 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00002745defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002746
2747// Vector Subtract Operations.
2748
2749// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002750defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002751 "vsub", "i", sub, 0>;
2752def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002753 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002754def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002755 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002756// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002757defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2758 "vsubl", "s", sub, sext, 0>;
2759defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2760 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002761// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002762defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
2763defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002764// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002765defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002766 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002767 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002768defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002769 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002770 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002771// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002772defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002773 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002774 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002775defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002776 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002777 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002778// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002779defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2780 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002781// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002782defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2783 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002784
2785// Vector Comparisons.
2786
2787// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002788defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2789 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002790def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002791 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002792def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002793 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002794// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002795defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson8c605c62010-06-25 20:54:44 +00002796 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002797
Bob Wilson5bafff32009-06-22 23:27:02 +00002798// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002799defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2800 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
2801defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2802 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00002803def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
2804 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002805def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002806 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002807// For disassembly only.
2808defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2809 "$dst, $src, #0">;
2810// For disassembly only.
2811defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2812 "$dst, $src, #0">;
2813
Bob Wilson5bafff32009-06-22 23:27:02 +00002814// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002815defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2816 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
2817defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2818 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002819def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002820 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002821def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002822 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002823// For disassembly only.
2824defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2825 "$dst, $src, #0">;
2826// For disassembly only.
2827defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2828 "$dst, $src, #0">;
2829
Bob Wilson5bafff32009-06-22 23:27:02 +00002830// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002831def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
2832 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
2833def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
2834 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002835// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002836def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
2837 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
2838def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
2839 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002840// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002841defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002842 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002843
2844// Vector Bitwise Operations.
2845
Bob Wilsoncba270d2010-07-13 21:16:48 +00002846def vnotd : PatFrag<(ops node:$in),
2847 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
2848def vnotq : PatFrag<(ops node:$in),
2849 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002850
2851
Bob Wilson5bafff32009-06-22 23:27:02 +00002852// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002853def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2854 v2i32, v2i32, and, 1>;
2855def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2856 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002857
2858// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002859def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2860 v2i32, v2i32, xor, 1>;
2861def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2862 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002863
2864// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002865def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2866 v2i32, v2i32, or, 1>;
2867def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2868 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002869
2870// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002871def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002872 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2873 "vbic", "$dst, $src1, $src2", "",
2874 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002875 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002876def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002877 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2878 "vbic", "$dst, $src1, $src2", "",
2879 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002880 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002881
2882// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002883def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002884 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2885 "vorn", "$dst, $src1, $src2", "",
2886 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002887 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002888def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002889 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2890 "vorn", "$dst, $src1, $src2", "",
2891 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002892 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002893
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002894// VMVN : Vector Bitwise NOT (Immediate)
2895
2896let isReMaterializable = 1 in {
2897def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
2898 (ins nModImm:$SIMM), IIC_VMOVImm,
2899 "vmvn", "i16", "$dst, $SIMM", "",
2900 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]>;
2901def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
2902 (ins nModImm:$SIMM), IIC_VMOVImm,
2903 "vmvn", "i16", "$dst, $SIMM", "",
2904 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]>;
2905
2906def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
2907 (ins nModImm:$SIMM), IIC_VMOVImm,
2908 "vmvn", "i32", "$dst, $SIMM", "",
2909 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]>;
2910def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
2911 (ins nModImm:$SIMM), IIC_VMOVImm,
2912 "vmvn", "i32", "$dst, $SIMM", "",
2913 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]>;
2914}
2915
Bob Wilson5bafff32009-06-22 23:27:02 +00002916// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002917def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002918 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002919 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002920 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002921def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002922 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002923 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002924 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
2925def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
2926def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002927
2928// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002929def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002930 (ins DPR:$src1, DPR:$src2, DPR:$src3),
2931 N3RegFrm, IIC_VCNTiD,
2932 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2933 [(set DPR:$dst,
2934 (v2i32 (or (and DPR:$src2, DPR:$src1),
Bob Wilsoncba270d2010-07-13 21:16:48 +00002935 (and DPR:$src3, (vnotd DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002936def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002937 (ins QPR:$src1, QPR:$src2, QPR:$src3),
2938 N3RegFrm, IIC_VCNTiQ,
2939 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2940 [(set QPR:$dst,
2941 (v4i32 (or (and QPR:$src2, QPR:$src1),
Bob Wilsoncba270d2010-07-13 21:16:48 +00002942 (and QPR:$src3, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002943
2944// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002945// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002946def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
2947 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002948 N3RegFrm, IIC_VBINiD,
2949 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002950 [/* For disassembly only; pattern left blank */]>;
2951def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
2952 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002953 N3RegFrm, IIC_VBINiQ,
2954 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002955 [/* For disassembly only; pattern left blank */]>;
2956
Bob Wilson5bafff32009-06-22 23:27:02 +00002957// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002958// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002959def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
2960 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002961 N3RegFrm, IIC_VBINiD,
2962 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002963 [/* For disassembly only; pattern left blank */]>;
2964def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
2965 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002966 N3RegFrm, IIC_VBINiQ,
2967 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002968 [/* For disassembly only; pattern left blank */]>;
2969
2970// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002971// for equivalent operations with different register constraints; it just
2972// inserts copies.
2973
2974// Vector Absolute Differences.
2975
2976// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002977defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002978 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002979 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002980defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002981 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002982 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002983def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002984 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002985def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002986 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002987
2988// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002989defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
2990 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
2991defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
2992 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002993
2994// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002995defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
2996 "vaba", "s", int_arm_neon_vabds, add>;
2997defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
2998 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002999
3000// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003001defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3002 "vabal", "s", int_arm_neon_vabds, zext, add>;
3003defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3004 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003005
3006// Vector Maximum and Minimum.
3007
3008// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003009defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003010 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003011 "vmax", "s", int_arm_neon_vmaxs, 1>;
3012defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003013 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003014 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003015def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3016 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003017 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003018def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3019 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003020 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3021
3022// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003023defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3024 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3025 "vmin", "s", int_arm_neon_vmins, 1>;
3026defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3027 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3028 "vmin", "u", int_arm_neon_vminu, 1>;
3029def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3030 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003031 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003032def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3033 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003034 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003035
3036// Vector Pairwise Operations.
3037
3038// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003039def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3040 "vpadd", "i8",
3041 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3042def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3043 "vpadd", "i16",
3044 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3045def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3046 "vpadd", "i32",
3047 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00003048def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
3049 IIC_VBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003050 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003051
3052// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003053defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003054 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003055defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003056 int_arm_neon_vpaddlu>;
3057
3058// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003059defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003060 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003061defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003062 int_arm_neon_vpadalu>;
3063
3064// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003065def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003066 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003067def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003068 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003069def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003070 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003071def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003072 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003073def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003074 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003075def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003076 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003077def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003078 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003079
3080// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003081def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003082 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003083def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003084 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003085def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003086 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003087def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003088 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003089def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003090 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003091def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003092 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003093def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003094 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003095
3096// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3097
3098// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003099def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003100 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003101 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003102def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003103 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003104 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003105def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003106 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003107 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003108def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003109 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003110 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003111
3112// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003113def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003114 IIC_VRECSD, "vrecps", "f32",
3115 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003116def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003117 IIC_VRECSQ, "vrecps", "f32",
3118 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003119
3120// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003121def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003122 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003123 v2i32, v2i32, int_arm_neon_vrsqrte>;
3124def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003125 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003126 v4i32, v4i32, int_arm_neon_vrsqrte>;
3127def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003128 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003129 v2f32, v2f32, int_arm_neon_vrsqrte>;
3130def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003131 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003132 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003133
3134// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003135def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003136 IIC_VRECSD, "vrsqrts", "f32",
3137 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003138def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003139 IIC_VRECSQ, "vrsqrts", "f32",
3140 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003141
3142// Vector Shifts.
3143
3144// VSHL : Vector Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003145defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, N3RegVShFrm,
3146 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
3147 "vshl", "s", int_arm_neon_vshifts, 0>;
3148defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, N3RegVShFrm,
3149 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
3150 "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003151// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003152defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3153 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003154// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003155defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3156 N2RegVShRFrm>;
3157defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3158 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003159
3160// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003161defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3162defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003163
3164// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003165class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003166 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003167 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003168 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3169 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003170 let Inst{21-16} = op21_16;
3171}
Evan Chengf81bf152009-11-23 21:57:23 +00003172def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003173 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003174def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003175 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003176def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003177 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003178
3179// VSHRN : Vector Shift Right and Narrow
Bob Wilson9abe19d2010-02-17 00:31:29 +00003180defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
3181 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003182
3183// VRSHL : Vector Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003184defm VRSHLs : N3VInt_QHSD<0, 0, 0b0101, 0, N3RegVShFrm,
3185 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3186 "vrshl", "s", int_arm_neon_vrshifts, 0>;
3187defm VRSHLu : N3VInt_QHSD<1, 0, 0b0101, 0, N3RegVShFrm,
3188 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3189 "vrshl", "u", int_arm_neon_vrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003190// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003191defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3192 N2RegVShRFrm>;
3193defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3194 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003195
3196// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003197defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003198 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003199
3200// VQSHL : Vector Saturating Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003201defm VQSHLs : N3VInt_QHSD<0, 0, 0b0100, 1, N3RegVShFrm,
3202 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3203 "vqshl", "s", int_arm_neon_vqshifts, 0>;
3204defm VQSHLu : N3VInt_QHSD<1, 0, 0b0100, 1, N3RegVShFrm,
3205 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3206 "vqshl", "u", int_arm_neon_vqshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003207// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003208defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3209 N2RegVShLFrm>;
3210defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3211 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003212// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003213defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3214 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003215
3216// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003217defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003218 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003219defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003220 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003221
3222// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003223defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003224 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003225
3226// VQRSHL : Vector Saturating Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003227defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, N3RegVShFrm,
3228 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3229 "vqrshl", "s", int_arm_neon_vqrshifts, 0>;
3230defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, N3RegVShFrm,
3231 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3232 "vqrshl", "u", int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003233
3234// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003235defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003236 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003237defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003238 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003239
3240// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003241defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003242 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003243
3244// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003245defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3246defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003247// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003248defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3249defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003250
3251// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003252defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003253// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003254defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003255
3256// Vector Absolute and Saturating Absolute.
3257
3258// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003259defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003260 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003261 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003262def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003263 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003264 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003265def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003266 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003267 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003268
3269// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003270defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003271 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003272 int_arm_neon_vqabs>;
3273
3274// Vector Negate.
3275
Bob Wilsoncba270d2010-07-13 21:16:48 +00003276def vnegd : PatFrag<(ops node:$in),
3277 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3278def vnegq : PatFrag<(ops node:$in),
3279 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003280
Evan Chengf81bf152009-11-23 21:57:23 +00003281class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003282 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003283 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003284 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003285class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003286 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003287 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003288 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003289
Chris Lattner0a00ed92010-03-28 08:39:10 +00003290// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00003291def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3292def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3293def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3294def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3295def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3296def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003297
3298// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003299def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003300 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003301 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003302 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3303def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003304 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003305 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003306 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3307
Bob Wilsoncba270d2010-07-13 21:16:48 +00003308def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3309def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3310def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3311def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3312def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3313def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003314
3315// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00003316defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003317 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003318 int_arm_neon_vqneg>;
3319
3320// Vector Bit Counting Operations.
3321
3322// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00003323defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003324 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003325 int_arm_neon_vcls>;
3326// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00003327defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003328 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00003329 int_arm_neon_vclz>;
3330// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00003331def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003332 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003333 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00003334def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003335 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003336 v16i8, v16i8, int_arm_neon_vcnt>;
3337
Johnny Chend8836042010-02-24 20:06:07 +00003338// Vector Swap -- for disassembly only.
3339def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3340 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3341 "vswp", "$dst, $src", "", []>;
3342def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3343 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3344 "vswp", "$dst, $src", "", []>;
3345
Bob Wilson5bafff32009-06-22 23:27:02 +00003346// Vector Move Operations.
3347
3348// VMOV : Vector Move (Register)
3349
Evan Cheng020cc1b2010-05-13 00:16:46 +00003350let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00003351def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003352 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00003353def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003354 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003355
Evan Cheng22c687b2010-05-14 02:13:41 +00003356// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00003357// be expanded after register allocation is completed.
3358def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00003359 NoItinerary, "${:comment} vmov\t$dst, $src", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00003360
3361def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00003362 NoItinerary, "${:comment} vmov\t$dst, $src", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00003363} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00003364
Bob Wilson5bafff32009-06-22 23:27:02 +00003365// VMOV : Vector Move (Immediate)
3366
Evan Cheng47006be2010-05-17 21:54:50 +00003367let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00003368def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003369 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003370 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003371 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003372def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003373 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003374 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003375 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003376
Bob Wilson1a913ed2010-06-11 21:34:50 +00003377def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
3378 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003379 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003380 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003381def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
3382 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003383 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003384 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003385
Bob Wilson046afdb2010-07-14 06:30:44 +00003386def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003387 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003388 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003389 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson046afdb2010-07-14 06:30:44 +00003390def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003391 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003392 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003393 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003394
3395def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003396 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003397 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003398 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003399def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003400 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003401 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003402 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00003403} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00003404
3405// VMOV : Vector Get Lane (move scalar to ARM core register)
3406
Johnny Chen131c4a52009-11-23 17:48:17 +00003407def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00003408 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003409 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003410 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
3411 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003412def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00003413 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003414 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003415 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
3416 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003417def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00003418 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003419 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003420 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
3421 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003422def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00003423 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003424 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003425 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
3426 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003427def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00003428 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003429 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003430 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
3431 imm:$lane))]>;
3432// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
3433def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
3434 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003435 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003436 (SubReg_i8_lane imm:$lane))>;
3437def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
3438 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003439 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003440 (SubReg_i16_lane imm:$lane))>;
3441def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
3442 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003443 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003444 (SubReg_i8_lane imm:$lane))>;
3445def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
3446 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003447 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003448 (SubReg_i16_lane imm:$lane))>;
3449def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
3450 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003451 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003452 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00003453def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003454 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003455 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003456def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003457 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003458 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003459//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003460// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003461def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003462 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003463
3464
3465// VMOV : Vector Set Lane (move ARM core register to scalar)
3466
3467let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00003468def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003469 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003470 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003471 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
3472 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003473def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003474 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003475 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003476 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
3477 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003478def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003479 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003480 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003481 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
3482 GPR:$src2, imm:$lane))]>;
3483}
3484def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
3485 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003486 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003487 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003488 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003489 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003490def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
3491 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003492 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003493 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003494 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003495 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003496def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
3497 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003498 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003499 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003500 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003501 (DSubReg_i32_reg imm:$lane)))>;
3502
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00003503def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003504 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
3505 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003506def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003507 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3508 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003509
3510//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003511// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003512def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003513 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003514
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003515def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003516 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003517def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003518 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003519def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003520 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003521
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003522def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3523 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3524def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3525 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3526def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3527 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3528
3529def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3530 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3531 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003532 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003533def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3534 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3535 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003536 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003537def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3538 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3539 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003540 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003541
Bob Wilson5bafff32009-06-22 23:27:02 +00003542// VDUP : Vector Duplicate (from ARM core register to all elements)
3543
Evan Chengf81bf152009-11-23 21:57:23 +00003544class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003545 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003546 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003547 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003548class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003549 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003550 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003551 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003552
Evan Chengf81bf152009-11-23 21:57:23 +00003553def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3554def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3555def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3556def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3557def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3558def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003559
3560def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003561 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003562 [(set DPR:$dst, (v2f32 (NEONvdup
3563 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003564def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003565 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003566 [(set QPR:$dst, (v4f32 (NEONvdup
3567 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003568
3569// VDUP : Vector Duplicate Lane (from scalar to all elements)
3570
Johnny Chene4614f72010-03-25 17:01:27 +00003571class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
3572 ValueType Ty>
3573 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3574 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3575 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003576
Johnny Chene4614f72010-03-25 17:01:27 +00003577class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003578 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00003579 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3580 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3581 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
3582 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003583
Bob Wilson507df402009-10-21 02:15:46 +00003584// Inst{19-16} is partially specified depending on the element size.
3585
Johnny Chene4614f72010-03-25 17:01:27 +00003586def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8>;
3587def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16>;
3588def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32>;
3589def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32>;
3590def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8>;
3591def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16>;
3592def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32>;
3593def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003594
Bob Wilson0ce37102009-08-14 05:08:32 +00003595def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3596 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3597 (DSubReg_i8_reg imm:$lane))),
3598 (SubReg_i8_lane imm:$lane)))>;
3599def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3600 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3601 (DSubReg_i16_reg imm:$lane))),
3602 (SubReg_i16_lane imm:$lane)))>;
3603def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3604 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3605 (DSubReg_i32_reg imm:$lane))),
3606 (SubReg_i32_lane imm:$lane)))>;
3607def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3608 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3609 (DSubReg_i32_reg imm:$lane))),
3610 (SubReg_i32_lane imm:$lane)))>;
3611
Johnny Chenda1aea42009-11-23 21:00:43 +00003612def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
3613 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003614 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003615 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003616
Johnny Chenda1aea42009-11-23 21:00:43 +00003617def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
3618 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003619 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003620 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003621
Bob Wilson5bafff32009-06-22 23:27:02 +00003622// VMOVN : Vector Narrowing Move
Bob Wilson973a0742010-08-30 20:02:30 +00003623defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
3624 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003625// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003626defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3627 "vqmovn", "s", int_arm_neon_vqmovns>;
3628defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3629 "vqmovn", "u", int_arm_neon_vqmovnu>;
3630defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3631 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003632// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003633defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
3634defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003635
3636// Vector Conversions.
3637
Johnny Chen9e088762010-03-17 17:52:21 +00003638// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003639def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3640 v2i32, v2f32, fp_to_sint>;
3641def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3642 v2i32, v2f32, fp_to_uint>;
3643def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3644 v2f32, v2i32, sint_to_fp>;
3645def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3646 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003647
Johnny Chen6c8648b2010-03-17 23:26:50 +00003648def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3649 v4i32, v4f32, fp_to_sint>;
3650def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3651 v4i32, v4f32, fp_to_uint>;
3652def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3653 v4f32, v4i32, sint_to_fp>;
3654def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3655 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003656
3657// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003658def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003659 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003660def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003661 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003662def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003663 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003664def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003665 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3666
Evan Chengf81bf152009-11-23 21:57:23 +00003667def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003668 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003669def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003670 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003671def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003672 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003673def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003674 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3675
Bob Wilsond8e17572009-08-12 22:31:50 +00003676// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003677
3678// VREV64 : Vector Reverse elements within 64-bit doublewords
3679
Evan Chengf81bf152009-11-23 21:57:23 +00003680class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003681 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003682 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003683 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003684 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003685class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003686 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003687 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003688 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003689 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003690
Evan Chengf81bf152009-11-23 21:57:23 +00003691def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3692def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3693def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3694def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003695
Evan Chengf81bf152009-11-23 21:57:23 +00003696def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3697def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3698def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3699def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003700
3701// VREV32 : Vector Reverse elements within 32-bit words
3702
Evan Chengf81bf152009-11-23 21:57:23 +00003703class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003704 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003705 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003706 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003707 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003708class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003709 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003710 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003711 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003712 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003713
Evan Chengf81bf152009-11-23 21:57:23 +00003714def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3715def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003716
Evan Chengf81bf152009-11-23 21:57:23 +00003717def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3718def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003719
3720// VREV16 : Vector Reverse elements within 16-bit halfwords
3721
Evan Chengf81bf152009-11-23 21:57:23 +00003722class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003723 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003724 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003725 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003726 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003727class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003728 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003729 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003730 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003731 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003732
Evan Chengf81bf152009-11-23 21:57:23 +00003733def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3734def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003735
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003736// Other Vector Shuffles.
3737
3738// VEXT : Vector Extract
3739
Evan Chengf81bf152009-11-23 21:57:23 +00003740class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003741 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3742 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
3743 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3744 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
3745 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003746
Evan Chengf81bf152009-11-23 21:57:23 +00003747class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003748 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3749 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
3750 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3751 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
3752 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003753
Evan Chengf81bf152009-11-23 21:57:23 +00003754def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3755def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3756def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3757def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003758
Evan Chengf81bf152009-11-23 21:57:23 +00003759def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3760def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3761def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3762def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003763
Bob Wilson64efd902009-08-08 05:53:00 +00003764// VTRN : Vector Transpose
3765
Evan Chengf81bf152009-11-23 21:57:23 +00003766def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3767def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3768def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003769
Evan Chengf81bf152009-11-23 21:57:23 +00003770def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3771def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3772def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003773
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003774// VUZP : Vector Unzip (Deinterleave)
3775
Evan Chengf81bf152009-11-23 21:57:23 +00003776def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3777def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3778def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003779
Evan Chengf81bf152009-11-23 21:57:23 +00003780def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3781def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3782def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003783
3784// VZIP : Vector Zip (Interleave)
3785
Evan Chengf81bf152009-11-23 21:57:23 +00003786def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3787def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3788def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003789
Evan Chengf81bf152009-11-23 21:57:23 +00003790def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3791def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3792def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003793
Bob Wilson114a2662009-08-12 20:51:55 +00003794// Vector Table Lookup and Table Extension.
3795
3796// VTBL : Vector Table Lookup
3797def VTBL1
3798 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003799 (ins DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003800 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003801 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003802let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003803def VTBL2
3804 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003805 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTB2,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003806 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003807def VTBL3
3808 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003809 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NVTBLFrm, IIC_VTB3,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003810 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003811def VTBL4
3812 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003813 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003814 NVTBLFrm, IIC_VTB4,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003815 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003816} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003817
Bob Wilsonbd916c52010-09-13 23:55:10 +00003818def VTBL2Pseudo
3819 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "">;
3820def VTBL3Pseudo
3821 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "">;
3822def VTBL4Pseudo
3823 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "">;
3824
Bob Wilson114a2662009-08-12 20:51:55 +00003825// VTBX : Vector Table Extension
3826def VTBX1
3827 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003828 (ins DPR:$orig, DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003829 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003830 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3831 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003832let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003833def VTBX2
3834 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003835 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTBX2,
Bob Wilson78dfbc32010-07-07 00:08:54 +00003836 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003837def VTBX3
3838 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003839 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003840 NVTBLFrm, IIC_VTBX3,
Bob Wilson78dfbc32010-07-07 00:08:54 +00003841 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src",
3842 "$orig = $dst", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003843def VTBX4
3844 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
Johnny Chen79c4d822010-03-29 01:14:22 +00003845 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NVTBLFrm, IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003846 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
Bob Wilson78dfbc32010-07-07 00:08:54 +00003847 "$orig = $dst", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003848} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003849
Bob Wilsonbd916c52010-09-13 23:55:10 +00003850def VTBX2Pseudo
3851 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
3852 IIC_VTBX2, "$orig = $dst">;
3853def VTBX3Pseudo
3854 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
3855 IIC_VTBX3, "$orig = $dst">;
3856def VTBX4Pseudo
3857 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
3858 IIC_VTBX4, "$orig = $dst">;
3859
Bob Wilson5bafff32009-06-22 23:27:02 +00003860//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003861// NEON instructions for single-precision FP math
3862//===----------------------------------------------------------------------===//
3863
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003864class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
3865 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003866 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003867 SPR:$a, ssub_0))),
3868 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003869
3870class N3VSPat<SDNode OpNode, NeonI Inst>
3871 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003872 (EXTRACT_SUBREG (v2f32
3873 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003874 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003875 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003876 SPR:$b, ssub_0))),
3877 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003878
3879class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
3880 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
3881 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003882 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003883 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003884 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003885 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003886 SPR:$b, ssub_0)),
3887 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003888
Evan Cheng1d2426c2009-08-07 19:30:41 +00003889// These need separate instructions because they must use DPR_VFP2 register
3890// class which have SPR sub-registers.
3891
3892// Vector Add Operations used for single-precision FP
3893let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003894def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
3895def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003896
David Goodwin338268c2009-08-10 22:17:39 +00003897// Vector Sub Operations used for single-precision FP
3898let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003899def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
3900def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003901
Evan Cheng1d2426c2009-08-07 19:30:41 +00003902// Vector Multiply Operations used for single-precision FP
3903let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003904def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
3905def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003906
3907// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003908// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3909// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003910
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003911//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003912//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003913// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003914//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003915
3916//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003917//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003918// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003919//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003920
David Goodwin338268c2009-08-10 22:17:39 +00003921// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003922let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00003923def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
3924 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3925 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003926def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003927
David Goodwin338268c2009-08-10 22:17:39 +00003928// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003929let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003930def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3931 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3932 "vneg", "f32", "$dst, $src", "", []>;
3933def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003934
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003935// Vector Maximum used for single-precision FP
3936let neverHasSideEffects = 1 in
3937def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003938 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003939 "vmax", "f32", "$dst, $src1, $src2", "", []>;
3940def : N3VSPat<NEONfmax, VMAXfd_sfp>;
3941
3942// Vector Minimum used for single-precision FP
3943let neverHasSideEffects = 1 in
3944def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003945 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003946 "vmin", "f32", "$dst, $src1, $src2", "", []>;
3947def : N3VSPat<NEONfmin, VMINfd_sfp>;
3948
David Goodwin338268c2009-08-10 22:17:39 +00003949// Vector Convert between single-precision FP and integer
3950let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003951def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3952 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003953def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003954
3955let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003956def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3957 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003958def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003959
3960let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003961def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3962 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003963def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003964
3965let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003966def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3967 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003968def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003969
Evan Cheng1d2426c2009-08-07 19:30:41 +00003970//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003971// Non-Instruction Patterns
3972//===----------------------------------------------------------------------===//
3973
3974// bit_convert
3975def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3976def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3977def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3978def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3979def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3980def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3981def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3982def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3983def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3984def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3985def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3986def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3987def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3988def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3989def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3990def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3991def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3992def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3993def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3994def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3995def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3996def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3997def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3998def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3999def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4000def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4001def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4002def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4003def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4004def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4005
4006def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4007def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4008def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4009def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4010def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4011def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4012def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4013def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4014def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4015def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4016def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4017def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4018def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4019def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4020def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4021def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4022def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4023def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4024def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4025def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4026def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4027def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4028def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4029def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4030def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4031def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4032def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4033def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4034def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4035def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;