blob: 3a82e8171301f0f87cfe7d3a467f8944a3c8f2e3 [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000015//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000017//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000019def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000020def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000021 SDTCisSameAs<1, 2>,
22 SDTCisSameAs<3, 4>,
23 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
25def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Akira Hatanakaf5926fd2013-03-30 01:36:35 +000026def SDT_ExtractLOHI : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisVT<1, untyped>,
27 SDTCisVT<2, i32>]>;
28def SDT_InsertLOHI : SDTypeProfile<1, 2, [SDTCisVT<0, untyped>,
29 SDTCisVT<1, i32>, SDTCisSameAs<1, 2>]>;
30def SDT_MipsMultDiv : SDTypeProfile<1, 2, [SDTCisVT<0, untyped>, SDTCisInt<1>,
31 SDTCisSameAs<1, 2>]>;
32def SDT_MipsMAddMSub : SDTypeProfile<1, 3,
33 [SDTCisVT<0, untyped>, SDTCisSameAs<0, 3>,
34 SDTCisVT<1, i32>, SDTCisSameAs<1, 2>]>;
35def SDT_MipsDivRem16 : SDTypeProfile<0, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000036
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000037def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
38
Akira Hatanakadb548262011-07-19 23:30:50 +000039def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000040
Akira Hatanaka40eda462011-09-22 23:31:54 +000041def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
42 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
43def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
44 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000045 SDTCisSameAs<0, 4>]>;
46
Akira Hatanakab6f1dc22012-06-02 00:03:12 +000047def SDTMipsLoadLR : SDTypeProfile<1, 2,
48 [SDTCisInt<0>, SDTCisPtrTy<1>,
49 SDTCisSameAs<0, 2>]>;
50
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000051// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000052def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000053 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000054 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000055
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +000056// Tail call
57def MipsTailCall : SDNode<"MipsISD::TailCall", SDT_MipsJmpLink,
58 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
59
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000060// Hi and Lo nodes are used to handle global addresses. Used on
61// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000062// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000063def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
64def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
65def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000066
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000067// TlsGd node is used to handle General Dynamic TLS
68def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
69
70// TprelHi and TprelLo nodes are used to handle Local Exec TLS
71def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
72def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
73
74// Thread pointer
75def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
76
Eric Christopher3c999a22007-10-26 04:00:13 +000077// Return
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +000078def MipsRet : SDNode<"MipsISD::Ret", SDTNone,
79 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000080
81// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000082def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000083 [SDNPHasChain, SDNPSideEffect, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000084def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000085 [SDNPHasChain, SDNPSideEffect,
86 SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000087
Akira Hatanakaf5926fd2013-03-30 01:36:35 +000088// Node used to extract integer from LO/HI register.
89def ExtractLOHI : SDNode<"MipsISD::ExtractLOHI", SDT_ExtractLOHI>;
90
91// Node used to insert 32-bit integers to LOHI register pair.
92def InsertLOHI : SDNode<"MipsISD::InsertLOHI", SDT_InsertLOHI>;
93
94// Mult nodes.
95def MipsMult : SDNode<"MipsISD::Mult", SDT_MipsMultDiv>;
96def MipsMultu : SDNode<"MipsISD::Multu", SDT_MipsMultDiv>;
97
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000098// MAdd*/MSub* nodes
Akira Hatanakaf5926fd2013-03-30 01:36:35 +000099def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub>;
100def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub>;
101def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub>;
102def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub>;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000103
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000104// DivRem(u) nodes
Akira Hatanakaf5926fd2013-03-30 01:36:35 +0000105def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsMultDiv>;
106def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsMultDiv>;
107def MipsDivRem16 : SDNode<"MipsISD::DivRem16", SDT_MipsDivRem16, [SDNPOutGlue]>;
108def MipsDivRemU16 : SDNode<"MipsISD::DivRemU16", SDT_MipsDivRem16,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000109 [SDNPOutGlue]>;
110
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000111// Target constant nodes that are not part of any isel patterns and remain
112// unchanged can cause instructions with illegal operands to be emitted.
113// Wrapper node patterns give the instruction selector a chance to replace
114// target constant nodes that would otherwise remain unchanged with ADDiu
115// nodes. Without these wrapper node patterns, the following conditional move
116// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
Jia Liubb481f82012-02-28 07:46:26 +0000117// compiled:
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000118// movn %got(d)($gp), %got(c)($gp), $4
119// This instruction is illegal since movn can take only register operands.
120
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000121def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntBinOp>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000122
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000123def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain,SDNPSideEffect]>;
Akira Hatanakadb548262011-07-19 23:30:50 +0000124
Akira Hatanakabb15e112011-08-17 02:05:42 +0000125def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
126def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
127
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000128def MipsLWL : SDNode<"MipsISD::LWL", SDTMipsLoadLR,
129 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
130def MipsLWR : SDNode<"MipsISD::LWR", SDTMipsLoadLR,
131 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
132def MipsSWL : SDNode<"MipsISD::SWL", SDTStore,
133 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
134def MipsSWR : SDNode<"MipsISD::SWR", SDTStore,
135 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
136def MipsLDL : SDNode<"MipsISD::LDL", SDTMipsLoadLR,
137 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
138def MipsLDR : SDNode<"MipsISD::LDR", SDTMipsLoadLR,
139 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
140def MipsSDL : SDNode<"MipsISD::SDL", SDTStore,
141 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
142def MipsSDR : SDNode<"MipsISD::SDR", SDTStore,
143 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
144
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000145//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000146// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000147//===----------------------------------------------------------------------===//
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000148def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">,
149 AssemblerPredicate<"FeatureSEInReg">;
150def HasBitCount : Predicate<"Subtarget.hasBitCount()">,
151 AssemblerPredicate<"FeatureBitCount">;
152def HasSwap : Predicate<"Subtarget.hasSwap()">,
153 AssemblerPredicate<"FeatureSwap">;
154def HasCondMov : Predicate<"Subtarget.hasCondMov()">,
155 AssemblerPredicate<"FeatureCondMov">;
Akira Hatanaka0301bc52012-11-15 21:17:13 +0000156def HasFPIdx : Predicate<"Subtarget.hasFPIdx()">,
157 AssemblerPredicate<"FeatureFPIdx">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000158def HasMips32 : Predicate<"Subtarget.hasMips32()">,
159 AssemblerPredicate<"FeatureMips32">;
160def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">,
161 AssemblerPredicate<"FeatureMips32r2">;
162def HasMips64 : Predicate<"Subtarget.hasMips64()">,
163 AssemblerPredicate<"FeatureMips64">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000164def NotMips64 : Predicate<"!Subtarget.hasMips64()">,
165 AssemblerPredicate<"!FeatureMips64">;
166def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">,
167 AssemblerPredicate<"FeatureMips64r2">;
168def IsN64 : Predicate<"Subtarget.isABI_N64()">,
169 AssemblerPredicate<"FeatureN64">;
170def NotN64 : Predicate<"!Subtarget.isABI_N64()">,
171 AssemblerPredicate<"!FeatureN64">;
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000172def InMips16Mode : Predicate<"Subtarget.inMips16Mode()">,
173 AssemblerPredicate<"FeatureMips16">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000174def RelocStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">,
175 AssemblerPredicate<"FeatureMips32">;
176def RelocPIC : Predicate<"TM.getRelocationModel() == Reloc::PIC_">,
177 AssemblerPredicate<"FeatureMips32">;
178def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">,
179 AssemblerPredicate<"FeatureMips32">;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000180def HasStdEnc : Predicate<"Subtarget.hasStandardEncoding()">,
181 AssemblerPredicate<"!FeatureMips16">;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000182
Akira Hatanaka14180452012-06-14 21:03:23 +0000183class MipsPat<dag pattern, dag result> : Pat<pattern, result> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000184 let Predicates = [HasStdEnc];
Akira Hatanaka14180452012-06-14 21:03:23 +0000185}
186
Akira Hatanaka02320642012-12-13 00:32:01 +0000187class IsCommutable {
188 bit isCommutable = 1;
189}
190
Akira Hatanaka1f027132012-10-19 21:11:03 +0000191class IsBranch {
192 bit isBranch = 1;
193}
194
195class IsReturn {
196 bit isReturn = 1;
197}
198
199class IsCall {
200 bit isCall = 1;
201}
202
Akira Hatanaka01a75c42012-10-19 21:14:34 +0000203class IsTailCall {
204 bit isCall = 1;
205 bit isTerminator = 1;
206 bit isReturn = 1;
207 bit isBarrier = 1;
208 bit hasExtraSrcRegAllocReq = 1;
209 bit isCodeGenOnly = 1;
210}
211
Akira Hatanaka497204a2012-10-31 18:37:55 +0000212class IsAsCheapAsAMove {
213 bit isAsCheapAsAMove = 1;
214}
215
Akira Hatanaka3c770332012-11-03 00:53:12 +0000216class NeverHasSideEffects {
217 bit neverHasSideEffects = 1;
218}
219
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000220//===----------------------------------------------------------------------===//
221// Instruction format superclass
222//===----------------------------------------------------------------------===//
223
224include "MipsInstrFormats.td"
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000225
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000226//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000227// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000228//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000229
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000230// Instruction operand types
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000231def jmptarget : Operand<OtherVT> {
232 let EncoderMethod = "getJumpTargetOpValue";
233}
234def brtarget : Operand<OtherVT> {
235 let EncoderMethod = "getBranchTargetOpValue";
236 let OperandType = "OPERAND_PCREL";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000237 let DecoderMethod = "DecodeBranchTarget";
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000238}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000239def calltarget : Operand<iPTR> {
240 let EncoderMethod = "getJumpTargetOpValue";
241}
Akira Hatanaka642b1092011-11-11 04:03:54 +0000242def calltarget64: Operand<i64>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000243def simm16 : Operand<i32> {
244 let DecoderMethod= "DecodeSimm16";
245}
Reed Kotler63f33122013-02-02 04:07:35 +0000246
247def simm20 : Operand<i32> {
248}
249
Akira Hatanakad55bb382011-10-11 00:11:12 +0000250def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000251def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000252
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000253// Unsigned Operand
254def uimm16 : Operand<i32> {
255 let PrintMethod = "printUnsignedImm";
256}
257
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000258def MipsMemAsmOperand : AsmOperandClass {
259 let Name = "Mem";
260 let ParserMethod = "parseMemOperand";
261}
262
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000263// Address operand
264def mem : Operand<i32> {
265 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000266 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000267 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000268 let ParserMatchClass = MipsMemAsmOperand;
Jack Carter25df6a92013-03-22 00:05:30 +0000269 let OperandType = "OPERAND_MEMORY";
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000270}
271
Akira Hatanakad55bb382011-10-11 00:11:12 +0000272def mem64 : Operand<i64> {
273 let PrintMethod = "printMemOperand";
274 let MIOperandInfo = (ops CPU64Regs, simm16_64);
Jack Cartera6d6ef62012-06-27 23:13:42 +0000275 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000276 let ParserMatchClass = MipsMemAsmOperand;
Jack Carter25df6a92013-03-22 00:05:30 +0000277 let OperandType = "OPERAND_MEMORY";
Akira Hatanakad55bb382011-10-11 00:11:12 +0000278}
279
Akira Hatanaka03236be2011-07-07 20:54:20 +0000280def mem_ea : Operand<i32> {
281 let PrintMethod = "printMemOperandEA";
282 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000283 let EncoderMethod = "getMemEncoding";
Jack Carter25df6a92013-03-22 00:05:30 +0000284 let OperandType = "OPERAND_MEMORY";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000285}
286
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000287def mem_ea_64 : Operand<i64> {
288 let PrintMethod = "printMemOperandEA";
289 let MIOperandInfo = (ops CPU64Regs, simm16_64);
290 let EncoderMethod = "getMemEncoding";
Jack Carter25df6a92013-03-22 00:05:30 +0000291 let OperandType = "OPERAND_MEMORY";
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000292}
293
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000294// size operand of ext instruction
295def size_ext : Operand<i32> {
296 let EncoderMethod = "getSizeExtEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000297 let DecoderMethod = "DecodeExtSize";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000298}
299
300// size operand of ins instruction
301def size_ins : Operand<i32> {
302 let EncoderMethod = "getSizeInsEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000303 let DecoderMethod = "DecodeInsSize";
Akira Hatanaka03236be2011-07-07 20:54:20 +0000304}
305
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000306// Transformation Function - get the lower 16 bits.
307def LO16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000308 return getImm(N, N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000309}]>;
310
311// Transformation Function - get the higher 16 bits.
312def HI16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000313 return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000314}]>;
315
Akira Hatanakaee767fe2013-03-01 21:52:08 +0000316// Plus 1.
317def Plus1 : SDNodeXForm<imm, [{ return getImm(N, N->getSExtValue() + 1); }]>;
318
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000319// Node immediate fits as 16-bit sign extended on target immediate.
320// e.g. addi, andi
Reed Kotlerb2d12752013-02-08 21:42:56 +0000321def immSExt8 : PatLeaf<(imm), [{ return isInt<8>(N->getSExtValue()); }]>;
322
323// Node immediate fits as 16-bit sign extended on target immediate.
324// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000325def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000326
Reed Kotler0fd831322012-12-20 06:57:00 +0000327// Node immediate fits as 15-bit sign extended on target immediate.
328// e.g. addi, andi
329def immSExt15 : PatLeaf<(imm), [{ return isInt<15>(N->getSExtValue()); }]>;
330
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000331// Node immediate fits as 16-bit zero extended on target immediate.
332// The LO16 param means that only the lower 16 bits of the node
333// immediate are caught.
334// e.g. addiu, sltiu
335def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000337 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000338 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000339 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000340}], LO16>;
341
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000342// Immediate can be loaded with LUi (32-bit int with lower 16-bit cleared).
Akira Hatanaka20103252012-01-04 03:09:26 +0000343def immLow16Zero : PatLeaf<(imm), [{
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000344 int64_t Val = N->getSExtValue();
345 return isInt<32>(Val) && !(Val & 0xffff);
346}]>;
347
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000348// shamt field must fit in 5 bits.
Akira Hatanakaa01820a2011-10-17 18:01:00 +0000349def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000350
Akira Hatanakaee767fe2013-03-01 21:52:08 +0000351// True if (N + 1) fits in 16-bit field.
352def immSExt16Plus1 : PatLeaf<(imm), [{
353 return isInt<17>(N->getSExtValue()) && isInt<16>(N->getSExtValue() + 1);
354}]>;
355
Eric Christopher3c999a22007-10-26 04:00:13 +0000356// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000357// since load and store instructions from stack used it.
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000358def addr :
Akira Hatanakaabbf9df2013-02-16 00:14:37 +0000359 ComplexPattern<iPTR, 2, "selectIntAddr", [frameindex]>;
Akira Hatanakadc2f7922013-02-15 21:20:45 +0000360
361def addrRegImm :
Akira Hatanakaabbf9df2013-02-16 00:14:37 +0000362 ComplexPattern<iPTR, 2, "selectAddrRegImm", [frameindex]>;
Akira Hatanakadc2f7922013-02-15 21:20:45 +0000363
364def addrDefault :
Akira Hatanakaabbf9df2013-02-16 00:14:37 +0000365 ComplexPattern<iPTR, 2, "selectAddrDefault", [frameindex]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000366
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000367//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000368// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000369//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000370
Akira Hatanaka76d9f1c2011-10-11 23:12:12 +0000371// Arithmetic and logical instructions with 3 register operands.
Jack Carterec3199f2013-01-12 01:03:14 +0000372class ArithLogicR<string opstr, RegisterOperand RO, bit isComm = 0,
Akira Hatanaka24277732012-12-20 03:52:08 +0000373 InstrItinClass Itin = NoItinerary,
374 SDPatternOperator OpNode = null_frag>:
Jack Carterec3199f2013-01-12 01:03:14 +0000375 InstSE<(outs RO:$rd), (ins RO:$rs, RO:$rt),
Akira Hatanaka23a3da02012-12-20 03:34:05 +0000376 !strconcat(opstr, "\t$rd, $rs, $rt"),
Jack Carterec3199f2013-01-12 01:03:14 +0000377 [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000378 let isCommutable = isComm;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000379 let isReMaterializable = 1;
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000380 string BaseOpcode;
381 string Arch;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000382}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000383
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000384// Arithmetic and logical instructions with 2 register operands.
Jack Carterec3199f2013-01-12 01:03:14 +0000385class ArithLogicI<string opstr, Operand Od, RegisterOperand RO,
Akira Hatanaka24277732012-12-20 03:52:08 +0000386 SDPatternOperator imm_type = null_frag,
387 SDPatternOperator OpNode = null_frag> :
Jack Carterec3199f2013-01-12 01:03:14 +0000388 InstSE<(outs RO:$rt), (ins RO:$rs, Od:$imm16),
Akira Hatanakaab48c502012-12-20 03:40:03 +0000389 !strconcat(opstr, "\t$rt, $rs, $imm16"),
Jack Carterec3199f2013-01-12 01:03:14 +0000390 [(set RO:$rt, (OpNode RO:$rs, imm_type:$imm16))], IIAlu, FrmI> {
Akira Hatanakaa6953492012-04-18 18:52:10 +0000391 let isReMaterializable = 1;
392}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000393
394// Arithmetic Multiply ADD/SUB
Akira Hatanakaf5926fd2013-03-30 01:36:35 +0000395class MArithR<string opstr, bit isComm = 0> :
Jack Carterec3199f2013-01-12 01:03:14 +0000396 InstSE<(outs), (ins CPURegsOpnd:$rs, CPURegsOpnd:$rt),
Akira Hatanakaf5926fd2013-03-30 01:36:35 +0000397 !strconcat(opstr, "\t$rs, $rt"), [], IIImul, FrmR> {
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000398 let Defs = [HI, LO];
399 let Uses = [HI, LO];
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000400 let isCommutable = isComm;
401}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000402
403// Logical
Jack Carterec3199f2013-01-12 01:03:14 +0000404class LogicNOR<string opstr, RegisterOperand RC>:
Akira Hatanaka2a732ec2012-12-21 22:35:47 +0000405 InstSE<(outs RC:$rd), (ins RC:$rs, RC:$rt),
406 !strconcat(opstr, "\t$rd, $rs, $rt"),
407 [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu, FrmR> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000408 let isCommutable = 1;
409}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000410
411// Shifts
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000412class shift_rotate_imm<string opstr, Operand ImmOpnd,
Jack Carterec3199f2013-01-12 01:03:14 +0000413 RegisterOperand RC, SDPatternOperator OpNode = null_frag,
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000414 SDPatternOperator PF = null_frag> :
Akira Hatanaka0dad34a2012-12-20 03:44:41 +0000415 InstSE<(outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt),
416 !strconcat(opstr, "\t$rd, $rt, $shamt"),
417 [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000418
Jack Carterec3199f2013-01-12 01:03:14 +0000419class shift_rotate_reg<string opstr, RegisterOperand RC,
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000420 SDPatternOperator OpNode = null_frag>:
Jack Carterec3199f2013-01-12 01:03:14 +0000421 InstSE<(outs RC:$rd), (ins CPURegsOpnd:$rs, RC:$rt),
Akira Hatanakacdc0c592012-12-20 03:48:24 +0000422 !strconcat(opstr, "\t$rd, $rt, $rs"),
Jack Carterec3199f2013-01-12 01:03:14 +0000423 [(set RC:$rd, (OpNode RC:$rt, CPURegsOpnd:$rs))], IIAlu, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000424
425// Load Upper Imediate
Akira Hatanaka8e719fa2012-12-21 22:46:07 +0000426class LoadUpper<string opstr, RegisterClass RC, Operand Imm>:
427 InstSE<(outs RC:$rt), (ins Imm:$imm16), !strconcat(opstr, "\t$rt, $imm16"),
428 [], IIAlu, FrmI>, IsAsCheapAsAMove {
Akira Hatanaka02365942012-04-03 02:51:09 +0000429 let neverHasSideEffects = 1;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000430 let isReMaterializable = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000431}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000432
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000433class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
434 InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> {
435 bits<21> addr;
436 let Inst{25-21} = addr{20-16};
437 let Inst{15-0} = addr{15-0};
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000438 let DecoderMethod = "DecodeMem";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000439}
440
Eric Christopher3c999a22007-10-26 04:00:13 +0000441// Memory Load/Store
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000442class Load<string opstr, SDPatternOperator OpNode, RegisterClass RC,
Akira Hatanakafd2cd0d2013-03-30 02:14:45 +0000443 Operand MemOpnd, ComplexPattern Addr> :
Akira Hatanaka16164652012-12-21 22:58:55 +0000444 InstSE<(outs RC:$rt), (ins MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"),
Akira Hatanakafd2cd0d2013-03-30 02:14:45 +0000445 [(set RC:$rt, (OpNode Addr:$addr))], NoItinerary, FrmI> {
Akira Hatanaka16164652012-12-21 22:58:55 +0000446 let DecoderMethod = "DecodeMem";
447 let canFoldAsLoad = 1;
Akira Hatanaka2cd7d3f2013-03-30 00:54:52 +0000448 let mayLoad = 1;
Akira Hatanaka16164652012-12-21 22:58:55 +0000449}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000450
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000451class Store<string opstr, SDPatternOperator OpNode, RegisterClass RC,
Akira Hatanakafd2cd0d2013-03-30 02:14:45 +0000452 Operand MemOpnd, ComplexPattern Addr> :
Akira Hatanaka16164652012-12-21 22:58:55 +0000453 InstSE<(outs), (ins RC:$rt, MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"),
Akira Hatanakafd2cd0d2013-03-30 02:14:45 +0000454 [(OpNode RC:$rt, Addr:$addr)], NoItinerary, FrmI> {
Akira Hatanaka16164652012-12-21 22:58:55 +0000455 let DecoderMethod = "DecodeMem";
Akira Hatanaka2cd7d3f2013-03-30 00:54:52 +0000456 let mayStore = 1;
Akira Hatanaka16164652012-12-21 22:58:55 +0000457}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000458
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000459multiclass LoadM<string opstr, RegisterClass RC,
Akira Hatanakafd2cd0d2013-03-30 02:14:45 +0000460 SDPatternOperator OpNode = null_frag,
461 ComplexPattern Addr = addr> {
462 def NAME : Load<opstr, OpNode, RC, mem, Addr>, Requires<[NotN64, HasStdEnc]>;
463 def _P8 : Load<opstr, OpNode, RC, mem64, Addr>,
464 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000465 let DecoderNamespace = "Mips64";
466 let isCodeGenOnly = 1;
467 }
Jia Liubb481f82012-02-28 07:46:26 +0000468}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000469
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000470multiclass StoreM<string opstr, RegisterClass RC,
Akira Hatanakafd2cd0d2013-03-30 02:14:45 +0000471 SDPatternOperator OpNode = null_frag,
472 ComplexPattern Addr = addr> {
473 def NAME : Store<opstr, OpNode, RC, mem, Addr>, Requires<[NotN64, HasStdEnc]>;
474 def _P8 : Store<opstr, OpNode, RC, mem64, Addr>,
475 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000476 let DecoderNamespace = "Mips64";
477 let isCodeGenOnly = 1;
478 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000479}
480
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000481// Load/Store Left/Right
482let canFoldAsLoad = 1 in
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000483class LoadLeftRight<string opstr, SDNode OpNode, RegisterClass RC,
484 Operand MemOpnd> :
485 InstSE<(outs RC:$rt), (ins MemOpnd:$addr, RC:$src),
486 !strconcat(opstr, "\t$rt, $addr"),
487 [(set RC:$rt, (OpNode addr:$addr, RC:$src))], NoItinerary, FrmI> {
488 let DecoderMethod = "DecodeMem";
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000489 string Constraints = "$src = $rt";
490}
491
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000492class StoreLeftRight<string opstr, SDNode OpNode, RegisterClass RC,
493 Operand MemOpnd>:
494 InstSE<(outs), (ins RC:$rt, MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"),
495 [(OpNode RC:$rt, addr:$addr)], NoItinerary, FrmI> {
496 let DecoderMethod = "DecodeMem";
497}
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000498
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000499multiclass LoadLeftRightM<string opstr, SDNode OpNode, RegisterClass RC> {
Craig Topper71ab7a72013-01-07 05:45:56 +0000500 def NAME : LoadLeftRight<opstr, OpNode, RC, mem>,
501 Requires<[NotN64, HasStdEnc]>;
502 def _P8 : LoadLeftRight<opstr, OpNode, RC, mem64>,
503 Requires<[IsN64, HasStdEnc]> {
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000504 let DecoderNamespace = "Mips64";
505 let isCodeGenOnly = 1;
506 }
507}
508
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000509multiclass StoreLeftRightM<string opstr, SDNode OpNode, RegisterClass RC> {
Craig Topper71ab7a72013-01-07 05:45:56 +0000510 def NAME : StoreLeftRight<opstr, OpNode, RC, mem>,
511 Requires<[NotN64, HasStdEnc]>;
512 def _P8 : StoreLeftRight<opstr, OpNode, RC, mem64>,
513 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000514 let DecoderNamespace = "Mips64";
515 let isCodeGenOnly = 1;
516 }
Akira Hatanaka421455f2011-11-23 22:19:28 +0000517}
518
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000519// Conditional Branch
Akira Hatanakac4889012012-12-20 04:10:13 +0000520class CBranch<string opstr, PatFrag cond_op, RegisterClass RC> :
521 InstSE<(outs), (ins RC:$rs, RC:$rt, brtarget:$offset),
522 !strconcat(opstr, "\t$rs, $rt, $offset"),
523 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$offset)], IIBranch,
524 FrmI> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000525 let isBranch = 1;
526 let isTerminator = 1;
527 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000528 let Defs = [AT];
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000529}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000530
Akira Hatanaka5c540252012-12-20 04:13:23 +0000531class CBranchZero<string opstr, PatFrag cond_op, RegisterClass RC> :
532 InstSE<(outs), (ins RC:$rs, brtarget:$offset),
533 !strconcat(opstr, "\t$rs, $offset"),
534 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$offset)], IIBranch, FrmI> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000535 let isBranch = 1;
536 let isTerminator = 1;
537 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000538 let Defs = [AT];
Eric Christopher3c999a22007-10-26 04:00:13 +0000539}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000540
Eric Christopher3c999a22007-10-26 04:00:13 +0000541// SetCC
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000542class SetCC_R<string opstr, PatFrag cond_op, RegisterClass RC> :
Jack Carterec3199f2013-01-12 01:03:14 +0000543 InstSE<(outs CPURegsOpnd:$rd), (ins RC:$rs, RC:$rt),
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000544 !strconcat(opstr, "\t$rd, $rs, $rt"),
Jack Carterec3199f2013-01-12 01:03:14 +0000545 [(set CPURegsOpnd:$rd, (cond_op RC:$rs, RC:$rt))], IIAlu, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000546
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000547class SetCC_I<string opstr, PatFrag cond_op, Operand Od, PatLeaf imm_type,
548 RegisterClass RC>:
Jack Carterec3199f2013-01-12 01:03:14 +0000549 InstSE<(outs CPURegsOpnd:$rt), (ins RC:$rs, Od:$imm16),
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000550 !strconcat(opstr, "\t$rt, $rs, $imm16"),
Jack Cartere72fac62013-01-18 20:15:06 +0000551 [(set CPURegsOpnd:$rt, (cond_op RC:$rs, imm_type:$imm16))],
552 IIAlu, FrmI>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000553
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000554// Jump
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000555class JumpFJ<DAGOperand opnd, string opstr, SDPatternOperator operator,
556 SDPatternOperator targetoperator> :
557 InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
558 [(operator targetoperator:$target)], IIBranch, FrmJ> {
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000559 let isTerminator=1;
560 let isBarrier=1;
561 let hasDelaySlot = 1;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000562 let DecoderMethod = "DecodeJumpTarget";
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000563 let Defs = [AT];
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000564}
565
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000566// Unconditional branch
Akira Hatanakac2306152012-12-20 04:22:39 +0000567class UncondBranch<string opstr> :
568 InstSE<(outs), (ins brtarget:$offset), !strconcat(opstr, "\t$offset"),
569 [(br bb:$offset)], IIBranch, FrmI> {
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000570 let isBranch = 1;
571 let isTerminator = 1;
572 let isBarrier = 1;
573 let hasDelaySlot = 1;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000574 let Predicates = [RelocPIC, HasStdEnc];
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000575 let Defs = [AT];
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000576}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000577
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000578// Base class for indirect branch and return instruction classes.
579let isTerminator=1, isBarrier=1, hasDelaySlot = 1 in
Akira Hatanaka1f027132012-10-19 21:11:03 +0000580class JumpFR<RegisterClass RC, SDPatternOperator operator = null_frag>:
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000581 InstSE<(outs), (ins RC:$rs), "jr\t$rs", [(operator RC:$rs)], IIBranch, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000582
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000583// Indirect branch
Akira Hatanaka1f027132012-10-19 21:11:03 +0000584class IndirectBranch<RegisterClass RC>: JumpFR<RC, brind> {
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000585 let isBranch = 1;
586 let isIndirectBranch = 1;
587}
588
589// Return instruction
Akira Hatanaka1f027132012-10-19 21:11:03 +0000590class RetBase<RegisterClass RC>: JumpFR<RC> {
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000591 let isReturn = 1;
592 let isCodeGenOnly = 1;
593 let hasCtrlDep = 1;
594 let hasExtraSrcRegAllocReq = 1;
595}
596
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000597// Jump and Link (Call)
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000598let isCall=1, hasDelaySlot=1, Defs = [RA] in {
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000599 class JumpLink<string opstr> :
600 InstSE<(outs), (ins calltarget:$target), !strconcat(opstr, "\t$target"),
601 [(MipsJmpLink imm:$target)], IIBranch, FrmJ> {
602 let DecoderMethod = "DecodeJumpTarget";
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000603 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000604
Akira Hatanaka0c664032013-02-07 19:48:00 +0000605 class JumpLinkRegPseudo<RegisterClass RC, Instruction JALRInst,
606 Register RetReg>:
607 PseudoSE<(outs), (ins RC:$rs), [(MipsJmpLink RC:$rs)], IIBranch>,
608 PseudoInstExpansion<(JALRInst RetReg, RC:$rs)>;
609
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000610 class JumpLinkReg<string opstr, RegisterClass RC>:
Akira Hatanaka0c664032013-02-07 19:48:00 +0000611 InstSE<(outs RC:$rd), (ins RC:$rs), !strconcat(opstr, "\t$rd, $rs"),
612 [], IIBranch, FrmR>;
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000613
Jack Carterec3199f2013-01-12 01:03:14 +0000614 class BGEZAL_FT<string opstr, RegisterOperand RO> :
615 InstSE<(outs), (ins RO:$rs, brtarget:$offset),
Akira Hatanakaaa7c9cd2012-12-21 23:15:59 +0000616 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI>;
617
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000618}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000619
Akira Hatanakaaa7c9cd2012-12-21 23:15:59 +0000620class BAL_FT :
621 InstSE<(outs), (ins brtarget:$offset), "bal\t$offset", [], IIBranch, FrmI> {
622 let isBranch = 1;
623 let isTerminator = 1;
624 let isBarrier = 1;
625 let hasDelaySlot = 1;
626 let Defs = [RA];
627}
628
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000629// Sync
630let hasSideEffects = 1 in
631class SYNC_FT :
632 InstSE<(outs), (ins i32imm:$stype), "sync $stype", [(MipsSync imm:$stype)],
633 NoItinerary, FrmOther>;
Akira Hatanakaaa7c9cd2012-12-21 23:15:59 +0000634
Eric Christopher3c999a22007-10-26 04:00:13 +0000635// Mul, Div
Jack Carterec3199f2013-01-12 01:03:14 +0000636class Mult<string opstr, InstrItinClass itin, RegisterOperand RO,
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000637 list<Register> DefRegs> :
Jack Carterec3199f2013-01-12 01:03:14 +0000638 InstSE<(outs), (ins RO:$rs, RO:$rt), !strconcat(opstr, "\t$rs, $rt"), [],
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000639 itin, FrmR> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000640 let isCommutable = 1;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000641 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000642 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000643}
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000644
Akira Hatanakaf5926fd2013-03-30 01:36:35 +0000645// Pseudo multiply/divide instruction with explicit accumulator register
646// operands.
647class MultDivPseudo<Instruction RealInst, RegisterClass R0, RegisterOperand R1,
648 SDPatternOperator OpNode, InstrItinClass Itin,
649 bit IsComm = 1, bit HasSideEffects = 0> :
650 PseudoSE<(outs R0:$ac), (ins R1:$rs, R1:$rt),
651 [(set R0:$ac, (OpNode R1:$rs, R1:$rt))], Itin>,
652 PseudoInstExpansion<(RealInst R1:$rs, R1:$rt)> {
653 let isCommutable = IsComm;
654 let hasSideEffects = HasSideEffects;
655}
656
657// Pseudo multiply add/sub instruction with explicit accumulator register
658// operands.
659class MAddSubPseudo<Instruction RealInst, SDPatternOperator OpNode>
660 : PseudoSE<(outs ACRegs:$ac),
661 (ins CPURegsOpnd:$rs, CPURegsOpnd:$rt, ACRegs:$acin),
662 [(set ACRegs:$ac,
663 (OpNode CPURegsOpnd:$rs, CPURegsOpnd:$rt, ACRegs:$acin))],
664 IIImul>,
665 PseudoInstExpansion<(RealInst CPURegsOpnd:$rs, CPURegsOpnd:$rt)> {
666 string Constraints = "$acin = $ac";
667}
668
669class Div<string opstr, InstrItinClass itin, RegisterOperand RO,
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000670 list<Register> DefRegs> :
Akira Hatanakaf5926fd2013-03-30 01:36:35 +0000671 InstSE<(outs), (ins RO:$rs, RO:$rt), !strconcat(opstr, "\t$$zero, $rs, $rt"),
672 [], itin, FrmR> {
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000673 let Defs = DefRegs;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000674}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000675
Eric Christopher3c999a22007-10-26 04:00:13 +0000676// Move from Hi/Lo
Akira Hatanaka7de001b2012-12-21 22:39:17 +0000677class MoveFromLOHI<string opstr, RegisterClass RC, list<Register> UseRegs>:
678 InstSE<(outs RC:$rd), (ins), !strconcat(opstr, "\t$rd"), [], IIHiLo, FrmR> {
Akira Hatanaka89d30662011-10-17 18:24:15 +0000679 let Uses = UseRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000680 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000681}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000682
Akira Hatanaka7de001b2012-12-21 22:39:17 +0000683class MoveToLOHI<string opstr, RegisterClass RC, list<Register> DefRegs>:
684 InstSE<(outs), (ins RC:$rs), !strconcat(opstr, "\t$rs"), [], IIHiLo, FrmR> {
Akira Hatanaka89d30662011-10-17 18:24:15 +0000685 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000686 let neverHasSideEffects = 1;
Akira Hatanaka36787932011-10-03 19:28:44 +0000687}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000688
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000689class EffectiveAddress<string opstr, RegisterClass RC, Operand Mem> :
690 InstSE<(outs RC:$rt), (ins Mem:$addr), !strconcat(opstr, "\t$rt, $addr"),
691 [(set RC:$rt, addr:$addr)], NoItinerary, FrmI> {
692 let isCodeGenOnly = 1;
693 let DecoderMethod = "DecodeMem";
Jack Carter61de70d2012-08-06 23:29:06 +0000694}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000695
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000696// Count Leading Ones/Zeros in Word
Jack Carterec3199f2013-01-12 01:03:14 +0000697class CountLeading0<string opstr, RegisterOperand RO>:
698 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
699 [(set RO:$rd, (ctlz RO:$rs))], IIAlu, FrmR>,
Akira Hatanaka35242e22012-12-21 22:43:58 +0000700 Requires<[HasBitCount, HasStdEnc]>;
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000701
Jack Carterec3199f2013-01-12 01:03:14 +0000702class CountLeading1<string opstr, RegisterOperand RO>:
703 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
704 [(set RO:$rd, (ctlz (not RO:$rs)))], IIAlu, FrmR>,
Akira Hatanaka35242e22012-12-21 22:43:58 +0000705 Requires<[HasBitCount, HasStdEnc]>;
706
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000707
708// Sign Extend in Register.
Akira Hatanaka8aaed992012-12-21 22:41:52 +0000709class SignExtInReg<string opstr, ValueType vt, RegisterClass RC> :
710 InstSE<(outs RC:$rd), (ins RC:$rt), !strconcat(opstr, "\t$rd, $rt"),
711 [(set RC:$rd, (sext_inreg RC:$rt, vt))], NoItinerary, FrmR> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000712 let Predicates = [HasSEInReg, HasStdEnc];
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000713}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000714
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000715// Subword Swap
Jack Carterec3199f2013-01-12 01:03:14 +0000716class SubwordSwap<string opstr, RegisterOperand RO>:
717 InstSE<(outs RO:$rd), (ins RO:$rt), !strconcat(opstr, "\t$rd, $rt"), [],
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000718 NoItinerary, FrmR> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000719 let Predicates = [HasSwap, HasStdEnc];
Akira Hatanaka02365942012-04-03 02:51:09 +0000720 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000721}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000722
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000723// Read Hardware
Jack Carterec3199f2013-01-12 01:03:14 +0000724class ReadHardware<RegisterClass CPURegClass, RegisterOperand RO> :
725 InstSE<(outs CPURegClass:$rt), (ins RO:$rd), "rdhwr\t$rt, $rd", [],
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000726 IIAlu, FrmR>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000727
Akira Hatanaka667645f2011-08-17 22:59:46 +0000728// Ext and Ins
Jack Carterec3199f2013-01-12 01:03:14 +0000729class ExtBase<string opstr, RegisterOperand RO>:
730 InstSE<(outs RO:$rt), (ins RO:$rs, uimm16:$pos, size_ext:$size),
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000731 !strconcat(opstr, " $rt, $rs, $pos, $size"),
Jack Carterec3199f2013-01-12 01:03:14 +0000732 [(set RO:$rt, (MipsExt RO:$rs, imm:$pos, imm:$size))], NoItinerary,
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000733 FrmR> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000734 let Predicates = [HasMips32r2, HasStdEnc];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000735}
736
Jack Carterec3199f2013-01-12 01:03:14 +0000737class InsBase<string opstr, RegisterOperand RO>:
738 InstSE<(outs RO:$rt), (ins RO:$rs, uimm16:$pos, size_ins:$size, RO:$src),
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000739 !strconcat(opstr, " $rt, $rs, $pos, $size"),
Jack Carterec3199f2013-01-12 01:03:14 +0000740 [(set RO:$rt, (MipsIns RO:$rs, imm:$pos, imm:$size, RO:$src))],
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000741 NoItinerary, FrmR> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000742 let Predicates = [HasMips32r2, HasStdEnc];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000743 let Constraints = "$src = $rt";
Akira Hatanaka667645f2011-08-17 22:59:46 +0000744}
745
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000746// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000747class Atomic2Ops<PatFrag Op, RegisterClass DRC, RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000748 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr),
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000749 [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000750
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000751multiclass Atomic2Ops32<PatFrag Op> {
Craig Topper71ab7a72013-01-07 05:45:56 +0000752 def NAME : Atomic2Ops<Op, CPURegs, CPURegs>, Requires<[NotN64, HasStdEnc]>;
753 def _P8 : Atomic2Ops<Op, CPURegs, CPU64Regs>,
754 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000755 let DecoderNamespace = "Mips64";
756 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000757}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000758
759// Atomic Compare & Swap.
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000760class AtomicCmpSwap<PatFrag Op, RegisterClass DRC, RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000761 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap),
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000762 [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000763
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000764multiclass AtomicCmpSwap32<PatFrag Op> {
Craig Topper71ab7a72013-01-07 05:45:56 +0000765 def NAME : AtomicCmpSwap<Op, CPURegs, CPURegs>,
766 Requires<[NotN64, HasStdEnc]>;
767 def _P8 : AtomicCmpSwap<Op, CPURegs, CPU64Regs>,
768 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000769 let DecoderNamespace = "Mips64";
770 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000771}
772
Jack Carterec3199f2013-01-12 01:03:14 +0000773class LLBase<string opstr, RegisterOperand RO, Operand Mem> :
774 InstSE<(outs RO:$rt), (ins Mem:$addr), !strconcat(opstr, "\t$rt, $addr"),
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000775 [], NoItinerary, FrmI> {
776 let DecoderMethod = "DecodeMem";
Akira Hatanaka59068062011-11-11 04:14:30 +0000777 let mayLoad = 1;
778}
779
Jack Carterec3199f2013-01-12 01:03:14 +0000780class SCBase<string opstr, RegisterOperand RO, Operand Mem> :
781 InstSE<(outs RO:$dst), (ins RO:$rt, Mem:$addr),
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000782 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
783 let DecoderMethod = "DecodeMem";
Akira Hatanaka59068062011-11-11 04:14:30 +0000784 let mayStore = 1;
785 let Constraints = "$rt = $dst";
786}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000787
Akira Hatanaka5f560bb2013-01-04 19:13:49 +0000788class MFC3OP<dag outs, dag ins, string asmstr> :
789 InstSE<outs, ins, asmstr, [], NoItinerary, FrmFR>;
790
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000791//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000792// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000793//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000794
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000795// Return RA.
796let isReturn=1, isTerminator=1, hasDelaySlot=1, isBarrier=1, hasCtrlDep=1 in
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000797def RetRA : PseudoSE<(outs), (ins), [(MipsRet)]>;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000798
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000799let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
800def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins i32imm:$amt),
Chris Lattnere563bbc2008-10-11 22:08:30 +0000801 [(callseq_start timm:$amt)]>;
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000802def ADJCALLSTACKUP : MipsPseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2),
Chris Lattnere563bbc2008-10-11 22:08:30 +0000803 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000804}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000805
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000806let usesCustomInserter = 1 in {
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000807 defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8>;
808 defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16>;
809 defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32>;
810 defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8>;
811 defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16>;
812 defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32>;
813 defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8>;
814 defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16>;
815 defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32>;
816 defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8>;
817 defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16>;
818 defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32>;
819 defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8>;
820 defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16>;
821 defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32>;
822 defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8>;
823 defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16>;
824 defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000825
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000826 defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8>;
827 defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16>;
828 defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000829
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000830 defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8>;
831 defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16>;
832 defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000833}
834
Akira Hatanaka2cd7d3f2013-03-30 00:54:52 +0000835/// Pseudo instructions for loading, storing and copying accumulator registers.
836let isPseudo = 1 in {
837 defm LOAD_AC64 : LoadM<"load_ac64", ACRegs>;
838 defm STORE_AC64 : StoreM<"store_ac64", ACRegs>;
839}
840
841def COPY_AC64 : PseudoSE<(outs ACRegs:$dst), (ins ACRegs:$src), []>;
842
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000843//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000844// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000845//===----------------------------------------------------------------------===//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000846//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000847// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000848//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000849
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000850/// Arithmetic Instructions (ALU Immediate)
Jack Carterec3199f2013-01-12 01:03:14 +0000851def ADDiu : ArithLogicI<"addiu", simm16, CPURegsOpnd, immSExt16, add>,
Akira Hatanakaab48c502012-12-20 03:40:03 +0000852 ADDI_FM<0x9>, IsAsCheapAsAMove;
Jack Carterec3199f2013-01-12 01:03:14 +0000853def ADDi : ArithLogicI<"addi", simm16, CPURegsOpnd>, ADDI_FM<0x8>;
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000854def SLTi : SetCC_I<"slti", setlt, simm16, immSExt16, CPURegs>, SLTI_FM<0xa>;
855def SLTiu : SetCC_I<"sltiu", setult, simm16, immSExt16, CPURegs>, SLTI_FM<0xb>;
Jack Cartere72fac62013-01-18 20:15:06 +0000856def ANDi : ArithLogicI<"andi", uimm16, CPURegsOpnd, immZExt16, and>,
857 ADDI_FM<0xc>;
858def ORi : ArithLogicI<"ori", uimm16, CPURegsOpnd, immZExt16, or>,
859 ADDI_FM<0xd>;
860def XORi : ArithLogicI<"xori", uimm16, CPURegsOpnd, immZExt16, xor>,
861 ADDI_FM<0xe>;
Akira Hatanaka8e719fa2012-12-21 22:46:07 +0000862def LUi : LoadUpper<"lui", CPURegs, uimm16>, LUI_FM;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000863
864/// Arithmetic Instructions (3-Operand, R-Type)
Jack Carterec3199f2013-01-12 01:03:14 +0000865def ADDu : ArithLogicR<"addu", CPURegsOpnd, 1, IIAlu, add>, ADD_FM<0, 0x21>;
866def SUBu : ArithLogicR<"subu", CPURegsOpnd, 0, IIAlu, sub>, ADD_FM<0, 0x23>;
867def MUL : ArithLogicR<"mul", CPURegsOpnd, 1, IIImul, mul>, ADD_FM<0x1c, 2>;
868def ADD : ArithLogicR<"add", CPURegsOpnd>, ADD_FM<0, 0x20>;
869def SUB : ArithLogicR<"sub", CPURegsOpnd>, ADD_FM<0, 0x22>;
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000870def SLT : SetCC_R<"slt", setlt, CPURegs>, ADD_FM<0, 0x2a>;
871def SLTu : SetCC_R<"sltu", setult, CPURegs>, ADD_FM<0, 0x2b>;
Jack Carterec3199f2013-01-12 01:03:14 +0000872def AND : ArithLogicR<"and", CPURegsOpnd, 1, IIAlu, and>, ADD_FM<0, 0x24>;
873def OR : ArithLogicR<"or", CPURegsOpnd, 1, IIAlu, or>, ADD_FM<0, 0x25>;
874def XOR : ArithLogicR<"xor", CPURegsOpnd, 1, IIAlu, xor>, ADD_FM<0, 0x26>;
875def NOR : LogicNOR<"nor", CPURegsOpnd>, ADD_FM<0, 0x27>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000876
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000877/// Shift Instructions
Jack Cartere72fac62013-01-18 20:15:06 +0000878def SLL : shift_rotate_imm<"sll", shamt, CPURegsOpnd, shl, immZExt5>,
879 SRA_FM<0, 0>;
880def SRL : shift_rotate_imm<"srl", shamt, CPURegsOpnd, srl, immZExt5>,
881 SRA_FM<2, 0>;
882def SRA : shift_rotate_imm<"sra", shamt, CPURegsOpnd, sra, immZExt5>,
883 SRA_FM<3, 0>;
Jack Carterec3199f2013-01-12 01:03:14 +0000884def SLLV : shift_rotate_reg<"sllv", CPURegsOpnd, shl>, SRLV_FM<4, 0>;
885def SRLV : shift_rotate_reg<"srlv", CPURegsOpnd, srl>, SRLV_FM<6, 0>;
886def SRAV : shift_rotate_reg<"srav", CPURegsOpnd, sra>, SRLV_FM<7, 0>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000887
888// Rotate Instructions
Akira Hatanaka249330e2012-12-07 03:06:09 +0000889let Predicates = [HasMips32r2, HasStdEnc] in {
Jack Carterec3199f2013-01-12 01:03:14 +0000890 def ROTR : shift_rotate_imm<"rotr", shamt, CPURegsOpnd, rotr, immZExt5>,
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000891 SRA_FM<2, 1>;
Jack Carterec3199f2013-01-12 01:03:14 +0000892 def ROTRV : shift_rotate_reg<"rotrv", CPURegsOpnd, rotr>, SRLV_FM<6, 1>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000893}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000894
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000895/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000896/// aligned
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000897defm LB : LoadM<"lb", CPURegs, sextloadi8>, LW_FM<0x20>;
Akira Hatanakafd2cd0d2013-03-30 02:14:45 +0000898defm LBu : LoadM<"lbu", CPURegs, zextloadi8, addrDefault>, LW_FM<0x24>;
899defm LH : LoadM<"lh", CPURegs, sextloadi16, addrDefault>, LW_FM<0x21>;
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000900defm LHu : LoadM<"lhu", CPURegs, zextloadi16>, LW_FM<0x25>;
Akira Hatanakafd2cd0d2013-03-30 02:14:45 +0000901defm LW : LoadM<"lw", CPURegs, load, addrDefault>, LW_FM<0x23>;
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000902defm SB : StoreM<"sb", CPURegs, truncstorei8>, LW_FM<0x28>;
903defm SH : StoreM<"sh", CPURegs, truncstorei16>, LW_FM<0x29>;
904defm SW : StoreM<"sw", CPURegs, store>, LW_FM<0x2b>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000905
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000906/// load/store left/right
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000907defm LWL : LoadLeftRightM<"lwl", MipsLWL, CPURegs>, LW_FM<0x22>;
908defm LWR : LoadLeftRightM<"lwr", MipsLWR, CPURegs>, LW_FM<0x26>;
909defm SWL : StoreLeftRightM<"swl", MipsSWL, CPURegs>, LW_FM<0x2a>;
910defm SWR : StoreLeftRightM<"swr", MipsSWR, CPURegs>, LW_FM<0x2e>;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000911
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000912def SYNC : SYNC_FT, SYNC_FM;
Akira Hatanakadb548262011-07-19 23:30:50 +0000913
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000914/// Load-linked, Store-conditional
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000915let Predicates = [NotN64, HasStdEnc] in {
Jack Carterec3199f2013-01-12 01:03:14 +0000916 def LL : LLBase<"ll", CPURegsOpnd, mem>, LW_FM<0x30>;
917 def SC : SCBase<"sc", CPURegsOpnd, mem>, LW_FM<0x38>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000918}
919
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000920let Predicates = [IsN64, HasStdEnc], DecoderNamespace = "Mips64" in {
Jack Carterec3199f2013-01-12 01:03:14 +0000921 def LL_P8 : LLBase<"ll", CPURegsOpnd, mem64>, LW_FM<0x30>;
922 def SC_P8 : SCBase<"sc", CPURegsOpnd, mem64>, LW_FM<0x38>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000923}
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000924
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000925/// Jump and Branch Instructions
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000926def J : JumpFJ<jmptarget, "j", br, bb>, FJ<2>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000927 Requires<[RelocStatic, HasStdEnc]>, IsBranch;
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000928def JR : IndirectBranch<CPURegs>, MTLO_FM<8>;
Akira Hatanakac2306152012-12-20 04:22:39 +0000929def B : UncondBranch<"b">, B_FM;
Akira Hatanakac4889012012-12-20 04:10:13 +0000930def BEQ : CBranch<"beq", seteq, CPURegs>, BEQ_FM<4>;
931def BNE : CBranch<"bne", setne, CPURegs>, BEQ_FM<5>;
Akira Hatanaka5c540252012-12-20 04:13:23 +0000932def BGEZ : CBranchZero<"bgez", setge, CPURegs>, BGEZ_FM<1, 1>;
933def BGTZ : CBranchZero<"bgtz", setgt, CPURegs>, BGEZ_FM<7, 0>;
934def BLEZ : CBranchZero<"blez", setle, CPURegs>, BGEZ_FM<6, 0>;
935def BLTZ : CBranchZero<"bltz", setlt, CPURegs>, BGEZ_FM<1, 0>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000936
Akira Hatanakaaa7c9cd2012-12-21 23:15:59 +0000937def BAL_BR: BAL_FT, BAL_FM;
Akira Hatanaka60287962012-07-21 03:30:44 +0000938
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000939def JAL : JumpLink<"jal">, FJ<3>;
940def JALR : JumpLinkReg<"jalr", CPURegs>, JALR_FM;
Akira Hatanaka0c664032013-02-07 19:48:00 +0000941def JALRPseudo : JumpLinkRegPseudo<CPURegs, JALR, RA>;
Jack Carterec3199f2013-01-12 01:03:14 +0000942def BGEZAL : BGEZAL_FT<"bgezal", CPURegsOpnd>, BGEZAL_FM<0x11>;
943def BLTZAL : BGEZAL_FT<"bltzal", CPURegsOpnd>, BGEZAL_FM<0x10>;
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000944def TAILCALL : JumpFJ<calltarget, "j", MipsTailCall, imm>, FJ<2>, IsTailCall;
945def TAILCALL_R : JumpFR<CPURegs, MipsTailCall>, MTLO_FM<8>, IsTailCall;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000946
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000947def RET : RetBase<CPURegs>, MTLO_FM<8>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000948
Akira Hatanaka544cc212013-01-30 00:26:49 +0000949// Exception handling related node and instructions.
950// The conversion sequence is:
951// ISD::EH_RETURN -> MipsISD::EH_RETURN ->
952// MIPSeh_return -> (stack change + indirect branch)
953//
954// MIPSeh_return takes the place of regular return instruction
955// but takes two arguments (V1, V0) which are used for storing
956// the offset and return address respectively.
957def SDT_MipsEHRET : SDTypeProfile<0, 2, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
958
959def MIPSehret : SDNode<"MipsISD::EH_RETURN", SDT_MipsEHRET,
960 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
961
962let Uses = [V0, V1], isTerminator = 1, isReturn = 1, isBarrier = 1 in {
963 def MIPSeh_return32 : MipsPseudo<(outs), (ins CPURegs:$spoff, CPURegs:$dst),
964 [(MIPSehret CPURegs:$spoff, CPURegs:$dst)]>;
965 def MIPSeh_return64 : MipsPseudo<(outs), (ins CPU64Regs:$spoff,
966 CPU64Regs:$dst),
967 [(MIPSehret CPU64Regs:$spoff, CPU64Regs:$dst)]>;
968}
969
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000970/// Multiply and Divide Instructions.
Jack Carterec3199f2013-01-12 01:03:14 +0000971def MULT : Mult<"mult", IIImul, CPURegsOpnd, [HI, LO]>, MULT_FM<0, 0x18>;
972def MULTu : Mult<"multu", IIImul, CPURegsOpnd, [HI, LO]>, MULT_FM<0, 0x19>;
Akira Hatanakaf5926fd2013-03-30 01:36:35 +0000973def PseudoMULT : MultDivPseudo<MULT, ACRegs, CPURegsOpnd, MipsMult, IIImul>;
974def PseudoMULTu : MultDivPseudo<MULTu, ACRegs, CPURegsOpnd, MipsMultu, IIImul>;
975def SDIV : Div<"div", IIIdiv, CPURegsOpnd, [HI, LO]>, MULT_FM<0, 0x1a>;
976def UDIV : Div<"divu", IIIdiv, CPURegsOpnd, [HI, LO]>, MULT_FM<0, 0x1b>;
977def PseudoSDIV : MultDivPseudo<SDIV, ACRegs, CPURegsOpnd, MipsDivRem, IIIdiv, 0>;
978def PseudoUDIV : MultDivPseudo<UDIV, ACRegs, CPURegsOpnd, MipsDivRemU, IIIdiv,
979 0>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000980
Akira Hatanaka7de001b2012-12-21 22:39:17 +0000981def MTHI : MoveToLOHI<"mthi", CPURegs, [HI]>, MTLO_FM<0x11>;
982def MTLO : MoveToLOHI<"mtlo", CPURegs, [LO]>, MTLO_FM<0x13>;
983def MFHI : MoveFromLOHI<"mfhi", CPURegs, [HI]>, MFLO_FM<0x10>;
984def MFLO : MoveFromLOHI<"mflo", CPURegs, [LO]>, MFLO_FM<0x12>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000985
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000986/// Sign Ext In Register Instructions.
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000987def SEB : SignExtInReg<"seb", i8, CPURegs>, SEB_FM<0x10, 0x20>;
988def SEH : SignExtInReg<"seh", i16, CPURegs>, SEB_FM<0x18, 0x20>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000989
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000990/// Count Leading
Jack Carterec3199f2013-01-12 01:03:14 +0000991def CLZ : CountLeading0<"clz", CPURegsOpnd>, CLO_FM<0x20>;
992def CLO : CountLeading1<"clo", CPURegsOpnd>, CLO_FM<0x21>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000993
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000994/// Word Swap Bytes Within Halfwords
Jack Carterec3199f2013-01-12 01:03:14 +0000995def WSBH : SubwordSwap<"wsbh", CPURegsOpnd>, SEB_FM<2, 0x20>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000996
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000997/// No operation.
Akira Hatanaka6c59c9f2013-02-06 21:50:15 +0000998def NOP : PseudoSE<(outs), (ins), []>, PseudoInstExpansion<(SLL ZERO, ZERO, 0)>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000999
Eric Christopher3c999a22007-10-26 04:00:13 +00001000// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +00001001// instructions. The same not happens for stack address copies, so an
1002// add op with mem ComplexPattern is used and the stack address copy
1003// can be matched. It's similar to Sparc LEA_ADDRi
Akira Hatanakadbf51ee2012-12-21 23:21:32 +00001004def LEA_ADDiu : EffectiveAddress<"addiu", CPURegs, mem_ea>, LW_FM<9>;
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +00001005
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001006// MADD*/MSUB*
Akira Hatanakaf5926fd2013-03-30 01:36:35 +00001007def MADD : MArithR<"madd", 1>, MULT_FM<0x1c, 0>;
1008def MADDU : MArithR<"maddu", 1>, MULT_FM<0x1c, 1>;
1009def MSUB : MArithR<"msub">, MULT_FM<0x1c, 4>;
1010def MSUBU : MArithR<"msubu">, MULT_FM<0x1c, 5>;
1011def PseudoMADD : MAddSubPseudo<MADD, MipsMAdd>;
1012def PseudoMADDU : MAddSubPseudo<MADDU, MipsMAddu>;
1013def PseudoMSUB : MAddSubPseudo<MSUB, MipsMSub>;
1014def PseudoMSUBU : MAddSubPseudo<MSUBU, MipsMSubu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001015
Jack Carterec3199f2013-01-12 01:03:14 +00001016def RDHWR : ReadHardware<CPURegs, HWRegsOpnd>, RDHWR_FM;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001017
Jack Carterec3199f2013-01-12 01:03:14 +00001018def EXT : ExtBase<"ext", CPURegsOpnd>, EXT_FM<0>;
1019def INS : InsBase<"ins", CPURegsOpnd>, EXT_FM<4>;
Akira Hatanakabb15e112011-08-17 02:05:42 +00001020
Akira Hatanakaa8215f42012-12-21 22:33:43 +00001021/// Move Control Registers From/To CPU Registers
Jack Cartere72fac62013-01-18 20:15:06 +00001022def MFC0_3OP : MFC3OP<(outs CPURegsOpnd:$rt),
1023 (ins CPURegsOpnd:$rd, uimm16:$sel),
Akira Hatanaka5f560bb2013-01-04 19:13:49 +00001024 "mfc0\t$rt, $rd, $sel">, MFC3OP_FM<0x10, 0>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +00001025
Jack Cartere72fac62013-01-18 20:15:06 +00001026def MTC0_3OP : MFC3OP<(outs CPURegsOpnd:$rd, uimm16:$sel),
1027 (ins CPURegsOpnd:$rt),
Akira Hatanaka5f560bb2013-01-04 19:13:49 +00001028 "mtc0\t$rt, $rd, $sel">, MFC3OP_FM<0x10, 4>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +00001029
Jack Cartere72fac62013-01-18 20:15:06 +00001030def MFC2_3OP : MFC3OP<(outs CPURegsOpnd:$rt),
1031 (ins CPURegsOpnd:$rd, uimm16:$sel),
Akira Hatanaka5f560bb2013-01-04 19:13:49 +00001032 "mfc2\t$rt, $rd, $sel">, MFC3OP_FM<0x12, 0>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +00001033
Jack Cartere72fac62013-01-18 20:15:06 +00001034def MTC2_3OP : MFC3OP<(outs CPURegsOpnd:$rd, uimm16:$sel),
1035 (ins CPURegsOpnd:$rt),
Akira Hatanaka5f560bb2013-01-04 19:13:49 +00001036 "mtc2\t$rt, $rd, $sel">, MFC3OP_FM<0x12, 4>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +00001037
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001038//===----------------------------------------------------------------------===//
Jack Carter04376eb2012-09-07 01:42:38 +00001039// Instruction aliases
1040//===----------------------------------------------------------------------===//
Jack Carter37ef65b2013-02-05 08:32:10 +00001041def : InstAlias<"move $dst, $src",
1042 (ADDu CPURegsOpnd:$dst, CPURegsOpnd:$src,ZERO), 1>,
1043 Requires<[NotMips64]>;
1044def : InstAlias<"move $dst, $src",
Akira Hatanaka1ae08e02013-03-04 22:25:01 +00001045 (OR CPURegsOpnd:$dst, CPURegsOpnd:$src,ZERO), 1>,
Jack Carter37ef65b2013-02-05 08:32:10 +00001046 Requires<[NotMips64]>;
1047def : InstAlias<"bal $offset", (BGEZAL RA, brtarget:$offset), 1>;
Jack Carterec3199f2013-01-12 01:03:14 +00001048def : InstAlias<"addu $rs, $rt, $imm",
Jack Carter37ef65b2013-02-05 08:32:10 +00001049 (ADDiu CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm), 0>;
Jack Carterec3199f2013-01-12 01:03:14 +00001050def : InstAlias<"add $rs, $rt, $imm",
Jack Carter37ef65b2013-02-05 08:32:10 +00001051 (ADDi CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm), 0>;
Jack Carterec3199f2013-01-12 01:03:14 +00001052def : InstAlias<"and $rs, $rt, $imm",
Jack Carter37ef65b2013-02-05 08:32:10 +00001053 (ANDi CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm), 0>;
1054def : InstAlias<"j $rs", (JR CPURegs:$rs), 0>,
1055 Requires<[NotMips64]>;
Akira Hatanaka0c664032013-02-07 19:48:00 +00001056def : InstAlias<"jalr $rs", (JALR RA, CPURegs:$rs)>, Requires<[NotMips64]>;
Jack Carter94fcfaf2013-03-28 23:02:21 +00001057def : InstAlias<"jal $rs", (JALR RA, CPURegs:$rs), 0>, Requires<[NotMips64]>;
1058def : InstAlias<"jal $rd,$rs", (JALR CPURegs:$rd, CPURegs:$rs), 0>,
1059 Requires<[NotMips64]>;
Jack Carter37ef65b2013-02-05 08:32:10 +00001060def : InstAlias<"not $rt, $rs",
1061 (NOR CPURegsOpnd:$rt, CPURegsOpnd:$rs, ZERO), 1>;
1062def : InstAlias<"neg $rt, $rs",
1063 (SUB CPURegsOpnd:$rt, ZERO, CPURegsOpnd:$rs), 1>;
1064def : InstAlias<"negu $rt, $rs",
1065 (SUBu CPURegsOpnd:$rt, ZERO, CPURegsOpnd:$rs), 1>;
Jack Carterec3199f2013-01-12 01:03:14 +00001066def : InstAlias<"slt $rs, $rt, $imm",
Jack Carter37ef65b2013-02-05 08:32:10 +00001067 (SLTi CPURegsOpnd:$rs, CPURegs:$rt, simm16:$imm), 0>;
Jack Carterec3199f2013-01-12 01:03:14 +00001068def : InstAlias<"xor $rs, $rt, $imm",
Jack Carter37ef65b2013-02-05 08:32:10 +00001069 (XORi CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm), 0>,
1070 Requires<[NotMips64]>;
Jack Carteraf7da5c2013-03-28 23:45:13 +00001071def : InstAlias<"or $rs, $rt, $imm",
1072 (ORi CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm), 0>,
1073 Requires<[NotMips64]>;
Jack Carter37ef65b2013-02-05 08:32:10 +00001074def : InstAlias<"nop", (SLL ZERO, ZERO, 0), 1>;
1075def : InstAlias<"mfc0 $rt, $rd",
1076 (MFC0_3OP CPURegsOpnd:$rt, CPURegsOpnd:$rd, 0), 0>;
1077def : InstAlias<"mtc0 $rt, $rd",
1078 (MTC0_3OP CPURegsOpnd:$rd, 0, CPURegsOpnd:$rt), 0>;
1079def : InstAlias<"mfc2 $rt, $rd",
1080 (MFC2_3OP CPURegsOpnd:$rt, CPURegsOpnd:$rd, 0), 0>;
1081def : InstAlias<"mtc2 $rt, $rd",
1082 (MTC2_3OP CPURegsOpnd:$rd, 0, CPURegsOpnd:$rt), 0>;
Jack Carter04376eb2012-09-07 01:42:38 +00001083
1084//===----------------------------------------------------------------------===//
Akira Hatanakaa8215f42012-12-21 22:33:43 +00001085// Assembler Pseudo Instructions
1086//===----------------------------------------------------------------------===//
1087
Jack Carterec3199f2013-01-12 01:03:14 +00001088class LoadImm32< string instr_asm, Operand Od, RegisterOperand RO> :
1089 MipsAsmPseudoInst<(outs RO:$rt), (ins Od:$imm32),
Akira Hatanakaa8215f42012-12-21 22:33:43 +00001090 !strconcat(instr_asm, "\t$rt, $imm32")> ;
Jack Carterec3199f2013-01-12 01:03:14 +00001091def LoadImm32Reg : LoadImm32<"li", shamt,CPURegsOpnd>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +00001092
Jack Carterec3199f2013-01-12 01:03:14 +00001093class LoadAddress<string instr_asm, Operand MemOpnd, RegisterOperand RO> :
1094 MipsAsmPseudoInst<(outs RO:$rt), (ins MemOpnd:$addr),
Akira Hatanakaa8215f42012-12-21 22:33:43 +00001095 !strconcat(instr_asm, "\t$rt, $addr")> ;
Jack Carterec3199f2013-01-12 01:03:14 +00001096def LoadAddr32Reg : LoadAddress<"la", mem, CPURegsOpnd>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +00001097
Jack Carterec3199f2013-01-12 01:03:14 +00001098class LoadAddressImm<string instr_asm, Operand Od, RegisterOperand RO> :
1099 MipsAsmPseudoInst<(outs RO:$rt), (ins Od:$imm32),
Akira Hatanakaa8215f42012-12-21 22:33:43 +00001100 !strconcat(instr_asm, "\t$rt, $imm32")> ;
Jack Carterec3199f2013-01-12 01:03:14 +00001101def LoadAddr32Imm : LoadAddressImm<"la", shamt,CPURegsOpnd>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +00001102
1103
1104
1105//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001106// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001107//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001108
Akira Hatanaka175f0fd2013-03-30 02:01:48 +00001109// Load/store pattern templates.
1110class LoadRegImmPat<Instruction LoadInst, ValueType ValTy, PatFrag Node> :
1111 MipsPat<(ValTy (Node addrRegImm:$a)), (LoadInst addrRegImm:$a)>;
1112
1113class StoreRegImmPat<Instruction StoreInst, ValueType ValTy> :
1114 MipsPat<(store ValTy:$v, addrRegImm:$a), (StoreInst ValTy:$v, addrRegImm:$a)>;
1115
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001116// Small immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001117def : MipsPat<(i32 immSExt16:$in),
1118 (ADDiu ZERO, imm:$in)>;
1119def : MipsPat<(i32 immZExt16:$in),
1120 (ORi ZERO, imm:$in)>;
1121def : MipsPat<(i32 immLow16Zero:$in),
1122 (LUi (HI16 imm:$in))>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001123
1124// Arbitrary immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001125def : MipsPat<(i32 imm:$imm),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001126 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
1127
Akira Hatanaka14180452012-06-14 21:03:23 +00001128// Carry MipsPatterns
1129def : MipsPat<(subc CPURegs:$lhs, CPURegs:$rhs),
1130 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
1131def : MipsPat<(addc CPURegs:$lhs, CPURegs:$rhs),
1132 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
1133def : MipsPat<(addc CPURegs:$src, immSExt16:$imm),
1134 (ADDiu CPURegs:$src, imm:$imm)>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001135
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001136// Call
Akira Hatanaka14180452012-06-14 21:03:23 +00001137def : MipsPat<(MipsJmpLink (i32 tglobaladdr:$dst)),
1138 (JAL tglobaladdr:$dst)>;
1139def : MipsPat<(MipsJmpLink (i32 texternalsym:$dst)),
1140 (JAL texternalsym:$dst)>;
1141//def : MipsPat<(MipsJmpLink CPURegs:$dst),
1142// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001143
Akira Hatanakae0509022012-10-19 21:30:15 +00001144// Tail call
1145def : MipsPat<(MipsTailCall (iPTR tglobaladdr:$dst)),
1146 (TAILCALL tglobaladdr:$dst)>;
1147def : MipsPat<(MipsTailCall (iPTR texternalsym:$dst)),
1148 (TAILCALL texternalsym:$dst)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001149// hi/lo relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001150def : MipsPat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
1151def : MipsPat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
1152def : MipsPat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
1153def : MipsPat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
1154def : MipsPat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001155def : MipsPat<(MipsHi texternalsym:$in), (LUi texternalsym:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001156
Akira Hatanaka14180452012-06-14 21:03:23 +00001157def : MipsPat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
1158def : MipsPat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
1159def : MipsPat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
1160def : MipsPat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
1161def : MipsPat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001162def : MipsPat<(MipsLo texternalsym:$in), (ADDiu ZERO, texternalsym:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001163
Akira Hatanaka14180452012-06-14 21:03:23 +00001164def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
1165 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
1166def : MipsPat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
1167 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
1168def : MipsPat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
1169 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
1170def : MipsPat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
1171 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
1172def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)),
1173 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001174
1175// gp_rel relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001176def : MipsPat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
1177 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
1178def : MipsPat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
1179 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001180
Akira Hatanaka342837d2011-05-28 01:07:07 +00001181// wrapper_pic
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001182class WrapperPat<SDNode node, Instruction ADDiuOp, RegisterClass RC>:
Akira Hatanaka14180452012-06-14 21:03:23 +00001183 MipsPat<(MipsWrapper RC:$gp, node:$in),
1184 (ADDiuOp RC:$gp, node:$in)>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001185
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001186def : WrapperPat<tglobaladdr, ADDiu, CPURegs>;
1187def : WrapperPat<tconstpool, ADDiu, CPURegs>;
1188def : WrapperPat<texternalsym, ADDiu, CPURegs>;
1189def : WrapperPat<tblockaddress, ADDiu, CPURegs>;
1190def : WrapperPat<tjumptable, ADDiu, CPURegs>;
1191def : WrapperPat<tglobaltlsaddr, ADDiu, CPURegs>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001192
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001193// Mips does not have "not", so we expand our way
Akira Hatanaka14180452012-06-14 21:03:23 +00001194def : MipsPat<(not CPURegs:$in),
Jack Carterec3199f2013-01-12 01:03:14 +00001195 (NOR CPURegsOpnd:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001196
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001197// extended loads
Akira Hatanaka249330e2012-12-07 03:06:09 +00001198let Predicates = [NotN64, HasStdEnc] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001199 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu addr:$src)>;
1200 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001201 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001202}
Akira Hatanaka249330e2012-12-07 03:06:09 +00001203let Predicates = [IsN64, HasStdEnc] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001204 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu_P8 addr:$src)>;
1205 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu_P8 addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001206 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu_P8 addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001207}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001208
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001209// peepholes
Akira Hatanaka249330e2012-12-07 03:06:09 +00001210let Predicates = [NotN64, HasStdEnc] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001211 def : MipsPat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001212}
Akira Hatanaka249330e2012-12-07 03:06:09 +00001213let Predicates = [IsN64, HasStdEnc] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001214 def : MipsPat<(store (i32 0), addr:$dst), (SW_P8 ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001215}
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001216
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001217// brcond patterns
Akira Hatanaka06f82312011-10-11 19:09:09 +00001218multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp,
1219 Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp,
1220 Instruction SLTiuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001221def : MipsPat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
1222 (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
1223def : MipsPat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
1224 (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001225
Akira Hatanaka14180452012-06-14 21:03:23 +00001226def : MipsPat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
1227 (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1228def : MipsPat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
1229 (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1230def : MipsPat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1231 (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
1232def : MipsPat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1233 (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001234
Akira Hatanaka14180452012-06-14 21:03:23 +00001235def : MipsPat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
1236 (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
1237def : MipsPat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
1238 (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001239
Akira Hatanaka14180452012-06-14 21:03:23 +00001240def : MipsPat<(brcond RC:$cond, bb:$dst),
1241 (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
Akira Hatanaka06f82312011-10-11 19:09:09 +00001242}
1243
1244defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001245
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001246// setcc patterns
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001247multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
1248 Instruction SLTuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001249 def : MipsPat<(seteq RC:$lhs, RC:$rhs),
1250 (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
1251 def : MipsPat<(setne RC:$lhs, RC:$rhs),
1252 (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001253}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001254
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001255multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001256 def : MipsPat<(setle RC:$lhs, RC:$rhs),
1257 (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>;
1258 def : MipsPat<(setule RC:$lhs, RC:$rhs),
1259 (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001260}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001261
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001262multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001263 def : MipsPat<(setgt RC:$lhs, RC:$rhs),
1264 (SLTOp RC:$rhs, RC:$lhs)>;
1265 def : MipsPat<(setugt RC:$lhs, RC:$rhs),
1266 (SLTuOp RC:$rhs, RC:$lhs)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001267}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001268
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001269multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001270 def : MipsPat<(setge RC:$lhs, RC:$rhs),
1271 (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>;
1272 def : MipsPat<(setuge RC:$lhs, RC:$rhs),
1273 (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001274}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001275
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001276multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp,
1277 Instruction SLTiuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001278 def : MipsPat<(setge RC:$lhs, immSExt16:$rhs),
1279 (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
1280 def : MipsPat<(setuge RC:$lhs, immSExt16:$rhs),
1281 (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001282}
1283
1284defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>;
1285defm : SetlePats<CPURegs, SLT, SLTu>;
1286defm : SetgtPats<CPURegs, SLT, SLTu>;
1287defm : SetgePats<CPURegs, SLT, SLTu>;
1288defm : SetgeImmPats<CPURegs, SLTi, SLTiu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001289
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001290// bswap pattern
Akira Hatanaka14180452012-06-14 21:03:23 +00001291def : MipsPat<(bswap CPURegs:$rt), (ROTR (WSBH CPURegs:$rt), 16)>;
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001292
Akira Hatanakaf5926fd2013-03-30 01:36:35 +00001293// mflo/hi patterns.
1294def : MipsPat<(i32 (ExtractLOHI ACRegs:$ac, imm:$lohi_idx)),
1295 (EXTRACT_SUBREG ACRegs:$ac, imm:$lohi_idx)>;
1296
Akira Hatanakafd2cd0d2013-03-30 02:14:45 +00001297// Load halfword/word patterns.
1298let AddedComplexity = 40 in {
1299 let Predicates = [NotN64, HasStdEnc] in {
1300 def : LoadRegImmPat<LBu, i32, zextloadi8>;
1301 def : LoadRegImmPat<LH, i32, sextloadi16>;
1302 def : LoadRegImmPat<LW, i32, load>;
1303 }
1304 let Predicates = [IsN64, HasStdEnc] in {
1305 def : LoadRegImmPat<LBu_P8, i32, zextloadi8>;
1306 def : LoadRegImmPat<LH_P8, i32, sextloadi16>;
1307 def : LoadRegImmPat<LW_P8, i32, load>;
1308 }
1309}
1310
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001311//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001312// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001313//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001314
1315include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +00001316include "Mips64InstrInfo.td"
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001317include "MipsCondMov.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001318
Akira Hatanakae10d9722012-05-08 19:08:58 +00001319//
1320// Mips16
1321
1322include "Mips16InstrFormats.td"
Akira Hatanaka4a5a8942012-05-24 18:32:33 +00001323include "Mips16InstrInfo.td"
Akira Hatanaka7509ec12012-09-27 01:50:59 +00001324
1325// DSP
1326include "MipsDSPInstrFormats.td"
1327include "MipsDSPInstrInfo.td"
1328