blob: 12819ab6040e6004f18736355577e8c62039c4ba [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000021#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000022#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000025#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000026#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000027#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000028#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000029#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000033#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000038#include "llvm/Support/ErrorHandling.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000039#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Evan Cheng10e86422008-04-25 19:11:04 +000050// Forward declarations.
Nate Begeman9008ca62009-04-27 18:41:29 +000051static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
52 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000053
Chris Lattnerf0144122009-07-28 03:13:23 +000054static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
55 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
56 default: llvm_unreachable("unknown subtarget type");
57 case X86Subtarget::isDarwin:
Chris Lattnerf26e03b2009-07-31 17:42:42 +000058 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000059 case X86Subtarget::isELF:
60 return new TargetLoweringObjectFileELF();
61 case X86Subtarget::isMingw:
62 case X86Subtarget::isCygwin:
63 case X86Subtarget::isWindows:
64 return new TargetLoweringObjectFileCOFF();
65 }
66
67}
68
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000069X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000070 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000071 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000072 X86ScalarSSEf64 = Subtarget->hasSSE2();
73 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000074 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000075
Anton Korobeynikov2365f512007-07-14 14:06:15 +000076 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000077 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000078
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000079 // Set up the TargetLowering object.
80
81 // X86 is weird, it always uses i8 for shift amounts and setcc results.
82 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000083 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000084 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000085 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000086
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000087 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000088 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000089 setUseUnderscoreSetJmp(false);
90 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000091 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000092 // MS runtime is weird: it exports _setjmp, but longjmp!
93 setUseUnderscoreSetJmp(true);
94 setUseUnderscoreLongJmp(false);
95 } else {
96 setUseUnderscoreSetJmp(true);
97 setUseUnderscoreLongJmp(true);
98 }
Scott Michelfdc40a02009-02-17 22:15:04 +000099
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000100 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +0000101 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
102 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
103 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000104 if (Subtarget->is64Bit())
105 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000106
Evan Cheng03294662008-10-14 21:26:46 +0000107 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000108
Scott Michelfdc40a02009-02-17 22:15:04 +0000109 // We don't accept any truncstore of integer registers.
Chris Lattnerddf89562008-01-17 19:59:44 +0000110 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
111 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
112 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
113 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
114 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000115 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
116
117 // SETOEQ and SETUNE require checking two conditions.
118 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
119 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
120 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
121 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
122 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
123 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000124
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
126 // operation.
127 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
128 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
129 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000130
Evan Cheng25ab6902006-09-08 06:48:29 +0000131 if (Subtarget->is64Bit()) {
Evan Cheng6892f282006-01-17 02:32:49 +0000132 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000133 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000134 } else if (!UseSoftFloat) {
135 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000136 // We have an impenetrably clever algorithm for ui64->double only.
137 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000138 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000139 // We have an algorithm for SSE2, and we turn this into a 64-bit
140 // FILD for other targets.
141 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000143
144 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
145 // this operation.
146 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
147 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000148
Devang Patel6a784892009-06-05 18:48:29 +0000149 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000150 // SSE has no i16 to fp conversion, only i32
151 if (X86ScalarSSEf32) {
152 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
153 // f32 and f64 cases are Legal, f80 case is not
154 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
155 } else {
156 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
158 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000159 } else {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
161 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000162 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000163
Dale Johannesen73328d12007-09-19 23:55:34 +0000164 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
165 // are Legal, f80 is custom lowered.
166 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000168
Evan Cheng02568ff2006-01-30 22:13:22 +0000169 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
170 // this operation.
171 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
172 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
173
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000174 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000175 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000176 // f32 and f64 cases are Legal, f80 case is not
177 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000178 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000180 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000181 }
182
183 // Handle FP_TO_UINT by promoting the destination to a larger signed
184 // conversion.
185 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
186 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
187 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
188
Evan Cheng25ab6902006-09-08 06:48:29 +0000189 if (Subtarget->is64Bit()) {
190 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000192 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000193 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000194 // Expand FP_TO_UINT into a select.
195 // FIXME: We would like to use a Custom expander here eventually to do
196 // the optimal thing for SSE vs. the default expansion in the legalizer.
197 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
198 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000199 // With SSE3 we can use fisttpll to convert to a signed i64; without
200 // SSE, we're stuck with a fistpll.
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000203
Chris Lattner399610a2006-12-05 18:22:22 +0000204 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000205 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000206 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
207 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
208 }
Chris Lattner21f66852005-12-23 05:15:23 +0000209
Dan Gohmanb00ee212008-02-18 19:34:53 +0000210 // Scalar integer divide and remainder are lowered to use operations that
211 // produce two results, to match the available instructions. This exposes
212 // the two-result form to trivial CSE, which is able to combine x/y and x%y
213 // into a single instruction.
214 //
215 // Scalar integer multiply-high is also lowered to use two-result
216 // operations, to match the available instructions. However, plain multiply
217 // (low) operations are left as Legal, as there are single-result
218 // instructions for this in x86. Using the two-result multiply instructions
219 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman525178c2007-10-08 18:33:35 +0000220 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
221 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
222 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
223 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
224 setOperationAction(ISD::SREM , MVT::i8 , Expand);
225 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000226 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
227 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
228 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
229 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
230 setOperationAction(ISD::SREM , MVT::i16 , Expand);
231 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000232 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
233 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
234 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
235 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
236 setOperationAction(ISD::SREM , MVT::i32 , Expand);
237 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000238 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
242 setOperationAction(ISD::SREM , MVT::i64 , Expand);
243 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000244
Evan Chengc35497f2006-10-30 08:02:39 +0000245 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000246 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000247 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
248 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000250 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
251 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
252 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000253 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
254 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000255 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000256 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000257 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman1a024862008-01-31 00:41:03 +0000258 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000259
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000260 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000261 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
262 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000263 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000264 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
265 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000266 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000267 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
268 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000269 if (Subtarget->is64Bit()) {
270 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000271 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
272 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000273 }
274
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000275 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000276 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000277
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000278 // These should be promoted to a larger select which is supported.
279 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
280 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000281 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000282 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
283 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
284 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
285 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000286 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000287 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
288 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
289 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
290 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
291 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000292 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000293 if (Subtarget->is64Bit()) {
294 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
295 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
296 }
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000297 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000298
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000299 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000300 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000301 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000302 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000303 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000304 if (Subtarget->is64Bit())
305 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000306 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000307 if (Subtarget->is64Bit()) {
308 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
309 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
310 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000311 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000312 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000313 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000314 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
315 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
316 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000317 if (Subtarget->is64Bit()) {
318 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
319 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
320 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
321 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000322
Evan Chengd2cde682008-03-10 19:38:10 +0000323 if (Subtarget->hasSSE1())
324 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000325
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000326 if (!Subtarget->hasSSE2())
327 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
328
Mon P Wang63307c32008-05-05 19:05:59 +0000329 // Expand certain atomics
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000330 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
331 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
332 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
333 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000334
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000335 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
336 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
337 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
338 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000339
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000340 if (!Subtarget->is64Bit()) {
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000341 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
342 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
343 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
344 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
345 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
346 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
347 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000348 }
349
Dan Gohman7f460202008-06-30 20:59:49 +0000350 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
351 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000352 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000353 if (!Subtarget->isTargetDarwin() &&
354 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000355 !Subtarget->isTargetCygMing()) {
356 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
357 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
358 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000359
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000360 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
361 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
362 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
363 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
364 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000365 setExceptionPointerRegister(X86::RAX);
366 setExceptionSelectorRegister(X86::RDX);
367 } else {
368 setExceptionPointerRegister(X86::EAX);
369 setExceptionSelectorRegister(X86::EDX);
370 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000371 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000372 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
373
Duncan Sandsf7331b32007-09-11 14:10:23 +0000374 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000375
Chris Lattnerda68d302008-01-15 21:58:22 +0000376 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000377
Nate Begemanacc398c2006-01-25 18:21:52 +0000378 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
379 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000380 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000381 if (Subtarget->is64Bit()) {
382 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Evan Chengae642192007-03-02 23:16:35 +0000383 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000384 } else {
385 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000386 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000387 }
Evan Chengae642192007-03-02 23:16:35 +0000388
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000389 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000390 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000391 if (Subtarget->is64Bit())
392 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000393 if (Subtarget->isTargetCygMing())
394 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
395 else
396 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000397
Evan Chengc7ce29b2009-02-13 22:36:38 +0000398 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000399 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000400 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000401 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
402 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000403
Evan Cheng223547a2006-01-31 22:28:30 +0000404 // Use ANDPD to simulate FABS.
405 setOperationAction(ISD::FABS , MVT::f64, Custom);
406 setOperationAction(ISD::FABS , MVT::f32, Custom);
407
408 // Use XORP to simulate FNEG.
409 setOperationAction(ISD::FNEG , MVT::f64, Custom);
410 setOperationAction(ISD::FNEG , MVT::f32, Custom);
411
Evan Cheng68c47cb2007-01-05 07:55:56 +0000412 // Use ANDPD and ORPD to simulate FCOPYSIGN.
413 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
414 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
415
Evan Chengd25e9e82006-02-02 00:28:23 +0000416 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000417 setOperationAction(ISD::FSIN , MVT::f64, Expand);
418 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000419 setOperationAction(ISD::FSIN , MVT::f32, Expand);
420 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000421
Chris Lattnera54aa942006-01-29 06:26:08 +0000422 // Expand FP immediates into loads from the stack, except for the special
423 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000424 addLegalFPImmediate(APFloat(+0.0)); // xorpd
425 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000426 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000427 // Use SSE for f32, x87 for f64.
428 // Set up the FP register classes.
429 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
430 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
431
432 // Use ANDPS to simulate FABS.
433 setOperationAction(ISD::FABS , MVT::f32, Custom);
434
435 // Use XORP to simulate FNEG.
436 setOperationAction(ISD::FNEG , MVT::f32, Custom);
437
438 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
439
440 // Use ANDPS and ORPS to simulate FCOPYSIGN.
441 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
442 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
443
444 // We don't support sin/cos/fmod
445 setOperationAction(ISD::FSIN , MVT::f32, Expand);
446 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000447
Nate Begemane1795842008-02-14 08:57:00 +0000448 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
450 addLegalFPImmediate(APFloat(+0.0)); // FLD0
451 addLegalFPImmediate(APFloat(+1.0)); // FLD1
452 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
453 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
454
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455 if (!UnsafeFPMath) {
456 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
457 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
458 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000459 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000461 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000462 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
463 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000464
Evan Cheng68c47cb2007-01-05 07:55:56 +0000465 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000466 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000467 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
468 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000469
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000470 if (!UnsafeFPMath) {
471 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
472 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
473 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
479 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
480 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
481 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000482 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000483
Dale Johannesen59a58732007-08-05 18:49:15 +0000484 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000485 if (!UseSoftFloat) {
Evan Chengc7ce29b2009-02-13 22:36:38 +0000486 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
487 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
488 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
489 {
490 bool ignored;
491 APFloat TmpFlt(+0.0);
492 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
493 &ignored);
494 addLegalFPImmediate(TmpFlt); // FLD0
495 TmpFlt.changeSign();
496 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
497 APFloat TmpFlt2(+1.0);
498 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
499 &ignored);
500 addLegalFPImmediate(TmpFlt2); // FLD1
501 TmpFlt2.changeSign();
502 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
503 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000504
Evan Chengc7ce29b2009-02-13 22:36:38 +0000505 if (!UnsafeFPMath) {
506 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
507 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
508 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000509 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000510
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000511 // Always use a library call for pow.
512 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
513 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
514 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
515
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000516 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000517 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000518 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000519 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000520 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
521
Mon P Wangf007a8b2008-11-06 05:31:54 +0000522 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000523 // (for widening) or expand (for scalarization). Then we will selectively
524 // turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000525 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
526 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000527 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
528 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
529 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000540 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Eli Friedman108b5192009-05-23 22:44:52 +0000542 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000543 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000544 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesenfb0e1322008-09-10 17:31:40 +0000566 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Eli Friedman23ef1052009-06-06 03:57:58 +0000571 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000575 }
576
Evan Chengc7ce29b2009-02-13 22:36:38 +0000577 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
578 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000579 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000580 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
581 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
582 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena68f9012008-06-24 22:01:44 +0000583 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000584 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000585
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000586 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
587 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
588 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000589 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000590
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000591 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
592 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
593 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000594 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000595
Bill Wendling74027e92007-03-15 21:24:36 +0000596 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
597 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
598
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000599 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000600 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000601 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000602 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
603 setOperationAction(ISD::AND, MVT::v2i32, Promote);
604 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
605 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000606
607 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000608 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000609 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000610 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
611 setOperationAction(ISD::OR, MVT::v2i32, Promote);
612 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
613 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000614
615 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000616 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000617 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000618 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
619 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
620 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
621 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000622
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000623 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000624 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000625 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000626 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
627 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
628 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena68f9012008-06-24 22:01:44 +0000629 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
630 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000631 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000632
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000633 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
634 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
635 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena68f9012008-06-24 22:01:44 +0000636 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000637 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000638
639 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
640 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
641 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000642 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000643
Evan Cheng52672b82008-07-22 18:39:19 +0000644 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000645 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
646 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000647 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000648
649 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000650
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000651 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000652 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
653 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
654 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
655 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
656 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Eli Friedman3dae2842009-07-22 01:06:52 +0000657 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
658 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
659 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000660 }
661
Evan Cheng92722532009-03-26 23:06:32 +0000662 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000663 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
664
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000665 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
666 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
667 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
668 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000669 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
670 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000671 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
672 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000674 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000675 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000676 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000677 }
678
Evan Cheng92722532009-03-26 23:06:32 +0000679 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000680 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000681
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000682 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
683 // registers cannot be used even for integer operations.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000684 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
685 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
686 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
687 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
688
Evan Chengf7c378e2006-04-10 07:23:14 +0000689 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
690 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
691 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000692 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wangaf9b9522008-12-18 21:42:19 +0000693 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000694 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
695 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
696 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000697 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000698 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000699 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
700 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
701 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
702 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000703 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
704 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000705
Nate Begeman30a0de92008-07-17 16:51:19 +0000706 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
707 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
708 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
709 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000710
Evan Chengf7c378e2006-04-10 07:23:14 +0000711 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
712 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000713 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000714 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000715 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000716
Evan Cheng2c3ae372006-04-12 21:21:57 +0000717 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000718 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
719 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000720 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000721 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000722 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000723 // Do not attempt to custom lower non-128-bit vectors
724 if (!VT.is128BitVector())
725 continue;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000726 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
727 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
728 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000729 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000730
Evan Cheng2c3ae372006-04-12 21:21:57 +0000731 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
732 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
733 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
734 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000735 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000736 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000737
Nate Begemancdd1eec2008-02-12 22:51:28 +0000738 if (Subtarget->is64Bit()) {
739 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000740 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000741 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000742
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000743 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
David Greene9b9838d2009-06-29 16:47:10 +0000744 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
745 MVT VT = (MVT::SimpleValueType)i;
746
747 // Do not attempt to promote non-128-bit vectors
748 if (!VT.is128BitVector()) {
749 continue;
750 }
751 setOperationAction(ISD::AND, VT, Promote);
752 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
753 setOperationAction(ISD::OR, VT, Promote);
754 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
755 setOperationAction(ISD::XOR, VT, Promote);
756 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
757 setOperationAction(ISD::LOAD, VT, Promote);
758 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
759 setOperationAction(ISD::SELECT, VT, Promote);
760 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000761 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000762
Chris Lattnerddf89562008-01-17 19:59:44 +0000763 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000764
Evan Cheng2c3ae372006-04-12 21:21:57 +0000765 // Custom lower v2i64 and v2f64 selects.
766 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000767 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000768 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000769 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000770
Eli Friedman23ef1052009-06-06 03:57:58 +0000771 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
772 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
773 if (!DisableMMX && Subtarget->hasMMX()) {
774 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
775 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
776 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000777 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000778
Nate Begeman14d12ca2008-02-11 04:19:36 +0000779 if (Subtarget->hasSSE41()) {
780 // FIXME: Do we need to handle scalar-to-vector here?
781 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
782
783 // i8 and i16 vectors are custom , because the source register and source
784 // source memory operand types are not the same width. f32 vectors are
785 // custom since the immediate controlling the insert encodes additional
786 // information.
787 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
788 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000790 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
791
792 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
793 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000794 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng62a3f152008-03-24 21:52:23 +0000795 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000796
797 if (Subtarget->is64Bit()) {
Nate Begemancdd1eec2008-02-12 22:51:28 +0000798 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
799 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000800 }
801 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000802
Nate Begeman30a0de92008-07-17 16:51:19 +0000803 if (Subtarget->hasSSE42()) {
804 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
805 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000806
David Greene9b9838d2009-06-29 16:47:10 +0000807 if (!UseSoftFloat && Subtarget->hasAVX()) {
David Greened94c1012009-06-29 22:50:51 +0000808 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
809 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
810 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
811 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
812
David Greene9b9838d2009-06-29 16:47:10 +0000813 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
814 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
815 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
816 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
817 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
818 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
819 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
820 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
821 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
822 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
823 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
824 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
825 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
826 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
827 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
828
829 // Operations to consider commented out -v16i16 v32i8
830 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
831 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
832 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
833 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
834 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
835 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
836 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
837 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
838 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
839 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
840 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
841 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
842 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
843 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
844
845 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
846 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
847 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
848 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
849
850 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
851 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
852 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
853 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
854 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
855
856 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
857 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
858 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
859 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
860 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
861 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
862
863#if 0
864 // Not sure we want to do this since there are no 256-bit integer
865 // operations in AVX
866
867 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
868 // This includes 256-bit vectors
869 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
870 MVT VT = (MVT::SimpleValueType)i;
871
872 // Do not attempt to custom lower non-power-of-2 vectors
873 if (!isPowerOf2_32(VT.getVectorNumElements()))
874 continue;
875
876 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
877 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
878 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
879 }
880
881 if (Subtarget->is64Bit()) {
882 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
883 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
884 }
885#endif
886
887#if 0
888 // Not sure we want to do this since there are no 256-bit integer
889 // operations in AVX
890
891 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
892 // Including 256-bit vectors
893 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
894 MVT VT = (MVT::SimpleValueType)i;
895
896 if (!VT.is256BitVector()) {
897 continue;
898 }
899 setOperationAction(ISD::AND, VT, Promote);
900 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
901 setOperationAction(ISD::OR, VT, Promote);
902 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
903 setOperationAction(ISD::XOR, VT, Promote);
904 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
905 setOperationAction(ISD::LOAD, VT, Promote);
906 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
907 setOperationAction(ISD::SELECT, VT, Promote);
908 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
909 }
910
911 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
912#endif
913 }
914
Evan Cheng6be2c582006-04-05 23:38:46 +0000915 // We want to custom lower some of our intrinsics.
916 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
917
Bill Wendling74c37652008-12-09 22:08:41 +0000918 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling41ea7e72008-11-24 19:21:46 +0000919 setOperationAction(ISD::SADDO, MVT::i32, Custom);
920 setOperationAction(ISD::SADDO, MVT::i64, Custom);
921 setOperationAction(ISD::UADDO, MVT::i32, Custom);
922 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling74c37652008-12-09 22:08:41 +0000923 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
924 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
925 setOperationAction(ISD::USUBO, MVT::i32, Custom);
926 setOperationAction(ISD::USUBO, MVT::i64, Custom);
927 setOperationAction(ISD::SMULO, MVT::i32, Custom);
928 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000929
Evan Chengd54f2d52009-03-31 19:38:51 +0000930 if (!Subtarget->is64Bit()) {
931 // These libcalls are not available in 32-bit.
932 setLibcallName(RTLIB::SHL_I128, 0);
933 setLibcallName(RTLIB::SRL_I128, 0);
934 setLibcallName(RTLIB::SRA_I128, 0);
935 }
936
Evan Cheng206ee9d2006-07-07 08:33:52 +0000937 // We have target-specific dag combine patterns for the following nodes:
938 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000939 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000940 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000941 setTargetDAGCombine(ISD::SHL);
942 setTargetDAGCombine(ISD::SRA);
943 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000944 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000945 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000946 if (Subtarget->is64Bit())
947 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000948
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000949 computeRegisterProperties();
950
Evan Cheng87ed7162006-02-14 08:25:08 +0000951 // FIXME: These should be based on subtarget info. Plus, the values should
952 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000953 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
954 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
955 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000956 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000957 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000958 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000959}
960
Scott Michel5b8f82e2008-03-10 15:42:14 +0000961
Duncan Sands5480c042009-01-01 15:52:00 +0000962MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000963 return MVT::i8;
964}
965
966
Evan Cheng29286502008-01-23 23:17:41 +0000967/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
968/// the desired ByVal argument alignment.
969static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
970 if (MaxAlign == 16)
971 return;
972 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
973 if (VTy->getBitWidth() == 128)
974 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000975 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
976 unsigned EltAlign = 0;
977 getMaxByValAlign(ATy->getElementType(), EltAlign);
978 if (EltAlign > MaxAlign)
979 MaxAlign = EltAlign;
980 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
981 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
982 unsigned EltAlign = 0;
983 getMaxByValAlign(STy->getElementType(i), EltAlign);
984 if (EltAlign > MaxAlign)
985 MaxAlign = EltAlign;
986 if (MaxAlign == 16)
987 break;
988 }
989 }
990 return;
991}
992
993/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
994/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000995/// that contain SSE vectors are placed at 16-byte boundaries while the rest
996/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +0000997unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +0000998 if (Subtarget->is64Bit()) {
999 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001000 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001001 if (TyAlign > 8)
1002 return TyAlign;
1003 return 8;
1004 }
1005
Evan Cheng29286502008-01-23 23:17:41 +00001006 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001007 if (Subtarget->hasSSE1())
1008 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001009 return Align;
1010}
Chris Lattner2b02a442007-02-25 08:29:00 +00001011
Evan Chengf0df0312008-05-15 08:39:06 +00001012/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001013/// and store operations as a result of memset, memcpy, and memmove
1014/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001015/// determining it.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001016MVT
Evan Chengf0df0312008-05-15 08:39:06 +00001017X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001018 bool isSrcConst, bool isSrcStr,
1019 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001020 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1021 // linux. This is because the stack realignment code can't handle certain
1022 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001023 const Function *F = DAG.getMachineFunction().getFunction();
1024 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1025 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001026 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
1027 return MVT::v4i32;
1028 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
1029 return MVT::v4f32;
1030 }
Evan Chengf0df0312008-05-15 08:39:06 +00001031 if (Subtarget->is64Bit() && Size >= 8)
1032 return MVT::i64;
1033 return MVT::i32;
1034}
1035
Evan Chengcc415862007-11-09 01:32:10 +00001036/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1037/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001038SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001039 SelectionDAG &DAG) const {
1040 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001041 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001042 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001043 // This doesn't have DebugLoc associated with it, but is not really the
1044 // same as a Register.
1045 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1046 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001047 return Table;
1048}
1049
Bill Wendlingb4202b82009-07-01 18:50:55 +00001050/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001051unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
1052 return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 4;
1053}
1054
Chris Lattner2b02a442007-02-25 08:29:00 +00001055//===----------------------------------------------------------------------===//
1056// Return Value Calling Convention Implementation
1057//===----------------------------------------------------------------------===//
1058
Chris Lattner59ed56b2007-02-28 04:55:35 +00001059#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001060
Dan Gohman98ca4f22009-08-05 01:29:28 +00001061SDValue
1062X86TargetLowering::LowerReturn(SDValue Chain,
1063 unsigned CallConv, bool isVarArg,
1064 const SmallVectorImpl<ISD::OutputArg> &Outs,
1065 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001066
Chris Lattner9774c912007-02-27 05:28:59 +00001067 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001068 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1069 RVLocs, *DAG.getContext());
1070 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001071
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001072 // If this is the first return lowered for this function, add the regs to the
1073 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001074 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001075 for (unsigned i = 0; i != RVLocs.size(); ++i)
1076 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001077 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001078 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001079
Dan Gohman475871a2008-07-27 21:46:04 +00001080 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001081
Dan Gohman475871a2008-07-27 21:46:04 +00001082 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001083 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1084 // Operand #1 = Bytes To Pop
1085 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001086
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001087 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001088 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1089 CCValAssign &VA = RVLocs[i];
1090 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001091 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001092
Chris Lattner447ff682008-03-11 03:23:40 +00001093 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1094 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001095 if (VA.getLocReg() == X86::ST0 ||
1096 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001097 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1098 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001099 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesenace16102009-02-03 19:33:06 +00001100 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001101 RetOps.push_back(ValToCopy);
1102 // Don't emit a copytoreg.
1103 continue;
1104 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001105
Evan Cheng242b38b2009-02-23 09:03:22 +00001106 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1107 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001108 if (Subtarget->is64Bit()) {
1109 MVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001110 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Evan Cheng6140a8b2009-02-22 08:05:12 +00001111 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001112 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
1113 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
1114 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001115 }
1116
Dale Johannesendd64c412009-02-04 00:33:20 +00001117 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001118 Flag = Chain.getValue(1);
1119 }
Dan Gohman61a92132008-04-21 23:59:07 +00001120
1121 // The x86-64 ABI for returning structs by value requires that we copy
1122 // the sret argument into %rax for the return. We saved the argument into
1123 // a virtual register in the entry block, so now we copy the value out
1124 // and into %rax.
1125 if (Subtarget->is64Bit() &&
1126 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1127 MachineFunction &MF = DAG.getMachineFunction();
1128 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1129 unsigned Reg = FuncInfo->getSRetReturnReg();
1130 if (!Reg) {
1131 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1132 FuncInfo->setSRetReturnReg(Reg);
1133 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001134 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001135
Dale Johannesendd64c412009-02-04 00:33:20 +00001136 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001137 Flag = Chain.getValue(1);
1138 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001139
Chris Lattner447ff682008-03-11 03:23:40 +00001140 RetOps[0] = Chain; // Update chain.
1141
1142 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001143 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001144 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001145
1146 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00001147 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001148}
1149
Dan Gohman98ca4f22009-08-05 01:29:28 +00001150/// LowerCallResult - Lower the result values of a call into the
1151/// appropriate copies out of appropriate physical registers.
1152///
1153SDValue
1154X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
1155 unsigned CallConv, bool isVarArg,
1156 const SmallVectorImpl<ISD::InputArg> &Ins,
1157 DebugLoc dl, SelectionDAG &DAG,
1158 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001159
Chris Lattnere32bbf62007-02-28 07:09:55 +00001160 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001161 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001162 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001163 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001164 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001165 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001166
Chris Lattner3085e152007-02-25 08:59:22 +00001167 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001168 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001169 CCValAssign &VA = RVLocs[i];
1170 MVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001171
Torok Edwin3f142c32009-02-01 18:15:56 +00001172 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michelfdc40a02009-02-17 22:15:04 +00001173 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001174 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001175 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001176 }
1177
Chris Lattner8e6da152008-03-10 21:08:41 +00001178 // If this is a call to a function that returns an fp value on the floating
1179 // point stack, but where we prefer to use the value in xmm registers, copy
1180 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001181 if ((VA.getLocReg() == X86::ST0 ||
1182 VA.getLocReg() == X86::ST1) &&
1183 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001184 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001185 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001186
Evan Cheng79fb3b42009-02-20 20:43:02 +00001187 SDValue Val;
1188 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001189 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1190 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1191 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1192 MVT::v2i64, InFlag).getValue(1);
1193 Val = Chain.getValue(0);
1194 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001195 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001196 } else {
1197 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1198 MVT::i64, InFlag).getValue(1);
1199 Val = Chain.getValue(0);
1200 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001201 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1202 } else {
1203 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1204 CopyVT, InFlag).getValue(1);
1205 Val = Chain.getValue(0);
1206 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001207 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001208
Dan Gohman37eed792009-02-04 17:28:58 +00001209 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001210 // Round the F80 the right size, which also moves to the appropriate xmm
1211 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001212 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001213 // This truncation won't change the value.
1214 DAG.getIntPtrConstant(1));
1215 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001216
Dan Gohman98ca4f22009-08-05 01:29:28 +00001217 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001218 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001219
Dan Gohman98ca4f22009-08-05 01:29:28 +00001220 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001221}
1222
1223
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001224//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001225// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001226//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001227// StdCall calling convention seems to be standard for many Windows' API
1228// routines and around. It differs from C calling convention just a little:
1229// callee should clean up the stack, not caller. Symbols should be also
1230// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001231// For info on fast calling convention see Fast Calling Convention (tail call)
1232// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001233
Dan Gohman98ca4f22009-08-05 01:29:28 +00001234/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001235/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001236static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1237 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001238 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001239
Dan Gohman98ca4f22009-08-05 01:29:28 +00001240 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001241}
1242
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001243/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001244/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001245static bool
1246ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1247 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001248 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001249
Dan Gohman98ca4f22009-08-05 01:29:28 +00001250 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001251}
1252
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001253/// IsCalleePop - Determines whether the callee is required to pop its
1254/// own arguments. Callee pop is necessary to support tail calls.
Dan Gohman095cc292008-09-13 01:54:27 +00001255bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001256 if (IsVarArg)
1257 return false;
1258
Dan Gohman095cc292008-09-13 01:54:27 +00001259 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001260 default:
1261 return false;
1262 case CallingConv::X86_StdCall:
1263 return !Subtarget->is64Bit();
1264 case CallingConv::X86_FastCall:
1265 return !Subtarget->is64Bit();
1266 case CallingConv::Fast:
1267 return PerformTailCallOpt;
1268 }
1269}
1270
Dan Gohman095cc292008-09-13 01:54:27 +00001271/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1272/// given CallingConvention value.
1273CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001274 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001275 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001276 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001277 else
1278 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001279 }
1280
Gordon Henriksen86737662008-01-05 16:56:59 +00001281 if (CC == CallingConv::X86_FastCall)
1282 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001283 else if (CC == CallingConv::Fast)
1284 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001285 else
1286 return CC_X86_32_C;
1287}
1288
Dan Gohman98ca4f22009-08-05 01:29:28 +00001289/// NameDecorationForCallConv - Selects the appropriate decoration to
1290/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001291NameDecorationStyle
Dan Gohman98ca4f22009-08-05 01:29:28 +00001292X86TargetLowering::NameDecorationForCallConv(unsigned CallConv) {
1293 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001294 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001295 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001296 return StdCall;
1297 return None;
1298}
1299
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001300
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001301/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1302/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001303/// the specific parameter attribute. The copy will be passed as a byval
1304/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001305static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001306CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001307 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1308 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001309 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001310 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001311 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001312}
1313
Dan Gohman98ca4f22009-08-05 01:29:28 +00001314SDValue
1315X86TargetLowering::LowerMemArgument(SDValue Chain,
1316 unsigned CallConv,
1317 const SmallVectorImpl<ISD::InputArg> &Ins,
1318 DebugLoc dl, SelectionDAG &DAG,
1319 const CCValAssign &VA,
1320 MachineFrameInfo *MFI,
1321 unsigned i) {
1322
Rafael Espindola7effac52007-09-14 15:48:13 +00001323 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001324 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1325 bool AlwaysUseMutable = (CallConv==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001326 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Chenge70bb592008-01-10 02:24:25 +00001327
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001328 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001329 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001330 // In case of tail call optimization mark all arguments mutable. Since they
1331 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001332 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001333 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001334 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001335 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001336 return FIN;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001337 return DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001338 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001339}
1340
Dan Gohman475871a2008-07-27 21:46:04 +00001341SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001342X86TargetLowering::LowerFormalArguments(SDValue Chain,
1343 unsigned CallConv,
1344 bool isVarArg,
1345 const SmallVectorImpl<ISD::InputArg> &Ins,
1346 DebugLoc dl,
1347 SelectionDAG &DAG,
1348 SmallVectorImpl<SDValue> &InVals) {
1349
Evan Cheng1bc78042006-04-26 01:20:17 +00001350 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001351 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001352
Gordon Henriksen86737662008-01-05 16:56:59 +00001353 const Function* Fn = MF.getFunction();
1354 if (Fn->hasExternalLinkage() &&
1355 Subtarget->isTargetCygMing() &&
1356 Fn->getName() == "main")
1357 FuncInfo->setForceFramePointer(true);
1358
1359 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001360 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001361
Evan Cheng1bc78042006-04-26 01:20:17 +00001362 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001363 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001364 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001365
Dan Gohman98ca4f22009-08-05 01:29:28 +00001366 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001367 "Var args not supported with calling convention fastcc");
1368
Chris Lattner638402b2007-02-28 07:00:42 +00001369 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001370 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001371 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1372 ArgLocs, *DAG.getContext());
1373 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001374
Chris Lattnerf39f7712007-02-28 05:46:49 +00001375 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001376 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001377 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1378 CCValAssign &VA = ArgLocs[i];
1379 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1380 // places.
1381 assert(VA.getValNo() != LastVal &&
1382 "Don't support value assigned to multiple locs yet");
1383 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001384
Chris Lattnerf39f7712007-02-28 05:46:49 +00001385 if (VA.isRegLoc()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001386 MVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001387 TargetRegisterClass *RC = NULL;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001388 if (RegVT == MVT::i32)
1389 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001390 else if (Is64Bit && RegVT == MVT::i64)
1391 RC = X86::GR64RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001392 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001393 RC = X86::FR32RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001394 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001395 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001396 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001397 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001398 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1399 RC = X86::VR64RegisterClass;
1400 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001401 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001402
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001403 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001404 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001405
Chris Lattnerf39f7712007-02-28 05:46:49 +00001406 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1407 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1408 // right size.
1409 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001410 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001411 DAG.getValueType(VA.getValVT()));
1412 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001413 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001414 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001415 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001416 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001417
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001418 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001419 // Handle MMX values passed in XMM regs.
1420 if (RegVT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00001421 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1422 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001423 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1424 } else
1425 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001426 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001427 } else {
1428 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001429 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001430 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001431
1432 // If value is passed via pointer - do a load.
1433 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001434 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001435
Dan Gohman98ca4f22009-08-05 01:29:28 +00001436 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001437 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001438
Dan Gohman61a92132008-04-21 23:59:07 +00001439 // The x86-64 ABI for returning structs by value requires that we copy
1440 // the sret argument into %rax for the return. Save the argument into
1441 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001442 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001443 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1444 unsigned Reg = FuncInfo->getSRetReturnReg();
1445 if (!Reg) {
1446 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1447 FuncInfo->setSRetReturnReg(Reg);
1448 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001449 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
1450 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001451 }
1452
Chris Lattnerf39f7712007-02-28 05:46:49 +00001453 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001454 // align stack specially for tail calls
Dan Gohman98ca4f22009-08-05 01:29:28 +00001455 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001456 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001457
Evan Cheng1bc78042006-04-26 01:20:17 +00001458 // If the function takes variable number of arguments, make a frame index for
1459 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001460 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001461 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001462 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1463 }
1464 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001465 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1466
1467 // FIXME: We should really autogenerate these arrays
1468 static const unsigned GPR64ArgRegsWin64[] = {
1469 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001470 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001471 static const unsigned XMMArgRegsWin64[] = {
1472 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1473 };
1474 static const unsigned GPR64ArgRegs64Bit[] = {
1475 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1476 };
1477 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001478 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1479 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1480 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001481 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1482
1483 if (IsWin64) {
1484 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1485 GPR64ArgRegs = GPR64ArgRegsWin64;
1486 XMMArgRegs = XMMArgRegsWin64;
1487 } else {
1488 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1489 GPR64ArgRegs = GPR64ArgRegs64Bit;
1490 XMMArgRegs = XMMArgRegs64Bit;
1491 }
1492 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1493 TotalNumIntRegs);
1494 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1495 TotalNumXMMRegs);
1496
Devang Patel578efa92009-06-05 21:57:13 +00001497 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001498 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001499 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001500 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001501 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001502 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001503 // Kernel mode asks for SSE to be disabled, so don't push them
1504 // on the stack.
1505 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001506
Gordon Henriksen86737662008-01-05 16:56:59 +00001507 // For X86-64, if there are vararg parameters that are passed via
1508 // registers, then we must store them to their spots on the stack so they
1509 // may be loaded by deferencing the result of va_next.
1510 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001511 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1512 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1513 TotalNumXMMRegs * 16, 16);
1514
Gordon Henriksen86737662008-01-05 16:56:59 +00001515 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001516 SmallVector<SDValue, 8> MemOps;
1517 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001518 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001519 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001520 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001521 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1522 X86::GR64RegisterClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001523 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001524 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001525 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001526 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001527 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001528 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001529 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001530 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001531
Gordon Henriksen86737662008-01-05 16:56:59 +00001532 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001533 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001534 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001535 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001536 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1537 X86::VR128RegisterClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001538 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
Dan Gohman475871a2008-07-27 21:46:04 +00001539 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001540 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001541 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001542 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001543 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001544 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001545 }
1546 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001547 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen86737662008-01-05 16:56:59 +00001548 &MemOps[0], MemOps.size());
1549 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001550 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001551
Gordon Henriksen86737662008-01-05 16:56:59 +00001552 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001553 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001554 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001555 BytesCallerReserves = 0;
1556 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001557 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001558 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001559 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001560 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001561 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001562 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001563
Gordon Henriksen86737662008-01-05 16:56:59 +00001564 if (!Is64Bit) {
1565 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001566 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001567 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1568 }
Evan Cheng25caf632006-05-23 21:06:34 +00001569
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001570 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001571
Dan Gohman98ca4f22009-08-05 01:29:28 +00001572 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001573}
1574
Dan Gohman475871a2008-07-27 21:46:04 +00001575SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001576X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1577 SDValue StackPtr, SDValue Arg,
1578 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001579 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001580 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001581 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001582 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001583 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001584 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001585 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001586 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001587 }
Dale Johannesenace16102009-02-03 19:33:06 +00001588 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001589 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001590}
1591
Bill Wendling64e87322009-01-16 19:25:27 +00001592/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001593/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001594SDValue
1595X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001596 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001597 SDValue Chain,
1598 bool IsTailCall,
1599 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001600 int FPDiff,
1601 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001602 if (!IsTailCall || FPDiff==0) return Chain;
1603
1604 // Adjust the Return address stack slot.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001605 MVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001606 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001607
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001608 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001609 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001610 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001611}
1612
1613/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1614/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001615static SDValue
1616EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001617 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001618 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001619 // Store the return address to the appropriate stack slot.
1620 if (!FPDiff) return Chain;
1621 // Calculate the new stack slot for the return address.
1622 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001623 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001624 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001625 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001626 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001627 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001628 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001629 return Chain;
1630}
1631
Dan Gohman98ca4f22009-08-05 01:29:28 +00001632SDValue
1633X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
1634 unsigned CallConv, bool isVarArg, bool isTailCall,
1635 const SmallVectorImpl<ISD::OutputArg> &Outs,
1636 const SmallVectorImpl<ISD::InputArg> &Ins,
1637 DebugLoc dl, SelectionDAG &DAG,
1638 SmallVectorImpl<SDValue> &InVals) {
Gordon Henriksenae636f82008-01-03 16:47:34 +00001639
Dan Gohman98ca4f22009-08-05 01:29:28 +00001640 MachineFunction &MF = DAG.getMachineFunction();
1641 bool Is64Bit = Subtarget->is64Bit();
1642 bool IsStructRet = CallIsStructReturn(Outs);
1643
1644 assert((!isTailCall ||
1645 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
1646 "IsEligibleForTailCallOptimization missed a case!");
1647 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001648 "Var args not supported with calling convention fastcc");
1649
Chris Lattner638402b2007-02-28 07:00:42 +00001650 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001651 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001652 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1653 ArgLocs, *DAG.getContext());
1654 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001655
Chris Lattner423c5f42007-02-28 05:31:48 +00001656 // Get a count of how many bytes are to be pushed on the stack.
1657 unsigned NumBytes = CCInfo.getNextStackOffset();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001658 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001659 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001660
Gordon Henriksen86737662008-01-05 16:56:59 +00001661 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001662 if (isTailCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001663 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001664 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001665 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1666 FPDiff = NumBytesCallerPushed - NumBytes;
1667
1668 // Set the delta of movement of the returnaddr stackslot.
1669 // But only set if delta is greater than previous delta.
1670 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1671 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1672 }
1673
Chris Lattnere563bbc2008-10-11 22:08:30 +00001674 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001675
Dan Gohman475871a2008-07-27 21:46:04 +00001676 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001677 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001678 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001679 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001680
Dan Gohman475871a2008-07-27 21:46:04 +00001681 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1682 SmallVector<SDValue, 8> MemOpChains;
1683 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001684
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001685 // Walk the register/memloc assignments, inserting copies/loads. In the case
1686 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001687 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1688 CCValAssign &VA = ArgLocs[i];
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001689 MVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001690 SDValue Arg = Outs[i].Val;
1691 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001692 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001693
Chris Lattner423c5f42007-02-28 05:31:48 +00001694 // Promote the value if needed.
1695 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001696 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001697 case CCValAssign::Full: break;
1698 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001699 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001700 break;
1701 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001702 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001703 break;
1704 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001705 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1706 // Special case: passing MMX values in XMM registers.
1707 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1708 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1709 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
1710 } else
1711 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1712 break;
1713 case CCValAssign::BCvt:
1714 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001715 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001716 case CCValAssign::Indirect: {
1717 // Store the argument.
1718 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
1719 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
1720 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
1721 PseudoSourceValue::getFixedStack(FI), 0);
1722 Arg = SpillSlot;
1723 break;
1724 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001725 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001726
Chris Lattner423c5f42007-02-28 05:31:48 +00001727 if (VA.isRegLoc()) {
1728 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1729 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001730 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001731 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001732 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001733 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001734
Dan Gohman98ca4f22009-08-05 01:29:28 +00001735 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1736 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001737 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001738 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001739 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001740
Evan Cheng32fe1032006-05-25 00:59:30 +00001741 if (!MemOpChains.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001742 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001743 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001744
Evan Cheng347d5f72006-04-28 21:29:37 +00001745 // Build a sequence of copy-to-reg nodes chained together with token chain
1746 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001747 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001748 // Tail call byval lowering might overwrite argument registers so in case of
1749 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001750 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001751 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001752 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001753 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001754 InFlag = Chain.getValue(1);
1755 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001756
Chris Lattner951bf7d2009-07-09 02:44:11 +00001757
Chris Lattner88e1fd52009-07-09 04:24:46 +00001758 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001759 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1760 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001761 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001762 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1763 DAG.getNode(X86ISD::GlobalBaseReg,
1764 DebugLoc::getUnknownLoc(),
1765 getPointerTy()),
1766 InFlag);
1767 InFlag = Chain.getValue(1);
1768 } else {
1769 // If we are tail calling and generating PIC/GOT style code load the
1770 // address of the callee into ECX. The value in ecx is used as target of
1771 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1772 // for tail calls on PIC/GOT architectures. Normally we would just put the
1773 // address of GOT into ebx and then call target@PLT. But for tail calls
1774 // ebx would be restored (since ebx is callee saved) before jumping to the
1775 // target@PLT.
1776
1777 // Note: The actual moving to ECX is done further down.
1778 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1779 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1780 !G->getGlobal()->hasProtectedVisibility())
1781 Callee = LowerGlobalAddress(Callee, DAG);
1782 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001783 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001784 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001785 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001786
Gordon Henriksen86737662008-01-05 16:56:59 +00001787 if (Is64Bit && isVarArg) {
1788 // From AMD64 ABI document:
1789 // For calls that may call functions that use varargs or stdargs
1790 // (prototype-less calls or calls to functions containing ellipsis (...) in
1791 // the declaration) %al is used as hidden argument to specify the number
1792 // of SSE registers used. The contents of %al do not need to match exactly
1793 // the number of registers, but must be an ubound on the number of SSE
1794 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001795
1796 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001797 // Count the number of XMM registers allocated.
1798 static const unsigned XMMArgRegs[] = {
1799 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1800 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1801 };
1802 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001803 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001804 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001805
Dale Johannesendd64c412009-02-04 00:33:20 +00001806 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen86737662008-01-05 16:56:59 +00001807 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1808 InFlag = Chain.getValue(1);
1809 }
1810
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001811
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001812 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001813 if (isTailCall) {
1814 // Force all the incoming stack arguments to be loaded from the stack
1815 // before any new outgoing arguments are stored to the stack, because the
1816 // outgoing stack slots may alias the incoming argument stack slots, and
1817 // the alias isn't otherwise explicit. This is slightly more conservative
1818 // than necessary, because it means that each store effectively depends
1819 // on every argument instead of just those arguments it would clobber.
1820 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1821
Dan Gohman475871a2008-07-27 21:46:04 +00001822 SmallVector<SDValue, 8> MemOpChains2;
1823 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001824 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001825 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001826 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001827 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1828 CCValAssign &VA = ArgLocs[i];
1829 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001830 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001831 SDValue Arg = Outs[i].Val;
1832 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001833 // Create frame index.
1834 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001835 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001836 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001837 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001838
Duncan Sands276dcbd2008-03-21 09:14:45 +00001839 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001840 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001841 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001842 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001843 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001844 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001845 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001846
Dan Gohman98ca4f22009-08-05 01:29:28 +00001847 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1848 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001849 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001850 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001851 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001852 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001853 DAG.getStore(ArgChain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001854 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001855 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001856 }
1857 }
1858
1859 if (!MemOpChains2.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001860 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001861 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001862
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001863 // Copy arguments to their registers.
1864 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001865 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001866 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001867 InFlag = Chain.getValue(1);
1868 }
Dan Gohman475871a2008-07-27 21:46:04 +00001869 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001870
Gordon Henriksen86737662008-01-05 16:56:59 +00001871 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001872 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001873 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001874 }
1875
Evan Cheng32fe1032006-05-25 00:59:30 +00001876 // If the callee is a GlobalAddress node (quite common, every direct call is)
1877 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001878 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001879 // We should use extra load for direct calls to dllimported functions in
1880 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001881 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001882 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001883 unsigned char OpFlags = 0;
1884
1885 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1886 // external symbols most go through the PLT in PIC mode. If the symbol
1887 // has hidden or protected visibility, or if it is static or local, then
1888 // we don't need to use the PLT - we can directly call it.
1889 if (Subtarget->isTargetELF() &&
1890 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001891 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001892 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001893 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001894 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1895 Subtarget->getDarwinVers() < 9) {
1896 // PC-relative references to external symbols should go through $stub,
1897 // unless we're building with the leopard linker or later, which
1898 // automatically synthesizes these stubs.
1899 OpFlags = X86II::MO_DARWIN_STUB;
1900 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001901
Chris Lattner74e726e2009-07-09 05:27:35 +00001902 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001903 G->getOffset(), OpFlags);
1904 }
Bill Wendling056292f2008-09-16 21:48:12 +00001905 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001906 unsigned char OpFlags = 0;
1907
1908 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1909 // symbols should go through the PLT.
1910 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001911 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001912 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001913 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001914 Subtarget->getDarwinVers() < 9) {
1915 // PC-relative references to external symbols should go through $stub,
1916 // unless we're building with the leopard linker or later, which
1917 // automatically synthesizes these stubs.
1918 OpFlags = X86II::MO_DARWIN_STUB;
1919 }
1920
Chris Lattner48a7d022009-07-09 05:02:21 +00001921 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1922 OpFlags);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001923 } else if (isTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001924 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001925
Dale Johannesendd64c412009-02-04 00:33:20 +00001926 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001927 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001928 Callee,InFlag);
1929 Callee = DAG.getRegister(Opc, getPointerTy());
1930 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001931 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001932 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001933
Chris Lattnerd96d0722007-02-25 06:40:16 +00001934 // Returns a chain & a flag for retval copy to use.
1935 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001936 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001937
Dan Gohman98ca4f22009-08-05 01:29:28 +00001938 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001939 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1940 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001941 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00001942 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001943
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001944 Ops.push_back(Chain);
1945 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001946
Dan Gohman98ca4f22009-08-05 01:29:28 +00001947 if (isTailCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001948 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001949
Gordon Henriksen86737662008-01-05 16:56:59 +00001950 // Add argument registers to the end of the list so that they are known live
1951 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001952 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1953 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1954 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001955
Evan Cheng586ccac2008-03-18 23:36:35 +00001956 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001957 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00001958 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1959
1960 // Add an implicit use of AL for x86 vararg functions.
1961 if (Is64Bit && isVarArg)
1962 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1963
Gabor Greifba36cb52008-08-28 21:40:38 +00001964 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00001965 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001966
Dan Gohman98ca4f22009-08-05 01:29:28 +00001967 if (isTailCall) {
1968 // If this is the first return lowered for this function, add the regs
1969 // to the liveout set for the function.
1970 if (MF.getRegInfo().liveout_empty()) {
1971 SmallVector<CCValAssign, 16> RVLocs;
1972 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1973 *DAG.getContext());
1974 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
1975 for (unsigned i = 0; i != RVLocs.size(); ++i)
1976 if (RVLocs[i].isRegLoc())
1977 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
1978 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001979
Dan Gohman98ca4f22009-08-05 01:29:28 +00001980 assert(((Callee.getOpcode() == ISD::Register &&
1981 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
1982 cast<RegisterSDNode>(Callee)->getReg() == X86::R9)) ||
1983 Callee.getOpcode() == ISD::TargetExternalSymbol ||
1984 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
1985 "Expecting an global address, external symbol, or register");
1986
1987 return DAG.getNode(X86ISD::TC_RETURN, dl,
1988 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001989 }
1990
Dale Johannesenace16102009-02-03 19:33:06 +00001991 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00001992 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00001993
Chris Lattner2d297092006-05-23 18:50:38 +00001994 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001995 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001996 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00001997 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00001998 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001999 // If this is is a call to a struct-return function, the callee
2000 // pops the hidden struct pointer, so we have to push it back.
2001 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002002 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002003 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002004 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002005
Gordon Henriksenae636f82008-01-03 16:47:34 +00002006 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002007 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002008 DAG.getIntPtrConstant(NumBytes, true),
2009 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2010 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002011 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002012 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002013
Chris Lattner3085e152007-02-25 08:59:22 +00002014 // Handle result values, copying them out of physregs into vregs that we
2015 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002016 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2017 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002018}
2019
Evan Cheng25ab6902006-09-08 06:48:29 +00002020
2021//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002022// Fast Calling Convention (tail call) implementation
2023//===----------------------------------------------------------------------===//
2024
2025// Like std call, callee cleans arguments, convention except that ECX is
2026// reserved for storing the tail called function address. Only 2 registers are
2027// free for argument passing (inreg). Tail call optimization is performed
2028// provided:
2029// * tailcallopt is enabled
2030// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002031// On X86_64 architecture with GOT-style position independent code only local
2032// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002033// To keep the stack aligned according to platform abi the function
2034// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2035// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002036// If a tail called function callee has more arguments than the caller the
2037// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002038// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002039// original REtADDR, but before the saved framepointer or the spilled registers
2040// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2041// stack layout:
2042// arg1
2043// arg2
2044// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002045// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002046// move area ]
2047// (possible EBP)
2048// ESI
2049// EDI
2050// local1 ..
2051
2052/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2053/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002054unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002055 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002056 MachineFunction &MF = DAG.getMachineFunction();
2057 const TargetMachine &TM = MF.getTarget();
2058 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2059 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002060 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002061 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002062 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002063 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2064 // Number smaller than 12 so just add the difference.
2065 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2066 } else {
2067 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002068 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002069 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002070 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002071 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002072}
2073
Dan Gohman98ca4f22009-08-05 01:29:28 +00002074/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2075/// for tail call optimization. Targets which want to do tail call
2076/// optimization should implement this function.
2077bool
2078X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
2079 unsigned CalleeCC,
2080 bool isVarArg,
2081 const SmallVectorImpl<ISD::InputArg> &Ins,
2082 SelectionDAG& DAG) const {
2083 MachineFunction &MF = DAG.getMachineFunction();
2084 unsigned CallerCC = MF.getFunction()->getCallingConv();
2085 return CalleeCC == CallingConv::Fast && CallerCC == CalleeCC;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002086}
2087
Dan Gohman3df24e62008-09-03 23:12:08 +00002088FastISel *
2089X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002090 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002091 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002092 DenseMap<const Value *, unsigned> &vm,
2093 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002094 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002095 DenseMap<const AllocaInst *, int> &am
2096#ifndef NDEBUG
2097 , SmallSet<Instruction*, 8> &cil
2098#endif
2099 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002100 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002101#ifndef NDEBUG
2102 , cil
2103#endif
2104 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002105}
2106
2107
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002108//===----------------------------------------------------------------------===//
2109// Other Lowering Hooks
2110//===----------------------------------------------------------------------===//
2111
2112
Dan Gohman475871a2008-07-27 21:46:04 +00002113SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002114 MachineFunction &MF = DAG.getMachineFunction();
2115 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2116 int ReturnAddrIndex = FuncInfo->getRAIndex();
2117
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002118 if (ReturnAddrIndex == 0) {
2119 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002120 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002121 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002122 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002123 }
2124
Evan Cheng25ab6902006-09-08 06:48:29 +00002125 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002126}
2127
2128
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002129bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2130 bool hasSymbolicDisplacement) {
2131 // Offset should fit into 32 bit immediate field.
2132 if (!isInt32(Offset))
2133 return false;
2134
2135 // If we don't have a symbolic displacement - we don't have any extra
2136 // restrictions.
2137 if (!hasSymbolicDisplacement)
2138 return true;
2139
2140 // FIXME: Some tweaks might be needed for medium code model.
2141 if (M != CodeModel::Small && M != CodeModel::Kernel)
2142 return false;
2143
2144 // For small code model we assume that latest object is 16MB before end of 31
2145 // bits boundary. We may also accept pretty large negative constants knowing
2146 // that all objects are in the positive half of address space.
2147 if (M == CodeModel::Small && Offset < 16*1024*1024)
2148 return true;
2149
2150 // For kernel code model we know that all object resist in the negative half
2151 // of 32bits address space. We may not accept negative offsets, since they may
2152 // be just off and we may accept pretty large positive ones.
2153 if (M == CodeModel::Kernel && Offset > 0)
2154 return true;
2155
2156 return false;
2157}
2158
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002159/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2160/// specific condition code, returning the condition code and the LHS/RHS of the
2161/// comparison to make.
2162static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2163 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002164 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002165 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2166 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2167 // X > -1 -> X == 0, jump !sign.
2168 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002169 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002170 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2171 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002172 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002173 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002174 // X < 1 -> X <= 0
2175 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002176 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002177 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002178 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002179
Evan Chengd9558e02006-01-06 00:43:03 +00002180 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002181 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002182 case ISD::SETEQ: return X86::COND_E;
2183 case ISD::SETGT: return X86::COND_G;
2184 case ISD::SETGE: return X86::COND_GE;
2185 case ISD::SETLT: return X86::COND_L;
2186 case ISD::SETLE: return X86::COND_LE;
2187 case ISD::SETNE: return X86::COND_NE;
2188 case ISD::SETULT: return X86::COND_B;
2189 case ISD::SETUGT: return X86::COND_A;
2190 case ISD::SETULE: return X86::COND_BE;
2191 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002192 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002193 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002194
Chris Lattner4c78e022008-12-23 23:42:27 +00002195 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002196
Chris Lattner4c78e022008-12-23 23:42:27 +00002197 // If LHS is a foldable load, but RHS is not, flip the condition.
2198 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2199 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2200 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2201 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002202 }
2203
Chris Lattner4c78e022008-12-23 23:42:27 +00002204 switch (SetCCOpcode) {
2205 default: break;
2206 case ISD::SETOLT:
2207 case ISD::SETOLE:
2208 case ISD::SETUGT:
2209 case ISD::SETUGE:
2210 std::swap(LHS, RHS);
2211 break;
2212 }
2213
2214 // On a floating point condition, the flags are set as follows:
2215 // ZF PF CF op
2216 // 0 | 0 | 0 | X > Y
2217 // 0 | 0 | 1 | X < Y
2218 // 1 | 0 | 0 | X == Y
2219 // 1 | 1 | 1 | unordered
2220 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002221 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002222 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002223 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002224 case ISD::SETOLT: // flipped
2225 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002226 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002227 case ISD::SETOLE: // flipped
2228 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002229 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002230 case ISD::SETUGT: // flipped
2231 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002232 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002233 case ISD::SETUGE: // flipped
2234 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002235 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002236 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002237 case ISD::SETNE: return X86::COND_NE;
2238 case ISD::SETUO: return X86::COND_P;
2239 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002240 }
Evan Chengd9558e02006-01-06 00:43:03 +00002241}
2242
Evan Cheng4a460802006-01-11 00:33:36 +00002243/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2244/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002245/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002246static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002247 switch (X86CC) {
2248 default:
2249 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002250 case X86::COND_B:
2251 case X86::COND_BE:
2252 case X86::COND_E:
2253 case X86::COND_P:
2254 case X86::COND_A:
2255 case X86::COND_AE:
2256 case X86::COND_NE:
2257 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002258 return true;
2259 }
2260}
2261
Nate Begeman9008ca62009-04-27 18:41:29 +00002262/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2263/// the specified range (L, H].
2264static bool isUndefOrInRange(int Val, int Low, int Hi) {
2265 return (Val < 0) || (Val >= Low && Val < Hi);
2266}
2267
2268/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2269/// specified value.
2270static bool isUndefOrEqual(int Val, int CmpVal) {
2271 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002272 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002273 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002274}
2275
Nate Begeman9008ca62009-04-27 18:41:29 +00002276/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2277/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2278/// the second operand.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002279static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002280 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
2281 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
2282 if (VT == MVT::v2f64 || VT == MVT::v2i64)
2283 return (Mask[0] < 2 && Mask[1] < 2);
2284 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002285}
2286
Nate Begeman9008ca62009-04-27 18:41:29 +00002287bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
2288 SmallVector<int, 8> M;
2289 N->getMask(M);
2290 return ::isPSHUFDMask(M, N->getValueType(0));
2291}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002292
Nate Begeman9008ca62009-04-27 18:41:29 +00002293/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2294/// is suitable for input to PSHUFHW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002295static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002296 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002297 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002298
2299 // Lower quadword copied in order or undef.
2300 for (int i = 0; i != 4; ++i)
2301 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002302 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002303
Evan Cheng506d3df2006-03-29 23:07:14 +00002304 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002305 for (int i = 4; i != 8; ++i)
2306 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002307 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002308
Evan Cheng506d3df2006-03-29 23:07:14 +00002309 return true;
2310}
2311
Nate Begeman9008ca62009-04-27 18:41:29 +00002312bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
2313 SmallVector<int, 8> M;
2314 N->getMask(M);
2315 return ::isPSHUFHWMask(M, N->getValueType(0));
2316}
Evan Cheng506d3df2006-03-29 23:07:14 +00002317
Nate Begeman9008ca62009-04-27 18:41:29 +00002318/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2319/// is suitable for input to PSHUFLW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002320static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002321 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002322 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002323
Rafael Espindola15684b22009-04-24 12:40:33 +00002324 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002325 for (int i = 4; i != 8; ++i)
2326 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002327 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002328
Rafael Espindola15684b22009-04-24 12:40:33 +00002329 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002330 for (int i = 0; i != 4; ++i)
2331 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002332 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002333
Rafael Espindola15684b22009-04-24 12:40:33 +00002334 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002335}
2336
Nate Begeman9008ca62009-04-27 18:41:29 +00002337bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
2338 SmallVector<int, 8> M;
2339 N->getMask(M);
2340 return ::isPSHUFLWMask(M, N->getValueType(0));
2341}
2342
Evan Cheng14aed5e2006-03-24 01:18:28 +00002343/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2344/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002345static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002346 int NumElems = VT.getVectorNumElements();
2347 if (NumElems != 2 && NumElems != 4)
2348 return false;
2349
2350 int Half = NumElems / 2;
2351 for (int i = 0; i < Half; ++i)
2352 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002353 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002354 for (int i = Half; i < NumElems; ++i)
2355 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002356 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002357
Evan Cheng14aed5e2006-03-24 01:18:28 +00002358 return true;
2359}
2360
Nate Begeman9008ca62009-04-27 18:41:29 +00002361bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2362 SmallVector<int, 8> M;
2363 N->getMask(M);
2364 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002365}
2366
Evan Cheng213d2cf2007-05-17 18:45:50 +00002367/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002368/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2369/// half elements to come from vector 1 (which would equal the dest.) and
2370/// the upper half to come from vector 2.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002371static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002372 int NumElems = VT.getVectorNumElements();
2373
2374 if (NumElems != 2 && NumElems != 4)
2375 return false;
2376
2377 int Half = NumElems / 2;
2378 for (int i = 0; i < Half; ++i)
2379 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002380 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002381 for (int i = Half; i < NumElems; ++i)
2382 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002383 return false;
2384 return true;
2385}
2386
Nate Begeman9008ca62009-04-27 18:41:29 +00002387static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2388 SmallVector<int, 8> M;
2389 N->getMask(M);
2390 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002391}
2392
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002393/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2394/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002395bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2396 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002397 return false;
2398
Evan Cheng2064a2b2006-03-28 06:50:32 +00002399 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002400 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2401 isUndefOrEqual(N->getMaskElt(1), 7) &&
2402 isUndefOrEqual(N->getMaskElt(2), 2) &&
2403 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002404}
2405
Evan Cheng5ced1d82006-04-06 23:23:56 +00002406/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2407/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002408bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2409 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002410
Evan Cheng5ced1d82006-04-06 23:23:56 +00002411 if (NumElems != 2 && NumElems != 4)
2412 return false;
2413
Evan Chengc5cdff22006-04-07 21:53:05 +00002414 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002415 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002416 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002417
Evan Chengc5cdff22006-04-07 21:53:05 +00002418 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002419 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002420 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002421
2422 return true;
2423}
2424
2425/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002426/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2427/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002428bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2429 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002430
Evan Cheng5ced1d82006-04-06 23:23:56 +00002431 if (NumElems != 2 && NumElems != 4)
2432 return false;
2433
Evan Chengc5cdff22006-04-07 21:53:05 +00002434 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002435 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002436 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002437
Nate Begeman9008ca62009-04-27 18:41:29 +00002438 for (unsigned i = 0; i < NumElems/2; ++i)
2439 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002440 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002441
2442 return true;
2443}
2444
Nate Begeman9008ca62009-04-27 18:41:29 +00002445/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2446/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2447/// <2, 3, 2, 3>
2448bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2449 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2450
2451 if (NumElems != 4)
2452 return false;
2453
2454 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2455 isUndefOrEqual(N->getMaskElt(1), 3) &&
2456 isUndefOrEqual(N->getMaskElt(2), 2) &&
2457 isUndefOrEqual(N->getMaskElt(3), 3);
2458}
2459
Evan Cheng0038e592006-03-28 00:39:58 +00002460/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2461/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002462static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002463 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002464 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002465 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002466 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002467
2468 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2469 int BitI = Mask[i];
2470 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002471 if (!isUndefOrEqual(BitI, j))
2472 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002473 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002474 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002475 return false;
2476 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002477 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002478 return false;
2479 }
Evan Cheng0038e592006-03-28 00:39:58 +00002480 }
Evan Cheng0038e592006-03-28 00:39:58 +00002481 return true;
2482}
2483
Nate Begeman9008ca62009-04-27 18:41:29 +00002484bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2485 SmallVector<int, 8> M;
2486 N->getMask(M);
2487 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002488}
2489
Evan Cheng4fcb9222006-03-28 02:43:26 +00002490/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2491/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002492static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002493 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002494 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002495 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002496 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002497
2498 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2499 int BitI = Mask[i];
2500 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002501 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002502 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002503 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002504 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002505 return false;
2506 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002507 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002508 return false;
2509 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002510 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002511 return true;
2512}
2513
Nate Begeman9008ca62009-04-27 18:41:29 +00002514bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2515 SmallVector<int, 8> M;
2516 N->getMask(M);
2517 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002518}
2519
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002520/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2521/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2522/// <0, 0, 1, 1>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002523static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002524 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002525 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002526 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002527
2528 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2529 int BitI = Mask[i];
2530 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002531 if (!isUndefOrEqual(BitI, j))
2532 return false;
2533 if (!isUndefOrEqual(BitI1, j))
2534 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002535 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002536 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002537}
2538
Nate Begeman9008ca62009-04-27 18:41:29 +00002539bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2540 SmallVector<int, 8> M;
2541 N->getMask(M);
2542 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2543}
2544
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002545/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2546/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2547/// <2, 2, 3, 3>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002548static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002549 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002550 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2551 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002552
2553 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2554 int BitI = Mask[i];
2555 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002556 if (!isUndefOrEqual(BitI, j))
2557 return false;
2558 if (!isUndefOrEqual(BitI1, j))
2559 return false;
2560 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002561 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002562}
2563
Nate Begeman9008ca62009-04-27 18:41:29 +00002564bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2565 SmallVector<int, 8> M;
2566 N->getMask(M);
2567 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2568}
2569
Evan Cheng017dcc62006-04-21 01:05:10 +00002570/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2571/// specifies a shuffle of elements that is suitable for input to MOVSS,
2572/// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002573static bool isMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002574 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002575 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002576
2577 int NumElts = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002578
2579 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002580 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002581
2582 for (int i = 1; i < NumElts; ++i)
2583 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002584 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002585
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002586 return true;
2587}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002588
Nate Begeman9008ca62009-04-27 18:41:29 +00002589bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2590 SmallVector<int, 8> M;
2591 N->getMask(M);
2592 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002593}
2594
Evan Cheng017dcc62006-04-21 01:05:10 +00002595/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2596/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002597/// element of vector 2 and the other elements to come from vector 1 in order.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002598static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002599 bool V2IsSplat = false, bool V2IsUndef = false) {
2600 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002601 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002602 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002603
2604 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002605 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002606
2607 for (int i = 1; i < NumOps; ++i)
2608 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2609 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2610 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002611 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002612
Evan Cheng39623da2006-04-20 08:58:49 +00002613 return true;
2614}
2615
Nate Begeman9008ca62009-04-27 18:41:29 +00002616static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002617 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002618 SmallVector<int, 8> M;
2619 N->getMask(M);
2620 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002621}
2622
Evan Chengd9539472006-04-14 21:59:03 +00002623/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2624/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002625bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2626 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002627 return false;
2628
2629 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002630 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002631 int Elt = N->getMaskElt(i);
2632 if (Elt >= 0 && Elt != 1)
2633 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002634 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002635
2636 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002637 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002638 int Elt = N->getMaskElt(i);
2639 if (Elt >= 0 && Elt != 3)
2640 return false;
2641 if (Elt == 3)
2642 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002643 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002644 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002645 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002646 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002647}
2648
2649/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2650/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002651bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2652 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002653 return false;
2654
2655 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002656 for (unsigned i = 0; i < 2; ++i)
2657 if (N->getMaskElt(i) > 0)
2658 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002659
2660 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002661 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002662 int Elt = N->getMaskElt(i);
2663 if (Elt >= 0 && Elt != 2)
2664 return false;
2665 if (Elt == 2)
2666 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002667 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002668 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002669 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002670}
2671
Evan Cheng0b457f02008-09-25 20:50:48 +00002672/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2673/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002674bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2675 int e = N->getValueType(0).getVectorNumElements() / 2;
2676
2677 for (int i = 0; i < e; ++i)
2678 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002679 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002680 for (int i = 0; i < e; ++i)
2681 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002682 return false;
2683 return true;
2684}
2685
Evan Cheng63d33002006-03-22 08:01:21 +00002686/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2687/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2688/// instructions.
2689unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002690 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2691 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2692
Evan Chengb9df0ca2006-03-22 02:53:00 +00002693 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2694 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002695 for (int i = 0; i < NumOperands; ++i) {
2696 int Val = SVOp->getMaskElt(NumOperands-i-1);
2697 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002698 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002699 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002700 if (i != NumOperands - 1)
2701 Mask <<= Shift;
2702 }
Evan Cheng63d33002006-03-22 08:01:21 +00002703 return Mask;
2704}
2705
Evan Cheng506d3df2006-03-29 23:07:14 +00002706/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2707/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2708/// instructions.
2709unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002710 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002711 unsigned Mask = 0;
2712 // 8 nodes, but we only care about the last 4.
2713 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002714 int Val = SVOp->getMaskElt(i);
2715 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002716 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002717 if (i != 4)
2718 Mask <<= 2;
2719 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002720 return Mask;
2721}
2722
2723/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2724/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2725/// instructions.
2726unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002727 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002728 unsigned Mask = 0;
2729 // 8 nodes, but we only care about the first 4.
2730 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002731 int Val = SVOp->getMaskElt(i);
2732 if (Val >= 0)
2733 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002734 if (i != 0)
2735 Mask <<= 2;
2736 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002737 return Mask;
2738}
2739
Evan Cheng37b73872009-07-30 08:33:02 +00002740/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2741/// constant +0.0.
2742bool X86::isZeroNode(SDValue Elt) {
2743 return ((isa<ConstantSDNode>(Elt) &&
2744 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2745 (isa<ConstantFPSDNode>(Elt) &&
2746 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2747}
2748
Nate Begeman9008ca62009-04-27 18:41:29 +00002749/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2750/// their permute mask.
2751static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2752 SelectionDAG &DAG) {
2753 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002754 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002755 SmallVector<int, 8> MaskVec;
2756
Nate Begeman5a5ca152009-04-29 05:20:52 +00002757 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002758 int idx = SVOp->getMaskElt(i);
2759 if (idx < 0)
2760 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002761 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002762 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002763 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002764 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002765 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002766 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2767 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002768}
2769
Evan Cheng779ccea2007-12-07 21:30:01 +00002770/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2771/// the two vector operands have swapped position.
Nate Begeman9008ca62009-04-27 18:41:29 +00002772static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002773 unsigned NumElems = VT.getVectorNumElements();
2774 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002775 int idx = Mask[i];
2776 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002777 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002778 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002779 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002780 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002781 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002782 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002783}
2784
Evan Cheng533a0aa2006-04-19 20:35:22 +00002785/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2786/// match movhlps. The lower half elements should come from upper half of
2787/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002788/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002789static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2790 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002791 return false;
2792 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002793 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002794 return false;
2795 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002796 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002797 return false;
2798 return true;
2799}
2800
Evan Cheng5ced1d82006-04-06 23:23:56 +00002801/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002802/// is promoted to a vector. It also returns the LoadSDNode by reference if
2803/// required.
2804static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002805 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2806 return false;
2807 N = N->getOperand(0).getNode();
2808 if (!ISD::isNON_EXTLoad(N))
2809 return false;
2810 if (LD)
2811 *LD = cast<LoadSDNode>(N);
2812 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002813}
2814
Evan Cheng533a0aa2006-04-19 20:35:22 +00002815/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2816/// match movlp{s|d}. The lower half elements should come from lower half of
2817/// V1 (and in order), and the upper half elements should come from the upper
2818/// half of V2 (and in order). And since V1 will become the source of the
2819/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002820static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2821 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002822 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002823 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002824 // Is V2 is a vector load, don't do this transformation. We will try to use
2825 // load folding shufps op.
2826 if (ISD::isNON_EXTLoad(V2))
2827 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002828
Nate Begeman5a5ca152009-04-29 05:20:52 +00002829 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002830
Evan Cheng533a0aa2006-04-19 20:35:22 +00002831 if (NumElems != 2 && NumElems != 4)
2832 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002833 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002834 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002835 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002836 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002837 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002838 return false;
2839 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002840}
2841
Evan Cheng39623da2006-04-20 08:58:49 +00002842/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2843/// all the same.
2844static bool isSplatVector(SDNode *N) {
2845 if (N->getOpcode() != ISD::BUILD_VECTOR)
2846 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002847
Dan Gohman475871a2008-07-27 21:46:04 +00002848 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002849 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2850 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002851 return false;
2852 return true;
2853}
2854
Evan Cheng213d2cf2007-05-17 18:45:50 +00002855/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Nate Begeman9008ca62009-04-27 18:41:29 +00002856/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002857/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002858static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002859 SDValue V1 = N->getOperand(0);
2860 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002861 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2862 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002863 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002864 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002865 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002866 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2867 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002868 if (Opc != ISD::BUILD_VECTOR ||
2869 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002870 return false;
2871 } else if (Idx >= 0) {
2872 unsigned Opc = V1.getOpcode();
2873 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2874 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002875 if (Opc != ISD::BUILD_VECTOR ||
2876 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002877 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002878 }
2879 }
2880 return true;
2881}
2882
2883/// getZeroVector - Returns a vector of specified type with all zero elements.
2884///
Dale Johannesenace16102009-02-03 19:33:06 +00002885static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2886 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002887 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002888
Chris Lattner8a594482007-11-25 00:24:49 +00002889 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2890 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002891 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002892 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman475871a2008-07-27 21:46:04 +00002893 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002894 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002895 } else if (HasSSE2) { // SSE2
Dan Gohman475871a2008-07-27 21:46:04 +00002896 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002897 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002898 } else { // SSE1
Dan Gohman475871a2008-07-27 21:46:04 +00002899 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Chenga87008d2009-02-25 22:49:59 +00002900 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002901 }
Dale Johannesenace16102009-02-03 19:33:06 +00002902 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002903}
2904
Chris Lattner8a594482007-11-25 00:24:49 +00002905/// getOnesVector - Returns a vector of specified type with all bits set.
2906///
Dale Johannesenace16102009-02-03 19:33:06 +00002907static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002908 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002909
Chris Lattner8a594482007-11-25 00:24:49 +00002910 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2911 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002912 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2913 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002914 if (VT.getSizeInBits() == 64) // MMX
Evan Chenga87008d2009-02-25 22:49:59 +00002915 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002916 else // SSE
Evan Chenga87008d2009-02-25 22:49:59 +00002917 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002918 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002919}
2920
2921
Evan Cheng39623da2006-04-20 08:58:49 +00002922/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2923/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002924static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
2925 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002926 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002927
Evan Cheng39623da2006-04-20 08:58:49 +00002928 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002929 SmallVector<int, 8> MaskVec;
2930 SVOp->getMask(MaskVec);
2931
Nate Begeman5a5ca152009-04-29 05:20:52 +00002932 for (unsigned i = 0; i != NumElems; ++i) {
2933 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002934 MaskVec[i] = NumElems;
2935 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002936 }
Evan Cheng39623da2006-04-20 08:58:49 +00002937 }
Evan Cheng39623da2006-04-20 08:58:49 +00002938 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002939 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2940 SVOp->getOperand(1), &MaskVec[0]);
2941 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002942}
2943
Evan Cheng017dcc62006-04-21 01:05:10 +00002944/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2945/// operation of specified width.
Nate Begeman9008ca62009-04-27 18:41:29 +00002946static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2947 SDValue V2) {
2948 unsigned NumElems = VT.getVectorNumElements();
2949 SmallVector<int, 8> Mask;
2950 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002951 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002952 Mask.push_back(i);
2953 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002954}
2955
Nate Begeman9008ca62009-04-27 18:41:29 +00002956/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
2957static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2958 SDValue V2) {
2959 unsigned NumElems = VT.getVectorNumElements();
2960 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00002961 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002962 Mask.push_back(i);
2963 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00002964 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002965 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00002966}
2967
Nate Begeman9008ca62009-04-27 18:41:29 +00002968/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
2969static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2970 SDValue V2) {
2971 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00002972 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002973 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00002974 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002975 Mask.push_back(i + Half);
2976 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00002977 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002978 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00002979}
2980
Evan Cheng0c0f83f2008-04-05 00:30:36 +00002981/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Nate Begeman9008ca62009-04-27 18:41:29 +00002982static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
2983 bool HasSSE2) {
2984 if (SV->getValueType(0).getVectorNumElements() <= 4)
2985 return SDValue(SV, 0);
2986
2987 MVT PVT = MVT::v4f32;
2988 MVT VT = SV->getValueType(0);
2989 DebugLoc dl = SV->getDebugLoc();
2990 SDValue V1 = SV->getOperand(0);
2991 int NumElems = VT.getVectorNumElements();
2992 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00002993
Nate Begeman9008ca62009-04-27 18:41:29 +00002994 // unpack elements to the correct location
2995 while (NumElems > 4) {
2996 if (EltNo < NumElems/2) {
2997 V1 = getUnpackl(DAG, dl, VT, V1, V1);
2998 } else {
2999 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3000 EltNo -= NumElems/2;
3001 }
3002 NumElems >>= 1;
3003 }
3004
3005 // Perform the splat.
3006 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003007 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003008 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3009 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003010}
3011
Evan Chengba05f722006-04-21 23:03:30 +00003012/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003013/// vector of zero or undef vector. This produces a shuffle where the low
3014/// element of V2 is swizzled into the zero/undef vector, landing at element
3015/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003016static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003017 bool isZero, bool HasSSE2,
3018 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003019 MVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003020 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003021 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3022 unsigned NumElems = VT.getVectorNumElements();
3023 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003024 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003025 // If this is the insertion idx, put the low elt of V2 here.
3026 MaskVec.push_back(i == Idx ? NumElems : i);
3027 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003028}
3029
Evan Chengf26ffe92008-05-29 08:22:04 +00003030/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3031/// a shuffle that is zero.
3032static
Nate Begeman9008ca62009-04-27 18:41:29 +00003033unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3034 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003035 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003036 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003037 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003038 int Idx = SVOp->getMaskElt(Index);
3039 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003040 ++NumZeros;
3041 continue;
3042 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003043 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003044 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003045 ++NumZeros;
3046 else
3047 break;
3048 }
3049 return NumZeros;
3050}
3051
3052/// isVectorShift - Returns true if the shuffle can be implemented as a
3053/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003054/// FIXME: split into pslldqi, psrldqi, palignr variants.
3055static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003056 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003057 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003058
3059 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003060 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003061 if (!NumZeros) {
3062 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003063 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003064 if (!NumZeros)
3065 return false;
3066 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003067 bool SeenV1 = false;
3068 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003069 for (int i = NumZeros; i < NumElems; ++i) {
3070 int Val = isLeft ? (i - NumZeros) : i;
3071 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3072 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003073 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003074 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003075 SeenV1 = true;
3076 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003077 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003078 SeenV2 = true;
3079 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003080 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003081 return false;
3082 }
3083 if (SeenV1 && SeenV2)
3084 return false;
3085
Nate Begeman9008ca62009-04-27 18:41:29 +00003086 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003087 ShAmt = NumZeros;
3088 return true;
3089}
3090
3091
Evan Chengc78d3b42006-04-24 18:01:45 +00003092/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3093///
Dan Gohman475871a2008-07-27 21:46:04 +00003094static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003095 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003096 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003097 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003098 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003099
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003100 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003101 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003102 bool First = true;
3103 for (unsigned i = 0; i < 16; ++i) {
3104 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3105 if (ThisIsNonZero && First) {
3106 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003107 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003108 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003109 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003110 First = false;
3111 }
3112
3113 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003114 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003115 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3116 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003117 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003118 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003119 }
3120 if (ThisIsNonZero) {
Dale Johannesenace16102009-02-03 19:33:06 +00003121 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3122 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Evan Chengc78d3b42006-04-24 18:01:45 +00003123 ThisElt, DAG.getConstant(8, MVT::i8));
3124 if (LastIsNonZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003125 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003126 } else
3127 ThisElt = LastElt;
3128
Gabor Greifba36cb52008-08-28 21:40:38 +00003129 if (ThisElt.getNode())
Dale Johannesenace16102009-02-03 19:33:06 +00003130 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003131 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003132 }
3133 }
3134
Dale Johannesenace16102009-02-03 19:33:06 +00003135 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003136}
3137
Bill Wendlinga348c562007-03-22 18:42:45 +00003138/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003139///
Dan Gohman475871a2008-07-27 21:46:04 +00003140static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003141 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003142 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003143 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003144 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003145
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003146 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003147 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003148 bool First = true;
3149 for (unsigned i = 0; i < 8; ++i) {
3150 bool isNonZero = (NonZeros & (1 << i)) != 0;
3151 if (isNonZero) {
3152 if (First) {
3153 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003154 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003155 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003156 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003157 First = false;
3158 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003159 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003160 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003161 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003162 }
3163 }
3164
3165 return V;
3166}
3167
Evan Chengf26ffe92008-05-29 08:22:04 +00003168/// getVShift - Return a vector logical shift node.
3169///
Dan Gohman475871a2008-07-27 21:46:04 +00003170static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003171 unsigned NumBits, SelectionDAG &DAG,
3172 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003173 bool isMMX = VT.getSizeInBits() == 64;
3174 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003175 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003176 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3177 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3178 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003179 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003180}
3181
Dan Gohman475871a2008-07-27 21:46:04 +00003182SDValue
3183X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003184 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003185 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003186 if (ISD::isBuildVectorAllZeros(Op.getNode())
3187 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003188 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3189 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3190 // eliminated on x86-32 hosts.
3191 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3192 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003193
Gabor Greifba36cb52008-08-28 21:40:38 +00003194 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003195 return getOnesVector(Op.getValueType(), DAG, dl);
3196 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003197 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003198
Duncan Sands83ec4b62008-06-06 12:08:01 +00003199 MVT VT = Op.getValueType();
3200 MVT EVT = VT.getVectorElementType();
3201 unsigned EVTBits = EVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003202
3203 unsigned NumElems = Op.getNumOperands();
3204 unsigned NumZero = 0;
3205 unsigned NumNonZero = 0;
3206 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003207 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003208 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003209 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003210 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003211 if (Elt.getOpcode() == ISD::UNDEF)
3212 continue;
3213 Values.insert(Elt);
3214 if (Elt.getOpcode() != ISD::Constant &&
3215 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003216 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003217 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003218 NumZero++;
3219 else {
3220 NonZeros |= (1 << i);
3221 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003222 }
3223 }
3224
Dan Gohman7f321562007-06-25 16:23:39 +00003225 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003226 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003227 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003228 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003229
Chris Lattner67f453a2008-03-09 05:42:06 +00003230 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003231 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003232 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003233 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003234
Chris Lattner62098042008-03-09 01:05:04 +00003235 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3236 // the value are obviously zero, truncate the value to i32 and do the
3237 // insertion that way. Only do this if the value is non-constant or if the
3238 // value is a constant being inserted into element 0. It is cheaper to do
3239 // a constant pool load than it is to do a movd + shuffle.
3240 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3241 (!IsAllConstants || Idx == 0)) {
3242 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3243 // Handle MMX and SSE both.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003244 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3245 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003246
Chris Lattner62098042008-03-09 01:05:04 +00003247 // Truncate the value (which may itself be a constant) to i32, and
3248 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesenace16102009-02-03 19:33:06 +00003249 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3250 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003251 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3252 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003253
Chris Lattner62098042008-03-09 01:05:04 +00003254 // Now we have our 32-bit value zero extended in the low element of
3255 // a vector. If Idx != 0, swizzle it into place.
3256 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003257 SmallVector<int, 4> Mask;
3258 Mask.push_back(Idx);
3259 for (unsigned i = 1; i != VecElts; ++i)
3260 Mask.push_back(i);
3261 Item = DAG.getVectorShuffle(VecVT, dl, Item,
3262 DAG.getUNDEF(Item.getValueType()),
3263 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003264 }
Dale Johannesenace16102009-02-03 19:33:06 +00003265 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003266 }
3267 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003268
Chris Lattner19f79692008-03-08 22:59:52 +00003269 // If we have a constant or non-constant insertion into the low element of
3270 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3271 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003272 // depending on what the source datatype is.
3273 if (Idx == 0) {
3274 if (NumZero == 0) {
3275 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3276 } else if (EVT == MVT::i32 || EVT == MVT::f32 || EVT == MVT::f64 ||
3277 (EVT == MVT::i64 && Subtarget->is64Bit())) {
3278 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3279 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3280 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3281 DAG);
3282 } else if (EVT == MVT::i16 || EVT == MVT::i8) {
3283 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3284 MVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
3285 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3286 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3287 Subtarget->hasSSE2(), DAG);
3288 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3289 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003290 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003291
3292 // Is it a vector logical left shift?
3293 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003294 X86::isZeroNode(Op.getOperand(0)) &&
3295 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003296 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003297 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003298 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003299 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003300 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003301 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003302
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003303 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003304 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003305
Chris Lattner19f79692008-03-08 22:59:52 +00003306 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3307 // is a non-constant being inserted into an element other than the low one,
3308 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3309 // movd/movss) to move this into the low element, then shuffle it into
3310 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003311 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003312 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003313
Evan Cheng0db9fe62006-04-25 20:13:52 +00003314 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003315 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3316 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003317 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003318 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003319 MaskVec.push_back(i == Idx ? 0 : 1);
3320 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003321 }
3322 }
3323
Chris Lattner67f453a2008-03-09 05:42:06 +00003324 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3325 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003326 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003327
Dan Gohmana3941172007-07-24 22:55:08 +00003328 // A vector full of immediates; various special cases are already
3329 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003330 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003331 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003332
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003333 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003334 if (EVTBits == 64) {
3335 if (NumNonZero == 1) {
3336 // One half is zero or undef.
3337 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003338 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003339 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003340 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3341 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003342 }
Dan Gohman475871a2008-07-27 21:46:04 +00003343 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003344 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003345
3346 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003347 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003348 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003349 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003350 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003351 }
3352
Bill Wendling826f36f2007-03-28 00:57:11 +00003353 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003354 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003355 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003356 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003357 }
3358
3359 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003360 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003361 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003362 if (NumElems == 4 && NumZero > 0) {
3363 for (unsigned i = 0; i < 4; ++i) {
3364 bool isZero = !(NonZeros & (1 << i));
3365 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003366 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003367 else
Dale Johannesenace16102009-02-03 19:33:06 +00003368 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003369 }
3370
3371 for (unsigned i = 0; i < 2; ++i) {
3372 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3373 default: break;
3374 case 0:
3375 V[i] = V[i*2]; // Must be a zero vector.
3376 break;
3377 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003378 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003379 break;
3380 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003381 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003382 break;
3383 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003384 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003385 break;
3386 }
3387 }
3388
Nate Begeman9008ca62009-04-27 18:41:29 +00003389 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003390 bool Reverse = (NonZeros & 0x3) == 2;
3391 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003392 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003393 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3394 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003395 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3396 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003397 }
3398
3399 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003400 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3401 // values to be inserted is equal to the number of elements, in which case
3402 // use the unpack code below in the hopes of matching the consecutive elts
3403 // load merge pattern for shuffles.
3404 // FIXME: We could probably just check that here directly.
3405 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
3406 getSubtarget()->hasSSE41()) {
3407 V[0] = DAG.getUNDEF(VT);
3408 for (unsigned i = 0; i < NumElems; ++i)
3409 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3410 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3411 Op.getOperand(i), DAG.getIntPtrConstant(i));
3412 return V[0];
3413 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003414 // Expand into a number of unpckl*.
3415 // e.g. for v4f32
3416 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3417 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3418 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003419 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003420 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003421 NumElems >>= 1;
3422 while (NumElems != 0) {
3423 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003424 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003425 NumElems >>= 1;
3426 }
3427 return V[0];
3428 }
3429
Dan Gohman475871a2008-07-27 21:46:04 +00003430 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003431}
3432
Nate Begemanb9a47b82009-02-23 08:49:38 +00003433// v8i16 shuffles - Prefer shuffles in the following order:
3434// 1. [all] pshuflw, pshufhw, optional move
3435// 2. [ssse3] 1 x pshufb
3436// 3. [ssse3] 2 x pshufb + 1 x por
3437// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003438static
Nate Begeman9008ca62009-04-27 18:41:29 +00003439SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3440 SelectionDAG &DAG, X86TargetLowering &TLI) {
3441 SDValue V1 = SVOp->getOperand(0);
3442 SDValue V2 = SVOp->getOperand(1);
3443 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003444 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003445
Nate Begemanb9a47b82009-02-23 08:49:38 +00003446 // Determine if more than 1 of the words in each of the low and high quadwords
3447 // of the result come from the same quadword of one of the two inputs. Undef
3448 // mask values count as coming from any quadword, for better codegen.
3449 SmallVector<unsigned, 4> LoQuad(4);
3450 SmallVector<unsigned, 4> HiQuad(4);
3451 BitVector InputQuads(4);
3452 for (unsigned i = 0; i < 8; ++i) {
3453 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003454 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003455 MaskVals.push_back(EltIdx);
3456 if (EltIdx < 0) {
3457 ++Quad[0];
3458 ++Quad[1];
3459 ++Quad[2];
3460 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003461 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003462 }
3463 ++Quad[EltIdx / 4];
3464 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003465 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003466
Nate Begemanb9a47b82009-02-23 08:49:38 +00003467 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003468 unsigned MaxQuad = 1;
3469 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003470 if (LoQuad[i] > MaxQuad) {
3471 BestLoQuad = i;
3472 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003473 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003474 }
3475
Nate Begemanb9a47b82009-02-23 08:49:38 +00003476 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003477 MaxQuad = 1;
3478 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003479 if (HiQuad[i] > MaxQuad) {
3480 BestHiQuad = i;
3481 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003482 }
3483 }
3484
Nate Begemanb9a47b82009-02-23 08:49:38 +00003485 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3486 // of the two input vectors, shuffle them into one input vector so only a
3487 // single pshufb instruction is necessary. If There are more than 2 input
3488 // quads, disable the next transformation since it does not help SSSE3.
3489 bool V1Used = InputQuads[0] || InputQuads[1];
3490 bool V2Used = InputQuads[2] || InputQuads[3];
3491 if (TLI.getSubtarget()->hasSSSE3()) {
3492 if (InputQuads.count() == 2 && V1Used && V2Used) {
3493 BestLoQuad = InputQuads.find_first();
3494 BestHiQuad = InputQuads.find_next(BestLoQuad);
3495 }
3496 if (InputQuads.count() > 2) {
3497 BestLoQuad = -1;
3498 BestHiQuad = -1;
3499 }
3500 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003501
Nate Begemanb9a47b82009-02-23 08:49:38 +00003502 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3503 // the shuffle mask. If a quad is scored as -1, that means that it contains
3504 // words from all 4 input quadwords.
3505 SDValue NewV;
3506 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003507 SmallVector<int, 8> MaskV;
3508 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3509 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
3510 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
3511 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3512 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00003513 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003514
Nate Begemanb9a47b82009-02-23 08:49:38 +00003515 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3516 // source words for the shuffle, to aid later transformations.
3517 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003518 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003519 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003520 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003521 if (idx != (int)i)
3522 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003523 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003524 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003525 AllWordsInNewV = false;
3526 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003527 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003528
Nate Begemanb9a47b82009-02-23 08:49:38 +00003529 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3530 if (AllWordsInNewV) {
3531 for (int i = 0; i != 8; ++i) {
3532 int idx = MaskVals[i];
3533 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003534 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003535 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3536 if ((idx != i) && idx < 4)
3537 pshufhw = false;
3538 if ((idx != i) && idx > 3)
3539 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003540 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003541 V1 = NewV;
3542 V2Used = false;
3543 BestLoQuad = 0;
3544 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003545 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003546
Nate Begemanb9a47b82009-02-23 08:49:38 +00003547 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3548 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003549 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003550 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
3551 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003552 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003553 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003554
3555 // If we have SSSE3, and all words of the result are from 1 input vector,
3556 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3557 // is present, fall back to case 4.
3558 if (TLI.getSubtarget()->hasSSSE3()) {
3559 SmallVector<SDValue,16> pshufbMask;
3560
3561 // If we have elements from both input vectors, set the high bit of the
3562 // shuffle mask element to zero out elements that come from V2 in the V1
3563 // mask, and elements that come from V1 in the V2 mask, so that the two
3564 // results can be OR'd together.
3565 bool TwoInputs = V1Used && V2Used;
3566 for (unsigned i = 0; i != 8; ++i) {
3567 int EltIdx = MaskVals[i] * 2;
3568 if (TwoInputs && (EltIdx >= 16)) {
3569 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3570 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3571 continue;
3572 }
3573 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3574 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
3575 }
3576 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3577 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003578 DAG.getNode(ISD::BUILD_VECTOR, dl,
3579 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003580 if (!TwoInputs)
3581 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3582
3583 // Calculate the shuffle mask for the second input, shuffle it, and
3584 // OR it with the first shuffled input.
3585 pshufbMask.clear();
3586 for (unsigned i = 0; i != 8; ++i) {
3587 int EltIdx = MaskVals[i] * 2;
3588 if (EltIdx < 16) {
3589 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3590 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3591 continue;
3592 }
3593 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3594 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
3595 }
3596 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3597 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003598 DAG.getNode(ISD::BUILD_VECTOR, dl,
3599 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003600 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3601 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3602 }
3603
3604 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3605 // and update MaskVals with new element order.
3606 BitVector InOrder(8);
3607 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003608 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003609 for (int i = 0; i != 4; ++i) {
3610 int idx = MaskVals[i];
3611 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003612 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003613 InOrder.set(i);
3614 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003615 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003616 InOrder.set(i);
3617 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003618 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003619 }
3620 }
3621 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003622 MaskV.push_back(i);
3623 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3624 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003625 }
3626
3627 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3628 // and update MaskVals with the new element order.
3629 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003630 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003631 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003632 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003633 for (unsigned i = 4; i != 8; ++i) {
3634 int idx = MaskVals[i];
3635 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003636 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003637 InOrder.set(i);
3638 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003639 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003640 InOrder.set(i);
3641 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003642 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003643 }
3644 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003645 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3646 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003647 }
3648
3649 // In case BestHi & BestLo were both -1, which means each quadword has a word
3650 // from each of the four input quadwords, calculate the InOrder bitvector now
3651 // before falling through to the insert/extract cleanup.
3652 if (BestLoQuad == -1 && BestHiQuad == -1) {
3653 NewV = V1;
3654 for (int i = 0; i != 8; ++i)
3655 if (MaskVals[i] < 0 || MaskVals[i] == i)
3656 InOrder.set(i);
3657 }
3658
3659 // The other elements are put in the right place using pextrw and pinsrw.
3660 for (unsigned i = 0; i != 8; ++i) {
3661 if (InOrder[i])
3662 continue;
3663 int EltIdx = MaskVals[i];
3664 if (EltIdx < 0)
3665 continue;
3666 SDValue ExtOp = (EltIdx < 8)
3667 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
3668 DAG.getIntPtrConstant(EltIdx))
3669 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
3670 DAG.getIntPtrConstant(EltIdx - 8));
3671 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
3672 DAG.getIntPtrConstant(i));
3673 }
3674 return NewV;
3675}
3676
3677// v16i8 shuffles - Prefer shuffles in the following order:
3678// 1. [ssse3] 1 x pshufb
3679// 2. [ssse3] 2 x pshufb + 1 x por
3680// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3681static
Nate Begeman9008ca62009-04-27 18:41:29 +00003682SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3683 SelectionDAG &DAG, X86TargetLowering &TLI) {
3684 SDValue V1 = SVOp->getOperand(0);
3685 SDValue V2 = SVOp->getOperand(1);
3686 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003687 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003688 SVOp->getMask(MaskVals);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003689
3690 // If we have SSSE3, case 1 is generated when all result bytes come from
3691 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3692 // present, fall back to case 3.
3693 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3694 bool V1Only = true;
3695 bool V2Only = true;
3696 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003697 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003698 if (EltIdx < 0)
3699 continue;
3700 if (EltIdx < 16)
3701 V2Only = false;
3702 else
3703 V1Only = false;
3704 }
3705
3706 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3707 if (TLI.getSubtarget()->hasSSSE3()) {
3708 SmallVector<SDValue,16> pshufbMask;
3709
3710 // If all result elements are from one input vector, then only translate
3711 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3712 //
3713 // Otherwise, we have elements from both input vectors, and must zero out
3714 // elements that come from V2 in the first mask, and V1 in the second mask
3715 // so that we can OR them together.
3716 bool TwoInputs = !(V1Only || V2Only);
3717 for (unsigned i = 0; i != 16; ++i) {
3718 int EltIdx = MaskVals[i];
3719 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
3720 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3721 continue;
3722 }
3723 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3724 }
3725 // If all the elements are from V2, assign it to V1 and return after
3726 // building the first pshufb.
3727 if (V2Only)
3728 V1 = V2;
3729 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003730 DAG.getNode(ISD::BUILD_VECTOR, dl,
3731 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003732 if (!TwoInputs)
3733 return V1;
3734
3735 // Calculate the shuffle mask for the second input, shuffle it, and
3736 // OR it with the first shuffled input.
3737 pshufbMask.clear();
3738 for (unsigned i = 0; i != 16; ++i) {
3739 int EltIdx = MaskVals[i];
3740 if (EltIdx < 16) {
3741 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3742 continue;
3743 }
3744 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3745 }
3746 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003747 DAG.getNode(ISD::BUILD_VECTOR, dl,
3748 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003749 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3750 }
3751
3752 // No SSSE3 - Calculate in place words and then fix all out of place words
3753 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3754 // the 16 different words that comprise the two doublequadword input vectors.
3755 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3756 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
3757 SDValue NewV = V2Only ? V2 : V1;
3758 for (int i = 0; i != 8; ++i) {
3759 int Elt0 = MaskVals[i*2];
3760 int Elt1 = MaskVals[i*2+1];
3761
3762 // This word of the result is all undef, skip it.
3763 if (Elt0 < 0 && Elt1 < 0)
3764 continue;
3765
3766 // This word of the result is already in the correct place, skip it.
3767 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3768 continue;
3769 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3770 continue;
3771
3772 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3773 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3774 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003775
3776 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3777 // using a single extract together, load it and store it.
3778 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
3779 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3780 DAG.getIntPtrConstant(Elt1 / 2));
3781 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3782 DAG.getIntPtrConstant(i));
3783 continue;
3784 }
3785
Nate Begemanb9a47b82009-02-23 08:49:38 +00003786 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003787 // source byte is not also odd, shift the extracted word left 8 bits
3788 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003789 if (Elt1 >= 0) {
3790 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3791 DAG.getIntPtrConstant(Elt1 / 2));
3792 if ((Elt1 & 1) == 0)
3793 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
3794 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003795 else if (Elt0 >= 0)
3796 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3797 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003798 }
3799 // If Elt0 is defined, extract it from the appropriate source. If the
3800 // source byte is not also even, shift the extracted word right 8 bits. If
3801 // Elt1 was also defined, OR the extracted values together before
3802 // inserting them in the result.
3803 if (Elt0 >= 0) {
3804 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
3805 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3806 if ((Elt0 & 1) != 0)
3807 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
3808 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003809 else if (Elt1 >= 0)
3810 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3811 DAG.getConstant(0x00FF, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003812 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
3813 : InsElt0;
3814 }
3815 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3816 DAG.getIntPtrConstant(i));
3817 }
3818 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003819}
3820
Evan Cheng7a831ce2007-12-15 03:00:47 +00003821/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3822/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3823/// done when every pair / quad of shuffle mask elements point to elements in
3824/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003825/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3826static
Nate Begeman9008ca62009-04-27 18:41:29 +00003827SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3828 SelectionDAG &DAG,
3829 TargetLowering &TLI, DebugLoc dl) {
3830 MVT VT = SVOp->getValueType(0);
3831 SDValue V1 = SVOp->getOperand(0);
3832 SDValue V2 = SVOp->getOperand(1);
3833 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003834 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003835 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd038e042008-07-21 10:20:31 +00003836 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003837 MVT NewVT = MaskVT;
3838 switch (VT.getSimpleVT()) {
3839 default: assert(false && "Unexpected!");
Evan Cheng7a831ce2007-12-15 03:00:47 +00003840 case MVT::v4f32: NewVT = MVT::v2f64; break;
3841 case MVT::v4i32: NewVT = MVT::v2i64; break;
3842 case MVT::v8i16: NewVT = MVT::v4i32; break;
3843 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003844 }
3845
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003846 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003847 if (VT.isInteger())
Evan Cheng7a831ce2007-12-15 03:00:47 +00003848 NewVT = MVT::v2i64;
3849 else
3850 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003851 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003852 int Scale = NumElems / NewWidth;
3853 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003854 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003855 int StartIdx = -1;
3856 for (int j = 0; j < Scale; ++j) {
3857 int EltIdx = SVOp->getMaskElt(i+j);
3858 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003859 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003860 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003861 StartIdx = EltIdx - (EltIdx % Scale);
3862 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003863 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003864 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003865 if (StartIdx == -1)
3866 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003867 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003868 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003869 }
3870
Dale Johannesenace16102009-02-03 19:33:06 +00003871 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3872 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003873 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003874}
3875
Evan Chengd880b972008-05-09 21:53:03 +00003876/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003877///
Dan Gohman475871a2008-07-27 21:46:04 +00003878static SDValue getVZextMovL(MVT VT, MVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003879 SDValue SrcOp, SelectionDAG &DAG,
3880 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003881 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3882 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003883 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003884 LD = dyn_cast<LoadSDNode>(SrcOp);
3885 if (!LD) {
3886 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3887 // instead.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003888 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng7e2ff772008-05-08 00:57:18 +00003889 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3890 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3891 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3892 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3893 // PR2108
3894 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003895 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3896 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3897 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3898 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003899 SrcOp.getOperand(0)
3900 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003901 }
3902 }
3903 }
3904
Dale Johannesenace16102009-02-03 19:33:06 +00003905 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3906 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003907 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003908 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003909}
3910
Evan Chengace3c172008-07-22 21:13:36 +00003911/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3912/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003913static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003914LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3915 SDValue V1 = SVOp->getOperand(0);
3916 SDValue V2 = SVOp->getOperand(1);
3917 DebugLoc dl = SVOp->getDebugLoc();
3918 MVT VT = SVOp->getValueType(0);
3919
Evan Chengace3c172008-07-22 21:13:36 +00003920 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003921 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003922 SmallVector<int, 8> Mask1(4U, -1);
3923 SmallVector<int, 8> PermMask;
3924 SVOp->getMask(PermMask);
3925
Evan Chengace3c172008-07-22 21:13:36 +00003926 unsigned NumHi = 0;
3927 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003928 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003929 int Idx = PermMask[i];
3930 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003931 Locs[i] = std::make_pair(-1, -1);
3932 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003933 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3934 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003935 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003936 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003937 NumLo++;
3938 } else {
3939 Locs[i] = std::make_pair(1, NumHi);
3940 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003941 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003942 NumHi++;
3943 }
3944 }
3945 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003946
Evan Chengace3c172008-07-22 21:13:36 +00003947 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003948 // If no more than two elements come from either vector. This can be
3949 // implemented with two shuffles. First shuffle gather the elements.
3950 // The second shuffle, which takes the first shuffle as both of its
3951 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003952 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003953
Nate Begeman9008ca62009-04-27 18:41:29 +00003954 SmallVector<int, 8> Mask2(4U, -1);
3955
Evan Chengace3c172008-07-22 21:13:36 +00003956 for (unsigned i = 0; i != 4; ++i) {
3957 if (Locs[i].first == -1)
3958 continue;
3959 else {
3960 unsigned Idx = (i < 2) ? 0 : 4;
3961 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003962 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003963 }
3964 }
3965
Nate Begeman9008ca62009-04-27 18:41:29 +00003966 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003967 } else if (NumLo == 3 || NumHi == 3) {
3968 // Otherwise, we must have three elements from one vector, call it X, and
3969 // one element from the other, call it Y. First, use a shufps to build an
3970 // intermediate vector with the one element from Y and the element from X
3971 // that will be in the same half in the final destination (the indexes don't
3972 // matter). Then, use a shufps to build the final vector, taking the half
3973 // containing the element from Y from the intermediate, and the other half
3974 // from X.
3975 if (NumHi == 3) {
3976 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00003977 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003978 std::swap(V1, V2);
3979 }
3980
3981 // Find the element from V2.
3982 unsigned HiIndex;
3983 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003984 int Val = PermMask[HiIndex];
3985 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003986 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003987 if (Val >= 4)
3988 break;
3989 }
3990
Nate Begeman9008ca62009-04-27 18:41:29 +00003991 Mask1[0] = PermMask[HiIndex];
3992 Mask1[1] = -1;
3993 Mask1[2] = PermMask[HiIndex^1];
3994 Mask1[3] = -1;
3995 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003996
3997 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003998 Mask1[0] = PermMask[0];
3999 Mask1[1] = PermMask[1];
4000 Mask1[2] = HiIndex & 1 ? 6 : 4;
4001 Mask1[3] = HiIndex & 1 ? 4 : 6;
4002 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004003 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004004 Mask1[0] = HiIndex & 1 ? 2 : 0;
4005 Mask1[1] = HiIndex & 1 ? 0 : 2;
4006 Mask1[2] = PermMask[2];
4007 Mask1[3] = PermMask[3];
4008 if (Mask1[2] >= 0)
4009 Mask1[2] += 4;
4010 if (Mask1[3] >= 0)
4011 Mask1[3] += 4;
4012 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004013 }
Evan Chengace3c172008-07-22 21:13:36 +00004014 }
4015
4016 // Break it into (shuffle shuffle_hi, shuffle_lo).
4017 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004018 SmallVector<int,8> LoMask(4U, -1);
4019 SmallVector<int,8> HiMask(4U, -1);
4020
4021 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004022 unsigned MaskIdx = 0;
4023 unsigned LoIdx = 0;
4024 unsigned HiIdx = 2;
4025 for (unsigned i = 0; i != 4; ++i) {
4026 if (i == 2) {
4027 MaskPtr = &HiMask;
4028 MaskIdx = 1;
4029 LoIdx = 0;
4030 HiIdx = 2;
4031 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004032 int Idx = PermMask[i];
4033 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004034 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004035 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004036 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004037 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004038 LoIdx++;
4039 } else {
4040 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004041 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004042 HiIdx++;
4043 }
4044 }
4045
Nate Begeman9008ca62009-04-27 18:41:29 +00004046 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4047 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4048 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004049 for (unsigned i = 0; i != 4; ++i) {
4050 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004051 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004052 } else {
4053 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004054 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004055 }
4056 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004057 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004058}
4059
Dan Gohman475871a2008-07-27 21:46:04 +00004060SDValue
4061X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004062 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004063 SDValue V1 = Op.getOperand(0);
4064 SDValue V2 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004065 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004066 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004067 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004068 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004069 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4070 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004071 bool V1IsSplat = false;
4072 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004073
Nate Begeman9008ca62009-04-27 18:41:29 +00004074 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004075 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004076
Nate Begeman9008ca62009-04-27 18:41:29 +00004077 // Promote splats to v4f32.
4078 if (SVOp->isSplat()) {
4079 if (isMMX || NumElems < 4)
4080 return Op;
4081 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004082 }
4083
Evan Cheng7a831ce2007-12-15 03:00:47 +00004084 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4085 // do it!
4086 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004087 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004088 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004089 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004090 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng7a831ce2007-12-15 03:00:47 +00004091 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4092 // FIXME: Figure out a cleaner way to do this.
4093 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004094 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004095 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004096 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004097 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4098 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4099 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004100 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004101 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004102 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4103 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004104 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004105 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004106 }
4107 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004108
4109 if (X86::isPSHUFDMask(SVOp))
4110 return Op;
4111
Evan Chengf26ffe92008-05-29 08:22:04 +00004112 // Check if this can be converted into a logical shift.
4113 bool isLeft = false;
4114 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004115 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004116 bool isShift = getSubtarget()->hasSSE2() &&
4117 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004118 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004119 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004120 // v_set0 + movlhps or movhlps, etc.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004121 MVT EVT = VT.getVectorElementType();
4122 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004123 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004124 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004125
4126 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004127 if (V1IsUndef)
4128 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004129 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004130 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004131 if (!isMMX)
4132 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004133 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004134
4135 // FIXME: fold these into legal mask.
4136 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4137 X86::isMOVSLDUPMask(SVOp) ||
4138 X86::isMOVHLPSMask(SVOp) ||
4139 X86::isMOVHPMask(SVOp) ||
4140 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004141 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004142
Nate Begeman9008ca62009-04-27 18:41:29 +00004143 if (ShouldXformToMOVHLPS(SVOp) ||
4144 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4145 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004146
Evan Chengf26ffe92008-05-29 08:22:04 +00004147 if (isShift) {
4148 // No better options. Use a vshl / vsrl.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004149 MVT EVT = VT.getVectorElementType();
4150 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004151 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004152 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004153
Evan Cheng9eca5e82006-10-25 21:49:50 +00004154 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004155 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4156 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004157 V1IsSplat = isSplatVector(V1.getNode());
4158 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004159
Chris Lattner8a594482007-11-25 00:24:49 +00004160 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004161 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004162 Op = CommuteVectorShuffle(SVOp, DAG);
4163 SVOp = cast<ShuffleVectorSDNode>(Op);
4164 V1 = SVOp->getOperand(0);
4165 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004166 std::swap(V1IsSplat, V2IsSplat);
4167 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004168 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004169 }
4170
Nate Begeman9008ca62009-04-27 18:41:29 +00004171 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4172 // Shuffling low element of v1 into undef, just return v1.
4173 if (V2IsUndef)
4174 return V1;
4175 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4176 // the instruction selector will not match, so get a canonical MOVL with
4177 // swapped operands to undo the commute.
4178 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004179 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004180
Nate Begeman9008ca62009-04-27 18:41:29 +00004181 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4182 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4183 X86::isUNPCKLMask(SVOp) ||
4184 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004185 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004186
Evan Cheng9bbbb982006-10-25 20:48:19 +00004187 if (V2IsSplat) {
4188 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004189 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004190 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004191 SDValue NewMask = NormalizeMask(SVOp, DAG);
4192 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4193 if (NSVOp != SVOp) {
4194 if (X86::isUNPCKLMask(NSVOp, true)) {
4195 return NewMask;
4196 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4197 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004198 }
4199 }
4200 }
4201
Evan Cheng9eca5e82006-10-25 21:49:50 +00004202 if (Commuted) {
4203 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004204 // FIXME: this seems wrong.
4205 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4206 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4207 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4208 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4209 X86::isUNPCKLMask(NewSVOp) ||
4210 X86::isUNPCKHMask(NewSVOp))
4211 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004212 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004213
Nate Begemanb9a47b82009-02-23 08:49:38 +00004214 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004215
4216 // Normalize the node to match x86 shuffle ops if needed
4217 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4218 return CommuteVectorShuffle(SVOp, DAG);
4219
4220 // Check for legal shuffle and return?
4221 SmallVector<int, 16> PermMask;
4222 SVOp->getMask(PermMask);
4223 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004224 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004225
Evan Cheng14b32e12007-12-11 01:46:18 +00004226 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4227 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004228 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004229 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004230 return NewOp;
4231 }
4232
Nate Begemanb9a47b82009-02-23 08:49:38 +00004233 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004234 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004235 if (NewOp.getNode())
4236 return NewOp;
4237 }
4238
Evan Chengace3c172008-07-22 21:13:36 +00004239 // Handle all 4 wide cases with a number of shuffles except for MMX.
4240 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004241 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004242
Dan Gohman475871a2008-07-27 21:46:04 +00004243 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004244}
4245
Dan Gohman475871a2008-07-27 21:46:04 +00004246SDValue
4247X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004248 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004249 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004250 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004251 if (VT.getSizeInBits() == 8) {
Dale Johannesenace16102009-02-03 19:33:06 +00004252 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004253 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004254 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004255 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004256 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004257 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004258 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4259 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4260 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004261 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4262 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4263 DAG.getNode(ISD::BIT_CONVERT, dl,
4264 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004265 Op.getOperand(0)),
4266 Op.getOperand(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004267 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004268 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004269 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004270 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004271 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng62a3f152008-03-24 21:52:23 +00004272 } else if (VT == MVT::f32) {
4273 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4274 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004275 // result has a single use which is a store or a bitcast to i32. And in
4276 // the case of a store, it's not worth it if the index is a constant 0,
4277 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004278 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004279 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004280 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004281 if ((User->getOpcode() != ISD::STORE ||
4282 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4283 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004284 (User->getOpcode() != ISD::BIT_CONVERT ||
4285 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004286 return SDValue();
Dale Johannesenace16102009-02-03 19:33:06 +00004287 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004288 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004289 Op.getOperand(0)),
4290 Op.getOperand(1));
4291 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004292 } else if (VT == MVT::i32) {
4293 // ExtractPS works with constant index.
4294 if (isa<ConstantSDNode>(Op.getOperand(1)))
4295 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004296 }
Dan Gohman475871a2008-07-27 21:46:04 +00004297 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004298}
4299
4300
Dan Gohman475871a2008-07-27 21:46:04 +00004301SDValue
4302X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004303 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004304 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004305
Evan Cheng62a3f152008-03-24 21:52:23 +00004306 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004307 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004308 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004309 return Res;
4310 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004311
Duncan Sands83ec4b62008-06-06 12:08:01 +00004312 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004313 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004314 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004315 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004316 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004317 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004318 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004319 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4320 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004321 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004322 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004323 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004324 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004325 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004326 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004327 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004328 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004329 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004330 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004331 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004332 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004333 if (Idx == 0)
4334 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004335
Evan Cheng0db9fe62006-04-25 20:13:52 +00004336 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004337 int Mask[4] = { Idx, -1, -1, -1 };
4338 MVT VVT = Op.getOperand(0).getValueType();
4339 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4340 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004341 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004342 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004343 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004344 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4345 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4346 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004347 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004348 if (Idx == 0)
4349 return Op;
4350
4351 // UNPCKHPD the element to the lowest double word, then movsd.
4352 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4353 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004354 int Mask[2] = { 1, -1 };
4355 MVT VVT = Op.getOperand(0).getValueType();
4356 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4357 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004358 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004359 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004360 }
4361
Dan Gohman475871a2008-07-27 21:46:04 +00004362 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004363}
4364
Dan Gohman475871a2008-07-27 21:46:04 +00004365SDValue
4366X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands83ec4b62008-06-06 12:08:01 +00004367 MVT VT = Op.getValueType();
4368 MVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004369 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004370
Dan Gohman475871a2008-07-27 21:46:04 +00004371 SDValue N0 = Op.getOperand(0);
4372 SDValue N1 = Op.getOperand(1);
4373 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004374
Dan Gohmanef521f12008-08-14 22:53:18 +00004375 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4376 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004377 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004378 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004379 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4380 // argument.
4381 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004382 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004383 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004384 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004385 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanc0573b12008-08-14 22:43:26 +00004386 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004387 // Bits [7:6] of the constant are the source select. This will always be
4388 // zero here. The DAG Combiner may combine an extract_elt index into these
4389 // bits. For example (insert (extract, 3), 2) could be matched by putting
4390 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004391 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004392 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004393 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004394 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004395 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004396 // Create this as a scalar to vector..
4397 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004398 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Eric Christopherfbd66872009-07-24 00:33:09 +00004399 } else if (EVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
4400 // PINSR* works with constant index.
4401 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004402 }
Dan Gohman475871a2008-07-27 21:46:04 +00004403 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004404}
4405
Dan Gohman475871a2008-07-27 21:46:04 +00004406SDValue
4407X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004408 MVT VT = Op.getValueType();
4409 MVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004410
4411 if (Subtarget->hasSSE41())
4412 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4413
Evan Cheng794405e2007-12-12 07:55:34 +00004414 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004415 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004416
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004417 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004418 SDValue N0 = Op.getOperand(0);
4419 SDValue N1 = Op.getOperand(1);
4420 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004421
Eli Friedman30e71eb2009-06-06 06:32:50 +00004422 if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004423 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4424 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004425 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004426 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004427 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004428 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004429 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004430 }
Dan Gohman475871a2008-07-27 21:46:04 +00004431 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004432}
4433
Dan Gohman475871a2008-07-27 21:46:04 +00004434SDValue
4435X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004436 DebugLoc dl = Op.getDebugLoc();
Evan Cheng52672b82008-07-22 18:39:19 +00004437 if (Op.getValueType() == MVT::v2f32)
Dale Johannesenace16102009-02-03 19:33:06 +00004438 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4439 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4440 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004441 Op.getOperand(0))));
4442
Rafael Espindoladef390a2009-08-03 02:45:34 +00004443 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
Rafael Espindolacc2b67a2009-08-03 03:00:05 +00004444 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004445
Dale Johannesenace16102009-02-03 19:33:06 +00004446 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004447 MVT VT = MVT::v2i32;
4448 switch (Op.getValueType().getSimpleVT()) {
Evan Chengefec7512008-02-18 23:04:32 +00004449 default: break;
4450 case MVT::v16i8:
4451 case MVT::v8i16:
4452 VT = MVT::v4i32;
4453 break;
4454 }
Dale Johannesenace16102009-02-03 19:33:06 +00004455 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4456 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004457}
4458
Bill Wendling056292f2008-09-16 21:48:12 +00004459// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4460// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4461// one of the above mentioned nodes. It has to be wrapped because otherwise
4462// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4463// be used to form addressing mode. These wrapped nodes will be selected
4464// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004465SDValue
4466X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004467 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Chris Lattner41621a22009-06-26 19:22:52 +00004468
4469 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4470 // global base reg.
4471 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004472 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004473 CodeModel::Model M = getTargetMachine().getCodeModel();
4474
Chris Lattner4f066492009-07-11 20:29:19 +00004475 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004476 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004477 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004478 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004479 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004480 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004481 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner41621a22009-06-26 19:22:52 +00004482
Evan Cheng1606e8e2009-03-13 07:51:59 +00004483 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004484 CP->getAlignment(),
4485 CP->getOffset(), OpFlag);
4486 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004487 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004488 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004489 if (OpFlag) {
4490 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004491 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004492 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004493 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004494 }
4495
4496 return Result;
4497}
4498
Chris Lattner18c59872009-06-27 04:16:01 +00004499SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4500 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4501
4502 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4503 // global base reg.
4504 unsigned char OpFlag = 0;
4505 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004506 CodeModel::Model M = getTargetMachine().getCodeModel();
4507
Chris Lattner4f066492009-07-11 20:29:19 +00004508 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004509 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004510 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004511 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004512 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004513 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004514 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004515
4516 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4517 OpFlag);
4518 DebugLoc DL = JT->getDebugLoc();
4519 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4520
4521 // With PIC, the address is actually $g + Offset.
4522 if (OpFlag) {
4523 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4524 DAG.getNode(X86ISD::GlobalBaseReg,
4525 DebugLoc::getUnknownLoc(), getPointerTy()),
4526 Result);
4527 }
4528
4529 return Result;
4530}
4531
4532SDValue
4533X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4534 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4535
4536 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4537 // global base reg.
4538 unsigned char OpFlag = 0;
4539 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004540 CodeModel::Model M = getTargetMachine().getCodeModel();
4541
Chris Lattner4f066492009-07-11 20:29:19 +00004542 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004543 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004544 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004545 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004546 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004547 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004548 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004549
4550 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
4551
4552 DebugLoc DL = Op.getDebugLoc();
4553 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4554
4555
4556 // With PIC, the address is actually $g + Offset.
4557 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004558 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004559 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4560 DAG.getNode(X86ISD::GlobalBaseReg,
4561 DebugLoc::getUnknownLoc(),
4562 getPointerTy()),
4563 Result);
4564 }
4565
4566 return Result;
4567}
4568
Dan Gohman475871a2008-07-27 21:46:04 +00004569SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004570X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004571 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004572 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004573 // Create the TargetGlobalAddress node, folding in the constant
4574 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004575 unsigned char OpFlags =
4576 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004577 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004578 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004579 if (OpFlags == X86II::MO_NO_FLAG &&
4580 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004581 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004582 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004583 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004584 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004585 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004586 }
4587
Chris Lattner4f066492009-07-11 20:29:19 +00004588 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004589 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00004590 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4591 else
4592 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004593
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004594 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004595 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004596 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4597 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004598 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004599 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004600
Chris Lattner36c25012009-07-10 07:34:39 +00004601 // For globals that require a load from a stub to get the address, emit the
4602 // load.
4603 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004604 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004605 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004606
Dan Gohman6520e202008-10-18 02:06:02 +00004607 // If there was a non-zero offset that we didn't fold, create an explicit
4608 // addition for it.
4609 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004610 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004611 DAG.getConstant(Offset, getPointerTy()));
4612
Evan Cheng0db9fe62006-04-25 20:13:52 +00004613 return Result;
4614}
4615
Evan Chengda43bcf2008-09-24 00:05:32 +00004616SDValue
4617X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4618 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004619 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004620 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004621}
4622
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004623static SDValue
4624GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004625 SDValue *InFlag, const MVT PtrVT, unsigned ReturnReg,
4626 unsigned char OperandFlags) {
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004627 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4628 DebugLoc dl = GA->getDebugLoc();
4629 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4630 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004631 GA->getOffset(),
4632 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004633 if (InFlag) {
4634 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004635 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004636 } else {
4637 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004638 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004639 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004640 SDValue Flag = Chain.getValue(1);
4641 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004642}
4643
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004644// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004645static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004646LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004647 const MVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004648 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004649 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4650 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004651 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004652 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004653 PtrVT), InFlag);
4654 InFlag = Chain.getValue(1);
4655
Chris Lattnerb903bed2009-06-26 21:20:29 +00004656 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004657}
4658
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004659// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004660static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004661LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004662 const MVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004663 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4664 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004665}
4666
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004667// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4668// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004669static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004670 const MVT PtrVT, TLSModel::Model model,
4671 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004672 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004673 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004674 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4675 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004676 DAG.getRegister(is64Bit? X86::FS : X86::GS,
4677 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004678
4679 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4680 NULL, 0);
4681
Chris Lattnerb903bed2009-06-26 21:20:29 +00004682 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004683 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4684 // initialexec.
4685 unsigned WrapperKind = X86ISD::Wrapper;
4686 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004687 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004688 } else if (is64Bit) {
4689 assert(model == TLSModel::InitialExec);
4690 OperandFlags = X86II::MO_GOTTPOFF;
4691 WrapperKind = X86ISD::WrapperRIP;
4692 } else {
4693 assert(model == TLSModel::InitialExec);
4694 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004695 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004696
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004697 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4698 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004699 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004700 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004701 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004702
Rafael Espindola9a580232009-02-27 13:37:18 +00004703 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004704 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004705 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004706
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004707 // The address of the thread local variable is the add of the thread
4708 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004709 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004710}
4711
Dan Gohman475871a2008-07-27 21:46:04 +00004712SDValue
4713X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004714 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004715 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004716 assert(Subtarget->isTargetELF() &&
4717 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004718 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004719 const GlobalValue *GV = GA->getGlobal();
4720
4721 // If GV is an alias then use the aliasee for determining
4722 // thread-localness.
4723 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4724 GV = GA->resolveAliasedGlobal(false);
4725
4726 TLSModel::Model model = getTLSModel(GV,
4727 getTargetMachine().getRelocationModel());
4728
4729 switch (model) {
4730 case TLSModel::GeneralDynamic:
4731 case TLSModel::LocalDynamic: // not implemented
4732 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004733 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004734 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4735
4736 case TLSModel::InitialExec:
4737 case TLSModel::LocalExec:
4738 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4739 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004740 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004741
Torok Edwinc23197a2009-07-14 16:55:14 +00004742 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004743 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004744}
4745
Evan Cheng0db9fe62006-04-25 20:13:52 +00004746
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004747/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004748/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004749SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004750 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00004751 MVT VT = Op.getValueType();
4752 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004753 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004754 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004755 SDValue ShOpLo = Op.getOperand(0);
4756 SDValue ShOpHi = Op.getOperand(1);
4757 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00004758 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
4759 DAG.getConstant(VTBits - 1, MVT::i8))
4760 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004761
Dan Gohman475871a2008-07-27 21:46:04 +00004762 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004763 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004764 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4765 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004766 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004767 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4768 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004769 }
Evan Chenge3413162006-01-09 18:33:28 +00004770
Dale Johannesenace16102009-02-03 19:33:06 +00004771 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Chris Lattner31dcfe62009-07-29 05:48:09 +00004772 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004773 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner31dcfe62009-07-29 05:48:09 +00004774 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004775
Dan Gohman475871a2008-07-27 21:46:04 +00004776 SDValue Hi, Lo;
4777 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4778 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4779 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004780
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004781 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004782 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4783 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004784 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004785 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4786 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004787 }
4788
Dan Gohman475871a2008-07-27 21:46:04 +00004789 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004790 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004791}
Evan Chenga3195e82006-01-12 22:54:21 +00004792
Dan Gohman475871a2008-07-27 21:46:04 +00004793SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004794 MVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004795
4796 if (SrcVT.isVector()) {
4797 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
4798 return Op;
4799 }
4800 return SDValue();
4801 }
4802
Duncan Sands8e4eb092008-06-08 20:54:56 +00004803 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004804 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004805
Eli Friedman36df4992009-05-27 00:47:34 +00004806 // These are really Legal; return the operand so the caller accepts it as
4807 // Legal.
Chris Lattnerb09916b2008-02-27 05:57:41 +00004808 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004809 return Op;
4810 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
4811 Subtarget->is64Bit()) {
4812 return Op;
4813 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004814
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004815 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004816 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004817 MachineFunction &MF = DAG.getMachineFunction();
4818 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004819 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004820 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004821 StackSlot,
4822 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004823 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4824}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004825
Eli Friedman948e95a2009-05-23 09:59:16 +00004826SDValue X86TargetLowering::BuildFILD(SDValue Op, MVT SrcVT, SDValue Chain,
4827 SDValue StackSlot,
4828 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004829 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004830 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004831 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004832 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004833 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00004834 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4835 else
Dale Johannesen849f2142007-07-03 00:53:03 +00004836 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004837 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004838 Ops.push_back(Chain);
4839 Ops.push_back(StackSlot);
4840 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004841 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004842 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004843
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004844 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004845 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004846 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004847
4848 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4849 // shouldn't be necessary except that RFP cannot be live across
4850 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004851 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004852 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004853 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00004854 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004855 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004856 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004857 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004858 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004859 Ops.push_back(DAG.getValueType(Op.getValueType()));
4860 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004861 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4862 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004863 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004864 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004865
Evan Cheng0db9fe62006-04-25 20:13:52 +00004866 return Result;
4867}
4868
Bill Wendling8b8a6362009-01-17 03:56:04 +00004869// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4870SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4871 // This algorithm is not obvious. Here it is in C code, more or less:
4872 /*
4873 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4874 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4875 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004876
Bill Wendling8b8a6362009-01-17 03:56:04 +00004877 // Copy ints to xmm registers.
4878 __m128i xh = _mm_cvtsi32_si128( hi );
4879 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004880
Bill Wendling8b8a6362009-01-17 03:56:04 +00004881 // Combine into low half of a single xmm register.
4882 __m128i x = _mm_unpacklo_epi32( xh, xl );
4883 __m128d d;
4884 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004885
Bill Wendling8b8a6362009-01-17 03:56:04 +00004886 // Merge in appropriate exponents to give the integer bits the right
4887 // magnitude.
4888 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004889
Bill Wendling8b8a6362009-01-17 03:56:04 +00004890 // Subtract away the biases to deal with the IEEE-754 double precision
4891 // implicit 1.
4892 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004893
Bill Wendling8b8a6362009-01-17 03:56:04 +00004894 // All conversions up to here are exact. The correctly rounded result is
4895 // calculated using the current rounding mode using the following
4896 // horizontal add.
4897 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4898 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4899 // store doesn't really need to be here (except
4900 // maybe to zero the other double)
4901 return sd;
4902 }
4903 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004904
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004905 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00004906 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00004907
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004908 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004909 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00004910 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
4911 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
4912 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
4913 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00004914 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004915 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004916
Bill Wendling8b8a6362009-01-17 03:56:04 +00004917 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00004918 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004919 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00004920 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004921 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00004922 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004923 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004924
Dale Johannesenace16102009-02-03 19:33:06 +00004925 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4926 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004927 Op.getOperand(0),
4928 DAG.getIntPtrConstant(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004929 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4930 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004931 Op.getOperand(0),
4932 DAG.getIntPtrConstant(0)));
Nate Begeman9008ca62009-04-27 18:41:29 +00004933 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
Dale Johannesenace16102009-02-03 19:33:06 +00004934 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004935 PseudoSourceValue::getConstantPool(), 0,
4936 false, 16);
Nate Begeman9008ca62009-04-27 18:41:29 +00004937 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Dale Johannesenace16102009-02-03 19:33:06 +00004938 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4939 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004940 PseudoSourceValue::getConstantPool(), 0,
4941 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004942 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004943
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004944 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004945 int ShufMask[2] = { 1, -1 };
4946 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4947 DAG.getUNDEF(MVT::v2f64), ShufMask);
Dale Johannesenace16102009-02-03 19:33:06 +00004948 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4949 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004950 DAG.getIntPtrConstant(0));
4951}
4952
Bill Wendling8b8a6362009-01-17 03:56:04 +00004953// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4954SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004955 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004956 // FP constant to bias correct the final result.
4957 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
4958 MVT::f64);
4959
4960 // Load the 32-bit value into an XMM register.
Dale Johannesenace16102009-02-03 19:33:06 +00004961 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4962 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004963 Op.getOperand(0),
4964 DAG.getIntPtrConstant(0)));
4965
Dale Johannesenace16102009-02-03 19:33:06 +00004966 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4967 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004968 DAG.getIntPtrConstant(0));
4969
4970 // Or the load with the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004971 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4972 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4973 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004974 MVT::v2f64, Load)),
Dale Johannesenace16102009-02-03 19:33:06 +00004975 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4976 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004977 MVT::v2f64, Bias)));
Dale Johannesenace16102009-02-03 19:33:06 +00004978 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4979 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004980 DAG.getIntPtrConstant(0));
4981
4982 // Subtract the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004983 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004984
4985 // Handle final rounding.
Bill Wendling030939c2009-01-17 07:40:19 +00004986 MVT DestVT = Op.getValueType();
4987
4988 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004989 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00004990 DAG.getIntPtrConstant(0));
4991 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004992 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00004993 }
4994
4995 // Handle final rounding.
4996 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00004997}
4998
4999SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005000 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005001 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005002
Evan Chenga06ec9e2009-01-19 08:08:22 +00005003 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5004 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5005 // the optimization here.
5006 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005007 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005008
5009 MVT SrcVT = N0.getValueType();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005010 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005011 // We only handle SSE2 f64 target here; caller can expand the rest.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005012 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005013 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005014
Bill Wendling8b8a6362009-01-17 03:56:04 +00005015 return LowerUINT_TO_FP_i64(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005016 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005017 return LowerUINT_TO_FP_i32(Op, DAG);
5018 }
5019
Eli Friedman948e95a2009-05-23 09:59:16 +00005020 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
5021
5022 // Make a 64-bit buffer, and use it to build an FILD.
5023 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
5024 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5025 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5026 getPointerTy(), StackSlot, WordOff);
5027 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5028 StackSlot, NULL, 0);
5029 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5030 OffsetSlot, NULL, 0);
5031 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005032}
5033
Dan Gohman475871a2008-07-27 21:46:04 +00005034std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005035FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005036 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005037
5038 MVT DstTy = Op.getValueType();
5039
5040 if (!IsSigned) {
5041 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5042 DstTy = MVT::i64;
5043 }
5044
5045 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5046 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005047 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005048
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005049 // These are really Legal.
Eli Friedman948e95a2009-05-23 09:59:16 +00005050 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005051 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005052 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005053 if (Subtarget->is64Bit() &&
Eli Friedman948e95a2009-05-23 09:59:16 +00005054 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005055 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005056 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005057
Evan Cheng87c89352007-10-15 20:11:21 +00005058 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5059 // stack slot.
5060 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005061 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005062 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005063 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eli Friedman948e95a2009-05-23 09:59:16 +00005064
Evan Cheng0db9fe62006-04-25 20:13:52 +00005065 unsigned Opc;
Eli Friedman948e95a2009-05-23 09:59:16 +00005066 switch (DstTy.getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005067 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Chris Lattner27a6c732007-11-24 07:07:01 +00005068 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5069 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5070 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005071 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005072
Dan Gohman475871a2008-07-27 21:46:04 +00005073 SDValue Chain = DAG.getEntryNode();
5074 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005075 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Eli Friedman948e95a2009-05-23 09:59:16 +00005076 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005077 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005078 PseudoSourceValue::getFixedStack(SSFI), 0);
Dale Johannesen849f2142007-07-03 00:53:03 +00005079 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005080 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005081 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5082 };
Dale Johannesenace16102009-02-03 19:33:06 +00005083 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005084 Chain = Value.getValue(1);
5085 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5086 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5087 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005088
Evan Cheng0db9fe62006-04-25 20:13:52 +00005089 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005090 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesenace16102009-02-03 19:33:06 +00005091 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005092
Chris Lattner27a6c732007-11-24 07:07:01 +00005093 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005094}
5095
Dan Gohman475871a2008-07-27 21:46:04 +00005096SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005097 if (Op.getValueType().isVector()) {
5098 if (Op.getValueType() == MVT::v2i32 &&
5099 Op.getOperand(0).getValueType() == MVT::v2f64) {
5100 return Op;
5101 }
5102 return SDValue();
5103 }
5104
Eli Friedman948e95a2009-05-23 09:59:16 +00005105 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005106 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005107 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5108 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005109
Chris Lattner27a6c732007-11-24 07:07:01 +00005110 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005111 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005112 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005113}
5114
Eli Friedman948e95a2009-05-23 09:59:16 +00005115SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5116 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5117 SDValue FIST = Vals.first, StackSlot = Vals.second;
5118 assert(FIST.getNode() && "Unexpected failure");
5119
5120 // Load the result.
5121 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5122 FIST, StackSlot, NULL, 0);
5123}
5124
Dan Gohman475871a2008-07-27 21:46:04 +00005125SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005126 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005127 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005128 MVT VT = Op.getValueType();
5129 MVT EltVT = VT;
5130 if (VT.isVector())
5131 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005132 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005133 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005134 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005135 CV.push_back(C);
5136 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005137 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005138 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005139 CV.push_back(C);
5140 CV.push_back(C);
5141 CV.push_back(C);
5142 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005143 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005144 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005145 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005146 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005147 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005148 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005149 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005150}
5151
Dan Gohman475871a2008-07-27 21:46:04 +00005152SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005153 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005154 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005155 MVT VT = Op.getValueType();
5156 MVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00005157 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005158 if (VT.isVector()) {
5159 EltVT = VT.getVectorElementType();
5160 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00005161 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005162 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005163 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005164 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005165 CV.push_back(C);
5166 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005167 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005168 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005169 CV.push_back(C);
5170 CV.push_back(C);
5171 CV.push_back(C);
5172 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005173 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005174 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005175 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005176 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005177 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005178 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005179 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005180 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5181 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michelfdc40a02009-02-17 22:15:04 +00005182 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005183 Op.getOperand(0)),
5184 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005185 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005186 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005187 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005188}
5189
Dan Gohman475871a2008-07-27 21:46:04 +00005190SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005191 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005192 SDValue Op0 = Op.getOperand(0);
5193 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005194 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005195 MVT VT = Op.getValueType();
5196 MVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005197
5198 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005199 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005200 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005201 SrcVT = VT;
5202 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005203 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005204 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005205 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005206 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005207 }
5208
5209 // At this point the operands and the result should have the same
5210 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005211
Evan Cheng68c47cb2007-01-05 07:55:56 +00005212 // First get the sign bit of second operand.
5213 std::vector<Constant*> CV;
5214 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005215 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5216 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005217 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005218 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5219 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5220 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5221 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005222 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005223 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005224 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005225 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005226 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005227 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005228 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005229
5230 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005231 if (SrcVT.bitsGT(VT)) {
Evan Cheng68c47cb2007-01-05 07:55:56 +00005232 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesenace16102009-02-03 19:33:06 +00005233 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5234 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Evan Cheng68c47cb2007-01-05 07:55:56 +00005235 DAG.getConstant(32, MVT::i32));
Dale Johannesenace16102009-02-03 19:33:06 +00005236 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5237 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005238 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005239 }
5240
Evan Cheng73d6cf12007-01-05 21:37:56 +00005241 // Clear first operand sign bit.
5242 CV.clear();
5243 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005244 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5245 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005246 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005247 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5248 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5249 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5250 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005251 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005252 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005253 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005254 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005255 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005256 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005257 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005258
5259 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005260 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005261}
5262
Dan Gohman076aee32009-03-04 19:44:21 +00005263/// Emit nodes that will be selected as "test Op0,Op0", or something
5264/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005265SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5266 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005267 DebugLoc dl = Op.getDebugLoc();
5268
Dan Gohman31125812009-03-07 01:58:32 +00005269 // CF and OF aren't always set the way we want. Determine which
5270 // of these we need.
5271 bool NeedCF = false;
5272 bool NeedOF = false;
5273 switch (X86CC) {
5274 case X86::COND_A: case X86::COND_AE:
5275 case X86::COND_B: case X86::COND_BE:
5276 NeedCF = true;
5277 break;
5278 case X86::COND_G: case X86::COND_GE:
5279 case X86::COND_L: case X86::COND_LE:
5280 case X86::COND_O: case X86::COND_NO:
5281 NeedOF = true;
5282 break;
5283 default: break;
5284 }
5285
Dan Gohman076aee32009-03-04 19:44:21 +00005286 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005287 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5288 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5289 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005290 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005291 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005292 switch (Op.getNode()->getOpcode()) {
5293 case ISD::ADD:
5294 // Due to an isel shortcoming, be conservative if this add is likely to
5295 // be selected as part of a load-modify-store instruction. When the root
5296 // node in a match is a store, isel doesn't know how to remap non-chain
5297 // non-flag uses of other nodes in the match, such as the ADD in this
5298 // case. This leads to the ADD being left around and reselected, with
5299 // the result being two adds in the output.
5300 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5301 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5302 if (UI->getOpcode() == ISD::STORE)
5303 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005304 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005305 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5306 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005307 if (C->getAPIntValue() == 1) {
5308 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005309 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005310 break;
5311 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005312 // An add of negative one (subtract of one) will be selected as a DEC.
5313 if (C->getAPIntValue().isAllOnesValue()) {
5314 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005315 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005316 break;
5317 }
5318 }
Dan Gohman076aee32009-03-04 19:44:21 +00005319 // Otherwise use a regular EFLAGS-setting add.
5320 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005321 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005322 break;
5323 case ISD::SUB:
5324 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5325 // likely to be selected as part of a load-modify-store instruction.
5326 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5327 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5328 if (UI->getOpcode() == ISD::STORE)
5329 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005330 // Otherwise use a regular EFLAGS-setting sub.
5331 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005332 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005333 break;
5334 case X86ISD::ADD:
5335 case X86ISD::SUB:
5336 case X86ISD::INC:
5337 case X86ISD::DEC:
5338 return SDValue(Op.getNode(), 1);
5339 default:
5340 default_case:
5341 break;
5342 }
5343 if (Opcode != 0) {
Dan Gohmanfc166572009-04-09 23:54:40 +00005344 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005345 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005346 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005347 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005348 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005349 DAG.ReplaceAllUsesWith(Op, New);
5350 return SDValue(New.getNode(), 1);
5351 }
5352 }
5353
5354 // Otherwise just emit a CMP with 0, which is the TEST pattern.
5355 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
5356 DAG.getConstant(0, Op.getValueType()));
5357}
5358
5359/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5360/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005361SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5362 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005363 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5364 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005365 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005366
5367 DebugLoc dl = Op0.getDebugLoc();
5368 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5369}
5370
Dan Gohman475871a2008-07-27 21:46:04 +00005371SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00005372 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005373 SDValue Op0 = Op.getOperand(0);
5374 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005375 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005376 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005377
Dan Gohmane5af2d32009-01-29 01:59:02 +00005378 // Lower (X & (1 << N)) == 0 to BT(X, N).
5379 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5380 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005381 if (Op0.getOpcode() == ISD::AND &&
5382 Op0.hasOneUse() &&
5383 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005384 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005385 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005386 SDValue LHS, RHS;
5387 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5388 if (ConstantSDNode *Op010C =
5389 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5390 if (Op010C->getZExtValue() == 1) {
5391 LHS = Op0.getOperand(0);
5392 RHS = Op0.getOperand(1).getOperand(1);
5393 }
5394 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5395 if (ConstantSDNode *Op000C =
5396 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5397 if (Op000C->getZExtValue() == 1) {
5398 LHS = Op0.getOperand(1);
5399 RHS = Op0.getOperand(0).getOperand(1);
5400 }
5401 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5402 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5403 SDValue AndLHS = Op0.getOperand(0);
5404 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5405 LHS = AndLHS.getOperand(0);
5406 RHS = AndLHS.getOperand(1);
5407 }
5408 }
Evan Cheng0488db92007-09-25 01:57:46 +00005409
Dan Gohmane5af2d32009-01-29 01:59:02 +00005410 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005411 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5412 // instruction. Since the shift amount is in-range-or-undefined, we know
5413 // that doing a bittest on the i16 value is ok. We extend to i32 because
5414 // the encoding for the i16 version is larger than the i32 version.
5415 if (LHS.getValueType() == MVT::i8)
Dale Johannesenace16102009-02-03 19:33:06 +00005416 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005417
5418 // If the operand types disagree, extend the shift amount to match. Since
5419 // BT ignores high bits (like shifts) we can use anyextend.
5420 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005421 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005422
Dale Johannesenace16102009-02-03 19:33:06 +00005423 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005424 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesenace16102009-02-03 19:33:06 +00005425 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnere55484e2008-12-25 05:34:37 +00005426 DAG.getConstant(Cond, MVT::i8), BT);
5427 }
5428 }
5429
5430 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5431 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005432
Dan Gohman31125812009-03-07 01:58:32 +00005433 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Dale Johannesenace16102009-02-03 19:33:06 +00005434 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner43287082008-12-24 00:11:37 +00005435 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005436}
5437
Dan Gohman475871a2008-07-27 21:46:04 +00005438SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5439 SDValue Cond;
5440 SDValue Op0 = Op.getOperand(0);
5441 SDValue Op1 = Op.getOperand(1);
5442 SDValue CC = Op.getOperand(2);
Nate Begeman30a0de92008-07-17 16:51:19 +00005443 MVT VT = Op.getValueType();
5444 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5445 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005446 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005447
5448 if (isFP) {
5449 unsigned SSECC = 8;
Evan Chenge9d50352008-08-05 22:19:15 +00005450 MVT VT0 = Op0.getValueType();
5451 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5452 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005453 bool Swap = false;
5454
5455 switch (SetCCOpcode) {
5456 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005457 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005458 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005459 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005460 case ISD::SETGT: Swap = true; // Fallthrough
5461 case ISD::SETLT:
5462 case ISD::SETOLT: SSECC = 1; break;
5463 case ISD::SETOGE:
5464 case ISD::SETGE: Swap = true; // Fallthrough
5465 case ISD::SETLE:
5466 case ISD::SETOLE: SSECC = 2; break;
5467 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005468 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005469 case ISD::SETNE: SSECC = 4; break;
5470 case ISD::SETULE: Swap = true;
5471 case ISD::SETUGE: SSECC = 5; break;
5472 case ISD::SETULT: Swap = true;
5473 case ISD::SETUGT: SSECC = 6; break;
5474 case ISD::SETO: SSECC = 7; break;
5475 }
5476 if (Swap)
5477 std::swap(Op0, Op1);
5478
Nate Begemanfb8ead02008-07-25 19:05:58 +00005479 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005480 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005481 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005482 SDValue UNORD, EQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005483 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5484 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5485 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005486 }
5487 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005488 SDValue ORD, NEQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005489 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5490 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5491 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005492 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005493 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005494 }
5495 // Handle all other FP comparisons here.
Dale Johannesenace16102009-02-03 19:33:06 +00005496 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005497 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005498
Nate Begeman30a0de92008-07-17 16:51:19 +00005499 // We are handling one of the integer comparisons here. Since SSE only has
5500 // GT and EQ comparisons for integer, swapping operands and multiple
5501 // operations may be required for some comparisons.
5502 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5503 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005504
Nate Begeman30a0de92008-07-17 16:51:19 +00005505 switch (VT.getSimpleVT()) {
5506 default: break;
Eli Friedman3dae2842009-07-22 01:06:52 +00005507 case MVT::v8i8:
Nate Begeman30a0de92008-07-17 16:51:19 +00005508 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Eli Friedman3dae2842009-07-22 01:06:52 +00005509 case MVT::v4i16:
Nate Begeman30a0de92008-07-17 16:51:19 +00005510 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Eli Friedman3dae2842009-07-22 01:06:52 +00005511 case MVT::v2i32:
Nate Begeman30a0de92008-07-17 16:51:19 +00005512 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5513 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5514 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005515
Nate Begeman30a0de92008-07-17 16:51:19 +00005516 switch (SetCCOpcode) {
5517 default: break;
5518 case ISD::SETNE: Invert = true;
5519 case ISD::SETEQ: Opc = EQOpc; break;
5520 case ISD::SETLT: Swap = true;
5521 case ISD::SETGT: Opc = GTOpc; break;
5522 case ISD::SETGE: Swap = true;
5523 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5524 case ISD::SETULT: Swap = true;
5525 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5526 case ISD::SETUGE: Swap = true;
5527 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5528 }
5529 if (Swap)
5530 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005531
Nate Begeman30a0de92008-07-17 16:51:19 +00005532 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5533 // bits of the inputs before performing those operations.
5534 if (FlipSigns) {
5535 MVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005536 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5537 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005538 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005539 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5540 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005541 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5542 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005543 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005544
Dale Johannesenace16102009-02-03 19:33:06 +00005545 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005546
5547 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005548 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005549 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005550
Nate Begeman30a0de92008-07-17 16:51:19 +00005551 return Result;
5552}
Evan Cheng0488db92007-09-25 01:57:46 +00005553
Evan Cheng370e5342008-12-03 08:38:43 +00005554// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005555static bool isX86LogicalCmp(SDValue Op) {
5556 unsigned Opc = Op.getNode()->getOpcode();
5557 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5558 return true;
5559 if (Op.getResNo() == 1 &&
5560 (Opc == X86ISD::ADD ||
5561 Opc == X86ISD::SUB ||
5562 Opc == X86ISD::SMUL ||
5563 Opc == X86ISD::UMUL ||
5564 Opc == X86ISD::INC ||
5565 Opc == X86ISD::DEC))
5566 return true;
5567
5568 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005569}
5570
Dan Gohman475871a2008-07-27 21:46:04 +00005571SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005572 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005573 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005574 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005575 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005576
Evan Cheng734503b2006-09-11 02:19:56 +00005577 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005578 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005579
Evan Cheng3f41d662007-10-08 22:16:29 +00005580 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5581 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005582 if (Cond.getOpcode() == X86ISD::SETCC) {
5583 CC = Cond.getOperand(0);
5584
Dan Gohman475871a2008-07-27 21:46:04 +00005585 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005586 unsigned Opc = Cmp.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005587 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005588
Evan Cheng3f41d662007-10-08 22:16:29 +00005589 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005590 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005591 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005592 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005593
Chris Lattnerd1980a52009-03-12 06:52:53 +00005594 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5595 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005596 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005597 addTest = false;
5598 }
5599 }
5600
5601 if (addTest) {
5602 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005603 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005604 }
5605
Dan Gohmanfc166572009-04-09 23:54:40 +00005606 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005607 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005608 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5609 // condition is true.
5610 Ops.push_back(Op.getOperand(2));
5611 Ops.push_back(Op.getOperand(1));
5612 Ops.push_back(CC);
5613 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005614 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005615}
5616
Evan Cheng370e5342008-12-03 08:38:43 +00005617// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5618// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5619// from the AND / OR.
5620static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5621 Opc = Op.getOpcode();
5622 if (Opc != ISD::OR && Opc != ISD::AND)
5623 return false;
5624 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5625 Op.getOperand(0).hasOneUse() &&
5626 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5627 Op.getOperand(1).hasOneUse());
5628}
5629
Evan Cheng961d6d42009-02-02 08:19:07 +00005630// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5631// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005632static bool isXor1OfSetCC(SDValue Op) {
5633 if (Op.getOpcode() != ISD::XOR)
5634 return false;
5635 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5636 if (N1C && N1C->getAPIntValue() == 1) {
5637 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5638 Op.getOperand(0).hasOneUse();
5639 }
5640 return false;
5641}
5642
Dan Gohman475871a2008-07-27 21:46:04 +00005643SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005644 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005645 SDValue Chain = Op.getOperand(0);
5646 SDValue Cond = Op.getOperand(1);
5647 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005648 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005649 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005650
Evan Cheng0db9fe62006-04-25 20:13:52 +00005651 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005652 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005653#if 0
5654 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005655 else if (Cond.getOpcode() == X86ISD::ADD ||
5656 Cond.getOpcode() == X86ISD::SUB ||
5657 Cond.getOpcode() == X86ISD::SMUL ||
5658 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005659 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005660#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005661
Evan Cheng3f41d662007-10-08 22:16:29 +00005662 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5663 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005664 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005665 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005666
Dan Gohman475871a2008-07-27 21:46:04 +00005667 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005668 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005669 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005670 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005671 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005672 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005673 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005674 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005675 default: break;
5676 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005677 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005678 // These can only come from an arithmetic instruction with overflow,
5679 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005680 Cond = Cond.getNode()->getOperand(1);
5681 addTest = false;
5682 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005683 }
Evan Cheng0488db92007-09-25 01:57:46 +00005684 }
Evan Cheng370e5342008-12-03 08:38:43 +00005685 } else {
5686 unsigned CondOpc;
5687 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5688 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005689 if (CondOpc == ISD::OR) {
5690 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5691 // two branches instead of an explicit OR instruction with a
5692 // separate test.
5693 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005694 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005695 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005696 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005697 Chain, Dest, CC, Cmp);
5698 CC = Cond.getOperand(1).getOperand(0);
5699 Cond = Cmp;
5700 addTest = false;
5701 }
5702 } else { // ISD::AND
5703 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5704 // two branches instead of an explicit AND instruction with a
5705 // separate test. However, we only do this if this block doesn't
5706 // have a fall-through edge, because this requires an explicit
5707 // jmp when the condition is false.
5708 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005709 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005710 Op.getNode()->hasOneUse()) {
5711 X86::CondCode CCode =
5712 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5713 CCode = X86::GetOppositeBranchCondition(CCode);
5714 CC = DAG.getConstant(CCode, MVT::i8);
5715 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5716 // Look for an unconditional branch following this conditional branch.
5717 // We need this because we need to reverse the successors in order
5718 // to implement FCMP_OEQ.
5719 if (User.getOpcode() == ISD::BR) {
5720 SDValue FalseBB = User.getOperand(1);
5721 SDValue NewBR =
5722 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5723 assert(NewBR == User);
5724 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005725
Dale Johannesene4d209d2009-02-03 20:21:25 +00005726 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005727 Chain, Dest, CC, Cmp);
5728 X86::CondCode CCode =
5729 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5730 CCode = X86::GetOppositeBranchCondition(CCode);
5731 CC = DAG.getConstant(CCode, MVT::i8);
5732 Cond = Cmp;
5733 addTest = false;
5734 }
5735 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005736 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005737 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5738 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5739 // It should be transformed during dag combiner except when the condition
5740 // is set by a arithmetics with overflow node.
5741 X86::CondCode CCode =
5742 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5743 CCode = X86::GetOppositeBranchCondition(CCode);
5744 CC = DAG.getConstant(CCode, MVT::i8);
5745 Cond = Cond.getOperand(0).getOperand(1);
5746 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005747 }
Evan Cheng0488db92007-09-25 01:57:46 +00005748 }
5749
5750 if (addTest) {
5751 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005752 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005753 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005754 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005755 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005756}
5757
Anton Korobeynikove060b532007-04-17 19:34:00 +00005758
5759// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5760// Calls to _alloca is needed to probe the stack when allocating more than 4k
5761// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5762// that the guard pages used by the OS virtual memory manager are allocated in
5763// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005764SDValue
5765X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005766 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005767 assert(Subtarget->isTargetCygMing() &&
5768 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005769 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005770
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005771 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005772 SDValue Chain = Op.getOperand(0);
5773 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005774 // FIXME: Ensure alignment here
5775
Dan Gohman475871a2008-07-27 21:46:04 +00005776 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005777
Duncan Sands83ec4b62008-06-06 12:08:01 +00005778 MVT IntPtr = getPointerTy();
5779 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005780
Chris Lattnere563bbc2008-10-11 22:08:30 +00005781 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005782
Dale Johannesendd64c412009-02-04 00:33:20 +00005783 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005784 Flag = Chain.getValue(1);
5785
5786 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005787 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005788 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005789 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005790 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005791 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005792 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005793 Flag = Chain.getValue(1);
5794
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005795 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005796 DAG.getIntPtrConstant(0, true),
5797 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005798 Flag);
5799
Dale Johannesendd64c412009-02-04 00:33:20 +00005800 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005801
Dan Gohman475871a2008-07-27 21:46:04 +00005802 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005803 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005804}
5805
Dan Gohman475871a2008-07-27 21:46:04 +00005806SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005807X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005808 SDValue Chain,
5809 SDValue Dst, SDValue Src,
5810 SDValue Size, unsigned Align,
5811 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005812 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005813 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005814
Bill Wendling6f287b22008-09-30 21:22:07 +00005815 // If not DWORD aligned or size is more than the threshold, call the library.
5816 // The libc version is likely to be faster for these cases. It can use the
5817 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005818 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005819 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005820 ConstantSize->getZExtValue() >
5821 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005822 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005823
5824 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005825 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005826
Bill Wendling6158d842008-10-01 00:59:58 +00005827 if (const char *bzeroEntry = V &&
5828 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5829 MVT IntPtr = getPointerTy();
5830 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005831 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005832 TargetLowering::ArgListEntry Entry;
5833 Entry.Node = Dst;
5834 Entry.Ty = IntPtrTy;
5835 Args.push_back(Entry);
5836 Entry.Node = Size;
5837 Args.push_back(Entry);
5838 std::pair<SDValue,SDValue> CallResult =
Scott Michelfdc40a02009-02-17 22:15:04 +00005839 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005840 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005841 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005842 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005843 }
5844
Dan Gohman707e0182008-04-12 04:36:06 +00005845 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005846 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005847 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005848
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005849 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005850 SDValue InFlag(0, 0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005851 MVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005852 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005853 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005854 unsigned BytesLeft = 0;
5855 bool TwoRepStos = false;
5856 if (ValC) {
5857 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005858 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005859
Evan Cheng0db9fe62006-04-25 20:13:52 +00005860 // If the value is a constant, then we can potentially use larger sets.
5861 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005862 case 2: // WORD aligned
5863 AVT = MVT::i16;
5864 ValReg = X86::AX;
5865 Val = (Val << 8) | Val;
5866 break;
5867 case 0: // DWORD aligned
5868 AVT = MVT::i32;
5869 ValReg = X86::EAX;
5870 Val = (Val << 8) | Val;
5871 Val = (Val << 16) | Val;
5872 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5873 AVT = MVT::i64;
5874 ValReg = X86::RAX;
5875 Val = (Val << 32) | Val;
5876 }
5877 break;
5878 default: // Byte aligned
5879 AVT = MVT::i8;
5880 ValReg = X86::AL;
5881 Count = DAG.getIntPtrConstant(SizeVal);
5882 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005883 }
5884
Duncan Sands8e4eb092008-06-08 20:54:56 +00005885 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005886 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005887 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5888 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005889 }
5890
Dale Johannesen0f502f62009-02-03 22:26:09 +00005891 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005892 InFlag);
5893 InFlag = Chain.getValue(1);
5894 } else {
5895 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005896 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005897 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005898 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005899 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005900
Scott Michelfdc40a02009-02-17 22:15:04 +00005901 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005902 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005903 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005904 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005905 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005906 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005907 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005908 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005909
Chris Lattnerd96d0722007-02-25 06:40:16 +00005910 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005911 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005912 Ops.push_back(Chain);
5913 Ops.push_back(DAG.getValueType(AVT));
5914 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005915 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005916
Evan Cheng0db9fe62006-04-25 20:13:52 +00005917 if (TwoRepStos) {
5918 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005919 Count = Size;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005920 MVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005921 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00005922 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michelfdc40a02009-02-17 22:15:04 +00005923 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005924 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005925 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005926 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00005927 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005928 Ops.clear();
5929 Ops.push_back(Chain);
5930 Ops.push_back(DAG.getValueType(MVT::i8));
5931 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005932 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005933 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005934 // Handle the last 1 - 7 bytes.
5935 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005936 MVT AddrVT = Dst.getValueType();
5937 MVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005938
Dale Johannesen0f502f62009-02-03 22:26:09 +00005939 Chain = DAG.getMemset(Chain, dl,
5940 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005941 DAG.getConstant(Offset, AddrVT)),
5942 Src,
5943 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005944 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005945 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005946
Dan Gohman707e0182008-04-12 04:36:06 +00005947 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005948 return Chain;
5949}
Evan Cheng11e15b32006-04-03 20:53:28 +00005950
Dan Gohman475871a2008-07-27 21:46:04 +00005951SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005952X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005953 SDValue Chain, SDValue Dst, SDValue Src,
5954 SDValue Size, unsigned Align,
5955 bool AlwaysInline,
5956 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005957 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005958 // This requires the copy size to be a constant, preferrably
5959 // within a subtarget-specific limit.
5960 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5961 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00005962 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005963 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005964 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00005965 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005966
Evan Cheng1887c1c2008-08-21 21:00:15 +00005967 /// If not DWORD aligned, call the library.
5968 if ((Align & 3) != 0)
5969 return SDValue();
5970
5971 // DWORD aligned
5972 MVT AVT = MVT::i32;
5973 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohman707e0182008-04-12 04:36:06 +00005974 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005975
Duncan Sands83ec4b62008-06-06 12:08:01 +00005976 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005977 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00005978 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00005979 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005980
Dan Gohman475871a2008-07-27 21:46:04 +00005981 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005982 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005983 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005984 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005985 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005986 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005987 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005988 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005989 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005990 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005991 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00005992 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005993 InFlag = Chain.getValue(1);
5994
Chris Lattnerd96d0722007-02-25 06:40:16 +00005995 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005996 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005997 Ops.push_back(Chain);
5998 Ops.push_back(DAG.getValueType(AVT));
5999 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006000 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006001
Dan Gohman475871a2008-07-27 21:46:04 +00006002 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006003 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006004 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006005 // Handle the last 1 - 7 bytes.
6006 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006007 MVT DstVT = Dst.getValueType();
6008 MVT SrcVT = Src.getValueType();
6009 MVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006010 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006011 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006012 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006013 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006014 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006015 DAG.getConstant(BytesLeft, SizeVT),
6016 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006017 DstSV, DstSVOff + Offset,
6018 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006019 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006020
Scott Michelfdc40a02009-02-17 22:15:04 +00006021 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006022 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006023}
6024
Dan Gohman475871a2008-07-27 21:46:04 +00006025SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006026 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006027 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006028
Evan Cheng25ab6902006-09-08 06:48:29 +00006029 if (!Subtarget->is64Bit()) {
6030 // vastart just stores the address of the VarArgsFrameIndex slot into the
6031 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006032 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006033 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006034 }
6035
6036 // __va_list_tag:
6037 // gp_offset (0 - 6 * 8)
6038 // fp_offset (48 - 48 + 8 * 16)
6039 // overflow_arg_area (point to parameters coming in memory).
6040 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006041 SmallVector<SDValue, 8> MemOps;
6042 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006043 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006044 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006045 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006046 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006047 MemOps.push_back(Store);
6048
6049 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006050 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006051 FIN, DAG.getIntPtrConstant(4));
6052 Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006053 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006054 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006055 MemOps.push_back(Store);
6056
6057 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006058 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006059 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006060 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006061 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006062 MemOps.push_back(Store);
6063
6064 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006065 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006066 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006067 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006068 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006069 MemOps.push_back(Store);
Scott Michelfdc40a02009-02-17 22:15:04 +00006070 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006071 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006072}
6073
Dan Gohman475871a2008-07-27 21:46:04 +00006074SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006075 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6076 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006077 SDValue Chain = Op.getOperand(0);
6078 SDValue SrcPtr = Op.getOperand(1);
6079 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006080
Torok Edwindac237e2009-07-08 20:53:28 +00006081 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006082 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006083}
6084
Dan Gohman475871a2008-07-27 21:46:04 +00006085SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006086 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006087 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006088 SDValue Chain = Op.getOperand(0);
6089 SDValue DstPtr = Op.getOperand(1);
6090 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006091 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6092 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006093 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006094
Dale Johannesendd64c412009-02-04 00:33:20 +00006095 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006096 DAG.getIntPtrConstant(24), 8, false,
6097 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006098}
6099
Dan Gohman475871a2008-07-27 21:46:04 +00006100SDValue
6101X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006102 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006103 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006104 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006105 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006106 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006107 case Intrinsic::x86_sse_comieq_ss:
6108 case Intrinsic::x86_sse_comilt_ss:
6109 case Intrinsic::x86_sse_comile_ss:
6110 case Intrinsic::x86_sse_comigt_ss:
6111 case Intrinsic::x86_sse_comige_ss:
6112 case Intrinsic::x86_sse_comineq_ss:
6113 case Intrinsic::x86_sse_ucomieq_ss:
6114 case Intrinsic::x86_sse_ucomilt_ss:
6115 case Intrinsic::x86_sse_ucomile_ss:
6116 case Intrinsic::x86_sse_ucomigt_ss:
6117 case Intrinsic::x86_sse_ucomige_ss:
6118 case Intrinsic::x86_sse_ucomineq_ss:
6119 case Intrinsic::x86_sse2_comieq_sd:
6120 case Intrinsic::x86_sse2_comilt_sd:
6121 case Intrinsic::x86_sse2_comile_sd:
6122 case Intrinsic::x86_sse2_comigt_sd:
6123 case Intrinsic::x86_sse2_comige_sd:
6124 case Intrinsic::x86_sse2_comineq_sd:
6125 case Intrinsic::x86_sse2_ucomieq_sd:
6126 case Intrinsic::x86_sse2_ucomilt_sd:
6127 case Intrinsic::x86_sse2_ucomile_sd:
6128 case Intrinsic::x86_sse2_ucomigt_sd:
6129 case Intrinsic::x86_sse2_ucomige_sd:
6130 case Intrinsic::x86_sse2_ucomineq_sd: {
6131 unsigned Opc = 0;
6132 ISD::CondCode CC = ISD::SETCC_INVALID;
6133 switch (IntNo) {
6134 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006135 case Intrinsic::x86_sse_comieq_ss:
6136 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006137 Opc = X86ISD::COMI;
6138 CC = ISD::SETEQ;
6139 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006140 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006141 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006142 Opc = X86ISD::COMI;
6143 CC = ISD::SETLT;
6144 break;
6145 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006146 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006147 Opc = X86ISD::COMI;
6148 CC = ISD::SETLE;
6149 break;
6150 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006151 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006152 Opc = X86ISD::COMI;
6153 CC = ISD::SETGT;
6154 break;
6155 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006156 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006157 Opc = X86ISD::COMI;
6158 CC = ISD::SETGE;
6159 break;
6160 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006161 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006162 Opc = X86ISD::COMI;
6163 CC = ISD::SETNE;
6164 break;
6165 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006166 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006167 Opc = X86ISD::UCOMI;
6168 CC = ISD::SETEQ;
6169 break;
6170 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006171 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006172 Opc = X86ISD::UCOMI;
6173 CC = ISD::SETLT;
6174 break;
6175 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006176 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006177 Opc = X86ISD::UCOMI;
6178 CC = ISD::SETLE;
6179 break;
6180 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006181 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006182 Opc = X86ISD::UCOMI;
6183 CC = ISD::SETGT;
6184 break;
6185 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006186 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006187 Opc = X86ISD::UCOMI;
6188 CC = ISD::SETGE;
6189 break;
6190 case Intrinsic::x86_sse_ucomineq_ss:
6191 case Intrinsic::x86_sse2_ucomineq_sd:
6192 Opc = X86ISD::UCOMI;
6193 CC = ISD::SETNE;
6194 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006195 }
Evan Cheng734503b2006-09-11 02:19:56 +00006196
Dan Gohman475871a2008-07-27 21:46:04 +00006197 SDValue LHS = Op.getOperand(1);
6198 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006199 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006200 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6201 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng0ac3fc22008-08-17 19:22:34 +00006202 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006203 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006204 }
Eric Christopher71c67532009-07-29 00:28:05 +00006205 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006206 // an integer value, not just an instruction so lower it to the ptest
6207 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006208 case Intrinsic::x86_sse41_ptestz:
6209 case Intrinsic::x86_sse41_ptestc:
6210 case Intrinsic::x86_sse41_ptestnzc:{
6211 unsigned X86CC = 0;
6212 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006213 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006214 case Intrinsic::x86_sse41_ptestz:
6215 // ZF = 1
6216 X86CC = X86::COND_E;
6217 break;
6218 case Intrinsic::x86_sse41_ptestc:
6219 // CF = 1
6220 X86CC = X86::COND_B;
6221 break;
6222 case Intrinsic::x86_sse41_ptestnzc:
6223 // ZF and CF = 0
6224 X86CC = X86::COND_A;
6225 break;
6226 }
6227
6228 SDValue LHS = Op.getOperand(1);
6229 SDValue RHS = Op.getOperand(2);
6230 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6231 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6232 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6233 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
6234 }
Evan Cheng5759f972008-05-04 09:15:50 +00006235
6236 // Fix vector shift instructions where the last operand is a non-immediate
6237 // i32 value.
6238 case Intrinsic::x86_sse2_pslli_w:
6239 case Intrinsic::x86_sse2_pslli_d:
6240 case Intrinsic::x86_sse2_pslli_q:
6241 case Intrinsic::x86_sse2_psrli_w:
6242 case Intrinsic::x86_sse2_psrli_d:
6243 case Intrinsic::x86_sse2_psrli_q:
6244 case Intrinsic::x86_sse2_psrai_w:
6245 case Intrinsic::x86_sse2_psrai_d:
6246 case Intrinsic::x86_mmx_pslli_w:
6247 case Intrinsic::x86_mmx_pslli_d:
6248 case Intrinsic::x86_mmx_pslli_q:
6249 case Intrinsic::x86_mmx_psrli_w:
6250 case Intrinsic::x86_mmx_psrli_d:
6251 case Intrinsic::x86_mmx_psrli_q:
6252 case Intrinsic::x86_mmx_psrai_w:
6253 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006254 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006255 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006256 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006257
6258 unsigned NewIntNo = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006259 MVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006260 switch (IntNo) {
6261 case Intrinsic::x86_sse2_pslli_w:
6262 NewIntNo = Intrinsic::x86_sse2_psll_w;
6263 break;
6264 case Intrinsic::x86_sse2_pslli_d:
6265 NewIntNo = Intrinsic::x86_sse2_psll_d;
6266 break;
6267 case Intrinsic::x86_sse2_pslli_q:
6268 NewIntNo = Intrinsic::x86_sse2_psll_q;
6269 break;
6270 case Intrinsic::x86_sse2_psrli_w:
6271 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6272 break;
6273 case Intrinsic::x86_sse2_psrli_d:
6274 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6275 break;
6276 case Intrinsic::x86_sse2_psrli_q:
6277 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6278 break;
6279 case Intrinsic::x86_sse2_psrai_w:
6280 NewIntNo = Intrinsic::x86_sse2_psra_w;
6281 break;
6282 case Intrinsic::x86_sse2_psrai_d:
6283 NewIntNo = Intrinsic::x86_sse2_psra_d;
6284 break;
6285 default: {
6286 ShAmtVT = MVT::v2i32;
6287 switch (IntNo) {
6288 case Intrinsic::x86_mmx_pslli_w:
6289 NewIntNo = Intrinsic::x86_mmx_psll_w;
6290 break;
6291 case Intrinsic::x86_mmx_pslli_d:
6292 NewIntNo = Intrinsic::x86_mmx_psll_d;
6293 break;
6294 case Intrinsic::x86_mmx_pslli_q:
6295 NewIntNo = Intrinsic::x86_mmx_psll_q;
6296 break;
6297 case Intrinsic::x86_mmx_psrli_w:
6298 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6299 break;
6300 case Intrinsic::x86_mmx_psrli_d:
6301 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6302 break;
6303 case Intrinsic::x86_mmx_psrli_q:
6304 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6305 break;
6306 case Intrinsic::x86_mmx_psrai_w:
6307 NewIntNo = Intrinsic::x86_mmx_psra_w;
6308 break;
6309 case Intrinsic::x86_mmx_psrai_d:
6310 NewIntNo = Intrinsic::x86_mmx_psra_d;
6311 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006312 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006313 }
6314 break;
6315 }
6316 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00006317 MVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006318 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6319 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6320 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng5759f972008-05-04 09:15:50 +00006321 DAG.getConstant(NewIntNo, MVT::i32),
6322 Op.getOperand(1), ShAmt);
6323 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006324 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006325}
Evan Cheng72261582005-12-20 06:22:03 +00006326
Dan Gohman475871a2008-07-27 21:46:04 +00006327SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006328 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006329 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006330
6331 if (Depth > 0) {
6332 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6333 SDValue Offset =
6334 DAG.getConstant(TD->getPointerSize(),
6335 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006336 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006337 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006338 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006339 NULL, 0);
6340 }
6341
6342 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006343 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006344 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006345 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006346}
6347
Dan Gohman475871a2008-07-27 21:46:04 +00006348SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006349 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6350 MFI->setFrameAddressIsTaken(true);
6351 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006352 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006353 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6354 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006355 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006356 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006357 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006358 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006359}
6360
Dan Gohman475871a2008-07-27 21:46:04 +00006361SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006362 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006363 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006364}
6365
Dan Gohman475871a2008-07-27 21:46:04 +00006366SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006367{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006368 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006369 SDValue Chain = Op.getOperand(0);
6370 SDValue Offset = Op.getOperand(1);
6371 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006372 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006373
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006374 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6375 getPointerTy());
6376 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006377
Dale Johannesene4d209d2009-02-03 20:21:25 +00006378 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006379 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006380 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6381 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006382 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006383 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006384
Dale Johannesene4d209d2009-02-03 20:21:25 +00006385 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006386 MVT::Other,
6387 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006388}
6389
Dan Gohman475871a2008-07-27 21:46:04 +00006390SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006391 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006392 SDValue Root = Op.getOperand(0);
6393 SDValue Trmp = Op.getOperand(1); // trampoline
6394 SDValue FPtr = Op.getOperand(2); // nested function
6395 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006396 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006397
Dan Gohman69de1932008-02-06 22:27:42 +00006398 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006399
Duncan Sands339e14f2008-01-16 22:55:25 +00006400 const X86InstrInfo *TII =
6401 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6402
Duncan Sandsb116fac2007-07-27 20:02:49 +00006403 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006404 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006405
6406 // Large code-model.
6407
6408 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6409 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6410
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006411 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6412 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006413
6414 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6415
6416 // Load the pointer to the nested function into R11.
6417 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006418 SDValue Addr = Trmp;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006419 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6420 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006421
Scott Michelfdc40a02009-02-17 22:15:04 +00006422 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006423 DAG.getConstant(2, MVT::i64));
6424 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006425
6426 // Load the 'nest' parameter value into R10.
6427 // R10 is specified in X86CallingConv.td
6428 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michelfdc40a02009-02-17 22:15:04 +00006429 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006430 DAG.getConstant(10, MVT::i64));
6431 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6432 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006433
Scott Michelfdc40a02009-02-17 22:15:04 +00006434 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006435 DAG.getConstant(12, MVT::i64));
6436 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006437
6438 // Jump to the nested function.
6439 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michelfdc40a02009-02-17 22:15:04 +00006440 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006441 DAG.getConstant(20, MVT::i64));
6442 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6443 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006444
6445 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michelfdc40a02009-02-17 22:15:04 +00006446 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006447 DAG.getConstant(22, MVT::i64));
6448 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006449 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006450
Dan Gohman475871a2008-07-27 21:46:04 +00006451 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006452 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6453 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006454 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006455 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006456 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6457 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006458 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006459
6460 switch (CC) {
6461 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006462 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006463 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006464 case CallingConv::X86_StdCall: {
6465 // Pass 'nest' parameter in ECX.
6466 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006467 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006468
6469 // Check that ECX wasn't needed by an 'inreg' parameter.
6470 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006471 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006472
Chris Lattner58d74912008-03-12 17:45:29 +00006473 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006474 unsigned InRegCount = 0;
6475 unsigned Idx = 1;
6476
6477 for (FunctionType::param_iterator I = FTy->param_begin(),
6478 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006479 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006480 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006481 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006482
6483 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006484 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006485 }
6486 }
6487 break;
6488 }
6489 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006490 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006491 // Pass 'nest' parameter in EAX.
6492 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006493 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006494 break;
6495 }
6496
Dan Gohman475871a2008-07-27 21:46:04 +00006497 SDValue OutChains[4];
6498 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006499
Scott Michelfdc40a02009-02-17 22:15:04 +00006500 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006501 DAG.getConstant(10, MVT::i32));
6502 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006503
Duncan Sands339e14f2008-01-16 22:55:25 +00006504 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006505 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006506 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006507 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006508 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006509
Scott Michelfdc40a02009-02-17 22:15:04 +00006510 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006511 DAG.getConstant(1, MVT::i32));
6512 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006513
Duncan Sands339e14f2008-01-16 22:55:25 +00006514 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michelfdc40a02009-02-17 22:15:04 +00006515 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006516 DAG.getConstant(5, MVT::i32));
6517 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006518 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006519
Scott Michelfdc40a02009-02-17 22:15:04 +00006520 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006521 DAG.getConstant(6, MVT::i32));
6522 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006523
Dan Gohman475871a2008-07-27 21:46:04 +00006524 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006525 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6526 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006527 }
6528}
6529
Dan Gohman475871a2008-07-27 21:46:04 +00006530SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006531 /*
6532 The rounding mode is in bits 11:10 of FPSR, and has the following
6533 settings:
6534 00 Round to nearest
6535 01 Round to -inf
6536 10 Round to +inf
6537 11 Round to 0
6538
6539 FLT_ROUNDS, on the other hand, expects the following:
6540 -1 Undefined
6541 0 Round to 0
6542 1 Round to nearest
6543 2 Round to +inf
6544 3 Round to -inf
6545
6546 To perform the conversion, we do:
6547 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6548 */
6549
6550 MachineFunction &MF = DAG.getMachineFunction();
6551 const TargetMachine &TM = MF.getTarget();
6552 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6553 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006554 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006555 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006556
6557 // Save FP Control Word to stack slot
6558 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006559 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006560
Dale Johannesene4d209d2009-02-03 20:21:25 +00006561 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006562 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006563
6564 // Load FP Control Word from stack slot
Dale Johannesene4d209d2009-02-03 20:21:25 +00006565 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006566
6567 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006568 SDValue CWD1 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006569 DAG.getNode(ISD::SRL, dl, MVT::i16,
6570 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006571 CWD, DAG.getConstant(0x800, MVT::i16)),
6572 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006573 SDValue CWD2 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006574 DAG.getNode(ISD::SRL, dl, MVT::i16,
6575 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006576 CWD, DAG.getConstant(0x400, MVT::i16)),
6577 DAG.getConstant(9, MVT::i8));
6578
Dan Gohman475871a2008-07-27 21:46:04 +00006579 SDValue RetVal =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006580 DAG.getNode(ISD::AND, dl, MVT::i16,
6581 DAG.getNode(ISD::ADD, dl, MVT::i16,
6582 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006583 DAG.getConstant(1, MVT::i16)),
6584 DAG.getConstant(3, MVT::i16));
6585
6586
Duncan Sands83ec4b62008-06-06 12:08:01 +00006587 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006588 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006589}
6590
Dan Gohman475871a2008-07-27 21:46:04 +00006591SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006592 MVT VT = Op.getValueType();
6593 MVT OpVT = VT;
6594 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006595 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006596
6597 Op = Op.getOperand(0);
6598 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006599 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00006600 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006601 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006602 }
Evan Cheng18efe262007-12-14 02:13:44 +00006603
Evan Cheng152804e2007-12-14 08:30:15 +00006604 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6605 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006606 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006607
6608 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006609 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006610 Ops.push_back(Op);
6611 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6612 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6613 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006614 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006615
6616 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006617 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006618
Evan Cheng18efe262007-12-14 02:13:44 +00006619 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006620 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006621 return Op;
6622}
6623
Dan Gohman475871a2008-07-27 21:46:04 +00006624SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006625 MVT VT = Op.getValueType();
6626 MVT OpVT = VT;
6627 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006628 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006629
6630 Op = Op.getOperand(0);
6631 if (VT == MVT::i8) {
6632 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006633 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006634 }
Evan Cheng152804e2007-12-14 08:30:15 +00006635
6636 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6637 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006638 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006639
6640 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006641 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006642 Ops.push_back(Op);
6643 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6644 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6645 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006646 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006647
Evan Cheng18efe262007-12-14 02:13:44 +00006648 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006649 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006650 return Op;
6651}
6652
Mon P Wangaf9b9522008-12-18 21:42:19 +00006653SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6654 MVT VT = Op.getValueType();
6655 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006656 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006657
Mon P Wangaf9b9522008-12-18 21:42:19 +00006658 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6659 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6660 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6661 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6662 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6663 //
6664 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6665 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6666 // return AloBlo + AloBhi + AhiBlo;
6667
6668 SDValue A = Op.getOperand(0);
6669 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006670
Dale Johannesene4d209d2009-02-03 20:21:25 +00006671 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006672 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6673 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006674 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006675 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6676 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006677 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006678 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6679 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006680 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006681 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6682 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006683 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006684 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6685 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006686 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006687 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6688 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006689 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006690 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6691 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006692 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6693 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006694 return Res;
6695}
6696
6697
Bill Wendling74c37652008-12-09 22:08:41 +00006698SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6699 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6700 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006701 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6702 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006703 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006704 SDValue LHS = N->getOperand(0);
6705 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006706 unsigned BaseOp = 0;
6707 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006708 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006709
6710 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006711 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006712 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006713 // A subtract of one will be selected as a INC. Note that INC doesn't
6714 // set CF, so we can't do this for UADDO.
6715 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6716 if (C->getAPIntValue() == 1) {
6717 BaseOp = X86ISD::INC;
6718 Cond = X86::COND_O;
6719 break;
6720 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006721 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006722 Cond = X86::COND_O;
6723 break;
6724 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006725 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006726 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006727 break;
6728 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006729 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6730 // set CF, so we can't do this for USUBO.
6731 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6732 if (C->getAPIntValue() == 1) {
6733 BaseOp = X86ISD::DEC;
6734 Cond = X86::COND_O;
6735 break;
6736 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006737 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006738 Cond = X86::COND_O;
6739 break;
6740 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006741 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006742 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006743 break;
6744 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006745 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006746 Cond = X86::COND_O;
6747 break;
6748 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006749 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006750 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006751 break;
6752 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006753
Bill Wendling61edeb52008-12-02 01:06:39 +00006754 // Also sets EFLAGS.
6755 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006756 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006757
Bill Wendling61edeb52008-12-02 01:06:39 +00006758 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006759 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendlingbc5e15e2008-12-10 02:01:32 +00006760 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006761
Bill Wendling61edeb52008-12-02 01:06:39 +00006762 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6763 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006764}
6765
Dan Gohman475871a2008-07-27 21:46:04 +00006766SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfd4418f2008-06-25 16:07:49 +00006767 MVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006768 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006769 unsigned Reg = 0;
6770 unsigned size = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006771 switch(T.getSimpleVT()) {
6772 default:
6773 assert(false && "Invalid value type!");
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006774 case MVT::i8: Reg = X86::AL; size = 1; break;
6775 case MVT::i16: Reg = X86::AX; size = 2; break;
6776 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006777 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006778 assert(Subtarget->is64Bit() && "Node not type legal!");
6779 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006780 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006781 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006782 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006783 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006784 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006785 Op.getOperand(1),
6786 Op.getOperand(3),
6787 DAG.getTargetConstant(size, MVT::i8),
6788 cpIn.getValue(1) };
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006789 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006790 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006791 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006792 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006793 return cpOut;
6794}
6795
Duncan Sands1607f052008-12-01 11:39:25 +00006796SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006797 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006798 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006799 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006800 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006801 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006802 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesendd64c412009-02-04 00:33:20 +00006803 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6804 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006805 rax.getValue(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006806 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands1607f052008-12-01 11:39:25 +00006807 DAG.getConstant(32, MVT::i8));
6808 SDValue Ops[] = {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006809 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006810 rdx.getValue(1)
6811 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006812 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006813}
6814
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006815SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6816 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006817 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006818 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006819 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006820 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006821 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006822 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006823 Node->getOperand(0),
6824 Node->getOperand(1), negOp,
6825 cast<AtomicSDNode>(Node)->getSrcValue(),
6826 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006827}
6828
Evan Cheng0db9fe62006-04-25 20:13:52 +00006829/// LowerOperation - Provide custom lowering hooks for some operations.
6830///
Dan Gohman475871a2008-07-27 21:46:04 +00006831SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006832 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006833 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006834 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6835 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006836 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6837 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6838 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6839 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6840 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6841 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6842 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006843 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006844 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006845 case ISD::SHL_PARTS:
6846 case ISD::SRA_PARTS:
6847 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6848 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006849 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006850 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006851 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006852 case ISD::FABS: return LowerFABS(Op, DAG);
6853 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006854 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006855 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006856 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006857 case ISD::SELECT: return LowerSELECT(Op, DAG);
6858 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006859 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006860 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006861 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006862 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006863 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006864 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6865 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006866 case ISD::FRAME_TO_ARGS_OFFSET:
6867 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006868 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006869 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006870 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006871 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006872 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6873 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006874 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006875 case ISD::SADDO:
6876 case ISD::UADDO:
6877 case ISD::SSUBO:
6878 case ISD::USUBO:
6879 case ISD::SMULO:
6880 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006881 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006882 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006883}
6884
Duncan Sands1607f052008-12-01 11:39:25 +00006885void X86TargetLowering::
6886ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6887 SelectionDAG &DAG, unsigned NewOp) {
6888 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006889 DebugLoc dl = Node->getDebugLoc();
Duncan Sands1607f052008-12-01 11:39:25 +00006890 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6891
6892 SDValue Chain = Node->getOperand(0);
6893 SDValue In1 = Node->getOperand(1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006894 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006895 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006896 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006897 Node->getOperand(2), DAG.getIntPtrConstant(1));
6898 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6899 // have a MemOperand. Pass the info through as a normal operand.
6900 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6901 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6902 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006903 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006904 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006905 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006906 Results.push_back(Result.getValue(2));
6907}
6908
Duncan Sands126d9072008-07-04 11:47:58 +00006909/// ReplaceNodeResults - Replace a node with an illegal result type
6910/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006911void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6912 SmallVectorImpl<SDValue>&Results,
6913 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006914 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006915 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006916 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006917 assert(false && "Do not know how to custom type legalize this operation!");
6918 return;
6919 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00006920 std::pair<SDValue,SDValue> Vals =
6921 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00006922 SDValue FIST = Vals.first, StackSlot = Vals.second;
6923 if (FIST.getNode() != 0) {
6924 MVT VT = N->getValueType(0);
6925 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006926 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006927 }
6928 return;
6929 }
6930 case ISD::READCYCLECOUNTER: {
6931 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6932 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006933 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006934 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006935 rd.getValue(1));
6936 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006937 eax.getValue(2));
6938 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6939 SDValue Ops[] = { eax, edx };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006940 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006941 Results.push_back(edx.getValue(1));
6942 return;
6943 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006944 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands1607f052008-12-01 11:39:25 +00006945 MVT T = N->getValueType(0);
6946 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6947 SDValue cpInL, cpInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006948 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006949 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006950 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006951 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006952 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6953 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006954 cpInL.getValue(1));
6955 SDValue swapInL, swapInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006956 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006957 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006958 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006959 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006960 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00006961 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006962 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006963 swapInL.getValue(1));
6964 SDValue Ops[] = { swapInH.getValue(0),
6965 N->getOperand(1),
6966 swapInH.getValue(1) };
6967 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006968 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00006969 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
6970 MVT::i32, Result.getValue(1));
6971 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
6972 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00006973 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006974 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006975 Results.push_back(cpOutH.getValue(1));
6976 return;
6977 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006978 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00006979 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6980 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006981 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00006982 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6983 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006984 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00006985 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6986 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006987 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00006988 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6989 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006990 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00006991 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6992 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006993 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00006994 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
6995 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006996 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00006997 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
6998 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00006999 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007000}
7001
Evan Cheng72261582005-12-20 06:22:03 +00007002const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7003 switch (Opcode) {
7004 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007005 case X86ISD::BSF: return "X86ISD::BSF";
7006 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007007 case X86ISD::SHLD: return "X86ISD::SHLD";
7008 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007009 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007010 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007011 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007012 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007013 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007014 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007015 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7016 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7017 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007018 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007019 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007020 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007021 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007022 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007023 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007024 case X86ISD::COMI: return "X86ISD::COMI";
7025 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007026 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007027 case X86ISD::CMOV: return "X86ISD::CMOV";
7028 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007029 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007030 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7031 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007032 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007033 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007034 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007035 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007036 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007037 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7038 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007039 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007040 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007041 case X86ISD::FMAX: return "X86ISD::FMAX";
7042 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007043 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7044 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007045 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007046 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007047 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007048 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007049 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007050 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7051 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007052 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7053 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7054 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7055 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7056 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7057 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007058 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7059 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007060 case X86ISD::VSHL: return "X86ISD::VSHL";
7061 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007062 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7063 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7064 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7065 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7066 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7067 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7068 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7069 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7070 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7071 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007072 case X86ISD::ADD: return "X86ISD::ADD";
7073 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007074 case X86ISD::SMUL: return "X86ISD::SMUL";
7075 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007076 case X86ISD::INC: return "X86ISD::INC";
7077 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00007078 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007079 case X86ISD::PTEST: return "X86ISD::PTEST";
Evan Cheng72261582005-12-20 06:22:03 +00007080 }
7081}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007082
Chris Lattnerc9addb72007-03-30 23:15:24 +00007083// isLegalAddressingMode - Return true if the addressing mode represented
7084// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007085bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007086 const Type *Ty) const {
7087 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007088 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007089
Chris Lattnerc9addb72007-03-30 23:15:24 +00007090 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007091 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007092 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007093
Chris Lattnerc9addb72007-03-30 23:15:24 +00007094 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007095 unsigned GVFlags =
7096 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007097
Chris Lattnerdfed4132009-07-10 07:38:24 +00007098 // If a reference to this global requires an extra load, we can't fold it.
7099 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007100 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007101
Chris Lattnerdfed4132009-07-10 07:38:24 +00007102 // If BaseGV requires a register for the PIC base, we cannot also have a
7103 // BaseReg specified.
7104 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007105 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007106
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007107 // If lower 4G is not available, then we must use rip-relative addressing.
7108 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7109 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007110 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007111
Chris Lattnerc9addb72007-03-30 23:15:24 +00007112 switch (AM.Scale) {
7113 case 0:
7114 case 1:
7115 case 2:
7116 case 4:
7117 case 8:
7118 // These scales always work.
7119 break;
7120 case 3:
7121 case 5:
7122 case 9:
7123 // These scales are formed with basereg+scalereg. Only accept if there is
7124 // no basereg yet.
7125 if (AM.HasBaseReg)
7126 return false;
7127 break;
7128 default: // Other stuff never works.
7129 return false;
7130 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007131
Chris Lattnerc9addb72007-03-30 23:15:24 +00007132 return true;
7133}
7134
7135
Evan Cheng2bd122c2007-10-26 01:56:11 +00007136bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7137 if (!Ty1->isInteger() || !Ty2->isInteger())
7138 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007139 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7140 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007141 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007142 return false;
7143 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007144}
7145
Duncan Sands83ec4b62008-06-06 12:08:01 +00007146bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
7147 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007148 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007149 unsigned NumBits1 = VT1.getSizeInBits();
7150 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007151 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007152 return false;
7153 return Subtarget->is64Bit() || NumBits1 < 64;
7154}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007155
Dan Gohman97121ba2009-04-08 00:15:30 +00007156bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007157 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007158 return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit();
7159}
7160
7161bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007162 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007163 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
7164}
7165
Evan Cheng8b944d32009-05-28 00:35:15 +00007166bool X86TargetLowering::isNarrowingProfitable(MVT VT1, MVT VT2) const {
7167 // i16 instructions are longer (0x66 prefix) and potentially slower.
7168 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
7169}
7170
Evan Cheng60c07e12006-07-05 22:17:51 +00007171/// isShuffleMaskLegal - Targets can use this to indicate that they only
7172/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7173/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7174/// are assumed to be legal.
7175bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007176X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
7177 MVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007178 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007179 if (VT.getSizeInBits() == 64)
7180 return false;
7181
7182 // FIXME: pshufb, blends, palignr, shifts.
7183 return (VT.getVectorNumElements() == 2 ||
7184 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7185 isMOVLMask(M, VT) ||
7186 isSHUFPMask(M, VT) ||
7187 isPSHUFDMask(M, VT) ||
7188 isPSHUFHWMask(M, VT) ||
7189 isPSHUFLWMask(M, VT) ||
7190 isUNPCKLMask(M, VT) ||
7191 isUNPCKHMask(M, VT) ||
7192 isUNPCKL_v_undef_Mask(M, VT) ||
7193 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007194}
7195
Dan Gohman7d8143f2008-04-09 20:09:42 +00007196bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007197X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Nate Begeman9008ca62009-04-27 18:41:29 +00007198 MVT VT) const {
7199 unsigned NumElts = VT.getVectorNumElements();
7200 // FIXME: This collection of masks seems suspect.
7201 if (NumElts == 2)
7202 return true;
7203 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7204 return (isMOVLMask(Mask, VT) ||
7205 isCommutedMOVLMask(Mask, VT, true) ||
7206 isSHUFPMask(Mask, VT) ||
7207 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007208 }
7209 return false;
7210}
7211
7212//===----------------------------------------------------------------------===//
7213// X86 Scheduler Hooks
7214//===----------------------------------------------------------------------===//
7215
Mon P Wang63307c32008-05-05 19:05:59 +00007216// private utility function
7217MachineBasicBlock *
7218X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7219 MachineBasicBlock *MBB,
7220 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007221 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007222 unsigned LoadOpc,
7223 unsigned CXchgOpc,
7224 unsigned copyOpc,
7225 unsigned notOpc,
7226 unsigned EAXreg,
7227 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007228 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007229 // For the atomic bitwise operator, we generate
7230 // thisMBB:
7231 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007232 // ld t1 = [bitinstr.addr]
7233 // op t2 = t1, [bitinstr.val]
7234 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007235 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7236 // bz newMBB
7237 // fallthrough -->nextMBB
7238 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7239 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007240 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007241 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007242
Mon P Wang63307c32008-05-05 19:05:59 +00007243 /// First build the CFG
7244 MachineFunction *F = MBB->getParent();
7245 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007246 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7247 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7248 F->insert(MBBIter, newMBB);
7249 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007250
Mon P Wang63307c32008-05-05 19:05:59 +00007251 // Move all successors to thisMBB to nextMBB
7252 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007253
Mon P Wang63307c32008-05-05 19:05:59 +00007254 // Update thisMBB to fall through to newMBB
7255 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007256
Mon P Wang63307c32008-05-05 19:05:59 +00007257 // newMBB jumps to itself and fall through to nextMBB
7258 newMBB->addSuccessor(nextMBB);
7259 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007260
Mon P Wang63307c32008-05-05 19:05:59 +00007261 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007262 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007263 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007264 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007265 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007266 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007267 int numArgs = bInstr->getNumOperands() - 1;
7268 for (int i=0; i < numArgs; ++i)
7269 argOpers[i] = &bInstr->getOperand(i+1);
7270
7271 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007272 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7273 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007274
Dale Johannesen140be2d2008-08-19 18:47:28 +00007275 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007276 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007277 for (int i=0; i <= lastAddrIndx; ++i)
7278 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007279
Dale Johannesen140be2d2008-08-19 18:47:28 +00007280 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007281 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007282 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007283 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007284 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007285 tt = t1;
7286
Dale Johannesen140be2d2008-08-19 18:47:28 +00007287 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007288 assert((argOpers[valArgIndx]->isReg() ||
7289 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007290 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007291 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007292 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007293 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007294 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007295 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007296 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007297
Dale Johannesene4d209d2009-02-03 20:21:25 +00007298 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007299 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007300
Dale Johannesene4d209d2009-02-03 20:21:25 +00007301 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007302 for (int i=0; i <= lastAddrIndx; ++i)
7303 (*MIB).addOperand(*argOpers[i]);
7304 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007305 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7306 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7307
Dale Johannesene4d209d2009-02-03 20:21:25 +00007308 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007309 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007310
Mon P Wang63307c32008-05-05 19:05:59 +00007311 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007312 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007313
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007314 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007315 return nextMBB;
7316}
7317
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007318// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007319MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007320X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7321 MachineBasicBlock *MBB,
7322 unsigned regOpcL,
7323 unsigned regOpcH,
7324 unsigned immOpcL,
7325 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007326 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007327 // For the atomic bitwise operator, we generate
7328 // thisMBB (instructions are in pairs, except cmpxchg8b)
7329 // ld t1,t2 = [bitinstr.addr]
7330 // newMBB:
7331 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7332 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007333 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007334 // mov ECX, EBX <- t5, t6
7335 // mov EAX, EDX <- t1, t2
7336 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7337 // mov t3, t4 <- EAX, EDX
7338 // bz newMBB
7339 // result in out1, out2
7340 // fallthrough -->nextMBB
7341
7342 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7343 const unsigned LoadOpc = X86::MOV32rm;
7344 const unsigned copyOpc = X86::MOV32rr;
7345 const unsigned NotOpc = X86::NOT32r;
7346 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7347 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7348 MachineFunction::iterator MBBIter = MBB;
7349 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007350
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007351 /// First build the CFG
7352 MachineFunction *F = MBB->getParent();
7353 MachineBasicBlock *thisMBB = MBB;
7354 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7355 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7356 F->insert(MBBIter, newMBB);
7357 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007358
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007359 // Move all successors to thisMBB to nextMBB
7360 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007361
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007362 // Update thisMBB to fall through to newMBB
7363 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007364
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007365 // newMBB jumps to itself and fall through to nextMBB
7366 newMBB->addSuccessor(nextMBB);
7367 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007368
Dale Johannesene4d209d2009-02-03 20:21:25 +00007369 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007370 // Insert instructions into newMBB based on incoming instruction
7371 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007372 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007373 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007374 MachineOperand& dest1Oper = bInstr->getOperand(0);
7375 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007376 MachineOperand* argOpers[2 + X86AddrNumOperands];
7377 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007378 argOpers[i] = &bInstr->getOperand(i+2);
7379
7380 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007381 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007382
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007383 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007384 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007385 for (int i=0; i <= lastAddrIndx; ++i)
7386 (*MIB).addOperand(*argOpers[i]);
7387 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007388 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007389 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007390 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007391 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007392 MachineOperand newOp3 = *(argOpers[3]);
7393 if (newOp3.isImm())
7394 newOp3.setImm(newOp3.getImm()+4);
7395 else
7396 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007397 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007398 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007399
7400 // t3/4 are defined later, at the bottom of the loop
7401 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7402 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007403 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007404 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007405 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007406 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7407
7408 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7409 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007410 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007411 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7412 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007413 } else {
7414 tt1 = t1;
7415 tt2 = t2;
7416 }
7417
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007418 int valArgIndx = lastAddrIndx + 1;
7419 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007420 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007421 "invalid operand");
7422 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7423 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007424 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007425 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007426 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007427 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007428 if (regOpcL != X86::MOV32rr)
7429 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007430 (*MIB).addOperand(*argOpers[valArgIndx]);
7431 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007432 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007433 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007434 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007435 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007436 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007437 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007438 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007439 if (regOpcH != X86::MOV32rr)
7440 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007441 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007442
Dale Johannesene4d209d2009-02-03 20:21:25 +00007443 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007444 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007445 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007446 MIB.addReg(t2);
7447
Dale Johannesene4d209d2009-02-03 20:21:25 +00007448 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007449 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007450 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007451 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007452
Dale Johannesene4d209d2009-02-03 20:21:25 +00007453 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007454 for (int i=0; i <= lastAddrIndx; ++i)
7455 (*MIB).addOperand(*argOpers[i]);
7456
7457 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7458 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7459
Dale Johannesene4d209d2009-02-03 20:21:25 +00007460 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007461 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007462 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007463 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007464
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007465 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007466 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007467
7468 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7469 return nextMBB;
7470}
7471
7472// private utility function
7473MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007474X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7475 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007476 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007477 // For the atomic min/max operator, we generate
7478 // thisMBB:
7479 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007480 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007481 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007482 // cmp t1, t2
7483 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007484 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007485 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7486 // bz newMBB
7487 // fallthrough -->nextMBB
7488 //
7489 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7490 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007491 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007492 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007493
Mon P Wang63307c32008-05-05 19:05:59 +00007494 /// First build the CFG
7495 MachineFunction *F = MBB->getParent();
7496 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007497 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7498 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7499 F->insert(MBBIter, newMBB);
7500 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007501
Mon P Wang63307c32008-05-05 19:05:59 +00007502 // Move all successors to thisMBB to nextMBB
7503 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007504
Mon P Wang63307c32008-05-05 19:05:59 +00007505 // Update thisMBB to fall through to newMBB
7506 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007507
Mon P Wang63307c32008-05-05 19:05:59 +00007508 // newMBB jumps to newMBB and fall through to nextMBB
7509 newMBB->addSuccessor(nextMBB);
7510 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007511
Dale Johannesene4d209d2009-02-03 20:21:25 +00007512 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007513 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007514 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007515 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007516 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007517 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007518 int numArgs = mInstr->getNumOperands() - 1;
7519 for (int i=0; i < numArgs; ++i)
7520 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007521
Mon P Wang63307c32008-05-05 19:05:59 +00007522 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007523 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7524 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007525
Mon P Wangab3e7472008-05-05 22:56:23 +00007526 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007527 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007528 for (int i=0; i <= lastAddrIndx; ++i)
7529 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007530
Mon P Wang63307c32008-05-05 19:05:59 +00007531 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007532 assert((argOpers[valArgIndx]->isReg() ||
7533 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007534 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007535
7536 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007537 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007538 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007539 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007540 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007541 (*MIB).addOperand(*argOpers[valArgIndx]);
7542
Dale Johannesene4d209d2009-02-03 20:21:25 +00007543 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007544 MIB.addReg(t1);
7545
Dale Johannesene4d209d2009-02-03 20:21:25 +00007546 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007547 MIB.addReg(t1);
7548 MIB.addReg(t2);
7549
7550 // Generate movc
7551 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007552 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007553 MIB.addReg(t2);
7554 MIB.addReg(t1);
7555
7556 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007557 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007558 for (int i=0; i <= lastAddrIndx; ++i)
7559 (*MIB).addOperand(*argOpers[i]);
7560 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007561 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7562 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007563
Dale Johannesene4d209d2009-02-03 20:21:25 +00007564 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007565 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007566
Mon P Wang63307c32008-05-05 19:05:59 +00007567 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007568 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007569
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007570 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007571 return nextMBB;
7572}
7573
7574
Evan Cheng60c07e12006-07-05 22:17:51 +00007575MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007576X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007577 MachineBasicBlock *BB) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007578 DebugLoc dl = MI->getDebugLoc();
Evan Chengc0f64ff2006-11-27 23:37:22 +00007579 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00007580 switch (MI->getOpcode()) {
7581 default: assert(false && "Unexpected instr type to insert");
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007582 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007583 case X86::CMOV_FR32:
7584 case X86::CMOV_FR64:
7585 case X86::CMOV_V4F32:
7586 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00007587 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007588 // To "insert" a SELECT_CC instruction, we actually have to insert the
7589 // diamond control-flow pattern. The incoming instruction knows the
7590 // destination vreg to set, the condition code register to branch on, the
7591 // true/false values to select between, and a branch opcode to use.
7592 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007593 MachineFunction::iterator It = BB;
Evan Cheng60c07e12006-07-05 22:17:51 +00007594 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007595
Evan Cheng60c07e12006-07-05 22:17:51 +00007596 // thisMBB:
7597 // ...
7598 // TrueVal = ...
7599 // cmpTY ccX, r1, r2
7600 // bCC copy1MBB
7601 // fallthrough --> copy0MBB
7602 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007603 MachineFunction *F = BB->getParent();
7604 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7605 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007606 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00007607 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007608 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007609 F->insert(It, copy0MBB);
7610 F->insert(It, sinkMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007611 // Update machine-CFG edges by transferring all successors of the current
Evan Cheng60c07e12006-07-05 22:17:51 +00007612 // block to the new block which will contain the Phi node for the select.
Mon P Wang63307c32008-05-05 19:05:59 +00007613 sinkMBB->transferSuccessors(BB);
7614
7615 // Add the true and fallthrough blocks as its successors.
Evan Cheng60c07e12006-07-05 22:17:51 +00007616 BB->addSuccessor(copy0MBB);
7617 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007618
Evan Cheng60c07e12006-07-05 22:17:51 +00007619 // copy0MBB:
7620 // %FalseValue = ...
7621 // # fallthrough to sinkMBB
7622 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007623
Evan Cheng60c07e12006-07-05 22:17:51 +00007624 // Update machine-CFG edges
7625 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007626
Evan Cheng60c07e12006-07-05 22:17:51 +00007627 // sinkMBB:
7628 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7629 // ...
7630 BB = sinkMBB;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007631 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00007632 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7633 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7634
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007635 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007636 return BB;
7637 }
7638
Dale Johannesen849f2142007-07-03 00:53:03 +00007639 case X86::FP32_TO_INT16_IN_MEM:
7640 case X86::FP32_TO_INT32_IN_MEM:
7641 case X86::FP32_TO_INT64_IN_MEM:
7642 case X86::FP64_TO_INT16_IN_MEM:
7643 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007644 case X86::FP64_TO_INT64_IN_MEM:
7645 case X86::FP80_TO_INT16_IN_MEM:
7646 case X86::FP80_TO_INT32_IN_MEM:
7647 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007648 // Change the floating point control register to use "round towards zero"
7649 // mode when truncating to an integer value.
7650 MachineFunction *F = BB->getParent();
7651 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007652 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007653
7654 // Load the old value of the high byte of the control word...
7655 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007656 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +00007657 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007658 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007659
7660 // Set the high part to be round to zero...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007661 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007662 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007663
7664 // Reload the modified control word now...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007665 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007666
7667 // Restore the memory image of control word to original value
Dale Johannesene4d209d2009-02-03 20:21:25 +00007668 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007669 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007670
7671 // Get the X86 opcode to use.
7672 unsigned Opc;
7673 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007674 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007675 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7676 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7677 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7678 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7679 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7680 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007681 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7682 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7683 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007684 }
7685
7686 X86AddressMode AM;
7687 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007688 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007689 AM.BaseType = X86AddressMode::RegBase;
7690 AM.Base.Reg = Op.getReg();
7691 } else {
7692 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007693 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007694 }
7695 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007696 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007697 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007698 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007699 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007700 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007701 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007702 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007703 AM.GV = Op.getGlobal();
7704 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007705 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007706 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007707 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007708 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007709
7710 // Reload the original control word now.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007711 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007712
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007713 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007714 return BB;
7715 }
Mon P Wang63307c32008-05-05 19:05:59 +00007716 case X86::ATOMAND32:
7717 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007718 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007719 X86::LCMPXCHG32, X86::MOV32rr,
7720 X86::NOT32r, X86::EAX,
7721 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007722 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007723 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7724 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007725 X86::LCMPXCHG32, X86::MOV32rr,
7726 X86::NOT32r, X86::EAX,
7727 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007728 case X86::ATOMXOR32:
7729 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007730 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007731 X86::LCMPXCHG32, X86::MOV32rr,
7732 X86::NOT32r, X86::EAX,
7733 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007734 case X86::ATOMNAND32:
7735 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007736 X86::AND32ri, X86::MOV32rm,
7737 X86::LCMPXCHG32, X86::MOV32rr,
7738 X86::NOT32r, X86::EAX,
7739 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007740 case X86::ATOMMIN32:
7741 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7742 case X86::ATOMMAX32:
7743 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7744 case X86::ATOMUMIN32:
7745 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7746 case X86::ATOMUMAX32:
7747 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007748
7749 case X86::ATOMAND16:
7750 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7751 X86::AND16ri, X86::MOV16rm,
7752 X86::LCMPXCHG16, X86::MOV16rr,
7753 X86::NOT16r, X86::AX,
7754 X86::GR16RegisterClass);
7755 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007756 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007757 X86::OR16ri, X86::MOV16rm,
7758 X86::LCMPXCHG16, X86::MOV16rr,
7759 X86::NOT16r, X86::AX,
7760 X86::GR16RegisterClass);
7761 case X86::ATOMXOR16:
7762 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7763 X86::XOR16ri, X86::MOV16rm,
7764 X86::LCMPXCHG16, X86::MOV16rr,
7765 X86::NOT16r, X86::AX,
7766 X86::GR16RegisterClass);
7767 case X86::ATOMNAND16:
7768 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7769 X86::AND16ri, X86::MOV16rm,
7770 X86::LCMPXCHG16, X86::MOV16rr,
7771 X86::NOT16r, X86::AX,
7772 X86::GR16RegisterClass, true);
7773 case X86::ATOMMIN16:
7774 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7775 case X86::ATOMMAX16:
7776 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7777 case X86::ATOMUMIN16:
7778 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7779 case X86::ATOMUMAX16:
7780 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7781
7782 case X86::ATOMAND8:
7783 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7784 X86::AND8ri, X86::MOV8rm,
7785 X86::LCMPXCHG8, X86::MOV8rr,
7786 X86::NOT8r, X86::AL,
7787 X86::GR8RegisterClass);
7788 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007789 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007790 X86::OR8ri, X86::MOV8rm,
7791 X86::LCMPXCHG8, X86::MOV8rr,
7792 X86::NOT8r, X86::AL,
7793 X86::GR8RegisterClass);
7794 case X86::ATOMXOR8:
7795 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7796 X86::XOR8ri, X86::MOV8rm,
7797 X86::LCMPXCHG8, X86::MOV8rr,
7798 X86::NOT8r, X86::AL,
7799 X86::GR8RegisterClass);
7800 case X86::ATOMNAND8:
7801 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7802 X86::AND8ri, X86::MOV8rm,
7803 X86::LCMPXCHG8, X86::MOV8rr,
7804 X86::NOT8r, X86::AL,
7805 X86::GR8RegisterClass, true);
7806 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007807 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007808 case X86::ATOMAND64:
7809 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007810 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007811 X86::LCMPXCHG64, X86::MOV64rr,
7812 X86::NOT64r, X86::RAX,
7813 X86::GR64RegisterClass);
7814 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007815 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7816 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007817 X86::LCMPXCHG64, X86::MOV64rr,
7818 X86::NOT64r, X86::RAX,
7819 X86::GR64RegisterClass);
7820 case X86::ATOMXOR64:
7821 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007822 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007823 X86::LCMPXCHG64, X86::MOV64rr,
7824 X86::NOT64r, X86::RAX,
7825 X86::GR64RegisterClass);
7826 case X86::ATOMNAND64:
7827 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7828 X86::AND64ri32, X86::MOV64rm,
7829 X86::LCMPXCHG64, X86::MOV64rr,
7830 X86::NOT64r, X86::RAX,
7831 X86::GR64RegisterClass, true);
7832 case X86::ATOMMIN64:
7833 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7834 case X86::ATOMMAX64:
7835 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7836 case X86::ATOMUMIN64:
7837 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7838 case X86::ATOMUMAX64:
7839 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007840
7841 // This group does 64-bit operations on a 32-bit host.
7842 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007843 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007844 X86::AND32rr, X86::AND32rr,
7845 X86::AND32ri, X86::AND32ri,
7846 false);
7847 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007848 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007849 X86::OR32rr, X86::OR32rr,
7850 X86::OR32ri, X86::OR32ri,
7851 false);
7852 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007853 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007854 X86::XOR32rr, X86::XOR32rr,
7855 X86::XOR32ri, X86::XOR32ri,
7856 false);
7857 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007858 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007859 X86::AND32rr, X86::AND32rr,
7860 X86::AND32ri, X86::AND32ri,
7861 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007862 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007863 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007864 X86::ADD32rr, X86::ADC32rr,
7865 X86::ADD32ri, X86::ADC32ri,
7866 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007867 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007868 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007869 X86::SUB32rr, X86::SBB32rr,
7870 X86::SUB32ri, X86::SBB32ri,
7871 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00007872 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007873 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00007874 X86::MOV32rr, X86::MOV32rr,
7875 X86::MOV32ri, X86::MOV32ri,
7876 false);
Evan Cheng60c07e12006-07-05 22:17:51 +00007877 }
7878}
7879
7880//===----------------------------------------------------------------------===//
7881// X86 Optimization Hooks
7882//===----------------------------------------------------------------------===//
7883
Dan Gohman475871a2008-07-27 21:46:04 +00007884void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007885 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007886 APInt &KnownZero,
7887 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007888 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00007889 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007890 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00007891 assert((Opc >= ISD::BUILTIN_OP_END ||
7892 Opc == ISD::INTRINSIC_WO_CHAIN ||
7893 Opc == ISD::INTRINSIC_W_CHAIN ||
7894 Opc == ISD::INTRINSIC_VOID) &&
7895 "Should use MaskedValueIsZero if you don't know whether Op"
7896 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007897
Dan Gohmanf4f92f52008-02-13 23:07:24 +00007898 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007899 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00007900 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007901 case X86ISD::ADD:
7902 case X86ISD::SUB:
7903 case X86ISD::SMUL:
7904 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00007905 case X86ISD::INC:
7906 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007907 // These nodes' second result is a boolean.
7908 if (Op.getResNo() == 0)
7909 break;
7910 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007911 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007912 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7913 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00007914 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007915 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007916}
Chris Lattner259e97c2006-01-31 19:43:35 +00007917
Evan Cheng206ee9d2006-07-07 08:33:52 +00007918/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00007919/// node is a GlobalAddress + offset.
7920bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7921 GlobalValue* &GA, int64_t &Offset) const{
7922 if (N->getOpcode() == X86ISD::Wrapper) {
7923 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007924 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007925 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007926 return true;
7927 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00007928 }
Evan Chengad4196b2008-05-12 19:56:52 +00007929 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00007930}
7931
Evan Chengad4196b2008-05-12 19:56:52 +00007932static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7933 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007934 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00007935 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00007936 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007937 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00007938 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00007939 return false;
7940}
7941
Nate Begeman9008ca62009-04-27 18:41:29 +00007942static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Eli Friedman7a5e5552009-06-07 06:52:44 +00007943 MVT EVT, LoadSDNode *&LDBase,
7944 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00007945 SelectionDAG &DAG, MachineFrameInfo *MFI,
7946 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007947 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00007948 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007949 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007950 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007951 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00007952 return false;
7953 continue;
7954 }
7955
Dan Gohman475871a2008-07-27 21:46:04 +00007956 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00007957 if (!Elt.getNode() ||
7958 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007959 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007960 if (!LDBase) {
7961 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00007962 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007963 LDBase = cast<LoadSDNode>(Elt.getNode());
7964 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007965 continue;
7966 }
7967 if (Elt.getOpcode() == ISD::UNDEF)
7968 continue;
7969
Nate Begemanabc01992009-06-05 21:37:30 +00007970 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Nate Begemanabc01992009-06-05 21:37:30 +00007971 if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007972 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007973 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007974 }
7975 return true;
7976}
Evan Cheng206ee9d2006-07-07 08:33:52 +00007977
7978/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7979/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7980/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00007981/// order. In the case of v2i64, it will see if it can rewrite the
7982/// shuffle to be an appropriate build vector so it can take advantage of
7983// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00007984static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00007985 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007986 DebugLoc dl = N->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007987 MVT VT = N->getValueType(0);
7988 MVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00007989 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
7990 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00007991
Eli Friedman7a5e5552009-06-07 06:52:44 +00007992 if (VT.getSizeInBits() != 128)
7993 return SDValue();
7994
Mon P Wang1e955802009-04-03 02:43:30 +00007995 // Try to combine a vector_shuffle into a 128-bit load.
7996 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00007997 LoadSDNode *LD = NULL;
7998 unsigned LastLoadedElt;
7999 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG,
8000 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008001 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008002
Eli Friedman7a5e5552009-06-07 06:52:44 +00008003 if (LastLoadedElt == NumElems - 1) {
8004 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
8005 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8006 LD->getSrcValue(), LD->getSrcValueOffset(),
8007 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008008 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008009 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008010 LD->isVolatile(), LD->getAlignment());
8011 } else if (NumElems == 4 && LastLoadedElt == 1) {
8012 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008013 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8014 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008015 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8016 }
8017 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008018}
Evan Chengd880b972008-05-09 21:53:03 +00008019
Chris Lattner83e6c992006-10-04 06:57:07 +00008020/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008021static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008022 const X86Subtarget *Subtarget) {
8023 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008024 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008025 // Get the LHS/RHS of the select.
8026 SDValue LHS = N->getOperand(1);
8027 SDValue RHS = N->getOperand(2);
8028
Chris Lattner83e6c992006-10-04 06:57:07 +00008029 // If we have SSE[12] support, try to form min/max nodes.
8030 if (Subtarget->hasSSE2() &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008031 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
8032 Cond.getOpcode() == ISD::SETCC) {
8033 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008034
Chris Lattner47b4ce82009-03-11 05:48:52 +00008035 unsigned Opcode = 0;
8036 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8037 switch (CC) {
8038 default: break;
8039 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
8040 case ISD::SETULE:
8041 case ISD::SETLE:
8042 if (!UnsafeFPMath) break;
8043 // FALL THROUGH.
8044 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
8045 case ISD::SETLT:
8046 Opcode = X86ISD::FMIN;
8047 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008048
Chris Lattner47b4ce82009-03-11 05:48:52 +00008049 case ISD::SETOGT: // (X > Y) ? X : Y -> max
8050 case ISD::SETUGT:
8051 case ISD::SETGT:
8052 if (!UnsafeFPMath) break;
8053 // FALL THROUGH.
8054 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
8055 case ISD::SETGE:
8056 Opcode = X86ISD::FMAX;
8057 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008058 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008059 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8060 switch (CC) {
8061 default: break;
8062 case ISD::SETOGT: // (X > Y) ? Y : X -> min
8063 case ISD::SETUGT:
8064 case ISD::SETGT:
8065 if (!UnsafeFPMath) break;
8066 // FALL THROUGH.
8067 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
8068 case ISD::SETGE:
8069 Opcode = X86ISD::FMIN;
8070 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008071
Chris Lattner47b4ce82009-03-11 05:48:52 +00008072 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
8073 case ISD::SETULE:
8074 case ISD::SETLE:
8075 if (!UnsafeFPMath) break;
8076 // FALL THROUGH.
8077 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8078 case ISD::SETLT:
8079 Opcode = X86ISD::FMAX;
8080 break;
8081 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008082 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008083
Chris Lattner47b4ce82009-03-11 05:48:52 +00008084 if (Opcode)
8085 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008086 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008087
Chris Lattnerd1980a52009-03-12 06:52:53 +00008088 // If this is a select between two integer constants, try to do some
8089 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008090 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8091 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008092 // Don't do this for crazy integer types.
8093 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8094 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008095 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008096 bool NeedsCondInvert = false;
8097
Chris Lattnercee56e72009-03-13 05:53:31 +00008098 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008099 // Efficiently invertible.
8100 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8101 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8102 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8103 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008104 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008105 }
8106
8107 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008108 if (FalseC->getAPIntValue() == 0 &&
8109 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008110 if (NeedsCondInvert) // Invert the condition if needed.
8111 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8112 DAG.getConstant(1, Cond.getValueType()));
8113
8114 // Zero extend the condition if needed.
8115 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
8116
Chris Lattnercee56e72009-03-13 05:53:31 +00008117 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008118 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
8119 DAG.getConstant(ShAmt, MVT::i8));
8120 }
Chris Lattner97a29a52009-03-13 05:22:11 +00008121
8122 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008123 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008124 if (NeedsCondInvert) // Invert the condition if needed.
8125 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8126 DAG.getConstant(1, Cond.getValueType()));
8127
8128 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008129 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8130 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008131 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008132 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008133 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008134
8135 // Optimize cases that will turn into an LEA instruction. This requires
8136 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8137 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8138 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8139 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8140
8141 bool isFastMultiplier = false;
8142 if (Diff < 10) {
8143 switch ((unsigned char)Diff) {
8144 default: break;
8145 case 1: // result = add base, cond
8146 case 2: // result = lea base( , cond*2)
8147 case 3: // result = lea base(cond, cond*2)
8148 case 4: // result = lea base( , cond*4)
8149 case 5: // result = lea base(cond, cond*4)
8150 case 8: // result = lea base( , cond*8)
8151 case 9: // result = lea base(cond, cond*8)
8152 isFastMultiplier = true;
8153 break;
8154 }
8155 }
8156
8157 if (isFastMultiplier) {
8158 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8159 if (NeedsCondInvert) // Invert the condition if needed.
8160 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8161 DAG.getConstant(1, Cond.getValueType()));
8162
8163 // Zero extend the condition if needed.
8164 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8165 Cond);
8166 // Scale the condition by the difference.
8167 if (Diff != 1)
8168 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8169 DAG.getConstant(Diff, Cond.getValueType()));
8170
8171 // Add the base if non-zero.
8172 if (FalseC->getAPIntValue() != 0)
8173 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8174 SDValue(FalseC, 0));
8175 return Cond;
8176 }
8177 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008178 }
8179 }
8180
Dan Gohman475871a2008-07-27 21:46:04 +00008181 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008182}
8183
Chris Lattnerd1980a52009-03-12 06:52:53 +00008184/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8185static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8186 TargetLowering::DAGCombinerInfo &DCI) {
8187 DebugLoc DL = N->getDebugLoc();
8188
8189 // If the flag operand isn't dead, don't touch this CMOV.
8190 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8191 return SDValue();
8192
8193 // If this is a select between two integer constants, try to do some
8194 // optimizations. Note that the operands are ordered the opposite of SELECT
8195 // operands.
8196 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8197 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8198 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8199 // larger than FalseC (the false value).
8200 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
8201
8202 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8203 CC = X86::GetOppositeBranchCondition(CC);
8204 std::swap(TrueC, FalseC);
8205 }
8206
8207 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008208 // This is efficient for any integer data type (including i8/i16) and
8209 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008210 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8211 SDValue Cond = N->getOperand(3);
8212 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8213 DAG.getConstant(CC, MVT::i8), Cond);
8214
8215 // Zero extend the condition if needed.
8216 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
8217
8218 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8219 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
8220 DAG.getConstant(ShAmt, MVT::i8));
8221 if (N->getNumValues() == 2) // Dead flag value?
8222 return DCI.CombineTo(N, Cond, SDValue());
8223 return Cond;
8224 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008225
8226 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8227 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008228 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8229 SDValue Cond = N->getOperand(3);
8230 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8231 DAG.getConstant(CC, MVT::i8), Cond);
8232
8233 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008234 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8235 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008236 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8237 SDValue(FalseC, 0));
Chris Lattnercee56e72009-03-13 05:53:31 +00008238
Chris Lattner97a29a52009-03-13 05:22:11 +00008239 if (N->getNumValues() == 2) // Dead flag value?
8240 return DCI.CombineTo(N, Cond, SDValue());
8241 return Cond;
8242 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008243
8244 // Optimize cases that will turn into an LEA instruction. This requires
8245 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8246 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8247 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8248 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8249
8250 bool isFastMultiplier = false;
8251 if (Diff < 10) {
8252 switch ((unsigned char)Diff) {
8253 default: break;
8254 case 1: // result = add base, cond
8255 case 2: // result = lea base( , cond*2)
8256 case 3: // result = lea base(cond, cond*2)
8257 case 4: // result = lea base( , cond*4)
8258 case 5: // result = lea base(cond, cond*4)
8259 case 8: // result = lea base( , cond*8)
8260 case 9: // result = lea base(cond, cond*8)
8261 isFastMultiplier = true;
8262 break;
8263 }
8264 }
8265
8266 if (isFastMultiplier) {
8267 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8268 SDValue Cond = N->getOperand(3);
8269 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8270 DAG.getConstant(CC, MVT::i8), Cond);
8271 // Zero extend the condition if needed.
8272 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8273 Cond);
8274 // Scale the condition by the difference.
8275 if (Diff != 1)
8276 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8277 DAG.getConstant(Diff, Cond.getValueType()));
8278
8279 // Add the base if non-zero.
8280 if (FalseC->getAPIntValue() != 0)
8281 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8282 SDValue(FalseC, 0));
8283 if (N->getNumValues() == 2) // Dead flag value?
8284 return DCI.CombineTo(N, Cond, SDValue());
8285 return Cond;
8286 }
8287 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008288 }
8289 }
8290 return SDValue();
8291}
8292
8293
Evan Cheng0b0cd912009-03-28 05:57:29 +00008294/// PerformMulCombine - Optimize a single multiply with constant into two
8295/// in order to implement it with two cheaper instructions, e.g.
8296/// LEA + SHL, LEA + LEA.
8297static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8298 TargetLowering::DAGCombinerInfo &DCI) {
8299 if (DAG.getMachineFunction().
8300 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8301 return SDValue();
8302
8303 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8304 return SDValue();
8305
8306 MVT VT = N->getValueType(0);
8307 if (VT != MVT::i64)
8308 return SDValue();
8309
8310 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8311 if (!C)
8312 return SDValue();
8313 uint64_t MulAmt = C->getZExtValue();
8314 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8315 return SDValue();
8316
8317 uint64_t MulAmt1 = 0;
8318 uint64_t MulAmt2 = 0;
8319 if ((MulAmt % 9) == 0) {
8320 MulAmt1 = 9;
8321 MulAmt2 = MulAmt / 9;
8322 } else if ((MulAmt % 5) == 0) {
8323 MulAmt1 = 5;
8324 MulAmt2 = MulAmt / 5;
8325 } else if ((MulAmt % 3) == 0) {
8326 MulAmt1 = 3;
8327 MulAmt2 = MulAmt / 3;
8328 }
8329 if (MulAmt2 &&
8330 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8331 DebugLoc DL = N->getDebugLoc();
8332
8333 if (isPowerOf2_64(MulAmt2) &&
8334 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8335 // If second multiplifer is pow2, issue it first. We want the multiply by
8336 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8337 // is an add.
8338 std::swap(MulAmt1, MulAmt2);
8339
8340 SDValue NewMul;
8341 if (isPowerOf2_64(MulAmt1))
8342 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
8343 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
8344 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008345 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008346 DAG.getConstant(MulAmt1, VT));
8347
8348 if (isPowerOf2_64(MulAmt2))
8349 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
8350 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
8351 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008352 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008353 DAG.getConstant(MulAmt2, VT));
8354
8355 // Do not add new nodes to DAG combiner worklist.
8356 DCI.CombineTo(N, NewMul, false);
8357 }
8358 return SDValue();
8359}
8360
8361
Nate Begeman740ab032009-01-26 00:52:55 +00008362/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8363/// when possible.
8364static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8365 const X86Subtarget *Subtarget) {
8366 // On X86 with SSE2 support, we can transform this to a vector shift if
8367 // all elements are shifted by the same amount. We can't do this in legalize
8368 // because the a constant vector is typically transformed to a constant pool
8369 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008370 if (!Subtarget->hasSSE2())
8371 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008372
Nate Begeman740ab032009-01-26 00:52:55 +00008373 MVT VT = N->getValueType(0);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008374 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
8375 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008376
Mon P Wang3becd092009-01-28 08:12:05 +00008377 SDValue ShAmtOp = N->getOperand(1);
8378 MVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008379 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008380 SDValue BaseShAmt;
8381 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8382 unsigned NumElts = VT.getVectorNumElements();
8383 unsigned i = 0;
8384 for (; i != NumElts; ++i) {
8385 SDValue Arg = ShAmtOp.getOperand(i);
8386 if (Arg.getOpcode() == ISD::UNDEF) continue;
8387 BaseShAmt = Arg;
8388 break;
8389 }
8390 for (; i != NumElts; ++i) {
8391 SDValue Arg = ShAmtOp.getOperand(i);
8392 if (Arg.getOpcode() == ISD::UNDEF) continue;
8393 if (Arg != BaseShAmt) {
8394 return SDValue();
8395 }
8396 }
8397 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008398 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
8399 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8400 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008401 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008402 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008403
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008404 if (EltVT.bitsGT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008405 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008406 else if (EltVT.bitsLT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008407 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008408
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008409 // The shift amount is identical so we can do a vector shift.
8410 SDValue ValOp = N->getOperand(0);
8411 switch (N->getOpcode()) {
8412 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008413 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008414 break;
8415 case ISD::SHL:
8416 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008417 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008418 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8419 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008420 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008421 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008422 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8423 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008424 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008425 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008426 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8427 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008428 break;
8429 case ISD::SRA:
8430 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008431 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008432 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8433 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008434 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008435 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008436 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8437 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008438 break;
8439 case ISD::SRL:
8440 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008441 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008442 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8443 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008444 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008445 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008446 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8447 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008448 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008449 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008450 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8451 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008452 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008453 }
8454 return SDValue();
8455}
8456
Chris Lattner149a4e52008-02-22 02:09:43 +00008457/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008458static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008459 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008460 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8461 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008462 // A preferable solution to the general problem is to figure out the right
8463 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008464
8465 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008466 StoreSDNode *St = cast<StoreSDNode>(N);
Evan Cheng536e6672009-03-12 05:59:15 +00008467 MVT VT = St->getValue().getValueType();
8468 if (VT.getSizeInBits() != 64)
8469 return SDValue();
8470
Devang Patel578efa92009-06-05 21:57:13 +00008471 const Function *F = DAG.getMachineFunction().getFunction();
8472 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
8473 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
8474 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008475 if ((VT.isVector() ||
8476 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008477 isa<LoadSDNode>(St->getValue()) &&
8478 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8479 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008480 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008481 LoadSDNode *Ld = 0;
8482 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008483 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008484 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008485 // Must be a store of a load. We currently handle two cases: the load
8486 // is a direct child, and it's under an intervening TokenFactor. It is
8487 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008488 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008489 Ld = cast<LoadSDNode>(St->getChain());
8490 else if (St->getValue().hasOneUse() &&
8491 ChainVal->getOpcode() == ISD::TokenFactor) {
8492 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008493 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008494 TokenFactorIndex = i;
8495 Ld = cast<LoadSDNode>(St->getValue());
8496 } else
8497 Ops.push_back(ChainVal->getOperand(i));
8498 }
8499 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008500
Evan Cheng536e6672009-03-12 05:59:15 +00008501 if (!Ld || !ISD::isNormalLoad(Ld))
8502 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008503
Evan Cheng536e6672009-03-12 05:59:15 +00008504 // If this is not the MMX case, i.e. we are just turning i64 load/store
8505 // into f64 load/store, avoid the transformation if there are multiple
8506 // uses of the loaded value.
8507 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8508 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008509
Evan Cheng536e6672009-03-12 05:59:15 +00008510 DebugLoc LdDL = Ld->getDebugLoc();
8511 DebugLoc StDL = N->getDebugLoc();
8512 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8513 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8514 // pair instead.
8515 if (Subtarget->is64Bit() || F64IsLegal) {
8516 MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
8517 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8518 Ld->getBasePtr(), Ld->getSrcValue(),
8519 Ld->getSrcValueOffset(), Ld->isVolatile(),
8520 Ld->getAlignment());
8521 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008522 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008523 Ops.push_back(NewChain);
8524 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008525 Ops.size());
8526 }
Evan Cheng536e6672009-03-12 05:59:15 +00008527 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008528 St->getSrcValue(), St->getSrcValueOffset(),
8529 St->isVolatile(), St->getAlignment());
8530 }
Evan Cheng536e6672009-03-12 05:59:15 +00008531
8532 // Otherwise, lower to two pairs of 32-bit loads / stores.
8533 SDValue LoAddr = Ld->getBasePtr();
8534 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8535 DAG.getConstant(4, MVT::i32));
8536
8537 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
8538 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8539 Ld->isVolatile(), Ld->getAlignment());
8540 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
8541 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8542 Ld->isVolatile(),
8543 MinAlign(Ld->getAlignment(), 4));
8544
8545 SDValue NewChain = LoLd.getValue(1);
8546 if (TokenFactorIndex != -1) {
8547 Ops.push_back(LoLd);
8548 Ops.push_back(HiLd);
8549 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
8550 Ops.size());
8551 }
8552
8553 LoAddr = St->getBasePtr();
8554 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8555 DAG.getConstant(4, MVT::i32));
8556
8557 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8558 St->getSrcValue(), St->getSrcValueOffset(),
8559 St->isVolatile(), St->getAlignment());
8560 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8561 St->getSrcValue(),
8562 St->getSrcValueOffset() + 4,
8563 St->isVolatile(),
8564 MinAlign(St->getAlignment(), 4));
8565 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008566 }
Dan Gohman475871a2008-07-27 21:46:04 +00008567 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008568}
8569
Chris Lattner6cf73262008-01-25 06:14:17 +00008570/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8571/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008572static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008573 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8574 // F[X]OR(0.0, x) -> x
8575 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008576 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8577 if (C->getValueAPF().isPosZero())
8578 return N->getOperand(1);
8579 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8580 if (C->getValueAPF().isPosZero())
8581 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008582 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008583}
8584
8585/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008586static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008587 // FAND(0.0, x) -> 0.0
8588 // FAND(x, 0.0) -> 0.0
8589 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8590 if (C->getValueAPF().isPosZero())
8591 return N->getOperand(0);
8592 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8593 if (C->getValueAPF().isPosZero())
8594 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008595 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008596}
8597
Dan Gohmane5af2d32009-01-29 01:59:02 +00008598static SDValue PerformBTCombine(SDNode *N,
8599 SelectionDAG &DAG,
8600 TargetLowering::DAGCombinerInfo &DCI) {
8601 // BT ignores high bits in the bit index operand.
8602 SDValue Op1 = N->getOperand(1);
8603 if (Op1.hasOneUse()) {
8604 unsigned BitWidth = Op1.getValueSizeInBits();
8605 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8606 APInt KnownZero, KnownOne;
8607 TargetLowering::TargetLoweringOpt TLO(DAG);
8608 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8609 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8610 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8611 DCI.CommitTargetLoweringOpt(TLO);
8612 }
8613 return SDValue();
8614}
Chris Lattner83e6c992006-10-04 06:57:07 +00008615
Eli Friedman7a5e5552009-06-07 06:52:44 +00008616static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
8617 SDValue Op = N->getOperand(0);
8618 if (Op.getOpcode() == ISD::BIT_CONVERT)
8619 Op = Op.getOperand(0);
8620 MVT VT = N->getValueType(0), OpVT = Op.getValueType();
8621 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
8622 VT.getVectorElementType().getSizeInBits() ==
8623 OpVT.getVectorElementType().getSizeInBits()) {
8624 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
8625 }
8626 return SDValue();
8627}
8628
Owen Anderson99177002009-06-29 18:04:45 +00008629// On X86 and X86-64, atomic operations are lowered to locked instructions.
8630// Locked instructions, in turn, have implicit fence semantics (all memory
8631// operations are flushed before issuing the locked instruction, and the
8632// are not buffered), so we can fold away the common pattern of
8633// fence-atomic-fence.
8634static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
8635 SDValue atomic = N->getOperand(0);
8636 switch (atomic.getOpcode()) {
8637 case ISD::ATOMIC_CMP_SWAP:
8638 case ISD::ATOMIC_SWAP:
8639 case ISD::ATOMIC_LOAD_ADD:
8640 case ISD::ATOMIC_LOAD_SUB:
8641 case ISD::ATOMIC_LOAD_AND:
8642 case ISD::ATOMIC_LOAD_OR:
8643 case ISD::ATOMIC_LOAD_XOR:
8644 case ISD::ATOMIC_LOAD_NAND:
8645 case ISD::ATOMIC_LOAD_MIN:
8646 case ISD::ATOMIC_LOAD_MAX:
8647 case ISD::ATOMIC_LOAD_UMIN:
8648 case ISD::ATOMIC_LOAD_UMAX:
8649 break;
8650 default:
8651 return SDValue();
8652 }
8653
8654 SDValue fence = atomic.getOperand(0);
8655 if (fence.getOpcode() != ISD::MEMBARRIER)
8656 return SDValue();
8657
8658 switch (atomic.getOpcode()) {
8659 case ISD::ATOMIC_CMP_SWAP:
8660 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8661 atomic.getOperand(1), atomic.getOperand(2),
8662 atomic.getOperand(3));
8663 case ISD::ATOMIC_SWAP:
8664 case ISD::ATOMIC_LOAD_ADD:
8665 case ISD::ATOMIC_LOAD_SUB:
8666 case ISD::ATOMIC_LOAD_AND:
8667 case ISD::ATOMIC_LOAD_OR:
8668 case ISD::ATOMIC_LOAD_XOR:
8669 case ISD::ATOMIC_LOAD_NAND:
8670 case ISD::ATOMIC_LOAD_MIN:
8671 case ISD::ATOMIC_LOAD_MAX:
8672 case ISD::ATOMIC_LOAD_UMIN:
8673 case ISD::ATOMIC_LOAD_UMAX:
8674 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8675 atomic.getOperand(1), atomic.getOperand(2));
8676 default:
8677 return SDValue();
8678 }
8679}
8680
Dan Gohman475871a2008-07-27 21:46:04 +00008681SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008682 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008683 SelectionDAG &DAG = DCI.DAG;
8684 switch (N->getOpcode()) {
8685 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008686 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008687 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008688 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008689 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008690 case ISD::SHL:
8691 case ISD::SRA:
8692 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008693 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008694 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008695 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8696 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008697 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00008698 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00008699 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008700 }
8701
Dan Gohman475871a2008-07-27 21:46:04 +00008702 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008703}
8704
Evan Cheng60c07e12006-07-05 22:17:51 +00008705//===----------------------------------------------------------------------===//
8706// X86 Inline Assembly Support
8707//===----------------------------------------------------------------------===//
8708
Chris Lattnerb8105652009-07-20 17:51:36 +00008709static bool LowerToBSwap(CallInst *CI) {
8710 // FIXME: this should verify that we are targetting a 486 or better. If not,
8711 // we will turn this bswap into something that will be lowered to logical ops
8712 // instead of emitting the bswap asm. For now, we don't support 486 or lower
8713 // so don't worry about this.
8714
8715 // Verify this is a simple bswap.
8716 if (CI->getNumOperands() != 2 ||
8717 CI->getType() != CI->getOperand(1)->getType() ||
8718 !CI->getType()->isInteger())
8719 return false;
8720
8721 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
8722 if (!Ty || Ty->getBitWidth() % 16 != 0)
8723 return false;
8724
8725 // Okay, we can do this xform, do so now.
8726 const Type *Tys[] = { Ty };
8727 Module *M = CI->getParent()->getParent()->getParent();
8728 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
8729
8730 Value *Op = CI->getOperand(1);
8731 Op = CallInst::Create(Int, Op, CI->getName(), CI);
8732
8733 CI->replaceAllUsesWith(Op);
8734 CI->eraseFromParent();
8735 return true;
8736}
8737
8738bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
8739 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
8740 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
8741
8742 std::string AsmStr = IA->getAsmString();
8743
8744 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
8745 std::vector<std::string> AsmPieces;
8746 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
8747
8748 switch (AsmPieces.size()) {
8749 default: return false;
8750 case 1:
8751 AsmStr = AsmPieces[0];
8752 AsmPieces.clear();
8753 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
8754
8755 // bswap $0
8756 if (AsmPieces.size() == 2 &&
8757 (AsmPieces[0] == "bswap" ||
8758 AsmPieces[0] == "bswapq" ||
8759 AsmPieces[0] == "bswapl") &&
8760 (AsmPieces[1] == "$0" ||
8761 AsmPieces[1] == "${0:q}")) {
8762 // No need to check constraints, nothing other than the equivalent of
8763 // "=r,0" would be valid here.
8764 return LowerToBSwap(CI);
8765 }
8766 // rorw $$8, ${0:w} --> llvm.bswap.i16
8767 if (CI->getType() == Type::Int16Ty &&
8768 AsmPieces.size() == 3 &&
8769 AsmPieces[0] == "rorw" &&
8770 AsmPieces[1] == "$$8," &&
8771 AsmPieces[2] == "${0:w}" &&
8772 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
8773 return LowerToBSwap(CI);
8774 }
8775 break;
8776 case 3:
8777 if (CI->getType() == Type::Int64Ty && Constraints.size() >= 2 &&
8778 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
8779 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
8780 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
8781 std::vector<std::string> Words;
8782 SplitString(AsmPieces[0], Words, " \t");
8783 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
8784 Words.clear();
8785 SplitString(AsmPieces[1], Words, " \t");
8786 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
8787 Words.clear();
8788 SplitString(AsmPieces[2], Words, " \t,");
8789 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
8790 Words[2] == "%edx") {
8791 return LowerToBSwap(CI);
8792 }
8793 }
8794 }
8795 }
8796 break;
8797 }
8798 return false;
8799}
8800
8801
8802
Chris Lattnerf4dff842006-07-11 02:54:03 +00008803/// getConstraintType - Given a constraint letter, return the type of
8804/// constraint it is for this target.
8805X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008806X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8807 if (Constraint.size() == 1) {
8808 switch (Constraint[0]) {
8809 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008810 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008811 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008812 case 'r':
8813 case 'R':
8814 case 'l':
8815 case 'q':
8816 case 'Q':
8817 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008818 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008819 case 'Y':
8820 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008821 case 'e':
8822 case 'Z':
8823 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008824 default:
8825 break;
8826 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008827 }
Chris Lattner4234f572007-03-25 02:14:49 +00008828 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008829}
8830
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008831/// LowerXConstraint - try to replace an X constraint, which matches anything,
8832/// with another that has more specific requirements based on the type of the
8833/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008834const char *X86TargetLowering::
Duncan Sands83ec4b62008-06-06 12:08:01 +00008835LowerXConstraint(MVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008836 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8837 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008838 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008839 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008840 return "Y";
8841 if (Subtarget->hasSSE1())
8842 return "x";
8843 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008844
Chris Lattner5e764232008-04-26 23:02:14 +00008845 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008846}
8847
Chris Lattner48884cd2007-08-25 00:47:38 +00008848/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8849/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00008850void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00008851 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00008852 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00008853 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00008854 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008855 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00008856
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008857 switch (Constraint) {
8858 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00008859 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00008860 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008861 if (C->getZExtValue() <= 31) {
8862 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008863 break;
8864 }
Devang Patel84f7fd22007-03-17 00:13:28 +00008865 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008866 return;
Evan Cheng364091e2008-09-22 23:57:37 +00008867 case 'J':
8868 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008869 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00008870 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8871 break;
8872 }
8873 }
8874 return;
8875 case 'K':
8876 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008877 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00008878 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8879 break;
8880 }
8881 }
8882 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00008883 case 'N':
8884 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008885 if (C->getZExtValue() <= 255) {
8886 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008887 break;
8888 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00008889 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008890 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008891 case 'e': {
8892 // 32-bit signed value
8893 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8894 const ConstantInt *CI = C->getConstantIntValue();
8895 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8896 // Widen to 64 bits here to get it sign extended.
8897 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8898 break;
8899 }
8900 // FIXME gcc accepts some relocatable values here too, but only in certain
8901 // memory models; it's complicated.
8902 }
8903 return;
8904 }
8905 case 'Z': {
8906 // 32-bit unsigned value
8907 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8908 const ConstantInt *CI = C->getConstantIntValue();
8909 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8910 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8911 break;
8912 }
8913 }
8914 // FIXME gcc accepts some relocatable values here too, but only in certain
8915 // memory models; it's complicated.
8916 return;
8917 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008918 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008919 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00008920 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008921 // Widen to 64 bits here to get it sign extended.
8922 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00008923 break;
8924 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008925
Chris Lattnerdc43a882007-05-03 16:52:29 +00008926 // If we are in non-pic codegen mode, we allow the address of a global (with
8927 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00008928 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008929 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00008930
Chris Lattner49921962009-05-08 18:23:14 +00008931 // Match either (GA), (GA+C), (GA+C1+C2), etc.
8932 while (1) {
8933 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
8934 Offset += GA->getOffset();
8935 break;
8936 } else if (Op.getOpcode() == ISD::ADD) {
8937 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8938 Offset += C->getZExtValue();
8939 Op = Op.getOperand(0);
8940 continue;
8941 }
8942 } else if (Op.getOpcode() == ISD::SUB) {
8943 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8944 Offset += -C->getZExtValue();
8945 Op = Op.getOperand(0);
8946 continue;
8947 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008948 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008949
Chris Lattner49921962009-05-08 18:23:14 +00008950 // Otherwise, this isn't something we can handle, reject it.
8951 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008952 }
Chris Lattner3b6b36d2009-07-10 06:29:59 +00008953
Chris Lattner36c25012009-07-10 07:34:39 +00008954 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008955 // If we require an extra load to get this address, as in PIC mode, we
8956 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00008957 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
8958 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008959 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00008960
Dale Johannesen60b3ba02009-07-21 00:12:29 +00008961 if (hasMemory)
8962 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
8963 else
8964 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00008965 Result = Op;
8966 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008967 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008968 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008969
Gabor Greifba36cb52008-08-28 21:40:38 +00008970 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00008971 Ops.push_back(Result);
8972 return;
8973 }
Evan Chengda43bcf2008-09-24 00:05:32 +00008974 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8975 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008976}
8977
Chris Lattner259e97c2006-01-31 19:43:35 +00008978std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00008979getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008980 MVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00008981 if (Constraint.size() == 1) {
8982 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00008983 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00008984 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00008985 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
8986 if (Subtarget->is64Bit()) {
8987 if (VT == MVT::i32)
8988 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
8989 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
8990 X86::R10D,X86::R11D,X86::R12D,
8991 X86::R13D,X86::R14D,X86::R15D,
8992 X86::EBP, X86::ESP, 0);
8993 else if (VT == MVT::i16)
8994 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
8995 X86::SI, X86::DI, X86::R8W,X86::R9W,
8996 X86::R10W,X86::R11W,X86::R12W,
8997 X86::R13W,X86::R14W,X86::R15W,
8998 X86::BP, X86::SP, 0);
8999 else if (VT == MVT::i8)
9000 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9001 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9002 X86::R10B,X86::R11B,X86::R12B,
9003 X86::R13B,X86::R14B,X86::R15B,
9004 X86::BPL, X86::SPL, 0);
9005
9006 else if (VT == MVT::i64)
9007 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9008 X86::RSI, X86::RDI, X86::R8, X86::R9,
9009 X86::R10, X86::R11, X86::R12,
9010 X86::R13, X86::R14, X86::R15,
9011 X86::RBP, X86::RSP, 0);
9012
9013 break;
9014 }
9015 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009016 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009017 if (VT == MVT::i32)
9018 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
9019 else if (VT == MVT::i16)
9020 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
9021 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009022 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00009023 else if (VT == MVT::i64)
9024 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9025 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009026 }
9027 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009028
Chris Lattner1efa40f2006-02-22 00:56:39 +00009029 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009030}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009031
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009032std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009033X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00009034 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009035 // First, see if this is a constraint that directly corresponds to an LLVM
9036 // register class.
9037 if (Constraint.size() == 1) {
9038 // GCC Constraint Letters
9039 switch (Constraint[0]) {
9040 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009041 case 'r': // GENERAL_REGS
9042 case 'R': // LEGACY_REGS
9043 case 'l': // INDEX_REGS
Chris Lattner1fa71982008-10-17 18:15:05 +00009044 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009045 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009046 if (VT == MVT::i16)
9047 return std::make_pair(0U, X86::GR16RegisterClass);
9048 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009049 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009050 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009051 case 'f': // FP Stack registers.
9052 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9053 // value to the correct fpstack register class.
9054 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
9055 return std::make_pair(0U, X86::RFP32RegisterClass);
9056 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
9057 return std::make_pair(0U, X86::RFP64RegisterClass);
9058 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009059 case 'y': // MMX_REGS if MMX allowed.
9060 if (!Subtarget->hasMMX()) break;
9061 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009062 case 'Y': // SSE_REGS if SSE2 allowed
9063 if (!Subtarget->hasSSE2()) break;
9064 // FALL THROUGH.
9065 case 'x': // SSE_REGS if SSE1 allowed
9066 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009067
9068 switch (VT.getSimpleVT()) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009069 default: break;
9070 // Scalar SSE types.
9071 case MVT::f32:
9072 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009073 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009074 case MVT::f64:
9075 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009076 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009077 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00009078 case MVT::v16i8:
9079 case MVT::v8i16:
9080 case MVT::v4i32:
9081 case MVT::v2i64:
9082 case MVT::v4f32:
9083 case MVT::v2f64:
9084 return std::make_pair(0U, X86::VR128RegisterClass);
9085 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009086 break;
9087 }
9088 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009089
Chris Lattnerf76d1802006-07-31 23:26:50 +00009090 // Use the default implementation in TargetLowering to convert the register
9091 // constraint into a member of a register class.
9092 std::pair<unsigned, const TargetRegisterClass*> Res;
9093 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009094
9095 // Not found as a standard register?
9096 if (Res.second == 0) {
9097 // GCC calls "st(0)" just plain "st".
9098 if (StringsEqualNoCase("{st}", Constraint)) {
9099 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009100 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009101 }
Dale Johannesen330169f2008-11-13 21:52:36 +00009102 // 'A' means EAX + EDX.
9103 if (Constraint == "A") {
9104 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009105 Res.second = X86::GR32_ADRegisterClass;
Dale Johannesen330169f2008-11-13 21:52:36 +00009106 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009107 return Res;
9108 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009109
Chris Lattnerf76d1802006-07-31 23:26:50 +00009110 // Otherwise, check to see if this is a register class of the wrong value
9111 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9112 // turn into {ax},{dx}.
9113 if (Res.second->hasType(VT))
9114 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009115
Chris Lattnerf76d1802006-07-31 23:26:50 +00009116 // All of the single-register GCC register classes map their values onto
9117 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9118 // really want an 8-bit or 32-bit register, map to the appropriate register
9119 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009120 if (Res.second == X86::GR16RegisterClass) {
9121 if (VT == MVT::i8) {
9122 unsigned DestReg = 0;
9123 switch (Res.first) {
9124 default: break;
9125 case X86::AX: DestReg = X86::AL; break;
9126 case X86::DX: DestReg = X86::DL; break;
9127 case X86::CX: DestReg = X86::CL; break;
9128 case X86::BX: DestReg = X86::BL; break;
9129 }
9130 if (DestReg) {
9131 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009132 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009133 }
9134 } else if (VT == MVT::i32) {
9135 unsigned DestReg = 0;
9136 switch (Res.first) {
9137 default: break;
9138 case X86::AX: DestReg = X86::EAX; break;
9139 case X86::DX: DestReg = X86::EDX; break;
9140 case X86::CX: DestReg = X86::ECX; break;
9141 case X86::BX: DestReg = X86::EBX; break;
9142 case X86::SI: DestReg = X86::ESI; break;
9143 case X86::DI: DestReg = X86::EDI; break;
9144 case X86::BP: DestReg = X86::EBP; break;
9145 case X86::SP: DestReg = X86::ESP; break;
9146 }
9147 if (DestReg) {
9148 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009149 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009150 }
9151 } else if (VT == MVT::i64) {
9152 unsigned DestReg = 0;
9153 switch (Res.first) {
9154 default: break;
9155 case X86::AX: DestReg = X86::RAX; break;
9156 case X86::DX: DestReg = X86::RDX; break;
9157 case X86::CX: DestReg = X86::RCX; break;
9158 case X86::BX: DestReg = X86::RBX; break;
9159 case X86::SI: DestReg = X86::RSI; break;
9160 case X86::DI: DestReg = X86::RDI; break;
9161 case X86::BP: DestReg = X86::RBP; break;
9162 case X86::SP: DestReg = X86::RSP; break;
9163 }
9164 if (DestReg) {
9165 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009166 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009167 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009168 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009169 } else if (Res.second == X86::FR32RegisterClass ||
9170 Res.second == X86::FR64RegisterClass ||
9171 Res.second == X86::VR128RegisterClass) {
9172 // Handle references to XMM physical registers that got mapped into the
9173 // wrong class. This can happen with constraints like {xmm0} where the
9174 // target independent register mapper will just pick the first match it can
9175 // find, ignoring the required type.
9176 if (VT == MVT::f32)
9177 Res.second = X86::FR32RegisterClass;
9178 else if (VT == MVT::f64)
9179 Res.second = X86::FR64RegisterClass;
9180 else if (X86::VR128RegisterClass->hasType(VT))
9181 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009182 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009183
Chris Lattnerf76d1802006-07-31 23:26:50 +00009184 return Res;
9185}
Mon P Wang0c397192008-10-30 08:01:45 +00009186
9187//===----------------------------------------------------------------------===//
9188// X86 Widen vector type
9189//===----------------------------------------------------------------------===//
9190
9191/// getWidenVectorType: given a vector type, returns the type to widen
9192/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
9193/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009194/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009195/// scalarizing vs using the wider vector type.
9196
Dan Gohmanc13cf132009-01-15 17:34:08 +00009197MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009198 assert(VT.isVector());
9199 if (isTypeLegal(VT))
9200 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009201
Mon P Wang0c397192008-10-30 08:01:45 +00009202 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9203 // type based on element type. This would speed up our search (though
9204 // it may not be worth it since the size of the list is relatively
9205 // small).
9206 MVT EltVT = VT.getVectorElementType();
9207 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009208
Mon P Wang0c397192008-10-30 08:01:45 +00009209 // On X86, it make sense to widen any vector wider than 1
9210 if (NElts <= 1)
9211 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009212
9213 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang0c397192008-10-30 08:01:45 +00009214 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9215 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009216
9217 if (isTypeLegal(SVT) &&
9218 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009219 SVT.getVectorNumElements() > NElts)
9220 return SVT;
9221 }
9222 return MVT::Other;
9223}