blob: 795776708e6a758e6d3048a647b4b60536db67b8 [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopher7f2d4f42009-07-31 20:07:27 +00007//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
Nate Begeman03605a02008-07-17 16:51:19 +000023def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
24 SDTCisFP<1>, SDTCisVT<3, i8>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
28def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
36def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengf37bf452007-10-01 18:12:48 +000037def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Cheng621216e2007-09-29 00:00:36 +000038def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +000039def X86pshufb : SDNode<"X86ISD::PSHUFB",
Nate Begeman2c87c422009-02-23 08:49:38 +000040 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
41 SDTCisSameAs<0,2>]>>;
Nate Begemand77e59e2008-02-11 04:19:36 +000042def X86pextrb : SDNode<"X86ISD::PEXTRB",
43 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
44def X86pextrw : SDNode<"X86ISD::PEXTRW",
45 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +000046def X86pinsrb : SDNode<"X86ISD::PINSRB",
Nate Begemand77e59e2008-02-11 04:19:36 +000047 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
48 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +000049def X86pinsrw : SDNode<"X86ISD::PINSRW",
Nate Begemand77e59e2008-02-11 04:19:36 +000050 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
51 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +000052def X86insrtps : SDNode<"X86ISD::INSERTPS",
Nate Begemand77e59e2008-02-11 04:19:36 +000053 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
Eric Christopherefb657e2009-07-24 00:33:09 +000054 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
Evan Chenge9b9c672008-05-09 21:53:03 +000055def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
56 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
57def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
58 [SDNPHasChain, SDNPMayLoad]>;
Evan Chengdea99362008-05-29 08:22:04 +000059def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
60def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
Nate Begeman03605a02008-07-17 16:51:19 +000061def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
62def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
63def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
64def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
65def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
66def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
67def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
68def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
69def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
70def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000071
Eric Christopher85f187b2009-08-10 21:48:58 +000072def SDTX86CmpPTest : SDTypeProfile<0, 2, [SDTCisVT<0, v4f32>,
73 SDTCisVT<1, v4f32>]>;
Eric Christopher95d79262009-07-29 00:28:05 +000074def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
75
Dan Gohmanf17a25c2007-07-18 16:29:46 +000076//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +000077// SSE Complex Patterns
78//===----------------------------------------------------------------------===//
79
80// These are 'extloads' from a scalar to the low element of a vector, zeroing
81// the top elements. These are used for the SSE 'ss' and 'sd' instruction
82// forms.
Rafael Espindolabca99f72009-04-08 21:14:34 +000083def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000084 [SDNPHasChain, SDNPMayLoad]>;
Rafael Espindolabca99f72009-04-08 21:14:34 +000085def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000086 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087
88def ssmem : Operand<v4f32> {
89 let PrintMethod = "printf32mem";
Dan Gohmanfe606822009-07-30 01:56:29 +000090 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +000091 let ParserMatchClass = X86MemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000092}
93def sdmem : Operand<v2f64> {
94 let PrintMethod = "printf64mem";
Dan Gohmanfe606822009-07-30 01:56:29 +000095 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +000096 let ParserMatchClass = X86MemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097}
98
99//===----------------------------------------------------------------------===//
100// SSE pattern fragments
101//===----------------------------------------------------------------------===//
102
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000103def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
104def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
105def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
106def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
107
Dan Gohman11821702007-07-27 17:16:43 +0000108// Like 'store', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +0000109def alignedstore : PatFrag<(ops node:$val, node:$ptr),
Dan Gohman2a174122008-10-15 06:50:19 +0000110 (store node:$val, node:$ptr), [{
111 return cast<StoreSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000112}]>;
113
Dan Gohman11821702007-07-27 17:16:43 +0000114// Like 'load', but always requires vector alignment.
Dan Gohman2a174122008-10-15 06:50:19 +0000115def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
116 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000117}]>;
118
Dan Gohman11821702007-07-27 17:16:43 +0000119def alignedloadfsf32 : PatFrag<(ops node:$ptr), (f32 (alignedload node:$ptr))>;
120def alignedloadfsf64 : PatFrag<(ops node:$ptr), (f64 (alignedload node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000121def alignedloadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (alignedload node:$ptr))>;
122def alignedloadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (alignedload node:$ptr))>;
123def alignedloadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (alignedload node:$ptr))>;
124def alignedloadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (alignedload node:$ptr))>;
125
126// Like 'load', but uses special alignment checks suitable for use in
127// memory operands in most SSE instructions, which are required to
128// be naturally aligned on some targets but not on others.
129// FIXME: Actually implement support for targets that don't require the
130// alignment. This probably wants a subtarget predicate.
Dan Gohman2a174122008-10-15 06:50:19 +0000131def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
132 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000133}]>;
134
Dan Gohman11821702007-07-27 17:16:43 +0000135def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
136def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000137def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
138def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
139def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
140def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000141def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000142
Bill Wendling3b15d722007-08-11 09:52:53 +0000143// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
144// 16-byte boundary.
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000145// FIXME: 8 byte alignment for mmx reads is not required
Dan Gohman61efc5a2008-10-16 00:03:00 +0000146def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Dan Gohman2a174122008-10-15 06:50:19 +0000147 return cast<LoadSDNode>(N)->getAlignment() >= 8;
Bill Wendling3b15d722007-08-11 09:52:53 +0000148}]>;
149
150def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling3b15d722007-08-11 09:52:53 +0000151def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
152def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
153def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
154
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000155def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
156def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
157def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
158def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
159def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
160def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
161
Evan Cheng56ec77b2008-09-24 23:27:55 +0000162def vzmovl_v2i64 : PatFrag<(ops node:$src),
163 (bitconvert (v2i64 (X86vzmovl
164 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
165def vzmovl_v4i32 : PatFrag<(ops node:$src),
166 (bitconvert (v4i32 (X86vzmovl
167 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
168
169def vzload_v2i64 : PatFrag<(ops node:$src),
170 (bitconvert (v2i64 (X86vzload node:$src)))>;
171
172
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000173def fp32imm0 : PatLeaf<(f32 fpimm), [{
174 return N->isExactlyValue(+0.0);
175}]>;
176
177def PSxLDQ_imm : SDNodeXForm<imm, [{
178 // Transformation function: imm >> 3
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000179 return getI32Imm(N->getZExtValue() >> 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000180}]>;
181
182// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
183// SHUFP* etc. imm.
Nate Begeman543d2142009-04-27 18:41:29 +0000184def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000185 return getI8Imm(X86::getShuffleSHUFImmediate(N));
186}]>;
187
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000188// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000189// PSHUFHW imm.
Nate Begeman543d2142009-04-27 18:41:29 +0000190def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000191 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
192}]>;
193
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000194// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000195// PSHUFLW imm.
Nate Begeman543d2142009-04-27 18:41:29 +0000196def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
198}]>;
199
Nate Begeman543d2142009-04-27 18:41:29 +0000200def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
201 (vector_shuffle node:$lhs, node:$rhs), [{
202 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
203 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
204}]>;
205
206def movddup : PatFrag<(ops node:$lhs, node:$rhs),
207 (vector_shuffle node:$lhs, node:$rhs), [{
208 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
209}]>;
210
211def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
212 (vector_shuffle node:$lhs, node:$rhs), [{
213 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
214}]>;
215
216def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
217 (vector_shuffle node:$lhs, node:$rhs), [{
218 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
219}]>;
220
221def movhp : PatFrag<(ops node:$lhs, node:$rhs),
222 (vector_shuffle node:$lhs, node:$rhs), [{
223 return X86::isMOVHPMask(cast<ShuffleVectorSDNode>(N));
224}]>;
225
226def movlp : PatFrag<(ops node:$lhs, node:$rhs),
227 (vector_shuffle node:$lhs, node:$rhs), [{
228 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
229}]>;
230
231def movl : PatFrag<(ops node:$lhs, node:$rhs),
232 (vector_shuffle node:$lhs, node:$rhs), [{
233 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
234}]>;
235
236def movshdup : PatFrag<(ops node:$lhs, node:$rhs),
237 (vector_shuffle node:$lhs, node:$rhs), [{
238 return X86::isMOVSHDUPMask(cast<ShuffleVectorSDNode>(N));
239}]>;
240
241def movsldup : PatFrag<(ops node:$lhs, node:$rhs),
242 (vector_shuffle node:$lhs, node:$rhs), [{
243 return X86::isMOVSLDUPMask(cast<ShuffleVectorSDNode>(N));
244}]>;
245
246def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
247 (vector_shuffle node:$lhs, node:$rhs), [{
248 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
249}]>;
250
251def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
252 (vector_shuffle node:$lhs, node:$rhs), [{
253 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
254}]>;
255
256def unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
257 (vector_shuffle node:$lhs, node:$rhs), [{
258 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
259}]>;
260
261def unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
262 (vector_shuffle node:$lhs, node:$rhs), [{
263 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
264}]>;
265
266def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
267 (vector_shuffle node:$lhs, node:$rhs), [{
268 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269}], SHUFFLE_get_shuf_imm>;
270
Nate Begeman543d2142009-04-27 18:41:29 +0000271def shufp : PatFrag<(ops node:$lhs, node:$rhs),
272 (vector_shuffle node:$lhs, node:$rhs), [{
273 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000274}], SHUFFLE_get_shuf_imm>;
275
Nate Begeman543d2142009-04-27 18:41:29 +0000276def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
277 (vector_shuffle node:$lhs, node:$rhs), [{
278 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000279}], SHUFFLE_get_pshufhw_imm>;
280
Nate Begeman543d2142009-04-27 18:41:29 +0000281def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
282 (vector_shuffle node:$lhs, node:$rhs), [{
283 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000284}], SHUFFLE_get_pshuflw_imm>;
285
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286//===----------------------------------------------------------------------===//
287// SSE scalar FP Instructions
288//===----------------------------------------------------------------------===//
289
290// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
291// scheduler into a branch sequence.
Evan Cheng950aac02007-09-25 01:57:46 +0000292// These are expanded by the scheduler.
293let Uses = [EFLAGS], usesCustomDAGSchedInserter = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000294 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000295 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000296 "#CMOV_FR32 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000297 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
298 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000300 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000301 "#CMOV_FR64 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000302 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
303 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000305 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000306 "#CMOV_V4F32 PSEUDO!",
307 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000308 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
309 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000310 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000311 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312 "#CMOV_V2F64 PSEUDO!",
313 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000314 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
315 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000317 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318 "#CMOV_V2I64 PSEUDO!",
319 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000320 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng950aac02007-09-25 01:57:46 +0000321 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322}
323
324//===----------------------------------------------------------------------===//
325// SSE1 Instructions
326//===----------------------------------------------------------------------===//
327
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000328// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000329let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000330def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000331 "movss\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000332let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000333def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000334 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000336def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000337 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000338 [(store FR32:$src, addr:$dst)]>;
339
340// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000341def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000342 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000344def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000345 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000347def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000348 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000350def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000351 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000352 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
353
354// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +0000355def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000356 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000358def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000359 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000360 [(set GR32:$dst, (int_x86_sse_cvtss2si
361 (load addr:$src)))]>;
362
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000363// Match intrinisics which expect MM and XMM operand(s).
364def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
365 "cvtps2pi\t{$src, $dst|$dst, $src}",
366 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
367def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
368 "cvtps2pi\t{$src, $dst|$dst, $src}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000369 [(set VR64:$dst, (int_x86_sse_cvtps2pi
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000370 (load addr:$src)))]>;
371def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
372 "cvttps2pi\t{$src, $dst|$dst, $src}",
373 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
374def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
375 "cvttps2pi\t{$src, $dst|$dst, $src}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000376 [(set VR64:$dst, (int_x86_sse_cvttps2pi
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000377 (load addr:$src)))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +0000378let Constraints = "$src1 = $dst" in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000379 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000380 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
381 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
382 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
383 VR64:$src2))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000384 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000385 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
386 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000387 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000388 (load addr:$src2)))]>;
389}
390
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000392def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000393 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000394 [(set GR32:$dst,
395 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000396def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000397 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000398 [(set GR32:$dst,
399 (int_x86_sse_cvttss2si(load addr:$src)))]>;
400
Evan Cheng3ea4d672008-03-05 08:19:16 +0000401let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000402 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000403 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000404 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000405 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
406 GR32:$src2))]>;
407 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000408 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000409 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000410 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
411 (loadi32 addr:$src2)))]>;
412}
413
414// Comparison instructions
Dan Gohmanf221da12009-01-09 02:27:34 +0000415let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000416 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000417 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000418 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000419let mayLoad = 1 in
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000420 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000421 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000422 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000423}
424
Evan Cheng55687072007-09-14 21:48:26 +0000425let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000426def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000427 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000428 [(X86cmp FR32:$src1, FR32:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000429def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000430 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000431 [(X86cmp FR32:$src1, (loadf32 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000432 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000433} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000434
435// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +0000436let Constraints = "$src1 = $dst" in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000437 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
438 (outs VR128:$dst), (ins VR128:$src1, VR128:$src,
439 SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000440 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000441 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000442 VR128:$src, imm:$cc))]>;
443 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
444 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src,
445 SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000446 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000447 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
448 (load addr:$src), imm:$cc))]>;
449}
450
Evan Cheng55687072007-09-14 21:48:26 +0000451let Defs = [EFLAGS] in {
Dan Gohmanf221da12009-01-09 02:27:34 +0000452def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000453 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000454 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000455 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000456def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000457 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000458 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000459 (implicit EFLAGS)]>;
460
Dan Gohmanf221da12009-01-09 02:27:34 +0000461def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000462 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000463 [(X86comi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000464 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000465def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000466 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000467 [(X86comi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000468 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000469} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000470
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000471// Aliases of packed SSE1 instructions for scalar use. These all have names
472// that start with 'Fs'.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000473
474// Alias instructions that map fld0 to pxor for sse.
Daniel Dunbara0e62002009-08-11 22:17:52 +0000475let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000476def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000477 "pxor\t$dst, $dst", [(set FR32:$dst, fp32imm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000478 Requires<[HasSSE1]>, TB, OpSize;
479
480// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
481// disregarded.
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000482let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000483def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000484 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000485
486// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
487// disregarded.
Dan Gohman5574cc72008-12-03 18:15:48 +0000488let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000489def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000490 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +0000491 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000492
493// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000494let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000495let isCommutable = 1 in {
Dan Gohmanf221da12009-01-09 02:27:34 +0000496 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst),
497 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000498 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000499 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000500 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst),
501 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000502 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000503 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000504 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst),
505 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000506 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
508}
509
Dan Gohmanf221da12009-01-09 02:27:34 +0000510def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst),
511 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000512 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000514 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000515def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst),
516 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000517 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000519 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000520def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst),
521 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000522 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000523 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000524 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000525
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000526let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000527def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000528 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000529 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000530let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000531def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000532 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000533 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000534}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000535}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000536
537/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
538///
539/// In addition, we also have a special variant of the scalar form here to
540/// represent the associated intrinsic operation. This form is unlike the
541/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng5d5dbbc2009-02-26 03:12:02 +0000542/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543///
544/// These three forms can each be reg+reg or reg+mem, so there are a total of
545/// six "instructions".
546///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000547let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000548multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
549 SDNode OpNode, Intrinsic F32Int,
550 bit Commutable = 0> {
551 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000552 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000553 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000554 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
555 let isCommutable = Commutable;
556 }
557
558 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000559 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
560 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000561 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000562 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000563
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000564 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000565 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
566 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000567 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000568 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
569 let isCommutable = Commutable;
570 }
571
572 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000573 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
574 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000575 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000576 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000577
578 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000579 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
580 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000581 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Evan Cheng5d5dbbc2009-02-26 03:12:02 +0000582 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000583
584 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000585 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
586 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000587 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000588 [(set VR128:$dst, (F32Int VR128:$src1,
589 sse_load_f32:$src2))]>;
590}
591}
592
593// Arithmetic instructions
594defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
595defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
596defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
597defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
598
599/// sse1_fp_binop_rm - Other SSE1 binops
600///
601/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
602/// instructions for a full-vector intrinsic form. Operations that map
603/// onto C operators don't use this form since they just use the plain
604/// vector form instead of having a separate vector intrinsic form.
605///
606/// This provides a total of eight "instructions".
607///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000608let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000609multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
610 SDNode OpNode,
611 Intrinsic F32Int,
612 Intrinsic V4F32Int,
613 bit Commutable = 0> {
614
615 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000616 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000617 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
619 let isCommutable = Commutable;
620 }
621
622 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000623 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
624 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000625 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000626 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000627
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000628 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000629 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
630 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000631 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000632 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
633 let isCommutable = Commutable;
634 }
635
636 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000637 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
638 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000639 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000640 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000641
642 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000643 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
644 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000645 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000646 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
647 let isCommutable = Commutable;
648 }
649
650 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000651 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
652 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000653 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000654 [(set VR128:$dst, (F32Int VR128:$src1,
655 sse_load_f32:$src2))]>;
656
657 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000658 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst),
659 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000660 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000661 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
662 let isCommutable = Commutable;
663 }
664
665 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000666 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst),
667 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000668 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000669 [(set VR128:$dst, (V4F32Int VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000670}
671}
672
673defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
674 int_x86_sse_max_ss, int_x86_sse_max_ps>;
675defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
676 int_x86_sse_min_ss, int_x86_sse_min_ps>;
677
678//===----------------------------------------------------------------------===//
679// SSE packed FP Instructions
680
681// Move Instructions
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000682let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000683def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000684 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000685let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000686def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000687 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000688 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000689
Evan Chengb783fa32007-07-19 01:14:50 +0000690def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000691 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000692 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000693
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000694let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000695def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000696 "movups\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000697let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000698def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000699 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000700 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000701def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000702 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000703 [(store (v4f32 VR128:$src), addr:$dst)]>;
704
705// Intrinsic forms of MOVUPS load and store
Dan Gohman5574cc72008-12-03 18:15:48 +0000706let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000707def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000708 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000709 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000710def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000711 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000712 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000713
Evan Cheng3ea4d672008-03-05 08:19:16 +0000714let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000715 let AddedComplexity = 20 in {
716 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000717 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000718 "movlps\t{$src2, $dst|$dst, $src2}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000719 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000720 (movlp VR128:$src1,
721 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000722 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000723 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000724 "movhps\t{$src2, $dst|$dst, $src2}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000725 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000726 (movhp VR128:$src1,
727 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000728 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000729} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000730
Evan Chengd743a5f2008-05-10 00:59:18 +0000731
Evan Chengb783fa32007-07-19 01:14:50 +0000732def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000733 "movlps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000734 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
735 (iPTR 0))), addr:$dst)]>;
736
737// v2f64 extract element 1 is always custom lowered to unpack high to low
738// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000739def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000740 "movhps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000741 [(store (f64 (vector_extract
Nate Begeman543d2142009-04-27 18:41:29 +0000742 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
743 (undef)), (iPTR 0))), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000744
Evan Cheng3ea4d672008-03-05 08:19:16 +0000745let Constraints = "$src1 = $dst" in {
Evan Cheng13559d62008-09-26 23:41:32 +0000746let AddedComplexity = 20 in {
Evan Cheng7581a822009-05-12 20:17:52 +0000747def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst),
748 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000749 "movlhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000750 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000751 (v4f32 (movhp VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000752
Evan Cheng7581a822009-05-12 20:17:52 +0000753def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst),
754 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000755 "movhlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000756 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000757 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000758} // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000759} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000760
Nate Begemanb44aad72009-04-29 22:47:44 +0000761let AddedComplexity = 20 in {
Nate Begeman543d2142009-04-27 18:41:29 +0000762def : Pat<(v4f32 (movddup VR128:$src, (undef))),
Evan Chenga2497eb2008-09-25 20:50:48 +0000763 (MOVLHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Nate Begemanb44aad72009-04-29 22:47:44 +0000764def : Pat<(v2i64 (movddup VR128:$src, (undef))),
765 (MOVLHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
766}
Evan Chenga2497eb2008-09-25 20:50:48 +0000767
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000768
769
770// Arithmetic
771
772/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
773///
774/// In addition, we also have a special variant of the scalar form here to
775/// represent the associated intrinsic operation. This form is unlike the
776/// plain scalar form, in that it takes an entire vector (instead of a
777/// scalar) and leaves the top elements undefined.
778///
779/// And, we have a special variant form for a full-vector intrinsic form.
780///
781/// These four forms can each have a reg or a mem operand, so there are a
782/// total of eight "instructions".
783///
784multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
785 SDNode OpNode,
786 Intrinsic F32Int,
787 Intrinsic V4F32Int,
788 bit Commutable = 0> {
789 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000790 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000791 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000792 [(set FR32:$dst, (OpNode FR32:$src))]> {
793 let isCommutable = Commutable;
794 }
795
796 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000797 def SSm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000798 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000799 [(set FR32:$dst, (OpNode (load addr:$src)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000800
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000801 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000802 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000803 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000804 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
805 let isCommutable = Commutable;
806 }
807
808 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000809 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000810 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000811 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000812
813 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000814 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000815 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000816 [(set VR128:$dst, (F32Int VR128:$src))]> {
817 let isCommutable = Commutable;
818 }
819
820 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000821 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000822 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000823 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
824
825 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000826 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000827 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000828 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
829 let isCommutable = Commutable;
830 }
831
832 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +0000833 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000834 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000835 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000836}
837
838// Square root.
839defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
840 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
841
842// Reciprocal approximations. Note that these typically require refinement
843// in order to obtain suitable precision.
844defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
845 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
846defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
847 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
848
849// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +0000850let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000851 let isCommutable = 1 in {
852 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000853 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000854 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000855 [(set VR128:$dst, (v2i64
856 (and VR128:$src1, VR128:$src2)))]>;
857 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000858 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000859 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000860 [(set VR128:$dst, (v2i64
861 (or VR128:$src1, VR128:$src2)))]>;
862 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000863 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000864 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000865 [(set VR128:$dst, (v2i64
866 (xor VR128:$src1, VR128:$src2)))]>;
867 }
868
869 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000870 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000871 "andps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000872 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
873 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000874 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000875 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000876 "orps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000877 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
878 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000879 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000880 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000881 "xorps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000882 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
883 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000884 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000885 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000886 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000887 [(set VR128:$dst,
888 (v2i64 (and (xor VR128:$src1,
889 (bc_v2i64 (v4i32 immAllOnesV))),
890 VR128:$src2)))]>;
891 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000892 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000893 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000895 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000896 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000897 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898}
899
Evan Cheng3ea4d672008-03-05 08:19:16 +0000900let Constraints = "$src1 = $dst" in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000901 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Nate Begeman061db5f2008-05-12 20:34:32 +0000902 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
903 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
904 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
905 VR128:$src, imm:$cc))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000906 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Nate Begeman061db5f2008-05-12 20:34:32 +0000907 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
908 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
909 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +0000910 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000911}
Nate Begeman03605a02008-07-17 16:51:19 +0000912def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
913 (CMPPSrri VR128:$src1, VR128:$src2, imm:$cc)>;
914def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
915 (CMPPSrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000916
917// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000918let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000919 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000920 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000921 (outs VR128:$dst), (ins VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +0000922 VR128:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000923 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000924 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000925 (v4f32 (shufp:$src3 VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000926 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000927 (outs VR128:$dst), (ins VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +0000928 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000929 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000930 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000931 (v4f32 (shufp:$src3
932 VR128:$src1, (memopv4f32 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000933
934 let AddedComplexity = 10 in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000935 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000936 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000937 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000938 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000939 (v4f32 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000940 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000941 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000942 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000943 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000944 (v4f32 (unpckh VR128:$src1,
945 (memopv4f32 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000946
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000947 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000948 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000949 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000950 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000951 (v4f32 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000952 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000953 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000954 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000955 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000956 (unpckl VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000957 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000958} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000959
960// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000961def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000962 "movmskps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000963 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengd8296b82009-05-28 18:55:28 +0000964def MOVMSKPDrr : PDI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000965 "movmskpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000966 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
967
Evan Chengd1d68072008-03-08 00:58:38 +0000968// Prefetch intrinsic.
969def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
970 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
971def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
972 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
973def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
974 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
975def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
976 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000977
978// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +0000979def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000980 "movntps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000981 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
982
983// Load, store, and memory fence
Evan Cheng68cca152009-05-27 18:38:01 +0000984def SFENCE : PSI<0xAE, MRM7r, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000985
986// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +0000987def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000988 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000989def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000990 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000991
992// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman5574cc72008-12-03 18:15:48 +0000993// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman37eb6c82008-12-03 05:21:24 +0000994// load of an all-zeros value if folding it would be beneficial.
Daniel Dunbara0e62002009-08-11 22:17:52 +0000995let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
996 isCodeGenOnly = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000997def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000998 "xorps\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000999 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000
Evan Chenga15896e2008-03-12 07:02:50 +00001001let Predicates = [HasSSE1] in {
1002 def : Pat<(v2i64 immAllZerosV), (V_SET0)>;
1003 def : Pat<(v8i16 immAllZerosV), (V_SET0)>;
1004 def : Pat<(v16i8 immAllZerosV), (V_SET0)>;
1005 def : Pat<(v2f64 immAllZerosV), (V_SET0)>;
1006 def : Pat<(v4f32 immAllZerosV), (V_SET0)>;
1007}
1008
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001009// FR32 to 128-bit vector conversion.
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001010let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001011def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001012 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001013 [(set VR128:$dst,
1014 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001015def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001016 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001017 [(set VR128:$dst,
1018 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
1019
1020// FIXME: may not be able to eliminate this movss with coalescing the src and
1021// dest register classes are different. We really want to write this pattern
1022// like this:
1023// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
1024// (f32 FR32:$src)>;
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001025let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001026def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001027 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001028 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
1029 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001030def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001031 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001032 [(store (f32 (vector_extract (v4f32 VR128:$src),
1033 (iPTR 0))), addr:$dst)]>;
1034
1035
1036// Move to lower bits of a VR128, leaving upper bits alone.
1037// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001038let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001039let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001040 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001041 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001042 "movss\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043
1044 let AddedComplexity = 15 in
1045 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001046 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001047 "movss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001048 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001049 (v4f32 (movl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001050}
1051
1052// Move to lower bits of a VR128 and zeroing upper bits.
1053// Loading from memory automatically zeroing upper bits.
1054let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00001055def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001056 "movss\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00001057 [(set VR128:$dst, (v4f32 (X86vzmovl (v4f32 (scalar_to_vector
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001058 (loadf32 addr:$src))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001059
Evan Cheng056afe12008-05-20 18:24:47 +00001060def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
Evan Cheng40ee6e52008-05-08 00:57:18 +00001061 (MOVZSS2PSrm addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001062
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001063//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001064// SSE2 Instructions
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001065//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001066
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001067// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001068let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001069def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001070 "movsd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001071let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001072def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001073 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001074 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001075def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001076 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001077 [(store FR64:$src, addr:$dst)]>;
1078
1079// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001080def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001081 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001082 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001083def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001084 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001085 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001086def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001087 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001088 [(set FR32:$dst, (fround FR64:$src))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001089def CVTSD2SSrm : SDI<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001090 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001091 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001092def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001093 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001094 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001095def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001096 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001097 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1098
1099// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001100def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001101 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001102 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1103 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001104def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001105 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001106 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1107 Requires<[HasSSE2]>;
1108
1109// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001110def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001111 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001112 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001113def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001114 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001115 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1116 (load addr:$src)))]>;
1117
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001118// Match intrinisics which expect MM and XMM operand(s).
1119def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1120 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1121 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1122def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1123 "cvtpd2pi\t{$src, $dst|$dst, $src}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001124 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001125 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001126def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1127 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1128 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1129def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1130 "cvttpd2pi\t{$src, $dst|$dst, $src}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001131 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001132 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001133def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1134 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1135 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1136def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1137 "cvtpi2pd\t{$src, $dst|$dst, $src}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001138 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001139 (load addr:$src)))]>;
1140
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001141// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001142def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001143 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001144 [(set GR32:$dst,
1145 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001146def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001147 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001148 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1149 (load addr:$src)))]>;
1150
1151// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001152let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001153 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001154 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001155 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001156let mayLoad = 1 in
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001157 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001158 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001159 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001160}
1161
Evan Cheng950aac02007-09-25 01:57:46 +00001162let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001163def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001164 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001165 [(X86cmp FR64:$src1, FR64:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001166def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001167 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001168 [(X86cmp FR64:$src1, (loadf64 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001169 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +00001170} // Defs = [EFLAGS]
Evan Cheng950aac02007-09-25 01:57:46 +00001171
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001172// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +00001173let Constraints = "$src1 = $dst" in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001174 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
1175 (outs VR128:$dst), (ins VR128:$src1, VR128:$src,
1176 SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001177 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001178 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1179 VR128:$src, imm:$cc))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001180 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
1181 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src,
1182 SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001183 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001184 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1185 (load addr:$src), imm:$cc))]>;
1186}
1187
Evan Cheng950aac02007-09-25 01:57:46 +00001188let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001189def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001190 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001191 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1192 (implicit EFLAGS)]>;
1193def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001194 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001195 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2)),
1196 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001197
Evan Chengb783fa32007-07-19 01:14:50 +00001198def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001199 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001200 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1201 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001202def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001203 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001204 [(X86comi (v2f64 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001205 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +00001206} // Defs = [EFLAGS]
Evan Cheng950aac02007-09-25 01:57:46 +00001207
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001208// Aliases of packed SSE2 instructions for scalar use. These all have names
1209// that start with 'Fs'.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001210
1211// Alias instructions that map fld0 to pxor for sse.
Daniel Dunbara0e62002009-08-11 22:17:52 +00001212let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001213def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00001214 "pxor\t$dst, $dst", [(set FR64:$dst, fpimm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001215 Requires<[HasSSE2]>, TB, OpSize;
1216
1217// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1218// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001219let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001220def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001221 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001222
1223// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1224// disregarded.
Dan Gohman5574cc72008-12-03 18:15:48 +00001225let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001226def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001227 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +00001228 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001229
1230// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001231let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001232let isCommutable = 1 in {
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001233 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst),
1234 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001235 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001236 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001237 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst),
1238 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001239 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001240 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001241 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst),
1242 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001243 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001244 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1245}
1246
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001247def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst),
1248 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001249 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001250 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001251 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001252def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst),
1253 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001254 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001255 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001256 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001257def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst),
1258 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001259 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001260 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001261 (memopfsf64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001262
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001263let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001264def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001265 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001266 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001267let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001268def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001269 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001270 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001271}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001272}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001273
1274/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1275///
1276/// In addition, we also have a special variant of the scalar form here to
1277/// represent the associated intrinsic operation. This form is unlike the
1278/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng5d5dbbc2009-02-26 03:12:02 +00001279/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001280///
1281/// These three forms can each be reg+reg or reg+mem, so there are a total of
1282/// six "instructions".
1283///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001284let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001285multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1286 SDNode OpNode, Intrinsic F64Int,
1287 bit Commutable = 0> {
1288 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001289 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001290 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001291 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1292 let isCommutable = Commutable;
1293 }
1294
1295 // Scalar operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001296 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1297 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001298 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001299 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001300
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001301 // Vector operation, reg+reg.
Dan Gohmanf221da12009-01-09 02:27:34 +00001302 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1303 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001304 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001305 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1306 let isCommutable = Commutable;
1307 }
1308
1309 // Vector operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001310 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1311 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001312 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf221da12009-01-09 02:27:34 +00001313 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001314
1315 // Intrinsic operation, reg+reg.
Dan Gohmanf221da12009-01-09 02:27:34 +00001316 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1317 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001318 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng5d5dbbc2009-02-26 03:12:02 +00001319 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001320
1321 // Intrinsic operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001322 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1323 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001324 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001325 [(set VR128:$dst, (F64Int VR128:$src1,
1326 sse_load_f64:$src2))]>;
1327}
1328}
1329
1330// Arithmetic instructions
1331defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1332defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1333defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1334defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1335
1336/// sse2_fp_binop_rm - Other SSE2 binops
1337///
1338/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1339/// instructions for a full-vector intrinsic form. Operations that map
1340/// onto C operators don't use this form since they just use the plain
1341/// vector form instead of having a separate vector intrinsic form.
1342///
1343/// This provides a total of eight "instructions".
1344///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001345let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001346multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1347 SDNode OpNode,
1348 Intrinsic F64Int,
1349 Intrinsic V2F64Int,
1350 bit Commutable = 0> {
1351
1352 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001353 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001354 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001355 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1356 let isCommutable = Commutable;
1357 }
1358
1359 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001360 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1361 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001362 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001363 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001364
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001365 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001366 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1367 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001368 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001369 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1370 let isCommutable = Commutable;
1371 }
1372
1373 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001374 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1375 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001376 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001377 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001378
1379 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001380 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1381 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001382 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001383 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1384 let isCommutable = Commutable;
1385 }
1386
1387 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001388 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1389 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001390 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001391 [(set VR128:$dst, (F64Int VR128:$src1,
1392 sse_load_f64:$src2))]>;
1393
1394 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001395 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1396 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001397 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001398 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1399 let isCommutable = Commutable;
1400 }
1401
1402 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001403 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1404 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001405 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001406 [(set VR128:$dst, (V2F64Int VR128:$src1,
1407 (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001408}
1409}
1410
1411defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1412 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1413defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1414 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1415
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001416//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001417// SSE packed FP Instructions
1418
1419// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001420let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001421def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001422 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001423let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001424def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001425 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001426 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001427
Evan Chengb783fa32007-07-19 01:14:50 +00001428def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001429 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001430 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001431
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001432let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001433def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001434 "movupd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001435let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001436def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001437 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001438 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001439def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001440 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001441 [(store (v2f64 VR128:$src), addr:$dst)]>;
1442
1443// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001444def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001445 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001446 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001447def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001448 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001449 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001450
Evan Cheng3ea4d672008-03-05 08:19:16 +00001451let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001452 let AddedComplexity = 20 in {
1453 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001454 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001455 "movlpd\t{$src2, $dst|$dst, $src2}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001456 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001457 (v2f64 (movlp VR128:$src1,
1458 (scalar_to_vector (loadf64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001459 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001460 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001461 "movhpd\t{$src2, $dst|$dst, $src2}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001462 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001463 (v2f64 (movhp VR128:$src1,
1464 (scalar_to_vector (loadf64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001465 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001466} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001467
Evan Chengb783fa32007-07-19 01:14:50 +00001468def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001469 "movlpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001470 [(store (f64 (vector_extract (v2f64 VR128:$src),
1471 (iPTR 0))), addr:$dst)]>;
1472
1473// v2f64 extract element 1 is always custom lowered to unpack high to low
1474// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001475def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001476 "movhpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001477 [(store (f64 (vector_extract
Nate Begeman543d2142009-04-27 18:41:29 +00001478 (v2f64 (unpckh VR128:$src, (undef))),
1479 (iPTR 0))), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001480
1481// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001482def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001483 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001484 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1485 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001486def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001487 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1488 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1489 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001490 TB, Requires<[HasSSE2]>;
1491
1492// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001493def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001494 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001495 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1496 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001497def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001498 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1499 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1500 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001501 XS, Requires<[HasSSE2]>;
1502
Evan Chengb783fa32007-07-19 01:14:50 +00001503def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001504 "cvtps2dq\t{$src, $dst|$dst, $src}",
1505 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001506def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001507 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001508 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001509 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001510// SSE2 packed instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001511def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001512 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001513 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
1514 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001515def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001516 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001517 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001518 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001519 XS, Requires<[HasSSE2]>;
1520
1521// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001522def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001523 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001524 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1525 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001526def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001527 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001528 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001529 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001530 XD, Requires<[HasSSE2]>;
1531
Evan Chengb783fa32007-07-19 01:14:50 +00001532def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001533 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001534 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng14c97c32008-03-14 07:46:48 +00001535def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001536 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001537 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001538 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001539
1540// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001541def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001542 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001543 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1544 TB, Requires<[HasSSE2]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001545def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001546 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001547 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1548 (load addr:$src)))]>,
1549 TB, Requires<[HasSSE2]>;
1550
Evan Chengb783fa32007-07-19 01:14:50 +00001551def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001552 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001553 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001554def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001555 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001556 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Cheng00b66ef2008-05-23 00:37:07 +00001557 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001558
1559// Match intrinsics which expect XMM operand(s).
1560// Aliases for intrinsics
Evan Cheng3ea4d672008-03-05 08:19:16 +00001561let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001562def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001563 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001564 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001565 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1566 GR32:$src2))]>;
1567def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001568 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001569 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001570 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1571 (loadi32 addr:$src2)))]>;
1572def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001573 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001574 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001575 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1576 VR128:$src2))]>;
1577def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001578 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001579 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001580 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1581 (load addr:$src2)))]>;
1582def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001583 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001584 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001585 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1586 VR128:$src2))]>, XS,
1587 Requires<[HasSSE2]>;
1588def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001589 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001590 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001591 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1592 (load addr:$src2)))]>, XS,
1593 Requires<[HasSSE2]>;
1594}
1595
1596// Arithmetic
1597
1598/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1599///
1600/// In addition, we also have a special variant of the scalar form here to
1601/// represent the associated intrinsic operation. This form is unlike the
1602/// plain scalar form, in that it takes an entire vector (instead of a
1603/// scalar) and leaves the top elements undefined.
1604///
1605/// And, we have a special variant form for a full-vector intrinsic form.
1606///
1607/// These four forms can each have a reg or a mem operand, so there are a
1608/// total of eight "instructions".
1609///
1610multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1611 SDNode OpNode,
1612 Intrinsic F64Int,
1613 Intrinsic V2F64Int,
1614 bit Commutable = 0> {
1615 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001616 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001617 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001618 [(set FR64:$dst, (OpNode FR64:$src))]> {
1619 let isCommutable = Commutable;
1620 }
1621
1622 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001623 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001624 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001625 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001626
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001627 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001628 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001629 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001630 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1631 let isCommutable = Commutable;
1632 }
1633
1634 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001635 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001636 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001637 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001638
1639 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001640 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001641 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001642 [(set VR128:$dst, (F64Int VR128:$src))]> {
1643 let isCommutable = Commutable;
1644 }
1645
1646 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001647 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001648 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001649 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1650
1651 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001652 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001653 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001654 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1655 let isCommutable = Commutable;
1656 }
1657
1658 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +00001659 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001660 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001661 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001662}
1663
1664// Square root.
1665defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1666 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1667
1668// There is no f64 version of the reciprocal approximation instructions.
1669
1670// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +00001671let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001672 let isCommutable = 1 in {
1673 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001674 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001675 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001676 [(set VR128:$dst,
1677 (and (bc_v2i64 (v2f64 VR128:$src1)),
1678 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1679 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001680 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001681 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001682 [(set VR128:$dst,
1683 (or (bc_v2i64 (v2f64 VR128:$src1)),
1684 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1685 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001686 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001687 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001688 [(set VR128:$dst,
1689 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1690 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1691 }
1692
1693 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001694 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001695 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001696 [(set VR128:$dst,
1697 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001698 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001699 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001700 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001701 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001702 [(set VR128:$dst,
1703 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001704 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001705 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001706 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001707 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001708 [(set VR128:$dst,
1709 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001710 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001711 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001712 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001713 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001714 [(set VR128:$dst,
1715 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1716 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1717 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001718 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001719 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001720 [(set VR128:$dst,
1721 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001722 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001723}
1724
Evan Cheng3ea4d672008-03-05 08:19:16 +00001725let Constraints = "$src1 = $dst" in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001726 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001727 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1728 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1729 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Nate Begeman061db5f2008-05-12 20:34:32 +00001730 VR128:$src, imm:$cc))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001731 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng14c97c32008-03-14 07:46:48 +00001732 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1733 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1734 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00001735 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001736}
Evan Cheng33754092008-08-05 22:19:15 +00001737def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001738 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
Evan Cheng33754092008-08-05 22:19:15 +00001739def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001740 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001741
1742// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001743let Constraints = "$src1 = $dst" in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001744 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001745 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1746 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begeman543d2142009-04-27 18:41:29 +00001747 [(set VR128:$dst,
1748 (v2f64 (shufp:$src3 VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001749 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001750 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001751 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001752 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001753 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001754 (v2f64 (shufp:$src3
1755 VR128:$src1, (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001756
1757 let AddedComplexity = 10 in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001758 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001759 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001760 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001761 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001762 (v2f64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001763 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001764 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001765 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001766 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001767 (v2f64 (unpckh VR128:$src1,
1768 (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001769
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001770 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001771 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001772 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001773 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001774 (v2f64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001775 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001776 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001777 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001778 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001779 (unpckl VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001780 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001781} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001782
1783
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001784//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001785// SSE integer instructions
1786
1787// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001788let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001789def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001790 "movdqa\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001791let canFoldAsLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001792def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001793 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001794 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001795let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001796def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001797 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001798 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001799let canFoldAsLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001800def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001801 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001802 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001803 XS, Requires<[HasSSE2]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001804let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001805def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001806 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001807 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001808 XS, Requires<[HasSSE2]>;
1809
Dan Gohman4a4f1512007-07-18 20:23:34 +00001810// Intrinsic forms of MOVDQU load and store
Dan Gohman5574cc72008-12-03 18:15:48 +00001811let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001812def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001813 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001814 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1815 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001816def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001817 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001818 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1819 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001820
Evan Cheng88004752008-03-05 08:11:27 +00001821let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001822
1823multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1824 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001825 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001826 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001827 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1828 let isCommutable = Commutable;
1829 }
Evan Chengb783fa32007-07-19 01:14:50 +00001830 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001831 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001832 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001833 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001834}
1835
Evan Chengf90f8f82008-05-03 00:52:09 +00001836multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1837 string OpcodeStr,
1838 Intrinsic IntId, Intrinsic IntId2> {
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001839 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1,
1840 VR128:$src2),
Evan Chengf90f8f82008-05-03 00:52:09 +00001841 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1842 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001843 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1,
1844 i128mem:$src2),
Evan Chengf90f8f82008-05-03 00:52:09 +00001845 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1846 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001847 (bitconvert (memopv2i64 addr:$src2))))]>;
1848 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst), (ins VR128:$src1,
1849 i32i8imm:$src2),
Evan Chengf90f8f82008-05-03 00:52:09 +00001850 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1851 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
1852}
1853
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001854/// PDI_binop_rm - Simple SSE2 binary operator.
1855multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1856 ValueType OpVT, bit Commutable = 0> {
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001857 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1,
1858 VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001859 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001860 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1861 let isCommutable = Commutable;
1862 }
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001863 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1,
1864 i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001865 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001866 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001867 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001868}
1869
1870/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1871///
1872/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1873/// to collapse (bitconvert VT to VT) into its operand.
1874///
1875multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1876 bit Commutable = 0> {
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001877 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1878 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001879 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001880 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1881 let isCommutable = Commutable;
1882 }
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001883 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1884 (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001885 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001886 [(set VR128:$dst, (OpNode VR128:$src1,
1887 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001888}
1889
Evan Cheng3ea4d672008-03-05 08:19:16 +00001890} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001891
1892// 128-bit Integer Arithmetic
1893
1894defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1895defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1896defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
1897defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
1898
1899defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1900defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1901defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1902defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
1903
1904defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1905defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1906defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
1907defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
1908
1909defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1910defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1911defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1912defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
1913
1914defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
1915
1916defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1917defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1918defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
1919
1920defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
1921
1922defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1923defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
1924
1925
1926defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1927defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1928defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1929defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
Bill Wendling953ad2e2009-05-28 02:04:00 +00001930defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001931
1932
Evan Chengf90f8f82008-05-03 00:52:09 +00001933defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
1934 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
1935defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
1936 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
1937defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
1938 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001939
Evan Chengf90f8f82008-05-03 00:52:09 +00001940defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
1941 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
1942defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
1943 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begemanc2ca5f62008-05-13 17:52:09 +00001944defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Chengf90f8f82008-05-03 00:52:09 +00001945 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001946
Evan Chengf90f8f82008-05-03 00:52:09 +00001947defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
1948 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemand66fc342008-05-13 01:47:52 +00001949defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Chengf90f8f82008-05-03 00:52:09 +00001950 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001951
1952// 128-bit logical shifts.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001953let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001954 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00001955 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001956 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001957 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00001958 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001959 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001960 // PSRADQri doesn't exist in SSE[1-3].
1961}
1962
1963let Predicates = [HasSSE2] in {
1964 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1965 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1966 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1967 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Bill Wendling314ee052008-10-02 05:56:52 +00001968 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
1969 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
1970 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
1971 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001972 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
1973 (v2f64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Evan Chengdea99362008-05-29 08:22:04 +00001974
1975 // Shift up / down and insert zero's.
1976 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
1977 (v2i64 (PSLLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
1978 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
1979 (v2i64 (PSRLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001980}
1981
1982// Logical
1983defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1984defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1985defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1986
Evan Cheng3ea4d672008-03-05 08:19:16 +00001987let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001988 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001989 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001990 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001991 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1992 VR128:$src2)))]>;
1993
1994 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001995 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001996 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001997 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7dc19012007-08-02 21:17:01 +00001998 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001999}
2000
2001// SSE2 Integer comparison
2002defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
2003defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
2004defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
2005defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2006defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2007defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
2008
Nate Begeman03605a02008-07-17 16:51:19 +00002009def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002010 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002011def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002012 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002013def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002014 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002015def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002016 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002017def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002018 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002019def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002020 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2021
Nate Begeman03605a02008-07-17 16:51:19 +00002022def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002023 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002024def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002025 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002026def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002027 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002028def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002029 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002030def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002031 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002032def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002033 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2034
2035
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002036// Pack instructions
2037defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2038defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2039defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
2040
2041// Shuffle and unpack instructions
2042def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002043 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002044 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002045 [(set VR128:$dst, (v4i32 (pshufd:$src2
2046 VR128:$src1, (undef))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002047def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002048 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002049 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002050 [(set VR128:$dst, (v4i32 (pshufd:$src2
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002051 (bc_v4i32(memopv2i64 addr:$src1)),
2052 (undef))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002053
2054// SSE2 with ImmT == Imm8 and XS prefix.
2055def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002056 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002057 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002058 [(set VR128:$dst, (v8i16 (pshufhw:$src2 VR128:$src1,
2059 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002060 XS, Requires<[HasSSE2]>;
2061def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002062 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002063 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002064 [(set VR128:$dst, (v8i16 (pshufhw:$src2
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002065 (bc_v8i16 (memopv2i64 addr:$src1)),
2066 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002067 XS, Requires<[HasSSE2]>;
2068
2069// SSE2 with ImmT == Imm8 and XD prefix.
2070def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Nate Begeman543d2142009-04-27 18:41:29 +00002071 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002072 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002073 [(set VR128:$dst, (v8i16 (pshuflw:$src2 VR128:$src1,
2074 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002075 XD, Requires<[HasSSE2]>;
2076def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Nate Begeman543d2142009-04-27 18:41:29 +00002077 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002078 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002079 [(set VR128:$dst, (v8i16 (pshuflw:$src2
2080 (bc_v8i16 (memopv2i64 addr:$src1)),
2081 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002082 XD, Requires<[HasSSE2]>;
2083
2084
Evan Cheng3ea4d672008-03-05 08:19:16 +00002085let Constraints = "$src1 = $dst" in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002086 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002087 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002088 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002089 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002090 (v16i8 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002091 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002092 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002093 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002094 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002095 (unpckl VR128:$src1,
2096 (bc_v16i8 (memopv2i64 addr:$src2))))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002097 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002098 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002099 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002100 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002101 (v8i16 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002102 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002103 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002104 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002105 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002106 (unpckl VR128:$src1,
2107 (bc_v8i16 (memopv2i64 addr:$src2))))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002108 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002109 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002110 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002111 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002112 (v4i32 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002113 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002114 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002115 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002116 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002117 (unpckl VR128:$src1,
2118 (bc_v4i32 (memopv2i64 addr:$src2))))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002119 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002120 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002121 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002122 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002123 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002124 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002125 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002126 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002127 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002128 (v2i64 (unpckl VR128:$src1,
2129 (memopv2i64 addr:$src2))))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002130
2131 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002132 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002133 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002134 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002135 (v16i8 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002136 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002137 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002138 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002139 [(set VR128:$dst,
2140 (unpckh VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +00002141 (bc_v16i8 (memopv2i64 addr:$src2))))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002142 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002143 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002144 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002145 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002146 (v8i16 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002147 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002148 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002149 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002150 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002151 (unpckh VR128:$src1,
2152 (bc_v8i16 (memopv2i64 addr:$src2))))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002153 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002154 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002155 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002156 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002157 (v4i32 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002158 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002159 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002160 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002161 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002162 (unpckh VR128:$src1,
2163 (bc_v4i32 (memopv2i64 addr:$src2))))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002164 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002165 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002166 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002167 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002168 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002169 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002170 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002171 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002172 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002173 (v2i64 (unpckh VR128:$src1,
2174 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002175}
2176
2177// Extract / Insert
2178def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002179 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002180 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002181 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begemand77e59e2008-02-11 04:19:36 +00002182 imm:$src2))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +00002183let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002184 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002185 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002186 GR32:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002187 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002188 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002189 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002190 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002191 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002192 i16mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002193 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002194 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002195 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2196 imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002197}
2198
2199// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002200def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002201 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002202 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2203
2204// Conditional store
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002205let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +00002206def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +00002207 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002208 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002209
Evan Cheng430de082009-02-10 22:06:28 +00002210let Uses = [RDI] in
2211def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2212 "maskmovdqu\t{$mask, $src|$src, $mask}",
2213 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2214
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002215// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00002216def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002217 "movntpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002218 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002219def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002220 "movntdq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002221 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002222def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002223 "movnti\t{$src, $dst|$dst, $src}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002224 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002225 TB, Requires<[HasSSE2]>;
2226
2227// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002228def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002229 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002230 TB, Requires<[HasSSE2]>;
2231
2232// Load, store, and memory fence
Evan Cheng5d0d34e2008-10-17 17:14:20 +00002233def LFENCE : I<0xAE, MRM5r, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002234 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Evan Cheng5d0d34e2008-10-17 17:14:20 +00002235def MFENCE : I<0xAE, MRM6r, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002236 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2237
Andrew Lenharth785610d2008-02-16 01:24:58 +00002238//TODO: custom lower this so as to never even generate the noop
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002239def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
Andrew Lenharth785610d2008-02-16 01:24:58 +00002240 (i8 0)), (NOOP)>;
2241def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2242def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002243def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
Andrew Lenharth785610d2008-02-16 01:24:58 +00002244 (i8 1)), (MFENCE)>;
2245
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002246// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman5574cc72008-12-03 18:15:48 +00002247// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman37eb6c82008-12-03 05:21:24 +00002248// load of an all-ones value if folding it would be beneficial.
Daniel Dunbara0e62002009-08-11 22:17:52 +00002249let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
2250 isCodeGenOnly = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002251 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002252 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +00002253 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002254
2255// FR64 to 128-bit vector conversion.
Evan Chengbd0ca9c2009-02-05 08:42:55 +00002256let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002257def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002258 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002259 [(set VR128:$dst,
2260 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002261def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002262 "movsd\t{$src, $dst|$dst, $src}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002263 [(set VR128:$dst,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002264 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2265
Evan Chengb783fa32007-07-19 01:14:50 +00002266def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002267 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002268 [(set VR128:$dst,
2269 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002270def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002271 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002272 [(set VR128:$dst,
2273 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2274
Evan Chengb783fa32007-07-19 01:14:50 +00002275def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002276 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002277 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2278
Evan Chengb783fa32007-07-19 01:14:50 +00002279def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002280 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002281 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2282
2283// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002284def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002285 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002286 [(set VR128:$dst,
2287 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2288 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002289def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002290 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002291 [(store (i64 (vector_extract (v2i64 VR128:$src),
2292 (iPTR 0))), addr:$dst)]>;
2293
2294// FIXME: may not be able to eliminate this movss with coalescing the src and
2295// dest register classes are different. We really want to write this pattern
2296// like this:
2297// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2298// (f32 FR32:$src)>;
Evan Chengbd0ca9c2009-02-05 08:42:55 +00002299let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002300def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002301 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002302 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2303 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002304def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002305 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002306 [(store (f64 (vector_extract (v2f64 VR128:$src),
2307 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002308def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002309 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002310 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2311 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002312def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002313 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002314 [(store (i32 (vector_extract (v4i32 VR128:$src),
2315 (iPTR 0))), addr:$dst)]>;
2316
Evan Chengb783fa32007-07-19 01:14:50 +00002317def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002318 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002319 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002320def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002321 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002322 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2323
2324
2325// Move to lower bits of a VR128, leaving upper bits alone.
2326// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002327let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00002328 let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002329 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002330 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002331 "movsd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002332
2333 let AddedComplexity = 15 in
2334 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002335 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002336 "movsd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002337 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002338 (v2f64 (movl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002339}
2340
2341// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002342def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002343 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002344 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2345
2346// Move to lower bits of a VR128 and zeroing upper bits.
2347// Loading from memory automatically zeroing upper bits.
Evan Chengd743a5f2008-05-10 00:59:18 +00002348let AddedComplexity = 20 in {
2349def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
2350 "movsd\t{$src, $dst|$dst, $src}",
2351 [(set VR128:$dst,
2352 (v2f64 (X86vzmovl (v2f64 (scalar_to_vector
2353 (loadf64 addr:$src))))))]>;
Evan Cheng40ee6e52008-05-08 00:57:18 +00002354
Evan Cheng056afe12008-05-20 18:24:47 +00002355def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2356 (MOVZSD2PDrm addr:$src)>;
2357def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
Evan Chengd743a5f2008-05-10 00:59:18 +00002358 (MOVZSD2PDrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002359def : Pat<(v2f64 (X86vzload addr:$src)), (MOVZSD2PDrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002360}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002361
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002362// movd / movq to XMM register zero-extends
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002363let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002364def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002365 "movd\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002366 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002367 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002368// This is X86-64 only.
2369def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2370 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002371 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002372 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002373}
2374
2375let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002376def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002377 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002378 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002379 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002380 (loadi32 addr:$src))))))]>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002381
2382def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2383 (MOVZDI2PDIrm addr:$src)>;
2384def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2385 (MOVZDI2PDIrm addr:$src)>;
Duncan Sands2418bec2008-06-13 19:07:40 +00002386def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2387 (MOVZDI2PDIrm addr:$src)>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002388
Evan Chengb783fa32007-07-19 01:14:50 +00002389def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002390 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002391 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002392 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002393 (loadi64 addr:$src))))))]>, XS,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002394 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002395
Evan Cheng3ad16c42008-05-22 18:56:56 +00002396def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2397 (MOVZQI2PQIrm addr:$src)>;
2398def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2399 (MOVZQI2PQIrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002400def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002401}
Evan Chenge9b9c672008-05-09 21:53:03 +00002402
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002403// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2404// IA32 document. movq xmm1, xmm2 does clear the high bits.
2405let AddedComplexity = 15 in
2406def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2407 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002408 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002409 XS, Requires<[HasSSE2]>;
2410
Evan Cheng056afe12008-05-20 18:24:47 +00002411let AddedComplexity = 20 in {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002412def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2413 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002414 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng056afe12008-05-20 18:24:47 +00002415 (loadv2i64 addr:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002416 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002417
Evan Cheng056afe12008-05-20 18:24:47 +00002418def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2419 (MOVZPQILo2PQIrm addr:$src)>;
2420}
2421
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002422//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002423// SSE3 Instructions
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002424//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002425
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002426// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002427def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002428 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002429 [(set VR128:$dst, (v4f32 (movshdup
2430 VR128:$src, (undef))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002431def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002432 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002433 [(set VR128:$dst, (movshdup
2434 (memopv4f32 addr:$src), (undef)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002435
Evan Chengb783fa32007-07-19 01:14:50 +00002436def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002437 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002438 [(set VR128:$dst, (v4f32 (movsldup
2439 VR128:$src, (undef))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002440def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002441 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002442 [(set VR128:$dst, (movsldup
2443 (memopv4f32 addr:$src), (undef)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002444
Evan Chengb783fa32007-07-19 01:14:50 +00002445def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002446 "movddup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002447 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002448def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002449 "movddup\t{$src, $dst|$dst, $src}",
Evan Chenga2497eb2008-09-25 20:50:48 +00002450 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002451 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
2452 (undef))))]>;
Evan Chenga2497eb2008-09-25 20:50:48 +00002453
Nate Begeman543d2142009-04-27 18:41:29 +00002454def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
2455 (undef)),
Evan Chenga2497eb2008-09-25 20:50:48 +00002456 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanb44aad72009-04-29 22:47:44 +00002457
2458let AddedComplexity = 5 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002459def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Chenga2497eb2008-09-25 20:50:48 +00002460 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanb44aad72009-04-29 22:47:44 +00002461def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
2462 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2463def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
2464 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2465def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
2466 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2467}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002468
2469// Arithmetic
Evan Cheng3ea4d672008-03-05 08:19:16 +00002470let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002471 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002472 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002473 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002474 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2475 VR128:$src2))]>;
2476 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002477 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002478 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002479 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002480 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002481 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002482 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002483 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002484 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2485 VR128:$src2))]>;
2486 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002487 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002488 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002489 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002490 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002491}
2492
Evan Chengb783fa32007-07-19 01:14:50 +00002493def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002494 "lddqu\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002495 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2496
2497// Horizontal ops
2498class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002499 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002500 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002501 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2502class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002503 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002504 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002505 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002506class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002507 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002508 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002509 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2510class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002511 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002512 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002513 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002514
Evan Cheng3ea4d672008-03-05 08:19:16 +00002515let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002516 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2517 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2518 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2519 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2520 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2521 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2522 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2523 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2524}
2525
2526// Thread synchronization
Bill Wendling6ee76552009-05-28 23:40:46 +00002527def MONITOR : I<0x01, MRM1r, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002528 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Bill Wendling6ee76552009-05-28 23:40:46 +00002529def MWAIT : I<0x01, MRM1r, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002530 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2531
2532// vector_shuffle v1, <undef> <1, 1, 3, 3>
2533let AddedComplexity = 15 in
Nate Begeman543d2142009-04-27 18:41:29 +00002534def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002535 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2536let AddedComplexity = 20 in
Nate Begeman543d2142009-04-27 18:41:29 +00002537def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002538 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2539
2540// vector_shuffle v1, <undef> <0, 0, 2, 2>
2541let AddedComplexity = 15 in
Nate Begeman543d2142009-04-27 18:41:29 +00002542 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002543 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2544let AddedComplexity = 20 in
Nate Begeman543d2142009-04-27 18:41:29 +00002545 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002546 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2547
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002548//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002549// SSSE3 Instructions
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002550//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002551
Bill Wendling98680292007-08-10 06:22:27 +00002552/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002553multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2554 Intrinsic IntId64, Intrinsic IntId128> {
2555 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2556 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2557 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002558
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002559 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2560 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2561 [(set VR64:$dst,
2562 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2563
2564 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2565 (ins VR128:$src),
2566 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2567 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2568 OpSize;
2569
2570 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2571 (ins i128mem:$src),
2572 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2573 [(set VR128:$dst,
2574 (IntId128
2575 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002576}
2577
Bill Wendling98680292007-08-10 06:22:27 +00002578/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002579multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2580 Intrinsic IntId64, Intrinsic IntId128> {
2581 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2582 (ins VR64:$src),
2583 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2584 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002585
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002586 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2587 (ins i64mem:$src),
2588 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2589 [(set VR64:$dst,
2590 (IntId64
2591 (bitconvert (memopv4i16 addr:$src))))]>;
2592
2593 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2594 (ins VR128:$src),
2595 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2596 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2597 OpSize;
2598
2599 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2600 (ins i128mem:$src),
2601 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2602 [(set VR128:$dst,
2603 (IntId128
2604 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002605}
2606
2607/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002608multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2609 Intrinsic IntId64, Intrinsic IntId128> {
2610 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2611 (ins VR64:$src),
2612 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2613 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002614
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002615 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2616 (ins i64mem:$src),
2617 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2618 [(set VR64:$dst,
2619 (IntId64
2620 (bitconvert (memopv2i32 addr:$src))))]>;
2621
2622 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2623 (ins VR128:$src),
2624 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2625 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2626 OpSize;
2627
2628 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2629 (ins i128mem:$src),
2630 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2631 [(set VR128:$dst,
2632 (IntId128
2633 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002634}
2635
2636defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2637 int_x86_ssse3_pabs_b,
2638 int_x86_ssse3_pabs_b_128>;
2639defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2640 int_x86_ssse3_pabs_w,
2641 int_x86_ssse3_pabs_w_128>;
2642defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2643 int_x86_ssse3_pabs_d,
2644 int_x86_ssse3_pabs_d_128>;
2645
2646/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002647let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002648 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2649 Intrinsic IntId64, Intrinsic IntId128,
2650 bit Commutable = 0> {
2651 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2652 (ins VR64:$src1, VR64:$src2),
2653 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2654 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2655 let isCommutable = Commutable;
2656 }
2657 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2658 (ins VR64:$src1, i64mem:$src2),
2659 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2660 [(set VR64:$dst,
2661 (IntId64 VR64:$src1,
2662 (bitconvert (memopv8i8 addr:$src2))))]>;
2663
2664 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2665 (ins VR128:$src1, VR128:$src2),
2666 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2667 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2668 OpSize {
2669 let isCommutable = Commutable;
2670 }
2671 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2672 (ins VR128:$src1, i128mem:$src2),
2673 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2674 [(set VR128:$dst,
2675 (IntId128 VR128:$src1,
2676 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2677 }
2678}
2679
2680/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002681let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002682 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2683 Intrinsic IntId64, Intrinsic IntId128,
2684 bit Commutable = 0> {
2685 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2686 (ins VR64:$src1, VR64:$src2),
2687 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2688 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2689 let isCommutable = Commutable;
2690 }
2691 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2692 (ins VR64:$src1, i64mem:$src2),
2693 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2694 [(set VR64:$dst,
2695 (IntId64 VR64:$src1,
2696 (bitconvert (memopv4i16 addr:$src2))))]>;
2697
2698 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2699 (ins VR128:$src1, VR128:$src2),
2700 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2701 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2702 OpSize {
2703 let isCommutable = Commutable;
2704 }
2705 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2706 (ins VR128:$src1, i128mem:$src2),
2707 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2708 [(set VR128:$dst,
2709 (IntId128 VR128:$src1,
2710 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2711 }
2712}
2713
2714/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002715let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002716 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2717 Intrinsic IntId64, Intrinsic IntId128,
2718 bit Commutable = 0> {
2719 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2720 (ins VR64:$src1, VR64:$src2),
2721 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2722 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2723 let isCommutable = Commutable;
2724 }
2725 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2726 (ins VR64:$src1, i64mem:$src2),
2727 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2728 [(set VR64:$dst,
2729 (IntId64 VR64:$src1,
2730 (bitconvert (memopv2i32 addr:$src2))))]>;
2731
2732 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2733 (ins VR128:$src1, VR128:$src2),
2734 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2735 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2736 OpSize {
2737 let isCommutable = Commutable;
2738 }
2739 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2740 (ins VR128:$src1, i128mem:$src2),
2741 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2742 [(set VR128:$dst,
2743 (IntId128 VR128:$src1,
2744 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2745 }
2746}
2747
2748defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2749 int_x86_ssse3_phadd_w,
Evan Cheng944e4412008-06-16 21:16:24 +00002750 int_x86_ssse3_phadd_w_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002751defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2752 int_x86_ssse3_phadd_d,
Evan Cheng944e4412008-06-16 21:16:24 +00002753 int_x86_ssse3_phadd_d_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002754defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2755 int_x86_ssse3_phadd_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002756 int_x86_ssse3_phadd_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002757defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2758 int_x86_ssse3_phsub_w,
2759 int_x86_ssse3_phsub_w_128>;
2760defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2761 int_x86_ssse3_phsub_d,
2762 int_x86_ssse3_phsub_d_128>;
2763defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2764 int_x86_ssse3_phsub_sw,
2765 int_x86_ssse3_phsub_sw_128>;
2766defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2767 int_x86_ssse3_pmadd_ub_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002768 int_x86_ssse3_pmadd_ub_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002769defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2770 int_x86_ssse3_pmul_hr_sw,
2771 int_x86_ssse3_pmul_hr_sw_128, 1>;
2772defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2773 int_x86_ssse3_pshuf_b,
2774 int_x86_ssse3_pshuf_b_128>;
2775defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2776 int_x86_ssse3_psign_b,
2777 int_x86_ssse3_psign_b_128>;
2778defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2779 int_x86_ssse3_psign_w,
2780 int_x86_ssse3_psign_w_128>;
Evan Chengabfed472009-05-28 18:48:53 +00002781defm PSIGND : SS3I_binop_rm_int_32<0x0A, "psignd",
Bill Wendling98680292007-08-10 06:22:27 +00002782 int_x86_ssse3_psign_d,
2783 int_x86_ssse3_psign_d_128>;
2784
Evan Cheng3ea4d672008-03-05 08:19:16 +00002785let Constraints = "$src1 = $dst" in {
Bill Wendling1dc817c2007-08-10 09:00:17 +00002786 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2787 (ins VR64:$src1, VR64:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002788 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002789 [(set VR64:$dst,
2790 (int_x86_ssse3_palign_r
2791 VR64:$src1, VR64:$src2,
2792 imm:$src3))]>;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002793 def PALIGNR64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002794 (ins VR64:$src1, i64mem:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002795 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002796 [(set VR64:$dst,
2797 (int_x86_ssse3_palign_r
2798 VR64:$src1,
2799 (bitconvert (memopv2i32 addr:$src2)),
2800 imm:$src3))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002801
Bill Wendling1dc817c2007-08-10 09:00:17 +00002802 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2803 (ins VR128:$src1, VR128:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002804 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002805 [(set VR128:$dst,
2806 (int_x86_ssse3_palign_r_128
2807 VR128:$src1, VR128:$src2,
2808 imm:$src3))]>, OpSize;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002809 def PALIGNR128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002810 (ins VR128:$src1, i128mem:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002811 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002812 [(set VR128:$dst,
2813 (int_x86_ssse3_palign_r_128
2814 VR128:$src1,
2815 (bitconvert (memopv4i32 addr:$src2)),
2816 imm:$src3))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002817}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002818
Nate Begeman2c87c422009-02-23 08:49:38 +00002819def : Pat<(X86pshufb VR128:$src, VR128:$mask),
2820 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
2821def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
2822 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
2823
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002824//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002825// Non-Instruction Patterns
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002826//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002827
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002828// extload f32 -> f64. This matches load+fextend because we have a hack in
2829// the isel (PreprocessForFPConvert) that can introduce loads after dag
2830// combine.
Chris Lattnerdec9cb52008-01-24 08:07:48 +00002831// Since these loads aren't folded into the fextend, we have to match it
2832// explicitly here.
2833let Predicates = [HasSSE2] in
2834 def : Pat<(fextend (loadf32 addr:$src)),
2835 (CVTSS2SDrm addr:$src)>;
2836
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002837// bit_convert
2838let Predicates = [HasSSE2] in {
2839 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2840 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2841 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2842 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2843 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2844 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2845 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2846 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2847 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2848 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2849 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2850 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2851 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2852 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2853 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2854 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2855 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2856 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2857 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2858 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2859 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2860 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2861 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2862 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2863 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2864 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2865 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2866 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2867 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2868 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2869}
2870
2871// Move scalar to XMM zero-extended
2872// movd to XMM register zero-extends
2873let AddedComplexity = 15 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002874// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chenge9b9c672008-05-09 21:53:03 +00002875def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002876 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002877def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002878 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE1]>;
Evan Chenge259e872008-05-09 23:37:55 +00002879def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002880 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Evan Cheng7fe0ff02008-07-10 01:08:23 +00002881def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002882 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002883}
2884
2885// Splat v2f64 / v2i64
2886let AddedComplexity = 10 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002887def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002888 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002889def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002890 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002891def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002892 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002893def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002894 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2895}
2896
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002897// Special unary SHUFPSrri case.
Nate Begeman543d2142009-04-27 18:41:29 +00002898def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
2899 (SHUFPSrri VR128:$src1, VR128:$src1,
2900 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002901 Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002902let AddedComplexity = 5 in
2903def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
2904 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
2905 Requires<[HasSSE2]>;
Dan Gohman7dc19012007-08-02 21:17:01 +00002906// Special unary SHUFPDrri case.
Nate Begeman543d2142009-04-27 18:41:29 +00002907def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002908 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +00002909 (SHUFFLE_get_shuf_imm VR128:$src3))>,
2910 Requires<[HasSSE2]>;
2911// Special unary SHUFPDrri case.
2912def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002913 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +00002914 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7dc19012007-08-02 21:17:01 +00002915 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002916// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman543d2142009-04-27 18:41:29 +00002917def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
2918 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002919 Requires<[HasSSE2]>;
Evan Cheng13559d62008-09-26 23:41:32 +00002920
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002921// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman543d2142009-04-27 18:41:29 +00002922def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002923 (SHUFPSrri VR128:$src1, VR128:$src2,
Nate Begeman543d2142009-04-27 18:41:29 +00002924 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002925 Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002926def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002927 (SHUFPSrmi VR128:$src1, addr:$src2,
Nate Begeman543d2142009-04-27 18:41:29 +00002928 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002929 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002930// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman543d2142009-04-27 18:41:29 +00002931def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002932 (SHUFPDrri VR128:$src1, VR128:$src2,
Nate Begeman543d2142009-04-27 18:41:29 +00002933 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002934 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002935
2936// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00002937let AddedComplexity = 15 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002938def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
2939 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00002940 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002941def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
2942 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00002943 Requires<[OptForSpeed, HasSSE2]>;
2944}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002945let AddedComplexity = 10 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002946def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00002947 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002948def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002949 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002950def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002951 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002952def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00002953 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002954}
2955
2956// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00002957let AddedComplexity = 15 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002958def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
2959 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00002960 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002961def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
2962 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00002963 Requires<[OptForSpeed, HasSSE2]>;
2964}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002965let AddedComplexity = 10 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002966def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00002967 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002968def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002969 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002970def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002971 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002972def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00002973 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002974}
2975
Evan Cheng13559d62008-09-26 23:41:32 +00002976let AddedComplexity = 20 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002977// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begeman543d2142009-04-27 18:41:29 +00002978def : Pat<(v4i32 (movhp VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002979 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
2980
2981// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman543d2142009-04-27 18:41:29 +00002982def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002983 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
2984
2985// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman543d2142009-04-27 18:41:29 +00002986def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002987 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman543d2142009-04-27 18:41:29 +00002988def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002989 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2990}
2991
2992let AddedComplexity = 20 in {
2993// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2994// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Nate Begeman543d2142009-04-27 18:41:29 +00002995def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002996 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002997def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002998 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002999def : Pat<(v4f32 (movhp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003000 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003001def : Pat<(v2f64 (movhp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003002 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3003
Nate Begeman543d2142009-04-27 18:41:29 +00003004def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003005 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003006def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003007 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003008def : Pat<(v4i32 (movhp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003009 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003010def : Pat<(v2i64 (movhp VR128:$src1, (load addr:$src2))),
Evan Cheng1ff2ea52008-05-23 18:00:18 +00003011 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003012}
3013
Evan Cheng2b2a7012008-05-23 21:23:16 +00003014// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
3015// (store (vector_shuffle (load addr), v2, <0, 1, 4, 5>), addr) using MOVHPS
Nate Begeman543d2142009-04-27 18:41:29 +00003016def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003017 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003018def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003019 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003020def : Pat<(store (v4f32 (movhp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003021 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003022def : Pat<(store (v2f64 (movhp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003023 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3024
Nate Begeman543d2142009-04-27 18:41:29 +00003025def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3026 addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003027 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003028def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003029 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003030def : Pat<(store (v4i32 (movhp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3031 addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003032 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003033def : Pat<(store (v2i64 (movhp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003034 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3035
3036
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003037let AddedComplexity = 15 in {
3038// Setting the lowest element in the vector.
Nate Begeman543d2142009-04-27 18:41:29 +00003039def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003040 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003041def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003042 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3043
3044// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
Nate Begeman543d2142009-04-27 18:41:29 +00003045def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003046 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003047def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003048 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3049}
3050
Eli Friedman27d19742009-06-19 07:00:55 +00003051// vector_shuffle v1, v2 <4, 5, 2, 3> using SHUFPSrri (we prefer movsd, but
3052// fall back to this for SSE1)
3053def : Pat<(v4f32 (movlp:$src3 VR128:$src1, (v4f32 VR128:$src2))),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003054 (SHUFPSrri VR128:$src2, VR128:$src1,
Eli Friedman27d19742009-06-19 07:00:55 +00003055 (SHUFFLE_get_shuf_imm VR128:$src3))>, Requires<[HasSSE1]>;
3056
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003057// Set lowest element and zero upper elements.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003058let AddedComplexity = 15 in
Nate Begeman543d2142009-04-27 18:41:29 +00003059def : Pat<(v2f64 (movl immAllZerosV_bc, VR128:$src)),
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003060 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00003061def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengd09a8a02008-05-08 22:35:02 +00003062 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003063
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003064// Some special case pandn patterns.
3065def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3066 VR128:$src2)),
3067 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3068def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3069 VR128:$src2)),
3070 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3071def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3072 VR128:$src2)),
3073 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3074
3075def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003076 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003077 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3078def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003079 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003080 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3081def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003082 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003083 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3084
Nate Begeman78246ca2007-11-17 03:58:34 +00003085// vector -> vector casts
3086def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3087 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3088def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3089 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedman7fa52ca2008-09-05 23:07:03 +00003090def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3091 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3092def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3093 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman78246ca2007-11-17 03:58:34 +00003094
Evan Cheng51a49b22007-07-20 00:27:43 +00003095// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohman11821702007-07-27 17:16:43 +00003096def : Pat<(alignedloadv4i32 addr:$src),
3097 (MOVAPSrm addr:$src)>, Requires<[HasSSE1]>;
3098def : Pat<(loadv4i32 addr:$src),
3099 (MOVUPSrm addr:$src)>, Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00003100def : Pat<(alignedloadv2i64 addr:$src),
3101 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
3102def : Pat<(loadv2i64 addr:$src),
3103 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
3104
3105def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3106 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3107def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3108 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3109def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3110 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3111def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3112 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3113def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3114 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3115def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3116 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3117def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3118 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3119def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3120 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003121
Nate Begemanb2975562008-02-03 07:18:54 +00003122//===----------------------------------------------------------------------===//
3123// SSE4.1 Instructions
3124//===----------------------------------------------------------------------===//
3125
Dale Johannesena7d2b442008-10-10 23:51:03 +00003126multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begemanb2975562008-02-03 07:18:54 +00003127 string OpcodeStr,
Nate Begemanb2975562008-02-03 07:18:54 +00003128 Intrinsic V4F32Int,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003129 Intrinsic V2F64Int> {
Nate Begemanb2975562008-02-03 07:18:54 +00003130 // Intrinsic operation, reg.
Nate Begemanb2975562008-02-03 07:18:54 +00003131 // Vector intrinsic operation, reg
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003132 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003133 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003134 !strconcat(OpcodeStr,
3135 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003136 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3137 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003138
3139 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003140 def PSm_Int : SS4AIi8<opcps, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003141 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003142 !strconcat(OpcodeStr,
3143 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003144 [(set VR128:$dst,
3145 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003146 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003147
Nate Begemanb2975562008-02-03 07:18:54 +00003148 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003149 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003150 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003151 !strconcat(OpcodeStr,
3152 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003153 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3154 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003155
3156 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003157 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003158 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003159 !strconcat(OpcodeStr,
3160 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003161 [(set VR128:$dst,
3162 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003163 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003164}
3165
Dale Johannesena7d2b442008-10-10 23:51:03 +00003166let Constraints = "$src1 = $dst" in {
3167multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3168 string OpcodeStr,
3169 Intrinsic F32Int,
3170 Intrinsic F64Int> {
3171 // Intrinsic operation, reg.
3172 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003173 (outs VR128:$dst),
Dale Johannesena7d2b442008-10-10 23:51:03 +00003174 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3175 !strconcat(OpcodeStr,
3176 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003177 [(set VR128:$dst,
Dale Johannesena7d2b442008-10-10 23:51:03 +00003178 (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3179 OpSize;
3180
3181 // Intrinsic operation, mem.
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003182 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
3183 (outs VR128:$dst),
Dale Johannesena7d2b442008-10-10 23:51:03 +00003184 (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003185 !strconcat(OpcodeStr,
Dale Johannesena7d2b442008-10-10 23:51:03 +00003186 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003187 [(set VR128:$dst,
Dale Johannesena7d2b442008-10-10 23:51:03 +00003188 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
3189 OpSize;
3190
3191 // Intrinsic operation, reg.
3192 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003193 (outs VR128:$dst),
Dale Johannesena7d2b442008-10-10 23:51:03 +00003194 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3195 !strconcat(OpcodeStr,
3196 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003197 [(set VR128:$dst,
Dale Johannesena7d2b442008-10-10 23:51:03 +00003198 (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3199 OpSize;
3200
3201 // Intrinsic operation, mem.
3202 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003203 (outs VR128:$dst),
Dale Johannesena7d2b442008-10-10 23:51:03 +00003204 (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
3205 !strconcat(OpcodeStr,
3206 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003207 [(set VR128:$dst,
Dale Johannesena7d2b442008-10-10 23:51:03 +00003208 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
3209 OpSize;
3210}
3211}
3212
Nate Begemanb2975562008-02-03 07:18:54 +00003213// FP round - roundss, roundps, roundsd, roundpd
Dale Johannesena7d2b442008-10-10 23:51:03 +00003214defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
3215 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
3216defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
3217 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003218
3219// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3220multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3221 Intrinsic IntId128> {
3222 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3223 (ins VR128:$src),
3224 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3225 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3226 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3227 (ins i128mem:$src),
3228 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3229 [(set VR128:$dst,
3230 (IntId128
3231 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3232}
3233
3234defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3235 int_x86_sse41_phminposuw>;
3236
3237/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003238let Constraints = "$src1 = $dst" in {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003239 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3240 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003241 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3242 (ins VR128:$src1, VR128:$src2),
3243 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3244 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3245 OpSize {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003246 let isCommutable = Commutable;
3247 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003248 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3249 (ins VR128:$src1, i128mem:$src2),
3250 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3251 [(set VR128:$dst,
3252 (IntId128 VR128:$src1,
3253 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003254 }
3255}
3256
3257defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3258 int_x86_sse41_pcmpeqq, 1>;
3259defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3260 int_x86_sse41_packusdw, 0>;
3261defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3262 int_x86_sse41_pminsb, 1>;
3263defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3264 int_x86_sse41_pminsd, 1>;
3265defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3266 int_x86_sse41_pminud, 1>;
3267defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3268 int_x86_sse41_pminuw, 1>;
3269defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3270 int_x86_sse41_pmaxsb, 1>;
3271defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3272 int_x86_sse41_pmaxsd, 1>;
3273defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3274 int_x86_sse41_pmaxud, 1>;
3275defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3276 int_x86_sse41_pmaxuw, 1>;
Nate Begeman72d802a2008-02-04 06:00:24 +00003277
Mon P Wang14edb092008-12-18 21:42:19 +00003278defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq, 1>;
3279
Nate Begeman03605a02008-07-17 16:51:19 +00003280def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
3281 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
3282def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
3283 (PCMPEQQrm VR128:$src1, addr:$src2)>;
3284
Nate Begeman58057962008-02-09 01:38:08 +00003285/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003286let Constraints = "$src1 = $dst" in {
Dan Gohmane3731f52008-05-23 17:49:40 +00003287 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, ValueType OpVT,
3288 SDNode OpNode, Intrinsic IntId128,
3289 bit Commutable = 0> {
Nate Begeman58057962008-02-09 01:38:08 +00003290 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3291 (ins VR128:$src1, VR128:$src2),
3292 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmane3731f52008-05-23 17:49:40 +00003293 [(set VR128:$dst, (OpNode (OpVT VR128:$src1),
3294 VR128:$src2))]>, OpSize {
Nate Begeman58057962008-02-09 01:38:08 +00003295 let isCommutable = Commutable;
3296 }
3297 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3298 (ins VR128:$src1, VR128:$src2),
3299 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3300 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3301 OpSize {
3302 let isCommutable = Commutable;
3303 }
3304 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3305 (ins VR128:$src1, i128mem:$src2),
3306 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3307 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003308 (OpNode VR128:$src1, (memop addr:$src2)))]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003309 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3310 (ins VR128:$src1, i128mem:$src2),
3311 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3312 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003313 (IntId128 VR128:$src1, (memop addr:$src2)))]>,
Nate Begeman58057962008-02-09 01:38:08 +00003314 OpSize;
3315 }
3316}
Dan Gohmane3731f52008-05-23 17:49:40 +00003317defm PMULLD : SS41I_binop_patint<0x40, "pmulld", v4i32, mul,
Nate Begeman58057962008-02-09 01:38:08 +00003318 int_x86_sse41_pmulld, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003319
Evan Cheng78d00612008-03-14 07:39:27 +00003320/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Cheng3ea4d672008-03-05 08:19:16 +00003321let Constraints = "$src1 = $dst" in {
Nate Begeman72d802a2008-02-04 06:00:24 +00003322 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3323 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng78d00612008-03-14 07:39:27 +00003324 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003325 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003326 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003327 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003328 [(set VR128:$dst,
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003329 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3330 OpSize {
Nate Begeman72d802a2008-02-04 06:00:24 +00003331 let isCommutable = Commutable;
3332 }
Evan Cheng78d00612008-03-14 07:39:27 +00003333 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003334 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3335 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003336 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003337 [(set VR128:$dst,
3338 (IntId128 VR128:$src1,
3339 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3340 OpSize;
Nate Begeman72d802a2008-02-04 06:00:24 +00003341 }
3342}
3343
3344defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3345 int_x86_sse41_blendps, 0>;
3346defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3347 int_x86_sse41_blendpd, 0>;
3348defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3349 int_x86_sse41_pblendw, 0>;
3350defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3351 int_x86_sse41_dpps, 1>;
3352defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3353 int_x86_sse41_dppd, 1>;
3354defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
Evan Cheng81ed9852008-06-16 20:25:59 +00003355 int_x86_sse41_mpsadbw, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003356
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003357
Evan Cheng78d00612008-03-14 07:39:27 +00003358/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003359let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanb4e9a042008-02-10 18:47:57 +00003360 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3361 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3362 (ins VR128:$src1, VR128:$src2),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003363 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003364 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3365 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3366 OpSize;
3367
3368 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3369 (ins VR128:$src1, i128mem:$src2),
3370 !strconcat(OpcodeStr,
3371 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3372 [(set VR128:$dst,
3373 (IntId VR128:$src1,
3374 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3375 }
3376}
3377
3378defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3379defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3380defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3381
3382
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003383multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3384 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3385 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3386 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3387
3388 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3389 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003390 [(set VR128:$dst,
3391 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3392 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003393}
3394
3395defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3396defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3397defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3398defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3399defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3400defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3401
Evan Cheng56ec77b2008-09-24 23:27:55 +00003402// Common patterns involving scalar load.
3403def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3404 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3405def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3406 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3407
3408def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3409 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3410def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
3411 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3412
3413def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
3414 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3415def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
3416 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3417
3418def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
3419 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3420def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
3421 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3422
3423def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
3424 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3425def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
3426 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3427
3428def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
3429 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3430def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
3431 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3432
3433
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003434multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3435 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3436 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3437 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3438
3439 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3440 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003441 [(set VR128:$dst,
3442 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
3443 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003444}
3445
3446defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3447defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3448defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3449defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3450
Evan Cheng56ec77b2008-09-24 23:27:55 +00003451// Common patterns involving scalar load
3452def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003453 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003454def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003455 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003456
3457def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003458 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003459def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003460 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003461
3462
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003463multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3464 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3465 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3466 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3467
Evan Cheng56ec77b2008-09-24 23:27:55 +00003468 // Expecting a i16 load any extended to i32 value.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003469 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3470 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003471 [(set VR128:$dst, (IntId (bitconvert
3472 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
3473 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003474}
3475
3476defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
Eli Friedman75a89d62009-06-06 05:55:37 +00003477defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovzxbq", int_x86_sse41_pmovzxbq>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003478
Evan Cheng56ec77b2008-09-24 23:27:55 +00003479// Common patterns involving scalar load
3480def : Pat<(int_x86_sse41_pmovsxbq
3481 (bitconvert (v4i32 (X86vzmovl
3482 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003483 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003484
3485def : Pat<(int_x86_sse41_pmovzxbq
3486 (bitconvert (v4i32 (X86vzmovl
3487 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003488 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003489
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003490
Nate Begemand77e59e2008-02-11 04:19:36 +00003491/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3492multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003493 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003494 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003495 !strconcat(OpcodeStr,
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003496 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003497 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3498 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003499 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003500 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003501 !strconcat(OpcodeStr,
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003502 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003503 []>, OpSize;
3504// FIXME:
3505// There's an AssertZext in the way of writing the store pattern
3506// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003507}
3508
Nate Begemand77e59e2008-02-11 04:19:36 +00003509defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003510
Nate Begemand77e59e2008-02-11 04:19:36 +00003511
3512/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3513multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003514 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemand77e59e2008-02-11 04:19:36 +00003515 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003516 !strconcat(OpcodeStr,
Nate Begemand77e59e2008-02-11 04:19:36 +00003517 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3518 []>, OpSize;
3519// FIXME:
3520// There's an AssertZext in the way of writing the store pattern
3521// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3522}
3523
3524defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3525
3526
3527/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3528multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003529 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003530 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003531 !strconcat(OpcodeStr,
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003532 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3533 [(set GR32:$dst,
3534 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003535 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003536 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003537 !strconcat(OpcodeStr,
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003538 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3539 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3540 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003541}
3542
Nate Begemand77e59e2008-02-11 04:19:36 +00003543defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman58057962008-02-09 01:38:08 +00003544
Nate Begemand77e59e2008-02-11 04:19:36 +00003545
Evan Cheng6c249332008-03-24 21:52:23 +00003546/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3547/// destination
Nate Begemand77e59e2008-02-11 04:19:36 +00003548multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003549 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003550 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003551 !strconcat(OpcodeStr,
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003552 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman788db592008-04-16 02:32:24 +00003553 [(set GR32:$dst,
3554 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng6c249332008-03-24 21:52:23 +00003555 OpSize;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003556 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003557 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003558 !strconcat(OpcodeStr,
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003559 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng6c249332008-03-24 21:52:23 +00003560 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003561 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003562}
3563
Nate Begemand77e59e2008-02-11 04:19:36 +00003564defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003565
Dan Gohmana41862a2008-08-08 18:30:21 +00003566// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
3567def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
3568 imm:$src2))),
3569 addr:$dst),
3570 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
3571 Requires<[HasSSE41]>;
3572
Evan Cheng3ea4d672008-03-05 08:19:16 +00003573let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003574 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003575 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003576 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003577 !strconcat(OpcodeStr,
Nate Begemand77e59e2008-02-11 04:19:36 +00003578 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003579 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00003580 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003581 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003582 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3583 !strconcat(OpcodeStr,
3584 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003585 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00003586 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3587 imm:$src3))]>, OpSize;
3588 }
3589}
3590
3591defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3592
Evan Cheng3ea4d672008-03-05 08:19:16 +00003593let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003594 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003595 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003596 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003597 !strconcat(OpcodeStr,
Nate Begemand77e59e2008-02-11 04:19:36 +00003598 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003599 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00003600 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3601 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003602 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003603 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3604 !strconcat(OpcodeStr,
3605 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003606 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00003607 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3608 imm:$src3)))]>, OpSize;
3609 }
3610}
3611
3612defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3613
Eric Christophera0443602009-07-23 02:22:41 +00003614// insertps has a few different modes, there's the first two here below which
3615// are optimized inserts that won't zero arbitrary elements in the destination
3616// vector. The next one matches the intrinsic and could zero arbitrary elements
3617// in the target vector.
Evan Cheng3ea4d672008-03-05 08:19:16 +00003618let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003619 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Eric Christopherefb657e2009-07-24 00:33:09 +00003620 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
3621 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003622 !strconcat(OpcodeStr,
Nate Begemand77e59e2008-02-11 04:19:36 +00003623 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003624 [(set VR128:$dst,
3625 (X86insrtps VR128:$src1, VR128:$src2, imm:$src3))]>,
3626 OpSize;
Eric Christopherefb657e2009-07-24 00:33:09 +00003627 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003628 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3629 !strconcat(OpcodeStr,
3630 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003631 [(set VR128:$dst,
Eric Christopherefb657e2009-07-24 00:33:09 +00003632 (X86insrtps VR128:$src1,
3633 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
Nate Begemand77e59e2008-02-11 04:19:36 +00003634 imm:$src3))]>, OpSize;
3635 }
3636}
3637
Evan Chengc2054be2008-03-26 08:11:49 +00003638defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003639
Eric Christopherefb657e2009-07-24 00:33:09 +00003640def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
3641 (INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>;
3642
Eric Christopher95d79262009-07-29 00:28:05 +00003643// ptest instruction we'll lower to this in X86ISelLowering primarily from
3644// the intel intrinsic that corresponds to this.
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003645let Defs = [EFLAGS] in {
3646def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Eric Christopher95d79262009-07-29 00:28:05 +00003647 "ptest \t{$src2, $src1|$src1, $src2}",
3648 [(X86ptest VR128:$src1, VR128:$src2),
3649 (implicit EFLAGS)]>, OpSize;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003650def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
Eric Christopher95d79262009-07-29 00:28:05 +00003651 "ptest \t{$src2, $src1|$src1, $src2}",
3652 [(X86ptest VR128:$src1, (load addr:$src2)),
3653 (implicit EFLAGS)]>, OpSize;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003654}
3655
3656def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3657 "movntdqa\t{$src, $dst|$dst, $src}",
3658 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>;
Nate Begeman03605a02008-07-17 16:51:19 +00003659
Eric Christopher22a39402009-08-18 22:50:32 +00003660
3661//===----------------------------------------------------------------------===//
3662// SSE4.2 Instructions
3663//===----------------------------------------------------------------------===//
3664
Nate Begeman03605a02008-07-17 16:51:19 +00003665/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
3666let Constraints = "$src1 = $dst" in {
3667 multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
3668 Intrinsic IntId128, bit Commutable = 0> {
3669 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
3670 (ins VR128:$src1, VR128:$src2),
3671 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3672 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3673 OpSize {
3674 let isCommutable = Commutable;
3675 }
3676 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
3677 (ins VR128:$src1, i128mem:$src2),
3678 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3679 [(set VR128:$dst,
3680 (IntId128 VR128:$src1,
3681 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3682 }
3683}
3684
Nate Begeman235666b2008-07-17 17:04:58 +00003685defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman03605a02008-07-17 16:51:19 +00003686
3687def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
3688 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
3689def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
3690 (PCMPGTQrm VR128:$src1, addr:$src2)>;
Eric Christopherb5f948c2009-08-08 21:55:08 +00003691
3692// crc intrinsic instruction
3693// This set of instructions are only rm, the only difference is the size
3694// of r and m.
3695let Constraints = "$src1 = $dst" in {
Eric Christopher85f187b2009-08-10 21:48:58 +00003696 def CRC32m8 : SS42FI<0xF0, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb5f948c2009-08-08 21:55:08 +00003697 (ins GR32:$src1, i8mem:$src2),
3698 "crc32 \t{$src2, $src1|$src1, $src2}",
3699 [(set GR32:$dst,
3700 (int_x86_sse42_crc32_8 GR32:$src1,
3701 (load addr:$src2)))]>, OpSize;
Eric Christopher85f187b2009-08-10 21:48:58 +00003702 def CRC32r8 : SS42FI<0xF0, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb5f948c2009-08-08 21:55:08 +00003703 (ins GR32:$src1, GR8:$src2),
3704 "crc32 \t{$src2, $src1|$src1, $src2}",
3705 [(set GR32:$dst,
Eric Christopher85f187b2009-08-10 21:48:58 +00003706 (int_x86_sse42_crc32_8 GR32:$src1, GR8:$src2))]>,
Eric Christopherb5f948c2009-08-08 21:55:08 +00003707 OpSize;
Eric Christopher85f187b2009-08-10 21:48:58 +00003708 def CRC32m16 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb5f948c2009-08-08 21:55:08 +00003709 (ins GR32:$src1, i16mem:$src2),
3710 "crc32 \t{$src2, $src1|$src1, $src2}",
3711 [(set GR32:$dst,
3712 (int_x86_sse42_crc32_16 GR32:$src1,
3713 (load addr:$src2)))]>,
3714 OpSize;
Eric Christopher85f187b2009-08-10 21:48:58 +00003715 def CRC32r16 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb5f948c2009-08-08 21:55:08 +00003716 (ins GR32:$src1, GR16:$src2),
3717 "crc32 \t{$src2, $src1|$src1, $src2}",
3718 [(set GR32:$dst,
Eric Christopher85f187b2009-08-10 21:48:58 +00003719 (int_x86_sse42_crc32_16 GR32:$src1, GR16:$src2))]>,
Eric Christopherb5f948c2009-08-08 21:55:08 +00003720 OpSize;
Eric Christopher85f187b2009-08-10 21:48:58 +00003721 def CRC32m32 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb5f948c2009-08-08 21:55:08 +00003722 (ins GR32:$src1, i32mem:$src2),
3723 "crc32 \t{$src2, $src1|$src1, $src2}",
3724 [(set GR32:$dst,
3725 (int_x86_sse42_crc32_32 GR32:$src1,
3726 (load addr:$src2)))]>, OpSize;
Eric Christopher85f187b2009-08-10 21:48:58 +00003727 def CRC32r32 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb5f948c2009-08-08 21:55:08 +00003728 (ins GR32:$src1, GR32:$src2),
3729 "crc32 \t{$src2, $src1|$src1, $src2}",
3730 [(set GR32:$dst,
Eric Christopher85f187b2009-08-10 21:48:58 +00003731 (int_x86_sse42_crc32_32 GR32:$src1, GR32:$src2))]>,
Eric Christopherb5f948c2009-08-08 21:55:08 +00003732 OpSize;
Eric Christopher85f187b2009-08-10 21:48:58 +00003733 def CRC64m64 : SS42FI<0xF0, MRMSrcMem, (outs GR64:$dst),
Eric Christopherb5f948c2009-08-08 21:55:08 +00003734 (ins GR64:$src1, i64mem:$src2),
3735 "crc32 \t{$src2, $src1|$src1, $src2}",
3736 [(set GR64:$dst,
3737 (int_x86_sse42_crc32_64 GR64:$src1,
3738 (load addr:$src2)))]>,
3739 OpSize, REX_W;
Eric Christopher85f187b2009-08-10 21:48:58 +00003740 def CRC64r64 : SS42FI<0xF0, MRMSrcReg, (outs GR64:$dst),
Eric Christopherb5f948c2009-08-08 21:55:08 +00003741 (ins GR64:$src1, GR64:$src2),
3742 "crc32 \t{$src2, $src1|$src1, $src2}",
3743 [(set GR64:$dst,
Eric Christopher85f187b2009-08-10 21:48:58 +00003744 (int_x86_sse42_crc32_64 GR64:$src1, GR64:$src2))]>,
Eric Christopherb5f948c2009-08-08 21:55:08 +00003745 OpSize, REX_W;
Eric Christopherb5f948c2009-08-08 21:55:08 +00003746}
Eric Christopher22a39402009-08-18 22:50:32 +00003747
3748// String/text processing instructions.
3749let Defs = [EFLAGS], usesCustomDAGSchedInserter = 1 in {
3750def PCMPISTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
3751 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3752 "#PCMPISTRM128rr PSEUDO!",
3753 [(set VR128:$dst,
3754 (int_x86_sse42_pcmpistrm128 VR128:$src1, VR128:$src2,
3755 imm:$src3))]>, OpSize;
3756def PCMPISTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
3757 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3758 "#PCMPISTRM128rm PSEUDO!",
3759 [(set VR128:$dst,
3760 (int_x86_sse42_pcmpistrm128 VR128:$src1,
3761 (load addr:$src2),
3762 imm:$src3))]>, OpSize;
3763}
3764
3765let Defs = [XMM0, EFLAGS] in {
3766def PCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
3767 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3768 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}",
3769 []>, OpSize;
3770def PCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
3771 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3772 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}",
3773 []>, OpSize;
3774}
3775
3776let Defs = [EFLAGS], Uses = [EAX, EDX],
3777 usesCustomDAGSchedInserter = 1 in {
3778def PCMPESTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
3779 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3780 "#PCMPESTRM128rr PSEUDO!",
3781 [(set VR128:$dst,
3782 (int_x86_sse42_pcmpestrm128 VR128:$src1, EAX,
3783 VR128:$src3,
3784 EDX, imm:$src5))]>, OpSize;
3785def PCMPESTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
3786 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3787 "#PCMPESTRM128rm PSEUDO!",
3788 [(set VR128:$dst,
3789 (int_x86_sse42_pcmpestrm128 VR128:$src1, EAX,
3790 (load addr:$src3),
3791 EDX, imm:$src5))]>, OpSize;
3792}
3793
3794let Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
Sean Callananc5a05b72009-08-20 18:24:27 +00003795def PCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
Eric Christopher22a39402009-08-18 22:50:32 +00003796 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3797 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}",
3798 []>, OpSize;
Sean Callananc5a05b72009-08-20 18:24:27 +00003799def PCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
Eric Christopher22a39402009-08-18 22:50:32 +00003800 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3801 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}",
3802 []>, OpSize;
3803}
3804
3805let Defs = [ECX, EFLAGS] in {
3806 multiclass SS42AI_pcmpistri<Intrinsic IntId128> {
3807 def rr : SS42AI<0x63, MRMSrcReg, (outs),
3808 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3809 "pcmpistri\t{$src3, $src2, $src1|$src1, $src2, $src3}",
3810 [(set ECX,
3811 (IntId128 VR128:$src1, VR128:$src2, imm:$src3)),
3812 (implicit EFLAGS)]>,
3813 OpSize;
3814 def rm : SS42AI<0x63, MRMSrcMem, (outs),
3815 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3816 "pcmpistri\t{$src3, $src2, $src1|$src1, $src2, $src3}",
3817 [(set ECX,
3818 (IntId128 VR128:$src1, (load addr:$src2), imm:$src3)),
3819 (implicit EFLAGS)]>,
3820 OpSize;
3821 }
3822}
3823
3824defm PCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128>;
3825defm PCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128>;
3826defm PCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128>;
3827defm PCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128>;
3828defm PCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128>;
3829defm PCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128>;
3830
3831let Defs = [ECX, EFLAGS] in {
3832let Uses = [EAX, EDX] in {
3833 multiclass SS42AI_pcmpestri<Intrinsic IntId128> {
3834 def rr : SS42AI<0x61, MRMSrcReg, (outs),
3835 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3836 "pcmpestri\t{$src5, $src3, $src1|$src1, $src3, $src5}",
3837 [(set ECX,
3838 (IntId128 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5)),
3839 (implicit EFLAGS)]>,
3840 OpSize;
3841 def rm : SS42AI<0x61, MRMSrcMem, (outs),
3842 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3843 "pcmpestri\t{$src5, $src3, $src1|$src1, $src3, $src5}",
3844 [(set ECX,
3845 (IntId128 VR128:$src1, EAX, (load addr:$src3),
3846 EDX, imm:$src5)),
3847 (implicit EFLAGS)]>,
3848 OpSize;
3849 }
3850}
3851}
3852
3853defm PCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128>;
3854defm PCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128>;
3855defm PCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128>;
3856defm PCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128>;
3857defm PCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128>;
3858defm PCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128>;