blob: 74101c0350a0e907da6b1dccc1c87c4458926a82 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbachf9570122009-05-14 00:46:35 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000048
Evan Chenga8e29892007-01-19 07:51:42 +000049// Node definitions.
50def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000051def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
52
Bill Wendlingc69107c2007-11-13 09:19:02 +000053def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000054 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000055def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000056 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000057
58def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
59 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000060def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
61 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000062def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
63 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
64
Chris Lattner48be23c2008-01-15 22:02:54 +000065def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000066 [SDNPHasChain, SDNPOptInFlag]>;
67
68def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
69 [SDNPInFlag]>;
70def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
71 [SDNPInFlag]>;
72
73def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
74 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
75
76def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
77 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000078def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
79 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
82 [SDNPOutFlag]>;
83
David Goodwinc0309b42009-06-29 15:33:01 +000084def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
85 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000086
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
88
89def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
90def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
91def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000092
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000093def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +000094def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000095
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000096//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000097// ARM Instruction Predicate Definitions.
98//
Anton Korobeynikovbb629622009-06-15 21:46:20 +000099def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
100def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
101def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000102def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000103def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000104def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
105def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
106def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
107def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000108def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
109def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000110def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000111def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000112def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000113def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000114def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
115def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng2b51d512009-06-26 06:10:18 +0000116def CarryDefIsUnused : Predicate<"!N.getNode()->hasAnyUseOfValue(1)">;
Evan Cheng62674222009-06-25 23:34:10 +0000117def CarryDefIsUsed : Predicate<"N.getNode()->hasAnyUseOfValue(1)">;
Evan Chenga8e29892007-01-19 07:51:42 +0000118
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000119//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000120// ARM Flag Definitions.
121
122class RegConstraint<string C> {
123 string Constraints = C;
124}
125
126//===----------------------------------------------------------------------===//
127// ARM specific transformation functions and pattern fragments.
128//
129
Evan Chenga8e29892007-01-19 07:51:42 +0000130// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
131// so_imm_neg def below.
132def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000134}]>;
135
136// so_imm_not_XFORM - Return a so_imm value packed into the format described for
137// so_imm_not def below.
138def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000140}]>;
141
142// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
143def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000144 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000145 return v == 8 || v == 16 || v == 24;
146}]>;
147
148/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
149def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000150 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000151}]>;
152
153/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
154def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000155 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000156}]>;
157
158def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000159 PatLeaf<(imm), [{
160 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
161 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000162
Evan Chenga2515702007-03-19 07:09:02 +0000163def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000164 PatLeaf<(imm), [{
165 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
166 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000167
168// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
169def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000170 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000171}]>;
172
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000173/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
174/// e.g., 0xf000ffff
175def bf_inv_mask_imm : Operand<i32>,
176 PatLeaf<(imm), [{
177 uint32_t v = (uint32_t)N->getZExtValue();
178 if (v == 0xffffffff)
179 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000180 // there can be 1's on either or both "outsides", all the "inside"
181 // bits must be 0's
182 unsigned int lsb = 0, msb = 31;
183 while (v & (1 << msb)) --msb;
184 while (v & (1 << lsb)) ++lsb;
185 for (unsigned int i = lsb; i <= msb; ++i) {
186 if (v & (1 << i))
187 return 0;
188 }
189 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000190}] > {
191 let PrintMethod = "printBitfieldInvMaskImmOperand";
192}
193
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000194/// Split a 32-bit immediate into two 16 bit parts.
195def lo16 : SDNodeXForm<imm, [{
196 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
197 MVT::i32);
198}]>;
199
200def hi16 : SDNodeXForm<imm, [{
201 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
202}]>;
203
204def lo16AllZero : PatLeaf<(i32 imm), [{
205 // Returns true if all low 16-bits are 0.
206 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
207 }], hi16>;
208
209/// imm0_65535 predicate - True if the 32-bit immediate is in the range
210/// [0.65535].
211def imm0_65535 : PatLeaf<(i32 imm), [{
212 return (uint32_t)N->getZExtValue() < 65536;
213}]>;
214
Evan Cheng37f25d92008-08-28 23:39:26 +0000215class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
216class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
218//===----------------------------------------------------------------------===//
219// Operand Definitions.
220//
221
222// Branch target.
223def brtarget : Operand<OtherVT>;
224
Evan Chenga8e29892007-01-19 07:51:42 +0000225// A list of registers separated by comma. Used by load/store multiple.
226def reglist : Operand<i32> {
227 let PrintMethod = "printRegisterList";
228}
229
230// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
231def cpinst_operand : Operand<i32> {
232 let PrintMethod = "printCPInstOperand";
233}
234
235def jtblock_operand : Operand<i32> {
236 let PrintMethod = "printJTBlockOperand";
237}
Evan Cheng66ac5312009-07-25 00:33:29 +0000238def jt2block_operand : Operand<i32> {
239 let PrintMethod = "printJT2BlockOperand";
240}
Evan Chenga8e29892007-01-19 07:51:42 +0000241
242// Local PC labels.
243def pclabel : Operand<i32> {
244 let PrintMethod = "printPCLabel";
245}
246
247// shifter_operand operands: so_reg and so_imm.
248def so_reg : Operand<i32>, // reg reg imm
249 ComplexPattern<i32, 3, "SelectShifterOperandReg",
250 [shl,srl,sra,rotr]> {
251 let PrintMethod = "printSORegOperand";
252 let MIOperandInfo = (ops GPR, GPR, i32imm);
253}
254
255// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
256// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
257// represented in the imm field in the same 12-bit form that they are encoded
258// into so_imm instructions: the 8-bit immediate is the least significant bits
259// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
260def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000261 PatLeaf<(imm), [{
262 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
263 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000264 let PrintMethod = "printSOImmOperand";
265}
266
Evan Chengc70d1842007-03-20 08:11:30 +0000267// Break so_imm's up into two pieces. This handles immediates with up to 16
268// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
269// get the first/second pieces.
270def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000271 PatLeaf<(imm), [{
272 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
273 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000274 let PrintMethod = "printSOImm2PartOperand";
275}
276
277def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000278 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000280}]>;
281
282def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000283 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000285}]>;
286
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000287/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
288def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
289 return (int32_t)N->getZExtValue() < 32;
290}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000291
292// Define ARM specific addressing modes.
293
294// addrmode2 := reg +/- reg shop imm
295// addrmode2 := reg +/- imm12
296//
297def addrmode2 : Operand<i32>,
298 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
299 let PrintMethod = "printAddrMode2Operand";
300 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
301}
302
303def am2offset : Operand<i32>,
304 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
305 let PrintMethod = "printAddrMode2OffsetOperand";
306 let MIOperandInfo = (ops GPR, i32imm);
307}
308
309// addrmode3 := reg +/- reg
310// addrmode3 := reg +/- imm8
311//
312def addrmode3 : Operand<i32>,
313 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
314 let PrintMethod = "printAddrMode3Operand";
315 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
316}
317
318def am3offset : Operand<i32>,
319 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
320 let PrintMethod = "printAddrMode3OffsetOperand";
321 let MIOperandInfo = (ops GPR, i32imm);
322}
323
324// addrmode4 := reg, <mode|W>
325//
326def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000327 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000328 let PrintMethod = "printAddrMode4Operand";
329 let MIOperandInfo = (ops GPR, i32imm);
330}
331
332// addrmode5 := reg +/- imm8*4
333//
334def addrmode5 : Operand<i32>,
335 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
336 let PrintMethod = "printAddrMode5Operand";
337 let MIOperandInfo = (ops GPR, i32imm);
338}
339
Bob Wilson8b024a52009-07-01 23:16:05 +0000340// addrmode6 := reg with optional writeback
341//
342def addrmode6 : Operand<i32>,
343 ComplexPattern<i32, 3, "SelectAddrMode6", []> {
344 let PrintMethod = "printAddrMode6Operand";
345 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm);
346}
347
Evan Chenga8e29892007-01-19 07:51:42 +0000348// addrmodepc := pc + reg
349//
350def addrmodepc : Operand<i32>,
351 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
352 let PrintMethod = "printAddrModePCOperand";
353 let MIOperandInfo = (ops GPR, i32imm);
354}
355
Bob Wilson4f38b382009-08-21 21:58:55 +0000356def nohash_imm : Operand<i32> {
357 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000358}
359
Evan Chenga8e29892007-01-19 07:51:42 +0000360//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000361
Evan Cheng37f25d92008-08-28 23:39:26 +0000362include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000363
364//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000365// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000366//
367
Evan Cheng3924f782008-08-29 07:36:24 +0000368/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000369/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000370multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
371 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000372 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000373 IIC_iALUi, opc, " $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000374 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
375 let Inst{25} = 1;
376 }
Evan Chengedda31c2008-11-05 18:35:52 +0000377 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000378 IIC_iALUr, opc, " $dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000379 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Bob Wilson8e86b512009-10-14 19:00:24 +0000380 let Inst{4} = 0;
Evan Chengbc8a9452009-07-07 23:40:25 +0000381 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000382 let isCommutable = Commutable;
383 }
Evan Chengedda31c2008-11-05 18:35:52 +0000384 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000385 IIC_iALUsr, opc, " $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000386 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson8e86b512009-10-14 19:00:24 +0000387 let Inst{4} = 1;
388 let Inst{7} = 0;
Evan Chengbc8a9452009-07-07 23:40:25 +0000389 let Inst{25} = 0;
390 }
Evan Chenga8e29892007-01-19 07:51:42 +0000391}
392
Evan Cheng1e249e32009-06-25 20:59:23 +0000393/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000394/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000395let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000396multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
397 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000398 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000399 IIC_iALUi, opc, "s $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000400 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000401 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000402 let Inst{25} = 1;
403 }
Evan Chengedda31c2008-11-05 18:35:52 +0000404 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000405 IIC_iALUr, opc, "s $dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000406 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
407 let isCommutable = Commutable;
Bob Wilson8e86b512009-10-14 19:00:24 +0000408 let Inst{4} = 0;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000409 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000410 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000411 }
Evan Chengedda31c2008-11-05 18:35:52 +0000412 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000413 IIC_iALUsr, opc, "s $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000414 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson8e86b512009-10-14 19:00:24 +0000415 let Inst{4} = 1;
416 let Inst{7} = 0;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000417 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000418 let Inst{25} = 0;
419 }
Evan Cheng071a2792007-09-11 19:55:27 +0000420}
Evan Chengc85e8322007-07-05 07:13:32 +0000421}
422
423/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000424/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000425/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000426let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000427multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
428 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000429 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng44bec522007-05-15 01:29:07 +0000430 opc, " $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000431 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000432 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000433 let Inst{25} = 1;
434 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000435 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng44bec522007-05-15 01:29:07 +0000436 opc, " $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000437 [(opnode GPR:$a, GPR:$b)]> {
Bob Wilson8e86b512009-10-14 19:00:24 +0000438 let Inst{4} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000439 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000440 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000441 let isCommutable = Commutable;
442 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000443 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng44bec522007-05-15 01:29:07 +0000444 opc, " $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000445 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson8e86b512009-10-14 19:00:24 +0000446 let Inst{4} = 1;
447 let Inst{7} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000448 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000449 let Inst{25} = 0;
450 }
Evan Cheng071a2792007-09-11 19:55:27 +0000451}
Evan Chenga8e29892007-01-19 07:51:42 +0000452}
453
Evan Chenga8e29892007-01-19 07:51:42 +0000454/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
455/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000456/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
457multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000458 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
459 IIC_iUNAr, opc, " $dst, $src",
460 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000461 Requires<[IsARM, HasV6]> {
462 let Inst{19-16} = 0b1111;
463 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000464 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
465 IIC_iUNAsi, opc, " $dst, $src, ror $rot",
466 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000467 Requires<[IsARM, HasV6]> {
468 let Inst{19-16} = 0b1111;
469 }
Evan Chenga8e29892007-01-19 07:51:42 +0000470}
471
472/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
473/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000474multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
475 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
David Goodwin5d598aa2009-08-19 18:00:44 +0000476 IIC_iALUr, opc, " $dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000477 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
478 Requires<[IsARM, HasV6]>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000479 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
David Goodwin5d598aa2009-08-19 18:00:44 +0000480 IIC_iALUsi, opc, " $dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000481 [(set GPR:$dst, (opnode GPR:$LHS,
482 (rotr GPR:$RHS, rot_imm:$rot)))]>,
483 Requires<[IsARM, HasV6]>;
484}
485
Evan Cheng62674222009-06-25 23:34:10 +0000486/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
487let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000488multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
489 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000490 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +0000491 DPFrm, IIC_iALUi, opc, " $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000492 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Evan Chengbc8a9452009-07-07 23:40:25 +0000493 Requires<[IsARM, CarryDefIsUnused]> {
494 let Inst{25} = 1;
495 }
Evan Cheng62674222009-06-25 23:34:10 +0000496 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +0000497 DPFrm, IIC_iALUr, opc, " $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000498 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Evan Cheng8de898a2009-06-26 00:19:44 +0000499 Requires<[IsARM, CarryDefIsUnused]> {
500 let isCommutable = Commutable;
Bob Wilson8e86b512009-10-14 19:00:24 +0000501 let Inst{4} = 0;
Evan Chengbc8a9452009-07-07 23:40:25 +0000502 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000503 }
Evan Cheng62674222009-06-25 23:34:10 +0000504 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +0000505 DPSoRegFrm, IIC_iALUsr, opc, " $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000506 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Evan Chengbc8a9452009-07-07 23:40:25 +0000507 Requires<[IsARM, CarryDefIsUnused]> {
Bob Wilson8e86b512009-10-14 19:00:24 +0000508 let Inst{4} = 1;
509 let Inst{7} = 0;
Evan Chengbc8a9452009-07-07 23:40:25 +0000510 let Inst{25} = 0;
511 }
Evan Cheng62674222009-06-25 23:34:10 +0000512 // Carry setting variants
513 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +0000514 DPFrm, IIC_iALUi, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000515 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
516 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000517 let Defs = [CPSR];
Bob Wilson7e053bb2009-10-26 22:34:44 +0000518 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000519 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000520 }
Evan Cheng62674222009-06-25 23:34:10 +0000521 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +0000522 DPFrm, IIC_iALUr, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000523 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
524 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000525 let Defs = [CPSR];
Bob Wilson8e86b512009-10-14 19:00:24 +0000526 let Inst{4} = 0;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000527 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000528 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000529 }
Evan Cheng62674222009-06-25 23:34:10 +0000530 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +0000531 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000532 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
533 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000534 let Defs = [CPSR];
Bob Wilson8e86b512009-10-14 19:00:24 +0000535 let Inst{4} = 1;
536 let Inst{7} = 0;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000537 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000538 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000539 }
Evan Cheng071a2792007-09-11 19:55:27 +0000540}
Evan Chengc85e8322007-07-05 07:13:32 +0000541}
542
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000543//===----------------------------------------------------------------------===//
544// Instructions
545//===----------------------------------------------------------------------===//
546
Evan Chenga8e29892007-01-19 07:51:42 +0000547//===----------------------------------------------------------------------===//
548// Miscellaneous Instructions.
549//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000550
Evan Chenga8e29892007-01-19 07:51:42 +0000551/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
552/// the function. The first operand is the ID# for this instruction, the second
553/// is the index into the MachineConstantPool that this is, the third is the
554/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000555let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000556def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000557PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000558 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000559 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000560
Evan Cheng071a2792007-09-11 19:55:27 +0000561let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000562def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000563PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000564 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000565 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000566
Evan Chenga8e29892007-01-19 07:51:42 +0000567def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000568PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000569 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000570 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000571}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000572
Evan Chenga8e29892007-01-19 07:51:42 +0000573def DWARF_LOC :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000574PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000575 ".loc $file, $line, $col",
576 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000577
Evan Cheng12c3a532008-11-06 17:48:05 +0000578
579// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000580let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000581def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000582 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p $dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000583 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000584
Evan Cheng325474e2008-01-07 23:56:57 +0000585let AddedComplexity = 10 in {
Dan Gohman15511cf2008-12-03 18:15:48 +0000586let canFoldAsLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000587def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000588 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000589 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000590
Evan Chengd87293c2008-11-06 08:47:38 +0000591def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000592 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr${p}h $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000593 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
594
Evan Chengd87293c2008-11-06 08:47:38 +0000595def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000596 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr${p}b $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000597 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
598
Evan Chengd87293c2008-11-06 08:47:38 +0000599def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000600 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr${p}sh $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000601 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
602
Evan Chengd87293c2008-11-06 08:47:38 +0000603def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000604 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr${p}sb $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000605 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
606}
Chris Lattner13c63102008-01-06 05:55:01 +0000607let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000608def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000609 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000610 [(store GPR:$src, addrmodepc:$addr)]>;
611
Evan Chengd87293c2008-11-06 08:47:38 +0000612def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000613 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr${p}h $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000614 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
615
Evan Chengd87293c2008-11-06 08:47:38 +0000616def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000617 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr${p}b $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000618 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
619}
Evan Cheng12c3a532008-11-06 17:48:05 +0000620} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000621
Evan Chenge07715c2009-06-23 05:25:29 +0000622
623// LEApcrel - Load a pc-relative address into a register without offending the
624// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000625def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000626 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000627 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
628 "${:private}PCRELL${:uid}+8))\n"),
629 !strconcat("${:private}PCRELL${:uid}:\n\t",
630 "add$p $dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000631 []>;
632
Evan Cheng023dd3f2009-06-24 23:14:45 +0000633def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000634 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000635 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000636 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000637 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000638 "${:private}PCRELL${:uid}+8))\n"),
639 !strconcat("${:private}PCRELL${:uid}:\n\t",
640 "add$p $dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000641 []> {
642 let Inst{25} = 1;
643}
Evan Chenge07715c2009-06-23 05:25:29 +0000644
Evan Chenga8e29892007-01-19 07:51:42 +0000645//===----------------------------------------------------------------------===//
646// Control Flow Instructions.
647//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000648
Jim Grosbachc732adf2009-09-30 01:35:11 +0000649let isReturn = 1, isTerminator = 1, isBarrier = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000650 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
651 "bx", " lr", [(ARMretflag)]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000652 let Inst{7-4} = 0b0001;
653 let Inst{19-8} = 0b111111111111;
654 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000655}
Rafael Espindola27185192006-09-29 21:20:16 +0000656
Evan Chenga8e29892007-01-19 07:51:42 +0000657// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000658// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000659let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
660 hasExtraDefRegAllocReq = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000661 def LDM_RET : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000662 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
663 LdStMulFrm, IIC_Br, "ldm${p}${addr:submode} $addr, $wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000664 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000665
Bob Wilson54fc1242009-06-22 21:01:46 +0000666// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000667let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000668 Defs = [R0, R1, R2, R3, R12, LR,
669 D0, D1, D2, D3, D4, D5, D6, D7,
670 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000671 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000672 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000673 IIC_Br, "bl ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000674 [(ARMcall tglobaladdr:$func)]>,
675 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000676
Evan Cheng12c3a532008-11-06 17:48:05 +0000677 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000678 IIC_Br, "bl", " ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000679 [(ARMcall_pred tglobaladdr:$func)]>,
680 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000681
Evan Chenga8e29892007-01-19 07:51:42 +0000682 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000683 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000684 IIC_Br, "blx $func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000685 [(ARMcall GPR:$func)]>,
686 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000687 let Inst{7-4} = 0b0011;
688 let Inst{19-8} = 0b111111111111;
689 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000690 }
691
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000692 // ARMv4T
693 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000694 IIC_Br, "mov lr, pc\n\tbx $func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000695 [(ARMcall_nolink GPR:$func)]>,
696 Requires<[IsARM, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000697 let Inst{7-4} = 0b0001;
698 let Inst{19-8} = 0b111111111111;
699 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000700 }
701}
702
703// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000704let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000705 Defs = [R0, R1, R2, R3, R9, R12, LR,
706 D0, D1, D2, D3, D4, D5, D6, D7,
707 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000708 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000709 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000710 IIC_Br, "bl ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000711 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000712
713 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000714 IIC_Br, "bl", " ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000715 [(ARMcall_pred tglobaladdr:$func)]>,
716 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000717
718 // ARMv5T and above
719 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000720 IIC_Br, "blx $func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000721 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
722 let Inst{7-4} = 0b0011;
723 let Inst{19-8} = 0b111111111111;
724 let Inst{27-20} = 0b00010010;
725 }
726
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000727 // ARMv4T
728 def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000729 IIC_Br, "mov lr, pc\n\tbx $func",
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000730 [(ARMcall_nolink GPR:$func)]>, Requires<[IsARM, IsDarwin]> {
731 let Inst{7-4} = 0b0001;
732 let Inst{19-8} = 0b111111111111;
733 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000734 }
Rafael Espindola35574632006-07-18 17:00:30 +0000735}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000736
David Goodwin1a8f36e2009-08-12 18:31:53 +0000737let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000738 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000739 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000740 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000741 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
742 "b $target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000743
Owen Anderson20ab2902007-11-12 07:39:39 +0000744 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000745 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000746 IIC_Br, "mov pc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000747 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
748 let Inst{20} = 0; // S Bit
749 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000750 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +0000751 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000752 def BR_JTm : JTI<(outs),
753 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000754 IIC_Br, "ldr pc, $target \n$jt",
755 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
756 imm:$id)]> {
Evan Cheng4df60f52008-11-07 09:06:08 +0000757 let Inst{20} = 1; // L bit
758 let Inst{21} = 0; // W bit
759 let Inst{22} = 0; // B bit
760 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000761 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +0000762 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000763 def BR_JTadd : JTI<(outs),
764 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000765 IIC_Br, "add pc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000766 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
767 imm:$id)]> {
768 let Inst{20} = 0; // S bit
769 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000770 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +0000771 }
772 } // isNotDuplicable = 1, isIndirectBranch = 1
773 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000774
Evan Chengc85e8322007-07-05 07:13:32 +0000775 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
776 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000777 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000778 IIC_Br, "b", " $target",
Evan Cheng0ff94f72007-08-07 01:37:15 +0000779 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000780}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000781
Evan Chenga8e29892007-01-19 07:51:42 +0000782//===----------------------------------------------------------------------===//
783// Load / store Instructions.
784//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000785
Evan Chenga8e29892007-01-19 07:51:42 +0000786// Load
Dan Gohman59ac5712009-10-09 23:28:27 +0000787let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000788def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng44bec522007-05-15 01:29:07 +0000789 "ldr", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000790 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000791
Evan Chengfa775d02007-03-19 07:20:03 +0000792// Special LDR for loads from non-pc-relative constpools.
Dan Gohman15511cf2008-12-03 18:15:48 +0000793let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000794def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng44bec522007-05-15 01:29:07 +0000795 "ldr", " $dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000796
Evan Chenga8e29892007-01-19 07:51:42 +0000797// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +0000798def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
799 IIC_iLoadr, "ldr", "h $dst, $addr",
800 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000801
David Goodwin5d598aa2009-08-19 18:00:44 +0000802def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
803 IIC_iLoadr, "ldr", "b $dst, $addr",
804 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000805
Evan Chenga8e29892007-01-19 07:51:42 +0000806// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +0000807def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
808 IIC_iLoadr, "ldr", "sh $dst, $addr",
809 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000810
David Goodwin5d598aa2009-08-19 18:00:44 +0000811def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
812 IIC_iLoadr, "ldr", "sb $dst, $addr",
813 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000814
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000815let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000816// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +0000817def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000818 IIC_iLoadr, "ldr", "d $dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +0000819 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000820
Evan Chenga8e29892007-01-19 07:51:42 +0000821// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +0000822def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000823 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000824 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000825
Evan Chengd87293c2008-11-06 08:47:38 +0000826def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000827 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000828 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000829
Evan Chengd87293c2008-11-06 08:47:38 +0000830def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000831 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000832 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000833
Evan Chengd87293c2008-11-06 08:47:38 +0000834def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000835 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000836 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000837
Evan Chengd87293c2008-11-06 08:47:38 +0000838def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000839 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000840 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000841
Evan Chengd87293c2008-11-06 08:47:38 +0000842def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000843 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000844 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000845
Evan Chengd87293c2008-11-06 08:47:38 +0000846def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000847 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000848 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000849
Evan Chengd87293c2008-11-06 08:47:38 +0000850def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000851 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Evan Cheng148cad82008-11-13 07:34:59 +0000852 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000853
Evan Chengd87293c2008-11-06 08:47:38 +0000854def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000855 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000856 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000857
Evan Chengd87293c2008-11-06 08:47:38 +0000858def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000859 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Evan Cheng31926a72009-07-02 01:30:04 +0000860 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000861}
Evan Chenga8e29892007-01-19 07:51:42 +0000862
863// Store
David Goodwin5d598aa2009-08-19 18:00:44 +0000864def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng44bec522007-05-15 01:29:07 +0000865 "str", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000866 [(store GPR:$src, addrmode2:$addr)]>;
867
868// Stores with truncate
David Goodwin5d598aa2009-08-19 18:00:44 +0000869def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, IIC_iStorer,
Evan Chengfd488ed2007-05-29 23:32:06 +0000870 "str", "h $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000871 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
872
David Goodwin5d598aa2009-08-19 18:00:44 +0000873def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Chengfd488ed2007-05-29 23:32:06 +0000874 "str", "b $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000875 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
876
877// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000878let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000879def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000880 StMiscFrm, IIC_iStorer,
Misha Brukmanbf16f1d2009-08-27 14:14:21 +0000881 "str", "d $src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000882
883// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +0000884def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000885 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000886 StFrm, IIC_iStoreru,
Evan Cheng44bec522007-05-15 01:29:07 +0000887 "str", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000888 [(set GPR:$base_wb,
889 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
890
Evan Chengd87293c2008-11-06 08:47:38 +0000891def STR_POST : AI2stwpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000892 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000893 StFrm, IIC_iStoreru,
Evan Cheng44bec522007-05-15 01:29:07 +0000894 "str", " $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000895 [(set GPR:$base_wb,
896 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
897
Evan Chengd87293c2008-11-06 08:47:38 +0000898def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000899 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000900 StMiscFrm, IIC_iStoreru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000901 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000902 [(set GPR:$base_wb,
903 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
904
Evan Chengd87293c2008-11-06 08:47:38 +0000905def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000906 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000907 StMiscFrm, IIC_iStoreru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000908 "str", "h $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000909 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
910 GPR:$base, am3offset:$offset))]>;
911
Evan Chengd87293c2008-11-06 08:47:38 +0000912def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000913 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000914 StFrm, IIC_iStoreru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000915 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000916 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
917 GPR:$base, am2offset:$offset))]>;
918
Evan Chengd87293c2008-11-06 08:47:38 +0000919def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000920 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000921 StFrm, IIC_iStoreru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000922 "str", "b $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000923 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
924 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000925
926//===----------------------------------------------------------------------===//
927// Load / store multiple Instructions.
928//
929
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000930let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000931def LDM : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000932 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
933 LdStMulFrm, IIC_iLoadm, "ldm${p}${addr:submode} $addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +0000934 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000935
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000936let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000937def STM : AXI4st<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000938 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
939 LdStMulFrm, IIC_iStorem, "stm${p}${addr:submode} $addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +0000940 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000941
942//===----------------------------------------------------------------------===//
943// Move Instructions.
944//
945
Evan Chengcd799b92009-06-12 20:46:18 +0000946let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000947def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Bob Wilson8e86b512009-10-14 19:00:24 +0000948 "mov", " $dst, $src", []>, UnaryDP {
949 let Inst{4} = 0;
950 let Inst{25} = 0;
951}
952
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000953def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000954 DPSoRegFrm, IIC_iMOVsr,
Bob Wilson8e86b512009-10-14 19:00:24 +0000955 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
956 let Inst{4} = 1;
957 let Inst{7} = 0;
958 let Inst{25} = 0;
959}
Evan Chenga2515702007-03-19 07:09:02 +0000960
Evan Chengb3379fb2009-02-05 08:42:55 +0000961let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000962def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000963 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
964 let Inst{25} = 1;
965}
966
967let isReMaterializable = 1, isAsCheapAsAMove = 1 in
968def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
969 DPFrm, IIC_iMOVi,
970 "movw", " $dst, $src",
971 [(set GPR:$dst, imm0_65535:$src)]>,
972 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000973 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000974 let Inst{25} = 1;
975}
976
Evan Cheng5adb66a2009-09-28 09:14:39 +0000977let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000978def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
979 DPFrm, IIC_iMOVi,
980 "movt", " $dst, $imm",
981 [(set GPR:$dst,
982 (or (and GPR:$src, 0xffff),
983 lo16AllZero:$imm))]>, UnaryDP,
984 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000985 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000986 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +0000987}
Evan Cheng13ab0202007-07-10 18:08:01 +0000988
Evan Cheng20956592009-10-21 08:15:52 +0000989def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
990 Requires<[IsARM, HasV6T2]>;
991
David Goodwinca01a8d2009-09-01 18:32:09 +0000992let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000993def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng64d80e32007-07-19 01:14:50 +0000994 "mov", " $dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +0000995 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +0000996
997// These aren't really mov instructions, but we have to define them this way
998// due to flag operands.
999
Evan Cheng071a2792007-09-11 19:55:27 +00001000let Defs = [CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001001def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
David Goodwin5d598aa2009-08-19 18:00:44 +00001002 IIC_iMOVsi, "mov", "s $dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001003 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001004def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
David Goodwin5d598aa2009-08-19 18:00:44 +00001005 IIC_iMOVsi, "mov", "s $dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001006 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001007}
Evan Chenga8e29892007-01-19 07:51:42 +00001008
Evan Chenga8e29892007-01-19 07:51:42 +00001009//===----------------------------------------------------------------------===//
1010// Extend Instructions.
1011//
1012
1013// Sign extenders
1014
Evan Cheng97f48c32008-11-06 22:15:19 +00001015defm SXTB : AI_unary_rrot<0b01101010,
1016 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1017defm SXTH : AI_unary_rrot<0b01101011,
1018 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001019
Evan Cheng97f48c32008-11-06 22:15:19 +00001020defm SXTAB : AI_bin_rrot<0b01101010,
1021 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1022defm SXTAH : AI_bin_rrot<0b01101011,
1023 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001024
1025// TODO: SXT(A){B|H}16
1026
1027// Zero extenders
1028
1029let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001030defm UXTB : AI_unary_rrot<0b01101110,
1031 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1032defm UXTH : AI_unary_rrot<0b01101111,
1033 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1034defm UXTB16 : AI_unary_rrot<0b01101100,
1035 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001036
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001037def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001038 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001039def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001040 (UXTB16r_rot GPR:$Src, 8)>;
1041
Evan Cheng97f48c32008-11-06 22:15:19 +00001042defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001043 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001044defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001045 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001046}
1047
Evan Chenga8e29892007-01-19 07:51:42 +00001048// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
1049//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001050
Evan Chenga8e29892007-01-19 07:51:42 +00001051// TODO: UXT(A){B|H}16
1052
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001053def SBFX : I<(outs GPR:$dst),
1054 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1055 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
1056 "sbfx", " $dst, $src, $lsb, $width", "", []>,
1057 Requires<[IsARM, HasV6T2]> {
1058 let Inst{27-21} = 0b0111101;
1059 let Inst{6-4} = 0b101;
1060}
1061
1062def UBFX : I<(outs GPR:$dst),
1063 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1064 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
1065 "ubfx", " $dst, $src, $lsb, $width", "", []>,
1066 Requires<[IsARM, HasV6T2]> {
1067 let Inst{27-21} = 0b0111111;
1068 let Inst{6-4} = 0b101;
1069}
1070
Evan Chenga8e29892007-01-19 07:51:42 +00001071//===----------------------------------------------------------------------===//
1072// Arithmetic Instructions.
1073//
1074
Jim Grosbach26421962008-10-14 20:36:24 +00001075defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001076 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001077defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001078 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001079
Evan Chengc85e8322007-07-05 07:13:32 +00001080// ADD and SUB with 's' bit set.
Evan Cheng1e249e32009-06-25 20:59:23 +00001081defm ADDS : AI1_bin_s_irs<0b0100, "add",
1082 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
1083defm SUBS : AI1_bin_s_irs<0b0010, "sub",
1084 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001085
Evan Cheng62674222009-06-25 23:34:10 +00001086defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng8de898a2009-06-26 00:19:44 +00001087 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001088defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
1089 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001090
Evan Chengc85e8322007-07-05 07:13:32 +00001091// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001092def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +00001093 IIC_iALUi, "rsb", " $dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001094 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1095 let Inst{25} = 1;
1096}
Evan Cheng13ab0202007-07-10 18:08:01 +00001097
Evan Chengedda31c2008-11-05 18:35:52 +00001098def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +00001099 IIC_iALUsr, "rsb", " $dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001100 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
1101 let Inst{4} = 1;
1102 let Inst{7} = 0;
1103 let Inst{25} = 0;
1104}
Evan Chengc85e8322007-07-05 07:13:32 +00001105
1106// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001107let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001108def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +00001109 IIC_iALUi, "rsb", "s $dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001110 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001111 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001112 let Inst{25} = 1;
1113}
Evan Chengedda31c2008-11-05 18:35:52 +00001114def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +00001115 IIC_iALUsr, "rsb", "s $dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001116 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
1117 let Inst{4} = 1;
1118 let Inst{7} = 0;
1119 let Inst{20} = 1;
1120 let Inst{25} = 0;
1121}
Evan Cheng071a2792007-09-11 19:55:27 +00001122}
Evan Chengc85e8322007-07-05 07:13:32 +00001123
Evan Cheng62674222009-06-25 23:34:10 +00001124let Uses = [CPSR] in {
1125def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001126 DPFrm, IIC_iALUi, "rsc", " $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001127 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001128 Requires<[IsARM, CarryDefIsUnused]> {
1129 let Inst{25} = 1;
1130}
Evan Cheng62674222009-06-25 23:34:10 +00001131def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001132 DPSoRegFrm, IIC_iALUsr, "rsc", " $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001133 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
1134 Requires<[IsARM, CarryDefIsUnused]>;
1135}
1136
1137// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001138let Defs = [CPSR], Uses = [CPSR] in {
1139def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001140 DPFrm, IIC_iALUi, "rscs $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001141 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001142 Requires<[IsARM, CarryDefIsUnused]> {
1143 let Inst{25} = 1;
1144}
Evan Cheng1e249e32009-06-25 20:59:23 +00001145def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001146 DPSoRegFrm, IIC_iALUsr, "rscs $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001147 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
1148 Requires<[IsARM, CarryDefIsUnused]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001149}
Evan Cheng2c614c52007-06-06 10:17:05 +00001150
Evan Chenga8e29892007-01-19 07:51:42 +00001151// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1152def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1153 (SUBri GPR:$src, so_imm_neg:$imm)>;
1154
1155//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1156// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1157//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1158// (SBCri GPR:$src, so_imm_neg:$imm)>;
1159
1160// Note: These are implemented in C++ code, because they have to generate
1161// ADD/SUBrs instructions, which use a complex pattern that a xform function
1162// cannot produce.
1163// (mul X, 2^n+1) -> (add (X << n), X)
1164// (mul X, 2^n-1) -> (rsb X, (X << n))
1165
1166
1167//===----------------------------------------------------------------------===//
1168// Bitwise Instructions.
1169//
1170
Jim Grosbach26421962008-10-14 20:36:24 +00001171defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001172 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001173defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001174 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001175defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001176 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001177defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001178 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001179
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001180def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001181 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001182 "bfc", " $dst, $imm", "$src = $dst",
1183 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1184 Requires<[IsARM, HasV6T2]> {
1185 let Inst{27-21} = 0b0111110;
1186 let Inst{6-0} = 0b0011111;
1187}
1188
David Goodwin5d598aa2009-08-19 18:00:44 +00001189def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Chengedda31c2008-11-05 18:35:52 +00001190 "mvn", " $dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001191 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
1192 let Inst{4} = 0;
1193}
Evan Chengedda31c2008-11-05 18:35:52 +00001194def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +00001195 IIC_iMOVsr, "mvn", " $dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001196 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1197 let Inst{4} = 1;
1198 let Inst{7} = 0;
1199}
Evan Chengb3379fb2009-02-05 08:42:55 +00001200let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001201def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
1202 IIC_iMOVi, "mvn", " $dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001203 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1204 let Inst{25} = 1;
1205}
Evan Chenga8e29892007-01-19 07:51:42 +00001206
1207def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1208 (BICri GPR:$src, so_imm_not:$imm)>;
1209
1210//===----------------------------------------------------------------------===//
1211// Multiply Instructions.
1212//
1213
Evan Cheng8de898a2009-06-26 00:19:44 +00001214let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001215def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1216 IIC_iMUL32, "mul", " $dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001217 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001218
Evan Chengfbc9d412008-11-06 01:21:28 +00001219def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwin5d598aa2009-08-19 18:00:44 +00001220 IIC_iMAC32, "mla", " $dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001221 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001222
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001223def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwin5d598aa2009-08-19 18:00:44 +00001224 IIC_iMAC32, "mls", " $dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001225 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1226 Requires<[IsARM, HasV6T2]>;
1227
Evan Chenga8e29892007-01-19 07:51:42 +00001228// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001229let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001230let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001231def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001232 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Chengfbc9d412008-11-06 01:21:28 +00001233 "smull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001234
Evan Chengfbc9d412008-11-06 01:21:28 +00001235def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001236 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Chengfbc9d412008-11-06 01:21:28 +00001237 "umull", " $ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001238}
Evan Chenga8e29892007-01-19 07:51:42 +00001239
1240// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001241def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001242 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Chengfbc9d412008-11-06 01:21:28 +00001243 "smlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001244
Evan Chengfbc9d412008-11-06 01:21:28 +00001245def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001246 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Chengfbc9d412008-11-06 01:21:28 +00001247 "umlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001248
Evan Chengfbc9d412008-11-06 01:21:28 +00001249def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001250 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Chengfbc9d412008-11-06 01:21:28 +00001251 "umaal", " $ldst, $hdst, $a, $b", []>,
1252 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001253} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001254
1255// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001256def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001257 IIC_iMUL32, "smmul", " $dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001258 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001259 Requires<[IsARM, HasV6]> {
1260 let Inst{7-4} = 0b0001;
1261 let Inst{15-12} = 0b1111;
1262}
Evan Cheng13ab0202007-07-10 18:08:01 +00001263
Evan Chengfbc9d412008-11-06 01:21:28 +00001264def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwin5d598aa2009-08-19 18:00:44 +00001265 IIC_iMAC32, "smmla", " $dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001266 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001267 Requires<[IsARM, HasV6]> {
1268 let Inst{7-4} = 0b0001;
1269}
Evan Chenga8e29892007-01-19 07:51:42 +00001270
1271
Evan Chengfbc9d412008-11-06 01:21:28 +00001272def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwin5d598aa2009-08-19 18:00:44 +00001273 IIC_iMAC32, "smmls", " $dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001274 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001275 Requires<[IsARM, HasV6]> {
1276 let Inst{7-4} = 0b1101;
1277}
Evan Chenga8e29892007-01-19 07:51:42 +00001278
Raul Herbster37fb5b12007-08-30 23:25:47 +00001279multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001280 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001281 IIC_iMUL32, !strconcat(opc, "bb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001282 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1283 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001284 Requires<[IsARM, HasV5TE]> {
1285 let Inst{5} = 0;
1286 let Inst{6} = 0;
1287 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001288
Evan Chengeb4f52e2008-11-06 03:35:07 +00001289 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001290 IIC_iMUL32, !strconcat(opc, "bt"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001291 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001292 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001293 Requires<[IsARM, HasV5TE]> {
1294 let Inst{5} = 0;
1295 let Inst{6} = 1;
1296 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001297
Evan Chengeb4f52e2008-11-06 03:35:07 +00001298 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001299 IIC_iMUL32, !strconcat(opc, "tb"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001300 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001301 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001302 Requires<[IsARM, HasV5TE]> {
1303 let Inst{5} = 1;
1304 let Inst{6} = 0;
1305 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001306
Evan Chengeb4f52e2008-11-06 03:35:07 +00001307 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001308 IIC_iMUL32, !strconcat(opc, "tt"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001309 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1310 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001311 Requires<[IsARM, HasV5TE]> {
1312 let Inst{5} = 1;
1313 let Inst{6} = 1;
1314 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001315
Evan Chengeb4f52e2008-11-06 03:35:07 +00001316 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001317 IIC_iMUL16, !strconcat(opc, "wb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001318 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001319 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001320 Requires<[IsARM, HasV5TE]> {
1321 let Inst{5} = 1;
1322 let Inst{6} = 0;
1323 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001324
Evan Chengeb4f52e2008-11-06 03:35:07 +00001325 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001326 IIC_iMUL16, !strconcat(opc, "wt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001327 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001328 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001329 Requires<[IsARM, HasV5TE]> {
1330 let Inst{5} = 1;
1331 let Inst{6} = 1;
1332 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001333}
1334
Raul Herbster37fb5b12007-08-30 23:25:47 +00001335
1336multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001337 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin5d598aa2009-08-19 18:00:44 +00001338 IIC_iMAC16, !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001339 [(set GPR:$dst, (add GPR:$acc,
1340 (opnode (sext_inreg GPR:$a, i16),
1341 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001342 Requires<[IsARM, HasV5TE]> {
1343 let Inst{5} = 0;
1344 let Inst{6} = 0;
1345 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001346
Evan Chengeb4f52e2008-11-06 03:35:07 +00001347 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin5d598aa2009-08-19 18:00:44 +00001348 IIC_iMAC16, !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001349 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001350 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001351 Requires<[IsARM, HasV5TE]> {
1352 let Inst{5} = 0;
1353 let Inst{6} = 1;
1354 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001355
Evan Chengeb4f52e2008-11-06 03:35:07 +00001356 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin5d598aa2009-08-19 18:00:44 +00001357 IIC_iMAC16, !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001358 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001359 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001360 Requires<[IsARM, HasV5TE]> {
1361 let Inst{5} = 1;
1362 let Inst{6} = 0;
1363 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001364
Evan Chengeb4f52e2008-11-06 03:35:07 +00001365 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin5d598aa2009-08-19 18:00:44 +00001366 IIC_iMAC16, !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001367 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1368 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001369 Requires<[IsARM, HasV5TE]> {
1370 let Inst{5} = 1;
1371 let Inst{6} = 1;
1372 }
Evan Chenga8e29892007-01-19 07:51:42 +00001373
Evan Chengeb4f52e2008-11-06 03:35:07 +00001374 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin5d598aa2009-08-19 18:00:44 +00001375 IIC_iMAC16, !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001376 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001377 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001378 Requires<[IsARM, HasV5TE]> {
1379 let Inst{5} = 0;
1380 let Inst{6} = 0;
1381 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001382
Evan Chengeb4f52e2008-11-06 03:35:07 +00001383 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin5d598aa2009-08-19 18:00:44 +00001384 IIC_iMAC16, !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001385 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001386 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001387 Requires<[IsARM, HasV5TE]> {
1388 let Inst{5} = 0;
1389 let Inst{6} = 1;
1390 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001391}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001392
Raul Herbster37fb5b12007-08-30 23:25:47 +00001393defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1394defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001395
Evan Chenga8e29892007-01-19 07:51:42 +00001396// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1397// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001398
Evan Chenga8e29892007-01-19 07:51:42 +00001399//===----------------------------------------------------------------------===//
1400// Misc. Arithmetic Instructions.
1401//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001402
David Goodwin5d598aa2009-08-19 18:00:44 +00001403def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng44bec522007-05-15 01:29:07 +00001404 "clz", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001405 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1406 let Inst{7-4} = 0b0001;
1407 let Inst{11-8} = 0b1111;
1408 let Inst{19-16} = 0b1111;
1409}
Rafael Espindola199dd672006-10-17 13:13:23 +00001410
David Goodwin5d598aa2009-08-19 18:00:44 +00001411def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng44bec522007-05-15 01:29:07 +00001412 "rev", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001413 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1414 let Inst{7-4} = 0b0011;
1415 let Inst{11-8} = 0b1111;
1416 let Inst{19-16} = 0b1111;
1417}
Rafael Espindola199dd672006-10-17 13:13:23 +00001418
David Goodwin5d598aa2009-08-19 18:00:44 +00001419def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng44bec522007-05-15 01:29:07 +00001420 "rev16", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001421 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001422 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1423 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1424 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1425 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001426 Requires<[IsARM, HasV6]> {
1427 let Inst{7-4} = 0b1011;
1428 let Inst{11-8} = 0b1111;
1429 let Inst{19-16} = 0b1111;
1430}
Rafael Espindola27185192006-09-29 21:20:16 +00001431
David Goodwin5d598aa2009-08-19 18:00:44 +00001432def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng44bec522007-05-15 01:29:07 +00001433 "revsh", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001434 [(set GPR:$dst,
1435 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001436 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1437 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001438 Requires<[IsARM, HasV6]> {
1439 let Inst{7-4} = 0b1011;
1440 let Inst{11-8} = 0b1111;
1441 let Inst{19-16} = 0b1111;
1442}
Rafael Espindola27185192006-09-29 21:20:16 +00001443
Evan Cheng8b59db32008-11-07 01:41:35 +00001444def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1445 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
David Goodwin5d598aa2009-08-19 18:00:44 +00001446 IIC_iALUsi, "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001447 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1448 (and (shl GPR:$src2, (i32 imm:$shamt)),
1449 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001450 Requires<[IsARM, HasV6]> {
1451 let Inst{6-4} = 0b001;
1452}
Rafael Espindola27185192006-09-29 21:20:16 +00001453
Evan Chenga8e29892007-01-19 07:51:42 +00001454// Alternate cases for PKHBT where identities eliminate some nodes.
1455def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1456 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1457def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1458 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001459
Rafael Espindolaa2845842006-10-05 16:48:49 +00001460
Evan Cheng8b59db32008-11-07 01:41:35 +00001461def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1462 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
David Goodwin5d598aa2009-08-19 18:00:44 +00001463 IIC_iALUsi, "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001464 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1465 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001466 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1467 let Inst{6-4} = 0b101;
1468}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001469
Evan Chenga8e29892007-01-19 07:51:42 +00001470// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1471// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001472def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00001473 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1474def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1475 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1476 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001477
Evan Chenga8e29892007-01-19 07:51:42 +00001478//===----------------------------------------------------------------------===//
1479// Comparison Instructions...
1480//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001481
Jim Grosbach26421962008-10-14 20:36:24 +00001482defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001483 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001484defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001485 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001486
Evan Chenga8e29892007-01-19 07:51:42 +00001487// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001488defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00001489 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00001490defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00001491 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001492
David Goodwinc0309b42009-06-29 15:33:01 +00001493defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1494 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1495defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1496 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001497
1498def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1499 (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001500
David Goodwinc0309b42009-06-29 15:33:01 +00001501def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001502 (CMNri GPR:$src, so_imm_neg:$imm)>;
1503
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001504
Evan Chenga8e29892007-01-19 07:51:42 +00001505// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001506// FIXME: should be able to write a pattern for ARMcmov, but can't use
1507// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001508def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +00001509 IIC_iCMOVr, "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001510 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00001511 RegConstraint<"$false = $dst">, UnaryDP {
1512 let Inst{4} = 0;
1513 let Inst{25} = 0;
1514}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001515
Evan Chengd87293c2008-11-06 08:47:38 +00001516def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001517 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Chengedda31c2008-11-05 18:35:52 +00001518 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001519 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00001520 RegConstraint<"$false = $dst">, UnaryDP {
1521 let Inst{4} = 1;
1522 let Inst{7} = 0;
1523 let Inst{25} = 0;
1524}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001525
Evan Chengd87293c2008-11-06 08:47:38 +00001526def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001527 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Chengedda31c2008-11-05 18:35:52 +00001528 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001529 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001530 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001531 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001532}
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001533
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001534
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001535//===----------------------------------------------------------------------===//
1536// TLS Instructions
1537//
1538
1539// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00001540let isCall = 1,
1541 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001542 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Chengdcc50a42007-05-18 01:53:54 +00001543 "bl __aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001544 [(set R0, ARMthread_pointer)]>;
1545}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001546
Evan Chenga8e29892007-01-19 07:51:42 +00001547//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00001548// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00001549// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00001550// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001551// Since by its nature we may be coming from some other function to get
1552// here, and we're using the stack frame for the containing function to
1553// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00001554// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00001555// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00001556// except for our own input by listing the relevant registers in Defs. By
1557// doing so, we also cause the prologue/epilogue code to actively preserve
1558// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001559let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00001560 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
1561 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00001562 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00001563 D31 ] in {
Jim Grosbachf9570122009-05-14 00:46:35 +00001564 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001565 AddrModeNone, SizeSpecial, IndexModeNone,
1566 Pseudo, NoItinerary,
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001567 "str sp, [$src, #+8] @ eh_setjmp begin\n\t"
Jim Grosbach378756c2009-08-12 15:21:13 +00001568 "add r12, pc, #8\n\t"
1569 "str r12, [$src, #+4]\n\t"
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001570 "mov r0, #0\n\t"
1571 "add pc, pc, #0\n\t"
Jim Grosbach8db5cce2009-08-13 15:12:16 +00001572 "mov r0, #1 @ eh_setjmp end", "",
Jim Grosbachf9570122009-05-14 00:46:35 +00001573 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00001574}
1575
1576//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001577// Non-Instruction Patterns
1578//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001579
Evan Chenga8e29892007-01-19 07:51:42 +00001580// ConstantPool, GlobalAddress, and JumpTable
1581def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1582def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1583def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Chengc70d1842007-03-20 08:11:30 +00001584 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola5aca9272006-10-07 14:03:39 +00001585
Evan Chenga8e29892007-01-19 07:51:42 +00001586// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001587
Evan Chenga8e29892007-01-19 07:51:42 +00001588// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00001589let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001590def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00001591 Pseudo, IIC_iMOVi,
Evan Cheng44bec522007-05-15 01:29:07 +00001592 "mov", " $dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00001593 [(set GPR:$dst, so_imm2part:$src)]>,
1594 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001595
Evan Chenga8e29892007-01-19 07:51:42 +00001596def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00001597 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1598 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001599def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00001600 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1601 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00001602def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
1603 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1604 (so_imm2part_2 imm:$RHS))>;
1605def : ARMPat<(sub GPR:$LHS, so_imm2part:$RHS),
1606 (SUBri (SUBri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1607 (so_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001608
Evan Cheng5adb66a2009-09-28 09:14:39 +00001609// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00001610// This is a single pseudo instruction, the benefit is that it can be remat'd
1611// as a single unit instead of having to handle reg inputs.
1612// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00001613let isReMaterializable = 1 in
1614def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
1615 "movw", " $dst, ${src:lo16}\n\tmovt${p} $dst, ${src:hi16}",
1616 [(set GPR:$dst, (i32 imm:$src))]>,
1617 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001618
Evan Chenga8e29892007-01-19 07:51:42 +00001619// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001620
Rafael Espindola24357862006-10-19 17:05:03 +00001621
Evan Chenga8e29892007-01-19 07:51:42 +00001622// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00001623def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001624 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001625def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001626 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001627
Evan Chenga8e29892007-01-19 07:51:42 +00001628// zextload i1 -> zextload i8
1629def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001630
Evan Chenga8e29892007-01-19 07:51:42 +00001631// extload -> zextload
1632def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1633def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1634def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001635
Evan Cheng83b5cf02008-11-05 23:22:34 +00001636def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1637def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1638
Evan Cheng34b12d22007-01-19 20:27:35 +00001639// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001640def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1641 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001642 (SMULBB GPR:$a, GPR:$b)>;
1643def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1644 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001645def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1646 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001647 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001648def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001649 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001650def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
1651 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001652 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001653def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00001654 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001655def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1656 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001657 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001658def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001659 (SMULWB GPR:$a, GPR:$b)>;
1660
1661def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001662 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1663 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001664 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1665def : ARMV5TEPat<(add GPR:$acc,
1666 (mul sext_16_node:$a, sext_16_node:$b)),
1667 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1668def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001669 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1670 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001671 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1672def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001673 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001674 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1675def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001676 (mul (sra GPR:$a, (i32 16)),
1677 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001678 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1679def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001680 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001681 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1682def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001683 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1684 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001685 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1686def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001687 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001688 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1689
Evan Chenga8e29892007-01-19 07:51:42 +00001690//===----------------------------------------------------------------------===//
1691// Thumb Support
1692//
1693
1694include "ARMInstrThumb.td"
1695
1696//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001697// Thumb2 Support
1698//
1699
1700include "ARMInstrThumb2.td"
1701
1702//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001703// Floating Point Support
1704//
1705
1706include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00001707
1708//===----------------------------------------------------------------------===//
1709// Advanced SIMD (NEON) Support
1710//
1711
1712include "ARMInstrNEON.td"