blob: 181f156564095d5bd632fe47abdbe3b15313a5d8 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
27def SDT_PPCRetFlag : SDTypeProfile<0, 0, []>;
28
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000029def SDT_PPCvperm : SDTypeProfile<1, 3, [
30 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
31]>;
32
Chris Lattner51269842006-03-01 05:50:56 +000033//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000034// PowerPC specific DAG Nodes.
35//
36
37def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
38def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
39def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner51269842006-03-01 05:50:56 +000040def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000041
Chris Lattner9c73f092005-10-25 20:55:47 +000042def PPCfsel : SDNode<"PPCISD::FSEL",
43 // Type constraint for fsel.
44 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
45 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000046
Nate Begeman993aeb22005-12-13 22:55:22 +000047def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
48def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
49def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
50def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000051
Chris Lattnerb2177b92006-03-19 06:55:52 +000052def PPClve_x : SDNode<"PPCISD::LVE_X", SDTLoad, [SDNPHasChain]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000053def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000054
Chris Lattner4172b102005-12-06 02:10:38 +000055// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
56// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner4172b102005-12-06 02:10:38 +000057def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
58def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
59def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
60
Chris Lattner937a79d2005-12-04 19:01:59 +000061// These are target-independent nodes, but have target-specific formats.
Chris Lattner937a79d2005-12-04 19:01:59 +000062def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>;
63def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>;
64
Evan Cheng6da8d992006-01-09 18:28:21 +000065def retflag : SDNode<"PPCISD::RET_FLAG", SDT_PPCRetFlag,
66 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000067
Chris Lattner47f01f12005-09-08 19:50:41 +000068//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +000069// PowerPC specific transformation functions and pattern fragments.
70//
Nate Begeman8d948322005-10-19 01:12:32 +000071
Nate Begeman2d5aff72005-10-19 18:42:01 +000072def SHL32 : SDNodeXForm<imm, [{
73 // Transformation function: 31 - imm
74 return getI32Imm(31 - N->getValue());
75}]>;
76
77def SHL64 : SDNodeXForm<imm, [{
78 // Transformation function: 63 - imm
79 return getI32Imm(63 - N->getValue());
80}]>;
81
82def SRL32 : SDNodeXForm<imm, [{
83 // Transformation function: 32 - imm
84 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
85}]>;
86
87def SRL64 : SDNodeXForm<imm, [{
88 // Transformation function: 64 - imm
89 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
90}]>;
91
Chris Lattner2eb25172005-09-09 00:39:56 +000092def LO16 : SDNodeXForm<imm, [{
93 // Transformation function: get the low 16 bits.
94 return getI32Imm((unsigned short)N->getValue());
95}]>;
96
97def HI16 : SDNodeXForm<imm, [{
98 // Transformation function: shift the immediate value down into the low bits.
99 return getI32Imm((unsigned)N->getValue() >> 16);
100}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000101
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000102def HA16 : SDNodeXForm<imm, [{
103 // Transformation function: shift the immediate value down into the low bits.
104 signed int Val = N->getValue();
105 return getI32Imm((Val - (signed short)Val) >> 16);
106}]>;
107
108
Chris Lattner3e63ead2005-09-08 17:33:10 +0000109def immSExt16 : PatLeaf<(imm), [{
110 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
111 // field. Used by instructions like 'addi'.
112 return (int)N->getValue() == (short)N->getValue();
113}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000114def immZExt16 : PatLeaf<(imm), [{
115 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
116 // field. Used by instructions like 'ori'.
117 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000118}], LO16>;
119
Chris Lattner3e63ead2005-09-08 17:33:10 +0000120def imm16Shifted : PatLeaf<(imm), [{
121 // imm16Shifted predicate - True if only bits in the top 16-bits of the
122 // immediate are set. Used by instructions like 'addis'.
123 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000124}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000125
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000126// VSPLT_get_imm xform function: convert vector_shuffle mask to VSPLT* imm.
127def VSPLT_get_imm : SDNodeXForm<build_vector, [{
128 return getI32Imm(PPC::getVSPLTImmediate(N));
129}]>;
130
131def VSPLT_shuffle_mask : PatLeaf<(build_vector), [{
132 return PPC::isSplatShuffleMask(N);
133}], VSPLT_get_imm>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000134
Chris Lattner47f01f12005-09-08 19:50:41 +0000135//===----------------------------------------------------------------------===//
136// PowerPC Flag Definitions.
137
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000138class isPPC64 { bit PPC64 = 1; }
139class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000140class isDOT {
141 list<Register> Defs = [CR0];
142 bit RC = 1;
143}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000144
Chris Lattner47f01f12005-09-08 19:50:41 +0000145
146
147//===----------------------------------------------------------------------===//
148// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000149
Chris Lattner4345a4a2005-09-14 20:53:05 +0000150def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000151 let PrintMethod = "printU5ImmOperand";
152}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000153def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000154 let PrintMethod = "printU6ImmOperand";
155}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000156def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000157 let PrintMethod = "printS16ImmOperand";
158}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000159def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000160 let PrintMethod = "printU16ImmOperand";
161}
Chris Lattner841d12d2005-10-18 16:51:22 +0000162def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
163 let PrintMethod = "printS16X4ImmOperand";
164}
Chris Lattner1e484782005-12-04 18:42:54 +0000165def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000166 let PrintMethod = "printBranchOperand";
167}
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000168def calltarget : Operand<i32> {
169 let PrintMethod = "printCallOperand";
170}
Nate Begeman422b0ce2005-11-16 00:48:01 +0000171def aaddr : Operand<i32> {
172 let PrintMethod = "printAbsAddrOperand";
173}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000174def piclabel: Operand<i32> {
175 let PrintMethod = "printPICLabel";
176}
Nate Begemaned428532004-09-04 05:00:00 +0000177def symbolHi: Operand<i32> {
178 let PrintMethod = "printSymbolHi";
179}
180def symbolLo: Operand<i32> {
181 let PrintMethod = "printSymbolLo";
182}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000183def crbitm: Operand<i8> {
184 let PrintMethod = "printcrbitm";
185}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000186// Address operands
187def memri : Operand<i32> {
188 let PrintMethod = "printMemRegImm";
189 let NumMIOperands = 2;
190 let MIOperandInfo = (ops i32imm, GPRC);
191}
192def memrr : Operand<i32> {
193 let PrintMethod = "printMemRegReg";
194 let NumMIOperands = 2;
195 let MIOperandInfo = (ops GPRC, GPRC);
196}
197
Chris Lattnera613d262006-01-12 02:05:36 +0000198// Define PowerPC specific addressing mode.
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000199def iaddr : ComplexPattern<i32, 2, "SelectAddrImm", []>;
200def xaddr : ComplexPattern<i32, 2, "SelectAddrIdx", []>;
201def xoaddr : ComplexPattern<i32, 2, "SelectAddrIdxOnly",[]>;
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000202
Evan Cheng8c75ef92005-12-14 22:07:12 +0000203//===----------------------------------------------------------------------===//
204// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000205def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000206
Chris Lattner47f01f12005-09-08 19:50:41 +0000207//===----------------------------------------------------------------------===//
208// PowerPC Instruction Definitions.
209
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000210// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000211
Chris Lattner88d211f2006-03-12 09:13:49 +0000212let hasCtrlDep = 1 in {
Chris Lattner937a79d2005-12-04 19:01:59 +0000213def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
214 "; ADJCALLSTACKDOWN",
215 [(callseq_start imm:$amt)]>;
216def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
217 "; ADJCALLSTACKUP",
218 [(callseq_end imm:$amt)]>;
Chris Lattner1877ec92006-03-13 21:52:10 +0000219
220def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS),
221 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000222}
Chris Lattner6e61ca62005-10-25 21:03:41 +0000223def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
224 [(set GPRC:$rD, (undef))]>;
Chris Lattnera17409d2006-03-19 05:43:01 +0000225def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; $rD = IMPLICIT_DEF_F8",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000226 [(set F8RC:$rD, (undef))]>;
Chris Lattnera17409d2006-03-19 05:43:01 +0000227def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; $rD = IMPLICIT_DEF_F4",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000228 [(set F4RC:$rD, (undef))]>;
Chris Lattner528180e2006-03-19 06:10:09 +0000229def IMPLICIT_DEF_VRRC : Pseudo<(ops VRRC:$rD), "; $rD = IMPLICIT_DEF_VRRC",
230 [(set VRRC:$rD, (v4f32 (undef)))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000231
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000232// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
233// scheduler into a branch sequence.
Chris Lattner88d211f2006-03-12 09:13:49 +0000234let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
235 PPC970_Single = 1 in {
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000236 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000237 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000238 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000239 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000240 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000241 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000242}
243
Chris Lattner88d211f2006-03-12 09:13:49 +0000244let isTerminator = 1, noResults = 1, PPC970_Unit = 7 in {
Evan Cheng6da8d992006-01-09 18:28:21 +0000245 let isReturn = 1 in
246 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(retflag)]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000247 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000248}
249
Chris Lattner7a823bd2005-02-15 20:26:49 +0000250let Defs = [LR] in
Chris Lattner88d211f2006-03-12 09:13:49 +0000251 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>,
252 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000253
Chris Lattner88d211f2006-03-12 09:13:49 +0000254let isBranch = 1, isTerminator = 1, hasCtrlDep = 1,
255 noResults = 1, PPC970_Unit = 7 in {
Nate Begeman81e80972006-03-17 01:40:33 +0000256 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, target:$true),
Chris Lattner3075a4e2005-10-25 20:58:43 +0000257 "; COND_BRANCH", []>;
Chris Lattner1e484782005-12-04 18:42:54 +0000258 def B : IForm<18, 0, 0, (ops target:$dst),
259 "b $dst", BrB,
260 [(br bb:$dst)]>;
Chris Lattnerdd998852004-11-22 23:07:01 +0000261
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000262 // FIXME: 4*CR# needs to be added to the BI field!
263 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000264 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000265 "blt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000266 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000267 "ble $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000268 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000269 "beq $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000270 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000271 "bge $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000272 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000273 "bgt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000274 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000275 "bne $crS, $block", BrB>;
Chris Lattner6df25072005-10-28 20:32:44 +0000276 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
277 "bun $crS, $block", BrB>;
278 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
279 "bnu $crS, $block", BrB>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000280}
281
Chris Lattner88d211f2006-03-12 09:13:49 +0000282let isCall = 1, noResults = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000283 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000284 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
285 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000286 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000287 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000288 CR0,CR1,CR5,CR6,CR7] in {
289 // Convenient aliases for call instructions
Chris Lattner1e484782005-12-04 18:42:54 +0000290 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
291 "bl $func", BrB, []>;
292 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
293 "bla $func", BrB, []>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000294 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
295 []>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000296}
297
Nate Begeman07aada82004-08-30 02:28:06 +0000298// D-Form instructions. Most instructions that perform an operation on a
299// register and an immediate are of this type.
300//
Chris Lattner88d211f2006-03-12 09:13:49 +0000301let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000302def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
303 "lbz $rD, $src", LdStGeneral,
304 [(set GPRC:$rD, (zextload iaddr:$src, i8))]>;
305def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
306 "lha $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000307 [(set GPRC:$rD, (sextload iaddr:$src, i16))]>,
308 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000309def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
310 "lhz $rD, $src", LdStGeneral,
311 [(set GPRC:$rD, (zextload iaddr:$src, i16))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000312def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
313 "lwz $rD, $src", LdStGeneral,
314 [(set GPRC:$rD, (load iaddr:$src))]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000315def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000316 "lwzu $rD, $disp($rA)", LdStGeneral,
317 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000318}
Chris Lattner88d211f2006-03-12 09:13:49 +0000319let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000320def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000321 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000322 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000323def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000324 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000325 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
326 PPC970_DGroup_Cracked;
Chris Lattner57226fb2005-04-19 04:59:28 +0000327def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000328 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000329 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000330def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000331 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000332 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000333def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000334 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000335 [(set GPRC:$rD, (add GPRC:$rA,
336 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000337def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000338 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000339 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000340def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000341 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000342 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Chris Lattnerbae5b3c2005-11-17 07:04:43 +0000343def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000344 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000345 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000346def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000347 "lis $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000348 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000349}
350let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000351def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
352 "stb $rS, $src", LdStGeneral,
353 [(truncstore GPRC:$rS, iaddr:$src, i8)]>;
354def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
355 "sth $rS, $src", LdStGeneral,
356 [(truncstore GPRC:$rS, iaddr:$src, i16)]>;
357def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
358 "stw $rS, $src", LdStGeneral,
359 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000360def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000361 "stwu $rS, $disp($rA)", LdStGeneral,
362 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000363}
Chris Lattner88d211f2006-03-12 09:13:49 +0000364let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000365def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000366 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000367 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
368 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000369def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000370 "andis. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000371 [(set GPRC:$dst, (and GPRC:$src1, imm16Shifted:$src2))]>,
372 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000373def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000374 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000375 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000376def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000377 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000378 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000379def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000380 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000381 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000382def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000383 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner4345a4a2005-09-14 20:53:05 +0000384 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Nate Begeman09761222005-12-09 23:54:18 +0000385def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
386 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000387def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000388 "cmpi $crD, $L, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000389def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000390 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000391def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000392 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Chris Lattner57226fb2005-04-19 04:59:28 +0000393def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000394 "cmpli $dst, $size, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000395def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000396 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000397def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000398 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000399}
400let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000401def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
402 "lfs $rD, $src", LdStLFDU,
403 [(set F4RC:$rD, (load iaddr:$src))]>;
404def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
405 "lfd $rD, $src", LdStLFD,
406 [(set F8RC:$rD, (load iaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000407}
Chris Lattner88d211f2006-03-12 09:13:49 +0000408let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000409def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
410 "stfs $rS, $dst", LdStUX,
411 [(store F4RC:$rS, iaddr:$dst)]>;
412def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
413 "stfd $rS, $dst", LdStUX,
414 [(store F8RC:$rS, iaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000415}
Nate Begemaned428532004-09-04 05:00:00 +0000416
417// DS-Form instructions. Load/Store instructions available in PPC-64
418//
Chris Lattner88d211f2006-03-12 09:13:49 +0000419let isLoad = 1, PPC970_Unit = 2 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000420def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000421 "lwa $rT, $DS($rA)", LdStLWA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000422 []>, isPPC64, PPC970_DGroup_Cracked;
Chris Lattner841d12d2005-10-18 16:51:22 +0000423def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000424 "ld $rT, $DS($rA)", LdStLD,
425 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000426}
Chris Lattner88d211f2006-03-12 09:13:49 +0000427let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000428def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000429 "std $rT, $DS($rA)", LdStSTD,
430 []>, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000431def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000432 "stdu $rT, $DS($rA)", LdStSTD,
433 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000434}
Nate Begemanc3306122004-08-21 05:56:39 +0000435
Nate Begeman07aada82004-08-30 02:28:06 +0000436// X-Form instructions. Most instructions that perform an operation on a
437// register and another register are of this type.
438//
Chris Lattner88d211f2006-03-12 09:13:49 +0000439let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000440def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
441 "lbzx $rD, $src", LdStGeneral,
442 [(set GPRC:$rD, (zextload xaddr:$src, i8))]>;
443def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
444 "lhax $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000445 [(set GPRC:$rD, (sextload xaddr:$src, i16))]>,
446 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000447def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
448 "lhzx $rD, $src", LdStGeneral,
449 [(set GPRC:$rD, (zextload xaddr:$src, i16))]>;
450def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src),
451 "lwax $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000452 [(set G8RC:$rD, (sextload xaddr:$src, i32))]>, isPPC64,
453 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000454def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
455 "lwzx $rD, $src", LdStGeneral,
456 [(set GPRC:$rD, (load xaddr:$src))]>;
457def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src),
458 "ldx $rD, $src", LdStLD,
459 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000460def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, memrr:$src),
461 "lvebx $vD, $src", LdStGeneral,
Nate Begeman09761222005-12-09 23:54:18 +0000462 []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000463def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, memrr:$src),
464 "lvehx $vD, $src", LdStGeneral,
Nate Begeman09761222005-12-09 23:54:18 +0000465 []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000466def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, memrr:$src),
467 "lvewx $vD, $src", LdStGeneral,
468 [(set VRRC:$vD, (v4f32 (PPClve_x xoaddr:$src)))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000469def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src),
470 "lvx $vD, $src", LdStGeneral,
Nate Begemanb73628b2005-12-30 00:12:56 +0000471 [(set VRRC:$vD, (v4f32 (load xoaddr:$src)))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000472}
Nate Begeman09761222005-12-09 23:54:18 +0000473def LVSL : XForm_1<31, 6, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
474 "lvsl $vD, $base, $rA", LdStGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000475 []>, PPC970_Unit_LSU;
Nate Begeman09761222005-12-09 23:54:18 +0000476def LVSR : XForm_1<31, 38, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
477 "lvsl $vD, $base, $rA", LdStGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000478 []>, PPC970_Unit_LSU;
479let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000480def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000481 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000482 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000483def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000484 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000485 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000486def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000487 "and. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000488 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000489def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000490 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000491 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000492def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000493 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000494 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000495def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000496 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000497 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman8d948322005-10-19 01:12:32 +0000498def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000499 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000500 []>;
501def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000502 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000503 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000504def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000505 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000506 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000507def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000508 "or. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000509 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000510def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000511 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000512 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
513def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000514 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000515 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000516def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000517 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000518 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000519def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000520 "sld $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000521 [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000522def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000523 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000524 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000525def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000526 "srd $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000527 [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000528def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000529 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000530 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000531def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000532 "srad $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000533 [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000534def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000535 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000536 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000537}
538let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000539def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
540 "stbx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000541 [(truncstore GPRC:$rS, xaddr:$dst, i8)]>,
542 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000543def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
544 "sthx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000545 [(truncstore GPRC:$rS, xaddr:$dst, i16)]>,
546 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000547def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
548 "stwx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000549 [(store GPRC:$rS, xaddr:$dst)]>,
550 PPC970_DGroup_Cracked;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000551def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000552 "stwux $rS, $rA, $rB", LdStGeneral,
553 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000554def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000555 "stdx $rS, $rA, $rB", LdStSTD,
Chris Lattnerfd977342006-03-13 05:15:10 +0000556 []>, isPPC64, PPC970_DGroup_Cracked;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000557def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000558 "stdux $rS, $rA, $rB", LdStSTD,
559 []>, isPPC64;
Nate Begemane4f17a52005-11-23 05:29:52 +0000560def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000561 "stvebx $rS, $rA, $rB", LdStGeneral,
562 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000563def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000564 "stvehx $rS, $rA, $rB", LdStGeneral,
565 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000566def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000567 "stvewx $rS, $rA, $rB", LdStGeneral,
568 []>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000569def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst),
570 "stvx $rS, $dst", LdStGeneral,
Nate Begemanb73628b2005-12-30 00:12:56 +0000571 [(store (v4f32 VRRC:$rS), xoaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000572}
Chris Lattner88d211f2006-03-12 09:13:49 +0000573let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000574def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000575 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000576 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000577def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000578 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000579 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000580def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000581 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000582 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000583def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000584 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000585 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Nate Begeman01595c52005-11-26 22:39:34 +0000586def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
587 "extsw $rA, $rS", IntGeneral,
588 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000589def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000590 "cmp $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000591def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000592 "cmpl $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000593def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000594 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000595def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000596 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000597def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000598 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000599def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000600 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000601}
602let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000603//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000604// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000605def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000606 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000607def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000608 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000609}
610let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000611def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
612 "lfsx $frD, $src", LdStLFDU,
613 [(set F4RC:$frD, (load xaddr:$src))]>;
614def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
615 "lfdx $frD, $src", LdStLFDU,
616 [(set F8RC:$frD, (load xaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000617}
Chris Lattner88d211f2006-03-12 09:13:49 +0000618let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000619def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000620 "fcfid $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000621 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000622def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000623 "fctidz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000624 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000625def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000626 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000627 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000628def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000629 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000630 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000631def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000632 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000633 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
634def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000635 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000636 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000637}
Chris Lattner919c0322005-10-01 01:35:02 +0000638
639/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner88d211f2006-03-12 09:13:49 +0000640///
641/// Note that these are defined as pseudo-ops on the PPC970 because they are
642/// often coallesced away and we don't want the dispatch group builder to think
643/// that they will fill slots (which could cause the load of a LSU reject to
644/// sneak into a d-group with a store).
Chris Lattner919c0322005-10-01 01:35:02 +0000645def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000646 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000647 []>, // (set F4RC:$frD, F4RC:$frB)
648 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000649def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000650 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000651 []>, // (set F8RC:$frD, F8RC:$frB)
652 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000653def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000654 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000655 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
656 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000657
Chris Lattner88d211f2006-03-12 09:13:49 +0000658let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000659// These are artificially split into two different forms, for 4/8 byte FP.
660def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000661 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000662 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
663def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000664 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000665 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
666def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000667 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000668 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
669def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000670 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000671 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
672def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000673 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000674 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
675def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000676 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000677 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000678}
Chris Lattner919c0322005-10-01 01:35:02 +0000679
Chris Lattner88d211f2006-03-12 09:13:49 +0000680let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner51269842006-03-01 05:50:56 +0000681def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000682 "stfiwx $frS, $dst", LdStUX,
Chris Lattner51269842006-03-01 05:50:56 +0000683 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000684def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
685 "stfsx $frS, $dst", LdStUX,
686 [(store F4RC:$frS, xaddr:$dst)]>;
687def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
688 "stfdx $frS, $dst", LdStUX,
689 [(store F8RC:$frS, xaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000690}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000691
Nate Begeman07aada82004-08-30 02:28:06 +0000692// XL-Form instructions. condition register logical ops.
693//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000694def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +0000695 "mcrf $BF, $BFA", BrMCR>,
696 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000697
Chris Lattner88d211f2006-03-12 09:13:49 +0000698// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +0000699//
Chris Lattner88d211f2006-03-12 09:13:49 +0000700def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>,
701 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000702def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>,
703 PPC970_DGroup_First, PPC970_Unit_FXU;
704
705def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>,
706 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner88d211f2006-03-12 09:13:49 +0000707def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>,
708 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000709
710// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
711// a GPR on the PPC970. As such, copies in and out have the same performance
712// characteristics as an OR instruction.
713def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS),
714 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000715 PPC970_DGroup_Single, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000716def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT),
717 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000718 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000719
Chris Lattner88d211f2006-03-12 09:13:49 +0000720def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>,
721 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000722def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +0000723 "mtcrf $FXM, $rS", BrMCRX>,
724 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000725def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +0000726 "mfcr $rT, $FXM", SprMFCR>,
727 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000728
Nate Begeman07aada82004-08-30 02:28:06 +0000729// XS-Form instructions. Just 'sradi'
730//
Chris Lattner88d211f2006-03-12 09:13:49 +0000731let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000732def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000733 "sradi $rA, $rS, $SH", IntRotateD>, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000734
735// XO-Form instructions. Arithmetic instructions that can set overflow bit
736//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000737def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000738 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000739 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000740def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000741 "add $rT, $rA, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000742 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000743def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000744 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000745 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
746 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000747def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000748 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000749 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000750def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000751 "divd $rT, $rA, $rB", IntDivD,
Chris Lattner88d211f2006-03-12 09:13:49 +0000752 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
Chris Lattnerfd977342006-03-13 05:15:10 +0000753 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Nate Begeman12a92342005-10-20 07:51:08 +0000754def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000755 "divdu $rT, $rA, $rB", IntDivD,
Chris Lattner88d211f2006-03-12 09:13:49 +0000756 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
Chris Lattnerfd977342006-03-13 05:15:10 +0000757 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000758def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000759 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000760 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000761 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000762def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000763 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000764 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000765 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Nate Begeman12a92342005-10-20 07:51:08 +0000766def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
767 "mulhd $rT, $rA, $rB", IntMulHW,
768 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
769def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
770 "mulhdu $rT, $rA, $rB", IntMulHWU,
771 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000772def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000773 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000774 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000775def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000776 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000777 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000778def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000779 "mulld $rT, $rA, $rB", IntMulHD,
Nate Begeman12a92342005-10-20 07:51:08 +0000780 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000781def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000782 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000783 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000784def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000785 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000786 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000787def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000788 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000789 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
790 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000791def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000792 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000793 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000794def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000795 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000796 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000797def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000798 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000799 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000800def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000801 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000802 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000803def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
804 "subfme $rT, $rA", IntGeneral,
805 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000806def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000807 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000808 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000809}
Nate Begeman07aada82004-08-30 02:28:06 +0000810
811// A-Form instructions. Most of the instructions executed in the FPU are of
812// this type.
813//
Chris Lattner88d211f2006-03-12 09:13:49 +0000814let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner14522e32005-04-19 05:21:30 +0000815def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000816 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000817 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000818 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000819 F8RC:$FRB))]>,
820 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000821def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000822 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000823 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000824 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000825 F4RC:$FRB))]>,
826 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000827def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000828 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000829 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000830 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000831 F8RC:$FRB))]>,
832 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000833def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000834 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000835 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000836 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000837 F4RC:$FRB))]>,
838 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000839def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000840 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000841 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000842 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000843 F8RC:$FRB)))]>,
844 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000845def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000846 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000847 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000848 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000849 F4RC:$FRB)))]>,
850 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000851def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000852 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000853 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000854 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000855 F8RC:$FRB)))]>,
856 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000857def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000858 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000859 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000860 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000861 F4RC:$FRB)))]>,
862 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000863// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
864// having 4 of these, force the comparison to always be an 8-byte double (code
865// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000866// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000867def FSELD : AForm_1<63, 23,
868 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000869 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000870 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000871def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000872 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000873 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000874 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000875def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000876 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000877 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000878 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000879def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000880 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000881 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000882 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000883def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000884 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000885 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +0000886 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000887def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000888 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000889 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000890 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000891def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000892 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000893 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000894 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000895def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000896 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000897 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000898 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000899def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000900 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000901 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000902 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000903def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000904 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000905 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000906 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000907}
Nate Begeman07aada82004-08-30 02:28:06 +0000908
Chris Lattner88d211f2006-03-12 09:13:49 +0000909let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000910// M-Form instructions. rotate and mask instructions.
911//
Chris Lattner043870d2005-09-09 18:17:41 +0000912let isTwoAddress = 1, isCommutable = 1 in {
913// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000914def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000915 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +0000916 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattnerfd977342006-03-13 05:15:10 +0000917 []>, PPC970_DGroup_Cracked;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000918def RLDIMI : MDForm_1<30, 3,
919 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000920 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000921 []>, isPPC64;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000922}
Chris Lattner14522e32005-04-19 05:21:30 +0000923def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000924 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000925 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000926 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000927def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000928 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000929 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000930 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000931def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000932 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000933 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000934 []>;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000935
936// MD-Form instructions. 64 bit rotate instructions.
937//
Chris Lattner14522e32005-04-19 05:21:30 +0000938def RLDICL : MDForm_1<30, 0,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000939 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000940 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000941 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000942def RLDICR : MDForm_1<30, 1,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000943 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000944 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000945 []>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000946}
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000947
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000948
Chris Lattner88d211f2006-03-12 09:13:49 +0000949let PPC970_Unit = 5 in { // VALU Operations.
Nate Begemane4f17a52005-11-23 05:29:52 +0000950// VA-Form instructions. 3-input AltiVec ops.
Chris Lattnereb8b09f2006-03-22 01:44:36 +0000951def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
Nate Begeman9b14f662005-11-29 08:04:45 +0000952 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
953 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
Nate Begemana07da922005-12-14 22:54:33 +0000954 VRRC:$vB))]>,
955 Requires<[FPContractions]>;
Chris Lattnereb8b09f2006-03-22 01:44:36 +0000956def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
Nate Begemana07da922005-12-14 22:54:33 +0000957 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
Chris Lattnereb8b09f2006-03-22 01:44:36 +0000958 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA, VRRC:$vC),
959 VRRC:$vB)))]>,
Nate Begemana07da922005-12-14 22:54:33 +0000960 Requires<[FPContractions]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000961
Chris Lattnereb8b09f2006-03-22 01:44:36 +0000962def VPERM : VAForm_1<43, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
963 "vperm $vD, $vA, $vC, $vB", VecPerm,
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000964 [(set VRRC:$vD,
Chris Lattnereb8b09f2006-03-22 01:44:36 +0000965 (PPCvperm (v4f32 VRRC:$vA), VRRC:$vC, VRRC:$vB))]>;
Chris Lattnerabdff1e2006-03-20 01:00:56 +0000966
967
Nate Begemane4f17a52005-11-23 05:29:52 +0000968// VX-Form instructions. AltiVec arithmetic ops.
969def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
970 "vaddfp $vD, $vA, $vB", VecFP,
Nate Begeman9b14f662005-11-29 08:04:45 +0000971 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Nate Begemanb73628b2005-12-30 00:12:56 +0000972def VADDUWM : VXForm_1<128, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
973 "vadduwm $vD, $vA, $vB", VecGeneral,
Chris Lattner32f57d92006-03-20 17:51:58 +0000974 [(set VRRC:$vD, (add (v4i32 VRRC:$vA), VRRC:$vB))]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000975def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
976 "vcfsx $vD, $vB, $UIMM", VecFP,
977 []>;
978def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
979 "vcfux $vD, $vB, $UIMM", VecFP,
980 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000981def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
982 "vctsxs $vD, $vB, $UIMM", VecFP,
Nate Begemane4f17a52005-11-23 05:29:52 +0000983 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000984def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
985 "vctuxs $vD, $vB, $UIMM", VecFP,
Nate Begemane4f17a52005-11-23 05:29:52 +0000986 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000987def VEXPTEFP : VXForm_2<394, (ops VRRC:$vD, VRRC:$vB),
988 "vexptefp $vD, $vB", VecFP,
989 []>;
990def VLOGEFP : VXForm_2<458, (ops VRRC:$vD, VRRC:$vB),
991 "vlogefp $vD, $vB", VecFP,
992 []>;
993def VMAXFP : VXForm_1<1034, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
994 "vmaxfp $vD, $vA, $vB", VecFP,
995 []>;
996def VMINFP : VXForm_1<1098, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
997 "vminfp $vD, $vA, $vB", VecFP,
998 []>;
999def VREFP : VXForm_2<266, (ops VRRC:$vD, VRRC:$vB),
1000 "vrefp $vD, $vB", VecFP,
1001 []>;
1002def VRFIM : VXForm_2<714, (ops VRRC:$vD, VRRC:$vB),
1003 "vrfim $vD, $vB", VecFP,
1004 []>;
1005def VRFIN : VXForm_2<522, (ops VRRC:$vD, VRRC:$vB),
1006 "vrfin $vD, $vB", VecFP,
1007 []>;
1008def VRFIP : VXForm_2<650, (ops VRRC:$vD, VRRC:$vB),
1009 "vrfip $vD, $vB", VecFP,
1010 []>;
1011def VRFIZ : VXForm_2<586, (ops VRRC:$vD, VRRC:$vB),
1012 "vrfiz $vD, $vB", VecFP,
1013 []>;
1014def VRSQRTEFP : VXForm_2<330, (ops VRRC:$vD, VRRC:$vB),
1015 "vrsqrtefp $vD, $vB", VecFP,
1016 []>;
1017def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1018 "vsubfp $vD, $vA, $vB", VecFP,
1019 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Chris Lattner335fd3c2006-03-16 20:03:58 +00001020def VOR : VXForm_1<1156, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1021 "vor $vD, $vA, $vB", VecFP,
1022 []>;
Nate Begeman3fb68772005-12-14 00:34:09 +00001023def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1024 "vxor $vD, $vA, $vB", VecFP,
1025 []>;
Chris Lattner556aae02006-03-20 04:47:33 +00001026
Chris Lattner08e25de2006-03-20 05:05:55 +00001027def VSPLTB : VXForm_1<524, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
Chris Lattner556aae02006-03-20 04:47:33 +00001028 "vspltb $vD, $vB, $UIMM", VecPerm,
1029 []>;
Chris Lattner08e25de2006-03-20 05:05:55 +00001030def VSPLTH : VXForm_1<588, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
Chris Lattner556aae02006-03-20 04:47:33 +00001031 "vsplth $vD, $vB, $UIMM", VecPerm,
1032 []>;
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001033
Chris Lattnerdd4d2d02006-03-20 06:51:10 +00001034def VSPLTW : VXForm_1<652, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
1035 "vspltw $vD, $vB, $UIMM", VecPerm,
Evan Chenge63d7462006-03-20 08:14:16 +00001036 [(set VRRC:$vD, (vector_shuffle (v4f32 VRRC:$vB), (undef),
1037 VSPLT_shuffle_mask:$UIMM))]>;
Chris Lattnerdd4d2d02006-03-20 06:51:10 +00001038 // FIXME: ALSO ADD SUPPORT FOR v4i32!
Nate Begeman3fb68772005-12-14 00:34:09 +00001039
1040// VX-Form Pseudo Instructions
1041
1042def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD),
1043 "vxor $vD, $vD, $vD", VecFP,
1044 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001045}
Nate Begemane4f17a52005-11-23 05:29:52 +00001046
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001047
Chris Lattner2eb25172005-09-09 00:39:56 +00001048//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001049// DWARF Pseudo Instructions
1050//
1051
Jim Laskeyabf6d172006-01-05 01:25:28 +00001052def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
1053 "; .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001054 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +00001055 (i32 imm:$file))]>;
1056
1057def DWARF_LABEL : Pseudo<(ops i32imm:$id),
1058 "\nLdebug_loc$id:",
1059 [(dwarf_label (i32 imm:$id))]>;
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001060
1061//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +00001062// PowerPC Instruction Patterns
1063//
1064
Chris Lattner30e21a42005-09-26 22:20:16 +00001065// Arbitrary immediate support. Implement in terms of LIS/ORI.
1066def : Pat<(i32 imm:$imm),
1067 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001068
1069// Implement the 'not' operation with the NOR instruction.
1070def NOT : Pat<(not GPRC:$in),
1071 (NOR GPRC:$in, GPRC:$in)>;
1072
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001073// ADD an arbitrary immediate.
1074def : Pat<(add GPRC:$in, imm:$imm),
1075 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1076// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001077def : Pat<(or GPRC:$in, imm:$imm),
1078 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001079// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001080def : Pat<(xor GPRC:$in, imm:$imm),
1081 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001082// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001083def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001084 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001085
Chris Lattnere5cf1222006-01-09 23:20:37 +00001086// Return void support.
1087def : Pat<(ret), (BLR)>;
1088
1089// 64-bit support
Nate Begemanf492f992005-12-16 09:19:13 +00001090def : Pat<(i64 (zext GPRC:$in)),
Chris Lattnerf6cd1472005-10-19 04:32:04 +00001091 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
Nate Begemanf492f992005-12-16 09:19:13 +00001092def : Pat<(i64 (anyext GPRC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +00001093 (OR4To8 GPRC:$in, GPRC:$in)>;
Nate Begemanf492f992005-12-16 09:19:13 +00001094def : Pat<(i32 (trunc G8RC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +00001095 (OR8To4 G8RC:$in, G8RC:$in)>;
1096
Nate Begeman2d5aff72005-10-19 18:42:01 +00001097// SHL
Chris Lattnerbd059822005-12-05 02:34:05 +00001098def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001099 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001100def : Pat<(shl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001101 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
1102// SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001103def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001104 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001105def : Pat<(srl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001106 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
1107
Nate Begeman35ef9132006-01-11 21:21:00 +00001108// ROTL
1109def : Pat<(rotl GPRC:$in, GPRC:$sh),
1110 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1111def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1112 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
1113
Chris Lattner860e8862005-11-17 07:30:41 +00001114// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001115def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1116def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1117def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1118def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001119def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1120 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001121def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1122 (ADDIS GPRC:$in, tconstpool:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001123
Nate Begeman3fb68772005-12-14 00:34:09 +00001124def : Pat<(fmul VRRC:$vA, VRRC:$vB),
Chris Lattner8593f982006-03-21 00:51:38 +00001125 (VMADDFP VRRC:$vA, VRRC:$vB, (V_SET0))>;
Nate Begeman3fb68772005-12-14 00:34:09 +00001126
Nate Begemana07da922005-12-14 22:54:33 +00001127// Fused negative multiply subtract, alternate pattern
1128def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1129 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1130 Requires<[FPContractions]>;
1131def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1132 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1133 Requires<[FPContractions]>;
1134
Nate Begeman993aeb22005-12-13 22:55:22 +00001135// Fused multiply add and multiply sub for packed float. These are represented
1136// separately from the real instructions above, for operations that must have
1137// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
1138def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
1139 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1140def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
1141 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1142
Chris Lattner4172b102005-12-06 02:10:38 +00001143// Standard shifts. These are represented separately from the real shifts above
1144// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1145// amounts.
1146def : Pat<(sra GPRC:$rS, GPRC:$rB),
1147 (SRAW GPRC:$rS, GPRC:$rB)>;
1148def : Pat<(srl GPRC:$rS, GPRC:$rB),
1149 (SRW GPRC:$rS, GPRC:$rB)>;
1150def : Pat<(shl GPRC:$rS, GPRC:$rB),
1151 (SLW GPRC:$rS, GPRC:$rB)>;
1152
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001153def : Pat<(i32 (zextload iaddr:$src, i1)),
1154 (LBZ iaddr:$src)>;
1155def : Pat<(i32 (zextload xaddr:$src, i1)),
1156 (LBZX xaddr:$src)>;
1157def : Pat<(i32 (extload iaddr:$src, i1)),
1158 (LBZ iaddr:$src)>;
1159def : Pat<(i32 (extload xaddr:$src, i1)),
1160 (LBZX xaddr:$src)>;
1161def : Pat<(i32 (extload iaddr:$src, i8)),
1162 (LBZ iaddr:$src)>;
1163def : Pat<(i32 (extload xaddr:$src, i8)),
1164 (LBZX xaddr:$src)>;
1165def : Pat<(i32 (extload iaddr:$src, i16)),
1166 (LHZ iaddr:$src)>;
1167def : Pat<(i32 (extload xaddr:$src, i16)),
1168 (LHZX xaddr:$src)>;
1169def : Pat<(f64 (extload iaddr:$src, f32)),
1170 (FMRSD (LFS iaddr:$src))>;
1171def : Pat<(f64 (extload xaddr:$src, f32)),
1172 (FMRSD (LFSX xaddr:$src))>;
1173
Nate Begemanb73628b2005-12-30 00:12:56 +00001174def : Pat<(v4i32 (load xoaddr:$src)),
1175 (v4i32 (LVX xoaddr:$src))>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +00001176def : Pat<(v16i8 (load xoaddr:$src)),
1177 (v16i8 (LVX xoaddr:$src))>;
1178
1179
Chris Lattner32f57d92006-03-20 17:51:58 +00001180def : Pat<(vector_shuffle (v4i32 VRRC:$vB), (undef), VSPLT_shuffle_mask:$UIMM),
1181 (v4i32 (VSPLTW VSPLT_shuffle_mask:$UIMM, VRRC:$vB))>;
1182
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +00001183def : Pat<(PPCvperm (v4i32 VRRC:$vA), VRRC:$vB, VRRC:$vC),
1184 (v4i32 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>;
1185
Nate Begemanb73628b2005-12-30 00:12:56 +00001186def : Pat<(store (v4i32 VRRC:$rS), xoaddr:$dst),
1187 (STVX (v4i32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerb2177b92006-03-19 06:55:52 +00001188def : Pat<(v4i32 (PPClve_x xoaddr:$src)),
1189 (v4i32 (LVEWX xoaddr:$src))>;
Nate Begemanb73628b2005-12-30 00:12:56 +00001190
Chris Lattner528180e2006-03-19 06:10:09 +00001191def : Pat<(v4i32 (undef)), (v4i32 (IMPLICIT_DEF_VRRC))>;
1192
Chris Lattner335fd3c2006-03-16 20:03:58 +00001193
Chris Lattnerea874f32005-09-24 00:41:58 +00001194// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner4ac85b32005-09-15 21:44:00 +00001195/*
Chris Lattnerc36d0652005-09-14 18:18:39 +00001196def : Pattern<(xor GPRC:$in, imm:$imm),
1197 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
1198 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner4ac85b32005-09-15 21:44:00 +00001199*/
Chris Lattnerc36d0652005-09-14 18:18:39 +00001200