blob: 7ad0d9426efcce87a6a0c7ffa682bbcbaf7dd2d2 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "llvm/ADT/FoldingSet.h"
16#include "llvm/ADT/Hashing.h"
17#include "llvm/Analysis/AliasAnalysis.h"
Evan Cheng506049f2010-03-03 01:44:33 +000018#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000019#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000020#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000021#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000024#include "llvm/IR/Constants.h"
Stephen Hines36b56882014-04-23 16:57:46 -070025#include "llvm/IR/DebugInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000026#include "llvm/IR/Function.h"
27#include "llvm/IR/InlineAsm.h"
28#include "llvm/IR/LLVMContext.h"
29#include "llvm/IR/Metadata.h"
30#include "llvm/IR/Module.h"
31#include "llvm/IR/Type.h"
32#include "llvm/IR/Value.h"
Evan Chenge837dea2011-06-28 19:10:37 +000033#include "llvm/MC/MCInstrDesc.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000034#include "llvm/MC/MCSymbol.h"
David Greene3b325332010-01-04 23:48:20 +000035#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Dan Gohmance42e402008-07-07 20:32:02 +000037#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000038#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetMachine.h"
41#include "llvm/Target/TargetRegisterInfo.h"
Stephen Hines37ed9c12014-12-01 14:51:49 -080042#include "llvm/Target/TargetSubtargetInfo.h"
Chris Lattner0742b592004-02-23 18:38:20 +000043using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000044
Chris Lattnerf7382302007-12-30 21:56:09 +000045//===----------------------------------------------------------------------===//
46// MachineOperand Implementation
47//===----------------------------------------------------------------------===//
48
Chris Lattner62ed6b92008-01-01 01:12:31 +000049void MachineOperand::setReg(unsigned Reg) {
50 if (getReg() == Reg) return; // No change.
Jim Grosbachee61d672011-08-24 16:44:17 +000051
Chris Lattner62ed6b92008-01-01 01:12:31 +000052 // Otherwise, we have to change the register. If this operand is embedded
53 // into a machine function, we need to update the old and new register's
54 // use/def lists.
55 if (MachineInstr *MI = getParent())
56 if (MachineBasicBlock *MBB = MI->getParent())
57 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000058 MachineRegisterInfo &MRI = MF->getRegInfo();
59 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +000060 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000061 MRI.addRegOperandToUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +000062 return;
63 }
Jim Grosbachee61d672011-08-24 16:44:17 +000064
Chris Lattner62ed6b92008-01-01 01:12:31 +000065 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +000066 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +000067}
68
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000069void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
70 const TargetRegisterInfo &TRI) {
71 assert(TargetRegisterInfo::isVirtualRegister(Reg));
72 if (SubIdx && getSubReg())
73 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
74 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +000075 if (SubIdx)
76 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000077}
78
79void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
80 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
81 if (getSubReg()) {
82 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +000083 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
84 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000085 setSubReg(0);
86 }
87 setReg(Reg);
88}
89
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +000090/// Change a def to a use, or a use to a def.
91void MachineOperand::setIsDef(bool Val) {
92 assert(isReg() && "Wrong MachineOperand accessor");
93 assert((!Val || !isDebug()) && "Marking a debug operation as def");
94 if (IsDef == Val)
95 return;
96 // MRI may keep uses and defs in different list positions.
97 if (MachineInstr *MI = getParent())
98 if (MachineBasicBlock *MBB = MI->getParent())
99 if (MachineFunction *MF = MBB->getParent()) {
100 MachineRegisterInfo &MRI = MF->getRegInfo();
101 MRI.removeRegOperandFromUseList(this);
102 IsDef = Val;
103 MRI.addRegOperandToUseList(this);
104 return;
105 }
106 IsDef = Val;
107}
108
Stephen Hines37ed9c12014-12-01 14:51:49 -0800109// If this operand is currently a register operand, and if this is in a
110// function, deregister the operand from the register's use/def list.
111void MachineOperand::removeRegFromUses() {
112 if (!isReg() || !isOnRegUseList())
113 return;
114
115 if (MachineInstr *MI = getParent()) {
116 if (MachineBasicBlock *MBB = MI->getParent()) {
117 if (MachineFunction *MF = MBB->getParent())
118 MF->getRegInfo().removeRegOperandFromUseList(this);
119 }
120 }
121}
122
Chris Lattner62ed6b92008-01-01 01:12:31 +0000123/// ChangeToImmediate - Replace this operand with a new immediate operand of
124/// the specified value. If an operand is known to be an immediate already,
125/// the setImm method should be used.
126void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000127 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
Stephen Hines37ed9c12014-12-01 14:51:49 -0800128
129 removeRegFromUses();
Jim Grosbachee61d672011-08-24 16:44:17 +0000130
Chris Lattner62ed6b92008-01-01 01:12:31 +0000131 OpKind = MO_Immediate;
132 Contents.ImmVal = ImmVal;
133}
134
Stephen Hines37ed9c12014-12-01 14:51:49 -0800135void MachineOperand::ChangeToFPImmediate(const ConstantFP *FPImm) {
136 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
137
138 removeRegFromUses();
139
140 OpKind = MO_FPImmediate;
141 Contents.CFP = FPImm;
142}
143
Chris Lattner62ed6b92008-01-01 01:12:31 +0000144/// ChangeToRegister - Replace this operand with a new register operand of
145/// the specified value. If an operand is known to be an register already,
146/// the setReg method should be used.
147void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000148 bool isKill, bool isDead, bool isUndef,
149 bool isDebug) {
Stephen Hinesdce4a402014-05-29 02:49:00 -0700150 MachineRegisterInfo *RegInfo = nullptr;
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000151 if (MachineInstr *MI = getParent())
152 if (MachineBasicBlock *MBB = MI->getParent())
153 if (MachineFunction *MF = MBB->getParent())
154 RegInfo = &MF->getRegInfo();
155 // If this operand is already a register operand, remove it from the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000156 // register's use/def lists.
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000157 bool WasReg = isReg();
158 if (RegInfo && WasReg)
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000159 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000160
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000161 // Change this to a register and set the reg#.
162 OpKind = MO_Register;
163 SmallContents.RegNo = Reg;
Jakob Stoklund Olesen68210602013-01-07 23:21:44 +0000164 SubReg_TargetFlags = 0;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000165 IsDef = isDef;
166 IsImp = isImp;
167 IsKill = isKill;
168 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000169 IsUndef = isUndef;
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000170 IsInternalRead = false;
Dale Johannesene0091802008-09-14 01:44:36 +0000171 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000172 IsDebug = isDebug;
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000173 // Ensure isOnRegUseList() returns false.
Stephen Hinesdce4a402014-05-29 02:49:00 -0700174 Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000175 // Preserve the tie when the operand was already a register.
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000176 if (!WasReg)
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000177 TiedTo = 0;
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000178
179 // If this operand is embedded in a function, add the operand to the
180 // register's use/def list.
181 if (RegInfo)
182 RegInfo->addRegOperandToUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000183}
184
Chris Lattnerf7382302007-12-30 21:56:09 +0000185/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruthd862d692012-07-05 11:06:22 +0000186/// operand. Note that this should stay in sync with the hash_value overload
187/// below.
Chris Lattnerf7382302007-12-30 21:56:09 +0000188bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000189 if (getType() != Other.getType() ||
190 getTargetFlags() != Other.getTargetFlags())
191 return false;
Jim Grosbachee61d672011-08-24 16:44:17 +0000192
Chris Lattnerf7382302007-12-30 21:56:09 +0000193 switch (getType()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000194 case MachineOperand::MO_Register:
195 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
196 getSubReg() == Other.getSubReg();
197 case MachineOperand::MO_Immediate:
198 return getImm() == Other.getImm();
Cameron Zwarichc20fb632011-07-01 23:45:21 +0000199 case MachineOperand::MO_CImmediate:
200 return getCImm() == Other.getCImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000201 case MachineOperand::MO_FPImmediate:
202 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000203 case MachineOperand::MO_MachineBasicBlock:
204 return getMBB() == Other.getMBB();
205 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000206 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000207 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000208 case MachineOperand::MO_TargetIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000209 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000210 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000211 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000212 case MachineOperand::MO_GlobalAddress:
213 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
214 case MachineOperand::MO_ExternalSymbol:
215 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
216 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000217 case MachineOperand::MO_BlockAddress:
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000218 return getBlockAddress() == Other.getBlockAddress() &&
219 getOffset() == Other.getOffset();
Stephen Hines36b56882014-04-23 16:57:46 -0700220 case MachineOperand::MO_RegisterMask:
221 case MachineOperand::MO_RegisterLiveOut:
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000222 return getRegMask() == Other.getRegMask();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000223 case MachineOperand::MO_MCSymbol:
224 return getMCSymbol() == Other.getMCSymbol();
Stephen Hines36b56882014-04-23 16:57:46 -0700225 case MachineOperand::MO_CFIIndex:
226 return getCFIIndex() == Other.getCFIIndex();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000227 case MachineOperand::MO_Metadata:
228 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000229 }
Chandler Carruth732f05c2012-01-10 18:08:01 +0000230 llvm_unreachable("Invalid machine operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000231}
232
Chandler Carruthd862d692012-07-05 11:06:22 +0000233// Note: this must stay exactly in sync with isIdenticalTo above.
234hash_code llvm::hash_value(const MachineOperand &MO) {
235 switch (MO.getType()) {
236 case MachineOperand::MO_Register:
Jakob Stoklund Olesen190e3422012-08-28 18:05:48 +0000237 // Register operands don't have target flags.
238 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruthd862d692012-07-05 11:06:22 +0000239 case MachineOperand::MO_Immediate:
240 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
241 case MachineOperand::MO_CImmediate:
242 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
243 case MachineOperand::MO_FPImmediate:
244 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
245 case MachineOperand::MO_MachineBasicBlock:
246 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
247 case MachineOperand::MO_FrameIndex:
248 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
249 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000250 case MachineOperand::MO_TargetIndex:
Chandler Carruthd862d692012-07-05 11:06:22 +0000251 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
252 MO.getOffset());
253 case MachineOperand::MO_JumpTableIndex:
254 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
255 case MachineOperand::MO_ExternalSymbol:
256 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
257 MO.getSymbolName());
258 case MachineOperand::MO_GlobalAddress:
259 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
260 MO.getOffset());
261 case MachineOperand::MO_BlockAddress:
262 return hash_combine(MO.getType(), MO.getTargetFlags(),
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000263 MO.getBlockAddress(), MO.getOffset());
Chandler Carruthd862d692012-07-05 11:06:22 +0000264 case MachineOperand::MO_RegisterMask:
Stephen Hines36b56882014-04-23 16:57:46 -0700265 case MachineOperand::MO_RegisterLiveOut:
Chandler Carruthd862d692012-07-05 11:06:22 +0000266 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
267 case MachineOperand::MO_Metadata:
268 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
269 case MachineOperand::MO_MCSymbol:
270 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
Stephen Hines36b56882014-04-23 16:57:46 -0700271 case MachineOperand::MO_CFIIndex:
272 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCFIIndex());
Chandler Carruthd862d692012-07-05 11:06:22 +0000273 }
274 llvm_unreachable("Invalid machine operand type");
275}
276
Chris Lattnerf7382302007-12-30 21:56:09 +0000277/// print - Print the specified machine operand.
278///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000279void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000280 // If the instruction is embedded into a basic block, we can find the
281 // target info for the instruction.
282 if (!TM)
283 if (const MachineInstr *MI = getParent())
284 if (const MachineBasicBlock *MBB = MI->getParent())
285 if (const MachineFunction *MF = MBB->getParent())
286 TM = &MF->getTarget();
Stephen Hines37ed9c12014-12-01 14:51:49 -0800287 const TargetRegisterInfo *TRI =
288 TM ? TM->getSubtargetImpl()->getRegisterInfo() : nullptr;
Dan Gohman80f6c582009-11-09 19:38:45 +0000289
Chris Lattnerf7382302007-12-30 21:56:09 +0000290 switch (getType()) {
291 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000292 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000293
Evan Cheng4784f1f2009-06-30 08:49:04 +0000294 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000295 isInternalRead() || isEarlyClobber() || isTied()) {
Chris Lattner31530612009-06-24 17:54:48 +0000296 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000297 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000298 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000299 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000300 if (isEarlyClobber())
301 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000302 if (isImplicit())
303 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000304 OS << "def";
305 NeedComma = true;
Jakob Stoklund Olesen3429c752012-04-20 21:45:33 +0000306 // <def,read-undef> only makes sense when getSubReg() is set.
307 // Don't clutter the output otherwise.
308 if (isUndef() && getSubReg())
309 OS << ",read-undef";
Evan Cheng5affca02009-10-21 07:56:02 +0000310 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000311 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000312 NeedComma = true;
313 }
Evan Cheng07897072009-10-14 23:37:31 +0000314
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000315 if (isKill()) {
Chris Lattner31530612009-06-24 17:54:48 +0000316 if (NeedComma) OS << ',';
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000317 OS << "kill";
318 NeedComma = true;
319 }
320 if (isDead()) {
321 if (NeedComma) OS << ',';
322 OS << "dead";
323 NeedComma = true;
324 }
325 if (isUndef() && isUse()) {
326 if (NeedComma) OS << ',';
327 OS << "undef";
328 NeedComma = true;
329 }
330 if (isInternalRead()) {
331 if (NeedComma) OS << ',';
332 OS << "internal";
333 NeedComma = true;
334 }
335 if (isTied()) {
336 if (NeedComma) OS << ',';
337 OS << "tied";
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000338 if (TiedTo != 15)
339 OS << unsigned(TiedTo - 1);
Chris Lattnerf7382302007-12-30 21:56:09 +0000340 }
Chris Lattner31530612009-06-24 17:54:48 +0000341 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000342 }
343 break;
344 case MachineOperand::MO_Immediate:
345 OS << getImm();
346 break;
Devang Patel8594d422011-06-24 20:46:11 +0000347 case MachineOperand::MO_CImmediate:
348 getCImm()->getValue().print(OS, false);
349 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000350 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000351 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000352 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000353 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000354 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000355 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000356 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000357 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000358 break;
359 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000360 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000361 break;
362 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000363 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000364 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000365 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000366 break;
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000367 case MachineOperand::MO_TargetIndex:
368 OS << "<ti#" << getIndex();
369 if (getOffset()) OS << "+" << getOffset();
370 OS << '>';
371 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000372 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000373 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000374 break;
375 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000376 OS << "<ga:";
Stephen Hines36b56882014-04-23 16:57:46 -0700377 getGlobal()->printAsOperand(OS, /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000378 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000379 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000380 break;
381 case MachineOperand::MO_ExternalSymbol:
382 OS << "<es:" << getSymbolName();
383 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000384 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000385 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000386 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000387 OS << '<';
Stephen Hines36b56882014-04-23 16:57:46 -0700388 getBlockAddress()->printAsOperand(OS, /*PrintType=*/false);
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000389 if (getOffset()) OS << "+" << getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000390 OS << '>';
391 break;
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000392 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen478a8a02012-02-02 23:52:57 +0000393 OS << "<regmask>";
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000394 break;
Stephen Hines36b56882014-04-23 16:57:46 -0700395 case MachineOperand::MO_RegisterLiveOut:
396 OS << "<regliveout>";
397 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000398 case MachineOperand::MO_Metadata:
399 OS << '<';
Stephen Hines36b56882014-04-23 16:57:46 -0700400 getMetadata()->printAsOperand(OS, /*PrintType=*/false);
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000401 OS << '>';
402 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000403 case MachineOperand::MO_MCSymbol:
404 OS << "<MCSym=" << *getMCSymbol() << '>';
405 break;
Stephen Hines36b56882014-04-23 16:57:46 -0700406 case MachineOperand::MO_CFIIndex:
407 OS << "<call frame instruction>";
408 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000409 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000410
Chris Lattner31530612009-06-24 17:54:48 +0000411 if (unsigned TF = getTargetFlags())
412 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000413}
414
415//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000416// MachineMemOperand Implementation
417//===----------------------------------------------------------------------===//
418
Chris Lattner40a858f2010-09-21 05:39:30 +0000419/// getAddrSpace - Return the LLVM IR address space number that this pointer
420/// points into.
421unsigned MachinePointerInfo::getAddrSpace() const {
Stephen Hinesdce4a402014-05-29 02:49:00 -0700422 if (V.isNull() || V.is<const PseudoSourceValue*>()) return 0;
423 return cast<PointerType>(V.get<const Value*>()->getType())->getAddressSpace();
Chris Lattner40a858f2010-09-21 05:39:30 +0000424}
425
Chris Lattnere8639032010-09-21 06:22:23 +0000426/// getConstantPool - Return a MachinePointerInfo record that refers to the
427/// constant pool.
428MachinePointerInfo MachinePointerInfo::getConstantPool() {
429 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
430}
431
432/// getFixedStack - Return a MachinePointerInfo record that refers to the
433/// the specified FrameIndex.
434MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
435 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
436}
437
Chris Lattner1daa6f42010-09-21 06:43:24 +0000438MachinePointerInfo MachinePointerInfo::getJumpTable() {
439 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
440}
441
442MachinePointerInfo MachinePointerInfo::getGOT() {
443 return MachinePointerInfo(PseudoSourceValue::getGOT());
444}
Chris Lattner40a858f2010-09-21 05:39:30 +0000445
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000446MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
447 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
448}
449
Chris Lattnerda39c392010-09-21 04:32:08 +0000450MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000451 uint64_t s, unsigned int a,
Stephen Hines37ed9c12014-12-01 14:51:49 -0800452 const AAMDNodes &AAInfo,
Rafael Espindola95d594c2012-03-31 18:14:00 +0000453 const MDNode *Ranges)
Chris Lattnerda39c392010-09-21 04:32:08 +0000454 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000455 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Stephen Hines37ed9c12014-12-01 14:51:49 -0800456 AAInfo(AAInfo), Ranges(Ranges) {
Stephen Hinesdce4a402014-05-29 02:49:00 -0700457 assert((PtrInfo.V.isNull() || PtrInfo.V.is<const PseudoSourceValue*>() ||
458 isa<PointerType>(PtrInfo.V.get<const Value*>()->getType())) &&
Chris Lattnerda39c392010-09-21 04:32:08 +0000459 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000460 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000461 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000462}
463
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000464/// Profile - Gather unique data for the object.
465///
466void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000467 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000468 ID.AddInteger(Size);
Stephen Hinesdce4a402014-05-29 02:49:00 -0700469 ID.AddPointer(getOpaqueValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000470 ID.AddInteger(Flags);
471}
472
Dan Gohmanc76909a2009-09-25 20:36:54 +0000473void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
474 // The Value and Offset may differ due to CSE. But the flags and size
475 // should be the same.
476 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
477 assert(MMO->getSize() == getSize() && "Size mismatch!");
478
479 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
480 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000481 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
482 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000483 // Also update the base and offset, because the new alignment may
484 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000485 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000486 }
487}
488
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000489/// getAlignment - Return the minimum known alignment in bytes of the
490/// actual memory reference.
491uint64_t MachineMemOperand::getAlignment() const {
492 return MinAlign(getBaseAlignment(), getOffset());
493}
494
Dan Gohmanc76909a2009-09-25 20:36:54 +0000495raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
496 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000497 "SV has to be a load, store or both.");
Jim Grosbachee61d672011-08-24 16:44:17 +0000498
Dan Gohmanc76909a2009-09-25 20:36:54 +0000499 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000500 OS << "Volatile ";
501
Dan Gohmanc76909a2009-09-25 20:36:54 +0000502 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000503 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000504 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000505 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000506 OS << MMO.getSize();
Jim Grosbachee61d672011-08-24 16:44:17 +0000507
Dan Gohmancd26ec52009-09-23 01:33:16 +0000508 // Print the address information.
509 OS << "[";
Stephen Hinesdce4a402014-05-29 02:49:00 -0700510 if (const Value *V = MMO.getValue())
511 V->printAsOperand(OS, /*PrintType=*/false);
512 else if (const PseudoSourceValue *PSV = MMO.getPseudoValue())
513 PSV->printCustom(OS);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000514 else
Stephen Hinesdce4a402014-05-29 02:49:00 -0700515 OS << "<unknown>";
Stephen Hines36b56882014-04-23 16:57:46 -0700516
517 unsigned AS = MMO.getAddrSpace();
518 if (AS != 0)
519 OS << "(addrspace=" << AS << ')';
Dan Gohmancd26ec52009-09-23 01:33:16 +0000520
521 // If the alignment of the memory reference itself differs from the alignment
522 // of the base pointer, print the base alignment explicitly, next to the base
523 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000524 if (MMO.getBaseAlignment() != MMO.getAlignment())
525 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000526
Dan Gohmanc76909a2009-09-25 20:36:54 +0000527 if (MMO.getOffset() != 0)
528 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000529 OS << "]";
530
531 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000532 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
533 MMO.getBaseAlignment() != MMO.getSize())
534 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000535
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000536 // Print TBAA info.
Stephen Hines37ed9c12014-12-01 14:51:49 -0800537 if (const MDNode *TBAAInfo = MMO.getAAInfo().TBAA) {
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000538 OS << "(tbaa=";
539 if (TBAAInfo->getNumOperands() > 0)
Stephen Hines36b56882014-04-23 16:57:46 -0700540 TBAAInfo->getOperand(0)->printAsOperand(OS, /*PrintType=*/false);
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000541 else
542 OS << "<unknown>";
543 OS << ")";
544 }
545
Stephen Hines37ed9c12014-12-01 14:51:49 -0800546 // Print AA scope info.
547 if (const MDNode *ScopeInfo = MMO.getAAInfo().Scope) {
548 OS << "(alias.scope=";
549 if (ScopeInfo->getNumOperands() > 0)
550 for (unsigned i = 0, ie = ScopeInfo->getNumOperands(); i != ie; ++i) {
551 ScopeInfo->getOperand(i)->printAsOperand(OS, /*PrintType=*/false);
552 if (i != ie-1)
553 OS << ",";
554 }
555 else
556 OS << "<unknown>";
557 OS << ")";
558 }
559
560 // Print AA noalias scope info.
561 if (const MDNode *NoAliasInfo = MMO.getAAInfo().NoAlias) {
562 OS << "(noalias=";
563 if (NoAliasInfo->getNumOperands() > 0)
564 for (unsigned i = 0, ie = NoAliasInfo->getNumOperands(); i != ie; ++i) {
565 NoAliasInfo->getOperand(i)->printAsOperand(OS, /*PrintType=*/false);
566 if (i != ie-1)
567 OS << ",";
568 }
569 else
570 OS << "<unknown>";
571 OS << ")";
572 }
573
Bill Wendlingd65ba722011-04-29 23:45:22 +0000574 // Print nontemporal info.
575 if (MMO.isNonTemporal())
576 OS << "(nontemporal)";
577
Dan Gohmancd26ec52009-09-23 01:33:16 +0000578 return OS;
579}
580
Dan Gohmance42e402008-07-07 20:32:02 +0000581//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000582// MachineInstr Implementation
583//===----------------------------------------------------------------------===//
584
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000585void MachineInstr::addImplicitDefUseOperands(MachineFunction &MF) {
Evan Chenge837dea2011-06-28 19:10:37 +0000586 if (MCID->ImplicitDefs)
Craig Topperfac25982012-03-08 08:22:45 +0000587 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000588 addOperand(MF, MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Chenge837dea2011-06-28 19:10:37 +0000589 if (MCID->ImplicitUses)
Craig Topperfac25982012-03-08 08:22:45 +0000590 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000591 addOperand(MF, MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000592}
593
Bob Wilson0855cad2010-04-09 04:34:03 +0000594/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
595/// implicit operands. It reserves space for the number of operands specified by
Evan Chenge837dea2011-06-28 19:10:37 +0000596/// the MCInstrDesc.
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000597MachineInstr::MachineInstr(MachineFunction &MF, const MCInstrDesc &tid,
598 const DebugLoc dl, bool NoImp)
Stephen Hinesdce4a402014-05-29 02:49:00 -0700599 : MCID(&tid), Parent(nullptr), Operands(nullptr), NumOperands(0),
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000600 Flags(0), AsmPrinterFlags(0),
Stephen Hinesdce4a402014-05-29 02:49:00 -0700601 NumMemRefs(0), MemRefs(nullptr), debugLoc(dl) {
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000602 // Reserve space for the expected number of operands.
603 if (unsigned NumOps = MCID->getNumOperands() +
604 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses()) {
605 CapOperands = OperandCapacity::get(NumOps);
606 Operands = MF.allocateOperandArray(CapOperands);
607 }
608
Dale Johannesen06efc022009-01-27 23:20:29 +0000609 if (!NoImp)
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000610 addImplicitDefUseOperands(MF);
Dale Johannesen06efc022009-01-27 23:20:29 +0000611}
612
Misha Brukmance22e762004-07-09 14:45:17 +0000613/// MachineInstr ctor - Copies MachineInstr arg exactly
614///
Evan Cheng1ed99222008-07-19 00:37:25 +0000615MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Stephen Hinesdce4a402014-05-29 02:49:00 -0700616 : MCID(&MI.getDesc()), Parent(nullptr), Operands(nullptr), NumOperands(0),
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000617 Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000618 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000619 debugLoc(MI.getDebugLoc()) {
620 CapOperands = OperandCapacity::get(MI.getNumOperands());
621 Operands = MF.allocateOperandArray(CapOperands);
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000622
Jakob Stoklund Olesen84be3d52013-01-05 05:05:51 +0000623 // Copy operands.
Evan Cheng1ed99222008-07-19 00:37:25 +0000624 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000625 addOperand(MF, MI.getOperand(i));
Tanya Lattner0c63e032004-05-24 03:14:18 +0000626
Jakob Stoklund Olesenbd7b36e2012-12-18 21:36:05 +0000627 // Copy all the sensible flags.
628 setFlags(MI.Flags);
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000629}
630
Chris Lattner62ed6b92008-01-01 01:12:31 +0000631/// getRegInfo - If this instruction is embedded into a MachineFunction,
632/// return the MachineRegisterInfo object for the current function, otherwise
633/// return null.
634MachineRegisterInfo *MachineInstr::getRegInfo() {
635 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000636 return &MBB->getParent()->getRegInfo();
Stephen Hinesdce4a402014-05-29 02:49:00 -0700637 return nullptr;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000638}
639
640/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
641/// this instruction from their respective use lists. This requires that the
642/// operands already be on their use lists.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000643void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
Jakob Stoklund Olesen021e3b62012-12-22 17:13:06 +0000644 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +0000645 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000646 MRI.removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000647}
648
649/// AddRegOperandsToUseLists - Add all of the register operands in
650/// this instruction from their respective use lists. This requires that the
651/// operands not be on their use lists yet.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000652void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
Jakob Stoklund Olesen021e3b62012-12-22 17:13:06 +0000653 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +0000654 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000655 MRI.addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000656}
657
Jakob Stoklund Olesen56706db2012-12-20 22:54:05 +0000658void MachineInstr::addOperand(const MachineOperand &Op) {
659 MachineBasicBlock *MBB = getParent();
660 assert(MBB && "Use MachineInstrBuilder to add operands to dangling instrs");
661 MachineFunction *MF = MBB->getParent();
662 assert(MF && "Use MachineInstrBuilder to add operands to dangling instrs");
663 addOperand(*MF, Op);
664}
665
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000666/// Move NumOps MachineOperands from Src to Dst, with support for overlapping
667/// ranges. If MRI is non-null also update use-def chains.
668static void moveOperands(MachineOperand *Dst, MachineOperand *Src,
669 unsigned NumOps, MachineRegisterInfo *MRI) {
670 if (MRI)
671 return MRI->moveOperands(Dst, Src, NumOps);
672
673 // Here it would be convenient to call memmove, so that isn't allowed because
674 // MachineOperand has a constructor and so isn't a POD type.
675 if (Dst < Src)
676 for (unsigned i = 0; i != NumOps; ++i)
677 new (Dst + i) MachineOperand(Src[i]);
678 else
679 for (unsigned i = NumOps; i ; --i)
680 new (Dst + i - 1) MachineOperand(Src[i - 1]);
681}
682
Chris Lattner62ed6b92008-01-01 01:12:31 +0000683/// addOperand - Add the specified operand to the instruction. If it is an
684/// implicit operand, it is added to the end of the operand list. If it is
685/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachee61d672011-08-24 16:44:17 +0000686/// (before the first implicit operand).
Jakob Stoklund Olesen56706db2012-12-20 22:54:05 +0000687void MachineInstr::addOperand(MachineFunction &MF, const MachineOperand &Op) {
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000688 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000689
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000690 // Check if we're adding one of our existing operands.
691 if (&Op >= Operands && &Op < Operands + NumOperands) {
692 // This is unusual: MI->addOperand(MI->getOperand(i)).
693 // If adding Op requires reallocating or moving existing operands around,
694 // the Op reference could go stale. Support it by copying Op.
695 MachineOperand CopyOp(Op);
696 return addOperand(MF, CopyOp);
697 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000698
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000699 // Find the insert location for the new operand. Implicit registers go at
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000700 // the end, everything else goes before the implicit regs.
701 //
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000702 // FIXME: Allow mixed explicit and implicit operands on inline asm.
703 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
704 // implicit-defs, but they must not be moved around. See the FIXME in
705 // InstrEmitter.cpp.
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000706 unsigned OpNo = getNumOperands();
707 bool isImpReg = Op.isReg() && Op.isImplicit();
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000708 if (!isImpReg && !isInlineAsm()) {
709 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
710 --OpNo;
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000711 assert(!Operands[OpNo].isTied() && "Cannot move tied operands");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000712 }
713 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000714
Pekka Jaaskelainend54946a2013-10-15 14:40:46 +0000715#ifndef NDEBUG
Pekka Jaaskelainen862385112013-10-15 14:18:10 +0000716 bool isMetaDataOp = Op.getType() == MachineOperand::MO_Metadata;
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000717 // OpNo now points as the desired insertion point. Unless this is a variadic
718 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000719 // RegMask operands go between the explicit and implicit operands.
720 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
Pekka Jaaskelainen862385112013-10-15 14:18:10 +0000721 OpNo < MCID->getNumOperands() || isMetaDataOp) &&
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000722 "Trying to add an operand to a machine instr that is already done!");
Pekka Jaaskelainend54946a2013-10-15 14:40:46 +0000723#endif
Chris Lattner62ed6b92008-01-01 01:12:31 +0000724
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000725 MachineRegisterInfo *MRI = getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000726
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000727 // Determine if the Operands array needs to be reallocated.
728 // Save the old capacity and operand array.
729 OperandCapacity OldCap = CapOperands;
730 MachineOperand *OldOperands = Operands;
731 if (!OldOperands || OldCap.getSize() == getNumOperands()) {
732 CapOperands = OldOperands ? OldCap.getNext() : OldCap.get(1);
733 Operands = MF.allocateOperandArray(CapOperands);
734 // Move the operands before the insertion point.
735 if (OpNo)
736 moveOperands(Operands, OldOperands, OpNo, MRI);
737 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000738
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000739 // Move the operands following the insertion point.
740 if (OpNo != NumOperands)
741 moveOperands(Operands + OpNo + 1, OldOperands + OpNo, NumOperands - OpNo,
742 MRI);
743 ++NumOperands;
Jim Grosbachee61d672011-08-24 16:44:17 +0000744
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000745 // Deallocate the old operand array.
746 if (OldOperands != Operands && OldOperands)
747 MF.deallocateOperandArray(OldCap, OldOperands);
748
749 // Copy Op into place. It still needs to be inserted into the MRI use lists.
750 MachineOperand *NewMO = new (Operands + OpNo) MachineOperand(Op);
751 NewMO->ParentMI = this;
752
753 // When adding a register operand, tell MRI about it.
754 if (NewMO->isReg()) {
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000755 // Ensure isOnRegUseList() returns false, regardless of Op's status.
Stephen Hinesdce4a402014-05-29 02:49:00 -0700756 NewMO->Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000757 // Ignore existing ties. This is not a property that can be copied.
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000758 NewMO->TiedTo = 0;
759 // Add the new operand to MRI, but only for instructions in an MBB.
760 if (MRI)
761 MRI->addRegOperandToUseList(NewMO);
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000762 // The MCID operand information isn't accurate until we start adding
763 // explicit operands. The implicit operands are added first, then the
764 // explicits are inserted before them.
765 if (!isImpReg) {
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000766 // Tie uses to defs as indicated in MCInstrDesc.
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000767 if (NewMO->isUse()) {
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000768 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +0000769 if (DefIdx != -1)
770 tieOperands(DefIdx, OpNo);
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000771 }
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000772 // If the register operand is flagged as early, mark the operand as such.
773 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000774 NewMO->setIsEarlyClobber(true);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000775 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000776 }
777}
778
779/// RemoveOperand - Erase an operand from an instruction, leaving it with one
780/// fewer operand than it started with.
781///
782void MachineInstr::RemoveOperand(unsigned OpNo) {
Jakob Stoklund Olesen021e3b62012-12-22 17:13:06 +0000783 assert(OpNo < getNumOperands() && "Invalid operand number");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000784 untieRegOperand(OpNo);
Jim Grosbachee61d672011-08-24 16:44:17 +0000785
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000786#ifndef NDEBUG
787 // Moving tied operands would break the ties.
Jakob Stoklund Olesen021e3b62012-12-22 17:13:06 +0000788 for (unsigned i = OpNo + 1, e = getNumOperands(); i != e; ++i)
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000789 if (Operands[i].isReg())
790 assert(!Operands[i].isTied() && "Cannot move tied operands");
791#endif
792
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000793 MachineRegisterInfo *MRI = getRegInfo();
794 if (MRI && Operands[OpNo].isReg())
795 MRI->removeRegOperandFromUseList(Operands + OpNo);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000796
Jakob Stoklund Olesenf1d015f2013-01-05 05:00:09 +0000797 // Don't call the MachineOperand destructor. A lot of this code depends on
798 // MachineOperand having a trivial destructor anyway, and adding a call here
799 // wouldn't make it 'destructor-correct'.
800
801 if (unsigned N = NumOperands - 1 - OpNo)
802 moveOperands(Operands + OpNo, Operands + OpNo + 1, N, MRI);
803 --NumOperands;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000804}
805
Dan Gohmanc76909a2009-09-25 20:36:54 +0000806/// addMemOperand - Add a MachineMemOperand to the machine instruction.
807/// This function should be used only occasionally. The setMemRefs function
808/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000809void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000810 MachineMemOperand *MO) {
811 mmo_iterator OldMemRefs = MemRefs;
Jakob Stoklund Olesenb2c79f22013-01-07 23:21:41 +0000812 unsigned OldNumMemRefs = NumMemRefs;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000813
Jakob Stoklund Olesenb2c79f22013-01-07 23:21:41 +0000814 unsigned NewNum = NumMemRefs + 1;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000815 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000816
Benjamin Kramer861ea232012-03-16 16:39:27 +0000817 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000818 NewMemRefs[NewNum - 1] = MO;
Jakob Stoklund Olesenb2c79f22013-01-07 23:21:41 +0000819 setMemRefs(NewMemRefs, NewMemRefs + NewNum);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000820}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000821
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000822bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Jakob Stoklund Olesen4aebce82013-01-10 18:42:44 +0000823 assert(!isBundledWithPred() && "Must be called on bundle header");
Jakob Stoklund Olesenb11f0502013-01-10 01:29:42 +0000824 for (MachineBasicBlock::const_instr_iterator MII = this;; ++MII) {
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000825 if (MII->getDesc().getFlags() & Mask) {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000826 if (Type == AnyInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000827 return true;
828 } else {
Jakob Stoklund Olesenb11f0502013-01-10 01:29:42 +0000829 if (Type == AllInBundle && !MII->isBundle())
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000830 return false;
831 }
Jakob Stoklund Olesenb11f0502013-01-10 01:29:42 +0000832 // This was the last instruction in the bundle.
833 if (!MII->isBundledWithSucc())
834 return Type == AllInBundle;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000835 }
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000836}
837
Evan Cheng506049f2010-03-03 01:44:33 +0000838bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
839 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000840 // If opcodes or number of operands are not the same then the two
841 // instructions are obviously not identical.
842 if (Other->getOpcode() != getOpcode() ||
843 Other->getNumOperands() != getNumOperands())
844 return false;
845
Evan Chengddfd1372011-12-14 02:11:42 +0000846 if (isBundle()) {
847 // Both instructions are bundles, compare MIs inside the bundle.
848 MachineBasicBlock::const_instr_iterator I1 = *this;
849 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
850 MachineBasicBlock::const_instr_iterator I2 = *Other;
851 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
852 while (++I1 != E1 && I1->isInsideBundle()) {
853 ++I2;
854 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
855 return false;
856 }
857 }
858
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000859 // Check operands to make sure they match.
860 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
861 const MachineOperand &MO = getOperand(i);
862 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcbc988b2011-05-12 00:56:58 +0000863 if (!MO.isReg()) {
864 if (!MO.isIdenticalTo(OMO))
865 return false;
866 continue;
867 }
868
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000869 // Clients may or may not want to ignore defs when testing for equality.
870 // For example, machine CSE pass only cares about finding common
871 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcbc988b2011-05-12 00:56:58 +0000872 if (MO.isDef()) {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000873 if (Check == IgnoreDefs)
874 continue;
Evan Chengcbc988b2011-05-12 00:56:58 +0000875 else if (Check == IgnoreVRegDefs) {
876 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
877 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
878 if (MO.getReg() != OMO.getReg())
879 return false;
880 } else {
881 if (!MO.isIdenticalTo(OMO))
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000882 return false;
Evan Chengcbc988b2011-05-12 00:56:58 +0000883 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
884 return false;
885 }
886 } else {
887 if (!MO.isIdenticalTo(OMO))
888 return false;
889 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
890 return false;
891 }
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000892 }
Devang Patel9194c672011-07-07 17:45:33 +0000893 // If DebugLoc does not match then two dbg.values are not identical.
894 if (isDebugValue())
895 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
896 && getDebugLoc() != Other->getDebugLoc())
897 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000898 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000899}
900
Chris Lattner48d7c062006-04-17 21:35:41 +0000901MachineInstr *MachineInstr::removeFromParent() {
902 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesen9f4692d2012-12-17 23:55:38 +0000903 return getParent()->remove(this);
Chris Lattner48d7c062006-04-17 21:35:41 +0000904}
905
Jakob Stoklund Olesen9f4692d2012-12-17 23:55:38 +0000906MachineInstr *MachineInstr::removeFromBundle() {
907 assert(getParent() && "Not embedded in a basic block!");
908 return getParent()->remove_instr(this);
909}
Chris Lattner48d7c062006-04-17 21:35:41 +0000910
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000911void MachineInstr::eraseFromParent() {
912 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesen9f4692d2012-12-17 23:55:38 +0000913 getParent()->erase(this);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000914}
915
Stephen Hines37ed9c12014-12-01 14:51:49 -0800916void MachineInstr::eraseFromParentAndMarkDBGValuesForRemoval() {
917 assert(getParent() && "Not embedded in a basic block!");
918 MachineBasicBlock *MBB = getParent();
919 MachineFunction *MF = MBB->getParent();
920 assert(MF && "Not embedded in a function!");
921
922 MachineInstr *MI = (MachineInstr *)this;
923 MachineRegisterInfo &MRI = MF->getRegInfo();
924
925 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
926 const MachineOperand &MO = MI->getOperand(i);
927 if (!MO.isReg() || !MO.isDef())
928 continue;
929 unsigned Reg = MO.getReg();
930 if (!TargetRegisterInfo::isVirtualRegister(Reg))
931 continue;
932 MRI.markUsesInDebugValueAsUndef(Reg);
933 }
934 MI->eraseFromParent();
935}
936
Jakob Stoklund Olesen9f4692d2012-12-17 23:55:38 +0000937void MachineInstr::eraseFromBundle() {
938 assert(getParent() && "Not embedded in a basic block!");
939 getParent()->erase_instr(this);
940}
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000941
Evan Cheng19e3f312007-05-15 01:26:09 +0000942/// getNumExplicitOperands - Returns the number of non-implicit operands.
943///
944unsigned MachineInstr::getNumExplicitOperands() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000945 unsigned NumOperands = MCID->getNumOperands();
946 if (!MCID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000947 return NumOperands;
948
Dan Gohman9407cd42009-04-15 17:59:11 +0000949 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
950 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000951 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000952 NumOperands++;
953 }
954 return NumOperands;
955}
956
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000957void MachineInstr::bundleWithPred() {
958 assert(!isBundledWithPred() && "MI is already bundled with its predecessor");
959 setFlag(BundledPred);
960 MachineBasicBlock::instr_iterator Pred = this;
961 --Pred;
Jakob Stoklund Olesen582abdd2012-12-18 23:00:28 +0000962 assert(!Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000963 Pred->setFlag(BundledSucc);
964}
965
966void MachineInstr::bundleWithSucc() {
967 assert(!isBundledWithSucc() && "MI is already bundled with its successor");
968 setFlag(BundledSucc);
969 MachineBasicBlock::instr_iterator Succ = this;
970 ++Succ;
Jakob Stoklund Olesen582abdd2012-12-18 23:00:28 +0000971 assert(!Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000972 Succ->setFlag(BundledPred);
973}
974
975void MachineInstr::unbundleFromPred() {
976 assert(isBundledWithPred() && "MI isn't bundled with its predecessor");
977 clearFlag(BundledPred);
978 MachineBasicBlock::instr_iterator Pred = this;
979 --Pred;
Jakob Stoklund Olesen582abdd2012-12-18 23:00:28 +0000980 assert(Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000981 Pred->clearFlag(BundledSucc);
982}
983
984void MachineInstr::unbundleFromSucc() {
985 assert(isBundledWithSucc() && "MI isn't bundled with its successor");
986 clearFlag(BundledSucc);
987 MachineBasicBlock::instr_iterator Succ = this;
Sergei Larin12cd49a2013-01-09 17:54:33 +0000988 ++Succ;
Jakob Stoklund Olesen582abdd2012-12-18 23:00:28 +0000989 assert(Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000990 Succ->clearFlag(BundledPred);
991}
992
Evan Chengc36b7062011-01-07 23:50:32 +0000993bool MachineInstr::isStackAligningInlineAsm() const {
994 if (isInlineAsm()) {
995 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
996 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
997 return true;
998 }
999 return false;
1000}
Chris Lattner8ace2cd2006-10-20 22:39:59 +00001001
Chad Rosier576cd112012-09-05 21:00:58 +00001002InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const {
1003 assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!");
1004 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
Chad Rosier2f1d8152012-09-05 22:40:13 +00001005 return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0);
Chad Rosier576cd112012-09-05 21:00:58 +00001006}
1007
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001008int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
1009 unsigned *GroupNo) const {
1010 assert(isInlineAsm() && "Expected an inline asm instruction");
1011 assert(OpIdx < getNumOperands() && "OpIdx out of range");
1012
1013 // Ignore queries about the initial operands.
1014 if (OpIdx < InlineAsm::MIOp_FirstOperand)
1015 return -1;
1016
1017 unsigned Group = 0;
1018 unsigned NumOps;
1019 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1020 i += NumOps) {
1021 const MachineOperand &FlagMO = getOperand(i);
1022 // If we reach the implicit register operands, stop looking.
1023 if (!FlagMO.isImm())
1024 return -1;
1025 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1026 if (i + NumOps > OpIdx) {
1027 if (GroupNo)
1028 *GroupNo = Group;
1029 return i;
1030 }
1031 ++Group;
1032 }
1033 return -1;
1034}
1035
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001036const TargetRegisterClass*
1037MachineInstr::getRegClassConstraint(unsigned OpIdx,
1038 const TargetInstrInfo *TII,
1039 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +00001040 assert(getParent() && "Can't have an MBB reference here!");
1041 assert(getParent()->getParent() && "Can't have an MF reference here!");
1042 const MachineFunction &MF = *getParent()->getParent();
1043
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001044 // Most opcodes have fixed constraints in their MCInstrDesc.
1045 if (!isInlineAsm())
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +00001046 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001047
1048 if (!getOperand(OpIdx).isReg())
Stephen Hinesdce4a402014-05-29 02:49:00 -07001049 return nullptr;
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001050
1051 // For tied uses on inline asm, get the constraint from the def.
1052 unsigned DefIdx;
1053 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
1054 OpIdx = DefIdx;
1055
1056 // Inline asm stores register class constraints in the flag word.
1057 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
1058 if (FlagIdx < 0)
Stephen Hinesdce4a402014-05-29 02:49:00 -07001059 return nullptr;
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001060
1061 unsigned Flag = getOperand(FlagIdx).getImm();
1062 unsigned RCID;
1063 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
1064 return TRI->getRegClass(RCID);
1065
1066 // Assume that all registers in a memory operand are pointers.
1067 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +00001068 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001069
Stephen Hinesdce4a402014-05-29 02:49:00 -07001070 return nullptr;
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001071}
1072
Stephen Hines36b56882014-04-23 16:57:46 -07001073const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVReg(
1074 unsigned Reg, const TargetRegisterClass *CurRC, const TargetInstrInfo *TII,
1075 const TargetRegisterInfo *TRI, bool ExploreBundle) const {
1076 // Check every operands inside the bundle if we have
1077 // been asked to.
1078 if (ExploreBundle)
1079 for (ConstMIBundleOperands OpndIt(this); OpndIt.isValid() && CurRC;
1080 ++OpndIt)
1081 CurRC = OpndIt->getParent()->getRegClassConstraintEffectForVRegImpl(
1082 OpndIt.getOperandNo(), Reg, CurRC, TII, TRI);
1083 else
1084 // Otherwise, just check the current operands.
1085 for (ConstMIOperands OpndIt(this); OpndIt.isValid() && CurRC; ++OpndIt)
1086 CurRC = getRegClassConstraintEffectForVRegImpl(OpndIt.getOperandNo(), Reg,
1087 CurRC, TII, TRI);
1088 return CurRC;
1089}
1090
1091const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVRegImpl(
1092 unsigned OpIdx, unsigned Reg, const TargetRegisterClass *CurRC,
1093 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1094 assert(CurRC && "Invalid initial register class");
1095 // Check if Reg is constrained by some of its use/def from MI.
1096 const MachineOperand &MO = getOperand(OpIdx);
1097 if (!MO.isReg() || MO.getReg() != Reg)
1098 return CurRC;
1099 // If yes, accumulate the constraints through the operand.
1100 return getRegClassConstraintEffect(OpIdx, CurRC, TII, TRI);
1101}
1102
1103const TargetRegisterClass *MachineInstr::getRegClassConstraintEffect(
1104 unsigned OpIdx, const TargetRegisterClass *CurRC,
1105 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1106 const TargetRegisterClass *OpRC = getRegClassConstraint(OpIdx, TII, TRI);
1107 const MachineOperand &MO = getOperand(OpIdx);
1108 assert(MO.isReg() &&
1109 "Cannot get register constraints for non-register operand");
1110 assert(CurRC && "Invalid initial register class");
1111 if (unsigned SubIdx = MO.getSubReg()) {
1112 if (OpRC)
1113 CurRC = TRI->getMatchingSuperRegClass(CurRC, OpRC, SubIdx);
1114 else
1115 CurRC = TRI->getSubClassWithSubReg(CurRC, SubIdx);
1116 } else if (OpRC)
1117 CurRC = TRI->getCommonSubClass(CurRC, OpRC);
1118 return CurRC;
1119}
1120
Jakob Stoklund Olesen25377c82013-01-09 18:28:16 +00001121/// Return the number of instructions inside the MI bundle, not counting the
1122/// header instruction.
Evan Chengddfd1372011-12-14 02:11:42 +00001123unsigned MachineInstr::getBundleSize() const {
Jakob Stoklund Olesen25377c82013-01-09 18:28:16 +00001124 MachineBasicBlock::const_instr_iterator I = this;
Evan Chengddfd1372011-12-14 02:11:42 +00001125 unsigned Size = 0;
Jakob Stoklund Olesen25377c82013-01-09 18:28:16 +00001126 while (I->isBundledWithSucc())
1127 ++Size, ++I;
Evan Chengddfd1372011-12-14 02:11:42 +00001128 return Size;
1129}
1130
Evan Chengfaa51072007-04-26 19:00:32 +00001131/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +00001132/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +00001133/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +00001134int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
1135 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +00001136 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +00001137 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001138 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +00001139 continue;
1140 unsigned MOReg = MO.getReg();
1141 if (!MOReg)
1142 continue;
1143 if (MOReg == Reg ||
1144 (TRI &&
1145 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1146 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1147 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +00001148 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +00001149 return i;
Evan Cheng576d1232006-12-06 08:27:42 +00001150 }
Evan Cheng32eb1f12007-03-26 22:37:45 +00001151 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +00001152}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001153
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001154/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1155/// indicating if this instruction reads or writes Reg. This also considers
1156/// partial defines.
1157std::pair<bool,bool>
1158MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1159 SmallVectorImpl<unsigned> *Ops) const {
1160 bool PartDef = false; // Partial redefine.
1161 bool FullDef = false; // Full define.
1162 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001163
1164 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1165 const MachineOperand &MO = getOperand(i);
1166 if (!MO.isReg() || MO.getReg() != Reg)
1167 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001168 if (Ops)
1169 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001170 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001171 Use |= !MO.isUndef();
Jakob Stoklund Olesen201f2462011-08-19 00:30:17 +00001172 else if (MO.getSubReg() && !MO.isUndef())
1173 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001174 PartDef = true;
1175 else
1176 FullDef = true;
1177 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001178 // A partial redefine uses Reg unless there is also a full define.
1179 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001180}
1181
Evan Cheng6130f662008-03-05 00:59:57 +00001182/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +00001183/// the specified register or -1 if it is not found. If isDead is true, defs
1184/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1185/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +00001186int
1187MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1188 const TargetRegisterInfo *TRI) const {
1189 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +00001190 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +00001191 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen1cf8b0f2012-02-14 23:49:37 +00001192 // Accept regmask operands when Overlap is set.
1193 // Ignore them when looking for a specific def operand (Overlap == false).
1194 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1195 return i;
Dan Gohmand735b802008-10-03 15:45:36 +00001196 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +00001197 continue;
1198 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +00001199 bool Found = (MOReg == Reg);
1200 if (!Found && TRI && isPhys &&
1201 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1202 if (Overlap)
1203 Found = TRI->regsOverlap(MOReg, Reg);
1204 else
1205 Found = TRI->isSubRegister(MOReg, Reg);
1206 }
1207 if (Found && (!isDead || MO.isDead()))
1208 return i;
Evan Chengb371f452007-02-19 21:49:54 +00001209 }
Evan Cheng6130f662008-03-05 00:59:57 +00001210 return -1;
Evan Chengb371f452007-02-19 21:49:54 +00001211}
Evan Cheng19e3f312007-05-15 01:26:09 +00001212
Evan Chengf277ee42007-05-29 18:35:22 +00001213/// findFirstPredOperandIdx() - Find the index of the first operand in the
1214/// operand list that is used to represent the predicate. It returns -1 if
1215/// none is found.
1216int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00001217 // Don't call MCID.findFirstPredOperandIdx() because this variant
1218 // is sometimes called on an instruction that's not yet complete, and
1219 // so the number of operands is less than the MCID indicates. In
1220 // particular, the PTX target does this.
Evan Chenge837dea2011-06-28 19:10:37 +00001221 const MCInstrDesc &MCID = getDesc();
1222 if (MCID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +00001223 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Chenge837dea2011-06-28 19:10:37 +00001224 if (MCID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +00001225 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +00001226 }
1227
Evan Chengf277ee42007-05-29 18:35:22 +00001228 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +00001229}
Jim Grosbachee61d672011-08-24 16:44:17 +00001230
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001231// MachineOperand::TiedTo is 4 bits wide.
1232const unsigned TiedMax = 15;
1233
1234/// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other.
1235///
1236/// Use and def operands can be tied together, indicated by a non-zero TiedTo
1237/// field. TiedTo can have these values:
1238///
1239/// 0: Operand is not tied to anything.
1240/// 1 to TiedMax-1: Tied to getOperand(TiedTo-1).
1241/// TiedMax: Tied to an operand >= TiedMax-1.
1242///
1243/// The tied def must be one of the first TiedMax operands on a normal
1244/// instruction. INLINEASM instructions allow more tied defs.
1245///
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001246void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) {
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001247 MachineOperand &DefMO = getOperand(DefIdx);
1248 MachineOperand &UseMO = getOperand(UseIdx);
1249 assert(DefMO.isDef() && "DefIdx must be a def operand");
1250 assert(UseMO.isUse() && "UseIdx must be a use operand");
1251 assert(!DefMO.isTied() && "Def is already tied to another use");
1252 assert(!UseMO.isTied() && "Use is already tied to another def");
1253
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001254 if (DefIdx < TiedMax)
1255 UseMO.TiedTo = DefIdx + 1;
1256 else {
1257 // Inline asm can use the group descriptors to find tied operands, but on
1258 // normal instruction, the tied def must be within the first TiedMax
1259 // operands.
1260 assert(isInlineAsm() && "DefIdx out of range");
1261 UseMO.TiedTo = TiedMax;
1262 }
1263
1264 // UseIdx can be out of range, we'll search for it in findTiedOperandIdx().
1265 DefMO.TiedTo = std::min(UseIdx + 1, TiedMax);
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001266}
1267
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001268/// Given the index of a tied register operand, find the operand it is tied to.
1269/// Defs are tied to uses and vice versa. Returns the index of the tied operand
1270/// which must exist.
1271unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const {
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001272 const MachineOperand &MO = getOperand(OpIdx);
1273 assert(MO.isTied() && "Operand isn't tied");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001274
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001275 // Normally TiedTo is in range.
1276 if (MO.TiedTo < TiedMax)
1277 return MO.TiedTo - 1;
1278
1279 // Uses on normal instructions can be out of range.
1280 if (!isInlineAsm()) {
1281 // Normal tied defs must be in the 0..TiedMax-1 range.
1282 if (MO.isUse())
1283 return TiedMax - 1;
1284 // MO is a def. Search for the tied use.
1285 for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) {
1286 const MachineOperand &UseMO = getOperand(i);
1287 if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1)
1288 return i;
1289 }
1290 llvm_unreachable("Can't find tied use");
1291 }
1292
1293 // Now deal with inline asm by parsing the operand group descriptor flags.
1294 // Find the beginning of each operand group.
1295 SmallVector<unsigned, 8> GroupIdx;
1296 unsigned OpIdxGroup = ~0u;
1297 unsigned NumOps;
1298 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1299 i += NumOps) {
1300 const MachineOperand &FlagMO = getOperand(i);
1301 assert(FlagMO.isImm() && "Invalid tied operand on inline asm");
1302 unsigned CurGroup = GroupIdx.size();
1303 GroupIdx.push_back(i);
1304 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1305 // OpIdx belongs to this operand group.
1306 if (OpIdx > i && OpIdx < i + NumOps)
1307 OpIdxGroup = CurGroup;
1308 unsigned TiedGroup;
1309 if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup))
1310 continue;
1311 // Operands in this group are tied to operands in TiedGroup which must be
1312 // earlier. Find the number of operands between the two groups.
1313 unsigned Delta = i - GroupIdx[TiedGroup];
1314
1315 // OpIdx is a use tied to TiedGroup.
1316 if (OpIdxGroup == CurGroup)
1317 return OpIdx - Delta;
1318
1319 // OpIdx is a def tied to this use group.
1320 if (OpIdxGroup == TiedGroup)
1321 return OpIdx + Delta;
1322 }
1323 llvm_unreachable("Invalid tied operand on inline asm");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001324}
1325
Dan Gohmane6cd7572010-05-13 20:34:42 +00001326/// clearKillInfo - Clears kill flags on all operands.
1327///
1328void MachineInstr::clearKillInfo() {
1329 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1330 MachineOperand &MO = getOperand(i);
1331 if (MO.isReg() && MO.isUse())
1332 MO.setIsKill(false);
1333 }
1334}
1335
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001336void MachineInstr::substituteRegister(unsigned FromReg,
1337 unsigned ToReg,
1338 unsigned SubIdx,
1339 const TargetRegisterInfo &RegInfo) {
1340 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1341 if (SubIdx)
1342 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1343 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1344 MachineOperand &MO = getOperand(i);
1345 if (!MO.isReg() || MO.getReg() != FromReg)
1346 continue;
1347 MO.substPhysReg(ToReg, RegInfo);
1348 }
1349 } else {
1350 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1351 MachineOperand &MO = getOperand(i);
1352 if (!MO.isReg() || MO.getReg() != FromReg)
1353 continue;
1354 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1355 }
1356 }
1357}
1358
Evan Cheng9f1c8312008-07-03 09:09:37 +00001359/// isSafeToMove - Return true if it is safe to move this instruction. If
1360/// SawStore is set to true, it means that there is a store (or call) between
1361/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001362bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001363 AliasAnalysis *AA,
1364 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001365 // Ignore stuff that we obviously can't move.
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001366 //
1367 // Treat volatile loads as stores. This is not strictly necessary for
Jakob Stoklund Olesen4f1a56c2012-09-04 18:44:43 +00001368 // volatiles, but it is required for atomic loads. It is not allowed to move
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001369 // a load across an atomic load with Ordering > Monotonic.
1370 if (mayStore() || isCall() ||
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001371 (mayLoad() && hasOrderedMemoryRef())) {
Evan Chengb27087f2008-03-13 00:44:09 +00001372 SawStore = true;
1373 return false;
1374 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001375
Stephen Hines36b56882014-04-23 16:57:46 -07001376 if (isPosition() || isDebugValue() || isTerminator() ||
1377 hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001378 return false;
1379
1380 // See if this instruction does a load. If so, we have to guarantee that the
1381 // loaded value doesn't change between the load and the its intended
1382 // destination. The check for isInvariantLoad gives the targe the chance to
1383 // classify the load as always returning a constant, e.g. a constant pool
1384 // load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001385 if (mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001386 // Otherwise, this is a real load. If there is a store between the load and
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001387 // end of block, we can't move it.
1388 return !SawStore;
Dan Gohman3e4fb702008-09-24 00:06:15 +00001389
Evan Chengb27087f2008-03-13 00:44:09 +00001390 return true;
1391}
1392
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001393/// hasOrderedMemoryRef - Return true if this instruction may have an ordered
1394/// or volatile memory reference, or if the information describing the memory
1395/// reference is not available. Return false if it is known to have no ordered
1396/// memory references.
1397bool MachineInstr::hasOrderedMemoryRef() const {
Dan Gohman3e4fb702008-09-24 00:06:15 +00001398 // An instruction known never to access memory won't have a volatile access.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001399 if (!mayStore() &&
1400 !mayLoad() &&
1401 !isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001402 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001403 return false;
1404
1405 // Otherwise, if the instruction has no memory reference information,
1406 // conservatively assume it wasn't preserved.
1407 if (memoperands_empty())
1408 return true;
Jim Grosbachee61d672011-08-24 16:44:17 +00001409
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001410 // Check the memory reference information for ordered references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001411 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001412 if (!(*I)->isUnordered())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001413 return true;
1414
1415 return false;
1416}
1417
Dan Gohmane33f44c2009-10-07 17:38:06 +00001418/// isInvariantLoad - Return true if this instruction is loading from a
1419/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001420/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001421/// of a function if it does not change. This should only return true of
1422/// *all* loads the instruction does are invariant (if it does multiple loads).
1423bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1424 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001425 if (!mayLoad())
Dan Gohmane33f44c2009-10-07 17:38:06 +00001426 return false;
1427
1428 // If the instruction has lost its memoperands, conservatively assume that
1429 // it may not be an invariant load.
1430 if (memoperands_empty())
1431 return false;
1432
1433 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1434
1435 for (mmo_iterator I = memoperands_begin(),
1436 E = memoperands_end(); I != E; ++I) {
1437 if ((*I)->isVolatile()) return false;
1438 if ((*I)->isStore()) return false;
Pete Cooperd752e0f2011-11-08 18:42:53 +00001439 if ((*I)->isInvariant()) return true;
Dan Gohmane33f44c2009-10-07 17:38:06 +00001440
Stephen Hinesdce4a402014-05-29 02:49:00 -07001441
1442 // A load from a constant PseudoSourceValue is invariant.
1443 if (const PseudoSourceValue *PSV = (*I)->getPseudoValue())
1444 if (PSV->isConstant(MFI))
1445 continue;
1446
Dan Gohmane33f44c2009-10-07 17:38:06 +00001447 if (const Value *V = (*I)->getValue()) {
Dan Gohmane33f44c2009-10-07 17:38:06 +00001448 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001449 if (AA && AA->pointsToConstantMemory(
1450 AliasAnalysis::Location(V, (*I)->getSize(),
Stephen Hines37ed9c12014-12-01 14:51:49 -08001451 (*I)->getAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001452 continue;
1453 }
1454
1455 // Otherwise assume conservatively.
1456 return false;
1457 }
1458
1459 // Everything checks out.
1460 return true;
1461}
1462
Evan Cheng229694f2009-12-03 02:31:43 +00001463/// isConstantValuePHI - If the specified instruction is a PHI that always
1464/// merges together the same virtual register, return the register, otherwise
1465/// return 0.
1466unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001467 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001468 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001469 assert(getNumOperands() >= 3 &&
1470 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001471
1472 unsigned Reg = getOperand(1).getReg();
1473 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1474 if (getOperand(i).getReg() != Reg)
1475 return 0;
1476 return Reg;
1477}
1478
Evan Chengc36b7062011-01-07 23:50:32 +00001479bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001480 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Chengc36b7062011-01-07 23:50:32 +00001481 return true;
1482 if (isInlineAsm()) {
1483 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1484 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1485 return true;
1486 }
1487
1488 return false;
1489}
1490
Evan Chenga57fabe2010-04-08 20:02:37 +00001491/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1492///
1493bool MachineInstr::allDefsAreDead() const {
1494 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1495 const MachineOperand &MO = getOperand(i);
1496 if (!MO.isReg() || MO.isUse())
1497 continue;
1498 if (!MO.isDead())
1499 return false;
1500 }
1501 return true;
1502}
1503
Evan Chengc8f46c42010-10-22 21:49:09 +00001504/// copyImplicitOps - Copy implicit register operands from specified
1505/// instruction to this instruction.
Jakob Stoklund Olesenbe06aac2012-12-20 22:54:02 +00001506void MachineInstr::copyImplicitOps(MachineFunction &MF,
1507 const MachineInstr *MI) {
Evan Chengc8f46c42010-10-22 21:49:09 +00001508 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1509 i != e; ++i) {
1510 const MachineOperand &MO = MI->getOperand(i);
Stephen Hines36b56882014-04-23 16:57:46 -07001511 if ((MO.isReg() && MO.isImplicit()) || MO.isRegMask())
Jakob Stoklund Olesenbe06aac2012-12-20 22:54:02 +00001512 addOperand(MF, MO);
Evan Chengc8f46c42010-10-22 21:49:09 +00001513 }
1514}
1515
Brian Gaeke21326fc2004-02-13 04:39:32 +00001516void MachineInstr::dump() const {
Manman Renb720be62012-09-11 22:23:19 +00001517#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
David Greene3b325332010-01-04 23:48:20 +00001518 dbgs() << " " << *this;
Manman Ren77e300e2012-09-06 19:06:06 +00001519#endif
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001520}
1521
Jim Grosbachee61d672011-08-24 16:44:17 +00001522static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelda0e89f2010-06-29 21:51:32 +00001523 raw_ostream &CommentOS) {
1524 const LLVMContext &Ctx = MF->getFunction()->getContext();
Stephen Hinesdce4a402014-05-29 02:49:00 -07001525 DL.print(Ctx, CommentOS);
Devang Patelda0e89f2010-06-29 21:51:32 +00001526}
1527
Andrew Trickc6ada8e2013-01-25 07:45:25 +00001528void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM,
1529 bool SkipOpers) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001530 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
Stephen Hinesdce4a402014-05-29 02:49:00 -07001531 const MachineFunction *MF = nullptr;
1532 const MachineRegisterInfo *MRI = nullptr;
Dan Gohman80f6c582009-11-09 19:38:45 +00001533 if (const MachineBasicBlock *MBB = getParent()) {
1534 MF = MBB->getParent();
1535 if (!TM && MF)
1536 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001537 if (MF)
1538 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001539 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001540
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001541 // Save a list of virtual registers.
1542 SmallVector<unsigned, 8> VirtRegs;
1543
Dan Gohman0ba90f32009-10-31 20:19:03 +00001544 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001545 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001546 for (; StartOp < e && getOperand(StartOp).isReg() &&
1547 getOperand(StartOp).isDef() &&
1548 !getOperand(StartOp).isImplicit();
1549 ++StartOp) {
1550 if (StartOp != 0) OS << ", ";
1551 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001552 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001553 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001554 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001555 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001556
Dan Gohman0ba90f32009-10-31 20:19:03 +00001557 if (StartOp != 0)
1558 OS << " = ";
1559
1560 // Print the opcode name.
Stephen Hines37ed9c12014-12-01 14:51:49 -08001561 if (TM && TM->getSubtargetImpl()->getInstrInfo())
1562 OS << TM->getSubtargetImpl()->getInstrInfo()->getName(getOpcode());
Benjamin Kramerc667ba62012-02-10 13:18:44 +00001563 else
1564 OS << "UNKNOWN";
Misha Brukmanedf128a2005-04-21 22:36:52 +00001565
Andrew Trickc6ada8e2013-01-25 07:45:25 +00001566 if (SkipOpers)
1567 return;
1568
Dan Gohman0ba90f32009-10-31 20:19:03 +00001569 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001570 bool OmittedAnyCallClobbers = false;
1571 bool FirstOp = true;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001572 unsigned AsmDescOp = ~0u;
1573 unsigned AsmOpCount = 0;
Evan Chengc36b7062011-01-07 23:50:32 +00001574
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +00001575 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Chengc36b7062011-01-07 23:50:32 +00001576 // Print asm string.
1577 OS << " ";
1578 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1579
Eric Christopherfffe3632013-01-11 18:12:39 +00001580 // Print HasSideEffects, MayLoad, MayStore, IsAlignStack
Evan Chengc36b7062011-01-07 23:50:32 +00001581 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1582 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1583 OS << " [sideeffect]";
Eric Christopherfffe3632013-01-11 18:12:39 +00001584 if (ExtraInfo & InlineAsm::Extra_MayLoad)
1585 OS << " [mayload]";
1586 if (ExtraInfo & InlineAsm::Extra_MayStore)
1587 OS << " [maystore]";
Evan Chengc36b7062011-01-07 23:50:32 +00001588 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1589 OS << " [alignstack]";
Chad Rosier77fffa62012-09-05 22:17:43 +00001590 if (getInlineAsmDialect() == InlineAsm::AD_ATT)
Chad Rosier576cd112012-09-05 21:00:58 +00001591 OS << " [attdialect]";
Chad Rosier77fffa62012-09-05 22:17:43 +00001592 if (getInlineAsmDialect() == InlineAsm::AD_Intel)
Chad Rosier576cd112012-09-05 21:00:58 +00001593 OS << " [inteldialect]";
Evan Chengc36b7062011-01-07 23:50:32 +00001594
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001595 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Chengc36b7062011-01-07 23:50:32 +00001596 FirstOp = false;
1597 }
1598
1599
Chris Lattner6a592272002-10-30 01:55:38 +00001600 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001601 const MachineOperand &MO = getOperand(i);
1602
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001603 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001604 VirtRegs.push_back(MO.getReg());
1605
Dan Gohman80f6c582009-11-09 19:38:45 +00001606 // Omit call-clobbered registers which aren't used anywhere. This makes
1607 // call instructions much less noisy on targets where calls clobber lots
1608 // of registers. Don't rely on MO.isDead() because we may be called before
1609 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Stephen Hines37ed9c12014-12-01 14:51:49 -08001610 if (MRI && isCall() &&
Dan Gohman80f6c582009-11-09 19:38:45 +00001611 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1612 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001613 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Stephen Hines37ed9c12014-12-01 14:51:49 -08001614 if (MRI->use_empty(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001615 bool HasAliasLive = false;
Stephen Hines37ed9c12014-12-01 14:51:49 -08001616 for (MCRegAliasIterator AI(
1617 Reg, TM->getSubtargetImpl()->getRegisterInfo(), true);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001618 AI.isValid(); ++AI) {
1619 unsigned AliasReg = *AI;
Stephen Hines37ed9c12014-12-01 14:51:49 -08001620 if (!MRI->use_empty(AliasReg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001621 HasAliasLive = true;
1622 break;
1623 }
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001624 }
Dan Gohman80f6c582009-11-09 19:38:45 +00001625 if (!HasAliasLive) {
1626 OmittedAnyCallClobbers = true;
1627 continue;
1628 }
1629 }
1630 }
1631 }
1632
1633 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001634 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001635 if (i < getDesc().NumOperands) {
Evan Chenge837dea2011-06-28 19:10:37 +00001636 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1637 if (MCOI.isPredicate())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001638 OS << "pred:";
Evan Chenge837dea2011-06-28 19:10:37 +00001639 if (MCOI.isOptionalDef())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001640 OS << "opt:";
1641 }
Evan Cheng59b36552010-04-28 20:03:13 +00001642 if (isDebugValue() && MO.isMetadata()) {
1643 // Pretty print DBG_VALUE instructions.
1644 const MDNode *MD = MO.getMetadata();
Stephen Hines37ed9c12014-12-01 14:51:49 -08001645 DIDescriptor DI(MD);
1646 DIVariable DIV(MD);
1647
1648 if (DI.isVariable() && !DIV.getName().empty())
1649 OS << "!\"" << DIV.getName() << '\"';
Evan Cheng59b36552010-04-28 20:03:13 +00001650 else
1651 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001652 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
Stephen Hines37ed9c12014-12-01 14:51:49 -08001653 OS << TM->getSubtargetImpl()->getRegisterInfo()->getSubRegIndexName(
1654 MO.getImm());
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001655 } else if (i == AsmDescOp && MO.isImm()) {
1656 // Pretty print the inline asm operand descriptor.
1657 OS << '$' << AsmOpCount++;
1658 unsigned Flag = MO.getImm();
1659 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001660 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1661 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1662 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1663 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1664 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1665 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1666 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001667 }
1668
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001669 unsigned RCID = 0;
Nick Lewycky3821b182011-10-13 00:54:59 +00001670 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Stephen Hines37ed9c12014-12-01 14:51:49 -08001671 if (TM) {
1672 const TargetRegisterInfo *TRI =
1673 TM->getSubtargetImpl()->getRegisterInfo();
1674 OS << ':'
1675 << TRI->getRegClassName(TRI->getRegClass(RCID));
1676 } else
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001677 OS << ":RC" << RCID;
Nick Lewycky3821b182011-10-13 00:54:59 +00001678 }
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001679
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001680 unsigned TiedTo = 0;
1681 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001682 OS << " tiedto:$" << TiedTo;
1683
1684 OS << ']';
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001685
1686 // Compute the index of the next operand descriptor.
1687 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Cheng59b36552010-04-28 20:03:13 +00001688 } else
1689 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001690 }
1691
1692 // Briefly indicate whether any call clobbers were omitted.
1693 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001694 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001695 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001696 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001697
Dan Gohman0ba90f32009-10-31 20:19:03 +00001698 bool HaveSemi = false;
Jakob Stoklund Olesenebed1232013-01-09 18:35:09 +00001699 const unsigned PrintableFlags = FrameSetup;
1700 if (Flags & PrintableFlags) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001701 if (!HaveSemi) OS << ";"; HaveSemi = true;
1702 OS << " flags: ";
1703
1704 if (Flags & FrameSetup)
1705 OS << "FrameSetup";
1706 }
1707
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001708 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001709 if (!HaveSemi) OS << ";"; HaveSemi = true;
1710
1711 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001712 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1713 i != e; ++i) {
1714 OS << **i;
Stephen Hines36b56882014-04-23 16:57:46 -07001715 if (std::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001716 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001717 }
1718 }
1719
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001720 // Print the regclass of any virtual registers encountered.
1721 if (MRI && !VirtRegs.empty()) {
1722 if (!HaveSemi) OS << ";"; HaveSemi = true;
1723 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1724 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Stephen Hines37ed9c12014-12-01 14:51:49 -08001725 OS << " " << MRI->getTargetRegisterInfo()->getRegClassName(RC)
1726 << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001727 for (unsigned j = i+1; j != VirtRegs.size();) {
1728 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1729 ++j;
1730 continue;
1731 }
1732 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001733 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001734 VirtRegs.erase(VirtRegs.begin()+j);
1735 }
1736 }
1737 }
1738
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001739 // Print debug location information.
Devang Patel4d3586d2011-08-04 20:44:26 +00001740 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
Stephen Hines36b56882014-04-23 16:57:46 -07001741 if (!HaveSemi) OS << ";";
Devang Patel4d3586d2011-08-04 20:44:26 +00001742 DIVariable DV(getOperand(e - 1).getMetadata());
1743 OS << " line no:" << DV.getLineNumber();
1744 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1745 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
Stephen Hinesdce4a402014-05-29 02:49:00 -07001746 if (!InlinedAtDL.isUnknown() && MF) {
Devang Patel4d3586d2011-08-04 20:44:26 +00001747 OS << " inlined @[ ";
1748 printDebugLoc(InlinedAtDL, MF, OS);
1749 OS << " ]";
1750 }
1751 }
Stephen Hines37ed9c12014-12-01 14:51:49 -08001752 if (isIndirectDebugValue())
1753 OS << " indirect";
Devang Patel4d3586d2011-08-04 20:44:26 +00001754 } else if (!debugLoc.isUnknown() && MF) {
Stephen Hines36b56882014-04-23 16:57:46 -07001755 if (!HaveSemi) OS << ";";
Dan Gohman75ae5932009-11-23 21:29:08 +00001756 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001757 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001758 }
1759
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001760 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001761}
1762
Owen Andersonb487e722008-01-24 01:10:07 +00001763bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001764 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001765 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001766 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001767 bool hasAliases = isPhysReg &&
1768 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001769 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001770 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001771 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1772 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001773 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001774 continue;
1775 unsigned Reg = MO.getReg();
1776 if (!Reg)
1777 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001778
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001779 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001780 if (!Found) {
1781 if (MO.isKill())
1782 // The register is already marked kill.
1783 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001784 if (isPhysReg && isRegTiedToDefOperand(i))
1785 // Two-address uses of physregs must not be marked kill.
1786 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001787 MO.setIsKill();
1788 Found = true;
1789 }
1790 } else if (hasAliases && MO.isKill() &&
1791 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001792 // A super-register kill already exists.
1793 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001794 return true;
1795 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001796 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001797 }
1798 }
1799
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001800 // Trim unneeded kill operands.
1801 while (!DeadOps.empty()) {
1802 unsigned OpIdx = DeadOps.back();
1803 if (getOperand(OpIdx).isImplicit())
1804 RemoveOperand(OpIdx);
1805 else
1806 getOperand(OpIdx).setIsKill(false);
1807 DeadOps.pop_back();
1808 }
1809
Bill Wendling4a23d722008-03-03 22:14:33 +00001810 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001811 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001812 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001813 addOperand(MachineOperand::CreateReg(IncomingReg,
1814 false /*IsDef*/,
1815 true /*IsImp*/,
1816 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001817 return true;
1818 }
Dan Gohman3f629402008-09-03 15:56:16 +00001819 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001820}
1821
Jakob Stoklund Olesen1a96c912012-01-26 17:52:15 +00001822void MachineInstr::clearRegisterKills(unsigned Reg,
1823 const TargetRegisterInfo *RegInfo) {
1824 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
Stephen Hinesdce4a402014-05-29 02:49:00 -07001825 RegInfo = nullptr;
Jakob Stoklund Olesen1a96c912012-01-26 17:52:15 +00001826 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1827 MachineOperand &MO = getOperand(i);
1828 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1829 continue;
1830 unsigned OpReg = MO.getReg();
1831 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1832 MO.setIsKill(false);
1833 }
1834}
1835
Matthias Braun4afb5f52013-10-10 21:28:38 +00001836bool MachineInstr::addRegisterDead(unsigned Reg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001837 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001838 bool AddIfNotFound) {
Matthias Braun4afb5f52013-10-10 21:28:38 +00001839 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(Reg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001840 bool hasAliases = isPhysReg &&
Matthias Braun4afb5f52013-10-10 21:28:38 +00001841 MCRegAliasIterator(Reg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001842 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001843 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001844 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1845 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001846 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001847 continue;
Matthias Braun4afb5f52013-10-10 21:28:38 +00001848 unsigned MOReg = MO.getReg();
1849 if (!MOReg)
Dan Gohman3f629402008-09-03 15:56:16 +00001850 continue;
1851
Matthias Braun4afb5f52013-10-10 21:28:38 +00001852 if (MOReg == Reg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001853 MO.setIsDead();
1854 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001855 } else if (hasAliases && MO.isDead() &&
Matthias Braun4afb5f52013-10-10 21:28:38 +00001856 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001857 // There exists a super-register that's marked dead.
Matthias Braun4afb5f52013-10-10 21:28:38 +00001858 if (RegInfo->isSuperRegister(Reg, MOReg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001859 return true;
Matthias Braun4afb5f52013-10-10 21:28:38 +00001860 if (RegInfo->isSubRegister(Reg, MOReg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001861 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001862 }
1863 }
1864
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001865 // Trim unneeded dead operands.
1866 while (!DeadOps.empty()) {
1867 unsigned OpIdx = DeadOps.back();
1868 if (getOperand(OpIdx).isImplicit())
1869 RemoveOperand(OpIdx);
1870 else
1871 getOperand(OpIdx).setIsDead(false);
1872 DeadOps.pop_back();
1873 }
1874
Dan Gohman3f629402008-09-03 15:56:16 +00001875 // If not found, this means an alias of one of the operands is dead. Add a
1876 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001877 if (Found || !AddIfNotFound)
1878 return Found;
Jim Grosbachee61d672011-08-24 16:44:17 +00001879
Matthias Braun4afb5f52013-10-10 21:28:38 +00001880 addOperand(MachineOperand::CreateReg(Reg,
Chris Lattner31530612009-06-24 17:54:48 +00001881 true /*IsDef*/,
1882 true /*IsImp*/,
1883 false /*IsKill*/,
1884 true /*IsDead*/));
1885 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001886}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001887
Matthias Braun4afb5f52013-10-10 21:28:38 +00001888void MachineInstr::addRegisterDefined(unsigned Reg,
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001889 const TargetRegisterInfo *RegInfo) {
Matthias Braun4afb5f52013-10-10 21:28:38 +00001890 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
1891 MachineOperand *MO = findRegisterDefOperand(Reg, false, RegInfo);
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001892 if (MO)
1893 return;
1894 } else {
1895 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1896 const MachineOperand &MO = getOperand(i);
Matthias Braun4afb5f52013-10-10 21:28:38 +00001897 if (MO.isReg() && MO.getReg() == Reg && MO.isDef() &&
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001898 MO.getSubReg() == 0)
1899 return;
1900 }
1901 }
Matthias Braun4afb5f52013-10-10 21:28:38 +00001902 addOperand(MachineOperand::CreateReg(Reg,
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001903 true /*IsDef*/,
1904 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001905}
Evan Cheng67eaa082010-03-03 23:37:30 +00001906
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001907void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohmandb497122010-06-18 23:28:01 +00001908 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001909 bool HasRegMask = false;
Dan Gohmandb497122010-06-18 23:28:01 +00001910 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1911 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001912 if (MO.isRegMask()) {
1913 HasRegMask = true;
1914 continue;
1915 }
Dan Gohmandb497122010-06-18 23:28:01 +00001916 if (!MO.isReg() || !MO.isDef()) continue;
1917 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +00001918 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohmandb497122010-06-18 23:28:01 +00001919 bool Dead = true;
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001920 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1921 I != E; ++I)
Dan Gohmandb497122010-06-18 23:28:01 +00001922 if (TRI.regsOverlap(*I, Reg)) {
1923 Dead = false;
1924 break;
1925 }
1926 // If there are no uses, including partial uses, the def is dead.
1927 if (Dead) MO.setIsDead();
1928 }
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001929
1930 // This is a call with a register mask operand.
1931 // Mask clobbers are always dead, so add defs for the non-dead defines.
1932 if (HasRegMask)
1933 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1934 I != E; ++I)
1935 addRegisterDefined(*I, &TRI);
Dan Gohmandb497122010-06-18 23:28:01 +00001936}
1937
Evan Cheng67eaa082010-03-03 23:37:30 +00001938unsigned
1939MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruthfc226252012-03-07 09:39:46 +00001940 // Build up a buffer of hash code components.
Chandler Carruthfc226252012-03-07 09:39:46 +00001941 SmallVector<size_t, 8> HashComponents;
1942 HashComponents.reserve(MI->getNumOperands() + 1);
1943 HashComponents.push_back(MI->getOpcode());
Evan Cheng67eaa082010-03-03 23:37:30 +00001944 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1945 const MachineOperand &MO = MI->getOperand(i);
Chandler Carruthd862d692012-07-05 11:06:22 +00001946 if (MO.isReg() && MO.isDef() &&
1947 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1948 continue; // Skip virtual register defs.
1949
1950 HashComponents.push_back(hash_value(MO));
Evan Cheng67eaa082010-03-03 23:37:30 +00001951 }
Chandler Carruthfc226252012-03-07 09:39:46 +00001952 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng67eaa082010-03-03 23:37:30 +00001953}
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001954
1955void MachineInstr::emitError(StringRef Msg) const {
1956 // Find the source location cookie.
1957 unsigned LocCookie = 0;
Stephen Hinesdce4a402014-05-29 02:49:00 -07001958 const MDNode *LocMD = nullptr;
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001959 for (unsigned i = getNumOperands(); i != 0; --i) {
1960 if (getOperand(i-1).isMetadata() &&
1961 (LocMD = getOperand(i-1).getMetadata()) &&
1962 LocMD->getNumOperands() != 0) {
1963 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1964 LocCookie = CI->getZExtValue();
1965 break;
1966 }
1967 }
1968 }
1969
1970 if (const MachineBasicBlock *MBB = getParent())
1971 if (const MachineFunction *MF = MBB->getParent())
1972 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1973 report_fatal_error(Msg);
1974}