blob: 4a9a8c8184d8e6390aa7b93986d9550924b3f7f2 [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.c: Broadcom NX2 network driver.
2 *
Michael Chandc187cb2011-03-14 15:00:12 -07003 * Copyright (c) 2004-2011 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
Joe Perches3a9c6a42010-02-17 15:01:51 +000012#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Michael Chanf2a4f052006-03-23 01:13:12 -080013
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16
17#include <linux/kernel.h>
18#include <linux/timer.h>
19#include <linux/errno.h>
20#include <linux/ioport.h>
21#include <linux/slab.h>
22#include <linux/vmalloc.h>
23#include <linux/interrupt.h>
24#include <linux/pci.h>
25#include <linux/init.h>
26#include <linux/netdevice.h>
27#include <linux/etherdevice.h>
28#include <linux/skbuff.h>
29#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070030#include <linux/bitops.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080031#include <asm/io.h>
32#include <asm/irq.h>
33#include <linux/delay.h>
34#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070035#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080036#include <linux/time.h>
37#include <linux/ethtool.h>
38#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000039#include <linux/if.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080040#include <linux/if_vlan.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080041#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070042#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080043#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080044#include <linux/workqueue.h>
45#include <linux/crc32.h>
46#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080047#include <linux/cache.h>
Michael Chan57579f72009-04-04 16:51:14 -070048#include <linux/firmware.h>
Benjamin Li706bf242008-07-18 17:55:11 -070049#include <linux/log2.h>
John Feeneycd709aa2010-08-22 17:45:53 +000050#include <linux/aer.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080051
Michael Chan4edd4732009-06-08 18:14:42 -070052#if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
53#define BCM_CNIC 1
54#include "cnic_if.h"
55#endif
Michael Chanb6016b72005-05-26 13:03:09 -070056#include "bnx2.h"
57#include "bnx2_fw.h"
Denys Vlasenkob3448b02007-09-30 17:55:51 -070058
Michael Chanb6016b72005-05-26 13:03:09 -070059#define DRV_MODULE_NAME "bnx2"
Michael Chan3aeb7d22011-07-20 14:55:25 +000060#define DRV_MODULE_VERSION "2.1.11"
61#define DRV_MODULE_RELDATE "July 20, 2011"
Michael Chan02681022010-12-31 11:04:02 -080062#define FW_MIPS_FILE_06 "bnx2/bnx2-mips-06-6.2.1.fw"
Michael Chan22fa1592010-10-11 16:12:00 -070063#define FW_RV2P_FILE_06 "bnx2/bnx2-rv2p-06-6.0.15.fw"
Michael Chandc187cb2011-03-14 15:00:12 -070064#define FW_MIPS_FILE_09 "bnx2/bnx2-mips-09-6.2.1a.fw"
Michael Chan22fa1592010-10-11 16:12:00 -070065#define FW_RV2P_FILE_09_Ax "bnx2/bnx2-rv2p-09ax-6.0.17.fw"
66#define FW_RV2P_FILE_09 "bnx2/bnx2-rv2p-09-6.0.17.fw"
Michael Chanb6016b72005-05-26 13:03:09 -070067
68#define RUN_AT(x) (jiffies + (x))
69
70/* Time in jiffies before concluding the transmitter is hung. */
71#define TX_TIMEOUT (5*HZ)
72
Andrew Mortonfefa8642008-02-09 23:17:15 -080073static char version[] __devinitdata =
Michael Chanb6016b72005-05-26 13:03:09 -070074 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
75
76MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Benjamin Li453a9c62008-09-18 16:39:16 -070077MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070078MODULE_LICENSE("GPL");
79MODULE_VERSION(DRV_MODULE_VERSION);
Michael Chan57579f72009-04-04 16:51:14 -070080MODULE_FIRMWARE(FW_MIPS_FILE_06);
81MODULE_FIRMWARE(FW_RV2P_FILE_06);
82MODULE_FIRMWARE(FW_MIPS_FILE_09);
83MODULE_FIRMWARE(FW_RV2P_FILE_09);
Michael Chan078b0732009-08-29 00:02:46 -070084MODULE_FIRMWARE(FW_RV2P_FILE_09_Ax);
Michael Chanb6016b72005-05-26 13:03:09 -070085
86static int disable_msi = 0;
87
88module_param(disable_msi, int, 0);
89MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
90
91typedef enum {
92 BCM5706 = 0,
93 NC370T,
94 NC370I,
95 BCM5706S,
96 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080097 BCM5708,
98 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -080099 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -0700100 BCM5709S,
Michael Chan7bb0a042008-07-14 22:37:47 -0700101 BCM5716,
Michael Chan1caacec2008-11-12 16:01:12 -0800102 BCM5716S,
Michael Chanb6016b72005-05-26 13:03:09 -0700103} board_t;
104
105/* indexed by board_t, above */
Andrew Mortonfefa8642008-02-09 23:17:15 -0800106static struct {
Michael Chanb6016b72005-05-26 13:03:09 -0700107 char *name;
108} board_info[] __devinitdata = {
109 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
110 { "HP NC370T Multifunction Gigabit Server Adapter" },
111 { "HP NC370i Multifunction Gigabit Server Adapter" },
112 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
113 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800114 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
115 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800116 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700117 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chan7bb0a042008-07-14 22:37:47 -0700118 { "Broadcom NetXtreme II BCM5716 1000Base-T" },
Michael Chan1caacec2008-11-12 16:01:12 -0800119 { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
Michael Chanb6016b72005-05-26 13:03:09 -0700120 };
121
Michael Chan7bb0a042008-07-14 22:37:47 -0700122static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
Michael Chanb6016b72005-05-26 13:03:09 -0700123 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
124 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
125 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
126 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
127 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
128 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800129 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
130 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700131 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
132 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
133 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
134 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800135 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
136 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800137 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
138 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700139 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
140 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chan7bb0a042008-07-14 22:37:47 -0700141 { PCI_VENDOR_ID_BROADCOM, 0x163b,
142 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
Michael Chan1caacec2008-11-12 16:01:12 -0800143 { PCI_VENDOR_ID_BROADCOM, 0x163c,
Michael Chan1f2435e2008-12-16 20:28:13 -0800144 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716S },
Michael Chanb6016b72005-05-26 13:03:09 -0700145 { 0, }
146};
147
Michael Chan0ced9d02009-08-21 16:20:49 +0000148static const struct flash_spec flash_table[] =
Michael Chanb6016b72005-05-26 13:03:09 -0700149{
Michael Chane30372c2007-07-16 18:26:23 -0700150#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
151#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700152 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800153 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700154 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700155 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
156 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800157 /* Expansion entry 0001 */
158 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700159 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800160 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
161 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700162 /* Saifun SA25F010 (non-buffered flash) */
163 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800164 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700165 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700166 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
167 "Non-buffered flash (128kB)"},
168 /* Saifun SA25F020 (non-buffered flash) */
169 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800170 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700171 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700172 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
173 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800174 /* Expansion entry 0100 */
175 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700176 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800177 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
178 "Entry 0100"},
179 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400180 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700181 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800182 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
183 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
184 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
185 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700186 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800187 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
188 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
189 /* Saifun SA25F005 (non-buffered flash) */
190 /* strap, cfg1, & write1 need updates */
191 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700192 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800193 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
194 "Non-buffered flash (64kB)"},
195 /* Fast EEPROM */
196 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700197 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800198 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
199 "EEPROM - fast"},
200 /* Expansion entry 1001 */
201 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700202 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800203 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
204 "Entry 1001"},
205 /* Expansion entry 1010 */
206 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700207 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800208 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
209 "Entry 1010"},
210 /* ATMEL AT45DB011B (buffered flash) */
211 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700212 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800213 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
214 "Buffered flash (128kB)"},
215 /* Expansion entry 1100 */
216 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700217 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800218 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
219 "Entry 1100"},
220 /* Expansion entry 1101 */
221 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700222 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800223 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
224 "Entry 1101"},
225 /* Ateml Expansion entry 1110 */
226 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700227 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800228 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
229 "Entry 1110 (Atmel)"},
230 /* ATMEL AT45DB021B (buffered flash) */
231 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700232 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800233 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
234 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700235};
236
Michael Chan0ced9d02009-08-21 16:20:49 +0000237static const struct flash_spec flash_5709 = {
Michael Chane30372c2007-07-16 18:26:23 -0700238 .flags = BNX2_NV_BUFFERED,
239 .page_bits = BCM5709_FLASH_PAGE_BITS,
240 .page_size = BCM5709_FLASH_PAGE_SIZE,
241 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
242 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
243 .name = "5709 Buffered flash (256kB)",
244};
245
Michael Chanb6016b72005-05-26 13:03:09 -0700246MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
247
Benjamin Li4327ba42010-03-23 13:13:11 +0000248static void bnx2_init_napi(struct bnx2 *bp);
Michael Chanf048fa92010-06-01 15:05:36 +0000249static void bnx2_del_napi(struct bnx2 *bp);
Benjamin Li4327ba42010-03-23 13:13:11 +0000250
Michael Chan35e90102008-06-19 16:37:42 -0700251static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
Michael Chane89bbf12005-08-25 15:36:58 -0700252{
Michael Chan2f8af122006-08-15 01:39:10 -0700253 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700254
Michael Chan11848b962010-07-19 14:15:04 +0000255 /* Tell compiler to fetch tx_prod and tx_cons from memory. */
256 barrier();
Michael Chanfaac9c42006-12-14 15:56:32 -0800257
258 /* The ring uses 256 indices for 255 entries, one of them
259 * needs to be skipped.
260 */
Michael Chan35e90102008-06-19 16:37:42 -0700261 diff = txr->tx_prod - txr->tx_cons;
Michael Chanfaac9c42006-12-14 15:56:32 -0800262 if (unlikely(diff >= TX_DESC_CNT)) {
263 diff &= 0xffff;
264 if (diff == TX_DESC_CNT)
265 diff = MAX_TX_DESC_CNT;
266 }
Eric Dumazet807540b2010-09-23 05:40:09 +0000267 return bp->tx_ring_size - diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700268}
269
Michael Chanb6016b72005-05-26 13:03:09 -0700270static u32
271bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
272{
Michael Chan1b8227c2007-05-03 13:24:05 -0700273 u32 val;
274
275 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700276 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
Michael Chan1b8227c2007-05-03 13:24:05 -0700277 val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
278 spin_unlock_bh(&bp->indirect_lock);
279 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700280}
281
282static void
283bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
284{
Michael Chan1b8227c2007-05-03 13:24:05 -0700285 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700286 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
287 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Michael Chan1b8227c2007-05-03 13:24:05 -0700288 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700289}
290
291static void
Michael Chan2726d6e2008-01-29 21:35:05 -0800292bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
293{
294 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
295}
296
297static u32
298bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
299{
Eric Dumazet807540b2010-09-23 05:40:09 +0000300 return bnx2_reg_rd_ind(bp, bp->shmem_base + offset);
Michael Chan2726d6e2008-01-29 21:35:05 -0800301}
302
303static void
Michael Chanb6016b72005-05-26 13:03:09 -0700304bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
305{
306 offset += cid_addr;
Michael Chan1b8227c2007-05-03 13:24:05 -0700307 spin_lock_bh(&bp->indirect_lock);
Michael Chan59b47d82006-11-19 14:10:45 -0800308 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
309 int i;
310
311 REG_WR(bp, BNX2_CTX_CTX_DATA, val);
312 REG_WR(bp, BNX2_CTX_CTX_CTRL,
313 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
314 for (i = 0; i < 5; i++) {
Michael Chan59b47d82006-11-19 14:10:45 -0800315 val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
316 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
317 break;
318 udelay(5);
319 }
320 } else {
321 REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
322 REG_WR(bp, BNX2_CTX_DATA, val);
323 }
Michael Chan1b8227c2007-05-03 13:24:05 -0700324 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700325}
326
Michael Chan4edd4732009-06-08 18:14:42 -0700327#ifdef BCM_CNIC
328static int
329bnx2_drv_ctl(struct net_device *dev, struct drv_ctl_info *info)
330{
331 struct bnx2 *bp = netdev_priv(dev);
332 struct drv_ctl_io *io = &info->data.io;
333
334 switch (info->cmd) {
335 case DRV_CTL_IO_WR_CMD:
336 bnx2_reg_wr_ind(bp, io->offset, io->data);
337 break;
338 case DRV_CTL_IO_RD_CMD:
339 io->data = bnx2_reg_rd_ind(bp, io->offset);
340 break;
341 case DRV_CTL_CTX_WR_CMD:
342 bnx2_ctx_wr(bp, io->cid_addr, io->offset, io->data);
343 break;
344 default:
345 return -EINVAL;
346 }
347 return 0;
348}
349
350static void bnx2_setup_cnic_irq_info(struct bnx2 *bp)
351{
352 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
353 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
354 int sb_id;
355
356 if (bp->flags & BNX2_FLAG_USING_MSIX) {
357 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
358 bnapi->cnic_present = 0;
359 sb_id = bp->irq_nvecs;
360 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
361 } else {
362 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
363 bnapi->cnic_tag = bnapi->last_status_idx;
364 bnapi->cnic_present = 1;
365 sb_id = 0;
366 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
367 }
368
369 cp->irq_arr[0].vector = bp->irq_tbl[sb_id].vector;
370 cp->irq_arr[0].status_blk = (void *)
371 ((unsigned long) bnapi->status_blk.msi +
372 (BNX2_SBLK_MSIX_ALIGN_SIZE * sb_id));
373 cp->irq_arr[0].status_blk_num = sb_id;
374 cp->num_irq = 1;
375}
376
377static int bnx2_register_cnic(struct net_device *dev, struct cnic_ops *ops,
378 void *data)
379{
380 struct bnx2 *bp = netdev_priv(dev);
381 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
382
383 if (ops == NULL)
384 return -EINVAL;
385
386 if (cp->drv_state & CNIC_DRV_STATE_REGD)
387 return -EBUSY;
388
Michael Chan41c21782011-07-13 17:24:22 +0000389 if (!bnx2_reg_rd_ind(bp, BNX2_FW_MAX_ISCSI_CONN))
390 return -ENODEV;
391
Michael Chan4edd4732009-06-08 18:14:42 -0700392 bp->cnic_data = data;
393 rcu_assign_pointer(bp->cnic_ops, ops);
394
395 cp->num_irq = 0;
396 cp->drv_state = CNIC_DRV_STATE_REGD;
397
398 bnx2_setup_cnic_irq_info(bp);
399
400 return 0;
401}
402
403static int bnx2_unregister_cnic(struct net_device *dev)
404{
405 struct bnx2 *bp = netdev_priv(dev);
406 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
407 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
408
Michael Chanc5a88952009-08-14 15:49:45 +0000409 mutex_lock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700410 cp->drv_state = 0;
411 bnapi->cnic_present = 0;
412 rcu_assign_pointer(bp->cnic_ops, NULL);
Michael Chanc5a88952009-08-14 15:49:45 +0000413 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700414 synchronize_rcu();
415 return 0;
416}
417
418struct cnic_eth_dev *bnx2_cnic_probe(struct net_device *dev)
419{
420 struct bnx2 *bp = netdev_priv(dev);
421 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
422
Michael Chan7625eb22011-06-08 19:29:36 +0000423 if (!cp->max_iscsi_conn)
424 return NULL;
425
Michael Chan4edd4732009-06-08 18:14:42 -0700426 cp->drv_owner = THIS_MODULE;
427 cp->chip_id = bp->chip_id;
428 cp->pdev = bp->pdev;
429 cp->io_base = bp->regview;
430 cp->drv_ctl = bnx2_drv_ctl;
431 cp->drv_register_cnic = bnx2_register_cnic;
432 cp->drv_unregister_cnic = bnx2_unregister_cnic;
433
434 return cp;
435}
436EXPORT_SYMBOL(bnx2_cnic_probe);
437
438static void
439bnx2_cnic_stop(struct bnx2 *bp)
440{
441 struct cnic_ops *c_ops;
442 struct cnic_ctl_info info;
443
Michael Chanc5a88952009-08-14 15:49:45 +0000444 mutex_lock(&bp->cnic_lock);
Eric Dumazet13707f92011-01-26 19:28:23 +0000445 c_ops = rcu_dereference_protected(bp->cnic_ops,
446 lockdep_is_held(&bp->cnic_lock));
Michael Chan4edd4732009-06-08 18:14:42 -0700447 if (c_ops) {
448 info.cmd = CNIC_CTL_STOP_CMD;
449 c_ops->cnic_ctl(bp->cnic_data, &info);
450 }
Michael Chanc5a88952009-08-14 15:49:45 +0000451 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700452}
453
454static void
455bnx2_cnic_start(struct bnx2 *bp)
456{
457 struct cnic_ops *c_ops;
458 struct cnic_ctl_info info;
459
Michael Chanc5a88952009-08-14 15:49:45 +0000460 mutex_lock(&bp->cnic_lock);
Eric Dumazet13707f92011-01-26 19:28:23 +0000461 c_ops = rcu_dereference_protected(bp->cnic_ops,
462 lockdep_is_held(&bp->cnic_lock));
Michael Chan4edd4732009-06-08 18:14:42 -0700463 if (c_ops) {
464 if (!(bp->flags & BNX2_FLAG_USING_MSIX)) {
465 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
466
467 bnapi->cnic_tag = bnapi->last_status_idx;
468 }
469 info.cmd = CNIC_CTL_START_CMD;
470 c_ops->cnic_ctl(bp->cnic_data, &info);
471 }
Michael Chanc5a88952009-08-14 15:49:45 +0000472 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700473}
474
475#else
476
477static void
478bnx2_cnic_stop(struct bnx2 *bp)
479{
480}
481
482static void
483bnx2_cnic_start(struct bnx2 *bp)
484{
485}
486
487#endif
488
Michael Chanb6016b72005-05-26 13:03:09 -0700489static int
490bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
491{
492 u32 val1;
493 int i, ret;
494
Michael Chan583c28e2008-01-21 19:51:35 -0800495 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700496 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
497 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
498
499 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
500 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
501
502 udelay(40);
503 }
504
505 val1 = (bp->phy_addr << 21) | (reg << 16) |
506 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
507 BNX2_EMAC_MDIO_COMM_START_BUSY;
508 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
509
510 for (i = 0; i < 50; i++) {
511 udelay(10);
512
513 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
514 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
515 udelay(5);
516
517 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
518 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
519
520 break;
521 }
522 }
523
524 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
525 *val = 0x0;
526 ret = -EBUSY;
527 }
528 else {
529 *val = val1;
530 ret = 0;
531 }
532
Michael Chan583c28e2008-01-21 19:51:35 -0800533 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700534 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
535 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
536
537 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
538 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
539
540 udelay(40);
541 }
542
543 return ret;
544}
545
546static int
547bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
548{
549 u32 val1;
550 int i, ret;
551
Michael Chan583c28e2008-01-21 19:51:35 -0800552 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700553 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
554 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
555
556 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
557 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
558
559 udelay(40);
560 }
561
562 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
563 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
564 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
565 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400566
Michael Chanb6016b72005-05-26 13:03:09 -0700567 for (i = 0; i < 50; i++) {
568 udelay(10);
569
570 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
571 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
572 udelay(5);
573 break;
574 }
575 }
576
577 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
578 ret = -EBUSY;
579 else
580 ret = 0;
581
Michael Chan583c28e2008-01-21 19:51:35 -0800582 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700583 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
584 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
585
586 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
587 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
588
589 udelay(40);
590 }
591
592 return ret;
593}
594
595static void
596bnx2_disable_int(struct bnx2 *bp)
597{
Michael Chanb4b36042007-12-20 19:59:30 -0800598 int i;
599 struct bnx2_napi *bnapi;
600
601 for (i = 0; i < bp->irq_nvecs; i++) {
602 bnapi = &bp->bnx2_napi[i];
603 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
604 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
605 }
Michael Chanb6016b72005-05-26 13:03:09 -0700606 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
607}
608
609static void
610bnx2_enable_int(struct bnx2 *bp)
611{
Michael Chanb4b36042007-12-20 19:59:30 -0800612 int i;
613 struct bnx2_napi *bnapi;
Michael Chan1269a8a2006-01-23 16:11:03 -0800614
Michael Chanb4b36042007-12-20 19:59:30 -0800615 for (i = 0; i < bp->irq_nvecs; i++) {
616 bnapi = &bp->bnx2_napi[i];
Michael Chan35efa7c2007-12-20 19:56:37 -0800617
Michael Chanb4b36042007-12-20 19:59:30 -0800618 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
619 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
620 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
621 bnapi->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -0700622
Michael Chanb4b36042007-12-20 19:59:30 -0800623 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
624 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
625 bnapi->last_status_idx);
626 }
Michael Chanbf5295b2006-03-23 01:11:56 -0800627 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700628}
629
630static void
631bnx2_disable_int_sync(struct bnx2 *bp)
632{
Michael Chanb4b36042007-12-20 19:59:30 -0800633 int i;
634
Michael Chanb6016b72005-05-26 13:03:09 -0700635 atomic_inc(&bp->intr_sem);
Michael Chan37675462009-08-21 16:20:44 +0000636 if (!netif_running(bp->dev))
637 return;
638
Michael Chanb6016b72005-05-26 13:03:09 -0700639 bnx2_disable_int(bp);
Michael Chanb4b36042007-12-20 19:59:30 -0800640 for (i = 0; i < bp->irq_nvecs; i++)
641 synchronize_irq(bp->irq_tbl[i].vector);
Michael Chanb6016b72005-05-26 13:03:09 -0700642}
643
644static void
Michael Chan35efa7c2007-12-20 19:56:37 -0800645bnx2_napi_disable(struct bnx2 *bp)
646{
Michael Chanb4b36042007-12-20 19:59:30 -0800647 int i;
648
649 for (i = 0; i < bp->irq_nvecs; i++)
650 napi_disable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800651}
652
653static void
654bnx2_napi_enable(struct bnx2 *bp)
655{
Michael Chanb4b36042007-12-20 19:59:30 -0800656 int i;
657
658 for (i = 0; i < bp->irq_nvecs; i++)
659 napi_enable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800660}
661
662static void
Michael Chan212f9932010-04-27 11:28:10 +0000663bnx2_netif_stop(struct bnx2 *bp, bool stop_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700664{
Michael Chan212f9932010-04-27 11:28:10 +0000665 if (stop_cnic)
666 bnx2_cnic_stop(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700667 if (netif_running(bp->dev)) {
Michael Chan35efa7c2007-12-20 19:56:37 -0800668 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700669 netif_tx_disable(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -0700670 }
Michael Chanb7466562009-12-20 18:40:18 -0800671 bnx2_disable_int_sync(bp);
Michael Chana0ba6762010-05-17 17:34:43 -0700672 netif_carrier_off(bp->dev); /* prevent tx timeout */
Michael Chanb6016b72005-05-26 13:03:09 -0700673}
674
675static void
Michael Chan212f9932010-04-27 11:28:10 +0000676bnx2_netif_start(struct bnx2 *bp, bool start_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700677{
678 if (atomic_dec_and_test(&bp->intr_sem)) {
679 if (netif_running(bp->dev)) {
Benjamin Li706bf242008-07-18 17:55:11 -0700680 netif_tx_wake_all_queues(bp->dev);
Michael Chana0ba6762010-05-17 17:34:43 -0700681 spin_lock_bh(&bp->phy_lock);
682 if (bp->link_up)
683 netif_carrier_on(bp->dev);
684 spin_unlock_bh(&bp->phy_lock);
Michael Chan35efa7c2007-12-20 19:56:37 -0800685 bnx2_napi_enable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700686 bnx2_enable_int(bp);
Michael Chan212f9932010-04-27 11:28:10 +0000687 if (start_cnic)
688 bnx2_cnic_start(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700689 }
690 }
691}
692
693static void
Michael Chan35e90102008-06-19 16:37:42 -0700694bnx2_free_tx_mem(struct bnx2 *bp)
695{
696 int i;
697
698 for (i = 0; i < bp->num_tx_rings; i++) {
699 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
700 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
701
702 if (txr->tx_desc_ring) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000703 dma_free_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
704 txr->tx_desc_ring,
705 txr->tx_desc_mapping);
Michael Chan35e90102008-06-19 16:37:42 -0700706 txr->tx_desc_ring = NULL;
707 }
708 kfree(txr->tx_buf_ring);
709 txr->tx_buf_ring = NULL;
710 }
711}
712
Michael Chanbb4f98a2008-06-19 16:38:19 -0700713static void
714bnx2_free_rx_mem(struct bnx2 *bp)
715{
716 int i;
717
718 for (i = 0; i < bp->num_rx_rings; i++) {
719 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
720 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
721 int j;
722
723 for (j = 0; j < bp->rx_max_ring; j++) {
724 if (rxr->rx_desc_ring[j])
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000725 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
726 rxr->rx_desc_ring[j],
727 rxr->rx_desc_mapping[j]);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700728 rxr->rx_desc_ring[j] = NULL;
729 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000730 vfree(rxr->rx_buf_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700731 rxr->rx_buf_ring = NULL;
732
733 for (j = 0; j < bp->rx_max_pg_ring; j++) {
734 if (rxr->rx_pg_desc_ring[j])
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000735 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
736 rxr->rx_pg_desc_ring[j],
737 rxr->rx_pg_desc_mapping[j]);
Michael Chan3298a732008-12-17 19:06:08 -0800738 rxr->rx_pg_desc_ring[j] = NULL;
Michael Chanbb4f98a2008-06-19 16:38:19 -0700739 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000740 vfree(rxr->rx_pg_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700741 rxr->rx_pg_ring = NULL;
742 }
743}
744
Michael Chan35e90102008-06-19 16:37:42 -0700745static int
746bnx2_alloc_tx_mem(struct bnx2 *bp)
747{
748 int i;
749
750 for (i = 0; i < bp->num_tx_rings; i++) {
751 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
752 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
753
754 txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
755 if (txr->tx_buf_ring == NULL)
756 return -ENOMEM;
757
758 txr->tx_desc_ring =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000759 dma_alloc_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
760 &txr->tx_desc_mapping, GFP_KERNEL);
Michael Chan35e90102008-06-19 16:37:42 -0700761 if (txr->tx_desc_ring == NULL)
762 return -ENOMEM;
763 }
764 return 0;
765}
766
Michael Chanbb4f98a2008-06-19 16:38:19 -0700767static int
768bnx2_alloc_rx_mem(struct bnx2 *bp)
769{
770 int i;
771
772 for (i = 0; i < bp->num_rx_rings; i++) {
773 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
774 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
775 int j;
776
777 rxr->rx_buf_ring =
Eric Dumazet89bf67f2010-11-22 00:15:06 +0000778 vzalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700779 if (rxr->rx_buf_ring == NULL)
780 return -ENOMEM;
781
Michael Chanbb4f98a2008-06-19 16:38:19 -0700782 for (j = 0; j < bp->rx_max_ring; j++) {
783 rxr->rx_desc_ring[j] =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000784 dma_alloc_coherent(&bp->pdev->dev,
785 RXBD_RING_SIZE,
786 &rxr->rx_desc_mapping[j],
787 GFP_KERNEL);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700788 if (rxr->rx_desc_ring[j] == NULL)
789 return -ENOMEM;
790
791 }
792
793 if (bp->rx_pg_ring_size) {
Eric Dumazet89bf67f2010-11-22 00:15:06 +0000794 rxr->rx_pg_ring = vzalloc(SW_RXPG_RING_SIZE *
Michael Chanbb4f98a2008-06-19 16:38:19 -0700795 bp->rx_max_pg_ring);
796 if (rxr->rx_pg_ring == NULL)
797 return -ENOMEM;
798
Michael Chanbb4f98a2008-06-19 16:38:19 -0700799 }
800
801 for (j = 0; j < bp->rx_max_pg_ring; j++) {
802 rxr->rx_pg_desc_ring[j] =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000803 dma_alloc_coherent(&bp->pdev->dev,
804 RXBD_RING_SIZE,
805 &rxr->rx_pg_desc_mapping[j],
806 GFP_KERNEL);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700807 if (rxr->rx_pg_desc_ring[j] == NULL)
808 return -ENOMEM;
809
810 }
811 }
812 return 0;
813}
814
Michael Chan35e90102008-06-19 16:37:42 -0700815static void
Michael Chanb6016b72005-05-26 13:03:09 -0700816bnx2_free_mem(struct bnx2 *bp)
817{
Michael Chan13daffa2006-03-20 17:49:20 -0800818 int i;
Michael Chan43e80b82008-06-19 16:41:08 -0700819 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan13daffa2006-03-20 17:49:20 -0800820
Michael Chan35e90102008-06-19 16:37:42 -0700821 bnx2_free_tx_mem(bp);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700822 bnx2_free_rx_mem(bp);
Michael Chan35e90102008-06-19 16:37:42 -0700823
Michael Chan59b47d82006-11-19 14:10:45 -0800824 for (i = 0; i < bp->ctx_pages; i++) {
825 if (bp->ctx_blk[i]) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000826 dma_free_coherent(&bp->pdev->dev, BCM_PAGE_SIZE,
827 bp->ctx_blk[i],
828 bp->ctx_blk_mapping[i]);
Michael Chan59b47d82006-11-19 14:10:45 -0800829 bp->ctx_blk[i] = NULL;
830 }
831 }
Michael Chan43e80b82008-06-19 16:41:08 -0700832 if (bnapi->status_blk.msi) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000833 dma_free_coherent(&bp->pdev->dev, bp->status_stats_size,
834 bnapi->status_blk.msi,
835 bp->status_blk_mapping);
Michael Chan43e80b82008-06-19 16:41:08 -0700836 bnapi->status_blk.msi = NULL;
Michael Chan0f31f992006-03-23 01:12:38 -0800837 bp->stats_blk = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700838 }
Michael Chanb6016b72005-05-26 13:03:09 -0700839}
840
841static int
842bnx2_alloc_mem(struct bnx2 *bp)
843{
Michael Chan35e90102008-06-19 16:37:42 -0700844 int i, status_blk_size, err;
Michael Chan43e80b82008-06-19 16:41:08 -0700845 struct bnx2_napi *bnapi;
846 void *status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -0700847
Michael Chan0f31f992006-03-23 01:12:38 -0800848 /* Combine status and statistics blocks into one allocation. */
849 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
David S. Millerf86e82f2008-01-21 17:15:40 -0800850 if (bp->flags & BNX2_FLAG_MSIX_CAP)
Michael Chanb4b36042007-12-20 19:59:30 -0800851 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
852 BNX2_SBLK_MSIX_ALIGN_SIZE);
Michael Chan0f31f992006-03-23 01:12:38 -0800853 bp->status_stats_size = status_blk_size +
854 sizeof(struct statistics_block);
855
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000856 status_blk = dma_alloc_coherent(&bp->pdev->dev, bp->status_stats_size,
857 &bp->status_blk_mapping, GFP_KERNEL);
Michael Chan43e80b82008-06-19 16:41:08 -0700858 if (status_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -0700859 goto alloc_mem_err;
860
Michael Chan43e80b82008-06-19 16:41:08 -0700861 memset(status_blk, 0, bp->status_stats_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700862
Michael Chan43e80b82008-06-19 16:41:08 -0700863 bnapi = &bp->bnx2_napi[0];
864 bnapi->status_blk.msi = status_blk;
865 bnapi->hw_tx_cons_ptr =
866 &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
867 bnapi->hw_rx_cons_ptr =
868 &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
David S. Millerf86e82f2008-01-21 17:15:40 -0800869 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
Michael Chan379b39a2010-07-19 14:15:03 +0000870 for (i = 1; i < bp->irq_nvecs; i++) {
Michael Chan43e80b82008-06-19 16:41:08 -0700871 struct status_block_msix *sblk;
Michael Chanb4b36042007-12-20 19:59:30 -0800872
Michael Chan43e80b82008-06-19 16:41:08 -0700873 bnapi = &bp->bnx2_napi[i];
874
875 sblk = (void *) (status_blk +
876 BNX2_SBLK_MSIX_ALIGN_SIZE * i);
877 bnapi->status_blk.msix = sblk;
878 bnapi->hw_tx_cons_ptr =
879 &sblk->status_tx_quick_consumer_index;
880 bnapi->hw_rx_cons_ptr =
881 &sblk->status_rx_quick_consumer_index;
Michael Chanb4b36042007-12-20 19:59:30 -0800882 bnapi->int_num = i << 24;
883 }
884 }
Michael Chan35efa7c2007-12-20 19:56:37 -0800885
Michael Chan43e80b82008-06-19 16:41:08 -0700886 bp->stats_blk = status_blk + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700887
Michael Chan0f31f992006-03-23 01:12:38 -0800888 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700889
Michael Chan59b47d82006-11-19 14:10:45 -0800890 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
891 bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
892 if (bp->ctx_pages == 0)
893 bp->ctx_pages = 1;
894 for (i = 0; i < bp->ctx_pages; i++) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000895 bp->ctx_blk[i] = dma_alloc_coherent(&bp->pdev->dev,
Michael Chan59b47d82006-11-19 14:10:45 -0800896 BCM_PAGE_SIZE,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000897 &bp->ctx_blk_mapping[i],
898 GFP_KERNEL);
Michael Chan59b47d82006-11-19 14:10:45 -0800899 if (bp->ctx_blk[i] == NULL)
900 goto alloc_mem_err;
901 }
902 }
Michael Chan35e90102008-06-19 16:37:42 -0700903
Michael Chanbb4f98a2008-06-19 16:38:19 -0700904 err = bnx2_alloc_rx_mem(bp);
905 if (err)
906 goto alloc_mem_err;
907
Michael Chan35e90102008-06-19 16:37:42 -0700908 err = bnx2_alloc_tx_mem(bp);
909 if (err)
910 goto alloc_mem_err;
911
Michael Chanb6016b72005-05-26 13:03:09 -0700912 return 0;
913
914alloc_mem_err:
915 bnx2_free_mem(bp);
916 return -ENOMEM;
917}
918
919static void
Michael Chane3648b32005-11-04 08:51:21 -0800920bnx2_report_fw_link(struct bnx2 *bp)
921{
922 u32 fw_link_status = 0;
923
Michael Chan583c28e2008-01-21 19:51:35 -0800924 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -0700925 return;
926
Michael Chane3648b32005-11-04 08:51:21 -0800927 if (bp->link_up) {
928 u32 bmsr;
929
930 switch (bp->line_speed) {
931 case SPEED_10:
932 if (bp->duplex == DUPLEX_HALF)
933 fw_link_status = BNX2_LINK_STATUS_10HALF;
934 else
935 fw_link_status = BNX2_LINK_STATUS_10FULL;
936 break;
937 case SPEED_100:
938 if (bp->duplex == DUPLEX_HALF)
939 fw_link_status = BNX2_LINK_STATUS_100HALF;
940 else
941 fw_link_status = BNX2_LINK_STATUS_100FULL;
942 break;
943 case SPEED_1000:
944 if (bp->duplex == DUPLEX_HALF)
945 fw_link_status = BNX2_LINK_STATUS_1000HALF;
946 else
947 fw_link_status = BNX2_LINK_STATUS_1000FULL;
948 break;
949 case SPEED_2500:
950 if (bp->duplex == DUPLEX_HALF)
951 fw_link_status = BNX2_LINK_STATUS_2500HALF;
952 else
953 fw_link_status = BNX2_LINK_STATUS_2500FULL;
954 break;
955 }
956
957 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
958
959 if (bp->autoneg) {
960 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
961
Michael Chanca58c3a2007-05-03 13:22:52 -0700962 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
963 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800964
965 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
Michael Chan583c28e2008-01-21 19:51:35 -0800966 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
Michael Chane3648b32005-11-04 08:51:21 -0800967 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
968 else
969 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
970 }
971 }
972 else
973 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
974
Michael Chan2726d6e2008-01-29 21:35:05 -0800975 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
Michael Chane3648b32005-11-04 08:51:21 -0800976}
977
Michael Chan9b1084b2007-07-07 22:50:37 -0700978static char *
979bnx2_xceiver_str(struct bnx2 *bp)
980{
Eric Dumazet807540b2010-09-23 05:40:09 +0000981 return (bp->phy_port == PORT_FIBRE) ? "SerDes" :
Michael Chan583c28e2008-01-21 19:51:35 -0800982 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
Eric Dumazet807540b2010-09-23 05:40:09 +0000983 "Copper");
Michael Chan9b1084b2007-07-07 22:50:37 -0700984}
985
Michael Chane3648b32005-11-04 08:51:21 -0800986static void
Michael Chanb6016b72005-05-26 13:03:09 -0700987bnx2_report_link(struct bnx2 *bp)
988{
989 if (bp->link_up) {
990 netif_carrier_on(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +0000991 netdev_info(bp->dev, "NIC %s Link is Up, %d Mbps %s duplex",
992 bnx2_xceiver_str(bp),
993 bp->line_speed,
994 bp->duplex == DUPLEX_FULL ? "full" : "half");
Michael Chanb6016b72005-05-26 13:03:09 -0700995
996 if (bp->flow_ctrl) {
997 if (bp->flow_ctrl & FLOW_CTRL_RX) {
Joe Perches3a9c6a42010-02-17 15:01:51 +0000998 pr_cont(", receive ");
Michael Chanb6016b72005-05-26 13:03:09 -0700999 if (bp->flow_ctrl & FLOW_CTRL_TX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00001000 pr_cont("& transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -07001001 }
1002 else {
Joe Perches3a9c6a42010-02-17 15:01:51 +00001003 pr_cont(", transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -07001004 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00001005 pr_cont("flow control ON");
Michael Chanb6016b72005-05-26 13:03:09 -07001006 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00001007 pr_cont("\n");
1008 } else {
Michael Chanb6016b72005-05-26 13:03:09 -07001009 netif_carrier_off(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +00001010 netdev_err(bp->dev, "NIC %s Link is Down\n",
1011 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -07001012 }
Michael Chane3648b32005-11-04 08:51:21 -08001013
1014 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001015}
1016
1017static void
1018bnx2_resolve_flow_ctrl(struct bnx2 *bp)
1019{
1020 u32 local_adv, remote_adv;
1021
1022 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001023 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -07001024 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1025
1026 if (bp->duplex == DUPLEX_FULL) {
1027 bp->flow_ctrl = bp->req_flow_ctrl;
1028 }
1029 return;
1030 }
1031
1032 if (bp->duplex != DUPLEX_FULL) {
1033 return;
1034 }
1035
Michael Chan583c28e2008-01-21 19:51:35 -08001036 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan5b0c76a2005-11-04 08:45:49 -08001037 (CHIP_NUM(bp) == CHIP_NUM_5708)) {
1038 u32 val;
1039
1040 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1041 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
1042 bp->flow_ctrl |= FLOW_CTRL_TX;
1043 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
1044 bp->flow_ctrl |= FLOW_CTRL_RX;
1045 return;
1046 }
1047
Michael Chanca58c3a2007-05-03 13:22:52 -07001048 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1049 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001050
Michael Chan583c28e2008-01-21 19:51:35 -08001051 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001052 u32 new_local_adv = 0;
1053 u32 new_remote_adv = 0;
1054
1055 if (local_adv & ADVERTISE_1000XPAUSE)
1056 new_local_adv |= ADVERTISE_PAUSE_CAP;
1057 if (local_adv & ADVERTISE_1000XPSE_ASYM)
1058 new_local_adv |= ADVERTISE_PAUSE_ASYM;
1059 if (remote_adv & ADVERTISE_1000XPAUSE)
1060 new_remote_adv |= ADVERTISE_PAUSE_CAP;
1061 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
1062 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
1063
1064 local_adv = new_local_adv;
1065 remote_adv = new_remote_adv;
1066 }
1067
1068 /* See Table 28B-3 of 802.3ab-1999 spec. */
1069 if (local_adv & ADVERTISE_PAUSE_CAP) {
1070 if(local_adv & ADVERTISE_PAUSE_ASYM) {
1071 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1072 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1073 }
1074 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
1075 bp->flow_ctrl = FLOW_CTRL_RX;
1076 }
1077 }
1078 else {
1079 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1080 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1081 }
1082 }
1083 }
1084 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
1085 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
1086 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
1087
1088 bp->flow_ctrl = FLOW_CTRL_TX;
1089 }
1090 }
1091}
1092
1093static int
Michael Chan27a005b2007-05-03 13:23:41 -07001094bnx2_5709s_linkup(struct bnx2 *bp)
1095{
1096 u32 val, speed;
1097
1098 bp->link_up = 1;
1099
1100 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
1101 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
1102 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1103
1104 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
1105 bp->line_speed = bp->req_line_speed;
1106 bp->duplex = bp->req_duplex;
1107 return 0;
1108 }
1109 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
1110 switch (speed) {
1111 case MII_BNX2_GP_TOP_AN_SPEED_10:
1112 bp->line_speed = SPEED_10;
1113 break;
1114 case MII_BNX2_GP_TOP_AN_SPEED_100:
1115 bp->line_speed = SPEED_100;
1116 break;
1117 case MII_BNX2_GP_TOP_AN_SPEED_1G:
1118 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
1119 bp->line_speed = SPEED_1000;
1120 break;
1121 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
1122 bp->line_speed = SPEED_2500;
1123 break;
1124 }
1125 if (val & MII_BNX2_GP_TOP_AN_FD)
1126 bp->duplex = DUPLEX_FULL;
1127 else
1128 bp->duplex = DUPLEX_HALF;
1129 return 0;
1130}
1131
1132static int
Michael Chan5b0c76a2005-11-04 08:45:49 -08001133bnx2_5708s_linkup(struct bnx2 *bp)
1134{
1135 u32 val;
1136
1137 bp->link_up = 1;
1138 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1139 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
1140 case BCM5708S_1000X_STAT1_SPEED_10:
1141 bp->line_speed = SPEED_10;
1142 break;
1143 case BCM5708S_1000X_STAT1_SPEED_100:
1144 bp->line_speed = SPEED_100;
1145 break;
1146 case BCM5708S_1000X_STAT1_SPEED_1G:
1147 bp->line_speed = SPEED_1000;
1148 break;
1149 case BCM5708S_1000X_STAT1_SPEED_2G5:
1150 bp->line_speed = SPEED_2500;
1151 break;
1152 }
1153 if (val & BCM5708S_1000X_STAT1_FD)
1154 bp->duplex = DUPLEX_FULL;
1155 else
1156 bp->duplex = DUPLEX_HALF;
1157
1158 return 0;
1159}
1160
1161static int
1162bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -07001163{
1164 u32 bmcr, local_adv, remote_adv, common;
1165
1166 bp->link_up = 1;
1167 bp->line_speed = SPEED_1000;
1168
Michael Chanca58c3a2007-05-03 13:22:52 -07001169 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001170 if (bmcr & BMCR_FULLDPLX) {
1171 bp->duplex = DUPLEX_FULL;
1172 }
1173 else {
1174 bp->duplex = DUPLEX_HALF;
1175 }
1176
1177 if (!(bmcr & BMCR_ANENABLE)) {
1178 return 0;
1179 }
1180
Michael Chanca58c3a2007-05-03 13:22:52 -07001181 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1182 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001183
1184 common = local_adv & remote_adv;
1185 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
1186
1187 if (common & ADVERTISE_1000XFULL) {
1188 bp->duplex = DUPLEX_FULL;
1189 }
1190 else {
1191 bp->duplex = DUPLEX_HALF;
1192 }
1193 }
1194
1195 return 0;
1196}
1197
1198static int
1199bnx2_copper_linkup(struct bnx2 *bp)
1200{
1201 u32 bmcr;
1202
Michael Chanca58c3a2007-05-03 13:22:52 -07001203 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001204 if (bmcr & BMCR_ANENABLE) {
1205 u32 local_adv, remote_adv, common;
1206
1207 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
1208 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
1209
1210 common = local_adv & (remote_adv >> 2);
1211 if (common & ADVERTISE_1000FULL) {
1212 bp->line_speed = SPEED_1000;
1213 bp->duplex = DUPLEX_FULL;
1214 }
1215 else if (common & ADVERTISE_1000HALF) {
1216 bp->line_speed = SPEED_1000;
1217 bp->duplex = DUPLEX_HALF;
1218 }
1219 else {
Michael Chanca58c3a2007-05-03 13:22:52 -07001220 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1221 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001222
1223 common = local_adv & remote_adv;
1224 if (common & ADVERTISE_100FULL) {
1225 bp->line_speed = SPEED_100;
1226 bp->duplex = DUPLEX_FULL;
1227 }
1228 else if (common & ADVERTISE_100HALF) {
1229 bp->line_speed = SPEED_100;
1230 bp->duplex = DUPLEX_HALF;
1231 }
1232 else if (common & ADVERTISE_10FULL) {
1233 bp->line_speed = SPEED_10;
1234 bp->duplex = DUPLEX_FULL;
1235 }
1236 else if (common & ADVERTISE_10HALF) {
1237 bp->line_speed = SPEED_10;
1238 bp->duplex = DUPLEX_HALF;
1239 }
1240 else {
1241 bp->line_speed = 0;
1242 bp->link_up = 0;
1243 }
1244 }
1245 }
1246 else {
1247 if (bmcr & BMCR_SPEED100) {
1248 bp->line_speed = SPEED_100;
1249 }
1250 else {
1251 bp->line_speed = SPEED_10;
1252 }
1253 if (bmcr & BMCR_FULLDPLX) {
1254 bp->duplex = DUPLEX_FULL;
1255 }
1256 else {
1257 bp->duplex = DUPLEX_HALF;
1258 }
1259 }
1260
1261 return 0;
1262}
1263
Michael Chan83e3fc82008-01-29 21:37:17 -08001264static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07001265bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
Michael Chan83e3fc82008-01-29 21:37:17 -08001266{
Michael Chanbb4f98a2008-06-19 16:38:19 -07001267 u32 val, rx_cid_addr = GET_CID_ADDR(cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08001268
1269 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1270 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1271 val |= 0x02 << 8;
1272
Michael Chan22fa1592010-10-11 16:12:00 -07001273 if (bp->flow_ctrl & FLOW_CTRL_TX)
1274 val |= BNX2_L2CTX_FLOW_CTRL_ENABLE;
Michael Chan83e3fc82008-01-29 21:37:17 -08001275
Michael Chan83e3fc82008-01-29 21:37:17 -08001276 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1277}
1278
Michael Chanbb4f98a2008-06-19 16:38:19 -07001279static void
1280bnx2_init_all_rx_contexts(struct bnx2 *bp)
1281{
1282 int i;
1283 u32 cid;
1284
1285 for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
1286 if (i == 1)
1287 cid = RX_RSS_CID;
1288 bnx2_init_rx_context(bp, cid);
1289 }
1290}
1291
Benjamin Li344478d2008-09-18 16:38:24 -07001292static void
Michael Chanb6016b72005-05-26 13:03:09 -07001293bnx2_set_mac_link(struct bnx2 *bp)
1294{
1295 u32 val;
1296
1297 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
1298 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1299 (bp->duplex == DUPLEX_HALF)) {
1300 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
1301 }
1302
1303 /* Configure the EMAC mode register. */
1304 val = REG_RD(bp, BNX2_EMAC_MODE);
1305
1306 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -08001307 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08001308 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001309
1310 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001311 switch (bp->line_speed) {
1312 case SPEED_10:
Michael Chan59b47d82006-11-19 14:10:45 -08001313 if (CHIP_NUM(bp) != CHIP_NUM_5706) {
1314 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001315 break;
1316 }
1317 /* fall through */
1318 case SPEED_100:
1319 val |= BNX2_EMAC_MODE_PORT_MII;
1320 break;
1321 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -08001322 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001323 /* fall through */
1324 case SPEED_1000:
1325 val |= BNX2_EMAC_MODE_PORT_GMII;
1326 break;
1327 }
Michael Chanb6016b72005-05-26 13:03:09 -07001328 }
1329 else {
1330 val |= BNX2_EMAC_MODE_PORT_GMII;
1331 }
1332
1333 /* Set the MAC to operate in the appropriate duplex mode. */
1334 if (bp->duplex == DUPLEX_HALF)
1335 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
1336 REG_WR(bp, BNX2_EMAC_MODE, val);
1337
1338 /* Enable/disable rx PAUSE. */
1339 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1340
1341 if (bp->flow_ctrl & FLOW_CTRL_RX)
1342 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
1343 REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
1344
1345 /* Enable/disable tx PAUSE. */
1346 val = REG_RD(bp, BNX2_EMAC_TX_MODE);
1347 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1348
1349 if (bp->flow_ctrl & FLOW_CTRL_TX)
1350 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
1351 REG_WR(bp, BNX2_EMAC_TX_MODE, val);
1352
1353 /* Acknowledge the interrupt. */
1354 REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
1355
Michael Chan22fa1592010-10-11 16:12:00 -07001356 bnx2_init_all_rx_contexts(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001357}
1358
Michael Chan27a005b2007-05-03 13:23:41 -07001359static void
1360bnx2_enable_bmsr1(struct bnx2 *bp)
1361{
Michael Chan583c28e2008-01-21 19:51:35 -08001362 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001363 (CHIP_NUM(bp) == CHIP_NUM_5709))
1364 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1365 MII_BNX2_BLK_ADDR_GP_STATUS);
1366}
1367
1368static void
1369bnx2_disable_bmsr1(struct bnx2 *bp)
1370{
Michael Chan583c28e2008-01-21 19:51:35 -08001371 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001372 (CHIP_NUM(bp) == CHIP_NUM_5709))
1373 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1374 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1375}
1376
Michael Chanb6016b72005-05-26 13:03:09 -07001377static int
Michael Chan605a9e22007-05-03 13:23:13 -07001378bnx2_test_and_enable_2g5(struct bnx2 *bp)
1379{
1380 u32 up1;
1381 int ret = 1;
1382
Michael Chan583c28e2008-01-21 19:51:35 -08001383 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001384 return 0;
1385
1386 if (bp->autoneg & AUTONEG_SPEED)
1387 bp->advertising |= ADVERTISED_2500baseX_Full;
1388
Michael Chan27a005b2007-05-03 13:23:41 -07001389 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1390 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1391
Michael Chan605a9e22007-05-03 13:23:13 -07001392 bnx2_read_phy(bp, bp->mii_up1, &up1);
1393 if (!(up1 & BCM5708S_UP1_2G5)) {
1394 up1 |= BCM5708S_UP1_2G5;
1395 bnx2_write_phy(bp, bp->mii_up1, up1);
1396 ret = 0;
1397 }
1398
Michael Chan27a005b2007-05-03 13:23:41 -07001399 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1400 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1401 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1402
Michael Chan605a9e22007-05-03 13:23:13 -07001403 return ret;
1404}
1405
1406static int
1407bnx2_test_and_disable_2g5(struct bnx2 *bp)
1408{
1409 u32 up1;
1410 int ret = 0;
1411
Michael Chan583c28e2008-01-21 19:51:35 -08001412 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001413 return 0;
1414
Michael Chan27a005b2007-05-03 13:23:41 -07001415 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1416 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1417
Michael Chan605a9e22007-05-03 13:23:13 -07001418 bnx2_read_phy(bp, bp->mii_up1, &up1);
1419 if (up1 & BCM5708S_UP1_2G5) {
1420 up1 &= ~BCM5708S_UP1_2G5;
1421 bnx2_write_phy(bp, bp->mii_up1, up1);
1422 ret = 1;
1423 }
1424
Michael Chan27a005b2007-05-03 13:23:41 -07001425 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1426 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1427 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1428
Michael Chan605a9e22007-05-03 13:23:13 -07001429 return ret;
1430}
1431
1432static void
1433bnx2_enable_forced_2g5(struct bnx2 *bp)
1434{
Michael Chancbd68902010-06-08 07:21:30 +00001435 u32 uninitialized_var(bmcr);
1436 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001437
Michael Chan583c28e2008-01-21 19:51:35 -08001438 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001439 return;
1440
Michael Chan27a005b2007-05-03 13:23:41 -07001441 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1442 u32 val;
1443
1444 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1445 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001446 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1447 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1448 val |= MII_BNX2_SD_MISC1_FORCE |
1449 MII_BNX2_SD_MISC1_FORCE_2_5G;
1450 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1451 }
Michael Chan27a005b2007-05-03 13:23:41 -07001452
1453 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1454 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001455 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001456
1457 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001458 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1459 if (!err)
1460 bmcr |= BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc7079852009-11-02 23:17:42 +00001461 } else {
1462 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001463 }
1464
Michael Chancbd68902010-06-08 07:21:30 +00001465 if (err)
1466 return;
1467
Michael Chan605a9e22007-05-03 13:23:13 -07001468 if (bp->autoneg & AUTONEG_SPEED) {
1469 bmcr &= ~BMCR_ANENABLE;
1470 if (bp->req_duplex == DUPLEX_FULL)
1471 bmcr |= BMCR_FULLDPLX;
1472 }
1473 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1474}
1475
1476static void
1477bnx2_disable_forced_2g5(struct bnx2 *bp)
1478{
Michael Chancbd68902010-06-08 07:21:30 +00001479 u32 uninitialized_var(bmcr);
1480 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001481
Michael Chan583c28e2008-01-21 19:51:35 -08001482 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001483 return;
1484
Michael Chan27a005b2007-05-03 13:23:41 -07001485 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1486 u32 val;
1487
1488 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1489 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001490 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1491 val &= ~MII_BNX2_SD_MISC1_FORCE;
1492 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1493 }
Michael Chan27a005b2007-05-03 13:23:41 -07001494
1495 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1496 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001497 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001498
1499 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001500 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1501 if (!err)
1502 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc7079852009-11-02 23:17:42 +00001503 } else {
1504 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001505 }
1506
Michael Chancbd68902010-06-08 07:21:30 +00001507 if (err)
1508 return;
1509
Michael Chan605a9e22007-05-03 13:23:13 -07001510 if (bp->autoneg & AUTONEG_SPEED)
1511 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1512 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1513}
1514
Michael Chanb2fadea2008-01-21 17:07:06 -08001515static void
1516bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1517{
1518 u32 val;
1519
1520 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1521 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1522 if (start)
1523 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1524 else
1525 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1526}
1527
Michael Chan605a9e22007-05-03 13:23:13 -07001528static int
Michael Chanb6016b72005-05-26 13:03:09 -07001529bnx2_set_link(struct bnx2 *bp)
1530{
1531 u32 bmsr;
1532 u8 link_up;
1533
Michael Chan80be4432006-11-19 14:07:28 -08001534 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001535 bp->link_up = 1;
1536 return 0;
1537 }
1538
Michael Chan583c28e2008-01-21 19:51:35 -08001539 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001540 return 0;
1541
Michael Chanb6016b72005-05-26 13:03:09 -07001542 link_up = bp->link_up;
1543
Michael Chan27a005b2007-05-03 13:23:41 -07001544 bnx2_enable_bmsr1(bp);
1545 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1546 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1547 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001548
Michael Chan583c28e2008-01-21 19:51:35 -08001549 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chanb6016b72005-05-26 13:03:09 -07001550 (CHIP_NUM(bp) == CHIP_NUM_5706)) {
Michael Chana2724e22008-02-23 19:47:44 -08001551 u32 val, an_dbg;
Michael Chanb6016b72005-05-26 13:03:09 -07001552
Michael Chan583c28e2008-01-21 19:51:35 -08001553 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001554 bnx2_5706s_force_link_dn(bp, 0);
Michael Chan583c28e2008-01-21 19:51:35 -08001555 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
Michael Chanb2fadea2008-01-21 17:07:06 -08001556 }
Michael Chanb6016b72005-05-26 13:03:09 -07001557 val = REG_RD(bp, BNX2_EMAC_STATUS);
Michael Chana2724e22008-02-23 19:47:44 -08001558
1559 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1560 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1561 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1562
1563 if ((val & BNX2_EMAC_STATUS_LINK) &&
1564 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
Michael Chanb6016b72005-05-26 13:03:09 -07001565 bmsr |= BMSR_LSTATUS;
1566 else
1567 bmsr &= ~BMSR_LSTATUS;
1568 }
1569
1570 if (bmsr & BMSR_LSTATUS) {
1571 bp->link_up = 1;
1572
Michael Chan583c28e2008-01-21 19:51:35 -08001573 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001574 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1575 bnx2_5706s_linkup(bp);
1576 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
1577 bnx2_5708s_linkup(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001578 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
1579 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001580 }
1581 else {
1582 bnx2_copper_linkup(bp);
1583 }
1584 bnx2_resolve_flow_ctrl(bp);
1585 }
1586 else {
Michael Chan583c28e2008-01-21 19:51:35 -08001587 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001588 (bp->autoneg & AUTONEG_SPEED))
1589 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001590
Michael Chan583c28e2008-01-21 19:51:35 -08001591 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001592 u32 bmcr;
1593
1594 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1595 bmcr |= BMCR_ANENABLE;
1596 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1597
Michael Chan583c28e2008-01-21 19:51:35 -08001598 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb2fadea2008-01-21 17:07:06 -08001599 }
Michael Chanb6016b72005-05-26 13:03:09 -07001600 bp->link_up = 0;
1601 }
1602
1603 if (bp->link_up != link_up) {
1604 bnx2_report_link(bp);
1605 }
1606
1607 bnx2_set_mac_link(bp);
1608
1609 return 0;
1610}
1611
1612static int
1613bnx2_reset_phy(struct bnx2 *bp)
1614{
1615 int i;
1616 u32 reg;
1617
Michael Chanca58c3a2007-05-03 13:22:52 -07001618 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001619
1620#define PHY_RESET_MAX_WAIT 100
1621 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1622 udelay(10);
1623
Michael Chanca58c3a2007-05-03 13:22:52 -07001624 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001625 if (!(reg & BMCR_RESET)) {
1626 udelay(20);
1627 break;
1628 }
1629 }
1630 if (i == PHY_RESET_MAX_WAIT) {
1631 return -EBUSY;
1632 }
1633 return 0;
1634}
1635
1636static u32
1637bnx2_phy_get_pause_adv(struct bnx2 *bp)
1638{
1639 u32 adv = 0;
1640
1641 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1642 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1643
Michael Chan583c28e2008-01-21 19:51:35 -08001644 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001645 adv = ADVERTISE_1000XPAUSE;
1646 }
1647 else {
1648 adv = ADVERTISE_PAUSE_CAP;
1649 }
1650 }
1651 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001652 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001653 adv = ADVERTISE_1000XPSE_ASYM;
1654 }
1655 else {
1656 adv = ADVERTISE_PAUSE_ASYM;
1657 }
1658 }
1659 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001660 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001661 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1662 }
1663 else {
1664 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1665 }
1666 }
1667 return adv;
1668}
1669
Michael Chana2f13892008-07-14 22:38:23 -07001670static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
Michael Chan0d8a6572007-07-07 22:49:43 -07001671
Michael Chanb6016b72005-05-26 13:03:09 -07001672static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001673bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001674__releases(&bp->phy_lock)
1675__acquires(&bp->phy_lock)
Michael Chan0d8a6572007-07-07 22:49:43 -07001676{
1677 u32 speed_arg = 0, pause_adv;
1678
1679 pause_adv = bnx2_phy_get_pause_adv(bp);
1680
1681 if (bp->autoneg & AUTONEG_SPEED) {
1682 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1683 if (bp->advertising & ADVERTISED_10baseT_Half)
1684 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1685 if (bp->advertising & ADVERTISED_10baseT_Full)
1686 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1687 if (bp->advertising & ADVERTISED_100baseT_Half)
1688 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1689 if (bp->advertising & ADVERTISED_100baseT_Full)
1690 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1691 if (bp->advertising & ADVERTISED_1000baseT_Full)
1692 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1693 if (bp->advertising & ADVERTISED_2500baseX_Full)
1694 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1695 } else {
1696 if (bp->req_line_speed == SPEED_2500)
1697 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1698 else if (bp->req_line_speed == SPEED_1000)
1699 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1700 else if (bp->req_line_speed == SPEED_100) {
1701 if (bp->req_duplex == DUPLEX_FULL)
1702 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1703 else
1704 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1705 } else if (bp->req_line_speed == SPEED_10) {
1706 if (bp->req_duplex == DUPLEX_FULL)
1707 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1708 else
1709 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1710 }
1711 }
1712
1713 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1714 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
Michael Chanc26736e2008-01-31 17:07:21 -08001715 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
Michael Chan0d8a6572007-07-07 22:49:43 -07001716 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1717
1718 if (port == PORT_TP)
1719 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1720 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1721
Michael Chan2726d6e2008-01-29 21:35:05 -08001722 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
Michael Chan0d8a6572007-07-07 22:49:43 -07001723
1724 spin_unlock_bh(&bp->phy_lock);
Michael Chana2f13892008-07-14 22:38:23 -07001725 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
Michael Chan0d8a6572007-07-07 22:49:43 -07001726 spin_lock_bh(&bp->phy_lock);
1727
1728 return 0;
1729}
1730
1731static int
1732bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001733__releases(&bp->phy_lock)
1734__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07001735{
Michael Chan605a9e22007-05-03 13:23:13 -07001736 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001737 u32 new_adv = 0;
1738
Michael Chan583c28e2008-01-21 19:51:35 -08001739 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Eric Dumazet807540b2010-09-23 05:40:09 +00001740 return bnx2_setup_remote_phy(bp, port);
Michael Chan0d8a6572007-07-07 22:49:43 -07001741
Michael Chanb6016b72005-05-26 13:03:09 -07001742 if (!(bp->autoneg & AUTONEG_SPEED)) {
1743 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001744 int force_link_down = 0;
1745
Michael Chan605a9e22007-05-03 13:23:13 -07001746 if (bp->req_line_speed == SPEED_2500) {
1747 if (!bnx2_test_and_enable_2g5(bp))
1748 force_link_down = 1;
1749 } else if (bp->req_line_speed == SPEED_1000) {
1750 if (bnx2_test_and_disable_2g5(bp))
1751 force_link_down = 1;
1752 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001753 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001754 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1755
Michael Chanca58c3a2007-05-03 13:22:52 -07001756 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001757 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001758 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001759
Michael Chan27a005b2007-05-03 13:23:41 -07001760 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1761 if (bp->req_line_speed == SPEED_2500)
1762 bnx2_enable_forced_2g5(bp);
1763 else if (bp->req_line_speed == SPEED_1000) {
1764 bnx2_disable_forced_2g5(bp);
1765 new_bmcr &= ~0x2000;
1766 }
1767
1768 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001769 if (bp->req_line_speed == SPEED_2500)
1770 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1771 else
1772 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001773 }
1774
Michael Chanb6016b72005-05-26 13:03:09 -07001775 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001776 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001777 new_bmcr |= BMCR_FULLDPLX;
1778 }
1779 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001780 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001781 new_bmcr &= ~BMCR_FULLDPLX;
1782 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001783 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001784 /* Force a link down visible on the other side */
1785 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001786 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001787 ~(ADVERTISE_1000XFULL |
1788 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001789 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001790 BMCR_ANRESTART | BMCR_ANENABLE);
1791
1792 bp->link_up = 0;
1793 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001794 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001795 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001796 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001797 bnx2_write_phy(bp, bp->mii_adv, adv);
1798 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001799 } else {
1800 bnx2_resolve_flow_ctrl(bp);
1801 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001802 }
1803 return 0;
1804 }
1805
Michael Chan605a9e22007-05-03 13:23:13 -07001806 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001807
Michael Chanb6016b72005-05-26 13:03:09 -07001808 if (bp->advertising & ADVERTISED_1000baseT_Full)
1809 new_adv |= ADVERTISE_1000XFULL;
1810
1811 new_adv |= bnx2_phy_get_pause_adv(bp);
1812
Michael Chanca58c3a2007-05-03 13:22:52 -07001813 bnx2_read_phy(bp, bp->mii_adv, &adv);
1814 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001815
1816 bp->serdes_an_pending = 0;
1817 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1818 /* Force a link down visible on the other side */
1819 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001820 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001821 spin_unlock_bh(&bp->phy_lock);
1822 msleep(20);
1823 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001824 }
1825
Michael Chanca58c3a2007-05-03 13:22:52 -07001826 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1827 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001828 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001829 /* Speed up link-up time when the link partner
1830 * does not autonegotiate which is very common
1831 * in blade servers. Some blade servers use
1832 * IPMI for kerboard input and it's important
1833 * to minimize link disruptions. Autoneg. involves
1834 * exchanging base pages plus 3 next pages and
1835 * normally completes in about 120 msec.
1836 */
Michael Chan40105c02008-11-12 16:02:45 -08001837 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08001838 bp->serdes_an_pending = 1;
1839 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001840 } else {
1841 bnx2_resolve_flow_ctrl(bp);
1842 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001843 }
1844
1845 return 0;
1846}
1847
1848#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chan583c28e2008-01-21 19:51:35 -08001849 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
Michael Chandeaf3912007-07-07 22:48:00 -07001850 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1851 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001852
1853#define ETHTOOL_ALL_COPPER_SPEED \
1854 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1855 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1856 ADVERTISED_1000baseT_Full)
1857
1858#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1859 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001860
Michael Chanb6016b72005-05-26 13:03:09 -07001861#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1862
Michael Chandeaf3912007-07-07 22:48:00 -07001863static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001864bnx2_set_default_remote_link(struct bnx2 *bp)
1865{
1866 u32 link;
1867
1868 if (bp->phy_port == PORT_TP)
Michael Chan2726d6e2008-01-29 21:35:05 -08001869 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001870 else
Michael Chan2726d6e2008-01-29 21:35:05 -08001871 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001872
1873 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1874 bp->req_line_speed = 0;
1875 bp->autoneg |= AUTONEG_SPEED;
1876 bp->advertising = ADVERTISED_Autoneg;
1877 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1878 bp->advertising |= ADVERTISED_10baseT_Half;
1879 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1880 bp->advertising |= ADVERTISED_10baseT_Full;
1881 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1882 bp->advertising |= ADVERTISED_100baseT_Half;
1883 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1884 bp->advertising |= ADVERTISED_100baseT_Full;
1885 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1886 bp->advertising |= ADVERTISED_1000baseT_Full;
1887 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1888 bp->advertising |= ADVERTISED_2500baseX_Full;
1889 } else {
1890 bp->autoneg = 0;
1891 bp->advertising = 0;
1892 bp->req_duplex = DUPLEX_FULL;
1893 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1894 bp->req_line_speed = SPEED_10;
1895 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1896 bp->req_duplex = DUPLEX_HALF;
1897 }
1898 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1899 bp->req_line_speed = SPEED_100;
1900 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1901 bp->req_duplex = DUPLEX_HALF;
1902 }
1903 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1904 bp->req_line_speed = SPEED_1000;
1905 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1906 bp->req_line_speed = SPEED_2500;
1907 }
1908}
1909
1910static void
Michael Chandeaf3912007-07-07 22:48:00 -07001911bnx2_set_default_link(struct bnx2 *bp)
1912{
Harvey Harrisonab598592008-05-01 02:47:38 -07001913 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1914 bnx2_set_default_remote_link(bp);
1915 return;
1916 }
Michael Chan0d8a6572007-07-07 22:49:43 -07001917
Michael Chandeaf3912007-07-07 22:48:00 -07001918 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1919 bp->req_line_speed = 0;
Michael Chan583c28e2008-01-21 19:51:35 -08001920 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chandeaf3912007-07-07 22:48:00 -07001921 u32 reg;
1922
1923 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1924
Michael Chan2726d6e2008-01-29 21:35:05 -08001925 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
Michael Chandeaf3912007-07-07 22:48:00 -07001926 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1927 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1928 bp->autoneg = 0;
1929 bp->req_line_speed = bp->line_speed = SPEED_1000;
1930 bp->req_duplex = DUPLEX_FULL;
1931 }
1932 } else
1933 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1934}
1935
Michael Chan0d8a6572007-07-07 22:49:43 -07001936static void
Michael Chandf149d72007-07-07 22:51:36 -07001937bnx2_send_heart_beat(struct bnx2 *bp)
1938{
1939 u32 msg;
1940 u32 addr;
1941
1942 spin_lock(&bp->indirect_lock);
1943 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1944 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
1945 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1946 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
1947 spin_unlock(&bp->indirect_lock);
1948}
1949
1950static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001951bnx2_remote_phy_event(struct bnx2 *bp)
1952{
1953 u32 msg;
1954 u8 link_up = bp->link_up;
1955 u8 old_port;
1956
Michael Chan2726d6e2008-01-29 21:35:05 -08001957 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07001958
Michael Chandf149d72007-07-07 22:51:36 -07001959 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1960 bnx2_send_heart_beat(bp);
1961
1962 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1963
Michael Chan0d8a6572007-07-07 22:49:43 -07001964 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1965 bp->link_up = 0;
1966 else {
1967 u32 speed;
1968
1969 bp->link_up = 1;
1970 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1971 bp->duplex = DUPLEX_FULL;
1972 switch (speed) {
1973 case BNX2_LINK_STATUS_10HALF:
1974 bp->duplex = DUPLEX_HALF;
1975 case BNX2_LINK_STATUS_10FULL:
1976 bp->line_speed = SPEED_10;
1977 break;
1978 case BNX2_LINK_STATUS_100HALF:
1979 bp->duplex = DUPLEX_HALF;
1980 case BNX2_LINK_STATUS_100BASE_T4:
1981 case BNX2_LINK_STATUS_100FULL:
1982 bp->line_speed = SPEED_100;
1983 break;
1984 case BNX2_LINK_STATUS_1000HALF:
1985 bp->duplex = DUPLEX_HALF;
1986 case BNX2_LINK_STATUS_1000FULL:
1987 bp->line_speed = SPEED_1000;
1988 break;
1989 case BNX2_LINK_STATUS_2500HALF:
1990 bp->duplex = DUPLEX_HALF;
1991 case BNX2_LINK_STATUS_2500FULL:
1992 bp->line_speed = SPEED_2500;
1993 break;
1994 default:
1995 bp->line_speed = 0;
1996 break;
1997 }
1998
Michael Chan0d8a6572007-07-07 22:49:43 -07001999 bp->flow_ctrl = 0;
2000 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
2001 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
2002 if (bp->duplex == DUPLEX_FULL)
2003 bp->flow_ctrl = bp->req_flow_ctrl;
2004 } else {
2005 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
2006 bp->flow_ctrl |= FLOW_CTRL_TX;
2007 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
2008 bp->flow_ctrl |= FLOW_CTRL_RX;
2009 }
2010
2011 old_port = bp->phy_port;
2012 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
2013 bp->phy_port = PORT_FIBRE;
2014 else
2015 bp->phy_port = PORT_TP;
2016
2017 if (old_port != bp->phy_port)
2018 bnx2_set_default_link(bp);
2019
Michael Chan0d8a6572007-07-07 22:49:43 -07002020 }
2021 if (bp->link_up != link_up)
2022 bnx2_report_link(bp);
2023
2024 bnx2_set_mac_link(bp);
2025}
2026
2027static int
2028bnx2_set_remote_link(struct bnx2 *bp)
2029{
2030 u32 evt_code;
2031
Michael Chan2726d6e2008-01-29 21:35:05 -08002032 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07002033 switch (evt_code) {
2034 case BNX2_FW_EVT_CODE_LINK_EVENT:
2035 bnx2_remote_phy_event(bp);
2036 break;
2037 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
2038 default:
Michael Chandf149d72007-07-07 22:51:36 -07002039 bnx2_send_heart_beat(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07002040 break;
2041 }
2042 return 0;
2043}
2044
Michael Chanb6016b72005-05-26 13:03:09 -07002045static int
2046bnx2_setup_copper_phy(struct bnx2 *bp)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002047__releases(&bp->phy_lock)
2048__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002049{
2050 u32 bmcr;
2051 u32 new_bmcr;
2052
Michael Chanca58c3a2007-05-03 13:22:52 -07002053 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002054
2055 if (bp->autoneg & AUTONEG_SPEED) {
2056 u32 adv_reg, adv1000_reg;
2057 u32 new_adv_reg = 0;
2058 u32 new_adv1000_reg = 0;
2059
Michael Chanca58c3a2007-05-03 13:22:52 -07002060 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07002061 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
2062 ADVERTISE_PAUSE_ASYM);
2063
2064 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
2065 adv1000_reg &= PHY_ALL_1000_SPEED;
2066
2067 if (bp->advertising & ADVERTISED_10baseT_Half)
2068 new_adv_reg |= ADVERTISE_10HALF;
2069 if (bp->advertising & ADVERTISED_10baseT_Full)
2070 new_adv_reg |= ADVERTISE_10FULL;
2071 if (bp->advertising & ADVERTISED_100baseT_Half)
2072 new_adv_reg |= ADVERTISE_100HALF;
2073 if (bp->advertising & ADVERTISED_100baseT_Full)
2074 new_adv_reg |= ADVERTISE_100FULL;
2075 if (bp->advertising & ADVERTISED_1000baseT_Full)
2076 new_adv1000_reg |= ADVERTISE_1000FULL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002077
Michael Chanb6016b72005-05-26 13:03:09 -07002078 new_adv_reg |= ADVERTISE_CSMA;
2079
2080 new_adv_reg |= bnx2_phy_get_pause_adv(bp);
2081
2082 if ((adv1000_reg != new_adv1000_reg) ||
2083 (adv_reg != new_adv_reg) ||
2084 ((bmcr & BMCR_ANENABLE) == 0)) {
2085
Michael Chanca58c3a2007-05-03 13:22:52 -07002086 bnx2_write_phy(bp, bp->mii_adv, new_adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07002087 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000_reg);
Michael Chanca58c3a2007-05-03 13:22:52 -07002088 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07002089 BMCR_ANENABLE);
2090 }
2091 else if (bp->link_up) {
2092 /* Flow ctrl may have changed from auto to forced */
2093 /* or vice-versa. */
2094
2095 bnx2_resolve_flow_ctrl(bp);
2096 bnx2_set_mac_link(bp);
2097 }
2098 return 0;
2099 }
2100
2101 new_bmcr = 0;
2102 if (bp->req_line_speed == SPEED_100) {
2103 new_bmcr |= BMCR_SPEED100;
2104 }
2105 if (bp->req_duplex == DUPLEX_FULL) {
2106 new_bmcr |= BMCR_FULLDPLX;
2107 }
2108 if (new_bmcr != bmcr) {
2109 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07002110
Michael Chanca58c3a2007-05-03 13:22:52 -07002111 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2112 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002113
Michael Chanb6016b72005-05-26 13:03:09 -07002114 if (bmsr & BMSR_LSTATUS) {
2115 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07002116 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08002117 spin_unlock_bh(&bp->phy_lock);
2118 msleep(50);
2119 spin_lock_bh(&bp->phy_lock);
2120
Michael Chanca58c3a2007-05-03 13:22:52 -07002121 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2122 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07002123 }
2124
Michael Chanca58c3a2007-05-03 13:22:52 -07002125 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002126
2127 /* Normally, the new speed is setup after the link has
2128 * gone down and up again. In some cases, link will not go
2129 * down so we need to set up the new speed here.
2130 */
2131 if (bmsr & BMSR_LSTATUS) {
2132 bp->line_speed = bp->req_line_speed;
2133 bp->duplex = bp->req_duplex;
2134 bnx2_resolve_flow_ctrl(bp);
2135 bnx2_set_mac_link(bp);
2136 }
Michael Chan27a005b2007-05-03 13:23:41 -07002137 } else {
2138 bnx2_resolve_flow_ctrl(bp);
2139 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002140 }
2141 return 0;
2142}
2143
2144static int
Michael Chan0d8a6572007-07-07 22:49:43 -07002145bnx2_setup_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002146__releases(&bp->phy_lock)
2147__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002148{
2149 if (bp->loopback == MAC_LOOPBACK)
2150 return 0;
2151
Michael Chan583c28e2008-01-21 19:51:35 -08002152 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Eric Dumazet807540b2010-09-23 05:40:09 +00002153 return bnx2_setup_serdes_phy(bp, port);
Michael Chanb6016b72005-05-26 13:03:09 -07002154 }
2155 else {
Eric Dumazet807540b2010-09-23 05:40:09 +00002156 return bnx2_setup_copper_phy(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002157 }
2158}
2159
2160static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002161bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan27a005b2007-05-03 13:23:41 -07002162{
2163 u32 val;
2164
2165 bp->mii_bmcr = MII_BMCR + 0x10;
2166 bp->mii_bmsr = MII_BMSR + 0x10;
2167 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
2168 bp->mii_adv = MII_ADVERTISE + 0x10;
2169 bp->mii_lpa = MII_LPA + 0x10;
2170 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
2171
2172 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
2173 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
2174
2175 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chan9a120bc2008-05-16 22:17:45 -07002176 if (reset_phy)
2177 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002178
2179 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
2180
2181 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
2182 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
2183 val |= MII_BNX2_SD_1000XCTL1_FIBER;
2184 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
2185
2186 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
2187 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
Michael Chan583c28e2008-01-21 19:51:35 -08002188 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan27a005b2007-05-03 13:23:41 -07002189 val |= BCM5708S_UP1_2G5;
2190 else
2191 val &= ~BCM5708S_UP1_2G5;
2192 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
2193
2194 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
2195 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
2196 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
2197 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
2198
2199 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
2200
2201 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
2202 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
2203 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
2204
2205 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
2206
2207 return 0;
2208}
2209
2210static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002211bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan5b0c76a2005-11-04 08:45:49 -08002212{
2213 u32 val;
2214
Michael Chan9a120bc2008-05-16 22:17:45 -07002215 if (reset_phy)
2216 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002217
2218 bp->mii_up1 = BCM5708S_UP1;
2219
Michael Chan5b0c76a2005-11-04 08:45:49 -08002220 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
2221 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
2222 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2223
2224 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
2225 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
2226 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
2227
2228 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
2229 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
2230 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
2231
Michael Chan583c28e2008-01-21 19:51:35 -08002232 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002233 bnx2_read_phy(bp, BCM5708S_UP1, &val);
2234 val |= BCM5708S_UP1_2G5;
2235 bnx2_write_phy(bp, BCM5708S_UP1, val);
2236 }
2237
2238 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
Michael Chandda1e392006-01-23 16:08:14 -08002239 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
2240 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002241 /* increase tx signal amplitude */
2242 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2243 BCM5708S_BLK_ADDR_TX_MISC);
2244 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
2245 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
2246 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
2247 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2248 }
2249
Michael Chan2726d6e2008-01-29 21:35:05 -08002250 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08002251 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
2252
2253 if (val) {
2254 u32 is_backplane;
2255
Michael Chan2726d6e2008-01-29 21:35:05 -08002256 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002257 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
2258 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2259 BCM5708S_BLK_ADDR_TX_MISC);
2260 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
2261 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2262 BCM5708S_BLK_ADDR_DIG);
2263 }
2264 }
2265 return 0;
2266}
2267
2268static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002269bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002270{
Michael Chan9a120bc2008-05-16 22:17:45 -07002271 if (reset_phy)
2272 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002273
Michael Chan583c28e2008-01-21 19:51:35 -08002274 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb6016b72005-05-26 13:03:09 -07002275
Michael Chan59b47d82006-11-19 14:10:45 -08002276 if (CHIP_NUM(bp) == CHIP_NUM_5706)
2277 REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07002278
2279 if (bp->dev->mtu > 1500) {
2280 u32 val;
2281
2282 /* Set extended packet length bit */
2283 bnx2_write_phy(bp, 0x18, 0x7);
2284 bnx2_read_phy(bp, 0x18, &val);
2285 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2286
2287 bnx2_write_phy(bp, 0x1c, 0x6c00);
2288 bnx2_read_phy(bp, 0x1c, &val);
2289 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2290 }
2291 else {
2292 u32 val;
2293
2294 bnx2_write_phy(bp, 0x18, 0x7);
2295 bnx2_read_phy(bp, 0x18, &val);
2296 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2297
2298 bnx2_write_phy(bp, 0x1c, 0x6c00);
2299 bnx2_read_phy(bp, 0x1c, &val);
2300 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2301 }
2302
2303 return 0;
2304}
2305
2306static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002307bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002308{
Michael Chan5b0c76a2005-11-04 08:45:49 -08002309 u32 val;
2310
Michael Chan9a120bc2008-05-16 22:17:45 -07002311 if (reset_phy)
2312 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002313
Michael Chan583c28e2008-01-21 19:51:35 -08002314 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07002315 bnx2_write_phy(bp, 0x18, 0x0c00);
2316 bnx2_write_phy(bp, 0x17, 0x000a);
2317 bnx2_write_phy(bp, 0x15, 0x310b);
2318 bnx2_write_phy(bp, 0x17, 0x201f);
2319 bnx2_write_phy(bp, 0x15, 0x9506);
2320 bnx2_write_phy(bp, 0x17, 0x401f);
2321 bnx2_write_phy(bp, 0x15, 0x14e2);
2322 bnx2_write_phy(bp, 0x18, 0x0400);
2323 }
2324
Michael Chan583c28e2008-01-21 19:51:35 -08002325 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
Michael Chanb659f442007-02-02 00:46:35 -08002326 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2327 MII_BNX2_DSP_EXPAND_REG | 0x8);
2328 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2329 val &= ~(1 << 8);
2330 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2331 }
2332
Michael Chanb6016b72005-05-26 13:03:09 -07002333 if (bp->dev->mtu > 1500) {
Michael Chanb6016b72005-05-26 13:03:09 -07002334 /* Set extended packet length bit */
2335 bnx2_write_phy(bp, 0x18, 0x7);
2336 bnx2_read_phy(bp, 0x18, &val);
2337 bnx2_write_phy(bp, 0x18, val | 0x4000);
2338
2339 bnx2_read_phy(bp, 0x10, &val);
2340 bnx2_write_phy(bp, 0x10, val | 0x1);
2341 }
2342 else {
Michael Chanb6016b72005-05-26 13:03:09 -07002343 bnx2_write_phy(bp, 0x18, 0x7);
2344 bnx2_read_phy(bp, 0x18, &val);
2345 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2346
2347 bnx2_read_phy(bp, 0x10, &val);
2348 bnx2_write_phy(bp, 0x10, val & ~0x1);
2349 }
2350
Michael Chan5b0c76a2005-11-04 08:45:49 -08002351 /* ethernet@wirespeed */
2352 bnx2_write_phy(bp, 0x18, 0x7007);
2353 bnx2_read_phy(bp, 0x18, &val);
2354 bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
Michael Chanb6016b72005-05-26 13:03:09 -07002355 return 0;
2356}
2357
2358
2359static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002360bnx2_init_phy(struct bnx2 *bp, int reset_phy)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002361__releases(&bp->phy_lock)
2362__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002363{
2364 u32 val;
2365 int rc = 0;
2366
Michael Chan583c28e2008-01-21 19:51:35 -08002367 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2368 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
Michael Chanb6016b72005-05-26 13:03:09 -07002369
Michael Chanca58c3a2007-05-03 13:22:52 -07002370 bp->mii_bmcr = MII_BMCR;
2371 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07002372 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07002373 bp->mii_adv = MII_ADVERTISE;
2374 bp->mii_lpa = MII_LPA;
2375
Michael Chanb6016b72005-05-26 13:03:09 -07002376 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
2377
Michael Chan583c28e2008-01-21 19:51:35 -08002378 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07002379 goto setup_phy;
2380
Michael Chanb6016b72005-05-26 13:03:09 -07002381 bnx2_read_phy(bp, MII_PHYSID1, &val);
2382 bp->phy_id = val << 16;
2383 bnx2_read_phy(bp, MII_PHYSID2, &val);
2384 bp->phy_id |= val & 0xffff;
2385
Michael Chan583c28e2008-01-21 19:51:35 -08002386 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002387 if (CHIP_NUM(bp) == CHIP_NUM_5706)
Michael Chan9a120bc2008-05-16 22:17:45 -07002388 rc = bnx2_init_5706s_phy(bp, reset_phy);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002389 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan9a120bc2008-05-16 22:17:45 -07002390 rc = bnx2_init_5708s_phy(bp, reset_phy);
Michael Chan27a005b2007-05-03 13:23:41 -07002391 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan9a120bc2008-05-16 22:17:45 -07002392 rc = bnx2_init_5709s_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002393 }
2394 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07002395 rc = bnx2_init_copper_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002396 }
2397
Michael Chan0d8a6572007-07-07 22:49:43 -07002398setup_phy:
2399 if (!rc)
2400 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07002401
2402 return rc;
2403}
2404
2405static int
2406bnx2_set_mac_loopback(struct bnx2 *bp)
2407{
2408 u32 mac_mode;
2409
2410 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2411 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2412 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
2413 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2414 bp->link_up = 1;
2415 return 0;
2416}
2417
Michael Chanbc5a0692006-01-23 16:13:22 -08002418static int bnx2_test_link(struct bnx2 *);
2419
2420static int
2421bnx2_set_phy_loopback(struct bnx2 *bp)
2422{
2423 u32 mac_mode;
2424 int rc, i;
2425
2426 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07002427 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08002428 BMCR_SPEED1000);
2429 spin_unlock_bh(&bp->phy_lock);
2430 if (rc)
2431 return rc;
2432
2433 for (i = 0; i < 10; i++) {
2434 if (bnx2_test_link(bp) == 0)
2435 break;
Michael Chan80be4432006-11-19 14:07:28 -08002436 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08002437 }
2438
2439 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2440 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2441 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002442 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002443
2444 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
2445 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2446 bp->link_up = 1;
2447 return 0;
2448}
2449
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002450static void
2451bnx2_dump_mcp_state(struct bnx2 *bp)
2452{
2453 struct net_device *dev = bp->dev;
2454 u32 mcp_p0, mcp_p1;
2455
2456 netdev_err(dev, "<--- start MCP states dump --->\n");
2457 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
2458 mcp_p0 = BNX2_MCP_STATE_P0;
2459 mcp_p1 = BNX2_MCP_STATE_P1;
2460 } else {
2461 mcp_p0 = BNX2_MCP_STATE_P0_5708;
2462 mcp_p1 = BNX2_MCP_STATE_P1_5708;
2463 }
2464 netdev_err(dev, "DEBUG: MCP_STATE_P0[%08x] MCP_STATE_P1[%08x]\n",
2465 bnx2_reg_rd_ind(bp, mcp_p0), bnx2_reg_rd_ind(bp, mcp_p1));
2466 netdev_err(dev, "DEBUG: MCP mode[%08x] state[%08x] evt_mask[%08x]\n",
2467 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_MODE),
2468 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_STATE),
2469 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_EVENT_MASK));
2470 netdev_err(dev, "DEBUG: pc[%08x] pc[%08x] instr[%08x]\n",
2471 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
2472 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
2473 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_INSTRUCTION));
2474 netdev_err(dev, "DEBUG: shmem states:\n");
2475 netdev_err(dev, "DEBUG: drv_mb[%08x] fw_mb[%08x] link_status[%08x]",
2476 bnx2_shmem_rd(bp, BNX2_DRV_MB),
2477 bnx2_shmem_rd(bp, BNX2_FW_MB),
2478 bnx2_shmem_rd(bp, BNX2_LINK_STATUS));
2479 pr_cont(" drv_pulse_mb[%08x]\n", bnx2_shmem_rd(bp, BNX2_DRV_PULSE_MB));
2480 netdev_err(dev, "DEBUG: dev_info_signature[%08x] reset_type[%08x]",
2481 bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE),
2482 bnx2_shmem_rd(bp, BNX2_BC_STATE_RESET_TYPE));
2483 pr_cont(" condition[%08x]\n",
2484 bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION));
2485 DP_SHMEM_LINE(bp, 0x3cc);
2486 DP_SHMEM_LINE(bp, 0x3dc);
2487 DP_SHMEM_LINE(bp, 0x3ec);
2488 netdev_err(dev, "DEBUG: 0x3fc[%08x]\n", bnx2_shmem_rd(bp, 0x3fc));
2489 netdev_err(dev, "<--- end MCP states dump --->\n");
2490}
2491
Michael Chanb6016b72005-05-26 13:03:09 -07002492static int
Michael Chana2f13892008-07-14 22:38:23 -07002493bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002494{
2495 int i;
2496 u32 val;
2497
Michael Chanb6016b72005-05-26 13:03:09 -07002498 bp->fw_wr_seq++;
2499 msg_data |= bp->fw_wr_seq;
2500
Michael Chan2726d6e2008-01-29 21:35:05 -08002501 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002502
Michael Chana2f13892008-07-14 22:38:23 -07002503 if (!ack)
2504 return 0;
2505
Michael Chanb6016b72005-05-26 13:03:09 -07002506 /* wait for an acknowledgement. */
Michael Chan40105c02008-11-12 16:02:45 -08002507 for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
Michael Chanb090ae22006-01-23 16:07:10 -08002508 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002509
Michael Chan2726d6e2008-01-29 21:35:05 -08002510 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002511
2512 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2513 break;
2514 }
Michael Chanb090ae22006-01-23 16:07:10 -08002515 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2516 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002517
2518 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002519 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002520 msg_data &= ~BNX2_DRV_MSG_CODE;
2521 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2522
Michael Chan2726d6e2008-01-29 21:35:05 -08002523 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002524 if (!silent) {
2525 pr_err("fw sync timeout, reset code = %x\n", msg_data);
2526 bnx2_dump_mcp_state(bp);
2527 }
Michael Chanb6016b72005-05-26 13:03:09 -07002528
Michael Chanb6016b72005-05-26 13:03:09 -07002529 return -EBUSY;
2530 }
2531
Michael Chanb090ae22006-01-23 16:07:10 -08002532 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2533 return -EIO;
2534
Michael Chanb6016b72005-05-26 13:03:09 -07002535 return 0;
2536}
2537
Michael Chan59b47d82006-11-19 14:10:45 -08002538static int
2539bnx2_init_5709_context(struct bnx2 *bp)
2540{
2541 int i, ret = 0;
2542 u32 val;
2543
2544 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
2545 val |= (BCM_PAGE_BITS - 8) << 16;
2546 REG_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002547 for (i = 0; i < 10; i++) {
2548 val = REG_RD(bp, BNX2_CTX_COMMAND);
2549 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2550 break;
2551 udelay(2);
2552 }
2553 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2554 return -EBUSY;
2555
Michael Chan59b47d82006-11-19 14:10:45 -08002556 for (i = 0; i < bp->ctx_pages; i++) {
2557 int j;
2558
Michael Chan352f7682008-05-02 16:57:26 -07002559 if (bp->ctx_blk[i])
2560 memset(bp->ctx_blk[i], 0, BCM_PAGE_SIZE);
2561 else
2562 return -ENOMEM;
2563
Michael Chan59b47d82006-11-19 14:10:45 -08002564 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2565 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2566 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2567 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2568 (u64) bp->ctx_blk_mapping[i] >> 32);
2569 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2570 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
2571 for (j = 0; j < 10; j++) {
2572
2573 val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
2574 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2575 break;
2576 udelay(5);
2577 }
2578 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2579 ret = -EBUSY;
2580 break;
2581 }
2582 }
2583 return ret;
2584}
2585
Michael Chanb6016b72005-05-26 13:03:09 -07002586static void
2587bnx2_init_context(struct bnx2 *bp)
2588{
2589 u32 vcid;
2590
2591 vcid = 96;
2592 while (vcid) {
2593 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002594 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002595
2596 vcid--;
2597
2598 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
2599 u32 new_vcid;
2600
2601 vcid_addr = GET_PCID_ADDR(vcid);
2602 if (vcid & 0x8) {
2603 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2604 }
2605 else {
2606 new_vcid = vcid;
2607 }
2608 pcid_addr = GET_PCID_ADDR(new_vcid);
2609 }
2610 else {
2611 vcid_addr = GET_CID_ADDR(vcid);
2612 pcid_addr = vcid_addr;
2613 }
2614
Michael Chan7947b202007-06-04 21:17:10 -07002615 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2616 vcid_addr += (i << PHY_CTX_SHIFT);
2617 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002618
Michael Chan5d5d0012007-12-12 11:17:43 -08002619 REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
Michael Chan7947b202007-06-04 21:17:10 -07002620 REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
2621
2622 /* Zero out the context. */
2623 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
Michael Chan62a83132008-01-29 21:35:40 -08002624 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002625 }
Michael Chanb6016b72005-05-26 13:03:09 -07002626 }
2627}
2628
2629static int
2630bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2631{
2632 u16 *good_mbuf;
2633 u32 good_mbuf_cnt;
2634 u32 val;
2635
2636 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
2637 if (good_mbuf == NULL) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00002638 pr_err("Failed to allocate memory in %s\n", __func__);
Michael Chanb6016b72005-05-26 13:03:09 -07002639 return -ENOMEM;
2640 }
2641
2642 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
2643 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2644
2645 good_mbuf_cnt = 0;
2646
2647 /* Allocate a bunch of mbufs and save the good ones in an array. */
Michael Chan2726d6e2008-01-29 21:35:05 -08002648 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002649 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
Michael Chan2726d6e2008-01-29 21:35:05 -08002650 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2651 BNX2_RBUF_COMMAND_ALLOC_REQ);
Michael Chanb6016b72005-05-26 13:03:09 -07002652
Michael Chan2726d6e2008-01-29 21:35:05 -08002653 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
Michael Chanb6016b72005-05-26 13:03:09 -07002654
2655 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2656
2657 /* The addresses with Bit 9 set are bad memory blocks. */
2658 if (!(val & (1 << 9))) {
2659 good_mbuf[good_mbuf_cnt] = (u16) val;
2660 good_mbuf_cnt++;
2661 }
2662
Michael Chan2726d6e2008-01-29 21:35:05 -08002663 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002664 }
2665
2666 /* Free the good ones back to the mbuf pool thus discarding
2667 * all the bad ones. */
2668 while (good_mbuf_cnt) {
2669 good_mbuf_cnt--;
2670
2671 val = good_mbuf[good_mbuf_cnt];
2672 val = (val << 9) | val | 1;
2673
Michael Chan2726d6e2008-01-29 21:35:05 -08002674 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002675 }
2676 kfree(good_mbuf);
2677 return 0;
2678}
2679
2680static void
Benjamin Li5fcaed02008-07-14 22:39:52 -07002681bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
Michael Chanb6016b72005-05-26 13:03:09 -07002682{
2683 u32 val;
Michael Chanb6016b72005-05-26 13:03:09 -07002684
2685 val = (mac_addr[0] << 8) | mac_addr[1];
2686
Benjamin Li5fcaed02008-07-14 22:39:52 -07002687 REG_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002688
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002689 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002690 (mac_addr[4] << 8) | mac_addr[5];
2691
Benjamin Li5fcaed02008-07-14 22:39:52 -07002692 REG_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002693}
2694
2695static inline int
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002696bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
Michael Chan47bf4242007-12-12 11:19:12 -08002697{
2698 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002699 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002700 struct rx_bd *rxbd =
Michael Chanbb4f98a2008-06-19 16:38:19 -07002701 &rxr->rx_pg_desc_ring[RX_RING(index)][RX_IDX(index)];
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002702 struct page *page = alloc_page(gfp);
Michael Chan47bf4242007-12-12 11:19:12 -08002703
2704 if (!page)
2705 return -ENOMEM;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002706 mapping = dma_map_page(&bp->pdev->dev, page, 0, PAGE_SIZE,
Michael Chan47bf4242007-12-12 11:19:12 -08002707 PCI_DMA_FROMDEVICE);
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002708 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002709 __free_page(page);
2710 return -EIO;
2711 }
2712
Michael Chan47bf4242007-12-12 11:19:12 -08002713 rx_pg->page = page;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002714 dma_unmap_addr_set(rx_pg, mapping, mapping);
Michael Chan47bf4242007-12-12 11:19:12 -08002715 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2716 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2717 return 0;
2718}
2719
2720static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002721bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002722{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002723 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002724 struct page *page = rx_pg->page;
2725
2726 if (!page)
2727 return;
2728
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002729 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(rx_pg, mapping),
2730 PAGE_SIZE, PCI_DMA_FROMDEVICE);
Michael Chan47bf4242007-12-12 11:19:12 -08002731
2732 __free_page(page);
2733 rx_pg->page = NULL;
2734}
2735
2736static inline int
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002737bnx2_alloc_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
Michael Chanb6016b72005-05-26 13:03:09 -07002738{
2739 struct sk_buff *skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002740 struct sw_bd *rx_buf = &rxr->rx_buf_ring[index];
Michael Chanb6016b72005-05-26 13:03:09 -07002741 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002742 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002743 unsigned long align;
2744
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002745 skb = __netdev_alloc_skb(bp->dev, bp->rx_buf_size, gfp);
Michael Chanb6016b72005-05-26 13:03:09 -07002746 if (skb == NULL) {
2747 return -ENOMEM;
2748 }
2749
Michael Chan59b47d82006-11-19 14:10:45 -08002750 if (unlikely((align = (unsigned long) skb->data & (BNX2_RX_ALIGN - 1))))
2751 skb_reserve(skb, BNX2_RX_ALIGN - align);
Michael Chanb6016b72005-05-26 13:03:09 -07002752
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002753 mapping = dma_map_single(&bp->pdev->dev, skb->data, bp->rx_buf_use_size,
2754 PCI_DMA_FROMDEVICE);
2755 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002756 dev_kfree_skb(skb);
2757 return -EIO;
2758 }
Michael Chanb6016b72005-05-26 13:03:09 -07002759
2760 rx_buf->skb = skb;
Michael Chana33fa662010-05-06 08:58:13 +00002761 rx_buf->desc = (struct l2_fhdr *) skb->data;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002762 dma_unmap_addr_set(rx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07002763
2764 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2765 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2766
Michael Chanbb4f98a2008-06-19 16:38:19 -07002767 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chanb6016b72005-05-26 13:03:09 -07002768
2769 return 0;
2770}
2771
Michael Chanda3e4fb2007-05-03 13:24:23 -07002772static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002773bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002774{
Michael Chan43e80b82008-06-19 16:41:08 -07002775 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002776 u32 new_link_state, old_link_state;
2777 int is_set = 1;
2778
2779 new_link_state = sblk->status_attn_bits & event;
2780 old_link_state = sblk->status_attn_bits_ack & event;
2781 if (new_link_state != old_link_state) {
2782 if (new_link_state)
2783 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
2784 else
2785 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
2786 } else
2787 is_set = 0;
2788
2789 return is_set;
2790}
2791
Michael Chanb6016b72005-05-26 13:03:09 -07002792static void
Michael Chan35efa7c2007-12-20 19:56:37 -08002793bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07002794{
Michael Chan74ecc622008-05-02 16:56:16 -07002795 spin_lock(&bp->phy_lock);
2796
2797 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
Michael Chanb6016b72005-05-26 13:03:09 -07002798 bnx2_set_link(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08002799 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
Michael Chan0d8a6572007-07-07 22:49:43 -07002800 bnx2_set_remote_link(bp);
2801
Michael Chan74ecc622008-05-02 16:56:16 -07002802 spin_unlock(&bp->phy_lock);
2803
Michael Chanb6016b72005-05-26 13:03:09 -07002804}
2805
Michael Chanead72702007-12-20 19:55:39 -08002806static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002807bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
Michael Chanead72702007-12-20 19:55:39 -08002808{
2809 u16 cons;
2810
Michael Chan43e80b82008-06-19 16:41:08 -07002811 /* Tell compiler that status block fields can change. */
2812 barrier();
2813 cons = *bnapi->hw_tx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07002814 barrier();
Michael Chanead72702007-12-20 19:55:39 -08002815 if (unlikely((cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT))
2816 cons++;
2817 return cons;
2818}
2819
Michael Chan57851d82007-12-20 20:01:44 -08002820static int
2821bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002822{
Michael Chan35e90102008-06-19 16:37:42 -07002823 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002824 u16 hw_cons, sw_cons, sw_ring_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002825 int tx_pkt = 0, index;
2826 struct netdev_queue *txq;
2827
2828 index = (bnapi - bp->bnx2_napi);
2829 txq = netdev_get_tx_queue(bp->dev, index);
Michael Chanb6016b72005-05-26 13:03:09 -07002830
Michael Chan35efa7c2007-12-20 19:56:37 -08002831 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chan35e90102008-06-19 16:37:42 -07002832 sw_cons = txr->tx_cons;
Michael Chanb6016b72005-05-26 13:03:09 -07002833
2834 while (sw_cons != hw_cons) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002835 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07002836 struct sk_buff *skb;
2837 int i, last;
2838
2839 sw_ring_cons = TX_RING_IDX(sw_cons);
2840
Michael Chan35e90102008-06-19 16:37:42 -07002841 tx_buf = &txr->tx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002842 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002843
Eric Dumazetd62fda02009-05-12 20:48:02 +00002844 /* prefetch skb_end_pointer() to speedup skb_shinfo(skb) */
2845 prefetch(&skb->end);
2846
Michael Chanb6016b72005-05-26 13:03:09 -07002847 /* partial BD completions possible with TSO packets */
Eric Dumazetd62fda02009-05-12 20:48:02 +00002848 if (tx_buf->is_gso) {
Michael Chanb6016b72005-05-26 13:03:09 -07002849 u16 last_idx, last_ring_idx;
2850
Eric Dumazetd62fda02009-05-12 20:48:02 +00002851 last_idx = sw_cons + tx_buf->nr_frags + 1;
2852 last_ring_idx = sw_ring_cons + tx_buf->nr_frags + 1;
Michael Chanb6016b72005-05-26 13:03:09 -07002853 if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
2854 last_idx++;
2855 }
2856 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2857 break;
2858 }
2859 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002860
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002861 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00002862 skb_headlen(skb), PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002863
2864 tx_buf->skb = NULL;
Eric Dumazetd62fda02009-05-12 20:48:02 +00002865 last = tx_buf->nr_frags;
Michael Chanb6016b72005-05-26 13:03:09 -07002866
2867 for (i = 0; i < last; i++) {
2868 sw_cons = NEXT_TX_BD(sw_cons);
Alexander Duycke95524a2009-12-02 16:47:57 +00002869
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002870 dma_unmap_page(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002871 dma_unmap_addr(
Alexander Duycke95524a2009-12-02 16:47:57 +00002872 &txr->tx_buf_ring[TX_RING_IDX(sw_cons)],
2873 mapping),
2874 skb_shinfo(skb)->frags[i].size,
2875 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002876 }
2877
2878 sw_cons = NEXT_TX_BD(sw_cons);
2879
Michael Chan745720e2006-06-29 12:37:41 -07002880 dev_kfree_skb(skb);
Michael Chan57851d82007-12-20 20:01:44 -08002881 tx_pkt++;
2882 if (tx_pkt == budget)
2883 break;
Michael Chanb6016b72005-05-26 13:03:09 -07002884
Eric Dumazetd62fda02009-05-12 20:48:02 +00002885 if (hw_cons == sw_cons)
2886 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07002887 }
2888
Michael Chan35e90102008-06-19 16:37:42 -07002889 txr->hw_tx_cons = hw_cons;
2890 txr->tx_cons = sw_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002891
Michael Chan2f8af122006-08-15 01:39:10 -07002892 /* Need to make the tx_cons update visible to bnx2_start_xmit()
Benjamin Li706bf242008-07-18 17:55:11 -07002893 * before checking for netif_tx_queue_stopped(). Without the
Michael Chan2f8af122006-08-15 01:39:10 -07002894 * memory barrier, there is a small possibility that bnx2_start_xmit()
2895 * will miss it and cause the queue to be stopped forever.
2896 */
2897 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002898
Benjamin Li706bf242008-07-18 17:55:11 -07002899 if (unlikely(netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002900 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
Benjamin Li706bf242008-07-18 17:55:11 -07002901 __netif_tx_lock(txq, smp_processor_id());
2902 if ((netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002903 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
Benjamin Li706bf242008-07-18 17:55:11 -07002904 netif_tx_wake_queue(txq);
2905 __netif_tx_unlock(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07002906 }
Benjamin Li706bf242008-07-18 17:55:11 -07002907
Michael Chan57851d82007-12-20 20:01:44 -08002908 return tx_pkt;
Michael Chanb6016b72005-05-26 13:03:09 -07002909}
2910
Michael Chan1db82f22007-12-12 11:19:35 -08002911static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002912bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
Michael Chana1f60192007-12-20 19:57:19 -08002913 struct sk_buff *skb, int count)
Michael Chan1db82f22007-12-12 11:19:35 -08002914{
2915 struct sw_pg *cons_rx_pg, *prod_rx_pg;
2916 struct rx_bd *cons_bd, *prod_bd;
Michael Chan1db82f22007-12-12 11:19:35 -08002917 int i;
Benjamin Li3d16af82008-10-09 12:26:41 -07002918 u16 hw_prod, prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002919 u16 cons = rxr->rx_pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002920
Benjamin Li3d16af82008-10-09 12:26:41 -07002921 cons_rx_pg = &rxr->rx_pg_ring[cons];
2922
2923 /* The caller was unable to allocate a new page to replace the
2924 * last one in the frags array, so we need to recycle that page
2925 * and then free the skb.
2926 */
2927 if (skb) {
2928 struct page *page;
2929 struct skb_shared_info *shinfo;
2930
2931 shinfo = skb_shinfo(skb);
2932 shinfo->nr_frags--;
2933 page = shinfo->frags[shinfo->nr_frags].page;
2934 shinfo->frags[shinfo->nr_frags].page = NULL;
2935
2936 cons_rx_pg->page = page;
2937 dev_kfree_skb(skb);
2938 }
2939
2940 hw_prod = rxr->rx_pg_prod;
2941
Michael Chan1db82f22007-12-12 11:19:35 -08002942 for (i = 0; i < count; i++) {
2943 prod = RX_PG_RING_IDX(hw_prod);
2944
Michael Chanbb4f98a2008-06-19 16:38:19 -07002945 prod_rx_pg = &rxr->rx_pg_ring[prod];
2946 cons_rx_pg = &rxr->rx_pg_ring[cons];
2947 cons_bd = &rxr->rx_pg_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2948 prod_bd = &rxr->rx_pg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan1db82f22007-12-12 11:19:35 -08002949
Michael Chan1db82f22007-12-12 11:19:35 -08002950 if (prod != cons) {
2951 prod_rx_pg->page = cons_rx_pg->page;
2952 cons_rx_pg->page = NULL;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002953 dma_unmap_addr_set(prod_rx_pg, mapping,
2954 dma_unmap_addr(cons_rx_pg, mapping));
Michael Chan1db82f22007-12-12 11:19:35 -08002955
2956 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2957 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2958
2959 }
2960 cons = RX_PG_RING_IDX(NEXT_RX_BD(cons));
2961 hw_prod = NEXT_RX_BD(hw_prod);
2962 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002963 rxr->rx_pg_prod = hw_prod;
2964 rxr->rx_pg_cons = cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002965}
2966
Michael Chanb6016b72005-05-26 13:03:09 -07002967static inline void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002968bnx2_reuse_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
2969 struct sk_buff *skb, u16 cons, u16 prod)
Michael Chanb6016b72005-05-26 13:03:09 -07002970{
Michael Chan236b6392006-03-20 17:49:02 -08002971 struct sw_bd *cons_rx_buf, *prod_rx_buf;
2972 struct rx_bd *cons_bd, *prod_bd;
2973
Michael Chanbb4f98a2008-06-19 16:38:19 -07002974 cons_rx_buf = &rxr->rx_buf_ring[cons];
2975 prod_rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07002976
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002977 dma_sync_single_for_device(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002978 dma_unmap_addr(cons_rx_buf, mapping),
Benjamin Li601d3d12008-05-16 22:19:35 -07002979 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002980
Michael Chanbb4f98a2008-06-19 16:38:19 -07002981 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chan236b6392006-03-20 17:49:02 -08002982
2983 prod_rx_buf->skb = skb;
Michael Chana33fa662010-05-06 08:58:13 +00002984 prod_rx_buf->desc = (struct l2_fhdr *) skb->data;
Michael Chan236b6392006-03-20 17:49:02 -08002985
2986 if (cons == prod)
2987 return;
2988
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002989 dma_unmap_addr_set(prod_rx_buf, mapping,
2990 dma_unmap_addr(cons_rx_buf, mapping));
Michael Chanb6016b72005-05-26 13:03:09 -07002991
Michael Chanbb4f98a2008-06-19 16:38:19 -07002992 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2993 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08002994 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2995 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07002996}
2997
Michael Chan85833c62007-12-12 11:17:01 -08002998static int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002999bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, struct sk_buff *skb,
Michael Chana1f60192007-12-20 19:57:19 -08003000 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
3001 u32 ring_idx)
Michael Chan85833c62007-12-12 11:17:01 -08003002{
3003 int err;
3004 u16 prod = ring_idx & 0xffff;
3005
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00003006 err = bnx2_alloc_rx_skb(bp, rxr, prod, GFP_ATOMIC);
Michael Chan85833c62007-12-12 11:17:01 -08003007 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07003008 bnx2_reuse_rx_skb(bp, rxr, skb, (u16) (ring_idx >> 16), prod);
Michael Chan1db82f22007-12-12 11:19:35 -08003009 if (hdr_len) {
3010 unsigned int raw_len = len + 4;
3011 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
3012
Michael Chanbb4f98a2008-06-19 16:38:19 -07003013 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
Michael Chan1db82f22007-12-12 11:19:35 -08003014 }
Michael Chan85833c62007-12-12 11:17:01 -08003015 return err;
3016 }
3017
Benjamin Lid89cb6a2008-05-16 22:18:57 -07003018 skb_reserve(skb, BNX2_RX_OFFSET);
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003019 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
Michael Chan85833c62007-12-12 11:17:01 -08003020 PCI_DMA_FROMDEVICE);
3021
Michael Chan1db82f22007-12-12 11:19:35 -08003022 if (hdr_len == 0) {
3023 skb_put(skb, len);
3024 return 0;
3025 } else {
3026 unsigned int i, frag_len, frag_size, pages;
3027 struct sw_pg *rx_pg;
Michael Chanbb4f98a2008-06-19 16:38:19 -07003028 u16 pg_cons = rxr->rx_pg_cons;
3029 u16 pg_prod = rxr->rx_pg_prod;
Michael Chan1db82f22007-12-12 11:19:35 -08003030
3031 frag_size = len + 4 - hdr_len;
3032 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
3033 skb_put(skb, hdr_len);
3034
3035 for (i = 0; i < pages; i++) {
Benjamin Li3d16af82008-10-09 12:26:41 -07003036 dma_addr_t mapping_old;
3037
Michael Chan1db82f22007-12-12 11:19:35 -08003038 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
3039 if (unlikely(frag_len <= 4)) {
3040 unsigned int tail = 4 - frag_len;
3041
Michael Chanbb4f98a2008-06-19 16:38:19 -07003042 rxr->rx_pg_cons = pg_cons;
3043 rxr->rx_pg_prod = pg_prod;
3044 bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
Michael Chana1f60192007-12-20 19:57:19 -08003045 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08003046 skb->len -= tail;
3047 if (i == 0) {
3048 skb->tail -= tail;
3049 } else {
3050 skb_frag_t *frag =
3051 &skb_shinfo(skb)->frags[i - 1];
3052 frag->size -= tail;
3053 skb->data_len -= tail;
3054 skb->truesize -= tail;
3055 }
3056 return 0;
3057 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003058 rx_pg = &rxr->rx_pg_ring[pg_cons];
Michael Chan1db82f22007-12-12 11:19:35 -08003059
Benjamin Li3d16af82008-10-09 12:26:41 -07003060 /* Don't unmap yet. If we're unable to allocate a new
3061 * page, we need to recycle the page and the DMA addr.
3062 */
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003063 mapping_old = dma_unmap_addr(rx_pg, mapping);
Michael Chan1db82f22007-12-12 11:19:35 -08003064 if (i == pages - 1)
3065 frag_len -= 4;
3066
3067 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
3068 rx_pg->page = NULL;
3069
Michael Chanbb4f98a2008-06-19 16:38:19 -07003070 err = bnx2_alloc_rx_page(bp, rxr,
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00003071 RX_PG_RING_IDX(pg_prod),
3072 GFP_ATOMIC);
Michael Chan1db82f22007-12-12 11:19:35 -08003073 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07003074 rxr->rx_pg_cons = pg_cons;
3075 rxr->rx_pg_prod = pg_prod;
3076 bnx2_reuse_rx_skb_pages(bp, rxr, skb,
Michael Chana1f60192007-12-20 19:57:19 -08003077 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08003078 return err;
3079 }
3080
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003081 dma_unmap_page(&bp->pdev->dev, mapping_old,
Benjamin Li3d16af82008-10-09 12:26:41 -07003082 PAGE_SIZE, PCI_DMA_FROMDEVICE);
3083
Michael Chan1db82f22007-12-12 11:19:35 -08003084 frag_size -= frag_len;
3085 skb->data_len += frag_len;
3086 skb->truesize += frag_len;
3087 skb->len += frag_len;
3088
3089 pg_prod = NEXT_RX_BD(pg_prod);
3090 pg_cons = RX_PG_RING_IDX(NEXT_RX_BD(pg_cons));
3091 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003092 rxr->rx_pg_prod = pg_prod;
3093 rxr->rx_pg_cons = pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08003094 }
Michael Chan85833c62007-12-12 11:17:01 -08003095 return 0;
3096}
3097
Michael Chanc09c2622007-12-10 17:18:37 -08003098static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08003099bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
Michael Chanc09c2622007-12-10 17:18:37 -08003100{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003101 u16 cons;
3102
Michael Chan43e80b82008-06-19 16:41:08 -07003103 /* Tell compiler that status block fields can change. */
3104 barrier();
3105 cons = *bnapi->hw_rx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07003106 barrier();
Michael Chanc09c2622007-12-10 17:18:37 -08003107 if (unlikely((cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT))
3108 cons++;
3109 return cons;
3110}
3111
Michael Chanb6016b72005-05-26 13:03:09 -07003112static int
Michael Chan35efa7c2007-12-20 19:56:37 -08003113bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07003114{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003115 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003116 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
3117 struct l2_fhdr *rx_hdr;
Michael Chan1db82f22007-12-12 11:19:35 -08003118 int rx_pkt = 0, pg_ring_used = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003119
Michael Chan35efa7c2007-12-20 19:56:37 -08003120 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanbb4f98a2008-06-19 16:38:19 -07003121 sw_cons = rxr->rx_cons;
3122 sw_prod = rxr->rx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003123
3124 /* Memory barrier necessary as speculative reads of the rx
3125 * buffer can be ahead of the index in the status block
3126 */
3127 rmb();
3128 while (sw_cons != hw_cons) {
Michael Chan1db82f22007-12-12 11:19:35 -08003129 unsigned int len, hdr_len;
Michael Chanade2bfe2006-01-23 16:09:51 -08003130 u32 status;
Michael Chana33fa662010-05-06 08:58:13 +00003131 struct sw_bd *rx_buf, *next_rx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07003132 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08003133 dma_addr_t dma_addr;
Michael Chanb6016b72005-05-26 13:03:09 -07003134
3135 sw_ring_cons = RX_RING_IDX(sw_cons);
3136 sw_ring_prod = RX_RING_IDX(sw_prod);
3137
Michael Chanbb4f98a2008-06-19 16:38:19 -07003138 rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07003139 skb = rx_buf->skb;
Michael Chana33fa662010-05-06 08:58:13 +00003140 prefetchw(skb);
Michael Chan236b6392006-03-20 17:49:02 -08003141
FUJITA Tomonoriaabef8b2010-06-17 08:56:05 -07003142 next_rx_buf =
3143 &rxr->rx_buf_ring[RX_RING_IDX(NEXT_RX_BD(sw_cons))];
3144 prefetch(next_rx_buf->desc);
3145
Michael Chan236b6392006-03-20 17:49:02 -08003146 rx_buf->skb = NULL;
3147
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003148 dma_addr = dma_unmap_addr(rx_buf, mapping);
Michael Chan236b6392006-03-20 17:49:02 -08003149
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003150 dma_sync_single_for_cpu(&bp->pdev->dev, dma_addr,
Benjamin Li601d3d12008-05-16 22:19:35 -07003151 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
3152 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07003153
Michael Chana33fa662010-05-06 08:58:13 +00003154 rx_hdr = rx_buf->desc;
Michael Chan1db82f22007-12-12 11:19:35 -08003155 len = rx_hdr->l2_fhdr_pkt_len;
Michael Chan990ec382009-02-12 16:54:13 -08003156 status = rx_hdr->l2_fhdr_status;
Michael Chanb6016b72005-05-26 13:03:09 -07003157
Michael Chan1db82f22007-12-12 11:19:35 -08003158 hdr_len = 0;
3159 if (status & L2_FHDR_STATUS_SPLIT) {
3160 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
3161 pg_ring_used = 1;
3162 } else if (len > bp->rx_jumbo_thresh) {
3163 hdr_len = bp->rx_jumbo_thresh;
3164 pg_ring_used = 1;
3165 }
3166
Michael Chan990ec382009-02-12 16:54:13 -08003167 if (unlikely(status & (L2_FHDR_ERRORS_BAD_CRC |
3168 L2_FHDR_ERRORS_PHY_DECODE |
3169 L2_FHDR_ERRORS_ALIGNMENT |
3170 L2_FHDR_ERRORS_TOO_SHORT |
3171 L2_FHDR_ERRORS_GIANT_FRAME))) {
3172
3173 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
3174 sw_ring_prod);
3175 if (pg_ring_used) {
3176 int pages;
3177
3178 pages = PAGE_ALIGN(len - hdr_len) >> PAGE_SHIFT;
3179
3180 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
3181 }
3182 goto next_rx;
3183 }
3184
Michael Chan1db82f22007-12-12 11:19:35 -08003185 len -= 4;
Michael Chanb6016b72005-05-26 13:03:09 -07003186
Michael Chan5d5d0012007-12-12 11:17:43 -08003187 if (len <= bp->rx_copy_thresh) {
Michael Chanb6016b72005-05-26 13:03:09 -07003188 struct sk_buff *new_skb;
3189
Michael Chanf22828e2008-08-14 15:30:14 -07003190 new_skb = netdev_alloc_skb(bp->dev, len + 6);
Michael Chan85833c62007-12-12 11:17:01 -08003191 if (new_skb == NULL) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07003192 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
Michael Chan85833c62007-12-12 11:17:01 -08003193 sw_ring_prod);
3194 goto next_rx;
3195 }
Michael Chanb6016b72005-05-26 13:03:09 -07003196
3197 /* aligned copy */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07003198 skb_copy_from_linear_data_offset(skb,
Michael Chanf22828e2008-08-14 15:30:14 -07003199 BNX2_RX_OFFSET - 6,
3200 new_skb->data, len + 6);
3201 skb_reserve(new_skb, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07003202 skb_put(new_skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07003203
Michael Chanbb4f98a2008-06-19 16:38:19 -07003204 bnx2_reuse_rx_skb(bp, rxr, skb,
Michael Chanb6016b72005-05-26 13:03:09 -07003205 sw_ring_cons, sw_ring_prod);
3206
3207 skb = new_skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07003208 } else if (unlikely(bnx2_rx_skb(bp, rxr, skb, len, hdr_len,
Michael Chana1f60192007-12-20 19:57:19 -08003209 dma_addr, (sw_ring_cons << 16) | sw_ring_prod)))
Michael Chanb6016b72005-05-26 13:03:09 -07003210 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07003211
Michael Chanf22828e2008-08-14 15:30:14 -07003212 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
Jesse Gross7d0fd212010-10-20 13:56:09 +00003213 !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG))
3214 __vlan_hwaccel_put_tag(skb, rx_hdr->l2_fhdr_vlan_tag);
Michael Chanf22828e2008-08-14 15:30:14 -07003215
Michael Chanb6016b72005-05-26 13:03:09 -07003216 skb->protocol = eth_type_trans(skb, bp->dev);
3217
3218 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
Alexey Dobriyand1e100b2006-06-11 20:57:17 -07003219 (ntohs(skb->protocol) != 0x8100)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003220
Michael Chan745720e2006-06-29 12:37:41 -07003221 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003222 goto next_rx;
3223
3224 }
3225
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003226 skb_checksum_none_assert(skb);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00003227 if ((bp->dev->features & NETIF_F_RXCSUM) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003228 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
3229 L2_FHDR_STATUS_UDP_DATAGRAM))) {
3230
Michael Chanade2bfe2006-01-23 16:09:51 -08003231 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
3232 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07003233 skb->ip_summed = CHECKSUM_UNNECESSARY;
3234 }
Michael Chanfdc85412010-07-03 20:42:16 +00003235 if ((bp->dev->features & NETIF_F_RXHASH) &&
3236 ((status & L2_FHDR_STATUS_USE_RXHASH) ==
3237 L2_FHDR_STATUS_USE_RXHASH))
3238 skb->rxhash = rx_hdr->l2_fhdr_hash;
Michael Chanb6016b72005-05-26 13:03:09 -07003239
David S. Miller0c8dfc82009-01-27 16:22:32 -08003240 skb_record_rx_queue(skb, bnapi - &bp->bnx2_napi[0]);
Jesse Gross7d0fd212010-10-20 13:56:09 +00003241 napi_gro_receive(&bnapi->napi, skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003242 rx_pkt++;
3243
3244next_rx:
Michael Chanb6016b72005-05-26 13:03:09 -07003245 sw_cons = NEXT_RX_BD(sw_cons);
3246 sw_prod = NEXT_RX_BD(sw_prod);
3247
3248 if ((rx_pkt == budget))
3249 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08003250
3251 /* Refresh hw_cons to see if there is new work */
3252 if (sw_cons == hw_cons) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003253 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanf4e418f2005-11-04 08:53:48 -08003254 rmb();
3255 }
Michael Chanb6016b72005-05-26 13:03:09 -07003256 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003257 rxr->rx_cons = sw_cons;
3258 rxr->rx_prod = sw_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003259
Michael Chan1db82f22007-12-12 11:19:35 -08003260 if (pg_ring_used)
Michael Chanbb4f98a2008-06-19 16:38:19 -07003261 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08003262
Michael Chanbb4f98a2008-06-19 16:38:19 -07003263 REG_WR16(bp, rxr->rx_bidx_addr, sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003264
Michael Chanbb4f98a2008-06-19 16:38:19 -07003265 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07003266
3267 mmiowb();
3268
3269 return rx_pkt;
3270
3271}
3272
3273/* MSI ISR - The only difference between this and the INTx ISR
3274 * is that the MSI interrupt is always serviced.
3275 */
3276static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003277bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003278{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003279 struct bnx2_napi *bnapi = dev_instance;
3280 struct bnx2 *bp = bnapi->bp;
Michael Chanb6016b72005-05-26 13:03:09 -07003281
Michael Chan43e80b82008-06-19 16:41:08 -07003282 prefetch(bnapi->status_blk.msi);
Michael Chanb6016b72005-05-26 13:03:09 -07003283 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3284 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3285 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3286
3287 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003288 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3289 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003290
Ben Hutchings288379f2009-01-19 16:43:59 -08003291 napi_schedule(&bnapi->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07003292
Michael Chan73eef4c2005-08-25 15:39:15 -07003293 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003294}
3295
3296static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07003297bnx2_msi_1shot(int irq, void *dev_instance)
3298{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003299 struct bnx2_napi *bnapi = dev_instance;
3300 struct bnx2 *bp = bnapi->bp;
Michael Chan8e6a72c2007-05-03 13:24:48 -07003301
Michael Chan43e80b82008-06-19 16:41:08 -07003302 prefetch(bnapi->status_blk.msi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003303
3304 /* Return here if interrupt is disabled. */
3305 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3306 return IRQ_HANDLED;
3307
Ben Hutchings288379f2009-01-19 16:43:59 -08003308 napi_schedule(&bnapi->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003309
3310 return IRQ_HANDLED;
3311}
3312
3313static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003314bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003315{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003316 struct bnx2_napi *bnapi = dev_instance;
3317 struct bnx2 *bp = bnapi->bp;
Michael Chan43e80b82008-06-19 16:41:08 -07003318 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanb6016b72005-05-26 13:03:09 -07003319
3320 /* When using INTx, it is possible for the interrupt to arrive
3321 * at the CPU before the status block posted prior to the
3322 * interrupt. Reading a register will flush the status block.
3323 * When using MSI, the MSI message will always complete after
3324 * the status block write.
3325 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003326 if ((sblk->status_idx == bnapi->last_status_idx) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003327 (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
3328 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07003329 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07003330
3331 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3332 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3333 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3334
Michael Chanb8a7ce72007-07-07 22:51:03 -07003335 /* Read back to deassert IRQ immediately to avoid too many
3336 * spurious interrupts.
3337 */
3338 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
3339
Michael Chanb6016b72005-05-26 13:03:09 -07003340 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003341 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3342 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003343
Ben Hutchings288379f2009-01-19 16:43:59 -08003344 if (napi_schedule_prep(&bnapi->napi)) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003345 bnapi->last_status_idx = sblk->status_idx;
Ben Hutchings288379f2009-01-19 16:43:59 -08003346 __napi_schedule(&bnapi->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003347 }
Michael Chanb6016b72005-05-26 13:03:09 -07003348
Michael Chan73eef4c2005-08-25 15:39:15 -07003349 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003350}
3351
Michael Chan43e80b82008-06-19 16:41:08 -07003352static inline int
3353bnx2_has_fast_work(struct bnx2_napi *bnapi)
3354{
3355 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3356 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
3357
3358 if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
3359 (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
3360 return 1;
3361 return 0;
3362}
3363
Michael Chan0d8a6572007-07-07 22:49:43 -07003364#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
3365 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07003366
Michael Chanf4e418f2005-11-04 08:53:48 -08003367static inline int
Michael Chan35efa7c2007-12-20 19:56:37 -08003368bnx2_has_work(struct bnx2_napi *bnapi)
Michael Chanf4e418f2005-11-04 08:53:48 -08003369{
Michael Chan43e80b82008-06-19 16:41:08 -07003370 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanf4e418f2005-11-04 08:53:48 -08003371
Michael Chan43e80b82008-06-19 16:41:08 -07003372 if (bnx2_has_fast_work(bnapi))
Michael Chanf4e418f2005-11-04 08:53:48 -08003373 return 1;
3374
Michael Chan4edd4732009-06-08 18:14:42 -07003375#ifdef BCM_CNIC
3376 if (bnapi->cnic_present && (bnapi->cnic_tag != sblk->status_idx))
3377 return 1;
3378#endif
3379
Michael Chanda3e4fb2007-05-03 13:24:23 -07003380 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3381 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08003382 return 1;
3383
3384 return 0;
3385}
3386
Michael Chanefba0182008-12-03 00:36:15 -08003387static void
3388bnx2_chk_missed_msi(struct bnx2 *bp)
3389{
3390 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
3391 u32 msi_ctrl;
3392
3393 if (bnx2_has_work(bnapi)) {
3394 msi_ctrl = REG_RD(bp, BNX2_PCICFG_MSI_CONTROL);
3395 if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
3396 return;
3397
3398 if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
3399 REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
3400 ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
3401 REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
3402 bnx2_msi(bp->irq_tbl[0].vector, bnapi);
3403 }
3404 }
3405
3406 bp->idle_chk_status_idx = bnapi->last_status_idx;
3407}
3408
Michael Chan4edd4732009-06-08 18:14:42 -07003409#ifdef BCM_CNIC
3410static void bnx2_poll_cnic(struct bnx2 *bp, struct bnx2_napi *bnapi)
3411{
3412 struct cnic_ops *c_ops;
3413
3414 if (!bnapi->cnic_present)
3415 return;
3416
3417 rcu_read_lock();
3418 c_ops = rcu_dereference(bp->cnic_ops);
3419 if (c_ops)
3420 bnapi->cnic_tag = c_ops->cnic_handler(bp->cnic_data,
3421 bnapi->status_blk.msi);
3422 rcu_read_unlock();
3423}
3424#endif
3425
Michael Chan43e80b82008-06-19 16:41:08 -07003426static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07003427{
Michael Chan43e80b82008-06-19 16:41:08 -07003428 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07003429 u32 status_attn_bits = sblk->status_attn_bits;
3430 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Michael Chanb6016b72005-05-26 13:03:09 -07003431
Michael Chanda3e4fb2007-05-03 13:24:23 -07003432 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3433 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003434
Michael Chan35efa7c2007-12-20 19:56:37 -08003435 bnx2_phy_int(bp, bnapi);
Michael Chanbf5295b2006-03-23 01:11:56 -08003436
3437 /* This is needed to take care of transient status
3438 * during link changes.
3439 */
3440 REG_WR(bp, BNX2_HC_COMMAND,
3441 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3442 REG_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07003443 }
Michael Chan43e80b82008-06-19 16:41:08 -07003444}
3445
3446static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3447 int work_done, int budget)
3448{
3449 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3450 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003451
Michael Chan35e90102008-06-19 16:37:42 -07003452 if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
Michael Chan57851d82007-12-20 20:01:44 -08003453 bnx2_tx_int(bp, bnapi, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003454
Michael Chanbb4f98a2008-06-19 16:38:19 -07003455 if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
Michael Chan35efa7c2007-12-20 19:56:37 -08003456 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003457
David S. Miller6f535762007-10-11 18:08:29 -07003458 return work_done;
3459}
Michael Chanf4e418f2005-11-04 08:53:48 -08003460
Michael Chanf0ea2e62008-06-19 16:41:57 -07003461static int bnx2_poll_msix(struct napi_struct *napi, int budget)
3462{
3463 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3464 struct bnx2 *bp = bnapi->bp;
3465 int work_done = 0;
3466 struct status_block_msix *sblk = bnapi->status_blk.msix;
3467
3468 while (1) {
3469 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
3470 if (unlikely(work_done >= budget))
3471 break;
3472
3473 bnapi->last_status_idx = sblk->status_idx;
3474 /* status idx must be read before checking for more work. */
3475 rmb();
3476 if (likely(!bnx2_has_fast_work(bnapi))) {
3477
Ben Hutchings288379f2009-01-19 16:43:59 -08003478 napi_complete(napi);
Michael Chanf0ea2e62008-06-19 16:41:57 -07003479 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3480 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3481 bnapi->last_status_idx);
3482 break;
3483 }
3484 }
3485 return work_done;
3486}
3487
David S. Miller6f535762007-10-11 18:08:29 -07003488static int bnx2_poll(struct napi_struct *napi, int budget)
3489{
Michael Chan35efa7c2007-12-20 19:56:37 -08003490 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3491 struct bnx2 *bp = bnapi->bp;
David S. Miller6f535762007-10-11 18:08:29 -07003492 int work_done = 0;
Michael Chan43e80b82008-06-19 16:41:08 -07003493 struct status_block *sblk = bnapi->status_blk.msi;
David S. Miller6f535762007-10-11 18:08:29 -07003494
3495 while (1) {
Michael Chan43e80b82008-06-19 16:41:08 -07003496 bnx2_poll_link(bp, bnapi);
3497
Michael Chan35efa7c2007-12-20 19:56:37 -08003498 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07003499
Michael Chan4edd4732009-06-08 18:14:42 -07003500#ifdef BCM_CNIC
3501 bnx2_poll_cnic(bp, bnapi);
3502#endif
3503
Michael Chan35efa7c2007-12-20 19:56:37 -08003504 /* bnapi->last_status_idx is used below to tell the hw how
Michael Chan6dee6422007-10-12 01:40:38 -07003505 * much work has been processed, so we must read it before
3506 * checking for more work.
3507 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003508 bnapi->last_status_idx = sblk->status_idx;
Michael Chanefba0182008-12-03 00:36:15 -08003509
3510 if (unlikely(work_done >= budget))
3511 break;
3512
Michael Chan6dee6422007-10-12 01:40:38 -07003513 rmb();
Michael Chan35efa7c2007-12-20 19:56:37 -08003514 if (likely(!bnx2_has_work(bnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003515 napi_complete(napi);
David S. Millerf86e82f2008-01-21 17:15:40 -08003516 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
David S. Miller6f535762007-10-11 18:08:29 -07003517 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3518 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003519 bnapi->last_status_idx);
Michael Chan6dee6422007-10-12 01:40:38 -07003520 break;
David S. Miller6f535762007-10-11 18:08:29 -07003521 }
3522 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3523 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3524 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
Michael Chan35efa7c2007-12-20 19:56:37 -08003525 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003526
Michael Chan1269a8a2006-01-23 16:11:03 -08003527 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3528 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003529 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003530 break;
Michael Chan1269a8a2006-01-23 16:11:03 -08003531 }
Michael Chanb6016b72005-05-26 13:03:09 -07003532 }
3533
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003534 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07003535}
3536
Herbert Xu932ff272006-06-09 12:20:56 -07003537/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07003538 * from set_multicast.
3539 */
3540static void
3541bnx2_set_rx_mode(struct net_device *dev)
3542{
Michael Chan972ec0d2006-01-23 16:12:43 -08003543 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07003544 u32 rx_mode, sort_mode;
Jiri Pirkoccffad252009-05-22 23:22:17 +00003545 struct netdev_hw_addr *ha;
Michael Chanb6016b72005-05-26 13:03:09 -07003546 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003547
Michael Chan9f52b562008-10-09 12:21:46 -07003548 if (!netif_running(dev))
3549 return;
3550
Michael Chanc770a652005-08-25 15:38:39 -07003551 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003552
3553 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3554 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3555 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
Jesse Gross7d0fd212010-10-20 13:56:09 +00003556 if (!(dev->features & NETIF_F_HW_VLAN_RX) &&
3557 (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
Michael Chanb6016b72005-05-26 13:03:09 -07003558 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003559 if (dev->flags & IFF_PROMISC) {
3560 /* Promiscuous mode. */
3561 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08003562 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3563 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07003564 }
3565 else if (dev->flags & IFF_ALLMULTI) {
3566 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3567 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3568 0xffffffff);
3569 }
3570 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3571 }
3572 else {
3573 /* Accept one or more multicast(s). */
Michael Chanb6016b72005-05-26 13:03:09 -07003574 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3575 u32 regidx;
3576 u32 bit;
3577 u32 crc;
3578
3579 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3580
Jiri Pirko22bedad32010-04-01 21:22:57 +00003581 netdev_for_each_mc_addr(ha, dev) {
3582 crc = ether_crc_le(ETH_ALEN, ha->addr);
Michael Chanb6016b72005-05-26 13:03:09 -07003583 bit = crc & 0xff;
3584 regidx = (bit & 0xe0) >> 5;
3585 bit &= 0x1f;
3586 mc_filter[regidx] |= (1 << bit);
3587 }
3588
3589 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3590 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3591 mc_filter[i]);
3592 }
3593
3594 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3595 }
3596
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003597 if (netdev_uc_count(dev) > BNX2_MAX_UNICAST_ADDRESSES) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003598 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
3599 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3600 BNX2_RPM_SORT_USER0_PROM_VLAN;
3601 } else if (!(dev->flags & IFF_PROMISC)) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003602 /* Add all entries into to the match filter list */
Jiri Pirkoccffad252009-05-22 23:22:17 +00003603 i = 0;
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003604 netdev_for_each_uc_addr(ha, dev) {
Jiri Pirkoccffad252009-05-22 23:22:17 +00003605 bnx2_set_mac_addr(bp, ha->addr,
Benjamin Li5fcaed02008-07-14 22:39:52 -07003606 i + BNX2_START_UNICAST_ADDRESS_INDEX);
3607 sort_mode |= (1 <<
3608 (i + BNX2_START_UNICAST_ADDRESS_INDEX));
Jiri Pirkoccffad252009-05-22 23:22:17 +00003609 i++;
Benjamin Li5fcaed02008-07-14 22:39:52 -07003610 }
3611
3612 }
3613
Michael Chanb6016b72005-05-26 13:03:09 -07003614 if (rx_mode != bp->rx_mode) {
3615 bp->rx_mode = rx_mode;
3616 REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
3617 }
3618
3619 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3620 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3621 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
3622
Michael Chanc770a652005-08-25 15:38:39 -07003623 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003624}
3625
Michael Chan57579f72009-04-04 16:51:14 -07003626static int __devinit
3627check_fw_section(const struct firmware *fw,
3628 const struct bnx2_fw_file_section *section,
3629 u32 alignment, bool non_empty)
Michael Chanb6016b72005-05-26 13:03:09 -07003630{
Michael Chan57579f72009-04-04 16:51:14 -07003631 u32 offset = be32_to_cpu(section->offset);
3632 u32 len = be32_to_cpu(section->len);
Michael Chanb6016b72005-05-26 13:03:09 -07003633
Michael Chan57579f72009-04-04 16:51:14 -07003634 if ((offset == 0 && len != 0) || offset >= fw->size || offset & 3)
3635 return -EINVAL;
3636 if ((non_empty && len == 0) || len > fw->size - offset ||
3637 len & (alignment - 1))
3638 return -EINVAL;
3639 return 0;
3640}
3641
3642static int __devinit
3643check_mips_fw_entry(const struct firmware *fw,
3644 const struct bnx2_mips_fw_file_entry *entry)
3645{
3646 if (check_fw_section(fw, &entry->text, 4, true) ||
3647 check_fw_section(fw, &entry->data, 4, false) ||
3648 check_fw_section(fw, &entry->rodata, 4, false))
3649 return -EINVAL;
3650 return 0;
3651}
3652
3653static int __devinit
3654bnx2_request_firmware(struct bnx2 *bp)
3655{
3656 const char *mips_fw_file, *rv2p_fw_file;
Bastian Blank5ee1c322009-04-08 15:50:07 -07003657 const struct bnx2_mips_fw_file *mips_fw;
3658 const struct bnx2_rv2p_fw_file *rv2p_fw;
Michael Chan57579f72009-04-04 16:51:14 -07003659 int rc;
3660
3661 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3662 mips_fw_file = FW_MIPS_FILE_09;
Michael Chan078b0732009-08-29 00:02:46 -07003663 if ((CHIP_ID(bp) == CHIP_ID_5709_A0) ||
3664 (CHIP_ID(bp) == CHIP_ID_5709_A1))
3665 rv2p_fw_file = FW_RV2P_FILE_09_Ax;
3666 else
3667 rv2p_fw_file = FW_RV2P_FILE_09;
Michael Chan57579f72009-04-04 16:51:14 -07003668 } else {
3669 mips_fw_file = FW_MIPS_FILE_06;
3670 rv2p_fw_file = FW_RV2P_FILE_06;
3671 }
3672
3673 rc = request_firmware(&bp->mips_firmware, mips_fw_file, &bp->pdev->dev);
3674 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003675 pr_err("Can't load firmware file \"%s\"\n", mips_fw_file);
Michael Chan57579f72009-04-04 16:51:14 -07003676 return rc;
3677 }
3678
3679 rc = request_firmware(&bp->rv2p_firmware, rv2p_fw_file, &bp->pdev->dev);
3680 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003681 pr_err("Can't load firmware file \"%s\"\n", rv2p_fw_file);
Michael Chan57579f72009-04-04 16:51:14 -07003682 return rc;
3683 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003684 mips_fw = (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3685 rv2p_fw = (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3686 if (bp->mips_firmware->size < sizeof(*mips_fw) ||
3687 check_mips_fw_entry(bp->mips_firmware, &mips_fw->com) ||
3688 check_mips_fw_entry(bp->mips_firmware, &mips_fw->cp) ||
3689 check_mips_fw_entry(bp->mips_firmware, &mips_fw->rxp) ||
3690 check_mips_fw_entry(bp->mips_firmware, &mips_fw->tpat) ||
3691 check_mips_fw_entry(bp->mips_firmware, &mips_fw->txp)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003692 pr_err("Firmware file \"%s\" is invalid\n", mips_fw_file);
Michael Chan57579f72009-04-04 16:51:14 -07003693 return -EINVAL;
3694 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003695 if (bp->rv2p_firmware->size < sizeof(*rv2p_fw) ||
3696 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc1.rv2p, 8, true) ||
3697 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc2.rv2p, 8, true)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003698 pr_err("Firmware file \"%s\" is invalid\n", rv2p_fw_file);
Michael Chan57579f72009-04-04 16:51:14 -07003699 return -EINVAL;
3700 }
3701
3702 return 0;
3703}
3704
3705static u32
3706rv2p_fw_fixup(u32 rv2p_proc, int idx, u32 loc, u32 rv2p_code)
3707{
3708 switch (idx) {
3709 case RV2P_P1_FIXUP_PAGE_SIZE_IDX:
3710 rv2p_code &= ~RV2P_BD_PAGE_SIZE_MSK;
3711 rv2p_code |= RV2P_BD_PAGE_SIZE;
3712 break;
3713 }
3714 return rv2p_code;
3715}
3716
3717static int
3718load_rv2p_fw(struct bnx2 *bp, u32 rv2p_proc,
3719 const struct bnx2_rv2p_fw_file_entry *fw_entry)
3720{
3721 u32 rv2p_code_len, file_offset;
3722 __be32 *rv2p_code;
3723 int i;
3724 u32 val, cmd, addr;
3725
3726 rv2p_code_len = be32_to_cpu(fw_entry->rv2p.len);
3727 file_offset = be32_to_cpu(fw_entry->rv2p.offset);
3728
3729 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3730
3731 if (rv2p_proc == RV2P_PROC1) {
3732 cmd = BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3733 addr = BNX2_RV2P_PROC1_ADDR_CMD;
3734 } else {
3735 cmd = BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3736 addr = BNX2_RV2P_PROC2_ADDR_CMD;
Michael Chand25be1d2008-05-02 16:57:59 -07003737 }
Michael Chanb6016b72005-05-26 13:03:09 -07003738
3739 for (i = 0; i < rv2p_code_len; i += 8) {
Michael Chan57579f72009-04-04 16:51:14 -07003740 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003741 rv2p_code++;
Michael Chan57579f72009-04-04 16:51:14 -07003742 REG_WR(bp, BNX2_RV2P_INSTR_LOW, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003743 rv2p_code++;
3744
Michael Chan57579f72009-04-04 16:51:14 -07003745 val = (i / 8) | cmd;
3746 REG_WR(bp, addr, val);
3747 }
3748
3749 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3750 for (i = 0; i < 8; i++) {
3751 u32 loc, code;
3752
3753 loc = be32_to_cpu(fw_entry->fixup[i]);
3754 if (loc && ((loc * 4) < rv2p_code_len)) {
3755 code = be32_to_cpu(*(rv2p_code + loc - 1));
3756 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, code);
3757 code = be32_to_cpu(*(rv2p_code + loc));
3758 code = rv2p_fw_fixup(rv2p_proc, i, loc, code);
3759 REG_WR(bp, BNX2_RV2P_INSTR_LOW, code);
3760
3761 val = (loc / 2) | cmd;
3762 REG_WR(bp, addr, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003763 }
3764 }
3765
3766 /* Reset the processor, un-stall is done later. */
3767 if (rv2p_proc == RV2P_PROC1) {
3768 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
3769 }
3770 else {
3771 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
3772 }
Michael Chan57579f72009-04-04 16:51:14 -07003773
3774 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003775}
3776
Michael Chanaf3ee512006-11-19 14:09:25 -08003777static int
Michael Chan57579f72009-04-04 16:51:14 -07003778load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg,
3779 const struct bnx2_mips_fw_file_entry *fw_entry)
Michael Chanb6016b72005-05-26 13:03:09 -07003780{
Michael Chan57579f72009-04-04 16:51:14 -07003781 u32 addr, len, file_offset;
3782 __be32 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07003783 u32 offset;
3784 u32 val;
3785
3786 /* Halt the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003787 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003788 val |= cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003789 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3790 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
Michael Chanb6016b72005-05-26 13:03:09 -07003791
3792 /* Load the Text area. */
Michael Chan57579f72009-04-04 16:51:14 -07003793 addr = be32_to_cpu(fw_entry->text.addr);
3794 len = be32_to_cpu(fw_entry->text.len);
3795 file_offset = be32_to_cpu(fw_entry->text.offset);
3796 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3797
3798 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3799 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003800 int j;
3801
Michael Chan57579f72009-04-04 16:51:14 -07003802 for (j = 0; j < (len / 4); j++, offset += 4)
3803 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003804 }
3805
3806 /* Load the Data area. */
Michael Chan57579f72009-04-04 16:51:14 -07003807 addr = be32_to_cpu(fw_entry->data.addr);
3808 len = be32_to_cpu(fw_entry->data.len);
3809 file_offset = be32_to_cpu(fw_entry->data.offset);
3810 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3811
3812 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3813 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003814 int j;
3815
Michael Chan57579f72009-04-04 16:51:14 -07003816 for (j = 0; j < (len / 4); j++, offset += 4)
3817 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003818 }
3819
3820 /* Load the Read-Only area. */
Michael Chan57579f72009-04-04 16:51:14 -07003821 addr = be32_to_cpu(fw_entry->rodata.addr);
3822 len = be32_to_cpu(fw_entry->rodata.len);
3823 file_offset = be32_to_cpu(fw_entry->rodata.offset);
3824 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3825
3826 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3827 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003828 int j;
3829
Michael Chan57579f72009-04-04 16:51:14 -07003830 for (j = 0; j < (len / 4); j++, offset += 4)
3831 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003832 }
3833
3834 /* Clear the pre-fetch instruction. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003835 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
Michael Chan57579f72009-04-04 16:51:14 -07003836
3837 val = be32_to_cpu(fw_entry->start_addr);
3838 bnx2_reg_wr_ind(bp, cpu_reg->pc, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003839
3840 /* Start the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003841 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003842 val &= ~cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003843 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3844 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08003845
3846 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003847}
3848
Michael Chanfba9fe92006-06-12 22:21:25 -07003849static int
Michael Chanb6016b72005-05-26 13:03:09 -07003850bnx2_init_cpus(struct bnx2 *bp)
3851{
Michael Chan57579f72009-04-04 16:51:14 -07003852 const struct bnx2_mips_fw_file *mips_fw =
3853 (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3854 const struct bnx2_rv2p_fw_file *rv2p_fw =
3855 (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3856 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003857
3858 /* Initialize the RV2P processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003859 load_rv2p_fw(bp, RV2P_PROC1, &rv2p_fw->proc1);
3860 load_rv2p_fw(bp, RV2P_PROC2, &rv2p_fw->proc2);
Michael Chanb6016b72005-05-26 13:03:09 -07003861
3862 /* Initialize the RX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003863 rc = load_cpu_fw(bp, &cpu_reg_rxp, &mips_fw->rxp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003864 if (rc)
3865 goto init_cpu_err;
3866
Michael Chanb6016b72005-05-26 13:03:09 -07003867 /* Initialize the TX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003868 rc = load_cpu_fw(bp, &cpu_reg_txp, &mips_fw->txp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003869 if (rc)
3870 goto init_cpu_err;
3871
Michael Chanb6016b72005-05-26 13:03:09 -07003872 /* Initialize the TX Patch-up Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003873 rc = load_cpu_fw(bp, &cpu_reg_tpat, &mips_fw->tpat);
Michael Chanfba9fe92006-06-12 22:21:25 -07003874 if (rc)
3875 goto init_cpu_err;
3876
Michael Chanb6016b72005-05-26 13:03:09 -07003877 /* Initialize the Completion Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003878 rc = load_cpu_fw(bp, &cpu_reg_com, &mips_fw->com);
Michael Chanfba9fe92006-06-12 22:21:25 -07003879 if (rc)
3880 goto init_cpu_err;
3881
Michael Chand43584c2006-11-19 14:14:35 -08003882 /* Initialize the Command Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003883 rc = load_cpu_fw(bp, &cpu_reg_cp, &mips_fw->cp);
Michael Chan110d0ef2007-12-12 11:18:34 -08003884
Michael Chanfba9fe92006-06-12 22:21:25 -07003885init_cpu_err:
Michael Chanfba9fe92006-06-12 22:21:25 -07003886 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003887}
3888
3889static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07003890bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07003891{
3892 u16 pmcsr;
3893
3894 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
3895
3896 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07003897 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07003898 u32 val;
3899
3900 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3901 (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
3902 PCI_PM_CTRL_PME_STATUS);
3903
3904 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
3905 /* delay required during transition out of D3hot */
3906 msleep(20);
3907
3908 val = REG_RD(bp, BNX2_EMAC_MODE);
3909 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
3910 val &= ~BNX2_EMAC_MODE_MPKT;
3911 REG_WR(bp, BNX2_EMAC_MODE, val);
3912
3913 val = REG_RD(bp, BNX2_RPM_CONFIG);
3914 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3915 REG_WR(bp, BNX2_RPM_CONFIG, val);
3916 break;
3917 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07003918 case PCI_D3hot: {
Michael Chanb6016b72005-05-26 13:03:09 -07003919 int i;
3920 u32 val, wol_msg;
3921
3922 if (bp->wol) {
3923 u32 advertising;
3924 u8 autoneg;
3925
3926 autoneg = bp->autoneg;
3927 advertising = bp->advertising;
3928
Michael Chan239cd342007-10-17 19:26:15 -07003929 if (bp->phy_port == PORT_TP) {
3930 bp->autoneg = AUTONEG_SPEED;
3931 bp->advertising = ADVERTISED_10baseT_Half |
3932 ADVERTISED_10baseT_Full |
3933 ADVERTISED_100baseT_Half |
3934 ADVERTISED_100baseT_Full |
3935 ADVERTISED_Autoneg;
3936 }
Michael Chanb6016b72005-05-26 13:03:09 -07003937
Michael Chan239cd342007-10-17 19:26:15 -07003938 spin_lock_bh(&bp->phy_lock);
3939 bnx2_setup_phy(bp, bp->phy_port);
3940 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003941
3942 bp->autoneg = autoneg;
3943 bp->advertising = advertising;
3944
Benjamin Li5fcaed02008-07-14 22:39:52 -07003945 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003946
3947 val = REG_RD(bp, BNX2_EMAC_MODE);
3948
3949 /* Enable port mode. */
3950 val &= ~BNX2_EMAC_MODE_PORT;
Michael Chan239cd342007-10-17 19:26:15 -07003951 val |= BNX2_EMAC_MODE_MPKT_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003952 BNX2_EMAC_MODE_ACPI_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003953 BNX2_EMAC_MODE_MPKT;
Michael Chan239cd342007-10-17 19:26:15 -07003954 if (bp->phy_port == PORT_TP)
3955 val |= BNX2_EMAC_MODE_PORT_MII;
3956 else {
3957 val |= BNX2_EMAC_MODE_PORT_GMII;
3958 if (bp->line_speed == SPEED_2500)
3959 val |= BNX2_EMAC_MODE_25G_MODE;
3960 }
Michael Chanb6016b72005-05-26 13:03:09 -07003961
3962 REG_WR(bp, BNX2_EMAC_MODE, val);
3963
3964 /* receive all multicast */
3965 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3966 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3967 0xffffffff);
3968 }
3969 REG_WR(bp, BNX2_EMAC_RX_MODE,
3970 BNX2_EMAC_RX_MODE_SORT_MODE);
3971
3972 val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
3973 BNX2_RPM_SORT_USER0_MC_EN;
3974 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3975 REG_WR(bp, BNX2_RPM_SORT_USER0, val);
3976 REG_WR(bp, BNX2_RPM_SORT_USER0, val |
3977 BNX2_RPM_SORT_USER0_ENA);
3978
3979 /* Need to enable EMAC and RPM for WOL. */
3980 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3981 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
3982 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
3983 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
3984
3985 val = REG_RD(bp, BNX2_RPM_CONFIG);
3986 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3987 REG_WR(bp, BNX2_RPM_CONFIG, val);
3988
3989 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
3990 }
3991 else {
3992 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
3993 }
3994
David S. Millerf86e82f2008-01-21 17:15:40 -08003995 if (!(bp->flags & BNX2_FLAG_NO_WOL))
Michael Chana2f13892008-07-14 22:38:23 -07003996 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg,
3997 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003998
3999 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
4000 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
4001 (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
4002
4003 if (bp->wol)
4004 pmcsr |= 3;
4005 }
4006 else {
4007 pmcsr |= 3;
4008 }
4009 if (bp->wol) {
4010 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
4011 }
4012 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
4013 pmcsr);
4014
4015 /* No more memory access after this point until
4016 * device is brought back to D0.
4017 */
4018 udelay(50);
4019 break;
4020 }
4021 default:
4022 return -EINVAL;
4023 }
4024 return 0;
4025}
4026
4027static int
4028bnx2_acquire_nvram_lock(struct bnx2 *bp)
4029{
4030 u32 val;
4031 int j;
4032
4033 /* Request access to the flash interface. */
4034 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
4035 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4036 val = REG_RD(bp, BNX2_NVM_SW_ARB);
4037 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
4038 break;
4039
4040 udelay(5);
4041 }
4042
4043 if (j >= NVRAM_TIMEOUT_COUNT)
4044 return -EBUSY;
4045
4046 return 0;
4047}
4048
4049static int
4050bnx2_release_nvram_lock(struct bnx2 *bp)
4051{
4052 int j;
4053 u32 val;
4054
4055 /* Relinquish nvram interface. */
4056 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
4057
4058 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4059 val = REG_RD(bp, BNX2_NVM_SW_ARB);
4060 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
4061 break;
4062
4063 udelay(5);
4064 }
4065
4066 if (j >= NVRAM_TIMEOUT_COUNT)
4067 return -EBUSY;
4068
4069 return 0;
4070}
4071
4072
4073static int
4074bnx2_enable_nvram_write(struct bnx2 *bp)
4075{
4076 u32 val;
4077
4078 val = REG_RD(bp, BNX2_MISC_CFG);
4079 REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
4080
Michael Chane30372c2007-07-16 18:26:23 -07004081 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07004082 int j;
4083
4084 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4085 REG_WR(bp, BNX2_NVM_COMMAND,
4086 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
4087
4088 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4089 udelay(5);
4090
4091 val = REG_RD(bp, BNX2_NVM_COMMAND);
4092 if (val & BNX2_NVM_COMMAND_DONE)
4093 break;
4094 }
4095
4096 if (j >= NVRAM_TIMEOUT_COUNT)
4097 return -EBUSY;
4098 }
4099 return 0;
4100}
4101
4102static void
4103bnx2_disable_nvram_write(struct bnx2 *bp)
4104{
4105 u32 val;
4106
4107 val = REG_RD(bp, BNX2_MISC_CFG);
4108 REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
4109}
4110
4111
4112static void
4113bnx2_enable_nvram_access(struct bnx2 *bp)
4114{
4115 u32 val;
4116
4117 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
4118 /* Enable both bits, even on read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004119 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07004120 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
4121}
4122
4123static void
4124bnx2_disable_nvram_access(struct bnx2 *bp)
4125{
4126 u32 val;
4127
4128 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
4129 /* Disable both bits, even after read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004130 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07004131 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
4132 BNX2_NVM_ACCESS_ENABLE_WR_EN));
4133}
4134
4135static int
4136bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
4137{
4138 u32 cmd;
4139 int j;
4140
Michael Chane30372c2007-07-16 18:26:23 -07004141 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07004142 /* Buffered flash, no erase needed */
4143 return 0;
4144
4145 /* Build an erase command */
4146 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
4147 BNX2_NVM_COMMAND_DOIT;
4148
4149 /* Need to clear DONE bit separately. */
4150 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4151
4152 /* Address of the NVRAM to read from. */
4153 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4154
4155 /* Issue an erase command. */
4156 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4157
4158 /* Wait for completion. */
4159 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4160 u32 val;
4161
4162 udelay(5);
4163
4164 val = REG_RD(bp, BNX2_NVM_COMMAND);
4165 if (val & BNX2_NVM_COMMAND_DONE)
4166 break;
4167 }
4168
4169 if (j >= NVRAM_TIMEOUT_COUNT)
4170 return -EBUSY;
4171
4172 return 0;
4173}
4174
4175static int
4176bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
4177{
4178 u32 cmd;
4179 int j;
4180
4181 /* Build the command word. */
4182 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
4183
Michael Chane30372c2007-07-16 18:26:23 -07004184 /* Calculate an offset of a buffered flash, not needed for 5709. */
4185 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004186 offset = ((offset / bp->flash_info->page_size) <<
4187 bp->flash_info->page_bits) +
4188 (offset % bp->flash_info->page_size);
4189 }
4190
4191 /* Need to clear DONE bit separately. */
4192 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4193
4194 /* Address of the NVRAM to read from. */
4195 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4196
4197 /* Issue a read command. */
4198 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4199
4200 /* Wait for completion. */
4201 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4202 u32 val;
4203
4204 udelay(5);
4205
4206 val = REG_RD(bp, BNX2_NVM_COMMAND);
4207 if (val & BNX2_NVM_COMMAND_DONE) {
Al Virob491edd2007-12-22 19:44:51 +00004208 __be32 v = cpu_to_be32(REG_RD(bp, BNX2_NVM_READ));
4209 memcpy(ret_val, &v, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004210 break;
4211 }
4212 }
4213 if (j >= NVRAM_TIMEOUT_COUNT)
4214 return -EBUSY;
4215
4216 return 0;
4217}
4218
4219
4220static int
4221bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
4222{
Al Virob491edd2007-12-22 19:44:51 +00004223 u32 cmd;
4224 __be32 val32;
Michael Chanb6016b72005-05-26 13:03:09 -07004225 int j;
4226
4227 /* Build the command word. */
4228 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
4229
Michael Chane30372c2007-07-16 18:26:23 -07004230 /* Calculate an offset of a buffered flash, not needed for 5709. */
4231 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004232 offset = ((offset / bp->flash_info->page_size) <<
4233 bp->flash_info->page_bits) +
4234 (offset % bp->flash_info->page_size);
4235 }
4236
4237 /* Need to clear DONE bit separately. */
4238 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4239
4240 memcpy(&val32, val, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004241
4242 /* Write the data. */
Al Virob491edd2007-12-22 19:44:51 +00004243 REG_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
Michael Chanb6016b72005-05-26 13:03:09 -07004244
4245 /* Address of the NVRAM to write to. */
4246 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4247
4248 /* Issue the write command. */
4249 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4250
4251 /* Wait for completion. */
4252 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4253 udelay(5);
4254
4255 if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
4256 break;
4257 }
4258 if (j >= NVRAM_TIMEOUT_COUNT)
4259 return -EBUSY;
4260
4261 return 0;
4262}
4263
4264static int
4265bnx2_init_nvram(struct bnx2 *bp)
4266{
4267 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07004268 int j, entry_count, rc = 0;
Michael Chan0ced9d02009-08-21 16:20:49 +00004269 const struct flash_spec *flash;
Michael Chanb6016b72005-05-26 13:03:09 -07004270
Michael Chane30372c2007-07-16 18:26:23 -07004271 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4272 bp->flash_info = &flash_5709;
4273 goto get_flash_size;
4274 }
4275
Michael Chanb6016b72005-05-26 13:03:09 -07004276 /* Determine the selected interface. */
4277 val = REG_RD(bp, BNX2_NVM_CFG1);
4278
Denis Chengff8ac602007-09-02 18:30:18 +08004279 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07004280
Michael Chanb6016b72005-05-26 13:03:09 -07004281 if (val & 0x40000000) {
4282
4283 /* Flash interface has been reconfigured */
4284 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08004285 j++, flash++) {
4286 if ((val & FLASH_BACKUP_STRAP_MASK) ==
4287 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004288 bp->flash_info = flash;
4289 break;
4290 }
4291 }
4292 }
4293 else {
Michael Chan37137702005-11-04 08:49:17 -08004294 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07004295 /* Not yet been reconfigured */
4296
Michael Chan37137702005-11-04 08:49:17 -08004297 if (val & (1 << 23))
4298 mask = FLASH_BACKUP_STRAP_MASK;
4299 else
4300 mask = FLASH_STRAP_MASK;
4301
Michael Chanb6016b72005-05-26 13:03:09 -07004302 for (j = 0, flash = &flash_table[0]; j < entry_count;
4303 j++, flash++) {
4304
Michael Chan37137702005-11-04 08:49:17 -08004305 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004306 bp->flash_info = flash;
4307
4308 /* Request access to the flash interface. */
4309 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4310 return rc;
4311
4312 /* Enable access to flash interface */
4313 bnx2_enable_nvram_access(bp);
4314
4315 /* Reconfigure the flash interface */
4316 REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
4317 REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
4318 REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
4319 REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
4320
4321 /* Disable access to flash interface */
4322 bnx2_disable_nvram_access(bp);
4323 bnx2_release_nvram_lock(bp);
4324
4325 break;
4326 }
4327 }
4328 } /* if (val & 0x40000000) */
4329
4330 if (j == entry_count) {
4331 bp->flash_info = NULL;
Joe Perches3a9c6a42010-02-17 15:01:51 +00004332 pr_alert("Unknown flash/EEPROM type\n");
Michael Chan1122db72006-01-23 16:11:42 -08004333 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07004334 }
4335
Michael Chane30372c2007-07-16 18:26:23 -07004336get_flash_size:
Michael Chan2726d6e2008-01-29 21:35:05 -08004337 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
Michael Chan1122db72006-01-23 16:11:42 -08004338 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
4339 if (val)
4340 bp->flash_size = val;
4341 else
4342 bp->flash_size = bp->flash_info->total_size;
4343
Michael Chanb6016b72005-05-26 13:03:09 -07004344 return rc;
4345}
4346
4347static int
4348bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
4349 int buf_size)
4350{
4351 int rc = 0;
4352 u32 cmd_flags, offset32, len32, extra;
4353
4354 if (buf_size == 0)
4355 return 0;
4356
4357 /* Request access to the flash interface. */
4358 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4359 return rc;
4360
4361 /* Enable access to flash interface */
4362 bnx2_enable_nvram_access(bp);
4363
4364 len32 = buf_size;
4365 offset32 = offset;
4366 extra = 0;
4367
4368 cmd_flags = 0;
4369
4370 if (offset32 & 3) {
4371 u8 buf[4];
4372 u32 pre_len;
4373
4374 offset32 &= ~3;
4375 pre_len = 4 - (offset & 3);
4376
4377 if (pre_len >= len32) {
4378 pre_len = len32;
4379 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4380 BNX2_NVM_COMMAND_LAST;
4381 }
4382 else {
4383 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4384 }
4385
4386 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4387
4388 if (rc)
4389 return rc;
4390
4391 memcpy(ret_buf, buf + (offset & 3), pre_len);
4392
4393 offset32 += 4;
4394 ret_buf += pre_len;
4395 len32 -= pre_len;
4396 }
4397 if (len32 & 3) {
4398 extra = 4 - (len32 & 3);
4399 len32 = (len32 + 4) & ~3;
4400 }
4401
4402 if (len32 == 4) {
4403 u8 buf[4];
4404
4405 if (cmd_flags)
4406 cmd_flags = BNX2_NVM_COMMAND_LAST;
4407 else
4408 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4409 BNX2_NVM_COMMAND_LAST;
4410
4411 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4412
4413 memcpy(ret_buf, buf, 4 - extra);
4414 }
4415 else if (len32 > 0) {
4416 u8 buf[4];
4417
4418 /* Read the first word. */
4419 if (cmd_flags)
4420 cmd_flags = 0;
4421 else
4422 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4423
4424 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
4425
4426 /* Advance to the next dword. */
4427 offset32 += 4;
4428 ret_buf += 4;
4429 len32 -= 4;
4430
4431 while (len32 > 4 && rc == 0) {
4432 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4433
4434 /* Advance to the next dword. */
4435 offset32 += 4;
4436 ret_buf += 4;
4437 len32 -= 4;
4438 }
4439
4440 if (rc)
4441 return rc;
4442
4443 cmd_flags = BNX2_NVM_COMMAND_LAST;
4444 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4445
4446 memcpy(ret_buf, buf, 4 - extra);
4447 }
4448
4449 /* Disable access to flash interface */
4450 bnx2_disable_nvram_access(bp);
4451
4452 bnx2_release_nvram_lock(bp);
4453
4454 return rc;
4455}
4456
4457static int
4458bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4459 int buf_size)
4460{
4461 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08004462 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004463 int rc = 0;
4464 int align_start, align_end;
4465
4466 buf = data_buf;
4467 offset32 = offset;
4468 len32 = buf_size;
4469 align_start = align_end = 0;
4470
4471 if ((align_start = (offset32 & 3))) {
4472 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07004473 len32 += align_start;
4474 if (len32 < 4)
4475 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07004476 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4477 return rc;
4478 }
4479
4480 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07004481 align_end = 4 - (len32 & 3);
4482 len32 += align_end;
4483 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4484 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004485 }
4486
4487 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004488 align_buf = kmalloc(len32, GFP_KERNEL);
4489 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004490 return -ENOMEM;
4491 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08004492 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004493 }
4494 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004495 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004496 }
Michael Chane6be7632007-01-08 19:56:13 -08004497 memcpy(align_buf + align_start, data_buf, buf_size);
4498 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07004499 }
4500
Michael Chane30372c2007-07-16 18:26:23 -07004501 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07004502 flash_buffer = kmalloc(264, GFP_KERNEL);
4503 if (flash_buffer == NULL) {
4504 rc = -ENOMEM;
4505 goto nvram_write_end;
4506 }
4507 }
4508
Michael Chanb6016b72005-05-26 13:03:09 -07004509 written = 0;
4510 while ((written < len32) && (rc == 0)) {
4511 u32 page_start, page_end, data_start, data_end;
4512 u32 addr, cmd_flags;
4513 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004514
4515 /* Find the page_start addr */
4516 page_start = offset32 + written;
4517 page_start -= (page_start % bp->flash_info->page_size);
4518 /* Find the page_end addr */
4519 page_end = page_start + bp->flash_info->page_size;
4520 /* Find the data_start addr */
4521 data_start = (written == 0) ? offset32 : page_start;
4522 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004523 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07004524 (offset32 + len32) : page_end;
4525
4526 /* Request access to the flash interface. */
4527 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4528 goto nvram_write_end;
4529
4530 /* Enable access to flash interface */
4531 bnx2_enable_nvram_access(bp);
4532
4533 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07004534 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004535 int j;
4536
4537 /* Read the whole page into the buffer
4538 * (non-buffer flash only) */
4539 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4540 if (j == (bp->flash_info->page_size - 4)) {
4541 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4542 }
4543 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004544 page_start + j,
4545 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07004546 cmd_flags);
4547
4548 if (rc)
4549 goto nvram_write_end;
4550
4551 cmd_flags = 0;
4552 }
4553 }
4554
4555 /* Enable writes to flash interface (unlock write-protect) */
4556 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4557 goto nvram_write_end;
4558
Michael Chanb6016b72005-05-26 13:03:09 -07004559 /* Loop to write back the buffer data from page_start to
4560 * data_start */
4561 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07004562 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07004563 /* Erase the page */
4564 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4565 goto nvram_write_end;
4566
4567 /* Re-enable the write again for the actual write */
4568 bnx2_enable_nvram_write(bp);
4569
Michael Chanb6016b72005-05-26 13:03:09 -07004570 for (addr = page_start; addr < data_start;
4571 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004572
Michael Chanb6016b72005-05-26 13:03:09 -07004573 rc = bnx2_nvram_write_dword(bp, addr,
4574 &flash_buffer[i], cmd_flags);
4575
4576 if (rc != 0)
4577 goto nvram_write_end;
4578
4579 cmd_flags = 0;
4580 }
4581 }
4582
4583 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07004584 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07004585 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07004586 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07004587 (addr == data_end - 4))) {
4588
4589 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4590 }
4591 rc = bnx2_nvram_write_dword(bp, addr, buf,
4592 cmd_flags);
4593
4594 if (rc != 0)
4595 goto nvram_write_end;
4596
4597 cmd_flags = 0;
4598 buf += 4;
4599 }
4600
4601 /* Loop to write back the buffer data from data_end
4602 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07004603 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004604 for (addr = data_end; addr < page_end;
4605 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004606
Michael Chanb6016b72005-05-26 13:03:09 -07004607 if (addr == page_end-4) {
4608 cmd_flags = BNX2_NVM_COMMAND_LAST;
4609 }
4610 rc = bnx2_nvram_write_dword(bp, addr,
4611 &flash_buffer[i], cmd_flags);
4612
4613 if (rc != 0)
4614 goto nvram_write_end;
4615
4616 cmd_flags = 0;
4617 }
4618 }
4619
4620 /* Disable writes to flash interface (lock write-protect) */
4621 bnx2_disable_nvram_write(bp);
4622
4623 /* Disable access to flash interface */
4624 bnx2_disable_nvram_access(bp);
4625 bnx2_release_nvram_lock(bp);
4626
4627 /* Increment written */
4628 written += data_end - data_start;
4629 }
4630
4631nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08004632 kfree(flash_buffer);
4633 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07004634 return rc;
4635}
4636
Michael Chan0d8a6572007-07-07 22:49:43 -07004637static void
Michael Chan7c62e832008-07-14 22:39:03 -07004638bnx2_init_fw_cap(struct bnx2 *bp)
Michael Chan0d8a6572007-07-07 22:49:43 -07004639{
Michael Chan7c62e832008-07-14 22:39:03 -07004640 u32 val, sig = 0;
Michael Chan0d8a6572007-07-07 22:49:43 -07004641
Michael Chan583c28e2008-01-21 19:51:35 -08004642 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan7c62e832008-07-14 22:39:03 -07004643 bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
4644
4645 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
4646 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
Michael Chan0d8a6572007-07-07 22:49:43 -07004647
Michael Chan2726d6e2008-01-29 21:35:05 -08004648 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07004649 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4650 return;
4651
Michael Chan7c62e832008-07-14 22:39:03 -07004652 if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
4653 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
4654 sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
4655 }
4656
4657 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4658 (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
4659 u32 link;
4660
Michael Chan583c28e2008-01-21 19:51:35 -08004661 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan0d8a6572007-07-07 22:49:43 -07004662
Michael Chan7c62e832008-07-14 22:39:03 -07004663 link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
4664 if (link & BNX2_LINK_STATUS_SERDES_LINK)
Michael Chan0d8a6572007-07-07 22:49:43 -07004665 bp->phy_port = PORT_FIBRE;
4666 else
4667 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07004668
Michael Chan7c62e832008-07-14 22:39:03 -07004669 sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
4670 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
Michael Chan0d8a6572007-07-07 22:49:43 -07004671 }
Michael Chan7c62e832008-07-14 22:39:03 -07004672
4673 if (netif_running(bp->dev) && sig)
4674 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
Michael Chan0d8a6572007-07-07 22:49:43 -07004675}
4676
Michael Chanb4b36042007-12-20 19:59:30 -08004677static void
4678bnx2_setup_msix_tbl(struct bnx2 *bp)
4679{
4680 REG_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
4681
4682 REG_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4683 REG_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
4684}
4685
Michael Chanb6016b72005-05-26 13:03:09 -07004686static int
4687bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4688{
4689 u32 val;
4690 int i, rc = 0;
Michael Chan489310a2007-10-10 16:16:31 -07004691 u8 old_port;
Michael Chanb6016b72005-05-26 13:03:09 -07004692
4693 /* Wait for the current PCI transaction to complete before
4694 * issuing a reset. */
Eddie Waia5dac102010-11-24 13:48:54 +00004695 if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
4696 (CHIP_NUM(bp) == CHIP_NUM_5708)) {
4697 REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4698 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4699 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4700 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4701 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4702 val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
4703 udelay(5);
4704 } else { /* 5709 */
4705 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
4706 val &= ~BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
4707 REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
4708 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
4709
4710 for (i = 0; i < 100; i++) {
4711 msleep(1);
4712 val = REG_RD(bp, BNX2_PCICFG_DEVICE_CONTROL);
4713 if (!(val & BNX2_PCICFG_DEVICE_STATUS_NO_PEND))
4714 break;
4715 }
4716 }
Michael Chanb6016b72005-05-26 13:03:09 -07004717
Michael Chanb090ae22006-01-23 16:07:10 -08004718 /* Wait for the firmware to tell us it is ok to issue a reset. */
Michael Chana2f13892008-07-14 22:38:23 -07004719 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
Michael Chanb090ae22006-01-23 16:07:10 -08004720
Michael Chanb6016b72005-05-26 13:03:09 -07004721 /* Deposit a driver reset signature so the firmware knows that
4722 * this is a soft reset. */
Michael Chan2726d6e2008-01-29 21:35:05 -08004723 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4724 BNX2_DRV_RESET_SIGNATURE_MAGIC);
Michael Chanb6016b72005-05-26 13:03:09 -07004725
Michael Chanb6016b72005-05-26 13:03:09 -07004726 /* Do a dummy read to force the chip to complete all current transaction
4727 * before we issue a reset. */
4728 val = REG_RD(bp, BNX2_MISC_ID);
4729
Michael Chan234754d2006-11-19 14:11:41 -08004730 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4731 REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4732 REG_RD(bp, BNX2_MISC_COMMAND);
4733 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07004734
Michael Chan234754d2006-11-19 14:11:41 -08004735 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4736 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07004737
Michael Chanbe7ff1a2010-11-24 13:48:55 +00004738 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004739
Michael Chan234754d2006-11-19 14:11:41 -08004740 } else {
4741 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4742 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4743 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4744
4745 /* Chip reset. */
4746 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
4747
Michael Chan594a9df2007-08-28 15:39:42 -07004748 /* Reading back any register after chip reset will hang the
4749 * bus on 5706 A0 and A1. The msleep below provides plenty
4750 * of margin for write posting.
4751 */
Michael Chan234754d2006-11-19 14:11:41 -08004752 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
Arjan van de Ven8e545882007-08-28 14:34:43 -07004753 (CHIP_ID(bp) == CHIP_ID_5706_A1))
4754 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07004755
Michael Chan234754d2006-11-19 14:11:41 -08004756 /* Reset takes approximate 30 usec */
4757 for (i = 0; i < 10; i++) {
4758 val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
4759 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4760 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4761 break;
4762 udelay(10);
4763 }
4764
4765 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4766 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004767 pr_err("Chip reset did not complete\n");
Michael Chan234754d2006-11-19 14:11:41 -08004768 return -EBUSY;
4769 }
Michael Chanb6016b72005-05-26 13:03:09 -07004770 }
4771
4772 /* Make sure byte swapping is properly configured. */
4773 val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
4774 if (val != 0x01020304) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004775 pr_err("Chip not in correct endian mode\n");
Michael Chanb6016b72005-05-26 13:03:09 -07004776 return -ENODEV;
4777 }
4778
Michael Chanb6016b72005-05-26 13:03:09 -07004779 /* Wait for the firmware to finish its initialization. */
Michael Chana2f13892008-07-14 22:38:23 -07004780 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
Michael Chanb090ae22006-01-23 16:07:10 -08004781 if (rc)
4782 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004783
Michael Chan0d8a6572007-07-07 22:49:43 -07004784 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07004785 old_port = bp->phy_port;
Michael Chan7c62e832008-07-14 22:39:03 -07004786 bnx2_init_fw_cap(bp);
Michael Chan583c28e2008-01-21 19:51:35 -08004787 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4788 old_port != bp->phy_port)
Michael Chan0d8a6572007-07-07 22:49:43 -07004789 bnx2_set_default_remote_link(bp);
4790 spin_unlock_bh(&bp->phy_lock);
4791
Michael Chanb6016b72005-05-26 13:03:09 -07004792 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4793 /* Adjust the voltage regular to two steps lower. The default
4794 * of this register is 0x0000000e. */
4795 REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
4796
4797 /* Remove bad rbuf memory from the free pool. */
4798 rc = bnx2_alloc_bad_rbuf(bp);
4799 }
4800
Michael Chanc441b8d2010-04-27 11:28:09 +00004801 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chanb4b36042007-12-20 19:59:30 -08004802 bnx2_setup_msix_tbl(bp);
Michael Chanc441b8d2010-04-27 11:28:09 +00004803 /* Prevent MSIX table reads and write from timing out */
4804 REG_WR(bp, BNX2_MISC_ECO_HW_CTL,
4805 BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN);
4806 }
Michael Chanb4b36042007-12-20 19:59:30 -08004807
Michael Chanb6016b72005-05-26 13:03:09 -07004808 return rc;
4809}
4810
4811static int
4812bnx2_init_chip(struct bnx2 *bp)
4813{
Michael Chand8026d92008-11-12 16:02:20 -08004814 u32 val, mtu;
Michael Chanb4b36042007-12-20 19:59:30 -08004815 int rc, i;
Michael Chanb6016b72005-05-26 13:03:09 -07004816
4817 /* Make sure the interrupt is not active. */
4818 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
4819
4820 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4821 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4822#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004823 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004824#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004825 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004826 DMA_READ_CHANS << 12 |
4827 DMA_WRITE_CHANS << 16;
4828
4829 val |= (0x2 << 20) | (1 << 11);
4830
David S. Millerf86e82f2008-01-21 17:15:40 -08004831 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07004832 val |= (1 << 23);
4833
4834 if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08004835 (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & BNX2_FLAG_PCIX))
Michael Chanb6016b72005-05-26 13:03:09 -07004836 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4837
4838 REG_WR(bp, BNX2_DMA_CONFIG, val);
4839
4840 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4841 val = REG_RD(bp, BNX2_TDMA_CONFIG);
4842 val |= BNX2_TDMA_CONFIG_ONE_DMA;
4843 REG_WR(bp, BNX2_TDMA_CONFIG, val);
4844 }
4845
David S. Millerf86e82f2008-01-21 17:15:40 -08004846 if (bp->flags & BNX2_FLAG_PCIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07004847 u16 val16;
4848
4849 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4850 &val16);
4851 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4852 val16 & ~PCI_X_CMD_ERO);
4853 }
4854
4855 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4856 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4857 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4858 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
4859
4860 /* Initialize context mapping and zero out the quick contexts. The
4861 * context block must have already been enabled. */
Michael Chan641bdcd2007-06-04 21:22:24 -07004862 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4863 rc = bnx2_init_5709_context(bp);
4864 if (rc)
4865 return rc;
4866 } else
Michael Chan59b47d82006-11-19 14:10:45 -08004867 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004868
Michael Chanfba9fe92006-06-12 22:21:25 -07004869 if ((rc = bnx2_init_cpus(bp)) != 0)
4870 return rc;
4871
Michael Chanb6016b72005-05-26 13:03:09 -07004872 bnx2_init_nvram(bp);
4873
Benjamin Li5fcaed02008-07-14 22:39:52 -07004874 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004875
4876 val = REG_RD(bp, BNX2_MQ_CONFIG);
4877 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4878 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan4edd4732009-06-08 18:14:42 -07004879 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4880 val |= BNX2_MQ_CONFIG_BIN_MQ_MODE;
4881 if (CHIP_REV(bp) == CHIP_REV_Ax)
4882 val |= BNX2_MQ_CONFIG_HALT_DIS;
4883 }
Michael Chan68c9f752007-04-24 15:35:53 -07004884
Michael Chanb6016b72005-05-26 13:03:09 -07004885 REG_WR(bp, BNX2_MQ_CONFIG, val);
4886
4887 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
4888 REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4889 REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
4890
4891 val = (BCM_PAGE_BITS - 8) << 24;
4892 REG_WR(bp, BNX2_RV2P_CONFIG, val);
4893
4894 /* Configure page size. */
4895 val = REG_RD(bp, BNX2_TBDR_CONFIG);
4896 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
4897 val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
4898 REG_WR(bp, BNX2_TBDR_CONFIG, val);
4899
4900 val = bp->mac_addr[0] +
4901 (bp->mac_addr[1] << 8) +
4902 (bp->mac_addr[2] << 16) +
4903 bp->mac_addr[3] +
4904 (bp->mac_addr[4] << 8) +
4905 (bp->mac_addr[5] << 16);
4906 REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
4907
4908 /* Program the MTU. Also include 4 bytes for CRC32. */
Michael Chand8026d92008-11-12 16:02:20 -08004909 mtu = bp->dev->mtu;
4910 val = mtu + ETH_HLEN + ETH_FCS_LEN;
Michael Chanb6016b72005-05-26 13:03:09 -07004911 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4912 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
4913 REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
4914
Michael Chand8026d92008-11-12 16:02:20 -08004915 if (mtu < 1500)
4916 mtu = 1500;
4917
4918 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
4919 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
4920 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
4921
Michael Chan155d5562009-08-21 16:20:43 +00004922 memset(bp->bnx2_napi[0].status_blk.msi, 0, bp->status_stats_size);
Michael Chanb4b36042007-12-20 19:59:30 -08004923 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4924 bp->bnx2_napi[i].last_status_idx = 0;
4925
Michael Chanefba0182008-12-03 00:36:15 -08004926 bp->idle_chk_status_idx = 0xffff;
4927
Michael Chanb6016b72005-05-26 13:03:09 -07004928 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4929
4930 /* Set up how to generate a link change interrupt. */
4931 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
4932
4933 REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
4934 (u64) bp->status_blk_mapping & 0xffffffff);
4935 REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
4936
4937 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4938 (u64) bp->stats_blk_mapping & 0xffffffff);
4939 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4940 (u64) bp->stats_blk_mapping >> 32);
4941
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004942 REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
Michael Chanb6016b72005-05-26 13:03:09 -07004943 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
4944
4945 REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4946 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
4947
4948 REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4949 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
4950
4951 REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
4952
4953 REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
4954
4955 REG_WR(bp, BNX2_HC_COM_TICKS,
4956 (bp->com_ticks_int << 16) | bp->com_ticks);
4957
4958 REG_WR(bp, BNX2_HC_CMD_TICKS,
4959 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
4960
Michael Chan61d9e3f2009-08-21 16:20:46 +00004961 if (bp->flags & BNX2_FLAG_BROKEN_STATS)
Michael Chan02537b062007-06-04 21:24:07 -07004962 REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
4963 else
Michael Chan7ea69202007-07-16 18:27:10 -07004964 REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004965 REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
4966
4967 if (CHIP_ID(bp) == CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004968 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004969 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07004970 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4971 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004972 }
4973
Michael Chanefde73a2010-02-15 19:42:07 +00004974 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chanc76c0472007-12-20 20:01:19 -08004975 REG_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
4976 BNX2_HC_MSIX_BIT_VECTOR_VAL);
4977
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004978 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
4979 }
4980
4981 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
Michael Chancf7474a2009-08-21 16:20:48 +00004982 val |= BNX2_HC_CONFIG_ONE_SHOT | BNX2_HC_CONFIG_USE_INT_PARAM;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004983
4984 REG_WR(bp, BNX2_HC_CONFIG, val);
4985
Michael Chan22fa1592010-10-11 16:12:00 -07004986 if (bp->rx_ticks < 25)
4987 bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 1);
4988 else
4989 bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 0);
4990
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004991 for (i = 1; i < bp->irq_nvecs; i++) {
4992 u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
4993 BNX2_HC_SB_CONFIG_1;
4994
Michael Chan6f743ca2008-01-29 21:34:08 -08004995 REG_WR(bp, base,
Michael Chanc76c0472007-12-20 20:01:19 -08004996 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004997 BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
Michael Chanc76c0472007-12-20 20:01:19 -08004998 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
4999
Michael Chan6f743ca2008-01-29 21:34:08 -08005000 REG_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08005001 (bp->tx_quick_cons_trip_int << 16) |
5002 bp->tx_quick_cons_trip);
5003
Michael Chan6f743ca2008-01-29 21:34:08 -08005004 REG_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08005005 (bp->tx_ticks_int << 16) | bp->tx_ticks);
5006
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005007 REG_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
5008 (bp->rx_quick_cons_trip_int << 16) |
5009 bp->rx_quick_cons_trip);
5010
5011 REG_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
5012 (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanc76c0472007-12-20 20:01:19 -08005013 }
5014
Michael Chanb6016b72005-05-26 13:03:09 -07005015 /* Clear internal stats counters. */
5016 REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
5017
Michael Chanda3e4fb2007-05-03 13:24:23 -07005018 REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07005019
5020 /* Initialize the receive filter. */
5021 bnx2_set_rx_mode(bp->dev);
5022
Michael Chan0aa38df2007-06-04 21:23:06 -07005023 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
5024 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
5025 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
5026 REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
5027 }
Michael Chanb090ae22006-01-23 16:07:10 -08005028 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
Michael Chana2f13892008-07-14 22:38:23 -07005029 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07005030
Michael Chandf149d72007-07-07 22:51:36 -07005031 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
Michael Chanb6016b72005-05-26 13:03:09 -07005032 REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
5033
5034 udelay(20);
5035
Michael Chanbf5295b2006-03-23 01:11:56 -08005036 bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
5037
Michael Chanb090ae22006-01-23 16:07:10 -08005038 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07005039}
5040
Michael Chan59b47d82006-11-19 14:10:45 -08005041static void
Michael Chanc76c0472007-12-20 20:01:19 -08005042bnx2_clear_ring_states(struct bnx2 *bp)
5043{
5044 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005045 struct bnx2_tx_ring_info *txr;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005046 struct bnx2_rx_ring_info *rxr;
Michael Chanc76c0472007-12-20 20:01:19 -08005047 int i;
5048
5049 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5050 bnapi = &bp->bnx2_napi[i];
Michael Chan35e90102008-06-19 16:37:42 -07005051 txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005052 rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005053
Michael Chan35e90102008-06-19 16:37:42 -07005054 txr->tx_cons = 0;
5055 txr->hw_tx_cons = 0;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005056 rxr->rx_prod_bseq = 0;
5057 rxr->rx_prod = 0;
5058 rxr->rx_cons = 0;
5059 rxr->rx_pg_prod = 0;
5060 rxr->rx_pg_cons = 0;
Michael Chanc76c0472007-12-20 20:01:19 -08005061 }
5062}
5063
5064static void
Michael Chan35e90102008-06-19 16:37:42 -07005065bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
Michael Chan59b47d82006-11-19 14:10:45 -08005066{
5067 u32 val, offset0, offset1, offset2, offset3;
Michael Chan62a83132008-01-29 21:35:40 -08005068 u32 cid_addr = GET_CID_ADDR(cid);
Michael Chan59b47d82006-11-19 14:10:45 -08005069
5070 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
5071 offset0 = BNX2_L2CTX_TYPE_XI;
5072 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
5073 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
5074 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
5075 } else {
5076 offset0 = BNX2_L2CTX_TYPE;
5077 offset1 = BNX2_L2CTX_CMD_TYPE;
5078 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
5079 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
5080 }
5081 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
Michael Chan62a83132008-01-29 21:35:40 -08005082 bnx2_ctx_wr(bp, cid_addr, offset0, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005083
5084 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
Michael Chan62a83132008-01-29 21:35:40 -08005085 bnx2_ctx_wr(bp, cid_addr, offset1, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005086
Michael Chan35e90102008-06-19 16:37:42 -07005087 val = (u64) txr->tx_desc_mapping >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005088 bnx2_ctx_wr(bp, cid_addr, offset2, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005089
Michael Chan35e90102008-06-19 16:37:42 -07005090 val = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005091 bnx2_ctx_wr(bp, cid_addr, offset3, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005092}
Michael Chanb6016b72005-05-26 13:03:09 -07005093
5094static void
Michael Chan35e90102008-06-19 16:37:42 -07005095bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
Michael Chanb6016b72005-05-26 13:03:09 -07005096{
5097 struct tx_bd *txbd;
Michael Chanc76c0472007-12-20 20:01:19 -08005098 u32 cid = TX_CID;
5099 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005100 struct bnx2_tx_ring_info *txr;
Michael Chanc76c0472007-12-20 20:01:19 -08005101
Michael Chan35e90102008-06-19 16:37:42 -07005102 bnapi = &bp->bnx2_napi[ring_num];
5103 txr = &bnapi->tx_ring;
5104
5105 if (ring_num == 0)
5106 cid = TX_CID;
5107 else
5108 cid = TX_TSS_CID + ring_num - 1;
Michael Chanb6016b72005-05-26 13:03:09 -07005109
Michael Chan2f8af122006-08-15 01:39:10 -07005110 bp->tx_wake_thresh = bp->tx_ring_size / 2;
5111
Michael Chan35e90102008-06-19 16:37:42 -07005112 txbd = &txr->tx_desc_ring[MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005113
Michael Chan35e90102008-06-19 16:37:42 -07005114 txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
5115 txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chanb6016b72005-05-26 13:03:09 -07005116
Michael Chan35e90102008-06-19 16:37:42 -07005117 txr->tx_prod = 0;
5118 txr->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005119
Michael Chan35e90102008-06-19 16:37:42 -07005120 txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
5121 txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07005122
Michael Chan35e90102008-06-19 16:37:42 -07005123 bnx2_init_tx_context(bp, cid, txr);
Michael Chanb6016b72005-05-26 13:03:09 -07005124}
5125
5126static void
Michael Chan5d5d0012007-12-12 11:17:43 -08005127bnx2_init_rxbd_rings(struct rx_bd *rx_ring[], dma_addr_t dma[], u32 buf_size,
5128 int num_rings)
Michael Chanb6016b72005-05-26 13:03:09 -07005129{
Michael Chanb6016b72005-05-26 13:03:09 -07005130 int i;
Michael Chan5d5d0012007-12-12 11:17:43 -08005131 struct rx_bd *rxbd;
Michael Chanb6016b72005-05-26 13:03:09 -07005132
Michael Chan5d5d0012007-12-12 11:17:43 -08005133 for (i = 0; i < num_rings; i++) {
Michael Chan13daffa2006-03-20 17:49:20 -08005134 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005135
Michael Chan5d5d0012007-12-12 11:17:43 -08005136 rxbd = &rx_ring[i][0];
Michael Chan13daffa2006-03-20 17:49:20 -08005137 for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
Michael Chan5d5d0012007-12-12 11:17:43 -08005138 rxbd->rx_bd_len = buf_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005139 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
5140 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005141 if (i == (num_rings - 1))
Michael Chan13daffa2006-03-20 17:49:20 -08005142 j = 0;
5143 else
5144 j = i + 1;
Michael Chan5d5d0012007-12-12 11:17:43 -08005145 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
5146 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
Michael Chan13daffa2006-03-20 17:49:20 -08005147 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005148}
5149
5150static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07005151bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
Michael Chan5d5d0012007-12-12 11:17:43 -08005152{
5153 int i;
5154 u16 prod, ring_prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005155 u32 cid, rx_cid_addr, val;
5156 struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
5157 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chan5d5d0012007-12-12 11:17:43 -08005158
Michael Chanbb4f98a2008-06-19 16:38:19 -07005159 if (ring_num == 0)
5160 cid = RX_CID;
5161 else
5162 cid = RX_RSS_CID + ring_num - 1;
5163
5164 rx_cid_addr = GET_CID_ADDR(cid);
5165
5166 bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
Michael Chan5d5d0012007-12-12 11:17:43 -08005167 bp->rx_buf_use_size, bp->rx_max_ring);
5168
Michael Chanbb4f98a2008-06-19 16:38:19 -07005169 bnx2_init_rx_context(bp, cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08005170
5171 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
5172 val = REG_RD(bp, BNX2_MQ_MAP_L2_5);
5173 REG_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
5174 }
5175
Michael Chan62a83132008-01-29 21:35:40 -08005176 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
Michael Chan47bf4242007-12-12 11:19:12 -08005177 if (bp->rx_pg_ring_size) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07005178 bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
5179 rxr->rx_pg_desc_mapping,
Michael Chan47bf4242007-12-12 11:19:12 -08005180 PAGE_SIZE, bp->rx_max_pg_ring);
5181 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
Michael Chan62a83132008-01-29 21:35:40 -08005182 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
5183 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005184 BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
Michael Chan47bf4242007-12-12 11:19:12 -08005185
Michael Chanbb4f98a2008-06-19 16:38:19 -07005186 val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005187 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005188
Michael Chanbb4f98a2008-06-19 16:38:19 -07005189 val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005190 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005191
5192 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5193 REG_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
5194 }
Michael Chanb6016b72005-05-26 13:03:09 -07005195
Michael Chanbb4f98a2008-06-19 16:38:19 -07005196 val = (u64) rxr->rx_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005197 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005198
Michael Chanbb4f98a2008-06-19 16:38:19 -07005199 val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005200 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005201
Michael Chanbb4f98a2008-06-19 16:38:19 -07005202 ring_prod = prod = rxr->rx_pg_prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005203 for (i = 0; i < bp->rx_pg_ring_size; i++) {
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00005204 if (bnx2_alloc_rx_page(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005205 netdev_warn(bp->dev, "init'ed rx page ring %d with %d/%d pages only\n",
5206 ring_num, i, bp->rx_pg_ring_size);
Michael Chan47bf4242007-12-12 11:19:12 -08005207 break;
Michael Chanb929e532009-12-03 09:46:33 +00005208 }
Michael Chan47bf4242007-12-12 11:19:12 -08005209 prod = NEXT_RX_BD(prod);
5210 ring_prod = RX_PG_RING_IDX(prod);
5211 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005212 rxr->rx_pg_prod = prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005213
Michael Chanbb4f98a2008-06-19 16:38:19 -07005214 ring_prod = prod = rxr->rx_prod;
Michael Chan236b6392006-03-20 17:49:02 -08005215 for (i = 0; i < bp->rx_ring_size; i++) {
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00005216 if (bnx2_alloc_rx_skb(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005217 netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d skbs only\n",
5218 ring_num, i, bp->rx_ring_size);
Michael Chanb6016b72005-05-26 13:03:09 -07005219 break;
Michael Chanb929e532009-12-03 09:46:33 +00005220 }
Michael Chanb6016b72005-05-26 13:03:09 -07005221 prod = NEXT_RX_BD(prod);
5222 ring_prod = RX_RING_IDX(prod);
5223 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005224 rxr->rx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07005225
Michael Chanbb4f98a2008-06-19 16:38:19 -07005226 rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
5227 rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
5228 rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
Michael Chanb6016b72005-05-26 13:03:09 -07005229
Michael Chanbb4f98a2008-06-19 16:38:19 -07005230 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
5231 REG_WR16(bp, rxr->rx_bidx_addr, prod);
5232
5233 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005234}
5235
Michael Chan35e90102008-06-19 16:37:42 -07005236static void
5237bnx2_init_all_rings(struct bnx2 *bp)
5238{
5239 int i;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005240 u32 val;
Michael Chan35e90102008-06-19 16:37:42 -07005241
5242 bnx2_clear_ring_states(bp);
5243
5244 REG_WR(bp, BNX2_TSCH_TSS_CFG, 0);
5245 for (i = 0; i < bp->num_tx_rings; i++)
5246 bnx2_init_tx_ring(bp, i);
5247
5248 if (bp->num_tx_rings > 1)
5249 REG_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
5250 (TX_TSS_CID << 7));
5251
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005252 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
5253 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
5254
Michael Chanbb4f98a2008-06-19 16:38:19 -07005255 for (i = 0; i < bp->num_rx_rings; i++)
5256 bnx2_init_rx_ring(bp, i);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005257
5258 if (bp->num_rx_rings > 1) {
Michael Chan22fa1592010-10-11 16:12:00 -07005259 u32 tbl_32 = 0;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005260
5261 for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
Michael Chan22fa1592010-10-11 16:12:00 -07005262 int shift = (i % 8) << 2;
5263
5264 tbl_32 |= (i % (bp->num_rx_rings - 1)) << shift;
5265 if ((i % 8) == 7) {
5266 REG_WR(bp, BNX2_RLUP_RSS_DATA, tbl_32);
5267 REG_WR(bp, BNX2_RLUP_RSS_COMMAND, (i >> 3) |
5268 BNX2_RLUP_RSS_COMMAND_RSS_WRITE_MASK |
5269 BNX2_RLUP_RSS_COMMAND_WRITE |
5270 BNX2_RLUP_RSS_COMMAND_HASH_MASK);
5271 tbl_32 = 0;
5272 }
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005273 }
5274
5275 val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
5276 BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
5277
5278 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
5279
5280 }
Michael Chan35e90102008-06-19 16:37:42 -07005281}
5282
Michael Chan5d5d0012007-12-12 11:17:43 -08005283static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
Michael Chan13daffa2006-03-20 17:49:20 -08005284{
Michael Chan5d5d0012007-12-12 11:17:43 -08005285 u32 max, num_rings = 1;
Michael Chan13daffa2006-03-20 17:49:20 -08005286
Michael Chan5d5d0012007-12-12 11:17:43 -08005287 while (ring_size > MAX_RX_DESC_CNT) {
5288 ring_size -= MAX_RX_DESC_CNT;
Michael Chan13daffa2006-03-20 17:49:20 -08005289 num_rings++;
5290 }
5291 /* round to next power of 2 */
Michael Chan5d5d0012007-12-12 11:17:43 -08005292 max = max_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005293 while ((max & num_rings) == 0)
5294 max >>= 1;
5295
5296 if (num_rings != max)
5297 max <<= 1;
5298
Michael Chan5d5d0012007-12-12 11:17:43 -08005299 return max;
5300}
5301
5302static void
5303bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
5304{
Michael Chan84eaa182007-12-12 11:19:57 -08005305 u32 rx_size, rx_space, jumbo_size;
Michael Chan5d5d0012007-12-12 11:17:43 -08005306
5307 /* 8 for CRC and VLAN */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005308 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
Michael Chan5d5d0012007-12-12 11:17:43 -08005309
Michael Chan84eaa182007-12-12 11:19:57 -08005310 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
5311 sizeof(struct skb_shared_info);
5312
Benjamin Li601d3d12008-05-16 22:19:35 -07005313 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
Michael Chan47bf4242007-12-12 11:19:12 -08005314 bp->rx_pg_ring_size = 0;
5315 bp->rx_max_pg_ring = 0;
5316 bp->rx_max_pg_ring_idx = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08005317 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
Michael Chan84eaa182007-12-12 11:19:57 -08005318 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
5319
5320 jumbo_size = size * pages;
5321 if (jumbo_size > MAX_TOTAL_RX_PG_DESC_CNT)
5322 jumbo_size = MAX_TOTAL_RX_PG_DESC_CNT;
5323
5324 bp->rx_pg_ring_size = jumbo_size;
5325 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
5326 MAX_RX_PG_RINGS);
5327 bp->rx_max_pg_ring_idx = (bp->rx_max_pg_ring * RX_DESC_CNT) - 1;
Benjamin Li601d3d12008-05-16 22:19:35 -07005328 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
Michael Chan84eaa182007-12-12 11:19:57 -08005329 bp->rx_copy_thresh = 0;
5330 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005331
5332 bp->rx_buf_use_size = rx_size;
5333 /* hw alignment */
5334 bp->rx_buf_size = bp->rx_buf_use_size + BNX2_RX_ALIGN;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005335 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
Michael Chan5d5d0012007-12-12 11:17:43 -08005336 bp->rx_ring_size = size;
5337 bp->rx_max_ring = bnx2_find_max_ring(size, MAX_RX_RINGS);
Michael Chan13daffa2006-03-20 17:49:20 -08005338 bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
5339}
5340
5341static void
Michael Chanb6016b72005-05-26 13:03:09 -07005342bnx2_free_tx_skbs(struct bnx2 *bp)
5343{
5344 int i;
5345
Michael Chan35e90102008-06-19 16:37:42 -07005346 for (i = 0; i < bp->num_tx_rings; i++) {
5347 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5348 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
5349 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005350
Michael Chan35e90102008-06-19 16:37:42 -07005351 if (txr->tx_buf_ring == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07005352 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005353
Michael Chan35e90102008-06-19 16:37:42 -07005354 for (j = 0; j < TX_DESC_CNT; ) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005355 struct sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
Michael Chan35e90102008-06-19 16:37:42 -07005356 struct sk_buff *skb = tx_buf->skb;
Alexander Duycke95524a2009-12-02 16:47:57 +00005357 int k, last;
Michael Chan35e90102008-06-19 16:37:42 -07005358
5359 if (skb == NULL) {
5360 j++;
5361 continue;
5362 }
5363
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005364 dma_unmap_single(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005365 dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00005366 skb_headlen(skb),
5367 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005368
Michael Chan35e90102008-06-19 16:37:42 -07005369 tx_buf->skb = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07005370
Alexander Duycke95524a2009-12-02 16:47:57 +00005371 last = tx_buf->nr_frags;
5372 j++;
5373 for (k = 0; k < last; k++, j++) {
5374 tx_buf = &txr->tx_buf_ring[TX_RING_IDX(j)];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005375 dma_unmap_page(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005376 dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00005377 skb_shinfo(skb)->frags[k].size,
5378 PCI_DMA_TODEVICE);
5379 }
Michael Chan35e90102008-06-19 16:37:42 -07005380 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005381 }
Michael Chanb6016b72005-05-26 13:03:09 -07005382 }
Michael Chanb6016b72005-05-26 13:03:09 -07005383}
5384
5385static void
5386bnx2_free_rx_skbs(struct bnx2 *bp)
5387{
5388 int i;
5389
Michael Chanbb4f98a2008-06-19 16:38:19 -07005390 for (i = 0; i < bp->num_rx_rings; i++) {
5391 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5392 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
5393 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005394
Michael Chanbb4f98a2008-06-19 16:38:19 -07005395 if (rxr->rx_buf_ring == NULL)
5396 return;
Michael Chanb6016b72005-05-26 13:03:09 -07005397
Michael Chanbb4f98a2008-06-19 16:38:19 -07005398 for (j = 0; j < bp->rx_max_ring_idx; j++) {
5399 struct sw_bd *rx_buf = &rxr->rx_buf_ring[j];
5400 struct sk_buff *skb = rx_buf->skb;
Michael Chanb6016b72005-05-26 13:03:09 -07005401
Michael Chanbb4f98a2008-06-19 16:38:19 -07005402 if (skb == NULL)
5403 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005404
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005405 dma_unmap_single(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005406 dma_unmap_addr(rx_buf, mapping),
Michael Chanbb4f98a2008-06-19 16:38:19 -07005407 bp->rx_buf_use_size,
5408 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005409
Michael Chanbb4f98a2008-06-19 16:38:19 -07005410 rx_buf->skb = NULL;
5411
5412 dev_kfree_skb(skb);
5413 }
5414 for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
5415 bnx2_free_rx_page(bp, rxr, j);
Michael Chanb6016b72005-05-26 13:03:09 -07005416 }
5417}
5418
5419static void
5420bnx2_free_skbs(struct bnx2 *bp)
5421{
5422 bnx2_free_tx_skbs(bp);
5423 bnx2_free_rx_skbs(bp);
5424}
5425
5426static int
5427bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
5428{
5429 int rc;
5430
5431 rc = bnx2_reset_chip(bp, reset_code);
5432 bnx2_free_skbs(bp);
5433 if (rc)
5434 return rc;
5435
Michael Chanfba9fe92006-06-12 22:21:25 -07005436 if ((rc = bnx2_init_chip(bp)) != 0)
5437 return rc;
5438
Michael Chan35e90102008-06-19 16:37:42 -07005439 bnx2_init_all_rings(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005440 return 0;
5441}
5442
5443static int
Michael Chan9a120bc2008-05-16 22:17:45 -07005444bnx2_init_nic(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07005445{
5446 int rc;
5447
5448 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
5449 return rc;
5450
Michael Chan80be4432006-11-19 14:07:28 -08005451 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005452 bnx2_init_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07005453 bnx2_set_link(bp);
Michael Chan543a8272008-05-02 16:56:44 -07005454 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
5455 bnx2_remote_phy_event(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07005456 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005457 return 0;
5458}
5459
5460static int
Michael Chan74bf4ba2008-10-09 12:21:08 -07005461bnx2_shutdown_chip(struct bnx2 *bp)
5462{
5463 u32 reset_code;
5464
5465 if (bp->flags & BNX2_FLAG_NO_WOL)
5466 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
5467 else if (bp->wol)
5468 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5469 else
5470 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5471
5472 return bnx2_reset_chip(bp, reset_code);
5473}
5474
5475static int
Michael Chanb6016b72005-05-26 13:03:09 -07005476bnx2_test_registers(struct bnx2 *bp)
5477{
5478 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07005479 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05005480 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07005481 u16 offset;
5482 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07005483#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07005484 u32 rw_mask;
5485 u32 ro_mask;
5486 } reg_tbl[] = {
5487 { 0x006c, 0, 0x00000000, 0x0000003f },
5488 { 0x0090, 0, 0xffffffff, 0x00000000 },
5489 { 0x0094, 0, 0x00000000, 0x00000000 },
5490
Michael Chan5bae30c2007-05-03 13:18:46 -07005491 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
5492 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5493 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5494 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
5495 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
5496 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5497 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
5498 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5499 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07005500
Michael Chan5bae30c2007-05-03 13:18:46 -07005501 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5502 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5503 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5504 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5505 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5506 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07005507
Michael Chan5bae30c2007-05-03 13:18:46 -07005508 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5509 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
5510 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005511
5512 { 0x1000, 0, 0x00000000, 0x00000001 },
Michael Chan15b169c2008-05-02 16:57:08 -07005513 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07005514
5515 { 0x1408, 0, 0x01c00800, 0x00000000 },
5516 { 0x149c, 0, 0x8000ffff, 0x00000000 },
5517 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005518 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005519 { 0x14b0, 0, 0x00000002, 0x00000001 },
5520 { 0x14b8, 0, 0x00000000, 0x00000000 },
5521 { 0x14c0, 0, 0x00000000, 0x00000009 },
5522 { 0x14c4, 0, 0x00003fff, 0x00000000 },
5523 { 0x14cc, 0, 0x00000000, 0x00000001 },
5524 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005525
5526 { 0x1800, 0, 0x00000000, 0x00000001 },
5527 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07005528
5529 { 0x2800, 0, 0x00000000, 0x00000001 },
5530 { 0x2804, 0, 0x00000000, 0x00003f01 },
5531 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
5532 { 0x2810, 0, 0xffff0000, 0x00000000 },
5533 { 0x2814, 0, 0xffff0000, 0x00000000 },
5534 { 0x2818, 0, 0xffff0000, 0x00000000 },
5535 { 0x281c, 0, 0xffff0000, 0x00000000 },
5536 { 0x2834, 0, 0xffffffff, 0x00000000 },
5537 { 0x2840, 0, 0x00000000, 0xffffffff },
5538 { 0x2844, 0, 0x00000000, 0xffffffff },
5539 { 0x2848, 0, 0xffffffff, 0x00000000 },
5540 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
5541
5542 { 0x2c00, 0, 0x00000000, 0x00000011 },
5543 { 0x2c04, 0, 0x00000000, 0x00030007 },
5544
Michael Chanb6016b72005-05-26 13:03:09 -07005545 { 0x3c00, 0, 0x00000000, 0x00000001 },
5546 { 0x3c04, 0, 0x00000000, 0x00070000 },
5547 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
5548 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
5549 { 0x3c10, 0, 0xffffffff, 0x00000000 },
5550 { 0x3c14, 0, 0x00000000, 0xffffffff },
5551 { 0x3c18, 0, 0x00000000, 0xffffffff },
5552 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
5553 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005554
5555 { 0x5004, 0, 0x00000000, 0x0000007f },
5556 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005557
Michael Chanb6016b72005-05-26 13:03:09 -07005558 { 0x5c00, 0, 0x00000000, 0x00000001 },
5559 { 0x5c04, 0, 0x00000000, 0x0003000f },
5560 { 0x5c08, 0, 0x00000003, 0x00000000 },
5561 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
5562 { 0x5c10, 0, 0x00000000, 0xffffffff },
5563 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
5564 { 0x5c84, 0, 0x00000000, 0x0000f333 },
5565 { 0x5c88, 0, 0x00000000, 0x00077373 },
5566 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
5567
5568 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
5569 { 0x680c, 0, 0xffffffff, 0x00000000 },
5570 { 0x6810, 0, 0xffffffff, 0x00000000 },
5571 { 0x6814, 0, 0xffffffff, 0x00000000 },
5572 { 0x6818, 0, 0xffffffff, 0x00000000 },
5573 { 0x681c, 0, 0xffffffff, 0x00000000 },
5574 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
5575 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
5576 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5577 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5578 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5579 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5580 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5581 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5582 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5583 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5584 { 0x684c, 0, 0xffffffff, 0x00000000 },
5585 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5586 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5587 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5588 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5589 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5590 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5591
5592 { 0xffff, 0, 0x00000000, 0x00000000 },
5593 };
5594
5595 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07005596 is_5709 = 0;
5597 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5598 is_5709 = 1;
5599
Michael Chanb6016b72005-05-26 13:03:09 -07005600 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5601 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07005602 u16 flags = reg_tbl[i].flags;
5603
5604 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5605 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005606
5607 offset = (u32) reg_tbl[i].offset;
5608 rw_mask = reg_tbl[i].rw_mask;
5609 ro_mask = reg_tbl[i].ro_mask;
5610
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005611 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005612
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005613 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005614
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005615 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005616 if ((val & rw_mask) != 0) {
5617 goto reg_test_err;
5618 }
5619
5620 if ((val & ro_mask) != (save_val & ro_mask)) {
5621 goto reg_test_err;
5622 }
5623
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005624 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005625
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005626 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005627 if ((val & rw_mask) != rw_mask) {
5628 goto reg_test_err;
5629 }
5630
5631 if ((val & ro_mask) != (save_val & ro_mask)) {
5632 goto reg_test_err;
5633 }
5634
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005635 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005636 continue;
5637
5638reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005639 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005640 ret = -ENODEV;
5641 break;
5642 }
5643 return ret;
5644}
5645
5646static int
5647bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5648{
Arjan van de Venf71e1302006-03-03 21:33:57 -05005649 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07005650 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5651 int i;
5652
5653 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5654 u32 offset;
5655
5656 for (offset = 0; offset < size; offset += 4) {
5657
Michael Chan2726d6e2008-01-29 21:35:05 -08005658 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07005659
Michael Chan2726d6e2008-01-29 21:35:05 -08005660 if (bnx2_reg_rd_ind(bp, start + offset) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005661 test_pattern[i]) {
5662 return -ENODEV;
5663 }
5664 }
5665 }
5666 return 0;
5667}
5668
5669static int
5670bnx2_test_memory(struct bnx2 *bp)
5671{
5672 int ret = 0;
5673 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07005674 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07005675 u32 offset;
5676 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07005677 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005678 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005679 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005680 { 0xe0000, 0x4000 },
5681 { 0x120000, 0x4000 },
5682 { 0x1a0000, 0x4000 },
5683 { 0x160000, 0x4000 },
5684 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07005685 },
5686 mem_tbl_5709[] = {
5687 { 0x60000, 0x4000 },
5688 { 0xa0000, 0x3000 },
5689 { 0xe0000, 0x4000 },
5690 { 0x120000, 0x4000 },
5691 { 0x1a0000, 0x4000 },
5692 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07005693 };
Michael Chan5bae30c2007-05-03 13:18:46 -07005694 struct mem_entry *mem_tbl;
5695
5696 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5697 mem_tbl = mem_tbl_5709;
5698 else
5699 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07005700
5701 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5702 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5703 mem_tbl[i].len)) != 0) {
5704 return ret;
5705 }
5706 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005707
Michael Chanb6016b72005-05-26 13:03:09 -07005708 return ret;
5709}
5710
Michael Chanbc5a0692006-01-23 16:13:22 -08005711#define BNX2_MAC_LOOPBACK 0
5712#define BNX2_PHY_LOOPBACK 1
5713
Michael Chanb6016b72005-05-26 13:03:09 -07005714static int
Michael Chanbc5a0692006-01-23 16:13:22 -08005715bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07005716{
5717 unsigned int pkt_size, num_pkts, i;
5718 struct sk_buff *skb, *rx_skb;
5719 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08005720 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07005721 dma_addr_t map;
5722 struct tx_bd *txbd;
5723 struct sw_bd *rx_buf;
5724 struct l2_fhdr *rx_hdr;
5725 int ret = -ENODEV;
Michael Chanc76c0472007-12-20 20:01:19 -08005726 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
Michael Chan35e90102008-06-19 16:37:42 -07005727 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005728 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005729
5730 tx_napi = bnapi;
Michael Chanb6016b72005-05-26 13:03:09 -07005731
Michael Chan35e90102008-06-19 16:37:42 -07005732 txr = &tx_napi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005733 rxr = &bnapi->rx_ring;
Michael Chanbc5a0692006-01-23 16:13:22 -08005734 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5735 bp->loopback = MAC_LOOPBACK;
5736 bnx2_set_mac_loopback(bp);
5737 }
5738 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan583c28e2008-01-21 19:51:35 -08005739 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan489310a2007-10-10 16:16:31 -07005740 return 0;
5741
Michael Chan80be4432006-11-19 14:07:28 -08005742 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08005743 bnx2_set_phy_loopback(bp);
5744 }
5745 else
5746 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07005747
Michael Chan84eaa182007-12-12 11:19:57 -08005748 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
Michael Chan932f3772006-08-15 01:39:36 -07005749 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b62005-11-10 12:58:00 -08005750 if (!skb)
5751 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07005752 packet = skb_put(skb, pkt_size);
Michael Chan66342922006-12-14 15:57:04 -08005753 memcpy(packet, bp->dev->dev_addr, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07005754 memset(packet + 6, 0x0, 8);
5755 for (i = 14; i < pkt_size; i++)
5756 packet[i] = (unsigned char) (i & 0xff);
5757
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005758 map = dma_map_single(&bp->pdev->dev, skb->data, pkt_size,
5759 PCI_DMA_TODEVICE);
5760 if (dma_mapping_error(&bp->pdev->dev, map)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005761 dev_kfree_skb(skb);
5762 return -EIO;
5763 }
Michael Chanb6016b72005-05-26 13:03:09 -07005764
Michael Chanbf5295b2006-03-23 01:11:56 -08005765 REG_WR(bp, BNX2_HC_COMMAND,
5766 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5767
Michael Chanb6016b72005-05-26 13:03:09 -07005768 REG_RD(bp, BNX2_HC_COMMAND);
5769
5770 udelay(5);
Michael Chan35efa7c2007-12-20 19:56:37 -08005771 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005772
Michael Chanb6016b72005-05-26 13:03:09 -07005773 num_pkts = 0;
5774
Michael Chan35e90102008-06-19 16:37:42 -07005775 txbd = &txr->tx_desc_ring[TX_RING_IDX(txr->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07005776
5777 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5778 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5779 txbd->tx_bd_mss_nbytes = pkt_size;
5780 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5781
5782 num_pkts++;
Michael Chan35e90102008-06-19 16:37:42 -07005783 txr->tx_prod = NEXT_TX_BD(txr->tx_prod);
5784 txr->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005785
Michael Chan35e90102008-06-19 16:37:42 -07005786 REG_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
5787 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005788
5789 udelay(100);
5790
Michael Chanbf5295b2006-03-23 01:11:56 -08005791 REG_WR(bp, BNX2_HC_COMMAND,
5792 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5793
Michael Chanb6016b72005-05-26 13:03:09 -07005794 REG_RD(bp, BNX2_HC_COMMAND);
5795
5796 udelay(5);
5797
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005798 dma_unmap_single(&bp->pdev->dev, map, pkt_size, PCI_DMA_TODEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07005799 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005800
Michael Chan35e90102008-06-19 16:37:42 -07005801 if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
Michael Chanb6016b72005-05-26 13:03:09 -07005802 goto loopback_test_done;
Michael Chanb6016b72005-05-26 13:03:09 -07005803
Michael Chan35efa7c2007-12-20 19:56:37 -08005804 rx_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005805 if (rx_idx != rx_start_idx + num_pkts) {
5806 goto loopback_test_done;
5807 }
5808
Michael Chanbb4f98a2008-06-19 16:38:19 -07005809 rx_buf = &rxr->rx_buf_ring[rx_start_idx];
Michael Chanb6016b72005-05-26 13:03:09 -07005810 rx_skb = rx_buf->skb;
5811
Michael Chana33fa662010-05-06 08:58:13 +00005812 rx_hdr = rx_buf->desc;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005813 skb_reserve(rx_skb, BNX2_RX_OFFSET);
Michael Chanb6016b72005-05-26 13:03:09 -07005814
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005815 dma_sync_single_for_cpu(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005816 dma_unmap_addr(rx_buf, mapping),
Michael Chanb6016b72005-05-26 13:03:09 -07005817 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
5818
Michael Chanade2bfe2006-01-23 16:09:51 -08005819 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07005820 (L2_FHDR_ERRORS_BAD_CRC |
5821 L2_FHDR_ERRORS_PHY_DECODE |
5822 L2_FHDR_ERRORS_ALIGNMENT |
5823 L2_FHDR_ERRORS_TOO_SHORT |
5824 L2_FHDR_ERRORS_GIANT_FRAME)) {
5825
5826 goto loopback_test_done;
5827 }
5828
5829 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5830 goto loopback_test_done;
5831 }
5832
5833 for (i = 14; i < pkt_size; i++) {
5834 if (*(rx_skb->data + i) != (unsigned char) (i & 0xff)) {
5835 goto loopback_test_done;
5836 }
5837 }
5838
5839 ret = 0;
5840
5841loopback_test_done:
5842 bp->loopback = 0;
5843 return ret;
5844}
5845
Michael Chanbc5a0692006-01-23 16:13:22 -08005846#define BNX2_MAC_LOOPBACK_FAILED 1
5847#define BNX2_PHY_LOOPBACK_FAILED 2
5848#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5849 BNX2_PHY_LOOPBACK_FAILED)
5850
5851static int
5852bnx2_test_loopback(struct bnx2 *bp)
5853{
5854 int rc = 0;
5855
5856 if (!netif_running(bp->dev))
5857 return BNX2_LOOPBACK_FAILED;
5858
5859 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5860 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005861 bnx2_init_phy(bp, 1);
Michael Chanbc5a0692006-01-23 16:13:22 -08005862 spin_unlock_bh(&bp->phy_lock);
5863 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5864 rc |= BNX2_MAC_LOOPBACK_FAILED;
5865 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5866 rc |= BNX2_PHY_LOOPBACK_FAILED;
5867 return rc;
5868}
5869
Michael Chanb6016b72005-05-26 13:03:09 -07005870#define NVRAM_SIZE 0x200
5871#define CRC32_RESIDUAL 0xdebb20e3
5872
5873static int
5874bnx2_test_nvram(struct bnx2 *bp)
5875{
Al Virob491edd2007-12-22 19:44:51 +00005876 __be32 buf[NVRAM_SIZE / 4];
Michael Chanb6016b72005-05-26 13:03:09 -07005877 u8 *data = (u8 *) buf;
5878 int rc = 0;
5879 u32 magic, csum;
5880
5881 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5882 goto test_nvram_done;
5883
5884 magic = be32_to_cpu(buf[0]);
5885 if (magic != 0x669955aa) {
5886 rc = -ENODEV;
5887 goto test_nvram_done;
5888 }
5889
5890 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5891 goto test_nvram_done;
5892
5893 csum = ether_crc_le(0x100, data);
5894 if (csum != CRC32_RESIDUAL) {
5895 rc = -ENODEV;
5896 goto test_nvram_done;
5897 }
5898
5899 csum = ether_crc_le(0x100, data + 0x100);
5900 if (csum != CRC32_RESIDUAL) {
5901 rc = -ENODEV;
5902 }
5903
5904test_nvram_done:
5905 return rc;
5906}
5907
5908static int
5909bnx2_test_link(struct bnx2 *bp)
5910{
5911 u32 bmsr;
5912
Michael Chan9f52b562008-10-09 12:21:46 -07005913 if (!netif_running(bp->dev))
5914 return -ENODEV;
5915
Michael Chan583c28e2008-01-21 19:51:35 -08005916 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan489310a2007-10-10 16:16:31 -07005917 if (bp->link_up)
5918 return 0;
5919 return -ENODEV;
5920 }
Michael Chanc770a652005-08-25 15:38:39 -07005921 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07005922 bnx2_enable_bmsr1(bp);
5923 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5924 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5925 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07005926 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005927
Michael Chanb6016b72005-05-26 13:03:09 -07005928 if (bmsr & BMSR_LSTATUS) {
5929 return 0;
5930 }
5931 return -ENODEV;
5932}
5933
5934static int
5935bnx2_test_intr(struct bnx2 *bp)
5936{
5937 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07005938 u16 status_idx;
5939
5940 if (!netif_running(bp->dev))
5941 return -ENODEV;
5942
5943 status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
5944
5945 /* This register is not touched during run-time. */
Michael Chanbf5295b2006-03-23 01:11:56 -08005946 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07005947 REG_RD(bp, BNX2_HC_COMMAND);
5948
5949 for (i = 0; i < 10; i++) {
5950 if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
5951 status_idx) {
5952
5953 break;
5954 }
5955
5956 msleep_interruptible(10);
5957 }
5958 if (i < 10)
5959 return 0;
5960
5961 return -ENODEV;
5962}
5963
Michael Chan38ea3682008-02-23 19:48:57 -08005964/* Determining link for parallel detection. */
Michael Chanb2fadea2008-01-21 17:07:06 -08005965static int
5966bnx2_5706_serdes_has_link(struct bnx2 *bp)
5967{
5968 u32 mode_ctl, an_dbg, exp;
5969
Michael Chan38ea3682008-02-23 19:48:57 -08005970 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
5971 return 0;
5972
Michael Chanb2fadea2008-01-21 17:07:06 -08005973 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
5974 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
5975
5976 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
5977 return 0;
5978
5979 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5980 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5981 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5982
Michael Chanf3014c02008-01-29 21:33:03 -08005983 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
Michael Chanb2fadea2008-01-21 17:07:06 -08005984 return 0;
5985
5986 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
5987 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5988 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5989
5990 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
5991 return 0;
5992
5993 return 1;
5994}
5995
Michael Chanb6016b72005-05-26 13:03:09 -07005996static void
Michael Chan48b01e22006-11-19 14:08:00 -08005997bnx2_5706_serdes_timer(struct bnx2 *bp)
5998{
Michael Chanb2fadea2008-01-21 17:07:06 -08005999 int check_link = 1;
6000
Michael Chan48b01e22006-11-19 14:08:00 -08006001 spin_lock(&bp->phy_lock);
Michael Chanb2fadea2008-01-21 17:07:06 -08006002 if (bp->serdes_an_pending) {
Michael Chan48b01e22006-11-19 14:08:00 -08006003 bp->serdes_an_pending--;
Michael Chanb2fadea2008-01-21 17:07:06 -08006004 check_link = 0;
6005 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006006 u32 bmcr;
6007
Benjamin Liac392ab2008-09-18 16:40:49 -07006008 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08006009
Michael Chanca58c3a2007-05-03 13:22:52 -07006010 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006011
6012 if (bmcr & BMCR_ANENABLE) {
Michael Chanb2fadea2008-01-21 17:07:06 -08006013 if (bnx2_5706_serdes_has_link(bp)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006014 bmcr &= ~BMCR_ANENABLE;
6015 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07006016 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan583c28e2008-01-21 19:51:35 -08006017 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08006018 }
6019 }
6020 }
6021 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
Michael Chan583c28e2008-01-21 19:51:35 -08006022 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006023 u32 phy2;
6024
6025 bnx2_write_phy(bp, 0x17, 0x0f01);
6026 bnx2_read_phy(bp, 0x15, &phy2);
6027 if (phy2 & 0x20) {
6028 u32 bmcr;
6029
Michael Chanca58c3a2007-05-03 13:22:52 -07006030 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006031 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07006032 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006033
Michael Chan583c28e2008-01-21 19:51:35 -08006034 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08006035 }
6036 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006037 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08006038
Michael Chana2724e22008-02-23 19:47:44 -08006039 if (check_link) {
Michael Chanb2fadea2008-01-21 17:07:06 -08006040 u32 val;
6041
6042 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
6043 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6044 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6045
Michael Chana2724e22008-02-23 19:47:44 -08006046 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
6047 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
6048 bnx2_5706s_force_link_dn(bp, 1);
6049 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
6050 } else
6051 bnx2_set_link(bp);
6052 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
6053 bnx2_set_link(bp);
Michael Chanb2fadea2008-01-21 17:07:06 -08006054 }
Michael Chan48b01e22006-11-19 14:08:00 -08006055 spin_unlock(&bp->phy_lock);
6056}
6057
6058static void
Michael Chanf8dd0642006-11-19 14:08:29 -08006059bnx2_5708_serdes_timer(struct bnx2 *bp)
6060{
Michael Chan583c28e2008-01-21 19:51:35 -08006061 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07006062 return;
6063
Michael Chan583c28e2008-01-21 19:51:35 -08006064 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
Michael Chanf8dd0642006-11-19 14:08:29 -08006065 bp->serdes_an_pending = 0;
6066 return;
6067 }
6068
6069 spin_lock(&bp->phy_lock);
6070 if (bp->serdes_an_pending)
6071 bp->serdes_an_pending--;
6072 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
6073 u32 bmcr;
6074
Michael Chanca58c3a2007-05-03 13:22:52 -07006075 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08006076 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07006077 bnx2_enable_forced_2g5(bp);
Michael Chan40105c02008-11-12 16:02:45 -08006078 bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08006079 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07006080 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08006081 bp->serdes_an_pending = 2;
Benjamin Liac392ab2008-09-18 16:40:49 -07006082 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006083 }
6084
6085 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006086 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006087
6088 spin_unlock(&bp->phy_lock);
6089}
6090
6091static void
Michael Chanb6016b72005-05-26 13:03:09 -07006092bnx2_timer(unsigned long data)
6093{
6094 struct bnx2 *bp = (struct bnx2 *) data;
Michael Chanb6016b72005-05-26 13:03:09 -07006095
Michael Chancd339a02005-08-25 15:35:24 -07006096 if (!netif_running(bp->dev))
6097 return;
6098
Michael Chanb6016b72005-05-26 13:03:09 -07006099 if (atomic_read(&bp->intr_sem) != 0)
6100 goto bnx2_restart_timer;
6101
Michael Chanefba0182008-12-03 00:36:15 -08006102 if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
6103 BNX2_FLAG_USING_MSI)
6104 bnx2_chk_missed_msi(bp);
6105
Michael Chandf149d72007-07-07 22:51:36 -07006106 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006107
Michael Chan2726d6e2008-01-29 21:35:05 -08006108 bp->stats_blk->stat_FwRxDrop =
6109 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
Michael Chancea94db2006-06-12 22:16:13 -07006110
Michael Chan02537b062007-06-04 21:24:07 -07006111 /* workaround occasional corrupted counters */
Michael Chan61d9e3f2009-08-21 16:20:46 +00006112 if ((bp->flags & BNX2_FLAG_BROKEN_STATS) && bp->stats_ticks)
Michael Chan02537b062007-06-04 21:24:07 -07006113 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
6114 BNX2_HC_COMMAND_STATS_NOW);
6115
Michael Chan583c28e2008-01-21 19:51:35 -08006116 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanf8dd0642006-11-19 14:08:29 -08006117 if (CHIP_NUM(bp) == CHIP_NUM_5706)
6118 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07006119 else
Michael Chanf8dd0642006-11-19 14:08:29 -08006120 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006121 }
6122
6123bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07006124 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006125}
6126
Michael Chan8e6a72c2007-05-03 13:24:48 -07006127static int
6128bnx2_request_irq(struct bnx2 *bp)
6129{
Michael Chan6d866ff2007-12-20 19:56:09 -08006130 unsigned long flags;
Michael Chanb4b36042007-12-20 19:59:30 -08006131 struct bnx2_irq *irq;
6132 int rc = 0, i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006133
David S. Millerf86e82f2008-01-21 17:15:40 -08006134 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
Michael Chan6d866ff2007-12-20 19:56:09 -08006135 flags = 0;
6136 else
6137 flags = IRQF_SHARED;
Michael Chanb4b36042007-12-20 19:59:30 -08006138
6139 for (i = 0; i < bp->irq_nvecs; i++) {
6140 irq = &bp->irq_tbl[i];
Michael Chanc76c0472007-12-20 20:01:19 -08006141 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
Michael Chanf0ea2e62008-06-19 16:41:57 -07006142 &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006143 if (rc)
6144 break;
6145 irq->requested = 1;
6146 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07006147 return rc;
6148}
6149
6150static void
Michael Chana29ba9d2010-12-31 11:03:14 -08006151__bnx2_free_irq(struct bnx2 *bp)
Michael Chan8e6a72c2007-05-03 13:24:48 -07006152{
Michael Chanb4b36042007-12-20 19:59:30 -08006153 struct bnx2_irq *irq;
6154 int i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006155
Michael Chanb4b36042007-12-20 19:59:30 -08006156 for (i = 0; i < bp->irq_nvecs; i++) {
6157 irq = &bp->irq_tbl[i];
6158 if (irq->requested)
Michael Chanf0ea2e62008-06-19 16:41:57 -07006159 free_irq(irq->vector, &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006160 irq->requested = 0;
Michael Chan6d866ff2007-12-20 19:56:09 -08006161 }
Michael Chana29ba9d2010-12-31 11:03:14 -08006162}
6163
6164static void
6165bnx2_free_irq(struct bnx2 *bp)
6166{
6167
6168 __bnx2_free_irq(bp);
David S. Millerf86e82f2008-01-21 17:15:40 -08006169 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb4b36042007-12-20 19:59:30 -08006170 pci_disable_msi(bp->pdev);
David S. Millerf86e82f2008-01-21 17:15:40 -08006171 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08006172 pci_disable_msix(bp->pdev);
6173
David S. Millerf86e82f2008-01-21 17:15:40 -08006174 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
Michael Chanb4b36042007-12-20 19:59:30 -08006175}
6176
6177static void
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006178bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
Michael Chanb4b36042007-12-20 19:59:30 -08006179{
Michael Chan379b39a2010-07-19 14:15:03 +00006180 int i, total_vecs, rc;
Michael Chan57851d82007-12-20 20:01:44 -08006181 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
Michael Chan4e1d0de2008-12-16 20:27:45 -08006182 struct net_device *dev = bp->dev;
6183 const int len = sizeof(bp->irq_tbl[0].name);
Michael Chan57851d82007-12-20 20:01:44 -08006184
Michael Chanb4b36042007-12-20 19:59:30 -08006185 bnx2_setup_msix_tbl(bp);
6186 REG_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
6187 REG_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
6188 REG_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
Michael Chan57851d82007-12-20 20:01:44 -08006189
Benjamin Lie2eb8e32010-01-08 00:51:21 -08006190 /* Need to flush the previous three writes to ensure MSI-X
6191 * is setup properly */
6192 REG_RD(bp, BNX2_PCI_MSIX_CONTROL);
6193
Michael Chan57851d82007-12-20 20:01:44 -08006194 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
6195 msix_ent[i].entry = i;
6196 msix_ent[i].vector = 0;
6197 }
6198
Michael Chan379b39a2010-07-19 14:15:03 +00006199 total_vecs = msix_vecs;
6200#ifdef BCM_CNIC
6201 total_vecs++;
6202#endif
6203 rc = -ENOSPC;
6204 while (total_vecs >= BNX2_MIN_MSIX_VEC) {
6205 rc = pci_enable_msix(bp->pdev, msix_ent, total_vecs);
6206 if (rc <= 0)
6207 break;
6208 if (rc > 0)
6209 total_vecs = rc;
6210 }
6211
Michael Chan57851d82007-12-20 20:01:44 -08006212 if (rc != 0)
6213 return;
6214
Michael Chan379b39a2010-07-19 14:15:03 +00006215 msix_vecs = total_vecs;
6216#ifdef BCM_CNIC
6217 msix_vecs--;
6218#endif
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006219 bp->irq_nvecs = msix_vecs;
David S. Millerf86e82f2008-01-21 17:15:40 -08006220 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan379b39a2010-07-19 14:15:03 +00006221 for (i = 0; i < total_vecs; i++) {
Michael Chan57851d82007-12-20 20:01:44 -08006222 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan69010312009-03-18 18:11:51 -07006223 snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
6224 bp->irq_tbl[i].handler = bnx2_msi_1shot;
6225 }
Michael Chan6d866ff2007-12-20 19:56:09 -08006226}
6227
Ben Hutchings657d92f2010-09-27 08:25:16 +00006228static int
Michael Chan6d866ff2007-12-20 19:56:09 -08006229bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
6230{
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006231 int cpus = num_online_cpus();
Benjamin Li706bf242008-07-18 17:55:11 -07006232 int msix_vecs = min(cpus + 1, RX_MAX_RINGS);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006233
Michael Chan6d866ff2007-12-20 19:56:09 -08006234 bp->irq_tbl[0].handler = bnx2_interrupt;
6235 strcpy(bp->irq_tbl[0].name, bp->dev->name);
Michael Chanb4b36042007-12-20 19:59:30 -08006236 bp->irq_nvecs = 1;
6237 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006238
Michael Chan3d5f3a72010-07-03 20:42:15 +00006239 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006240 bnx2_enable_msix(bp, msix_vecs);
Michael Chanb4b36042007-12-20 19:59:30 -08006241
David S. Millerf86e82f2008-01-21 17:15:40 -08006242 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
6243 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
Michael Chan6d866ff2007-12-20 19:56:09 -08006244 if (pci_enable_msi(bp->pdev) == 0) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006245 bp->flags |= BNX2_FLAG_USING_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08006246 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006247 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08006248 bp->irq_tbl[0].handler = bnx2_msi_1shot;
6249 } else
6250 bp->irq_tbl[0].handler = bnx2_msi;
Michael Chanb4b36042007-12-20 19:59:30 -08006251
6252 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006253 }
6254 }
Benjamin Li706bf242008-07-18 17:55:11 -07006255
6256 bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
Ben Hutchings657d92f2010-09-27 08:25:16 +00006257 netif_set_real_num_tx_queues(bp->dev, bp->num_tx_rings);
Benjamin Li706bf242008-07-18 17:55:11 -07006258
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006259 bp->num_rx_rings = bp->irq_nvecs;
Ben Hutchings657d92f2010-09-27 08:25:16 +00006260 return netif_set_real_num_rx_queues(bp->dev, bp->num_rx_rings);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006261}
6262
Michael Chanb6016b72005-05-26 13:03:09 -07006263/* Called with rtnl_lock */
6264static int
6265bnx2_open(struct net_device *dev)
6266{
Michael Chan972ec0d2006-01-23 16:12:43 -08006267 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006268 int rc;
6269
Michael Chan1b2f9222007-05-03 13:20:19 -07006270 netif_carrier_off(dev);
6271
Pavel Machek829ca9a2005-09-03 15:56:56 -07006272 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07006273 bnx2_disable_int(bp);
6274
Ben Hutchings657d92f2010-09-27 08:25:16 +00006275 rc = bnx2_setup_int_mode(bp, disable_msi);
6276 if (rc)
6277 goto open_err;
Benjamin Li4327ba42010-03-23 13:13:11 +00006278 bnx2_init_napi(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006279 bnx2_napi_enable(bp);
Michael Chan35e90102008-06-19 16:37:42 -07006280 rc = bnx2_alloc_mem(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006281 if (rc)
6282 goto open_err;
Michael Chan35e90102008-06-19 16:37:42 -07006283
Michael Chan8e6a72c2007-05-03 13:24:48 -07006284 rc = bnx2_request_irq(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006285 if (rc)
6286 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006287
Michael Chan9a120bc2008-05-16 22:17:45 -07006288 rc = bnx2_init_nic(bp, 1);
Michael Chan2739a8b2008-06-19 16:44:10 -07006289 if (rc)
6290 goto open_err;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006291
Michael Chancd339a02005-08-25 15:35:24 -07006292 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006293
6294 atomic_set(&bp->intr_sem, 0);
6295
Michael Chan354fcd72010-01-17 07:30:44 +00006296 memset(bp->temp_stats_blk, 0, sizeof(struct statistics_block));
6297
Michael Chanb6016b72005-05-26 13:03:09 -07006298 bnx2_enable_int(bp);
6299
David S. Millerf86e82f2008-01-21 17:15:40 -08006300 if (bp->flags & BNX2_FLAG_USING_MSI) {
Michael Chanb6016b72005-05-26 13:03:09 -07006301 /* Test MSI to make sure it is working
6302 * If MSI test fails, go back to INTx mode
6303 */
6304 if (bnx2_test_intr(bp) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00006305 netdev_warn(bp->dev, "No interrupt was generated using MSI, switching to INTx mode. Please report this failure to the PCI maintainer and include system chipset information.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006306
6307 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006308 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006309
Michael Chan6d866ff2007-12-20 19:56:09 -08006310 bnx2_setup_int_mode(bp, 1);
6311
Michael Chan9a120bc2008-05-16 22:17:45 -07006312 rc = bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006313
Michael Chan8e6a72c2007-05-03 13:24:48 -07006314 if (!rc)
6315 rc = bnx2_request_irq(bp);
6316
Michael Chanb6016b72005-05-26 13:03:09 -07006317 if (rc) {
Michael Chanb6016b72005-05-26 13:03:09 -07006318 del_timer_sync(&bp->timer);
Michael Chan2739a8b2008-06-19 16:44:10 -07006319 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006320 }
6321 bnx2_enable_int(bp);
6322 }
6323 }
David S. Millerf86e82f2008-01-21 17:15:40 -08006324 if (bp->flags & BNX2_FLAG_USING_MSI)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006325 netdev_info(dev, "using MSI\n");
David S. Millerf86e82f2008-01-21 17:15:40 -08006326 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006327 netdev_info(dev, "using MSIX\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006328
Benjamin Li706bf242008-07-18 17:55:11 -07006329 netif_tx_start_all_queues(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006330
6331 return 0;
Michael Chan2739a8b2008-06-19 16:44:10 -07006332
6333open_err:
6334 bnx2_napi_disable(bp);
6335 bnx2_free_skbs(bp);
6336 bnx2_free_irq(bp);
6337 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006338 bnx2_del_napi(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006339 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07006340}
6341
6342static void
David Howellsc4028952006-11-22 14:57:56 +00006343bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07006344{
David Howellsc4028952006-11-22 14:57:56 +00006345 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chancd634012011-07-15 06:53:58 +00006346 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07006347
Michael Chan51bf6bb2009-12-03 09:46:31 +00006348 rtnl_lock();
6349 if (!netif_running(bp->dev)) {
6350 rtnl_unlock();
Michael Chanafdc08b2005-08-25 15:34:29 -07006351 return;
Michael Chan51bf6bb2009-12-03 09:46:31 +00006352 }
Michael Chanafdc08b2005-08-25 15:34:29 -07006353
Michael Chan212f9932010-04-27 11:28:10 +00006354 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07006355
Michael Chancd634012011-07-15 06:53:58 +00006356 rc = bnx2_init_nic(bp, 1);
6357 if (rc) {
6358 netdev_err(bp->dev, "failed to reset NIC, closing\n");
6359 bnx2_napi_enable(bp);
6360 dev_close(bp->dev);
6361 rtnl_unlock();
6362 return;
6363 }
Michael Chanb6016b72005-05-26 13:03:09 -07006364
6365 atomic_set(&bp->intr_sem, 1);
Michael Chan212f9932010-04-27 11:28:10 +00006366 bnx2_netif_start(bp, true);
Michael Chan51bf6bb2009-12-03 09:46:31 +00006367 rtnl_unlock();
Michael Chanb6016b72005-05-26 13:03:09 -07006368}
6369
6370static void
Michael Chan20175c52009-12-03 09:46:32 +00006371bnx2_dump_state(struct bnx2 *bp)
6372{
6373 struct net_device *dev = bp->dev;
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00006374 u32 val1, val2;
Michael Chan20175c52009-12-03 09:46:32 +00006375
Michael Chan5804a8f2010-07-03 20:42:17 +00006376 pci_read_config_dword(bp->pdev, PCI_COMMAND, &val1);
6377 netdev_err(dev, "DEBUG: intr_sem[%x] PCI_CMD[%08x]\n",
6378 atomic_read(&bp->intr_sem), val1);
6379 pci_read_config_dword(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &val1);
6380 pci_read_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, &val2);
6381 netdev_err(dev, "DEBUG: PCI_PM[%08x] PCI_MISC_CFG[%08x]\n", val1, val2);
Eddie Waib98eba52010-05-17 17:32:56 -07006382 netdev_err(dev, "DEBUG: EMAC_TX_STATUS[%08x] EMAC_RX_STATUS[%08x]\n",
Joe Perches3a9c6a42010-02-17 15:01:51 +00006383 REG_RD(bp, BNX2_EMAC_TX_STATUS),
Eddie Waib98eba52010-05-17 17:32:56 -07006384 REG_RD(bp, BNX2_EMAC_RX_STATUS));
6385 netdev_err(dev, "DEBUG: RPM_MGMT_PKT_CTRL[%08x]\n",
Joe Perches3a9c6a42010-02-17 15:01:51 +00006386 REG_RD(bp, BNX2_RPM_MGMT_PKT_CTRL));
Joe Perches3a9c6a42010-02-17 15:01:51 +00006387 netdev_err(dev, "DEBUG: HC_STATS_INTERRUPT_STATUS[%08x]\n",
6388 REG_RD(bp, BNX2_HC_STATS_INTERRUPT_STATUS));
Michael Chan20175c52009-12-03 09:46:32 +00006389 if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006390 netdev_err(dev, "DEBUG: PBA[%08x]\n",
6391 REG_RD(bp, BNX2_PCI_GRC_WINDOW3_BASE));
Michael Chan20175c52009-12-03 09:46:32 +00006392}
6393
6394static void
Michael Chanb6016b72005-05-26 13:03:09 -07006395bnx2_tx_timeout(struct net_device *dev)
6396{
Michael Chan972ec0d2006-01-23 16:12:43 -08006397 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006398
Michael Chan20175c52009-12-03 09:46:32 +00006399 bnx2_dump_state(bp);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00006400 bnx2_dump_mcp_state(bp);
Michael Chan20175c52009-12-03 09:46:32 +00006401
Michael Chanb6016b72005-05-26 13:03:09 -07006402 /* This allows the netif to be shutdown gracefully before resetting */
6403 schedule_work(&bp->reset_task);
6404}
6405
Herbert Xu932ff272006-06-09 12:20:56 -07006406/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07006407 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
6408 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07006409 */
Stephen Hemminger613573252009-08-31 19:50:58 +00006410static netdev_tx_t
Michael Chanb6016b72005-05-26 13:03:09 -07006411bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
6412{
Michael Chan972ec0d2006-01-23 16:12:43 -08006413 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006414 dma_addr_t mapping;
6415 struct tx_bd *txbd;
Benjamin Li3d16af82008-10-09 12:26:41 -07006416 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07006417 u32 len, vlan_tag_flags, last_frag, mss;
6418 u16 prod, ring_prod;
6419 int i;
Benjamin Li706bf242008-07-18 17:55:11 -07006420 struct bnx2_napi *bnapi;
6421 struct bnx2_tx_ring_info *txr;
6422 struct netdev_queue *txq;
6423
6424 /* Determine which tx ring we will be placed on */
6425 i = skb_get_queue_mapping(skb);
6426 bnapi = &bp->bnx2_napi[i];
6427 txr = &bnapi->tx_ring;
6428 txq = netdev_get_tx_queue(dev, i);
Michael Chanb6016b72005-05-26 13:03:09 -07006429
Michael Chan35e90102008-06-19 16:37:42 -07006430 if (unlikely(bnx2_tx_avail(bp, txr) <
Michael Chana550c992007-12-20 19:56:59 -08006431 (skb_shinfo(skb)->nr_frags + 1))) {
Benjamin Li706bf242008-07-18 17:55:11 -07006432 netif_tx_stop_queue(txq);
Joe Perches3a9c6a42010-02-17 15:01:51 +00006433 netdev_err(dev, "BUG! Tx ring full when queue awake!\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006434
6435 return NETDEV_TX_BUSY;
6436 }
6437 len = skb_headlen(skb);
Michael Chan35e90102008-06-19 16:37:42 -07006438 prod = txr->tx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006439 ring_prod = TX_RING_IDX(prod);
6440
6441 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006442 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006443 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
6444 }
6445
Jesse Grosseab6d182010-10-20 13:56:03 +00006446 if (vlan_tx_tag_present(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07006447 vlan_tag_flags |=
6448 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
6449 }
Jesse Gross7d0fd212010-10-20 13:56:09 +00006450
Michael Chanfde82052007-05-03 17:23:35 -07006451 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chana1efb4b2008-10-09 12:24:39 -07006452 u32 tcp_opt_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006453 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07006454
Michael Chanb6016b72005-05-26 13:03:09 -07006455 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
6456
Michael Chan4666f872007-05-03 13:22:28 -07006457 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006458
Michael Chan4666f872007-05-03 13:22:28 -07006459 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
6460 u32 tcp_off = skb_transport_offset(skb) -
6461 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07006462
Michael Chan4666f872007-05-03 13:22:28 -07006463 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
6464 TX_BD_FLAGS_SW_FLAGS;
6465 if (likely(tcp_off == 0))
6466 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
6467 else {
6468 tcp_off >>= 3;
6469 vlan_tag_flags |= ((tcp_off & 0x3) <<
6470 TX_BD_FLAGS_TCP6_OFF0_SHL) |
6471 ((tcp_off & 0x10) <<
6472 TX_BD_FLAGS_TCP6_OFF4_SHL);
6473 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
6474 }
6475 } else {
Michael Chan4666f872007-05-03 13:22:28 -07006476 iph = ip_hdr(skb);
Michael Chan4666f872007-05-03 13:22:28 -07006477 if (tcp_opt_len || (iph->ihl > 5)) {
6478 vlan_tag_flags |= ((iph->ihl - 5) +
6479 (tcp_opt_len >> 2)) << 8;
6480 }
Michael Chanb6016b72005-05-26 13:03:09 -07006481 }
Michael Chan4666f872007-05-03 13:22:28 -07006482 } else
Michael Chanb6016b72005-05-26 13:03:09 -07006483 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006484
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006485 mapping = dma_map_single(&bp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
6486 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07006487 dev_kfree_skb(skb);
6488 return NETDEV_TX_OK;
6489 }
6490
Michael Chan35e90102008-06-19 16:37:42 -07006491 tx_buf = &txr->tx_buf_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006492 tx_buf->skb = skb;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006493 dma_unmap_addr_set(tx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006494
Michael Chan35e90102008-06-19 16:37:42 -07006495 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006496
6497 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6498 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6499 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6500 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
6501
6502 last_frag = skb_shinfo(skb)->nr_frags;
Eric Dumazetd62fda02009-05-12 20:48:02 +00006503 tx_buf->nr_frags = last_frag;
6504 tx_buf->is_gso = skb_is_gso(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07006505
6506 for (i = 0; i < last_frag; i++) {
6507 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6508
6509 prod = NEXT_TX_BD(prod);
6510 ring_prod = TX_RING_IDX(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006511 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006512
6513 len = frag->size;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006514 mapping = dma_map_page(&bp->pdev->dev, frag->page, frag->page_offset,
6515 len, PCI_DMA_TODEVICE);
6516 if (dma_mapping_error(&bp->pdev->dev, mapping))
Alexander Duycke95524a2009-12-02 16:47:57 +00006517 goto dma_error;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006518 dma_unmap_addr_set(&txr->tx_buf_ring[ring_prod], mapping,
Alexander Duycke95524a2009-12-02 16:47:57 +00006519 mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006520
6521 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6522 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6523 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6524 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
6525
6526 }
6527 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
6528
6529 prod = NEXT_TX_BD(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006530 txr->tx_prod_bseq += skb->len;
Michael Chanb6016b72005-05-26 13:03:09 -07006531
Michael Chan35e90102008-06-19 16:37:42 -07006532 REG_WR16(bp, txr->tx_bidx_addr, prod);
6533 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07006534
6535 mmiowb();
6536
Michael Chan35e90102008-06-19 16:37:42 -07006537 txr->tx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006538
Michael Chan35e90102008-06-19 16:37:42 -07006539 if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
Benjamin Li706bf242008-07-18 17:55:11 -07006540 netif_tx_stop_queue(txq);
Michael Chan11848b962010-07-19 14:15:04 +00006541
6542 /* netif_tx_stop_queue() must be done before checking
6543 * tx index in bnx2_tx_avail() below, because in
6544 * bnx2_tx_int(), we update tx index before checking for
6545 * netif_tx_queue_stopped().
6546 */
6547 smp_mb();
Michael Chan35e90102008-06-19 16:37:42 -07006548 if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
Benjamin Li706bf242008-07-18 17:55:11 -07006549 netif_tx_wake_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07006550 }
6551
6552 return NETDEV_TX_OK;
Alexander Duycke95524a2009-12-02 16:47:57 +00006553dma_error:
6554 /* save value of frag that failed */
6555 last_frag = i;
6556
6557 /* start back at beginning and unmap skb */
6558 prod = txr->tx_prod;
6559 ring_prod = TX_RING_IDX(prod);
6560 tx_buf = &txr->tx_buf_ring[ring_prod];
6561 tx_buf->skb = NULL;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006562 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00006563 skb_headlen(skb), PCI_DMA_TODEVICE);
6564
6565 /* unmap remaining mapped pages */
6566 for (i = 0; i < last_frag; i++) {
6567 prod = NEXT_TX_BD(prod);
6568 ring_prod = TX_RING_IDX(prod);
6569 tx_buf = &txr->tx_buf_ring[ring_prod];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006570 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00006571 skb_shinfo(skb)->frags[i].size,
6572 PCI_DMA_TODEVICE);
6573 }
6574
6575 dev_kfree_skb(skb);
6576 return NETDEV_TX_OK;
Michael Chanb6016b72005-05-26 13:03:09 -07006577}
6578
6579/* Called with rtnl_lock */
6580static int
6581bnx2_close(struct net_device *dev)
6582{
Michael Chan972ec0d2006-01-23 16:12:43 -08006583 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006584
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006585 bnx2_disable_int_sync(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006586 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006587 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07006588 bnx2_shutdown_chip(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006589 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006590 bnx2_free_skbs(bp);
6591 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006592 bnx2_del_napi(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006593 bp->link_up = 0;
6594 netif_carrier_off(bp->dev);
Pavel Machek829ca9a2005-09-03 15:56:56 -07006595 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07006596 return 0;
6597}
6598
Michael Chan354fcd72010-01-17 07:30:44 +00006599static void
6600bnx2_save_stats(struct bnx2 *bp)
6601{
6602 u32 *hw_stats = (u32 *) bp->stats_blk;
6603 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
6604 int i;
6605
6606 /* The 1st 10 counters are 64-bit counters */
6607 for (i = 0; i < 20; i += 2) {
6608 u32 hi;
6609 u64 lo;
6610
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006611 hi = temp_stats[i] + hw_stats[i];
6612 lo = (u64) temp_stats[i + 1] + (u64) hw_stats[i + 1];
Michael Chan354fcd72010-01-17 07:30:44 +00006613 if (lo > 0xffffffff)
6614 hi++;
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006615 temp_stats[i] = hi;
6616 temp_stats[i + 1] = lo & 0xffffffff;
Michael Chan354fcd72010-01-17 07:30:44 +00006617 }
6618
6619 for ( ; i < sizeof(struct statistics_block) / 4; i++)
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006620 temp_stats[i] += hw_stats[i];
Michael Chan354fcd72010-01-17 07:30:44 +00006621}
6622
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006623#define GET_64BIT_NET_STATS64(ctr) \
6624 (((u64) (ctr##_hi) << 32) + (u64) (ctr##_lo))
Michael Chanb6016b72005-05-26 13:03:09 -07006625
Michael Chana4743052010-01-17 07:30:43 +00006626#define GET_64BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006627 GET_64BIT_NET_STATS64(bp->stats_blk->ctr) + \
6628 GET_64BIT_NET_STATS64(bp->temp_stats_blk->ctr)
Michael Chanb6016b72005-05-26 13:03:09 -07006629
Michael Chana4743052010-01-17 07:30:43 +00006630#define GET_32BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006631 (unsigned long) (bp->stats_blk->ctr + \
6632 bp->temp_stats_blk->ctr)
Michael Chana4743052010-01-17 07:30:43 +00006633
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006634static struct rtnl_link_stats64 *
6635bnx2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *net_stats)
Michael Chanb6016b72005-05-26 13:03:09 -07006636{
Michael Chan972ec0d2006-01-23 16:12:43 -08006637 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006638
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006639 if (bp->stats_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07006640 return net_stats;
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006641
Michael Chanb6016b72005-05-26 13:03:09 -07006642 net_stats->rx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006643 GET_64BIT_NET_STATS(stat_IfHCInUcastPkts) +
6644 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts) +
6645 GET_64BIT_NET_STATS(stat_IfHCInBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006646
6647 net_stats->tx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006648 GET_64BIT_NET_STATS(stat_IfHCOutUcastPkts) +
6649 GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts) +
6650 GET_64BIT_NET_STATS(stat_IfHCOutBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006651
6652 net_stats->rx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006653 GET_64BIT_NET_STATS(stat_IfHCInOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006654
6655 net_stats->tx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006656 GET_64BIT_NET_STATS(stat_IfHCOutOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006657
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006658 net_stats->multicast =
Michael Chan6fdae992010-07-19 14:15:02 +00006659 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006660
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006661 net_stats->collisions =
Michael Chana4743052010-01-17 07:30:43 +00006662 GET_32BIT_NET_STATS(stat_EtherStatsCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006663
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006664 net_stats->rx_length_errors =
Michael Chana4743052010-01-17 07:30:43 +00006665 GET_32BIT_NET_STATS(stat_EtherStatsUndersizePkts) +
6666 GET_32BIT_NET_STATS(stat_EtherStatsOverrsizePkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006667
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006668 net_stats->rx_over_errors =
Michael Chana4743052010-01-17 07:30:43 +00006669 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6670 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards);
Michael Chanb6016b72005-05-26 13:03:09 -07006671
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006672 net_stats->rx_frame_errors =
Michael Chana4743052010-01-17 07:30:43 +00006673 GET_32BIT_NET_STATS(stat_Dot3StatsAlignmentErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006674
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006675 net_stats->rx_crc_errors =
Michael Chana4743052010-01-17 07:30:43 +00006676 GET_32BIT_NET_STATS(stat_Dot3StatsFCSErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006677
6678 net_stats->rx_errors = net_stats->rx_length_errors +
6679 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6680 net_stats->rx_crc_errors;
6681
6682 net_stats->tx_aborted_errors =
Michael Chana4743052010-01-17 07:30:43 +00006683 GET_32BIT_NET_STATS(stat_Dot3StatsExcessiveCollisions) +
6684 GET_32BIT_NET_STATS(stat_Dot3StatsLateCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006685
Michael Chan5b0c76a2005-11-04 08:45:49 -08006686 if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
6687 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006688 net_stats->tx_carrier_errors = 0;
6689 else {
6690 net_stats->tx_carrier_errors =
Michael Chana4743052010-01-17 07:30:43 +00006691 GET_32BIT_NET_STATS(stat_Dot3StatsCarrierSenseErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006692 }
6693
6694 net_stats->tx_errors =
Michael Chana4743052010-01-17 07:30:43 +00006695 GET_32BIT_NET_STATS(stat_emac_tx_stat_dot3statsinternalmactransmiterrors) +
Michael Chanb6016b72005-05-26 13:03:09 -07006696 net_stats->tx_aborted_errors +
6697 net_stats->tx_carrier_errors;
6698
Michael Chancea94db2006-06-12 22:16:13 -07006699 net_stats->rx_missed_errors =
Michael Chana4743052010-01-17 07:30:43 +00006700 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6701 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards) +
6702 GET_32BIT_NET_STATS(stat_FwRxDrop);
Michael Chancea94db2006-06-12 22:16:13 -07006703
Michael Chanb6016b72005-05-26 13:03:09 -07006704 return net_stats;
6705}
6706
6707/* All ethtool functions called with rtnl_lock */
6708
6709static int
6710bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6711{
Michael Chan972ec0d2006-01-23 16:12:43 -08006712 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07006713 int support_serdes = 0, support_copper = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006714
6715 cmd->supported = SUPPORTED_Autoneg;
Michael Chan583c28e2008-01-21 19:51:35 -08006716 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006717 support_serdes = 1;
6718 support_copper = 1;
6719 } else if (bp->phy_port == PORT_FIBRE)
6720 support_serdes = 1;
6721 else
6722 support_copper = 1;
6723
6724 if (support_serdes) {
Michael Chanb6016b72005-05-26 13:03:09 -07006725 cmd->supported |= SUPPORTED_1000baseT_Full |
6726 SUPPORTED_FIBRE;
Michael Chan583c28e2008-01-21 19:51:35 -08006727 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan605a9e22007-05-03 13:23:13 -07006728 cmd->supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07006729
Michael Chanb6016b72005-05-26 13:03:09 -07006730 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006731 if (support_copper) {
Michael Chanb6016b72005-05-26 13:03:09 -07006732 cmd->supported |= SUPPORTED_10baseT_Half |
6733 SUPPORTED_10baseT_Full |
6734 SUPPORTED_100baseT_Half |
6735 SUPPORTED_100baseT_Full |
6736 SUPPORTED_1000baseT_Full |
6737 SUPPORTED_TP;
6738
Michael Chanb6016b72005-05-26 13:03:09 -07006739 }
6740
Michael Chan7b6b8342007-07-07 22:50:15 -07006741 spin_lock_bh(&bp->phy_lock);
6742 cmd->port = bp->phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07006743 cmd->advertising = bp->advertising;
6744
6745 if (bp->autoneg & AUTONEG_SPEED) {
6746 cmd->autoneg = AUTONEG_ENABLE;
David Decotigny70739492011-04-27 18:32:40 +00006747 } else {
Michael Chanb6016b72005-05-26 13:03:09 -07006748 cmd->autoneg = AUTONEG_DISABLE;
6749 }
6750
6751 if (netif_carrier_ok(dev)) {
David Decotigny70739492011-04-27 18:32:40 +00006752 ethtool_cmd_speed_set(cmd, bp->line_speed);
Michael Chanb6016b72005-05-26 13:03:09 -07006753 cmd->duplex = bp->duplex;
6754 }
6755 else {
David Decotigny70739492011-04-27 18:32:40 +00006756 ethtool_cmd_speed_set(cmd, -1);
Michael Chanb6016b72005-05-26 13:03:09 -07006757 cmd->duplex = -1;
6758 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006759 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006760
6761 cmd->transceiver = XCVR_INTERNAL;
6762 cmd->phy_address = bp->phy_addr;
6763
6764 return 0;
6765}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006766
Michael Chanb6016b72005-05-26 13:03:09 -07006767static int
6768bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6769{
Michael Chan972ec0d2006-01-23 16:12:43 -08006770 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006771 u8 autoneg = bp->autoneg;
6772 u8 req_duplex = bp->req_duplex;
6773 u16 req_line_speed = bp->req_line_speed;
6774 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006775 int err = -EINVAL;
6776
6777 spin_lock_bh(&bp->phy_lock);
6778
6779 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6780 goto err_out_unlock;
6781
Michael Chan583c28e2008-01-21 19:51:35 -08006782 if (cmd->port != bp->phy_port &&
6783 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
Michael Chan7b6b8342007-07-07 22:50:15 -07006784 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006785
Michael Chand6b14482008-07-14 22:37:21 -07006786 /* If device is down, we can store the settings only if the user
6787 * is setting the currently active port.
6788 */
6789 if (!netif_running(dev) && cmd->port != bp->phy_port)
6790 goto err_out_unlock;
6791
Michael Chanb6016b72005-05-26 13:03:09 -07006792 if (cmd->autoneg == AUTONEG_ENABLE) {
6793 autoneg |= AUTONEG_SPEED;
6794
Michael Chanbeb499a2010-02-15 19:42:10 +00006795 advertising = cmd->advertising;
6796 if (cmd->port == PORT_TP) {
6797 advertising &= ETHTOOL_ALL_COPPER_SPEED;
6798 if (!advertising)
Michael Chanb6016b72005-05-26 13:03:09 -07006799 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanbeb499a2010-02-15 19:42:10 +00006800 } else {
6801 advertising &= ETHTOOL_ALL_FIBRE_SPEED;
6802 if (!advertising)
6803 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006804 }
6805 advertising |= ADVERTISED_Autoneg;
6806 }
6807 else {
David Decotigny25db0332011-04-27 18:32:39 +00006808 u32 speed = ethtool_cmd_speed(cmd);
Michael Chan7b6b8342007-07-07 22:50:15 -07006809 if (cmd->port == PORT_FIBRE) {
David Decotigny25db0332011-04-27 18:32:39 +00006810 if ((speed != SPEED_1000 &&
6811 speed != SPEED_2500) ||
Michael Chan80be4432006-11-19 14:07:28 -08006812 (cmd->duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07006813 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08006814
David Decotigny25db0332011-04-27 18:32:39 +00006815 if (speed == SPEED_2500 &&
Michael Chan583c28e2008-01-21 19:51:35 -08006816 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan7b6b8342007-07-07 22:50:15 -07006817 goto err_out_unlock;
David Decotigny25db0332011-04-27 18:32:39 +00006818 } else if (speed == SPEED_1000 || speed == SPEED_2500)
Michael Chan7b6b8342007-07-07 22:50:15 -07006819 goto err_out_unlock;
6820
Michael Chanb6016b72005-05-26 13:03:09 -07006821 autoneg &= ~AUTONEG_SPEED;
David Decotigny25db0332011-04-27 18:32:39 +00006822 req_line_speed = speed;
Michael Chanb6016b72005-05-26 13:03:09 -07006823 req_duplex = cmd->duplex;
6824 advertising = 0;
6825 }
6826
6827 bp->autoneg = autoneg;
6828 bp->advertising = advertising;
6829 bp->req_line_speed = req_line_speed;
6830 bp->req_duplex = req_duplex;
6831
Michael Chand6b14482008-07-14 22:37:21 -07006832 err = 0;
6833 /* If device is down, the new settings will be picked up when it is
6834 * brought up.
6835 */
6836 if (netif_running(dev))
6837 err = bnx2_setup_phy(bp, cmd->port);
Michael Chanb6016b72005-05-26 13:03:09 -07006838
Michael Chan7b6b8342007-07-07 22:50:15 -07006839err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07006840 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006841
Michael Chan7b6b8342007-07-07 22:50:15 -07006842 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07006843}
6844
6845static void
6846bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
6847{
Michael Chan972ec0d2006-01-23 16:12:43 -08006848 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006849
6850 strcpy(info->driver, DRV_MODULE_NAME);
6851 strcpy(info->version, DRV_MODULE_VERSION);
6852 strcpy(info->bus_info, pci_name(bp->pdev));
Michael Chan58fc2ea2007-07-07 22:52:02 -07006853 strcpy(info->fw_version, bp->fw_version);
Michael Chanb6016b72005-05-26 13:03:09 -07006854}
6855
Michael Chan244ac4f2006-03-20 17:48:46 -08006856#define BNX2_REGDUMP_LEN (32 * 1024)
6857
6858static int
6859bnx2_get_regs_len(struct net_device *dev)
6860{
6861 return BNX2_REGDUMP_LEN;
6862}
6863
6864static void
6865bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
6866{
6867 u32 *p = _p, i, offset;
6868 u8 *orig_p = _p;
6869 struct bnx2 *bp = netdev_priv(dev);
Joe Perchesb6bc7652010-12-21 02:16:08 -08006870 static const u32 reg_boundaries[] = {
6871 0x0000, 0x0098, 0x0400, 0x045c,
6872 0x0800, 0x0880, 0x0c00, 0x0c10,
6873 0x0c30, 0x0d08, 0x1000, 0x101c,
6874 0x1040, 0x1048, 0x1080, 0x10a4,
6875 0x1400, 0x1490, 0x1498, 0x14f0,
6876 0x1500, 0x155c, 0x1580, 0x15dc,
6877 0x1600, 0x1658, 0x1680, 0x16d8,
6878 0x1800, 0x1820, 0x1840, 0x1854,
6879 0x1880, 0x1894, 0x1900, 0x1984,
6880 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
6881 0x1c80, 0x1c94, 0x1d00, 0x1d84,
6882 0x2000, 0x2030, 0x23c0, 0x2400,
6883 0x2800, 0x2820, 0x2830, 0x2850,
6884 0x2b40, 0x2c10, 0x2fc0, 0x3058,
6885 0x3c00, 0x3c94, 0x4000, 0x4010,
6886 0x4080, 0x4090, 0x43c0, 0x4458,
6887 0x4c00, 0x4c18, 0x4c40, 0x4c54,
6888 0x4fc0, 0x5010, 0x53c0, 0x5444,
6889 0x5c00, 0x5c18, 0x5c80, 0x5c90,
6890 0x5fc0, 0x6000, 0x6400, 0x6428,
6891 0x6800, 0x6848, 0x684c, 0x6860,
6892 0x6888, 0x6910, 0x8000
6893 };
Michael Chan244ac4f2006-03-20 17:48:46 -08006894
6895 regs->version = 0;
6896
6897 memset(p, 0, BNX2_REGDUMP_LEN);
6898
6899 if (!netif_running(bp->dev))
6900 return;
6901
6902 i = 0;
6903 offset = reg_boundaries[0];
6904 p += offset;
6905 while (offset < BNX2_REGDUMP_LEN) {
6906 *p++ = REG_RD(bp, offset);
6907 offset += 4;
6908 if (offset == reg_boundaries[i + 1]) {
6909 offset = reg_boundaries[i + 2];
6910 p = (u32 *) (orig_p + offset);
6911 i += 2;
6912 }
6913 }
6914}
6915
Michael Chanb6016b72005-05-26 13:03:09 -07006916static void
6917bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6918{
Michael Chan972ec0d2006-01-23 16:12:43 -08006919 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006920
David S. Millerf86e82f2008-01-21 17:15:40 -08006921 if (bp->flags & BNX2_FLAG_NO_WOL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006922 wol->supported = 0;
6923 wol->wolopts = 0;
6924 }
6925 else {
6926 wol->supported = WAKE_MAGIC;
6927 if (bp->wol)
6928 wol->wolopts = WAKE_MAGIC;
6929 else
6930 wol->wolopts = 0;
6931 }
6932 memset(&wol->sopass, 0, sizeof(wol->sopass));
6933}
6934
6935static int
6936bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6937{
Michael Chan972ec0d2006-01-23 16:12:43 -08006938 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006939
6940 if (wol->wolopts & ~WAKE_MAGIC)
6941 return -EINVAL;
6942
6943 if (wol->wolopts & WAKE_MAGIC) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006944 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chanb6016b72005-05-26 13:03:09 -07006945 return -EINVAL;
6946
6947 bp->wol = 1;
6948 }
6949 else {
6950 bp->wol = 0;
6951 }
6952 return 0;
6953}
6954
6955static int
6956bnx2_nway_reset(struct net_device *dev)
6957{
Michael Chan972ec0d2006-01-23 16:12:43 -08006958 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006959 u32 bmcr;
6960
Michael Chan9f52b562008-10-09 12:21:46 -07006961 if (!netif_running(dev))
6962 return -EAGAIN;
6963
Michael Chanb6016b72005-05-26 13:03:09 -07006964 if (!(bp->autoneg & AUTONEG_SPEED)) {
6965 return -EINVAL;
6966 }
6967
Michael Chanc770a652005-08-25 15:38:39 -07006968 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006969
Michael Chan583c28e2008-01-21 19:51:35 -08006970 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006971 int rc;
6972
6973 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
6974 spin_unlock_bh(&bp->phy_lock);
6975 return rc;
6976 }
6977
Michael Chanb6016b72005-05-26 13:03:09 -07006978 /* Force a link down visible on the other side */
Michael Chan583c28e2008-01-21 19:51:35 -08006979 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanca58c3a2007-05-03 13:22:52 -07006980 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07006981 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006982
6983 msleep(20);
6984
Michael Chanc770a652005-08-25 15:38:39 -07006985 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08006986
Michael Chan40105c02008-11-12 16:02:45 -08006987 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08006988 bp->serdes_an_pending = 1;
6989 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006990 }
6991
Michael Chanca58c3a2007-05-03 13:22:52 -07006992 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07006993 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07006994 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07006995
Michael Chanc770a652005-08-25 15:38:39 -07006996 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006997
6998 return 0;
6999}
7000
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007001static u32
7002bnx2_get_link(struct net_device *dev)
7003{
7004 struct bnx2 *bp = netdev_priv(dev);
7005
7006 return bp->link_up;
7007}
7008
Michael Chanb6016b72005-05-26 13:03:09 -07007009static int
7010bnx2_get_eeprom_len(struct net_device *dev)
7011{
Michael Chan972ec0d2006-01-23 16:12:43 -08007012 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007013
Michael Chan1122db72006-01-23 16:11:42 -08007014 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07007015 return 0;
7016
Michael Chan1122db72006-01-23 16:11:42 -08007017 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007018}
7019
7020static int
7021bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7022 u8 *eebuf)
7023{
Michael Chan972ec0d2006-01-23 16:12:43 -08007024 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007025 int rc;
7026
Michael Chan9f52b562008-10-09 12:21:46 -07007027 if (!netif_running(dev))
7028 return -EAGAIN;
7029
John W. Linville1064e942005-11-10 12:58:24 -08007030 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007031
7032 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
7033
7034 return rc;
7035}
7036
7037static int
7038bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7039 u8 *eebuf)
7040{
Michael Chan972ec0d2006-01-23 16:12:43 -08007041 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007042 int rc;
7043
Michael Chan9f52b562008-10-09 12:21:46 -07007044 if (!netif_running(dev))
7045 return -EAGAIN;
7046
John W. Linville1064e942005-11-10 12:58:24 -08007047 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007048
7049 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
7050
7051 return rc;
7052}
7053
7054static int
7055bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7056{
Michael Chan972ec0d2006-01-23 16:12:43 -08007057 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007058
7059 memset(coal, 0, sizeof(struct ethtool_coalesce));
7060
7061 coal->rx_coalesce_usecs = bp->rx_ticks;
7062 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
7063 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
7064 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
7065
7066 coal->tx_coalesce_usecs = bp->tx_ticks;
7067 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
7068 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
7069 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
7070
7071 coal->stats_block_coalesce_usecs = bp->stats_ticks;
7072
7073 return 0;
7074}
7075
7076static int
7077bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7078{
Michael Chan972ec0d2006-01-23 16:12:43 -08007079 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007080
7081 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
7082 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
7083
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007084 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07007085 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
7086
7087 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
7088 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
7089
7090 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
7091 if (bp->rx_quick_cons_trip_int > 0xff)
7092 bp->rx_quick_cons_trip_int = 0xff;
7093
7094 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
7095 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
7096
7097 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
7098 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
7099
7100 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
7101 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
7102
7103 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
7104 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
7105 0xff;
7106
7107 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan61d9e3f2009-08-21 16:20:46 +00007108 if (bp->flags & BNX2_FLAG_BROKEN_STATS) {
Michael Chan02537b062007-06-04 21:24:07 -07007109 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
7110 bp->stats_ticks = USEC_PER_SEC;
7111 }
Michael Chan7ea69202007-07-16 18:27:10 -07007112 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
7113 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
7114 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07007115
7116 if (netif_running(bp->dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00007117 bnx2_netif_stop(bp, true);
Michael Chan9a120bc2008-05-16 22:17:45 -07007118 bnx2_init_nic(bp, 0);
Michael Chan212f9932010-04-27 11:28:10 +00007119 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007120 }
7121
7122 return 0;
7123}
7124
7125static void
7126bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7127{
Michael Chan972ec0d2006-01-23 16:12:43 -08007128 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007129
Michael Chan13daffa2006-03-20 17:49:20 -08007130 ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007131 ering->rx_mini_max_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08007132 ering->rx_jumbo_max_pending = MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007133
7134 ering->rx_pending = bp->rx_ring_size;
7135 ering->rx_mini_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08007136 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007137
7138 ering->tx_max_pending = MAX_TX_DESC_CNT;
7139 ering->tx_pending = bp->tx_ring_size;
7140}
7141
7142static int
Michael Chan5d5d0012007-12-12 11:17:43 -08007143bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx)
Michael Chanb6016b72005-05-26 13:03:09 -07007144{
Michael Chan13daffa2006-03-20 17:49:20 -08007145 if (netif_running(bp->dev)) {
Michael Chan354fcd72010-01-17 07:30:44 +00007146 /* Reset will erase chipset stats; save them */
7147 bnx2_save_stats(bp);
7148
Michael Chan212f9932010-04-27 11:28:10 +00007149 bnx2_netif_stop(bp, true);
Michael Chan13daffa2006-03-20 17:49:20 -08007150 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
Michael Chana29ba9d2010-12-31 11:03:14 -08007151 __bnx2_free_irq(bp);
Michael Chan13daffa2006-03-20 17:49:20 -08007152 bnx2_free_skbs(bp);
7153 bnx2_free_mem(bp);
7154 }
7155
Michael Chan5d5d0012007-12-12 11:17:43 -08007156 bnx2_set_rx_ring_size(bp, rx);
7157 bp->tx_ring_size = tx;
Michael Chanb6016b72005-05-26 13:03:09 -07007158
7159 if (netif_running(bp->dev)) {
Michael Chan13daffa2006-03-20 17:49:20 -08007160 int rc;
7161
7162 rc = bnx2_alloc_mem(bp);
Michael Chan6fefb65e2009-08-21 16:20:45 +00007163 if (!rc)
Michael Chana29ba9d2010-12-31 11:03:14 -08007164 rc = bnx2_request_irq(bp);
7165
7166 if (!rc)
Michael Chan6fefb65e2009-08-21 16:20:45 +00007167 rc = bnx2_init_nic(bp, 0);
7168
7169 if (rc) {
7170 bnx2_napi_enable(bp);
7171 dev_close(bp->dev);
Michael Chan13daffa2006-03-20 17:49:20 -08007172 return rc;
Michael Chan6fefb65e2009-08-21 16:20:45 +00007173 }
Michael Chane9f26c42010-02-15 19:42:08 +00007174#ifdef BCM_CNIC
7175 mutex_lock(&bp->cnic_lock);
7176 /* Let cnic know about the new status block. */
7177 if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD)
7178 bnx2_setup_cnic_irq_info(bp);
7179 mutex_unlock(&bp->cnic_lock);
7180#endif
Michael Chan212f9932010-04-27 11:28:10 +00007181 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007182 }
Michael Chanb6016b72005-05-26 13:03:09 -07007183 return 0;
7184}
7185
Michael Chan5d5d0012007-12-12 11:17:43 -08007186static int
7187bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7188{
7189 struct bnx2 *bp = netdev_priv(dev);
7190 int rc;
7191
7192 if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
7193 (ering->tx_pending > MAX_TX_DESC_CNT) ||
7194 (ering->tx_pending <= MAX_SKB_FRAGS)) {
7195
7196 return -EINVAL;
7197 }
7198 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending);
7199 return rc;
7200}
7201
Michael Chanb6016b72005-05-26 13:03:09 -07007202static void
7203bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7204{
Michael Chan972ec0d2006-01-23 16:12:43 -08007205 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007206
7207 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
7208 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
7209 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
7210}
7211
7212static int
7213bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7214{
Michael Chan972ec0d2006-01-23 16:12:43 -08007215 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007216
7217 bp->req_flow_ctrl = 0;
7218 if (epause->rx_pause)
7219 bp->req_flow_ctrl |= FLOW_CTRL_RX;
7220 if (epause->tx_pause)
7221 bp->req_flow_ctrl |= FLOW_CTRL_TX;
7222
7223 if (epause->autoneg) {
7224 bp->autoneg |= AUTONEG_FLOW_CTRL;
7225 }
7226 else {
7227 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
7228 }
7229
Michael Chan9f52b562008-10-09 12:21:46 -07007230 if (netif_running(dev)) {
7231 spin_lock_bh(&bp->phy_lock);
7232 bnx2_setup_phy(bp, bp->phy_port);
7233 spin_unlock_bh(&bp->phy_lock);
7234 }
Michael Chanb6016b72005-05-26 13:03:09 -07007235
7236 return 0;
7237}
7238
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007239static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007240 char string[ETH_GSTRING_LEN];
Michael Chan790dab22009-08-21 16:20:47 +00007241} bnx2_stats_str_arr[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007242 { "rx_bytes" },
7243 { "rx_error_bytes" },
7244 { "tx_bytes" },
7245 { "tx_error_bytes" },
7246 { "rx_ucast_packets" },
7247 { "rx_mcast_packets" },
7248 { "rx_bcast_packets" },
7249 { "tx_ucast_packets" },
7250 { "tx_mcast_packets" },
7251 { "tx_bcast_packets" },
7252 { "tx_mac_errors" },
7253 { "tx_carrier_errors" },
7254 { "rx_crc_errors" },
7255 { "rx_align_errors" },
7256 { "tx_single_collisions" },
7257 { "tx_multi_collisions" },
7258 { "tx_deferred" },
7259 { "tx_excess_collisions" },
7260 { "tx_late_collisions" },
7261 { "tx_total_collisions" },
7262 { "rx_fragments" },
7263 { "rx_jabbers" },
7264 { "rx_undersize_packets" },
7265 { "rx_oversize_packets" },
7266 { "rx_64_byte_packets" },
7267 { "rx_65_to_127_byte_packets" },
7268 { "rx_128_to_255_byte_packets" },
7269 { "rx_256_to_511_byte_packets" },
7270 { "rx_512_to_1023_byte_packets" },
7271 { "rx_1024_to_1522_byte_packets" },
7272 { "rx_1523_to_9022_byte_packets" },
7273 { "tx_64_byte_packets" },
7274 { "tx_65_to_127_byte_packets" },
7275 { "tx_128_to_255_byte_packets" },
7276 { "tx_256_to_511_byte_packets" },
7277 { "tx_512_to_1023_byte_packets" },
7278 { "tx_1024_to_1522_byte_packets" },
7279 { "tx_1523_to_9022_byte_packets" },
7280 { "rx_xon_frames" },
7281 { "rx_xoff_frames" },
7282 { "tx_xon_frames" },
7283 { "tx_xoff_frames" },
7284 { "rx_mac_ctrl_frames" },
7285 { "rx_filtered_packets" },
Michael Chan790dab22009-08-21 16:20:47 +00007286 { "rx_ftq_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007287 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07007288 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007289};
7290
Michael Chan790dab22009-08-21 16:20:47 +00007291#define BNX2_NUM_STATS (sizeof(bnx2_stats_str_arr)/\
7292 sizeof(bnx2_stats_str_arr[0]))
7293
Michael Chanb6016b72005-05-26 13:03:09 -07007294#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
7295
Arjan van de Venf71e1302006-03-03 21:33:57 -05007296static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007297 STATS_OFFSET32(stat_IfHCInOctets_hi),
7298 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
7299 STATS_OFFSET32(stat_IfHCOutOctets_hi),
7300 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
7301 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
7302 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
7303 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
7304 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
7305 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
7306 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
7307 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007308 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
7309 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
7310 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
7311 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
7312 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
7313 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
7314 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
7315 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
7316 STATS_OFFSET32(stat_EtherStatsCollisions),
7317 STATS_OFFSET32(stat_EtherStatsFragments),
7318 STATS_OFFSET32(stat_EtherStatsJabbers),
7319 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
7320 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
7321 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
7322 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
7323 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
7324 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
7325 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
7326 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
7327 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
7328 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
7329 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
7330 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
7331 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
7332 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
7333 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
7334 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
7335 STATS_OFFSET32(stat_XonPauseFramesReceived),
7336 STATS_OFFSET32(stat_XoffPauseFramesReceived),
7337 STATS_OFFSET32(stat_OutXonSent),
7338 STATS_OFFSET32(stat_OutXoffSent),
7339 STATS_OFFSET32(stat_MacControlFramesReceived),
7340 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
Michael Chan790dab22009-08-21 16:20:47 +00007341 STATS_OFFSET32(stat_IfInFTQDiscards),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007342 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07007343 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07007344};
7345
7346/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
7347 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007348 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007349static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007350 8,0,8,8,8,8,8,8,8,8,
7351 4,0,4,4,4,4,4,4,4,4,
7352 4,4,4,4,4,4,4,4,4,4,
7353 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007354 4,4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07007355};
7356
Michael Chan5b0c76a2005-11-04 08:45:49 -08007357static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
7358 8,0,8,8,8,8,8,8,8,8,
7359 4,4,4,4,4,4,4,4,4,4,
7360 4,4,4,4,4,4,4,4,4,4,
7361 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007362 4,4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08007363};
7364
Michael Chanb6016b72005-05-26 13:03:09 -07007365#define BNX2_NUM_TESTS 6
7366
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007367static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007368 char string[ETH_GSTRING_LEN];
7369} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
7370 { "register_test (offline)" },
7371 { "memory_test (offline)" },
7372 { "loopback_test (offline)" },
7373 { "nvram_test (online)" },
7374 { "interrupt_test (online)" },
7375 { "link_test (online)" },
7376};
7377
7378static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007379bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07007380{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007381 switch (sset) {
7382 case ETH_SS_TEST:
7383 return BNX2_NUM_TESTS;
7384 case ETH_SS_STATS:
7385 return BNX2_NUM_STATS;
7386 default:
7387 return -EOPNOTSUPP;
7388 }
Michael Chanb6016b72005-05-26 13:03:09 -07007389}
7390
7391static void
7392bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
7393{
Michael Chan972ec0d2006-01-23 16:12:43 -08007394 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007395
Michael Chan9f52b562008-10-09 12:21:46 -07007396 bnx2_set_power_state(bp, PCI_D0);
7397
Michael Chanb6016b72005-05-26 13:03:09 -07007398 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
7399 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08007400 int i;
7401
Michael Chan212f9932010-04-27 11:28:10 +00007402 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007403 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
7404 bnx2_free_skbs(bp);
7405
7406 if (bnx2_test_registers(bp) != 0) {
7407 buf[0] = 1;
7408 etest->flags |= ETH_TEST_FL_FAILED;
7409 }
7410 if (bnx2_test_memory(bp) != 0) {
7411 buf[1] = 1;
7412 etest->flags |= ETH_TEST_FL_FAILED;
7413 }
Michael Chanbc5a0692006-01-23 16:13:22 -08007414 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07007415 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07007416
Michael Chan9f52b562008-10-09 12:21:46 -07007417 if (!netif_running(bp->dev))
7418 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007419 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07007420 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00007421 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007422 }
7423
7424 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08007425 for (i = 0; i < 7; i++) {
7426 if (bp->link_up)
7427 break;
7428 msleep_interruptible(1000);
7429 }
Michael Chanb6016b72005-05-26 13:03:09 -07007430 }
7431
7432 if (bnx2_test_nvram(bp) != 0) {
7433 buf[3] = 1;
7434 etest->flags |= ETH_TEST_FL_FAILED;
7435 }
7436 if (bnx2_test_intr(bp) != 0) {
7437 buf[4] = 1;
7438 etest->flags |= ETH_TEST_FL_FAILED;
7439 }
7440
7441 if (bnx2_test_link(bp) != 0) {
7442 buf[5] = 1;
7443 etest->flags |= ETH_TEST_FL_FAILED;
7444
7445 }
Michael Chan9f52b562008-10-09 12:21:46 -07007446 if (!netif_running(bp->dev))
7447 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07007448}
7449
7450static void
7451bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
7452{
7453 switch (stringset) {
7454 case ETH_SS_STATS:
7455 memcpy(buf, bnx2_stats_str_arr,
7456 sizeof(bnx2_stats_str_arr));
7457 break;
7458 case ETH_SS_TEST:
7459 memcpy(buf, bnx2_tests_str_arr,
7460 sizeof(bnx2_tests_str_arr));
7461 break;
7462 }
7463}
7464
Michael Chanb6016b72005-05-26 13:03:09 -07007465static void
7466bnx2_get_ethtool_stats(struct net_device *dev,
7467 struct ethtool_stats *stats, u64 *buf)
7468{
Michael Chan972ec0d2006-01-23 16:12:43 -08007469 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007470 int i;
7471 u32 *hw_stats = (u32 *) bp->stats_blk;
Michael Chan354fcd72010-01-17 07:30:44 +00007472 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007473 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007474
7475 if (hw_stats == NULL) {
7476 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
7477 return;
7478 }
7479
Michael Chan5b0c76a2005-11-04 08:45:49 -08007480 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
7481 (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
7482 (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
7483 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07007484 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007485 else
7486 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07007487
7488 for (i = 0; i < BNX2_NUM_STATS; i++) {
Michael Chan354fcd72010-01-17 07:30:44 +00007489 unsigned long offset;
7490
Michael Chanb6016b72005-05-26 13:03:09 -07007491 if (stats_len_arr[i] == 0) {
7492 /* skip this counter */
7493 buf[i] = 0;
7494 continue;
7495 }
Michael Chan354fcd72010-01-17 07:30:44 +00007496
7497 offset = bnx2_stats_offset_arr[i];
Michael Chanb6016b72005-05-26 13:03:09 -07007498 if (stats_len_arr[i] == 4) {
7499 /* 4-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007500 buf[i] = (u64) *(hw_stats + offset) +
7501 *(temp_stats + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07007502 continue;
7503 }
7504 /* 8-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007505 buf[i] = (((u64) *(hw_stats + offset)) << 32) +
7506 *(hw_stats + offset + 1) +
7507 (((u64) *(temp_stats + offset)) << 32) +
7508 *(temp_stats + offset + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007509 }
7510}
7511
7512static int
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007513bnx2_set_phys_id(struct net_device *dev, enum ethtool_phys_id_state state)
Michael Chanb6016b72005-05-26 13:03:09 -07007514{
Michael Chan972ec0d2006-01-23 16:12:43 -08007515 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007516
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007517 switch (state) {
7518 case ETHTOOL_ID_ACTIVE:
7519 bnx2_set_power_state(bp, PCI_D0);
Michael Chan9f52b562008-10-09 12:21:46 -07007520
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007521 bp->leds_save = REG_RD(bp, BNX2_MISC_CFG);
7522 REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
Allan, Bruce Wfce55922011-04-13 13:09:10 +00007523 return 1; /* cycle on/off once per second */
Michael Chanb6016b72005-05-26 13:03:09 -07007524
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007525 case ETHTOOL_ID_ON:
7526 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
7527 BNX2_EMAC_LED_1000MB_OVERRIDE |
7528 BNX2_EMAC_LED_100MB_OVERRIDE |
7529 BNX2_EMAC_LED_10MB_OVERRIDE |
7530 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
7531 BNX2_EMAC_LED_TRAFFIC);
7532 break;
Michael Chanb6016b72005-05-26 13:03:09 -07007533
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007534 case ETHTOOL_ID_OFF:
7535 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
7536 break;
7537
7538 case ETHTOOL_ID_INACTIVE:
7539 REG_WR(bp, BNX2_EMAC_LED, 0);
7540 REG_WR(bp, BNX2_MISC_CFG, bp->leds_save);
7541
7542 if (!netif_running(dev))
7543 bnx2_set_power_state(bp, PCI_D3hot);
7544 break;
Michael Chanb6016b72005-05-26 13:03:09 -07007545 }
Michael Chan9f52b562008-10-09 12:21:46 -07007546
Michael Chanb6016b72005-05-26 13:03:09 -07007547 return 0;
7548}
7549
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007550static u32
7551bnx2_fix_features(struct net_device *dev, u32 features)
Michael Chan4666f872007-05-03 13:22:28 -07007552{
7553 struct bnx2 *bp = netdev_priv(dev);
7554
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007555 if (!(bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
7556 features |= NETIF_F_HW_VLAN_RX;
7557
7558 return features;
Michael Chan4666f872007-05-03 13:22:28 -07007559}
7560
Michael Chanfdc85412010-07-03 20:42:16 +00007561static int
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007562bnx2_set_features(struct net_device *dev, u32 features)
Michael Chanfdc85412010-07-03 20:42:16 +00007563{
Jesse Gross7d0fd212010-10-20 13:56:09 +00007564 struct bnx2 *bp = netdev_priv(dev);
Jesse Gross7d0fd212010-10-20 13:56:09 +00007565
Michael Chan7c810472011-01-24 12:59:02 +00007566 /* TSO with VLAN tag won't work with current firmware */
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007567 if (features & NETIF_F_HW_VLAN_TX)
7568 dev->vlan_features |= (dev->hw_features & NETIF_F_ALL_TSO);
7569 else
7570 dev->vlan_features &= ~NETIF_F_ALL_TSO;
Michael Chan7c810472011-01-24 12:59:02 +00007571
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007572 if ((!!(features & NETIF_F_HW_VLAN_RX) !=
Jesse Gross7d0fd212010-10-20 13:56:09 +00007573 !!(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) &&
7574 netif_running(dev)) {
7575 bnx2_netif_stop(bp, false);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007576 dev->features = features;
Jesse Gross7d0fd212010-10-20 13:56:09 +00007577 bnx2_set_rx_mode(dev);
7578 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
7579 bnx2_netif_start(bp, false);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007580 return 1;
Jesse Gross7d0fd212010-10-20 13:56:09 +00007581 }
7582
7583 return 0;
Michael Chanfdc85412010-07-03 20:42:16 +00007584}
7585
Jeff Garzik7282d492006-09-13 14:30:00 -04007586static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07007587 .get_settings = bnx2_get_settings,
7588 .set_settings = bnx2_set_settings,
7589 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08007590 .get_regs_len = bnx2_get_regs_len,
7591 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07007592 .get_wol = bnx2_get_wol,
7593 .set_wol = bnx2_set_wol,
7594 .nway_reset = bnx2_nway_reset,
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007595 .get_link = bnx2_get_link,
Michael Chanb6016b72005-05-26 13:03:09 -07007596 .get_eeprom_len = bnx2_get_eeprom_len,
7597 .get_eeprom = bnx2_get_eeprom,
7598 .set_eeprom = bnx2_set_eeprom,
7599 .get_coalesce = bnx2_get_coalesce,
7600 .set_coalesce = bnx2_set_coalesce,
7601 .get_ringparam = bnx2_get_ringparam,
7602 .set_ringparam = bnx2_set_ringparam,
7603 .get_pauseparam = bnx2_get_pauseparam,
7604 .set_pauseparam = bnx2_set_pauseparam,
Michael Chanb6016b72005-05-26 13:03:09 -07007605 .self_test = bnx2_self_test,
7606 .get_strings = bnx2_get_strings,
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007607 .set_phys_id = bnx2_set_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07007608 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007609 .get_sset_count = bnx2_get_sset_count,
Michael Chanb6016b72005-05-26 13:03:09 -07007610};
7611
7612/* Called with rtnl_lock */
7613static int
7614bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7615{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007616 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08007617 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007618 int err;
7619
7620 switch(cmd) {
7621 case SIOCGMIIPHY:
7622 data->phy_id = bp->phy_addr;
7623
7624 /* fallthru */
7625 case SIOCGMIIREG: {
7626 u32 mii_regval;
7627
Michael Chan583c28e2008-01-21 19:51:35 -08007628 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007629 return -EOPNOTSUPP;
7630
Michael Chandad3e452007-05-03 13:18:03 -07007631 if (!netif_running(dev))
7632 return -EAGAIN;
7633
Michael Chanc770a652005-08-25 15:38:39 -07007634 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007635 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07007636 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007637
7638 data->val_out = mii_regval;
7639
7640 return err;
7641 }
7642
7643 case SIOCSMIIREG:
Michael Chan583c28e2008-01-21 19:51:35 -08007644 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007645 return -EOPNOTSUPP;
7646
Michael Chandad3e452007-05-03 13:18:03 -07007647 if (!netif_running(dev))
7648 return -EAGAIN;
7649
Michael Chanc770a652005-08-25 15:38:39 -07007650 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007651 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07007652 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007653
7654 return err;
7655
7656 default:
7657 /* do nothing */
7658 break;
7659 }
7660 return -EOPNOTSUPP;
7661}
7662
7663/* Called with rtnl_lock */
7664static int
7665bnx2_change_mac_addr(struct net_device *dev, void *p)
7666{
7667 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08007668 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007669
Michael Chan73eef4c2005-08-25 15:39:15 -07007670 if (!is_valid_ether_addr(addr->sa_data))
7671 return -EINVAL;
7672
Michael Chanb6016b72005-05-26 13:03:09 -07007673 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7674 if (netif_running(dev))
Benjamin Li5fcaed02008-07-14 22:39:52 -07007675 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07007676
7677 return 0;
7678}
7679
7680/* Called with rtnl_lock */
7681static int
7682bnx2_change_mtu(struct net_device *dev, int new_mtu)
7683{
Michael Chan972ec0d2006-01-23 16:12:43 -08007684 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007685
7686 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
7687 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
7688 return -EINVAL;
7689
7690 dev->mtu = new_mtu;
Eric Dumazet807540b2010-09-23 05:40:09 +00007691 return bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size);
Michael Chanb6016b72005-05-26 13:03:09 -07007692}
7693
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00007694#ifdef CONFIG_NET_POLL_CONTROLLER
Michael Chanb6016b72005-05-26 13:03:09 -07007695static void
7696poll_bnx2(struct net_device *dev)
7697{
Michael Chan972ec0d2006-01-23 16:12:43 -08007698 struct bnx2 *bp = netdev_priv(dev);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007699 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07007700
Neil Hormanb2af2c12008-11-12 16:23:44 -08007701 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan1bf1e342010-03-23 13:13:12 +00007702 struct bnx2_irq *irq = &bp->irq_tbl[i];
7703
7704 disable_irq(irq->vector);
7705 irq->handler(irq->vector, &bp->bnx2_napi[i]);
7706 enable_irq(irq->vector);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007707 }
Michael Chanb6016b72005-05-26 13:03:09 -07007708}
7709#endif
7710
Michael Chan253c8b72007-01-08 19:56:01 -08007711static void __devinit
7712bnx2_get_5709_media(struct bnx2 *bp)
7713{
7714 u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
7715 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7716 u32 strap;
7717
7718 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7719 return;
7720 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
Michael Chan583c28e2008-01-21 19:51:35 -08007721 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007722 return;
7723 }
7724
7725 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7726 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7727 else
7728 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7729
7730 if (PCI_FUNC(bp->pdev->devfn) == 0) {
7731 switch (strap) {
7732 case 0x4:
7733 case 0x5:
7734 case 0x6:
Michael Chan583c28e2008-01-21 19:51:35 -08007735 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007736 return;
7737 }
7738 } else {
7739 switch (strap) {
7740 case 0x1:
7741 case 0x2:
7742 case 0x4:
Michael Chan583c28e2008-01-21 19:51:35 -08007743 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007744 return;
7745 }
7746 }
7747}
7748
Michael Chan883e5152007-05-03 13:25:11 -07007749static void __devinit
7750bnx2_get_pci_speed(struct bnx2 *bp)
7751{
7752 u32 reg;
7753
7754 reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
7755 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7756 u32 clkreg;
7757
David S. Millerf86e82f2008-01-21 17:15:40 -08007758 bp->flags |= BNX2_FLAG_PCIX;
Michael Chan883e5152007-05-03 13:25:11 -07007759
7760 clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
7761
7762 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7763 switch (clkreg) {
7764 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7765 bp->bus_speed_mhz = 133;
7766 break;
7767
7768 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7769 bp->bus_speed_mhz = 100;
7770 break;
7771
7772 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7773 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7774 bp->bus_speed_mhz = 66;
7775 break;
7776
7777 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7778 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7779 bp->bus_speed_mhz = 50;
7780 break;
7781
7782 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7783 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7784 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7785 bp->bus_speed_mhz = 33;
7786 break;
7787 }
7788 }
7789 else {
7790 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
7791 bp->bus_speed_mhz = 66;
7792 else
7793 bp->bus_speed_mhz = 33;
7794 }
7795
7796 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
David S. Millerf86e82f2008-01-21 17:15:40 -08007797 bp->flags |= BNX2_FLAG_PCI_32BIT;
Michael Chan883e5152007-05-03 13:25:11 -07007798
7799}
7800
Michael Chan76d99062009-12-03 09:46:34 +00007801static void __devinit
7802bnx2_read_vpd_fw_ver(struct bnx2 *bp)
7803{
Matt Carlsondf25bc32010-02-26 14:04:44 +00007804 int rc, i, j;
Michael Chan76d99062009-12-03 09:46:34 +00007805 u8 *data;
Matt Carlsondf25bc32010-02-26 14:04:44 +00007806 unsigned int block_end, rosize, len;
Michael Chan76d99062009-12-03 09:46:34 +00007807
Michael Chan012093f2009-12-03 15:58:00 -08007808#define BNX2_VPD_NVRAM_OFFSET 0x300
7809#define BNX2_VPD_LEN 128
Michael Chan76d99062009-12-03 09:46:34 +00007810#define BNX2_MAX_VER_SLEN 30
7811
7812 data = kmalloc(256, GFP_KERNEL);
7813 if (!data)
7814 return;
7815
Michael Chan012093f2009-12-03 15:58:00 -08007816 rc = bnx2_nvram_read(bp, BNX2_VPD_NVRAM_OFFSET, data + BNX2_VPD_LEN,
7817 BNX2_VPD_LEN);
Michael Chan76d99062009-12-03 09:46:34 +00007818 if (rc)
7819 goto vpd_done;
7820
Michael Chan012093f2009-12-03 15:58:00 -08007821 for (i = 0; i < BNX2_VPD_LEN; i += 4) {
7822 data[i] = data[i + BNX2_VPD_LEN + 3];
7823 data[i + 1] = data[i + BNX2_VPD_LEN + 2];
7824 data[i + 2] = data[i + BNX2_VPD_LEN + 1];
7825 data[i + 3] = data[i + BNX2_VPD_LEN];
Michael Chan76d99062009-12-03 09:46:34 +00007826 }
7827
Matt Carlsondf25bc32010-02-26 14:04:44 +00007828 i = pci_vpd_find_tag(data, 0, BNX2_VPD_LEN, PCI_VPD_LRDT_RO_DATA);
7829 if (i < 0)
Michael Chan76d99062009-12-03 09:46:34 +00007830 goto vpd_done;
Matt Carlsondf25bc32010-02-26 14:04:44 +00007831
7832 rosize = pci_vpd_lrdt_size(&data[i]);
7833 i += PCI_VPD_LRDT_TAG_SIZE;
7834 block_end = i + rosize;
7835
7836 if (block_end > BNX2_VPD_LEN)
7837 goto vpd_done;
7838
7839 j = pci_vpd_find_info_keyword(data, i, rosize,
7840 PCI_VPD_RO_KEYWORD_MFR_ID);
7841 if (j < 0)
7842 goto vpd_done;
7843
7844 len = pci_vpd_info_field_size(&data[j]);
7845
7846 j += PCI_VPD_INFO_FLD_HDR_SIZE;
7847 if (j + len > block_end || len != 4 ||
7848 memcmp(&data[j], "1028", 4))
7849 goto vpd_done;
7850
7851 j = pci_vpd_find_info_keyword(data, i, rosize,
7852 PCI_VPD_RO_KEYWORD_VENDOR0);
7853 if (j < 0)
7854 goto vpd_done;
7855
7856 len = pci_vpd_info_field_size(&data[j]);
7857
7858 j += PCI_VPD_INFO_FLD_HDR_SIZE;
7859 if (j + len > block_end || len > BNX2_MAX_VER_SLEN)
7860 goto vpd_done;
7861
7862 memcpy(bp->fw_version, &data[j], len);
7863 bp->fw_version[len] = ' ';
Michael Chan76d99062009-12-03 09:46:34 +00007864
7865vpd_done:
7866 kfree(data);
7867}
7868
Michael Chanb6016b72005-05-26 13:03:09 -07007869static int __devinit
7870bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
7871{
7872 struct bnx2 *bp;
7873 unsigned long mem_len;
Michael Chan58fc2ea2007-07-07 22:52:02 -07007874 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07007875 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07007876 u64 dma_mask, persist_dma_mask;
John Feeneycd709aa2010-08-22 17:45:53 +00007877 int err;
Michael Chanb6016b72005-05-26 13:03:09 -07007878
Michael Chanb6016b72005-05-26 13:03:09 -07007879 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007880 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007881
7882 bp->flags = 0;
7883 bp->phy_flags = 0;
7884
Michael Chan354fcd72010-01-17 07:30:44 +00007885 bp->temp_stats_blk =
7886 kzalloc(sizeof(struct statistics_block), GFP_KERNEL);
7887
7888 if (bp->temp_stats_blk == NULL) {
7889 rc = -ENOMEM;
7890 goto err_out;
7891 }
7892
Michael Chanb6016b72005-05-26 13:03:09 -07007893 /* enable device (incl. PCI PM wakeup), and bus-mastering */
7894 rc = pci_enable_device(pdev);
7895 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007896 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007897 goto err_out;
7898 }
7899
7900 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007901 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007902 "Cannot find PCI device base address, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007903 rc = -ENODEV;
7904 goto err_out_disable;
7905 }
7906
7907 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
7908 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007909 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007910 goto err_out_disable;
7911 }
7912
7913 pci_set_master(pdev);
7914
7915 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
7916 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007917 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007918 "Cannot find power management capability, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007919 rc = -EIO;
7920 goto err_out_release;
7921 }
7922
Michael Chanb6016b72005-05-26 13:03:09 -07007923 bp->dev = dev;
7924 bp->pdev = pdev;
7925
7926 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07007927 spin_lock_init(&bp->indirect_lock);
Michael Chanc5a88952009-08-14 15:49:45 +00007928#ifdef BCM_CNIC
7929 mutex_init(&bp->cnic_lock);
7930#endif
David Howellsc4028952006-11-22 14:57:56 +00007931 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07007932
7933 dev->base_addr = dev->mem_start = pci_resource_start(pdev, 0);
Michael Chan4edd4732009-06-08 18:14:42 -07007934 mem_len = MB_GET_CID_ADDR(TX_TSS_CID + TX_MAX_TSS_RINGS + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007935 dev->mem_end = dev->mem_start + mem_len;
7936 dev->irq = pdev->irq;
7937
7938 bp->regview = ioremap_nocache(dev->base_addr, mem_len);
7939
7940 if (!bp->regview) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007941 dev_err(&pdev->dev, "Cannot map register space, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007942 rc = -ENOMEM;
7943 goto err_out_release;
7944 }
7945
Michael Chanbe7ff1a2010-11-24 13:48:55 +00007946 bnx2_set_power_state(bp, PCI_D0);
7947
Michael Chanb6016b72005-05-26 13:03:09 -07007948 /* Configure byte swap and enable write to the reg_window registers.
7949 * Rely on CPU to do target byte swapping on big endian systems
7950 * The chip's target access swapping will not swap all accesses
7951 */
Michael Chanbe7ff1a2010-11-24 13:48:55 +00007952 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG,
7953 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
7954 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
Michael Chanb6016b72005-05-26 13:03:09 -07007955
7956 bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
7957
Michael Chan883e5152007-05-03 13:25:11 -07007958 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
Jon Masone82760e2011-06-27 07:44:43 +00007959 if (!pci_is_pcie(pdev)) {
7960 dev_err(&pdev->dev, "Not PCIE, aborting\n");
Michael Chan883e5152007-05-03 13:25:11 -07007961 rc = -EIO;
7962 goto err_out_unmap;
7963 }
David S. Millerf86e82f2008-01-21 17:15:40 -08007964 bp->flags |= BNX2_FLAG_PCIE;
Michael Chan2dd201d2008-01-21 17:06:09 -08007965 if (CHIP_REV(bp) == CHIP_REV_Ax)
David S. Millerf86e82f2008-01-21 17:15:40 -08007966 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
Michael Chanc239f272010-10-11 16:12:28 -07007967
7968 /* AER (Advanced Error Reporting) hooks */
7969 err = pci_enable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00007970 if (!err)
7971 bp->flags |= BNX2_FLAG_AER_ENABLED;
Michael Chanc239f272010-10-11 16:12:28 -07007972
Michael Chan883e5152007-05-03 13:25:11 -07007973 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08007974 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
7975 if (bp->pcix_cap == 0) {
7976 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007977 "Cannot find PCIX capability, aborting\n");
Michael Chan59b47d82006-11-19 14:10:45 -08007978 rc = -EIO;
7979 goto err_out_unmap;
7980 }
Michael Chan61d9e3f2009-08-21 16:20:46 +00007981 bp->flags |= BNX2_FLAG_BROKEN_STATS;
Michael Chan59b47d82006-11-19 14:10:45 -08007982 }
7983
Michael Chanb4b36042007-12-20 19:59:30 -08007984 if (CHIP_NUM(bp) == CHIP_NUM_5709 && CHIP_REV(bp) != CHIP_REV_Ax) {
7985 if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
David S. Millerf86e82f2008-01-21 17:15:40 -08007986 bp->flags |= BNX2_FLAG_MSIX_CAP;
Michael Chanb4b36042007-12-20 19:59:30 -08007987 }
7988
Michael Chan8e6a72c2007-05-03 13:24:48 -07007989 if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
7990 if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
David S. Millerf86e82f2008-01-21 17:15:40 -08007991 bp->flags |= BNX2_FLAG_MSI_CAP;
Michael Chan8e6a72c2007-05-03 13:24:48 -07007992 }
7993
Michael Chan40453c82007-05-03 13:19:18 -07007994 /* 5708 cannot support DMA addresses > 40-bit. */
7995 if (CHIP_NUM(bp) == CHIP_NUM_5708)
Yang Hongyang50cf1562009-04-06 19:01:14 -07007996 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan40453c82007-05-03 13:19:18 -07007997 else
Yang Hongyang6a355282009-04-06 19:01:13 -07007998 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan40453c82007-05-03 13:19:18 -07007999
8000 /* Configure DMA attributes. */
8001 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
8002 dev->features |= NETIF_F_HIGHDMA;
8003 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
8004 if (rc) {
8005 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008006 "pci_set_consistent_dma_mask failed, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07008007 goto err_out_unmap;
8008 }
Yang Hongyang284901a2009-04-06 19:01:15 -07008009 } else if ((rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008010 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07008011 goto err_out_unmap;
8012 }
8013
David S. Millerf86e82f2008-01-21 17:15:40 -08008014 if (!(bp->flags & BNX2_FLAG_PCIE))
Michael Chan883e5152007-05-03 13:25:11 -07008015 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008016
8017 /* 5706A0 may falsely detect SERR and PERR. */
8018 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
8019 reg = REG_RD(bp, PCI_COMMAND);
8020 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
8021 REG_WR(bp, PCI_COMMAND, reg);
8022 }
8023 else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08008024 !(bp->flags & BNX2_FLAG_PCIX)) {
Michael Chanb6016b72005-05-26 13:03:09 -07008025
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008026 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008027 "5706 A1 can only be used in a PCIX bus, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008028 goto err_out_unmap;
8029 }
8030
8031 bnx2_init_nvram(bp);
8032
Michael Chan2726d6e2008-01-29 21:35:05 -08008033 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
Michael Chane3648b32005-11-04 08:51:21 -08008034
8035 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08008036 BNX2_SHM_HDR_SIGNATURE_SIG) {
8037 u32 off = PCI_FUNC(pdev->devfn) << 2;
8038
Michael Chan2726d6e2008-01-29 21:35:05 -08008039 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
Michael Chan24cb2302007-01-25 15:49:56 -08008040 } else
Michael Chane3648b32005-11-04 08:51:21 -08008041 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
8042
Michael Chanb6016b72005-05-26 13:03:09 -07008043 /* Get the permanent MAC address. First we need to make sure the
8044 * firmware is actually running.
8045 */
Michael Chan2726d6e2008-01-29 21:35:05 -08008046 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07008047
8048 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
8049 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008050 dev_err(&pdev->dev, "Firmware not running, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008051 rc = -ENODEV;
8052 goto err_out_unmap;
8053 }
8054
Michael Chan76d99062009-12-03 09:46:34 +00008055 bnx2_read_vpd_fw_ver(bp);
8056
8057 j = strlen(bp->fw_version);
Michael Chan2726d6e2008-01-29 21:35:05 -08008058 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
Michael Chan76d99062009-12-03 09:46:34 +00008059 for (i = 0; i < 3 && j < 24; i++) {
Michael Chan58fc2ea2007-07-07 22:52:02 -07008060 u8 num, k, skip0;
8061
Michael Chan76d99062009-12-03 09:46:34 +00008062 if (i == 0) {
8063 bp->fw_version[j++] = 'b';
8064 bp->fw_version[j++] = 'c';
8065 bp->fw_version[j++] = ' ';
8066 }
Michael Chan58fc2ea2007-07-07 22:52:02 -07008067 num = (u8) (reg >> (24 - (i * 8)));
8068 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
8069 if (num >= k || !skip0 || k == 1) {
8070 bp->fw_version[j++] = (num / k) + '0';
8071 skip0 = 0;
8072 }
8073 }
8074 if (i != 2)
8075 bp->fw_version[j++] = '.';
8076 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008077 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
Michael Chan846f5c62007-10-10 16:16:51 -07008078 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
8079 bp->wol = 1;
8080
8081 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008082 bp->flags |= BNX2_FLAG_ASF_ENABLE;
Michael Chanc2d3db82007-07-16 18:26:43 -07008083
8084 for (i = 0; i < 30; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008085 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chanc2d3db82007-07-16 18:26:43 -07008086 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
8087 break;
8088 msleep(10);
8089 }
8090 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008091 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008092 reg &= BNX2_CONDITION_MFW_RUN_MASK;
8093 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
8094 reg != BNX2_CONDITION_MFW_RUN_NONE) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008095 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008096
Michael Chan76d99062009-12-03 09:46:34 +00008097 if (j < 32)
8098 bp->fw_version[j++] = ' ';
8099 for (i = 0; i < 3 && j < 28; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008100 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
Michael Chan3aeb7d22011-07-20 14:55:25 +00008101 reg = be32_to_cpu(reg);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008102 memcpy(&bp->fw_version[j], &reg, 4);
8103 j += 4;
8104 }
8105 }
Michael Chanb6016b72005-05-26 13:03:09 -07008106
Michael Chan2726d6e2008-01-29 21:35:05 -08008107 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07008108 bp->mac_addr[0] = (u8) (reg >> 8);
8109 bp->mac_addr[1] = (u8) reg;
8110
Michael Chan2726d6e2008-01-29 21:35:05 -08008111 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07008112 bp->mac_addr[2] = (u8) (reg >> 24);
8113 bp->mac_addr[3] = (u8) (reg >> 16);
8114 bp->mac_addr[4] = (u8) (reg >> 8);
8115 bp->mac_addr[5] = (u8) reg;
8116
8117 bp->tx_ring_size = MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07008118 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07008119
Michael Chancf7474a2009-08-21 16:20:48 +00008120 bp->tx_quick_cons_trip_int = 2;
Michael Chanb6016b72005-05-26 13:03:09 -07008121 bp->tx_quick_cons_trip = 20;
Michael Chancf7474a2009-08-21 16:20:48 +00008122 bp->tx_ticks_int = 18;
Michael Chanb6016b72005-05-26 13:03:09 -07008123 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008124
Michael Chancf7474a2009-08-21 16:20:48 +00008125 bp->rx_quick_cons_trip_int = 2;
8126 bp->rx_quick_cons_trip = 12;
Michael Chanb6016b72005-05-26 13:03:09 -07008127 bp->rx_ticks_int = 18;
8128 bp->rx_ticks = 18;
8129
Michael Chan7ea69202007-07-16 18:27:10 -07008130 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07008131
Benjamin Liac392ab2008-09-18 16:40:49 -07008132 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07008133
Michael Chan5b0c76a2005-11-04 08:45:49 -08008134 bp->phy_addr = 1;
8135
Michael Chanb6016b72005-05-26 13:03:09 -07008136 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan253c8b72007-01-08 19:56:01 -08008137 if (CHIP_NUM(bp) == CHIP_NUM_5709)
8138 bnx2_get_5709_media(bp);
8139 else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
Michael Chan583c28e2008-01-21 19:51:35 -08008140 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chanbac0dff2006-11-19 14:15:05 -08008141
Michael Chan0d8a6572007-07-07 22:49:43 -07008142 bp->phy_port = PORT_TP;
Michael Chan583c28e2008-01-21 19:51:35 -08008143 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07008144 bp->phy_port = PORT_FIBRE;
Michael Chan2726d6e2008-01-29 21:35:05 -08008145 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan846f5c62007-10-10 16:16:51 -07008146 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008147 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008148 bp->wol = 0;
8149 }
Michael Chan38ea3682008-02-23 19:48:57 -08008150 if (CHIP_NUM(bp) == CHIP_NUM_5706) {
8151 /* Don't do parallel detect on this board because of
8152 * some board problems. The link will not go down
8153 * if we do parallel detect.
8154 */
8155 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
8156 pdev->subsystem_device == 0x310c)
8157 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
8158 } else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08008159 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008160 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
Michael Chan583c28e2008-01-21 19:51:35 -08008161 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008162 }
Michael Chan261dd5c2007-01-08 19:55:46 -08008163 } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
8164 CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan583c28e2008-01-21 19:51:35 -08008165 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
Michael Chanfb0c18b2007-12-10 17:18:23 -08008166 else if (CHIP_NUM(bp) == CHIP_NUM_5709 &&
8167 (CHIP_REV(bp) == CHIP_REV_Ax ||
8168 CHIP_REV(bp) == CHIP_REV_Bx))
Michael Chan583c28e2008-01-21 19:51:35 -08008169 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
Michael Chanb6016b72005-05-26 13:03:09 -07008170
Michael Chan7c62e832008-07-14 22:39:03 -07008171 bnx2_init_fw_cap(bp);
8172
Michael Chan16088272006-06-12 22:16:43 -07008173 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
8174 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
Michael Chan5ec6d7b2008-11-12 16:01:41 -08008175 (CHIP_ID(bp) == CHIP_ID_5708_B1) ||
8176 !(REG_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008177 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008178 bp->wol = 0;
8179 }
Michael Chandda1e392006-01-23 16:08:14 -08008180
Michael Chanb6016b72005-05-26 13:03:09 -07008181 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
8182 bp->tx_quick_cons_trip_int =
8183 bp->tx_quick_cons_trip;
8184 bp->tx_ticks_int = bp->tx_ticks;
8185 bp->rx_quick_cons_trip_int =
8186 bp->rx_quick_cons_trip;
8187 bp->rx_ticks_int = bp->rx_ticks;
8188 bp->comp_prod_trip_int = bp->comp_prod_trip;
8189 bp->com_ticks_int = bp->com_ticks;
8190 bp->cmd_ticks_int = bp->cmd_ticks;
8191 }
8192
Michael Chanf9317a42006-09-29 17:06:23 -07008193 /* Disable MSI on 5706 if AMD 8132 bridge is found.
8194 *
8195 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
8196 * with byte enables disabled on the unused 32-bit word. This is legal
8197 * but causes problems on the AMD 8132 which will eventually stop
8198 * responding after a while.
8199 *
8200 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11008201 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07008202 */
8203 if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
8204 struct pci_dev *amd_8132 = NULL;
8205
8206 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
8207 PCI_DEVICE_ID_AMD_8132_BRIDGE,
8208 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07008209
Auke Kok44c10132007-06-08 15:46:36 -07008210 if (amd_8132->revision >= 0x10 &&
8211 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07008212 disable_msi = 1;
8213 pci_dev_put(amd_8132);
8214 break;
8215 }
8216 }
8217 }
8218
Michael Chandeaf3912007-07-07 22:48:00 -07008219 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008220 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
8221
Michael Chancd339a02005-08-25 15:35:24 -07008222 init_timer(&bp->timer);
Benjamin Liac392ab2008-09-18 16:40:49 -07008223 bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
Michael Chancd339a02005-08-25 15:35:24 -07008224 bp->timer.data = (unsigned long) bp;
8225 bp->timer.function = bnx2_timer;
8226
Michael Chan7625eb22011-06-08 19:29:36 +00008227#ifdef BCM_CNIC
Michael Chan41c21782011-07-13 17:24:22 +00008228 if (bnx2_shmem_rd(bp, BNX2_ISCSI_INITIATOR) & BNX2_ISCSI_INITIATOR_EN)
8229 bp->cnic_eth_dev.max_iscsi_conn =
8230 (bnx2_shmem_rd(bp, BNX2_ISCSI_MAX_CONN) &
8231 BNX2_ISCSI_MAX_CONN_MASK) >> BNX2_ISCSI_MAX_CONN_SHIFT;
Michael Chan7625eb22011-06-08 19:29:36 +00008232#endif
Michael Chanc239f272010-10-11 16:12:28 -07008233 pci_save_state(pdev);
8234
Michael Chanb6016b72005-05-26 13:03:09 -07008235 return 0;
8236
8237err_out_unmap:
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008238 if (bp->flags & BNX2_FLAG_AER_ENABLED) {
Michael Chanc239f272010-10-11 16:12:28 -07008239 pci_disable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008240 bp->flags &= ~BNX2_FLAG_AER_ENABLED;
8241 }
Michael Chanc239f272010-10-11 16:12:28 -07008242
Michael Chanb6016b72005-05-26 13:03:09 -07008243 if (bp->regview) {
8244 iounmap(bp->regview);
Michael Chan73eef4c2005-08-25 15:39:15 -07008245 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07008246 }
8247
8248err_out_release:
8249 pci_release_regions(pdev);
8250
8251err_out_disable:
8252 pci_disable_device(pdev);
8253 pci_set_drvdata(pdev, NULL);
8254
8255err_out:
8256 return rc;
8257}
8258
Michael Chan883e5152007-05-03 13:25:11 -07008259static char * __devinit
8260bnx2_bus_string(struct bnx2 *bp, char *str)
8261{
8262 char *s = str;
8263
David S. Millerf86e82f2008-01-21 17:15:40 -08008264 if (bp->flags & BNX2_FLAG_PCIE) {
Michael Chan883e5152007-05-03 13:25:11 -07008265 s += sprintf(s, "PCI Express");
8266 } else {
8267 s += sprintf(s, "PCI");
David S. Millerf86e82f2008-01-21 17:15:40 -08008268 if (bp->flags & BNX2_FLAG_PCIX)
Michael Chan883e5152007-05-03 13:25:11 -07008269 s += sprintf(s, "-X");
David S. Millerf86e82f2008-01-21 17:15:40 -08008270 if (bp->flags & BNX2_FLAG_PCI_32BIT)
Michael Chan883e5152007-05-03 13:25:11 -07008271 s += sprintf(s, " 32-bit");
8272 else
8273 s += sprintf(s, " 64-bit");
8274 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
8275 }
8276 return str;
8277}
8278
Michael Chanf048fa92010-06-01 15:05:36 +00008279static void
8280bnx2_del_napi(struct bnx2 *bp)
8281{
8282 int i;
8283
8284 for (i = 0; i < bp->irq_nvecs; i++)
8285 netif_napi_del(&bp->bnx2_napi[i].napi);
8286}
8287
8288static void
Michael Chan35efa7c2007-12-20 19:56:37 -08008289bnx2_init_napi(struct bnx2 *bp)
8290{
Michael Chanb4b36042007-12-20 19:59:30 -08008291 int i;
Michael Chan35efa7c2007-12-20 19:56:37 -08008292
Benjamin Li4327ba42010-03-23 13:13:11 +00008293 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan35e90102008-06-19 16:37:42 -07008294 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
8295 int (*poll)(struct napi_struct *, int);
8296
8297 if (i == 0)
8298 poll = bnx2_poll;
8299 else
Michael Chanf0ea2e62008-06-19 16:41:57 -07008300 poll = bnx2_poll_msix;
Michael Chan35e90102008-06-19 16:37:42 -07008301
8302 netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
Michael Chanb4b36042007-12-20 19:59:30 -08008303 bnapi->bp = bp;
8304 }
Michael Chan35efa7c2007-12-20 19:56:37 -08008305}
8306
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008307static const struct net_device_ops bnx2_netdev_ops = {
8308 .ndo_open = bnx2_open,
8309 .ndo_start_xmit = bnx2_start_xmit,
8310 .ndo_stop = bnx2_close,
Eric Dumazet5d07bf22010-07-08 04:08:43 +00008311 .ndo_get_stats64 = bnx2_get_stats64,
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008312 .ndo_set_rx_mode = bnx2_set_rx_mode,
8313 .ndo_do_ioctl = bnx2_ioctl,
8314 .ndo_validate_addr = eth_validate_addr,
8315 .ndo_set_mac_address = bnx2_change_mac_addr,
8316 .ndo_change_mtu = bnx2_change_mtu,
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008317 .ndo_fix_features = bnx2_fix_features,
8318 .ndo_set_features = bnx2_set_features,
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008319 .ndo_tx_timeout = bnx2_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00008320#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008321 .ndo_poll_controller = poll_bnx2,
8322#endif
8323};
8324
Michael Chan35efa7c2007-12-20 19:56:37 -08008325static int __devinit
Michael Chanb6016b72005-05-26 13:03:09 -07008326bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8327{
8328 static int version_printed = 0;
8329 struct net_device *dev = NULL;
8330 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07008331 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07008332 char str[40];
Michael Chanb6016b72005-05-26 13:03:09 -07008333
8334 if (version_printed++ == 0)
Joe Perches3a9c6a42010-02-17 15:01:51 +00008335 pr_info("%s", version);
Michael Chanb6016b72005-05-26 13:03:09 -07008336
8337 /* dev zeroed in init_etherdev */
Benjamin Li706bf242008-07-18 17:55:11 -07008338 dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07008339
8340 if (!dev)
8341 return -ENOMEM;
8342
8343 rc = bnx2_init_board(pdev, dev);
8344 if (rc < 0) {
8345 free_netdev(dev);
8346 return rc;
8347 }
8348
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008349 dev->netdev_ops = &bnx2_netdev_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008350 dev->watchdog_timeo = TX_TIMEOUT;
Michael Chanb6016b72005-05-26 13:03:09 -07008351 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008352
Michael Chan972ec0d2006-01-23 16:12:43 -08008353 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008354
Michael Chan1b2f9222007-05-03 13:20:19 -07008355 pci_set_drvdata(pdev, dev);
8356
Michael Chan57579f72009-04-04 16:51:14 -07008357 rc = bnx2_request_firmware(bp);
8358 if (rc)
8359 goto error;
8360
Michael Chan1b2f9222007-05-03 13:20:19 -07008361 memcpy(dev->dev_addr, bp->mac_addr, 6);
8362 memcpy(dev->perm_addr, bp->mac_addr, 6);
Michael Chan1b2f9222007-05-03 13:20:19 -07008363
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008364 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
8365 NETIF_F_TSO | NETIF_F_TSO_ECN |
8366 NETIF_F_RXHASH | NETIF_F_RXCSUM;
8367
8368 if (CHIP_NUM(bp) == CHIP_NUM_5709)
8369 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
8370
8371 dev->vlan_features = dev->hw_features;
8372 dev->hw_features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
8373 dev->features |= dev->hw_features;
Jiri Pirko01789342011-08-16 06:29:00 +00008374 dev->priv_flags |= IFF_UNICAST_FLT;
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008375
Michael Chanb6016b72005-05-26 13:03:09 -07008376 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008377 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chan57579f72009-04-04 16:51:14 -07008378 goto error;
Michael Chanb6016b72005-05-26 13:03:09 -07008379 }
8380
Joe Perches3a9c6a42010-02-17 15:01:51 +00008381 netdev_info(dev, "%s (%c%d) %s found at mem %lx, IRQ %d, node addr %pM\n",
8382 board_info[ent->driver_data].name,
8383 ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
8384 ((CHIP_ID(bp) & 0x0ff0) >> 4),
8385 bnx2_bus_string(bp, str),
8386 dev->base_addr,
8387 bp->pdev->irq, dev->dev_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07008388
Michael Chanb6016b72005-05-26 13:03:09 -07008389 return 0;
Michael Chan57579f72009-04-04 16:51:14 -07008390
8391error:
8392 if (bp->mips_firmware)
8393 release_firmware(bp->mips_firmware);
8394 if (bp->rv2p_firmware)
8395 release_firmware(bp->rv2p_firmware);
8396
8397 if (bp->regview)
8398 iounmap(bp->regview);
8399 pci_release_regions(pdev);
8400 pci_disable_device(pdev);
8401 pci_set_drvdata(pdev, NULL);
8402 free_netdev(dev);
8403 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07008404}
8405
8406static void __devexit
8407bnx2_remove_one(struct pci_dev *pdev)
8408{
8409 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008410 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008411
8412 unregister_netdev(dev);
8413
Neil Horman8333a462011-04-26 10:30:11 +00008414 del_timer_sync(&bp->timer);
Michael Chancd634012011-07-15 06:53:58 +00008415 cancel_work_sync(&bp->reset_task);
Neil Horman8333a462011-04-26 10:30:11 +00008416
Michael Chan57579f72009-04-04 16:51:14 -07008417 if (bp->mips_firmware)
8418 release_firmware(bp->mips_firmware);
8419 if (bp->rv2p_firmware)
8420 release_firmware(bp->rv2p_firmware);
8421
Michael Chanb6016b72005-05-26 13:03:09 -07008422 if (bp->regview)
8423 iounmap(bp->regview);
8424
Michael Chan354fcd72010-01-17 07:30:44 +00008425 kfree(bp->temp_stats_blk);
8426
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008427 if (bp->flags & BNX2_FLAG_AER_ENABLED) {
Michael Chanc239f272010-10-11 16:12:28 -07008428 pci_disable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008429 bp->flags &= ~BNX2_FLAG_AER_ENABLED;
8430 }
John Feeneycd709aa2010-08-22 17:45:53 +00008431
Michael Chanc239f272010-10-11 16:12:28 -07008432 free_netdev(dev);
John Feeneycd709aa2010-08-22 17:45:53 +00008433
Michael Chanb6016b72005-05-26 13:03:09 -07008434 pci_release_regions(pdev);
8435 pci_disable_device(pdev);
8436 pci_set_drvdata(pdev, NULL);
8437}
8438
8439static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07008440bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07008441{
8442 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008443 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008444
Michael Chan6caebb02007-08-03 20:57:25 -07008445 /* PCI register 4 needs to be saved whether netif_running() or not.
8446 * MSI address and data need to be saved if using MSI and
8447 * netif_running().
8448 */
8449 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008450 if (!netif_running(dev))
8451 return 0;
8452
Tejun Heo23f333a2010-12-12 16:45:14 +01008453 cancel_work_sync(&bp->reset_task);
Michael Chan212f9932010-04-27 11:28:10 +00008454 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07008455 netif_device_detach(dev);
8456 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07008457 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008458 bnx2_free_skbs(bp);
Pavel Machek829ca9a2005-09-03 15:56:56 -07008459 bnx2_set_power_state(bp, pci_choose_state(pdev, state));
Michael Chanb6016b72005-05-26 13:03:09 -07008460 return 0;
8461}
8462
8463static int
8464bnx2_resume(struct pci_dev *pdev)
8465{
8466 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008467 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008468
Michael Chan6caebb02007-08-03 20:57:25 -07008469 pci_restore_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008470 if (!netif_running(dev))
8471 return 0;
8472
Pavel Machek829ca9a2005-09-03 15:56:56 -07008473 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07008474 netif_device_attach(dev);
Michael Chan9a120bc2008-05-16 22:17:45 -07008475 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00008476 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07008477 return 0;
8478}
8479
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008480/**
8481 * bnx2_io_error_detected - called when PCI error is detected
8482 * @pdev: Pointer to PCI device
8483 * @state: The current pci connection state
8484 *
8485 * This function is called after a PCI bus error affecting
8486 * this device has been detected.
8487 */
8488static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
8489 pci_channel_state_t state)
8490{
8491 struct net_device *dev = pci_get_drvdata(pdev);
8492 struct bnx2 *bp = netdev_priv(dev);
8493
8494 rtnl_lock();
8495 netif_device_detach(dev);
8496
Dean Nelson2ec3de22009-07-31 09:13:18 +00008497 if (state == pci_channel_io_perm_failure) {
8498 rtnl_unlock();
8499 return PCI_ERS_RESULT_DISCONNECT;
8500 }
8501
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008502 if (netif_running(dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00008503 bnx2_netif_stop(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008504 del_timer_sync(&bp->timer);
8505 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
8506 }
8507
8508 pci_disable_device(pdev);
8509 rtnl_unlock();
8510
8511 /* Request a slot slot reset. */
8512 return PCI_ERS_RESULT_NEED_RESET;
8513}
8514
8515/**
8516 * bnx2_io_slot_reset - called after the pci bus has been reset.
8517 * @pdev: Pointer to PCI device
8518 *
8519 * Restart the card from scratch, as if from a cold-boot.
8520 */
8521static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
8522{
8523 struct net_device *dev = pci_get_drvdata(pdev);
8524 struct bnx2 *bp = netdev_priv(dev);
John Feeneycd709aa2010-08-22 17:45:53 +00008525 pci_ers_result_t result;
8526 int err;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008527
8528 rtnl_lock();
8529 if (pci_enable_device(pdev)) {
8530 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008531 "Cannot re-enable PCI device after reset\n");
John Feeneycd709aa2010-08-22 17:45:53 +00008532 result = PCI_ERS_RESULT_DISCONNECT;
8533 } else {
8534 pci_set_master(pdev);
8535 pci_restore_state(pdev);
8536 pci_save_state(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008537
John Feeneycd709aa2010-08-22 17:45:53 +00008538 if (netif_running(dev)) {
8539 bnx2_set_power_state(bp, PCI_D0);
8540 bnx2_init_nic(bp, 1);
8541 }
8542 result = PCI_ERS_RESULT_RECOVERED;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008543 }
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008544 rtnl_unlock();
John Feeneycd709aa2010-08-22 17:45:53 +00008545
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008546 if (!(bp->flags & BNX2_FLAG_AER_ENABLED))
Michael Chanc239f272010-10-11 16:12:28 -07008547 return result;
8548
John Feeneycd709aa2010-08-22 17:45:53 +00008549 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8550 if (err) {
8551 dev_err(&pdev->dev,
8552 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
8553 err); /* non-fatal, continue */
8554 }
8555
8556 return result;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008557}
8558
8559/**
8560 * bnx2_io_resume - called when traffic can start flowing again.
8561 * @pdev: Pointer to PCI device
8562 *
8563 * This callback is called when the error recovery driver tells us that
8564 * its OK to resume normal operation.
8565 */
8566static void bnx2_io_resume(struct pci_dev *pdev)
8567{
8568 struct net_device *dev = pci_get_drvdata(pdev);
8569 struct bnx2 *bp = netdev_priv(dev);
8570
8571 rtnl_lock();
8572 if (netif_running(dev))
Michael Chan212f9932010-04-27 11:28:10 +00008573 bnx2_netif_start(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008574
8575 netif_device_attach(dev);
8576 rtnl_unlock();
8577}
8578
8579static struct pci_error_handlers bnx2_err_handler = {
8580 .error_detected = bnx2_io_error_detected,
8581 .slot_reset = bnx2_io_slot_reset,
8582 .resume = bnx2_io_resume,
8583};
8584
Michael Chanb6016b72005-05-26 13:03:09 -07008585static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07008586 .name = DRV_MODULE_NAME,
8587 .id_table = bnx2_pci_tbl,
8588 .probe = bnx2_init_one,
8589 .remove = __devexit_p(bnx2_remove_one),
8590 .suspend = bnx2_suspend,
8591 .resume = bnx2_resume,
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008592 .err_handler = &bnx2_err_handler,
Michael Chanb6016b72005-05-26 13:03:09 -07008593};
8594
8595static int __init bnx2_init(void)
8596{
Jeff Garzik29917622006-08-19 17:48:59 -04008597 return pci_register_driver(&bnx2_pci_driver);
Michael Chanb6016b72005-05-26 13:03:09 -07008598}
8599
8600static void __exit bnx2_cleanup(void)
8601{
8602 pci_unregister_driver(&bnx2_pci_driver);
8603}
8604
8605module_init(bnx2_init);
8606module_exit(bnx2_cleanup);
8607
8608
8609