blob: b10be27f340a9dcc353937e7a901245d6edb3f05 [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.c: Broadcom NX2 network driver.
2 *
Michael Chanbec92042010-02-16 15:19:42 -08003 * Copyright (c) 2004-2010 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
Joe Perches3a9c6a42010-02-17 15:01:51 +000012#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Michael Chanf2a4f052006-03-23 01:13:12 -080013
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16
17#include <linux/kernel.h>
18#include <linux/timer.h>
19#include <linux/errno.h>
20#include <linux/ioport.h>
21#include <linux/slab.h>
22#include <linux/vmalloc.h>
23#include <linux/interrupt.h>
24#include <linux/pci.h>
25#include <linux/init.h>
26#include <linux/netdevice.h>
27#include <linux/etherdevice.h>
28#include <linux/skbuff.h>
29#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070030#include <linux/bitops.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080031#include <asm/io.h>
32#include <asm/irq.h>
33#include <linux/delay.h>
34#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070035#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080036#include <linux/time.h>
37#include <linux/ethtool.h>
38#include <linux/mii.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080039#include <linux/if_vlan.h>
David S. Miller08013fa2008-08-15 19:46:01 -070040#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
Michael Chanf2a4f052006-03-23 01:13:12 -080041#define BCM_VLAN 1
42#endif
Michael Chanf2a4f052006-03-23 01:13:12 -080043#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070044#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080045#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080046#include <linux/workqueue.h>
47#include <linux/crc32.h>
48#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080049#include <linux/cache.h>
Michael Chan57579f72009-04-04 16:51:14 -070050#include <linux/firmware.h>
Benjamin Li706bf242008-07-18 17:55:11 -070051#include <linux/log2.h>
John Feeneycd709aa2010-08-22 17:45:53 +000052#include <linux/aer.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080053
Michael Chan4edd4732009-06-08 18:14:42 -070054#if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
55#define BCM_CNIC 1
56#include "cnic_if.h"
57#endif
Michael Chanb6016b72005-05-26 13:03:09 -070058#include "bnx2.h"
59#include "bnx2_fw.h"
Denys Vlasenkob3448b02007-09-30 17:55:51 -070060
Michael Chanb6016b72005-05-26 13:03:09 -070061#define DRV_MODULE_NAME "bnx2"
Michael Chan5ae482e2010-07-19 14:15:05 +000062#define DRV_MODULE_VERSION "2.0.17"
63#define DRV_MODULE_RELDATE "July 18, 2010"
Michael Chanbec92042010-02-16 15:19:42 -080064#define FW_MIPS_FILE_06 "bnx2/bnx2-mips-06-5.0.0.j6.fw"
Michael Chan078b0732009-08-29 00:02:46 -070065#define FW_RV2P_FILE_06 "bnx2/bnx2-rv2p-06-5.0.0.j3.fw"
Michael Chana931d292010-05-17 17:33:31 -070066#define FW_MIPS_FILE_09 "bnx2/bnx2-mips-09-5.0.0.j15.fw"
Michael Chanbec92042010-02-16 15:19:42 -080067#define FW_RV2P_FILE_09_Ax "bnx2/bnx2-rv2p-09ax-5.0.0.j10.fw"
68#define FW_RV2P_FILE_09 "bnx2/bnx2-rv2p-09-5.0.0.j10.fw"
Michael Chanb6016b72005-05-26 13:03:09 -070069
70#define RUN_AT(x) (jiffies + (x))
71
72/* Time in jiffies before concluding the transmitter is hung. */
73#define TX_TIMEOUT (5*HZ)
74
Andrew Mortonfefa8642008-02-09 23:17:15 -080075static char version[] __devinitdata =
Michael Chanb6016b72005-05-26 13:03:09 -070076 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
77
78MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Benjamin Li453a9c62008-09-18 16:39:16 -070079MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070080MODULE_LICENSE("GPL");
81MODULE_VERSION(DRV_MODULE_VERSION);
Michael Chan57579f72009-04-04 16:51:14 -070082MODULE_FIRMWARE(FW_MIPS_FILE_06);
83MODULE_FIRMWARE(FW_RV2P_FILE_06);
84MODULE_FIRMWARE(FW_MIPS_FILE_09);
85MODULE_FIRMWARE(FW_RV2P_FILE_09);
Michael Chan078b0732009-08-29 00:02:46 -070086MODULE_FIRMWARE(FW_RV2P_FILE_09_Ax);
Michael Chanb6016b72005-05-26 13:03:09 -070087
88static int disable_msi = 0;
89
90module_param(disable_msi, int, 0);
91MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
92
93typedef enum {
94 BCM5706 = 0,
95 NC370T,
96 NC370I,
97 BCM5706S,
98 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080099 BCM5708,
100 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -0800101 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -0700102 BCM5709S,
Michael Chan7bb0a042008-07-14 22:37:47 -0700103 BCM5716,
Michael Chan1caacec2008-11-12 16:01:12 -0800104 BCM5716S,
Michael Chanb6016b72005-05-26 13:03:09 -0700105} board_t;
106
107/* indexed by board_t, above */
Andrew Mortonfefa8642008-02-09 23:17:15 -0800108static struct {
Michael Chanb6016b72005-05-26 13:03:09 -0700109 char *name;
110} board_info[] __devinitdata = {
111 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
112 { "HP NC370T Multifunction Gigabit Server Adapter" },
113 { "HP NC370i Multifunction Gigabit Server Adapter" },
114 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
115 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800116 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
117 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800118 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700119 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chan7bb0a042008-07-14 22:37:47 -0700120 { "Broadcom NetXtreme II BCM5716 1000Base-T" },
Michael Chan1caacec2008-11-12 16:01:12 -0800121 { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
Michael Chanb6016b72005-05-26 13:03:09 -0700122 };
123
Michael Chan7bb0a042008-07-14 22:37:47 -0700124static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
Michael Chanb6016b72005-05-26 13:03:09 -0700125 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
126 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
127 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
128 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
129 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
130 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800131 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
132 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700133 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
134 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
135 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
136 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800137 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
138 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800139 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
140 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700141 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
142 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chan7bb0a042008-07-14 22:37:47 -0700143 { PCI_VENDOR_ID_BROADCOM, 0x163b,
144 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
Michael Chan1caacec2008-11-12 16:01:12 -0800145 { PCI_VENDOR_ID_BROADCOM, 0x163c,
Michael Chan1f2435e2008-12-16 20:28:13 -0800146 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716S },
Michael Chanb6016b72005-05-26 13:03:09 -0700147 { 0, }
148};
149
Michael Chan0ced9d02009-08-21 16:20:49 +0000150static const struct flash_spec flash_table[] =
Michael Chanb6016b72005-05-26 13:03:09 -0700151{
Michael Chane30372c2007-07-16 18:26:23 -0700152#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
153#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700154 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800155 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700156 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700157 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
158 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800159 /* Expansion entry 0001 */
160 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700161 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800162 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
163 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700164 /* Saifun SA25F010 (non-buffered flash) */
165 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800166 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700167 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700168 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
169 "Non-buffered flash (128kB)"},
170 /* Saifun SA25F020 (non-buffered flash) */
171 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800172 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700173 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700174 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
175 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800176 /* Expansion entry 0100 */
177 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700178 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800179 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
180 "Entry 0100"},
181 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400182 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700183 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800184 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
185 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
186 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
187 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700188 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800189 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
190 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
191 /* Saifun SA25F005 (non-buffered flash) */
192 /* strap, cfg1, & write1 need updates */
193 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700194 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800195 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
196 "Non-buffered flash (64kB)"},
197 /* Fast EEPROM */
198 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700199 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800200 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
201 "EEPROM - fast"},
202 /* Expansion entry 1001 */
203 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700204 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800205 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
206 "Entry 1001"},
207 /* Expansion entry 1010 */
208 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700209 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800210 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
211 "Entry 1010"},
212 /* ATMEL AT45DB011B (buffered flash) */
213 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700214 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800215 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
216 "Buffered flash (128kB)"},
217 /* Expansion entry 1100 */
218 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700219 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800220 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
221 "Entry 1100"},
222 /* Expansion entry 1101 */
223 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700224 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800225 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
226 "Entry 1101"},
227 /* Ateml Expansion entry 1110 */
228 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700229 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800230 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
231 "Entry 1110 (Atmel)"},
232 /* ATMEL AT45DB021B (buffered flash) */
233 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700234 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800235 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
236 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700237};
238
Michael Chan0ced9d02009-08-21 16:20:49 +0000239static const struct flash_spec flash_5709 = {
Michael Chane30372c2007-07-16 18:26:23 -0700240 .flags = BNX2_NV_BUFFERED,
241 .page_bits = BCM5709_FLASH_PAGE_BITS,
242 .page_size = BCM5709_FLASH_PAGE_SIZE,
243 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
244 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
245 .name = "5709 Buffered flash (256kB)",
246};
247
Michael Chanb6016b72005-05-26 13:03:09 -0700248MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
249
Benjamin Li4327ba42010-03-23 13:13:11 +0000250static void bnx2_init_napi(struct bnx2 *bp);
Michael Chanf048fa92010-06-01 15:05:36 +0000251static void bnx2_del_napi(struct bnx2 *bp);
Benjamin Li4327ba42010-03-23 13:13:11 +0000252
Michael Chan35e90102008-06-19 16:37:42 -0700253static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
Michael Chane89bbf12005-08-25 15:36:58 -0700254{
Michael Chan2f8af122006-08-15 01:39:10 -0700255 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700256
Michael Chan11848b962010-07-19 14:15:04 +0000257 /* Tell compiler to fetch tx_prod and tx_cons from memory. */
258 barrier();
Michael Chanfaac9c42006-12-14 15:56:32 -0800259
260 /* The ring uses 256 indices for 255 entries, one of them
261 * needs to be skipped.
262 */
Michael Chan35e90102008-06-19 16:37:42 -0700263 diff = txr->tx_prod - txr->tx_cons;
Michael Chanfaac9c42006-12-14 15:56:32 -0800264 if (unlikely(diff >= TX_DESC_CNT)) {
265 diff &= 0xffff;
266 if (diff == TX_DESC_CNT)
267 diff = MAX_TX_DESC_CNT;
268 }
Eric Dumazet807540b2010-09-23 05:40:09 +0000269 return bp->tx_ring_size - diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700270}
271
Michael Chanb6016b72005-05-26 13:03:09 -0700272static u32
273bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
274{
Michael Chan1b8227c2007-05-03 13:24:05 -0700275 u32 val;
276
277 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700278 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
Michael Chan1b8227c2007-05-03 13:24:05 -0700279 val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
280 spin_unlock_bh(&bp->indirect_lock);
281 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700282}
283
284static void
285bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
286{
Michael Chan1b8227c2007-05-03 13:24:05 -0700287 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700288 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
289 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Michael Chan1b8227c2007-05-03 13:24:05 -0700290 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700291}
292
293static void
Michael Chan2726d6e2008-01-29 21:35:05 -0800294bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
295{
296 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
297}
298
299static u32
300bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
301{
Eric Dumazet807540b2010-09-23 05:40:09 +0000302 return bnx2_reg_rd_ind(bp, bp->shmem_base + offset);
Michael Chan2726d6e2008-01-29 21:35:05 -0800303}
304
305static void
Michael Chanb6016b72005-05-26 13:03:09 -0700306bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
307{
308 offset += cid_addr;
Michael Chan1b8227c2007-05-03 13:24:05 -0700309 spin_lock_bh(&bp->indirect_lock);
Michael Chan59b47d82006-11-19 14:10:45 -0800310 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
311 int i;
312
313 REG_WR(bp, BNX2_CTX_CTX_DATA, val);
314 REG_WR(bp, BNX2_CTX_CTX_CTRL,
315 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
316 for (i = 0; i < 5; i++) {
Michael Chan59b47d82006-11-19 14:10:45 -0800317 val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
318 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
319 break;
320 udelay(5);
321 }
322 } else {
323 REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
324 REG_WR(bp, BNX2_CTX_DATA, val);
325 }
Michael Chan1b8227c2007-05-03 13:24:05 -0700326 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700327}
328
Michael Chan4edd4732009-06-08 18:14:42 -0700329#ifdef BCM_CNIC
330static int
331bnx2_drv_ctl(struct net_device *dev, struct drv_ctl_info *info)
332{
333 struct bnx2 *bp = netdev_priv(dev);
334 struct drv_ctl_io *io = &info->data.io;
335
336 switch (info->cmd) {
337 case DRV_CTL_IO_WR_CMD:
338 bnx2_reg_wr_ind(bp, io->offset, io->data);
339 break;
340 case DRV_CTL_IO_RD_CMD:
341 io->data = bnx2_reg_rd_ind(bp, io->offset);
342 break;
343 case DRV_CTL_CTX_WR_CMD:
344 bnx2_ctx_wr(bp, io->cid_addr, io->offset, io->data);
345 break;
346 default:
347 return -EINVAL;
348 }
349 return 0;
350}
351
352static void bnx2_setup_cnic_irq_info(struct bnx2 *bp)
353{
354 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
355 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
356 int sb_id;
357
358 if (bp->flags & BNX2_FLAG_USING_MSIX) {
359 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
360 bnapi->cnic_present = 0;
361 sb_id = bp->irq_nvecs;
362 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
363 } else {
364 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
365 bnapi->cnic_tag = bnapi->last_status_idx;
366 bnapi->cnic_present = 1;
367 sb_id = 0;
368 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
369 }
370
371 cp->irq_arr[0].vector = bp->irq_tbl[sb_id].vector;
372 cp->irq_arr[0].status_blk = (void *)
373 ((unsigned long) bnapi->status_blk.msi +
374 (BNX2_SBLK_MSIX_ALIGN_SIZE * sb_id));
375 cp->irq_arr[0].status_blk_num = sb_id;
376 cp->num_irq = 1;
377}
378
379static int bnx2_register_cnic(struct net_device *dev, struct cnic_ops *ops,
380 void *data)
381{
382 struct bnx2 *bp = netdev_priv(dev);
383 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
384
385 if (ops == NULL)
386 return -EINVAL;
387
388 if (cp->drv_state & CNIC_DRV_STATE_REGD)
389 return -EBUSY;
390
391 bp->cnic_data = data;
392 rcu_assign_pointer(bp->cnic_ops, ops);
393
394 cp->num_irq = 0;
395 cp->drv_state = CNIC_DRV_STATE_REGD;
396
397 bnx2_setup_cnic_irq_info(bp);
398
399 return 0;
400}
401
402static int bnx2_unregister_cnic(struct net_device *dev)
403{
404 struct bnx2 *bp = netdev_priv(dev);
405 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
406 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
407
Michael Chanc5a88952009-08-14 15:49:45 +0000408 mutex_lock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700409 cp->drv_state = 0;
410 bnapi->cnic_present = 0;
411 rcu_assign_pointer(bp->cnic_ops, NULL);
Michael Chanc5a88952009-08-14 15:49:45 +0000412 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700413 synchronize_rcu();
414 return 0;
415}
416
417struct cnic_eth_dev *bnx2_cnic_probe(struct net_device *dev)
418{
419 struct bnx2 *bp = netdev_priv(dev);
420 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
421
422 cp->drv_owner = THIS_MODULE;
423 cp->chip_id = bp->chip_id;
424 cp->pdev = bp->pdev;
425 cp->io_base = bp->regview;
426 cp->drv_ctl = bnx2_drv_ctl;
427 cp->drv_register_cnic = bnx2_register_cnic;
428 cp->drv_unregister_cnic = bnx2_unregister_cnic;
429
430 return cp;
431}
432EXPORT_SYMBOL(bnx2_cnic_probe);
433
434static void
435bnx2_cnic_stop(struct bnx2 *bp)
436{
437 struct cnic_ops *c_ops;
438 struct cnic_ctl_info info;
439
Michael Chanc5a88952009-08-14 15:49:45 +0000440 mutex_lock(&bp->cnic_lock);
441 c_ops = bp->cnic_ops;
Michael Chan4edd4732009-06-08 18:14:42 -0700442 if (c_ops) {
443 info.cmd = CNIC_CTL_STOP_CMD;
444 c_ops->cnic_ctl(bp->cnic_data, &info);
445 }
Michael Chanc5a88952009-08-14 15:49:45 +0000446 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700447}
448
449static void
450bnx2_cnic_start(struct bnx2 *bp)
451{
452 struct cnic_ops *c_ops;
453 struct cnic_ctl_info info;
454
Michael Chanc5a88952009-08-14 15:49:45 +0000455 mutex_lock(&bp->cnic_lock);
456 c_ops = bp->cnic_ops;
Michael Chan4edd4732009-06-08 18:14:42 -0700457 if (c_ops) {
458 if (!(bp->flags & BNX2_FLAG_USING_MSIX)) {
459 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
460
461 bnapi->cnic_tag = bnapi->last_status_idx;
462 }
463 info.cmd = CNIC_CTL_START_CMD;
464 c_ops->cnic_ctl(bp->cnic_data, &info);
465 }
Michael Chanc5a88952009-08-14 15:49:45 +0000466 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700467}
468
469#else
470
471static void
472bnx2_cnic_stop(struct bnx2 *bp)
473{
474}
475
476static void
477bnx2_cnic_start(struct bnx2 *bp)
478{
479}
480
481#endif
482
Michael Chanb6016b72005-05-26 13:03:09 -0700483static int
484bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
485{
486 u32 val1;
487 int i, ret;
488
Michael Chan583c28e2008-01-21 19:51:35 -0800489 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700490 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
491 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
492
493 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
494 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
495
496 udelay(40);
497 }
498
499 val1 = (bp->phy_addr << 21) | (reg << 16) |
500 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
501 BNX2_EMAC_MDIO_COMM_START_BUSY;
502 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
503
504 for (i = 0; i < 50; i++) {
505 udelay(10);
506
507 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
508 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
509 udelay(5);
510
511 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
512 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
513
514 break;
515 }
516 }
517
518 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
519 *val = 0x0;
520 ret = -EBUSY;
521 }
522 else {
523 *val = val1;
524 ret = 0;
525 }
526
Michael Chan583c28e2008-01-21 19:51:35 -0800527 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700528 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
529 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
530
531 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
532 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
533
534 udelay(40);
535 }
536
537 return ret;
538}
539
540static int
541bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
542{
543 u32 val1;
544 int i, ret;
545
Michael Chan583c28e2008-01-21 19:51:35 -0800546 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700547 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
548 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
549
550 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
551 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
552
553 udelay(40);
554 }
555
556 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
557 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
558 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
559 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400560
Michael Chanb6016b72005-05-26 13:03:09 -0700561 for (i = 0; i < 50; i++) {
562 udelay(10);
563
564 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
565 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
566 udelay(5);
567 break;
568 }
569 }
570
571 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
572 ret = -EBUSY;
573 else
574 ret = 0;
575
Michael Chan583c28e2008-01-21 19:51:35 -0800576 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700577 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
578 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
579
580 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
581 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
582
583 udelay(40);
584 }
585
586 return ret;
587}
588
589static void
590bnx2_disable_int(struct bnx2 *bp)
591{
Michael Chanb4b36042007-12-20 19:59:30 -0800592 int i;
593 struct bnx2_napi *bnapi;
594
595 for (i = 0; i < bp->irq_nvecs; i++) {
596 bnapi = &bp->bnx2_napi[i];
597 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
598 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
599 }
Michael Chanb6016b72005-05-26 13:03:09 -0700600 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
601}
602
603static void
604bnx2_enable_int(struct bnx2 *bp)
605{
Michael Chanb4b36042007-12-20 19:59:30 -0800606 int i;
607 struct bnx2_napi *bnapi;
Michael Chan1269a8a2006-01-23 16:11:03 -0800608
Michael Chanb4b36042007-12-20 19:59:30 -0800609 for (i = 0; i < bp->irq_nvecs; i++) {
610 bnapi = &bp->bnx2_napi[i];
Michael Chan35efa7c2007-12-20 19:56:37 -0800611
Michael Chanb4b36042007-12-20 19:59:30 -0800612 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
613 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
614 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
615 bnapi->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -0700616
Michael Chanb4b36042007-12-20 19:59:30 -0800617 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
618 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
619 bnapi->last_status_idx);
620 }
Michael Chanbf5295b2006-03-23 01:11:56 -0800621 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700622}
623
624static void
625bnx2_disable_int_sync(struct bnx2 *bp)
626{
Michael Chanb4b36042007-12-20 19:59:30 -0800627 int i;
628
Michael Chanb6016b72005-05-26 13:03:09 -0700629 atomic_inc(&bp->intr_sem);
Michael Chan37675462009-08-21 16:20:44 +0000630 if (!netif_running(bp->dev))
631 return;
632
Michael Chanb6016b72005-05-26 13:03:09 -0700633 bnx2_disable_int(bp);
Michael Chanb4b36042007-12-20 19:59:30 -0800634 for (i = 0; i < bp->irq_nvecs; i++)
635 synchronize_irq(bp->irq_tbl[i].vector);
Michael Chanb6016b72005-05-26 13:03:09 -0700636}
637
638static void
Michael Chan35efa7c2007-12-20 19:56:37 -0800639bnx2_napi_disable(struct bnx2 *bp)
640{
Michael Chanb4b36042007-12-20 19:59:30 -0800641 int i;
642
643 for (i = 0; i < bp->irq_nvecs; i++)
644 napi_disable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800645}
646
647static void
648bnx2_napi_enable(struct bnx2 *bp)
649{
Michael Chanb4b36042007-12-20 19:59:30 -0800650 int i;
651
652 for (i = 0; i < bp->irq_nvecs; i++)
653 napi_enable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800654}
655
656static void
Michael Chan212f9932010-04-27 11:28:10 +0000657bnx2_netif_stop(struct bnx2 *bp, bool stop_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700658{
Michael Chan212f9932010-04-27 11:28:10 +0000659 if (stop_cnic)
660 bnx2_cnic_stop(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700661 if (netif_running(bp->dev)) {
Michael Chan35efa7c2007-12-20 19:56:37 -0800662 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700663 netif_tx_disable(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -0700664 }
Michael Chanb7466562009-12-20 18:40:18 -0800665 bnx2_disable_int_sync(bp);
Michael Chana0ba6762010-05-17 17:34:43 -0700666 netif_carrier_off(bp->dev); /* prevent tx timeout */
Michael Chanb6016b72005-05-26 13:03:09 -0700667}
668
669static void
Michael Chan212f9932010-04-27 11:28:10 +0000670bnx2_netif_start(struct bnx2 *bp, bool start_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700671{
672 if (atomic_dec_and_test(&bp->intr_sem)) {
673 if (netif_running(bp->dev)) {
Benjamin Li706bf242008-07-18 17:55:11 -0700674 netif_tx_wake_all_queues(bp->dev);
Michael Chana0ba6762010-05-17 17:34:43 -0700675 spin_lock_bh(&bp->phy_lock);
676 if (bp->link_up)
677 netif_carrier_on(bp->dev);
678 spin_unlock_bh(&bp->phy_lock);
Michael Chan35efa7c2007-12-20 19:56:37 -0800679 bnx2_napi_enable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700680 bnx2_enable_int(bp);
Michael Chan212f9932010-04-27 11:28:10 +0000681 if (start_cnic)
682 bnx2_cnic_start(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700683 }
684 }
685}
686
687static void
Michael Chan35e90102008-06-19 16:37:42 -0700688bnx2_free_tx_mem(struct bnx2 *bp)
689{
690 int i;
691
692 for (i = 0; i < bp->num_tx_rings; i++) {
693 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
694 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
695
696 if (txr->tx_desc_ring) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000697 dma_free_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
698 txr->tx_desc_ring,
699 txr->tx_desc_mapping);
Michael Chan35e90102008-06-19 16:37:42 -0700700 txr->tx_desc_ring = NULL;
701 }
702 kfree(txr->tx_buf_ring);
703 txr->tx_buf_ring = NULL;
704 }
705}
706
Michael Chanbb4f98a2008-06-19 16:38:19 -0700707static void
708bnx2_free_rx_mem(struct bnx2 *bp)
709{
710 int i;
711
712 for (i = 0; i < bp->num_rx_rings; i++) {
713 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
714 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
715 int j;
716
717 for (j = 0; j < bp->rx_max_ring; j++) {
718 if (rxr->rx_desc_ring[j])
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000719 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
720 rxr->rx_desc_ring[j],
721 rxr->rx_desc_mapping[j]);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700722 rxr->rx_desc_ring[j] = NULL;
723 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000724 vfree(rxr->rx_buf_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700725 rxr->rx_buf_ring = NULL;
726
727 for (j = 0; j < bp->rx_max_pg_ring; j++) {
728 if (rxr->rx_pg_desc_ring[j])
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000729 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
730 rxr->rx_pg_desc_ring[j],
731 rxr->rx_pg_desc_mapping[j]);
Michael Chan3298a732008-12-17 19:06:08 -0800732 rxr->rx_pg_desc_ring[j] = NULL;
Michael Chanbb4f98a2008-06-19 16:38:19 -0700733 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000734 vfree(rxr->rx_pg_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700735 rxr->rx_pg_ring = NULL;
736 }
737}
738
Michael Chan35e90102008-06-19 16:37:42 -0700739static int
740bnx2_alloc_tx_mem(struct bnx2 *bp)
741{
742 int i;
743
744 for (i = 0; i < bp->num_tx_rings; i++) {
745 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
746 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
747
748 txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
749 if (txr->tx_buf_ring == NULL)
750 return -ENOMEM;
751
752 txr->tx_desc_ring =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000753 dma_alloc_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
754 &txr->tx_desc_mapping, GFP_KERNEL);
Michael Chan35e90102008-06-19 16:37:42 -0700755 if (txr->tx_desc_ring == NULL)
756 return -ENOMEM;
757 }
758 return 0;
759}
760
Michael Chanbb4f98a2008-06-19 16:38:19 -0700761static int
762bnx2_alloc_rx_mem(struct bnx2 *bp)
763{
764 int i;
765
766 for (i = 0; i < bp->num_rx_rings; i++) {
767 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
768 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
769 int j;
770
771 rxr->rx_buf_ring =
772 vmalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
773 if (rxr->rx_buf_ring == NULL)
774 return -ENOMEM;
775
776 memset(rxr->rx_buf_ring, 0,
777 SW_RXBD_RING_SIZE * bp->rx_max_ring);
778
779 for (j = 0; j < bp->rx_max_ring; j++) {
780 rxr->rx_desc_ring[j] =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000781 dma_alloc_coherent(&bp->pdev->dev,
782 RXBD_RING_SIZE,
783 &rxr->rx_desc_mapping[j],
784 GFP_KERNEL);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700785 if (rxr->rx_desc_ring[j] == NULL)
786 return -ENOMEM;
787
788 }
789
790 if (bp->rx_pg_ring_size) {
791 rxr->rx_pg_ring = vmalloc(SW_RXPG_RING_SIZE *
792 bp->rx_max_pg_ring);
793 if (rxr->rx_pg_ring == NULL)
794 return -ENOMEM;
795
796 memset(rxr->rx_pg_ring, 0, SW_RXPG_RING_SIZE *
797 bp->rx_max_pg_ring);
798 }
799
800 for (j = 0; j < bp->rx_max_pg_ring; j++) {
801 rxr->rx_pg_desc_ring[j] =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000802 dma_alloc_coherent(&bp->pdev->dev,
803 RXBD_RING_SIZE,
804 &rxr->rx_pg_desc_mapping[j],
805 GFP_KERNEL);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700806 if (rxr->rx_pg_desc_ring[j] == NULL)
807 return -ENOMEM;
808
809 }
810 }
811 return 0;
812}
813
Michael Chan35e90102008-06-19 16:37:42 -0700814static void
Michael Chanb6016b72005-05-26 13:03:09 -0700815bnx2_free_mem(struct bnx2 *bp)
816{
Michael Chan13daffa2006-03-20 17:49:20 -0800817 int i;
Michael Chan43e80b82008-06-19 16:41:08 -0700818 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan13daffa2006-03-20 17:49:20 -0800819
Michael Chan35e90102008-06-19 16:37:42 -0700820 bnx2_free_tx_mem(bp);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700821 bnx2_free_rx_mem(bp);
Michael Chan35e90102008-06-19 16:37:42 -0700822
Michael Chan59b47d82006-11-19 14:10:45 -0800823 for (i = 0; i < bp->ctx_pages; i++) {
824 if (bp->ctx_blk[i]) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000825 dma_free_coherent(&bp->pdev->dev, BCM_PAGE_SIZE,
826 bp->ctx_blk[i],
827 bp->ctx_blk_mapping[i]);
Michael Chan59b47d82006-11-19 14:10:45 -0800828 bp->ctx_blk[i] = NULL;
829 }
830 }
Michael Chan43e80b82008-06-19 16:41:08 -0700831 if (bnapi->status_blk.msi) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000832 dma_free_coherent(&bp->pdev->dev, bp->status_stats_size,
833 bnapi->status_blk.msi,
834 bp->status_blk_mapping);
Michael Chan43e80b82008-06-19 16:41:08 -0700835 bnapi->status_blk.msi = NULL;
Michael Chan0f31f992006-03-23 01:12:38 -0800836 bp->stats_blk = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700837 }
Michael Chanb6016b72005-05-26 13:03:09 -0700838}
839
840static int
841bnx2_alloc_mem(struct bnx2 *bp)
842{
Michael Chan35e90102008-06-19 16:37:42 -0700843 int i, status_blk_size, err;
Michael Chan43e80b82008-06-19 16:41:08 -0700844 struct bnx2_napi *bnapi;
845 void *status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -0700846
Michael Chan0f31f992006-03-23 01:12:38 -0800847 /* Combine status and statistics blocks into one allocation. */
848 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
David S. Millerf86e82f2008-01-21 17:15:40 -0800849 if (bp->flags & BNX2_FLAG_MSIX_CAP)
Michael Chanb4b36042007-12-20 19:59:30 -0800850 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
851 BNX2_SBLK_MSIX_ALIGN_SIZE);
Michael Chan0f31f992006-03-23 01:12:38 -0800852 bp->status_stats_size = status_blk_size +
853 sizeof(struct statistics_block);
854
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000855 status_blk = dma_alloc_coherent(&bp->pdev->dev, bp->status_stats_size,
856 &bp->status_blk_mapping, GFP_KERNEL);
Michael Chan43e80b82008-06-19 16:41:08 -0700857 if (status_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -0700858 goto alloc_mem_err;
859
Michael Chan43e80b82008-06-19 16:41:08 -0700860 memset(status_blk, 0, bp->status_stats_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700861
Michael Chan43e80b82008-06-19 16:41:08 -0700862 bnapi = &bp->bnx2_napi[0];
863 bnapi->status_blk.msi = status_blk;
864 bnapi->hw_tx_cons_ptr =
865 &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
866 bnapi->hw_rx_cons_ptr =
867 &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
David S. Millerf86e82f2008-01-21 17:15:40 -0800868 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
Michael Chan379b39a2010-07-19 14:15:03 +0000869 for (i = 1; i < bp->irq_nvecs; i++) {
Michael Chan43e80b82008-06-19 16:41:08 -0700870 struct status_block_msix *sblk;
Michael Chanb4b36042007-12-20 19:59:30 -0800871
Michael Chan43e80b82008-06-19 16:41:08 -0700872 bnapi = &bp->bnx2_napi[i];
873
874 sblk = (void *) (status_blk +
875 BNX2_SBLK_MSIX_ALIGN_SIZE * i);
876 bnapi->status_blk.msix = sblk;
877 bnapi->hw_tx_cons_ptr =
878 &sblk->status_tx_quick_consumer_index;
879 bnapi->hw_rx_cons_ptr =
880 &sblk->status_rx_quick_consumer_index;
Michael Chanb4b36042007-12-20 19:59:30 -0800881 bnapi->int_num = i << 24;
882 }
883 }
Michael Chan35efa7c2007-12-20 19:56:37 -0800884
Michael Chan43e80b82008-06-19 16:41:08 -0700885 bp->stats_blk = status_blk + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700886
Michael Chan0f31f992006-03-23 01:12:38 -0800887 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700888
Michael Chan59b47d82006-11-19 14:10:45 -0800889 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
890 bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
891 if (bp->ctx_pages == 0)
892 bp->ctx_pages = 1;
893 for (i = 0; i < bp->ctx_pages; i++) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000894 bp->ctx_blk[i] = dma_alloc_coherent(&bp->pdev->dev,
Michael Chan59b47d82006-11-19 14:10:45 -0800895 BCM_PAGE_SIZE,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000896 &bp->ctx_blk_mapping[i],
897 GFP_KERNEL);
Michael Chan59b47d82006-11-19 14:10:45 -0800898 if (bp->ctx_blk[i] == NULL)
899 goto alloc_mem_err;
900 }
901 }
Michael Chan35e90102008-06-19 16:37:42 -0700902
Michael Chanbb4f98a2008-06-19 16:38:19 -0700903 err = bnx2_alloc_rx_mem(bp);
904 if (err)
905 goto alloc_mem_err;
906
Michael Chan35e90102008-06-19 16:37:42 -0700907 err = bnx2_alloc_tx_mem(bp);
908 if (err)
909 goto alloc_mem_err;
910
Michael Chanb6016b72005-05-26 13:03:09 -0700911 return 0;
912
913alloc_mem_err:
914 bnx2_free_mem(bp);
915 return -ENOMEM;
916}
917
918static void
Michael Chane3648b32005-11-04 08:51:21 -0800919bnx2_report_fw_link(struct bnx2 *bp)
920{
921 u32 fw_link_status = 0;
922
Michael Chan583c28e2008-01-21 19:51:35 -0800923 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -0700924 return;
925
Michael Chane3648b32005-11-04 08:51:21 -0800926 if (bp->link_up) {
927 u32 bmsr;
928
929 switch (bp->line_speed) {
930 case SPEED_10:
931 if (bp->duplex == DUPLEX_HALF)
932 fw_link_status = BNX2_LINK_STATUS_10HALF;
933 else
934 fw_link_status = BNX2_LINK_STATUS_10FULL;
935 break;
936 case SPEED_100:
937 if (bp->duplex == DUPLEX_HALF)
938 fw_link_status = BNX2_LINK_STATUS_100HALF;
939 else
940 fw_link_status = BNX2_LINK_STATUS_100FULL;
941 break;
942 case SPEED_1000:
943 if (bp->duplex == DUPLEX_HALF)
944 fw_link_status = BNX2_LINK_STATUS_1000HALF;
945 else
946 fw_link_status = BNX2_LINK_STATUS_1000FULL;
947 break;
948 case SPEED_2500:
949 if (bp->duplex == DUPLEX_HALF)
950 fw_link_status = BNX2_LINK_STATUS_2500HALF;
951 else
952 fw_link_status = BNX2_LINK_STATUS_2500FULL;
953 break;
954 }
955
956 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
957
958 if (bp->autoneg) {
959 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
960
Michael Chanca58c3a2007-05-03 13:22:52 -0700961 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
962 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800963
964 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
Michael Chan583c28e2008-01-21 19:51:35 -0800965 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
Michael Chane3648b32005-11-04 08:51:21 -0800966 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
967 else
968 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
969 }
970 }
971 else
972 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
973
Michael Chan2726d6e2008-01-29 21:35:05 -0800974 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
Michael Chane3648b32005-11-04 08:51:21 -0800975}
976
Michael Chan9b1084b2007-07-07 22:50:37 -0700977static char *
978bnx2_xceiver_str(struct bnx2 *bp)
979{
Eric Dumazet807540b2010-09-23 05:40:09 +0000980 return (bp->phy_port == PORT_FIBRE) ? "SerDes" :
Michael Chan583c28e2008-01-21 19:51:35 -0800981 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
Eric Dumazet807540b2010-09-23 05:40:09 +0000982 "Copper");
Michael Chan9b1084b2007-07-07 22:50:37 -0700983}
984
Michael Chane3648b32005-11-04 08:51:21 -0800985static void
Michael Chanb6016b72005-05-26 13:03:09 -0700986bnx2_report_link(struct bnx2 *bp)
987{
988 if (bp->link_up) {
989 netif_carrier_on(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +0000990 netdev_info(bp->dev, "NIC %s Link is Up, %d Mbps %s duplex",
991 bnx2_xceiver_str(bp),
992 bp->line_speed,
993 bp->duplex == DUPLEX_FULL ? "full" : "half");
Michael Chanb6016b72005-05-26 13:03:09 -0700994
995 if (bp->flow_ctrl) {
996 if (bp->flow_ctrl & FLOW_CTRL_RX) {
Joe Perches3a9c6a42010-02-17 15:01:51 +0000997 pr_cont(", receive ");
Michael Chanb6016b72005-05-26 13:03:09 -0700998 if (bp->flow_ctrl & FLOW_CTRL_TX)
Joe Perches3a9c6a42010-02-17 15:01:51 +0000999 pr_cont("& transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -07001000 }
1001 else {
Joe Perches3a9c6a42010-02-17 15:01:51 +00001002 pr_cont(", transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -07001003 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00001004 pr_cont("flow control ON");
Michael Chanb6016b72005-05-26 13:03:09 -07001005 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00001006 pr_cont("\n");
1007 } else {
Michael Chanb6016b72005-05-26 13:03:09 -07001008 netif_carrier_off(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +00001009 netdev_err(bp->dev, "NIC %s Link is Down\n",
1010 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -07001011 }
Michael Chane3648b32005-11-04 08:51:21 -08001012
1013 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001014}
1015
1016static void
1017bnx2_resolve_flow_ctrl(struct bnx2 *bp)
1018{
1019 u32 local_adv, remote_adv;
1020
1021 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001022 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -07001023 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1024
1025 if (bp->duplex == DUPLEX_FULL) {
1026 bp->flow_ctrl = bp->req_flow_ctrl;
1027 }
1028 return;
1029 }
1030
1031 if (bp->duplex != DUPLEX_FULL) {
1032 return;
1033 }
1034
Michael Chan583c28e2008-01-21 19:51:35 -08001035 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan5b0c76a2005-11-04 08:45:49 -08001036 (CHIP_NUM(bp) == CHIP_NUM_5708)) {
1037 u32 val;
1038
1039 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1040 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
1041 bp->flow_ctrl |= FLOW_CTRL_TX;
1042 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
1043 bp->flow_ctrl |= FLOW_CTRL_RX;
1044 return;
1045 }
1046
Michael Chanca58c3a2007-05-03 13:22:52 -07001047 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1048 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001049
Michael Chan583c28e2008-01-21 19:51:35 -08001050 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001051 u32 new_local_adv = 0;
1052 u32 new_remote_adv = 0;
1053
1054 if (local_adv & ADVERTISE_1000XPAUSE)
1055 new_local_adv |= ADVERTISE_PAUSE_CAP;
1056 if (local_adv & ADVERTISE_1000XPSE_ASYM)
1057 new_local_adv |= ADVERTISE_PAUSE_ASYM;
1058 if (remote_adv & ADVERTISE_1000XPAUSE)
1059 new_remote_adv |= ADVERTISE_PAUSE_CAP;
1060 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
1061 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
1062
1063 local_adv = new_local_adv;
1064 remote_adv = new_remote_adv;
1065 }
1066
1067 /* See Table 28B-3 of 802.3ab-1999 spec. */
1068 if (local_adv & ADVERTISE_PAUSE_CAP) {
1069 if(local_adv & ADVERTISE_PAUSE_ASYM) {
1070 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1071 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1072 }
1073 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
1074 bp->flow_ctrl = FLOW_CTRL_RX;
1075 }
1076 }
1077 else {
1078 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1079 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1080 }
1081 }
1082 }
1083 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
1084 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
1085 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
1086
1087 bp->flow_ctrl = FLOW_CTRL_TX;
1088 }
1089 }
1090}
1091
1092static int
Michael Chan27a005b2007-05-03 13:23:41 -07001093bnx2_5709s_linkup(struct bnx2 *bp)
1094{
1095 u32 val, speed;
1096
1097 bp->link_up = 1;
1098
1099 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
1100 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
1101 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1102
1103 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
1104 bp->line_speed = bp->req_line_speed;
1105 bp->duplex = bp->req_duplex;
1106 return 0;
1107 }
1108 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
1109 switch (speed) {
1110 case MII_BNX2_GP_TOP_AN_SPEED_10:
1111 bp->line_speed = SPEED_10;
1112 break;
1113 case MII_BNX2_GP_TOP_AN_SPEED_100:
1114 bp->line_speed = SPEED_100;
1115 break;
1116 case MII_BNX2_GP_TOP_AN_SPEED_1G:
1117 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
1118 bp->line_speed = SPEED_1000;
1119 break;
1120 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
1121 bp->line_speed = SPEED_2500;
1122 break;
1123 }
1124 if (val & MII_BNX2_GP_TOP_AN_FD)
1125 bp->duplex = DUPLEX_FULL;
1126 else
1127 bp->duplex = DUPLEX_HALF;
1128 return 0;
1129}
1130
1131static int
Michael Chan5b0c76a2005-11-04 08:45:49 -08001132bnx2_5708s_linkup(struct bnx2 *bp)
1133{
1134 u32 val;
1135
1136 bp->link_up = 1;
1137 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1138 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
1139 case BCM5708S_1000X_STAT1_SPEED_10:
1140 bp->line_speed = SPEED_10;
1141 break;
1142 case BCM5708S_1000X_STAT1_SPEED_100:
1143 bp->line_speed = SPEED_100;
1144 break;
1145 case BCM5708S_1000X_STAT1_SPEED_1G:
1146 bp->line_speed = SPEED_1000;
1147 break;
1148 case BCM5708S_1000X_STAT1_SPEED_2G5:
1149 bp->line_speed = SPEED_2500;
1150 break;
1151 }
1152 if (val & BCM5708S_1000X_STAT1_FD)
1153 bp->duplex = DUPLEX_FULL;
1154 else
1155 bp->duplex = DUPLEX_HALF;
1156
1157 return 0;
1158}
1159
1160static int
1161bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -07001162{
1163 u32 bmcr, local_adv, remote_adv, common;
1164
1165 bp->link_up = 1;
1166 bp->line_speed = SPEED_1000;
1167
Michael Chanca58c3a2007-05-03 13:22:52 -07001168 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001169 if (bmcr & BMCR_FULLDPLX) {
1170 bp->duplex = DUPLEX_FULL;
1171 }
1172 else {
1173 bp->duplex = DUPLEX_HALF;
1174 }
1175
1176 if (!(bmcr & BMCR_ANENABLE)) {
1177 return 0;
1178 }
1179
Michael Chanca58c3a2007-05-03 13:22:52 -07001180 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1181 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001182
1183 common = local_adv & remote_adv;
1184 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
1185
1186 if (common & ADVERTISE_1000XFULL) {
1187 bp->duplex = DUPLEX_FULL;
1188 }
1189 else {
1190 bp->duplex = DUPLEX_HALF;
1191 }
1192 }
1193
1194 return 0;
1195}
1196
1197static int
1198bnx2_copper_linkup(struct bnx2 *bp)
1199{
1200 u32 bmcr;
1201
Michael Chanca58c3a2007-05-03 13:22:52 -07001202 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001203 if (bmcr & BMCR_ANENABLE) {
1204 u32 local_adv, remote_adv, common;
1205
1206 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
1207 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
1208
1209 common = local_adv & (remote_adv >> 2);
1210 if (common & ADVERTISE_1000FULL) {
1211 bp->line_speed = SPEED_1000;
1212 bp->duplex = DUPLEX_FULL;
1213 }
1214 else if (common & ADVERTISE_1000HALF) {
1215 bp->line_speed = SPEED_1000;
1216 bp->duplex = DUPLEX_HALF;
1217 }
1218 else {
Michael Chanca58c3a2007-05-03 13:22:52 -07001219 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1220 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001221
1222 common = local_adv & remote_adv;
1223 if (common & ADVERTISE_100FULL) {
1224 bp->line_speed = SPEED_100;
1225 bp->duplex = DUPLEX_FULL;
1226 }
1227 else if (common & ADVERTISE_100HALF) {
1228 bp->line_speed = SPEED_100;
1229 bp->duplex = DUPLEX_HALF;
1230 }
1231 else if (common & ADVERTISE_10FULL) {
1232 bp->line_speed = SPEED_10;
1233 bp->duplex = DUPLEX_FULL;
1234 }
1235 else if (common & ADVERTISE_10HALF) {
1236 bp->line_speed = SPEED_10;
1237 bp->duplex = DUPLEX_HALF;
1238 }
1239 else {
1240 bp->line_speed = 0;
1241 bp->link_up = 0;
1242 }
1243 }
1244 }
1245 else {
1246 if (bmcr & BMCR_SPEED100) {
1247 bp->line_speed = SPEED_100;
1248 }
1249 else {
1250 bp->line_speed = SPEED_10;
1251 }
1252 if (bmcr & BMCR_FULLDPLX) {
1253 bp->duplex = DUPLEX_FULL;
1254 }
1255 else {
1256 bp->duplex = DUPLEX_HALF;
1257 }
1258 }
1259
1260 return 0;
1261}
1262
Michael Chan83e3fc82008-01-29 21:37:17 -08001263static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07001264bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
Michael Chan83e3fc82008-01-29 21:37:17 -08001265{
Michael Chanbb4f98a2008-06-19 16:38:19 -07001266 u32 val, rx_cid_addr = GET_CID_ADDR(cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08001267
1268 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1269 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1270 val |= 0x02 << 8;
1271
1272 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1273 u32 lo_water, hi_water;
1274
1275 if (bp->flow_ctrl & FLOW_CTRL_TX)
1276 lo_water = BNX2_L2CTX_LO_WATER_MARK_DEFAULT;
1277 else
1278 lo_water = BNX2_L2CTX_LO_WATER_MARK_DIS;
1279 if (lo_water >= bp->rx_ring_size)
1280 lo_water = 0;
1281
Michael Chan57260262010-02-15 19:42:09 +00001282 hi_water = min_t(int, bp->rx_ring_size / 4, lo_water + 16);
Michael Chan83e3fc82008-01-29 21:37:17 -08001283
1284 if (hi_water <= lo_water)
1285 lo_water = 0;
1286
1287 hi_water /= BNX2_L2CTX_HI_WATER_MARK_SCALE;
1288 lo_water /= BNX2_L2CTX_LO_WATER_MARK_SCALE;
1289
1290 if (hi_water > 0xf)
1291 hi_water = 0xf;
1292 else if (hi_water == 0)
1293 lo_water = 0;
1294 val |= lo_water | (hi_water << BNX2_L2CTX_HI_WATER_MARK_SHIFT);
1295 }
1296 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1297}
1298
Michael Chanbb4f98a2008-06-19 16:38:19 -07001299static void
1300bnx2_init_all_rx_contexts(struct bnx2 *bp)
1301{
1302 int i;
1303 u32 cid;
1304
1305 for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
1306 if (i == 1)
1307 cid = RX_RSS_CID;
1308 bnx2_init_rx_context(bp, cid);
1309 }
1310}
1311
Benjamin Li344478d2008-09-18 16:38:24 -07001312static void
Michael Chanb6016b72005-05-26 13:03:09 -07001313bnx2_set_mac_link(struct bnx2 *bp)
1314{
1315 u32 val;
1316
1317 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
1318 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1319 (bp->duplex == DUPLEX_HALF)) {
1320 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
1321 }
1322
1323 /* Configure the EMAC mode register. */
1324 val = REG_RD(bp, BNX2_EMAC_MODE);
1325
1326 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -08001327 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08001328 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001329
1330 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001331 switch (bp->line_speed) {
1332 case SPEED_10:
Michael Chan59b47d82006-11-19 14:10:45 -08001333 if (CHIP_NUM(bp) != CHIP_NUM_5706) {
1334 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001335 break;
1336 }
1337 /* fall through */
1338 case SPEED_100:
1339 val |= BNX2_EMAC_MODE_PORT_MII;
1340 break;
1341 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -08001342 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001343 /* fall through */
1344 case SPEED_1000:
1345 val |= BNX2_EMAC_MODE_PORT_GMII;
1346 break;
1347 }
Michael Chanb6016b72005-05-26 13:03:09 -07001348 }
1349 else {
1350 val |= BNX2_EMAC_MODE_PORT_GMII;
1351 }
1352
1353 /* Set the MAC to operate in the appropriate duplex mode. */
1354 if (bp->duplex == DUPLEX_HALF)
1355 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
1356 REG_WR(bp, BNX2_EMAC_MODE, val);
1357
1358 /* Enable/disable rx PAUSE. */
1359 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1360
1361 if (bp->flow_ctrl & FLOW_CTRL_RX)
1362 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
1363 REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
1364
1365 /* Enable/disable tx PAUSE. */
1366 val = REG_RD(bp, BNX2_EMAC_TX_MODE);
1367 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1368
1369 if (bp->flow_ctrl & FLOW_CTRL_TX)
1370 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
1371 REG_WR(bp, BNX2_EMAC_TX_MODE, val);
1372
1373 /* Acknowledge the interrupt. */
1374 REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
1375
Michael Chan83e3fc82008-01-29 21:37:17 -08001376 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chanbb4f98a2008-06-19 16:38:19 -07001377 bnx2_init_all_rx_contexts(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001378}
1379
Michael Chan27a005b2007-05-03 13:23:41 -07001380static void
1381bnx2_enable_bmsr1(struct bnx2 *bp)
1382{
Michael Chan583c28e2008-01-21 19:51:35 -08001383 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001384 (CHIP_NUM(bp) == CHIP_NUM_5709))
1385 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1386 MII_BNX2_BLK_ADDR_GP_STATUS);
1387}
1388
1389static void
1390bnx2_disable_bmsr1(struct bnx2 *bp)
1391{
Michael Chan583c28e2008-01-21 19:51:35 -08001392 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001393 (CHIP_NUM(bp) == CHIP_NUM_5709))
1394 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1395 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1396}
1397
Michael Chanb6016b72005-05-26 13:03:09 -07001398static int
Michael Chan605a9e22007-05-03 13:23:13 -07001399bnx2_test_and_enable_2g5(struct bnx2 *bp)
1400{
1401 u32 up1;
1402 int ret = 1;
1403
Michael Chan583c28e2008-01-21 19:51:35 -08001404 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001405 return 0;
1406
1407 if (bp->autoneg & AUTONEG_SPEED)
1408 bp->advertising |= ADVERTISED_2500baseX_Full;
1409
Michael Chan27a005b2007-05-03 13:23:41 -07001410 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1411 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1412
Michael Chan605a9e22007-05-03 13:23:13 -07001413 bnx2_read_phy(bp, bp->mii_up1, &up1);
1414 if (!(up1 & BCM5708S_UP1_2G5)) {
1415 up1 |= BCM5708S_UP1_2G5;
1416 bnx2_write_phy(bp, bp->mii_up1, up1);
1417 ret = 0;
1418 }
1419
Michael Chan27a005b2007-05-03 13:23:41 -07001420 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1421 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1422 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1423
Michael Chan605a9e22007-05-03 13:23:13 -07001424 return ret;
1425}
1426
1427static int
1428bnx2_test_and_disable_2g5(struct bnx2 *bp)
1429{
1430 u32 up1;
1431 int ret = 0;
1432
Michael Chan583c28e2008-01-21 19:51:35 -08001433 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001434 return 0;
1435
Michael Chan27a005b2007-05-03 13:23:41 -07001436 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1437 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1438
Michael Chan605a9e22007-05-03 13:23:13 -07001439 bnx2_read_phy(bp, bp->mii_up1, &up1);
1440 if (up1 & BCM5708S_UP1_2G5) {
1441 up1 &= ~BCM5708S_UP1_2G5;
1442 bnx2_write_phy(bp, bp->mii_up1, up1);
1443 ret = 1;
1444 }
1445
Michael Chan27a005b2007-05-03 13:23:41 -07001446 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1447 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1448 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1449
Michael Chan605a9e22007-05-03 13:23:13 -07001450 return ret;
1451}
1452
1453static void
1454bnx2_enable_forced_2g5(struct bnx2 *bp)
1455{
Michael Chancbd68902010-06-08 07:21:30 +00001456 u32 uninitialized_var(bmcr);
1457 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001458
Michael Chan583c28e2008-01-21 19:51:35 -08001459 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001460 return;
1461
Michael Chan27a005b2007-05-03 13:23:41 -07001462 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1463 u32 val;
1464
1465 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1466 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001467 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1468 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1469 val |= MII_BNX2_SD_MISC1_FORCE |
1470 MII_BNX2_SD_MISC1_FORCE_2_5G;
1471 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1472 }
Michael Chan27a005b2007-05-03 13:23:41 -07001473
1474 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1475 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001476 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001477
1478 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001479 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1480 if (!err)
1481 bmcr |= BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc7079852009-11-02 23:17:42 +00001482 } else {
1483 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001484 }
1485
Michael Chancbd68902010-06-08 07:21:30 +00001486 if (err)
1487 return;
1488
Michael Chan605a9e22007-05-03 13:23:13 -07001489 if (bp->autoneg & AUTONEG_SPEED) {
1490 bmcr &= ~BMCR_ANENABLE;
1491 if (bp->req_duplex == DUPLEX_FULL)
1492 bmcr |= BMCR_FULLDPLX;
1493 }
1494 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1495}
1496
1497static void
1498bnx2_disable_forced_2g5(struct bnx2 *bp)
1499{
Michael Chancbd68902010-06-08 07:21:30 +00001500 u32 uninitialized_var(bmcr);
1501 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001502
Michael Chan583c28e2008-01-21 19:51:35 -08001503 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001504 return;
1505
Michael Chan27a005b2007-05-03 13:23:41 -07001506 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1507 u32 val;
1508
1509 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1510 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001511 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1512 val &= ~MII_BNX2_SD_MISC1_FORCE;
1513 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1514 }
Michael Chan27a005b2007-05-03 13:23:41 -07001515
1516 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1517 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001518 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001519
1520 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001521 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1522 if (!err)
1523 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc7079852009-11-02 23:17:42 +00001524 } else {
1525 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001526 }
1527
Michael Chancbd68902010-06-08 07:21:30 +00001528 if (err)
1529 return;
1530
Michael Chan605a9e22007-05-03 13:23:13 -07001531 if (bp->autoneg & AUTONEG_SPEED)
1532 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1533 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1534}
1535
Michael Chanb2fadea2008-01-21 17:07:06 -08001536static void
1537bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1538{
1539 u32 val;
1540
1541 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1542 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1543 if (start)
1544 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1545 else
1546 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1547}
1548
Michael Chan605a9e22007-05-03 13:23:13 -07001549static int
Michael Chanb6016b72005-05-26 13:03:09 -07001550bnx2_set_link(struct bnx2 *bp)
1551{
1552 u32 bmsr;
1553 u8 link_up;
1554
Michael Chan80be4432006-11-19 14:07:28 -08001555 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001556 bp->link_up = 1;
1557 return 0;
1558 }
1559
Michael Chan583c28e2008-01-21 19:51:35 -08001560 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001561 return 0;
1562
Michael Chanb6016b72005-05-26 13:03:09 -07001563 link_up = bp->link_up;
1564
Michael Chan27a005b2007-05-03 13:23:41 -07001565 bnx2_enable_bmsr1(bp);
1566 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1567 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1568 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001569
Michael Chan583c28e2008-01-21 19:51:35 -08001570 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chanb6016b72005-05-26 13:03:09 -07001571 (CHIP_NUM(bp) == CHIP_NUM_5706)) {
Michael Chana2724e22008-02-23 19:47:44 -08001572 u32 val, an_dbg;
Michael Chanb6016b72005-05-26 13:03:09 -07001573
Michael Chan583c28e2008-01-21 19:51:35 -08001574 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001575 bnx2_5706s_force_link_dn(bp, 0);
Michael Chan583c28e2008-01-21 19:51:35 -08001576 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
Michael Chanb2fadea2008-01-21 17:07:06 -08001577 }
Michael Chanb6016b72005-05-26 13:03:09 -07001578 val = REG_RD(bp, BNX2_EMAC_STATUS);
Michael Chana2724e22008-02-23 19:47:44 -08001579
1580 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1581 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1582 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1583
1584 if ((val & BNX2_EMAC_STATUS_LINK) &&
1585 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
Michael Chanb6016b72005-05-26 13:03:09 -07001586 bmsr |= BMSR_LSTATUS;
1587 else
1588 bmsr &= ~BMSR_LSTATUS;
1589 }
1590
1591 if (bmsr & BMSR_LSTATUS) {
1592 bp->link_up = 1;
1593
Michael Chan583c28e2008-01-21 19:51:35 -08001594 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001595 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1596 bnx2_5706s_linkup(bp);
1597 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
1598 bnx2_5708s_linkup(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001599 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
1600 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001601 }
1602 else {
1603 bnx2_copper_linkup(bp);
1604 }
1605 bnx2_resolve_flow_ctrl(bp);
1606 }
1607 else {
Michael Chan583c28e2008-01-21 19:51:35 -08001608 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001609 (bp->autoneg & AUTONEG_SPEED))
1610 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001611
Michael Chan583c28e2008-01-21 19:51:35 -08001612 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001613 u32 bmcr;
1614
1615 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1616 bmcr |= BMCR_ANENABLE;
1617 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1618
Michael Chan583c28e2008-01-21 19:51:35 -08001619 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb2fadea2008-01-21 17:07:06 -08001620 }
Michael Chanb6016b72005-05-26 13:03:09 -07001621 bp->link_up = 0;
1622 }
1623
1624 if (bp->link_up != link_up) {
1625 bnx2_report_link(bp);
1626 }
1627
1628 bnx2_set_mac_link(bp);
1629
1630 return 0;
1631}
1632
1633static int
1634bnx2_reset_phy(struct bnx2 *bp)
1635{
1636 int i;
1637 u32 reg;
1638
Michael Chanca58c3a2007-05-03 13:22:52 -07001639 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001640
1641#define PHY_RESET_MAX_WAIT 100
1642 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1643 udelay(10);
1644
Michael Chanca58c3a2007-05-03 13:22:52 -07001645 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001646 if (!(reg & BMCR_RESET)) {
1647 udelay(20);
1648 break;
1649 }
1650 }
1651 if (i == PHY_RESET_MAX_WAIT) {
1652 return -EBUSY;
1653 }
1654 return 0;
1655}
1656
1657static u32
1658bnx2_phy_get_pause_adv(struct bnx2 *bp)
1659{
1660 u32 adv = 0;
1661
1662 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1663 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1664
Michael Chan583c28e2008-01-21 19:51:35 -08001665 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001666 adv = ADVERTISE_1000XPAUSE;
1667 }
1668 else {
1669 adv = ADVERTISE_PAUSE_CAP;
1670 }
1671 }
1672 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001673 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001674 adv = ADVERTISE_1000XPSE_ASYM;
1675 }
1676 else {
1677 adv = ADVERTISE_PAUSE_ASYM;
1678 }
1679 }
1680 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001681 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001682 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1683 }
1684 else {
1685 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1686 }
1687 }
1688 return adv;
1689}
1690
Michael Chana2f13892008-07-14 22:38:23 -07001691static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
Michael Chan0d8a6572007-07-07 22:49:43 -07001692
Michael Chanb6016b72005-05-26 13:03:09 -07001693static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001694bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001695__releases(&bp->phy_lock)
1696__acquires(&bp->phy_lock)
Michael Chan0d8a6572007-07-07 22:49:43 -07001697{
1698 u32 speed_arg = 0, pause_adv;
1699
1700 pause_adv = bnx2_phy_get_pause_adv(bp);
1701
1702 if (bp->autoneg & AUTONEG_SPEED) {
1703 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1704 if (bp->advertising & ADVERTISED_10baseT_Half)
1705 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1706 if (bp->advertising & ADVERTISED_10baseT_Full)
1707 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1708 if (bp->advertising & ADVERTISED_100baseT_Half)
1709 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1710 if (bp->advertising & ADVERTISED_100baseT_Full)
1711 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1712 if (bp->advertising & ADVERTISED_1000baseT_Full)
1713 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1714 if (bp->advertising & ADVERTISED_2500baseX_Full)
1715 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1716 } else {
1717 if (bp->req_line_speed == SPEED_2500)
1718 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1719 else if (bp->req_line_speed == SPEED_1000)
1720 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1721 else if (bp->req_line_speed == SPEED_100) {
1722 if (bp->req_duplex == DUPLEX_FULL)
1723 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1724 else
1725 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1726 } else if (bp->req_line_speed == SPEED_10) {
1727 if (bp->req_duplex == DUPLEX_FULL)
1728 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1729 else
1730 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1731 }
1732 }
1733
1734 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1735 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
Michael Chanc26736e2008-01-31 17:07:21 -08001736 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
Michael Chan0d8a6572007-07-07 22:49:43 -07001737 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1738
1739 if (port == PORT_TP)
1740 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1741 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1742
Michael Chan2726d6e2008-01-29 21:35:05 -08001743 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
Michael Chan0d8a6572007-07-07 22:49:43 -07001744
1745 spin_unlock_bh(&bp->phy_lock);
Michael Chana2f13892008-07-14 22:38:23 -07001746 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
Michael Chan0d8a6572007-07-07 22:49:43 -07001747 spin_lock_bh(&bp->phy_lock);
1748
1749 return 0;
1750}
1751
1752static int
1753bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001754__releases(&bp->phy_lock)
1755__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07001756{
Michael Chan605a9e22007-05-03 13:23:13 -07001757 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001758 u32 new_adv = 0;
1759
Michael Chan583c28e2008-01-21 19:51:35 -08001760 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Eric Dumazet807540b2010-09-23 05:40:09 +00001761 return bnx2_setup_remote_phy(bp, port);
Michael Chan0d8a6572007-07-07 22:49:43 -07001762
Michael Chanb6016b72005-05-26 13:03:09 -07001763 if (!(bp->autoneg & AUTONEG_SPEED)) {
1764 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001765 int force_link_down = 0;
1766
Michael Chan605a9e22007-05-03 13:23:13 -07001767 if (bp->req_line_speed == SPEED_2500) {
1768 if (!bnx2_test_and_enable_2g5(bp))
1769 force_link_down = 1;
1770 } else if (bp->req_line_speed == SPEED_1000) {
1771 if (bnx2_test_and_disable_2g5(bp))
1772 force_link_down = 1;
1773 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001774 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001775 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1776
Michael Chanca58c3a2007-05-03 13:22:52 -07001777 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001778 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001779 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001780
Michael Chan27a005b2007-05-03 13:23:41 -07001781 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1782 if (bp->req_line_speed == SPEED_2500)
1783 bnx2_enable_forced_2g5(bp);
1784 else if (bp->req_line_speed == SPEED_1000) {
1785 bnx2_disable_forced_2g5(bp);
1786 new_bmcr &= ~0x2000;
1787 }
1788
1789 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001790 if (bp->req_line_speed == SPEED_2500)
1791 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1792 else
1793 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001794 }
1795
Michael Chanb6016b72005-05-26 13:03:09 -07001796 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001797 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001798 new_bmcr |= BMCR_FULLDPLX;
1799 }
1800 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001801 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001802 new_bmcr &= ~BMCR_FULLDPLX;
1803 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001804 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001805 /* Force a link down visible on the other side */
1806 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001807 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001808 ~(ADVERTISE_1000XFULL |
1809 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001810 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001811 BMCR_ANRESTART | BMCR_ANENABLE);
1812
1813 bp->link_up = 0;
1814 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001815 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001816 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001817 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001818 bnx2_write_phy(bp, bp->mii_adv, adv);
1819 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001820 } else {
1821 bnx2_resolve_flow_ctrl(bp);
1822 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001823 }
1824 return 0;
1825 }
1826
Michael Chan605a9e22007-05-03 13:23:13 -07001827 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001828
Michael Chanb6016b72005-05-26 13:03:09 -07001829 if (bp->advertising & ADVERTISED_1000baseT_Full)
1830 new_adv |= ADVERTISE_1000XFULL;
1831
1832 new_adv |= bnx2_phy_get_pause_adv(bp);
1833
Michael Chanca58c3a2007-05-03 13:22:52 -07001834 bnx2_read_phy(bp, bp->mii_adv, &adv);
1835 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001836
1837 bp->serdes_an_pending = 0;
1838 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1839 /* Force a link down visible on the other side */
1840 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001841 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001842 spin_unlock_bh(&bp->phy_lock);
1843 msleep(20);
1844 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001845 }
1846
Michael Chanca58c3a2007-05-03 13:22:52 -07001847 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1848 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001849 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001850 /* Speed up link-up time when the link partner
1851 * does not autonegotiate which is very common
1852 * in blade servers. Some blade servers use
1853 * IPMI for kerboard input and it's important
1854 * to minimize link disruptions. Autoneg. involves
1855 * exchanging base pages plus 3 next pages and
1856 * normally completes in about 120 msec.
1857 */
Michael Chan40105c02008-11-12 16:02:45 -08001858 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08001859 bp->serdes_an_pending = 1;
1860 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001861 } else {
1862 bnx2_resolve_flow_ctrl(bp);
1863 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001864 }
1865
1866 return 0;
1867}
1868
1869#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chan583c28e2008-01-21 19:51:35 -08001870 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
Michael Chandeaf3912007-07-07 22:48:00 -07001871 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1872 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001873
1874#define ETHTOOL_ALL_COPPER_SPEED \
1875 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1876 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1877 ADVERTISED_1000baseT_Full)
1878
1879#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1880 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001881
Michael Chanb6016b72005-05-26 13:03:09 -07001882#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1883
Michael Chandeaf3912007-07-07 22:48:00 -07001884static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001885bnx2_set_default_remote_link(struct bnx2 *bp)
1886{
1887 u32 link;
1888
1889 if (bp->phy_port == PORT_TP)
Michael Chan2726d6e2008-01-29 21:35:05 -08001890 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001891 else
Michael Chan2726d6e2008-01-29 21:35:05 -08001892 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001893
1894 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1895 bp->req_line_speed = 0;
1896 bp->autoneg |= AUTONEG_SPEED;
1897 bp->advertising = ADVERTISED_Autoneg;
1898 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1899 bp->advertising |= ADVERTISED_10baseT_Half;
1900 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1901 bp->advertising |= ADVERTISED_10baseT_Full;
1902 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1903 bp->advertising |= ADVERTISED_100baseT_Half;
1904 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1905 bp->advertising |= ADVERTISED_100baseT_Full;
1906 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1907 bp->advertising |= ADVERTISED_1000baseT_Full;
1908 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1909 bp->advertising |= ADVERTISED_2500baseX_Full;
1910 } else {
1911 bp->autoneg = 0;
1912 bp->advertising = 0;
1913 bp->req_duplex = DUPLEX_FULL;
1914 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1915 bp->req_line_speed = SPEED_10;
1916 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1917 bp->req_duplex = DUPLEX_HALF;
1918 }
1919 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1920 bp->req_line_speed = SPEED_100;
1921 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1922 bp->req_duplex = DUPLEX_HALF;
1923 }
1924 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1925 bp->req_line_speed = SPEED_1000;
1926 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1927 bp->req_line_speed = SPEED_2500;
1928 }
1929}
1930
1931static void
Michael Chandeaf3912007-07-07 22:48:00 -07001932bnx2_set_default_link(struct bnx2 *bp)
1933{
Harvey Harrisonab598592008-05-01 02:47:38 -07001934 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1935 bnx2_set_default_remote_link(bp);
1936 return;
1937 }
Michael Chan0d8a6572007-07-07 22:49:43 -07001938
Michael Chandeaf3912007-07-07 22:48:00 -07001939 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1940 bp->req_line_speed = 0;
Michael Chan583c28e2008-01-21 19:51:35 -08001941 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chandeaf3912007-07-07 22:48:00 -07001942 u32 reg;
1943
1944 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1945
Michael Chan2726d6e2008-01-29 21:35:05 -08001946 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
Michael Chandeaf3912007-07-07 22:48:00 -07001947 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1948 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1949 bp->autoneg = 0;
1950 bp->req_line_speed = bp->line_speed = SPEED_1000;
1951 bp->req_duplex = DUPLEX_FULL;
1952 }
1953 } else
1954 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1955}
1956
Michael Chan0d8a6572007-07-07 22:49:43 -07001957static void
Michael Chandf149d72007-07-07 22:51:36 -07001958bnx2_send_heart_beat(struct bnx2 *bp)
1959{
1960 u32 msg;
1961 u32 addr;
1962
1963 spin_lock(&bp->indirect_lock);
1964 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1965 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
1966 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1967 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
1968 spin_unlock(&bp->indirect_lock);
1969}
1970
1971static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001972bnx2_remote_phy_event(struct bnx2 *bp)
1973{
1974 u32 msg;
1975 u8 link_up = bp->link_up;
1976 u8 old_port;
1977
Michael Chan2726d6e2008-01-29 21:35:05 -08001978 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07001979
Michael Chandf149d72007-07-07 22:51:36 -07001980 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1981 bnx2_send_heart_beat(bp);
1982
1983 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1984
Michael Chan0d8a6572007-07-07 22:49:43 -07001985 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1986 bp->link_up = 0;
1987 else {
1988 u32 speed;
1989
1990 bp->link_up = 1;
1991 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1992 bp->duplex = DUPLEX_FULL;
1993 switch (speed) {
1994 case BNX2_LINK_STATUS_10HALF:
1995 bp->duplex = DUPLEX_HALF;
1996 case BNX2_LINK_STATUS_10FULL:
1997 bp->line_speed = SPEED_10;
1998 break;
1999 case BNX2_LINK_STATUS_100HALF:
2000 bp->duplex = DUPLEX_HALF;
2001 case BNX2_LINK_STATUS_100BASE_T4:
2002 case BNX2_LINK_STATUS_100FULL:
2003 bp->line_speed = SPEED_100;
2004 break;
2005 case BNX2_LINK_STATUS_1000HALF:
2006 bp->duplex = DUPLEX_HALF;
2007 case BNX2_LINK_STATUS_1000FULL:
2008 bp->line_speed = SPEED_1000;
2009 break;
2010 case BNX2_LINK_STATUS_2500HALF:
2011 bp->duplex = DUPLEX_HALF;
2012 case BNX2_LINK_STATUS_2500FULL:
2013 bp->line_speed = SPEED_2500;
2014 break;
2015 default:
2016 bp->line_speed = 0;
2017 break;
2018 }
2019
Michael Chan0d8a6572007-07-07 22:49:43 -07002020 bp->flow_ctrl = 0;
2021 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
2022 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
2023 if (bp->duplex == DUPLEX_FULL)
2024 bp->flow_ctrl = bp->req_flow_ctrl;
2025 } else {
2026 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
2027 bp->flow_ctrl |= FLOW_CTRL_TX;
2028 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
2029 bp->flow_ctrl |= FLOW_CTRL_RX;
2030 }
2031
2032 old_port = bp->phy_port;
2033 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
2034 bp->phy_port = PORT_FIBRE;
2035 else
2036 bp->phy_port = PORT_TP;
2037
2038 if (old_port != bp->phy_port)
2039 bnx2_set_default_link(bp);
2040
Michael Chan0d8a6572007-07-07 22:49:43 -07002041 }
2042 if (bp->link_up != link_up)
2043 bnx2_report_link(bp);
2044
2045 bnx2_set_mac_link(bp);
2046}
2047
2048static int
2049bnx2_set_remote_link(struct bnx2 *bp)
2050{
2051 u32 evt_code;
2052
Michael Chan2726d6e2008-01-29 21:35:05 -08002053 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07002054 switch (evt_code) {
2055 case BNX2_FW_EVT_CODE_LINK_EVENT:
2056 bnx2_remote_phy_event(bp);
2057 break;
2058 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
2059 default:
Michael Chandf149d72007-07-07 22:51:36 -07002060 bnx2_send_heart_beat(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07002061 break;
2062 }
2063 return 0;
2064}
2065
Michael Chanb6016b72005-05-26 13:03:09 -07002066static int
2067bnx2_setup_copper_phy(struct bnx2 *bp)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002068__releases(&bp->phy_lock)
2069__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002070{
2071 u32 bmcr;
2072 u32 new_bmcr;
2073
Michael Chanca58c3a2007-05-03 13:22:52 -07002074 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002075
2076 if (bp->autoneg & AUTONEG_SPEED) {
2077 u32 adv_reg, adv1000_reg;
2078 u32 new_adv_reg = 0;
2079 u32 new_adv1000_reg = 0;
2080
Michael Chanca58c3a2007-05-03 13:22:52 -07002081 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07002082 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
2083 ADVERTISE_PAUSE_ASYM);
2084
2085 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
2086 adv1000_reg &= PHY_ALL_1000_SPEED;
2087
2088 if (bp->advertising & ADVERTISED_10baseT_Half)
2089 new_adv_reg |= ADVERTISE_10HALF;
2090 if (bp->advertising & ADVERTISED_10baseT_Full)
2091 new_adv_reg |= ADVERTISE_10FULL;
2092 if (bp->advertising & ADVERTISED_100baseT_Half)
2093 new_adv_reg |= ADVERTISE_100HALF;
2094 if (bp->advertising & ADVERTISED_100baseT_Full)
2095 new_adv_reg |= ADVERTISE_100FULL;
2096 if (bp->advertising & ADVERTISED_1000baseT_Full)
2097 new_adv1000_reg |= ADVERTISE_1000FULL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002098
Michael Chanb6016b72005-05-26 13:03:09 -07002099 new_adv_reg |= ADVERTISE_CSMA;
2100
2101 new_adv_reg |= bnx2_phy_get_pause_adv(bp);
2102
2103 if ((adv1000_reg != new_adv1000_reg) ||
2104 (adv_reg != new_adv_reg) ||
2105 ((bmcr & BMCR_ANENABLE) == 0)) {
2106
Michael Chanca58c3a2007-05-03 13:22:52 -07002107 bnx2_write_phy(bp, bp->mii_adv, new_adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07002108 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000_reg);
Michael Chanca58c3a2007-05-03 13:22:52 -07002109 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07002110 BMCR_ANENABLE);
2111 }
2112 else if (bp->link_up) {
2113 /* Flow ctrl may have changed from auto to forced */
2114 /* or vice-versa. */
2115
2116 bnx2_resolve_flow_ctrl(bp);
2117 bnx2_set_mac_link(bp);
2118 }
2119 return 0;
2120 }
2121
2122 new_bmcr = 0;
2123 if (bp->req_line_speed == SPEED_100) {
2124 new_bmcr |= BMCR_SPEED100;
2125 }
2126 if (bp->req_duplex == DUPLEX_FULL) {
2127 new_bmcr |= BMCR_FULLDPLX;
2128 }
2129 if (new_bmcr != bmcr) {
2130 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07002131
Michael Chanca58c3a2007-05-03 13:22:52 -07002132 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2133 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002134
Michael Chanb6016b72005-05-26 13:03:09 -07002135 if (bmsr & BMSR_LSTATUS) {
2136 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07002137 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08002138 spin_unlock_bh(&bp->phy_lock);
2139 msleep(50);
2140 spin_lock_bh(&bp->phy_lock);
2141
Michael Chanca58c3a2007-05-03 13:22:52 -07002142 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2143 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07002144 }
2145
Michael Chanca58c3a2007-05-03 13:22:52 -07002146 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002147
2148 /* Normally, the new speed is setup after the link has
2149 * gone down and up again. In some cases, link will not go
2150 * down so we need to set up the new speed here.
2151 */
2152 if (bmsr & BMSR_LSTATUS) {
2153 bp->line_speed = bp->req_line_speed;
2154 bp->duplex = bp->req_duplex;
2155 bnx2_resolve_flow_ctrl(bp);
2156 bnx2_set_mac_link(bp);
2157 }
Michael Chan27a005b2007-05-03 13:23:41 -07002158 } else {
2159 bnx2_resolve_flow_ctrl(bp);
2160 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002161 }
2162 return 0;
2163}
2164
2165static int
Michael Chan0d8a6572007-07-07 22:49:43 -07002166bnx2_setup_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002167__releases(&bp->phy_lock)
2168__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002169{
2170 if (bp->loopback == MAC_LOOPBACK)
2171 return 0;
2172
Michael Chan583c28e2008-01-21 19:51:35 -08002173 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Eric Dumazet807540b2010-09-23 05:40:09 +00002174 return bnx2_setup_serdes_phy(bp, port);
Michael Chanb6016b72005-05-26 13:03:09 -07002175 }
2176 else {
Eric Dumazet807540b2010-09-23 05:40:09 +00002177 return bnx2_setup_copper_phy(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002178 }
2179}
2180
2181static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002182bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan27a005b2007-05-03 13:23:41 -07002183{
2184 u32 val;
2185
2186 bp->mii_bmcr = MII_BMCR + 0x10;
2187 bp->mii_bmsr = MII_BMSR + 0x10;
2188 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
2189 bp->mii_adv = MII_ADVERTISE + 0x10;
2190 bp->mii_lpa = MII_LPA + 0x10;
2191 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
2192
2193 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
2194 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
2195
2196 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chan9a120bc2008-05-16 22:17:45 -07002197 if (reset_phy)
2198 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002199
2200 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
2201
2202 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
2203 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
2204 val |= MII_BNX2_SD_1000XCTL1_FIBER;
2205 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
2206
2207 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
2208 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
Michael Chan583c28e2008-01-21 19:51:35 -08002209 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan27a005b2007-05-03 13:23:41 -07002210 val |= BCM5708S_UP1_2G5;
2211 else
2212 val &= ~BCM5708S_UP1_2G5;
2213 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
2214
2215 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
2216 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
2217 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
2218 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
2219
2220 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
2221
2222 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
2223 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
2224 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
2225
2226 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
2227
2228 return 0;
2229}
2230
2231static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002232bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan5b0c76a2005-11-04 08:45:49 -08002233{
2234 u32 val;
2235
Michael Chan9a120bc2008-05-16 22:17:45 -07002236 if (reset_phy)
2237 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002238
2239 bp->mii_up1 = BCM5708S_UP1;
2240
Michael Chan5b0c76a2005-11-04 08:45:49 -08002241 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
2242 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
2243 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2244
2245 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
2246 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
2247 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
2248
2249 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
2250 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
2251 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
2252
Michael Chan583c28e2008-01-21 19:51:35 -08002253 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002254 bnx2_read_phy(bp, BCM5708S_UP1, &val);
2255 val |= BCM5708S_UP1_2G5;
2256 bnx2_write_phy(bp, BCM5708S_UP1, val);
2257 }
2258
2259 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
Michael Chandda1e392006-01-23 16:08:14 -08002260 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
2261 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002262 /* increase tx signal amplitude */
2263 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2264 BCM5708S_BLK_ADDR_TX_MISC);
2265 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
2266 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
2267 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
2268 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2269 }
2270
Michael Chan2726d6e2008-01-29 21:35:05 -08002271 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08002272 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
2273
2274 if (val) {
2275 u32 is_backplane;
2276
Michael Chan2726d6e2008-01-29 21:35:05 -08002277 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002278 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
2279 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2280 BCM5708S_BLK_ADDR_TX_MISC);
2281 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
2282 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2283 BCM5708S_BLK_ADDR_DIG);
2284 }
2285 }
2286 return 0;
2287}
2288
2289static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002290bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002291{
Michael Chan9a120bc2008-05-16 22:17:45 -07002292 if (reset_phy)
2293 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002294
Michael Chan583c28e2008-01-21 19:51:35 -08002295 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb6016b72005-05-26 13:03:09 -07002296
Michael Chan59b47d82006-11-19 14:10:45 -08002297 if (CHIP_NUM(bp) == CHIP_NUM_5706)
2298 REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07002299
2300 if (bp->dev->mtu > 1500) {
2301 u32 val;
2302
2303 /* Set extended packet length bit */
2304 bnx2_write_phy(bp, 0x18, 0x7);
2305 bnx2_read_phy(bp, 0x18, &val);
2306 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2307
2308 bnx2_write_phy(bp, 0x1c, 0x6c00);
2309 bnx2_read_phy(bp, 0x1c, &val);
2310 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2311 }
2312 else {
2313 u32 val;
2314
2315 bnx2_write_phy(bp, 0x18, 0x7);
2316 bnx2_read_phy(bp, 0x18, &val);
2317 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2318
2319 bnx2_write_phy(bp, 0x1c, 0x6c00);
2320 bnx2_read_phy(bp, 0x1c, &val);
2321 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2322 }
2323
2324 return 0;
2325}
2326
2327static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002328bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002329{
Michael Chan5b0c76a2005-11-04 08:45:49 -08002330 u32 val;
2331
Michael Chan9a120bc2008-05-16 22:17:45 -07002332 if (reset_phy)
2333 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002334
Michael Chan583c28e2008-01-21 19:51:35 -08002335 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07002336 bnx2_write_phy(bp, 0x18, 0x0c00);
2337 bnx2_write_phy(bp, 0x17, 0x000a);
2338 bnx2_write_phy(bp, 0x15, 0x310b);
2339 bnx2_write_phy(bp, 0x17, 0x201f);
2340 bnx2_write_phy(bp, 0x15, 0x9506);
2341 bnx2_write_phy(bp, 0x17, 0x401f);
2342 bnx2_write_phy(bp, 0x15, 0x14e2);
2343 bnx2_write_phy(bp, 0x18, 0x0400);
2344 }
2345
Michael Chan583c28e2008-01-21 19:51:35 -08002346 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
Michael Chanb659f442007-02-02 00:46:35 -08002347 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2348 MII_BNX2_DSP_EXPAND_REG | 0x8);
2349 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2350 val &= ~(1 << 8);
2351 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2352 }
2353
Michael Chanb6016b72005-05-26 13:03:09 -07002354 if (bp->dev->mtu > 1500) {
Michael Chanb6016b72005-05-26 13:03:09 -07002355 /* Set extended packet length bit */
2356 bnx2_write_phy(bp, 0x18, 0x7);
2357 bnx2_read_phy(bp, 0x18, &val);
2358 bnx2_write_phy(bp, 0x18, val | 0x4000);
2359
2360 bnx2_read_phy(bp, 0x10, &val);
2361 bnx2_write_phy(bp, 0x10, val | 0x1);
2362 }
2363 else {
Michael Chanb6016b72005-05-26 13:03:09 -07002364 bnx2_write_phy(bp, 0x18, 0x7);
2365 bnx2_read_phy(bp, 0x18, &val);
2366 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2367
2368 bnx2_read_phy(bp, 0x10, &val);
2369 bnx2_write_phy(bp, 0x10, val & ~0x1);
2370 }
2371
Michael Chan5b0c76a2005-11-04 08:45:49 -08002372 /* ethernet@wirespeed */
2373 bnx2_write_phy(bp, 0x18, 0x7007);
2374 bnx2_read_phy(bp, 0x18, &val);
2375 bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
Michael Chanb6016b72005-05-26 13:03:09 -07002376 return 0;
2377}
2378
2379
2380static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002381bnx2_init_phy(struct bnx2 *bp, int reset_phy)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002382__releases(&bp->phy_lock)
2383__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002384{
2385 u32 val;
2386 int rc = 0;
2387
Michael Chan583c28e2008-01-21 19:51:35 -08002388 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2389 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
Michael Chanb6016b72005-05-26 13:03:09 -07002390
Michael Chanca58c3a2007-05-03 13:22:52 -07002391 bp->mii_bmcr = MII_BMCR;
2392 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07002393 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07002394 bp->mii_adv = MII_ADVERTISE;
2395 bp->mii_lpa = MII_LPA;
2396
Michael Chanb6016b72005-05-26 13:03:09 -07002397 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
2398
Michael Chan583c28e2008-01-21 19:51:35 -08002399 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07002400 goto setup_phy;
2401
Michael Chanb6016b72005-05-26 13:03:09 -07002402 bnx2_read_phy(bp, MII_PHYSID1, &val);
2403 bp->phy_id = val << 16;
2404 bnx2_read_phy(bp, MII_PHYSID2, &val);
2405 bp->phy_id |= val & 0xffff;
2406
Michael Chan583c28e2008-01-21 19:51:35 -08002407 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002408 if (CHIP_NUM(bp) == CHIP_NUM_5706)
Michael Chan9a120bc2008-05-16 22:17:45 -07002409 rc = bnx2_init_5706s_phy(bp, reset_phy);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002410 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan9a120bc2008-05-16 22:17:45 -07002411 rc = bnx2_init_5708s_phy(bp, reset_phy);
Michael Chan27a005b2007-05-03 13:23:41 -07002412 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan9a120bc2008-05-16 22:17:45 -07002413 rc = bnx2_init_5709s_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002414 }
2415 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07002416 rc = bnx2_init_copper_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002417 }
2418
Michael Chan0d8a6572007-07-07 22:49:43 -07002419setup_phy:
2420 if (!rc)
2421 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07002422
2423 return rc;
2424}
2425
2426static int
2427bnx2_set_mac_loopback(struct bnx2 *bp)
2428{
2429 u32 mac_mode;
2430
2431 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2432 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2433 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
2434 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2435 bp->link_up = 1;
2436 return 0;
2437}
2438
Michael Chanbc5a0692006-01-23 16:13:22 -08002439static int bnx2_test_link(struct bnx2 *);
2440
2441static int
2442bnx2_set_phy_loopback(struct bnx2 *bp)
2443{
2444 u32 mac_mode;
2445 int rc, i;
2446
2447 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07002448 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08002449 BMCR_SPEED1000);
2450 spin_unlock_bh(&bp->phy_lock);
2451 if (rc)
2452 return rc;
2453
2454 for (i = 0; i < 10; i++) {
2455 if (bnx2_test_link(bp) == 0)
2456 break;
Michael Chan80be4432006-11-19 14:07:28 -08002457 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08002458 }
2459
2460 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2461 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2462 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002463 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002464
2465 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
2466 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2467 bp->link_up = 1;
2468 return 0;
2469}
2470
Michael Chanb6016b72005-05-26 13:03:09 -07002471static int
Michael Chana2f13892008-07-14 22:38:23 -07002472bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002473{
2474 int i;
2475 u32 val;
2476
Michael Chanb6016b72005-05-26 13:03:09 -07002477 bp->fw_wr_seq++;
2478 msg_data |= bp->fw_wr_seq;
2479
Michael Chan2726d6e2008-01-29 21:35:05 -08002480 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002481
Michael Chana2f13892008-07-14 22:38:23 -07002482 if (!ack)
2483 return 0;
2484
Michael Chanb6016b72005-05-26 13:03:09 -07002485 /* wait for an acknowledgement. */
Michael Chan40105c02008-11-12 16:02:45 -08002486 for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
Michael Chanb090ae22006-01-23 16:07:10 -08002487 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002488
Michael Chan2726d6e2008-01-29 21:35:05 -08002489 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002490
2491 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2492 break;
2493 }
Michael Chanb090ae22006-01-23 16:07:10 -08002494 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2495 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002496
2497 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002498 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
2499 if (!silent)
Joe Perches3a9c6a42010-02-17 15:01:51 +00002500 pr_err("fw sync timeout, reset code = %x\n", msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002501
2502 msg_data &= ~BNX2_DRV_MSG_CODE;
2503 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2504
Michael Chan2726d6e2008-01-29 21:35:05 -08002505 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002506
Michael Chanb6016b72005-05-26 13:03:09 -07002507 return -EBUSY;
2508 }
2509
Michael Chanb090ae22006-01-23 16:07:10 -08002510 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2511 return -EIO;
2512
Michael Chanb6016b72005-05-26 13:03:09 -07002513 return 0;
2514}
2515
Michael Chan59b47d82006-11-19 14:10:45 -08002516static int
2517bnx2_init_5709_context(struct bnx2 *bp)
2518{
2519 int i, ret = 0;
2520 u32 val;
2521
2522 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
2523 val |= (BCM_PAGE_BITS - 8) << 16;
2524 REG_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002525 for (i = 0; i < 10; i++) {
2526 val = REG_RD(bp, BNX2_CTX_COMMAND);
2527 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2528 break;
2529 udelay(2);
2530 }
2531 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2532 return -EBUSY;
2533
Michael Chan59b47d82006-11-19 14:10:45 -08002534 for (i = 0; i < bp->ctx_pages; i++) {
2535 int j;
2536
Michael Chan352f7682008-05-02 16:57:26 -07002537 if (bp->ctx_blk[i])
2538 memset(bp->ctx_blk[i], 0, BCM_PAGE_SIZE);
2539 else
2540 return -ENOMEM;
2541
Michael Chan59b47d82006-11-19 14:10:45 -08002542 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2543 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2544 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2545 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2546 (u64) bp->ctx_blk_mapping[i] >> 32);
2547 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2548 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
2549 for (j = 0; j < 10; j++) {
2550
2551 val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
2552 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2553 break;
2554 udelay(5);
2555 }
2556 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2557 ret = -EBUSY;
2558 break;
2559 }
2560 }
2561 return ret;
2562}
2563
Michael Chanb6016b72005-05-26 13:03:09 -07002564static void
2565bnx2_init_context(struct bnx2 *bp)
2566{
2567 u32 vcid;
2568
2569 vcid = 96;
2570 while (vcid) {
2571 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002572 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002573
2574 vcid--;
2575
2576 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
2577 u32 new_vcid;
2578
2579 vcid_addr = GET_PCID_ADDR(vcid);
2580 if (vcid & 0x8) {
2581 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2582 }
2583 else {
2584 new_vcid = vcid;
2585 }
2586 pcid_addr = GET_PCID_ADDR(new_vcid);
2587 }
2588 else {
2589 vcid_addr = GET_CID_ADDR(vcid);
2590 pcid_addr = vcid_addr;
2591 }
2592
Michael Chan7947b202007-06-04 21:17:10 -07002593 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2594 vcid_addr += (i << PHY_CTX_SHIFT);
2595 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002596
Michael Chan5d5d0012007-12-12 11:17:43 -08002597 REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
Michael Chan7947b202007-06-04 21:17:10 -07002598 REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
2599
2600 /* Zero out the context. */
2601 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
Michael Chan62a83132008-01-29 21:35:40 -08002602 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002603 }
Michael Chanb6016b72005-05-26 13:03:09 -07002604 }
2605}
2606
2607static int
2608bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2609{
2610 u16 *good_mbuf;
2611 u32 good_mbuf_cnt;
2612 u32 val;
2613
2614 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
2615 if (good_mbuf == NULL) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00002616 pr_err("Failed to allocate memory in %s\n", __func__);
Michael Chanb6016b72005-05-26 13:03:09 -07002617 return -ENOMEM;
2618 }
2619
2620 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
2621 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2622
2623 good_mbuf_cnt = 0;
2624
2625 /* Allocate a bunch of mbufs and save the good ones in an array. */
Michael Chan2726d6e2008-01-29 21:35:05 -08002626 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002627 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
Michael Chan2726d6e2008-01-29 21:35:05 -08002628 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2629 BNX2_RBUF_COMMAND_ALLOC_REQ);
Michael Chanb6016b72005-05-26 13:03:09 -07002630
Michael Chan2726d6e2008-01-29 21:35:05 -08002631 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
Michael Chanb6016b72005-05-26 13:03:09 -07002632
2633 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2634
2635 /* The addresses with Bit 9 set are bad memory blocks. */
2636 if (!(val & (1 << 9))) {
2637 good_mbuf[good_mbuf_cnt] = (u16) val;
2638 good_mbuf_cnt++;
2639 }
2640
Michael Chan2726d6e2008-01-29 21:35:05 -08002641 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002642 }
2643
2644 /* Free the good ones back to the mbuf pool thus discarding
2645 * all the bad ones. */
2646 while (good_mbuf_cnt) {
2647 good_mbuf_cnt--;
2648
2649 val = good_mbuf[good_mbuf_cnt];
2650 val = (val << 9) | val | 1;
2651
Michael Chan2726d6e2008-01-29 21:35:05 -08002652 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002653 }
2654 kfree(good_mbuf);
2655 return 0;
2656}
2657
2658static void
Benjamin Li5fcaed02008-07-14 22:39:52 -07002659bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
Michael Chanb6016b72005-05-26 13:03:09 -07002660{
2661 u32 val;
Michael Chanb6016b72005-05-26 13:03:09 -07002662
2663 val = (mac_addr[0] << 8) | mac_addr[1];
2664
Benjamin Li5fcaed02008-07-14 22:39:52 -07002665 REG_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002666
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002667 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002668 (mac_addr[4] << 8) | mac_addr[5];
2669
Benjamin Li5fcaed02008-07-14 22:39:52 -07002670 REG_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002671}
2672
2673static inline int
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002674bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
Michael Chan47bf4242007-12-12 11:19:12 -08002675{
2676 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002677 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002678 struct rx_bd *rxbd =
Michael Chanbb4f98a2008-06-19 16:38:19 -07002679 &rxr->rx_pg_desc_ring[RX_RING(index)][RX_IDX(index)];
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002680 struct page *page = alloc_page(gfp);
Michael Chan47bf4242007-12-12 11:19:12 -08002681
2682 if (!page)
2683 return -ENOMEM;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002684 mapping = dma_map_page(&bp->pdev->dev, page, 0, PAGE_SIZE,
Michael Chan47bf4242007-12-12 11:19:12 -08002685 PCI_DMA_FROMDEVICE);
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002686 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002687 __free_page(page);
2688 return -EIO;
2689 }
2690
Michael Chan47bf4242007-12-12 11:19:12 -08002691 rx_pg->page = page;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002692 dma_unmap_addr_set(rx_pg, mapping, mapping);
Michael Chan47bf4242007-12-12 11:19:12 -08002693 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2694 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2695 return 0;
2696}
2697
2698static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002699bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002700{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002701 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002702 struct page *page = rx_pg->page;
2703
2704 if (!page)
2705 return;
2706
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002707 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(rx_pg, mapping),
2708 PAGE_SIZE, PCI_DMA_FROMDEVICE);
Michael Chan47bf4242007-12-12 11:19:12 -08002709
2710 __free_page(page);
2711 rx_pg->page = NULL;
2712}
2713
2714static inline int
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002715bnx2_alloc_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
Michael Chanb6016b72005-05-26 13:03:09 -07002716{
2717 struct sk_buff *skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002718 struct sw_bd *rx_buf = &rxr->rx_buf_ring[index];
Michael Chanb6016b72005-05-26 13:03:09 -07002719 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002720 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002721 unsigned long align;
2722
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002723 skb = __netdev_alloc_skb(bp->dev, bp->rx_buf_size, gfp);
Michael Chanb6016b72005-05-26 13:03:09 -07002724 if (skb == NULL) {
2725 return -ENOMEM;
2726 }
2727
Michael Chan59b47d82006-11-19 14:10:45 -08002728 if (unlikely((align = (unsigned long) skb->data & (BNX2_RX_ALIGN - 1))))
2729 skb_reserve(skb, BNX2_RX_ALIGN - align);
Michael Chanb6016b72005-05-26 13:03:09 -07002730
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002731 mapping = dma_map_single(&bp->pdev->dev, skb->data, bp->rx_buf_use_size,
2732 PCI_DMA_FROMDEVICE);
2733 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002734 dev_kfree_skb(skb);
2735 return -EIO;
2736 }
Michael Chanb6016b72005-05-26 13:03:09 -07002737
2738 rx_buf->skb = skb;
Michael Chana33fa662010-05-06 08:58:13 +00002739 rx_buf->desc = (struct l2_fhdr *) skb->data;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002740 dma_unmap_addr_set(rx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07002741
2742 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2743 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2744
Michael Chanbb4f98a2008-06-19 16:38:19 -07002745 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chanb6016b72005-05-26 13:03:09 -07002746
2747 return 0;
2748}
2749
Michael Chanda3e4fb2007-05-03 13:24:23 -07002750static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002751bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002752{
Michael Chan43e80b82008-06-19 16:41:08 -07002753 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002754 u32 new_link_state, old_link_state;
2755 int is_set = 1;
2756
2757 new_link_state = sblk->status_attn_bits & event;
2758 old_link_state = sblk->status_attn_bits_ack & event;
2759 if (new_link_state != old_link_state) {
2760 if (new_link_state)
2761 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
2762 else
2763 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
2764 } else
2765 is_set = 0;
2766
2767 return is_set;
2768}
2769
Michael Chanb6016b72005-05-26 13:03:09 -07002770static void
Michael Chan35efa7c2007-12-20 19:56:37 -08002771bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07002772{
Michael Chan74ecc622008-05-02 16:56:16 -07002773 spin_lock(&bp->phy_lock);
2774
2775 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
Michael Chanb6016b72005-05-26 13:03:09 -07002776 bnx2_set_link(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08002777 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
Michael Chan0d8a6572007-07-07 22:49:43 -07002778 bnx2_set_remote_link(bp);
2779
Michael Chan74ecc622008-05-02 16:56:16 -07002780 spin_unlock(&bp->phy_lock);
2781
Michael Chanb6016b72005-05-26 13:03:09 -07002782}
2783
Michael Chanead72702007-12-20 19:55:39 -08002784static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002785bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
Michael Chanead72702007-12-20 19:55:39 -08002786{
2787 u16 cons;
2788
Michael Chan43e80b82008-06-19 16:41:08 -07002789 /* Tell compiler that status block fields can change. */
2790 barrier();
2791 cons = *bnapi->hw_tx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07002792 barrier();
Michael Chanead72702007-12-20 19:55:39 -08002793 if (unlikely((cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT))
2794 cons++;
2795 return cons;
2796}
2797
Michael Chan57851d82007-12-20 20:01:44 -08002798static int
2799bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002800{
Michael Chan35e90102008-06-19 16:37:42 -07002801 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002802 u16 hw_cons, sw_cons, sw_ring_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002803 int tx_pkt = 0, index;
2804 struct netdev_queue *txq;
2805
2806 index = (bnapi - bp->bnx2_napi);
2807 txq = netdev_get_tx_queue(bp->dev, index);
Michael Chanb6016b72005-05-26 13:03:09 -07002808
Michael Chan35efa7c2007-12-20 19:56:37 -08002809 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chan35e90102008-06-19 16:37:42 -07002810 sw_cons = txr->tx_cons;
Michael Chanb6016b72005-05-26 13:03:09 -07002811
2812 while (sw_cons != hw_cons) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002813 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07002814 struct sk_buff *skb;
2815 int i, last;
2816
2817 sw_ring_cons = TX_RING_IDX(sw_cons);
2818
Michael Chan35e90102008-06-19 16:37:42 -07002819 tx_buf = &txr->tx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002820 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002821
Eric Dumazetd62fda02009-05-12 20:48:02 +00002822 /* prefetch skb_end_pointer() to speedup skb_shinfo(skb) */
2823 prefetch(&skb->end);
2824
Michael Chanb6016b72005-05-26 13:03:09 -07002825 /* partial BD completions possible with TSO packets */
Eric Dumazetd62fda02009-05-12 20:48:02 +00002826 if (tx_buf->is_gso) {
Michael Chanb6016b72005-05-26 13:03:09 -07002827 u16 last_idx, last_ring_idx;
2828
Eric Dumazetd62fda02009-05-12 20:48:02 +00002829 last_idx = sw_cons + tx_buf->nr_frags + 1;
2830 last_ring_idx = sw_ring_cons + tx_buf->nr_frags + 1;
Michael Chanb6016b72005-05-26 13:03:09 -07002831 if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
2832 last_idx++;
2833 }
2834 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2835 break;
2836 }
2837 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002838
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002839 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00002840 skb_headlen(skb), PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002841
2842 tx_buf->skb = NULL;
Eric Dumazetd62fda02009-05-12 20:48:02 +00002843 last = tx_buf->nr_frags;
Michael Chanb6016b72005-05-26 13:03:09 -07002844
2845 for (i = 0; i < last; i++) {
2846 sw_cons = NEXT_TX_BD(sw_cons);
Alexander Duycke95524a2009-12-02 16:47:57 +00002847
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002848 dma_unmap_page(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002849 dma_unmap_addr(
Alexander Duycke95524a2009-12-02 16:47:57 +00002850 &txr->tx_buf_ring[TX_RING_IDX(sw_cons)],
2851 mapping),
2852 skb_shinfo(skb)->frags[i].size,
2853 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002854 }
2855
2856 sw_cons = NEXT_TX_BD(sw_cons);
2857
Michael Chan745720e2006-06-29 12:37:41 -07002858 dev_kfree_skb(skb);
Michael Chan57851d82007-12-20 20:01:44 -08002859 tx_pkt++;
2860 if (tx_pkt == budget)
2861 break;
Michael Chanb6016b72005-05-26 13:03:09 -07002862
Eric Dumazetd62fda02009-05-12 20:48:02 +00002863 if (hw_cons == sw_cons)
2864 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07002865 }
2866
Michael Chan35e90102008-06-19 16:37:42 -07002867 txr->hw_tx_cons = hw_cons;
2868 txr->tx_cons = sw_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002869
Michael Chan2f8af122006-08-15 01:39:10 -07002870 /* Need to make the tx_cons update visible to bnx2_start_xmit()
Benjamin Li706bf242008-07-18 17:55:11 -07002871 * before checking for netif_tx_queue_stopped(). Without the
Michael Chan2f8af122006-08-15 01:39:10 -07002872 * memory barrier, there is a small possibility that bnx2_start_xmit()
2873 * will miss it and cause the queue to be stopped forever.
2874 */
2875 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002876
Benjamin Li706bf242008-07-18 17:55:11 -07002877 if (unlikely(netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002878 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
Benjamin Li706bf242008-07-18 17:55:11 -07002879 __netif_tx_lock(txq, smp_processor_id());
2880 if ((netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002881 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
Benjamin Li706bf242008-07-18 17:55:11 -07002882 netif_tx_wake_queue(txq);
2883 __netif_tx_unlock(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07002884 }
Benjamin Li706bf242008-07-18 17:55:11 -07002885
Michael Chan57851d82007-12-20 20:01:44 -08002886 return tx_pkt;
Michael Chanb6016b72005-05-26 13:03:09 -07002887}
2888
Michael Chan1db82f22007-12-12 11:19:35 -08002889static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002890bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
Michael Chana1f60192007-12-20 19:57:19 -08002891 struct sk_buff *skb, int count)
Michael Chan1db82f22007-12-12 11:19:35 -08002892{
2893 struct sw_pg *cons_rx_pg, *prod_rx_pg;
2894 struct rx_bd *cons_bd, *prod_bd;
Michael Chan1db82f22007-12-12 11:19:35 -08002895 int i;
Benjamin Li3d16af82008-10-09 12:26:41 -07002896 u16 hw_prod, prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002897 u16 cons = rxr->rx_pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002898
Benjamin Li3d16af82008-10-09 12:26:41 -07002899 cons_rx_pg = &rxr->rx_pg_ring[cons];
2900
2901 /* The caller was unable to allocate a new page to replace the
2902 * last one in the frags array, so we need to recycle that page
2903 * and then free the skb.
2904 */
2905 if (skb) {
2906 struct page *page;
2907 struct skb_shared_info *shinfo;
2908
2909 shinfo = skb_shinfo(skb);
2910 shinfo->nr_frags--;
2911 page = shinfo->frags[shinfo->nr_frags].page;
2912 shinfo->frags[shinfo->nr_frags].page = NULL;
2913
2914 cons_rx_pg->page = page;
2915 dev_kfree_skb(skb);
2916 }
2917
2918 hw_prod = rxr->rx_pg_prod;
2919
Michael Chan1db82f22007-12-12 11:19:35 -08002920 for (i = 0; i < count; i++) {
2921 prod = RX_PG_RING_IDX(hw_prod);
2922
Michael Chanbb4f98a2008-06-19 16:38:19 -07002923 prod_rx_pg = &rxr->rx_pg_ring[prod];
2924 cons_rx_pg = &rxr->rx_pg_ring[cons];
2925 cons_bd = &rxr->rx_pg_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2926 prod_bd = &rxr->rx_pg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan1db82f22007-12-12 11:19:35 -08002927
Michael Chan1db82f22007-12-12 11:19:35 -08002928 if (prod != cons) {
2929 prod_rx_pg->page = cons_rx_pg->page;
2930 cons_rx_pg->page = NULL;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002931 dma_unmap_addr_set(prod_rx_pg, mapping,
2932 dma_unmap_addr(cons_rx_pg, mapping));
Michael Chan1db82f22007-12-12 11:19:35 -08002933
2934 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2935 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2936
2937 }
2938 cons = RX_PG_RING_IDX(NEXT_RX_BD(cons));
2939 hw_prod = NEXT_RX_BD(hw_prod);
2940 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002941 rxr->rx_pg_prod = hw_prod;
2942 rxr->rx_pg_cons = cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002943}
2944
Michael Chanb6016b72005-05-26 13:03:09 -07002945static inline void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002946bnx2_reuse_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
2947 struct sk_buff *skb, u16 cons, u16 prod)
Michael Chanb6016b72005-05-26 13:03:09 -07002948{
Michael Chan236b6392006-03-20 17:49:02 -08002949 struct sw_bd *cons_rx_buf, *prod_rx_buf;
2950 struct rx_bd *cons_bd, *prod_bd;
2951
Michael Chanbb4f98a2008-06-19 16:38:19 -07002952 cons_rx_buf = &rxr->rx_buf_ring[cons];
2953 prod_rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07002954
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002955 dma_sync_single_for_device(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002956 dma_unmap_addr(cons_rx_buf, mapping),
Benjamin Li601d3d12008-05-16 22:19:35 -07002957 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002958
Michael Chanbb4f98a2008-06-19 16:38:19 -07002959 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chan236b6392006-03-20 17:49:02 -08002960
2961 prod_rx_buf->skb = skb;
Michael Chana33fa662010-05-06 08:58:13 +00002962 prod_rx_buf->desc = (struct l2_fhdr *) skb->data;
Michael Chan236b6392006-03-20 17:49:02 -08002963
2964 if (cons == prod)
2965 return;
2966
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002967 dma_unmap_addr_set(prod_rx_buf, mapping,
2968 dma_unmap_addr(cons_rx_buf, mapping));
Michael Chanb6016b72005-05-26 13:03:09 -07002969
Michael Chanbb4f98a2008-06-19 16:38:19 -07002970 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2971 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08002972 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2973 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07002974}
2975
Michael Chan85833c62007-12-12 11:17:01 -08002976static int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002977bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, struct sk_buff *skb,
Michael Chana1f60192007-12-20 19:57:19 -08002978 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
2979 u32 ring_idx)
Michael Chan85833c62007-12-12 11:17:01 -08002980{
2981 int err;
2982 u16 prod = ring_idx & 0xffff;
2983
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002984 err = bnx2_alloc_rx_skb(bp, rxr, prod, GFP_ATOMIC);
Michael Chan85833c62007-12-12 11:17:01 -08002985 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07002986 bnx2_reuse_rx_skb(bp, rxr, skb, (u16) (ring_idx >> 16), prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002987 if (hdr_len) {
2988 unsigned int raw_len = len + 4;
2989 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
2990
Michael Chanbb4f98a2008-06-19 16:38:19 -07002991 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
Michael Chan1db82f22007-12-12 11:19:35 -08002992 }
Michael Chan85833c62007-12-12 11:17:01 -08002993 return err;
2994 }
2995
Benjamin Lid89cb6a2008-05-16 22:18:57 -07002996 skb_reserve(skb, BNX2_RX_OFFSET);
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002997 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
Michael Chan85833c62007-12-12 11:17:01 -08002998 PCI_DMA_FROMDEVICE);
2999
Michael Chan1db82f22007-12-12 11:19:35 -08003000 if (hdr_len == 0) {
3001 skb_put(skb, len);
3002 return 0;
3003 } else {
3004 unsigned int i, frag_len, frag_size, pages;
3005 struct sw_pg *rx_pg;
Michael Chanbb4f98a2008-06-19 16:38:19 -07003006 u16 pg_cons = rxr->rx_pg_cons;
3007 u16 pg_prod = rxr->rx_pg_prod;
Michael Chan1db82f22007-12-12 11:19:35 -08003008
3009 frag_size = len + 4 - hdr_len;
3010 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
3011 skb_put(skb, hdr_len);
3012
3013 for (i = 0; i < pages; i++) {
Benjamin Li3d16af82008-10-09 12:26:41 -07003014 dma_addr_t mapping_old;
3015
Michael Chan1db82f22007-12-12 11:19:35 -08003016 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
3017 if (unlikely(frag_len <= 4)) {
3018 unsigned int tail = 4 - frag_len;
3019
Michael Chanbb4f98a2008-06-19 16:38:19 -07003020 rxr->rx_pg_cons = pg_cons;
3021 rxr->rx_pg_prod = pg_prod;
3022 bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
Michael Chana1f60192007-12-20 19:57:19 -08003023 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08003024 skb->len -= tail;
3025 if (i == 0) {
3026 skb->tail -= tail;
3027 } else {
3028 skb_frag_t *frag =
3029 &skb_shinfo(skb)->frags[i - 1];
3030 frag->size -= tail;
3031 skb->data_len -= tail;
3032 skb->truesize -= tail;
3033 }
3034 return 0;
3035 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003036 rx_pg = &rxr->rx_pg_ring[pg_cons];
Michael Chan1db82f22007-12-12 11:19:35 -08003037
Benjamin Li3d16af82008-10-09 12:26:41 -07003038 /* Don't unmap yet. If we're unable to allocate a new
3039 * page, we need to recycle the page and the DMA addr.
3040 */
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003041 mapping_old = dma_unmap_addr(rx_pg, mapping);
Michael Chan1db82f22007-12-12 11:19:35 -08003042 if (i == pages - 1)
3043 frag_len -= 4;
3044
3045 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
3046 rx_pg->page = NULL;
3047
Michael Chanbb4f98a2008-06-19 16:38:19 -07003048 err = bnx2_alloc_rx_page(bp, rxr,
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00003049 RX_PG_RING_IDX(pg_prod),
3050 GFP_ATOMIC);
Michael Chan1db82f22007-12-12 11:19:35 -08003051 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07003052 rxr->rx_pg_cons = pg_cons;
3053 rxr->rx_pg_prod = pg_prod;
3054 bnx2_reuse_rx_skb_pages(bp, rxr, skb,
Michael Chana1f60192007-12-20 19:57:19 -08003055 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08003056 return err;
3057 }
3058
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003059 dma_unmap_page(&bp->pdev->dev, mapping_old,
Benjamin Li3d16af82008-10-09 12:26:41 -07003060 PAGE_SIZE, PCI_DMA_FROMDEVICE);
3061
Michael Chan1db82f22007-12-12 11:19:35 -08003062 frag_size -= frag_len;
3063 skb->data_len += frag_len;
3064 skb->truesize += frag_len;
3065 skb->len += frag_len;
3066
3067 pg_prod = NEXT_RX_BD(pg_prod);
3068 pg_cons = RX_PG_RING_IDX(NEXT_RX_BD(pg_cons));
3069 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003070 rxr->rx_pg_prod = pg_prod;
3071 rxr->rx_pg_cons = pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08003072 }
Michael Chan85833c62007-12-12 11:17:01 -08003073 return 0;
3074}
3075
Michael Chanc09c2622007-12-10 17:18:37 -08003076static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08003077bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
Michael Chanc09c2622007-12-10 17:18:37 -08003078{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003079 u16 cons;
3080
Michael Chan43e80b82008-06-19 16:41:08 -07003081 /* Tell compiler that status block fields can change. */
3082 barrier();
3083 cons = *bnapi->hw_rx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07003084 barrier();
Michael Chanc09c2622007-12-10 17:18:37 -08003085 if (unlikely((cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT))
3086 cons++;
3087 return cons;
3088}
3089
Michael Chanb6016b72005-05-26 13:03:09 -07003090static int
Michael Chan35efa7c2007-12-20 19:56:37 -08003091bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07003092{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003093 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003094 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
3095 struct l2_fhdr *rx_hdr;
Michael Chan1db82f22007-12-12 11:19:35 -08003096 int rx_pkt = 0, pg_ring_used = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003097
Michael Chan35efa7c2007-12-20 19:56:37 -08003098 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanbb4f98a2008-06-19 16:38:19 -07003099 sw_cons = rxr->rx_cons;
3100 sw_prod = rxr->rx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003101
3102 /* Memory barrier necessary as speculative reads of the rx
3103 * buffer can be ahead of the index in the status block
3104 */
3105 rmb();
3106 while (sw_cons != hw_cons) {
Michael Chan1db82f22007-12-12 11:19:35 -08003107 unsigned int len, hdr_len;
Michael Chanade2bfe2006-01-23 16:09:51 -08003108 u32 status;
Michael Chana33fa662010-05-06 08:58:13 +00003109 struct sw_bd *rx_buf, *next_rx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07003110 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08003111 dma_addr_t dma_addr;
Michael Chanf22828e2008-08-14 15:30:14 -07003112 u16 vtag = 0;
3113 int hw_vlan __maybe_unused = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003114
3115 sw_ring_cons = RX_RING_IDX(sw_cons);
3116 sw_ring_prod = RX_RING_IDX(sw_prod);
3117
Michael Chanbb4f98a2008-06-19 16:38:19 -07003118 rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07003119 skb = rx_buf->skb;
Michael Chana33fa662010-05-06 08:58:13 +00003120 prefetchw(skb);
Michael Chan236b6392006-03-20 17:49:02 -08003121
FUJITA Tomonoriaabef8b2010-06-17 08:56:05 -07003122 next_rx_buf =
3123 &rxr->rx_buf_ring[RX_RING_IDX(NEXT_RX_BD(sw_cons))];
3124 prefetch(next_rx_buf->desc);
3125
Michael Chan236b6392006-03-20 17:49:02 -08003126 rx_buf->skb = NULL;
3127
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003128 dma_addr = dma_unmap_addr(rx_buf, mapping);
Michael Chan236b6392006-03-20 17:49:02 -08003129
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003130 dma_sync_single_for_cpu(&bp->pdev->dev, dma_addr,
Benjamin Li601d3d12008-05-16 22:19:35 -07003131 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
3132 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07003133
Michael Chana33fa662010-05-06 08:58:13 +00003134 rx_hdr = rx_buf->desc;
Michael Chan1db82f22007-12-12 11:19:35 -08003135 len = rx_hdr->l2_fhdr_pkt_len;
Michael Chan990ec382009-02-12 16:54:13 -08003136 status = rx_hdr->l2_fhdr_status;
Michael Chanb6016b72005-05-26 13:03:09 -07003137
Michael Chan1db82f22007-12-12 11:19:35 -08003138 hdr_len = 0;
3139 if (status & L2_FHDR_STATUS_SPLIT) {
3140 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
3141 pg_ring_used = 1;
3142 } else if (len > bp->rx_jumbo_thresh) {
3143 hdr_len = bp->rx_jumbo_thresh;
3144 pg_ring_used = 1;
3145 }
3146
Michael Chan990ec382009-02-12 16:54:13 -08003147 if (unlikely(status & (L2_FHDR_ERRORS_BAD_CRC |
3148 L2_FHDR_ERRORS_PHY_DECODE |
3149 L2_FHDR_ERRORS_ALIGNMENT |
3150 L2_FHDR_ERRORS_TOO_SHORT |
3151 L2_FHDR_ERRORS_GIANT_FRAME))) {
3152
3153 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
3154 sw_ring_prod);
3155 if (pg_ring_used) {
3156 int pages;
3157
3158 pages = PAGE_ALIGN(len - hdr_len) >> PAGE_SHIFT;
3159
3160 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
3161 }
3162 goto next_rx;
3163 }
3164
Michael Chan1db82f22007-12-12 11:19:35 -08003165 len -= 4;
Michael Chanb6016b72005-05-26 13:03:09 -07003166
Michael Chan5d5d0012007-12-12 11:17:43 -08003167 if (len <= bp->rx_copy_thresh) {
Michael Chanb6016b72005-05-26 13:03:09 -07003168 struct sk_buff *new_skb;
3169
Michael Chanf22828e2008-08-14 15:30:14 -07003170 new_skb = netdev_alloc_skb(bp->dev, len + 6);
Michael Chan85833c62007-12-12 11:17:01 -08003171 if (new_skb == NULL) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07003172 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
Michael Chan85833c62007-12-12 11:17:01 -08003173 sw_ring_prod);
3174 goto next_rx;
3175 }
Michael Chanb6016b72005-05-26 13:03:09 -07003176
3177 /* aligned copy */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07003178 skb_copy_from_linear_data_offset(skb,
Michael Chanf22828e2008-08-14 15:30:14 -07003179 BNX2_RX_OFFSET - 6,
3180 new_skb->data, len + 6);
3181 skb_reserve(new_skb, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07003182 skb_put(new_skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07003183
Michael Chanbb4f98a2008-06-19 16:38:19 -07003184 bnx2_reuse_rx_skb(bp, rxr, skb,
Michael Chanb6016b72005-05-26 13:03:09 -07003185 sw_ring_cons, sw_ring_prod);
3186
3187 skb = new_skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07003188 } else if (unlikely(bnx2_rx_skb(bp, rxr, skb, len, hdr_len,
Michael Chana1f60192007-12-20 19:57:19 -08003189 dma_addr, (sw_ring_cons << 16) | sw_ring_prod)))
Michael Chanb6016b72005-05-26 13:03:09 -07003190 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07003191
Michael Chanf22828e2008-08-14 15:30:14 -07003192 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
3193 !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) {
3194 vtag = rx_hdr->l2_fhdr_vlan_tag;
3195#ifdef BCM_VLAN
3196 if (bp->vlgrp)
3197 hw_vlan = 1;
3198 else
3199#endif
3200 {
3201 struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
3202 __skb_push(skb, 4);
3203
3204 memmove(ve, skb->data + 4, ETH_ALEN * 2);
3205 ve->h_vlan_proto = htons(ETH_P_8021Q);
3206 ve->h_vlan_TCI = htons(vtag);
3207 len += 4;
3208 }
3209 }
3210
Michael Chanb6016b72005-05-26 13:03:09 -07003211 skb->protocol = eth_type_trans(skb, bp->dev);
3212
3213 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
Alexey Dobriyand1e100b2006-06-11 20:57:17 -07003214 (ntohs(skb->protocol) != 0x8100)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003215
Michael Chan745720e2006-06-29 12:37:41 -07003216 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003217 goto next_rx;
3218
3219 }
3220
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003221 skb_checksum_none_assert(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003222 if (bp->rx_csum &&
3223 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
3224 L2_FHDR_STATUS_UDP_DATAGRAM))) {
3225
Michael Chanade2bfe2006-01-23 16:09:51 -08003226 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
3227 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07003228 skb->ip_summed = CHECKSUM_UNNECESSARY;
3229 }
Michael Chanfdc85412010-07-03 20:42:16 +00003230 if ((bp->dev->features & NETIF_F_RXHASH) &&
3231 ((status & L2_FHDR_STATUS_USE_RXHASH) ==
3232 L2_FHDR_STATUS_USE_RXHASH))
3233 skb->rxhash = rx_hdr->l2_fhdr_hash;
Michael Chanb6016b72005-05-26 13:03:09 -07003234
David S. Miller0c8dfc82009-01-27 16:22:32 -08003235 skb_record_rx_queue(skb, bnapi - &bp->bnx2_napi[0]);
3236
Michael Chanb6016b72005-05-26 13:03:09 -07003237#ifdef BCM_VLAN
Michael Chanf22828e2008-08-14 15:30:14 -07003238 if (hw_vlan)
Michael Chanc67938a2010-05-06 08:58:12 +00003239 vlan_gro_receive(&bnapi->napi, bp->vlgrp, vtag, skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003240 else
3241#endif
Michael Chanc67938a2010-05-06 08:58:12 +00003242 napi_gro_receive(&bnapi->napi, skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003243
Michael Chanb6016b72005-05-26 13:03:09 -07003244 rx_pkt++;
3245
3246next_rx:
Michael Chanb6016b72005-05-26 13:03:09 -07003247 sw_cons = NEXT_RX_BD(sw_cons);
3248 sw_prod = NEXT_RX_BD(sw_prod);
3249
3250 if ((rx_pkt == budget))
3251 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08003252
3253 /* Refresh hw_cons to see if there is new work */
3254 if (sw_cons == hw_cons) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003255 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanf4e418f2005-11-04 08:53:48 -08003256 rmb();
3257 }
Michael Chanb6016b72005-05-26 13:03:09 -07003258 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003259 rxr->rx_cons = sw_cons;
3260 rxr->rx_prod = sw_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003261
Michael Chan1db82f22007-12-12 11:19:35 -08003262 if (pg_ring_used)
Michael Chanbb4f98a2008-06-19 16:38:19 -07003263 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08003264
Michael Chanbb4f98a2008-06-19 16:38:19 -07003265 REG_WR16(bp, rxr->rx_bidx_addr, sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003266
Michael Chanbb4f98a2008-06-19 16:38:19 -07003267 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07003268
3269 mmiowb();
3270
3271 return rx_pkt;
3272
3273}
3274
3275/* MSI ISR - The only difference between this and the INTx ISR
3276 * is that the MSI interrupt is always serviced.
3277 */
3278static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003279bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003280{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003281 struct bnx2_napi *bnapi = dev_instance;
3282 struct bnx2 *bp = bnapi->bp;
Michael Chanb6016b72005-05-26 13:03:09 -07003283
Michael Chan43e80b82008-06-19 16:41:08 -07003284 prefetch(bnapi->status_blk.msi);
Michael Chanb6016b72005-05-26 13:03:09 -07003285 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3286 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3287 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3288
3289 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003290 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3291 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003292
Ben Hutchings288379f2009-01-19 16:43:59 -08003293 napi_schedule(&bnapi->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07003294
Michael Chan73eef4c2005-08-25 15:39:15 -07003295 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003296}
3297
3298static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07003299bnx2_msi_1shot(int irq, void *dev_instance)
3300{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003301 struct bnx2_napi *bnapi = dev_instance;
3302 struct bnx2 *bp = bnapi->bp;
Michael Chan8e6a72c2007-05-03 13:24:48 -07003303
Michael Chan43e80b82008-06-19 16:41:08 -07003304 prefetch(bnapi->status_blk.msi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003305
3306 /* Return here if interrupt is disabled. */
3307 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3308 return IRQ_HANDLED;
3309
Ben Hutchings288379f2009-01-19 16:43:59 -08003310 napi_schedule(&bnapi->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003311
3312 return IRQ_HANDLED;
3313}
3314
3315static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003316bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003317{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003318 struct bnx2_napi *bnapi = dev_instance;
3319 struct bnx2 *bp = bnapi->bp;
Michael Chan43e80b82008-06-19 16:41:08 -07003320 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanb6016b72005-05-26 13:03:09 -07003321
3322 /* When using INTx, it is possible for the interrupt to arrive
3323 * at the CPU before the status block posted prior to the
3324 * interrupt. Reading a register will flush the status block.
3325 * When using MSI, the MSI message will always complete after
3326 * the status block write.
3327 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003328 if ((sblk->status_idx == bnapi->last_status_idx) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003329 (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
3330 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07003331 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07003332
3333 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3334 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3335 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3336
Michael Chanb8a7ce72007-07-07 22:51:03 -07003337 /* Read back to deassert IRQ immediately to avoid too many
3338 * spurious interrupts.
3339 */
3340 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
3341
Michael Chanb6016b72005-05-26 13:03:09 -07003342 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003343 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3344 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003345
Ben Hutchings288379f2009-01-19 16:43:59 -08003346 if (napi_schedule_prep(&bnapi->napi)) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003347 bnapi->last_status_idx = sblk->status_idx;
Ben Hutchings288379f2009-01-19 16:43:59 -08003348 __napi_schedule(&bnapi->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003349 }
Michael Chanb6016b72005-05-26 13:03:09 -07003350
Michael Chan73eef4c2005-08-25 15:39:15 -07003351 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003352}
3353
Michael Chan43e80b82008-06-19 16:41:08 -07003354static inline int
3355bnx2_has_fast_work(struct bnx2_napi *bnapi)
3356{
3357 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3358 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
3359
3360 if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
3361 (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
3362 return 1;
3363 return 0;
3364}
3365
Michael Chan0d8a6572007-07-07 22:49:43 -07003366#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
3367 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07003368
Michael Chanf4e418f2005-11-04 08:53:48 -08003369static inline int
Michael Chan35efa7c2007-12-20 19:56:37 -08003370bnx2_has_work(struct bnx2_napi *bnapi)
Michael Chanf4e418f2005-11-04 08:53:48 -08003371{
Michael Chan43e80b82008-06-19 16:41:08 -07003372 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanf4e418f2005-11-04 08:53:48 -08003373
Michael Chan43e80b82008-06-19 16:41:08 -07003374 if (bnx2_has_fast_work(bnapi))
Michael Chanf4e418f2005-11-04 08:53:48 -08003375 return 1;
3376
Michael Chan4edd4732009-06-08 18:14:42 -07003377#ifdef BCM_CNIC
3378 if (bnapi->cnic_present && (bnapi->cnic_tag != sblk->status_idx))
3379 return 1;
3380#endif
3381
Michael Chanda3e4fb2007-05-03 13:24:23 -07003382 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3383 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08003384 return 1;
3385
3386 return 0;
3387}
3388
Michael Chanefba0182008-12-03 00:36:15 -08003389static void
3390bnx2_chk_missed_msi(struct bnx2 *bp)
3391{
3392 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
3393 u32 msi_ctrl;
3394
3395 if (bnx2_has_work(bnapi)) {
3396 msi_ctrl = REG_RD(bp, BNX2_PCICFG_MSI_CONTROL);
3397 if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
3398 return;
3399
3400 if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
3401 REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
3402 ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
3403 REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
3404 bnx2_msi(bp->irq_tbl[0].vector, bnapi);
3405 }
3406 }
3407
3408 bp->idle_chk_status_idx = bnapi->last_status_idx;
3409}
3410
Michael Chan4edd4732009-06-08 18:14:42 -07003411#ifdef BCM_CNIC
3412static void bnx2_poll_cnic(struct bnx2 *bp, struct bnx2_napi *bnapi)
3413{
3414 struct cnic_ops *c_ops;
3415
3416 if (!bnapi->cnic_present)
3417 return;
3418
3419 rcu_read_lock();
3420 c_ops = rcu_dereference(bp->cnic_ops);
3421 if (c_ops)
3422 bnapi->cnic_tag = c_ops->cnic_handler(bp->cnic_data,
3423 bnapi->status_blk.msi);
3424 rcu_read_unlock();
3425}
3426#endif
3427
Michael Chan43e80b82008-06-19 16:41:08 -07003428static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07003429{
Michael Chan43e80b82008-06-19 16:41:08 -07003430 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07003431 u32 status_attn_bits = sblk->status_attn_bits;
3432 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Michael Chanb6016b72005-05-26 13:03:09 -07003433
Michael Chanda3e4fb2007-05-03 13:24:23 -07003434 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3435 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003436
Michael Chan35efa7c2007-12-20 19:56:37 -08003437 bnx2_phy_int(bp, bnapi);
Michael Chanbf5295b2006-03-23 01:11:56 -08003438
3439 /* This is needed to take care of transient status
3440 * during link changes.
3441 */
3442 REG_WR(bp, BNX2_HC_COMMAND,
3443 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3444 REG_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07003445 }
Michael Chan43e80b82008-06-19 16:41:08 -07003446}
3447
3448static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3449 int work_done, int budget)
3450{
3451 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3452 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003453
Michael Chan35e90102008-06-19 16:37:42 -07003454 if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
Michael Chan57851d82007-12-20 20:01:44 -08003455 bnx2_tx_int(bp, bnapi, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003456
Michael Chanbb4f98a2008-06-19 16:38:19 -07003457 if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
Michael Chan35efa7c2007-12-20 19:56:37 -08003458 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003459
David S. Miller6f535762007-10-11 18:08:29 -07003460 return work_done;
3461}
Michael Chanf4e418f2005-11-04 08:53:48 -08003462
Michael Chanf0ea2e62008-06-19 16:41:57 -07003463static int bnx2_poll_msix(struct napi_struct *napi, int budget)
3464{
3465 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3466 struct bnx2 *bp = bnapi->bp;
3467 int work_done = 0;
3468 struct status_block_msix *sblk = bnapi->status_blk.msix;
3469
3470 while (1) {
3471 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
3472 if (unlikely(work_done >= budget))
3473 break;
3474
3475 bnapi->last_status_idx = sblk->status_idx;
3476 /* status idx must be read before checking for more work. */
3477 rmb();
3478 if (likely(!bnx2_has_fast_work(bnapi))) {
3479
Ben Hutchings288379f2009-01-19 16:43:59 -08003480 napi_complete(napi);
Michael Chanf0ea2e62008-06-19 16:41:57 -07003481 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3482 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3483 bnapi->last_status_idx);
3484 break;
3485 }
3486 }
3487 return work_done;
3488}
3489
David S. Miller6f535762007-10-11 18:08:29 -07003490static int bnx2_poll(struct napi_struct *napi, int budget)
3491{
Michael Chan35efa7c2007-12-20 19:56:37 -08003492 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3493 struct bnx2 *bp = bnapi->bp;
David S. Miller6f535762007-10-11 18:08:29 -07003494 int work_done = 0;
Michael Chan43e80b82008-06-19 16:41:08 -07003495 struct status_block *sblk = bnapi->status_blk.msi;
David S. Miller6f535762007-10-11 18:08:29 -07003496
3497 while (1) {
Michael Chan43e80b82008-06-19 16:41:08 -07003498 bnx2_poll_link(bp, bnapi);
3499
Michael Chan35efa7c2007-12-20 19:56:37 -08003500 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07003501
Michael Chan4edd4732009-06-08 18:14:42 -07003502#ifdef BCM_CNIC
3503 bnx2_poll_cnic(bp, bnapi);
3504#endif
3505
Michael Chan35efa7c2007-12-20 19:56:37 -08003506 /* bnapi->last_status_idx is used below to tell the hw how
Michael Chan6dee6422007-10-12 01:40:38 -07003507 * much work has been processed, so we must read it before
3508 * checking for more work.
3509 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003510 bnapi->last_status_idx = sblk->status_idx;
Michael Chanefba0182008-12-03 00:36:15 -08003511
3512 if (unlikely(work_done >= budget))
3513 break;
3514
Michael Chan6dee6422007-10-12 01:40:38 -07003515 rmb();
Michael Chan35efa7c2007-12-20 19:56:37 -08003516 if (likely(!bnx2_has_work(bnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003517 napi_complete(napi);
David S. Millerf86e82f2008-01-21 17:15:40 -08003518 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
David S. Miller6f535762007-10-11 18:08:29 -07003519 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3520 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003521 bnapi->last_status_idx);
Michael Chan6dee6422007-10-12 01:40:38 -07003522 break;
David S. Miller6f535762007-10-11 18:08:29 -07003523 }
3524 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3525 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3526 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
Michael Chan35efa7c2007-12-20 19:56:37 -08003527 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003528
Michael Chan1269a8a2006-01-23 16:11:03 -08003529 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3530 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003531 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003532 break;
Michael Chan1269a8a2006-01-23 16:11:03 -08003533 }
Michael Chanb6016b72005-05-26 13:03:09 -07003534 }
3535
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003536 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07003537}
3538
Herbert Xu932ff272006-06-09 12:20:56 -07003539/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07003540 * from set_multicast.
3541 */
3542static void
3543bnx2_set_rx_mode(struct net_device *dev)
3544{
Michael Chan972ec0d2006-01-23 16:12:43 -08003545 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07003546 u32 rx_mode, sort_mode;
Jiri Pirkoccffad252009-05-22 23:22:17 +00003547 struct netdev_hw_addr *ha;
Michael Chanb6016b72005-05-26 13:03:09 -07003548 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003549
Michael Chan9f52b562008-10-09 12:21:46 -07003550 if (!netif_running(dev))
3551 return;
3552
Michael Chanc770a652005-08-25 15:38:39 -07003553 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003554
3555 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3556 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3557 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
3558#ifdef BCM_VLAN
Michael Chan7c6337a2008-08-14 15:29:09 -07003559 if (!bp->vlgrp && (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
Michael Chanb6016b72005-05-26 13:03:09 -07003560 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003561#else
Michael Chan7c6337a2008-08-14 15:29:09 -07003562 if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
Michael Chane29054f2006-01-23 16:06:06 -08003563 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003564#endif
3565 if (dev->flags & IFF_PROMISC) {
3566 /* Promiscuous mode. */
3567 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08003568 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3569 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07003570 }
3571 else if (dev->flags & IFF_ALLMULTI) {
3572 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3573 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3574 0xffffffff);
3575 }
3576 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3577 }
3578 else {
3579 /* Accept one or more multicast(s). */
Michael Chanb6016b72005-05-26 13:03:09 -07003580 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3581 u32 regidx;
3582 u32 bit;
3583 u32 crc;
3584
3585 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3586
Jiri Pirko22bedad32010-04-01 21:22:57 +00003587 netdev_for_each_mc_addr(ha, dev) {
3588 crc = ether_crc_le(ETH_ALEN, ha->addr);
Michael Chanb6016b72005-05-26 13:03:09 -07003589 bit = crc & 0xff;
3590 regidx = (bit & 0xe0) >> 5;
3591 bit &= 0x1f;
3592 mc_filter[regidx] |= (1 << bit);
3593 }
3594
3595 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3596 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3597 mc_filter[i]);
3598 }
3599
3600 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3601 }
3602
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003603 if (netdev_uc_count(dev) > BNX2_MAX_UNICAST_ADDRESSES) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003604 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
3605 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3606 BNX2_RPM_SORT_USER0_PROM_VLAN;
3607 } else if (!(dev->flags & IFF_PROMISC)) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003608 /* Add all entries into to the match filter list */
Jiri Pirkoccffad252009-05-22 23:22:17 +00003609 i = 0;
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003610 netdev_for_each_uc_addr(ha, dev) {
Jiri Pirkoccffad252009-05-22 23:22:17 +00003611 bnx2_set_mac_addr(bp, ha->addr,
Benjamin Li5fcaed02008-07-14 22:39:52 -07003612 i + BNX2_START_UNICAST_ADDRESS_INDEX);
3613 sort_mode |= (1 <<
3614 (i + BNX2_START_UNICAST_ADDRESS_INDEX));
Jiri Pirkoccffad252009-05-22 23:22:17 +00003615 i++;
Benjamin Li5fcaed02008-07-14 22:39:52 -07003616 }
3617
3618 }
3619
Michael Chanb6016b72005-05-26 13:03:09 -07003620 if (rx_mode != bp->rx_mode) {
3621 bp->rx_mode = rx_mode;
3622 REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
3623 }
3624
3625 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3626 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3627 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
3628
Michael Chanc770a652005-08-25 15:38:39 -07003629 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003630}
3631
Michael Chan57579f72009-04-04 16:51:14 -07003632static int __devinit
3633check_fw_section(const struct firmware *fw,
3634 const struct bnx2_fw_file_section *section,
3635 u32 alignment, bool non_empty)
Michael Chanb6016b72005-05-26 13:03:09 -07003636{
Michael Chan57579f72009-04-04 16:51:14 -07003637 u32 offset = be32_to_cpu(section->offset);
3638 u32 len = be32_to_cpu(section->len);
Michael Chanb6016b72005-05-26 13:03:09 -07003639
Michael Chan57579f72009-04-04 16:51:14 -07003640 if ((offset == 0 && len != 0) || offset >= fw->size || offset & 3)
3641 return -EINVAL;
3642 if ((non_empty && len == 0) || len > fw->size - offset ||
3643 len & (alignment - 1))
3644 return -EINVAL;
3645 return 0;
3646}
3647
3648static int __devinit
3649check_mips_fw_entry(const struct firmware *fw,
3650 const struct bnx2_mips_fw_file_entry *entry)
3651{
3652 if (check_fw_section(fw, &entry->text, 4, true) ||
3653 check_fw_section(fw, &entry->data, 4, false) ||
3654 check_fw_section(fw, &entry->rodata, 4, false))
3655 return -EINVAL;
3656 return 0;
3657}
3658
3659static int __devinit
3660bnx2_request_firmware(struct bnx2 *bp)
3661{
3662 const char *mips_fw_file, *rv2p_fw_file;
Bastian Blank5ee1c322009-04-08 15:50:07 -07003663 const struct bnx2_mips_fw_file *mips_fw;
3664 const struct bnx2_rv2p_fw_file *rv2p_fw;
Michael Chan57579f72009-04-04 16:51:14 -07003665 int rc;
3666
3667 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3668 mips_fw_file = FW_MIPS_FILE_09;
Michael Chan078b0732009-08-29 00:02:46 -07003669 if ((CHIP_ID(bp) == CHIP_ID_5709_A0) ||
3670 (CHIP_ID(bp) == CHIP_ID_5709_A1))
3671 rv2p_fw_file = FW_RV2P_FILE_09_Ax;
3672 else
3673 rv2p_fw_file = FW_RV2P_FILE_09;
Michael Chan57579f72009-04-04 16:51:14 -07003674 } else {
3675 mips_fw_file = FW_MIPS_FILE_06;
3676 rv2p_fw_file = FW_RV2P_FILE_06;
3677 }
3678
3679 rc = request_firmware(&bp->mips_firmware, mips_fw_file, &bp->pdev->dev);
3680 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003681 pr_err("Can't load firmware file \"%s\"\n", mips_fw_file);
Michael Chan57579f72009-04-04 16:51:14 -07003682 return rc;
3683 }
3684
3685 rc = request_firmware(&bp->rv2p_firmware, rv2p_fw_file, &bp->pdev->dev);
3686 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003687 pr_err("Can't load firmware file \"%s\"\n", rv2p_fw_file);
Michael Chan57579f72009-04-04 16:51:14 -07003688 return rc;
3689 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003690 mips_fw = (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3691 rv2p_fw = (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3692 if (bp->mips_firmware->size < sizeof(*mips_fw) ||
3693 check_mips_fw_entry(bp->mips_firmware, &mips_fw->com) ||
3694 check_mips_fw_entry(bp->mips_firmware, &mips_fw->cp) ||
3695 check_mips_fw_entry(bp->mips_firmware, &mips_fw->rxp) ||
3696 check_mips_fw_entry(bp->mips_firmware, &mips_fw->tpat) ||
3697 check_mips_fw_entry(bp->mips_firmware, &mips_fw->txp)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003698 pr_err("Firmware file \"%s\" is invalid\n", mips_fw_file);
Michael Chan57579f72009-04-04 16:51:14 -07003699 return -EINVAL;
3700 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003701 if (bp->rv2p_firmware->size < sizeof(*rv2p_fw) ||
3702 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc1.rv2p, 8, true) ||
3703 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc2.rv2p, 8, true)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003704 pr_err("Firmware file \"%s\" is invalid\n", rv2p_fw_file);
Michael Chan57579f72009-04-04 16:51:14 -07003705 return -EINVAL;
3706 }
3707
3708 return 0;
3709}
3710
3711static u32
3712rv2p_fw_fixup(u32 rv2p_proc, int idx, u32 loc, u32 rv2p_code)
3713{
3714 switch (idx) {
3715 case RV2P_P1_FIXUP_PAGE_SIZE_IDX:
3716 rv2p_code &= ~RV2P_BD_PAGE_SIZE_MSK;
3717 rv2p_code |= RV2P_BD_PAGE_SIZE;
3718 break;
3719 }
3720 return rv2p_code;
3721}
3722
3723static int
3724load_rv2p_fw(struct bnx2 *bp, u32 rv2p_proc,
3725 const struct bnx2_rv2p_fw_file_entry *fw_entry)
3726{
3727 u32 rv2p_code_len, file_offset;
3728 __be32 *rv2p_code;
3729 int i;
3730 u32 val, cmd, addr;
3731
3732 rv2p_code_len = be32_to_cpu(fw_entry->rv2p.len);
3733 file_offset = be32_to_cpu(fw_entry->rv2p.offset);
3734
3735 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3736
3737 if (rv2p_proc == RV2P_PROC1) {
3738 cmd = BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3739 addr = BNX2_RV2P_PROC1_ADDR_CMD;
3740 } else {
3741 cmd = BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3742 addr = BNX2_RV2P_PROC2_ADDR_CMD;
Michael Chand25be1d2008-05-02 16:57:59 -07003743 }
Michael Chanb6016b72005-05-26 13:03:09 -07003744
3745 for (i = 0; i < rv2p_code_len; i += 8) {
Michael Chan57579f72009-04-04 16:51:14 -07003746 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003747 rv2p_code++;
Michael Chan57579f72009-04-04 16:51:14 -07003748 REG_WR(bp, BNX2_RV2P_INSTR_LOW, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003749 rv2p_code++;
3750
Michael Chan57579f72009-04-04 16:51:14 -07003751 val = (i / 8) | cmd;
3752 REG_WR(bp, addr, val);
3753 }
3754
3755 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3756 for (i = 0; i < 8; i++) {
3757 u32 loc, code;
3758
3759 loc = be32_to_cpu(fw_entry->fixup[i]);
3760 if (loc && ((loc * 4) < rv2p_code_len)) {
3761 code = be32_to_cpu(*(rv2p_code + loc - 1));
3762 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, code);
3763 code = be32_to_cpu(*(rv2p_code + loc));
3764 code = rv2p_fw_fixup(rv2p_proc, i, loc, code);
3765 REG_WR(bp, BNX2_RV2P_INSTR_LOW, code);
3766
3767 val = (loc / 2) | cmd;
3768 REG_WR(bp, addr, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003769 }
3770 }
3771
3772 /* Reset the processor, un-stall is done later. */
3773 if (rv2p_proc == RV2P_PROC1) {
3774 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
3775 }
3776 else {
3777 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
3778 }
Michael Chan57579f72009-04-04 16:51:14 -07003779
3780 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003781}
3782
Michael Chanaf3ee512006-11-19 14:09:25 -08003783static int
Michael Chan57579f72009-04-04 16:51:14 -07003784load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg,
3785 const struct bnx2_mips_fw_file_entry *fw_entry)
Michael Chanb6016b72005-05-26 13:03:09 -07003786{
Michael Chan57579f72009-04-04 16:51:14 -07003787 u32 addr, len, file_offset;
3788 __be32 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07003789 u32 offset;
3790 u32 val;
3791
3792 /* Halt the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003793 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003794 val |= cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003795 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3796 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
Michael Chanb6016b72005-05-26 13:03:09 -07003797
3798 /* Load the Text area. */
Michael Chan57579f72009-04-04 16:51:14 -07003799 addr = be32_to_cpu(fw_entry->text.addr);
3800 len = be32_to_cpu(fw_entry->text.len);
3801 file_offset = be32_to_cpu(fw_entry->text.offset);
3802 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3803
3804 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3805 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003806 int j;
3807
Michael Chan57579f72009-04-04 16:51:14 -07003808 for (j = 0; j < (len / 4); j++, offset += 4)
3809 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003810 }
3811
3812 /* Load the Data area. */
Michael Chan57579f72009-04-04 16:51:14 -07003813 addr = be32_to_cpu(fw_entry->data.addr);
3814 len = be32_to_cpu(fw_entry->data.len);
3815 file_offset = be32_to_cpu(fw_entry->data.offset);
3816 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3817
3818 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3819 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003820 int j;
3821
Michael Chan57579f72009-04-04 16:51:14 -07003822 for (j = 0; j < (len / 4); j++, offset += 4)
3823 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003824 }
3825
3826 /* Load the Read-Only area. */
Michael Chan57579f72009-04-04 16:51:14 -07003827 addr = be32_to_cpu(fw_entry->rodata.addr);
3828 len = be32_to_cpu(fw_entry->rodata.len);
3829 file_offset = be32_to_cpu(fw_entry->rodata.offset);
3830 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3831
3832 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3833 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003834 int j;
3835
Michael Chan57579f72009-04-04 16:51:14 -07003836 for (j = 0; j < (len / 4); j++, offset += 4)
3837 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003838 }
3839
3840 /* Clear the pre-fetch instruction. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003841 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
Michael Chan57579f72009-04-04 16:51:14 -07003842
3843 val = be32_to_cpu(fw_entry->start_addr);
3844 bnx2_reg_wr_ind(bp, cpu_reg->pc, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003845
3846 /* Start the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003847 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003848 val &= ~cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003849 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3850 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08003851
3852 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003853}
3854
Michael Chanfba9fe92006-06-12 22:21:25 -07003855static int
Michael Chanb6016b72005-05-26 13:03:09 -07003856bnx2_init_cpus(struct bnx2 *bp)
3857{
Michael Chan57579f72009-04-04 16:51:14 -07003858 const struct bnx2_mips_fw_file *mips_fw =
3859 (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3860 const struct bnx2_rv2p_fw_file *rv2p_fw =
3861 (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3862 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003863
3864 /* Initialize the RV2P processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003865 load_rv2p_fw(bp, RV2P_PROC1, &rv2p_fw->proc1);
3866 load_rv2p_fw(bp, RV2P_PROC2, &rv2p_fw->proc2);
Michael Chanb6016b72005-05-26 13:03:09 -07003867
3868 /* Initialize the RX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003869 rc = load_cpu_fw(bp, &cpu_reg_rxp, &mips_fw->rxp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003870 if (rc)
3871 goto init_cpu_err;
3872
Michael Chanb6016b72005-05-26 13:03:09 -07003873 /* Initialize the TX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003874 rc = load_cpu_fw(bp, &cpu_reg_txp, &mips_fw->txp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003875 if (rc)
3876 goto init_cpu_err;
3877
Michael Chanb6016b72005-05-26 13:03:09 -07003878 /* Initialize the TX Patch-up Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003879 rc = load_cpu_fw(bp, &cpu_reg_tpat, &mips_fw->tpat);
Michael Chanfba9fe92006-06-12 22:21:25 -07003880 if (rc)
3881 goto init_cpu_err;
3882
Michael Chanb6016b72005-05-26 13:03:09 -07003883 /* Initialize the Completion Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003884 rc = load_cpu_fw(bp, &cpu_reg_com, &mips_fw->com);
Michael Chanfba9fe92006-06-12 22:21:25 -07003885 if (rc)
3886 goto init_cpu_err;
3887
Michael Chand43584c2006-11-19 14:14:35 -08003888 /* Initialize the Command Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003889 rc = load_cpu_fw(bp, &cpu_reg_cp, &mips_fw->cp);
Michael Chan110d0ef2007-12-12 11:18:34 -08003890
Michael Chanfba9fe92006-06-12 22:21:25 -07003891init_cpu_err:
Michael Chanfba9fe92006-06-12 22:21:25 -07003892 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003893}
3894
3895static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07003896bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07003897{
3898 u16 pmcsr;
3899
3900 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
3901
3902 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07003903 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07003904 u32 val;
3905
3906 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3907 (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
3908 PCI_PM_CTRL_PME_STATUS);
3909
3910 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
3911 /* delay required during transition out of D3hot */
3912 msleep(20);
3913
3914 val = REG_RD(bp, BNX2_EMAC_MODE);
3915 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
3916 val &= ~BNX2_EMAC_MODE_MPKT;
3917 REG_WR(bp, BNX2_EMAC_MODE, val);
3918
3919 val = REG_RD(bp, BNX2_RPM_CONFIG);
3920 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3921 REG_WR(bp, BNX2_RPM_CONFIG, val);
3922 break;
3923 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07003924 case PCI_D3hot: {
Michael Chanb6016b72005-05-26 13:03:09 -07003925 int i;
3926 u32 val, wol_msg;
3927
3928 if (bp->wol) {
3929 u32 advertising;
3930 u8 autoneg;
3931
3932 autoneg = bp->autoneg;
3933 advertising = bp->advertising;
3934
Michael Chan239cd342007-10-17 19:26:15 -07003935 if (bp->phy_port == PORT_TP) {
3936 bp->autoneg = AUTONEG_SPEED;
3937 bp->advertising = ADVERTISED_10baseT_Half |
3938 ADVERTISED_10baseT_Full |
3939 ADVERTISED_100baseT_Half |
3940 ADVERTISED_100baseT_Full |
3941 ADVERTISED_Autoneg;
3942 }
Michael Chanb6016b72005-05-26 13:03:09 -07003943
Michael Chan239cd342007-10-17 19:26:15 -07003944 spin_lock_bh(&bp->phy_lock);
3945 bnx2_setup_phy(bp, bp->phy_port);
3946 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003947
3948 bp->autoneg = autoneg;
3949 bp->advertising = advertising;
3950
Benjamin Li5fcaed02008-07-14 22:39:52 -07003951 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003952
3953 val = REG_RD(bp, BNX2_EMAC_MODE);
3954
3955 /* Enable port mode. */
3956 val &= ~BNX2_EMAC_MODE_PORT;
Michael Chan239cd342007-10-17 19:26:15 -07003957 val |= BNX2_EMAC_MODE_MPKT_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003958 BNX2_EMAC_MODE_ACPI_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003959 BNX2_EMAC_MODE_MPKT;
Michael Chan239cd342007-10-17 19:26:15 -07003960 if (bp->phy_port == PORT_TP)
3961 val |= BNX2_EMAC_MODE_PORT_MII;
3962 else {
3963 val |= BNX2_EMAC_MODE_PORT_GMII;
3964 if (bp->line_speed == SPEED_2500)
3965 val |= BNX2_EMAC_MODE_25G_MODE;
3966 }
Michael Chanb6016b72005-05-26 13:03:09 -07003967
3968 REG_WR(bp, BNX2_EMAC_MODE, val);
3969
3970 /* receive all multicast */
3971 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3972 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3973 0xffffffff);
3974 }
3975 REG_WR(bp, BNX2_EMAC_RX_MODE,
3976 BNX2_EMAC_RX_MODE_SORT_MODE);
3977
3978 val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
3979 BNX2_RPM_SORT_USER0_MC_EN;
3980 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3981 REG_WR(bp, BNX2_RPM_SORT_USER0, val);
3982 REG_WR(bp, BNX2_RPM_SORT_USER0, val |
3983 BNX2_RPM_SORT_USER0_ENA);
3984
3985 /* Need to enable EMAC and RPM for WOL. */
3986 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3987 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
3988 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
3989 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
3990
3991 val = REG_RD(bp, BNX2_RPM_CONFIG);
3992 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3993 REG_WR(bp, BNX2_RPM_CONFIG, val);
3994
3995 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
3996 }
3997 else {
3998 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
3999 }
4000
David S. Millerf86e82f2008-01-21 17:15:40 -08004001 if (!(bp->flags & BNX2_FLAG_NO_WOL))
Michael Chana2f13892008-07-14 22:38:23 -07004002 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg,
4003 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004004
4005 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
4006 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
4007 (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
4008
4009 if (bp->wol)
4010 pmcsr |= 3;
4011 }
4012 else {
4013 pmcsr |= 3;
4014 }
4015 if (bp->wol) {
4016 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
4017 }
4018 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
4019 pmcsr);
4020
4021 /* No more memory access after this point until
4022 * device is brought back to D0.
4023 */
4024 udelay(50);
4025 break;
4026 }
4027 default:
4028 return -EINVAL;
4029 }
4030 return 0;
4031}
4032
4033static int
4034bnx2_acquire_nvram_lock(struct bnx2 *bp)
4035{
4036 u32 val;
4037 int j;
4038
4039 /* Request access to the flash interface. */
4040 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
4041 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4042 val = REG_RD(bp, BNX2_NVM_SW_ARB);
4043 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
4044 break;
4045
4046 udelay(5);
4047 }
4048
4049 if (j >= NVRAM_TIMEOUT_COUNT)
4050 return -EBUSY;
4051
4052 return 0;
4053}
4054
4055static int
4056bnx2_release_nvram_lock(struct bnx2 *bp)
4057{
4058 int j;
4059 u32 val;
4060
4061 /* Relinquish nvram interface. */
4062 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
4063
4064 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4065 val = REG_RD(bp, BNX2_NVM_SW_ARB);
4066 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
4067 break;
4068
4069 udelay(5);
4070 }
4071
4072 if (j >= NVRAM_TIMEOUT_COUNT)
4073 return -EBUSY;
4074
4075 return 0;
4076}
4077
4078
4079static int
4080bnx2_enable_nvram_write(struct bnx2 *bp)
4081{
4082 u32 val;
4083
4084 val = REG_RD(bp, BNX2_MISC_CFG);
4085 REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
4086
Michael Chane30372c2007-07-16 18:26:23 -07004087 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07004088 int j;
4089
4090 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4091 REG_WR(bp, BNX2_NVM_COMMAND,
4092 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
4093
4094 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4095 udelay(5);
4096
4097 val = REG_RD(bp, BNX2_NVM_COMMAND);
4098 if (val & BNX2_NVM_COMMAND_DONE)
4099 break;
4100 }
4101
4102 if (j >= NVRAM_TIMEOUT_COUNT)
4103 return -EBUSY;
4104 }
4105 return 0;
4106}
4107
4108static void
4109bnx2_disable_nvram_write(struct bnx2 *bp)
4110{
4111 u32 val;
4112
4113 val = REG_RD(bp, BNX2_MISC_CFG);
4114 REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
4115}
4116
4117
4118static void
4119bnx2_enable_nvram_access(struct bnx2 *bp)
4120{
4121 u32 val;
4122
4123 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
4124 /* Enable both bits, even on read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004125 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07004126 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
4127}
4128
4129static void
4130bnx2_disable_nvram_access(struct bnx2 *bp)
4131{
4132 u32 val;
4133
4134 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
4135 /* Disable both bits, even after read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004136 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07004137 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
4138 BNX2_NVM_ACCESS_ENABLE_WR_EN));
4139}
4140
4141static int
4142bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
4143{
4144 u32 cmd;
4145 int j;
4146
Michael Chane30372c2007-07-16 18:26:23 -07004147 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07004148 /* Buffered flash, no erase needed */
4149 return 0;
4150
4151 /* Build an erase command */
4152 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
4153 BNX2_NVM_COMMAND_DOIT;
4154
4155 /* Need to clear DONE bit separately. */
4156 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4157
4158 /* Address of the NVRAM to read from. */
4159 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4160
4161 /* Issue an erase command. */
4162 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4163
4164 /* Wait for completion. */
4165 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4166 u32 val;
4167
4168 udelay(5);
4169
4170 val = REG_RD(bp, BNX2_NVM_COMMAND);
4171 if (val & BNX2_NVM_COMMAND_DONE)
4172 break;
4173 }
4174
4175 if (j >= NVRAM_TIMEOUT_COUNT)
4176 return -EBUSY;
4177
4178 return 0;
4179}
4180
4181static int
4182bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
4183{
4184 u32 cmd;
4185 int j;
4186
4187 /* Build the command word. */
4188 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
4189
Michael Chane30372c2007-07-16 18:26:23 -07004190 /* Calculate an offset of a buffered flash, not needed for 5709. */
4191 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004192 offset = ((offset / bp->flash_info->page_size) <<
4193 bp->flash_info->page_bits) +
4194 (offset % bp->flash_info->page_size);
4195 }
4196
4197 /* Need to clear DONE bit separately. */
4198 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4199
4200 /* Address of the NVRAM to read from. */
4201 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4202
4203 /* Issue a read command. */
4204 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4205
4206 /* Wait for completion. */
4207 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4208 u32 val;
4209
4210 udelay(5);
4211
4212 val = REG_RD(bp, BNX2_NVM_COMMAND);
4213 if (val & BNX2_NVM_COMMAND_DONE) {
Al Virob491edd2007-12-22 19:44:51 +00004214 __be32 v = cpu_to_be32(REG_RD(bp, BNX2_NVM_READ));
4215 memcpy(ret_val, &v, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004216 break;
4217 }
4218 }
4219 if (j >= NVRAM_TIMEOUT_COUNT)
4220 return -EBUSY;
4221
4222 return 0;
4223}
4224
4225
4226static int
4227bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
4228{
Al Virob491edd2007-12-22 19:44:51 +00004229 u32 cmd;
4230 __be32 val32;
Michael Chanb6016b72005-05-26 13:03:09 -07004231 int j;
4232
4233 /* Build the command word. */
4234 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
4235
Michael Chane30372c2007-07-16 18:26:23 -07004236 /* Calculate an offset of a buffered flash, not needed for 5709. */
4237 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004238 offset = ((offset / bp->flash_info->page_size) <<
4239 bp->flash_info->page_bits) +
4240 (offset % bp->flash_info->page_size);
4241 }
4242
4243 /* Need to clear DONE bit separately. */
4244 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4245
4246 memcpy(&val32, val, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004247
4248 /* Write the data. */
Al Virob491edd2007-12-22 19:44:51 +00004249 REG_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
Michael Chanb6016b72005-05-26 13:03:09 -07004250
4251 /* Address of the NVRAM to write to. */
4252 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4253
4254 /* Issue the write command. */
4255 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4256
4257 /* Wait for completion. */
4258 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4259 udelay(5);
4260
4261 if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
4262 break;
4263 }
4264 if (j >= NVRAM_TIMEOUT_COUNT)
4265 return -EBUSY;
4266
4267 return 0;
4268}
4269
4270static int
4271bnx2_init_nvram(struct bnx2 *bp)
4272{
4273 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07004274 int j, entry_count, rc = 0;
Michael Chan0ced9d02009-08-21 16:20:49 +00004275 const struct flash_spec *flash;
Michael Chanb6016b72005-05-26 13:03:09 -07004276
Michael Chane30372c2007-07-16 18:26:23 -07004277 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4278 bp->flash_info = &flash_5709;
4279 goto get_flash_size;
4280 }
4281
Michael Chanb6016b72005-05-26 13:03:09 -07004282 /* Determine the selected interface. */
4283 val = REG_RD(bp, BNX2_NVM_CFG1);
4284
Denis Chengff8ac602007-09-02 18:30:18 +08004285 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07004286
Michael Chanb6016b72005-05-26 13:03:09 -07004287 if (val & 0x40000000) {
4288
4289 /* Flash interface has been reconfigured */
4290 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08004291 j++, flash++) {
4292 if ((val & FLASH_BACKUP_STRAP_MASK) ==
4293 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004294 bp->flash_info = flash;
4295 break;
4296 }
4297 }
4298 }
4299 else {
Michael Chan37137702005-11-04 08:49:17 -08004300 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07004301 /* Not yet been reconfigured */
4302
Michael Chan37137702005-11-04 08:49:17 -08004303 if (val & (1 << 23))
4304 mask = FLASH_BACKUP_STRAP_MASK;
4305 else
4306 mask = FLASH_STRAP_MASK;
4307
Michael Chanb6016b72005-05-26 13:03:09 -07004308 for (j = 0, flash = &flash_table[0]; j < entry_count;
4309 j++, flash++) {
4310
Michael Chan37137702005-11-04 08:49:17 -08004311 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004312 bp->flash_info = flash;
4313
4314 /* Request access to the flash interface. */
4315 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4316 return rc;
4317
4318 /* Enable access to flash interface */
4319 bnx2_enable_nvram_access(bp);
4320
4321 /* Reconfigure the flash interface */
4322 REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
4323 REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
4324 REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
4325 REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
4326
4327 /* Disable access to flash interface */
4328 bnx2_disable_nvram_access(bp);
4329 bnx2_release_nvram_lock(bp);
4330
4331 break;
4332 }
4333 }
4334 } /* if (val & 0x40000000) */
4335
4336 if (j == entry_count) {
4337 bp->flash_info = NULL;
Joe Perches3a9c6a42010-02-17 15:01:51 +00004338 pr_alert("Unknown flash/EEPROM type\n");
Michael Chan1122db72006-01-23 16:11:42 -08004339 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07004340 }
4341
Michael Chane30372c2007-07-16 18:26:23 -07004342get_flash_size:
Michael Chan2726d6e2008-01-29 21:35:05 -08004343 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
Michael Chan1122db72006-01-23 16:11:42 -08004344 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
4345 if (val)
4346 bp->flash_size = val;
4347 else
4348 bp->flash_size = bp->flash_info->total_size;
4349
Michael Chanb6016b72005-05-26 13:03:09 -07004350 return rc;
4351}
4352
4353static int
4354bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
4355 int buf_size)
4356{
4357 int rc = 0;
4358 u32 cmd_flags, offset32, len32, extra;
4359
4360 if (buf_size == 0)
4361 return 0;
4362
4363 /* Request access to the flash interface. */
4364 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4365 return rc;
4366
4367 /* Enable access to flash interface */
4368 bnx2_enable_nvram_access(bp);
4369
4370 len32 = buf_size;
4371 offset32 = offset;
4372 extra = 0;
4373
4374 cmd_flags = 0;
4375
4376 if (offset32 & 3) {
4377 u8 buf[4];
4378 u32 pre_len;
4379
4380 offset32 &= ~3;
4381 pre_len = 4 - (offset & 3);
4382
4383 if (pre_len >= len32) {
4384 pre_len = len32;
4385 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4386 BNX2_NVM_COMMAND_LAST;
4387 }
4388 else {
4389 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4390 }
4391
4392 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4393
4394 if (rc)
4395 return rc;
4396
4397 memcpy(ret_buf, buf + (offset & 3), pre_len);
4398
4399 offset32 += 4;
4400 ret_buf += pre_len;
4401 len32 -= pre_len;
4402 }
4403 if (len32 & 3) {
4404 extra = 4 - (len32 & 3);
4405 len32 = (len32 + 4) & ~3;
4406 }
4407
4408 if (len32 == 4) {
4409 u8 buf[4];
4410
4411 if (cmd_flags)
4412 cmd_flags = BNX2_NVM_COMMAND_LAST;
4413 else
4414 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4415 BNX2_NVM_COMMAND_LAST;
4416
4417 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4418
4419 memcpy(ret_buf, buf, 4 - extra);
4420 }
4421 else if (len32 > 0) {
4422 u8 buf[4];
4423
4424 /* Read the first word. */
4425 if (cmd_flags)
4426 cmd_flags = 0;
4427 else
4428 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4429
4430 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
4431
4432 /* Advance to the next dword. */
4433 offset32 += 4;
4434 ret_buf += 4;
4435 len32 -= 4;
4436
4437 while (len32 > 4 && rc == 0) {
4438 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4439
4440 /* Advance to the next dword. */
4441 offset32 += 4;
4442 ret_buf += 4;
4443 len32 -= 4;
4444 }
4445
4446 if (rc)
4447 return rc;
4448
4449 cmd_flags = BNX2_NVM_COMMAND_LAST;
4450 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4451
4452 memcpy(ret_buf, buf, 4 - extra);
4453 }
4454
4455 /* Disable access to flash interface */
4456 bnx2_disable_nvram_access(bp);
4457
4458 bnx2_release_nvram_lock(bp);
4459
4460 return rc;
4461}
4462
4463static int
4464bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4465 int buf_size)
4466{
4467 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08004468 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004469 int rc = 0;
4470 int align_start, align_end;
4471
4472 buf = data_buf;
4473 offset32 = offset;
4474 len32 = buf_size;
4475 align_start = align_end = 0;
4476
4477 if ((align_start = (offset32 & 3))) {
4478 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07004479 len32 += align_start;
4480 if (len32 < 4)
4481 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07004482 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4483 return rc;
4484 }
4485
4486 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07004487 align_end = 4 - (len32 & 3);
4488 len32 += align_end;
4489 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4490 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004491 }
4492
4493 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004494 align_buf = kmalloc(len32, GFP_KERNEL);
4495 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004496 return -ENOMEM;
4497 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08004498 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004499 }
4500 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004501 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004502 }
Michael Chane6be7632007-01-08 19:56:13 -08004503 memcpy(align_buf + align_start, data_buf, buf_size);
4504 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07004505 }
4506
Michael Chane30372c2007-07-16 18:26:23 -07004507 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07004508 flash_buffer = kmalloc(264, GFP_KERNEL);
4509 if (flash_buffer == NULL) {
4510 rc = -ENOMEM;
4511 goto nvram_write_end;
4512 }
4513 }
4514
Michael Chanb6016b72005-05-26 13:03:09 -07004515 written = 0;
4516 while ((written < len32) && (rc == 0)) {
4517 u32 page_start, page_end, data_start, data_end;
4518 u32 addr, cmd_flags;
4519 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004520
4521 /* Find the page_start addr */
4522 page_start = offset32 + written;
4523 page_start -= (page_start % bp->flash_info->page_size);
4524 /* Find the page_end addr */
4525 page_end = page_start + bp->flash_info->page_size;
4526 /* Find the data_start addr */
4527 data_start = (written == 0) ? offset32 : page_start;
4528 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004529 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07004530 (offset32 + len32) : page_end;
4531
4532 /* Request access to the flash interface. */
4533 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4534 goto nvram_write_end;
4535
4536 /* Enable access to flash interface */
4537 bnx2_enable_nvram_access(bp);
4538
4539 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07004540 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004541 int j;
4542
4543 /* Read the whole page into the buffer
4544 * (non-buffer flash only) */
4545 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4546 if (j == (bp->flash_info->page_size - 4)) {
4547 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4548 }
4549 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004550 page_start + j,
4551 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07004552 cmd_flags);
4553
4554 if (rc)
4555 goto nvram_write_end;
4556
4557 cmd_flags = 0;
4558 }
4559 }
4560
4561 /* Enable writes to flash interface (unlock write-protect) */
4562 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4563 goto nvram_write_end;
4564
Michael Chanb6016b72005-05-26 13:03:09 -07004565 /* Loop to write back the buffer data from page_start to
4566 * data_start */
4567 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07004568 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07004569 /* Erase the page */
4570 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4571 goto nvram_write_end;
4572
4573 /* Re-enable the write again for the actual write */
4574 bnx2_enable_nvram_write(bp);
4575
Michael Chanb6016b72005-05-26 13:03:09 -07004576 for (addr = page_start; addr < data_start;
4577 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004578
Michael Chanb6016b72005-05-26 13:03:09 -07004579 rc = bnx2_nvram_write_dword(bp, addr,
4580 &flash_buffer[i], cmd_flags);
4581
4582 if (rc != 0)
4583 goto nvram_write_end;
4584
4585 cmd_flags = 0;
4586 }
4587 }
4588
4589 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07004590 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07004591 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07004592 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07004593 (addr == data_end - 4))) {
4594
4595 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4596 }
4597 rc = bnx2_nvram_write_dword(bp, addr, buf,
4598 cmd_flags);
4599
4600 if (rc != 0)
4601 goto nvram_write_end;
4602
4603 cmd_flags = 0;
4604 buf += 4;
4605 }
4606
4607 /* Loop to write back the buffer data from data_end
4608 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07004609 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004610 for (addr = data_end; addr < page_end;
4611 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004612
Michael Chanb6016b72005-05-26 13:03:09 -07004613 if (addr == page_end-4) {
4614 cmd_flags = BNX2_NVM_COMMAND_LAST;
4615 }
4616 rc = bnx2_nvram_write_dword(bp, addr,
4617 &flash_buffer[i], cmd_flags);
4618
4619 if (rc != 0)
4620 goto nvram_write_end;
4621
4622 cmd_flags = 0;
4623 }
4624 }
4625
4626 /* Disable writes to flash interface (lock write-protect) */
4627 bnx2_disable_nvram_write(bp);
4628
4629 /* Disable access to flash interface */
4630 bnx2_disable_nvram_access(bp);
4631 bnx2_release_nvram_lock(bp);
4632
4633 /* Increment written */
4634 written += data_end - data_start;
4635 }
4636
4637nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08004638 kfree(flash_buffer);
4639 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07004640 return rc;
4641}
4642
Michael Chan0d8a6572007-07-07 22:49:43 -07004643static void
Michael Chan7c62e832008-07-14 22:39:03 -07004644bnx2_init_fw_cap(struct bnx2 *bp)
Michael Chan0d8a6572007-07-07 22:49:43 -07004645{
Michael Chan7c62e832008-07-14 22:39:03 -07004646 u32 val, sig = 0;
Michael Chan0d8a6572007-07-07 22:49:43 -07004647
Michael Chan583c28e2008-01-21 19:51:35 -08004648 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan7c62e832008-07-14 22:39:03 -07004649 bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
4650
4651 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
4652 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
Michael Chan0d8a6572007-07-07 22:49:43 -07004653
Michael Chan2726d6e2008-01-29 21:35:05 -08004654 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07004655 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4656 return;
4657
Michael Chan7c62e832008-07-14 22:39:03 -07004658 if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
4659 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
4660 sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
4661 }
4662
4663 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4664 (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
4665 u32 link;
4666
Michael Chan583c28e2008-01-21 19:51:35 -08004667 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan0d8a6572007-07-07 22:49:43 -07004668
Michael Chan7c62e832008-07-14 22:39:03 -07004669 link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
4670 if (link & BNX2_LINK_STATUS_SERDES_LINK)
Michael Chan0d8a6572007-07-07 22:49:43 -07004671 bp->phy_port = PORT_FIBRE;
4672 else
4673 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07004674
Michael Chan7c62e832008-07-14 22:39:03 -07004675 sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
4676 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
Michael Chan0d8a6572007-07-07 22:49:43 -07004677 }
Michael Chan7c62e832008-07-14 22:39:03 -07004678
4679 if (netif_running(bp->dev) && sig)
4680 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
Michael Chan0d8a6572007-07-07 22:49:43 -07004681}
4682
Michael Chanb4b36042007-12-20 19:59:30 -08004683static void
4684bnx2_setup_msix_tbl(struct bnx2 *bp)
4685{
4686 REG_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
4687
4688 REG_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4689 REG_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
4690}
4691
Michael Chanb6016b72005-05-26 13:03:09 -07004692static int
4693bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4694{
4695 u32 val;
4696 int i, rc = 0;
Michael Chan489310a2007-10-10 16:16:31 -07004697 u8 old_port;
Michael Chanb6016b72005-05-26 13:03:09 -07004698
4699 /* Wait for the current PCI transaction to complete before
4700 * issuing a reset. */
4701 REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4702 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4703 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4704 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4705 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4706 val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
4707 udelay(5);
4708
Michael Chanb090ae22006-01-23 16:07:10 -08004709 /* Wait for the firmware to tell us it is ok to issue a reset. */
Michael Chana2f13892008-07-14 22:38:23 -07004710 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
Michael Chanb090ae22006-01-23 16:07:10 -08004711
Michael Chanb6016b72005-05-26 13:03:09 -07004712 /* Deposit a driver reset signature so the firmware knows that
4713 * this is a soft reset. */
Michael Chan2726d6e2008-01-29 21:35:05 -08004714 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4715 BNX2_DRV_RESET_SIGNATURE_MAGIC);
Michael Chanb6016b72005-05-26 13:03:09 -07004716
Michael Chanb6016b72005-05-26 13:03:09 -07004717 /* Do a dummy read to force the chip to complete all current transaction
4718 * before we issue a reset. */
4719 val = REG_RD(bp, BNX2_MISC_ID);
4720
Michael Chan234754d2006-11-19 14:11:41 -08004721 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4722 REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4723 REG_RD(bp, BNX2_MISC_COMMAND);
4724 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07004725
Michael Chan234754d2006-11-19 14:11:41 -08004726 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4727 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07004728
Michael Chan234754d2006-11-19 14:11:41 -08004729 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004730
Michael Chan234754d2006-11-19 14:11:41 -08004731 } else {
4732 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4733 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4734 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4735
4736 /* Chip reset. */
4737 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
4738
Michael Chan594a9df2007-08-28 15:39:42 -07004739 /* Reading back any register after chip reset will hang the
4740 * bus on 5706 A0 and A1. The msleep below provides plenty
4741 * of margin for write posting.
4742 */
Michael Chan234754d2006-11-19 14:11:41 -08004743 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
Arjan van de Ven8e545882007-08-28 14:34:43 -07004744 (CHIP_ID(bp) == CHIP_ID_5706_A1))
4745 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07004746
Michael Chan234754d2006-11-19 14:11:41 -08004747 /* Reset takes approximate 30 usec */
4748 for (i = 0; i < 10; i++) {
4749 val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
4750 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4751 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4752 break;
4753 udelay(10);
4754 }
4755
4756 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4757 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004758 pr_err("Chip reset did not complete\n");
Michael Chan234754d2006-11-19 14:11:41 -08004759 return -EBUSY;
4760 }
Michael Chanb6016b72005-05-26 13:03:09 -07004761 }
4762
4763 /* Make sure byte swapping is properly configured. */
4764 val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
4765 if (val != 0x01020304) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004766 pr_err("Chip not in correct endian mode\n");
Michael Chanb6016b72005-05-26 13:03:09 -07004767 return -ENODEV;
4768 }
4769
Michael Chanb6016b72005-05-26 13:03:09 -07004770 /* Wait for the firmware to finish its initialization. */
Michael Chana2f13892008-07-14 22:38:23 -07004771 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
Michael Chanb090ae22006-01-23 16:07:10 -08004772 if (rc)
4773 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004774
Michael Chan0d8a6572007-07-07 22:49:43 -07004775 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07004776 old_port = bp->phy_port;
Michael Chan7c62e832008-07-14 22:39:03 -07004777 bnx2_init_fw_cap(bp);
Michael Chan583c28e2008-01-21 19:51:35 -08004778 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4779 old_port != bp->phy_port)
Michael Chan0d8a6572007-07-07 22:49:43 -07004780 bnx2_set_default_remote_link(bp);
4781 spin_unlock_bh(&bp->phy_lock);
4782
Michael Chanb6016b72005-05-26 13:03:09 -07004783 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4784 /* Adjust the voltage regular to two steps lower. The default
4785 * of this register is 0x0000000e. */
4786 REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
4787
4788 /* Remove bad rbuf memory from the free pool. */
4789 rc = bnx2_alloc_bad_rbuf(bp);
4790 }
4791
Michael Chanc441b8d2010-04-27 11:28:09 +00004792 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chanb4b36042007-12-20 19:59:30 -08004793 bnx2_setup_msix_tbl(bp);
Michael Chanc441b8d2010-04-27 11:28:09 +00004794 /* Prevent MSIX table reads and write from timing out */
4795 REG_WR(bp, BNX2_MISC_ECO_HW_CTL,
4796 BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN);
4797 }
Michael Chanb4b36042007-12-20 19:59:30 -08004798
Michael Chanb6016b72005-05-26 13:03:09 -07004799 return rc;
4800}
4801
4802static int
4803bnx2_init_chip(struct bnx2 *bp)
4804{
Michael Chand8026d92008-11-12 16:02:20 -08004805 u32 val, mtu;
Michael Chanb4b36042007-12-20 19:59:30 -08004806 int rc, i;
Michael Chanb6016b72005-05-26 13:03:09 -07004807
4808 /* Make sure the interrupt is not active. */
4809 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
4810
4811 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4812 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4813#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004814 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004815#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004816 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004817 DMA_READ_CHANS << 12 |
4818 DMA_WRITE_CHANS << 16;
4819
4820 val |= (0x2 << 20) | (1 << 11);
4821
David S. Millerf86e82f2008-01-21 17:15:40 -08004822 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07004823 val |= (1 << 23);
4824
4825 if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08004826 (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & BNX2_FLAG_PCIX))
Michael Chanb6016b72005-05-26 13:03:09 -07004827 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4828
4829 REG_WR(bp, BNX2_DMA_CONFIG, val);
4830
4831 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4832 val = REG_RD(bp, BNX2_TDMA_CONFIG);
4833 val |= BNX2_TDMA_CONFIG_ONE_DMA;
4834 REG_WR(bp, BNX2_TDMA_CONFIG, val);
4835 }
4836
David S. Millerf86e82f2008-01-21 17:15:40 -08004837 if (bp->flags & BNX2_FLAG_PCIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07004838 u16 val16;
4839
4840 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4841 &val16);
4842 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4843 val16 & ~PCI_X_CMD_ERO);
4844 }
4845
4846 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4847 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4848 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4849 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
4850
4851 /* Initialize context mapping and zero out the quick contexts. The
4852 * context block must have already been enabled. */
Michael Chan641bdcd2007-06-04 21:22:24 -07004853 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4854 rc = bnx2_init_5709_context(bp);
4855 if (rc)
4856 return rc;
4857 } else
Michael Chan59b47d82006-11-19 14:10:45 -08004858 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004859
Michael Chanfba9fe92006-06-12 22:21:25 -07004860 if ((rc = bnx2_init_cpus(bp)) != 0)
4861 return rc;
4862
Michael Chanb6016b72005-05-26 13:03:09 -07004863 bnx2_init_nvram(bp);
4864
Benjamin Li5fcaed02008-07-14 22:39:52 -07004865 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004866
4867 val = REG_RD(bp, BNX2_MQ_CONFIG);
4868 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4869 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan4edd4732009-06-08 18:14:42 -07004870 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4871 val |= BNX2_MQ_CONFIG_BIN_MQ_MODE;
4872 if (CHIP_REV(bp) == CHIP_REV_Ax)
4873 val |= BNX2_MQ_CONFIG_HALT_DIS;
4874 }
Michael Chan68c9f752007-04-24 15:35:53 -07004875
Michael Chanb6016b72005-05-26 13:03:09 -07004876 REG_WR(bp, BNX2_MQ_CONFIG, val);
4877
4878 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
4879 REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4880 REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
4881
4882 val = (BCM_PAGE_BITS - 8) << 24;
4883 REG_WR(bp, BNX2_RV2P_CONFIG, val);
4884
4885 /* Configure page size. */
4886 val = REG_RD(bp, BNX2_TBDR_CONFIG);
4887 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
4888 val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
4889 REG_WR(bp, BNX2_TBDR_CONFIG, val);
4890
4891 val = bp->mac_addr[0] +
4892 (bp->mac_addr[1] << 8) +
4893 (bp->mac_addr[2] << 16) +
4894 bp->mac_addr[3] +
4895 (bp->mac_addr[4] << 8) +
4896 (bp->mac_addr[5] << 16);
4897 REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
4898
4899 /* Program the MTU. Also include 4 bytes for CRC32. */
Michael Chand8026d92008-11-12 16:02:20 -08004900 mtu = bp->dev->mtu;
4901 val = mtu + ETH_HLEN + ETH_FCS_LEN;
Michael Chanb6016b72005-05-26 13:03:09 -07004902 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4903 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
4904 REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
4905
Michael Chand8026d92008-11-12 16:02:20 -08004906 if (mtu < 1500)
4907 mtu = 1500;
4908
4909 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
4910 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
4911 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
4912
Michael Chan155d5562009-08-21 16:20:43 +00004913 memset(bp->bnx2_napi[0].status_blk.msi, 0, bp->status_stats_size);
Michael Chanb4b36042007-12-20 19:59:30 -08004914 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4915 bp->bnx2_napi[i].last_status_idx = 0;
4916
Michael Chanefba0182008-12-03 00:36:15 -08004917 bp->idle_chk_status_idx = 0xffff;
4918
Michael Chanb6016b72005-05-26 13:03:09 -07004919 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4920
4921 /* Set up how to generate a link change interrupt. */
4922 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
4923
4924 REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
4925 (u64) bp->status_blk_mapping & 0xffffffff);
4926 REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
4927
4928 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4929 (u64) bp->stats_blk_mapping & 0xffffffff);
4930 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4931 (u64) bp->stats_blk_mapping >> 32);
4932
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004933 REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
Michael Chanb6016b72005-05-26 13:03:09 -07004934 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
4935
4936 REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4937 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
4938
4939 REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4940 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
4941
4942 REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
4943
4944 REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
4945
4946 REG_WR(bp, BNX2_HC_COM_TICKS,
4947 (bp->com_ticks_int << 16) | bp->com_ticks);
4948
4949 REG_WR(bp, BNX2_HC_CMD_TICKS,
4950 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
4951
Michael Chan61d9e3f2009-08-21 16:20:46 +00004952 if (bp->flags & BNX2_FLAG_BROKEN_STATS)
Michael Chan02537b062007-06-04 21:24:07 -07004953 REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
4954 else
Michael Chan7ea69202007-07-16 18:27:10 -07004955 REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004956 REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
4957
4958 if (CHIP_ID(bp) == CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004959 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004960 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07004961 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4962 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004963 }
4964
Michael Chanefde73a2010-02-15 19:42:07 +00004965 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chanc76c0472007-12-20 20:01:19 -08004966 REG_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
4967 BNX2_HC_MSIX_BIT_VECTOR_VAL);
4968
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004969 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
4970 }
4971
4972 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
Michael Chancf7474a2009-08-21 16:20:48 +00004973 val |= BNX2_HC_CONFIG_ONE_SHOT | BNX2_HC_CONFIG_USE_INT_PARAM;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004974
4975 REG_WR(bp, BNX2_HC_CONFIG, val);
4976
4977 for (i = 1; i < bp->irq_nvecs; i++) {
4978 u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
4979 BNX2_HC_SB_CONFIG_1;
4980
Michael Chan6f743ca2008-01-29 21:34:08 -08004981 REG_WR(bp, base,
Michael Chanc76c0472007-12-20 20:01:19 -08004982 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004983 BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
Michael Chanc76c0472007-12-20 20:01:19 -08004984 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
4985
Michael Chan6f743ca2008-01-29 21:34:08 -08004986 REG_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004987 (bp->tx_quick_cons_trip_int << 16) |
4988 bp->tx_quick_cons_trip);
4989
Michael Chan6f743ca2008-01-29 21:34:08 -08004990 REG_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004991 (bp->tx_ticks_int << 16) | bp->tx_ticks);
4992
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004993 REG_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
4994 (bp->rx_quick_cons_trip_int << 16) |
4995 bp->rx_quick_cons_trip);
4996
4997 REG_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
4998 (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanc76c0472007-12-20 20:01:19 -08004999 }
5000
Michael Chanb6016b72005-05-26 13:03:09 -07005001 /* Clear internal stats counters. */
5002 REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
5003
Michael Chanda3e4fb2007-05-03 13:24:23 -07005004 REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07005005
5006 /* Initialize the receive filter. */
5007 bnx2_set_rx_mode(bp->dev);
5008
Michael Chan0aa38df2007-06-04 21:23:06 -07005009 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
5010 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
5011 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
5012 REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
5013 }
Michael Chanb090ae22006-01-23 16:07:10 -08005014 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
Michael Chana2f13892008-07-14 22:38:23 -07005015 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07005016
Michael Chandf149d72007-07-07 22:51:36 -07005017 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
Michael Chanb6016b72005-05-26 13:03:09 -07005018 REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
5019
5020 udelay(20);
5021
Michael Chanbf5295b2006-03-23 01:11:56 -08005022 bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
5023
Michael Chanb090ae22006-01-23 16:07:10 -08005024 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07005025}
5026
Michael Chan59b47d82006-11-19 14:10:45 -08005027static void
Michael Chanc76c0472007-12-20 20:01:19 -08005028bnx2_clear_ring_states(struct bnx2 *bp)
5029{
5030 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005031 struct bnx2_tx_ring_info *txr;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005032 struct bnx2_rx_ring_info *rxr;
Michael Chanc76c0472007-12-20 20:01:19 -08005033 int i;
5034
5035 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5036 bnapi = &bp->bnx2_napi[i];
Michael Chan35e90102008-06-19 16:37:42 -07005037 txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005038 rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005039
Michael Chan35e90102008-06-19 16:37:42 -07005040 txr->tx_cons = 0;
5041 txr->hw_tx_cons = 0;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005042 rxr->rx_prod_bseq = 0;
5043 rxr->rx_prod = 0;
5044 rxr->rx_cons = 0;
5045 rxr->rx_pg_prod = 0;
5046 rxr->rx_pg_cons = 0;
Michael Chanc76c0472007-12-20 20:01:19 -08005047 }
5048}
5049
5050static void
Michael Chan35e90102008-06-19 16:37:42 -07005051bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
Michael Chan59b47d82006-11-19 14:10:45 -08005052{
5053 u32 val, offset0, offset1, offset2, offset3;
Michael Chan62a83132008-01-29 21:35:40 -08005054 u32 cid_addr = GET_CID_ADDR(cid);
Michael Chan59b47d82006-11-19 14:10:45 -08005055
5056 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
5057 offset0 = BNX2_L2CTX_TYPE_XI;
5058 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
5059 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
5060 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
5061 } else {
5062 offset0 = BNX2_L2CTX_TYPE;
5063 offset1 = BNX2_L2CTX_CMD_TYPE;
5064 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
5065 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
5066 }
5067 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
Michael Chan62a83132008-01-29 21:35:40 -08005068 bnx2_ctx_wr(bp, cid_addr, offset0, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005069
5070 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
Michael Chan62a83132008-01-29 21:35:40 -08005071 bnx2_ctx_wr(bp, cid_addr, offset1, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005072
Michael Chan35e90102008-06-19 16:37:42 -07005073 val = (u64) txr->tx_desc_mapping >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005074 bnx2_ctx_wr(bp, cid_addr, offset2, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005075
Michael Chan35e90102008-06-19 16:37:42 -07005076 val = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005077 bnx2_ctx_wr(bp, cid_addr, offset3, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005078}
Michael Chanb6016b72005-05-26 13:03:09 -07005079
5080static void
Michael Chan35e90102008-06-19 16:37:42 -07005081bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
Michael Chanb6016b72005-05-26 13:03:09 -07005082{
5083 struct tx_bd *txbd;
Michael Chanc76c0472007-12-20 20:01:19 -08005084 u32 cid = TX_CID;
5085 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005086 struct bnx2_tx_ring_info *txr;
Michael Chanc76c0472007-12-20 20:01:19 -08005087
Michael Chan35e90102008-06-19 16:37:42 -07005088 bnapi = &bp->bnx2_napi[ring_num];
5089 txr = &bnapi->tx_ring;
5090
5091 if (ring_num == 0)
5092 cid = TX_CID;
5093 else
5094 cid = TX_TSS_CID + ring_num - 1;
Michael Chanb6016b72005-05-26 13:03:09 -07005095
Michael Chan2f8af122006-08-15 01:39:10 -07005096 bp->tx_wake_thresh = bp->tx_ring_size / 2;
5097
Michael Chan35e90102008-06-19 16:37:42 -07005098 txbd = &txr->tx_desc_ring[MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005099
Michael Chan35e90102008-06-19 16:37:42 -07005100 txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
5101 txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chanb6016b72005-05-26 13:03:09 -07005102
Michael Chan35e90102008-06-19 16:37:42 -07005103 txr->tx_prod = 0;
5104 txr->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005105
Michael Chan35e90102008-06-19 16:37:42 -07005106 txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
5107 txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07005108
Michael Chan35e90102008-06-19 16:37:42 -07005109 bnx2_init_tx_context(bp, cid, txr);
Michael Chanb6016b72005-05-26 13:03:09 -07005110}
5111
5112static void
Michael Chan5d5d0012007-12-12 11:17:43 -08005113bnx2_init_rxbd_rings(struct rx_bd *rx_ring[], dma_addr_t dma[], u32 buf_size,
5114 int num_rings)
Michael Chanb6016b72005-05-26 13:03:09 -07005115{
Michael Chanb6016b72005-05-26 13:03:09 -07005116 int i;
Michael Chan5d5d0012007-12-12 11:17:43 -08005117 struct rx_bd *rxbd;
Michael Chanb6016b72005-05-26 13:03:09 -07005118
Michael Chan5d5d0012007-12-12 11:17:43 -08005119 for (i = 0; i < num_rings; i++) {
Michael Chan13daffa2006-03-20 17:49:20 -08005120 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005121
Michael Chan5d5d0012007-12-12 11:17:43 -08005122 rxbd = &rx_ring[i][0];
Michael Chan13daffa2006-03-20 17:49:20 -08005123 for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
Michael Chan5d5d0012007-12-12 11:17:43 -08005124 rxbd->rx_bd_len = buf_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005125 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
5126 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005127 if (i == (num_rings - 1))
Michael Chan13daffa2006-03-20 17:49:20 -08005128 j = 0;
5129 else
5130 j = i + 1;
Michael Chan5d5d0012007-12-12 11:17:43 -08005131 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
5132 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
Michael Chan13daffa2006-03-20 17:49:20 -08005133 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005134}
5135
5136static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07005137bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
Michael Chan5d5d0012007-12-12 11:17:43 -08005138{
5139 int i;
5140 u16 prod, ring_prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005141 u32 cid, rx_cid_addr, val;
5142 struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
5143 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chan5d5d0012007-12-12 11:17:43 -08005144
Michael Chanbb4f98a2008-06-19 16:38:19 -07005145 if (ring_num == 0)
5146 cid = RX_CID;
5147 else
5148 cid = RX_RSS_CID + ring_num - 1;
5149
5150 rx_cid_addr = GET_CID_ADDR(cid);
5151
5152 bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
Michael Chan5d5d0012007-12-12 11:17:43 -08005153 bp->rx_buf_use_size, bp->rx_max_ring);
5154
Michael Chanbb4f98a2008-06-19 16:38:19 -07005155 bnx2_init_rx_context(bp, cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08005156
5157 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
5158 val = REG_RD(bp, BNX2_MQ_MAP_L2_5);
5159 REG_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
5160 }
5161
Michael Chan62a83132008-01-29 21:35:40 -08005162 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
Michael Chan47bf4242007-12-12 11:19:12 -08005163 if (bp->rx_pg_ring_size) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07005164 bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
5165 rxr->rx_pg_desc_mapping,
Michael Chan47bf4242007-12-12 11:19:12 -08005166 PAGE_SIZE, bp->rx_max_pg_ring);
5167 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
Michael Chan62a83132008-01-29 21:35:40 -08005168 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
5169 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005170 BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
Michael Chan47bf4242007-12-12 11:19:12 -08005171
Michael Chanbb4f98a2008-06-19 16:38:19 -07005172 val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005173 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005174
Michael Chanbb4f98a2008-06-19 16:38:19 -07005175 val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005176 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005177
5178 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5179 REG_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
5180 }
Michael Chanb6016b72005-05-26 13:03:09 -07005181
Michael Chanbb4f98a2008-06-19 16:38:19 -07005182 val = (u64) rxr->rx_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005183 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005184
Michael Chanbb4f98a2008-06-19 16:38:19 -07005185 val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005186 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005187
Michael Chanbb4f98a2008-06-19 16:38:19 -07005188 ring_prod = prod = rxr->rx_pg_prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005189 for (i = 0; i < bp->rx_pg_ring_size; i++) {
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00005190 if (bnx2_alloc_rx_page(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005191 netdev_warn(bp->dev, "init'ed rx page ring %d with %d/%d pages only\n",
5192 ring_num, i, bp->rx_pg_ring_size);
Michael Chan47bf4242007-12-12 11:19:12 -08005193 break;
Michael Chanb929e532009-12-03 09:46:33 +00005194 }
Michael Chan47bf4242007-12-12 11:19:12 -08005195 prod = NEXT_RX_BD(prod);
5196 ring_prod = RX_PG_RING_IDX(prod);
5197 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005198 rxr->rx_pg_prod = prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005199
Michael Chanbb4f98a2008-06-19 16:38:19 -07005200 ring_prod = prod = rxr->rx_prod;
Michael Chan236b6392006-03-20 17:49:02 -08005201 for (i = 0; i < bp->rx_ring_size; i++) {
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00005202 if (bnx2_alloc_rx_skb(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005203 netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d skbs only\n",
5204 ring_num, i, bp->rx_ring_size);
Michael Chanb6016b72005-05-26 13:03:09 -07005205 break;
Michael Chanb929e532009-12-03 09:46:33 +00005206 }
Michael Chanb6016b72005-05-26 13:03:09 -07005207 prod = NEXT_RX_BD(prod);
5208 ring_prod = RX_RING_IDX(prod);
5209 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005210 rxr->rx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07005211
Michael Chanbb4f98a2008-06-19 16:38:19 -07005212 rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
5213 rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
5214 rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
Michael Chanb6016b72005-05-26 13:03:09 -07005215
Michael Chanbb4f98a2008-06-19 16:38:19 -07005216 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
5217 REG_WR16(bp, rxr->rx_bidx_addr, prod);
5218
5219 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005220}
5221
Michael Chan35e90102008-06-19 16:37:42 -07005222static void
5223bnx2_init_all_rings(struct bnx2 *bp)
5224{
5225 int i;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005226 u32 val;
Michael Chan35e90102008-06-19 16:37:42 -07005227
5228 bnx2_clear_ring_states(bp);
5229
5230 REG_WR(bp, BNX2_TSCH_TSS_CFG, 0);
5231 for (i = 0; i < bp->num_tx_rings; i++)
5232 bnx2_init_tx_ring(bp, i);
5233
5234 if (bp->num_tx_rings > 1)
5235 REG_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
5236 (TX_TSS_CID << 7));
5237
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005238 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
5239 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
5240
Michael Chanbb4f98a2008-06-19 16:38:19 -07005241 for (i = 0; i < bp->num_rx_rings; i++)
5242 bnx2_init_rx_ring(bp, i);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005243
5244 if (bp->num_rx_rings > 1) {
5245 u32 tbl_32;
5246 u8 *tbl = (u8 *) &tbl_32;
5247
5248 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ,
5249 BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES);
5250
5251 for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
5252 tbl[i % 4] = i % (bp->num_rx_rings - 1);
5253 if ((i % 4) == 3)
5254 bnx2_reg_wr_ind(bp,
5255 BNX2_RXP_SCRATCH_RSS_TBL + i,
5256 cpu_to_be32(tbl_32));
5257 }
5258
5259 val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
5260 BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
5261
5262 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
5263
5264 }
Michael Chan35e90102008-06-19 16:37:42 -07005265}
5266
Michael Chan5d5d0012007-12-12 11:17:43 -08005267static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
Michael Chan13daffa2006-03-20 17:49:20 -08005268{
Michael Chan5d5d0012007-12-12 11:17:43 -08005269 u32 max, num_rings = 1;
Michael Chan13daffa2006-03-20 17:49:20 -08005270
Michael Chan5d5d0012007-12-12 11:17:43 -08005271 while (ring_size > MAX_RX_DESC_CNT) {
5272 ring_size -= MAX_RX_DESC_CNT;
Michael Chan13daffa2006-03-20 17:49:20 -08005273 num_rings++;
5274 }
5275 /* round to next power of 2 */
Michael Chan5d5d0012007-12-12 11:17:43 -08005276 max = max_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005277 while ((max & num_rings) == 0)
5278 max >>= 1;
5279
5280 if (num_rings != max)
5281 max <<= 1;
5282
Michael Chan5d5d0012007-12-12 11:17:43 -08005283 return max;
5284}
5285
5286static void
5287bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
5288{
Michael Chan84eaa182007-12-12 11:19:57 -08005289 u32 rx_size, rx_space, jumbo_size;
Michael Chan5d5d0012007-12-12 11:17:43 -08005290
5291 /* 8 for CRC and VLAN */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005292 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
Michael Chan5d5d0012007-12-12 11:17:43 -08005293
Michael Chan84eaa182007-12-12 11:19:57 -08005294 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
5295 sizeof(struct skb_shared_info);
5296
Benjamin Li601d3d12008-05-16 22:19:35 -07005297 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
Michael Chan47bf4242007-12-12 11:19:12 -08005298 bp->rx_pg_ring_size = 0;
5299 bp->rx_max_pg_ring = 0;
5300 bp->rx_max_pg_ring_idx = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08005301 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
Michael Chan84eaa182007-12-12 11:19:57 -08005302 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
5303
5304 jumbo_size = size * pages;
5305 if (jumbo_size > MAX_TOTAL_RX_PG_DESC_CNT)
5306 jumbo_size = MAX_TOTAL_RX_PG_DESC_CNT;
5307
5308 bp->rx_pg_ring_size = jumbo_size;
5309 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
5310 MAX_RX_PG_RINGS);
5311 bp->rx_max_pg_ring_idx = (bp->rx_max_pg_ring * RX_DESC_CNT) - 1;
Benjamin Li601d3d12008-05-16 22:19:35 -07005312 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
Michael Chan84eaa182007-12-12 11:19:57 -08005313 bp->rx_copy_thresh = 0;
5314 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005315
5316 bp->rx_buf_use_size = rx_size;
5317 /* hw alignment */
5318 bp->rx_buf_size = bp->rx_buf_use_size + BNX2_RX_ALIGN;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005319 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
Michael Chan5d5d0012007-12-12 11:17:43 -08005320 bp->rx_ring_size = size;
5321 bp->rx_max_ring = bnx2_find_max_ring(size, MAX_RX_RINGS);
Michael Chan13daffa2006-03-20 17:49:20 -08005322 bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
5323}
5324
5325static void
Michael Chanb6016b72005-05-26 13:03:09 -07005326bnx2_free_tx_skbs(struct bnx2 *bp)
5327{
5328 int i;
5329
Michael Chan35e90102008-06-19 16:37:42 -07005330 for (i = 0; i < bp->num_tx_rings; i++) {
5331 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5332 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
5333 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005334
Michael Chan35e90102008-06-19 16:37:42 -07005335 if (txr->tx_buf_ring == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07005336 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005337
Michael Chan35e90102008-06-19 16:37:42 -07005338 for (j = 0; j < TX_DESC_CNT; ) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005339 struct sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
Michael Chan35e90102008-06-19 16:37:42 -07005340 struct sk_buff *skb = tx_buf->skb;
Alexander Duycke95524a2009-12-02 16:47:57 +00005341 int k, last;
Michael Chan35e90102008-06-19 16:37:42 -07005342
5343 if (skb == NULL) {
5344 j++;
5345 continue;
5346 }
5347
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005348 dma_unmap_single(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005349 dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00005350 skb_headlen(skb),
5351 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005352
Michael Chan35e90102008-06-19 16:37:42 -07005353 tx_buf->skb = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07005354
Alexander Duycke95524a2009-12-02 16:47:57 +00005355 last = tx_buf->nr_frags;
5356 j++;
5357 for (k = 0; k < last; k++, j++) {
5358 tx_buf = &txr->tx_buf_ring[TX_RING_IDX(j)];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005359 dma_unmap_page(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005360 dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00005361 skb_shinfo(skb)->frags[k].size,
5362 PCI_DMA_TODEVICE);
5363 }
Michael Chan35e90102008-06-19 16:37:42 -07005364 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005365 }
Michael Chanb6016b72005-05-26 13:03:09 -07005366 }
Michael Chanb6016b72005-05-26 13:03:09 -07005367}
5368
5369static void
5370bnx2_free_rx_skbs(struct bnx2 *bp)
5371{
5372 int i;
5373
Michael Chanbb4f98a2008-06-19 16:38:19 -07005374 for (i = 0; i < bp->num_rx_rings; i++) {
5375 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5376 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
5377 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005378
Michael Chanbb4f98a2008-06-19 16:38:19 -07005379 if (rxr->rx_buf_ring == NULL)
5380 return;
Michael Chanb6016b72005-05-26 13:03:09 -07005381
Michael Chanbb4f98a2008-06-19 16:38:19 -07005382 for (j = 0; j < bp->rx_max_ring_idx; j++) {
5383 struct sw_bd *rx_buf = &rxr->rx_buf_ring[j];
5384 struct sk_buff *skb = rx_buf->skb;
Michael Chanb6016b72005-05-26 13:03:09 -07005385
Michael Chanbb4f98a2008-06-19 16:38:19 -07005386 if (skb == NULL)
5387 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005388
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005389 dma_unmap_single(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005390 dma_unmap_addr(rx_buf, mapping),
Michael Chanbb4f98a2008-06-19 16:38:19 -07005391 bp->rx_buf_use_size,
5392 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005393
Michael Chanbb4f98a2008-06-19 16:38:19 -07005394 rx_buf->skb = NULL;
5395
5396 dev_kfree_skb(skb);
5397 }
5398 for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
5399 bnx2_free_rx_page(bp, rxr, j);
Michael Chanb6016b72005-05-26 13:03:09 -07005400 }
5401}
5402
5403static void
5404bnx2_free_skbs(struct bnx2 *bp)
5405{
5406 bnx2_free_tx_skbs(bp);
5407 bnx2_free_rx_skbs(bp);
5408}
5409
5410static int
5411bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
5412{
5413 int rc;
5414
5415 rc = bnx2_reset_chip(bp, reset_code);
5416 bnx2_free_skbs(bp);
5417 if (rc)
5418 return rc;
5419
Michael Chanfba9fe92006-06-12 22:21:25 -07005420 if ((rc = bnx2_init_chip(bp)) != 0)
5421 return rc;
5422
Michael Chan35e90102008-06-19 16:37:42 -07005423 bnx2_init_all_rings(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005424 return 0;
5425}
5426
5427static int
Michael Chan9a120bc2008-05-16 22:17:45 -07005428bnx2_init_nic(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07005429{
5430 int rc;
5431
5432 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
5433 return rc;
5434
Michael Chan80be4432006-11-19 14:07:28 -08005435 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005436 bnx2_init_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07005437 bnx2_set_link(bp);
Michael Chan543a8272008-05-02 16:56:44 -07005438 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
5439 bnx2_remote_phy_event(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07005440 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005441 return 0;
5442}
5443
5444static int
Michael Chan74bf4ba2008-10-09 12:21:08 -07005445bnx2_shutdown_chip(struct bnx2 *bp)
5446{
5447 u32 reset_code;
5448
5449 if (bp->flags & BNX2_FLAG_NO_WOL)
5450 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
5451 else if (bp->wol)
5452 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5453 else
5454 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5455
5456 return bnx2_reset_chip(bp, reset_code);
5457}
5458
5459static int
Michael Chanb6016b72005-05-26 13:03:09 -07005460bnx2_test_registers(struct bnx2 *bp)
5461{
5462 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07005463 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05005464 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07005465 u16 offset;
5466 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07005467#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07005468 u32 rw_mask;
5469 u32 ro_mask;
5470 } reg_tbl[] = {
5471 { 0x006c, 0, 0x00000000, 0x0000003f },
5472 { 0x0090, 0, 0xffffffff, 0x00000000 },
5473 { 0x0094, 0, 0x00000000, 0x00000000 },
5474
Michael Chan5bae30c2007-05-03 13:18:46 -07005475 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
5476 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5477 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5478 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
5479 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
5480 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5481 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
5482 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5483 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07005484
Michael Chan5bae30c2007-05-03 13:18:46 -07005485 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5486 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5487 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5488 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5489 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5490 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07005491
Michael Chan5bae30c2007-05-03 13:18:46 -07005492 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5493 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
5494 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005495
5496 { 0x1000, 0, 0x00000000, 0x00000001 },
Michael Chan15b169c2008-05-02 16:57:08 -07005497 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07005498
5499 { 0x1408, 0, 0x01c00800, 0x00000000 },
5500 { 0x149c, 0, 0x8000ffff, 0x00000000 },
5501 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005502 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005503 { 0x14b0, 0, 0x00000002, 0x00000001 },
5504 { 0x14b8, 0, 0x00000000, 0x00000000 },
5505 { 0x14c0, 0, 0x00000000, 0x00000009 },
5506 { 0x14c4, 0, 0x00003fff, 0x00000000 },
5507 { 0x14cc, 0, 0x00000000, 0x00000001 },
5508 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005509
5510 { 0x1800, 0, 0x00000000, 0x00000001 },
5511 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07005512
5513 { 0x2800, 0, 0x00000000, 0x00000001 },
5514 { 0x2804, 0, 0x00000000, 0x00003f01 },
5515 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
5516 { 0x2810, 0, 0xffff0000, 0x00000000 },
5517 { 0x2814, 0, 0xffff0000, 0x00000000 },
5518 { 0x2818, 0, 0xffff0000, 0x00000000 },
5519 { 0x281c, 0, 0xffff0000, 0x00000000 },
5520 { 0x2834, 0, 0xffffffff, 0x00000000 },
5521 { 0x2840, 0, 0x00000000, 0xffffffff },
5522 { 0x2844, 0, 0x00000000, 0xffffffff },
5523 { 0x2848, 0, 0xffffffff, 0x00000000 },
5524 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
5525
5526 { 0x2c00, 0, 0x00000000, 0x00000011 },
5527 { 0x2c04, 0, 0x00000000, 0x00030007 },
5528
Michael Chanb6016b72005-05-26 13:03:09 -07005529 { 0x3c00, 0, 0x00000000, 0x00000001 },
5530 { 0x3c04, 0, 0x00000000, 0x00070000 },
5531 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
5532 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
5533 { 0x3c10, 0, 0xffffffff, 0x00000000 },
5534 { 0x3c14, 0, 0x00000000, 0xffffffff },
5535 { 0x3c18, 0, 0x00000000, 0xffffffff },
5536 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
5537 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005538
5539 { 0x5004, 0, 0x00000000, 0x0000007f },
5540 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005541
Michael Chanb6016b72005-05-26 13:03:09 -07005542 { 0x5c00, 0, 0x00000000, 0x00000001 },
5543 { 0x5c04, 0, 0x00000000, 0x0003000f },
5544 { 0x5c08, 0, 0x00000003, 0x00000000 },
5545 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
5546 { 0x5c10, 0, 0x00000000, 0xffffffff },
5547 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
5548 { 0x5c84, 0, 0x00000000, 0x0000f333 },
5549 { 0x5c88, 0, 0x00000000, 0x00077373 },
5550 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
5551
5552 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
5553 { 0x680c, 0, 0xffffffff, 0x00000000 },
5554 { 0x6810, 0, 0xffffffff, 0x00000000 },
5555 { 0x6814, 0, 0xffffffff, 0x00000000 },
5556 { 0x6818, 0, 0xffffffff, 0x00000000 },
5557 { 0x681c, 0, 0xffffffff, 0x00000000 },
5558 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
5559 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
5560 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5561 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5562 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5563 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5564 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5565 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5566 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5567 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5568 { 0x684c, 0, 0xffffffff, 0x00000000 },
5569 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5570 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5571 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5572 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5573 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5574 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5575
5576 { 0xffff, 0, 0x00000000, 0x00000000 },
5577 };
5578
5579 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07005580 is_5709 = 0;
5581 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5582 is_5709 = 1;
5583
Michael Chanb6016b72005-05-26 13:03:09 -07005584 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5585 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07005586 u16 flags = reg_tbl[i].flags;
5587
5588 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5589 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005590
5591 offset = (u32) reg_tbl[i].offset;
5592 rw_mask = reg_tbl[i].rw_mask;
5593 ro_mask = reg_tbl[i].ro_mask;
5594
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005595 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005596
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005597 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005598
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005599 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005600 if ((val & rw_mask) != 0) {
5601 goto reg_test_err;
5602 }
5603
5604 if ((val & ro_mask) != (save_val & ro_mask)) {
5605 goto reg_test_err;
5606 }
5607
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005608 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005609
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005610 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005611 if ((val & rw_mask) != rw_mask) {
5612 goto reg_test_err;
5613 }
5614
5615 if ((val & ro_mask) != (save_val & ro_mask)) {
5616 goto reg_test_err;
5617 }
5618
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005619 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005620 continue;
5621
5622reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005623 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005624 ret = -ENODEV;
5625 break;
5626 }
5627 return ret;
5628}
5629
5630static int
5631bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5632{
Arjan van de Venf71e1302006-03-03 21:33:57 -05005633 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07005634 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5635 int i;
5636
5637 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5638 u32 offset;
5639
5640 for (offset = 0; offset < size; offset += 4) {
5641
Michael Chan2726d6e2008-01-29 21:35:05 -08005642 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07005643
Michael Chan2726d6e2008-01-29 21:35:05 -08005644 if (bnx2_reg_rd_ind(bp, start + offset) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005645 test_pattern[i]) {
5646 return -ENODEV;
5647 }
5648 }
5649 }
5650 return 0;
5651}
5652
5653static int
5654bnx2_test_memory(struct bnx2 *bp)
5655{
5656 int ret = 0;
5657 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07005658 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07005659 u32 offset;
5660 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07005661 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005662 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005663 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005664 { 0xe0000, 0x4000 },
5665 { 0x120000, 0x4000 },
5666 { 0x1a0000, 0x4000 },
5667 { 0x160000, 0x4000 },
5668 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07005669 },
5670 mem_tbl_5709[] = {
5671 { 0x60000, 0x4000 },
5672 { 0xa0000, 0x3000 },
5673 { 0xe0000, 0x4000 },
5674 { 0x120000, 0x4000 },
5675 { 0x1a0000, 0x4000 },
5676 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07005677 };
Michael Chan5bae30c2007-05-03 13:18:46 -07005678 struct mem_entry *mem_tbl;
5679
5680 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5681 mem_tbl = mem_tbl_5709;
5682 else
5683 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07005684
5685 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5686 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5687 mem_tbl[i].len)) != 0) {
5688 return ret;
5689 }
5690 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005691
Michael Chanb6016b72005-05-26 13:03:09 -07005692 return ret;
5693}
5694
Michael Chanbc5a0692006-01-23 16:13:22 -08005695#define BNX2_MAC_LOOPBACK 0
5696#define BNX2_PHY_LOOPBACK 1
5697
Michael Chanb6016b72005-05-26 13:03:09 -07005698static int
Michael Chanbc5a0692006-01-23 16:13:22 -08005699bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07005700{
5701 unsigned int pkt_size, num_pkts, i;
5702 struct sk_buff *skb, *rx_skb;
5703 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08005704 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07005705 dma_addr_t map;
5706 struct tx_bd *txbd;
5707 struct sw_bd *rx_buf;
5708 struct l2_fhdr *rx_hdr;
5709 int ret = -ENODEV;
Michael Chanc76c0472007-12-20 20:01:19 -08005710 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
Michael Chan35e90102008-06-19 16:37:42 -07005711 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005712 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005713
5714 tx_napi = bnapi;
Michael Chanb6016b72005-05-26 13:03:09 -07005715
Michael Chan35e90102008-06-19 16:37:42 -07005716 txr = &tx_napi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005717 rxr = &bnapi->rx_ring;
Michael Chanbc5a0692006-01-23 16:13:22 -08005718 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5719 bp->loopback = MAC_LOOPBACK;
5720 bnx2_set_mac_loopback(bp);
5721 }
5722 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan583c28e2008-01-21 19:51:35 -08005723 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan489310a2007-10-10 16:16:31 -07005724 return 0;
5725
Michael Chan80be4432006-11-19 14:07:28 -08005726 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08005727 bnx2_set_phy_loopback(bp);
5728 }
5729 else
5730 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07005731
Michael Chan84eaa182007-12-12 11:19:57 -08005732 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
Michael Chan932f3772006-08-15 01:39:36 -07005733 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b62005-11-10 12:58:00 -08005734 if (!skb)
5735 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07005736 packet = skb_put(skb, pkt_size);
Michael Chan66342922006-12-14 15:57:04 -08005737 memcpy(packet, bp->dev->dev_addr, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07005738 memset(packet + 6, 0x0, 8);
5739 for (i = 14; i < pkt_size; i++)
5740 packet[i] = (unsigned char) (i & 0xff);
5741
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005742 map = dma_map_single(&bp->pdev->dev, skb->data, pkt_size,
5743 PCI_DMA_TODEVICE);
5744 if (dma_mapping_error(&bp->pdev->dev, map)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005745 dev_kfree_skb(skb);
5746 return -EIO;
5747 }
Michael Chanb6016b72005-05-26 13:03:09 -07005748
Michael Chanbf5295b2006-03-23 01:11:56 -08005749 REG_WR(bp, BNX2_HC_COMMAND,
5750 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5751
Michael Chanb6016b72005-05-26 13:03:09 -07005752 REG_RD(bp, BNX2_HC_COMMAND);
5753
5754 udelay(5);
Michael Chan35efa7c2007-12-20 19:56:37 -08005755 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005756
Michael Chanb6016b72005-05-26 13:03:09 -07005757 num_pkts = 0;
5758
Michael Chan35e90102008-06-19 16:37:42 -07005759 txbd = &txr->tx_desc_ring[TX_RING_IDX(txr->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07005760
5761 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5762 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5763 txbd->tx_bd_mss_nbytes = pkt_size;
5764 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5765
5766 num_pkts++;
Michael Chan35e90102008-06-19 16:37:42 -07005767 txr->tx_prod = NEXT_TX_BD(txr->tx_prod);
5768 txr->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005769
Michael Chan35e90102008-06-19 16:37:42 -07005770 REG_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
5771 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005772
5773 udelay(100);
5774
Michael Chanbf5295b2006-03-23 01:11:56 -08005775 REG_WR(bp, BNX2_HC_COMMAND,
5776 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5777
Michael Chanb6016b72005-05-26 13:03:09 -07005778 REG_RD(bp, BNX2_HC_COMMAND);
5779
5780 udelay(5);
5781
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005782 dma_unmap_single(&bp->pdev->dev, map, pkt_size, PCI_DMA_TODEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07005783 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005784
Michael Chan35e90102008-06-19 16:37:42 -07005785 if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
Michael Chanb6016b72005-05-26 13:03:09 -07005786 goto loopback_test_done;
Michael Chanb6016b72005-05-26 13:03:09 -07005787
Michael Chan35efa7c2007-12-20 19:56:37 -08005788 rx_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005789 if (rx_idx != rx_start_idx + num_pkts) {
5790 goto loopback_test_done;
5791 }
5792
Michael Chanbb4f98a2008-06-19 16:38:19 -07005793 rx_buf = &rxr->rx_buf_ring[rx_start_idx];
Michael Chanb6016b72005-05-26 13:03:09 -07005794 rx_skb = rx_buf->skb;
5795
Michael Chana33fa662010-05-06 08:58:13 +00005796 rx_hdr = rx_buf->desc;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005797 skb_reserve(rx_skb, BNX2_RX_OFFSET);
Michael Chanb6016b72005-05-26 13:03:09 -07005798
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005799 dma_sync_single_for_cpu(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005800 dma_unmap_addr(rx_buf, mapping),
Michael Chanb6016b72005-05-26 13:03:09 -07005801 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
5802
Michael Chanade2bfe2006-01-23 16:09:51 -08005803 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07005804 (L2_FHDR_ERRORS_BAD_CRC |
5805 L2_FHDR_ERRORS_PHY_DECODE |
5806 L2_FHDR_ERRORS_ALIGNMENT |
5807 L2_FHDR_ERRORS_TOO_SHORT |
5808 L2_FHDR_ERRORS_GIANT_FRAME)) {
5809
5810 goto loopback_test_done;
5811 }
5812
5813 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5814 goto loopback_test_done;
5815 }
5816
5817 for (i = 14; i < pkt_size; i++) {
5818 if (*(rx_skb->data + i) != (unsigned char) (i & 0xff)) {
5819 goto loopback_test_done;
5820 }
5821 }
5822
5823 ret = 0;
5824
5825loopback_test_done:
5826 bp->loopback = 0;
5827 return ret;
5828}
5829
Michael Chanbc5a0692006-01-23 16:13:22 -08005830#define BNX2_MAC_LOOPBACK_FAILED 1
5831#define BNX2_PHY_LOOPBACK_FAILED 2
5832#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5833 BNX2_PHY_LOOPBACK_FAILED)
5834
5835static int
5836bnx2_test_loopback(struct bnx2 *bp)
5837{
5838 int rc = 0;
5839
5840 if (!netif_running(bp->dev))
5841 return BNX2_LOOPBACK_FAILED;
5842
5843 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5844 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005845 bnx2_init_phy(bp, 1);
Michael Chanbc5a0692006-01-23 16:13:22 -08005846 spin_unlock_bh(&bp->phy_lock);
5847 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5848 rc |= BNX2_MAC_LOOPBACK_FAILED;
5849 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5850 rc |= BNX2_PHY_LOOPBACK_FAILED;
5851 return rc;
5852}
5853
Michael Chanb6016b72005-05-26 13:03:09 -07005854#define NVRAM_SIZE 0x200
5855#define CRC32_RESIDUAL 0xdebb20e3
5856
5857static int
5858bnx2_test_nvram(struct bnx2 *bp)
5859{
Al Virob491edd2007-12-22 19:44:51 +00005860 __be32 buf[NVRAM_SIZE / 4];
Michael Chanb6016b72005-05-26 13:03:09 -07005861 u8 *data = (u8 *) buf;
5862 int rc = 0;
5863 u32 magic, csum;
5864
5865 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5866 goto test_nvram_done;
5867
5868 magic = be32_to_cpu(buf[0]);
5869 if (magic != 0x669955aa) {
5870 rc = -ENODEV;
5871 goto test_nvram_done;
5872 }
5873
5874 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5875 goto test_nvram_done;
5876
5877 csum = ether_crc_le(0x100, data);
5878 if (csum != CRC32_RESIDUAL) {
5879 rc = -ENODEV;
5880 goto test_nvram_done;
5881 }
5882
5883 csum = ether_crc_le(0x100, data + 0x100);
5884 if (csum != CRC32_RESIDUAL) {
5885 rc = -ENODEV;
5886 }
5887
5888test_nvram_done:
5889 return rc;
5890}
5891
5892static int
5893bnx2_test_link(struct bnx2 *bp)
5894{
5895 u32 bmsr;
5896
Michael Chan9f52b562008-10-09 12:21:46 -07005897 if (!netif_running(bp->dev))
5898 return -ENODEV;
5899
Michael Chan583c28e2008-01-21 19:51:35 -08005900 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan489310a2007-10-10 16:16:31 -07005901 if (bp->link_up)
5902 return 0;
5903 return -ENODEV;
5904 }
Michael Chanc770a652005-08-25 15:38:39 -07005905 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07005906 bnx2_enable_bmsr1(bp);
5907 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5908 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5909 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07005910 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005911
Michael Chanb6016b72005-05-26 13:03:09 -07005912 if (bmsr & BMSR_LSTATUS) {
5913 return 0;
5914 }
5915 return -ENODEV;
5916}
5917
5918static int
5919bnx2_test_intr(struct bnx2 *bp)
5920{
5921 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07005922 u16 status_idx;
5923
5924 if (!netif_running(bp->dev))
5925 return -ENODEV;
5926
5927 status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
5928
5929 /* This register is not touched during run-time. */
Michael Chanbf5295b2006-03-23 01:11:56 -08005930 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07005931 REG_RD(bp, BNX2_HC_COMMAND);
5932
5933 for (i = 0; i < 10; i++) {
5934 if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
5935 status_idx) {
5936
5937 break;
5938 }
5939
5940 msleep_interruptible(10);
5941 }
5942 if (i < 10)
5943 return 0;
5944
5945 return -ENODEV;
5946}
5947
Michael Chan38ea3682008-02-23 19:48:57 -08005948/* Determining link for parallel detection. */
Michael Chanb2fadea2008-01-21 17:07:06 -08005949static int
5950bnx2_5706_serdes_has_link(struct bnx2 *bp)
5951{
5952 u32 mode_ctl, an_dbg, exp;
5953
Michael Chan38ea3682008-02-23 19:48:57 -08005954 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
5955 return 0;
5956
Michael Chanb2fadea2008-01-21 17:07:06 -08005957 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
5958 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
5959
5960 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
5961 return 0;
5962
5963 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5964 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5965 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5966
Michael Chanf3014c02008-01-29 21:33:03 -08005967 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
Michael Chanb2fadea2008-01-21 17:07:06 -08005968 return 0;
5969
5970 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
5971 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5972 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5973
5974 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
5975 return 0;
5976
5977 return 1;
5978}
5979
Michael Chanb6016b72005-05-26 13:03:09 -07005980static void
Michael Chan48b01e22006-11-19 14:08:00 -08005981bnx2_5706_serdes_timer(struct bnx2 *bp)
5982{
Michael Chanb2fadea2008-01-21 17:07:06 -08005983 int check_link = 1;
5984
Michael Chan48b01e22006-11-19 14:08:00 -08005985 spin_lock(&bp->phy_lock);
Michael Chanb2fadea2008-01-21 17:07:06 -08005986 if (bp->serdes_an_pending) {
Michael Chan48b01e22006-11-19 14:08:00 -08005987 bp->serdes_an_pending--;
Michael Chanb2fadea2008-01-21 17:07:06 -08005988 check_link = 0;
5989 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005990 u32 bmcr;
5991
Benjamin Liac392ab2008-09-18 16:40:49 -07005992 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08005993
Michael Chanca58c3a2007-05-03 13:22:52 -07005994 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005995
5996 if (bmcr & BMCR_ANENABLE) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005997 if (bnx2_5706_serdes_has_link(bp)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005998 bmcr &= ~BMCR_ANENABLE;
5999 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07006000 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan583c28e2008-01-21 19:51:35 -08006001 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08006002 }
6003 }
6004 }
6005 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
Michael Chan583c28e2008-01-21 19:51:35 -08006006 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006007 u32 phy2;
6008
6009 bnx2_write_phy(bp, 0x17, 0x0f01);
6010 bnx2_read_phy(bp, 0x15, &phy2);
6011 if (phy2 & 0x20) {
6012 u32 bmcr;
6013
Michael Chanca58c3a2007-05-03 13:22:52 -07006014 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006015 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07006016 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006017
Michael Chan583c28e2008-01-21 19:51:35 -08006018 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08006019 }
6020 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006021 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08006022
Michael Chana2724e22008-02-23 19:47:44 -08006023 if (check_link) {
Michael Chanb2fadea2008-01-21 17:07:06 -08006024 u32 val;
6025
6026 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
6027 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6028 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6029
Michael Chana2724e22008-02-23 19:47:44 -08006030 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
6031 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
6032 bnx2_5706s_force_link_dn(bp, 1);
6033 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
6034 } else
6035 bnx2_set_link(bp);
6036 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
6037 bnx2_set_link(bp);
Michael Chanb2fadea2008-01-21 17:07:06 -08006038 }
Michael Chan48b01e22006-11-19 14:08:00 -08006039 spin_unlock(&bp->phy_lock);
6040}
6041
6042static void
Michael Chanf8dd0642006-11-19 14:08:29 -08006043bnx2_5708_serdes_timer(struct bnx2 *bp)
6044{
Michael Chan583c28e2008-01-21 19:51:35 -08006045 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07006046 return;
6047
Michael Chan583c28e2008-01-21 19:51:35 -08006048 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
Michael Chanf8dd0642006-11-19 14:08:29 -08006049 bp->serdes_an_pending = 0;
6050 return;
6051 }
6052
6053 spin_lock(&bp->phy_lock);
6054 if (bp->serdes_an_pending)
6055 bp->serdes_an_pending--;
6056 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
6057 u32 bmcr;
6058
Michael Chanca58c3a2007-05-03 13:22:52 -07006059 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08006060 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07006061 bnx2_enable_forced_2g5(bp);
Michael Chan40105c02008-11-12 16:02:45 -08006062 bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08006063 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07006064 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08006065 bp->serdes_an_pending = 2;
Benjamin Liac392ab2008-09-18 16:40:49 -07006066 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006067 }
6068
6069 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006070 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006071
6072 spin_unlock(&bp->phy_lock);
6073}
6074
6075static void
Michael Chanb6016b72005-05-26 13:03:09 -07006076bnx2_timer(unsigned long data)
6077{
6078 struct bnx2 *bp = (struct bnx2 *) data;
Michael Chanb6016b72005-05-26 13:03:09 -07006079
Michael Chancd339a02005-08-25 15:35:24 -07006080 if (!netif_running(bp->dev))
6081 return;
6082
Michael Chanb6016b72005-05-26 13:03:09 -07006083 if (atomic_read(&bp->intr_sem) != 0)
6084 goto bnx2_restart_timer;
6085
Michael Chanefba0182008-12-03 00:36:15 -08006086 if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
6087 BNX2_FLAG_USING_MSI)
6088 bnx2_chk_missed_msi(bp);
6089
Michael Chandf149d72007-07-07 22:51:36 -07006090 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006091
Michael Chan2726d6e2008-01-29 21:35:05 -08006092 bp->stats_blk->stat_FwRxDrop =
6093 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
Michael Chancea94db2006-06-12 22:16:13 -07006094
Michael Chan02537b062007-06-04 21:24:07 -07006095 /* workaround occasional corrupted counters */
Michael Chan61d9e3f2009-08-21 16:20:46 +00006096 if ((bp->flags & BNX2_FLAG_BROKEN_STATS) && bp->stats_ticks)
Michael Chan02537b062007-06-04 21:24:07 -07006097 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
6098 BNX2_HC_COMMAND_STATS_NOW);
6099
Michael Chan583c28e2008-01-21 19:51:35 -08006100 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanf8dd0642006-11-19 14:08:29 -08006101 if (CHIP_NUM(bp) == CHIP_NUM_5706)
6102 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07006103 else
Michael Chanf8dd0642006-11-19 14:08:29 -08006104 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006105 }
6106
6107bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07006108 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006109}
6110
Michael Chan8e6a72c2007-05-03 13:24:48 -07006111static int
6112bnx2_request_irq(struct bnx2 *bp)
6113{
Michael Chan6d866ff2007-12-20 19:56:09 -08006114 unsigned long flags;
Michael Chanb4b36042007-12-20 19:59:30 -08006115 struct bnx2_irq *irq;
6116 int rc = 0, i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006117
David S. Millerf86e82f2008-01-21 17:15:40 -08006118 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
Michael Chan6d866ff2007-12-20 19:56:09 -08006119 flags = 0;
6120 else
6121 flags = IRQF_SHARED;
Michael Chanb4b36042007-12-20 19:59:30 -08006122
6123 for (i = 0; i < bp->irq_nvecs; i++) {
6124 irq = &bp->irq_tbl[i];
Michael Chanc76c0472007-12-20 20:01:19 -08006125 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
Michael Chanf0ea2e62008-06-19 16:41:57 -07006126 &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006127 if (rc)
6128 break;
6129 irq->requested = 1;
6130 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07006131 return rc;
6132}
6133
6134static void
6135bnx2_free_irq(struct bnx2 *bp)
6136{
Michael Chanb4b36042007-12-20 19:59:30 -08006137 struct bnx2_irq *irq;
6138 int i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006139
Michael Chanb4b36042007-12-20 19:59:30 -08006140 for (i = 0; i < bp->irq_nvecs; i++) {
6141 irq = &bp->irq_tbl[i];
6142 if (irq->requested)
Michael Chanf0ea2e62008-06-19 16:41:57 -07006143 free_irq(irq->vector, &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006144 irq->requested = 0;
Michael Chan6d866ff2007-12-20 19:56:09 -08006145 }
David S. Millerf86e82f2008-01-21 17:15:40 -08006146 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb4b36042007-12-20 19:59:30 -08006147 pci_disable_msi(bp->pdev);
David S. Millerf86e82f2008-01-21 17:15:40 -08006148 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08006149 pci_disable_msix(bp->pdev);
6150
David S. Millerf86e82f2008-01-21 17:15:40 -08006151 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
Michael Chanb4b36042007-12-20 19:59:30 -08006152}
6153
6154static void
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006155bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
Michael Chanb4b36042007-12-20 19:59:30 -08006156{
Michael Chan379b39a2010-07-19 14:15:03 +00006157 int i, total_vecs, rc;
Michael Chan57851d82007-12-20 20:01:44 -08006158 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
Michael Chan4e1d0de2008-12-16 20:27:45 -08006159 struct net_device *dev = bp->dev;
6160 const int len = sizeof(bp->irq_tbl[0].name);
Michael Chan57851d82007-12-20 20:01:44 -08006161
Michael Chanb4b36042007-12-20 19:59:30 -08006162 bnx2_setup_msix_tbl(bp);
6163 REG_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
6164 REG_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
6165 REG_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
Michael Chan57851d82007-12-20 20:01:44 -08006166
Benjamin Lie2eb8e32010-01-08 00:51:21 -08006167 /* Need to flush the previous three writes to ensure MSI-X
6168 * is setup properly */
6169 REG_RD(bp, BNX2_PCI_MSIX_CONTROL);
6170
Michael Chan57851d82007-12-20 20:01:44 -08006171 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
6172 msix_ent[i].entry = i;
6173 msix_ent[i].vector = 0;
6174 }
6175
Michael Chan379b39a2010-07-19 14:15:03 +00006176 total_vecs = msix_vecs;
6177#ifdef BCM_CNIC
6178 total_vecs++;
6179#endif
6180 rc = -ENOSPC;
6181 while (total_vecs >= BNX2_MIN_MSIX_VEC) {
6182 rc = pci_enable_msix(bp->pdev, msix_ent, total_vecs);
6183 if (rc <= 0)
6184 break;
6185 if (rc > 0)
6186 total_vecs = rc;
6187 }
6188
Michael Chan57851d82007-12-20 20:01:44 -08006189 if (rc != 0)
6190 return;
6191
Michael Chan379b39a2010-07-19 14:15:03 +00006192 msix_vecs = total_vecs;
6193#ifdef BCM_CNIC
6194 msix_vecs--;
6195#endif
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006196 bp->irq_nvecs = msix_vecs;
David S. Millerf86e82f2008-01-21 17:15:40 -08006197 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan379b39a2010-07-19 14:15:03 +00006198 for (i = 0; i < total_vecs; i++) {
Michael Chan57851d82007-12-20 20:01:44 -08006199 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan69010312009-03-18 18:11:51 -07006200 snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
6201 bp->irq_tbl[i].handler = bnx2_msi_1shot;
6202 }
Michael Chan6d866ff2007-12-20 19:56:09 -08006203}
6204
Ben Hutchings657d92f2010-09-27 08:25:16 +00006205static int
Michael Chan6d866ff2007-12-20 19:56:09 -08006206bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
6207{
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006208 int cpus = num_online_cpus();
Benjamin Li706bf242008-07-18 17:55:11 -07006209 int msix_vecs = min(cpus + 1, RX_MAX_RINGS);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006210
Michael Chan6d866ff2007-12-20 19:56:09 -08006211 bp->irq_tbl[0].handler = bnx2_interrupt;
6212 strcpy(bp->irq_tbl[0].name, bp->dev->name);
Michael Chanb4b36042007-12-20 19:59:30 -08006213 bp->irq_nvecs = 1;
6214 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006215
Michael Chan3d5f3a72010-07-03 20:42:15 +00006216 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006217 bnx2_enable_msix(bp, msix_vecs);
Michael Chanb4b36042007-12-20 19:59:30 -08006218
David S. Millerf86e82f2008-01-21 17:15:40 -08006219 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
6220 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
Michael Chan6d866ff2007-12-20 19:56:09 -08006221 if (pci_enable_msi(bp->pdev) == 0) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006222 bp->flags |= BNX2_FLAG_USING_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08006223 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006224 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08006225 bp->irq_tbl[0].handler = bnx2_msi_1shot;
6226 } else
6227 bp->irq_tbl[0].handler = bnx2_msi;
Michael Chanb4b36042007-12-20 19:59:30 -08006228
6229 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006230 }
6231 }
Benjamin Li706bf242008-07-18 17:55:11 -07006232
6233 bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
Ben Hutchings657d92f2010-09-27 08:25:16 +00006234 netif_set_real_num_tx_queues(bp->dev, bp->num_tx_rings);
Benjamin Li706bf242008-07-18 17:55:11 -07006235
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006236 bp->num_rx_rings = bp->irq_nvecs;
Ben Hutchings657d92f2010-09-27 08:25:16 +00006237 return netif_set_real_num_rx_queues(bp->dev, bp->num_rx_rings);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006238}
6239
Michael Chanb6016b72005-05-26 13:03:09 -07006240/* Called with rtnl_lock */
6241static int
6242bnx2_open(struct net_device *dev)
6243{
Michael Chan972ec0d2006-01-23 16:12:43 -08006244 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006245 int rc;
6246
Michael Chan1b2f9222007-05-03 13:20:19 -07006247 netif_carrier_off(dev);
6248
Pavel Machek829ca9a2005-09-03 15:56:56 -07006249 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07006250 bnx2_disable_int(bp);
6251
Ben Hutchings657d92f2010-09-27 08:25:16 +00006252 rc = bnx2_setup_int_mode(bp, disable_msi);
6253 if (rc)
6254 goto open_err;
Benjamin Li4327ba42010-03-23 13:13:11 +00006255 bnx2_init_napi(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006256 bnx2_napi_enable(bp);
Michael Chan35e90102008-06-19 16:37:42 -07006257 rc = bnx2_alloc_mem(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006258 if (rc)
6259 goto open_err;
Michael Chan35e90102008-06-19 16:37:42 -07006260
Michael Chan8e6a72c2007-05-03 13:24:48 -07006261 rc = bnx2_request_irq(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006262 if (rc)
6263 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006264
Michael Chan9a120bc2008-05-16 22:17:45 -07006265 rc = bnx2_init_nic(bp, 1);
Michael Chan2739a8b2008-06-19 16:44:10 -07006266 if (rc)
6267 goto open_err;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006268
Michael Chancd339a02005-08-25 15:35:24 -07006269 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006270
6271 atomic_set(&bp->intr_sem, 0);
6272
Michael Chan354fcd72010-01-17 07:30:44 +00006273 memset(bp->temp_stats_blk, 0, sizeof(struct statistics_block));
6274
Michael Chanb6016b72005-05-26 13:03:09 -07006275 bnx2_enable_int(bp);
6276
David S. Millerf86e82f2008-01-21 17:15:40 -08006277 if (bp->flags & BNX2_FLAG_USING_MSI) {
Michael Chanb6016b72005-05-26 13:03:09 -07006278 /* Test MSI to make sure it is working
6279 * If MSI test fails, go back to INTx mode
6280 */
6281 if (bnx2_test_intr(bp) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00006282 netdev_warn(bp->dev, "No interrupt was generated using MSI, switching to INTx mode. Please report this failure to the PCI maintainer and include system chipset information.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006283
6284 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006285 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006286
Michael Chan6d866ff2007-12-20 19:56:09 -08006287 bnx2_setup_int_mode(bp, 1);
6288
Michael Chan9a120bc2008-05-16 22:17:45 -07006289 rc = bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006290
Michael Chan8e6a72c2007-05-03 13:24:48 -07006291 if (!rc)
6292 rc = bnx2_request_irq(bp);
6293
Michael Chanb6016b72005-05-26 13:03:09 -07006294 if (rc) {
Michael Chanb6016b72005-05-26 13:03:09 -07006295 del_timer_sync(&bp->timer);
Michael Chan2739a8b2008-06-19 16:44:10 -07006296 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006297 }
6298 bnx2_enable_int(bp);
6299 }
6300 }
David S. Millerf86e82f2008-01-21 17:15:40 -08006301 if (bp->flags & BNX2_FLAG_USING_MSI)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006302 netdev_info(dev, "using MSI\n");
David S. Millerf86e82f2008-01-21 17:15:40 -08006303 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006304 netdev_info(dev, "using MSIX\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006305
Benjamin Li706bf242008-07-18 17:55:11 -07006306 netif_tx_start_all_queues(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006307
6308 return 0;
Michael Chan2739a8b2008-06-19 16:44:10 -07006309
6310open_err:
6311 bnx2_napi_disable(bp);
6312 bnx2_free_skbs(bp);
6313 bnx2_free_irq(bp);
6314 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006315 bnx2_del_napi(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006316 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07006317}
6318
6319static void
David Howellsc4028952006-11-22 14:57:56 +00006320bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07006321{
David Howellsc4028952006-11-22 14:57:56 +00006322 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07006323
Michael Chan51bf6bb2009-12-03 09:46:31 +00006324 rtnl_lock();
6325 if (!netif_running(bp->dev)) {
6326 rtnl_unlock();
Michael Chanafdc08b2005-08-25 15:34:29 -07006327 return;
Michael Chan51bf6bb2009-12-03 09:46:31 +00006328 }
Michael Chanafdc08b2005-08-25 15:34:29 -07006329
Michael Chan212f9932010-04-27 11:28:10 +00006330 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07006331
Michael Chan9a120bc2008-05-16 22:17:45 -07006332 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07006333
6334 atomic_set(&bp->intr_sem, 1);
Michael Chan212f9932010-04-27 11:28:10 +00006335 bnx2_netif_start(bp, true);
Michael Chan51bf6bb2009-12-03 09:46:31 +00006336 rtnl_unlock();
Michael Chanb6016b72005-05-26 13:03:09 -07006337}
6338
6339static void
Michael Chan20175c52009-12-03 09:46:32 +00006340bnx2_dump_state(struct bnx2 *bp)
6341{
6342 struct net_device *dev = bp->dev;
Michael Chan5804a8f2010-07-03 20:42:17 +00006343 u32 mcp_p0, mcp_p1, val1, val2;
Michael Chan20175c52009-12-03 09:46:32 +00006344
Michael Chan5804a8f2010-07-03 20:42:17 +00006345 pci_read_config_dword(bp->pdev, PCI_COMMAND, &val1);
6346 netdev_err(dev, "DEBUG: intr_sem[%x] PCI_CMD[%08x]\n",
6347 atomic_read(&bp->intr_sem), val1);
6348 pci_read_config_dword(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &val1);
6349 pci_read_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, &val2);
6350 netdev_err(dev, "DEBUG: PCI_PM[%08x] PCI_MISC_CFG[%08x]\n", val1, val2);
Eddie Waib98eba52010-05-17 17:32:56 -07006351 netdev_err(dev, "DEBUG: EMAC_TX_STATUS[%08x] EMAC_RX_STATUS[%08x]\n",
Joe Perches3a9c6a42010-02-17 15:01:51 +00006352 REG_RD(bp, BNX2_EMAC_TX_STATUS),
Eddie Waib98eba52010-05-17 17:32:56 -07006353 REG_RD(bp, BNX2_EMAC_RX_STATUS));
6354 netdev_err(dev, "DEBUG: RPM_MGMT_PKT_CTRL[%08x]\n",
Joe Perches3a9c6a42010-02-17 15:01:51 +00006355 REG_RD(bp, BNX2_RPM_MGMT_PKT_CTRL));
Eddie Waib98eba52010-05-17 17:32:56 -07006356 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
6357 mcp_p0 = BNX2_MCP_STATE_P0;
6358 mcp_p1 = BNX2_MCP_STATE_P1;
6359 } else {
6360 mcp_p0 = BNX2_MCP_STATE_P0_5708;
6361 mcp_p1 = BNX2_MCP_STATE_P1_5708;
6362 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00006363 netdev_err(dev, "DEBUG: MCP_STATE_P0[%08x] MCP_STATE_P1[%08x]\n",
Eddie Waib98eba52010-05-17 17:32:56 -07006364 bnx2_reg_rd_ind(bp, mcp_p0), bnx2_reg_rd_ind(bp, mcp_p1));
Joe Perches3a9c6a42010-02-17 15:01:51 +00006365 netdev_err(dev, "DEBUG: HC_STATS_INTERRUPT_STATUS[%08x]\n",
6366 REG_RD(bp, BNX2_HC_STATS_INTERRUPT_STATUS));
Michael Chan20175c52009-12-03 09:46:32 +00006367 if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006368 netdev_err(dev, "DEBUG: PBA[%08x]\n",
6369 REG_RD(bp, BNX2_PCI_GRC_WINDOW3_BASE));
Michael Chan20175c52009-12-03 09:46:32 +00006370}
6371
6372static void
Michael Chanb6016b72005-05-26 13:03:09 -07006373bnx2_tx_timeout(struct net_device *dev)
6374{
Michael Chan972ec0d2006-01-23 16:12:43 -08006375 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006376
Michael Chan20175c52009-12-03 09:46:32 +00006377 bnx2_dump_state(bp);
6378
Michael Chanb6016b72005-05-26 13:03:09 -07006379 /* This allows the netif to be shutdown gracefully before resetting */
6380 schedule_work(&bp->reset_task);
6381}
6382
6383#ifdef BCM_VLAN
6384/* Called with rtnl_lock */
6385static void
6386bnx2_vlan_rx_register(struct net_device *dev, struct vlan_group *vlgrp)
6387{
Michael Chan972ec0d2006-01-23 16:12:43 -08006388 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006389
Michael Chan37675462009-08-21 16:20:44 +00006390 if (netif_running(dev))
Michael Chan212f9932010-04-27 11:28:10 +00006391 bnx2_netif_stop(bp, false);
Michael Chanb6016b72005-05-26 13:03:09 -07006392
6393 bp->vlgrp = vlgrp;
Michael Chan37675462009-08-21 16:20:44 +00006394
6395 if (!netif_running(dev))
6396 return;
6397
Michael Chanb6016b72005-05-26 13:03:09 -07006398 bnx2_set_rx_mode(dev);
Michael Chan7c62e832008-07-14 22:39:03 -07006399 if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
6400 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07006401
Michael Chan212f9932010-04-27 11:28:10 +00006402 bnx2_netif_start(bp, false);
Michael Chanb6016b72005-05-26 13:03:09 -07006403}
Michael Chanb6016b72005-05-26 13:03:09 -07006404#endif
6405
Herbert Xu932ff272006-06-09 12:20:56 -07006406/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07006407 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
6408 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07006409 */
Stephen Hemminger613573252009-08-31 19:50:58 +00006410static netdev_tx_t
Michael Chanb6016b72005-05-26 13:03:09 -07006411bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
6412{
Michael Chan972ec0d2006-01-23 16:12:43 -08006413 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006414 dma_addr_t mapping;
6415 struct tx_bd *txbd;
Benjamin Li3d16af82008-10-09 12:26:41 -07006416 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07006417 u32 len, vlan_tag_flags, last_frag, mss;
6418 u16 prod, ring_prod;
6419 int i;
Benjamin Li706bf242008-07-18 17:55:11 -07006420 struct bnx2_napi *bnapi;
6421 struct bnx2_tx_ring_info *txr;
6422 struct netdev_queue *txq;
6423
6424 /* Determine which tx ring we will be placed on */
6425 i = skb_get_queue_mapping(skb);
6426 bnapi = &bp->bnx2_napi[i];
6427 txr = &bnapi->tx_ring;
6428 txq = netdev_get_tx_queue(dev, i);
Michael Chanb6016b72005-05-26 13:03:09 -07006429
Michael Chan35e90102008-06-19 16:37:42 -07006430 if (unlikely(bnx2_tx_avail(bp, txr) <
Michael Chana550c992007-12-20 19:56:59 -08006431 (skb_shinfo(skb)->nr_frags + 1))) {
Benjamin Li706bf242008-07-18 17:55:11 -07006432 netif_tx_stop_queue(txq);
Joe Perches3a9c6a42010-02-17 15:01:51 +00006433 netdev_err(dev, "BUG! Tx ring full when queue awake!\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006434
6435 return NETDEV_TX_BUSY;
6436 }
6437 len = skb_headlen(skb);
Michael Chan35e90102008-06-19 16:37:42 -07006438 prod = txr->tx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006439 ring_prod = TX_RING_IDX(prod);
6440
6441 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006442 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006443 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
6444 }
6445
Michael Chan729b85c2008-08-14 15:29:39 -07006446#ifdef BCM_VLAN
Al Viro79ea13c2008-01-24 02:06:46 -08006447 if (bp->vlgrp && vlan_tx_tag_present(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07006448 vlan_tag_flags |=
6449 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
6450 }
Michael Chan729b85c2008-08-14 15:29:39 -07006451#endif
Michael Chanfde82052007-05-03 17:23:35 -07006452 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chana1efb4b2008-10-09 12:24:39 -07006453 u32 tcp_opt_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006454 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07006455
Michael Chanb6016b72005-05-26 13:03:09 -07006456 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
6457
Michael Chan4666f872007-05-03 13:22:28 -07006458 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006459
Michael Chan4666f872007-05-03 13:22:28 -07006460 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
6461 u32 tcp_off = skb_transport_offset(skb) -
6462 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07006463
Michael Chan4666f872007-05-03 13:22:28 -07006464 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
6465 TX_BD_FLAGS_SW_FLAGS;
6466 if (likely(tcp_off == 0))
6467 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
6468 else {
6469 tcp_off >>= 3;
6470 vlan_tag_flags |= ((tcp_off & 0x3) <<
6471 TX_BD_FLAGS_TCP6_OFF0_SHL) |
6472 ((tcp_off & 0x10) <<
6473 TX_BD_FLAGS_TCP6_OFF4_SHL);
6474 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
6475 }
6476 } else {
Michael Chan4666f872007-05-03 13:22:28 -07006477 iph = ip_hdr(skb);
Michael Chan4666f872007-05-03 13:22:28 -07006478 if (tcp_opt_len || (iph->ihl > 5)) {
6479 vlan_tag_flags |= ((iph->ihl - 5) +
6480 (tcp_opt_len >> 2)) << 8;
6481 }
Michael Chanb6016b72005-05-26 13:03:09 -07006482 }
Michael Chan4666f872007-05-03 13:22:28 -07006483 } else
Michael Chanb6016b72005-05-26 13:03:09 -07006484 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006485
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006486 mapping = dma_map_single(&bp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
6487 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07006488 dev_kfree_skb(skb);
6489 return NETDEV_TX_OK;
6490 }
6491
Michael Chan35e90102008-06-19 16:37:42 -07006492 tx_buf = &txr->tx_buf_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006493 tx_buf->skb = skb;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006494 dma_unmap_addr_set(tx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006495
Michael Chan35e90102008-06-19 16:37:42 -07006496 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006497
6498 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6499 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6500 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6501 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
6502
6503 last_frag = skb_shinfo(skb)->nr_frags;
Eric Dumazetd62fda02009-05-12 20:48:02 +00006504 tx_buf->nr_frags = last_frag;
6505 tx_buf->is_gso = skb_is_gso(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07006506
6507 for (i = 0; i < last_frag; i++) {
6508 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6509
6510 prod = NEXT_TX_BD(prod);
6511 ring_prod = TX_RING_IDX(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006512 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006513
6514 len = frag->size;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006515 mapping = dma_map_page(&bp->pdev->dev, frag->page, frag->page_offset,
6516 len, PCI_DMA_TODEVICE);
6517 if (dma_mapping_error(&bp->pdev->dev, mapping))
Alexander Duycke95524a2009-12-02 16:47:57 +00006518 goto dma_error;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006519 dma_unmap_addr_set(&txr->tx_buf_ring[ring_prod], mapping,
Alexander Duycke95524a2009-12-02 16:47:57 +00006520 mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006521
6522 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6523 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6524 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6525 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
6526
6527 }
6528 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
6529
6530 prod = NEXT_TX_BD(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006531 txr->tx_prod_bseq += skb->len;
Michael Chanb6016b72005-05-26 13:03:09 -07006532
Michael Chan35e90102008-06-19 16:37:42 -07006533 REG_WR16(bp, txr->tx_bidx_addr, prod);
6534 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07006535
6536 mmiowb();
6537
Michael Chan35e90102008-06-19 16:37:42 -07006538 txr->tx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006539
Michael Chan35e90102008-06-19 16:37:42 -07006540 if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
Benjamin Li706bf242008-07-18 17:55:11 -07006541 netif_tx_stop_queue(txq);
Michael Chan11848b962010-07-19 14:15:04 +00006542
6543 /* netif_tx_stop_queue() must be done before checking
6544 * tx index in bnx2_tx_avail() below, because in
6545 * bnx2_tx_int(), we update tx index before checking for
6546 * netif_tx_queue_stopped().
6547 */
6548 smp_mb();
Michael Chan35e90102008-06-19 16:37:42 -07006549 if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
Benjamin Li706bf242008-07-18 17:55:11 -07006550 netif_tx_wake_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07006551 }
6552
6553 return NETDEV_TX_OK;
Alexander Duycke95524a2009-12-02 16:47:57 +00006554dma_error:
6555 /* save value of frag that failed */
6556 last_frag = i;
6557
6558 /* start back at beginning and unmap skb */
6559 prod = txr->tx_prod;
6560 ring_prod = TX_RING_IDX(prod);
6561 tx_buf = &txr->tx_buf_ring[ring_prod];
6562 tx_buf->skb = NULL;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006563 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00006564 skb_headlen(skb), PCI_DMA_TODEVICE);
6565
6566 /* unmap remaining mapped pages */
6567 for (i = 0; i < last_frag; i++) {
6568 prod = NEXT_TX_BD(prod);
6569 ring_prod = TX_RING_IDX(prod);
6570 tx_buf = &txr->tx_buf_ring[ring_prod];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006571 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00006572 skb_shinfo(skb)->frags[i].size,
6573 PCI_DMA_TODEVICE);
6574 }
6575
6576 dev_kfree_skb(skb);
6577 return NETDEV_TX_OK;
Michael Chanb6016b72005-05-26 13:03:09 -07006578}
6579
6580/* Called with rtnl_lock */
6581static int
6582bnx2_close(struct net_device *dev)
6583{
Michael Chan972ec0d2006-01-23 16:12:43 -08006584 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006585
David S. Miller4bb073c2008-06-12 02:22:02 -07006586 cancel_work_sync(&bp->reset_task);
Michael Chanafdc08b2005-08-25 15:34:29 -07006587
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006588 bnx2_disable_int_sync(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006589 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006590 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07006591 bnx2_shutdown_chip(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006592 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006593 bnx2_free_skbs(bp);
6594 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006595 bnx2_del_napi(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006596 bp->link_up = 0;
6597 netif_carrier_off(bp->dev);
Pavel Machek829ca9a2005-09-03 15:56:56 -07006598 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07006599 return 0;
6600}
6601
Michael Chan354fcd72010-01-17 07:30:44 +00006602static void
6603bnx2_save_stats(struct bnx2 *bp)
6604{
6605 u32 *hw_stats = (u32 *) bp->stats_blk;
6606 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
6607 int i;
6608
6609 /* The 1st 10 counters are 64-bit counters */
6610 for (i = 0; i < 20; i += 2) {
6611 u32 hi;
6612 u64 lo;
6613
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006614 hi = temp_stats[i] + hw_stats[i];
6615 lo = (u64) temp_stats[i + 1] + (u64) hw_stats[i + 1];
Michael Chan354fcd72010-01-17 07:30:44 +00006616 if (lo > 0xffffffff)
6617 hi++;
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006618 temp_stats[i] = hi;
6619 temp_stats[i + 1] = lo & 0xffffffff;
Michael Chan354fcd72010-01-17 07:30:44 +00006620 }
6621
6622 for ( ; i < sizeof(struct statistics_block) / 4; i++)
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006623 temp_stats[i] += hw_stats[i];
Michael Chan354fcd72010-01-17 07:30:44 +00006624}
6625
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006626#define GET_64BIT_NET_STATS64(ctr) \
6627 (((u64) (ctr##_hi) << 32) + (u64) (ctr##_lo))
Michael Chanb6016b72005-05-26 13:03:09 -07006628
Michael Chana4743052010-01-17 07:30:43 +00006629#define GET_64BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006630 GET_64BIT_NET_STATS64(bp->stats_blk->ctr) + \
6631 GET_64BIT_NET_STATS64(bp->temp_stats_blk->ctr)
Michael Chanb6016b72005-05-26 13:03:09 -07006632
Michael Chana4743052010-01-17 07:30:43 +00006633#define GET_32BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006634 (unsigned long) (bp->stats_blk->ctr + \
6635 bp->temp_stats_blk->ctr)
Michael Chana4743052010-01-17 07:30:43 +00006636
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006637static struct rtnl_link_stats64 *
6638bnx2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *net_stats)
Michael Chanb6016b72005-05-26 13:03:09 -07006639{
Michael Chan972ec0d2006-01-23 16:12:43 -08006640 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006641
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006642 if (bp->stats_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07006643 return net_stats;
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006644
Michael Chanb6016b72005-05-26 13:03:09 -07006645 net_stats->rx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006646 GET_64BIT_NET_STATS(stat_IfHCInUcastPkts) +
6647 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts) +
6648 GET_64BIT_NET_STATS(stat_IfHCInBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006649
6650 net_stats->tx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006651 GET_64BIT_NET_STATS(stat_IfHCOutUcastPkts) +
6652 GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts) +
6653 GET_64BIT_NET_STATS(stat_IfHCOutBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006654
6655 net_stats->rx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006656 GET_64BIT_NET_STATS(stat_IfHCInOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006657
6658 net_stats->tx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006659 GET_64BIT_NET_STATS(stat_IfHCOutOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006660
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006661 net_stats->multicast =
Michael Chan6fdae992010-07-19 14:15:02 +00006662 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006663
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006664 net_stats->collisions =
Michael Chana4743052010-01-17 07:30:43 +00006665 GET_32BIT_NET_STATS(stat_EtherStatsCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006666
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006667 net_stats->rx_length_errors =
Michael Chana4743052010-01-17 07:30:43 +00006668 GET_32BIT_NET_STATS(stat_EtherStatsUndersizePkts) +
6669 GET_32BIT_NET_STATS(stat_EtherStatsOverrsizePkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006670
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006671 net_stats->rx_over_errors =
Michael Chana4743052010-01-17 07:30:43 +00006672 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6673 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards);
Michael Chanb6016b72005-05-26 13:03:09 -07006674
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006675 net_stats->rx_frame_errors =
Michael Chana4743052010-01-17 07:30:43 +00006676 GET_32BIT_NET_STATS(stat_Dot3StatsAlignmentErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006677
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006678 net_stats->rx_crc_errors =
Michael Chana4743052010-01-17 07:30:43 +00006679 GET_32BIT_NET_STATS(stat_Dot3StatsFCSErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006680
6681 net_stats->rx_errors = net_stats->rx_length_errors +
6682 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6683 net_stats->rx_crc_errors;
6684
6685 net_stats->tx_aborted_errors =
Michael Chana4743052010-01-17 07:30:43 +00006686 GET_32BIT_NET_STATS(stat_Dot3StatsExcessiveCollisions) +
6687 GET_32BIT_NET_STATS(stat_Dot3StatsLateCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006688
Michael Chan5b0c76a2005-11-04 08:45:49 -08006689 if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
6690 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006691 net_stats->tx_carrier_errors = 0;
6692 else {
6693 net_stats->tx_carrier_errors =
Michael Chana4743052010-01-17 07:30:43 +00006694 GET_32BIT_NET_STATS(stat_Dot3StatsCarrierSenseErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006695 }
6696
6697 net_stats->tx_errors =
Michael Chana4743052010-01-17 07:30:43 +00006698 GET_32BIT_NET_STATS(stat_emac_tx_stat_dot3statsinternalmactransmiterrors) +
Michael Chanb6016b72005-05-26 13:03:09 -07006699 net_stats->tx_aborted_errors +
6700 net_stats->tx_carrier_errors;
6701
Michael Chancea94db2006-06-12 22:16:13 -07006702 net_stats->rx_missed_errors =
Michael Chana4743052010-01-17 07:30:43 +00006703 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6704 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards) +
6705 GET_32BIT_NET_STATS(stat_FwRxDrop);
Michael Chancea94db2006-06-12 22:16:13 -07006706
Michael Chanb6016b72005-05-26 13:03:09 -07006707 return net_stats;
6708}
6709
6710/* All ethtool functions called with rtnl_lock */
6711
6712static int
6713bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6714{
Michael Chan972ec0d2006-01-23 16:12:43 -08006715 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07006716 int support_serdes = 0, support_copper = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006717
6718 cmd->supported = SUPPORTED_Autoneg;
Michael Chan583c28e2008-01-21 19:51:35 -08006719 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006720 support_serdes = 1;
6721 support_copper = 1;
6722 } else if (bp->phy_port == PORT_FIBRE)
6723 support_serdes = 1;
6724 else
6725 support_copper = 1;
6726
6727 if (support_serdes) {
Michael Chanb6016b72005-05-26 13:03:09 -07006728 cmd->supported |= SUPPORTED_1000baseT_Full |
6729 SUPPORTED_FIBRE;
Michael Chan583c28e2008-01-21 19:51:35 -08006730 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan605a9e22007-05-03 13:23:13 -07006731 cmd->supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07006732
Michael Chanb6016b72005-05-26 13:03:09 -07006733 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006734 if (support_copper) {
Michael Chanb6016b72005-05-26 13:03:09 -07006735 cmd->supported |= SUPPORTED_10baseT_Half |
6736 SUPPORTED_10baseT_Full |
6737 SUPPORTED_100baseT_Half |
6738 SUPPORTED_100baseT_Full |
6739 SUPPORTED_1000baseT_Full |
6740 SUPPORTED_TP;
6741
Michael Chanb6016b72005-05-26 13:03:09 -07006742 }
6743
Michael Chan7b6b8342007-07-07 22:50:15 -07006744 spin_lock_bh(&bp->phy_lock);
6745 cmd->port = bp->phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07006746 cmd->advertising = bp->advertising;
6747
6748 if (bp->autoneg & AUTONEG_SPEED) {
6749 cmd->autoneg = AUTONEG_ENABLE;
6750 }
6751 else {
6752 cmd->autoneg = AUTONEG_DISABLE;
6753 }
6754
6755 if (netif_carrier_ok(dev)) {
6756 cmd->speed = bp->line_speed;
6757 cmd->duplex = bp->duplex;
6758 }
6759 else {
6760 cmd->speed = -1;
6761 cmd->duplex = -1;
6762 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006763 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006764
6765 cmd->transceiver = XCVR_INTERNAL;
6766 cmd->phy_address = bp->phy_addr;
6767
6768 return 0;
6769}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006770
Michael Chanb6016b72005-05-26 13:03:09 -07006771static int
6772bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6773{
Michael Chan972ec0d2006-01-23 16:12:43 -08006774 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006775 u8 autoneg = bp->autoneg;
6776 u8 req_duplex = bp->req_duplex;
6777 u16 req_line_speed = bp->req_line_speed;
6778 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006779 int err = -EINVAL;
6780
6781 spin_lock_bh(&bp->phy_lock);
6782
6783 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6784 goto err_out_unlock;
6785
Michael Chan583c28e2008-01-21 19:51:35 -08006786 if (cmd->port != bp->phy_port &&
6787 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
Michael Chan7b6b8342007-07-07 22:50:15 -07006788 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006789
Michael Chand6b14482008-07-14 22:37:21 -07006790 /* If device is down, we can store the settings only if the user
6791 * is setting the currently active port.
6792 */
6793 if (!netif_running(dev) && cmd->port != bp->phy_port)
6794 goto err_out_unlock;
6795
Michael Chanb6016b72005-05-26 13:03:09 -07006796 if (cmd->autoneg == AUTONEG_ENABLE) {
6797 autoneg |= AUTONEG_SPEED;
6798
Michael Chanbeb499a2010-02-15 19:42:10 +00006799 advertising = cmd->advertising;
6800 if (cmd->port == PORT_TP) {
6801 advertising &= ETHTOOL_ALL_COPPER_SPEED;
6802 if (!advertising)
Michael Chanb6016b72005-05-26 13:03:09 -07006803 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanbeb499a2010-02-15 19:42:10 +00006804 } else {
6805 advertising &= ETHTOOL_ALL_FIBRE_SPEED;
6806 if (!advertising)
6807 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006808 }
6809 advertising |= ADVERTISED_Autoneg;
6810 }
6811 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006812 if (cmd->port == PORT_FIBRE) {
Michael Chan80be4432006-11-19 14:07:28 -08006813 if ((cmd->speed != SPEED_1000 &&
6814 cmd->speed != SPEED_2500) ||
6815 (cmd->duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07006816 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08006817
6818 if (cmd->speed == SPEED_2500 &&
Michael Chan583c28e2008-01-21 19:51:35 -08006819 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan7b6b8342007-07-07 22:50:15 -07006820 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006821 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006822 else if (cmd->speed == SPEED_1000 || cmd->speed == SPEED_2500)
6823 goto err_out_unlock;
6824
Michael Chanb6016b72005-05-26 13:03:09 -07006825 autoneg &= ~AUTONEG_SPEED;
6826 req_line_speed = cmd->speed;
6827 req_duplex = cmd->duplex;
6828 advertising = 0;
6829 }
6830
6831 bp->autoneg = autoneg;
6832 bp->advertising = advertising;
6833 bp->req_line_speed = req_line_speed;
6834 bp->req_duplex = req_duplex;
6835
Michael Chand6b14482008-07-14 22:37:21 -07006836 err = 0;
6837 /* If device is down, the new settings will be picked up when it is
6838 * brought up.
6839 */
6840 if (netif_running(dev))
6841 err = bnx2_setup_phy(bp, cmd->port);
Michael Chanb6016b72005-05-26 13:03:09 -07006842
Michael Chan7b6b8342007-07-07 22:50:15 -07006843err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07006844 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006845
Michael Chan7b6b8342007-07-07 22:50:15 -07006846 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07006847}
6848
6849static void
6850bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
6851{
Michael Chan972ec0d2006-01-23 16:12:43 -08006852 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006853
6854 strcpy(info->driver, DRV_MODULE_NAME);
6855 strcpy(info->version, DRV_MODULE_VERSION);
6856 strcpy(info->bus_info, pci_name(bp->pdev));
Michael Chan58fc2ea2007-07-07 22:52:02 -07006857 strcpy(info->fw_version, bp->fw_version);
Michael Chanb6016b72005-05-26 13:03:09 -07006858}
6859
Michael Chan244ac4f2006-03-20 17:48:46 -08006860#define BNX2_REGDUMP_LEN (32 * 1024)
6861
6862static int
6863bnx2_get_regs_len(struct net_device *dev)
6864{
6865 return BNX2_REGDUMP_LEN;
6866}
6867
6868static void
6869bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
6870{
6871 u32 *p = _p, i, offset;
6872 u8 *orig_p = _p;
6873 struct bnx2 *bp = netdev_priv(dev);
6874 u32 reg_boundaries[] = { 0x0000, 0x0098, 0x0400, 0x045c,
6875 0x0800, 0x0880, 0x0c00, 0x0c10,
6876 0x0c30, 0x0d08, 0x1000, 0x101c,
6877 0x1040, 0x1048, 0x1080, 0x10a4,
6878 0x1400, 0x1490, 0x1498, 0x14f0,
6879 0x1500, 0x155c, 0x1580, 0x15dc,
6880 0x1600, 0x1658, 0x1680, 0x16d8,
6881 0x1800, 0x1820, 0x1840, 0x1854,
6882 0x1880, 0x1894, 0x1900, 0x1984,
6883 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
6884 0x1c80, 0x1c94, 0x1d00, 0x1d84,
6885 0x2000, 0x2030, 0x23c0, 0x2400,
6886 0x2800, 0x2820, 0x2830, 0x2850,
6887 0x2b40, 0x2c10, 0x2fc0, 0x3058,
6888 0x3c00, 0x3c94, 0x4000, 0x4010,
6889 0x4080, 0x4090, 0x43c0, 0x4458,
6890 0x4c00, 0x4c18, 0x4c40, 0x4c54,
6891 0x4fc0, 0x5010, 0x53c0, 0x5444,
6892 0x5c00, 0x5c18, 0x5c80, 0x5c90,
6893 0x5fc0, 0x6000, 0x6400, 0x6428,
6894 0x6800, 0x6848, 0x684c, 0x6860,
6895 0x6888, 0x6910, 0x8000 };
6896
6897 regs->version = 0;
6898
6899 memset(p, 0, BNX2_REGDUMP_LEN);
6900
6901 if (!netif_running(bp->dev))
6902 return;
6903
6904 i = 0;
6905 offset = reg_boundaries[0];
6906 p += offset;
6907 while (offset < BNX2_REGDUMP_LEN) {
6908 *p++ = REG_RD(bp, offset);
6909 offset += 4;
6910 if (offset == reg_boundaries[i + 1]) {
6911 offset = reg_boundaries[i + 2];
6912 p = (u32 *) (orig_p + offset);
6913 i += 2;
6914 }
6915 }
6916}
6917
Michael Chanb6016b72005-05-26 13:03:09 -07006918static void
6919bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6920{
Michael Chan972ec0d2006-01-23 16:12:43 -08006921 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006922
David S. Millerf86e82f2008-01-21 17:15:40 -08006923 if (bp->flags & BNX2_FLAG_NO_WOL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006924 wol->supported = 0;
6925 wol->wolopts = 0;
6926 }
6927 else {
6928 wol->supported = WAKE_MAGIC;
6929 if (bp->wol)
6930 wol->wolopts = WAKE_MAGIC;
6931 else
6932 wol->wolopts = 0;
6933 }
6934 memset(&wol->sopass, 0, sizeof(wol->sopass));
6935}
6936
6937static int
6938bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6939{
Michael Chan972ec0d2006-01-23 16:12:43 -08006940 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006941
6942 if (wol->wolopts & ~WAKE_MAGIC)
6943 return -EINVAL;
6944
6945 if (wol->wolopts & WAKE_MAGIC) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006946 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chanb6016b72005-05-26 13:03:09 -07006947 return -EINVAL;
6948
6949 bp->wol = 1;
6950 }
6951 else {
6952 bp->wol = 0;
6953 }
6954 return 0;
6955}
6956
6957static int
6958bnx2_nway_reset(struct net_device *dev)
6959{
Michael Chan972ec0d2006-01-23 16:12:43 -08006960 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006961 u32 bmcr;
6962
Michael Chan9f52b562008-10-09 12:21:46 -07006963 if (!netif_running(dev))
6964 return -EAGAIN;
6965
Michael Chanb6016b72005-05-26 13:03:09 -07006966 if (!(bp->autoneg & AUTONEG_SPEED)) {
6967 return -EINVAL;
6968 }
6969
Michael Chanc770a652005-08-25 15:38:39 -07006970 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006971
Michael Chan583c28e2008-01-21 19:51:35 -08006972 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006973 int rc;
6974
6975 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
6976 spin_unlock_bh(&bp->phy_lock);
6977 return rc;
6978 }
6979
Michael Chanb6016b72005-05-26 13:03:09 -07006980 /* Force a link down visible on the other side */
Michael Chan583c28e2008-01-21 19:51:35 -08006981 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanca58c3a2007-05-03 13:22:52 -07006982 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07006983 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006984
6985 msleep(20);
6986
Michael Chanc770a652005-08-25 15:38:39 -07006987 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08006988
Michael Chan40105c02008-11-12 16:02:45 -08006989 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08006990 bp->serdes_an_pending = 1;
6991 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006992 }
6993
Michael Chanca58c3a2007-05-03 13:22:52 -07006994 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07006995 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07006996 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07006997
Michael Chanc770a652005-08-25 15:38:39 -07006998 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006999
7000 return 0;
7001}
7002
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007003static u32
7004bnx2_get_link(struct net_device *dev)
7005{
7006 struct bnx2 *bp = netdev_priv(dev);
7007
7008 return bp->link_up;
7009}
7010
Michael Chanb6016b72005-05-26 13:03:09 -07007011static int
7012bnx2_get_eeprom_len(struct net_device *dev)
7013{
Michael Chan972ec0d2006-01-23 16:12:43 -08007014 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007015
Michael Chan1122db72006-01-23 16:11:42 -08007016 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07007017 return 0;
7018
Michael Chan1122db72006-01-23 16:11:42 -08007019 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007020}
7021
7022static int
7023bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7024 u8 *eebuf)
7025{
Michael Chan972ec0d2006-01-23 16:12:43 -08007026 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007027 int rc;
7028
Michael Chan9f52b562008-10-09 12:21:46 -07007029 if (!netif_running(dev))
7030 return -EAGAIN;
7031
John W. Linville1064e942005-11-10 12:58:24 -08007032 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007033
7034 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
7035
7036 return rc;
7037}
7038
7039static int
7040bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7041 u8 *eebuf)
7042{
Michael Chan972ec0d2006-01-23 16:12:43 -08007043 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007044 int rc;
7045
Michael Chan9f52b562008-10-09 12:21:46 -07007046 if (!netif_running(dev))
7047 return -EAGAIN;
7048
John W. Linville1064e942005-11-10 12:58:24 -08007049 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007050
7051 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
7052
7053 return rc;
7054}
7055
7056static int
7057bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7058{
Michael Chan972ec0d2006-01-23 16:12:43 -08007059 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007060
7061 memset(coal, 0, sizeof(struct ethtool_coalesce));
7062
7063 coal->rx_coalesce_usecs = bp->rx_ticks;
7064 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
7065 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
7066 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
7067
7068 coal->tx_coalesce_usecs = bp->tx_ticks;
7069 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
7070 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
7071 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
7072
7073 coal->stats_block_coalesce_usecs = bp->stats_ticks;
7074
7075 return 0;
7076}
7077
7078static int
7079bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7080{
Michael Chan972ec0d2006-01-23 16:12:43 -08007081 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007082
7083 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
7084 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
7085
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007086 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07007087 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
7088
7089 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
7090 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
7091
7092 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
7093 if (bp->rx_quick_cons_trip_int > 0xff)
7094 bp->rx_quick_cons_trip_int = 0xff;
7095
7096 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
7097 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
7098
7099 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
7100 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
7101
7102 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
7103 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
7104
7105 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
7106 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
7107 0xff;
7108
7109 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan61d9e3f2009-08-21 16:20:46 +00007110 if (bp->flags & BNX2_FLAG_BROKEN_STATS) {
Michael Chan02537b062007-06-04 21:24:07 -07007111 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
7112 bp->stats_ticks = USEC_PER_SEC;
7113 }
Michael Chan7ea69202007-07-16 18:27:10 -07007114 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
7115 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
7116 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07007117
7118 if (netif_running(bp->dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00007119 bnx2_netif_stop(bp, true);
Michael Chan9a120bc2008-05-16 22:17:45 -07007120 bnx2_init_nic(bp, 0);
Michael Chan212f9932010-04-27 11:28:10 +00007121 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007122 }
7123
7124 return 0;
7125}
7126
7127static void
7128bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7129{
Michael Chan972ec0d2006-01-23 16:12:43 -08007130 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007131
Michael Chan13daffa2006-03-20 17:49:20 -08007132 ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007133 ering->rx_mini_max_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08007134 ering->rx_jumbo_max_pending = MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007135
7136 ering->rx_pending = bp->rx_ring_size;
7137 ering->rx_mini_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08007138 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007139
7140 ering->tx_max_pending = MAX_TX_DESC_CNT;
7141 ering->tx_pending = bp->tx_ring_size;
7142}
7143
7144static int
Michael Chan5d5d0012007-12-12 11:17:43 -08007145bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx)
Michael Chanb6016b72005-05-26 13:03:09 -07007146{
Michael Chan13daffa2006-03-20 17:49:20 -08007147 if (netif_running(bp->dev)) {
Michael Chan354fcd72010-01-17 07:30:44 +00007148 /* Reset will erase chipset stats; save them */
7149 bnx2_save_stats(bp);
7150
Michael Chan212f9932010-04-27 11:28:10 +00007151 bnx2_netif_stop(bp, true);
Michael Chan13daffa2006-03-20 17:49:20 -08007152 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
7153 bnx2_free_skbs(bp);
7154 bnx2_free_mem(bp);
7155 }
7156
Michael Chan5d5d0012007-12-12 11:17:43 -08007157 bnx2_set_rx_ring_size(bp, rx);
7158 bp->tx_ring_size = tx;
Michael Chanb6016b72005-05-26 13:03:09 -07007159
7160 if (netif_running(bp->dev)) {
Michael Chan13daffa2006-03-20 17:49:20 -08007161 int rc;
7162
7163 rc = bnx2_alloc_mem(bp);
Michael Chan6fefb65e2009-08-21 16:20:45 +00007164 if (!rc)
7165 rc = bnx2_init_nic(bp, 0);
7166
7167 if (rc) {
7168 bnx2_napi_enable(bp);
7169 dev_close(bp->dev);
Michael Chan13daffa2006-03-20 17:49:20 -08007170 return rc;
Michael Chan6fefb65e2009-08-21 16:20:45 +00007171 }
Michael Chane9f26c42010-02-15 19:42:08 +00007172#ifdef BCM_CNIC
7173 mutex_lock(&bp->cnic_lock);
7174 /* Let cnic know about the new status block. */
7175 if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD)
7176 bnx2_setup_cnic_irq_info(bp);
7177 mutex_unlock(&bp->cnic_lock);
7178#endif
Michael Chan212f9932010-04-27 11:28:10 +00007179 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007180 }
Michael Chanb6016b72005-05-26 13:03:09 -07007181 return 0;
7182}
7183
Michael Chan5d5d0012007-12-12 11:17:43 -08007184static int
7185bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7186{
7187 struct bnx2 *bp = netdev_priv(dev);
7188 int rc;
7189
7190 if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
7191 (ering->tx_pending > MAX_TX_DESC_CNT) ||
7192 (ering->tx_pending <= MAX_SKB_FRAGS)) {
7193
7194 return -EINVAL;
7195 }
7196 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending);
7197 return rc;
7198}
7199
Michael Chanb6016b72005-05-26 13:03:09 -07007200static void
7201bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7202{
Michael Chan972ec0d2006-01-23 16:12:43 -08007203 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007204
7205 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
7206 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
7207 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
7208}
7209
7210static int
7211bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7212{
Michael Chan972ec0d2006-01-23 16:12:43 -08007213 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007214
7215 bp->req_flow_ctrl = 0;
7216 if (epause->rx_pause)
7217 bp->req_flow_ctrl |= FLOW_CTRL_RX;
7218 if (epause->tx_pause)
7219 bp->req_flow_ctrl |= FLOW_CTRL_TX;
7220
7221 if (epause->autoneg) {
7222 bp->autoneg |= AUTONEG_FLOW_CTRL;
7223 }
7224 else {
7225 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
7226 }
7227
Michael Chan9f52b562008-10-09 12:21:46 -07007228 if (netif_running(dev)) {
7229 spin_lock_bh(&bp->phy_lock);
7230 bnx2_setup_phy(bp, bp->phy_port);
7231 spin_unlock_bh(&bp->phy_lock);
7232 }
Michael Chanb6016b72005-05-26 13:03:09 -07007233
7234 return 0;
7235}
7236
7237static u32
7238bnx2_get_rx_csum(struct net_device *dev)
7239{
Michael Chan972ec0d2006-01-23 16:12:43 -08007240 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007241
7242 return bp->rx_csum;
7243}
7244
7245static int
7246bnx2_set_rx_csum(struct net_device *dev, u32 data)
7247{
Michael Chan972ec0d2006-01-23 16:12:43 -08007248 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007249
7250 bp->rx_csum = data;
7251 return 0;
7252}
7253
Michael Chanb11d6212006-06-29 12:31:21 -07007254static int
7255bnx2_set_tso(struct net_device *dev, u32 data)
7256{
Michael Chan4666f872007-05-03 13:22:28 -07007257 struct bnx2 *bp = netdev_priv(dev);
7258
7259 if (data) {
Michael Chanb11d6212006-06-29 12:31:21 -07007260 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07007261 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7262 dev->features |= NETIF_F_TSO6;
7263 } else
7264 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6 |
7265 NETIF_F_TSO_ECN);
Michael Chanb11d6212006-06-29 12:31:21 -07007266 return 0;
7267}
7268
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007269static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007270 char string[ETH_GSTRING_LEN];
Michael Chan790dab22009-08-21 16:20:47 +00007271} bnx2_stats_str_arr[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007272 { "rx_bytes" },
7273 { "rx_error_bytes" },
7274 { "tx_bytes" },
7275 { "tx_error_bytes" },
7276 { "rx_ucast_packets" },
7277 { "rx_mcast_packets" },
7278 { "rx_bcast_packets" },
7279 { "tx_ucast_packets" },
7280 { "tx_mcast_packets" },
7281 { "tx_bcast_packets" },
7282 { "tx_mac_errors" },
7283 { "tx_carrier_errors" },
7284 { "rx_crc_errors" },
7285 { "rx_align_errors" },
7286 { "tx_single_collisions" },
7287 { "tx_multi_collisions" },
7288 { "tx_deferred" },
7289 { "tx_excess_collisions" },
7290 { "tx_late_collisions" },
7291 { "tx_total_collisions" },
7292 { "rx_fragments" },
7293 { "rx_jabbers" },
7294 { "rx_undersize_packets" },
7295 { "rx_oversize_packets" },
7296 { "rx_64_byte_packets" },
7297 { "rx_65_to_127_byte_packets" },
7298 { "rx_128_to_255_byte_packets" },
7299 { "rx_256_to_511_byte_packets" },
7300 { "rx_512_to_1023_byte_packets" },
7301 { "rx_1024_to_1522_byte_packets" },
7302 { "rx_1523_to_9022_byte_packets" },
7303 { "tx_64_byte_packets" },
7304 { "tx_65_to_127_byte_packets" },
7305 { "tx_128_to_255_byte_packets" },
7306 { "tx_256_to_511_byte_packets" },
7307 { "tx_512_to_1023_byte_packets" },
7308 { "tx_1024_to_1522_byte_packets" },
7309 { "tx_1523_to_9022_byte_packets" },
7310 { "rx_xon_frames" },
7311 { "rx_xoff_frames" },
7312 { "tx_xon_frames" },
7313 { "tx_xoff_frames" },
7314 { "rx_mac_ctrl_frames" },
7315 { "rx_filtered_packets" },
Michael Chan790dab22009-08-21 16:20:47 +00007316 { "rx_ftq_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007317 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07007318 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007319};
7320
Michael Chan790dab22009-08-21 16:20:47 +00007321#define BNX2_NUM_STATS (sizeof(bnx2_stats_str_arr)/\
7322 sizeof(bnx2_stats_str_arr[0]))
7323
Michael Chanb6016b72005-05-26 13:03:09 -07007324#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
7325
Arjan van de Venf71e1302006-03-03 21:33:57 -05007326static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007327 STATS_OFFSET32(stat_IfHCInOctets_hi),
7328 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
7329 STATS_OFFSET32(stat_IfHCOutOctets_hi),
7330 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
7331 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
7332 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
7333 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
7334 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
7335 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
7336 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
7337 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007338 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
7339 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
7340 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
7341 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
7342 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
7343 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
7344 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
7345 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
7346 STATS_OFFSET32(stat_EtherStatsCollisions),
7347 STATS_OFFSET32(stat_EtherStatsFragments),
7348 STATS_OFFSET32(stat_EtherStatsJabbers),
7349 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
7350 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
7351 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
7352 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
7353 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
7354 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
7355 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
7356 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
7357 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
7358 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
7359 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
7360 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
7361 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
7362 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
7363 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
7364 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
7365 STATS_OFFSET32(stat_XonPauseFramesReceived),
7366 STATS_OFFSET32(stat_XoffPauseFramesReceived),
7367 STATS_OFFSET32(stat_OutXonSent),
7368 STATS_OFFSET32(stat_OutXoffSent),
7369 STATS_OFFSET32(stat_MacControlFramesReceived),
7370 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
Michael Chan790dab22009-08-21 16:20:47 +00007371 STATS_OFFSET32(stat_IfInFTQDiscards),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007372 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07007373 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07007374};
7375
7376/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
7377 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007378 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007379static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007380 8,0,8,8,8,8,8,8,8,8,
7381 4,0,4,4,4,4,4,4,4,4,
7382 4,4,4,4,4,4,4,4,4,4,
7383 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007384 4,4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07007385};
7386
Michael Chan5b0c76a2005-11-04 08:45:49 -08007387static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
7388 8,0,8,8,8,8,8,8,8,8,
7389 4,4,4,4,4,4,4,4,4,4,
7390 4,4,4,4,4,4,4,4,4,4,
7391 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007392 4,4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08007393};
7394
Michael Chanb6016b72005-05-26 13:03:09 -07007395#define BNX2_NUM_TESTS 6
7396
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007397static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007398 char string[ETH_GSTRING_LEN];
7399} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
7400 { "register_test (offline)" },
7401 { "memory_test (offline)" },
7402 { "loopback_test (offline)" },
7403 { "nvram_test (online)" },
7404 { "interrupt_test (online)" },
7405 { "link_test (online)" },
7406};
7407
7408static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007409bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07007410{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007411 switch (sset) {
7412 case ETH_SS_TEST:
7413 return BNX2_NUM_TESTS;
7414 case ETH_SS_STATS:
7415 return BNX2_NUM_STATS;
7416 default:
7417 return -EOPNOTSUPP;
7418 }
Michael Chanb6016b72005-05-26 13:03:09 -07007419}
7420
7421static void
7422bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
7423{
Michael Chan972ec0d2006-01-23 16:12:43 -08007424 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007425
Michael Chan9f52b562008-10-09 12:21:46 -07007426 bnx2_set_power_state(bp, PCI_D0);
7427
Michael Chanb6016b72005-05-26 13:03:09 -07007428 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
7429 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08007430 int i;
7431
Michael Chan212f9932010-04-27 11:28:10 +00007432 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007433 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
7434 bnx2_free_skbs(bp);
7435
7436 if (bnx2_test_registers(bp) != 0) {
7437 buf[0] = 1;
7438 etest->flags |= ETH_TEST_FL_FAILED;
7439 }
7440 if (bnx2_test_memory(bp) != 0) {
7441 buf[1] = 1;
7442 etest->flags |= ETH_TEST_FL_FAILED;
7443 }
Michael Chanbc5a0692006-01-23 16:13:22 -08007444 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07007445 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07007446
Michael Chan9f52b562008-10-09 12:21:46 -07007447 if (!netif_running(bp->dev))
7448 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007449 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07007450 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00007451 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007452 }
7453
7454 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08007455 for (i = 0; i < 7; i++) {
7456 if (bp->link_up)
7457 break;
7458 msleep_interruptible(1000);
7459 }
Michael Chanb6016b72005-05-26 13:03:09 -07007460 }
7461
7462 if (bnx2_test_nvram(bp) != 0) {
7463 buf[3] = 1;
7464 etest->flags |= ETH_TEST_FL_FAILED;
7465 }
7466 if (bnx2_test_intr(bp) != 0) {
7467 buf[4] = 1;
7468 etest->flags |= ETH_TEST_FL_FAILED;
7469 }
7470
7471 if (bnx2_test_link(bp) != 0) {
7472 buf[5] = 1;
7473 etest->flags |= ETH_TEST_FL_FAILED;
7474
7475 }
Michael Chan9f52b562008-10-09 12:21:46 -07007476 if (!netif_running(bp->dev))
7477 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07007478}
7479
7480static void
7481bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
7482{
7483 switch (stringset) {
7484 case ETH_SS_STATS:
7485 memcpy(buf, bnx2_stats_str_arr,
7486 sizeof(bnx2_stats_str_arr));
7487 break;
7488 case ETH_SS_TEST:
7489 memcpy(buf, bnx2_tests_str_arr,
7490 sizeof(bnx2_tests_str_arr));
7491 break;
7492 }
7493}
7494
Michael Chanb6016b72005-05-26 13:03:09 -07007495static void
7496bnx2_get_ethtool_stats(struct net_device *dev,
7497 struct ethtool_stats *stats, u64 *buf)
7498{
Michael Chan972ec0d2006-01-23 16:12:43 -08007499 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007500 int i;
7501 u32 *hw_stats = (u32 *) bp->stats_blk;
Michael Chan354fcd72010-01-17 07:30:44 +00007502 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007503 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007504
7505 if (hw_stats == NULL) {
7506 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
7507 return;
7508 }
7509
Michael Chan5b0c76a2005-11-04 08:45:49 -08007510 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
7511 (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
7512 (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
7513 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07007514 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007515 else
7516 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07007517
7518 for (i = 0; i < BNX2_NUM_STATS; i++) {
Michael Chan354fcd72010-01-17 07:30:44 +00007519 unsigned long offset;
7520
Michael Chanb6016b72005-05-26 13:03:09 -07007521 if (stats_len_arr[i] == 0) {
7522 /* skip this counter */
7523 buf[i] = 0;
7524 continue;
7525 }
Michael Chan354fcd72010-01-17 07:30:44 +00007526
7527 offset = bnx2_stats_offset_arr[i];
Michael Chanb6016b72005-05-26 13:03:09 -07007528 if (stats_len_arr[i] == 4) {
7529 /* 4-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007530 buf[i] = (u64) *(hw_stats + offset) +
7531 *(temp_stats + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07007532 continue;
7533 }
7534 /* 8-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007535 buf[i] = (((u64) *(hw_stats + offset)) << 32) +
7536 *(hw_stats + offset + 1) +
7537 (((u64) *(temp_stats + offset)) << 32) +
7538 *(temp_stats + offset + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007539 }
7540}
7541
7542static int
7543bnx2_phys_id(struct net_device *dev, u32 data)
7544{
Michael Chan972ec0d2006-01-23 16:12:43 -08007545 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007546 int i;
7547 u32 save;
7548
Michael Chan9f52b562008-10-09 12:21:46 -07007549 bnx2_set_power_state(bp, PCI_D0);
7550
Michael Chanb6016b72005-05-26 13:03:09 -07007551 if (data == 0)
7552 data = 2;
7553
7554 save = REG_RD(bp, BNX2_MISC_CFG);
7555 REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
7556
7557 for (i = 0; i < (data * 2); i++) {
7558 if ((i % 2) == 0) {
7559 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
7560 }
7561 else {
7562 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
7563 BNX2_EMAC_LED_1000MB_OVERRIDE |
7564 BNX2_EMAC_LED_100MB_OVERRIDE |
7565 BNX2_EMAC_LED_10MB_OVERRIDE |
7566 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
7567 BNX2_EMAC_LED_TRAFFIC);
7568 }
7569 msleep_interruptible(500);
7570 if (signal_pending(current))
7571 break;
7572 }
7573 REG_WR(bp, BNX2_EMAC_LED, 0);
7574 REG_WR(bp, BNX2_MISC_CFG, save);
Michael Chan9f52b562008-10-09 12:21:46 -07007575
7576 if (!netif_running(dev))
7577 bnx2_set_power_state(bp, PCI_D3hot);
7578
Michael Chanb6016b72005-05-26 13:03:09 -07007579 return 0;
7580}
7581
Michael Chan4666f872007-05-03 13:22:28 -07007582static int
7583bnx2_set_tx_csum(struct net_device *dev, u32 data)
7584{
7585 struct bnx2 *bp = netdev_priv(dev);
7586
7587 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Eric Dumazet807540b2010-09-23 05:40:09 +00007588 return ethtool_op_set_tx_ipv6_csum(dev, data);
Michael Chan4666f872007-05-03 13:22:28 -07007589 else
Eric Dumazet807540b2010-09-23 05:40:09 +00007590 return ethtool_op_set_tx_csum(dev, data);
Michael Chan4666f872007-05-03 13:22:28 -07007591}
7592
Michael Chanfdc85412010-07-03 20:42:16 +00007593static int
7594bnx2_set_flags(struct net_device *dev, u32 data)
7595{
7596 return ethtool_op_set_flags(dev, data, ETH_FLAG_RXHASH);
7597}
7598
Jeff Garzik7282d492006-09-13 14:30:00 -04007599static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07007600 .get_settings = bnx2_get_settings,
7601 .set_settings = bnx2_set_settings,
7602 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08007603 .get_regs_len = bnx2_get_regs_len,
7604 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07007605 .get_wol = bnx2_get_wol,
7606 .set_wol = bnx2_set_wol,
7607 .nway_reset = bnx2_nway_reset,
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007608 .get_link = bnx2_get_link,
Michael Chanb6016b72005-05-26 13:03:09 -07007609 .get_eeprom_len = bnx2_get_eeprom_len,
7610 .get_eeprom = bnx2_get_eeprom,
7611 .set_eeprom = bnx2_set_eeprom,
7612 .get_coalesce = bnx2_get_coalesce,
7613 .set_coalesce = bnx2_set_coalesce,
7614 .get_ringparam = bnx2_get_ringparam,
7615 .set_ringparam = bnx2_set_ringparam,
7616 .get_pauseparam = bnx2_get_pauseparam,
7617 .set_pauseparam = bnx2_set_pauseparam,
7618 .get_rx_csum = bnx2_get_rx_csum,
7619 .set_rx_csum = bnx2_set_rx_csum,
Michael Chan4666f872007-05-03 13:22:28 -07007620 .set_tx_csum = bnx2_set_tx_csum,
Michael Chanb6016b72005-05-26 13:03:09 -07007621 .set_sg = ethtool_op_set_sg,
Michael Chanb11d6212006-06-29 12:31:21 -07007622 .set_tso = bnx2_set_tso,
Michael Chanb6016b72005-05-26 13:03:09 -07007623 .self_test = bnx2_self_test,
7624 .get_strings = bnx2_get_strings,
7625 .phys_id = bnx2_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07007626 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007627 .get_sset_count = bnx2_get_sset_count,
Michael Chanfdc85412010-07-03 20:42:16 +00007628 .set_flags = bnx2_set_flags,
7629 .get_flags = ethtool_op_get_flags,
Michael Chanb6016b72005-05-26 13:03:09 -07007630};
7631
7632/* Called with rtnl_lock */
7633static int
7634bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7635{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007636 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08007637 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007638 int err;
7639
7640 switch(cmd) {
7641 case SIOCGMIIPHY:
7642 data->phy_id = bp->phy_addr;
7643
7644 /* fallthru */
7645 case SIOCGMIIREG: {
7646 u32 mii_regval;
7647
Michael Chan583c28e2008-01-21 19:51:35 -08007648 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007649 return -EOPNOTSUPP;
7650
Michael Chandad3e452007-05-03 13:18:03 -07007651 if (!netif_running(dev))
7652 return -EAGAIN;
7653
Michael Chanc770a652005-08-25 15:38:39 -07007654 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007655 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07007656 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007657
7658 data->val_out = mii_regval;
7659
7660 return err;
7661 }
7662
7663 case SIOCSMIIREG:
Michael Chan583c28e2008-01-21 19:51:35 -08007664 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007665 return -EOPNOTSUPP;
7666
Michael Chandad3e452007-05-03 13:18:03 -07007667 if (!netif_running(dev))
7668 return -EAGAIN;
7669
Michael Chanc770a652005-08-25 15:38:39 -07007670 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007671 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07007672 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007673
7674 return err;
7675
7676 default:
7677 /* do nothing */
7678 break;
7679 }
7680 return -EOPNOTSUPP;
7681}
7682
7683/* Called with rtnl_lock */
7684static int
7685bnx2_change_mac_addr(struct net_device *dev, void *p)
7686{
7687 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08007688 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007689
Michael Chan73eef4c2005-08-25 15:39:15 -07007690 if (!is_valid_ether_addr(addr->sa_data))
7691 return -EINVAL;
7692
Michael Chanb6016b72005-05-26 13:03:09 -07007693 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7694 if (netif_running(dev))
Benjamin Li5fcaed02008-07-14 22:39:52 -07007695 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07007696
7697 return 0;
7698}
7699
7700/* Called with rtnl_lock */
7701static int
7702bnx2_change_mtu(struct net_device *dev, int new_mtu)
7703{
Michael Chan972ec0d2006-01-23 16:12:43 -08007704 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007705
7706 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
7707 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
7708 return -EINVAL;
7709
7710 dev->mtu = new_mtu;
Eric Dumazet807540b2010-09-23 05:40:09 +00007711 return bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size);
Michael Chanb6016b72005-05-26 13:03:09 -07007712}
7713
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00007714#ifdef CONFIG_NET_POLL_CONTROLLER
Michael Chanb6016b72005-05-26 13:03:09 -07007715static void
7716poll_bnx2(struct net_device *dev)
7717{
Michael Chan972ec0d2006-01-23 16:12:43 -08007718 struct bnx2 *bp = netdev_priv(dev);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007719 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07007720
Neil Hormanb2af2c12008-11-12 16:23:44 -08007721 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan1bf1e342010-03-23 13:13:12 +00007722 struct bnx2_irq *irq = &bp->irq_tbl[i];
7723
7724 disable_irq(irq->vector);
7725 irq->handler(irq->vector, &bp->bnx2_napi[i]);
7726 enable_irq(irq->vector);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007727 }
Michael Chanb6016b72005-05-26 13:03:09 -07007728}
7729#endif
7730
Michael Chan253c8b72007-01-08 19:56:01 -08007731static void __devinit
7732bnx2_get_5709_media(struct bnx2 *bp)
7733{
7734 u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
7735 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7736 u32 strap;
7737
7738 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7739 return;
7740 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
Michael Chan583c28e2008-01-21 19:51:35 -08007741 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007742 return;
7743 }
7744
7745 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7746 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7747 else
7748 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7749
7750 if (PCI_FUNC(bp->pdev->devfn) == 0) {
7751 switch (strap) {
7752 case 0x4:
7753 case 0x5:
7754 case 0x6:
Michael Chan583c28e2008-01-21 19:51:35 -08007755 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007756 return;
7757 }
7758 } else {
7759 switch (strap) {
7760 case 0x1:
7761 case 0x2:
7762 case 0x4:
Michael Chan583c28e2008-01-21 19:51:35 -08007763 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007764 return;
7765 }
7766 }
7767}
7768
Michael Chan883e5152007-05-03 13:25:11 -07007769static void __devinit
7770bnx2_get_pci_speed(struct bnx2 *bp)
7771{
7772 u32 reg;
7773
7774 reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
7775 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7776 u32 clkreg;
7777
David S. Millerf86e82f2008-01-21 17:15:40 -08007778 bp->flags |= BNX2_FLAG_PCIX;
Michael Chan883e5152007-05-03 13:25:11 -07007779
7780 clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
7781
7782 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7783 switch (clkreg) {
7784 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7785 bp->bus_speed_mhz = 133;
7786 break;
7787
7788 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7789 bp->bus_speed_mhz = 100;
7790 break;
7791
7792 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7793 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7794 bp->bus_speed_mhz = 66;
7795 break;
7796
7797 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7798 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7799 bp->bus_speed_mhz = 50;
7800 break;
7801
7802 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7803 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7804 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7805 bp->bus_speed_mhz = 33;
7806 break;
7807 }
7808 }
7809 else {
7810 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
7811 bp->bus_speed_mhz = 66;
7812 else
7813 bp->bus_speed_mhz = 33;
7814 }
7815
7816 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
David S. Millerf86e82f2008-01-21 17:15:40 -08007817 bp->flags |= BNX2_FLAG_PCI_32BIT;
Michael Chan883e5152007-05-03 13:25:11 -07007818
7819}
7820
Michael Chan76d99062009-12-03 09:46:34 +00007821static void __devinit
7822bnx2_read_vpd_fw_ver(struct bnx2 *bp)
7823{
Matt Carlsondf25bc32010-02-26 14:04:44 +00007824 int rc, i, j;
Michael Chan76d99062009-12-03 09:46:34 +00007825 u8 *data;
Matt Carlsondf25bc32010-02-26 14:04:44 +00007826 unsigned int block_end, rosize, len;
Michael Chan76d99062009-12-03 09:46:34 +00007827
Michael Chan012093f2009-12-03 15:58:00 -08007828#define BNX2_VPD_NVRAM_OFFSET 0x300
7829#define BNX2_VPD_LEN 128
Michael Chan76d99062009-12-03 09:46:34 +00007830#define BNX2_MAX_VER_SLEN 30
7831
7832 data = kmalloc(256, GFP_KERNEL);
7833 if (!data)
7834 return;
7835
Michael Chan012093f2009-12-03 15:58:00 -08007836 rc = bnx2_nvram_read(bp, BNX2_VPD_NVRAM_OFFSET, data + BNX2_VPD_LEN,
7837 BNX2_VPD_LEN);
Michael Chan76d99062009-12-03 09:46:34 +00007838 if (rc)
7839 goto vpd_done;
7840
Michael Chan012093f2009-12-03 15:58:00 -08007841 for (i = 0; i < BNX2_VPD_LEN; i += 4) {
7842 data[i] = data[i + BNX2_VPD_LEN + 3];
7843 data[i + 1] = data[i + BNX2_VPD_LEN + 2];
7844 data[i + 2] = data[i + BNX2_VPD_LEN + 1];
7845 data[i + 3] = data[i + BNX2_VPD_LEN];
Michael Chan76d99062009-12-03 09:46:34 +00007846 }
7847
Matt Carlsondf25bc32010-02-26 14:04:44 +00007848 i = pci_vpd_find_tag(data, 0, BNX2_VPD_LEN, PCI_VPD_LRDT_RO_DATA);
7849 if (i < 0)
Michael Chan76d99062009-12-03 09:46:34 +00007850 goto vpd_done;
Matt Carlsondf25bc32010-02-26 14:04:44 +00007851
7852 rosize = pci_vpd_lrdt_size(&data[i]);
7853 i += PCI_VPD_LRDT_TAG_SIZE;
7854 block_end = i + rosize;
7855
7856 if (block_end > BNX2_VPD_LEN)
7857 goto vpd_done;
7858
7859 j = pci_vpd_find_info_keyword(data, i, rosize,
7860 PCI_VPD_RO_KEYWORD_MFR_ID);
7861 if (j < 0)
7862 goto vpd_done;
7863
7864 len = pci_vpd_info_field_size(&data[j]);
7865
7866 j += PCI_VPD_INFO_FLD_HDR_SIZE;
7867 if (j + len > block_end || len != 4 ||
7868 memcmp(&data[j], "1028", 4))
7869 goto vpd_done;
7870
7871 j = pci_vpd_find_info_keyword(data, i, rosize,
7872 PCI_VPD_RO_KEYWORD_VENDOR0);
7873 if (j < 0)
7874 goto vpd_done;
7875
7876 len = pci_vpd_info_field_size(&data[j]);
7877
7878 j += PCI_VPD_INFO_FLD_HDR_SIZE;
7879 if (j + len > block_end || len > BNX2_MAX_VER_SLEN)
7880 goto vpd_done;
7881
7882 memcpy(bp->fw_version, &data[j], len);
7883 bp->fw_version[len] = ' ';
Michael Chan76d99062009-12-03 09:46:34 +00007884
7885vpd_done:
7886 kfree(data);
7887}
7888
Michael Chanb6016b72005-05-26 13:03:09 -07007889static int __devinit
7890bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
7891{
7892 struct bnx2 *bp;
7893 unsigned long mem_len;
Michael Chan58fc2ea2007-07-07 22:52:02 -07007894 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07007895 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07007896 u64 dma_mask, persist_dma_mask;
John Feeneycd709aa2010-08-22 17:45:53 +00007897 int err;
Michael Chanb6016b72005-05-26 13:03:09 -07007898
Michael Chanb6016b72005-05-26 13:03:09 -07007899 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007900 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007901
7902 bp->flags = 0;
7903 bp->phy_flags = 0;
7904
Michael Chan354fcd72010-01-17 07:30:44 +00007905 bp->temp_stats_blk =
7906 kzalloc(sizeof(struct statistics_block), GFP_KERNEL);
7907
7908 if (bp->temp_stats_blk == NULL) {
7909 rc = -ENOMEM;
7910 goto err_out;
7911 }
7912
Michael Chanb6016b72005-05-26 13:03:09 -07007913 /* enable device (incl. PCI PM wakeup), and bus-mastering */
7914 rc = pci_enable_device(pdev);
7915 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007916 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007917 goto err_out;
7918 }
7919
7920 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007921 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007922 "Cannot find PCI device base address, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007923 rc = -ENODEV;
7924 goto err_out_disable;
7925 }
7926
7927 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
7928 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007929 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007930 goto err_out_disable;
7931 }
7932
John Feeneycd709aa2010-08-22 17:45:53 +00007933 /* AER (Advanced Error Reporting) hooks */
7934 err = pci_enable_pcie_error_reporting(pdev);
7935 if (err) {
7936 dev_err(&pdev->dev, "pci_enable_pcie_error_reporting failed "
7937 "0x%x\n", err);
7938 /* non-fatal, continue */
7939 }
7940
Michael Chanb6016b72005-05-26 13:03:09 -07007941 pci_set_master(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007942 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007943
7944 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
7945 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007946 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007947 "Cannot find power management capability, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007948 rc = -EIO;
7949 goto err_out_release;
7950 }
7951
Michael Chanb6016b72005-05-26 13:03:09 -07007952 bp->dev = dev;
7953 bp->pdev = pdev;
7954
7955 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07007956 spin_lock_init(&bp->indirect_lock);
Michael Chanc5a88952009-08-14 15:49:45 +00007957#ifdef BCM_CNIC
7958 mutex_init(&bp->cnic_lock);
7959#endif
David Howellsc4028952006-11-22 14:57:56 +00007960 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07007961
7962 dev->base_addr = dev->mem_start = pci_resource_start(pdev, 0);
Michael Chan4edd4732009-06-08 18:14:42 -07007963 mem_len = MB_GET_CID_ADDR(TX_TSS_CID + TX_MAX_TSS_RINGS + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007964 dev->mem_end = dev->mem_start + mem_len;
7965 dev->irq = pdev->irq;
7966
7967 bp->regview = ioremap_nocache(dev->base_addr, mem_len);
7968
7969 if (!bp->regview) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007970 dev_err(&pdev->dev, "Cannot map register space, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007971 rc = -ENOMEM;
7972 goto err_out_release;
7973 }
7974
7975 /* Configure byte swap and enable write to the reg_window registers.
7976 * Rely on CPU to do target byte swapping on big endian systems
7977 * The chip's target access swapping will not swap all accesses
7978 */
7979 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG,
7980 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
7981 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
7982
Pavel Machek829ca9a2005-09-03 15:56:56 -07007983 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07007984
7985 bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
7986
Michael Chan883e5152007-05-03 13:25:11 -07007987 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
7988 if (pci_find_capability(pdev, PCI_CAP_ID_EXP) == 0) {
7989 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007990 "Cannot find PCIE capability, aborting\n");
Michael Chan883e5152007-05-03 13:25:11 -07007991 rc = -EIO;
7992 goto err_out_unmap;
7993 }
David S. Millerf86e82f2008-01-21 17:15:40 -08007994 bp->flags |= BNX2_FLAG_PCIE;
Michael Chan2dd201d2008-01-21 17:06:09 -08007995 if (CHIP_REV(bp) == CHIP_REV_Ax)
David S. Millerf86e82f2008-01-21 17:15:40 -08007996 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
Michael Chan883e5152007-05-03 13:25:11 -07007997 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08007998 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
7999 if (bp->pcix_cap == 0) {
8000 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008001 "Cannot find PCIX capability, aborting\n");
Michael Chan59b47d82006-11-19 14:10:45 -08008002 rc = -EIO;
8003 goto err_out_unmap;
8004 }
Michael Chan61d9e3f2009-08-21 16:20:46 +00008005 bp->flags |= BNX2_FLAG_BROKEN_STATS;
Michael Chan59b47d82006-11-19 14:10:45 -08008006 }
8007
Michael Chanb4b36042007-12-20 19:59:30 -08008008 if (CHIP_NUM(bp) == CHIP_NUM_5709 && CHIP_REV(bp) != CHIP_REV_Ax) {
8009 if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
David S. Millerf86e82f2008-01-21 17:15:40 -08008010 bp->flags |= BNX2_FLAG_MSIX_CAP;
Michael Chanb4b36042007-12-20 19:59:30 -08008011 }
8012
Michael Chan8e6a72c2007-05-03 13:24:48 -07008013 if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
8014 if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
David S. Millerf86e82f2008-01-21 17:15:40 -08008015 bp->flags |= BNX2_FLAG_MSI_CAP;
Michael Chan8e6a72c2007-05-03 13:24:48 -07008016 }
8017
Michael Chan40453c82007-05-03 13:19:18 -07008018 /* 5708 cannot support DMA addresses > 40-bit. */
8019 if (CHIP_NUM(bp) == CHIP_NUM_5708)
Yang Hongyang50cf1562009-04-06 19:01:14 -07008020 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan40453c82007-05-03 13:19:18 -07008021 else
Yang Hongyang6a355282009-04-06 19:01:13 -07008022 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan40453c82007-05-03 13:19:18 -07008023
8024 /* Configure DMA attributes. */
8025 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
8026 dev->features |= NETIF_F_HIGHDMA;
8027 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
8028 if (rc) {
8029 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008030 "pci_set_consistent_dma_mask failed, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07008031 goto err_out_unmap;
8032 }
Yang Hongyang284901a2009-04-06 19:01:15 -07008033 } else if ((rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008034 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07008035 goto err_out_unmap;
8036 }
8037
David S. Millerf86e82f2008-01-21 17:15:40 -08008038 if (!(bp->flags & BNX2_FLAG_PCIE))
Michael Chan883e5152007-05-03 13:25:11 -07008039 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008040
8041 /* 5706A0 may falsely detect SERR and PERR. */
8042 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
8043 reg = REG_RD(bp, PCI_COMMAND);
8044 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
8045 REG_WR(bp, PCI_COMMAND, reg);
8046 }
8047 else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08008048 !(bp->flags & BNX2_FLAG_PCIX)) {
Michael Chanb6016b72005-05-26 13:03:09 -07008049
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008050 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008051 "5706 A1 can only be used in a PCIX bus, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008052 goto err_out_unmap;
8053 }
8054
8055 bnx2_init_nvram(bp);
8056
Michael Chan2726d6e2008-01-29 21:35:05 -08008057 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
Michael Chane3648b32005-11-04 08:51:21 -08008058
8059 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08008060 BNX2_SHM_HDR_SIGNATURE_SIG) {
8061 u32 off = PCI_FUNC(pdev->devfn) << 2;
8062
Michael Chan2726d6e2008-01-29 21:35:05 -08008063 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
Michael Chan24cb2302007-01-25 15:49:56 -08008064 } else
Michael Chane3648b32005-11-04 08:51:21 -08008065 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
8066
Michael Chanb6016b72005-05-26 13:03:09 -07008067 /* Get the permanent MAC address. First we need to make sure the
8068 * firmware is actually running.
8069 */
Michael Chan2726d6e2008-01-29 21:35:05 -08008070 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07008071
8072 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
8073 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008074 dev_err(&pdev->dev, "Firmware not running, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008075 rc = -ENODEV;
8076 goto err_out_unmap;
8077 }
8078
Michael Chan76d99062009-12-03 09:46:34 +00008079 bnx2_read_vpd_fw_ver(bp);
8080
8081 j = strlen(bp->fw_version);
Michael Chan2726d6e2008-01-29 21:35:05 -08008082 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
Michael Chan76d99062009-12-03 09:46:34 +00008083 for (i = 0; i < 3 && j < 24; i++) {
Michael Chan58fc2ea2007-07-07 22:52:02 -07008084 u8 num, k, skip0;
8085
Michael Chan76d99062009-12-03 09:46:34 +00008086 if (i == 0) {
8087 bp->fw_version[j++] = 'b';
8088 bp->fw_version[j++] = 'c';
8089 bp->fw_version[j++] = ' ';
8090 }
Michael Chan58fc2ea2007-07-07 22:52:02 -07008091 num = (u8) (reg >> (24 - (i * 8)));
8092 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
8093 if (num >= k || !skip0 || k == 1) {
8094 bp->fw_version[j++] = (num / k) + '0';
8095 skip0 = 0;
8096 }
8097 }
8098 if (i != 2)
8099 bp->fw_version[j++] = '.';
8100 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008101 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
Michael Chan846f5c62007-10-10 16:16:51 -07008102 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
8103 bp->wol = 1;
8104
8105 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008106 bp->flags |= BNX2_FLAG_ASF_ENABLE;
Michael Chanc2d3db82007-07-16 18:26:43 -07008107
8108 for (i = 0; i < 30; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008109 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chanc2d3db82007-07-16 18:26:43 -07008110 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
8111 break;
8112 msleep(10);
8113 }
8114 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008115 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008116 reg &= BNX2_CONDITION_MFW_RUN_MASK;
8117 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
8118 reg != BNX2_CONDITION_MFW_RUN_NONE) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008119 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008120
Michael Chan76d99062009-12-03 09:46:34 +00008121 if (j < 32)
8122 bp->fw_version[j++] = ' ';
8123 for (i = 0; i < 3 && j < 28; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008124 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008125 reg = swab32(reg);
8126 memcpy(&bp->fw_version[j], &reg, 4);
8127 j += 4;
8128 }
8129 }
Michael Chanb6016b72005-05-26 13:03:09 -07008130
Michael Chan2726d6e2008-01-29 21:35:05 -08008131 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07008132 bp->mac_addr[0] = (u8) (reg >> 8);
8133 bp->mac_addr[1] = (u8) reg;
8134
Michael Chan2726d6e2008-01-29 21:35:05 -08008135 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07008136 bp->mac_addr[2] = (u8) (reg >> 24);
8137 bp->mac_addr[3] = (u8) (reg >> 16);
8138 bp->mac_addr[4] = (u8) (reg >> 8);
8139 bp->mac_addr[5] = (u8) reg;
8140
8141 bp->tx_ring_size = MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07008142 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07008143
8144 bp->rx_csum = 1;
8145
Michael Chancf7474a2009-08-21 16:20:48 +00008146 bp->tx_quick_cons_trip_int = 2;
Michael Chanb6016b72005-05-26 13:03:09 -07008147 bp->tx_quick_cons_trip = 20;
Michael Chancf7474a2009-08-21 16:20:48 +00008148 bp->tx_ticks_int = 18;
Michael Chanb6016b72005-05-26 13:03:09 -07008149 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008150
Michael Chancf7474a2009-08-21 16:20:48 +00008151 bp->rx_quick_cons_trip_int = 2;
8152 bp->rx_quick_cons_trip = 12;
Michael Chanb6016b72005-05-26 13:03:09 -07008153 bp->rx_ticks_int = 18;
8154 bp->rx_ticks = 18;
8155
Michael Chan7ea69202007-07-16 18:27:10 -07008156 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07008157
Benjamin Liac392ab2008-09-18 16:40:49 -07008158 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07008159
Michael Chan5b0c76a2005-11-04 08:45:49 -08008160 bp->phy_addr = 1;
8161
Michael Chanb6016b72005-05-26 13:03:09 -07008162 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan253c8b72007-01-08 19:56:01 -08008163 if (CHIP_NUM(bp) == CHIP_NUM_5709)
8164 bnx2_get_5709_media(bp);
8165 else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
Michael Chan583c28e2008-01-21 19:51:35 -08008166 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chanbac0dff2006-11-19 14:15:05 -08008167
Michael Chan0d8a6572007-07-07 22:49:43 -07008168 bp->phy_port = PORT_TP;
Michael Chan583c28e2008-01-21 19:51:35 -08008169 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07008170 bp->phy_port = PORT_FIBRE;
Michael Chan2726d6e2008-01-29 21:35:05 -08008171 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan846f5c62007-10-10 16:16:51 -07008172 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008173 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008174 bp->wol = 0;
8175 }
Michael Chan38ea3682008-02-23 19:48:57 -08008176 if (CHIP_NUM(bp) == CHIP_NUM_5706) {
8177 /* Don't do parallel detect on this board because of
8178 * some board problems. The link will not go down
8179 * if we do parallel detect.
8180 */
8181 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
8182 pdev->subsystem_device == 0x310c)
8183 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
8184 } else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08008185 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008186 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
Michael Chan583c28e2008-01-21 19:51:35 -08008187 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008188 }
Michael Chan261dd5c2007-01-08 19:55:46 -08008189 } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
8190 CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan583c28e2008-01-21 19:51:35 -08008191 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
Michael Chanfb0c18b2007-12-10 17:18:23 -08008192 else if (CHIP_NUM(bp) == CHIP_NUM_5709 &&
8193 (CHIP_REV(bp) == CHIP_REV_Ax ||
8194 CHIP_REV(bp) == CHIP_REV_Bx))
Michael Chan583c28e2008-01-21 19:51:35 -08008195 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
Michael Chanb6016b72005-05-26 13:03:09 -07008196
Michael Chan7c62e832008-07-14 22:39:03 -07008197 bnx2_init_fw_cap(bp);
8198
Michael Chan16088272006-06-12 22:16:43 -07008199 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
8200 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
Michael Chan5ec6d7b2008-11-12 16:01:41 -08008201 (CHIP_ID(bp) == CHIP_ID_5708_B1) ||
8202 !(REG_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008203 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008204 bp->wol = 0;
8205 }
Michael Chandda1e392006-01-23 16:08:14 -08008206
Michael Chanb6016b72005-05-26 13:03:09 -07008207 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
8208 bp->tx_quick_cons_trip_int =
8209 bp->tx_quick_cons_trip;
8210 bp->tx_ticks_int = bp->tx_ticks;
8211 bp->rx_quick_cons_trip_int =
8212 bp->rx_quick_cons_trip;
8213 bp->rx_ticks_int = bp->rx_ticks;
8214 bp->comp_prod_trip_int = bp->comp_prod_trip;
8215 bp->com_ticks_int = bp->com_ticks;
8216 bp->cmd_ticks_int = bp->cmd_ticks;
8217 }
8218
Michael Chanf9317a42006-09-29 17:06:23 -07008219 /* Disable MSI on 5706 if AMD 8132 bridge is found.
8220 *
8221 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
8222 * with byte enables disabled on the unused 32-bit word. This is legal
8223 * but causes problems on the AMD 8132 which will eventually stop
8224 * responding after a while.
8225 *
8226 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11008227 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07008228 */
8229 if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
8230 struct pci_dev *amd_8132 = NULL;
8231
8232 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
8233 PCI_DEVICE_ID_AMD_8132_BRIDGE,
8234 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07008235
Auke Kok44c10132007-06-08 15:46:36 -07008236 if (amd_8132->revision >= 0x10 &&
8237 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07008238 disable_msi = 1;
8239 pci_dev_put(amd_8132);
8240 break;
8241 }
8242 }
8243 }
8244
Michael Chandeaf3912007-07-07 22:48:00 -07008245 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008246 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
8247
Michael Chancd339a02005-08-25 15:35:24 -07008248 init_timer(&bp->timer);
Benjamin Liac392ab2008-09-18 16:40:49 -07008249 bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
Michael Chancd339a02005-08-25 15:35:24 -07008250 bp->timer.data = (unsigned long) bp;
8251 bp->timer.function = bnx2_timer;
8252
Michael Chanb6016b72005-05-26 13:03:09 -07008253 return 0;
8254
8255err_out_unmap:
8256 if (bp->regview) {
8257 iounmap(bp->regview);
Michael Chan73eef4c2005-08-25 15:39:15 -07008258 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07008259 }
8260
8261err_out_release:
John Feeneycd709aa2010-08-22 17:45:53 +00008262 pci_disable_pcie_error_reporting(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008263 pci_release_regions(pdev);
8264
8265err_out_disable:
8266 pci_disable_device(pdev);
8267 pci_set_drvdata(pdev, NULL);
8268
8269err_out:
8270 return rc;
8271}
8272
Michael Chan883e5152007-05-03 13:25:11 -07008273static char * __devinit
8274bnx2_bus_string(struct bnx2 *bp, char *str)
8275{
8276 char *s = str;
8277
David S. Millerf86e82f2008-01-21 17:15:40 -08008278 if (bp->flags & BNX2_FLAG_PCIE) {
Michael Chan883e5152007-05-03 13:25:11 -07008279 s += sprintf(s, "PCI Express");
8280 } else {
8281 s += sprintf(s, "PCI");
David S. Millerf86e82f2008-01-21 17:15:40 -08008282 if (bp->flags & BNX2_FLAG_PCIX)
Michael Chan883e5152007-05-03 13:25:11 -07008283 s += sprintf(s, "-X");
David S. Millerf86e82f2008-01-21 17:15:40 -08008284 if (bp->flags & BNX2_FLAG_PCI_32BIT)
Michael Chan883e5152007-05-03 13:25:11 -07008285 s += sprintf(s, " 32-bit");
8286 else
8287 s += sprintf(s, " 64-bit");
8288 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
8289 }
8290 return str;
8291}
8292
Michael Chanf048fa92010-06-01 15:05:36 +00008293static void
8294bnx2_del_napi(struct bnx2 *bp)
8295{
8296 int i;
8297
8298 for (i = 0; i < bp->irq_nvecs; i++)
8299 netif_napi_del(&bp->bnx2_napi[i].napi);
8300}
8301
8302static void
Michael Chan35efa7c2007-12-20 19:56:37 -08008303bnx2_init_napi(struct bnx2 *bp)
8304{
Michael Chanb4b36042007-12-20 19:59:30 -08008305 int i;
Michael Chan35efa7c2007-12-20 19:56:37 -08008306
Benjamin Li4327ba42010-03-23 13:13:11 +00008307 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan35e90102008-06-19 16:37:42 -07008308 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
8309 int (*poll)(struct napi_struct *, int);
8310
8311 if (i == 0)
8312 poll = bnx2_poll;
8313 else
Michael Chanf0ea2e62008-06-19 16:41:57 -07008314 poll = bnx2_poll_msix;
Michael Chan35e90102008-06-19 16:37:42 -07008315
8316 netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
Michael Chanb4b36042007-12-20 19:59:30 -08008317 bnapi->bp = bp;
8318 }
Michael Chan35efa7c2007-12-20 19:56:37 -08008319}
8320
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008321static const struct net_device_ops bnx2_netdev_ops = {
8322 .ndo_open = bnx2_open,
8323 .ndo_start_xmit = bnx2_start_xmit,
8324 .ndo_stop = bnx2_close,
Eric Dumazet5d07bf22010-07-08 04:08:43 +00008325 .ndo_get_stats64 = bnx2_get_stats64,
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008326 .ndo_set_rx_mode = bnx2_set_rx_mode,
8327 .ndo_do_ioctl = bnx2_ioctl,
8328 .ndo_validate_addr = eth_validate_addr,
8329 .ndo_set_mac_address = bnx2_change_mac_addr,
8330 .ndo_change_mtu = bnx2_change_mtu,
8331 .ndo_tx_timeout = bnx2_tx_timeout,
8332#ifdef BCM_VLAN
8333 .ndo_vlan_rx_register = bnx2_vlan_rx_register,
8334#endif
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00008335#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008336 .ndo_poll_controller = poll_bnx2,
8337#endif
8338};
8339
Eric Dumazet72dccb02009-07-23 02:01:38 +00008340static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
8341{
8342#ifdef BCM_VLAN
8343 dev->vlan_features |= flags;
8344#endif
8345}
8346
Michael Chan35efa7c2007-12-20 19:56:37 -08008347static int __devinit
Michael Chanb6016b72005-05-26 13:03:09 -07008348bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8349{
8350 static int version_printed = 0;
8351 struct net_device *dev = NULL;
8352 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07008353 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07008354 char str[40];
Michael Chanb6016b72005-05-26 13:03:09 -07008355
8356 if (version_printed++ == 0)
Joe Perches3a9c6a42010-02-17 15:01:51 +00008357 pr_info("%s", version);
Michael Chanb6016b72005-05-26 13:03:09 -07008358
8359 /* dev zeroed in init_etherdev */
Benjamin Li706bf242008-07-18 17:55:11 -07008360 dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07008361
8362 if (!dev)
8363 return -ENOMEM;
8364
8365 rc = bnx2_init_board(pdev, dev);
8366 if (rc < 0) {
8367 free_netdev(dev);
8368 return rc;
8369 }
8370
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008371 dev->netdev_ops = &bnx2_netdev_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008372 dev->watchdog_timeo = TX_TIMEOUT;
Michael Chanb6016b72005-05-26 13:03:09 -07008373 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008374
Michael Chan972ec0d2006-01-23 16:12:43 -08008375 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008376
Michael Chan1b2f9222007-05-03 13:20:19 -07008377 pci_set_drvdata(pdev, dev);
8378
Michael Chan57579f72009-04-04 16:51:14 -07008379 rc = bnx2_request_firmware(bp);
8380 if (rc)
8381 goto error;
8382
Michael Chan1b2f9222007-05-03 13:20:19 -07008383 memcpy(dev->dev_addr, bp->mac_addr, 6);
8384 memcpy(dev->perm_addr, bp->mac_addr, 6);
Michael Chan1b2f9222007-05-03 13:20:19 -07008385
Michael Chanfdc85412010-07-03 20:42:16 +00008386 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO |
8387 NETIF_F_RXHASH;
Eric Dumazet72dccb02009-07-23 02:01:38 +00008388 vlan_features_add(dev, NETIF_F_IP_CSUM | NETIF_F_SG);
8389 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
Stephen Hemmingerd212f872007-06-27 00:47:37 -07008390 dev->features |= NETIF_F_IPV6_CSUM;
Eric Dumazet72dccb02009-07-23 02:01:38 +00008391 vlan_features_add(dev, NETIF_F_IPV6_CSUM);
8392 }
Michael Chan1b2f9222007-05-03 13:20:19 -07008393#ifdef BCM_VLAN
8394 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
8395#endif
8396 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Eric Dumazet72dccb02009-07-23 02:01:38 +00008397 vlan_features_add(dev, NETIF_F_TSO | NETIF_F_TSO_ECN);
8398 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
Michael Chan4666f872007-05-03 13:22:28 -07008399 dev->features |= NETIF_F_TSO6;
Eric Dumazet72dccb02009-07-23 02:01:38 +00008400 vlan_features_add(dev, NETIF_F_TSO6);
8401 }
Michael Chanb6016b72005-05-26 13:03:09 -07008402 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008403 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chan57579f72009-04-04 16:51:14 -07008404 goto error;
Michael Chanb6016b72005-05-26 13:03:09 -07008405 }
8406
Joe Perches3a9c6a42010-02-17 15:01:51 +00008407 netdev_info(dev, "%s (%c%d) %s found at mem %lx, IRQ %d, node addr %pM\n",
8408 board_info[ent->driver_data].name,
8409 ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
8410 ((CHIP_ID(bp) & 0x0ff0) >> 4),
8411 bnx2_bus_string(bp, str),
8412 dev->base_addr,
8413 bp->pdev->irq, dev->dev_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07008414
Michael Chanb6016b72005-05-26 13:03:09 -07008415 return 0;
Michael Chan57579f72009-04-04 16:51:14 -07008416
8417error:
8418 if (bp->mips_firmware)
8419 release_firmware(bp->mips_firmware);
8420 if (bp->rv2p_firmware)
8421 release_firmware(bp->rv2p_firmware);
8422
8423 if (bp->regview)
8424 iounmap(bp->regview);
8425 pci_release_regions(pdev);
8426 pci_disable_device(pdev);
8427 pci_set_drvdata(pdev, NULL);
8428 free_netdev(dev);
8429 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07008430}
8431
8432static void __devexit
8433bnx2_remove_one(struct pci_dev *pdev)
8434{
8435 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008436 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008437
Michael Chanafdc08b2005-08-25 15:34:29 -07008438 flush_scheduled_work();
8439
Michael Chanb6016b72005-05-26 13:03:09 -07008440 unregister_netdev(dev);
8441
Michael Chan57579f72009-04-04 16:51:14 -07008442 if (bp->mips_firmware)
8443 release_firmware(bp->mips_firmware);
8444 if (bp->rv2p_firmware)
8445 release_firmware(bp->rv2p_firmware);
8446
Michael Chanb6016b72005-05-26 13:03:09 -07008447 if (bp->regview)
8448 iounmap(bp->regview);
8449
Michael Chan354fcd72010-01-17 07:30:44 +00008450 kfree(bp->temp_stats_blk);
8451
Michael Chanb6016b72005-05-26 13:03:09 -07008452 free_netdev(dev);
John Feeneycd709aa2010-08-22 17:45:53 +00008453
8454 pci_disable_pcie_error_reporting(pdev);
8455
Michael Chanb6016b72005-05-26 13:03:09 -07008456 pci_release_regions(pdev);
8457 pci_disable_device(pdev);
8458 pci_set_drvdata(pdev, NULL);
8459}
8460
8461static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07008462bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07008463{
8464 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008465 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008466
Michael Chan6caebb02007-08-03 20:57:25 -07008467 /* PCI register 4 needs to be saved whether netif_running() or not.
8468 * MSI address and data need to be saved if using MSI and
8469 * netif_running().
8470 */
8471 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008472 if (!netif_running(dev))
8473 return 0;
8474
Michael Chan1d60290f2006-03-20 17:50:08 -08008475 flush_scheduled_work();
Michael Chan212f9932010-04-27 11:28:10 +00008476 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07008477 netif_device_detach(dev);
8478 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07008479 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008480 bnx2_free_skbs(bp);
Pavel Machek829ca9a2005-09-03 15:56:56 -07008481 bnx2_set_power_state(bp, pci_choose_state(pdev, state));
Michael Chanb6016b72005-05-26 13:03:09 -07008482 return 0;
8483}
8484
8485static int
8486bnx2_resume(struct pci_dev *pdev)
8487{
8488 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008489 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008490
Michael Chan6caebb02007-08-03 20:57:25 -07008491 pci_restore_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008492 if (!netif_running(dev))
8493 return 0;
8494
Pavel Machek829ca9a2005-09-03 15:56:56 -07008495 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07008496 netif_device_attach(dev);
Michael Chan9a120bc2008-05-16 22:17:45 -07008497 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00008498 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07008499 return 0;
8500}
8501
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008502/**
8503 * bnx2_io_error_detected - called when PCI error is detected
8504 * @pdev: Pointer to PCI device
8505 * @state: The current pci connection state
8506 *
8507 * This function is called after a PCI bus error affecting
8508 * this device has been detected.
8509 */
8510static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
8511 pci_channel_state_t state)
8512{
8513 struct net_device *dev = pci_get_drvdata(pdev);
8514 struct bnx2 *bp = netdev_priv(dev);
8515
8516 rtnl_lock();
8517 netif_device_detach(dev);
8518
Dean Nelson2ec3de22009-07-31 09:13:18 +00008519 if (state == pci_channel_io_perm_failure) {
8520 rtnl_unlock();
8521 return PCI_ERS_RESULT_DISCONNECT;
8522 }
8523
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008524 if (netif_running(dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00008525 bnx2_netif_stop(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008526 del_timer_sync(&bp->timer);
8527 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
8528 }
8529
8530 pci_disable_device(pdev);
8531 rtnl_unlock();
8532
8533 /* Request a slot slot reset. */
8534 return PCI_ERS_RESULT_NEED_RESET;
8535}
8536
8537/**
8538 * bnx2_io_slot_reset - called after the pci bus has been reset.
8539 * @pdev: Pointer to PCI device
8540 *
8541 * Restart the card from scratch, as if from a cold-boot.
8542 */
8543static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
8544{
8545 struct net_device *dev = pci_get_drvdata(pdev);
8546 struct bnx2 *bp = netdev_priv(dev);
John Feeneycd709aa2010-08-22 17:45:53 +00008547 pci_ers_result_t result;
8548 int err;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008549
8550 rtnl_lock();
8551 if (pci_enable_device(pdev)) {
8552 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008553 "Cannot re-enable PCI device after reset\n");
John Feeneycd709aa2010-08-22 17:45:53 +00008554 result = PCI_ERS_RESULT_DISCONNECT;
8555 } else {
8556 pci_set_master(pdev);
8557 pci_restore_state(pdev);
8558 pci_save_state(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008559
John Feeneycd709aa2010-08-22 17:45:53 +00008560 if (netif_running(dev)) {
8561 bnx2_set_power_state(bp, PCI_D0);
8562 bnx2_init_nic(bp, 1);
8563 }
8564 result = PCI_ERS_RESULT_RECOVERED;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008565 }
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008566 rtnl_unlock();
John Feeneycd709aa2010-08-22 17:45:53 +00008567
8568 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8569 if (err) {
8570 dev_err(&pdev->dev,
8571 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
8572 err); /* non-fatal, continue */
8573 }
8574
8575 return result;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008576}
8577
8578/**
8579 * bnx2_io_resume - called when traffic can start flowing again.
8580 * @pdev: Pointer to PCI device
8581 *
8582 * This callback is called when the error recovery driver tells us that
8583 * its OK to resume normal operation.
8584 */
8585static void bnx2_io_resume(struct pci_dev *pdev)
8586{
8587 struct net_device *dev = pci_get_drvdata(pdev);
8588 struct bnx2 *bp = netdev_priv(dev);
8589
8590 rtnl_lock();
8591 if (netif_running(dev))
Michael Chan212f9932010-04-27 11:28:10 +00008592 bnx2_netif_start(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008593
8594 netif_device_attach(dev);
8595 rtnl_unlock();
8596}
8597
8598static struct pci_error_handlers bnx2_err_handler = {
8599 .error_detected = bnx2_io_error_detected,
8600 .slot_reset = bnx2_io_slot_reset,
8601 .resume = bnx2_io_resume,
8602};
8603
Michael Chanb6016b72005-05-26 13:03:09 -07008604static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07008605 .name = DRV_MODULE_NAME,
8606 .id_table = bnx2_pci_tbl,
8607 .probe = bnx2_init_one,
8608 .remove = __devexit_p(bnx2_remove_one),
8609 .suspend = bnx2_suspend,
8610 .resume = bnx2_resume,
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008611 .err_handler = &bnx2_err_handler,
Michael Chanb6016b72005-05-26 13:03:09 -07008612};
8613
8614static int __init bnx2_init(void)
8615{
Jeff Garzik29917622006-08-19 17:48:59 -04008616 return pci_register_driver(&bnx2_pci_driver);
Michael Chanb6016b72005-05-26 13:03:09 -07008617}
8618
8619static void __exit bnx2_cleanup(void)
8620{
8621 pci_unregister_driver(&bnx2_pci_driver);
8622}
8623
8624module_init(bnx2_init);
8625module_exit(bnx2_cleanup);
8626
8627
8628