blob: 79be8799ea6ca6794b945eb2eb047c1e923c4a5c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040038#include <linux/module.h>
Zhao Yakui354ff962009-07-08 14:13:12 +080039#include "drm_crtc_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080040
Ben Widawskya35d9d32011-07-13 14:38:17 -070041static int i915_modeset __read_mostly = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080042module_param_named(modeset, i915_modeset, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070043MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Ben Widawskya35d9d32011-07-13 14:38:17 -070047unsigned int i915_fbpercrtc __always_unused = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080048module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Ben Widawskya35d9d32011-07-13 14:38:17 -070050int i915_panel_ignore_lid __read_mostly = 0;
Chris Wilsonfca87402011-02-17 13:44:48 +000051module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070052MODULE_PARM_DESC(panel_ignore_lid,
53 "Override lid status (0=autodetect [default], 1=lid open, "
54 "-1=lid closed)");
Chris Wilsonfca87402011-02-17 13:44:48 +000055
Ben Widawskya35d9d32011-07-13 14:38:17 -070056unsigned int i915_powersave __read_mostly = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000057module_param_named(powersave, i915_powersave, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070058MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
Jesse Barnes652c3932009-08-17 13:31:43 -070060
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080061int i915_semaphores __read_mostly = -1;
Chris Wilsona1656b92011-03-04 18:48:03 +000062module_param_named(semaphores, i915_semaphores, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070063MODULE_PARM_DESC(semaphores,
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080064 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
Chris Wilsona1656b92011-03-04 18:48:03 +000065
Keith Packardc0f372b32011-11-16 22:24:52 -080066int i915_enable_rc6 __read_mostly = -1;
Jesse Barnesf57f9c12012-04-11 09:39:02 -070067module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070068MODULE_PARM_DESC(i915_enable_rc6,
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -030069 "Enable power-saving render C-state 6. "
70 "Different stages can be selected via bitmask values "
71 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
72 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
73 "default: -1 (use per-chip default)");
Chris Wilsonac668082011-02-09 16:15:32 +000074
Keith Packard4415e632011-11-09 09:57:50 -080075int i915_enable_fbc __read_mostly = -1;
Jesse Barnesc1a9f042011-05-05 15:24:21 -070076module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070077MODULE_PARM_DESC(i915_enable_fbc,
78 "Enable frame buffer compression for power savings "
Keith Packardcd0de032011-09-19 21:34:19 -070079 "(default: -1 (use per-chip default))");
Jesse Barnesc1a9f042011-05-05 15:24:21 -070080
Ben Widawskya35d9d32011-07-13 14:38:17 -070081unsigned int i915_lvds_downclock __read_mostly = 0;
Jesse Barnes33814342010-01-14 20:48:02 +000082module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070083MODULE_PARM_DESC(lvds_downclock,
84 "Use panel (LVDS/eDP) downclocking for power savings "
85 "(default: false)");
Jesse Barnes33814342010-01-14 20:48:02 +000086
Takashi Iwai121d5272012-03-20 13:07:06 +010087int i915_lvds_channel_mode __read_mostly;
88module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
89MODULE_PARM_DESC(lvds_channel_mode,
90 "Specify LVDS channel mode "
91 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
92
Keith Packard4415e632011-11-09 09:57:50 -080093int i915_panel_use_ssc __read_mostly = -1;
Chris Wilsona7615032011-01-12 17:04:08 +000094module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070095MODULE_PARM_DESC(lvds_use_ssc,
96 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
Keith Packard72bbe582011-09-26 16:09:45 -070097 "(default: auto from VBT)");
Chris Wilsona7615032011-01-12 17:04:08 +000098
Ben Widawskya35d9d32011-07-13 14:38:17 -070099int i915_vbt_sdvo_panel_type __read_mostly = -1;
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000100module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700101MODULE_PARM_DESC(vbt_sdvo_panel_type,
Mathias Fröhlichc10e4082012-03-01 06:44:35 +0100102 "Override/Ignore selection of SDVO panel mode in the VBT "
103 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000104
Ben Widawskya35d9d32011-07-13 14:38:17 -0700105static bool i915_try_reset __read_mostly = true;
Chris Wilsond78cb502010-12-23 13:33:15 +0000106module_param_named(reset, i915_try_reset, bool, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700107MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
Chris Wilsond78cb502010-12-23 13:33:15 +0000108
Ben Widawskya35d9d32011-07-13 14:38:17 -0700109bool i915_enable_hangcheck __read_mostly = true;
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700110module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700111MODULE_PARM_DESC(enable_hangcheck,
112 "Periodically check GPU activity for detecting hangs. "
113 "WARNING: Disabling this can cause system wide hangs. "
114 "(default: true)");
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700115
Daniel Vetter650dc072012-04-02 10:08:35 +0200116int i915_enable_ppgtt __read_mostly = -1;
117module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
Daniel Vettere21af882012-02-09 20:53:27 +0100118MODULE_PARM_DESC(i915_enable_ppgtt,
119 "Enable PPGTT (default: true)");
120
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500121static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800122extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500123
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500124#define INTEL_VGA_DEVICE(id, info) { \
Daniel Vetter80a29012011-10-11 10:59:05 +0200125 .class = PCI_BASE_CLASS_DISPLAY << 16, \
Chris Wilson934f9922011-01-20 13:09:12 +0000126 .class_mask = 0xff0000, \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500127 .vendor = 0x8086, \
128 .device = id, \
129 .subvendor = PCI_ANY_ID, \
130 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500131 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500132
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200133static const struct intel_device_info intel_i830_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100134 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100135 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500136};
137
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200138static const struct intel_device_info intel_845g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100139 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100140 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500141};
142
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200143static const struct intel_device_info intel_i85x_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100144 .gen = 2, .is_i85x = 1, .is_mobile = 1,
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400145 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100146 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500147};
148
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200149static const struct intel_device_info intel_i865g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100150 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100151 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500152};
153
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200154static const struct intel_device_info intel_i915g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100155 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100156 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500157};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200158static const struct intel_device_info intel_i915gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100159 .gen = 3, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500160 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100161 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100162 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500163};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200164static const struct intel_device_info intel_i945g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100165 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100166 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500167};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200168static const struct intel_device_info intel_i945gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100169 .gen = 3, .is_i945gm = 1, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500170 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100171 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100172 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500173};
174
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200175static const struct intel_device_info intel_i965g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100176 .gen = 4, .is_broadwater = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100177 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100178 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500179};
180
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200181static const struct intel_device_info intel_i965gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100182 .gen = 4, .is_crestline = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000183 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100184 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100185 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500186};
187
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200188static const struct intel_device_info intel_g33_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100189 .gen = 3, .is_g33 = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100190 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100191 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500192};
193
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200194static const struct intel_device_info intel_g45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100195 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100196 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800197 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500198};
199
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200200static const struct intel_device_info intel_gm45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100201 .gen = 4, .is_g4x = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000202 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100203 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100204 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800205 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500206};
207
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200208static const struct intel_device_info intel_pineview_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100209 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100210 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100211 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500212};
213
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200214static const struct intel_device_info intel_ironlake_d_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100215 .gen = 5,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200216 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800217 .has_bsd_ring = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300218 .has_pch_split = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500219};
220
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200221static const struct intel_device_info intel_ironlake_m_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100222 .gen = 5, .is_mobile = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000223 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700224 .has_fbc = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800225 .has_bsd_ring = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300226 .has_pch_split = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500227};
228
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200229static const struct intel_device_info intel_sandybridge_d_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100230 .gen = 6,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100231 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100232 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100233 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200234 .has_llc = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300235 .has_pch_split = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200236 .has_force_wake = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800237};
238
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200239static const struct intel_device_info intel_sandybridge_m_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100240 .gen = 6, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100241 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800242 .has_fbc = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100243 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100244 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200245 .has_llc = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300246 .has_pch_split = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200247 .has_force_wake = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800248};
249
Jesse Barnesc76b6152011-04-28 14:32:07 -0700250static const struct intel_device_info intel_ivybridge_d_info = {
251 .is_ivybridge = 1, .gen = 7,
252 .need_gfx_hws = 1, .has_hotplug = 1,
253 .has_bsd_ring = 1,
254 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200255 .has_llc = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300256 .has_pch_split = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200257 .has_force_wake = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700258};
259
260static const struct intel_device_info intel_ivybridge_m_info = {
261 .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
262 .need_gfx_hws = 1, .has_hotplug = 1,
263 .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
264 .has_bsd_ring = 1,
265 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200266 .has_llc = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300267 .has_pch_split = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200268 .has_force_wake = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700269};
270
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700271static const struct intel_device_info intel_valleyview_m_info = {
272 .gen = 7, .is_mobile = 1,
273 .need_gfx_hws = 1, .has_hotplug = 1,
274 .has_fbc = 0,
275 .has_bsd_ring = 1,
276 .has_blt_ring = 1,
277 .is_valleyview = 1,
278};
279
280static const struct intel_device_info intel_valleyview_d_info = {
281 .gen = 7,
282 .need_gfx_hws = 1, .has_hotplug = 1,
283 .has_fbc = 0,
284 .has_bsd_ring = 1,
285 .has_blt_ring = 1,
286 .is_valleyview = 1,
287};
288
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300289static const struct intel_device_info intel_haswell_d_info = {
290 .is_haswell = 1, .gen = 7,
291 .need_gfx_hws = 1, .has_hotplug = 1,
292 .has_bsd_ring = 1,
293 .has_blt_ring = 1,
294 .has_llc = 1,
295 .has_pch_split = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200296 .has_force_wake = 1,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300297};
298
299static const struct intel_device_info intel_haswell_m_info = {
300 .is_haswell = 1, .gen = 7, .is_mobile = 1,
301 .need_gfx_hws = 1, .has_hotplug = 1,
302 .has_bsd_ring = 1,
303 .has_blt_ring = 1,
304 .has_llc = 1,
305 .has_pch_split = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200306 .has_force_wake = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500307};
308
Chris Wilson6103da02010-07-05 18:01:47 +0100309static const struct pci_device_id pciidlist[] = { /* aka */
310 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
311 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
312 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400313 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100314 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
315 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
316 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
317 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
318 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
319 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
320 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
321 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
322 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
323 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
324 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
325 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
326 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
327 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
328 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
329 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
330 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
331 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
332 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
333 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
334 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
335 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100336 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500337 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
338 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
339 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
340 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800341 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800342 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
343 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800344 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800345 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800346 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800347 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Jesse Barnesc76b6152011-04-28 14:32:07 -0700348 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
349 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
350 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
351 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
352 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
Eugeni Dodonovcc22a932012-03-29 20:55:48 -0300353 INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300354 INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
355 INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
356 INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
357 INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
358 INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
359 INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
360 INTEL_VGA_DEVICE(0x0c16, &intel_haswell_d_info), /* SDV */
Jesse Barnesff049b62012-06-20 10:53:13 -0700361 INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
362 INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
363 INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500364 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365};
366
Jesse Barnes79e53942008-11-07 14:24:08 -0800367#if defined(CONFIG_DRM_I915_KMS)
368MODULE_DEVICE_TABLE(pci, pciidlist);
369#endif
370
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800371#define INTEL_PCH_DEVICE_ID_MASK 0xff00
Jesse Barnes90711d52011-04-28 14:48:02 -0700372#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800373#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
Jesse Barnesc7925132011-04-07 12:33:56 -0700374#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300375#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800376
Akshay Joshi0206e352011-08-16 15:34:10 -0400377void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800378{
379 struct drm_i915_private *dev_priv = dev->dev_private;
380 struct pci_dev *pch;
381
382 /*
383 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
384 * make graphics device passthrough work easy for VMM, that only
385 * need to expose ISA bridge to let driver know the real hardware
386 * underneath. This is a requirement from virtualization team.
387 */
388 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
389 if (pch) {
390 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
391 int id;
392 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
393
Jesse Barnes90711d52011-04-28 14:48:02 -0700394 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
395 dev_priv->pch_type = PCH_IBX;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100396 dev_priv->num_pch_pll = 2;
Jesse Barnes90711d52011-04-28 14:48:02 -0700397 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
398 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800399 dev_priv->pch_type = PCH_CPT;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100400 dev_priv->num_pch_pll = 2;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800401 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Jesse Barnesc7925132011-04-07 12:33:56 -0700402 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
403 /* PantherPoint is CPT compatible */
404 dev_priv->pch_type = PCH_CPT;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100405 dev_priv->num_pch_pll = 2;
Jesse Barnesc7925132011-04-07 12:33:56 -0700406 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300407 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
408 dev_priv->pch_type = PCH_LPT;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100409 dev_priv->num_pch_pll = 0;
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300410 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800411 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100412 BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800413 }
414 pci_dev_put(pch);
415 }
416}
417
Ben Widawsky2911a352012-04-05 14:47:36 -0700418bool i915_semaphore_is_enabled(struct drm_device *dev)
419{
420 if (INTEL_INFO(dev)->gen < 6)
421 return 0;
422
423 if (i915_semaphores >= 0)
424 return i915_semaphores;
425
Daniel Vetter59de3292012-04-02 20:48:43 +0200426#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700427 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200428 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
429 return false;
430#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700431
432 return 1;
433}
434
Keith Packard8d715f02011-11-18 20:39:01 -0800435void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000436{
437 int count;
438
439 count = 0;
440 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
441 udelay(10);
442
443 I915_WRITE_NOTRACE(FORCEWAKE, 1);
444 POSTING_READ(FORCEWAKE);
445
446 count = 0;
447 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
448 udelay(10);
449}
450
Keith Packard8d715f02011-11-18 20:39:01 -0800451void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
452{
453 int count;
454
455 count = 0;
456 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
457 udelay(10);
458
Daniel Vetter6b26c862012-04-24 14:04:12 +0200459 I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_ENABLE(1));
Keith Packard8d715f02011-11-18 20:39:01 -0800460 POSTING_READ(FORCEWAKE_MT);
461
462 count = 0;
463 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
464 udelay(10);
465}
466
Ben Widawskyfcca7922011-04-25 11:23:07 -0700467/*
468 * Generally this is called implicitly by the register read function. However,
469 * if some sequence requires the GT to not power down then this function should
470 * be called at the beginning of the sequence followed by a call to
471 * gen6_gt_force_wake_put() at the end of the sequence.
472 */
473void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
474{
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100475 unsigned long irqflags;
Ben Widawskyfcca7922011-04-25 11:23:07 -0700476
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100477 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
478 if (dev_priv->forcewake_count++ == 0)
Keith Packard8d715f02011-11-18 20:39:01 -0800479 dev_priv->display.force_wake_get(dev_priv);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100480 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
Ben Widawskyfcca7922011-04-25 11:23:07 -0700481}
482
Ben Widawskyee64cbd2012-02-09 10:15:19 +0100483static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
484{
485 u32 gtfifodbg;
486 gtfifodbg = I915_READ_NOTRACE(GTFIFODBG);
487 if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
488 "MMIO read or write has been dropped %x\n", gtfifodbg))
489 I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
490}
491
Keith Packard8d715f02011-11-18 20:39:01 -0800492void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000493{
494 I915_WRITE_NOTRACE(FORCEWAKE, 0);
Ben Widawskyee64cbd2012-02-09 10:15:19 +0100495 /* The below doubles as a POSTING_READ */
496 gen6_gt_check_fifodbg(dev_priv);
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000497}
498
Keith Packard8d715f02011-11-18 20:39:01 -0800499void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
500{
Daniel Vetter6b26c862012-04-24 14:04:12 +0200501 I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_DISABLE(1));
Ben Widawskyee64cbd2012-02-09 10:15:19 +0100502 /* The below doubles as a POSTING_READ */
503 gen6_gt_check_fifodbg(dev_priv);
Keith Packard8d715f02011-11-18 20:39:01 -0800504}
505
Ben Widawskyfcca7922011-04-25 11:23:07 -0700506/*
507 * see gen6_gt_force_wake_get()
508 */
509void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
510{
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100511 unsigned long irqflags;
Ben Widawskyfcca7922011-04-25 11:23:07 -0700512
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100513 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
514 if (--dev_priv->forcewake_count == 0)
Keith Packard8d715f02011-11-18 20:39:01 -0800515 dev_priv->display.force_wake_put(dev_priv);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100516 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
Ben Widawskyfcca7922011-04-25 11:23:07 -0700517}
518
Ben Widawsky67a37442012-02-09 10:15:20 +0100519int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
Chris Wilson91355832011-03-04 19:22:40 +0000520{
Ben Widawsky67a37442012-02-09 10:15:20 +0100521 int ret = 0;
522
Akshay Joshi0206e352011-08-16 15:34:10 -0400523 if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
Chris Wilson957367202011-05-12 22:17:09 +0100524 int loop = 500;
525 u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
526 while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
527 udelay(10);
528 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
529 }
Ben Widawsky67a37442012-02-09 10:15:20 +0100530 if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
531 ++ret;
Chris Wilson957367202011-05-12 22:17:09 +0100532 dev_priv->gt_fifo_count = fifo;
Chris Wilson91355832011-03-04 19:22:40 +0000533 }
Chris Wilson957367202011-05-12 22:17:09 +0100534 dev_priv->gt_fifo_count--;
Ben Widawsky67a37442012-02-09 10:15:20 +0100535
536 return ret;
Chris Wilson91355832011-03-04 19:22:40 +0000537}
538
Jesse Barnes575155a2012-03-28 13:39:37 -0700539void vlv_force_wake_get(struct drm_i915_private *dev_priv)
540{
541 int count;
542
543 count = 0;
544
545 /* Already awake? */
546 if ((I915_READ(0x130094) & 0xa1) == 0xa1)
547 return;
548
549 I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffffffff);
550 POSTING_READ(FORCEWAKE_VLV);
551
552 count = 0;
553 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK_VLV) & 1) == 0)
554 udelay(10);
555}
556
557void vlv_force_wake_put(struct drm_i915_private *dev_priv)
558{
559 I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffff0000);
560 /* FIXME: confirm VLV behavior with Punit folks */
561 POSTING_READ(FORCEWAKE_VLV);
562}
563
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100564static int i915_drm_freeze(struct drm_device *dev)
565{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100566 struct drm_i915_private *dev_priv = dev->dev_private;
567
Dave Airlie5bcf7192010-12-07 09:20:40 +1000568 drm_kms_helper_poll_disable(dev);
569
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100570 pci_save_state(dev->pdev);
571
572 /* If KMS is active, we do the leavevt stuff here */
573 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
574 int error = i915_gem_idle(dev);
575 if (error) {
576 dev_err(&dev->pdev->dev,
577 "GEM idle failed, resume might fail\n");
578 return error;
579 }
580 drm_irq_uninstall(dev);
581 }
582
583 i915_save_state(dev);
584
Chris Wilson44834a62010-08-19 16:09:23 +0100585 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100586
587 /* Modeset on resume, not lid events */
588 dev_priv->modeset_on_lid = 0;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100589
Dave Airlie3fa016a2012-03-28 10:48:49 +0100590 console_lock();
591 intel_fbdev_set_suspend(dev, 1);
592 console_unlock();
593
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100594 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100595}
596
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000597int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100598{
599 int error;
600
601 if (!dev || !dev->dev_private) {
602 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700603 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000604 return -ENODEV;
605 }
606
Dave Airlieb932ccb2008-02-20 10:02:20 +1000607 if (state.event == PM_EVENT_PRETHAW)
608 return 0;
609
Dave Airlie5bcf7192010-12-07 09:20:40 +1000610
611 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
612 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100613
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100614 error = i915_drm_freeze(dev);
615 if (error)
616 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000617
Dave Airlieb932ccb2008-02-20 10:02:20 +1000618 if (state.event == PM_EVENT_SUSPEND) {
619 /* Shut down the device */
620 pci_disable_device(dev->pdev);
621 pci_set_power_state(dev->pdev, PCI_D3hot);
622 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000623
624 return 0;
625}
626
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100627static int i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000628{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800629 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100630 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100631
Chris Wilsond1c3b172010-12-08 14:26:19 +0000632 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
633 mutex_lock(&dev->struct_mutex);
634 i915_gem_restore_gtt_mappings(dev);
635 mutex_unlock(&dev->struct_mutex);
636 }
637
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100638 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100639 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100640
Jesse Barnes5669fca2009-02-17 15:13:31 -0800641 /* KMS EnterVT equivalent */
642 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson1833b132012-05-09 11:56:28 +0100643 if (HAS_PCH_SPLIT(dev))
644 ironlake_init_pch_refclk(dev);
645
Jesse Barnes5669fca2009-02-17 15:13:31 -0800646 mutex_lock(&dev->struct_mutex);
647 dev_priv->mm.suspended = 0;
648
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100649 error = i915_gem_init_hw(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800650 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800651
Chris Wilson1833b132012-05-09 11:56:28 +0100652 intel_modeset_init_hw(dev);
Chris Wilson500f7142011-01-24 15:14:41 +0000653 drm_mode_config_reset(dev);
Jesse Barnes226485e2009-02-23 15:41:09 -0800654 drm_irq_install(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100655
Zhao Yakui354ff962009-07-08 14:13:12 +0800656 /* Resume the modeset for every activated CRTC */
Sean Paul927a2f12012-03-23 08:52:58 -0400657 mutex_lock(&dev->mode_config.mutex);
Zhao Yakui354ff962009-07-08 14:13:12 +0800658 drm_helper_resume_force_mode(dev);
Sean Paul927a2f12012-03-23 08:52:58 -0400659 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800660 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800661
Chris Wilson44834a62010-08-19 16:09:23 +0100662 intel_opregion_init(dev);
663
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800664 dev_priv->modeset_on_lid = 0;
Jesse Barnes06891e22009-09-14 10:58:48 -0700665
Dave Airlie3fa016a2012-03-28 10:48:49 +0100666 console_lock();
667 intel_fbdev_set_suspend(dev, 0);
668 console_unlock();
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100669 return error;
670}
671
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000672int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100673{
Chris Wilson6eecba32010-09-08 09:45:11 +0100674 int ret;
675
Dave Airlie5bcf7192010-12-07 09:20:40 +1000676 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
677 return 0;
678
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100679 if (pci_enable_device(dev->pdev))
680 return -EIO;
681
682 pci_set_master(dev->pdev);
683
Chris Wilson6eecba32010-09-08 09:45:11 +0100684 ret = i915_drm_thaw(dev);
685 if (ret)
686 return ret;
687
688 drm_kms_helper_poll_enable(dev);
689 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000690}
691
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200692static int i8xx_do_reset(struct drm_device *dev)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100693{
694 struct drm_i915_private *dev_priv = dev->dev_private;
695
696 if (IS_I85X(dev))
697 return -ENODEV;
698
699 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
700 POSTING_READ(D_STATE);
701
702 if (IS_I830(dev) || IS_845G(dev)) {
703 I915_WRITE(DEBUG_RESET_I830,
704 DEBUG_RESET_DISPLAY |
705 DEBUG_RESET_RENDER |
706 DEBUG_RESET_FULL);
707 POSTING_READ(DEBUG_RESET_I830);
708 msleep(1);
709
710 I915_WRITE(DEBUG_RESET_I830, 0);
711 POSTING_READ(DEBUG_RESET_I830);
712 }
713
714 msleep(1);
715
716 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
717 POSTING_READ(D_STATE);
718
719 return 0;
720}
721
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700722static int i965_reset_complete(struct drm_device *dev)
723{
724 u8 gdrst;
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700725 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Daniel Vetter5fe9fe82012-05-02 21:33:52 +0200726 return (gdrst & GRDOM_RESET_ENABLE) == 0;
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700727}
728
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200729static int i965_do_reset(struct drm_device *dev)
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700730{
Daniel Vetter5ccce182012-04-27 15:17:45 +0200731 int ret;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700732 u8 gdrst;
733
Chris Wilsonae681d92010-10-01 14:57:56 +0100734 /*
735 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
736 * well as the reset bit (GR/bit 0). Setting the GR bit
737 * triggers the reset; when done, the hardware will clear it.
738 */
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700739 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200740 pci_write_config_byte(dev->pdev, I965_GDRST,
Daniel Vetter5ccce182012-04-27 15:17:45 +0200741 gdrst | GRDOM_RENDER |
742 GRDOM_RESET_ENABLE);
743 ret = wait_for(i965_reset_complete(dev), 500);
744 if (ret)
745 return ret;
746
747 /* We can't reset render&media without also resetting display ... */
748 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
749 pci_write_config_byte(dev->pdev, I965_GDRST,
750 gdrst | GRDOM_MEDIA |
751 GRDOM_RESET_ENABLE);
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700752
753 return wait_for(i965_reset_complete(dev), 500);
754}
755
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200756static int ironlake_do_reset(struct drm_device *dev)
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700757{
758 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5ccce182012-04-27 15:17:45 +0200759 u32 gdrst;
760 int ret;
761
762 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200763 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
Daniel Vetter5ccce182012-04-27 15:17:45 +0200764 gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
765 ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
766 if (ret)
767 return ret;
768
769 /* We can't reset render&media without also resetting display ... */
770 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
771 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
772 gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700773 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774}
775
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200776static int gen6_do_reset(struct drm_device *dev)
Eric Anholtcff458c2010-11-18 09:31:14 +0800777{
778 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardb6e45f82012-01-06 11:34:04 -0800779 int ret;
780 unsigned long irqflags;
Eric Anholtcff458c2010-11-18 09:31:14 +0800781
Keith Packard286fed42012-01-06 11:44:11 -0800782 /* Hold gt_lock across reset to prevent any register access
783 * with forcewake not set correctly
784 */
Keith Packardb6e45f82012-01-06 11:34:04 -0800785 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
Keith Packard286fed42012-01-06 11:44:11 -0800786
787 /* Reset the chip */
788
789 /* GEN6_GDRST is not in the gt power well, no need to check
790 * for fifo space for the write or forcewake the chip for
791 * the read
792 */
793 I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
794
795 /* Spin waiting for the device to ack the reset request */
796 ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
797
798 /* If reset with a user forcewake, try to restore, otherwise turn it off */
Keith Packardb6e45f82012-01-06 11:34:04 -0800799 if (dev_priv->forcewake_count)
800 dev_priv->display.force_wake_get(dev_priv);
Keith Packard286fed42012-01-06 11:44:11 -0800801 else
802 dev_priv->display.force_wake_put(dev_priv);
803
804 /* Restore fifo count */
805 dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
806
Keith Packardb6e45f82012-01-06 11:34:04 -0800807 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
808 return ret;
Eric Anholtcff458c2010-11-18 09:31:14 +0800809}
810
Ben Widawsky8e96d9c2012-06-04 14:42:56 -0700811int intel_gpu_reset(struct drm_device *dev)
Daniel Vetter350d2702012-04-27 15:17:42 +0200812{
Daniel Vetter2b9dc9a2012-04-27 15:17:43 +0200813 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter350d2702012-04-27 15:17:42 +0200814 int ret = -ENODEV;
815
816 switch (INTEL_INFO(dev)->gen) {
817 case 7:
818 case 6:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200819 ret = gen6_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200820 break;
821 case 5:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200822 ret = ironlake_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200823 break;
824 case 4:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200825 ret = i965_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200826 break;
827 case 2:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200828 ret = i8xx_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200829 break;
830 }
831
Daniel Vetter2b9dc9a2012-04-27 15:17:43 +0200832 /* Also reset the gpu hangman. */
833 if (dev_priv->stop_rings) {
834 DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
835 dev_priv->stop_rings = 0;
836 if (ret == -ENODEV) {
837 DRM_ERROR("Reset not implemented, but ignoring "
838 "error for simulated gpu hangs\n");
839 ret = 0;
840 }
841 }
842
Daniel Vetter350d2702012-04-27 15:17:42 +0200843 return ret;
844}
845
Ben Gamari11ed50e2009-09-14 17:48:45 -0400846/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200847 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400848 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400849 *
850 * Reset the chip. Useful if a hang is detected. Returns zero on successful
851 * reset or otherwise an error code.
852 *
853 * Procedure is fairly simple:
854 * - reset the chip using the reset reg
855 * - re-init context state
856 * - re-init hardware status page
857 * - re-init ring buffer
858 * - re-init interrupt state
859 * - re-init display
860 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200861int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400862{
863 drm_i915_private_t *dev_priv = dev->dev_private;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700864 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400865
Chris Wilsond78cb502010-12-23 13:33:15 +0000866 if (!i915_try_reset)
867 return 0;
868
Chris Wilson340479a2010-12-04 18:17:15 +0000869 if (!mutex_trylock(&dev->struct_mutex))
870 return -EBUSY;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400871
Chris Wilson069efc12010-09-30 16:53:18 +0100872 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400873
Chris Wilsonf803aa52010-09-19 12:38:26 +0100874 ret = -ENODEV;
Daniel Vetter350d2702012-04-27 15:17:42 +0200875 if (get_seconds() - dev_priv->last_gpu_reset < 5)
Chris Wilsonae681d92010-10-01 14:57:56 +0100876 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
Daniel Vetter350d2702012-04-27 15:17:42 +0200877 else
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200878 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200879
Chris Wilsonae681d92010-10-01 14:57:56 +0100880 dev_priv->last_gpu_reset = get_seconds();
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700881 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100882 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100883 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100884 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400885 }
886
887 /* Ok, now get things going again... */
888
889 /*
890 * Everything depends on having the GTT running, so we need to start
891 * there. Fortunately we don't need to do this unless we reset the
892 * chip at a PCI level.
893 *
894 * Next we need to restore the context, but we don't use those
895 * yet either...
896 *
897 * Ring buffer needs to be re-initialized in the KMS case, or if X
898 * was running at the time of the reset (i.e. we weren't VT
899 * switched away).
900 */
901 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800902 !dev_priv->mm.suspended) {
Chris Wilsonb4519512012-05-11 14:29:30 +0100903 struct intel_ring_buffer *ring;
904 int i;
905
Ben Gamari11ed50e2009-09-14 17:48:45 -0400906 dev_priv->mm.suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800907
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100908 i915_gem_init_swizzling(dev);
909
Chris Wilsonb4519512012-05-11 14:29:30 +0100910 for_each_ring(ring, dev_priv, i)
911 ring->init(ring);
Eric Anholt75a68982010-11-18 09:31:13 +0800912
Ben Widawsky254f9652012-06-04 14:42:42 -0700913 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +0100914 i915_gem_init_ppgtt(dev);
915
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200916 /*
917 * It would make sense to re-init all the other hw state, at
918 * least the rps/rc6/emon init done within modeset_init_hw. For
919 * some unknown reason, this blows up my ilk, so don't.
920 */
Daniel Vetterf8175862012-04-10 15:50:11 +0200921
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200922 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +0200923
Ben Gamari11ed50e2009-09-14 17:48:45 -0400924 drm_irq_uninstall(dev);
925 drm_irq_install(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +0200926 } else {
927 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400928 }
929
Ben Gamari11ed50e2009-09-14 17:48:45 -0400930 return 0;
931}
932
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500933static int __devinit
934i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
935{
Daniel Vetter01a06852012-06-25 15:58:49 +0200936 struct intel_device_info *intel_info =
937 (struct intel_device_info *) ent->driver_data;
938
Chris Wilson5fe49d82011-02-01 19:43:02 +0000939 /* Only bind to function 0 of the device. Early generations
940 * used function 1 as a placeholder for multi-head. This causes
941 * us confusion instead, especially on the systems where both
942 * functions have the same PCI-ID!
943 */
944 if (PCI_FUNC(pdev->devfn))
945 return -ENODEV;
946
Daniel Vetter01a06852012-06-25 15:58:49 +0200947 /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
948 * implementation for gen3 (and only gen3) that used legacy drm maps
949 * (gasp!) to share buffers between X and the client. Hence we need to
950 * keep around the fake agp stuff for gen3, even when kms is enabled. */
951 if (intel_info->gen != 3) {
952 driver.driver_features &=
953 ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
954 } else if (!intel_agp_enabled) {
955 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
956 return -ENODEV;
957 }
958
Jordan Crousedcdb1672010-05-27 13:40:25 -0600959 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500960}
961
962static void
963i915_pci_remove(struct pci_dev *pdev)
964{
965 struct drm_device *dev = pci_get_drvdata(pdev);
966
967 drm_put_dev(dev);
968}
969
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100970static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500971{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100972 struct pci_dev *pdev = to_pci_dev(dev);
973 struct drm_device *drm_dev = pci_get_drvdata(pdev);
974 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500975
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100976 if (!drm_dev || !drm_dev->dev_private) {
977 dev_err(dev, "DRM not initialized, aborting suspend.\n");
978 return -ENODEV;
979 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500980
Dave Airlie5bcf7192010-12-07 09:20:40 +1000981 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
982 return 0;
983
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100984 error = i915_drm_freeze(drm_dev);
985 if (error)
986 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500987
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100988 pci_disable_device(pdev);
989 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800990
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800991 return 0;
992}
993
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100994static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800995{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100996 struct pci_dev *pdev = to_pci_dev(dev);
997 struct drm_device *drm_dev = pci_get_drvdata(pdev);
998
999 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001000}
1001
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001002static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001003{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001004 struct pci_dev *pdev = to_pci_dev(dev);
1005 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1006
1007 if (!drm_dev || !drm_dev->dev_private) {
1008 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1009 return -ENODEV;
1010 }
1011
1012 return i915_drm_freeze(drm_dev);
1013}
1014
1015static int i915_pm_thaw(struct device *dev)
1016{
1017 struct pci_dev *pdev = to_pci_dev(dev);
1018 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1019
1020 return i915_drm_thaw(drm_dev);
1021}
1022
1023static int i915_pm_poweroff(struct device *dev)
1024{
1025 struct pci_dev *pdev = to_pci_dev(dev);
1026 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001027
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001028 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001029}
1030
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001031static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -04001032 .suspend = i915_pm_suspend,
1033 .resume = i915_pm_resume,
1034 .freeze = i915_pm_freeze,
1035 .thaw = i915_pm_thaw,
1036 .poweroff = i915_pm_poweroff,
1037 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001038};
1039
Laurent Pinchart78b68552012-05-17 13:27:22 +02001040static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001041 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001042 .open = drm_gem_vm_open,
1043 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001044};
1045
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001046static const struct file_operations i915_driver_fops = {
1047 .owner = THIS_MODULE,
1048 .open = drm_open,
1049 .release = drm_release,
1050 .unlocked_ioctl = drm_ioctl,
1051 .mmap = drm_gem_mmap,
1052 .poll = drm_poll,
1053 .fasync = drm_fasync,
1054 .read = drm_read,
1055#ifdef CONFIG_COMPAT
1056 .compat_ioctl = i915_compat_ioctl,
1057#endif
1058 .llseek = noop_llseek,
1059};
1060
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001062 /* Don't use MTRRs here; the Xserver or userspace app should
1063 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001064 */
Eric Anholt673a3942008-07-30 12:06:12 -07001065 .driver_features =
1066 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
Daniel Vetter1286ff72012-05-10 15:25:09 +02001067 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
Dave Airlie22eae942005-11-10 22:16:34 +11001068 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001069 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001070 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001071 .lastclose = i915_driver_lastclose,
1072 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001073 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001074
1075 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1076 .suspend = i915_suspend,
1077 .resume = i915_resume,
1078
Dave Airliecda17382005-07-10 17:31:26 +10001079 .device_is_agp = i915_driver_device_is_agp,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080 .reclaim_buffers = drm_core_reclaim_buffers,
Dave Airlie7c1c2872008-11-28 14:22:24 +10001081 .master_create = i915_master_create,
1082 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -05001083#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001084 .debugfs_init = i915_debugfs_init,
1085 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001086#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001087 .gem_init_object = i915_gem_init_object,
1088 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001089 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001090
1091 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1092 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1093 .gem_prime_export = i915_gem_prime_export,
1094 .gem_prime_import = i915_gem_prime_import,
1095
Dave Airlieff72145b2011-02-07 12:16:14 +10001096 .dumb_create = i915_gem_dumb_create,
1097 .dumb_map_offset = i915_gem_mmap_gtt,
1098 .dumb_destroy = i915_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001100 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001101 .name = DRIVER_NAME,
1102 .desc = DRIVER_DESC,
1103 .date = DRIVER_DATE,
1104 .major = DRIVER_MAJOR,
1105 .minor = DRIVER_MINOR,
1106 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107};
1108
Dave Airlie8410ea32010-12-15 03:16:38 +10001109static struct pci_driver i915_pci_driver = {
1110 .name = DRIVER_NAME,
1111 .id_table = pciidlist,
1112 .probe = i915_pci_probe,
1113 .remove = i915_pci_remove,
1114 .driver.pm = &i915_pm_ops,
1115};
1116
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117static int __init i915_init(void)
1118{
1119 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001120
1121 /*
1122 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1123 * explicitly disabled with the module pararmeter.
1124 *
1125 * Otherwise, just follow the parameter (defaulting to off).
1126 *
1127 * Allow optional vga_text_mode_force boot option to override
1128 * the default behavior.
1129 */
1130#if defined(CONFIG_DRM_I915_KMS)
1131 if (i915_modeset != 0)
1132 driver.driver_features |= DRIVER_MODESET;
1133#endif
1134 if (i915_modeset == 1)
1135 driver.driver_features |= DRIVER_MODESET;
1136
1137#ifdef CONFIG_VGA_CONSOLE
1138 if (vgacon_text_force() && i915_modeset == -1)
1139 driver.driver_features &= ~DRIVER_MODESET;
1140#endif
1141
Chris Wilson3885c6b2011-01-23 10:45:14 +00001142 if (!(driver.driver_features & DRIVER_MODESET))
1143 driver.get_vblank_timestamp = NULL;
1144
Dave Airlie8410ea32010-12-15 03:16:38 +10001145 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146}
1147
1148static void __exit i915_exit(void)
1149{
Dave Airlie8410ea32010-12-15 03:16:38 +10001150 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151}
1152
1153module_init(i915_init);
1154module_exit(i915_exit);
1155
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001156MODULE_AUTHOR(DRIVER_AUTHOR);
1157MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158MODULE_LICENSE("GPL and additional rights");
Andi Kleenf7000882011-10-13 16:08:51 -07001159
Jesse Barnesb7d84092012-03-22 14:38:43 -07001160/* We give fast paths for the really cool registers */
1161#define NEEDS_FORCE_WAKE(dev_priv, reg) \
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001162 ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
1163 ((reg) < 0x40000) && \
1164 ((reg) != FORCEWAKE))
Jesse Barnesb7d84092012-03-22 14:38:43 -07001165
Jesse Barnesf7dff0c2012-06-15 11:55:17 -07001166static bool IS_DISPLAYREG(u32 reg)
1167{
1168 /*
1169 * This should make it easier to transition modules over to the
1170 * new register block scheme, since we can do it incrementally.
1171 */
1172 if (reg >= 0x180000)
1173 return false;
1174
1175 if (reg >= RENDER_RING_BASE &&
1176 reg < RENDER_RING_BASE + 0xff)
1177 return false;
1178 if (reg >= GEN6_BSD_RING_BASE &&
1179 reg < GEN6_BSD_RING_BASE + 0xff)
1180 return false;
1181 if (reg >= BLT_RING_BASE &&
1182 reg < BLT_RING_BASE + 0xff)
1183 return false;
1184
1185 if (reg == PGTBL_ER)
1186 return false;
1187
1188 if (reg >= IPEIR_I965 &&
1189 reg < HWSTAM)
1190 return false;
1191
1192 if (reg == MI_MODE)
1193 return false;
1194
1195 if (reg == GFX_MODE_GEN7)
1196 return false;
1197
1198 if (reg == RENDER_HWS_PGA_GEN7 ||
1199 reg == BSD_HWS_PGA_GEN7 ||
1200 reg == BLT_HWS_PGA_GEN7)
1201 return false;
1202
1203 if (reg == GEN6_BSD_SLEEP_PSMI_CONTROL ||
1204 reg == GEN6_BSD_RNCID)
1205 return false;
1206
1207 if (reg == GEN6_BLITTER_ECOSKPD)
1208 return false;
1209
1210 if (reg >= 0x4000c &&
1211 reg <= 0x4002c)
1212 return false;
1213
1214 if (reg >= 0x4f000 &&
1215 reg <= 0x4f08f)
1216 return false;
1217
1218 if (reg >= 0x4f100 &&
1219 reg <= 0x4f11f)
1220 return false;
1221
1222 if (reg >= VLV_MASTER_IER &&
1223 reg <= GEN6_PMIER)
1224 return false;
1225
1226 if (reg >= FENCE_REG_SANDYBRIDGE_0 &&
1227 reg < (FENCE_REG_SANDYBRIDGE_0 + (16*8)))
1228 return false;
1229
1230 if (reg >= VLV_IIR_RW &&
1231 reg <= VLV_ISR)
1232 return false;
1233
1234 if (reg == FORCEWAKE_VLV ||
1235 reg == FORCEWAKE_ACK_VLV)
1236 return false;
1237
1238 if (reg == GEN6_GDRST)
1239 return false;
1240
1241 return true;
1242}
1243
Andi Kleenf7000882011-10-13 16:08:51 -07001244#define __i915_read(x, y) \
1245u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1246 u##x val = 0; \
1247 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Keith Packardc9375042012-01-06 11:48:38 -08001248 unsigned long irqflags; \
1249 spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
1250 if (dev_priv->forcewake_count == 0) \
1251 dev_priv->display.force_wake_get(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001252 val = read##y(dev_priv->regs + reg); \
Keith Packardc9375042012-01-06 11:48:38 -08001253 if (dev_priv->forcewake_count == 0) \
1254 dev_priv->display.force_wake_put(dev_priv); \
1255 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
Jesse Barnesf7dff0c2012-06-15 11:55:17 -07001256 } else if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
1257 val = read##y(dev_priv->regs + reg + 0x180000); \
Andi Kleenf7000882011-10-13 16:08:51 -07001258 } else { \
1259 val = read##y(dev_priv->regs + reg); \
1260 } \
1261 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
1262 return val; \
1263}
1264
1265__i915_read(8, b)
1266__i915_read(16, w)
1267__i915_read(32, l)
1268__i915_read(64, q)
1269#undef __i915_read
1270
1271#define __i915_write(x, y) \
1272void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001273 u32 __fifo_ret = 0; \
Andi Kleenf7000882011-10-13 16:08:51 -07001274 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
1275 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001276 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001277 } \
Jesse Barnesf7dff0c2012-06-15 11:55:17 -07001278 if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
1279 write##y(val, dev_priv->regs + reg + 0x180000); \
1280 } else { \
1281 write##y(val, dev_priv->regs + reg); \
1282 } \
Ben Widawsky67a37442012-02-09 10:15:20 +01001283 if (unlikely(__fifo_ret)) { \
1284 gen6_gt_check_fifodbg(dev_priv); \
1285 } \
Andi Kleenf7000882011-10-13 16:08:51 -07001286}
1287__i915_write(8, b)
1288__i915_write(16, w)
1289__i915_write(32, l)
1290__i915_write(64, q)
1291#undef __i915_write