blob: 566466fe191766bea002d8867b563dc1c3ba0c24 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020070 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000073 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
Daniel Vetter70b9f6f2015-04-14 17:35:27 +020095static int
96i915_get_ggtt_vma_pages(struct i915_vma *vma);
97
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000098const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +020099const struct i915_ggtt_view i915_ggtt_view_rotated = {
100 .type = I915_GGTT_VIEW_ROTATED
101};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000102
Daniel Vettercfa7c862014-04-29 11:53:58 +0200103static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
104{
Chris Wilson1893a712014-09-19 11:56:27 +0100105 bool has_aliasing_ppgtt;
106 bool has_full_ppgtt;
107
108 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
109 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100110
Yu Zhang71ba2d62015-02-10 19:05:54 +0800111 if (intel_vgpu_active(dev))
112 has_full_ppgtt = false; /* emulation is too hard */
113
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000114 /*
115 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
116 * execlists, the sole mechanism available to submit work.
117 */
118 if (INTEL_INFO(dev)->gen < 9 &&
119 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200120 return 0;
121
122 if (enable_ppgtt == 1)
123 return 1;
124
Chris Wilson1893a712014-09-19 11:56:27 +0100125 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200126 return 2;
127
Daniel Vetter93a25a92014-03-06 09:40:43 +0100128#ifdef CONFIG_INTEL_IOMMU
129 /* Disable ppgtt on SNB if VT-d is on. */
130 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
131 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200132 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100133 }
134#endif
135
Jesse Barnes62942ed2014-06-13 09:28:33 -0700136 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300137 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
138 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700139 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
140 return 0;
141 }
142
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000143 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
144 return 2;
145 else
146 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100147}
148
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200149static int ppgtt_bind_vma(struct i915_vma *vma,
150 enum i915_cache_level cache_level,
151 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200152{
153 u32 pte_flags = 0;
154
155 /* Currently applicable only to VLV */
156 if (vma->obj->gt_ro)
157 pte_flags |= PTE_READ_ONLY;
158
159 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
160 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200161
162 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200163}
164
165static void ppgtt_unbind_vma(struct i915_vma *vma)
166{
167 vma->vm->clear_range(vma->vm,
168 vma->node.start,
169 vma->obj->base.size,
170 true);
171}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800172
Daniel Vetter2c642b02015-04-14 17:35:26 +0200173static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
174 enum i915_cache_level level,
175 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700176{
Michel Thierry07749ef2015-03-16 16:00:54 +0000177 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700178 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300179
180 switch (level) {
181 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800182 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300183 break;
184 case I915_CACHE_WT:
185 pte |= PPAT_DISPLAY_ELLC_INDEX;
186 break;
187 default:
188 pte |= PPAT_CACHED_INDEX;
189 break;
190 }
191
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700192 return pte;
193}
194
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300195static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
196 const enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800197{
Michel Thierry07749ef2015-03-16 16:00:54 +0000198 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800199 pde |= addr;
200 if (level != I915_CACHE_NONE)
201 pde |= PPAT_CACHED_PDE_INDEX;
202 else
203 pde |= PPAT_UNCACHED_INDEX;
204 return pde;
205}
206
Michel Thierry07749ef2015-03-16 16:00:54 +0000207static gen6_pte_t snb_pte_encode(dma_addr_t addr,
208 enum i915_cache_level level,
209 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700210{
Michel Thierry07749ef2015-03-16 16:00:54 +0000211 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700212 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700213
214 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100215 case I915_CACHE_L3_LLC:
216 case I915_CACHE_LLC:
217 pte |= GEN6_PTE_CACHE_LLC;
218 break;
219 case I915_CACHE_NONE:
220 pte |= GEN6_PTE_UNCACHED;
221 break;
222 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100223 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100224 }
225
226 return pte;
227}
228
Michel Thierry07749ef2015-03-16 16:00:54 +0000229static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
230 enum i915_cache_level level,
231 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100232{
Michel Thierry07749ef2015-03-16 16:00:54 +0000233 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100234 pte |= GEN6_PTE_ADDR_ENCODE(addr);
235
236 switch (level) {
237 case I915_CACHE_L3_LLC:
238 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700239 break;
240 case I915_CACHE_LLC:
241 pte |= GEN6_PTE_CACHE_LLC;
242 break;
243 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700244 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700245 break;
246 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100247 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700248 }
249
Ben Widawsky54d12522012-09-24 16:44:32 -0700250 return pte;
251}
252
Michel Thierry07749ef2015-03-16 16:00:54 +0000253static gen6_pte_t byt_pte_encode(dma_addr_t addr,
254 enum i915_cache_level level,
255 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700256{
Michel Thierry07749ef2015-03-16 16:00:54 +0000257 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700258 pte |= GEN6_PTE_ADDR_ENCODE(addr);
259
Akash Goel24f3a8c2014-06-17 10:59:42 +0530260 if (!(flags & PTE_READ_ONLY))
261 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700262
263 if (level != I915_CACHE_NONE)
264 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
265
266 return pte;
267}
268
Michel Thierry07749ef2015-03-16 16:00:54 +0000269static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
270 enum i915_cache_level level,
271 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700272{
Michel Thierry07749ef2015-03-16 16:00:54 +0000273 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700274 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700275
276 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700277 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700278
279 return pte;
280}
281
Michel Thierry07749ef2015-03-16 16:00:54 +0000282static gen6_pte_t iris_pte_encode(dma_addr_t addr,
283 enum i915_cache_level level,
284 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700285{
Michel Thierry07749ef2015-03-16 16:00:54 +0000286 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700287 pte |= HSW_PTE_ADDR_ENCODE(addr);
288
Chris Wilson651d7942013-08-08 14:41:10 +0100289 switch (level) {
290 case I915_CACHE_NONE:
291 break;
292 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000293 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100294 break;
295 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000296 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100297 break;
298 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700299
300 return pte;
301}
302
Mika Kuoppalac114f762015-06-25 18:35:13 +0300303static int __setup_page_dma(struct drm_device *dev,
304 struct i915_page_dma *p, gfp_t flags)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000305{
306 struct device *device = &dev->pdev->dev;
307
Mika Kuoppalac114f762015-06-25 18:35:13 +0300308 p->page = alloc_page(flags);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300309 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000310 return -ENOMEM;
311
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300312 p->daddr = dma_map_page(device,
313 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
314
315 if (dma_mapping_error(device, p->daddr)) {
316 __free_page(p->page);
317 return -EINVAL;
318 }
319
Michel Thierry1266cdb2015-03-24 17:06:33 +0000320 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000321}
322
Mika Kuoppalac114f762015-06-25 18:35:13 +0300323static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
324{
325 return __setup_page_dma(dev, p, GFP_KERNEL);
326}
327
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300328static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
329{
330 if (WARN_ON(!p->page))
331 return;
332
333 dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
334 __free_page(p->page);
335 memset(p, 0, sizeof(*p));
336}
337
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300338static void *kmap_page_dma(struct i915_page_dma *p)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300339{
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300340 return kmap_atomic(p->page);
341}
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300342
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300343/* We use the flushing unmap only with ppgtt structures:
344 * page directories, page tables and scratch pages.
345 */
346static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
347{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300348 /* There are only few exceptions for gen >=6. chv and bxt.
349 * And we are not sure about the latter so play safe for now.
350 */
351 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
352 drm_clflush_virt_range(vaddr, PAGE_SIZE);
353
354 kunmap_atomic(vaddr);
355}
356
Mika Kuoppala567047b2015-06-25 18:35:12 +0300357#define kmap_px(px) kmap_page_dma(px_base(px))
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300358#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))
359
Mika Kuoppala567047b2015-06-25 18:35:12 +0300360#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
361#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
362#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
363#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))
364
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300365static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
366 const uint64_t val)
367{
368 int i;
369 uint64_t * const vaddr = kmap_page_dma(p);
370
371 for (i = 0; i < 512; i++)
372 vaddr[i] = val;
373
374 kunmap_page_dma(dev, vaddr);
375}
376
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300377static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
378 const uint32_t val32)
379{
380 uint64_t v = val32;
381
382 v = v << 32 | val32;
383
384 fill_page_dma(dev, p, v);
385}
386
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300387static struct i915_page_scratch *alloc_scratch_page(struct drm_device *dev)
388{
389 struct i915_page_scratch *sp;
390 int ret;
391
392 sp = kzalloc(sizeof(*sp), GFP_KERNEL);
393 if (sp == NULL)
394 return ERR_PTR(-ENOMEM);
395
396 ret = __setup_page_dma(dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
397 if (ret) {
398 kfree(sp);
399 return ERR_PTR(ret);
400 }
401
402 set_pages_uc(px_page(sp), 1);
403
404 return sp;
405}
406
407static void free_scratch_page(struct drm_device *dev,
408 struct i915_page_scratch *sp)
409{
410 set_pages_wb(px_page(sp), 1);
411
412 cleanup_px(dev, sp);
413 kfree(sp);
414}
415
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300416static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000417{
Michel Thierryec565b32015-04-08 12:13:23 +0100418 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000419 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
420 GEN8_PTES : GEN6_PTES;
421 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000422
423 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
424 if (!pt)
425 return ERR_PTR(-ENOMEM);
426
Ben Widawsky678d96f2015-03-16 16:00:56 +0000427 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
428 GFP_KERNEL);
429
430 if (!pt->used_ptes)
431 goto fail_bitmap;
432
Mika Kuoppala567047b2015-06-25 18:35:12 +0300433 ret = setup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000434 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300435 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000436
437 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000438
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300439fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000440 kfree(pt->used_ptes);
441fail_bitmap:
442 kfree(pt);
443
444 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000445}
446
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300447static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000448{
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300449 cleanup_px(dev, pt);
450 kfree(pt->used_ptes);
451 kfree(pt);
452}
453
454static void gen8_initialize_pt(struct i915_address_space *vm,
455 struct i915_page_table *pt)
456{
457 gen8_pte_t scratch_pte;
458
459 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
460 I915_CACHE_LLC, true);
461
462 fill_px(vm->dev, pt, scratch_pte);
463}
464
465static void gen6_initialize_pt(struct i915_address_space *vm,
466 struct i915_page_table *pt)
467{
468 gen6_pte_t scratch_pte;
469
470 WARN_ON(px_dma(vm->scratch_page) == 0);
471
472 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
473 I915_CACHE_LLC, true, 0);
474
475 fill32_px(vm->dev, pt, scratch_pte);
Ben Widawsky06fda602015-02-24 16:22:36 +0000476}
477
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300478static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000479{
Michel Thierryec565b32015-04-08 12:13:23 +0100480 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100481 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000482
483 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
484 if (!pd)
485 return ERR_PTR(-ENOMEM);
486
Michel Thierry33c88192015-04-08 12:13:33 +0100487 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
488 sizeof(*pd->used_pdes), GFP_KERNEL);
489 if (!pd->used_pdes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300490 goto fail_bitmap;
Michel Thierry33c88192015-04-08 12:13:33 +0100491
Mika Kuoppala567047b2015-06-25 18:35:12 +0300492 ret = setup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100493 if (ret)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300494 goto fail_page_m;
Michel Thierrye5815a22015-04-08 12:13:32 +0100495
Ben Widawsky06fda602015-02-24 16:22:36 +0000496 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100497
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300498fail_page_m:
Michel Thierry33c88192015-04-08 12:13:33 +0100499 kfree(pd->used_pdes);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300500fail_bitmap:
Michel Thierry33c88192015-04-08 12:13:33 +0100501 kfree(pd);
502
503 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000504}
505
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300506static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
507{
508 if (px_page(pd)) {
509 cleanup_px(dev, pd);
510 kfree(pd->used_pdes);
511 kfree(pd);
512 }
513}
514
515static void gen8_initialize_pd(struct i915_address_space *vm,
516 struct i915_page_directory *pd)
517{
518 gen8_pde_t scratch_pde;
519
520 scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);
521
522 fill_px(vm->dev, pd, scratch_pde);
523}
524
Ben Widawsky94e409c2013-11-04 22:29:36 -0800525/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100526static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100527 unsigned entry,
528 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800529{
John Harrisone85b26d2015-05-29 17:43:56 +0100530 struct intel_engine_cs *ring = req->ring;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800531 int ret;
532
533 BUG_ON(entry >= 4);
534
John Harrison5fb9de12015-05-29 17:44:07 +0100535 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800536 if (ret)
537 return ret;
538
539 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
540 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100541 intel_ring_emit(ring, upper_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800542 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
543 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100544 intel_ring_emit(ring, lower_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800545 intel_ring_advance(ring);
546
547 return 0;
548}
549
Ben Widawskyeeb94882013-12-06 14:11:10 -0800550static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +0100551 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800552{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800553 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800554
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100555 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300556 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
557
John Harrisone85b26d2015-05-29 17:43:56 +0100558 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800559 if (ret)
560 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800561 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800562
Ben Widawskyeeb94882013-12-06 14:11:10 -0800563 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800564}
565
Ben Widawsky459108b2013-11-02 21:07:23 -0700566static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800567 uint64_t start,
568 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700569 bool use_scratch)
570{
571 struct i915_hw_ppgtt *ppgtt =
572 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000573 gen8_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800574 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
575 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
576 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800577 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700578 unsigned last_pte, i;
579
Mika Kuoppalac114f762015-06-25 18:35:13 +0300580 scratch_pte = gen8_pte_encode(px_dma(ppgtt->base.scratch_page),
Ben Widawsky459108b2013-11-02 21:07:23 -0700581 I915_CACHE_LLC, use_scratch);
582
583 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100584 struct i915_page_directory *pd;
585 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000586
587 if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
Michel Thierry00245262015-06-25 12:59:38 +0100588 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000589
590 pd = ppgtt->pdp.page_directory[pdpe];
591
592 if (WARN_ON(!pd->page_table[pde]))
Michel Thierry00245262015-06-25 12:59:38 +0100593 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000594
595 pt = pd->page_table[pde];
596
Mika Kuoppala567047b2015-06-25 18:35:12 +0300597 if (WARN_ON(!px_page(pt)))
Michel Thierry00245262015-06-25 12:59:38 +0100598 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000599
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800600 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000601 if (last_pte > GEN8_PTES)
602 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700603
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300604 pt_vaddr = kmap_px(pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700605
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800606 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700607 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800608 num_entries--;
609 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700610
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300611 kunmap_px(ppgtt, pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700612
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800613 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000614 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800615 pdpe++;
616 pde = 0;
617 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700618 }
619}
620
Ben Widawsky9df15b42013-11-02 21:07:24 -0700621static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
622 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800623 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530624 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700625{
626 struct i915_hw_ppgtt *ppgtt =
627 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000628 gen8_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800629 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
630 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
631 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700632 struct sg_page_iter sg_iter;
633
Chris Wilson6f1cc992013-12-31 15:50:31 +0000634 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700635
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800636 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000637 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800638 break;
639
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000640 if (pt_vaddr == NULL) {
Michel Thierryec565b32015-04-08 12:13:23 +0100641 struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe];
642 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300643 pt_vaddr = kmap_px(pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000644 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800645
646 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000647 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
648 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000649 if (++pte == GEN8_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300650 kunmap_px(ppgtt, pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000651 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000652 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800653 pdpe++;
654 pde = 0;
655 }
656 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700657 }
658 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300659
660 if (pt_vaddr)
661 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700662}
663
Michel Thierryf37c0502015-06-10 17:46:39 +0100664static void gen8_free_page_tables(struct drm_device *dev,
665 struct i915_page_directory *pd)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800666{
667 int i;
668
Mika Kuoppala567047b2015-06-25 18:35:12 +0300669 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800670 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800671
Michel Thierry33c88192015-04-08 12:13:33 +0100672 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000673 if (WARN_ON(!pd->page_table[i]))
674 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800675
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300676 free_pt(dev, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000677 pd->page_table[i] = NULL;
678 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000679}
680
Mika Kuoppala8776f022015-06-30 18:16:40 +0300681static int gen8_init_scratch(struct i915_address_space *vm)
682{
683 struct drm_device *dev = vm->dev;
684
685 vm->scratch_page = alloc_scratch_page(dev);
686 if (IS_ERR(vm->scratch_page))
687 return PTR_ERR(vm->scratch_page);
688
689 vm->scratch_pt = alloc_pt(dev);
690 if (IS_ERR(vm->scratch_pt)) {
691 free_scratch_page(dev, vm->scratch_page);
692 return PTR_ERR(vm->scratch_pt);
693 }
694
695 vm->scratch_pd = alloc_pd(dev);
696 if (IS_ERR(vm->scratch_pd)) {
697 free_pt(dev, vm->scratch_pt);
698 free_scratch_page(dev, vm->scratch_page);
699 return PTR_ERR(vm->scratch_pd);
700 }
701
702 gen8_initialize_pt(vm, vm->scratch_pt);
703 gen8_initialize_pd(vm, vm->scratch_pd);
704
705 return 0;
706}
707
708static void gen8_free_scratch(struct i915_address_space *vm)
709{
710 struct drm_device *dev = vm->dev;
711
712 free_pd(dev, vm->scratch_pd);
713 free_pt(dev, vm->scratch_pt);
714 free_scratch_page(dev, vm->scratch_page);
715}
716
Daniel Vetter061dd492015-04-14 17:35:13 +0200717static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800718{
Daniel Vetter061dd492015-04-14 17:35:13 +0200719 struct i915_hw_ppgtt *ppgtt =
720 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800721 int i;
722
Michel Thierry33c88192015-04-08 12:13:33 +0100723 for_each_set_bit(i, ppgtt->pdp.used_pdpes, GEN8_LEGACY_PDPES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000724 if (WARN_ON(!ppgtt->pdp.page_directory[i]))
725 continue;
726
Michel Thierryf37c0502015-06-10 17:46:39 +0100727 gen8_free_page_tables(ppgtt->base.dev,
728 ppgtt->pdp.page_directory[i]);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300729 free_pd(ppgtt->base.dev, ppgtt->pdp.page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800730 }
Michel Thierry69876be2015-04-08 12:13:27 +0100731
Mika Kuoppala8776f022015-06-30 18:16:40 +0300732 gen8_free_scratch(vm);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800733}
734
Michel Thierryd7b26332015-04-08 12:13:34 +0100735/**
736 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
737 * @ppgtt: Master ppgtt structure.
738 * @pd: Page directory for this address range.
739 * @start: Starting virtual address to begin allocations.
740 * @length Size of the allocations.
741 * @new_pts: Bitmap set by function with new allocations. Likely used by the
742 * caller to free on error.
743 *
744 * Allocate the required number of page tables. Extremely similar to
745 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
746 * the page directory boundary (instead of the page directory pointer). That
747 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
748 * possible, and likely that the caller will need to use multiple calls of this
749 * function to achieve the appropriate allocation.
750 *
751 * Return: 0 if success; negative error code otherwise.
752 */
Michel Thierrye5815a22015-04-08 12:13:32 +0100753static int gen8_ppgtt_alloc_pagetabs(struct i915_hw_ppgtt *ppgtt,
754 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +0100755 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100756 uint64_t length,
757 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000758{
Michel Thierrye5815a22015-04-08 12:13:32 +0100759 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100760 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100761 uint64_t temp;
762 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000763
Michel Thierryd7b26332015-04-08 12:13:34 +0100764 gen8_for_each_pde(pt, pd, start, length, temp, pde) {
765 /* Don't reallocate page tables */
766 if (pt) {
767 /* Scratch is never allocated this way */
Mika Kuoppala79ab9372015-06-25 18:35:17 +0300768 WARN_ON(pt == ppgtt->base.scratch_pt);
Michel Thierryd7b26332015-04-08 12:13:34 +0100769 continue;
770 }
771
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300772 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100773 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +0000774 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100775
Michel Thierryd7b26332015-04-08 12:13:34 +0100776 gen8_initialize_pt(&ppgtt->base, pt);
777 pd->page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +0300778 __set_bit(pde, new_pts);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000779 }
780
781 return 0;
782
783unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100784 for_each_set_bit(pde, new_pts, I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300785 free_pt(dev, pd->page_table[pde]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000786
787 return -ENOMEM;
788}
789
Michel Thierryd7b26332015-04-08 12:13:34 +0100790/**
791 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
792 * @ppgtt: Master ppgtt structure.
793 * @pdp: Page directory pointer for this address range.
794 * @start: Starting virtual address to begin allocations.
795 * @length Size of the allocations.
796 * @new_pds Bitmap set by function with new allocations. Likely used by the
797 * caller to free on error.
798 *
799 * Allocate the required number of page directories starting at the pde index of
800 * @start, and ending at the pde index @start + @length. This function will skip
801 * over already allocated page directories within the range, and only allocate
802 * new ones, setting the appropriate pointer within the pdp as well as the
803 * correct position in the bitmap @new_pds.
804 *
805 * The function will only allocate the pages within the range for a give page
806 * directory pointer. In other words, if @start + @length straddles a virtually
807 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
808 * required by the caller, This is not currently possible, and the BUG in the
809 * code will prevent it.
810 *
811 * Return: 0 if success; negative error code otherwise.
812 */
Michel Thierryc488dbb2015-04-08 12:13:31 +0100813static int gen8_ppgtt_alloc_page_directories(struct i915_hw_ppgtt *ppgtt,
814 struct i915_page_directory_pointer *pdp,
Michel Thierry69876be2015-04-08 12:13:27 +0100815 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100816 uint64_t length,
817 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800818{
Michel Thierrye5815a22015-04-08 12:13:32 +0100819 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100820 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +0100821 uint64_t temp;
822 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800823
Michel Thierryd7b26332015-04-08 12:13:34 +0100824 WARN_ON(!bitmap_empty(new_pds, GEN8_LEGACY_PDPES));
825
Michel Thierryd7b26332015-04-08 12:13:34 +0100826 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
827 if (pd)
828 continue;
Michel Thierry33c88192015-04-08 12:13:33 +0100829
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300830 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100831 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000832 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +0100833
Michel Thierryd7b26332015-04-08 12:13:34 +0100834 gen8_initialize_pd(&ppgtt->base, pd);
835 pdp->page_directory[pdpe] = pd;
Mika Kuoppala966082c2015-06-25 18:35:19 +0300836 __set_bit(pdpe, new_pds);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000837 }
838
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800839 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000840
841unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100842 for_each_set_bit(pdpe, new_pds, GEN8_LEGACY_PDPES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300843 free_pd(dev, pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000844
845 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800846}
847
Michel Thierryd7b26332015-04-08 12:13:34 +0100848static void
849free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts)
850{
851 int i;
852
853 for (i = 0; i < GEN8_LEGACY_PDPES; i++)
854 kfree(new_pts[i]);
855 kfree(new_pts);
856 kfree(new_pds);
857}
858
859/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
860 * of these are based on the number of PDPEs in the system.
861 */
862static
863int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
864 unsigned long ***new_pts)
865{
866 int i;
867 unsigned long *pds;
868 unsigned long **pts;
869
870 pds = kcalloc(BITS_TO_LONGS(GEN8_LEGACY_PDPES), sizeof(unsigned long), GFP_KERNEL);
871 if (!pds)
872 return -ENOMEM;
873
874 pts = kcalloc(GEN8_LEGACY_PDPES, sizeof(unsigned long *), GFP_KERNEL);
875 if (!pts) {
876 kfree(pds);
877 return -ENOMEM;
878 }
879
880 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
881 pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES),
882 sizeof(unsigned long), GFP_KERNEL);
883 if (!pts[i])
884 goto err_out;
885 }
886
887 *new_pds = pds;
888 *new_pts = pts;
889
890 return 0;
891
892err_out:
893 free_gen8_temp_bitmaps(pds, pts);
894 return -ENOMEM;
895}
896
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +0300897/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
898 * the page table structures, we mark them dirty so that
899 * context switching/execlist queuing code takes extra steps
900 * to ensure that tlbs are flushed.
901 */
902static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
903{
904 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
905}
906
Michel Thierrye5815a22015-04-08 12:13:32 +0100907static int gen8_alloc_va_range(struct i915_address_space *vm,
908 uint64_t start,
909 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800910{
Michel Thierrye5815a22015-04-08 12:13:32 +0100911 struct i915_hw_ppgtt *ppgtt =
912 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryd7b26332015-04-08 12:13:34 +0100913 unsigned long *new_page_dirs, **new_page_tables;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100914 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100915 const uint64_t orig_start = start;
916 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100917 uint64_t temp;
918 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800919 int ret;
920
Michel Thierryd7b26332015-04-08 12:13:34 +0100921 /* Wrap is never okay since we can only represent 48b, and we don't
922 * actually use the other side of the canonical address space.
923 */
924 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +0300925 return -ENODEV;
926
927 if (WARN_ON(start + length > ppgtt->base.total))
928 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +0100929
930 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800931 if (ret)
932 return ret;
933
Michel Thierryd7b26332015-04-08 12:13:34 +0100934 /* Do the allocations first so we can easily bail out */
935 ret = gen8_ppgtt_alloc_page_directories(ppgtt, &ppgtt->pdp, start, length,
936 new_page_dirs);
937 if (ret) {
938 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
939 return ret;
940 }
941
942 /* For every page directory referenced, allocate page tables */
Michel Thierry5441f0c2015-04-08 12:13:28 +0100943 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100944 ret = gen8_ppgtt_alloc_pagetabs(ppgtt, pd, start, length,
945 new_page_tables[pdpe]);
Michel Thierry5441f0c2015-04-08 12:13:28 +0100946 if (ret)
947 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100948 }
949
Michel Thierry33c88192015-04-08 12:13:33 +0100950 start = orig_start;
951 length = orig_length;
952
Michel Thierryd7b26332015-04-08 12:13:34 +0100953 /* Allocations have completed successfully, so set the bitmaps, and do
954 * the mappings. */
Michel Thierry33c88192015-04-08 12:13:33 +0100955 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300956 gen8_pde_t *const page_directory = kmap_px(pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100957 struct i915_page_table *pt;
Michel Thierry09120d42015-07-29 17:23:45 +0100958 uint64_t pd_len = length;
Michel Thierry33c88192015-04-08 12:13:33 +0100959 uint64_t pd_start = start;
960 uint32_t pde;
961
Michel Thierryd7b26332015-04-08 12:13:34 +0100962 /* Every pd should be allocated, we just did that above. */
963 WARN_ON(!pd);
964
965 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
966 /* Same reasoning as pd */
967 WARN_ON(!pt);
968 WARN_ON(!pd_len);
969 WARN_ON(!gen8_pte_count(pd_start, pd_len));
970
971 /* Set our used ptes within the page table */
972 bitmap_set(pt->used_ptes,
973 gen8_pte_index(pd_start),
974 gen8_pte_count(pd_start, pd_len));
975
976 /* Our pde is now pointing to the pagetable, pt */
Mika Kuoppala966082c2015-06-25 18:35:19 +0300977 __set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +0100978
979 /* Map the PDE to the page table */
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300980 page_directory[pde] = gen8_pde_encode(px_dma(pt),
981 I915_CACHE_LLC);
Michel Thierryd7b26332015-04-08 12:13:34 +0100982
983 /* NB: We haven't yet mapped ptes to pages. At this
984 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +0100985 }
Michel Thierryd7b26332015-04-08 12:13:34 +0100986
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300987 kunmap_px(ppgtt, page_directory);
Michel Thierryd7b26332015-04-08 12:13:34 +0100988
Mika Kuoppala966082c2015-06-25 18:35:19 +0300989 __set_bit(pdpe, ppgtt->pdp.used_pdpes);
Michel Thierry33c88192015-04-08 12:13:33 +0100990 }
991
Michel Thierryd7b26332015-04-08 12:13:34 +0100992 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +0300993 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000994 return 0;
995
996err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100997 while (pdpe--) {
998 for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300999 free_pt(vm->dev, ppgtt->pdp.page_directory[pdpe]->page_table[temp]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001000 }
1001
1002 for_each_set_bit(pdpe, new_page_dirs, GEN8_LEGACY_PDPES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001003 free_pd(vm->dev, ppgtt->pdp.page_directory[pdpe]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001004
1005 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001006 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001007 return ret;
1008}
1009
Daniel Vettereb0b44a2015-03-18 14:47:59 +01001010/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001011 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
1012 * with a net effect resembling a 2-level page table in normal x86 terms. Each
1013 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
1014 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -08001015 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001016 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001017static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -08001018{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001019 int ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001020
Mika Kuoppala8776f022015-06-30 18:16:40 +03001021 ret = gen8_init_scratch(&ppgtt->base);
1022 if (ret)
1023 return ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001024
Michel Thierryd7b26332015-04-08 12:13:34 +01001025 ppgtt->base.start = 0;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001026 ppgtt->base.total = 1ULL << 32;
Michel Thierry501fd702015-05-29 14:15:05 +01001027 if (IS_ENABLED(CONFIG_X86_32))
1028 /* While we have a proliferation of size_t variables
1029 * we cannot represent the full ppgtt size on 32bit,
1030 * so limit it to the same size as the GGTT (currently
1031 * 2GiB).
1032 */
1033 ppgtt->base.total = to_i915(ppgtt->base.dev)->gtt.base.total;
Michel Thierryd7b26332015-04-08 12:13:34 +01001034 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001035 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +01001036 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +02001037 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001038 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1039 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryd7b26332015-04-08 12:13:34 +01001040
1041 ppgtt->switch_mm = gen8_mm_switch;
1042
1043 return 0;
1044}
1045
Ben Widawsky87d60b62013-12-06 14:11:29 -08001046static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1047{
Ben Widawsky87d60b62013-12-06 14:11:29 -08001048 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +01001049 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +00001050 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001051 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +01001052 uint32_t pte, pde, temp;
1053 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001054
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001055 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1056 I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001057
Michel Thierry09942c62015-04-08 12:13:30 +01001058 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001059 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001060 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +03001061 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +01001062 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001063 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1064
1065 if (pd_entry != expected)
1066 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1067 pde,
1068 pd_entry,
1069 expected);
1070 seq_printf(m, "\tPDE: %x\n", pd_entry);
1071
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001072 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1073
Michel Thierry07749ef2015-03-16 16:00:54 +00001074 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001075 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001076 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001077 (pte * PAGE_SIZE);
1078 int i;
1079 bool found = false;
1080 for (i = 0; i < 4; i++)
1081 if (pt_vaddr[pte + i] != scratch_pte)
1082 found = true;
1083 if (!found)
1084 continue;
1085
1086 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1087 for (i = 0; i < 4; i++) {
1088 if (pt_vaddr[pte + i] != scratch_pte)
1089 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1090 else
1091 seq_puts(m, " SCRATCH ");
1092 }
1093 seq_puts(m, "\n");
1094 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001095 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001096 }
1097}
1098
Ben Widawsky678d96f2015-03-16 16:00:56 +00001099/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001100static void gen6_write_pde(struct i915_page_directory *pd,
1101 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001102{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001103 /* Caller needs to make sure the write completes if necessary */
1104 struct i915_hw_ppgtt *ppgtt =
1105 container_of(pd, struct i915_hw_ppgtt, pd);
1106 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001107
Mika Kuoppala567047b2015-06-25 18:35:12 +03001108 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
Ben Widawsky678d96f2015-03-16 16:00:56 +00001109 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001110
Ben Widawsky678d96f2015-03-16 16:00:56 +00001111 writel(pd_entry, ppgtt->pd_addr + pde);
1112}
Ben Widawsky61973492013-04-08 18:43:54 -07001113
Ben Widawsky678d96f2015-03-16 16:00:56 +00001114/* Write all the page tables found in the ppgtt structure to incrementing page
1115 * directories. */
1116static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001117 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001118 uint32_t start, uint32_t length)
1119{
Michel Thierryec565b32015-04-08 12:13:23 +01001120 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001121 uint32_t pde, temp;
1122
1123 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1124 gen6_write_pde(pd, pde, pt);
1125
1126 /* Make sure write is complete before other code can use this page
1127 * table. Also require for WC mapped PTEs */
1128 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001129}
1130
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001131static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001132{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001133 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001134
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001135 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001136}
Ben Widawsky61973492013-04-08 18:43:54 -07001137
Ben Widawsky90252e52013-12-06 14:11:12 -08001138static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001139 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001140{
John Harrisone85b26d2015-05-29 17:43:56 +01001141 struct intel_engine_cs *ring = req->ring;
Ben Widawsky90252e52013-12-06 14:11:12 -08001142 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001143
Ben Widawsky90252e52013-12-06 14:11:12 -08001144 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001145 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001146 if (ret)
1147 return ret;
1148
John Harrison5fb9de12015-05-29 17:44:07 +01001149 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001150 if (ret)
1151 return ret;
1152
1153 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1154 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1155 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1156 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1157 intel_ring_emit(ring, get_pd_offset(ppgtt));
1158 intel_ring_emit(ring, MI_NOOP);
1159 intel_ring_advance(ring);
1160
1161 return 0;
1162}
1163
Yu Zhang71ba2d62015-02-10 19:05:54 +08001164static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001165 struct drm_i915_gem_request *req)
Yu Zhang71ba2d62015-02-10 19:05:54 +08001166{
John Harrisone85b26d2015-05-29 17:43:56 +01001167 struct intel_engine_cs *ring = req->ring;
Yu Zhang71ba2d62015-02-10 19:05:54 +08001168 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1169
1170 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1171 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1172 return 0;
1173}
1174
Ben Widawsky48a10382013-12-06 14:11:11 -08001175static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001176 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001177{
John Harrisone85b26d2015-05-29 17:43:56 +01001178 struct intel_engine_cs *ring = req->ring;
Ben Widawsky48a10382013-12-06 14:11:11 -08001179 int ret;
1180
Ben Widawsky48a10382013-12-06 14:11:11 -08001181 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001182 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky48a10382013-12-06 14:11:11 -08001183 if (ret)
1184 return ret;
1185
John Harrison5fb9de12015-05-29 17:44:07 +01001186 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001187 if (ret)
1188 return ret;
1189
1190 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1191 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1192 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1193 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1194 intel_ring_emit(ring, get_pd_offset(ppgtt));
1195 intel_ring_emit(ring, MI_NOOP);
1196 intel_ring_advance(ring);
1197
Ben Widawsky90252e52013-12-06 14:11:12 -08001198 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1199 if (ring->id != RCS) {
John Harrisona84c3ae2015-05-29 17:43:57 +01001200 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001201 if (ret)
1202 return ret;
1203 }
1204
Ben Widawsky48a10382013-12-06 14:11:11 -08001205 return 0;
1206}
1207
Ben Widawskyeeb94882013-12-06 14:11:10 -08001208static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001209 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001210{
John Harrisone85b26d2015-05-29 17:43:56 +01001211 struct intel_engine_cs *ring = req->ring;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001212 struct drm_device *dev = ppgtt->base.dev;
1213 struct drm_i915_private *dev_priv = dev->dev_private;
1214
Ben Widawsky48a10382013-12-06 14:11:11 -08001215
Ben Widawskyeeb94882013-12-06 14:11:10 -08001216 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1217 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1218
1219 POSTING_READ(RING_PP_DIR_DCLV(ring));
1220
1221 return 0;
1222}
1223
Daniel Vetter82460d92014-08-06 20:19:53 +02001224static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001225{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001226 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001227 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001228 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001229
1230 for_each_ring(ring, dev_priv, j) {
1231 I915_WRITE(RING_MODE_GEN7(ring),
1232 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001233 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001234}
1235
Daniel Vetter82460d92014-08-06 20:19:53 +02001236static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001237{
Jani Nikula50227e12014-03-31 14:27:21 +03001238 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001239 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001240 uint32_t ecochk, ecobits;
1241 int i;
1242
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001243 ecobits = I915_READ(GAC_ECO_BITS);
1244 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1245
1246 ecochk = I915_READ(GAM_ECOCHK);
1247 if (IS_HASWELL(dev)) {
1248 ecochk |= ECOCHK_PPGTT_WB_HSW;
1249 } else {
1250 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1251 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1252 }
1253 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001254
Ben Widawsky61973492013-04-08 18:43:54 -07001255 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001256 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001257 I915_WRITE(RING_MODE_GEN7(ring),
1258 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001259 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001260}
1261
Daniel Vetter82460d92014-08-06 20:19:53 +02001262static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001263{
Jani Nikula50227e12014-03-31 14:27:21 +03001264 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001265 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001266
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001267 ecobits = I915_READ(GAC_ECO_BITS);
1268 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1269 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001270
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001271 gab_ctl = I915_READ(GAB_CTL);
1272 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001273
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001274 ecochk = I915_READ(GAM_ECOCHK);
1275 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001276
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001277 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001278}
1279
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001280/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001281static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001282 uint64_t start,
1283 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001284 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001285{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001286 struct i915_hw_ppgtt *ppgtt =
1287 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001288 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001289 unsigned first_entry = start >> PAGE_SHIFT;
1290 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001291 unsigned act_pt = first_entry / GEN6_PTES;
1292 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001293 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001294
Mika Kuoppalac114f762015-06-25 18:35:13 +03001295 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1296 I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001297
Daniel Vetter7bddb012012-02-09 17:15:47 +01001298 while (num_entries) {
1299 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001300 if (last_pte > GEN6_PTES)
1301 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001302
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001303 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001304
1305 for (i = first_pte; i < last_pte; i++)
1306 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001307
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001308 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001309
Daniel Vetter7bddb012012-02-09 17:15:47 +01001310 num_entries -= last_pte - first_pte;
1311 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001312 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001313 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001314}
1315
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001316static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001317 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001318 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301319 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001320{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001321 struct i915_hw_ppgtt *ppgtt =
1322 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001323 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001324 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001325 unsigned act_pt = first_entry / GEN6_PTES;
1326 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001327 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001328
Chris Wilsoncc797142013-12-31 15:50:30 +00001329 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001330 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001331 if (pt_vaddr == NULL)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001332 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001333
Chris Wilsoncc797142013-12-31 15:50:30 +00001334 pt_vaddr[act_pte] =
1335 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301336 cache_level, true, flags);
1337
Michel Thierry07749ef2015-03-16 16:00:54 +00001338 if (++act_pte == GEN6_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001339 kunmap_px(ppgtt, pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001340 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001341 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001342 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001343 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001344 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001345 if (pt_vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001346 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001347}
1348
Ben Widawsky678d96f2015-03-16 16:00:56 +00001349static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001350 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001351{
Michel Thierry4933d512015-03-24 15:46:22 +00001352 DECLARE_BITMAP(new_page_tables, I915_PDES);
1353 struct drm_device *dev = vm->dev;
1354 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001355 struct i915_hw_ppgtt *ppgtt =
1356 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryec565b32015-04-08 12:13:23 +01001357 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001358 uint32_t start, length, start_save, length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001359 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001360 int ret;
1361
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001362 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1363 return -ENODEV;
1364
1365 start = start_save = start_in;
1366 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001367
1368 bitmap_zero(new_page_tables, I915_PDES);
1369
1370 /* The allocation is done in two stages so that we can bail out with
1371 * minimal amount of pain. The first stage finds new page tables that
1372 * need allocation. The second stage marks use ptes within the page
1373 * tables.
1374 */
1375 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001376 if (pt != vm->scratch_pt) {
Michel Thierry4933d512015-03-24 15:46:22 +00001377 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1378 continue;
1379 }
1380
1381 /* We've already allocated a page table */
1382 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1383
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001384 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001385 if (IS_ERR(pt)) {
1386 ret = PTR_ERR(pt);
1387 goto unwind_out;
1388 }
1389
1390 gen6_initialize_pt(vm, pt);
1391
1392 ppgtt->pd.page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001393 __set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001394 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001395 }
1396
1397 start = start_save;
1398 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001399
1400 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1401 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1402
1403 bitmap_zero(tmp_bitmap, GEN6_PTES);
1404 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1405 gen6_pte_count(start, length));
1406
Mika Kuoppala966082c2015-06-25 18:35:19 +03001407 if (__test_and_clear_bit(pde, new_page_tables))
Michel Thierry4933d512015-03-24 15:46:22 +00001408 gen6_write_pde(&ppgtt->pd, pde, pt);
1409
Michel Thierry72744cb2015-03-24 15:46:23 +00001410 trace_i915_page_table_entry_map(vm, pde, pt,
1411 gen6_pte_index(start),
1412 gen6_pte_count(start, length),
1413 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001414 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001415 GEN6_PTES);
1416 }
1417
Michel Thierry4933d512015-03-24 15:46:22 +00001418 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1419
1420 /* Make sure write is complete before other code can use this page
1421 * table. Also require for WC mapped PTEs */
1422 readl(dev_priv->gtt.gsm);
1423
Ben Widawsky563222a2015-03-19 12:53:28 +00001424 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001425 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001426
1427unwind_out:
1428 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001429 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001430
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001431 ppgtt->pd.page_table[pde] = vm->scratch_pt;
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001432 free_pt(vm->dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001433 }
1434
1435 mark_tlbs_dirty(ppgtt);
1436 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001437}
1438
Mika Kuoppala8776f022015-06-30 18:16:40 +03001439static int gen6_init_scratch(struct i915_address_space *vm)
1440{
1441 struct drm_device *dev = vm->dev;
1442
1443 vm->scratch_page = alloc_scratch_page(dev);
1444 if (IS_ERR(vm->scratch_page))
1445 return PTR_ERR(vm->scratch_page);
1446
1447 vm->scratch_pt = alloc_pt(dev);
1448 if (IS_ERR(vm->scratch_pt)) {
1449 free_scratch_page(dev, vm->scratch_page);
1450 return PTR_ERR(vm->scratch_pt);
1451 }
1452
1453 gen6_initialize_pt(vm, vm->scratch_pt);
1454
1455 return 0;
1456}
1457
1458static void gen6_free_scratch(struct i915_address_space *vm)
1459{
1460 struct drm_device *dev = vm->dev;
1461
1462 free_pt(dev, vm->scratch_pt);
1463 free_scratch_page(dev, vm->scratch_page);
1464}
1465
Daniel Vetter061dd492015-04-14 17:35:13 +02001466static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001467{
Daniel Vetter061dd492015-04-14 17:35:13 +02001468 struct i915_hw_ppgtt *ppgtt =
1469 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry09942c62015-04-08 12:13:30 +01001470 struct i915_page_table *pt;
1471 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001472
Daniel Vetter061dd492015-04-14 17:35:13 +02001473 drm_mm_remove_node(&ppgtt->node);
1474
Michel Thierry09942c62015-04-08 12:13:30 +01001475 gen6_for_all_pdes(pt, ppgtt, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001476 if (pt != vm->scratch_pt)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001477 free_pt(ppgtt->base.dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001478 }
1479
Mika Kuoppala8776f022015-06-30 18:16:40 +03001480 gen6_free_scratch(vm);
Daniel Vetter3440d262013-01-24 13:49:56 -08001481}
1482
Ben Widawskyb1465202014-02-19 22:05:49 -08001483static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001484{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001485 struct i915_address_space *vm = &ppgtt->base;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001486 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001487 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001488 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001489 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001490
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001491 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1492 * allocator works in address space sizes, so it's multiplied by page
1493 * size. We allocate at the top of the GTT to avoid fragmentation.
1494 */
1495 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00001496
Mika Kuoppala8776f022015-06-30 18:16:40 +03001497 ret = gen6_init_scratch(vm);
1498 if (ret)
1499 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00001500
Ben Widawskye3cc1992013-12-06 14:11:08 -08001501alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001502 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1503 &ppgtt->node, GEN6_PD_SIZE,
1504 GEN6_PD_ALIGN, 0,
1505 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001506 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001507 if (ret == -ENOSPC && !retried) {
1508 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1509 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001510 I915_CACHE_NONE,
1511 0, dev_priv->gtt.base.total,
1512 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001513 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001514 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001515
1516 retried = true;
1517 goto alloc;
1518 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001519
Ben Widawskyc8c26622015-01-22 17:01:25 +00001520 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001521 goto err_out;
1522
Ben Widawskyc8c26622015-01-22 17:01:25 +00001523
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001524 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1525 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001526
Ben Widawskyc8c26622015-01-22 17:01:25 +00001527 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001528
1529err_out:
Mika Kuoppala8776f022015-06-30 18:16:40 +03001530 gen6_free_scratch(vm);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001531 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08001532}
1533
Ben Widawskyb1465202014-02-19 22:05:49 -08001534static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1535{
kbuild test robot2f2cf682015-03-27 19:26:35 +08001536 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08001537}
1538
Michel Thierry4933d512015-03-24 15:46:22 +00001539static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1540 uint64_t start, uint64_t length)
1541{
Michel Thierryec565b32015-04-08 12:13:23 +01001542 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00001543 uint32_t pde, temp;
1544
1545 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001546 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
Michel Thierry4933d512015-03-24 15:46:22 +00001547}
1548
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001549static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08001550{
1551 struct drm_device *dev = ppgtt->base.dev;
1552 struct drm_i915_private *dev_priv = dev->dev_private;
1553 int ret;
1554
1555 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001556 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001557 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001558 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001559 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001560 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001561 ppgtt->switch_mm = gen7_mm_switch;
1562 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001563 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001564
Yu Zhang71ba2d62015-02-10 19:05:54 +08001565 if (intel_vgpu_active(dev))
1566 ppgtt->switch_mm = vgpu_mm_switch;
1567
Ben Widawskyb1465202014-02-19 22:05:49 -08001568 ret = gen6_ppgtt_alloc(ppgtt);
1569 if (ret)
1570 return ret;
1571
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001572 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001573 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1574 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001575 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1576 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001577 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08001578 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01001579 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001580 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001581
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001582 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00001583 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001584
Ben Widawsky678d96f2015-03-16 16:00:56 +00001585 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001586 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001587
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001588 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001589
Ben Widawsky678d96f2015-03-16 16:00:56 +00001590 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
1591
Thierry Reding440fd522015-01-23 09:05:06 +01001592 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001593 ppgtt->node.size >> 20,
1594 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001595
Daniel Vetterfa76da32014-08-06 20:19:54 +02001596 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001597 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001598
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001599 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001600}
1601
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001602static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001603{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001604 ppgtt->base.dev = dev;
Daniel Vetter3440d262013-01-24 13:49:56 -08001605
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001606 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001607 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001608 else
Michel Thierryd7b26332015-04-08 12:13:34 +01001609 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001610}
Mika Kuoppalac114f762015-06-25 18:35:13 +03001611
Daniel Vetterfa76da32014-08-06 20:19:54 +02001612int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1613{
1614 struct drm_i915_private *dev_priv = dev->dev_private;
1615 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001616
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001617 ret = __hw_ppgtt_init(dev, ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001618 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001619 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001620 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1621 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001622 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001623 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001624
1625 return ret;
1626}
1627
Daniel Vetter82460d92014-08-06 20:19:53 +02001628int i915_ppgtt_init_hw(struct drm_device *dev)
1629{
Thomas Daniel671b50132014-08-20 16:24:50 +01001630 /* In the case of execlists, PPGTT is enabled by the context descriptor
1631 * and the PDPs are contained within the context itself. We don't
1632 * need to do anything here. */
1633 if (i915.enable_execlists)
1634 return 0;
1635
Daniel Vetter82460d92014-08-06 20:19:53 +02001636 if (!USES_PPGTT(dev))
1637 return 0;
1638
1639 if (IS_GEN6(dev))
1640 gen6_ppgtt_enable(dev);
1641 else if (IS_GEN7(dev))
1642 gen7_ppgtt_enable(dev);
1643 else if (INTEL_INFO(dev)->gen >= 8)
1644 gen8_ppgtt_enable(dev);
1645 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001646 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001647
John Harrison4ad2fd82015-06-18 13:11:20 +01001648 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001649}
John Harrison4ad2fd82015-06-18 13:11:20 +01001650
John Harrisonb3dd6b92015-05-29 17:43:40 +01001651int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
John Harrison4ad2fd82015-06-18 13:11:20 +01001652{
John Harrisonb3dd6b92015-05-29 17:43:40 +01001653 struct drm_i915_private *dev_priv = req->ring->dev->dev_private;
John Harrison4ad2fd82015-06-18 13:11:20 +01001654 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1655
1656 if (i915.enable_execlists)
1657 return 0;
1658
1659 if (!ppgtt)
1660 return 0;
1661
John Harrisone85b26d2015-05-29 17:43:56 +01001662 return ppgtt->switch_mm(ppgtt, req);
John Harrison4ad2fd82015-06-18 13:11:20 +01001663}
1664
Daniel Vetter4d884702014-08-06 15:04:47 +02001665struct i915_hw_ppgtt *
1666i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1667{
1668 struct i915_hw_ppgtt *ppgtt;
1669 int ret;
1670
1671 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1672 if (!ppgtt)
1673 return ERR_PTR(-ENOMEM);
1674
1675 ret = i915_ppgtt_init(dev, ppgtt);
1676 if (ret) {
1677 kfree(ppgtt);
1678 return ERR_PTR(ret);
1679 }
1680
1681 ppgtt->file_priv = fpriv;
1682
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001683 trace_i915_ppgtt_create(&ppgtt->base);
1684
Daniel Vetter4d884702014-08-06 15:04:47 +02001685 return ppgtt;
1686}
1687
Daniel Vetteree960be2014-08-06 15:04:45 +02001688void i915_ppgtt_release(struct kref *kref)
1689{
1690 struct i915_hw_ppgtt *ppgtt =
1691 container_of(kref, struct i915_hw_ppgtt, ref);
1692
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001693 trace_i915_ppgtt_release(&ppgtt->base);
1694
Daniel Vetteree960be2014-08-06 15:04:45 +02001695 /* vmas should already be unbound */
1696 WARN_ON(!list_empty(&ppgtt->base.active_list));
1697 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1698
Daniel Vetter19dd1202014-08-06 15:04:55 +02001699 list_del(&ppgtt->base.global_link);
1700 drm_mm_takedown(&ppgtt->base.mm);
1701
Daniel Vetteree960be2014-08-06 15:04:45 +02001702 ppgtt->base.cleanup(&ppgtt->base);
1703 kfree(ppgtt);
1704}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001705
Ben Widawskya81cc002013-01-18 12:30:31 -08001706extern int intel_iommu_gfx_mapped;
1707/* Certain Gen5 chipsets require require idling the GPU before
1708 * unmapping anything from the GTT when VT-d is enabled.
1709 */
Daniel Vetter2c642b02015-04-14 17:35:26 +02001710static bool needs_idle_maps(struct drm_device *dev)
Ben Widawskya81cc002013-01-18 12:30:31 -08001711{
1712#ifdef CONFIG_INTEL_IOMMU
1713 /* Query intel_iommu to see if we need the workaround. Presumably that
1714 * was loaded first.
1715 */
1716 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1717 return true;
1718#endif
1719 return false;
1720}
1721
Ben Widawsky5c042282011-10-17 15:51:55 -07001722static bool do_idling(struct drm_i915_private *dev_priv)
1723{
1724 bool ret = dev_priv->mm.interruptible;
1725
Ben Widawskya81cc002013-01-18 12:30:31 -08001726 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001727 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001728 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001729 DRM_ERROR("Couldn't idle GPU\n");
1730 /* Wait a bit, in hopes it avoids the hang */
1731 udelay(10);
1732 }
1733 }
1734
1735 return ret;
1736}
1737
1738static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1739{
Ben Widawskya81cc002013-01-18 12:30:31 -08001740 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001741 dev_priv->mm.interruptible = interruptible;
1742}
1743
Ben Widawsky828c7902013-10-16 09:21:30 -07001744void i915_check_and_clear_faults(struct drm_device *dev)
1745{
1746 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001747 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001748 int i;
1749
1750 if (INTEL_INFO(dev)->gen < 6)
1751 return;
1752
1753 for_each_ring(ring, dev_priv, i) {
1754 u32 fault_reg;
1755 fault_reg = I915_READ(RING_FAULT_REG(ring));
1756 if (fault_reg & RING_FAULT_VALID) {
1757 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001758 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001759 "\tAddress space: %s\n"
1760 "\tSource ID: %d\n"
1761 "\tType: %d\n",
1762 fault_reg & PAGE_MASK,
1763 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1764 RING_FAULT_SRCID(fault_reg),
1765 RING_FAULT_FAULT_TYPE(fault_reg));
1766 I915_WRITE(RING_FAULT_REG(ring),
1767 fault_reg & ~RING_FAULT_VALID);
1768 }
1769 }
1770 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1771}
1772
Chris Wilson91e56492014-09-25 10:13:12 +01001773static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1774{
1775 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1776 intel_gtt_chipset_flush();
1777 } else {
1778 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1779 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1780 }
1781}
1782
Ben Widawsky828c7902013-10-16 09:21:30 -07001783void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1784{
1785 struct drm_i915_private *dev_priv = dev->dev_private;
1786
1787 /* Don't bother messing with faults pre GEN6 as we have little
1788 * documentation supporting that it's a good idea.
1789 */
1790 if (INTEL_INFO(dev)->gen < 6)
1791 return;
1792
1793 i915_check_and_clear_faults(dev);
1794
1795 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001796 dev_priv->gtt.base.start,
1797 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001798 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001799
1800 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001801}
1802
Daniel Vetter74163902012-02-15 23:50:21 +01001803int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001804{
Chris Wilson9da3da62012-06-01 15:20:22 +01001805 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1806 obj->pages->sgl, obj->pages->nents,
1807 PCI_DMA_BIDIRECTIONAL))
1808 return -ENOSPC;
1809
1810 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001811}
1812
Daniel Vetter2c642b02015-04-14 17:35:26 +02001813static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001814{
1815#ifdef writeq
1816 writeq(pte, addr);
1817#else
1818 iowrite32((u32)pte, addr);
1819 iowrite32(pte >> 32, addr + 4);
1820#endif
1821}
1822
1823static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1824 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001825 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301826 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001827{
1828 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001829 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001830 gen8_pte_t __iomem *gtt_entries =
1831 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001832 int i = 0;
1833 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001834 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001835
1836 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1837 addr = sg_dma_address(sg_iter.sg) +
1838 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1839 gen8_set_pte(&gtt_entries[i],
1840 gen8_pte_encode(addr, level, true));
1841 i++;
1842 }
1843
1844 /*
1845 * XXX: This serves as a posting read to make sure that the PTE has
1846 * actually been updated. There is some concern that even though
1847 * registers and PTEs are within the same BAR that they are potentially
1848 * of NUMA access patterns. Therefore, even with the way we assume
1849 * hardware should work, we must keep this posting read for paranoia.
1850 */
1851 if (i != 0)
1852 WARN_ON(readq(&gtt_entries[i-1])
1853 != gen8_pte_encode(addr, level, true));
1854
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001855 /* This next bit makes the above posting read even more important. We
1856 * want to flush the TLBs only after we're certain all the PTE updates
1857 * have finished.
1858 */
1859 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1860 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001861}
1862
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001863/*
1864 * Binds an object into the global gtt with the specified cache level. The object
1865 * will be accessible to the GPU via commands whose operands reference offsets
1866 * within the global GTT as well as accessible by the GPU through the GMADR
1867 * mapped BAR (dev_priv->mm.gtt->gtt).
1868 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001869static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001870 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001871 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301872 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001873{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001874 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001875 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001876 gen6_pte_t __iomem *gtt_entries =
1877 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001878 int i = 0;
1879 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001880 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001881
Imre Deak6e995e22013-02-18 19:28:04 +02001882 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001883 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301884 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001885 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001886 }
1887
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001888 /* XXX: This serves as a posting read to make sure that the PTE has
1889 * actually been updated. There is some concern that even though
1890 * registers and PTEs are within the same BAR that they are potentially
1891 * of NUMA access patterns. Therefore, even with the way we assume
1892 * hardware should work, we must keep this posting read for paranoia.
1893 */
Pavel Machek57007df2014-07-28 13:20:58 +02001894 if (i != 0) {
1895 unsigned long gtt = readl(&gtt_entries[i-1]);
1896 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1897 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001898
1899 /* This next bit makes the above posting read even more important. We
1900 * want to flush the TLBs only after we're certain all the PTE updates
1901 * have finished.
1902 */
1903 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1904 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001905}
1906
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001907static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001908 uint64_t start,
1909 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001910 bool use_scratch)
1911{
1912 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001913 unsigned first_entry = start >> PAGE_SHIFT;
1914 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001915 gen8_pte_t scratch_pte, __iomem *gtt_base =
1916 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001917 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1918 int i;
1919
1920 if (WARN(num_entries > max_entries,
1921 "First entry = %d; Num entries = %d (max=%d)\n",
1922 first_entry, num_entries, max_entries))
1923 num_entries = max_entries;
1924
Mika Kuoppalac114f762015-06-25 18:35:13 +03001925 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001926 I915_CACHE_LLC,
1927 use_scratch);
1928 for (i = 0; i < num_entries; i++)
1929 gen8_set_pte(&gtt_base[i], scratch_pte);
1930 readl(gtt_base);
1931}
1932
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001933static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001934 uint64_t start,
1935 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001936 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001937{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001938 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001939 unsigned first_entry = start >> PAGE_SHIFT;
1940 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001941 gen6_pte_t scratch_pte, __iomem *gtt_base =
1942 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001943 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001944 int i;
1945
1946 if (WARN(num_entries > max_entries,
1947 "First entry = %d; Num entries = %d (max=%d)\n",
1948 first_entry, num_entries, max_entries))
1949 num_entries = max_entries;
1950
Mika Kuoppalac114f762015-06-25 18:35:13 +03001951 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1952 I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07001953
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001954 for (i = 0; i < num_entries; i++)
1955 iowrite32(scratch_pte, &gtt_base[i]);
1956 readl(gtt_base);
1957}
1958
Daniel Vetterd369d2d2015-04-14 17:35:25 +02001959static void i915_ggtt_insert_entries(struct i915_address_space *vm,
1960 struct sg_table *pages,
1961 uint64_t start,
1962 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001963{
1964 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1965 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1966
Daniel Vetterd369d2d2015-04-14 17:35:25 +02001967 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07001968
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001969}
1970
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001971static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001972 uint64_t start,
1973 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001974 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001975{
Ben Widawsky782f1492014-02-20 11:50:33 -08001976 unsigned first_entry = start >> PAGE_SHIFT;
1977 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001978 intel_gtt_clear_range(first_entry, num_entries);
1979}
1980
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001981static int ggtt_bind_vma(struct i915_vma *vma,
1982 enum i915_cache_level cache_level,
1983 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001984{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001985 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001986 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001987 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001988 struct sg_table *pages = obj->pages;
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001989 u32 pte_flags = 0;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001990 int ret;
1991
1992 ret = i915_get_ggtt_vma_pages(vma);
1993 if (ret)
1994 return ret;
1995 pages = vma->ggtt_view.pages;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001996
Akash Goel24f3a8c2014-06-17 10:59:42 +05301997 /* Currently applicable only to VLV */
1998 if (obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001999 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05302000
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002001
Ben Widawsky6f65e292013-12-06 14:10:56 -08002002 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Daniel Vetter08755462015-04-20 09:04:05 -07002003 vma->vm->insert_entries(vma->vm, pages,
2004 vma->node.start,
2005 cache_level, pte_flags);
Chris Wilsond0e30ad2015-07-29 20:02:48 +01002006
2007 /* Note the inconsistency here is due to absence of the
2008 * aliasing ppgtt on gen4 and earlier. Though we always
2009 * request PIN_USER for execbuffer (translated to LOCAL_BIND),
2010 * without the appgtt, we cannot honour that request and so
2011 * must substitute it with a global binding. Since we do this
2012 * behind the upper layers back, we need to explicitly set
2013 * the bound flag ourselves.
2014 */
2015 vma->bound |= GLOBAL_BIND;
2016
Ben Widawsky6f65e292013-12-06 14:10:56 -08002017 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002018
Daniel Vetter08755462015-04-20 09:04:05 -07002019 if (dev_priv->mm.aliasing_ppgtt && flags & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002020 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002021 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08002022 vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002023 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002024 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002025
2026 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002027}
2028
2029static void ggtt_unbind_vma(struct i915_vma *vma)
2030{
2031 struct drm_device *dev = vma->vm->dev;
2032 struct drm_i915_private *dev_priv = dev->dev_private;
2033 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002034 const uint64_t size = min_t(uint64_t,
2035 obj->base.size,
2036 vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002037
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002038 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08002039 vma->vm->clear_range(vma->vm,
2040 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002041 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002042 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002043 }
2044
Daniel Vetter08755462015-04-20 09:04:05 -07002045 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002046 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002047
Ben Widawsky6f65e292013-12-06 14:10:56 -08002048 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08002049 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002050 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002051 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002052 }
Daniel Vetter74163902012-02-15 23:50:21 +01002053}
2054
2055void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2056{
Ben Widawsky5c042282011-10-17 15:51:55 -07002057 struct drm_device *dev = obj->base.dev;
2058 struct drm_i915_private *dev_priv = dev->dev_private;
2059 bool interruptible;
2060
2061 interruptible = do_idling(dev_priv);
2062
Imre Deak5ec5b512015-07-08 19:18:59 +03002063 dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents,
2064 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07002065
2066 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002067}
Daniel Vetter644ec022012-03-26 09:45:40 +02002068
Chris Wilson42d6ab42012-07-26 11:49:32 +01002069static void i915_gtt_color_adjust(struct drm_mm_node *node,
2070 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002071 u64 *start,
2072 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002073{
2074 if (node->color != color)
2075 *start += 4096;
2076
2077 if (!list_empty(&node->node_list)) {
2078 node = list_entry(node->node_list.next,
2079 struct drm_mm_node,
2080 node_list);
2081 if (node->allocated && node->color != color)
2082 *end -= 4096;
2083 }
2084}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002085
Daniel Vetterf548c0e2014-11-19 21:40:13 +01002086static int i915_gem_setup_global_gtt(struct drm_device *dev,
2087 unsigned long start,
2088 unsigned long mappable_end,
2089 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002090{
Ben Widawskye78891c2013-01-25 16:41:04 -08002091 /* Let GEM Manage all of the aperture.
2092 *
2093 * However, leave one page at the end still bound to the scratch page.
2094 * There are a number of places where the hardware apparently prefetches
2095 * past the end of the object, and we've seen multiple hangs with the
2096 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2097 * aperture. One page should be enough to keep any prefetching inside
2098 * of the aperture.
2099 */
Ben Widawsky40d749802013-07-31 16:59:59 -07002100 struct drm_i915_private *dev_priv = dev->dev_private;
2101 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002102 struct drm_mm_node *entry;
2103 struct drm_i915_gem_object *obj;
2104 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002105 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002106
Ben Widawsky35451cb2013-01-17 12:45:13 -08002107 BUG_ON(mappable_end > end);
2108
Chris Wilsoned2f3452012-11-15 11:32:19 +00002109 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07002110 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002111
2112 dev_priv->gtt.base.start = start;
2113 dev_priv->gtt.base.total = end - start;
2114
2115 if (intel_vgpu_active(dev)) {
2116 ret = intel_vgt_balloon(dev);
2117 if (ret)
2118 return ret;
2119 }
2120
Chris Wilson42d6ab42012-07-26 11:49:32 +01002121 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07002122 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002123
Chris Wilsoned2f3452012-11-15 11:32:19 +00002124 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002125 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002126 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002127
Ben Widawskyedd41a82013-07-05 14:41:05 -07002128 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002129 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002130
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002131 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002132 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002133 if (ret) {
2134 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2135 return ret;
2136 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002137 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002138 }
2139
Chris Wilsoned2f3452012-11-15 11:32:19 +00002140 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002141 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002142 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2143 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002144 ggtt_vm->clear_range(ggtt_vm, hole_start,
2145 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002146 }
2147
2148 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002149 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002150
Daniel Vetterfa76da32014-08-06 20:19:54 +02002151 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2152 struct i915_hw_ppgtt *ppgtt;
2153
2154 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2155 if (!ppgtt)
2156 return -ENOMEM;
2157
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002158 ret = __hw_ppgtt_init(dev, ppgtt);
Michel Thierry4933d512015-03-24 15:46:22 +00002159 if (ret) {
Daniel Vetter061dd492015-04-14 17:35:13 +02002160 ppgtt->base.cleanup(&ppgtt->base);
Michel Thierry4933d512015-03-24 15:46:22 +00002161 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002162 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002163 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002164
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002165 if (ppgtt->base.allocate_va_range)
2166 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2167 ppgtt->base.total);
2168 if (ret) {
2169 ppgtt->base.cleanup(&ppgtt->base);
2170 kfree(ppgtt);
2171 return ret;
2172 }
2173
2174 ppgtt->base.clear_range(&ppgtt->base,
2175 ppgtt->base.start,
2176 ppgtt->base.total,
2177 true);
2178
Daniel Vetterfa76da32014-08-06 20:19:54 +02002179 dev_priv->mm.aliasing_ppgtt = ppgtt;
2180 }
2181
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002182 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002183}
2184
Ben Widawskyd7e50082012-12-18 10:31:25 -08002185void i915_gem_init_global_gtt(struct drm_device *dev)
2186{
2187 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002188 u64 gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002189
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002190 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002191 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002192
Ben Widawskye78891c2013-01-25 16:41:04 -08002193 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002194}
2195
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002196void i915_global_gtt_cleanup(struct drm_device *dev)
2197{
2198 struct drm_i915_private *dev_priv = dev->dev_private;
2199 struct i915_address_space *vm = &dev_priv->gtt.base;
2200
Daniel Vetter70e32542014-08-06 15:04:57 +02002201 if (dev_priv->mm.aliasing_ppgtt) {
2202 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2203
2204 ppgtt->base.cleanup(&ppgtt->base);
2205 }
2206
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002207 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002208 if (intel_vgpu_active(dev))
2209 intel_vgt_deballoon();
2210
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002211 drm_mm_takedown(&vm->mm);
2212 list_del(&vm->global_link);
2213 }
2214
2215 vm->cleanup(vm);
2216}
Daniel Vetter70e32542014-08-06 15:04:57 +02002217
Daniel Vetter2c642b02015-04-14 17:35:26 +02002218static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002219{
2220 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2221 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2222 return snb_gmch_ctl << 20;
2223}
2224
Daniel Vetter2c642b02015-04-14 17:35:26 +02002225static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002226{
2227 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2228 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2229 if (bdw_gmch_ctl)
2230 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002231
2232#ifdef CONFIG_X86_32
2233 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2234 if (bdw_gmch_ctl > 4)
2235 bdw_gmch_ctl = 4;
2236#endif
2237
Ben Widawsky9459d252013-11-03 16:53:55 -08002238 return bdw_gmch_ctl << 20;
2239}
2240
Daniel Vetter2c642b02015-04-14 17:35:26 +02002241static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002242{
2243 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2244 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2245
2246 if (gmch_ctrl)
2247 return 1 << (20 + gmch_ctrl);
2248
2249 return 0;
2250}
2251
Daniel Vetter2c642b02015-04-14 17:35:26 +02002252static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002253{
2254 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2255 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2256 return snb_gmch_ctl << 25; /* 32 MB units */
2257}
2258
Daniel Vetter2c642b02015-04-14 17:35:26 +02002259static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002260{
2261 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2262 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2263 return bdw_gmch_ctl << 25; /* 32 MB units */
2264}
2265
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002266static size_t chv_get_stolen_size(u16 gmch_ctrl)
2267{
2268 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2269 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2270
2271 /*
2272 * 0x0 to 0x10: 32MB increments starting at 0MB
2273 * 0x11 to 0x16: 4MB increments starting at 8MB
2274 * 0x17 to 0x1d: 4MB increments start at 36MB
2275 */
2276 if (gmch_ctrl < 0x11)
2277 return gmch_ctrl << 25;
2278 else if (gmch_ctrl < 0x17)
2279 return (gmch_ctrl - 0x11 + 2) << 22;
2280 else
2281 return (gmch_ctrl - 0x17 + 9) << 22;
2282}
2283
Damien Lespiau66375012014-01-09 18:02:46 +00002284static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2285{
2286 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2287 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2288
2289 if (gen9_gmch_ctl < 0xf0)
2290 return gen9_gmch_ctl << 25; /* 32 MB units */
2291 else
2292 /* 4MB increments starting at 0xf0 for 4MB */
2293 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2294}
2295
Ben Widawsky63340132013-11-04 19:32:22 -08002296static int ggtt_probe_common(struct drm_device *dev,
2297 size_t gtt_size)
2298{
2299 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002300 struct i915_page_scratch *scratch_page;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002301 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002302
2303 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002304 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002305 (pci_resource_len(dev->pdev, 0) / 2);
2306
Imre Deak2a073f892015-03-27 13:07:33 +02002307 /*
2308 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2309 * dropped. For WC mappings in general we have 64 byte burst writes
2310 * when the WC buffer is flushed, so we can't use it, but have to
2311 * resort to an uncached mapping. The WC issue is easily caught by the
2312 * readback check when writing GTT PTE entries.
2313 */
2314 if (IS_BROXTON(dev))
2315 dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
2316 else
2317 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002318 if (!dev_priv->gtt.gsm) {
2319 DRM_ERROR("Failed to map the gtt page table\n");
2320 return -ENOMEM;
2321 }
2322
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002323 scratch_page = alloc_scratch_page(dev);
2324 if (IS_ERR(scratch_page)) {
Ben Widawsky63340132013-11-04 19:32:22 -08002325 DRM_ERROR("Scratch setup failed\n");
2326 /* iounmap will also get called at remove, but meh */
2327 iounmap(dev_priv->gtt.gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002328 return PTR_ERR(scratch_page);
Ben Widawsky63340132013-11-04 19:32:22 -08002329 }
2330
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002331 dev_priv->gtt.base.scratch_page = scratch_page;
2332
2333 return 0;
Ben Widawsky63340132013-11-04 19:32:22 -08002334}
2335
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002336/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2337 * bits. When using advanced contexts each context stores its own PAT, but
2338 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002339static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002340{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002341 uint64_t pat;
2342
2343 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2344 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2345 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2346 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2347 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2348 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2349 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2350 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2351
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002352 if (!USES_PPGTT(dev_priv->dev))
2353 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2354 * so RTL will always use the value corresponding to
2355 * pat_sel = 000".
2356 * So let's disable cache for GGTT to avoid screen corruptions.
2357 * MOCS still can be used though.
2358 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2359 * before this patch, i.e. the same uncached + snooping access
2360 * like on gen6/7 seems to be in effect.
2361 * - So this just fixes blitter/render access. Again it looks
2362 * like it's not just uncached access, but uncached + snooping.
2363 * So we can still hold onto all our assumptions wrt cpu
2364 * clflushing on LLC machines.
2365 */
2366 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2367
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002368 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2369 * write would work. */
2370 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2371 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2372}
2373
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002374static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2375{
2376 uint64_t pat;
2377
2378 /*
2379 * Map WB on BDW to snooped on CHV.
2380 *
2381 * Only the snoop bit has meaning for CHV, the rest is
2382 * ignored.
2383 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002384 * The hardware will never snoop for certain types of accesses:
2385 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2386 * - PPGTT page tables
2387 * - some other special cycles
2388 *
2389 * As with BDW, we also need to consider the following for GT accesses:
2390 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2391 * so RTL will always use the value corresponding to
2392 * pat_sel = 000".
2393 * Which means we must set the snoop bit in PAT entry 0
2394 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002395 */
2396 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2397 GEN8_PPAT(1, 0) |
2398 GEN8_PPAT(2, 0) |
2399 GEN8_PPAT(3, 0) |
2400 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2401 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2402 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2403 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2404
2405 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2406 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2407}
2408
Ben Widawsky63340132013-11-04 19:32:22 -08002409static int gen8_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002410 u64 *gtt_total,
Ben Widawsky63340132013-11-04 19:32:22 -08002411 size_t *stolen,
2412 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002413 u64 *mappable_end)
Ben Widawsky63340132013-11-04 19:32:22 -08002414{
2415 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002416 u64 gtt_size;
Ben Widawsky63340132013-11-04 19:32:22 -08002417 u16 snb_gmch_ctl;
2418 int ret;
2419
2420 /* TODO: We're not aware of mappable constraints on gen8 yet */
2421 *mappable_base = pci_resource_start(dev->pdev, 2);
2422 *mappable_end = pci_resource_len(dev->pdev, 2);
2423
2424 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2425 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2426
2427 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2428
Damien Lespiau66375012014-01-09 18:02:46 +00002429 if (INTEL_INFO(dev)->gen >= 9) {
2430 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2431 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2432 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002433 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2434 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2435 } else {
2436 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2437 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2438 }
Ben Widawsky63340132013-11-04 19:32:22 -08002439
Michel Thierry07749ef2015-03-16 16:00:54 +00002440 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002441
Sumit Singh5a4e33a2015-03-17 11:39:31 +02002442 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002443 chv_setup_private_ppat(dev_priv);
2444 else
2445 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002446
Ben Widawsky63340132013-11-04 19:32:22 -08002447 ret = ggtt_probe_common(dev, gtt_size);
2448
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002449 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2450 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002451 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2452 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawsky63340132013-11-04 19:32:22 -08002453
2454 return ret;
2455}
2456
Ben Widawskybaa09f52013-01-24 13:49:57 -08002457static int gen6_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002458 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002459 size_t *stolen,
2460 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002461 u64 *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002462{
2463 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002464 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002465 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002466 int ret;
2467
Ben Widawsky41907dd2013-02-08 11:32:47 -08002468 *mappable_base = pci_resource_start(dev->pdev, 2);
2469 *mappable_end = pci_resource_len(dev->pdev, 2);
2470
Ben Widawskybaa09f52013-01-24 13:49:57 -08002471 /* 64/512MB is the current min/max we actually know of, but this is just
2472 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002473 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002474 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002475 DRM_ERROR("Unknown GMADR size (%llx)\n",
Ben Widawskybaa09f52013-01-24 13:49:57 -08002476 dev_priv->gtt.mappable_end);
2477 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002478 }
2479
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002480 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2481 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002482 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002483
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002484 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002485
Ben Widawsky63340132013-11-04 19:32:22 -08002486 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00002487 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002488
Ben Widawsky63340132013-11-04 19:32:22 -08002489 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002490
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002491 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2492 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002493 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2494 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002495
2496 return ret;
2497}
2498
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002499static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002500{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002501
2502 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002503
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002504 iounmap(gtt->gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002505 free_scratch_page(vm->dev, vm->scratch_page);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002506}
2507
2508static int i915_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002509 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002510 size_t *stolen,
2511 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002512 u64 *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002513{
2514 struct drm_i915_private *dev_priv = dev->dev_private;
2515 int ret;
2516
Ben Widawskybaa09f52013-01-24 13:49:57 -08002517 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2518 if (!ret) {
2519 DRM_ERROR("failed to set up gmch\n");
2520 return -EIO;
2521 }
2522
Ben Widawsky41907dd2013-02-08 11:32:47 -08002523 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002524
2525 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002526 dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002527 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002528 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2529 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002530
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002531 if (unlikely(dev_priv->gtt.do_idle_maps))
2532 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2533
Ben Widawskybaa09f52013-01-24 13:49:57 -08002534 return 0;
2535}
2536
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002537static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002538{
2539 intel_gmch_remove();
2540}
2541
2542int i915_gem_gtt_init(struct drm_device *dev)
2543{
2544 struct drm_i915_private *dev_priv = dev->dev_private;
2545 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002546 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002547
Ben Widawskybaa09f52013-01-24 13:49:57 -08002548 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002549 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002550 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002551 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002552 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002553 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002554 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002555 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002556 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002557 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002558 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002559 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002560 else if (INTEL_INFO(dev)->gen >= 7)
2561 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002562 else
Chris Wilson350ec882013-08-06 13:17:02 +01002563 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002564 } else {
2565 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2566 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002567 }
2568
Mika Kuoppalac114f762015-06-25 18:35:13 +03002569 gtt->base.dev = dev;
2570
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002571 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002572 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002573 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002574 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002575
Ben Widawskybaa09f52013-01-24 13:49:57 -08002576 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002577 DRM_INFO("Memory usable by graphics device = %lluM\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002578 gtt->base.total >> 20);
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002579 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", gtt->mappable_end >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002580 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002581#ifdef CONFIG_INTEL_IOMMU
2582 if (intel_iommu_gfx_mapped)
2583 DRM_INFO("VT-d active for gfx access\n");
2584#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002585 /*
2586 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2587 * user's requested state against the hardware/driver capabilities. We
2588 * do this now so that we can print out any log messages once rather
2589 * than every time we check intel_enable_ppgtt().
2590 */
2591 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2592 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002593
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002594 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002595}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002596
Daniel Vetterfa423312015-04-14 17:35:23 +02002597void i915_gem_restore_gtt_mappings(struct drm_device *dev)
2598{
2599 struct drm_i915_private *dev_priv = dev->dev_private;
2600 struct drm_i915_gem_object *obj;
2601 struct i915_address_space *vm;
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01002602 struct i915_vma *vma;
2603 bool flush;
Daniel Vetterfa423312015-04-14 17:35:23 +02002604
2605 i915_check_and_clear_faults(dev);
2606
2607 /* First fill our portion of the GTT with scratch pages */
2608 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
2609 dev_priv->gtt.base.start,
2610 dev_priv->gtt.base.total,
2611 true);
2612
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01002613 /* Cache flush objects bound into GGTT and rebind them. */
2614 vm = &dev_priv->gtt.base;
Daniel Vetterfa423312015-04-14 17:35:23 +02002615 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01002616 flush = false;
2617 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2618 if (vma->vm != vm)
2619 continue;
Daniel Vetterfa423312015-04-14 17:35:23 +02002620
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01002621 WARN_ON(i915_vma_bind(vma, obj->cache_level,
2622 PIN_UPDATE));
2623
2624 flush = true;
2625 }
2626
2627 if (flush)
2628 i915_gem_clflush_object(obj, obj->pin_display);
Daniel Vetterfa423312015-04-14 17:35:23 +02002629 }
2630
Daniel Vetterfa423312015-04-14 17:35:23 +02002631 if (INTEL_INFO(dev)->gen >= 8) {
2632 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
2633 chv_setup_private_ppat(dev_priv);
2634 else
2635 bdw_setup_private_ppat(dev_priv);
2636
2637 return;
2638 }
2639
2640 if (USES_PPGTT(dev)) {
2641 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2642 /* TODO: Perhaps it shouldn't be gen6 specific */
2643
2644 struct i915_hw_ppgtt *ppgtt =
2645 container_of(vm, struct i915_hw_ppgtt,
2646 base);
2647
2648 if (i915_is_ggtt(vm))
2649 ppgtt = dev_priv->mm.aliasing_ppgtt;
2650
2651 gen6_write_page_range(dev_priv, &ppgtt->pd,
2652 0, ppgtt->base.total);
2653 }
2654 }
2655
2656 i915_ggtt_flush(dev_priv);
2657}
2658
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002659static struct i915_vma *
2660__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2661 struct i915_address_space *vm,
2662 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002663{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002664 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002665
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002666 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
2667 return ERR_PTR(-EINVAL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002668
2669 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002670 if (vma == NULL)
2671 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002672
Ben Widawsky6f65e292013-12-06 14:10:56 -08002673 INIT_LIST_HEAD(&vma->vma_link);
2674 INIT_LIST_HEAD(&vma->mm_list);
2675 INIT_LIST_HEAD(&vma->exec_list);
2676 vma->vm = vm;
2677 vma->obj = obj;
2678
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002679 if (i915_is_ggtt(vm))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002680 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002681
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002682 list_add_tail(&vma->vma_link, &obj->vma_list);
2683 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002684 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002685
2686 return vma;
2687}
2688
2689struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002690i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2691 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002692{
2693 struct i915_vma *vma;
2694
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002695 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002696 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002697 vma = __i915_gem_vma_create(obj, vm,
2698 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002699
2700 return vma;
2701}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002702
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002703struct i915_vma *
2704i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2705 const struct i915_ggtt_view *view)
2706{
2707 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2708 struct i915_vma *vma;
2709
2710 if (WARN_ON(!view))
2711 return ERR_PTR(-EINVAL);
2712
2713 vma = i915_gem_obj_to_ggtt_view(obj, view);
2714
2715 if (IS_ERR(vma))
2716 return vma;
2717
2718 if (!vma)
2719 vma = __i915_gem_vma_create(obj, ggtt, view);
2720
2721 return vma;
2722
2723}
2724
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002725static void
2726rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
2727 struct sg_table *st)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002728{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002729 unsigned int column, row;
2730 unsigned int src_idx;
2731 struct scatterlist *sg = st->sgl;
2732
2733 st->nents = 0;
2734
2735 for (column = 0; column < width; column++) {
2736 src_idx = width * (height - 1) + column;
2737 for (row = 0; row < height; row++) {
2738 st->nents++;
2739 /* We don't need the pages, but need to initialize
2740 * the entries so the sg list can be happily traversed.
2741 * The only thing we need are DMA addresses.
2742 */
2743 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2744 sg_dma_address(sg) = in[src_idx];
2745 sg_dma_len(sg) = PAGE_SIZE;
2746 sg = sg_next(sg);
2747 src_idx -= width;
2748 }
2749 }
2750}
2751
2752static struct sg_table *
2753intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
2754 struct drm_i915_gem_object *obj)
2755{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002756 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002757 unsigned int size_pages = rot_info->size >> PAGE_SHIFT;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002758 struct sg_page_iter sg_iter;
2759 unsigned long i;
2760 dma_addr_t *page_addr_list;
2761 struct sg_table *st;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00002762 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002763
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002764 /* Allocate a temporary list of source pages for random access. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002765 page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
2766 sizeof(dma_addr_t));
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002767 if (!page_addr_list)
2768 return ERR_PTR(ret);
2769
2770 /* Allocate target SG list. */
2771 st = kmalloc(sizeof(*st), GFP_KERNEL);
2772 if (!st)
2773 goto err_st_alloc;
2774
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002775 ret = sg_alloc_table(st, size_pages, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002776 if (ret)
2777 goto err_sg_alloc;
2778
2779 /* Populate source page list from the object. */
2780 i = 0;
2781 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2782 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
2783 i++;
2784 }
2785
2786 /* Rotate the pages. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002787 rotate_pages(page_addr_list,
2788 rot_info->width_pages, rot_info->height_pages,
2789 st);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002790
2791 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002792 "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages).\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01002793 obj->base.size, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002794 rot_info->pixel_format, rot_info->width_pages,
2795 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002796
2797 drm_free_large(page_addr_list);
2798
2799 return st;
2800
2801err_sg_alloc:
2802 kfree(st);
2803err_st_alloc:
2804 drm_free_large(page_addr_list);
2805
2806 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002807 "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages)\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01002808 obj->base.size, ret, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002809 rot_info->pixel_format, rot_info->width_pages,
2810 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002811 return ERR_PTR(ret);
2812}
2813
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002814static struct sg_table *
2815intel_partial_pages(const struct i915_ggtt_view *view,
2816 struct drm_i915_gem_object *obj)
2817{
2818 struct sg_table *st;
2819 struct scatterlist *sg;
2820 struct sg_page_iter obj_sg_iter;
2821 int ret = -ENOMEM;
2822
2823 st = kmalloc(sizeof(*st), GFP_KERNEL);
2824 if (!st)
2825 goto err_st_alloc;
2826
2827 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
2828 if (ret)
2829 goto err_sg_alloc;
2830
2831 sg = st->sgl;
2832 st->nents = 0;
2833 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
2834 view->params.partial.offset)
2835 {
2836 if (st->nents >= view->params.partial.size)
2837 break;
2838
2839 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2840 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
2841 sg_dma_len(sg) = PAGE_SIZE;
2842
2843 sg = sg_next(sg);
2844 st->nents++;
2845 }
2846
2847 return st;
2848
2849err_sg_alloc:
2850 kfree(st);
2851err_st_alloc:
2852 return ERR_PTR(ret);
2853}
2854
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002855static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002856i915_get_ggtt_vma_pages(struct i915_vma *vma)
2857{
2858 int ret = 0;
2859
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002860 if (vma->ggtt_view.pages)
2861 return 0;
2862
2863 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2864 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002865 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
2866 vma->ggtt_view.pages =
2867 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002868 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
2869 vma->ggtt_view.pages =
2870 intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002871 else
2872 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2873 vma->ggtt_view.type);
2874
2875 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002876 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002877 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002878 ret = -EINVAL;
2879 } else if (IS_ERR(vma->ggtt_view.pages)) {
2880 ret = PTR_ERR(vma->ggtt_view.pages);
2881 vma->ggtt_view.pages = NULL;
2882 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
2883 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002884 }
2885
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002886 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002887}
2888
2889/**
2890 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2891 * @vma: VMA to map
2892 * @cache_level: mapping cache level
2893 * @flags: flags like global or local mapping
2894 *
2895 * DMA addresses are taken from the scatter-gather table of this object (or of
2896 * this VMA in case of non-default GGTT views) and PTE entries set up.
2897 * Note that DMA addresses are also the only part of the SG table we care about.
2898 */
2899int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2900 u32 flags)
2901{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002902 int ret;
2903 u32 bind_flags;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002904
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002905 if (WARN_ON(flags == 0))
2906 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002907
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002908 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07002909 if (flags & PIN_GLOBAL)
2910 bind_flags |= GLOBAL_BIND;
2911 if (flags & PIN_USER)
2912 bind_flags |= LOCAL_BIND;
2913
2914 if (flags & PIN_UPDATE)
2915 bind_flags |= vma->bound;
2916 else
2917 bind_flags &= ~vma->bound;
2918
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002919 if (bind_flags == 0)
2920 return 0;
2921
2922 if (vma->bound == 0 && vma->vm->allocate_va_range) {
2923 trace_i915_va_alloc(vma->vm,
2924 vma->node.start,
2925 vma->node.size,
2926 VM_TO_TRACE_NAME(vma->vm));
2927
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03002928 /* XXX: i915_vma_pin() will fix this +- hack */
2929 vma->pin_count++;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002930 ret = vma->vm->allocate_va_range(vma->vm,
2931 vma->node.start,
2932 vma->node.size);
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03002933 vma->pin_count--;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002934 if (ret)
2935 return ret;
2936 }
2937
2938 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002939 if (ret)
2940 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07002941
2942 vma->bound |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002943
2944 return 0;
2945}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002946
2947/**
2948 * i915_ggtt_view_size - Get the size of a GGTT view.
2949 * @obj: Object the view is of.
2950 * @view: The view in question.
2951 *
2952 * @return The size of the GGTT view in bytes.
2953 */
2954size_t
2955i915_ggtt_view_size(struct drm_i915_gem_object *obj,
2956 const struct i915_ggtt_view *view)
2957{
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01002958 if (view->type == I915_GGTT_VIEW_NORMAL) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002959 return obj->base.size;
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01002960 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
2961 return view->rotation_info.size;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002962 } else if (view->type == I915_GGTT_VIEW_PARTIAL) {
2963 return view->params.partial.size << PAGE_SHIFT;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002964 } else {
2965 WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
2966 return obj->base.size;
2967 }
2968}