blob: 52a3adfac7f8b8cc2d8bad286685a1aea4711126 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010042#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <linux/moduleparam.h>
44#include <linux/init.h>
45#include <linux/slab.h>
46#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010047#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <sound/core.h>
49#include <sound/initval.h>
50#include "hda_codec.h"
51
52
Takashi Iwai5aba4f82008-01-07 15:16:37 +010053static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
54static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
55static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
56static char *model[SNDRV_CARDS];
57static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020058static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010059static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai27346162006-01-12 18:28:44 +010060static int single_cmd;
Takashi Iwai134a11f2006-11-10 12:08:37 +010061static int enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Takashi Iwai5aba4f82008-01-07 15:16:37 +010063module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070064MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070066MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010067module_param_array(enable, bool, NULL, 0444);
68MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
69module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070070MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010071module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020072MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
Takashi Iwaid2e1c972008-06-10 17:53:34 +020073 "(0 = auto, 1 = none, 2 = POSBUF).");
Takashi Iwai555e2192008-06-10 17:53:34 +020074module_param_array(bdl_pos_adj, int, NULL, 0644);
75MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010076module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010077MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwai27346162006-01-12 18:28:44 +010078module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020079MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
80 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010081module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010082MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai606ad752005-11-24 16:03:40 +010083
Takashi Iwaidee1b662007-08-13 16:10:30 +020084#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaicb53c622007-08-10 17:21:45 +020085/* power_save option is defined in hda_codec.c */
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Takashi Iwaidee1b662007-08-13 16:10:30 +020087/* reset the HD-audio controller in power save mode.
88 * this may give more power-saving, but will take longer time to
89 * wake up.
90 */
91static int power_save_controller = 1;
92module_param(power_save_controller, bool, 0644);
93MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
94#endif
95
Linus Torvalds1da177e2005-04-16 15:20:36 -070096MODULE_LICENSE("GPL");
97MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
98 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -070099 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200100 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100101 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100102 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100103 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700104 "{Intel, PCH},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100105 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200106 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200107 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200108 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200109 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200110 "{ATI, RS780},"
111 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100112 "{ATI, RV630},"
113 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100114 "{ATI, RV670},"
115 "{ATI, RV635},"
116 "{ATI, RV620},"
117 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200118 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200119 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200120 "{SiS, SIS966},"
121 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122MODULE_DESCRIPTION("Intel HDA driver");
123
124#define SFX "hda-intel: "
125
Takashi Iwaicb53c622007-08-10 17:21:45 +0200126
127/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 * registers
129 */
130#define ICH6_REG_GCAP 0x00
131#define ICH6_REG_VMIN 0x02
132#define ICH6_REG_VMAJ 0x03
133#define ICH6_REG_OUTPAY 0x04
134#define ICH6_REG_INPAY 0x06
135#define ICH6_REG_GCTL 0x08
136#define ICH6_REG_WAKEEN 0x0c
137#define ICH6_REG_STATESTS 0x0e
138#define ICH6_REG_GSTS 0x10
139#define ICH6_REG_INTCTL 0x20
140#define ICH6_REG_INTSTS 0x24
141#define ICH6_REG_WALCLK 0x30
142#define ICH6_REG_SYNC 0x34
143#define ICH6_REG_CORBLBASE 0x40
144#define ICH6_REG_CORBUBASE 0x44
145#define ICH6_REG_CORBWP 0x48
146#define ICH6_REG_CORBRP 0x4A
147#define ICH6_REG_CORBCTL 0x4c
148#define ICH6_REG_CORBSTS 0x4d
149#define ICH6_REG_CORBSIZE 0x4e
150
151#define ICH6_REG_RIRBLBASE 0x50
152#define ICH6_REG_RIRBUBASE 0x54
153#define ICH6_REG_RIRBWP 0x58
154#define ICH6_REG_RINTCNT 0x5a
155#define ICH6_REG_RIRBCTL 0x5c
156#define ICH6_REG_RIRBSTS 0x5d
157#define ICH6_REG_RIRBSIZE 0x5e
158
159#define ICH6_REG_IC 0x60
160#define ICH6_REG_IR 0x64
161#define ICH6_REG_IRS 0x68
162#define ICH6_IRS_VALID (1<<1)
163#define ICH6_IRS_BUSY (1<<0)
164
165#define ICH6_REG_DPLBASE 0x70
166#define ICH6_REG_DPUBASE 0x74
167#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
168
169/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
170enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
171
172/* stream register offsets from stream base */
173#define ICH6_REG_SD_CTL 0x00
174#define ICH6_REG_SD_STS 0x03
175#define ICH6_REG_SD_LPIB 0x04
176#define ICH6_REG_SD_CBL 0x08
177#define ICH6_REG_SD_LVI 0x0c
178#define ICH6_REG_SD_FIFOW 0x0e
179#define ICH6_REG_SD_FIFOSIZE 0x10
180#define ICH6_REG_SD_FORMAT 0x12
181#define ICH6_REG_SD_BDLPL 0x18
182#define ICH6_REG_SD_BDLPU 0x1c
183
184/* PCI space */
185#define ICH6_PCIREG_TCSEL 0x44
186
187/*
188 * other constants
189 */
190
191/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200192/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200193#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200194#define ICH6_NUM_PLAYBACK 4
195
196/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200197#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200198#define ULI_NUM_PLAYBACK 6
199
Felix Kuehling778b6e12006-05-17 11:22:21 +0200200/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200201#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200202#define ATIHDMI_NUM_PLAYBACK 1
203
Kailang Yangf2690022008-05-27 11:44:55 +0200204/* TERA has 4 playback and 3 capture */
205#define TERA_NUM_CAPTURE 3
206#define TERA_NUM_PLAYBACK 4
207
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200208/* this number is statically defined for simplicity */
209#define MAX_AZX_DEV 16
210
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100212#define BDL_SIZE 4096
213#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
214#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215/* max buffer size - no h/w limit, you can increase as you like */
216#define AZX_MAX_BUF_SIZE (1024*1024*1024)
217/* max number of PCM devics per card */
Takashi Iwai7ba72ba2008-02-06 14:03:20 +0100218#define AZX_MAX_PCMS 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219
220/* RIRB int mask: overrun[2], response[0] */
221#define RIRB_INT_RESPONSE 0x01
222#define RIRB_INT_OVERRUN 0x04
223#define RIRB_INT_MASK 0x05
224
225/* STATESTS int mask: SD2,SD1,SD0 */
Takashi Iwai19a982b2007-03-21 15:14:35 +0100226#define AZX_MAX_CODECS 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227#define STATESTS_INT_MASK 0x07
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228
229/* SD_CTL bits */
230#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
231#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100232#define SD_CTL_STRIPE (3 << 16) /* stripe control */
233#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
234#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
236#define SD_CTL_STREAM_TAG_SHIFT 20
237
238/* SD_CTL and SD_STS */
239#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
240#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
241#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200242#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
243 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244
245/* SD_STS */
246#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
247
248/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200249#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
250#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
251#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252
Matt41e2fce2005-07-04 17:49:55 +0200253/* GCTL unsolicited response enable bit */
254#define ICH6_GCTL_UREN (1<<8)
255
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256/* GCTL reset bit */
257#define ICH6_GCTL_RESET (1<<0)
258
259/* CORB/RIRB control, read/write pointer */
260#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
261#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
262#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
263/* below are so far hardcoded - should read registers in future */
264#define ICH6_MAX_CORB_ENTRIES 256
265#define ICH6_MAX_RIRB_ENTRIES 256
266
Takashi Iwaic74db862005-05-12 14:26:27 +0200267/* position fix mode */
268enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200269 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200270 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200271 POS_FIX_POSBUF,
Takashi Iwaic74db862005-05-12 14:26:27 +0200272};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
Frederick Lif5d40b32005-05-12 14:55:20 +0200274/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200275#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
276#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
277
Vinod Gda3fca22005-09-13 18:49:12 +0200278/* Defines for Nvidia HDA support */
279#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
280#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700281#define NVIDIA_HDA_ISTRM_COH 0x4d
282#define NVIDIA_HDA_OSTRM_COH 0x4c
283#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200284
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100285/* Defines for Intel SCH HDA snoop control */
286#define INTEL_SCH_HDA_DEVC 0x78
287#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
288
Joseph Chan0e153472008-08-26 14:38:03 +0200289/* Define IN stream 0 FIFO size offset in VIA controller */
290#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
291/* Define VIA HD Audio Device ID*/
292#define VIA_HDAC_DEVICE_ID 0x3288
293
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100294
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 */
297
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100298struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100299 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200300 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
Takashi Iwaid01ce992007-07-27 16:52:19 +0200302 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200303 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200304 unsigned int frags; /* number for period in the play buffer */
305 unsigned int fifo_size; /* FIFO size */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306
Takashi Iwaid01ce992007-07-27 16:52:19 +0200307 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
Takashi Iwaid01ce992007-07-27 16:52:19 +0200309 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310
311 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200312 struct snd_pcm_substream *substream; /* assigned substream,
313 * set in PCM open
314 */
315 unsigned int format_val; /* format value to be set in the
316 * controller and the codec
317 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 unsigned char stream_tag; /* assigned stream */
319 unsigned char index; /* stream index */
320
Pavel Machek927fc862006-08-31 17:03:43 +0200321 unsigned int opened :1;
322 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200323 unsigned int irq_pending :1;
324 unsigned int irq_ignore :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200325 /*
326 * For VIA:
327 * A flag to ensure DMA position is 0
328 * when link position is not greater than FIFO size
329 */
330 unsigned int insufficient :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331};
332
333/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100334struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 u32 *buf; /* CORB/RIRB buffer
336 * Each CORB entry is 4byte, RIRB is 8byte
337 */
338 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
339 /* for RIRB */
340 unsigned short rp, wp; /* read/write pointers */
341 int cmds; /* number of pending requests */
342 u32 res; /* last read value */
343};
344
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100345struct azx {
346 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200348 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200350 /* chip type specific */
351 int driver_type;
352 int playback_streams;
353 int playback_index_offset;
354 int capture_streams;
355 int capture_index_offset;
356 int num_streams;
357
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 /* pci resources */
359 unsigned long addr;
360 void __iomem *remap_addr;
361 int irq;
362
363 /* locks */
364 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100365 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200367 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100368 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369
370 /* PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100371 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
373 /* HD codec */
374 unsigned short codec_mask;
375 struct hda_bus *bus;
376
377 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100378 struct azx_rb corb;
379 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100381 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 struct snd_dma_buffer rb;
383 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200384
385 /* flags */
386 int position_fix;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200387 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200388 unsigned int initialized :1;
389 unsigned int single_cmd :1;
390 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200391 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200392 unsigned int irq_pending_warned :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200393 unsigned int via_dmapos_patch :1; /* enable DMA-position fix for VIA */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200394
395 /* for debugging */
396 unsigned int last_cmd; /* last issued command (to sync) */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200397
398 /* for pending irqs */
399 struct work_struct irq_pending_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400};
401
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200402/* driver types */
403enum {
404 AZX_DRIVER_ICH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100405 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200406 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200407 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200408 AZX_DRIVER_VIA,
409 AZX_DRIVER_SIS,
410 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200411 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200412 AZX_DRIVER_TERA,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200413};
414
415static char *driver_short_names[] __devinitdata = {
416 [AZX_DRIVER_ICH] = "HDA Intel",
Tobin Davis4979bca2008-01-30 08:13:55 +0100417 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200418 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200419 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200420 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
421 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200422 [AZX_DRIVER_ULI] = "HDA ULI M5461",
423 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200424 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200425};
426
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427/*
428 * macros for easy use
429 */
430#define azx_writel(chip,reg,value) \
431 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
432#define azx_readl(chip,reg) \
433 readl((chip)->remap_addr + ICH6_REG_##reg)
434#define azx_writew(chip,reg,value) \
435 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
436#define azx_readw(chip,reg) \
437 readw((chip)->remap_addr + ICH6_REG_##reg)
438#define azx_writeb(chip,reg,value) \
439 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
440#define azx_readb(chip,reg) \
441 readb((chip)->remap_addr + ICH6_REG_##reg)
442
443#define azx_sd_writel(dev,reg,value) \
444 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
445#define azx_sd_readl(dev,reg) \
446 readl((dev)->sd_addr + ICH6_REG_##reg)
447#define azx_sd_writew(dev,reg,value) \
448 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
449#define azx_sd_readw(dev,reg) \
450 readw((dev)->sd_addr + ICH6_REG_##reg)
451#define azx_sd_writeb(dev,reg,value) \
452 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
453#define azx_sd_readb(dev,reg) \
454 readb((dev)->sd_addr + ICH6_REG_##reg)
455
456/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100457#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200459static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460
461/*
462 * Interface for HD codec
463 */
464
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465/*
466 * CORB / RIRB interface
467 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100468static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469{
470 int err;
471
472 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200473 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
474 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 PAGE_SIZE, &chip->rb);
476 if (err < 0) {
477 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
478 return err;
479 }
480 return 0;
481}
482
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100483static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484{
485 /* CORB set up */
486 chip->corb.addr = chip->rb.addr;
487 chip->corb.buf = (u32 *)chip->rb.area;
488 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200489 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200491 /* set the corb size to 256 entries (ULI requires explicitly) */
492 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 /* set the corb write pointer to 0 */
494 azx_writew(chip, CORBWP, 0);
495 /* reset the corb hw read pointer */
496 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
497 /* enable corb dma */
498 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
499
500 /* RIRB set up */
501 chip->rirb.addr = chip->rb.addr + 2048;
502 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
503 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200504 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200506 /* set the rirb size to 256 entries (ULI requires explicitly) */
507 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 /* reset the rirb hw write pointer */
509 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
510 /* set N=1, get RIRB response interrupt for new entry */
511 azx_writew(chip, RINTCNT, 1);
512 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 chip->rirb.rp = chip->rirb.cmds = 0;
515}
516
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100517static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518{
519 /* disable ringbuffer DMAs */
520 azx_writeb(chip, RIRBCTL, 0);
521 azx_writeb(chip, CORBCTL, 0);
522}
523
524/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200525static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100527 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
530 /* add command to corb */
531 wp = azx_readb(chip, CORBWP);
532 wp++;
533 wp %= ICH6_MAX_CORB_ENTRIES;
534
535 spin_lock_irq(&chip->reg_lock);
536 chip->rirb.cmds++;
537 chip->corb.buf[wp] = cpu_to_le32(val);
538 azx_writel(chip, CORBWP, wp);
539 spin_unlock_irq(&chip->reg_lock);
540
541 return 0;
542}
543
544#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
545
546/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100547static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548{
549 unsigned int rp, wp;
550 u32 res, res_ex;
551
552 wp = azx_readb(chip, RIRBWP);
553 if (wp == chip->rirb.wp)
554 return;
555 chip->rirb.wp = wp;
556
557 while (chip->rirb.rp != wp) {
558 chip->rirb.rp++;
559 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
560
561 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
562 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
563 res = le32_to_cpu(chip->rirb.buf[rp]);
564 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
565 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
566 else if (chip->rirb.cmds) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 chip->rirb.res = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100568 smp_wmb();
569 chip->rirb.cmds--;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 }
571 }
572}
573
574/* receive a response */
Takashi Iwai111d3af2006-02-16 18:17:58 +0100575static unsigned int azx_rirb_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100577 struct azx *chip = codec->bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200578 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200580 again:
581 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100582 for (;;) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200583 if (chip->polling_mode) {
584 spin_lock_irq(&chip->reg_lock);
585 azx_update_rirb(chip);
586 spin_unlock_irq(&chip->reg_lock);
587 }
Takashi Iwai2add9b92008-03-18 09:47:06 +0100588 if (!chip->rirb.cmds) {
589 smp_rmb();
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200590 return chip->rirb.res; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100591 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100592 if (time_after(jiffies, timeout))
593 break;
Takashi Iwai52987652008-01-16 16:09:47 +0100594 if (codec->bus->needs_damn_long_delay)
595 msleep(2); /* temporary workaround */
596 else {
597 udelay(10);
598 cond_resched();
599 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100600 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200601
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200602 if (chip->msi) {
603 snd_printk(KERN_WARNING "hda_intel: No response from codec, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200604 "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200605 free_irq(chip->irq, chip);
606 chip->irq = -1;
607 pci_disable_msi(chip->pci);
608 chip->msi = 0;
609 if (azx_acquire_irq(chip, 1) < 0)
610 return -1;
611 goto again;
612 }
613
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200614 if (!chip->polling_mode) {
615 snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200616 "switching to polling mode: last cmd=0x%08x\n",
617 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200618 chip->polling_mode = 1;
619 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200621
622 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200623 "switching to single_cmd mode: last cmd=0x%08x\n",
624 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200625 chip->rirb.rp = azx_readb(chip, RIRBWP);
626 chip->rirb.cmds = 0;
627 /* switch to single_cmd mode */
628 chip->single_cmd = 1;
629 azx_free_cmd_io(chip);
630 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631}
632
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633/*
634 * Use the single immediate command instead of CORB/RIRB for simplicity
635 *
636 * Note: according to Intel, this is not preferred use. The command was
637 * intended for the BIOS only, and may get confused with unsolicited
638 * responses. So, we shouldn't use it for normal operation from the
639 * driver.
640 * I left the codes, however, for debugging/testing purposes.
641 */
642
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200644static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100646 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 int timeout = 50;
648
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 while (timeout--) {
650 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200651 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200653 azx_writew(chip, IRS, azx_readw(chip, IRS) |
654 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200656 azx_writew(chip, IRS, azx_readw(chip, IRS) |
657 ICH6_IRS_BUSY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 return 0;
659 }
660 udelay(1);
661 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100662 if (printk_ratelimit())
663 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
664 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 return -EIO;
666}
667
668/* receive a response */
Takashi Iwai27346162006-01-12 18:28:44 +0100669static unsigned int azx_single_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100671 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 int timeout = 50;
673
674 while (timeout--) {
675 /* check IRV busy bit */
676 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
677 return azx_readl(chip, IR);
678 udelay(1);
679 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100680 if (printk_ratelimit())
681 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
682 azx_readw(chip, IRS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 return (unsigned int)-1;
684}
685
Takashi Iwai111d3af2006-02-16 18:17:58 +0100686/*
687 * The below are the main callbacks from hda_codec.
688 *
689 * They are just the skeleton to call sub-callbacks according to the
690 * current setting of chip->single_cmd.
691 */
692
693/* send a command */
694static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
695 int direct, unsigned int verb,
696 unsigned int para)
697{
698 struct azx *chip = codec->bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200699 u32 val;
700
701 val = (u32)(codec->addr & 0x0f) << 28;
702 val |= (u32)direct << 27;
703 val |= (u32)nid << 20;
704 val |= verb << 8;
705 val |= para;
706 chip->last_cmd = val;
707
Takashi Iwai111d3af2006-02-16 18:17:58 +0100708 if (chip->single_cmd)
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200709 return azx_single_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100710 else
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200711 return azx_corb_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100712}
713
714/* get a response */
715static unsigned int azx_get_response(struct hda_codec *codec)
716{
717 struct azx *chip = codec->bus->private_data;
718 if (chip->single_cmd)
719 return azx_single_get_response(codec);
720 else
721 return azx_rirb_get_response(codec);
722}
723
Takashi Iwaicb53c622007-08-10 17:21:45 +0200724#ifdef CONFIG_SND_HDA_POWER_SAVE
725static void azx_power_notify(struct hda_codec *codec);
726#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100727
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100729static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730{
731 int count;
732
Danny Tholene8a7f132007-09-11 21:41:56 +0200733 /* clear STATESTS */
734 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
735
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 /* reset controller */
737 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
738
739 count = 50;
740 while (azx_readb(chip, GCTL) && --count)
741 msleep(1);
742
743 /* delay for >= 100us for codec PLL to settle per spec
744 * Rev 0.9 section 5.5.1
745 */
746 msleep(1);
747
748 /* Bring controller out of reset */
749 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
750
751 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200752 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 msleep(1);
754
Pavel Machek927fc862006-08-31 17:03:43 +0200755 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 msleep(1);
757
758 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200759 if (!azx_readb(chip, GCTL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 snd_printd("azx_reset: controller not ready!\n");
761 return -EBUSY;
762 }
763
Matt41e2fce2005-07-04 17:49:55 +0200764 /* Accept unsolicited responses */
765 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
766
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200768 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 chip->codec_mask = azx_readw(chip, STATESTS);
770 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
771 }
772
773 return 0;
774}
775
776
777/*
778 * Lowlevel interface
779 */
780
781/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100782static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783{
784 /* enable controller CIE and GIE */
785 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
786 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
787}
788
789/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100790static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791{
792 int i;
793
794 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200795 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100796 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 azx_sd_writeb(azx_dev, SD_CTL,
798 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
799 }
800
801 /* disable SIE for all streams */
802 azx_writeb(chip, INTCTL, 0);
803
804 /* disable controller CIE and GIE */
805 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
806 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
807}
808
809/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100810static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811{
812 int i;
813
814 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200815 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100816 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
818 }
819
820 /* clear STATESTS */
821 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
822
823 /* clear rirb status */
824 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
825
826 /* clear int status */
827 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
828}
829
830/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100831static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832{
Joseph Chan0e153472008-08-26 14:38:03 +0200833 /*
834 * Before stream start, initialize parameter
835 */
836 azx_dev->insufficient = 1;
837
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 /* enable SIE */
839 azx_writeb(chip, INTCTL,
840 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
841 /* set DMA start and interrupt mask */
842 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
843 SD_CTL_DMA_START | SD_INT_MASK);
844}
845
846/* stop a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100847static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848{
849 /* stop DMA */
850 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
851 ~(SD_CTL_DMA_START | SD_INT_MASK));
852 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
853 /* disable SIE */
854 azx_writeb(chip, INTCTL,
855 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
856}
857
858
859/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200860 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100862static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863{
Takashi Iwaicb53c622007-08-10 17:21:45 +0200864 if (chip->initialized)
865 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866
867 /* reset controller */
868 azx_reset(chip);
869
870 /* initialize interrupts */
871 azx_int_clear(chip);
872 azx_int_enable(chip);
873
874 /* initialize the codec command I/O */
Pavel Machek927fc862006-08-31 17:03:43 +0200875 if (!chip->single_cmd)
Takashi Iwai27346162006-01-12 18:28:44 +0100876 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200878 /* program the position buffer */
879 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200880 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200881
Takashi Iwaicb53c622007-08-10 17:21:45 +0200882 chip->initialized = 1;
883}
884
885/*
886 * initialize the PCI registers
887 */
888/* update bits in a PCI register byte */
889static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
890 unsigned char mask, unsigned char val)
891{
892 unsigned char data;
893
894 pci_read_config_byte(pci, reg, &data);
895 data &= ~mask;
896 data |= (val & mask);
897 pci_write_config_byte(pci, reg, data);
898}
899
900static void azx_init_pci(struct azx *chip)
901{
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100902 unsigned short snoop;
903
Takashi Iwaicb53c622007-08-10 17:21:45 +0200904 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
905 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
906 * Ensuring these bits are 0 clears playback static on some HD Audio
907 * codecs
908 */
909 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
910
Vinod Gda3fca22005-09-13 18:49:12 +0200911 switch (chip->driver_type) {
912 case AZX_DRIVER_ATI:
913 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200914 update_pci_byte(chip->pci,
915 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
916 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +0200917 break;
918 case AZX_DRIVER_NVIDIA:
919 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200920 update_pci_byte(chip->pci,
921 NVIDIA_HDA_TRANSREG_ADDR,
922 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -0700923 update_pci_byte(chip->pci,
924 NVIDIA_HDA_ISTRM_COH,
925 0x01, NVIDIA_HDA_ENABLE_COHBIT);
926 update_pci_byte(chip->pci,
927 NVIDIA_HDA_OSTRM_COH,
928 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Vinod Gda3fca22005-09-13 18:49:12 +0200929 break;
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100930 case AZX_DRIVER_SCH:
931 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
932 if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
933 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, \
934 snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
935 pci_read_config_word(chip->pci,
936 INTEL_SCH_HDA_DEVC, &snoop);
937 snd_printdd("HDA snoop disabled, enabling ... %s\n",\
938 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) \
939 ? "Failed" : "OK");
940 }
941 break;
942
Vinod Gda3fca22005-09-13 18:49:12 +0200943 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944}
945
946
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200947static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
948
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949/*
950 * interrupt handler
951 */
David Howells7d12e782006-10-05 14:55:46 +0100952static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100954 struct azx *chip = dev_id;
955 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 u32 status;
957 int i;
958
959 spin_lock(&chip->reg_lock);
960
961 status = azx_readl(chip, INTSTS);
962 if (status == 0) {
963 spin_unlock(&chip->reg_lock);
964 return IRQ_NONE;
965 }
966
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200967 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 azx_dev = &chip->azx_dev[i];
969 if (status & azx_dev->sd_int_sta_mask) {
970 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200971 if (!azx_dev->substream || !azx_dev->running)
972 continue;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200973 /* ignore the first dummy IRQ (due to pos_adj) */
974 if (azx_dev->irq_ignore) {
975 azx_dev->irq_ignore = 0;
976 continue;
977 }
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200978 /* check whether this IRQ is really acceptable */
979 if (azx_position_ok(chip, azx_dev)) {
980 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981 spin_unlock(&chip->reg_lock);
982 snd_pcm_period_elapsed(azx_dev->substream);
983 spin_lock(&chip->reg_lock);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200984 } else {
985 /* bogus IRQ, process it later */
986 azx_dev->irq_pending = 1;
987 schedule_work(&chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 }
989 }
990 }
991
992 /* clear rirb int */
993 status = azx_readb(chip, RIRBSTS);
994 if (status & RIRB_INT_MASK) {
Takashi Iwaid01ce992007-07-27 16:52:19 +0200995 if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996 azx_update_rirb(chip);
997 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
998 }
999
1000#if 0
1001 /* clear state status int */
1002 if (azx_readb(chip, STATESTS) & 0x04)
1003 azx_writeb(chip, STATESTS, 0x04);
1004#endif
1005 spin_unlock(&chip->reg_lock);
1006
1007 return IRQ_HANDLED;
1008}
1009
1010
1011/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001012 * set up a BDL entry
1013 */
1014static int setup_bdle(struct snd_pcm_substream *substream,
1015 struct azx_dev *azx_dev, u32 **bdlp,
1016 int ofs, int size, int with_ioc)
1017{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001018 u32 *bdl = *bdlp;
1019
1020 while (size > 0) {
1021 dma_addr_t addr;
1022 int chunk;
1023
1024 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1025 return -EINVAL;
1026
Takashi Iwai77a23f22008-08-21 13:00:13 +02001027 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001028 /* program the address field of the BDL entry */
1029 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001030 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001031 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001032 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001033 bdl[2] = cpu_to_le32(chunk);
1034 /* program the IOC to enable interrupt
1035 * only when the whole fragment is processed
1036 */
1037 size -= chunk;
1038 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1039 bdl += 4;
1040 azx_dev->frags++;
1041 ofs += chunk;
1042 }
1043 *bdlp = bdl;
1044 return ofs;
1045}
1046
1047/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048 * set up BDL entries
1049 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001050static int azx_setup_periods(struct azx *chip,
1051 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001052 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001054 u32 *bdl;
1055 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001056 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057
1058 /* reset BDL address */
1059 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1060 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1061
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001062 period_bytes = snd_pcm_lib_period_bytes(substream);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001063 azx_dev->period_bytes = period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001064 periods = azx_dev->bufsize / period_bytes;
1065
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001067 bdl = (u32 *)azx_dev->bdl.area;
1068 ofs = 0;
1069 azx_dev->frags = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001070 azx_dev->irq_ignore = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001071 pos_adj = bdl_pos_adj[chip->dev_index];
1072 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001073 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001074 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001075 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001076 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001077 pos_adj = pos_align;
1078 else
1079 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1080 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001081 pos_adj = frames_to_bytes(runtime, pos_adj);
1082 if (pos_adj >= period_bytes) {
1083 snd_printk(KERN_WARNING "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001084 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001085 pos_adj = 0;
1086 } else {
1087 ofs = setup_bdle(substream, azx_dev,
1088 &bdl, ofs, pos_adj, 1);
1089 if (ofs < 0)
1090 goto error;
1091 azx_dev->irq_ignore = 1;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001092 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001093 } else
1094 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001095 for (i = 0; i < periods; i++) {
1096 if (i == periods - 1 && pos_adj)
1097 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1098 period_bytes - pos_adj, 0);
1099 else
1100 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1101 period_bytes, 1);
1102 if (ofs < 0)
1103 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001105 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001106
1107 error:
1108 snd_printk(KERN_ERR "Too many BDL entries: buffer=%d, period=%d\n",
1109 azx_dev->bufsize, period_bytes);
1110 /* reset */
1111 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1112 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1113 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114}
1115
1116/*
1117 * set up the SD for streaming
1118 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001119static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120{
1121 unsigned char val;
1122 int timeout;
1123
1124 /* make sure the run bit is zero for SD */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001125 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1126 ~SD_CTL_DMA_START);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127 /* reset stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001128 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1129 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 udelay(3);
1131 timeout = 300;
1132 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1133 --timeout)
1134 ;
1135 val &= ~SD_CTL_STREAM_RESET;
1136 azx_sd_writeb(azx_dev, SD_CTL, val);
1137 udelay(3);
1138
1139 timeout = 300;
1140 /* waiting for hardware to report that the stream is out of reset */
1141 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1142 --timeout)
1143 ;
1144
1145 /* program the stream_tag */
1146 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001147 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1149
1150 /* program the length of samples in cyclic buffer */
1151 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1152
1153 /* program the stream format */
1154 /* this value needs to be the same as the one programmed */
1155 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1156
1157 /* program the stream LVI (last valid index) of the BDL */
1158 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1159
1160 /* program the BDL address */
1161 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001162 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001164 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001166 /* enable the position buffer */
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001167 if (chip->position_fix == POS_FIX_POSBUF ||
Joseph Chan0e153472008-08-26 14:38:03 +02001168 chip->position_fix == POS_FIX_AUTO ||
1169 chip->via_dmapos_patch) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001170 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1171 azx_writel(chip, DPLBASE,
1172 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1173 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001174
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001176 azx_sd_writel(azx_dev, SD_CTL,
1177 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178
1179 return 0;
1180}
1181
1182
1183/*
1184 * Codec initialization
1185 */
1186
Takashi Iwaia9995a32007-03-12 21:30:46 +01001187static unsigned int azx_max_codecs[] __devinitdata = {
Takashi Iwai607d9822008-06-04 12:41:21 +02001188 [AZX_DRIVER_ICH] = 4, /* Some ICH9 boards use SD3 */
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001189 [AZX_DRIVER_SCH] = 3,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001190 [AZX_DRIVER_ATI] = 4,
1191 [AZX_DRIVER_ATIHDMI] = 4,
1192 [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
1193 [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
1194 [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
1195 [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
Kailang Yangf2690022008-05-27 11:44:55 +02001196 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001197};
1198
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001199static int __devinit azx_codec_create(struct azx *chip, const char *model,
1200 unsigned int codec_probe_mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201{
1202 struct hda_bus_template bus_temp;
Takashi Iwaibccad142007-04-24 12:23:53 +02001203 int c, codecs, audio_codecs, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204
1205 memset(&bus_temp, 0, sizeof(bus_temp));
1206 bus_temp.private_data = chip;
1207 bus_temp.modelname = model;
1208 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001209 bus_temp.ops.command = azx_send_cmd;
1210 bus_temp.ops.get_response = azx_get_response;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001211#ifdef CONFIG_SND_HDA_POWER_SAVE
1212 bus_temp.ops.pm_notify = azx_power_notify;
1213#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214
Takashi Iwaid01ce992007-07-27 16:52:19 +02001215 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1216 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217 return err;
1218
Takashi Iwaibccad142007-04-24 12:23:53 +02001219 codecs = audio_codecs = 0;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001220 for (c = 0; c < AZX_MAX_CODECS; c++) {
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001221 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001222 struct hda_codec *codec;
1223 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224 if (err < 0)
1225 continue;
1226 codecs++;
Takashi Iwaibccad142007-04-24 12:23:53 +02001227 if (codec->afg)
1228 audio_codecs++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 }
1230 }
Takashi Iwaibccad142007-04-24 12:23:53 +02001231 if (!audio_codecs) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001232 /* probe additional slots if no codec is found */
1233 for (; c < azx_max_codecs[chip->driver_type]; c++) {
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001234 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001235 err = snd_hda_codec_new(chip->bus, c, NULL);
1236 if (err < 0)
1237 continue;
1238 codecs++;
1239 }
1240 }
1241 }
1242 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1244 return -ENXIO;
1245 }
1246
1247 return 0;
1248}
1249
1250
1251/*
1252 * PCM support
1253 */
1254
1255/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001256static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001258 int dev, i, nums;
1259 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1260 dev = chip->playback_index_offset;
1261 nums = chip->playback_streams;
1262 } else {
1263 dev = chip->capture_index_offset;
1264 nums = chip->capture_streams;
1265 }
1266 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001267 if (!chip->azx_dev[dev].opened) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268 chip->azx_dev[dev].opened = 1;
1269 return &chip->azx_dev[dev];
1270 }
1271 return NULL;
1272}
1273
1274/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001275static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276{
1277 azx_dev->opened = 0;
1278}
1279
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001280static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001281 .info = (SNDRV_PCM_INFO_MMAP |
1282 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1284 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001285 /* No full-resume yet implemented */
1286 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001287 SNDRV_PCM_INFO_PAUSE |
1288 SNDRV_PCM_INFO_SYNC_START),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1290 .rates = SNDRV_PCM_RATE_48000,
1291 .rate_min = 48000,
1292 .rate_max = 48000,
1293 .channels_min = 2,
1294 .channels_max = 2,
1295 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1296 .period_bytes_min = 128,
1297 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1298 .periods_min = 2,
1299 .periods_max = AZX_MAX_FRAG,
1300 .fifo_size = 0,
1301};
1302
1303struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001304 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 struct hda_codec *codec;
1306 struct hda_pcm_stream *hinfo[2];
1307};
1308
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001309static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310{
1311 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1312 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001313 struct azx *chip = apcm->chip;
1314 struct azx_dev *azx_dev;
1315 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 unsigned long flags;
1317 int err;
1318
Ingo Molnar62932df2006-01-16 16:34:20 +01001319 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 azx_dev = azx_assign_device(chip, substream->stream);
1321 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001322 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 return -EBUSY;
1324 }
1325 runtime->hw = azx_pcm_hw;
1326 runtime->hw.channels_min = hinfo->channels_min;
1327 runtime->hw.channels_max = hinfo->channels_max;
1328 runtime->hw.formats = hinfo->formats;
1329 runtime->hw.rates = hinfo->rates;
1330 snd_pcm_limit_hw_rates(runtime);
1331 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001332 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1333 128);
1334 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1335 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001336 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001337 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1338 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001340 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001341 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342 return err;
1343 }
1344 spin_lock_irqsave(&chip->reg_lock, flags);
1345 azx_dev->substream = substream;
1346 azx_dev->running = 0;
1347 spin_unlock_irqrestore(&chip->reg_lock, flags);
1348
1349 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001350 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001351 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352 return 0;
1353}
1354
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001355static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356{
1357 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1358 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001359 struct azx *chip = apcm->chip;
1360 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 unsigned long flags;
1362
Ingo Molnar62932df2006-01-16 16:34:20 +01001363 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364 spin_lock_irqsave(&chip->reg_lock, flags);
1365 azx_dev->substream = NULL;
1366 azx_dev->running = 0;
1367 spin_unlock_irqrestore(&chip->reg_lock, flags);
1368 azx_release_device(azx_dev);
1369 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001370 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001371 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372 return 0;
1373}
1374
Takashi Iwaid01ce992007-07-27 16:52:19 +02001375static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1376 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377{
Takashi Iwaid01ce992007-07-27 16:52:19 +02001378 return snd_pcm_lib_malloc_pages(substream,
1379 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380}
1381
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001382static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383{
1384 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001385 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1387
1388 /* reset BDL address */
1389 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1390 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1391 azx_sd_writel(azx_dev, SD_CTL, 0);
1392
1393 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1394
1395 return snd_pcm_lib_free_pages(substream);
1396}
1397
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001398static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399{
1400 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001401 struct azx *chip = apcm->chip;
1402 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001404 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405
1406 azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407 azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
1408 runtime->channels,
1409 runtime->format,
1410 hinfo->maxbps);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001411 if (!azx_dev->format_val) {
1412 snd_printk(KERN_ERR SFX
1413 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414 runtime->rate, runtime->channels, runtime->format);
1415 return -EINVAL;
1416 }
1417
Takashi Iwai21c7b082008-02-07 12:06:32 +01001418 snd_printdd("azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
1419 azx_dev->bufsize, azx_dev->format_val);
Takashi Iwai555e2192008-06-10 17:53:34 +02001420 if (azx_setup_periods(chip, substream, azx_dev) < 0)
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001421 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422 azx_setup_controller(chip, azx_dev);
1423 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1424 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1425 else
1426 azx_dev->fifo_size = 0;
1427
1428 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1429 azx_dev->format_val, substream);
1430}
1431
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001432static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433{
1434 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001435 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001436 struct azx_dev *azx_dev;
1437 struct snd_pcm_substream *s;
1438 int start, nsync = 0, sbits = 0;
1439 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441 switch (cmd) {
1442 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1443 case SNDRV_PCM_TRIGGER_RESUME:
1444 case SNDRV_PCM_TRIGGER_START:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001445 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446 break;
1447 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001448 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001450 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451 break;
1452 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001453 return -EINVAL;
1454 }
1455
1456 snd_pcm_group_for_each_entry(s, substream) {
1457 if (s->pcm->card != substream->pcm->card)
1458 continue;
1459 azx_dev = get_azx_dev(s);
1460 sbits |= 1 << azx_dev->index;
1461 nsync++;
1462 snd_pcm_trigger_done(s, substream);
1463 }
1464
1465 spin_lock(&chip->reg_lock);
1466 if (nsync > 1) {
1467 /* first, set SYNC bits of corresponding streams */
1468 azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
1469 }
1470 snd_pcm_group_for_each_entry(s, substream) {
1471 if (s->pcm->card != substream->pcm->card)
1472 continue;
1473 azx_dev = get_azx_dev(s);
1474 if (start)
1475 azx_stream_start(chip, azx_dev);
1476 else
1477 azx_stream_stop(chip, azx_dev);
1478 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479 }
1480 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001481 if (start) {
1482 if (nsync == 1)
1483 return 0;
1484 /* wait until all FIFOs get ready */
1485 for (timeout = 5000; timeout; timeout--) {
1486 nwait = 0;
1487 snd_pcm_group_for_each_entry(s, substream) {
1488 if (s->pcm->card != substream->pcm->card)
1489 continue;
1490 azx_dev = get_azx_dev(s);
1491 if (!(azx_sd_readb(azx_dev, SD_STS) &
1492 SD_STS_FIFO_READY))
1493 nwait++;
1494 }
1495 if (!nwait)
1496 break;
1497 cpu_relax();
1498 }
1499 } else {
1500 /* wait until all RUN bits are cleared */
1501 for (timeout = 5000; timeout; timeout--) {
1502 nwait = 0;
1503 snd_pcm_group_for_each_entry(s, substream) {
1504 if (s->pcm->card != substream->pcm->card)
1505 continue;
1506 azx_dev = get_azx_dev(s);
1507 if (azx_sd_readb(azx_dev, SD_CTL) &
1508 SD_CTL_DMA_START)
1509 nwait++;
1510 }
1511 if (!nwait)
1512 break;
1513 cpu_relax();
1514 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001516 if (nsync > 1) {
1517 spin_lock(&chip->reg_lock);
1518 /* reset SYNC bits */
1519 azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
1520 spin_unlock(&chip->reg_lock);
1521 }
1522 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523}
1524
Joseph Chan0e153472008-08-26 14:38:03 +02001525/* get the current DMA position with correction on VIA chips */
1526static unsigned int azx_via_get_position(struct azx *chip,
1527 struct azx_dev *azx_dev)
1528{
1529 unsigned int link_pos, mini_pos, bound_pos;
1530 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1531 unsigned int fifo_size;
1532
1533 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
1534 if (azx_dev->index >= 4) {
1535 /* Playback, no problem using link position */
1536 return link_pos;
1537 }
1538
1539 /* Capture */
1540 /* For new chipset,
1541 * use mod to get the DMA position just like old chipset
1542 */
1543 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
1544 mod_dma_pos %= azx_dev->period_bytes;
1545
1546 /* azx_dev->fifo_size can't get FIFO size of in stream.
1547 * Get from base address + offset.
1548 */
1549 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
1550
1551 if (azx_dev->insufficient) {
1552 /* Link position never gather than FIFO size */
1553 if (link_pos <= fifo_size)
1554 return 0;
1555
1556 azx_dev->insufficient = 0;
1557 }
1558
1559 if (link_pos <= fifo_size)
1560 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
1561 else
1562 mini_pos = link_pos - fifo_size;
1563
1564 /* Find nearest previous boudary */
1565 mod_mini_pos = mini_pos % azx_dev->period_bytes;
1566 mod_link_pos = link_pos % azx_dev->period_bytes;
1567 if (mod_link_pos >= fifo_size)
1568 bound_pos = link_pos - mod_link_pos;
1569 else if (mod_dma_pos >= mod_mini_pos)
1570 bound_pos = mini_pos - mod_mini_pos;
1571 else {
1572 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
1573 if (bound_pos >= azx_dev->bufsize)
1574 bound_pos = 0;
1575 }
1576
1577 /* Calculate real DMA position we want */
1578 return bound_pos + mod_dma_pos;
1579}
1580
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001581static unsigned int azx_get_position(struct azx *chip,
1582 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584 unsigned int pos;
1585
Joseph Chan0e153472008-08-26 14:38:03 +02001586 if (chip->via_dmapos_patch)
1587 pos = azx_via_get_position(chip, azx_dev);
1588 else if (chip->position_fix == POS_FIX_POSBUF ||
1589 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001590 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001591 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwaic74db862005-05-12 14:26:27 +02001592 } else {
1593 /* read LPIB */
1594 pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaic74db862005-05-12 14:26:27 +02001595 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596 if (pos >= azx_dev->bufsize)
1597 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001598 return pos;
1599}
1600
1601static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
1602{
1603 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1604 struct azx *chip = apcm->chip;
1605 struct azx_dev *azx_dev = get_azx_dev(substream);
1606 return bytes_to_frames(substream->runtime,
1607 azx_get_position(chip, azx_dev));
1608}
1609
1610/*
1611 * Check whether the current DMA position is acceptable for updating
1612 * periods. Returns non-zero if it's OK.
1613 *
1614 * Many HD-audio controllers appear pretty inaccurate about
1615 * the update-IRQ timing. The IRQ is issued before actually the
1616 * data is processed. So, we need to process it afterwords in a
1617 * workqueue.
1618 */
1619static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
1620{
1621 unsigned int pos;
1622
1623 pos = azx_get_position(chip, azx_dev);
1624 if (chip->position_fix == POS_FIX_AUTO) {
1625 if (!pos) {
1626 printk(KERN_WARNING
1627 "hda-intel: Invalid position buffer, "
1628 "using LPIB read method instead.\n");
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001629 chip->position_fix = POS_FIX_LPIB;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001630 pos = azx_get_position(chip, azx_dev);
1631 } else
1632 chip->position_fix = POS_FIX_POSBUF;
1633 }
1634
Takashi Iwaia62741c2008-08-18 17:11:09 +02001635 if (!bdl_pos_adj[chip->dev_index])
1636 return 1; /* no delayed ack */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001637 if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
1638 return 0; /* NG - it's below the period boundary */
1639 return 1; /* OK, it's fine */
1640}
1641
1642/*
1643 * The work for pending PCM period updates.
1644 */
1645static void azx_irq_pending_work(struct work_struct *work)
1646{
1647 struct azx *chip = container_of(work, struct azx, irq_pending_work);
1648 int i, pending;
1649
Takashi Iwaia6a950a2008-06-10 17:53:35 +02001650 if (!chip->irq_pending_warned) {
1651 printk(KERN_WARNING
1652 "hda-intel: IRQ timing workaround is activated "
1653 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
1654 chip->card->number);
1655 chip->irq_pending_warned = 1;
1656 }
1657
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001658 for (;;) {
1659 pending = 0;
1660 spin_lock_irq(&chip->reg_lock);
1661 for (i = 0; i < chip->num_streams; i++) {
1662 struct azx_dev *azx_dev = &chip->azx_dev[i];
1663 if (!azx_dev->irq_pending ||
1664 !azx_dev->substream ||
1665 !azx_dev->running)
1666 continue;
1667 if (azx_position_ok(chip, azx_dev)) {
1668 azx_dev->irq_pending = 0;
1669 spin_unlock(&chip->reg_lock);
1670 snd_pcm_period_elapsed(azx_dev->substream);
1671 spin_lock(&chip->reg_lock);
1672 } else
1673 pending++;
1674 }
1675 spin_unlock_irq(&chip->reg_lock);
1676 if (!pending)
1677 return;
1678 cond_resched();
1679 }
1680}
1681
1682/* clear irq_pending flags and assure no on-going workq */
1683static void azx_clear_irq_pending(struct azx *chip)
1684{
1685 int i;
1686
1687 spin_lock_irq(&chip->reg_lock);
1688 for (i = 0; i < chip->num_streams; i++)
1689 chip->azx_dev[i].irq_pending = 0;
1690 spin_unlock_irq(&chip->reg_lock);
1691 flush_scheduled_work();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692}
1693
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001694static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695 .open = azx_pcm_open,
1696 .close = azx_pcm_close,
1697 .ioctl = snd_pcm_lib_ioctl,
1698 .hw_params = azx_pcm_hw_params,
1699 .hw_free = azx_pcm_hw_free,
1700 .prepare = azx_pcm_prepare,
1701 .trigger = azx_pcm_trigger,
1702 .pointer = azx_pcm_pointer,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001703 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704};
1705
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001706static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707{
1708 kfree(pcm->private_data);
1709}
1710
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001711static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001712 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713{
1714 int err;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001715 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716 struct azx_pcm *apcm;
1717
Takashi Iwaie08a0072006-09-07 17:52:14 +02001718 /* if no substreams are defined for both playback and capture,
1719 * it's just a placeholder. ignore it.
1720 */
1721 if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
1722 return 0;
1723
Takashi Iwaida3cec32008-08-08 17:12:14 +02001724 if (snd_BUG_ON(!cpcm->name))
1725 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001727 err = snd_pcm_new(chip->card, cpcm->name, cpcm->device,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001728 cpcm->stream[0].substreams,
1729 cpcm->stream[1].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730 &pcm);
1731 if (err < 0)
1732 return err;
1733 strcpy(pcm->name, cpcm->name);
1734 apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
1735 if (apcm == NULL)
1736 return -ENOMEM;
1737 apcm->chip = chip;
1738 apcm->codec = codec;
1739 apcm->hinfo[0] = &cpcm->stream[0];
1740 apcm->hinfo[1] = &cpcm->stream[1];
1741 pcm->private_data = apcm;
1742 pcm->private_free = azx_pcm_free;
1743 if (cpcm->stream[0].substreams)
1744 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
1745 if (cpcm->stream[1].substreams)
1746 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001747 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748 snd_dma_pci_data(chip->pci),
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001749 1024 * 64, 32 * 1024 * 1024);
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001750 chip->pcm[cpcm->device] = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751 return 0;
1752}
1753
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001754static int __devinit azx_pcm_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755{
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001756 static const char *dev_name[HDA_PCM_NTYPES] = {
1757 "Audio", "SPDIF", "HDMI", "Modem"
1758 };
1759 /* starting device index for each PCM type */
1760 static int dev_idx[HDA_PCM_NTYPES] = {
1761 [HDA_PCM_TYPE_AUDIO] = 0,
1762 [HDA_PCM_TYPE_SPDIF] = 1,
1763 [HDA_PCM_TYPE_HDMI] = 3,
1764 [HDA_PCM_TYPE_MODEM] = 6
1765 };
1766 /* normal audio device indices; not linear to keep compatibility */
1767 static int audio_idx[4] = { 0, 2, 4, 5 };
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768 struct hda_codec *codec;
1769 int c, err;
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001770 int num_devs[HDA_PCM_NTYPES];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771
Takashi Iwaid01ce992007-07-27 16:52:19 +02001772 err = snd_hda_build_pcms(chip->bus);
1773 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774 return err;
1775
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001776 /* create audio PCMs */
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001777 memset(num_devs, 0, sizeof(num_devs));
Matthias Kaehlcke33206e82007-09-17 14:40:04 +02001778 list_for_each_entry(codec, &chip->bus->codec_list, list) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001780 struct hda_pcm *cpcm = &codec->pcm_info[c];
1781 int type = cpcm->pcm_type;
1782 switch (type) {
1783 case HDA_PCM_TYPE_AUDIO:
1784 if (num_devs[type] >= ARRAY_SIZE(audio_idx)) {
1785 snd_printk(KERN_WARNING
1786 "Too many audio devices\n");
1787 continue;
1788 }
1789 cpcm->device = audio_idx[num_devs[type]];
1790 break;
1791 case HDA_PCM_TYPE_SPDIF:
1792 case HDA_PCM_TYPE_HDMI:
1793 case HDA_PCM_TYPE_MODEM:
1794 if (num_devs[type]) {
1795 snd_printk(KERN_WARNING
1796 "%s already defined\n",
1797 dev_name[type]);
1798 continue;
1799 }
1800 cpcm->device = dev_idx[type];
1801 break;
1802 default:
1803 snd_printk(KERN_WARNING
1804 "Invalid PCM type %d\n", type);
1805 continue;
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001806 }
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001807 num_devs[type]++;
1808 err = create_codec_pcm(chip, codec, cpcm);
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001809 if (err < 0)
1810 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811 }
1812 }
1813 return 0;
1814}
1815
1816/*
1817 * mixer creation - all stuff is implemented in hda module
1818 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001819static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820{
1821 return snd_hda_build_controls(chip->bus);
1822}
1823
1824
1825/*
1826 * initialize SD streams
1827 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001828static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829{
1830 int i;
1831
1832 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001833 * assign the starting bdl address to each stream (device)
1834 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001836 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001837 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02001838 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1840 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1841 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1842 azx_dev->sd_int_sta_mask = 1 << i;
1843 /* stream tag: must be non-zero and unique */
1844 azx_dev->index = i;
1845 azx_dev->stream_tag = i + 1;
1846 }
1847
1848 return 0;
1849}
1850
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001851static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1852{
Takashi Iwai437a5a42006-11-21 12:14:23 +01001853 if (request_irq(chip->pci->irq, azx_interrupt,
1854 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001855 "HDA Intel", chip)) {
1856 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1857 "disabling device\n", chip->pci->irq);
1858 if (do_disconnect)
1859 snd_card_disconnect(chip->card);
1860 return -1;
1861 }
1862 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01001863 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001864 return 0;
1865}
1866
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867
Takashi Iwaicb53c622007-08-10 17:21:45 +02001868static void azx_stop_chip(struct azx *chip)
1869{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02001870 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001871 return;
1872
1873 /* disable interrupts */
1874 azx_int_disable(chip);
1875 azx_int_clear(chip);
1876
1877 /* disable CORB/RIRB */
1878 azx_free_cmd_io(chip);
1879
1880 /* disable position buffer */
1881 azx_writel(chip, DPLBASE, 0);
1882 azx_writel(chip, DPUBASE, 0);
1883
1884 chip->initialized = 0;
1885}
1886
1887#ifdef CONFIG_SND_HDA_POWER_SAVE
1888/* power-up/down the controller */
1889static void azx_power_notify(struct hda_codec *codec)
1890{
1891 struct azx *chip = codec->bus->private_data;
1892 struct hda_codec *c;
1893 int power_on = 0;
1894
1895 list_for_each_entry(c, &codec->bus->codec_list, list) {
1896 if (c->power_on) {
1897 power_on = 1;
1898 break;
1899 }
1900 }
1901 if (power_on)
1902 azx_init_chip(chip);
Takashi Iwaidee1b662007-08-13 16:10:30 +02001903 else if (chip->running && power_save_controller)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001904 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001905}
1906#endif /* CONFIG_SND_HDA_POWER_SAVE */
1907
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908#ifdef CONFIG_PM
1909/*
1910 * power management
1911 */
Takashi Iwai421a1252005-11-17 16:11:09 +01001912static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913{
Takashi Iwai421a1252005-11-17 16:11:09 +01001914 struct snd_card *card = pci_get_drvdata(pci);
1915 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916 int i;
1917
Takashi Iwai421a1252005-11-17 16:11:09 +01001918 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001919 azx_clear_irq_pending(chip);
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001920 for (i = 0; i < AZX_MAX_PCMS; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01001921 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02001922 if (chip->initialized)
1923 snd_hda_suspend(chip->bus, state);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001924 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001925 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02001926 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001927 chip->irq = -1;
1928 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001929 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001930 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01001931 pci_disable_device(pci);
1932 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001933 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934 return 0;
1935}
1936
Takashi Iwai421a1252005-11-17 16:11:09 +01001937static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938{
Takashi Iwai421a1252005-11-17 16:11:09 +01001939 struct snd_card *card = pci_get_drvdata(pci);
1940 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001941
Takashi Iwai30b35392006-10-11 18:52:53 +02001942 pci_set_power_state(pci, PCI_D0);
Takashi Iwai421a1252005-11-17 16:11:09 +01001943 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001944 if (pci_enable_device(pci) < 0) {
1945 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
1946 "disabling device\n");
1947 snd_card_disconnect(card);
1948 return -EIO;
1949 }
1950 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001951 if (chip->msi)
1952 if (pci_enable_msi(pci) < 0)
1953 chip->msi = 0;
1954 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02001955 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001956 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001957
1958 if (snd_hda_codecs_inuse(chip->bus))
1959 azx_init_chip(chip);
1960
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01001962 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963 return 0;
1964}
1965#endif /* CONFIG_PM */
1966
1967
1968/*
1969 * destructor
1970 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001971static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001973 int i;
1974
Takashi Iwaice43fba2005-05-30 20:33:44 +02001975 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001976 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001977 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001979 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980 }
1981
Jeff Garzikf000fd82008-04-22 13:50:34 +02001982 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001984 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02001985 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02001986 if (chip->remap_addr)
1987 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001989 if (chip->azx_dev) {
1990 for (i = 0; i < chip->num_streams; i++)
1991 if (chip->azx_dev[i].bdl.area)
1992 snd_dma_free_pages(&chip->azx_dev[i].bdl);
1993 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994 if (chip->rb.area)
1995 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001996 if (chip->posbuf.area)
1997 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998 pci_release_regions(chip->pci);
1999 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002000 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002001 kfree(chip);
2002
2003 return 0;
2004}
2005
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002006static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002007{
2008 return azx_free(device->device_data);
2009}
2010
2011/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002012 * white/black-listing for position_fix
2013 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002014static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002015 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2016 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
2017 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002018 {}
2019};
2020
2021static int __devinit check_position_fix(struct azx *chip, int fix)
2022{
2023 const struct snd_pci_quirk *q;
2024
Joseph Chan0e153472008-08-26 14:38:03 +02002025 /* Check VIA HD Audio Controller exist */
2026 if (chip->pci->vendor == PCI_VENDOR_ID_VIA &&
2027 chip->pci->device == VIA_HDAC_DEVICE_ID) {
2028 chip->via_dmapos_patch = 1;
2029 /* Use link position directly, avoid any transfer problem. */
2030 return POS_FIX_LPIB;
2031 }
2032 chip->via_dmapos_patch = 0;
2033
Takashi Iwai3372a152007-02-01 15:46:50 +01002034 if (fix == POS_FIX_AUTO) {
2035 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2036 if (q) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002037 printk(KERN_INFO
Takashi Iwai3372a152007-02-01 15:46:50 +01002038 "hda_intel: position_fix set to %d "
2039 "for device %04x:%04x\n",
2040 q->value, q->subvendor, q->subdevice);
2041 return q->value;
2042 }
2043 }
2044 return fix;
2045}
2046
2047/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002048 * black-lists for probe_mask
2049 */
2050static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2051 /* Thinkpad often breaks the controller communication when accessing
2052 * to the non-working (or non-existing) modem codec slot.
2053 */
2054 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2055 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2056 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
2057 {}
2058};
2059
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002060static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002061{
2062 const struct snd_pci_quirk *q;
2063
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002064 if (probe_mask[dev] == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002065 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2066 if (q) {
2067 printk(KERN_INFO
2068 "hda_intel: probe_mask set to 0x%x "
2069 "for device %04x:%04x\n",
2070 q->value, q->subvendor, q->subdevice);
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002071 probe_mask[dev] = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002072 }
2073 }
2074}
2075
2076
2077/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078 * constructor
2079 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002080static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002081 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002082 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002084 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002085 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002086 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002087 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088 .dev_free = azx_dev_free,
2089 };
2090
2091 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002092
Pavel Machek927fc862006-08-31 17:03:43 +02002093 err = pci_enable_device(pci);
2094 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002095 return err;
2096
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002097 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002098 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002099 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2100 pci_disable_device(pci);
2101 return -ENOMEM;
2102 }
2103
2104 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002105 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106 chip->card = card;
2107 chip->pci = pci;
2108 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002109 chip->driver_type = driver_type;
Takashi Iwai134a11f2006-11-10 12:08:37 +01002110 chip->msi = enable_msi;
Takashi Iwai555e2192008-06-10 17:53:34 +02002111 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002112 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002114 chip->position_fix = check_position_fix(chip, position_fix[dev]);
2115 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002116
Takashi Iwai27346162006-01-12 18:28:44 +01002117 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02002118
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002119 if (bdl_pos_adj[dev] < 0) {
2120 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002121 case AZX_DRIVER_ICH:
2122 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002123 break;
2124 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002125 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002126 break;
2127 }
2128 }
2129
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002130#if BITS_PER_LONG != 64
2131 /* Fix up base address on ULI M5461 */
2132 if (chip->driver_type == AZX_DRIVER_ULI) {
2133 u16 tmp3;
2134 pci_read_config_word(pci, 0x40, &tmp3);
2135 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2136 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2137 }
2138#endif
2139
Pavel Machek927fc862006-08-31 17:03:43 +02002140 err = pci_request_regions(pci, "ICH HD audio");
2141 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142 kfree(chip);
2143 pci_disable_device(pci);
2144 return err;
2145 }
2146
Pavel Machek927fc862006-08-31 17:03:43 +02002147 chip->addr = pci_resource_start(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002148 chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
2149 if (chip->remap_addr == NULL) {
2150 snd_printk(KERN_ERR SFX "ioremap error\n");
2151 err = -ENXIO;
2152 goto errout;
2153 }
2154
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002155 if (chip->msi)
2156 if (pci_enable_msi(pci) < 0)
2157 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002158
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002159 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002160 err = -EBUSY;
2161 goto errout;
2162 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002163
2164 pci_set_master(pci);
2165 synchronize_irq(chip->irq);
2166
Tobin Davisbcd72002008-01-15 11:23:55 +01002167 gcap = azx_readw(chip, GCAP);
2168 snd_printdd("chipset global capabilities = 0x%x\n", gcap);
2169
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002170 /* allow 64bit DMA address if supported by H/W */
2171 if ((gcap & 0x01) && !pci_set_dma_mask(pci, DMA_64BIT_MASK))
2172 pci_set_consistent_dma_mask(pci, DMA_64BIT_MASK);
2173
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002174 /* read number of streams from GCAP register instead of using
2175 * hardcoded value
2176 */
2177 chip->capture_streams = (gcap >> 8) & 0x0f;
2178 chip->playback_streams = (gcap >> 12) & 0x0f;
2179 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002180 /* gcap didn't give any info, switching to old method */
2181
2182 switch (chip->driver_type) {
2183 case AZX_DRIVER_ULI:
2184 chip->playback_streams = ULI_NUM_PLAYBACK;
2185 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002186 break;
2187 case AZX_DRIVER_ATIHDMI:
2188 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2189 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002190 break;
2191 default:
2192 chip->playback_streams = ICH6_NUM_PLAYBACK;
2193 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002194 break;
2195 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002196 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002197 chip->capture_index_offset = 0;
2198 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002199 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002200 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2201 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002202 if (!chip->azx_dev) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002203 snd_printk(KERN_ERR "cannot malloc azx_dev\n");
2204 goto errout;
2205 }
2206
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002207 for (i = 0; i < chip->num_streams; i++) {
2208 /* allocate memory for the BDL for each stream */
2209 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2210 snd_dma_pci_data(chip->pci),
2211 BDL_SIZE, &chip->azx_dev[i].bdl);
2212 if (err < 0) {
2213 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2214 goto errout;
2215 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002216 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002217 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002218 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2219 snd_dma_pci_data(chip->pci),
2220 chip->num_streams * 8, &chip->posbuf);
2221 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002222 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2223 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225 /* allocate CORB/RIRB */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002226 if (!chip->single_cmd) {
2227 err = azx_alloc_cmd_io(chip);
2228 if (err < 0)
Takashi Iwai27346162006-01-12 18:28:44 +01002229 goto errout;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002230 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002231
2232 /* initialize streams */
2233 azx_init_stream(chip);
2234
2235 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002236 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002237 azx_init_chip(chip);
2238
2239 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002240 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241 snd_printk(KERN_ERR SFX "no codecs found!\n");
2242 err = -ENODEV;
2243 goto errout;
2244 }
2245
Takashi Iwaid01ce992007-07-27 16:52:19 +02002246 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2247 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002248 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2249 goto errout;
2250 }
2251
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002252 strcpy(card->driver, "HDA-Intel");
2253 strcpy(card->shortname, driver_short_names[chip->driver_type]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02002254 sprintf(card->longname, "%s at 0x%lx irq %i",
2255 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002256
Linus Torvalds1da177e2005-04-16 15:20:36 -07002257 *rchip = chip;
2258 return 0;
2259
2260 errout:
2261 azx_free(chip);
2262 return err;
2263}
2264
Takashi Iwaicb53c622007-08-10 17:21:45 +02002265static void power_down_all_codecs(struct azx *chip)
2266{
2267#ifdef CONFIG_SND_HDA_POWER_SAVE
2268 /* The codecs were powered up in snd_hda_codec_new().
2269 * Now all initialization done, so turn them down if possible
2270 */
2271 struct hda_codec *codec;
2272 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2273 snd_hda_power_down(codec);
2274 }
2275#endif
2276}
2277
Takashi Iwaid01ce992007-07-27 16:52:19 +02002278static int __devinit azx_probe(struct pci_dev *pci,
2279 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002280{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002281 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002282 struct snd_card *card;
2283 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002284 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002285
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002286 if (dev >= SNDRV_CARDS)
2287 return -ENODEV;
2288 if (!enable[dev]) {
2289 dev++;
2290 return -ENOENT;
2291 }
2292
2293 card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
Pavel Machek927fc862006-08-31 17:03:43 +02002294 if (!card) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002295 snd_printk(KERN_ERR SFX "Error creating card!\n");
2296 return -ENOMEM;
2297 }
2298
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002299 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Pavel Machek927fc862006-08-31 17:03:43 +02002300 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002301 snd_card_free(card);
2302 return err;
2303 }
Takashi Iwai421a1252005-11-17 16:11:09 +01002304 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002305
Linus Torvalds1da177e2005-04-16 15:20:36 -07002306 /* create codec instances */
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002307 err = azx_codec_create(chip, model[dev], probe_mask[dev]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02002308 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002309 snd_card_free(card);
2310 return err;
2311 }
2312
2313 /* create PCM streams */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002314 err = azx_pcm_create(chip);
2315 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002316 snd_card_free(card);
2317 return err;
2318 }
2319
2320 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002321 err = azx_mixer_create(chip);
2322 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002323 snd_card_free(card);
2324 return err;
2325 }
2326
Linus Torvalds1da177e2005-04-16 15:20:36 -07002327 snd_card_set_dev(card, &pci->dev);
2328
Takashi Iwaid01ce992007-07-27 16:52:19 +02002329 err = snd_card_register(card);
2330 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002331 snd_card_free(card);
2332 return err;
2333 }
2334
2335 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002336 chip->running = 1;
2337 power_down_all_codecs(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002338
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002339 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002340 return err;
2341}
2342
2343static void __devexit azx_remove(struct pci_dev *pci)
2344{
2345 snd_card_free(pci_get_drvdata(pci));
2346 pci_set_drvdata(pci, NULL);
2347}
2348
2349/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02002350static struct pci_device_id azx_ids[] = {
Takashi Iwai87218e92008-02-21 08:13:11 +01002351 /* ICH 6..10 */
2352 { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
2353 { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
2354 { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
2355 { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
Kailang Yangabbc9d12008-05-27 11:48:01 +02002356 { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002357 { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
2358 { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
2359 { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
2360 { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
Seth Heasleyb29c2362008-08-08 15:56:39 -07002361 /* PCH */
2362 { PCI_DEVICE(0x8086, 0x3b56), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002363 /* SCH */
2364 { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
2365 /* ATI SB 450/600 */
2366 { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
2367 { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
2368 /* ATI HDMI */
2369 { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
2370 { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
2371 { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
Libin Yang9e6dd472008-08-12 12:25:46 +02002372 { PCI_DEVICE(0x1002, 0x970f), .driver_data = AZX_DRIVER_ATIHDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01002373 { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
2374 { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
2375 { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
2376 { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
2377 { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
2378 { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
2379 { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
2380 { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
2381 { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
2382 { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
2383 /* VIA VT8251/VT8237A */
2384 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2385 /* SIS966 */
2386 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2387 /* ULI M5461 */
2388 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2389 /* NVIDIA MCP */
2390 { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
2391 { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
2392 { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
2393 { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
2394 { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
2395 { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
2396 { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
2397 { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
2398 { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
2399 { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
2400 { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
2401 { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
2402 { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
2403 { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
2404 { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
2405 { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
2406 { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
2407 { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
Peer Chen487145a2008-03-06 15:15:11 +01002408 { PCI_DEVICE(0x10de, 0x0bd4), .driver_data = AZX_DRIVER_NVIDIA },
2409 { PCI_DEVICE(0x10de, 0x0bd5), .driver_data = AZX_DRIVER_NVIDIA },
2410 { PCI_DEVICE(0x10de, 0x0bd6), .driver_data = AZX_DRIVER_NVIDIA },
2411 { PCI_DEVICE(0x10de, 0x0bd7), .driver_data = AZX_DRIVER_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002412 /* Teradici */
2413 { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002414 { 0, }
2415};
2416MODULE_DEVICE_TABLE(pci, azx_ids);
2417
2418/* pci_driver definition */
2419static struct pci_driver driver = {
2420 .name = "HDA Intel",
2421 .id_table = azx_ids,
2422 .probe = azx_probe,
2423 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002424#ifdef CONFIG_PM
2425 .suspend = azx_suspend,
2426 .resume = azx_resume,
2427#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002428};
2429
2430static int __init alsa_card_azx_init(void)
2431{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002432 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433}
2434
2435static void __exit alsa_card_azx_exit(void)
2436{
2437 pci_unregister_driver(&driver);
2438}
2439
2440module_init(alsa_card_azx_init)
2441module_exit(alsa_card_azx_exit)